1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/seq_file.h> 295a0e3ad6STejun Heo #include <linux/slab.h> 30771fe6b9SJerome Glisse #include "drmP.h" 31771fe6b9SJerome Glisse #include "drm.h" 32771fe6b9SJerome Glisse #include "radeon_drm.h" 33771fe6b9SJerome Glisse #include "radeon_reg.h" 34771fe6b9SJerome Glisse #include "radeon.h" 35e6990375SDaniel Vetter #include "radeon_asic.h" 363ce0a23dSJerome Glisse #include "r100d.h" 37d4550907SJerome Glisse #include "rs100d.h" 38d4550907SJerome Glisse #include "rv200d.h" 39d4550907SJerome Glisse #include "rv250d.h" 4049e02b73SAlex Deucher #include "atom.h" 413ce0a23dSJerome Glisse 4270967ab9SBen Hutchings #include <linux/firmware.h> 4370967ab9SBen Hutchings #include <linux/platform_device.h> 4470967ab9SBen Hutchings 45551ebd83SDave Airlie #include "r100_reg_safe.h" 46551ebd83SDave Airlie #include "rn50_reg_safe.h" 47551ebd83SDave Airlie 4870967ab9SBen Hutchings /* Firmware Names */ 4970967ab9SBen Hutchings #define FIRMWARE_R100 "radeon/R100_cp.bin" 5070967ab9SBen Hutchings #define FIRMWARE_R200 "radeon/R200_cp.bin" 5170967ab9SBen Hutchings #define FIRMWARE_R300 "radeon/R300_cp.bin" 5270967ab9SBen Hutchings #define FIRMWARE_R420 "radeon/R420_cp.bin" 5370967ab9SBen Hutchings #define FIRMWARE_RS690 "radeon/RS690_cp.bin" 5470967ab9SBen Hutchings #define FIRMWARE_RS600 "radeon/RS600_cp.bin" 5570967ab9SBen Hutchings #define FIRMWARE_R520 "radeon/R520_cp.bin" 5670967ab9SBen Hutchings 5770967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100); 5870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200); 5970967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300); 6070967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420); 6170967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690); 6270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600); 6370967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520); 64771fe6b9SJerome Glisse 65551ebd83SDave Airlie #include "r100_track.h" 66551ebd83SDave Airlie 67771fe6b9SJerome Glisse /* This files gather functions specifics to: 68771fe6b9SJerome Glisse * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 69771fe6b9SJerome Glisse */ 70771fe6b9SJerome Glisse 71ce8f5370SAlex Deucher void r100_pm_get_dynpm_state(struct radeon_device *rdev) 72a48b9b4eSAlex Deucher { 73a48b9b4eSAlex Deucher int i; 74ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = true; 75ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = true; 76a48b9b4eSAlex Deucher 77ce8f5370SAlex Deucher switch (rdev->pm.dynpm_planned_action) { 78ce8f5370SAlex Deucher case DYNPM_ACTION_MINIMUM: 79a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 0; 80ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = false; 81a48b9b4eSAlex Deucher break; 82ce8f5370SAlex Deucher case DYNPM_ACTION_DOWNCLOCK: 83a48b9b4eSAlex Deucher if (rdev->pm.current_power_state_index == 0) { 84a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 85ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = false; 86a48b9b4eSAlex Deucher } else { 87a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 88a48b9b4eSAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 89d7311171SAlex Deucher if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 90a48b9b4eSAlex Deucher continue; 91a48b9b4eSAlex Deucher else if (i >= rdev->pm.current_power_state_index) { 92a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 93a48b9b4eSAlex Deucher break; 94a48b9b4eSAlex Deucher } else { 95a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = i; 96a48b9b4eSAlex Deucher break; 97a48b9b4eSAlex Deucher } 98a48b9b4eSAlex Deucher } 99a48b9b4eSAlex Deucher } else 100a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 101a48b9b4eSAlex Deucher rdev->pm.current_power_state_index - 1; 102a48b9b4eSAlex Deucher } 103d7311171SAlex Deucher /* don't use the power state if crtcs are active and no display flag is set */ 104d7311171SAlex Deucher if ((rdev->pm.active_crtc_count > 0) && 105d7311171SAlex Deucher (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags & 106d7311171SAlex Deucher RADEON_PM_MODE_NO_DISPLAY)) { 107d7311171SAlex Deucher rdev->pm.requested_power_state_index++; 108d7311171SAlex Deucher } 109a48b9b4eSAlex Deucher break; 110ce8f5370SAlex Deucher case DYNPM_ACTION_UPCLOCK: 111a48b9b4eSAlex Deucher if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) { 112a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 113ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = false; 114a48b9b4eSAlex Deucher } else { 115a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 116a48b9b4eSAlex Deucher for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) { 117d7311171SAlex Deucher if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 118a48b9b4eSAlex Deucher continue; 119a48b9b4eSAlex Deucher else if (i <= rdev->pm.current_power_state_index) { 120a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 121a48b9b4eSAlex Deucher break; 122a48b9b4eSAlex Deucher } else { 123a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = i; 124a48b9b4eSAlex Deucher break; 125a48b9b4eSAlex Deucher } 126a48b9b4eSAlex Deucher } 127a48b9b4eSAlex Deucher } else 128a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 129a48b9b4eSAlex Deucher rdev->pm.current_power_state_index + 1; 130a48b9b4eSAlex Deucher } 131a48b9b4eSAlex Deucher break; 132ce8f5370SAlex Deucher case DYNPM_ACTION_DEFAULT: 13358e21dffSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index; 134ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = false; 13558e21dffSAlex Deucher break; 136ce8f5370SAlex Deucher case DYNPM_ACTION_NONE: 137a48b9b4eSAlex Deucher default: 138a48b9b4eSAlex Deucher DRM_ERROR("Requested mode for not defined action\n"); 139a48b9b4eSAlex Deucher return; 140a48b9b4eSAlex Deucher } 141a48b9b4eSAlex Deucher /* only one clock mode per power state */ 142a48b9b4eSAlex Deucher rdev->pm.requested_clock_mode_index = 0; 143a48b9b4eSAlex Deucher 144ce8a3eb2SAlex Deucher DRM_DEBUG("Requested: e: %d m: %d p: %d\n", 145a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 146a48b9b4eSAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].sclk, 147a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 148a48b9b4eSAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].mclk, 149a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 15079daedc9SAlex Deucher pcie_lanes); 151a48b9b4eSAlex Deucher } 152a48b9b4eSAlex Deucher 153ce8f5370SAlex Deucher void r100_pm_init_profile(struct radeon_device *rdev) 154bae6b562SAlex Deucher { 155ce8f5370SAlex Deucher /* default */ 156ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; 157ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 158ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0; 159ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0; 160ce8f5370SAlex Deucher /* low sh */ 161ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0; 162ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0; 163ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0; 164ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0; 165*c9e75b21SAlex Deucher /* mid sh */ 166*c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0; 167*c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0; 168*c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0; 169*c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0; 170ce8f5370SAlex Deucher /* high sh */ 171ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0; 172ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 173ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0; 174ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0; 175ce8f5370SAlex Deucher /* low mh */ 176ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0; 177ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 178ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0; 179ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0; 180*c9e75b21SAlex Deucher /* mid mh */ 181*c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0; 182*c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 183*c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0; 184*c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0; 185ce8f5370SAlex Deucher /* high mh */ 186ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0; 187ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 188ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0; 189ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0; 190bae6b562SAlex Deucher } 191bae6b562SAlex Deucher 19249e02b73SAlex Deucher void r100_pm_misc(struct radeon_device *rdev) 19349e02b73SAlex Deucher { 19449e02b73SAlex Deucher int requested_index = rdev->pm.requested_power_state_index; 19549e02b73SAlex Deucher struct radeon_power_state *ps = &rdev->pm.power_state[requested_index]; 19649e02b73SAlex Deucher struct radeon_voltage *voltage = &ps->clock_info[0].voltage; 19749e02b73SAlex Deucher u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl; 19849e02b73SAlex Deucher 19949e02b73SAlex Deucher if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) { 20049e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) { 20149e02b73SAlex Deucher tmp = RREG32(voltage->gpio.reg); 20249e02b73SAlex Deucher if (voltage->active_high) 20349e02b73SAlex Deucher tmp |= voltage->gpio.mask; 20449e02b73SAlex Deucher else 20549e02b73SAlex Deucher tmp &= ~(voltage->gpio.mask); 20649e02b73SAlex Deucher WREG32(voltage->gpio.reg, tmp); 20749e02b73SAlex Deucher if (voltage->delay) 20849e02b73SAlex Deucher udelay(voltage->delay); 20949e02b73SAlex Deucher } else { 21049e02b73SAlex Deucher tmp = RREG32(voltage->gpio.reg); 21149e02b73SAlex Deucher if (voltage->active_high) 21249e02b73SAlex Deucher tmp &= ~voltage->gpio.mask; 21349e02b73SAlex Deucher else 21449e02b73SAlex Deucher tmp |= voltage->gpio.mask; 21549e02b73SAlex Deucher WREG32(voltage->gpio.reg, tmp); 21649e02b73SAlex Deucher if (voltage->delay) 21749e02b73SAlex Deucher udelay(voltage->delay); 21849e02b73SAlex Deucher } 21949e02b73SAlex Deucher } 22049e02b73SAlex Deucher 22149e02b73SAlex Deucher sclk_cntl = RREG32_PLL(SCLK_CNTL); 22249e02b73SAlex Deucher sclk_cntl2 = RREG32_PLL(SCLK_CNTL2); 22349e02b73SAlex Deucher sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3); 22449e02b73SAlex Deucher sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL); 22549e02b73SAlex Deucher sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3); 22649e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) { 22749e02b73SAlex Deucher sclk_more_cntl |= REDUCED_SPEED_SCLK_EN; 22849e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE) 22949e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE; 23049e02b73SAlex Deucher else 23149e02b73SAlex Deucher sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE; 23249e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) 23349e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0); 23449e02b73SAlex Deucher else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) 23549e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2); 23649e02b73SAlex Deucher } else 23749e02b73SAlex Deucher sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN; 23849e02b73SAlex Deucher 23949e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) { 24049e02b73SAlex Deucher sclk_more_cntl |= IO_CG_VOLTAGE_DROP; 24149e02b73SAlex Deucher if (voltage->delay) { 24249e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DROP_SYNC; 24349e02b73SAlex Deucher switch (voltage->delay) { 24449e02b73SAlex Deucher case 33: 24549e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(0); 24649e02b73SAlex Deucher break; 24749e02b73SAlex Deucher case 66: 24849e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(1); 24949e02b73SAlex Deucher break; 25049e02b73SAlex Deucher case 99: 25149e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(2); 25249e02b73SAlex Deucher break; 25349e02b73SAlex Deucher case 132: 25449e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(3); 25549e02b73SAlex Deucher break; 25649e02b73SAlex Deucher } 25749e02b73SAlex Deucher } else 25849e02b73SAlex Deucher sclk_more_cntl &= ~VOLTAGE_DROP_SYNC; 25949e02b73SAlex Deucher } else 26049e02b73SAlex Deucher sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP; 26149e02b73SAlex Deucher 26249e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN) 26349e02b73SAlex Deucher sclk_cntl &= ~FORCE_HDP; 26449e02b73SAlex Deucher else 26549e02b73SAlex Deucher sclk_cntl |= FORCE_HDP; 26649e02b73SAlex Deucher 26749e02b73SAlex Deucher WREG32_PLL(SCLK_CNTL, sclk_cntl); 26849e02b73SAlex Deucher WREG32_PLL(SCLK_CNTL2, sclk_cntl2); 26949e02b73SAlex Deucher WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl); 27049e02b73SAlex Deucher 27149e02b73SAlex Deucher /* set pcie lanes */ 27249e02b73SAlex Deucher if ((rdev->flags & RADEON_IS_PCIE) && 27349e02b73SAlex Deucher !(rdev->flags & RADEON_IS_IGP) && 27449e02b73SAlex Deucher rdev->asic->set_pcie_lanes && 27549e02b73SAlex Deucher (ps->pcie_lanes != 27649e02b73SAlex Deucher rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) { 27749e02b73SAlex Deucher radeon_set_pcie_lanes(rdev, 27849e02b73SAlex Deucher ps->pcie_lanes); 279ce8a3eb2SAlex Deucher DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes); 28049e02b73SAlex Deucher } 28149e02b73SAlex Deucher } 28249e02b73SAlex Deucher 28349e02b73SAlex Deucher void r100_pm_prepare(struct radeon_device *rdev) 28449e02b73SAlex Deucher { 28549e02b73SAlex Deucher struct drm_device *ddev = rdev->ddev; 28649e02b73SAlex Deucher struct drm_crtc *crtc; 28749e02b73SAlex Deucher struct radeon_crtc *radeon_crtc; 28849e02b73SAlex Deucher u32 tmp; 28949e02b73SAlex Deucher 29049e02b73SAlex Deucher /* disable any active CRTCs */ 29149e02b73SAlex Deucher list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { 29249e02b73SAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 29349e02b73SAlex Deucher if (radeon_crtc->enabled) { 29449e02b73SAlex Deucher if (radeon_crtc->crtc_id) { 29549e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC2_GEN_CNTL); 29649e02b73SAlex Deucher tmp |= RADEON_CRTC2_DISP_REQ_EN_B; 29749e02b73SAlex Deucher WREG32(RADEON_CRTC2_GEN_CNTL, tmp); 29849e02b73SAlex Deucher } else { 29949e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC_GEN_CNTL); 30049e02b73SAlex Deucher tmp |= RADEON_CRTC_DISP_REQ_EN_B; 30149e02b73SAlex Deucher WREG32(RADEON_CRTC_GEN_CNTL, tmp); 30249e02b73SAlex Deucher } 30349e02b73SAlex Deucher } 30449e02b73SAlex Deucher } 30549e02b73SAlex Deucher } 30649e02b73SAlex Deucher 30749e02b73SAlex Deucher void r100_pm_finish(struct radeon_device *rdev) 30849e02b73SAlex Deucher { 30949e02b73SAlex Deucher struct drm_device *ddev = rdev->ddev; 31049e02b73SAlex Deucher struct drm_crtc *crtc; 31149e02b73SAlex Deucher struct radeon_crtc *radeon_crtc; 31249e02b73SAlex Deucher u32 tmp; 31349e02b73SAlex Deucher 31449e02b73SAlex Deucher /* enable any active CRTCs */ 31549e02b73SAlex Deucher list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { 31649e02b73SAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 31749e02b73SAlex Deucher if (radeon_crtc->enabled) { 31849e02b73SAlex Deucher if (radeon_crtc->crtc_id) { 31949e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC2_GEN_CNTL); 32049e02b73SAlex Deucher tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B; 32149e02b73SAlex Deucher WREG32(RADEON_CRTC2_GEN_CNTL, tmp); 32249e02b73SAlex Deucher } else { 32349e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC_GEN_CNTL); 32449e02b73SAlex Deucher tmp &= ~RADEON_CRTC_DISP_REQ_EN_B; 32549e02b73SAlex Deucher WREG32(RADEON_CRTC_GEN_CNTL, tmp); 32649e02b73SAlex Deucher } 32749e02b73SAlex Deucher } 32849e02b73SAlex Deucher } 32949e02b73SAlex Deucher } 33049e02b73SAlex Deucher 331def9ba9cSAlex Deucher bool r100_gui_idle(struct radeon_device *rdev) 332def9ba9cSAlex Deucher { 333def9ba9cSAlex Deucher if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE) 334def9ba9cSAlex Deucher return false; 335def9ba9cSAlex Deucher else 336def9ba9cSAlex Deucher return true; 337def9ba9cSAlex Deucher } 338def9ba9cSAlex Deucher 33905a05c50SAlex Deucher /* hpd for digital panel detect/disconnect */ 34005a05c50SAlex Deucher bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd) 34105a05c50SAlex Deucher { 34205a05c50SAlex Deucher bool connected = false; 34305a05c50SAlex Deucher 34405a05c50SAlex Deucher switch (hpd) { 34505a05c50SAlex Deucher case RADEON_HPD_1: 34605a05c50SAlex Deucher if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE) 34705a05c50SAlex Deucher connected = true; 34805a05c50SAlex Deucher break; 34905a05c50SAlex Deucher case RADEON_HPD_2: 35005a05c50SAlex Deucher if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE) 35105a05c50SAlex Deucher connected = true; 35205a05c50SAlex Deucher break; 35305a05c50SAlex Deucher default: 35405a05c50SAlex Deucher break; 35505a05c50SAlex Deucher } 35605a05c50SAlex Deucher return connected; 35705a05c50SAlex Deucher } 35805a05c50SAlex Deucher 35905a05c50SAlex Deucher void r100_hpd_set_polarity(struct radeon_device *rdev, 36005a05c50SAlex Deucher enum radeon_hpd_id hpd) 36105a05c50SAlex Deucher { 36205a05c50SAlex Deucher u32 tmp; 36305a05c50SAlex Deucher bool connected = r100_hpd_sense(rdev, hpd); 36405a05c50SAlex Deucher 36505a05c50SAlex Deucher switch (hpd) { 36605a05c50SAlex Deucher case RADEON_HPD_1: 36705a05c50SAlex Deucher tmp = RREG32(RADEON_FP_GEN_CNTL); 36805a05c50SAlex Deucher if (connected) 36905a05c50SAlex Deucher tmp &= ~RADEON_FP_DETECT_INT_POL; 37005a05c50SAlex Deucher else 37105a05c50SAlex Deucher tmp |= RADEON_FP_DETECT_INT_POL; 37205a05c50SAlex Deucher WREG32(RADEON_FP_GEN_CNTL, tmp); 37305a05c50SAlex Deucher break; 37405a05c50SAlex Deucher case RADEON_HPD_2: 37505a05c50SAlex Deucher tmp = RREG32(RADEON_FP2_GEN_CNTL); 37605a05c50SAlex Deucher if (connected) 37705a05c50SAlex Deucher tmp &= ~RADEON_FP2_DETECT_INT_POL; 37805a05c50SAlex Deucher else 37905a05c50SAlex Deucher tmp |= RADEON_FP2_DETECT_INT_POL; 38005a05c50SAlex Deucher WREG32(RADEON_FP2_GEN_CNTL, tmp); 38105a05c50SAlex Deucher break; 38205a05c50SAlex Deucher default: 38305a05c50SAlex Deucher break; 38405a05c50SAlex Deucher } 38505a05c50SAlex Deucher } 38605a05c50SAlex Deucher 38705a05c50SAlex Deucher void r100_hpd_init(struct radeon_device *rdev) 38805a05c50SAlex Deucher { 38905a05c50SAlex Deucher struct drm_device *dev = rdev->ddev; 39005a05c50SAlex Deucher struct drm_connector *connector; 39105a05c50SAlex Deucher 39205a05c50SAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 39305a05c50SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector); 39405a05c50SAlex Deucher switch (radeon_connector->hpd.hpd) { 39505a05c50SAlex Deucher case RADEON_HPD_1: 39605a05c50SAlex Deucher rdev->irq.hpd[0] = true; 39705a05c50SAlex Deucher break; 39805a05c50SAlex Deucher case RADEON_HPD_2: 39905a05c50SAlex Deucher rdev->irq.hpd[1] = true; 40005a05c50SAlex Deucher break; 40105a05c50SAlex Deucher default: 40205a05c50SAlex Deucher break; 40305a05c50SAlex Deucher } 40405a05c50SAlex Deucher } 405003e69f9SJerome Glisse if (rdev->irq.installed) 40605a05c50SAlex Deucher r100_irq_set(rdev); 40705a05c50SAlex Deucher } 40805a05c50SAlex Deucher 40905a05c50SAlex Deucher void r100_hpd_fini(struct radeon_device *rdev) 41005a05c50SAlex Deucher { 41105a05c50SAlex Deucher struct drm_device *dev = rdev->ddev; 41205a05c50SAlex Deucher struct drm_connector *connector; 41305a05c50SAlex Deucher 41405a05c50SAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 41505a05c50SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector); 41605a05c50SAlex Deucher switch (radeon_connector->hpd.hpd) { 41705a05c50SAlex Deucher case RADEON_HPD_1: 41805a05c50SAlex Deucher rdev->irq.hpd[0] = false; 41905a05c50SAlex Deucher break; 42005a05c50SAlex Deucher case RADEON_HPD_2: 42105a05c50SAlex Deucher rdev->irq.hpd[1] = false; 42205a05c50SAlex Deucher break; 42305a05c50SAlex Deucher default: 42405a05c50SAlex Deucher break; 42505a05c50SAlex Deucher } 42605a05c50SAlex Deucher } 42705a05c50SAlex Deucher } 42805a05c50SAlex Deucher 429771fe6b9SJerome Glisse /* 430771fe6b9SJerome Glisse * PCI GART 431771fe6b9SJerome Glisse */ 432771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev) 433771fe6b9SJerome Glisse { 434771fe6b9SJerome Glisse /* TODO: can we do somethings here ? */ 435771fe6b9SJerome Glisse /* It seems hw only cache one entry so we should discard this 436771fe6b9SJerome Glisse * entry otherwise if first GPU GART read hit this entry it 437771fe6b9SJerome Glisse * could end up in wrong address. */ 438771fe6b9SJerome Glisse } 439771fe6b9SJerome Glisse 4404aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev) 4414aac0473SJerome Glisse { 4424aac0473SJerome Glisse int r; 4434aac0473SJerome Glisse 4444aac0473SJerome Glisse if (rdev->gart.table.ram.ptr) { 4454aac0473SJerome Glisse WARN(1, "R100 PCI GART already initialized.\n"); 4464aac0473SJerome Glisse return 0; 4474aac0473SJerome Glisse } 4484aac0473SJerome Glisse /* Initialize common gart structure */ 4494aac0473SJerome Glisse r = radeon_gart_init(rdev); 4504aac0473SJerome Glisse if (r) 4514aac0473SJerome Glisse return r; 4524aac0473SJerome Glisse rdev->gart.table_size = rdev->gart.num_gpu_pages * 4; 4534aac0473SJerome Glisse rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush; 4544aac0473SJerome Glisse rdev->asic->gart_set_page = &r100_pci_gart_set_page; 4554aac0473SJerome Glisse return radeon_gart_table_ram_alloc(rdev); 4564aac0473SJerome Glisse } 4574aac0473SJerome Glisse 45817e15b0cSDave Airlie /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */ 45917e15b0cSDave Airlie void r100_enable_bm(struct radeon_device *rdev) 46017e15b0cSDave Airlie { 46117e15b0cSDave Airlie uint32_t tmp; 46217e15b0cSDave Airlie /* Enable bus mastering */ 46317e15b0cSDave Airlie tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS; 46417e15b0cSDave Airlie WREG32(RADEON_BUS_CNTL, tmp); 46517e15b0cSDave Airlie } 46617e15b0cSDave Airlie 467771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev) 468771fe6b9SJerome Glisse { 469771fe6b9SJerome Glisse uint32_t tmp; 470771fe6b9SJerome Glisse 47182568565SDave Airlie radeon_gart_restore(rdev); 472771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 473771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 474771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 475771fe6b9SJerome Glisse /* set address range for PCI address translate */ 476d594e46aSJerome Glisse WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start); 477d594e46aSJerome Glisse WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end); 478771fe6b9SJerome Glisse /* set PCI GART page-table base address */ 479771fe6b9SJerome Glisse WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr); 480771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN; 481771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 482771fe6b9SJerome Glisse r100_pci_gart_tlb_flush(rdev); 483771fe6b9SJerome Glisse rdev->gart.ready = true; 484771fe6b9SJerome Glisse return 0; 485771fe6b9SJerome Glisse } 486771fe6b9SJerome Glisse 487771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev) 488771fe6b9SJerome Glisse { 489771fe6b9SJerome Glisse uint32_t tmp; 490771fe6b9SJerome Glisse 491771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 492771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 493771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN); 494771fe6b9SJerome Glisse WREG32(RADEON_AIC_LO_ADDR, 0); 495771fe6b9SJerome Glisse WREG32(RADEON_AIC_HI_ADDR, 0); 496771fe6b9SJerome Glisse } 497771fe6b9SJerome Glisse 498771fe6b9SJerome Glisse int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr) 499771fe6b9SJerome Glisse { 500771fe6b9SJerome Glisse if (i < 0 || i > rdev->gart.num_gpu_pages) { 501771fe6b9SJerome Glisse return -EINVAL; 502771fe6b9SJerome Glisse } 503ed10f95dSDave Airlie rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr)); 504771fe6b9SJerome Glisse return 0; 505771fe6b9SJerome Glisse } 506771fe6b9SJerome Glisse 5074aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev) 508771fe6b9SJerome Glisse { 509f9274562SJerome Glisse radeon_gart_fini(rdev); 510771fe6b9SJerome Glisse r100_pci_gart_disable(rdev); 5114aac0473SJerome Glisse radeon_gart_table_ram_free(rdev); 512771fe6b9SJerome Glisse } 513771fe6b9SJerome Glisse 5147ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev) 5157ed220d7SMichel Dänzer { 5167ed220d7SMichel Dänzer uint32_t tmp = 0; 5177ed220d7SMichel Dänzer 518003e69f9SJerome Glisse if (!rdev->irq.installed) { 519003e69f9SJerome Glisse WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n"); 520003e69f9SJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 521003e69f9SJerome Glisse return -EINVAL; 522003e69f9SJerome Glisse } 5237ed220d7SMichel Dänzer if (rdev->irq.sw_int) { 5247ed220d7SMichel Dänzer tmp |= RADEON_SW_INT_ENABLE; 5257ed220d7SMichel Dänzer } 5262031f77cSAlex Deucher if (rdev->irq.gui_idle) { 5272031f77cSAlex Deucher tmp |= RADEON_GUI_IDLE_MASK; 5282031f77cSAlex Deucher } 5297ed220d7SMichel Dänzer if (rdev->irq.crtc_vblank_int[0]) { 5307ed220d7SMichel Dänzer tmp |= RADEON_CRTC_VBLANK_MASK; 5317ed220d7SMichel Dänzer } 5327ed220d7SMichel Dänzer if (rdev->irq.crtc_vblank_int[1]) { 5337ed220d7SMichel Dänzer tmp |= RADEON_CRTC2_VBLANK_MASK; 5347ed220d7SMichel Dänzer } 53505a05c50SAlex Deucher if (rdev->irq.hpd[0]) { 53605a05c50SAlex Deucher tmp |= RADEON_FP_DETECT_MASK; 53705a05c50SAlex Deucher } 53805a05c50SAlex Deucher if (rdev->irq.hpd[1]) { 53905a05c50SAlex Deucher tmp |= RADEON_FP2_DETECT_MASK; 54005a05c50SAlex Deucher } 5417ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_CNTL, tmp); 5427ed220d7SMichel Dänzer return 0; 5437ed220d7SMichel Dänzer } 5447ed220d7SMichel Dänzer 5459f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev) 5469f022ddfSJerome Glisse { 5479f022ddfSJerome Glisse u32 tmp; 5489f022ddfSJerome Glisse 5499f022ddfSJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 5509f022ddfSJerome Glisse /* Wait and acknowledge irq */ 5519f022ddfSJerome Glisse mdelay(1); 5529f022ddfSJerome Glisse tmp = RREG32(R_000044_GEN_INT_STATUS); 5539f022ddfSJerome Glisse WREG32(R_000044_GEN_INT_STATUS, tmp); 5549f022ddfSJerome Glisse } 5559f022ddfSJerome Glisse 5567ed220d7SMichel Dänzer static inline uint32_t r100_irq_ack(struct radeon_device *rdev) 5577ed220d7SMichel Dänzer { 5587ed220d7SMichel Dänzer uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS); 55905a05c50SAlex Deucher uint32_t irq_mask = RADEON_SW_INT_TEST | 56005a05c50SAlex Deucher RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT | 56105a05c50SAlex Deucher RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT; 5627ed220d7SMichel Dänzer 5632031f77cSAlex Deucher /* the interrupt works, but the status bit is permanently asserted */ 5642031f77cSAlex Deucher if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) { 5652031f77cSAlex Deucher if (!rdev->irq.gui_idle_acked) 5662031f77cSAlex Deucher irq_mask |= RADEON_GUI_IDLE_STAT; 5672031f77cSAlex Deucher } 5682031f77cSAlex Deucher 5697ed220d7SMichel Dänzer if (irqs) { 5707ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_STATUS, irqs); 5717ed220d7SMichel Dänzer } 5727ed220d7SMichel Dänzer return irqs & irq_mask; 5737ed220d7SMichel Dänzer } 5747ed220d7SMichel Dänzer 5757ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev) 5767ed220d7SMichel Dänzer { 5773e5cb98dSAlex Deucher uint32_t status, msi_rearm; 578d4877cf2SAlex Deucher bool queue_hotplug = false; 5797ed220d7SMichel Dänzer 5802031f77cSAlex Deucher /* reset gui idle ack. the status bit is broken */ 5812031f77cSAlex Deucher rdev->irq.gui_idle_acked = false; 5822031f77cSAlex Deucher 5837ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 5847ed220d7SMichel Dänzer if (!status) { 5857ed220d7SMichel Dänzer return IRQ_NONE; 5867ed220d7SMichel Dänzer } 587a513c184SJerome Glisse if (rdev->shutdown) { 588a513c184SJerome Glisse return IRQ_NONE; 589a513c184SJerome Glisse } 5907ed220d7SMichel Dänzer while (status) { 5917ed220d7SMichel Dänzer /* SW interrupt */ 5927ed220d7SMichel Dänzer if (status & RADEON_SW_INT_TEST) { 5937ed220d7SMichel Dänzer radeon_fence_process(rdev); 5947ed220d7SMichel Dänzer } 5952031f77cSAlex Deucher /* gui idle interrupt */ 5962031f77cSAlex Deucher if (status & RADEON_GUI_IDLE_STAT) { 5972031f77cSAlex Deucher rdev->irq.gui_idle_acked = true; 5982031f77cSAlex Deucher rdev->pm.gui_idle = true; 5992031f77cSAlex Deucher wake_up(&rdev->irq.idle_queue); 6002031f77cSAlex Deucher } 6017ed220d7SMichel Dänzer /* Vertical blank interrupts */ 6027ed220d7SMichel Dänzer if (status & RADEON_CRTC_VBLANK_STAT) { 6037ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 0); 604839461d3SRafał Miłecki rdev->pm.vblank_sync = true; 60573a6d3fcSRafał Miłecki wake_up(&rdev->irq.vblank_queue); 6067ed220d7SMichel Dänzer } 6077ed220d7SMichel Dänzer if (status & RADEON_CRTC2_VBLANK_STAT) { 6087ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 1); 609839461d3SRafał Miłecki rdev->pm.vblank_sync = true; 61073a6d3fcSRafał Miłecki wake_up(&rdev->irq.vblank_queue); 6117ed220d7SMichel Dänzer } 61205a05c50SAlex Deucher if (status & RADEON_FP_DETECT_STAT) { 613d4877cf2SAlex Deucher queue_hotplug = true; 614d4877cf2SAlex Deucher DRM_DEBUG("HPD1\n"); 61505a05c50SAlex Deucher } 61605a05c50SAlex Deucher if (status & RADEON_FP2_DETECT_STAT) { 617d4877cf2SAlex Deucher queue_hotplug = true; 618d4877cf2SAlex Deucher DRM_DEBUG("HPD2\n"); 61905a05c50SAlex Deucher } 6207ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 6217ed220d7SMichel Dänzer } 6222031f77cSAlex Deucher /* reset gui idle ack. the status bit is broken */ 6232031f77cSAlex Deucher rdev->irq.gui_idle_acked = false; 624d4877cf2SAlex Deucher if (queue_hotplug) 625d4877cf2SAlex Deucher queue_work(rdev->wq, &rdev->hotplug_work); 6263e5cb98dSAlex Deucher if (rdev->msi_enabled) { 6273e5cb98dSAlex Deucher switch (rdev->family) { 6283e5cb98dSAlex Deucher case CHIP_RS400: 6293e5cb98dSAlex Deucher case CHIP_RS480: 6303e5cb98dSAlex Deucher msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM; 6313e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm); 6323e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM); 6333e5cb98dSAlex Deucher break; 6343e5cb98dSAlex Deucher default: 6353e5cb98dSAlex Deucher msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN; 6363e5cb98dSAlex Deucher WREG32(RADEON_MSI_REARM_EN, msi_rearm); 6373e5cb98dSAlex Deucher WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN); 6383e5cb98dSAlex Deucher break; 6393e5cb98dSAlex Deucher } 6403e5cb98dSAlex Deucher } 6417ed220d7SMichel Dänzer return IRQ_HANDLED; 6427ed220d7SMichel Dänzer } 6437ed220d7SMichel Dänzer 6447ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc) 6457ed220d7SMichel Dänzer { 6467ed220d7SMichel Dänzer if (crtc == 0) 6477ed220d7SMichel Dänzer return RREG32(RADEON_CRTC_CRNT_FRAME); 6487ed220d7SMichel Dänzer else 6497ed220d7SMichel Dänzer return RREG32(RADEON_CRTC2_CRNT_FRAME); 6507ed220d7SMichel Dänzer } 6517ed220d7SMichel Dänzer 6529e5b2af7SPauli Nieminen /* Who ever call radeon_fence_emit should call ring_lock and ask 6539e5b2af7SPauli Nieminen * for enough space (today caller are ib schedule and buffer move) */ 654771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev, 655771fe6b9SJerome Glisse struct radeon_fence *fence) 656771fe6b9SJerome Glisse { 6579e5b2af7SPauli Nieminen /* We have to make sure that caches are flushed before 6589e5b2af7SPauli Nieminen * CPU might read something from VRAM. */ 6599e5b2af7SPauli Nieminen radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); 6609e5b2af7SPauli Nieminen radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL); 6619e5b2af7SPauli Nieminen radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); 6629e5b2af7SPauli Nieminen radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL); 663771fe6b9SJerome Glisse /* Wait until IDLE & CLEAN */ 6644612dc97SAlex Deucher radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0)); 6654612dc97SAlex Deucher radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN); 666cafe6609SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0)); 667cafe6609SJerome Glisse radeon_ring_write(rdev, rdev->config.r100.hdp_cntl | 668cafe6609SJerome Glisse RADEON_HDP_READ_BUFFER_INVALIDATE); 669cafe6609SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0)); 670cafe6609SJerome Glisse radeon_ring_write(rdev, rdev->config.r100.hdp_cntl); 671771fe6b9SJerome Glisse /* Emit fence sequence & fire IRQ */ 672771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0)); 673771fe6b9SJerome Glisse radeon_ring_write(rdev, fence->seq); 674771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0)); 675771fe6b9SJerome Glisse radeon_ring_write(rdev, RADEON_SW_INT_FIRE); 676771fe6b9SJerome Glisse } 677771fe6b9SJerome Glisse 678771fe6b9SJerome Glisse int r100_wb_init(struct radeon_device *rdev) 679771fe6b9SJerome Glisse { 680771fe6b9SJerome Glisse int r; 681771fe6b9SJerome Glisse 682771fe6b9SJerome Glisse if (rdev->wb.wb_obj == NULL) { 6834c788679SJerome Glisse r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true, 684771fe6b9SJerome Glisse RADEON_GEM_DOMAIN_GTT, 6854c788679SJerome Glisse &rdev->wb.wb_obj); 686771fe6b9SJerome Glisse if (r) { 6874c788679SJerome Glisse dev_err(rdev->dev, "(%d) create WB buffer failed\n", r); 688771fe6b9SJerome Glisse return r; 689771fe6b9SJerome Glisse } 6904c788679SJerome Glisse r = radeon_bo_reserve(rdev->wb.wb_obj, false); 6914c788679SJerome Glisse if (unlikely(r != 0)) 6924c788679SJerome Glisse return r; 6934c788679SJerome Glisse r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT, 694771fe6b9SJerome Glisse &rdev->wb.gpu_addr); 695771fe6b9SJerome Glisse if (r) { 6964c788679SJerome Glisse dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r); 6974c788679SJerome Glisse radeon_bo_unreserve(rdev->wb.wb_obj); 698771fe6b9SJerome Glisse return r; 699771fe6b9SJerome Glisse } 7004c788679SJerome Glisse r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb); 7014c788679SJerome Glisse radeon_bo_unreserve(rdev->wb.wb_obj); 702771fe6b9SJerome Glisse if (r) { 7034c788679SJerome Glisse dev_err(rdev->dev, "(%d) map WB buffer failed\n", r); 704771fe6b9SJerome Glisse return r; 705771fe6b9SJerome Glisse } 706771fe6b9SJerome Glisse } 7079f022ddfSJerome Glisse WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr); 7089f022ddfSJerome Glisse WREG32(R_00070C_CP_RB_RPTR_ADDR, 7099f022ddfSJerome Glisse S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2)); 7109f022ddfSJerome Glisse WREG32(R_000770_SCRATCH_UMSK, 0xff); 711771fe6b9SJerome Glisse return 0; 712771fe6b9SJerome Glisse } 713771fe6b9SJerome Glisse 7149f022ddfSJerome Glisse void r100_wb_disable(struct radeon_device *rdev) 7159f022ddfSJerome Glisse { 7169f022ddfSJerome Glisse WREG32(R_000770_SCRATCH_UMSK, 0); 7179f022ddfSJerome Glisse } 7189f022ddfSJerome Glisse 719771fe6b9SJerome Glisse void r100_wb_fini(struct radeon_device *rdev) 720771fe6b9SJerome Glisse { 7214c788679SJerome Glisse int r; 7224c788679SJerome Glisse 7239f022ddfSJerome Glisse r100_wb_disable(rdev); 724771fe6b9SJerome Glisse if (rdev->wb.wb_obj) { 7254c788679SJerome Glisse r = radeon_bo_reserve(rdev->wb.wb_obj, false); 7264c788679SJerome Glisse if (unlikely(r != 0)) { 7274c788679SJerome Glisse dev_err(rdev->dev, "(%d) can't finish WB\n", r); 7284c788679SJerome Glisse return; 7294c788679SJerome Glisse } 7304c788679SJerome Glisse radeon_bo_kunmap(rdev->wb.wb_obj); 7314c788679SJerome Glisse radeon_bo_unpin(rdev->wb.wb_obj); 7324c788679SJerome Glisse radeon_bo_unreserve(rdev->wb.wb_obj); 7334c788679SJerome Glisse radeon_bo_unref(&rdev->wb.wb_obj); 734771fe6b9SJerome Glisse rdev->wb.wb = NULL; 735771fe6b9SJerome Glisse rdev->wb.wb_obj = NULL; 736771fe6b9SJerome Glisse } 737771fe6b9SJerome Glisse } 738771fe6b9SJerome Glisse 739771fe6b9SJerome Glisse int r100_copy_blit(struct radeon_device *rdev, 740771fe6b9SJerome Glisse uint64_t src_offset, 741771fe6b9SJerome Glisse uint64_t dst_offset, 742771fe6b9SJerome Glisse unsigned num_pages, 743771fe6b9SJerome Glisse struct radeon_fence *fence) 744771fe6b9SJerome Glisse { 745771fe6b9SJerome Glisse uint32_t cur_pages; 746771fe6b9SJerome Glisse uint32_t stride_bytes = PAGE_SIZE; 747771fe6b9SJerome Glisse uint32_t pitch; 748771fe6b9SJerome Glisse uint32_t stride_pixels; 749771fe6b9SJerome Glisse unsigned ndw; 750771fe6b9SJerome Glisse int num_loops; 751771fe6b9SJerome Glisse int r = 0; 752771fe6b9SJerome Glisse 753771fe6b9SJerome Glisse /* radeon limited to 16k stride */ 754771fe6b9SJerome Glisse stride_bytes &= 0x3fff; 755771fe6b9SJerome Glisse /* radeon pitch is /64 */ 756771fe6b9SJerome Glisse pitch = stride_bytes / 64; 757771fe6b9SJerome Glisse stride_pixels = stride_bytes / 4; 758771fe6b9SJerome Glisse num_loops = DIV_ROUND_UP(num_pages, 8191); 759771fe6b9SJerome Glisse 760771fe6b9SJerome Glisse /* Ask for enough room for blit + flush + fence */ 761771fe6b9SJerome Glisse ndw = 64 + (10 * num_loops); 762771fe6b9SJerome Glisse r = radeon_ring_lock(rdev, ndw); 763771fe6b9SJerome Glisse if (r) { 764771fe6b9SJerome Glisse DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw); 765771fe6b9SJerome Glisse return -EINVAL; 766771fe6b9SJerome Glisse } 767771fe6b9SJerome Glisse while (num_pages > 0) { 768771fe6b9SJerome Glisse cur_pages = num_pages; 769771fe6b9SJerome Glisse if (cur_pages > 8191) { 770771fe6b9SJerome Glisse cur_pages = 8191; 771771fe6b9SJerome Glisse } 772771fe6b9SJerome Glisse num_pages -= cur_pages; 773771fe6b9SJerome Glisse 774771fe6b9SJerome Glisse /* pages are in Y direction - height 775771fe6b9SJerome Glisse page width in X direction - width */ 776771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8)); 777771fe6b9SJerome Glisse radeon_ring_write(rdev, 778771fe6b9SJerome Glisse RADEON_GMC_SRC_PITCH_OFFSET_CNTL | 779771fe6b9SJerome Glisse RADEON_GMC_DST_PITCH_OFFSET_CNTL | 780771fe6b9SJerome Glisse RADEON_GMC_SRC_CLIPPING | 781771fe6b9SJerome Glisse RADEON_GMC_DST_CLIPPING | 782771fe6b9SJerome Glisse RADEON_GMC_BRUSH_NONE | 783771fe6b9SJerome Glisse (RADEON_COLOR_FORMAT_ARGB8888 << 8) | 784771fe6b9SJerome Glisse RADEON_GMC_SRC_DATATYPE_COLOR | 785771fe6b9SJerome Glisse RADEON_ROP3_S | 786771fe6b9SJerome Glisse RADEON_DP_SRC_SOURCE_MEMORY | 787771fe6b9SJerome Glisse RADEON_GMC_CLR_CMP_CNTL_DIS | 788771fe6b9SJerome Glisse RADEON_GMC_WR_MSK_DIS); 789771fe6b9SJerome Glisse radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10)); 790771fe6b9SJerome Glisse radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10)); 791771fe6b9SJerome Glisse radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16)); 792771fe6b9SJerome Glisse radeon_ring_write(rdev, 0); 793771fe6b9SJerome Glisse radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16)); 794771fe6b9SJerome Glisse radeon_ring_write(rdev, num_pages); 795771fe6b9SJerome Glisse radeon_ring_write(rdev, num_pages); 796771fe6b9SJerome Glisse radeon_ring_write(rdev, cur_pages | (stride_pixels << 16)); 797771fe6b9SJerome Glisse } 798771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0)); 799771fe6b9SJerome Glisse radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL); 800771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0)); 801771fe6b9SJerome Glisse radeon_ring_write(rdev, 802771fe6b9SJerome Glisse RADEON_WAIT_2D_IDLECLEAN | 803771fe6b9SJerome Glisse RADEON_WAIT_HOST_IDLECLEAN | 804771fe6b9SJerome Glisse RADEON_WAIT_DMA_GUI_IDLE); 805771fe6b9SJerome Glisse if (fence) { 806771fe6b9SJerome Glisse r = radeon_fence_emit(rdev, fence); 807771fe6b9SJerome Glisse } 808771fe6b9SJerome Glisse radeon_ring_unlock_commit(rdev); 809771fe6b9SJerome Glisse return r; 810771fe6b9SJerome Glisse } 811771fe6b9SJerome Glisse 81245600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev) 81345600232SJerome Glisse { 81445600232SJerome Glisse unsigned i; 81545600232SJerome Glisse u32 tmp; 81645600232SJerome Glisse 81745600232SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 81845600232SJerome Glisse tmp = RREG32(R_000E40_RBBM_STATUS); 81945600232SJerome Glisse if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) { 82045600232SJerome Glisse return 0; 82145600232SJerome Glisse } 82245600232SJerome Glisse udelay(1); 82345600232SJerome Glisse } 82445600232SJerome Glisse return -1; 82545600232SJerome Glisse } 82645600232SJerome Glisse 827771fe6b9SJerome Glisse void r100_ring_start(struct radeon_device *rdev) 828771fe6b9SJerome Glisse { 829771fe6b9SJerome Glisse int r; 830771fe6b9SJerome Glisse 831771fe6b9SJerome Glisse r = radeon_ring_lock(rdev, 2); 832771fe6b9SJerome Glisse if (r) { 833771fe6b9SJerome Glisse return; 834771fe6b9SJerome Glisse } 835771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0)); 836771fe6b9SJerome Glisse radeon_ring_write(rdev, 837771fe6b9SJerome Glisse RADEON_ISYNC_ANY2D_IDLE3D | 838771fe6b9SJerome Glisse RADEON_ISYNC_ANY3D_IDLE2D | 839771fe6b9SJerome Glisse RADEON_ISYNC_WAIT_IDLEGUI | 840771fe6b9SJerome Glisse RADEON_ISYNC_CPSCRATCH_IDLEGUI); 841771fe6b9SJerome Glisse radeon_ring_unlock_commit(rdev); 842771fe6b9SJerome Glisse } 843771fe6b9SJerome Glisse 84470967ab9SBen Hutchings 84570967ab9SBen Hutchings /* Load the microcode for the CP */ 84670967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev) 847771fe6b9SJerome Glisse { 84870967ab9SBen Hutchings struct platform_device *pdev; 84970967ab9SBen Hutchings const char *fw_name = NULL; 85070967ab9SBen Hutchings int err; 851771fe6b9SJerome Glisse 85270967ab9SBen Hutchings DRM_DEBUG("\n"); 85370967ab9SBen Hutchings 85470967ab9SBen Hutchings pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0); 85570967ab9SBen Hutchings err = IS_ERR(pdev); 85670967ab9SBen Hutchings if (err) { 85770967ab9SBen Hutchings printk(KERN_ERR "radeon_cp: Failed to register firmware\n"); 85870967ab9SBen Hutchings return -EINVAL; 859771fe6b9SJerome Glisse } 860771fe6b9SJerome Glisse if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) || 861771fe6b9SJerome Glisse (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) || 862771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 863771fe6b9SJerome Glisse DRM_INFO("Loading R100 Microcode\n"); 86470967ab9SBen Hutchings fw_name = FIRMWARE_R100; 865771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R200) || 866771fe6b9SJerome Glisse (rdev->family == CHIP_RV250) || 867771fe6b9SJerome Glisse (rdev->family == CHIP_RV280) || 868771fe6b9SJerome Glisse (rdev->family == CHIP_RS300)) { 869771fe6b9SJerome Glisse DRM_INFO("Loading R200 Microcode\n"); 87070967ab9SBen Hutchings fw_name = FIRMWARE_R200; 871771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R300) || 872771fe6b9SJerome Glisse (rdev->family == CHIP_R350) || 873771fe6b9SJerome Glisse (rdev->family == CHIP_RV350) || 874771fe6b9SJerome Glisse (rdev->family == CHIP_RV380) || 875771fe6b9SJerome Glisse (rdev->family == CHIP_RS400) || 876771fe6b9SJerome Glisse (rdev->family == CHIP_RS480)) { 877771fe6b9SJerome Glisse DRM_INFO("Loading R300 Microcode\n"); 87870967ab9SBen Hutchings fw_name = FIRMWARE_R300; 879771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R420) || 880771fe6b9SJerome Glisse (rdev->family == CHIP_R423) || 881771fe6b9SJerome Glisse (rdev->family == CHIP_RV410)) { 882771fe6b9SJerome Glisse DRM_INFO("Loading R400 Microcode\n"); 88370967ab9SBen Hutchings fw_name = FIRMWARE_R420; 884771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RS690) || 885771fe6b9SJerome Glisse (rdev->family == CHIP_RS740)) { 886771fe6b9SJerome Glisse DRM_INFO("Loading RS690/RS740 Microcode\n"); 88770967ab9SBen Hutchings fw_name = FIRMWARE_RS690; 888771fe6b9SJerome Glisse } else if (rdev->family == CHIP_RS600) { 889771fe6b9SJerome Glisse DRM_INFO("Loading RS600 Microcode\n"); 89070967ab9SBen Hutchings fw_name = FIRMWARE_RS600; 891771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RV515) || 892771fe6b9SJerome Glisse (rdev->family == CHIP_R520) || 893771fe6b9SJerome Glisse (rdev->family == CHIP_RV530) || 894771fe6b9SJerome Glisse (rdev->family == CHIP_R580) || 895771fe6b9SJerome Glisse (rdev->family == CHIP_RV560) || 896771fe6b9SJerome Glisse (rdev->family == CHIP_RV570)) { 897771fe6b9SJerome Glisse DRM_INFO("Loading R500 Microcode\n"); 89870967ab9SBen Hutchings fw_name = FIRMWARE_R520; 89970967ab9SBen Hutchings } 90070967ab9SBen Hutchings 9013ce0a23dSJerome Glisse err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev); 90270967ab9SBen Hutchings platform_device_unregister(pdev); 90370967ab9SBen Hutchings if (err) { 90470967ab9SBen Hutchings printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n", 90570967ab9SBen Hutchings fw_name); 9063ce0a23dSJerome Glisse } else if (rdev->me_fw->size % 8) { 90770967ab9SBen Hutchings printk(KERN_ERR 90870967ab9SBen Hutchings "radeon_cp: Bogus length %zu in firmware \"%s\"\n", 9093ce0a23dSJerome Glisse rdev->me_fw->size, fw_name); 91070967ab9SBen Hutchings err = -EINVAL; 9113ce0a23dSJerome Glisse release_firmware(rdev->me_fw); 9123ce0a23dSJerome Glisse rdev->me_fw = NULL; 91370967ab9SBen Hutchings } 91470967ab9SBen Hutchings return err; 91570967ab9SBen Hutchings } 916d4550907SJerome Glisse 91770967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev) 91870967ab9SBen Hutchings { 91970967ab9SBen Hutchings const __be32 *fw_data; 92070967ab9SBen Hutchings int i, size; 92170967ab9SBen Hutchings 92270967ab9SBen Hutchings if (r100_gui_wait_for_idle(rdev)) { 92370967ab9SBen Hutchings printk(KERN_WARNING "Failed to wait GUI idle while " 92470967ab9SBen Hutchings "programming pipes. Bad things might happen.\n"); 92570967ab9SBen Hutchings } 92670967ab9SBen Hutchings 9273ce0a23dSJerome Glisse if (rdev->me_fw) { 9283ce0a23dSJerome Glisse size = rdev->me_fw->size / 4; 9293ce0a23dSJerome Glisse fw_data = (const __be32 *)&rdev->me_fw->data[0]; 93070967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_ADDR, 0); 93170967ab9SBen Hutchings for (i = 0; i < size; i += 2) { 93270967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAH, 93370967ab9SBen Hutchings be32_to_cpup(&fw_data[i])); 93470967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAL, 93570967ab9SBen Hutchings be32_to_cpup(&fw_data[i + 1])); 936771fe6b9SJerome Glisse } 937771fe6b9SJerome Glisse } 938771fe6b9SJerome Glisse } 939771fe6b9SJerome Glisse 940771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size) 941771fe6b9SJerome Glisse { 942771fe6b9SJerome Glisse unsigned rb_bufsz; 943771fe6b9SJerome Glisse unsigned rb_blksz; 944771fe6b9SJerome Glisse unsigned max_fetch; 945771fe6b9SJerome Glisse unsigned pre_write_timer; 946771fe6b9SJerome Glisse unsigned pre_write_limit; 947771fe6b9SJerome Glisse unsigned indirect2_start; 948771fe6b9SJerome Glisse unsigned indirect1_start; 949771fe6b9SJerome Glisse uint32_t tmp; 950771fe6b9SJerome Glisse int r; 951771fe6b9SJerome Glisse 952771fe6b9SJerome Glisse if (r100_debugfs_cp_init(rdev)) { 953771fe6b9SJerome Glisse DRM_ERROR("Failed to register debugfs file for CP !\n"); 954771fe6b9SJerome Glisse } 9553ce0a23dSJerome Glisse if (!rdev->me_fw) { 95670967ab9SBen Hutchings r = r100_cp_init_microcode(rdev); 95770967ab9SBen Hutchings if (r) { 95870967ab9SBen Hutchings DRM_ERROR("Failed to load firmware!\n"); 95970967ab9SBen Hutchings return r; 96070967ab9SBen Hutchings } 96170967ab9SBen Hutchings } 96270967ab9SBen Hutchings 963771fe6b9SJerome Glisse /* Align ring size */ 964771fe6b9SJerome Glisse rb_bufsz = drm_order(ring_size / 8); 965771fe6b9SJerome Glisse ring_size = (1 << (rb_bufsz + 1)) * 4; 966771fe6b9SJerome Glisse r100_cp_load_microcode(rdev); 967771fe6b9SJerome Glisse r = radeon_ring_init(rdev, ring_size); 968771fe6b9SJerome Glisse if (r) { 969771fe6b9SJerome Glisse return r; 970771fe6b9SJerome Glisse } 971771fe6b9SJerome Glisse /* Each time the cp read 1024 bytes (16 dword/quadword) update 972771fe6b9SJerome Glisse * the rptr copy in system ram */ 973771fe6b9SJerome Glisse rb_blksz = 9; 974771fe6b9SJerome Glisse /* cp will read 128bytes at a time (4 dwords) */ 975771fe6b9SJerome Glisse max_fetch = 1; 976771fe6b9SJerome Glisse rdev->cp.align_mask = 16 - 1; 977771fe6b9SJerome Glisse /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */ 978771fe6b9SJerome Glisse pre_write_timer = 64; 979771fe6b9SJerome Glisse /* Force CP_RB_WPTR write if written more than one time before the 980771fe6b9SJerome Glisse * delay expire 981771fe6b9SJerome Glisse */ 982771fe6b9SJerome Glisse pre_write_limit = 0; 983771fe6b9SJerome Glisse /* Setup the cp cache like this (cache size is 96 dwords) : 984771fe6b9SJerome Glisse * RING 0 to 15 985771fe6b9SJerome Glisse * INDIRECT1 16 to 79 986771fe6b9SJerome Glisse * INDIRECT2 80 to 95 987771fe6b9SJerome Glisse * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 988771fe6b9SJerome Glisse * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords)) 989771fe6b9SJerome Glisse * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 990771fe6b9SJerome Glisse * Idea being that most of the gpu cmd will be through indirect1 buffer 991771fe6b9SJerome Glisse * so it gets the bigger cache. 992771fe6b9SJerome Glisse */ 993771fe6b9SJerome Glisse indirect2_start = 80; 994771fe6b9SJerome Glisse indirect1_start = 16; 995771fe6b9SJerome Glisse /* cp setup */ 996771fe6b9SJerome Glisse WREG32(0x718, pre_write_timer | (pre_write_limit << 28)); 997d6f28938SAlex Deucher tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) | 998771fe6b9SJerome Glisse REG_SET(RADEON_RB_BLKSZ, rb_blksz) | 999771fe6b9SJerome Glisse REG_SET(RADEON_MAX_FETCH, max_fetch) | 1000771fe6b9SJerome Glisse RADEON_RB_NO_UPDATE); 1001d6f28938SAlex Deucher #ifdef __BIG_ENDIAN 1002d6f28938SAlex Deucher tmp |= RADEON_BUF_SWAP_32BIT; 1003d6f28938SAlex Deucher #endif 1004d6f28938SAlex Deucher WREG32(RADEON_CP_RB_CNTL, tmp); 1005d6f28938SAlex Deucher 1006771fe6b9SJerome Glisse /* Set ring address */ 1007771fe6b9SJerome Glisse DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr); 1008771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr); 1009771fe6b9SJerome Glisse /* Force read & write ptr to 0 */ 1010771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA); 1011771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 1012771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_WPTR, 0); 1013771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 1014771fe6b9SJerome Glisse udelay(10); 1015771fe6b9SJerome Glisse rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR); 1016771fe6b9SJerome Glisse rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR); 10179e5786bdSDave Airlie /* protect against crazy HW on resume */ 10189e5786bdSDave Airlie rdev->cp.wptr &= rdev->cp.ptr_mask; 1019771fe6b9SJerome Glisse /* Set cp mode to bus mastering & enable cp*/ 1020771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 1021771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT2_START, indirect2_start) | 1022771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT1_START, indirect1_start)); 1023771fe6b9SJerome Glisse WREG32(0x718, 0); 1024771fe6b9SJerome Glisse WREG32(0x744, 0x00004D4D); 1025771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM); 1026771fe6b9SJerome Glisse radeon_ring_start(rdev); 1027771fe6b9SJerome Glisse r = radeon_ring_test(rdev); 1028771fe6b9SJerome Glisse if (r) { 1029771fe6b9SJerome Glisse DRM_ERROR("radeon: cp isn't working (%d).\n", r); 1030771fe6b9SJerome Glisse return r; 1031771fe6b9SJerome Glisse } 1032771fe6b9SJerome Glisse rdev->cp.ready = true; 1033771fe6b9SJerome Glisse return 0; 1034771fe6b9SJerome Glisse } 1035771fe6b9SJerome Glisse 1036771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev) 1037771fe6b9SJerome Glisse { 103845600232SJerome Glisse if (r100_cp_wait_for_idle(rdev)) { 103945600232SJerome Glisse DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n"); 104045600232SJerome Glisse } 1041771fe6b9SJerome Glisse /* Disable ring */ 1042a18d7ea1SJerome Glisse r100_cp_disable(rdev); 1043771fe6b9SJerome Glisse radeon_ring_fini(rdev); 1044771fe6b9SJerome Glisse DRM_INFO("radeon: cp finalized\n"); 1045771fe6b9SJerome Glisse } 1046771fe6b9SJerome Glisse 1047771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev) 1048771fe6b9SJerome Glisse { 1049771fe6b9SJerome Glisse /* Disable ring */ 1050771fe6b9SJerome Glisse rdev->cp.ready = false; 1051771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 0); 1052771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 1053771fe6b9SJerome Glisse if (r100_gui_wait_for_idle(rdev)) { 1054771fe6b9SJerome Glisse printk(KERN_WARNING "Failed to wait GUI idle while " 1055771fe6b9SJerome Glisse "programming pipes. Bad things might happen.\n"); 1056771fe6b9SJerome Glisse } 1057771fe6b9SJerome Glisse } 1058771fe6b9SJerome Glisse 10593ce0a23dSJerome Glisse void r100_cp_commit(struct radeon_device *rdev) 10603ce0a23dSJerome Glisse { 10613ce0a23dSJerome Glisse WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr); 10623ce0a23dSJerome Glisse (void)RREG32(RADEON_CP_RB_WPTR); 10633ce0a23dSJerome Glisse } 10643ce0a23dSJerome Glisse 1065771fe6b9SJerome Glisse 1066771fe6b9SJerome Glisse /* 1067771fe6b9SJerome Glisse * CS functions 1068771fe6b9SJerome Glisse */ 1069771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p, 1070771fe6b9SJerome Glisse struct radeon_cs_packet *pkt, 1071068a117cSJerome Glisse const unsigned *auth, unsigned n, 1072771fe6b9SJerome Glisse radeon_packet0_check_t check) 1073771fe6b9SJerome Glisse { 1074771fe6b9SJerome Glisse unsigned reg; 1075771fe6b9SJerome Glisse unsigned i, j, m; 1076771fe6b9SJerome Glisse unsigned idx; 1077771fe6b9SJerome Glisse int r; 1078771fe6b9SJerome Glisse 1079771fe6b9SJerome Glisse idx = pkt->idx + 1; 1080771fe6b9SJerome Glisse reg = pkt->reg; 1081068a117cSJerome Glisse /* Check that register fall into register range 1082068a117cSJerome Glisse * determined by the number of entry (n) in the 1083068a117cSJerome Glisse * safe register bitmap. 1084068a117cSJerome Glisse */ 1085771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 1086771fe6b9SJerome Glisse if ((reg >> 7) > n) { 1087771fe6b9SJerome Glisse return -EINVAL; 1088771fe6b9SJerome Glisse } 1089771fe6b9SJerome Glisse } else { 1090771fe6b9SJerome Glisse if (((reg + (pkt->count << 2)) >> 7) > n) { 1091771fe6b9SJerome Glisse return -EINVAL; 1092771fe6b9SJerome Glisse } 1093771fe6b9SJerome Glisse } 1094771fe6b9SJerome Glisse for (i = 0; i <= pkt->count; i++, idx++) { 1095771fe6b9SJerome Glisse j = (reg >> 7); 1096771fe6b9SJerome Glisse m = 1 << ((reg >> 2) & 31); 1097771fe6b9SJerome Glisse if (auth[j] & m) { 1098771fe6b9SJerome Glisse r = check(p, pkt, idx, reg); 1099771fe6b9SJerome Glisse if (r) { 1100771fe6b9SJerome Glisse return r; 1101771fe6b9SJerome Glisse } 1102771fe6b9SJerome Glisse } 1103771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 1104771fe6b9SJerome Glisse if (!(auth[j] & m)) { 1105771fe6b9SJerome Glisse break; 1106771fe6b9SJerome Glisse } 1107771fe6b9SJerome Glisse } else { 1108771fe6b9SJerome Glisse reg += 4; 1109771fe6b9SJerome Glisse } 1110771fe6b9SJerome Glisse } 1111771fe6b9SJerome Glisse return 0; 1112771fe6b9SJerome Glisse } 1113771fe6b9SJerome Glisse 1114771fe6b9SJerome Glisse void r100_cs_dump_packet(struct radeon_cs_parser *p, 1115771fe6b9SJerome Glisse struct radeon_cs_packet *pkt) 1116771fe6b9SJerome Glisse { 1117771fe6b9SJerome Glisse volatile uint32_t *ib; 1118771fe6b9SJerome Glisse unsigned i; 1119771fe6b9SJerome Glisse unsigned idx; 1120771fe6b9SJerome Glisse 1121771fe6b9SJerome Glisse ib = p->ib->ptr; 1122771fe6b9SJerome Glisse idx = pkt->idx; 1123771fe6b9SJerome Glisse for (i = 0; i <= (pkt->count + 1); i++, idx++) { 1124771fe6b9SJerome Glisse DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]); 1125771fe6b9SJerome Glisse } 1126771fe6b9SJerome Glisse } 1127771fe6b9SJerome Glisse 1128771fe6b9SJerome Glisse /** 1129771fe6b9SJerome Glisse * r100_cs_packet_parse() - parse cp packet and point ib index to next packet 1130771fe6b9SJerome Glisse * @parser: parser structure holding parsing context. 1131771fe6b9SJerome Glisse * @pkt: where to store packet informations 1132771fe6b9SJerome Glisse * 1133771fe6b9SJerome Glisse * Assume that chunk_ib_index is properly set. Will return -EINVAL 1134771fe6b9SJerome Glisse * if packet is bigger than remaining ib size. or if packets is unknown. 1135771fe6b9SJerome Glisse **/ 1136771fe6b9SJerome Glisse int r100_cs_packet_parse(struct radeon_cs_parser *p, 1137771fe6b9SJerome Glisse struct radeon_cs_packet *pkt, 1138771fe6b9SJerome Glisse unsigned idx) 1139771fe6b9SJerome Glisse { 1140771fe6b9SJerome Glisse struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx]; 1141fa99239cSRoel Kluin uint32_t header; 1142771fe6b9SJerome Glisse 1143771fe6b9SJerome Glisse if (idx >= ib_chunk->length_dw) { 1144771fe6b9SJerome Glisse DRM_ERROR("Can not parse packet at %d after CS end %d !\n", 1145771fe6b9SJerome Glisse idx, ib_chunk->length_dw); 1146771fe6b9SJerome Glisse return -EINVAL; 1147771fe6b9SJerome Glisse } 1148513bcb46SDave Airlie header = radeon_get_ib_value(p, idx); 1149771fe6b9SJerome Glisse pkt->idx = idx; 1150771fe6b9SJerome Glisse pkt->type = CP_PACKET_GET_TYPE(header); 1151771fe6b9SJerome Glisse pkt->count = CP_PACKET_GET_COUNT(header); 1152771fe6b9SJerome Glisse switch (pkt->type) { 1153771fe6b9SJerome Glisse case PACKET_TYPE0: 1154771fe6b9SJerome Glisse pkt->reg = CP_PACKET0_GET_REG(header); 1155771fe6b9SJerome Glisse pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header); 1156771fe6b9SJerome Glisse break; 1157771fe6b9SJerome Glisse case PACKET_TYPE3: 1158771fe6b9SJerome Glisse pkt->opcode = CP_PACKET3_GET_OPCODE(header); 1159771fe6b9SJerome Glisse break; 1160771fe6b9SJerome Glisse case PACKET_TYPE2: 1161771fe6b9SJerome Glisse pkt->count = -1; 1162771fe6b9SJerome Glisse break; 1163771fe6b9SJerome Glisse default: 1164771fe6b9SJerome Glisse DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx); 1165771fe6b9SJerome Glisse return -EINVAL; 1166771fe6b9SJerome Glisse } 1167771fe6b9SJerome Glisse if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) { 1168771fe6b9SJerome Glisse DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n", 1169771fe6b9SJerome Glisse pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw); 1170771fe6b9SJerome Glisse return -EINVAL; 1171771fe6b9SJerome Glisse } 1172771fe6b9SJerome Glisse return 0; 1173771fe6b9SJerome Glisse } 1174771fe6b9SJerome Glisse 1175771fe6b9SJerome Glisse /** 1176531369e6SDave Airlie * r100_cs_packet_next_vline() - parse userspace VLINE packet 1177531369e6SDave Airlie * @parser: parser structure holding parsing context. 1178531369e6SDave Airlie * 1179531369e6SDave Airlie * Userspace sends a special sequence for VLINE waits. 1180531369e6SDave Airlie * PACKET0 - VLINE_START_END + value 1181531369e6SDave Airlie * PACKET0 - WAIT_UNTIL +_value 1182531369e6SDave Airlie * RELOC (P3) - crtc_id in reloc. 1183531369e6SDave Airlie * 1184531369e6SDave Airlie * This function parses this and relocates the VLINE START END 1185531369e6SDave Airlie * and WAIT UNTIL packets to the correct crtc. 1186531369e6SDave Airlie * It also detects a switched off crtc and nulls out the 1187531369e6SDave Airlie * wait in that case. 1188531369e6SDave Airlie */ 1189531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p) 1190531369e6SDave Airlie { 1191531369e6SDave Airlie struct drm_mode_object *obj; 1192531369e6SDave Airlie struct drm_crtc *crtc; 1193531369e6SDave Airlie struct radeon_crtc *radeon_crtc; 1194531369e6SDave Airlie struct radeon_cs_packet p3reloc, waitreloc; 1195531369e6SDave Airlie int crtc_id; 1196531369e6SDave Airlie int r; 1197531369e6SDave Airlie uint32_t header, h_idx, reg; 1198513bcb46SDave Airlie volatile uint32_t *ib; 1199531369e6SDave Airlie 1200513bcb46SDave Airlie ib = p->ib->ptr; 1201531369e6SDave Airlie 1202531369e6SDave Airlie /* parse the wait until */ 1203531369e6SDave Airlie r = r100_cs_packet_parse(p, &waitreloc, p->idx); 1204531369e6SDave Airlie if (r) 1205531369e6SDave Airlie return r; 1206531369e6SDave Airlie 1207531369e6SDave Airlie /* check its a wait until and only 1 count */ 1208531369e6SDave Airlie if (waitreloc.reg != RADEON_WAIT_UNTIL || 1209531369e6SDave Airlie waitreloc.count != 0) { 1210531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until segment\n"); 1211531369e6SDave Airlie r = -EINVAL; 1212531369e6SDave Airlie return r; 1213531369e6SDave Airlie } 1214531369e6SDave Airlie 1215513bcb46SDave Airlie if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) { 1216531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until\n"); 1217531369e6SDave Airlie r = -EINVAL; 1218531369e6SDave Airlie return r; 1219531369e6SDave Airlie } 1220531369e6SDave Airlie 1221531369e6SDave Airlie /* jump over the NOP */ 122290ebd065SAlex Deucher r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2); 1223531369e6SDave Airlie if (r) 1224531369e6SDave Airlie return r; 1225531369e6SDave Airlie 1226531369e6SDave Airlie h_idx = p->idx - 2; 122790ebd065SAlex Deucher p->idx += waitreloc.count + 2; 122890ebd065SAlex Deucher p->idx += p3reloc.count + 2; 1229531369e6SDave Airlie 1230513bcb46SDave Airlie header = radeon_get_ib_value(p, h_idx); 1231513bcb46SDave Airlie crtc_id = radeon_get_ib_value(p, h_idx + 5); 1232d4ac6a05SDave Airlie reg = CP_PACKET0_GET_REG(header); 1233531369e6SDave Airlie mutex_lock(&p->rdev->ddev->mode_config.mutex); 1234531369e6SDave Airlie obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC); 1235531369e6SDave Airlie if (!obj) { 1236531369e6SDave Airlie DRM_ERROR("cannot find crtc %d\n", crtc_id); 1237531369e6SDave Airlie r = -EINVAL; 1238531369e6SDave Airlie goto out; 1239531369e6SDave Airlie } 1240531369e6SDave Airlie crtc = obj_to_crtc(obj); 1241531369e6SDave Airlie radeon_crtc = to_radeon_crtc(crtc); 1242531369e6SDave Airlie crtc_id = radeon_crtc->crtc_id; 1243531369e6SDave Airlie 1244531369e6SDave Airlie if (!crtc->enabled) { 1245531369e6SDave Airlie /* if the CRTC isn't enabled - we need to nop out the wait until */ 1246513bcb46SDave Airlie ib[h_idx + 2] = PACKET2(0); 1247513bcb46SDave Airlie ib[h_idx + 3] = PACKET2(0); 1248531369e6SDave Airlie } else if (crtc_id == 1) { 1249531369e6SDave Airlie switch (reg) { 1250531369e6SDave Airlie case AVIVO_D1MODE_VLINE_START_END: 125190ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 1252531369e6SDave Airlie header |= AVIVO_D2MODE_VLINE_START_END >> 2; 1253531369e6SDave Airlie break; 1254531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 125590ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 1256531369e6SDave Airlie header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2; 1257531369e6SDave Airlie break; 1258531369e6SDave Airlie default: 1259531369e6SDave Airlie DRM_ERROR("unknown crtc reloc\n"); 1260531369e6SDave Airlie r = -EINVAL; 1261531369e6SDave Airlie goto out; 1262531369e6SDave Airlie } 1263513bcb46SDave Airlie ib[h_idx] = header; 1264513bcb46SDave Airlie ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1; 1265531369e6SDave Airlie } 1266531369e6SDave Airlie out: 1267531369e6SDave Airlie mutex_unlock(&p->rdev->ddev->mode_config.mutex); 1268531369e6SDave Airlie return r; 1269531369e6SDave Airlie } 1270531369e6SDave Airlie 1271531369e6SDave Airlie /** 1272771fe6b9SJerome Glisse * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3 1273771fe6b9SJerome Glisse * @parser: parser structure holding parsing context. 1274771fe6b9SJerome Glisse * @data: pointer to relocation data 1275771fe6b9SJerome Glisse * @offset_start: starting offset 1276771fe6b9SJerome Glisse * @offset_mask: offset mask (to align start offset on) 1277771fe6b9SJerome Glisse * @reloc: reloc informations 1278771fe6b9SJerome Glisse * 1279771fe6b9SJerome Glisse * Check next packet is relocation packet3, do bo validation and compute 1280771fe6b9SJerome Glisse * GPU offset using the provided start. 1281771fe6b9SJerome Glisse **/ 1282771fe6b9SJerome Glisse int r100_cs_packet_next_reloc(struct radeon_cs_parser *p, 1283771fe6b9SJerome Glisse struct radeon_cs_reloc **cs_reloc) 1284771fe6b9SJerome Glisse { 1285771fe6b9SJerome Glisse struct radeon_cs_chunk *relocs_chunk; 1286771fe6b9SJerome Glisse struct radeon_cs_packet p3reloc; 1287771fe6b9SJerome Glisse unsigned idx; 1288771fe6b9SJerome Glisse int r; 1289771fe6b9SJerome Glisse 1290771fe6b9SJerome Glisse if (p->chunk_relocs_idx == -1) { 1291771fe6b9SJerome Glisse DRM_ERROR("No relocation chunk !\n"); 1292771fe6b9SJerome Glisse return -EINVAL; 1293771fe6b9SJerome Glisse } 1294771fe6b9SJerome Glisse *cs_reloc = NULL; 1295771fe6b9SJerome Glisse relocs_chunk = &p->chunks[p->chunk_relocs_idx]; 1296771fe6b9SJerome Glisse r = r100_cs_packet_parse(p, &p3reloc, p->idx); 1297771fe6b9SJerome Glisse if (r) { 1298771fe6b9SJerome Glisse return r; 1299771fe6b9SJerome Glisse } 1300771fe6b9SJerome Glisse p->idx += p3reloc.count + 2; 1301771fe6b9SJerome Glisse if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) { 1302771fe6b9SJerome Glisse DRM_ERROR("No packet3 for relocation for packet at %d.\n", 1303771fe6b9SJerome Glisse p3reloc.idx); 1304771fe6b9SJerome Glisse r100_cs_dump_packet(p, &p3reloc); 1305771fe6b9SJerome Glisse return -EINVAL; 1306771fe6b9SJerome Glisse } 1307513bcb46SDave Airlie idx = radeon_get_ib_value(p, p3reloc.idx + 1); 1308771fe6b9SJerome Glisse if (idx >= relocs_chunk->length_dw) { 1309771fe6b9SJerome Glisse DRM_ERROR("Relocs at %d after relocations chunk end %d !\n", 1310771fe6b9SJerome Glisse idx, relocs_chunk->length_dw); 1311771fe6b9SJerome Glisse r100_cs_dump_packet(p, &p3reloc); 1312771fe6b9SJerome Glisse return -EINVAL; 1313771fe6b9SJerome Glisse } 1314771fe6b9SJerome Glisse /* FIXME: we assume reloc size is 4 dwords */ 1315771fe6b9SJerome Glisse *cs_reloc = p->relocs_ptr[(idx / 4)]; 1316771fe6b9SJerome Glisse return 0; 1317771fe6b9SJerome Glisse } 1318771fe6b9SJerome Glisse 1319551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt) 1320551ebd83SDave Airlie { 1321551ebd83SDave Airlie int vtx_size; 1322551ebd83SDave Airlie vtx_size = 2; 1323551ebd83SDave Airlie /* ordered according to bits in spec */ 1324551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W0) 1325551ebd83SDave Airlie vtx_size++; 1326551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR) 1327551ebd83SDave Airlie vtx_size += 3; 1328551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA) 1329551ebd83SDave Airlie vtx_size++; 1330551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR) 1331551ebd83SDave Airlie vtx_size++; 1332551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC) 1333551ebd83SDave Airlie vtx_size += 3; 1334551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG) 1335551ebd83SDave Airlie vtx_size++; 1336551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC) 1337551ebd83SDave Airlie vtx_size++; 1338551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST0) 1339551ebd83SDave Airlie vtx_size += 2; 1340551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST1) 1341551ebd83SDave Airlie vtx_size += 2; 1342551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q1) 1343551ebd83SDave Airlie vtx_size++; 1344551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST2) 1345551ebd83SDave Airlie vtx_size += 2; 1346551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q2) 1347551ebd83SDave Airlie vtx_size++; 1348551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST3) 1349551ebd83SDave Airlie vtx_size += 2; 1350551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q3) 1351551ebd83SDave Airlie vtx_size++; 1352551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q0) 1353551ebd83SDave Airlie vtx_size++; 1354551ebd83SDave Airlie /* blend weight */ 1355551ebd83SDave Airlie if (vtx_fmt & (0x7 << 15)) 1356551ebd83SDave Airlie vtx_size += (vtx_fmt >> 15) & 0x7; 1357551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N0) 1358551ebd83SDave Airlie vtx_size += 3; 1359551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_XY1) 1360551ebd83SDave Airlie vtx_size += 2; 1361551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z1) 1362551ebd83SDave Airlie vtx_size++; 1363551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W1) 1364551ebd83SDave Airlie vtx_size++; 1365551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N1) 1366551ebd83SDave Airlie vtx_size++; 1367551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z) 1368551ebd83SDave Airlie vtx_size++; 1369551ebd83SDave Airlie return vtx_size; 1370551ebd83SDave Airlie } 1371551ebd83SDave Airlie 1372771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p, 1373551ebd83SDave Airlie struct radeon_cs_packet *pkt, 1374551ebd83SDave Airlie unsigned idx, unsigned reg) 1375771fe6b9SJerome Glisse { 1376771fe6b9SJerome Glisse struct radeon_cs_reloc *reloc; 1377551ebd83SDave Airlie struct r100_cs_track *track; 1378771fe6b9SJerome Glisse volatile uint32_t *ib; 1379771fe6b9SJerome Glisse uint32_t tmp; 1380771fe6b9SJerome Glisse int r; 1381551ebd83SDave Airlie int i, face; 1382e024e110SDave Airlie u32 tile_flags = 0; 1383513bcb46SDave Airlie u32 idx_value; 1384771fe6b9SJerome Glisse 1385771fe6b9SJerome Glisse ib = p->ib->ptr; 1386551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1387551ebd83SDave Airlie 1388513bcb46SDave Airlie idx_value = radeon_get_ib_value(p, idx); 1389513bcb46SDave Airlie 1390771fe6b9SJerome Glisse switch (reg) { 1391531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 1392531369e6SDave Airlie r = r100_cs_packet_parse_vline(p); 1393531369e6SDave Airlie if (r) { 1394531369e6SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1395531369e6SDave Airlie idx, reg); 1396531369e6SDave Airlie r100_cs_dump_packet(p, pkt); 1397531369e6SDave Airlie return r; 1398531369e6SDave Airlie } 1399531369e6SDave Airlie break; 1400771fe6b9SJerome Glisse /* FIXME: only allow PACKET3 blit? easier to check for out of 1401771fe6b9SJerome Glisse * range access */ 1402771fe6b9SJerome Glisse case RADEON_DST_PITCH_OFFSET: 1403771fe6b9SJerome Glisse case RADEON_SRC_PITCH_OFFSET: 1404551ebd83SDave Airlie r = r100_reloc_pitch_offset(p, pkt, idx, reg); 1405551ebd83SDave Airlie if (r) 1406551ebd83SDave Airlie return r; 1407551ebd83SDave Airlie break; 1408551ebd83SDave Airlie case RADEON_RB3D_DEPTHOFFSET: 1409771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1410771fe6b9SJerome Glisse if (r) { 1411771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1412771fe6b9SJerome Glisse idx, reg); 1413771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1414771fe6b9SJerome Glisse return r; 1415771fe6b9SJerome Glisse } 1416551ebd83SDave Airlie track->zb.robj = reloc->robj; 1417513bcb46SDave Airlie track->zb.offset = idx_value; 1418513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1419771fe6b9SJerome Glisse break; 1420771fe6b9SJerome Glisse case RADEON_RB3D_COLOROFFSET: 1421551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1422551ebd83SDave Airlie if (r) { 1423551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1424551ebd83SDave Airlie idx, reg); 1425551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1426551ebd83SDave Airlie return r; 1427551ebd83SDave Airlie } 1428551ebd83SDave Airlie track->cb[0].robj = reloc->robj; 1429513bcb46SDave Airlie track->cb[0].offset = idx_value; 1430513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1431551ebd83SDave Airlie break; 1432771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_0: 1433771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_1: 1434771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_2: 1435551ebd83SDave Airlie i = (reg - RADEON_PP_TXOFFSET_0) / 24; 1436771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1437771fe6b9SJerome Glisse if (r) { 1438771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1439771fe6b9SJerome Glisse idx, reg); 1440771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1441771fe6b9SJerome Glisse return r; 1442771fe6b9SJerome Glisse } 1443513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1444551ebd83SDave Airlie track->textures[i].robj = reloc->robj; 1445771fe6b9SJerome Glisse break; 1446551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_0: 1447551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_1: 1448551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_2: 1449551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_3: 1450551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_4: 1451551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4; 1452551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1453551ebd83SDave Airlie if (r) { 1454551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1455551ebd83SDave Airlie idx, reg); 1456551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1457551ebd83SDave Airlie return r; 1458551ebd83SDave Airlie } 1459513bcb46SDave Airlie track->textures[0].cube_info[i].offset = idx_value; 1460513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1461551ebd83SDave Airlie track->textures[0].cube_info[i].robj = reloc->robj; 1462551ebd83SDave Airlie break; 1463551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_0: 1464551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_1: 1465551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_2: 1466551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_3: 1467551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_4: 1468551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4; 1469551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1470551ebd83SDave Airlie if (r) { 1471551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1472551ebd83SDave Airlie idx, reg); 1473551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1474551ebd83SDave Airlie return r; 1475551ebd83SDave Airlie } 1476513bcb46SDave Airlie track->textures[1].cube_info[i].offset = idx_value; 1477513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1478551ebd83SDave Airlie track->textures[1].cube_info[i].robj = reloc->robj; 1479551ebd83SDave Airlie break; 1480551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_0: 1481551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_1: 1482551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_2: 1483551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_3: 1484551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_4: 1485551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4; 1486551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1487551ebd83SDave Airlie if (r) { 1488551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1489551ebd83SDave Airlie idx, reg); 1490551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1491551ebd83SDave Airlie return r; 1492551ebd83SDave Airlie } 1493513bcb46SDave Airlie track->textures[2].cube_info[i].offset = idx_value; 1494513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1495551ebd83SDave Airlie track->textures[2].cube_info[i].robj = reloc->robj; 1496551ebd83SDave Airlie break; 1497551ebd83SDave Airlie case RADEON_RE_WIDTH_HEIGHT: 1498513bcb46SDave Airlie track->maxy = ((idx_value >> 16) & 0x7FF); 1499551ebd83SDave Airlie break; 1500e024e110SDave Airlie case RADEON_RB3D_COLORPITCH: 1501e024e110SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1502e024e110SDave Airlie if (r) { 1503e024e110SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1504e024e110SDave Airlie idx, reg); 1505e024e110SDave Airlie r100_cs_dump_packet(p, pkt); 1506e024e110SDave Airlie return r; 1507e024e110SDave Airlie } 1508e024e110SDave Airlie 1509e024e110SDave Airlie if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) 1510e024e110SDave Airlie tile_flags |= RADEON_COLOR_TILE_ENABLE; 1511e024e110SDave Airlie if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) 1512e024e110SDave Airlie tile_flags |= RADEON_COLOR_MICROTILE_ENABLE; 1513e024e110SDave Airlie 1514513bcb46SDave Airlie tmp = idx_value & ~(0x7 << 16); 1515e024e110SDave Airlie tmp |= tile_flags; 1516e024e110SDave Airlie ib[idx] = tmp; 1517551ebd83SDave Airlie 1518513bcb46SDave Airlie track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK; 1519551ebd83SDave Airlie break; 1520551ebd83SDave Airlie case RADEON_RB3D_DEPTHPITCH: 1521513bcb46SDave Airlie track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK; 1522551ebd83SDave Airlie break; 1523551ebd83SDave Airlie case RADEON_RB3D_CNTL: 1524513bcb46SDave Airlie switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) { 1525551ebd83SDave Airlie case 7: 1526551ebd83SDave Airlie case 8: 1527551ebd83SDave Airlie case 9: 1528551ebd83SDave Airlie case 11: 1529551ebd83SDave Airlie case 12: 1530551ebd83SDave Airlie track->cb[0].cpp = 1; 1531551ebd83SDave Airlie break; 1532551ebd83SDave Airlie case 3: 1533551ebd83SDave Airlie case 4: 1534551ebd83SDave Airlie case 15: 1535551ebd83SDave Airlie track->cb[0].cpp = 2; 1536551ebd83SDave Airlie break; 1537551ebd83SDave Airlie case 6: 1538551ebd83SDave Airlie track->cb[0].cpp = 4; 1539551ebd83SDave Airlie break; 1540551ebd83SDave Airlie default: 1541551ebd83SDave Airlie DRM_ERROR("Invalid color buffer format (%d) !\n", 1542513bcb46SDave Airlie ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f)); 1543551ebd83SDave Airlie return -EINVAL; 1544551ebd83SDave Airlie } 1545513bcb46SDave Airlie track->z_enabled = !!(idx_value & RADEON_Z_ENABLE); 1546551ebd83SDave Airlie break; 1547551ebd83SDave Airlie case RADEON_RB3D_ZSTENCILCNTL: 1548513bcb46SDave Airlie switch (idx_value & 0xf) { 1549551ebd83SDave Airlie case 0: 1550551ebd83SDave Airlie track->zb.cpp = 2; 1551551ebd83SDave Airlie break; 1552551ebd83SDave Airlie case 2: 1553551ebd83SDave Airlie case 3: 1554551ebd83SDave Airlie case 4: 1555551ebd83SDave Airlie case 5: 1556551ebd83SDave Airlie case 9: 1557551ebd83SDave Airlie case 11: 1558551ebd83SDave Airlie track->zb.cpp = 4; 1559551ebd83SDave Airlie break; 1560551ebd83SDave Airlie default: 1561551ebd83SDave Airlie break; 1562551ebd83SDave Airlie } 1563e024e110SDave Airlie break; 156417782d99SDave Airlie case RADEON_RB3D_ZPASS_ADDR: 156517782d99SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 156617782d99SDave Airlie if (r) { 156717782d99SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 156817782d99SDave Airlie idx, reg); 156917782d99SDave Airlie r100_cs_dump_packet(p, pkt); 157017782d99SDave Airlie return r; 157117782d99SDave Airlie } 1572513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 157317782d99SDave Airlie break; 1574551ebd83SDave Airlie case RADEON_PP_CNTL: 1575551ebd83SDave Airlie { 1576513bcb46SDave Airlie uint32_t temp = idx_value >> 4; 1577551ebd83SDave Airlie for (i = 0; i < track->num_texture; i++) 1578551ebd83SDave Airlie track->textures[i].enabled = !!(temp & (1 << i)); 1579551ebd83SDave Airlie } 1580551ebd83SDave Airlie break; 1581551ebd83SDave Airlie case RADEON_SE_VF_CNTL: 1582513bcb46SDave Airlie track->vap_vf_cntl = idx_value; 1583551ebd83SDave Airlie break; 1584551ebd83SDave Airlie case RADEON_SE_VTX_FMT: 1585513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(idx_value); 1586551ebd83SDave Airlie break; 1587551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_0: 1588551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_1: 1589551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_2: 1590551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_SIZE_0) / 8; 1591513bcb46SDave Airlie track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1; 1592513bcb46SDave Airlie track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1; 1593551ebd83SDave Airlie break; 1594551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_0: 1595551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_1: 1596551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_2: 1597551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_PITCH_0) / 8; 1598513bcb46SDave Airlie track->textures[i].pitch = idx_value + 32; 1599551ebd83SDave Airlie break; 1600551ebd83SDave Airlie case RADEON_PP_TXFILTER_0: 1601551ebd83SDave Airlie case RADEON_PP_TXFILTER_1: 1602551ebd83SDave Airlie case RADEON_PP_TXFILTER_2: 1603551ebd83SDave Airlie i = (reg - RADEON_PP_TXFILTER_0) / 24; 1604513bcb46SDave Airlie track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK) 1605551ebd83SDave Airlie >> RADEON_MAX_MIP_LEVEL_SHIFT); 1606513bcb46SDave Airlie tmp = (idx_value >> 23) & 0x7; 1607551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1608551ebd83SDave Airlie track->textures[i].roundup_w = false; 1609513bcb46SDave Airlie tmp = (idx_value >> 27) & 0x7; 1610551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1611551ebd83SDave Airlie track->textures[i].roundup_h = false; 1612551ebd83SDave Airlie break; 1613551ebd83SDave Airlie case RADEON_PP_TXFORMAT_0: 1614551ebd83SDave Airlie case RADEON_PP_TXFORMAT_1: 1615551ebd83SDave Airlie case RADEON_PP_TXFORMAT_2: 1616551ebd83SDave Airlie i = (reg - RADEON_PP_TXFORMAT_0) / 24; 1617513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_NON_POWER2) { 1618551ebd83SDave Airlie track->textures[i].use_pitch = 1; 1619551ebd83SDave Airlie } else { 1620551ebd83SDave Airlie track->textures[i].use_pitch = 0; 1621513bcb46SDave Airlie track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK); 1622513bcb46SDave Airlie track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK); 1623551ebd83SDave Airlie } 1624513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE) 1625551ebd83SDave Airlie track->textures[i].tex_coord_type = 2; 1626513bcb46SDave Airlie switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) { 1627551ebd83SDave Airlie case RADEON_TXFORMAT_I8: 1628551ebd83SDave Airlie case RADEON_TXFORMAT_RGB332: 1629551ebd83SDave Airlie case RADEON_TXFORMAT_Y8: 1630551ebd83SDave Airlie track->textures[i].cpp = 1; 1631551ebd83SDave Airlie break; 1632551ebd83SDave Airlie case RADEON_TXFORMAT_AI88: 1633551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB1555: 1634551ebd83SDave Airlie case RADEON_TXFORMAT_RGB565: 1635551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB4444: 1636551ebd83SDave Airlie case RADEON_TXFORMAT_VYUY422: 1637551ebd83SDave Airlie case RADEON_TXFORMAT_YVYU422: 1638551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW16: 1639551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDV655: 1640551ebd83SDave Airlie case RADEON_TXFORMAT_DUDV88: 1641551ebd83SDave Airlie track->textures[i].cpp = 2; 1642551ebd83SDave Airlie break; 1643551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB8888: 1644551ebd83SDave Airlie case RADEON_TXFORMAT_RGBA8888: 1645551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW32: 1646551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDUV8888: 1647551ebd83SDave Airlie track->textures[i].cpp = 4; 1648551ebd83SDave Airlie break; 1649d785d78bSDave Airlie case RADEON_TXFORMAT_DXT1: 1650d785d78bSDave Airlie track->textures[i].cpp = 1; 1651d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_DXT1; 1652d785d78bSDave Airlie break; 1653d785d78bSDave Airlie case RADEON_TXFORMAT_DXT23: 1654d785d78bSDave Airlie case RADEON_TXFORMAT_DXT45: 1655d785d78bSDave Airlie track->textures[i].cpp = 1; 1656d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_DXT35; 1657d785d78bSDave Airlie break; 1658551ebd83SDave Airlie } 1659513bcb46SDave Airlie track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf); 1660513bcb46SDave Airlie track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf); 1661551ebd83SDave Airlie break; 1662551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_0: 1663551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_1: 1664551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_2: 1665513bcb46SDave Airlie tmp = idx_value; 1666551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_FACES_0) / 4; 1667551ebd83SDave Airlie for (face = 0; face < 4; face++) { 1668551ebd83SDave Airlie track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf); 1669551ebd83SDave Airlie track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf); 1670551ebd83SDave Airlie } 1671551ebd83SDave Airlie break; 1672771fe6b9SJerome Glisse default: 1673551ebd83SDave Airlie printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n", 1674551ebd83SDave Airlie reg, idx); 1675551ebd83SDave Airlie return -EINVAL; 1676771fe6b9SJerome Glisse } 1677771fe6b9SJerome Glisse return 0; 1678771fe6b9SJerome Glisse } 1679771fe6b9SJerome Glisse 1680068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p, 1681068a117cSJerome Glisse struct radeon_cs_packet *pkt, 16824c788679SJerome Glisse struct radeon_bo *robj) 1683068a117cSJerome Glisse { 1684068a117cSJerome Glisse unsigned idx; 1685513bcb46SDave Airlie u32 value; 1686068a117cSJerome Glisse idx = pkt->idx + 1; 1687513bcb46SDave Airlie value = radeon_get_ib_value(p, idx + 2); 16884c788679SJerome Glisse if ((value + 1) > radeon_bo_size(robj)) { 1689068a117cSJerome Glisse DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER " 1690068a117cSJerome Glisse "(need %u have %lu) !\n", 1691513bcb46SDave Airlie value + 1, 16924c788679SJerome Glisse radeon_bo_size(robj)); 1693068a117cSJerome Glisse return -EINVAL; 1694068a117cSJerome Glisse } 1695068a117cSJerome Glisse return 0; 1696068a117cSJerome Glisse } 1697068a117cSJerome Glisse 1698771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p, 1699771fe6b9SJerome Glisse struct radeon_cs_packet *pkt) 1700771fe6b9SJerome Glisse { 1701771fe6b9SJerome Glisse struct radeon_cs_reloc *reloc; 1702551ebd83SDave Airlie struct r100_cs_track *track; 1703771fe6b9SJerome Glisse unsigned idx; 1704771fe6b9SJerome Glisse volatile uint32_t *ib; 1705771fe6b9SJerome Glisse int r; 1706771fe6b9SJerome Glisse 1707771fe6b9SJerome Glisse ib = p->ib->ptr; 1708771fe6b9SJerome Glisse idx = pkt->idx + 1; 1709551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1710771fe6b9SJerome Glisse switch (pkt->opcode) { 1711771fe6b9SJerome Glisse case PACKET3_3D_LOAD_VBPNTR: 1712513bcb46SDave Airlie r = r100_packet3_load_vbpntr(p, pkt, idx); 1713513bcb46SDave Airlie if (r) 1714771fe6b9SJerome Glisse return r; 1715771fe6b9SJerome Glisse break; 1716771fe6b9SJerome Glisse case PACKET3_INDX_BUFFER: 1717771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1718771fe6b9SJerome Glisse if (r) { 1719771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1720771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1721771fe6b9SJerome Glisse return r; 1722771fe6b9SJerome Glisse } 1723513bcb46SDave Airlie ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset); 1724068a117cSJerome Glisse r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj); 1725068a117cSJerome Glisse if (r) { 1726068a117cSJerome Glisse return r; 1727068a117cSJerome Glisse } 1728771fe6b9SJerome Glisse break; 1729771fe6b9SJerome Glisse case 0x23: 1730771fe6b9SJerome Glisse /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */ 1731771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1732771fe6b9SJerome Glisse if (r) { 1733771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1734771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1735771fe6b9SJerome Glisse return r; 1736771fe6b9SJerome Glisse } 1737513bcb46SDave Airlie ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset); 1738551ebd83SDave Airlie track->num_arrays = 1; 1739513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2)); 1740551ebd83SDave Airlie 1741551ebd83SDave Airlie track->arrays[0].robj = reloc->robj; 1742551ebd83SDave Airlie track->arrays[0].esize = track->vtx_size; 1743551ebd83SDave Airlie 1744513bcb46SDave Airlie track->max_indx = radeon_get_ib_value(p, idx+1); 1745551ebd83SDave Airlie 1746513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx+3); 1747551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1748551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1749551ebd83SDave Airlie if (r) 1750551ebd83SDave Airlie return r; 1751771fe6b9SJerome Glisse break; 1752771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD: 1753513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) { 1754551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1755551ebd83SDave Airlie return -EINVAL; 1756551ebd83SDave Airlie } 1757cf57fc7aSAlex Deucher track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0)); 1758513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1759551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1760551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1761551ebd83SDave Airlie if (r) 1762551ebd83SDave Airlie return r; 1763551ebd83SDave Airlie break; 1764771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1765771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD_2: 1766513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) { 1767551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1768551ebd83SDave Airlie return -EINVAL; 1769551ebd83SDave Airlie } 1770513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1771551ebd83SDave Airlie track->immd_dwords = pkt->count; 1772551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1773551ebd83SDave Airlie if (r) 1774551ebd83SDave Airlie return r; 1775551ebd83SDave Airlie break; 1776771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1777771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF_2: 1778513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1779551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1780551ebd83SDave Airlie if (r) 1781551ebd83SDave Airlie return r; 1782551ebd83SDave Airlie break; 1783771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 1784771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX_2: 1785513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1786551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1787551ebd83SDave Airlie if (r) 1788551ebd83SDave Airlie return r; 1789551ebd83SDave Airlie break; 1790771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 1791771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF: 1792513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1793551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1794551ebd83SDave Airlie if (r) 1795551ebd83SDave Airlie return r; 1796551ebd83SDave Airlie break; 1797771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 1798771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX: 1799513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1800551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1801551ebd83SDave Airlie if (r) 1802551ebd83SDave Airlie return r; 1803551ebd83SDave Airlie break; 1804771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 1805771fe6b9SJerome Glisse case PACKET3_NOP: 1806771fe6b9SJerome Glisse break; 1807771fe6b9SJerome Glisse default: 1808771fe6b9SJerome Glisse DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode); 1809771fe6b9SJerome Glisse return -EINVAL; 1810771fe6b9SJerome Glisse } 1811771fe6b9SJerome Glisse return 0; 1812771fe6b9SJerome Glisse } 1813771fe6b9SJerome Glisse 1814771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p) 1815771fe6b9SJerome Glisse { 1816771fe6b9SJerome Glisse struct radeon_cs_packet pkt; 18179f022ddfSJerome Glisse struct r100_cs_track *track; 1818771fe6b9SJerome Glisse int r; 1819771fe6b9SJerome Glisse 18209f022ddfSJerome Glisse track = kzalloc(sizeof(*track), GFP_KERNEL); 18219f022ddfSJerome Glisse r100_cs_track_clear(p->rdev, track); 18229f022ddfSJerome Glisse p->track = track; 1823771fe6b9SJerome Glisse do { 1824771fe6b9SJerome Glisse r = r100_cs_packet_parse(p, &pkt, p->idx); 1825771fe6b9SJerome Glisse if (r) { 1826771fe6b9SJerome Glisse return r; 1827771fe6b9SJerome Glisse } 1828771fe6b9SJerome Glisse p->idx += pkt.count + 2; 1829771fe6b9SJerome Glisse switch (pkt.type) { 1830771fe6b9SJerome Glisse case PACKET_TYPE0: 1831551ebd83SDave Airlie if (p->rdev->family >= CHIP_R200) 1832551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 1833551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 1834551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 1835551ebd83SDave Airlie &r200_packet0_check); 1836551ebd83SDave Airlie else 1837551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 1838551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 1839551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 1840551ebd83SDave Airlie &r100_packet0_check); 1841771fe6b9SJerome Glisse break; 1842771fe6b9SJerome Glisse case PACKET_TYPE2: 1843771fe6b9SJerome Glisse break; 1844771fe6b9SJerome Glisse case PACKET_TYPE3: 1845771fe6b9SJerome Glisse r = r100_packet3_check(p, &pkt); 1846771fe6b9SJerome Glisse break; 1847771fe6b9SJerome Glisse default: 1848771fe6b9SJerome Glisse DRM_ERROR("Unknown packet type %d !\n", 1849771fe6b9SJerome Glisse pkt.type); 1850771fe6b9SJerome Glisse return -EINVAL; 1851771fe6b9SJerome Glisse } 1852771fe6b9SJerome Glisse if (r) { 1853771fe6b9SJerome Glisse return r; 1854771fe6b9SJerome Glisse } 1855771fe6b9SJerome Glisse } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw); 1856771fe6b9SJerome Glisse return 0; 1857771fe6b9SJerome Glisse } 1858771fe6b9SJerome Glisse 1859771fe6b9SJerome Glisse 1860771fe6b9SJerome Glisse /* 1861771fe6b9SJerome Glisse * Global GPU functions 1862771fe6b9SJerome Glisse */ 1863771fe6b9SJerome Glisse void r100_errata(struct radeon_device *rdev) 1864771fe6b9SJerome Glisse { 1865771fe6b9SJerome Glisse rdev->pll_errata = 0; 1866771fe6b9SJerome Glisse 1867771fe6b9SJerome Glisse if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) { 1868771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS; 1869771fe6b9SJerome Glisse } 1870771fe6b9SJerome Glisse 1871771fe6b9SJerome Glisse if (rdev->family == CHIP_RV100 || 1872771fe6b9SJerome Glisse rdev->family == CHIP_RS100 || 1873771fe6b9SJerome Glisse rdev->family == CHIP_RS200) { 1874771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY; 1875771fe6b9SJerome Glisse } 1876771fe6b9SJerome Glisse } 1877771fe6b9SJerome Glisse 1878771fe6b9SJerome Glisse /* Wait for vertical sync on primary CRTC */ 1879771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync(struct radeon_device *rdev) 1880771fe6b9SJerome Glisse { 1881771fe6b9SJerome Glisse uint32_t crtc_gen_cntl, tmp; 1882771fe6b9SJerome Glisse int i; 1883771fe6b9SJerome Glisse 1884771fe6b9SJerome Glisse crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL); 1885771fe6b9SJerome Glisse if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) || 1886771fe6b9SJerome Glisse !(crtc_gen_cntl & RADEON_CRTC_EN)) { 1887771fe6b9SJerome Glisse return; 1888771fe6b9SJerome Glisse } 1889771fe6b9SJerome Glisse /* Clear the CRTC_VBLANK_SAVE bit */ 1890771fe6b9SJerome Glisse WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR); 1891771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1892771fe6b9SJerome Glisse tmp = RREG32(RADEON_CRTC_STATUS); 1893771fe6b9SJerome Glisse if (tmp & RADEON_CRTC_VBLANK_SAVE) { 1894771fe6b9SJerome Glisse return; 1895771fe6b9SJerome Glisse } 1896771fe6b9SJerome Glisse DRM_UDELAY(1); 1897771fe6b9SJerome Glisse } 1898771fe6b9SJerome Glisse } 1899771fe6b9SJerome Glisse 1900771fe6b9SJerome Glisse /* Wait for vertical sync on secondary CRTC */ 1901771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync2(struct radeon_device *rdev) 1902771fe6b9SJerome Glisse { 1903771fe6b9SJerome Glisse uint32_t crtc2_gen_cntl, tmp; 1904771fe6b9SJerome Glisse int i; 1905771fe6b9SJerome Glisse 1906771fe6b9SJerome Glisse crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL); 1907771fe6b9SJerome Glisse if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) || 1908771fe6b9SJerome Glisse !(crtc2_gen_cntl & RADEON_CRTC2_EN)) 1909771fe6b9SJerome Glisse return; 1910771fe6b9SJerome Glisse 1911771fe6b9SJerome Glisse /* Clear the CRTC_VBLANK_SAVE bit */ 1912771fe6b9SJerome Glisse WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR); 1913771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1914771fe6b9SJerome Glisse tmp = RREG32(RADEON_CRTC2_STATUS); 1915771fe6b9SJerome Glisse if (tmp & RADEON_CRTC2_VBLANK_SAVE) { 1916771fe6b9SJerome Glisse return; 1917771fe6b9SJerome Glisse } 1918771fe6b9SJerome Glisse DRM_UDELAY(1); 1919771fe6b9SJerome Glisse } 1920771fe6b9SJerome Glisse } 1921771fe6b9SJerome Glisse 1922771fe6b9SJerome Glisse int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n) 1923771fe6b9SJerome Glisse { 1924771fe6b9SJerome Glisse unsigned i; 1925771fe6b9SJerome Glisse uint32_t tmp; 1926771fe6b9SJerome Glisse 1927771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1928771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK; 1929771fe6b9SJerome Glisse if (tmp >= n) { 1930771fe6b9SJerome Glisse return 0; 1931771fe6b9SJerome Glisse } 1932771fe6b9SJerome Glisse DRM_UDELAY(1); 1933771fe6b9SJerome Glisse } 1934771fe6b9SJerome Glisse return -1; 1935771fe6b9SJerome Glisse } 1936771fe6b9SJerome Glisse 1937771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev) 1938771fe6b9SJerome Glisse { 1939771fe6b9SJerome Glisse unsigned i; 1940771fe6b9SJerome Glisse uint32_t tmp; 1941771fe6b9SJerome Glisse 1942771fe6b9SJerome Glisse if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) { 1943771fe6b9SJerome Glisse printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !" 1944771fe6b9SJerome Glisse " Bad things might happen.\n"); 1945771fe6b9SJerome Glisse } 1946771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1947771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS); 19484612dc97SAlex Deucher if (!(tmp & RADEON_RBBM_ACTIVE)) { 1949771fe6b9SJerome Glisse return 0; 1950771fe6b9SJerome Glisse } 1951771fe6b9SJerome Glisse DRM_UDELAY(1); 1952771fe6b9SJerome Glisse } 1953771fe6b9SJerome Glisse return -1; 1954771fe6b9SJerome Glisse } 1955771fe6b9SJerome Glisse 1956771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev) 1957771fe6b9SJerome Glisse { 1958771fe6b9SJerome Glisse unsigned i; 1959771fe6b9SJerome Glisse uint32_t tmp; 1960771fe6b9SJerome Glisse 1961771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1962771fe6b9SJerome Glisse /* read MC_STATUS */ 19634612dc97SAlex Deucher tmp = RREG32(RADEON_MC_STATUS); 19644612dc97SAlex Deucher if (tmp & RADEON_MC_IDLE) { 1965771fe6b9SJerome Glisse return 0; 1966771fe6b9SJerome Glisse } 1967771fe6b9SJerome Glisse DRM_UDELAY(1); 1968771fe6b9SJerome Glisse } 1969771fe6b9SJerome Glisse return -1; 1970771fe6b9SJerome Glisse } 1971771fe6b9SJerome Glisse 1972225758d8SJerome Glisse void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp) 1973771fe6b9SJerome Glisse { 1974225758d8SJerome Glisse lockup->last_cp_rptr = cp->rptr; 1975225758d8SJerome Glisse lockup->last_jiffies = jiffies; 1976771fe6b9SJerome Glisse } 1977771fe6b9SJerome Glisse 1978225758d8SJerome Glisse /** 1979225758d8SJerome Glisse * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information 1980225758d8SJerome Glisse * @rdev: radeon device structure 1981225758d8SJerome Glisse * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations 1982225758d8SJerome Glisse * @cp: radeon_cp structure holding CP information 1983225758d8SJerome Glisse * 1984225758d8SJerome Glisse * We don't need to initialize the lockup tracking information as we will either 1985225758d8SJerome Glisse * have CP rptr to a different value of jiffies wrap around which will force 1986225758d8SJerome Glisse * initialization of the lockup tracking informations. 1987225758d8SJerome Glisse * 1988225758d8SJerome Glisse * A possible false positivie is if we get call after while and last_cp_rptr == 1989225758d8SJerome Glisse * the current CP rptr, even if it's unlikely it might happen. To avoid this 1990225758d8SJerome Glisse * if the elapsed time since last call is bigger than 2 second than we return 1991225758d8SJerome Glisse * false and update the tracking information. Due to this the caller must call 1992225758d8SJerome Glisse * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported 1993225758d8SJerome Glisse * the fencing code should be cautious about that. 1994225758d8SJerome Glisse * 1995225758d8SJerome Glisse * Caller should write to the ring to force CP to do something so we don't get 1996225758d8SJerome Glisse * false positive when CP is just gived nothing to do. 1997225758d8SJerome Glisse * 1998225758d8SJerome Glisse **/ 1999225758d8SJerome Glisse bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp) 2000771fe6b9SJerome Glisse { 2001225758d8SJerome Glisse unsigned long cjiffies, elapsed; 2002771fe6b9SJerome Glisse 2003225758d8SJerome Glisse cjiffies = jiffies; 2004225758d8SJerome Glisse if (!time_after(cjiffies, lockup->last_jiffies)) { 2005225758d8SJerome Glisse /* likely a wrap around */ 2006225758d8SJerome Glisse lockup->last_cp_rptr = cp->rptr; 2007225758d8SJerome Glisse lockup->last_jiffies = jiffies; 2008225758d8SJerome Glisse return false; 2009225758d8SJerome Glisse } 2010225758d8SJerome Glisse if (cp->rptr != lockup->last_cp_rptr) { 2011225758d8SJerome Glisse /* CP is still working no lockup */ 2012225758d8SJerome Glisse lockup->last_cp_rptr = cp->rptr; 2013225758d8SJerome Glisse lockup->last_jiffies = jiffies; 2014225758d8SJerome Glisse return false; 2015225758d8SJerome Glisse } 2016225758d8SJerome Glisse elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies); 2017225758d8SJerome Glisse if (elapsed >= 3000) { 2018225758d8SJerome Glisse /* very likely the improbable case where current 2019225758d8SJerome Glisse * rptr is equal to last recorded, a while ago, rptr 2020225758d8SJerome Glisse * this is more likely a false positive update tracking 2021225758d8SJerome Glisse * information which should force us to be recall at 2022225758d8SJerome Glisse * latter point 2023225758d8SJerome Glisse */ 2024225758d8SJerome Glisse lockup->last_cp_rptr = cp->rptr; 2025225758d8SJerome Glisse lockup->last_jiffies = jiffies; 2026225758d8SJerome Glisse return false; 2027225758d8SJerome Glisse } 2028225758d8SJerome Glisse if (elapsed >= 1000) { 2029225758d8SJerome Glisse dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed); 2030225758d8SJerome Glisse return true; 2031225758d8SJerome Glisse } 2032225758d8SJerome Glisse /* give a chance to the GPU ... */ 2033225758d8SJerome Glisse return false; 2034771fe6b9SJerome Glisse } 2035771fe6b9SJerome Glisse 2036225758d8SJerome Glisse bool r100_gpu_is_lockup(struct radeon_device *rdev) 2037771fe6b9SJerome Glisse { 2038225758d8SJerome Glisse u32 rbbm_status; 2039225758d8SJerome Glisse int r; 2040771fe6b9SJerome Glisse 2041225758d8SJerome Glisse rbbm_status = RREG32(R_000E40_RBBM_STATUS); 2042225758d8SJerome Glisse if (!G_000E40_GUI_ACTIVE(rbbm_status)) { 2043225758d8SJerome Glisse r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp); 2044225758d8SJerome Glisse return false; 2045225758d8SJerome Glisse } 2046225758d8SJerome Glisse /* force CP activities */ 2047225758d8SJerome Glisse r = radeon_ring_lock(rdev, 2); 2048225758d8SJerome Glisse if (!r) { 2049225758d8SJerome Glisse /* PACKET2 NOP */ 2050225758d8SJerome Glisse radeon_ring_write(rdev, 0x80000000); 2051225758d8SJerome Glisse radeon_ring_write(rdev, 0x80000000); 2052225758d8SJerome Glisse radeon_ring_unlock_commit(rdev); 2053225758d8SJerome Glisse } 2054225758d8SJerome Glisse rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR); 2055225758d8SJerome Glisse return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp); 2056225758d8SJerome Glisse } 2057225758d8SJerome Glisse 205890aca4d2SJerome Glisse void r100_bm_disable(struct radeon_device *rdev) 205990aca4d2SJerome Glisse { 206090aca4d2SJerome Glisse u32 tmp; 206190aca4d2SJerome Glisse 206290aca4d2SJerome Glisse /* disable bus mastering */ 206390aca4d2SJerome Glisse tmp = RREG32(R_000030_BUS_CNTL); 206490aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044); 2065771fe6b9SJerome Glisse mdelay(1); 206690aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042); 206790aca4d2SJerome Glisse mdelay(1); 206890aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040); 206990aca4d2SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 207090aca4d2SJerome Glisse mdelay(1); 207190aca4d2SJerome Glisse pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp); 207290aca4d2SJerome Glisse pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB); 207390aca4d2SJerome Glisse mdelay(1); 207490aca4d2SJerome Glisse } 207590aca4d2SJerome Glisse 2076a2d07b74SJerome Glisse int r100_asic_reset(struct radeon_device *rdev) 2077771fe6b9SJerome Glisse { 207890aca4d2SJerome Glisse struct r100_mc_save save; 207990aca4d2SJerome Glisse u32 status, tmp; 2080771fe6b9SJerome Glisse 208190aca4d2SJerome Glisse r100_mc_stop(rdev, &save); 208290aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 208390aca4d2SJerome Glisse if (!G_000E40_GUI_ACTIVE(status)) { 2084771fe6b9SJerome Glisse return 0; 2085771fe6b9SJerome Glisse } 208690aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 208790aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 208890aca4d2SJerome Glisse /* stop CP */ 208990aca4d2SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 209090aca4d2SJerome Glisse tmp = RREG32(RADEON_CP_RB_CNTL); 209190aca4d2SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA); 209290aca4d2SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 209390aca4d2SJerome Glisse WREG32(RADEON_CP_RB_WPTR, 0); 209490aca4d2SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 209590aca4d2SJerome Glisse /* save PCI state */ 209690aca4d2SJerome Glisse pci_save_state(rdev->pdev); 209790aca4d2SJerome Glisse /* disable bus mastering */ 209890aca4d2SJerome Glisse r100_bm_disable(rdev); 209990aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) | 210090aca4d2SJerome Glisse S_0000F0_SOFT_RESET_RE(1) | 210190aca4d2SJerome Glisse S_0000F0_SOFT_RESET_PP(1) | 210290aca4d2SJerome Glisse S_0000F0_SOFT_RESET_RB(1)); 210390aca4d2SJerome Glisse RREG32(R_0000F0_RBBM_SOFT_RESET); 210490aca4d2SJerome Glisse mdelay(500); 210590aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 210690aca4d2SJerome Glisse mdelay(1); 210790aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 210890aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 2109771fe6b9SJerome Glisse /* reset CP */ 211090aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1)); 211190aca4d2SJerome Glisse RREG32(R_0000F0_RBBM_SOFT_RESET); 211290aca4d2SJerome Glisse mdelay(500); 211390aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 211490aca4d2SJerome Glisse mdelay(1); 211590aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 211690aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 211790aca4d2SJerome Glisse /* restore PCI & busmastering */ 211890aca4d2SJerome Glisse pci_restore_state(rdev->pdev); 211990aca4d2SJerome Glisse r100_enable_bm(rdev); 2120771fe6b9SJerome Glisse /* Check if GPU is idle */ 212190aca4d2SJerome Glisse if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) || 212290aca4d2SJerome Glisse G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) { 212390aca4d2SJerome Glisse dev_err(rdev->dev, "failed to reset GPU\n"); 212490aca4d2SJerome Glisse rdev->gpu_lockup = true; 2125771fe6b9SJerome Glisse return -1; 2126771fe6b9SJerome Glisse } 212790aca4d2SJerome Glisse r100_mc_resume(rdev, &save); 212890aca4d2SJerome Glisse dev_info(rdev->dev, "GPU reset succeed\n"); 2129771fe6b9SJerome Glisse return 0; 2130771fe6b9SJerome Glisse } 2131771fe6b9SJerome Glisse 213292cde00cSAlex Deucher void r100_set_common_regs(struct radeon_device *rdev) 213392cde00cSAlex Deucher { 21342739d49cSAlex Deucher struct drm_device *dev = rdev->ddev; 21352739d49cSAlex Deucher bool force_dac2 = false; 2136d668046cSDave Airlie u32 tmp; 21372739d49cSAlex Deucher 213892cde00cSAlex Deucher /* set these so they don't interfere with anything */ 213992cde00cSAlex Deucher WREG32(RADEON_OV0_SCALE_CNTL, 0); 214092cde00cSAlex Deucher WREG32(RADEON_SUBPIC_CNTL, 0); 214192cde00cSAlex Deucher WREG32(RADEON_VIPH_CONTROL, 0); 214292cde00cSAlex Deucher WREG32(RADEON_I2C_CNTL_1, 0); 214392cde00cSAlex Deucher WREG32(RADEON_DVI_I2C_CNTL_1, 0); 214492cde00cSAlex Deucher WREG32(RADEON_CAP0_TRIG_CNTL, 0); 214592cde00cSAlex Deucher WREG32(RADEON_CAP1_TRIG_CNTL, 0); 21462739d49cSAlex Deucher 21472739d49cSAlex Deucher /* always set up dac2 on rn50 and some rv100 as lots 21482739d49cSAlex Deucher * of servers seem to wire it up to a VGA port but 21492739d49cSAlex Deucher * don't report it in the bios connector 21502739d49cSAlex Deucher * table. 21512739d49cSAlex Deucher */ 21522739d49cSAlex Deucher switch (dev->pdev->device) { 21532739d49cSAlex Deucher /* RN50 */ 21542739d49cSAlex Deucher case 0x515e: 21552739d49cSAlex Deucher case 0x5969: 21562739d49cSAlex Deucher force_dac2 = true; 21572739d49cSAlex Deucher break; 21582739d49cSAlex Deucher /* RV100*/ 21592739d49cSAlex Deucher case 0x5159: 21602739d49cSAlex Deucher case 0x515a: 21612739d49cSAlex Deucher /* DELL triple head servers */ 21622739d49cSAlex Deucher if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) && 21632739d49cSAlex Deucher ((dev->pdev->subsystem_device == 0x016c) || 21642739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016d) || 21652739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016e) || 21662739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016f) || 21672739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x0170) || 21682739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x017d) || 21692739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x017e) || 21702739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x0183) || 21712739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x018a) || 21722739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x019a))) 21732739d49cSAlex Deucher force_dac2 = true; 21742739d49cSAlex Deucher break; 21752739d49cSAlex Deucher } 21762739d49cSAlex Deucher 21772739d49cSAlex Deucher if (force_dac2) { 21782739d49cSAlex Deucher u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG); 21792739d49cSAlex Deucher u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL); 21802739d49cSAlex Deucher u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2); 21812739d49cSAlex Deucher 21822739d49cSAlex Deucher /* For CRT on DAC2, don't turn it on if BIOS didn't 21832739d49cSAlex Deucher enable it, even it's detected. 21842739d49cSAlex Deucher */ 21852739d49cSAlex Deucher 21862739d49cSAlex Deucher /* force it to crtc0 */ 21872739d49cSAlex Deucher dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL; 21882739d49cSAlex Deucher dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL; 21892739d49cSAlex Deucher disp_hw_debug |= RADEON_CRT2_DISP1_SEL; 21902739d49cSAlex Deucher 21912739d49cSAlex Deucher /* set up the TV DAC */ 21922739d49cSAlex Deucher tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL | 21932739d49cSAlex Deucher RADEON_TV_DAC_STD_MASK | 21942739d49cSAlex Deucher RADEON_TV_DAC_RDACPD | 21952739d49cSAlex Deucher RADEON_TV_DAC_GDACPD | 21962739d49cSAlex Deucher RADEON_TV_DAC_BDACPD | 21972739d49cSAlex Deucher RADEON_TV_DAC_BGADJ_MASK | 21982739d49cSAlex Deucher RADEON_TV_DAC_DACADJ_MASK); 21992739d49cSAlex Deucher tv_dac_cntl |= (RADEON_TV_DAC_NBLANK | 22002739d49cSAlex Deucher RADEON_TV_DAC_NHOLD | 22012739d49cSAlex Deucher RADEON_TV_DAC_STD_PS2 | 22022739d49cSAlex Deucher (0x58 << 16)); 22032739d49cSAlex Deucher 22042739d49cSAlex Deucher WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl); 22052739d49cSAlex Deucher WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug); 22062739d49cSAlex Deucher WREG32(RADEON_DAC_CNTL2, dac2_cntl); 22072739d49cSAlex Deucher } 2208d668046cSDave Airlie 2209d668046cSDave Airlie /* switch PM block to ACPI mode */ 2210d668046cSDave Airlie tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL); 2211d668046cSDave Airlie tmp &= ~RADEON_PM_MODE_SEL; 2212d668046cSDave Airlie WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp); 2213d668046cSDave Airlie 221492cde00cSAlex Deucher } 2215771fe6b9SJerome Glisse 2216771fe6b9SJerome Glisse /* 2217771fe6b9SJerome Glisse * VRAM info 2218771fe6b9SJerome Glisse */ 2219771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev) 2220771fe6b9SJerome Glisse { 2221771fe6b9SJerome Glisse uint32_t tmp; 2222771fe6b9SJerome Glisse 2223771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = false; 2224771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) 2225771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2226771fe6b9SJerome Glisse else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR) 2227771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2228771fe6b9SJerome Glisse if ((rdev->family == CHIP_RV100) || 2229771fe6b9SJerome Glisse (rdev->family == CHIP_RS100) || 2230771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 2231771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 2232771fe6b9SJerome Glisse if (tmp & RV100_HALF_MODE) { 2233771fe6b9SJerome Glisse rdev->mc.vram_width = 32; 2234771fe6b9SJerome Glisse } else { 2235771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 2236771fe6b9SJerome Glisse } 2237771fe6b9SJerome Glisse if (rdev->flags & RADEON_SINGLE_CRTC) { 2238771fe6b9SJerome Glisse rdev->mc.vram_width /= 4; 2239771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2240771fe6b9SJerome Glisse } 2241771fe6b9SJerome Glisse } else if (rdev->family <= CHIP_RV280) { 2242771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 2243771fe6b9SJerome Glisse if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) { 2244771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 2245771fe6b9SJerome Glisse } else { 2246771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 2247771fe6b9SJerome Glisse } 2248771fe6b9SJerome Glisse } else { 2249771fe6b9SJerome Glisse /* newer IGPs */ 2250771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 2251771fe6b9SJerome Glisse } 2252771fe6b9SJerome Glisse } 2253771fe6b9SJerome Glisse 22542a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev) 2255771fe6b9SJerome Glisse { 22562a0f8918SDave Airlie u32 aper_size; 22572a0f8918SDave Airlie u8 byte; 22582a0f8918SDave Airlie 22592a0f8918SDave Airlie aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 22602a0f8918SDave Airlie 22612a0f8918SDave Airlie /* Set HDP_APER_CNTL only on cards that are known not to be broken, 22622a0f8918SDave Airlie * that is has the 2nd generation multifunction PCI interface 22632a0f8918SDave Airlie */ 22642a0f8918SDave Airlie if (rdev->family == CHIP_RV280 || 22652a0f8918SDave Airlie rdev->family >= CHIP_RV350) { 22662a0f8918SDave Airlie WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL, 22672a0f8918SDave Airlie ~RADEON_HDP_APER_CNTL); 22682a0f8918SDave Airlie DRM_INFO("Generation 2 PCI interface, using max accessible memory\n"); 22692a0f8918SDave Airlie return aper_size * 2; 22702a0f8918SDave Airlie } 22712a0f8918SDave Airlie 22722a0f8918SDave Airlie /* Older cards have all sorts of funny issues to deal with. First 22732a0f8918SDave Airlie * check if it's a multifunction card by reading the PCI config 22742a0f8918SDave Airlie * header type... Limit those to one aperture size 22752a0f8918SDave Airlie */ 22762a0f8918SDave Airlie pci_read_config_byte(rdev->pdev, 0xe, &byte); 22772a0f8918SDave Airlie if (byte & 0x80) { 22782a0f8918SDave Airlie DRM_INFO("Generation 1 PCI interface in multifunction mode\n"); 22792a0f8918SDave Airlie DRM_INFO("Limiting VRAM to one aperture\n"); 22802a0f8918SDave Airlie return aper_size; 22812a0f8918SDave Airlie } 22822a0f8918SDave Airlie 22832a0f8918SDave Airlie /* Single function older card. We read HDP_APER_CNTL to see how the BIOS 22842a0f8918SDave Airlie * have set it up. We don't write this as it's broken on some ASICs but 22852a0f8918SDave Airlie * we expect the BIOS to have done the right thing (might be too optimistic...) 22862a0f8918SDave Airlie */ 22872a0f8918SDave Airlie if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL) 22882a0f8918SDave Airlie return aper_size * 2; 22892a0f8918SDave Airlie return aper_size; 22902a0f8918SDave Airlie } 22912a0f8918SDave Airlie 22922a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev) 22932a0f8918SDave Airlie { 22942a0f8918SDave Airlie u64 config_aper_size; 22952a0f8918SDave Airlie 2296d594e46aSJerome Glisse /* work out accessible VRAM */ 2297d594e46aSJerome Glisse rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0); 2298d594e46aSJerome Glisse rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0); 229951e5fcd3SJerome Glisse rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev); 230051e5fcd3SJerome Glisse /* FIXME we don't use the second aperture yet when we could use it */ 230151e5fcd3SJerome Glisse if (rdev->mc.visible_vram_size > rdev->mc.aper_size) 230251e5fcd3SJerome Glisse rdev->mc.visible_vram_size = rdev->mc.aper_size; 23032a0f8918SDave Airlie config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 2304771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) { 2305771fe6b9SJerome Glisse uint32_t tom; 2306771fe6b9SJerome Glisse /* read NB_TOM to get the amount of ram stolen for the GPU */ 2307771fe6b9SJerome Glisse tom = RREG32(RADEON_NB_TOM); 23087a50f01aSDave Airlie rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16); 23097a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 23107a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 2311771fe6b9SJerome Glisse } else { 23127a50f01aSDave Airlie rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE); 2313771fe6b9SJerome Glisse /* Some production boards of m6 will report 0 2314771fe6b9SJerome Glisse * if it's 8 MB 2315771fe6b9SJerome Glisse */ 23167a50f01aSDave Airlie if (rdev->mc.real_vram_size == 0) { 23177a50f01aSDave Airlie rdev->mc.real_vram_size = 8192 * 1024; 23187a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 2319771fe6b9SJerome Glisse } 23202a0f8918SDave Airlie /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM - 2321d594e46aSJerome Glisse * Novell bug 204882 + along with lots of ubuntu ones 2322d594e46aSJerome Glisse */ 23237a50f01aSDave Airlie if (config_aper_size > rdev->mc.real_vram_size) 23247a50f01aSDave Airlie rdev->mc.mc_vram_size = config_aper_size; 23257a50f01aSDave Airlie else 23267a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 2327771fe6b9SJerome Glisse } 2328d594e46aSJerome Glisse } 23292a0f8918SDave Airlie 233028d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state) 233128d52043SDave Airlie { 233228d52043SDave Airlie uint32_t temp; 233328d52043SDave Airlie 233428d52043SDave Airlie temp = RREG32(RADEON_CONFIG_CNTL); 233528d52043SDave Airlie if (state == false) { 233628d52043SDave Airlie temp &= ~(1<<8); 233728d52043SDave Airlie temp |= (1<<9); 233828d52043SDave Airlie } else { 233928d52043SDave Airlie temp &= ~(1<<9); 234028d52043SDave Airlie } 234128d52043SDave Airlie WREG32(RADEON_CONFIG_CNTL, temp); 234228d52043SDave Airlie } 234328d52043SDave Airlie 2344d594e46aSJerome Glisse void r100_mc_init(struct radeon_device *rdev) 23452a0f8918SDave Airlie { 2346d594e46aSJerome Glisse u64 base; 23472a0f8918SDave Airlie 2348d594e46aSJerome Glisse r100_vram_get_type(rdev); 23492a0f8918SDave Airlie r100_vram_init_sizes(rdev); 2350d594e46aSJerome Glisse base = rdev->mc.aper_base; 2351d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_IGP) 2352d594e46aSJerome Glisse base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16; 2353d594e46aSJerome Glisse radeon_vram_location(rdev, &rdev->mc, base); 2354d594e46aSJerome Glisse if (!(rdev->flags & RADEON_IS_AGP)) 2355d594e46aSJerome Glisse radeon_gtt_location(rdev, &rdev->mc); 2356f47299c5SAlex Deucher radeon_update_bandwidth_info(rdev); 2357771fe6b9SJerome Glisse } 2358771fe6b9SJerome Glisse 2359771fe6b9SJerome Glisse 2360771fe6b9SJerome Glisse /* 2361771fe6b9SJerome Glisse * Indirect registers accessor 2362771fe6b9SJerome Glisse */ 2363771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev) 2364771fe6b9SJerome Glisse { 2365771fe6b9SJerome Glisse if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) { 2366771fe6b9SJerome Glisse return; 2367771fe6b9SJerome Glisse } 2368771fe6b9SJerome Glisse (void)RREG32(RADEON_CLOCK_CNTL_DATA); 2369771fe6b9SJerome Glisse (void)RREG32(RADEON_CRTC_GEN_CNTL); 2370771fe6b9SJerome Glisse } 2371771fe6b9SJerome Glisse 2372771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev) 2373771fe6b9SJerome Glisse { 2374771fe6b9SJerome Glisse /* This workarounds is necessary on RV100, RS100 and RS200 chips 2375771fe6b9SJerome Glisse * or the chip could hang on a subsequent access 2376771fe6b9SJerome Glisse */ 2377771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) { 2378771fe6b9SJerome Glisse udelay(5000); 2379771fe6b9SJerome Glisse } 2380771fe6b9SJerome Glisse 2381771fe6b9SJerome Glisse /* This function is required to workaround a hardware bug in some (all?) 2382771fe6b9SJerome Glisse * revisions of the R300. This workaround should be called after every 2383771fe6b9SJerome Glisse * CLOCK_CNTL_INDEX register access. If not, register reads afterward 2384771fe6b9SJerome Glisse * may not be correct. 2385771fe6b9SJerome Glisse */ 2386771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_R300_CG) { 2387771fe6b9SJerome Glisse uint32_t save, tmp; 2388771fe6b9SJerome Glisse 2389771fe6b9SJerome Glisse save = RREG32(RADEON_CLOCK_CNTL_INDEX); 2390771fe6b9SJerome Glisse tmp = save & ~(0x3f | RADEON_PLL_WR_EN); 2391771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, tmp); 2392771fe6b9SJerome Glisse tmp = RREG32(RADEON_CLOCK_CNTL_DATA); 2393771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, save); 2394771fe6b9SJerome Glisse } 2395771fe6b9SJerome Glisse } 2396771fe6b9SJerome Glisse 2397771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg) 2398771fe6b9SJerome Glisse { 2399771fe6b9SJerome Glisse uint32_t data; 2400771fe6b9SJerome Glisse 2401771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f); 2402771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 2403771fe6b9SJerome Glisse data = RREG32(RADEON_CLOCK_CNTL_DATA); 2404771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 2405771fe6b9SJerome Glisse return data; 2406771fe6b9SJerome Glisse } 2407771fe6b9SJerome Glisse 2408771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) 2409771fe6b9SJerome Glisse { 2410771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN)); 2411771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 2412771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_DATA, v); 2413771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 2414771fe6b9SJerome Glisse } 2415771fe6b9SJerome Glisse 2416d4550907SJerome Glisse void r100_set_safe_registers(struct radeon_device *rdev) 2417068a117cSJerome Glisse { 2418551ebd83SDave Airlie if (ASIC_IS_RN50(rdev)) { 2419551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm; 2420551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm); 2421551ebd83SDave Airlie } else if (rdev->family < CHIP_R200) { 2422551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = r100_reg_safe_bm; 2423551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm); 2424551ebd83SDave Airlie } else { 2425d4550907SJerome Glisse r200_set_safe_registers(rdev); 2426551ebd83SDave Airlie } 2427068a117cSJerome Glisse } 2428068a117cSJerome Glisse 2429771fe6b9SJerome Glisse /* 2430771fe6b9SJerome Glisse * Debugfs info 2431771fe6b9SJerome Glisse */ 2432771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2433771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data) 2434771fe6b9SJerome Glisse { 2435771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2436771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2437771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2438771fe6b9SJerome Glisse uint32_t reg, value; 2439771fe6b9SJerome Glisse unsigned i; 2440771fe6b9SJerome Glisse 2441771fe6b9SJerome Glisse seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS)); 2442771fe6b9SJerome Glisse seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C)); 2443771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2444771fe6b9SJerome Glisse for (i = 0; i < 64; i++) { 2445771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100); 2446771fe6b9SJerome Glisse reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2; 2447771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i); 2448771fe6b9SJerome Glisse value = RREG32(RADEON_RBBM_CMDFIFO_DATA); 2449771fe6b9SJerome Glisse seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value); 2450771fe6b9SJerome Glisse } 2451771fe6b9SJerome Glisse return 0; 2452771fe6b9SJerome Glisse } 2453771fe6b9SJerome Glisse 2454771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data) 2455771fe6b9SJerome Glisse { 2456771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2457771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2458771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2459771fe6b9SJerome Glisse uint32_t rdp, wdp; 2460771fe6b9SJerome Glisse unsigned count, i, j; 2461771fe6b9SJerome Glisse 2462771fe6b9SJerome Glisse radeon_ring_free_size(rdev); 2463771fe6b9SJerome Glisse rdp = RREG32(RADEON_CP_RB_RPTR); 2464771fe6b9SJerome Glisse wdp = RREG32(RADEON_CP_RB_WPTR); 2465771fe6b9SJerome Glisse count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask; 2466771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2467771fe6b9SJerome Glisse seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp); 2468771fe6b9SJerome Glisse seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp); 2469771fe6b9SJerome Glisse seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw); 2470771fe6b9SJerome Glisse seq_printf(m, "%u dwords in ring\n", count); 2471771fe6b9SJerome Glisse for (j = 0; j <= count; j++) { 2472771fe6b9SJerome Glisse i = (rdp + j) & rdev->cp.ptr_mask; 2473771fe6b9SJerome Glisse seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]); 2474771fe6b9SJerome Glisse } 2475771fe6b9SJerome Glisse return 0; 2476771fe6b9SJerome Glisse } 2477771fe6b9SJerome Glisse 2478771fe6b9SJerome Glisse 2479771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data) 2480771fe6b9SJerome Glisse { 2481771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2482771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2483771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2484771fe6b9SJerome Glisse uint32_t csq_stat, csq2_stat, tmp; 2485771fe6b9SJerome Glisse unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr; 2486771fe6b9SJerome Glisse unsigned i; 2487771fe6b9SJerome Glisse 2488771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2489771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE)); 2490771fe6b9SJerome Glisse csq_stat = RREG32(RADEON_CP_CSQ_STAT); 2491771fe6b9SJerome Glisse csq2_stat = RREG32(RADEON_CP_CSQ2_STAT); 2492771fe6b9SJerome Glisse r_rptr = (csq_stat >> 0) & 0x3ff; 2493771fe6b9SJerome Glisse r_wptr = (csq_stat >> 10) & 0x3ff; 2494771fe6b9SJerome Glisse ib1_rptr = (csq_stat >> 20) & 0x3ff; 2495771fe6b9SJerome Glisse ib1_wptr = (csq2_stat >> 0) & 0x3ff; 2496771fe6b9SJerome Glisse ib2_rptr = (csq2_stat >> 10) & 0x3ff; 2497771fe6b9SJerome Glisse ib2_wptr = (csq2_stat >> 20) & 0x3ff; 2498771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat); 2499771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat); 2500771fe6b9SJerome Glisse seq_printf(m, "Ring rptr %u\n", r_rptr); 2501771fe6b9SJerome Glisse seq_printf(m, "Ring wptr %u\n", r_wptr); 2502771fe6b9SJerome Glisse seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr); 2503771fe6b9SJerome Glisse seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr); 2504771fe6b9SJerome Glisse seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr); 2505771fe6b9SJerome Glisse seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr); 2506771fe6b9SJerome Glisse /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms 2507771fe6b9SJerome Glisse * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */ 2508771fe6b9SJerome Glisse seq_printf(m, "Ring fifo:\n"); 2509771fe6b9SJerome Glisse for (i = 0; i < 256; i++) { 2510771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2511771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2512771fe6b9SJerome Glisse seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp); 2513771fe6b9SJerome Glisse } 2514771fe6b9SJerome Glisse seq_printf(m, "Indirect1 fifo:\n"); 2515771fe6b9SJerome Glisse for (i = 256; i <= 512; i++) { 2516771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2517771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2518771fe6b9SJerome Glisse seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp); 2519771fe6b9SJerome Glisse } 2520771fe6b9SJerome Glisse seq_printf(m, "Indirect2 fifo:\n"); 2521771fe6b9SJerome Glisse for (i = 640; i < ib1_wptr; i++) { 2522771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2523771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2524771fe6b9SJerome Glisse seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp); 2525771fe6b9SJerome Glisse } 2526771fe6b9SJerome Glisse return 0; 2527771fe6b9SJerome Glisse } 2528771fe6b9SJerome Glisse 2529771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data) 2530771fe6b9SJerome Glisse { 2531771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2532771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2533771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2534771fe6b9SJerome Glisse uint32_t tmp; 2535771fe6b9SJerome Glisse 2536771fe6b9SJerome Glisse tmp = RREG32(RADEON_CONFIG_MEMSIZE); 2537771fe6b9SJerome Glisse seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp); 2538771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_FB_LOCATION); 2539771fe6b9SJerome Glisse seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp); 2540771fe6b9SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 2541771fe6b9SJerome Glisse seq_printf(m, "BUS_CNTL 0x%08x\n", tmp); 2542771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_AGP_LOCATION); 2543771fe6b9SJerome Glisse seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp); 2544771fe6b9SJerome Glisse tmp = RREG32(RADEON_AGP_BASE); 2545771fe6b9SJerome Glisse seq_printf(m, "AGP_BASE 0x%08x\n", tmp); 2546771fe6b9SJerome Glisse tmp = RREG32(RADEON_HOST_PATH_CNTL); 2547771fe6b9SJerome Glisse seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp); 2548771fe6b9SJerome Glisse tmp = RREG32(0x01D0); 2549771fe6b9SJerome Glisse seq_printf(m, "AIC_CTRL 0x%08x\n", tmp); 2550771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_LO_ADDR); 2551771fe6b9SJerome Glisse seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp); 2552771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_HI_ADDR); 2553771fe6b9SJerome Glisse seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp); 2554771fe6b9SJerome Glisse tmp = RREG32(0x01E4); 2555771fe6b9SJerome Glisse seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp); 2556771fe6b9SJerome Glisse return 0; 2557771fe6b9SJerome Glisse } 2558771fe6b9SJerome Glisse 2559771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = { 2560771fe6b9SJerome Glisse {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL}, 2561771fe6b9SJerome Glisse }; 2562771fe6b9SJerome Glisse 2563771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = { 2564771fe6b9SJerome Glisse {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL}, 2565771fe6b9SJerome Glisse {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL}, 2566771fe6b9SJerome Glisse }; 2567771fe6b9SJerome Glisse 2568771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = { 2569771fe6b9SJerome Glisse {"r100_mc_info", r100_debugfs_mc_info, 0, NULL}, 2570771fe6b9SJerome Glisse }; 2571771fe6b9SJerome Glisse #endif 2572771fe6b9SJerome Glisse 2573771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev) 2574771fe6b9SJerome Glisse { 2575771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2576771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1); 2577771fe6b9SJerome Glisse #else 2578771fe6b9SJerome Glisse return 0; 2579771fe6b9SJerome Glisse #endif 2580771fe6b9SJerome Glisse } 2581771fe6b9SJerome Glisse 2582771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev) 2583771fe6b9SJerome Glisse { 2584771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2585771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2); 2586771fe6b9SJerome Glisse #else 2587771fe6b9SJerome Glisse return 0; 2588771fe6b9SJerome Glisse #endif 2589771fe6b9SJerome Glisse } 2590771fe6b9SJerome Glisse 2591771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev) 2592771fe6b9SJerome Glisse { 2593771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2594771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1); 2595771fe6b9SJerome Glisse #else 2596771fe6b9SJerome Glisse return 0; 2597771fe6b9SJerome Glisse #endif 2598771fe6b9SJerome Glisse } 2599e024e110SDave Airlie 2600e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg, 2601e024e110SDave Airlie uint32_t tiling_flags, uint32_t pitch, 2602e024e110SDave Airlie uint32_t offset, uint32_t obj_size) 2603e024e110SDave Airlie { 2604e024e110SDave Airlie int surf_index = reg * 16; 2605e024e110SDave Airlie int flags = 0; 2606e024e110SDave Airlie 2607e024e110SDave Airlie /* r100/r200 divide by 16 */ 2608e024e110SDave Airlie if (rdev->family < CHIP_R300) 2609e024e110SDave Airlie flags = pitch / 16; 2610e024e110SDave Airlie else 2611e024e110SDave Airlie flags = pitch / 8; 2612e024e110SDave Airlie 2613e024e110SDave Airlie if (rdev->family <= CHIP_RS200) { 2614e024e110SDave Airlie if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 2615e024e110SDave Airlie == (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 2616e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_BOTH; 2617e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 2618e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_MACRO; 2619e024e110SDave Airlie } else if (rdev->family <= CHIP_RV280) { 2620e024e110SDave Airlie if (tiling_flags & (RADEON_TILING_MACRO)) 2621e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MACRO; 2622e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 2623e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MICRO; 2624e024e110SDave Airlie } else { 2625e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 2626e024e110SDave Airlie flags |= R300_SURF_TILE_MACRO; 2627e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 2628e024e110SDave Airlie flags |= R300_SURF_TILE_MICRO; 2629e024e110SDave Airlie } 2630e024e110SDave Airlie 2631c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_16BIT) 2632c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP; 2633c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_32BIT) 2634c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP; 2635c88f9f0cSMichel Dänzer 2636e024e110SDave Airlie DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1); 2637e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, flags); 2638e024e110SDave Airlie WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset); 2639e024e110SDave Airlie WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1); 2640e024e110SDave Airlie return 0; 2641e024e110SDave Airlie } 2642e024e110SDave Airlie 2643e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg) 2644e024e110SDave Airlie { 2645e024e110SDave Airlie int surf_index = reg * 16; 2646e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, 0); 2647e024e110SDave Airlie } 2648c93bb85bSJerome Glisse 2649c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev) 2650c93bb85bSJerome Glisse { 2651c93bb85bSJerome Glisse fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff; 2652c93bb85bSJerome Glisse fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff; 2653c93bb85bSJerome Glisse fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff; 2654c93bb85bSJerome Glisse uint32_t temp, data, mem_trcd, mem_trp, mem_tras; 2655c93bb85bSJerome Glisse fixed20_12 memtcas_ff[8] = { 265668adac5eSBen Skeggs dfixed_init(1), 265768adac5eSBen Skeggs dfixed_init(2), 265868adac5eSBen Skeggs dfixed_init(3), 265968adac5eSBen Skeggs dfixed_init(0), 266068adac5eSBen Skeggs dfixed_init_half(1), 266168adac5eSBen Skeggs dfixed_init_half(2), 266268adac5eSBen Skeggs dfixed_init(0), 2663c93bb85bSJerome Glisse }; 2664c93bb85bSJerome Glisse fixed20_12 memtcas_rs480_ff[8] = { 266568adac5eSBen Skeggs dfixed_init(0), 266668adac5eSBen Skeggs dfixed_init(1), 266768adac5eSBen Skeggs dfixed_init(2), 266868adac5eSBen Skeggs dfixed_init(3), 266968adac5eSBen Skeggs dfixed_init(0), 267068adac5eSBen Skeggs dfixed_init_half(1), 267168adac5eSBen Skeggs dfixed_init_half(2), 267268adac5eSBen Skeggs dfixed_init_half(3), 2673c93bb85bSJerome Glisse }; 2674c93bb85bSJerome Glisse fixed20_12 memtcas2_ff[8] = { 267568adac5eSBen Skeggs dfixed_init(0), 267668adac5eSBen Skeggs dfixed_init(1), 267768adac5eSBen Skeggs dfixed_init(2), 267868adac5eSBen Skeggs dfixed_init(3), 267968adac5eSBen Skeggs dfixed_init(4), 268068adac5eSBen Skeggs dfixed_init(5), 268168adac5eSBen Skeggs dfixed_init(6), 268268adac5eSBen Skeggs dfixed_init(7), 2683c93bb85bSJerome Glisse }; 2684c93bb85bSJerome Glisse fixed20_12 memtrbs[8] = { 268568adac5eSBen Skeggs dfixed_init(1), 268668adac5eSBen Skeggs dfixed_init_half(1), 268768adac5eSBen Skeggs dfixed_init(2), 268868adac5eSBen Skeggs dfixed_init_half(2), 268968adac5eSBen Skeggs dfixed_init(3), 269068adac5eSBen Skeggs dfixed_init_half(3), 269168adac5eSBen Skeggs dfixed_init(4), 269268adac5eSBen Skeggs dfixed_init_half(4) 2693c93bb85bSJerome Glisse }; 2694c93bb85bSJerome Glisse fixed20_12 memtrbs_r4xx[8] = { 269568adac5eSBen Skeggs dfixed_init(4), 269668adac5eSBen Skeggs dfixed_init(5), 269768adac5eSBen Skeggs dfixed_init(6), 269868adac5eSBen Skeggs dfixed_init(7), 269968adac5eSBen Skeggs dfixed_init(8), 270068adac5eSBen Skeggs dfixed_init(9), 270168adac5eSBen Skeggs dfixed_init(10), 270268adac5eSBen Skeggs dfixed_init(11) 2703c93bb85bSJerome Glisse }; 2704c93bb85bSJerome Glisse fixed20_12 min_mem_eff; 2705c93bb85bSJerome Glisse fixed20_12 mc_latency_sclk, mc_latency_mclk, k1; 2706c93bb85bSJerome Glisse fixed20_12 cur_latency_mclk, cur_latency_sclk; 2707c93bb85bSJerome Glisse fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate, 2708c93bb85bSJerome Glisse disp_drain_rate2, read_return_rate; 2709c93bb85bSJerome Glisse fixed20_12 time_disp1_drop_priority; 2710c93bb85bSJerome Glisse int c; 2711c93bb85bSJerome Glisse int cur_size = 16; /* in octawords */ 2712c93bb85bSJerome Glisse int critical_point = 0, critical_point2; 2713c93bb85bSJerome Glisse /* uint32_t read_return_rate, time_disp1_drop_priority; */ 2714c93bb85bSJerome Glisse int stop_req, max_stop_req; 2715c93bb85bSJerome Glisse struct drm_display_mode *mode1 = NULL; 2716c93bb85bSJerome Glisse struct drm_display_mode *mode2 = NULL; 2717c93bb85bSJerome Glisse uint32_t pixel_bytes1 = 0; 2718c93bb85bSJerome Glisse uint32_t pixel_bytes2 = 0; 2719c93bb85bSJerome Glisse 2720f46c0120SAlex Deucher radeon_update_display_priority(rdev); 2721f46c0120SAlex Deucher 2722c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[0]->base.enabled) { 2723c93bb85bSJerome Glisse mode1 = &rdev->mode_info.crtcs[0]->base.mode; 2724c93bb85bSJerome Glisse pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8; 2725c93bb85bSJerome Glisse } 2726dfee5614SDave Airlie if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 2727c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[1]->base.enabled) { 2728c93bb85bSJerome Glisse mode2 = &rdev->mode_info.crtcs[1]->base.mode; 2729c93bb85bSJerome Glisse pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8; 2730c93bb85bSJerome Glisse } 2731dfee5614SDave Airlie } 2732c93bb85bSJerome Glisse 273368adac5eSBen Skeggs min_mem_eff.full = dfixed_const_8(0); 2734c93bb85bSJerome Glisse /* get modes */ 2735c93bb85bSJerome Glisse if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) { 2736c93bb85bSJerome Glisse uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER); 2737c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT); 2738c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT); 2739c93bb85bSJerome Glisse /* check crtc enables */ 2740c93bb85bSJerome Glisse if (mode2) 2741c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT); 2742c93bb85bSJerome Glisse if (mode1) 2743c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT); 2744c93bb85bSJerome Glisse WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer); 2745c93bb85bSJerome Glisse } 2746c93bb85bSJerome Glisse 2747c93bb85bSJerome Glisse /* 2748c93bb85bSJerome Glisse * determine is there is enough bw for current mode 2749c93bb85bSJerome Glisse */ 2750f47299c5SAlex Deucher sclk_ff = rdev->pm.sclk; 2751f47299c5SAlex Deucher mclk_ff = rdev->pm.mclk; 2752c93bb85bSJerome Glisse 2753c93bb85bSJerome Glisse temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1); 275468adac5eSBen Skeggs temp_ff.full = dfixed_const(temp); 275568adac5eSBen Skeggs mem_bw.full = dfixed_mul(mclk_ff, temp_ff); 2756c93bb85bSJerome Glisse 2757c93bb85bSJerome Glisse pix_clk.full = 0; 2758c93bb85bSJerome Glisse pix_clk2.full = 0; 2759c93bb85bSJerome Glisse peak_disp_bw.full = 0; 2760c93bb85bSJerome Glisse if (mode1) { 276168adac5eSBen Skeggs temp_ff.full = dfixed_const(1000); 276268adac5eSBen Skeggs pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */ 276368adac5eSBen Skeggs pix_clk.full = dfixed_div(pix_clk, temp_ff); 276468adac5eSBen Skeggs temp_ff.full = dfixed_const(pixel_bytes1); 276568adac5eSBen Skeggs peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff); 2766c93bb85bSJerome Glisse } 2767c93bb85bSJerome Glisse if (mode2) { 276868adac5eSBen Skeggs temp_ff.full = dfixed_const(1000); 276968adac5eSBen Skeggs pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */ 277068adac5eSBen Skeggs pix_clk2.full = dfixed_div(pix_clk2, temp_ff); 277168adac5eSBen Skeggs temp_ff.full = dfixed_const(pixel_bytes2); 277268adac5eSBen Skeggs peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff); 2773c93bb85bSJerome Glisse } 2774c93bb85bSJerome Glisse 277568adac5eSBen Skeggs mem_bw.full = dfixed_mul(mem_bw, min_mem_eff); 2776c93bb85bSJerome Glisse if (peak_disp_bw.full >= mem_bw.full) { 2777c93bb85bSJerome Glisse DRM_ERROR("You may not have enough display bandwidth for current mode\n" 2778c93bb85bSJerome Glisse "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n"); 2779c93bb85bSJerome Glisse } 2780c93bb85bSJerome Glisse 2781c93bb85bSJerome Glisse /* Get values from the EXT_MEM_CNTL register...converting its contents. */ 2782c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_TIMING_CNTL); 2783c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */ 2784c93bb85bSJerome Glisse mem_trcd = ((temp >> 2) & 0x3) + 1; 2785c93bb85bSJerome Glisse mem_trp = ((temp & 0x3)) + 1; 2786c93bb85bSJerome Glisse mem_tras = ((temp & 0x70) >> 4) + 1; 2787c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R300 || 2788c93bb85bSJerome Glisse rdev->family == CHIP_R350) { /* r300, r350 */ 2789c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 2790c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 2791c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 4; 2792c93bb85bSJerome Glisse } else if (rdev->family == CHIP_RV350 || 2793c93bb85bSJerome Glisse rdev->family <= CHIP_RV380) { 2794c93bb85bSJerome Glisse /* rv3x0 */ 2795c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 3; 2796c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 3; 2797c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 6; 2798c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R420 || 2799c93bb85bSJerome Glisse rdev->family == CHIP_R423 || 2800c93bb85bSJerome Glisse rdev->family == CHIP_RV410) { 2801c93bb85bSJerome Glisse /* r4xx */ 2802c93bb85bSJerome Glisse mem_trcd = (temp & 0xf) + 3; 2803c93bb85bSJerome Glisse if (mem_trcd > 15) 2804c93bb85bSJerome Glisse mem_trcd = 15; 2805c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0xf) + 3; 2806c93bb85bSJerome Glisse if (mem_trp > 15) 2807c93bb85bSJerome Glisse mem_trp = 15; 2808c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0x1f) + 6; 2809c93bb85bSJerome Glisse if (mem_tras > 31) 2810c93bb85bSJerome Glisse mem_tras = 31; 2811c93bb85bSJerome Glisse } else { /* RV200, R200 */ 2812c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 2813c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 2814c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0xf) + 4; 2815c93bb85bSJerome Glisse } 2816c93bb85bSJerome Glisse /* convert to FF */ 281768adac5eSBen Skeggs trcd_ff.full = dfixed_const(mem_trcd); 281868adac5eSBen Skeggs trp_ff.full = dfixed_const(mem_trp); 281968adac5eSBen Skeggs tras_ff.full = dfixed_const(mem_tras); 2820c93bb85bSJerome Glisse 2821c93bb85bSJerome Glisse /* Get values from the MEM_SDRAM_MODE_REG register...converting its */ 2822c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_SDRAM_MODE_REG); 2823c93bb85bSJerome Glisse data = (temp & (7 << 20)) >> 20; 2824c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) { 2825c93bb85bSJerome Glisse if (rdev->family == CHIP_RS480) /* don't think rs400 */ 2826c93bb85bSJerome Glisse tcas_ff = memtcas_rs480_ff[data]; 2827c93bb85bSJerome Glisse else 2828c93bb85bSJerome Glisse tcas_ff = memtcas_ff[data]; 2829c93bb85bSJerome Glisse } else 2830c93bb85bSJerome Glisse tcas_ff = memtcas2_ff[data]; 2831c93bb85bSJerome Glisse 2832c93bb85bSJerome Glisse if (rdev->family == CHIP_RS400 || 2833c93bb85bSJerome Glisse rdev->family == CHIP_RS480) { 2834c93bb85bSJerome Glisse /* extra cas latency stored in bits 23-25 0-4 clocks */ 2835c93bb85bSJerome Glisse data = (temp >> 23) & 0x7; 2836c93bb85bSJerome Glisse if (data < 5) 283768adac5eSBen Skeggs tcas_ff.full += dfixed_const(data); 2838c93bb85bSJerome Glisse } 2839c93bb85bSJerome Glisse 2840c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) { 2841c93bb85bSJerome Glisse /* on the R300, Tcas is included in Trbs. 2842c93bb85bSJerome Glisse */ 2843c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_CNTL); 2844c93bb85bSJerome Glisse data = (R300_MEM_NUM_CHANNELS_MASK & temp); 2845c93bb85bSJerome Glisse if (data == 1) { 2846c93bb85bSJerome Glisse if (R300_MEM_USE_CD_CH_ONLY & temp) { 2847c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_INDEX); 2848c93bb85bSJerome Glisse temp &= ~R300_MC_IND_ADDR_MASK; 2849c93bb85bSJerome Glisse temp |= R300_MC_READ_CNTL_CD_mcind; 2850c93bb85bSJerome Glisse WREG32(R300_MC_IND_INDEX, temp); 2851c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_DATA); 2852c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_C_MASK & temp); 2853c93bb85bSJerome Glisse } else { 2854c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 2855c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 2856c93bb85bSJerome Glisse } 2857c93bb85bSJerome Glisse } else { 2858c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 2859c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 2860c93bb85bSJerome Glisse } 2861c93bb85bSJerome Glisse if (rdev->family == CHIP_RV410 || 2862c93bb85bSJerome Glisse rdev->family == CHIP_R420 || 2863c93bb85bSJerome Glisse rdev->family == CHIP_R423) 2864c93bb85bSJerome Glisse trbs_ff = memtrbs_r4xx[data]; 2865c93bb85bSJerome Glisse else 2866c93bb85bSJerome Glisse trbs_ff = memtrbs[data]; 2867c93bb85bSJerome Glisse tcas_ff.full += trbs_ff.full; 2868c93bb85bSJerome Glisse } 2869c93bb85bSJerome Glisse 2870c93bb85bSJerome Glisse sclk_eff_ff.full = sclk_ff.full; 2871c93bb85bSJerome Glisse 2872c93bb85bSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 2873c93bb85bSJerome Glisse fixed20_12 agpmode_ff; 287468adac5eSBen Skeggs agpmode_ff.full = dfixed_const(radeon_agpmode); 287568adac5eSBen Skeggs temp_ff.full = dfixed_const_666(16); 287668adac5eSBen Skeggs sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff); 2877c93bb85bSJerome Glisse } 2878c93bb85bSJerome Glisse /* TODO PCIE lanes may affect this - agpmode == 16?? */ 2879c93bb85bSJerome Glisse 2880c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev)) { 288168adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(250); 2882c93bb85bSJerome Glisse } else { 2883c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || 2884c93bb85bSJerome Glisse rdev->flags & RADEON_IS_IGP) { 2885c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) 288668adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(41); 2887c93bb85bSJerome Glisse else 288868adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(33); 2889c93bb85bSJerome Glisse } else { 2890c93bb85bSJerome Glisse if (rdev->mc.vram_width == 128) 289168adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(57); 2892c93bb85bSJerome Glisse else 289368adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(41); 2894c93bb85bSJerome Glisse } 2895c93bb85bSJerome Glisse } 2896c93bb85bSJerome Glisse 289768adac5eSBen Skeggs mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff); 2898c93bb85bSJerome Glisse 2899c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) { 2900c93bb85bSJerome Glisse if (rdev->mc.vram_width == 32) { 290168adac5eSBen Skeggs k1.full = dfixed_const(40); 2902c93bb85bSJerome Glisse c = 3; 2903c93bb85bSJerome Glisse } else { 290468adac5eSBen Skeggs k1.full = dfixed_const(20); 2905c93bb85bSJerome Glisse c = 1; 2906c93bb85bSJerome Glisse } 2907c93bb85bSJerome Glisse } else { 290868adac5eSBen Skeggs k1.full = dfixed_const(40); 2909c93bb85bSJerome Glisse c = 3; 2910c93bb85bSJerome Glisse } 2911c93bb85bSJerome Glisse 291268adac5eSBen Skeggs temp_ff.full = dfixed_const(2); 291368adac5eSBen Skeggs mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff); 291468adac5eSBen Skeggs temp_ff.full = dfixed_const(c); 291568adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff); 291668adac5eSBen Skeggs temp_ff.full = dfixed_const(4); 291768adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff); 291868adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff); 2919c93bb85bSJerome Glisse mc_latency_mclk.full += k1.full; 2920c93bb85bSJerome Glisse 292168adac5eSBen Skeggs mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff); 292268adac5eSBen Skeggs mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff); 2923c93bb85bSJerome Glisse 2924c93bb85bSJerome Glisse /* 2925c93bb85bSJerome Glisse HW cursor time assuming worst case of full size colour cursor. 2926c93bb85bSJerome Glisse */ 292768adac5eSBen Skeggs temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1)))); 2928c93bb85bSJerome Glisse temp_ff.full += trcd_ff.full; 2929c93bb85bSJerome Glisse if (temp_ff.full < tras_ff.full) 2930c93bb85bSJerome Glisse temp_ff.full = tras_ff.full; 293168adac5eSBen Skeggs cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff); 2932c93bb85bSJerome Glisse 293368adac5eSBen Skeggs temp_ff.full = dfixed_const(cur_size); 293468adac5eSBen Skeggs cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff); 2935c93bb85bSJerome Glisse /* 2936c93bb85bSJerome Glisse Find the total latency for the display data. 2937c93bb85bSJerome Glisse */ 293868adac5eSBen Skeggs disp_latency_overhead.full = dfixed_const(8); 293968adac5eSBen Skeggs disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff); 2940c93bb85bSJerome Glisse mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full; 2941c93bb85bSJerome Glisse mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full; 2942c93bb85bSJerome Glisse 2943c93bb85bSJerome Glisse if (mc_latency_mclk.full > mc_latency_sclk.full) 2944c93bb85bSJerome Glisse disp_latency.full = mc_latency_mclk.full; 2945c93bb85bSJerome Glisse else 2946c93bb85bSJerome Glisse disp_latency.full = mc_latency_sclk.full; 2947c93bb85bSJerome Glisse 2948c93bb85bSJerome Glisse /* setup Max GRPH_STOP_REQ default value */ 2949c93bb85bSJerome Glisse if (ASIC_IS_RV100(rdev)) 2950c93bb85bSJerome Glisse max_stop_req = 0x5c; 2951c93bb85bSJerome Glisse else 2952c93bb85bSJerome Glisse max_stop_req = 0x7c; 2953c93bb85bSJerome Glisse 2954c93bb85bSJerome Glisse if (mode1) { 2955c93bb85bSJerome Glisse /* CRTC1 2956c93bb85bSJerome Glisse Set GRPH_BUFFER_CNTL register using h/w defined optimal values. 2957c93bb85bSJerome Glisse GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ] 2958c93bb85bSJerome Glisse */ 2959c93bb85bSJerome Glisse stop_req = mode1->hdisplay * pixel_bytes1 / 16; 2960c93bb85bSJerome Glisse 2961c93bb85bSJerome Glisse if (stop_req > max_stop_req) 2962c93bb85bSJerome Glisse stop_req = max_stop_req; 2963c93bb85bSJerome Glisse 2964c93bb85bSJerome Glisse /* 2965c93bb85bSJerome Glisse Find the drain rate of the display buffer. 2966c93bb85bSJerome Glisse */ 296768adac5eSBen Skeggs temp_ff.full = dfixed_const((16/pixel_bytes1)); 296868adac5eSBen Skeggs disp_drain_rate.full = dfixed_div(pix_clk, temp_ff); 2969c93bb85bSJerome Glisse 2970c93bb85bSJerome Glisse /* 2971c93bb85bSJerome Glisse Find the critical point of the display buffer. 2972c93bb85bSJerome Glisse */ 297368adac5eSBen Skeggs crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency); 297468adac5eSBen Skeggs crit_point_ff.full += dfixed_const_half(0); 2975c93bb85bSJerome Glisse 297668adac5eSBen Skeggs critical_point = dfixed_trunc(crit_point_ff); 2977c93bb85bSJerome Glisse 2978c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 2979c93bb85bSJerome Glisse critical_point = 0; 2980c93bb85bSJerome Glisse } 2981c93bb85bSJerome Glisse 2982c93bb85bSJerome Glisse /* 2983c93bb85bSJerome Glisse The critical point should never be above max_stop_req-4. Setting 2984c93bb85bSJerome Glisse GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time. 2985c93bb85bSJerome Glisse */ 2986c93bb85bSJerome Glisse if (max_stop_req - critical_point < 4) 2987c93bb85bSJerome Glisse critical_point = 0; 2988c93bb85bSJerome Glisse 2989c93bb85bSJerome Glisse if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) { 2990c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/ 2991c93bb85bSJerome Glisse critical_point = 0x10; 2992c93bb85bSJerome Glisse } 2993c93bb85bSJerome Glisse 2994c93bb85bSJerome Glisse temp = RREG32(RADEON_GRPH_BUFFER_CNTL); 2995c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_STOP_REQ_MASK); 2996c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 2997c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_START_REQ_MASK); 2998c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 2999c93bb85bSJerome Glisse (stop_req > 0x15)) { 3000c93bb85bSJerome Glisse stop_req -= 0x10; 3001c93bb85bSJerome Glisse } 3002c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 3003c93bb85bSJerome Glisse temp |= RADEON_GRPH_BUFFER_SIZE; 3004c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_CRITICAL_CNTL | 3005c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 3006c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 3007c93bb85bSJerome Glisse /* 3008c93bb85bSJerome Glisse Write the result into the register. 3009c93bb85bSJerome Glisse */ 3010c93bb85bSJerome Glisse WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 3011c93bb85bSJerome Glisse (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 3012c93bb85bSJerome Glisse 3013c93bb85bSJerome Glisse #if 0 3014c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 3015c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 3016c93bb85bSJerome Glisse /* attempt to program RS400 disp regs correctly ??? */ 3017c93bb85bSJerome Glisse temp = RREG32(RS400_DISP1_REG_CNTL); 3018c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK | 3019c93bb85bSJerome Glisse RS400_DISP1_STOP_REQ_LEVEL_MASK); 3020c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, (temp | 3021c93bb85bSJerome Glisse (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 3022c93bb85bSJerome Glisse (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 3023c93bb85bSJerome Glisse temp = RREG32(RS400_DMIF_MEM_CNTL1); 3024c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK | 3025c93bb85bSJerome Glisse RS400_DISP1_CRITICAL_POINT_STOP_MASK); 3026c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, (temp | 3027c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) | 3028c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT))); 3029c93bb85bSJerome Glisse } 3030c93bb85bSJerome Glisse #endif 3031c93bb85bSJerome Glisse 3032c93bb85bSJerome Glisse DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n", 3033c93bb85bSJerome Glisse /* (unsigned int)info->SavedReg->grph_buffer_cntl, */ 3034c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL)); 3035c93bb85bSJerome Glisse } 3036c93bb85bSJerome Glisse 3037c93bb85bSJerome Glisse if (mode2) { 3038c93bb85bSJerome Glisse u32 grph2_cntl; 3039c93bb85bSJerome Glisse stop_req = mode2->hdisplay * pixel_bytes2 / 16; 3040c93bb85bSJerome Glisse 3041c93bb85bSJerome Glisse if (stop_req > max_stop_req) 3042c93bb85bSJerome Glisse stop_req = max_stop_req; 3043c93bb85bSJerome Glisse 3044c93bb85bSJerome Glisse /* 3045c93bb85bSJerome Glisse Find the drain rate of the display buffer. 3046c93bb85bSJerome Glisse */ 304768adac5eSBen Skeggs temp_ff.full = dfixed_const((16/pixel_bytes2)); 304868adac5eSBen Skeggs disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff); 3049c93bb85bSJerome Glisse 3050c93bb85bSJerome Glisse grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL); 3051c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK); 3052c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 3053c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK); 3054c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 3055c93bb85bSJerome Glisse (stop_req > 0x15)) { 3056c93bb85bSJerome Glisse stop_req -= 0x10; 3057c93bb85bSJerome Glisse } 3058c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 3059c93bb85bSJerome Glisse grph2_cntl |= RADEON_GRPH_BUFFER_SIZE; 3060c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL | 3061c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 3062c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 3063c93bb85bSJerome Glisse 3064c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS100) || 3065c93bb85bSJerome Glisse (rdev->family == CHIP_RS200)) 3066c93bb85bSJerome Glisse critical_point2 = 0; 3067c93bb85bSJerome Glisse else { 3068c93bb85bSJerome Glisse temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128; 306968adac5eSBen Skeggs temp_ff.full = dfixed_const(temp); 307068adac5eSBen Skeggs temp_ff.full = dfixed_mul(mclk_ff, temp_ff); 3071c93bb85bSJerome Glisse if (sclk_ff.full < temp_ff.full) 3072c93bb85bSJerome Glisse temp_ff.full = sclk_ff.full; 3073c93bb85bSJerome Glisse 3074c93bb85bSJerome Glisse read_return_rate.full = temp_ff.full; 3075c93bb85bSJerome Glisse 3076c93bb85bSJerome Glisse if (mode1) { 3077c93bb85bSJerome Glisse temp_ff.full = read_return_rate.full - disp_drain_rate.full; 307868adac5eSBen Skeggs time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff); 3079c93bb85bSJerome Glisse } else { 3080c93bb85bSJerome Glisse time_disp1_drop_priority.full = 0; 3081c93bb85bSJerome Glisse } 3082c93bb85bSJerome Glisse crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full; 308368adac5eSBen Skeggs crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2); 308468adac5eSBen Skeggs crit_point_ff.full += dfixed_const_half(0); 3085c93bb85bSJerome Glisse 308668adac5eSBen Skeggs critical_point2 = dfixed_trunc(crit_point_ff); 3087c93bb85bSJerome Glisse 3088c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 3089c93bb85bSJerome Glisse critical_point2 = 0; 3090c93bb85bSJerome Glisse } 3091c93bb85bSJerome Glisse 3092c93bb85bSJerome Glisse if (max_stop_req - critical_point2 < 4) 3093c93bb85bSJerome Glisse critical_point2 = 0; 3094c93bb85bSJerome Glisse 3095c93bb85bSJerome Glisse } 3096c93bb85bSJerome Glisse 3097c93bb85bSJerome Glisse if (critical_point2 == 0 && rdev->family == CHIP_R300) { 3098c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0 */ 3099c93bb85bSJerome Glisse critical_point2 = 0x10; 3100c93bb85bSJerome Glisse } 3101c93bb85bSJerome Glisse 3102c93bb85bSJerome Glisse WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 3103c93bb85bSJerome Glisse (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 3104c93bb85bSJerome Glisse 3105c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 3106c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 3107c93bb85bSJerome Glisse #if 0 3108c93bb85bSJerome Glisse /* attempt to program RS400 disp2 regs correctly ??? */ 3109c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL1); 3110c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK | 3111c93bb85bSJerome Glisse RS400_DISP2_STOP_REQ_LEVEL_MASK); 3112c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, (temp | 3113c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 3114c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 3115c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL2); 3116c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK | 3117c93bb85bSJerome Glisse RS400_DISP2_CRITICAL_POINT_STOP_MASK); 3118c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, (temp | 3119c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) | 3120c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT))); 3121c93bb85bSJerome Glisse #endif 3122c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC); 3123c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000); 3124c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC); 3125c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC); 3126c93bb85bSJerome Glisse } 3127c93bb85bSJerome Glisse 3128c93bb85bSJerome Glisse DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n", 3129c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL)); 3130c93bb85bSJerome Glisse } 3131c93bb85bSJerome Glisse } 3132551ebd83SDave Airlie 3133551ebd83SDave Airlie static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t) 3134551ebd83SDave Airlie { 3135551ebd83SDave Airlie DRM_ERROR("pitch %d\n", t->pitch); 3136ceb776bcSMathias Fröhlich DRM_ERROR("use_pitch %d\n", t->use_pitch); 3137551ebd83SDave Airlie DRM_ERROR("width %d\n", t->width); 3138ceb776bcSMathias Fröhlich DRM_ERROR("width_11 %d\n", t->width_11); 3139551ebd83SDave Airlie DRM_ERROR("height %d\n", t->height); 3140ceb776bcSMathias Fröhlich DRM_ERROR("height_11 %d\n", t->height_11); 3141551ebd83SDave Airlie DRM_ERROR("num levels %d\n", t->num_levels); 3142551ebd83SDave Airlie DRM_ERROR("depth %d\n", t->txdepth); 3143551ebd83SDave Airlie DRM_ERROR("bpp %d\n", t->cpp); 3144551ebd83SDave Airlie DRM_ERROR("coordinate type %d\n", t->tex_coord_type); 3145551ebd83SDave Airlie DRM_ERROR("width round to power of 2 %d\n", t->roundup_w); 3146551ebd83SDave Airlie DRM_ERROR("height round to power of 2 %d\n", t->roundup_h); 3147d785d78bSDave Airlie DRM_ERROR("compress format %d\n", t->compress_format); 3148551ebd83SDave Airlie } 3149551ebd83SDave Airlie 3150551ebd83SDave Airlie static int r100_cs_track_cube(struct radeon_device *rdev, 3151551ebd83SDave Airlie struct r100_cs_track *track, unsigned idx) 3152551ebd83SDave Airlie { 3153551ebd83SDave Airlie unsigned face, w, h; 31544c788679SJerome Glisse struct radeon_bo *cube_robj; 3155551ebd83SDave Airlie unsigned long size; 3156551ebd83SDave Airlie 3157551ebd83SDave Airlie for (face = 0; face < 5; face++) { 3158551ebd83SDave Airlie cube_robj = track->textures[idx].cube_info[face].robj; 3159551ebd83SDave Airlie w = track->textures[idx].cube_info[face].width; 3160551ebd83SDave Airlie h = track->textures[idx].cube_info[face].height; 3161551ebd83SDave Airlie 3162551ebd83SDave Airlie size = w * h; 3163551ebd83SDave Airlie size *= track->textures[idx].cpp; 3164551ebd83SDave Airlie 3165551ebd83SDave Airlie size += track->textures[idx].cube_info[face].offset; 3166551ebd83SDave Airlie 31674c788679SJerome Glisse if (size > radeon_bo_size(cube_robj)) { 3168551ebd83SDave Airlie DRM_ERROR("Cube texture offset greater than object size %lu %lu\n", 31694c788679SJerome Glisse size, radeon_bo_size(cube_robj)); 3170551ebd83SDave Airlie r100_cs_track_texture_print(&track->textures[idx]); 3171551ebd83SDave Airlie return -1; 3172551ebd83SDave Airlie } 3173551ebd83SDave Airlie } 3174551ebd83SDave Airlie return 0; 3175551ebd83SDave Airlie } 3176551ebd83SDave Airlie 3177d785d78bSDave Airlie static int r100_track_compress_size(int compress_format, int w, int h) 3178d785d78bSDave Airlie { 3179d785d78bSDave Airlie int block_width, block_height, block_bytes; 3180d785d78bSDave Airlie int wblocks, hblocks; 3181d785d78bSDave Airlie int min_wblocks; 3182d785d78bSDave Airlie int sz; 3183d785d78bSDave Airlie 3184d785d78bSDave Airlie block_width = 4; 3185d785d78bSDave Airlie block_height = 4; 3186d785d78bSDave Airlie 3187d785d78bSDave Airlie switch (compress_format) { 3188d785d78bSDave Airlie case R100_TRACK_COMP_DXT1: 3189d785d78bSDave Airlie block_bytes = 8; 3190d785d78bSDave Airlie min_wblocks = 4; 3191d785d78bSDave Airlie break; 3192d785d78bSDave Airlie default: 3193d785d78bSDave Airlie case R100_TRACK_COMP_DXT35: 3194d785d78bSDave Airlie block_bytes = 16; 3195d785d78bSDave Airlie min_wblocks = 2; 3196d785d78bSDave Airlie break; 3197d785d78bSDave Airlie } 3198d785d78bSDave Airlie 3199d785d78bSDave Airlie hblocks = (h + block_height - 1) / block_height; 3200d785d78bSDave Airlie wblocks = (w + block_width - 1) / block_width; 3201d785d78bSDave Airlie if (wblocks < min_wblocks) 3202d785d78bSDave Airlie wblocks = min_wblocks; 3203d785d78bSDave Airlie sz = wblocks * hblocks * block_bytes; 3204d785d78bSDave Airlie return sz; 3205d785d78bSDave Airlie } 3206d785d78bSDave Airlie 3207551ebd83SDave Airlie static int r100_cs_track_texture_check(struct radeon_device *rdev, 3208551ebd83SDave Airlie struct r100_cs_track *track) 3209551ebd83SDave Airlie { 32104c788679SJerome Glisse struct radeon_bo *robj; 3211551ebd83SDave Airlie unsigned long size; 3212b73c5f8bSMarek Olšák unsigned u, i, w, h, d; 3213551ebd83SDave Airlie int ret; 3214551ebd83SDave Airlie 3215551ebd83SDave Airlie for (u = 0; u < track->num_texture; u++) { 3216551ebd83SDave Airlie if (!track->textures[u].enabled) 3217551ebd83SDave Airlie continue; 3218551ebd83SDave Airlie robj = track->textures[u].robj; 3219551ebd83SDave Airlie if (robj == NULL) { 3220551ebd83SDave Airlie DRM_ERROR("No texture bound to unit %u\n", u); 3221551ebd83SDave Airlie return -EINVAL; 3222551ebd83SDave Airlie } 3223551ebd83SDave Airlie size = 0; 3224551ebd83SDave Airlie for (i = 0; i <= track->textures[u].num_levels; i++) { 3225551ebd83SDave Airlie if (track->textures[u].use_pitch) { 3226551ebd83SDave Airlie if (rdev->family < CHIP_R300) 3227551ebd83SDave Airlie w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i); 3228551ebd83SDave Airlie else 3229551ebd83SDave Airlie w = track->textures[u].pitch / (1 << i); 3230551ebd83SDave Airlie } else { 3231ceb776bcSMathias Fröhlich w = track->textures[u].width; 3232551ebd83SDave Airlie if (rdev->family >= CHIP_RV515) 3233551ebd83SDave Airlie w |= track->textures[u].width_11; 3234ceb776bcSMathias Fröhlich w = w / (1 << i); 3235551ebd83SDave Airlie if (track->textures[u].roundup_w) 3236551ebd83SDave Airlie w = roundup_pow_of_two(w); 3237551ebd83SDave Airlie } 3238ceb776bcSMathias Fröhlich h = track->textures[u].height; 3239551ebd83SDave Airlie if (rdev->family >= CHIP_RV515) 3240551ebd83SDave Airlie h |= track->textures[u].height_11; 3241ceb776bcSMathias Fröhlich h = h / (1 << i); 3242551ebd83SDave Airlie if (track->textures[u].roundup_h) 3243551ebd83SDave Airlie h = roundup_pow_of_two(h); 3244b73c5f8bSMarek Olšák if (track->textures[u].tex_coord_type == 1) { 3245b73c5f8bSMarek Olšák d = (1 << track->textures[u].txdepth) / (1 << i); 3246b73c5f8bSMarek Olšák if (!d) 3247b73c5f8bSMarek Olšák d = 1; 3248b73c5f8bSMarek Olšák } else { 3249b73c5f8bSMarek Olšák d = 1; 3250b73c5f8bSMarek Olšák } 3251d785d78bSDave Airlie if (track->textures[u].compress_format) { 3252d785d78bSDave Airlie 3253b73c5f8bSMarek Olšák size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d; 3254d785d78bSDave Airlie /* compressed textures are block based */ 3255d785d78bSDave Airlie } else 3256b73c5f8bSMarek Olšák size += w * h * d; 3257551ebd83SDave Airlie } 3258551ebd83SDave Airlie size *= track->textures[u].cpp; 3259d785d78bSDave Airlie 3260551ebd83SDave Airlie switch (track->textures[u].tex_coord_type) { 3261551ebd83SDave Airlie case 0: 3262551ebd83SDave Airlie case 1: 3263551ebd83SDave Airlie break; 3264551ebd83SDave Airlie case 2: 3265551ebd83SDave Airlie if (track->separate_cube) { 3266551ebd83SDave Airlie ret = r100_cs_track_cube(rdev, track, u); 3267551ebd83SDave Airlie if (ret) 3268551ebd83SDave Airlie return ret; 3269551ebd83SDave Airlie } else 3270551ebd83SDave Airlie size *= 6; 3271551ebd83SDave Airlie break; 3272551ebd83SDave Airlie default: 3273551ebd83SDave Airlie DRM_ERROR("Invalid texture coordinate type %u for unit " 3274551ebd83SDave Airlie "%u\n", track->textures[u].tex_coord_type, u); 3275551ebd83SDave Airlie return -EINVAL; 3276551ebd83SDave Airlie } 32774c788679SJerome Glisse if (size > radeon_bo_size(robj)) { 3278551ebd83SDave Airlie DRM_ERROR("Texture of unit %u needs %lu bytes but is " 32794c788679SJerome Glisse "%lu\n", u, size, radeon_bo_size(robj)); 3280551ebd83SDave Airlie r100_cs_track_texture_print(&track->textures[u]); 3281551ebd83SDave Airlie return -EINVAL; 3282551ebd83SDave Airlie } 3283551ebd83SDave Airlie } 3284551ebd83SDave Airlie return 0; 3285551ebd83SDave Airlie } 3286551ebd83SDave Airlie 3287551ebd83SDave Airlie int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track) 3288551ebd83SDave Airlie { 3289551ebd83SDave Airlie unsigned i; 3290551ebd83SDave Airlie unsigned long size; 3291551ebd83SDave Airlie unsigned prim_walk; 3292551ebd83SDave Airlie unsigned nverts; 3293551ebd83SDave Airlie 3294551ebd83SDave Airlie for (i = 0; i < track->num_cb; i++) { 3295551ebd83SDave Airlie if (track->cb[i].robj == NULL) { 3296797fd5b9SMarek Olšák if (!(track->zb_cb_clear || track->color_channel_mask || 329746c64d4bSMarek Olšák track->blend_read_enable)) { 329846c64d4bSMarek Olšák continue; 329946c64d4bSMarek Olšák } 3300551ebd83SDave Airlie DRM_ERROR("[drm] No buffer for color buffer %d !\n", i); 3301551ebd83SDave Airlie return -EINVAL; 3302551ebd83SDave Airlie } 3303551ebd83SDave Airlie size = track->cb[i].pitch * track->cb[i].cpp * track->maxy; 3304551ebd83SDave Airlie size += track->cb[i].offset; 33054c788679SJerome Glisse if (size > radeon_bo_size(track->cb[i].robj)) { 3306551ebd83SDave Airlie DRM_ERROR("[drm] Buffer too small for color buffer %d " 3307551ebd83SDave Airlie "(need %lu have %lu) !\n", i, size, 33084c788679SJerome Glisse radeon_bo_size(track->cb[i].robj)); 3309551ebd83SDave Airlie DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n", 3310551ebd83SDave Airlie i, track->cb[i].pitch, track->cb[i].cpp, 3311551ebd83SDave Airlie track->cb[i].offset, track->maxy); 3312551ebd83SDave Airlie return -EINVAL; 3313551ebd83SDave Airlie } 3314551ebd83SDave Airlie } 3315551ebd83SDave Airlie if (track->z_enabled) { 3316551ebd83SDave Airlie if (track->zb.robj == NULL) { 3317551ebd83SDave Airlie DRM_ERROR("[drm] No buffer for z buffer !\n"); 3318551ebd83SDave Airlie return -EINVAL; 3319551ebd83SDave Airlie } 3320551ebd83SDave Airlie size = track->zb.pitch * track->zb.cpp * track->maxy; 3321551ebd83SDave Airlie size += track->zb.offset; 33224c788679SJerome Glisse if (size > radeon_bo_size(track->zb.robj)) { 3323551ebd83SDave Airlie DRM_ERROR("[drm] Buffer too small for z buffer " 3324551ebd83SDave Airlie "(need %lu have %lu) !\n", size, 33254c788679SJerome Glisse radeon_bo_size(track->zb.robj)); 3326551ebd83SDave Airlie DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n", 3327551ebd83SDave Airlie track->zb.pitch, track->zb.cpp, 3328551ebd83SDave Airlie track->zb.offset, track->maxy); 3329551ebd83SDave Airlie return -EINVAL; 3330551ebd83SDave Airlie } 3331551ebd83SDave Airlie } 3332551ebd83SDave Airlie prim_walk = (track->vap_vf_cntl >> 4) & 0x3; 3333cae94b0aSMarek Olšák if (track->vap_vf_cntl & (1 << 14)) { 3334cae94b0aSMarek Olšák nverts = track->vap_alt_nverts; 3335cae94b0aSMarek Olšák } else { 3336551ebd83SDave Airlie nverts = (track->vap_vf_cntl >> 16) & 0xFFFF; 3337cae94b0aSMarek Olšák } 3338551ebd83SDave Airlie switch (prim_walk) { 3339551ebd83SDave Airlie case 1: 3340551ebd83SDave Airlie for (i = 0; i < track->num_arrays; i++) { 3341551ebd83SDave Airlie size = track->arrays[i].esize * track->max_indx * 4; 3342551ebd83SDave Airlie if (track->arrays[i].robj == NULL) { 3343551ebd83SDave Airlie DRM_ERROR("(PW %u) Vertex array %u no buffer " 3344551ebd83SDave Airlie "bound\n", prim_walk, i); 3345551ebd83SDave Airlie return -EINVAL; 3346551ebd83SDave Airlie } 33474c788679SJerome Glisse if (size > radeon_bo_size(track->arrays[i].robj)) { 33484c788679SJerome Glisse dev_err(rdev->dev, "(PW %u) Vertex array %u " 33494c788679SJerome Glisse "need %lu dwords have %lu dwords\n", 33504c788679SJerome Glisse prim_walk, i, size >> 2, 33514c788679SJerome Glisse radeon_bo_size(track->arrays[i].robj) 33524c788679SJerome Glisse >> 2); 3353551ebd83SDave Airlie DRM_ERROR("Max indices %u\n", track->max_indx); 3354551ebd83SDave Airlie return -EINVAL; 3355551ebd83SDave Airlie } 3356551ebd83SDave Airlie } 3357551ebd83SDave Airlie break; 3358551ebd83SDave Airlie case 2: 3359551ebd83SDave Airlie for (i = 0; i < track->num_arrays; i++) { 3360551ebd83SDave Airlie size = track->arrays[i].esize * (nverts - 1) * 4; 3361551ebd83SDave Airlie if (track->arrays[i].robj == NULL) { 3362551ebd83SDave Airlie DRM_ERROR("(PW %u) Vertex array %u no buffer " 3363551ebd83SDave Airlie "bound\n", prim_walk, i); 3364551ebd83SDave Airlie return -EINVAL; 3365551ebd83SDave Airlie } 33664c788679SJerome Glisse if (size > radeon_bo_size(track->arrays[i].robj)) { 33674c788679SJerome Glisse dev_err(rdev->dev, "(PW %u) Vertex array %u " 33684c788679SJerome Glisse "need %lu dwords have %lu dwords\n", 33694c788679SJerome Glisse prim_walk, i, size >> 2, 33704c788679SJerome Glisse radeon_bo_size(track->arrays[i].robj) 33714c788679SJerome Glisse >> 2); 3372551ebd83SDave Airlie return -EINVAL; 3373551ebd83SDave Airlie } 3374551ebd83SDave Airlie } 3375551ebd83SDave Airlie break; 3376551ebd83SDave Airlie case 3: 3377551ebd83SDave Airlie size = track->vtx_size * nverts; 3378551ebd83SDave Airlie if (size != track->immd_dwords) { 3379551ebd83SDave Airlie DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n", 3380551ebd83SDave Airlie track->immd_dwords, size); 3381551ebd83SDave Airlie DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n", 3382551ebd83SDave Airlie nverts, track->vtx_size); 3383551ebd83SDave Airlie return -EINVAL; 3384551ebd83SDave Airlie } 3385551ebd83SDave Airlie break; 3386551ebd83SDave Airlie default: 3387551ebd83SDave Airlie DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n", 3388551ebd83SDave Airlie prim_walk); 3389551ebd83SDave Airlie return -EINVAL; 3390551ebd83SDave Airlie } 3391551ebd83SDave Airlie return r100_cs_track_texture_check(rdev, track); 3392551ebd83SDave Airlie } 3393551ebd83SDave Airlie 3394551ebd83SDave Airlie void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track) 3395551ebd83SDave Airlie { 3396551ebd83SDave Airlie unsigned i, face; 3397551ebd83SDave Airlie 3398551ebd83SDave Airlie if (rdev->family < CHIP_R300) { 3399551ebd83SDave Airlie track->num_cb = 1; 3400551ebd83SDave Airlie if (rdev->family <= CHIP_RS200) 3401551ebd83SDave Airlie track->num_texture = 3; 3402551ebd83SDave Airlie else 3403551ebd83SDave Airlie track->num_texture = 6; 3404551ebd83SDave Airlie track->maxy = 2048; 3405551ebd83SDave Airlie track->separate_cube = 1; 3406551ebd83SDave Airlie } else { 3407551ebd83SDave Airlie track->num_cb = 4; 3408551ebd83SDave Airlie track->num_texture = 16; 3409551ebd83SDave Airlie track->maxy = 4096; 3410551ebd83SDave Airlie track->separate_cube = 0; 3411551ebd83SDave Airlie } 3412551ebd83SDave Airlie 3413551ebd83SDave Airlie for (i = 0; i < track->num_cb; i++) { 3414551ebd83SDave Airlie track->cb[i].robj = NULL; 3415551ebd83SDave Airlie track->cb[i].pitch = 8192; 3416551ebd83SDave Airlie track->cb[i].cpp = 16; 3417551ebd83SDave Airlie track->cb[i].offset = 0; 3418551ebd83SDave Airlie } 3419551ebd83SDave Airlie track->z_enabled = true; 3420551ebd83SDave Airlie track->zb.robj = NULL; 3421551ebd83SDave Airlie track->zb.pitch = 8192; 3422551ebd83SDave Airlie track->zb.cpp = 4; 3423551ebd83SDave Airlie track->zb.offset = 0; 3424551ebd83SDave Airlie track->vtx_size = 0x7F; 3425551ebd83SDave Airlie track->immd_dwords = 0xFFFFFFFFUL; 3426551ebd83SDave Airlie track->num_arrays = 11; 3427551ebd83SDave Airlie track->max_indx = 0x00FFFFFFUL; 3428551ebd83SDave Airlie for (i = 0; i < track->num_arrays; i++) { 3429551ebd83SDave Airlie track->arrays[i].robj = NULL; 3430551ebd83SDave Airlie track->arrays[i].esize = 0x7F; 3431551ebd83SDave Airlie } 3432551ebd83SDave Airlie for (i = 0; i < track->num_texture; i++) { 3433d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_NONE; 3434551ebd83SDave Airlie track->textures[i].pitch = 16536; 3435551ebd83SDave Airlie track->textures[i].width = 16536; 3436551ebd83SDave Airlie track->textures[i].height = 16536; 3437551ebd83SDave Airlie track->textures[i].width_11 = 1 << 11; 3438551ebd83SDave Airlie track->textures[i].height_11 = 1 << 11; 3439551ebd83SDave Airlie track->textures[i].num_levels = 12; 3440551ebd83SDave Airlie if (rdev->family <= CHIP_RS200) { 3441551ebd83SDave Airlie track->textures[i].tex_coord_type = 0; 3442551ebd83SDave Airlie track->textures[i].txdepth = 0; 3443551ebd83SDave Airlie } else { 3444551ebd83SDave Airlie track->textures[i].txdepth = 16; 3445551ebd83SDave Airlie track->textures[i].tex_coord_type = 1; 3446551ebd83SDave Airlie } 3447551ebd83SDave Airlie track->textures[i].cpp = 64; 3448551ebd83SDave Airlie track->textures[i].robj = NULL; 3449551ebd83SDave Airlie /* CS IB emission code makes sure texture unit are disabled */ 3450551ebd83SDave Airlie track->textures[i].enabled = false; 3451551ebd83SDave Airlie track->textures[i].roundup_w = true; 3452551ebd83SDave Airlie track->textures[i].roundup_h = true; 3453551ebd83SDave Airlie if (track->separate_cube) 3454551ebd83SDave Airlie for (face = 0; face < 5; face++) { 3455551ebd83SDave Airlie track->textures[i].cube_info[face].robj = NULL; 3456551ebd83SDave Airlie track->textures[i].cube_info[face].width = 16536; 3457551ebd83SDave Airlie track->textures[i].cube_info[face].height = 16536; 3458551ebd83SDave Airlie track->textures[i].cube_info[face].offset = 0; 3459551ebd83SDave Airlie } 3460551ebd83SDave Airlie } 3461551ebd83SDave Airlie } 34623ce0a23dSJerome Glisse 34633ce0a23dSJerome Glisse int r100_ring_test(struct radeon_device *rdev) 34643ce0a23dSJerome Glisse { 34653ce0a23dSJerome Glisse uint32_t scratch; 34663ce0a23dSJerome Glisse uint32_t tmp = 0; 34673ce0a23dSJerome Glisse unsigned i; 34683ce0a23dSJerome Glisse int r; 34693ce0a23dSJerome Glisse 34703ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 34713ce0a23dSJerome Glisse if (r) { 34723ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r); 34733ce0a23dSJerome Glisse return r; 34743ce0a23dSJerome Glisse } 34753ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 34763ce0a23dSJerome Glisse r = radeon_ring_lock(rdev, 2); 34773ce0a23dSJerome Glisse if (r) { 34783ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r); 34793ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 34803ce0a23dSJerome Glisse return r; 34813ce0a23dSJerome Glisse } 34823ce0a23dSJerome Glisse radeon_ring_write(rdev, PACKET0(scratch, 0)); 34833ce0a23dSJerome Glisse radeon_ring_write(rdev, 0xDEADBEEF); 34843ce0a23dSJerome Glisse radeon_ring_unlock_commit(rdev); 34853ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 34863ce0a23dSJerome Glisse tmp = RREG32(scratch); 34873ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 34883ce0a23dSJerome Glisse break; 34893ce0a23dSJerome Glisse } 34903ce0a23dSJerome Glisse DRM_UDELAY(1); 34913ce0a23dSJerome Glisse } 34923ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 34933ce0a23dSJerome Glisse DRM_INFO("ring test succeeded in %d usecs\n", i); 34943ce0a23dSJerome Glisse } else { 34953ce0a23dSJerome Glisse DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n", 34963ce0a23dSJerome Glisse scratch, tmp); 34973ce0a23dSJerome Glisse r = -EINVAL; 34983ce0a23dSJerome Glisse } 34993ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 35003ce0a23dSJerome Glisse return r; 35013ce0a23dSJerome Glisse } 35023ce0a23dSJerome Glisse 35033ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib) 35043ce0a23dSJerome Glisse { 35053ce0a23dSJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1)); 35063ce0a23dSJerome Glisse radeon_ring_write(rdev, ib->gpu_addr); 35073ce0a23dSJerome Glisse radeon_ring_write(rdev, ib->length_dw); 35083ce0a23dSJerome Glisse } 35093ce0a23dSJerome Glisse 35103ce0a23dSJerome Glisse int r100_ib_test(struct radeon_device *rdev) 35113ce0a23dSJerome Glisse { 35123ce0a23dSJerome Glisse struct radeon_ib *ib; 35133ce0a23dSJerome Glisse uint32_t scratch; 35143ce0a23dSJerome Glisse uint32_t tmp = 0; 35153ce0a23dSJerome Glisse unsigned i; 35163ce0a23dSJerome Glisse int r; 35173ce0a23dSJerome Glisse 35183ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 35193ce0a23dSJerome Glisse if (r) { 35203ce0a23dSJerome Glisse DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r); 35213ce0a23dSJerome Glisse return r; 35223ce0a23dSJerome Glisse } 35233ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 35243ce0a23dSJerome Glisse r = radeon_ib_get(rdev, &ib); 35253ce0a23dSJerome Glisse if (r) { 35263ce0a23dSJerome Glisse return r; 35273ce0a23dSJerome Glisse } 35283ce0a23dSJerome Glisse ib->ptr[0] = PACKET0(scratch, 0); 35293ce0a23dSJerome Glisse ib->ptr[1] = 0xDEADBEEF; 35303ce0a23dSJerome Glisse ib->ptr[2] = PACKET2(0); 35313ce0a23dSJerome Glisse ib->ptr[3] = PACKET2(0); 35323ce0a23dSJerome Glisse ib->ptr[4] = PACKET2(0); 35333ce0a23dSJerome Glisse ib->ptr[5] = PACKET2(0); 35343ce0a23dSJerome Glisse ib->ptr[6] = PACKET2(0); 35353ce0a23dSJerome Glisse ib->ptr[7] = PACKET2(0); 35363ce0a23dSJerome Glisse ib->length_dw = 8; 35373ce0a23dSJerome Glisse r = radeon_ib_schedule(rdev, ib); 35383ce0a23dSJerome Glisse if (r) { 35393ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 35403ce0a23dSJerome Glisse radeon_ib_free(rdev, &ib); 35413ce0a23dSJerome Glisse return r; 35423ce0a23dSJerome Glisse } 35433ce0a23dSJerome Glisse r = radeon_fence_wait(ib->fence, false); 35443ce0a23dSJerome Glisse if (r) { 35453ce0a23dSJerome Glisse return r; 35463ce0a23dSJerome Glisse } 35473ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 35483ce0a23dSJerome Glisse tmp = RREG32(scratch); 35493ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 35503ce0a23dSJerome Glisse break; 35513ce0a23dSJerome Glisse } 35523ce0a23dSJerome Glisse DRM_UDELAY(1); 35533ce0a23dSJerome Glisse } 35543ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 35553ce0a23dSJerome Glisse DRM_INFO("ib test succeeded in %u usecs\n", i); 35563ce0a23dSJerome Glisse } else { 35573ce0a23dSJerome Glisse DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n", 35583ce0a23dSJerome Glisse scratch, tmp); 35593ce0a23dSJerome Glisse r = -EINVAL; 35603ce0a23dSJerome Glisse } 35613ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 35623ce0a23dSJerome Glisse radeon_ib_free(rdev, &ib); 35633ce0a23dSJerome Glisse return r; 35643ce0a23dSJerome Glisse } 35659f022ddfSJerome Glisse 35669f022ddfSJerome Glisse void r100_ib_fini(struct radeon_device *rdev) 35679f022ddfSJerome Glisse { 35689f022ddfSJerome Glisse radeon_ib_pool_fini(rdev); 35699f022ddfSJerome Glisse } 35709f022ddfSJerome Glisse 35719f022ddfSJerome Glisse int r100_ib_init(struct radeon_device *rdev) 35729f022ddfSJerome Glisse { 35739f022ddfSJerome Glisse int r; 35749f022ddfSJerome Glisse 35759f022ddfSJerome Glisse r = radeon_ib_pool_init(rdev); 35769f022ddfSJerome Glisse if (r) { 35779f022ddfSJerome Glisse dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r); 35789f022ddfSJerome Glisse r100_ib_fini(rdev); 35799f022ddfSJerome Glisse return r; 35809f022ddfSJerome Glisse } 35819f022ddfSJerome Glisse r = r100_ib_test(rdev); 35829f022ddfSJerome Glisse if (r) { 35839f022ddfSJerome Glisse dev_err(rdev->dev, "failled testing IB (%d).\n", r); 35849f022ddfSJerome Glisse r100_ib_fini(rdev); 35859f022ddfSJerome Glisse return r; 35869f022ddfSJerome Glisse } 35879f022ddfSJerome Glisse return 0; 35889f022ddfSJerome Glisse } 35899f022ddfSJerome Glisse 35909f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save) 35919f022ddfSJerome Glisse { 35929f022ddfSJerome Glisse /* Shutdown CP we shouldn't need to do that but better be safe than 35939f022ddfSJerome Glisse * sorry 35949f022ddfSJerome Glisse */ 35959f022ddfSJerome Glisse rdev->cp.ready = false; 35969f022ddfSJerome Glisse WREG32(R_000740_CP_CSQ_CNTL, 0); 35979f022ddfSJerome Glisse 35989f022ddfSJerome Glisse /* Save few CRTC registers */ 3599ca6ffc64SJerome Glisse save->GENMO_WT = RREG8(R_0003C2_GENMO_WT); 36009f022ddfSJerome Glisse save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL); 36019f022ddfSJerome Glisse save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL); 36029f022ddfSJerome Glisse save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET); 36039f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 36049f022ddfSJerome Glisse save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL); 36059f022ddfSJerome Glisse save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET); 36069f022ddfSJerome Glisse } 36079f022ddfSJerome Glisse 36089f022ddfSJerome Glisse /* Disable VGA aperture access */ 3609ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT); 36109f022ddfSJerome Glisse /* Disable cursor, overlay, crtc */ 36119f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1)); 36129f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL | 36139f022ddfSJerome Glisse S_000054_CRTC_DISPLAY_DIS(1)); 36149f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, 36159f022ddfSJerome Glisse (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) | 36169f022ddfSJerome Glisse S_000050_CRTC_DISP_REQ_EN_B(1)); 36179f022ddfSJerome Glisse WREG32(R_000420_OV0_SCALE_CNTL, 36189f022ddfSJerome Glisse C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL)); 36199f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET); 36209f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 36219f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET | 36229f022ddfSJerome Glisse S_000360_CUR2_LOCK(1)); 36239f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, 36249f022ddfSJerome Glisse (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) | 36259f022ddfSJerome Glisse S_0003F8_CRTC2_DISPLAY_DIS(1) | 36269f022ddfSJerome Glisse S_0003F8_CRTC2_DISP_REQ_EN_B(1)); 36279f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, 36289f022ddfSJerome Glisse C_000360_CUR2_LOCK & save->CUR2_OFFSET); 36299f022ddfSJerome Glisse } 36309f022ddfSJerome Glisse } 36319f022ddfSJerome Glisse 36329f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save) 36339f022ddfSJerome Glisse { 36349f022ddfSJerome Glisse /* Update base address for crtc */ 3635d594e46aSJerome Glisse WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start); 36369f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 3637d594e46aSJerome Glisse WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start); 36389f022ddfSJerome Glisse } 36399f022ddfSJerome Glisse /* Restore CRTC registers */ 3640ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, save->GENMO_WT); 36419f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL); 36429f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL); 36439f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 36449f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL); 36459f022ddfSJerome Glisse } 36469f022ddfSJerome Glisse } 3647ca6ffc64SJerome Glisse 3648ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev) 3649ca6ffc64SJerome Glisse { 3650ca6ffc64SJerome Glisse u32 tmp; 3651ca6ffc64SJerome Glisse 3652ca6ffc64SJerome Glisse tmp = RREG8(R_0003C2_GENMO_WT); 3653ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp); 3654ca6ffc64SJerome Glisse } 3655d4550907SJerome Glisse 3656d4550907SJerome Glisse static void r100_debugfs(struct radeon_device *rdev) 3657d4550907SJerome Glisse { 3658d4550907SJerome Glisse int r; 3659d4550907SJerome Glisse 3660d4550907SJerome Glisse r = r100_debugfs_mc_info_init(rdev); 3661d4550907SJerome Glisse if (r) 3662d4550907SJerome Glisse dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n"); 3663d4550907SJerome Glisse } 3664d4550907SJerome Glisse 3665d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev) 3666d4550907SJerome Glisse { 3667d4550907SJerome Glisse struct r100_mc_save save; 3668d4550907SJerome Glisse 3669d4550907SJerome Glisse /* Stops all mc clients */ 3670d4550907SJerome Glisse r100_mc_stop(rdev, &save); 3671d4550907SJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3672d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 3673d4550907SJerome Glisse S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) | 3674d4550907SJerome Glisse S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16)); 3675d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base)); 3676d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3677d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 3678d4550907SJerome Glisse upper_32_bits(rdev->mc.agp_base) & 0xff); 3679d4550907SJerome Glisse } else { 3680d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF); 3681d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, 0); 3682d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3683d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 0); 3684d4550907SJerome Glisse } 3685d4550907SJerome Glisse /* Wait for mc idle */ 3686d4550907SJerome Glisse if (r100_mc_wait_for_idle(rdev)) 3687d4550907SJerome Glisse dev_warn(rdev->dev, "Wait for MC idle timeout.\n"); 3688d4550907SJerome Glisse /* Program MC, should be a 32bits limited address space */ 3689d4550907SJerome Glisse WREG32(R_000148_MC_FB_LOCATION, 3690d4550907SJerome Glisse S_000148_MC_FB_START(rdev->mc.vram_start >> 16) | 3691d4550907SJerome Glisse S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16)); 3692d4550907SJerome Glisse r100_mc_resume(rdev, &save); 3693d4550907SJerome Glisse } 3694d4550907SJerome Glisse 3695d4550907SJerome Glisse void r100_clock_startup(struct radeon_device *rdev) 3696d4550907SJerome Glisse { 3697d4550907SJerome Glisse u32 tmp; 3698d4550907SJerome Glisse 3699d4550907SJerome Glisse if (radeon_dynclks != -1 && radeon_dynclks) 3700d4550907SJerome Glisse radeon_legacy_set_clock_gating(rdev, 1); 3701d4550907SJerome Glisse /* We need to force on some of the block */ 3702d4550907SJerome Glisse tmp = RREG32_PLL(R_00000D_SCLK_CNTL); 3703d4550907SJerome Glisse tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1); 3704d4550907SJerome Glisse if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280)) 3705d4550907SJerome Glisse tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1); 3706d4550907SJerome Glisse WREG32_PLL(R_00000D_SCLK_CNTL, tmp); 3707d4550907SJerome Glisse } 3708d4550907SJerome Glisse 3709d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev) 3710d4550907SJerome Glisse { 3711d4550907SJerome Glisse int r; 3712d4550907SJerome Glisse 371392cde00cSAlex Deucher /* set common regs */ 371492cde00cSAlex Deucher r100_set_common_regs(rdev); 371592cde00cSAlex Deucher /* program mc */ 3716d4550907SJerome Glisse r100_mc_program(rdev); 3717d4550907SJerome Glisse /* Resume clock */ 3718d4550907SJerome Glisse r100_clock_startup(rdev); 3719d4550907SJerome Glisse /* Initialize GPU configuration (# pipes, ...) */ 372090aca4d2SJerome Glisse // r100_gpu_init(rdev); 3721d4550907SJerome Glisse /* Initialize GART (initialize after TTM so we can allocate 3722d4550907SJerome Glisse * memory through TTM but finalize after TTM) */ 372317e15b0cSDave Airlie r100_enable_bm(rdev); 3724d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 3725d4550907SJerome Glisse r = r100_pci_gart_enable(rdev); 3726d4550907SJerome Glisse if (r) 3727d4550907SJerome Glisse return r; 3728d4550907SJerome Glisse } 3729d4550907SJerome Glisse /* Enable IRQ */ 3730d4550907SJerome Glisse r100_irq_set(rdev); 3731cafe6609SJerome Glisse rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL); 3732d4550907SJerome Glisse /* 1M ring buffer */ 3733d4550907SJerome Glisse r = r100_cp_init(rdev, 1024 * 1024); 3734d4550907SJerome Glisse if (r) { 3735d4550907SJerome Glisse dev_err(rdev->dev, "failled initializing CP (%d).\n", r); 3736d4550907SJerome Glisse return r; 3737d4550907SJerome Glisse } 3738d4550907SJerome Glisse r = r100_wb_init(rdev); 3739d4550907SJerome Glisse if (r) 3740d4550907SJerome Glisse dev_err(rdev->dev, "failled initializing WB (%d).\n", r); 3741d4550907SJerome Glisse r = r100_ib_init(rdev); 3742d4550907SJerome Glisse if (r) { 3743d4550907SJerome Glisse dev_err(rdev->dev, "failled initializing IB (%d).\n", r); 3744d4550907SJerome Glisse return r; 3745d4550907SJerome Glisse } 3746d4550907SJerome Glisse return 0; 3747d4550907SJerome Glisse } 3748d4550907SJerome Glisse 3749d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev) 3750d4550907SJerome Glisse { 3751d4550907SJerome Glisse /* Make sur GART are not working */ 3752d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3753d4550907SJerome Glisse r100_pci_gart_disable(rdev); 3754d4550907SJerome Glisse /* Resume clock before doing reset */ 3755d4550907SJerome Glisse r100_clock_startup(rdev); 3756d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 3757a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 3758d4550907SJerome Glisse dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 3759d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 3760d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 3761d4550907SJerome Glisse } 3762d4550907SJerome Glisse /* post */ 3763d4550907SJerome Glisse radeon_combios_asic_init(rdev->ddev); 3764d4550907SJerome Glisse /* Resume clock after posting */ 3765d4550907SJerome Glisse r100_clock_startup(rdev); 3766550e2d92SDave Airlie /* Initialize surface registers */ 3767550e2d92SDave Airlie radeon_surface_init(rdev); 3768d4550907SJerome Glisse return r100_startup(rdev); 3769d4550907SJerome Glisse } 3770d4550907SJerome Glisse 3771d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev) 3772d4550907SJerome Glisse { 3773d4550907SJerome Glisse r100_cp_disable(rdev); 3774d4550907SJerome Glisse r100_wb_disable(rdev); 3775d4550907SJerome Glisse r100_irq_disable(rdev); 3776d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3777d4550907SJerome Glisse r100_pci_gart_disable(rdev); 3778d4550907SJerome Glisse return 0; 3779d4550907SJerome Glisse } 3780d4550907SJerome Glisse 3781d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev) 3782d4550907SJerome Glisse { 3783d4550907SJerome Glisse r100_cp_fini(rdev); 3784d4550907SJerome Glisse r100_wb_fini(rdev); 3785d4550907SJerome Glisse r100_ib_fini(rdev); 3786d4550907SJerome Glisse radeon_gem_fini(rdev); 3787d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3788d4550907SJerome Glisse r100_pci_gart_fini(rdev); 3789d0269ed8SJerome Glisse radeon_agp_fini(rdev); 3790d4550907SJerome Glisse radeon_irq_kms_fini(rdev); 3791d4550907SJerome Glisse radeon_fence_driver_fini(rdev); 37924c788679SJerome Glisse radeon_bo_fini(rdev); 3793d4550907SJerome Glisse radeon_atombios_fini(rdev); 3794d4550907SJerome Glisse kfree(rdev->bios); 3795d4550907SJerome Glisse rdev->bios = NULL; 3796d4550907SJerome Glisse } 3797d4550907SJerome Glisse 3798d4550907SJerome Glisse int r100_init(struct radeon_device *rdev) 3799d4550907SJerome Glisse { 3800d4550907SJerome Glisse int r; 3801d4550907SJerome Glisse 3802d4550907SJerome Glisse /* Register debugfs file specific to this group of asics */ 3803d4550907SJerome Glisse r100_debugfs(rdev); 3804d4550907SJerome Glisse /* Disable VGA */ 3805d4550907SJerome Glisse r100_vga_render_disable(rdev); 3806d4550907SJerome Glisse /* Initialize scratch registers */ 3807d4550907SJerome Glisse radeon_scratch_init(rdev); 3808d4550907SJerome Glisse /* Initialize surface registers */ 3809d4550907SJerome Glisse radeon_surface_init(rdev); 3810d4550907SJerome Glisse /* TODO: disable VGA need to use VGA request */ 3811d4550907SJerome Glisse /* BIOS*/ 3812d4550907SJerome Glisse if (!radeon_get_bios(rdev)) { 3813d4550907SJerome Glisse if (ASIC_IS_AVIVO(rdev)) 3814d4550907SJerome Glisse return -EINVAL; 3815d4550907SJerome Glisse } 3816d4550907SJerome Glisse if (rdev->is_atom_bios) { 3817d4550907SJerome Glisse dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n"); 3818d4550907SJerome Glisse return -EINVAL; 3819d4550907SJerome Glisse } else { 3820d4550907SJerome Glisse r = radeon_combios_init(rdev); 3821d4550907SJerome Glisse if (r) 3822d4550907SJerome Glisse return r; 3823d4550907SJerome Glisse } 3824d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 3825a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 3826d4550907SJerome Glisse dev_warn(rdev->dev, 3827d4550907SJerome Glisse "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 3828d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 3829d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 3830d4550907SJerome Glisse } 3831d4550907SJerome Glisse /* check if cards are posted or not */ 383272542d77SDave Airlie if (radeon_boot_test_post_card(rdev) == false) 383372542d77SDave Airlie return -EINVAL; 3834d4550907SJerome Glisse /* Set asic errata */ 3835d4550907SJerome Glisse r100_errata(rdev); 3836d4550907SJerome Glisse /* Initialize clocks */ 3837d4550907SJerome Glisse radeon_get_clock_info(rdev->ddev); 3838d594e46aSJerome Glisse /* initialize AGP */ 3839d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3840d594e46aSJerome Glisse r = radeon_agp_init(rdev); 3841d594e46aSJerome Glisse if (r) { 3842d594e46aSJerome Glisse radeon_agp_disable(rdev); 3843d594e46aSJerome Glisse } 3844d594e46aSJerome Glisse } 3845d594e46aSJerome Glisse /* initialize VRAM */ 3846d594e46aSJerome Glisse r100_mc_init(rdev); 3847d4550907SJerome Glisse /* Fence driver */ 3848d4550907SJerome Glisse r = radeon_fence_driver_init(rdev); 3849d4550907SJerome Glisse if (r) 3850d4550907SJerome Glisse return r; 3851d4550907SJerome Glisse r = radeon_irq_kms_init(rdev); 3852d4550907SJerome Glisse if (r) 3853d4550907SJerome Glisse return r; 3854d4550907SJerome Glisse /* Memory manager */ 38554c788679SJerome Glisse r = radeon_bo_init(rdev); 3856d4550907SJerome Glisse if (r) 3857d4550907SJerome Glisse return r; 3858d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 3859d4550907SJerome Glisse r = r100_pci_gart_init(rdev); 3860d4550907SJerome Glisse if (r) 3861d4550907SJerome Glisse return r; 3862d4550907SJerome Glisse } 3863d4550907SJerome Glisse r100_set_safe_registers(rdev); 3864d4550907SJerome Glisse rdev->accel_working = true; 3865d4550907SJerome Glisse r = r100_startup(rdev); 3866d4550907SJerome Glisse if (r) { 3867d4550907SJerome Glisse /* Somethings want wront with the accel init stop accel */ 3868d4550907SJerome Glisse dev_err(rdev->dev, "Disabling GPU acceleration\n"); 3869d4550907SJerome Glisse r100_cp_fini(rdev); 3870d4550907SJerome Glisse r100_wb_fini(rdev); 3871d4550907SJerome Glisse r100_ib_fini(rdev); 3872655efd3dSJerome Glisse radeon_irq_kms_fini(rdev); 3873d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3874d4550907SJerome Glisse r100_pci_gart_fini(rdev); 3875d4550907SJerome Glisse rdev->accel_working = false; 3876d4550907SJerome Glisse } 3877d4550907SJerome Glisse return 0; 3878d4550907SJerome Glisse } 3879