1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/seq_file.h> 295a0e3ad6STejun Heo #include <linux/slab.h> 30771fe6b9SJerome Glisse #include "drmP.h" 31771fe6b9SJerome Glisse #include "drm.h" 32771fe6b9SJerome Glisse #include "radeon_drm.h" 33771fe6b9SJerome Glisse #include "radeon_reg.h" 34771fe6b9SJerome Glisse #include "radeon.h" 35e6990375SDaniel Vetter #include "radeon_asic.h" 363ce0a23dSJerome Glisse #include "r100d.h" 37d4550907SJerome Glisse #include "rs100d.h" 38d4550907SJerome Glisse #include "rv200d.h" 39d4550907SJerome Glisse #include "rv250d.h" 4049e02b73SAlex Deucher #include "atom.h" 413ce0a23dSJerome Glisse 4270967ab9SBen Hutchings #include <linux/firmware.h> 4370967ab9SBen Hutchings #include <linux/platform_device.h> 4470967ab9SBen Hutchings 45551ebd83SDave Airlie #include "r100_reg_safe.h" 46551ebd83SDave Airlie #include "rn50_reg_safe.h" 47551ebd83SDave Airlie 4870967ab9SBen Hutchings /* Firmware Names */ 4970967ab9SBen Hutchings #define FIRMWARE_R100 "radeon/R100_cp.bin" 5070967ab9SBen Hutchings #define FIRMWARE_R200 "radeon/R200_cp.bin" 5170967ab9SBen Hutchings #define FIRMWARE_R300 "radeon/R300_cp.bin" 5270967ab9SBen Hutchings #define FIRMWARE_R420 "radeon/R420_cp.bin" 5370967ab9SBen Hutchings #define FIRMWARE_RS690 "radeon/RS690_cp.bin" 5470967ab9SBen Hutchings #define FIRMWARE_RS600 "radeon/RS600_cp.bin" 5570967ab9SBen Hutchings #define FIRMWARE_R520 "radeon/R520_cp.bin" 5670967ab9SBen Hutchings 5770967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100); 5870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200); 5970967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300); 6070967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420); 6170967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690); 6270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600); 6370967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520); 64771fe6b9SJerome Glisse 65551ebd83SDave Airlie #include "r100_track.h" 66551ebd83SDave Airlie 67771fe6b9SJerome Glisse /* This files gather functions specifics to: 68771fe6b9SJerome Glisse * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 69771fe6b9SJerome Glisse */ 70771fe6b9SJerome Glisse 71cbdd4501SAndi Kleen int r100_reloc_pitch_offset(struct radeon_cs_parser *p, 72cbdd4501SAndi Kleen struct radeon_cs_packet *pkt, 73cbdd4501SAndi Kleen unsigned idx, 74cbdd4501SAndi Kleen unsigned reg) 75cbdd4501SAndi Kleen { 76cbdd4501SAndi Kleen int r; 77cbdd4501SAndi Kleen u32 tile_flags = 0; 78cbdd4501SAndi Kleen u32 tmp; 79cbdd4501SAndi Kleen struct radeon_cs_reloc *reloc; 80cbdd4501SAndi Kleen u32 value; 81cbdd4501SAndi Kleen 82cbdd4501SAndi Kleen r = r100_cs_packet_next_reloc(p, &reloc); 83cbdd4501SAndi Kleen if (r) { 84cbdd4501SAndi Kleen DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 85cbdd4501SAndi Kleen idx, reg); 86cbdd4501SAndi Kleen r100_cs_dump_packet(p, pkt); 87cbdd4501SAndi Kleen return r; 88cbdd4501SAndi Kleen } 89cbdd4501SAndi Kleen value = radeon_get_ib_value(p, idx); 90cbdd4501SAndi Kleen tmp = value & 0x003fffff; 91cbdd4501SAndi Kleen tmp += (((u32)reloc->lobj.gpu_offset) >> 10); 92cbdd4501SAndi Kleen 93cbdd4501SAndi Kleen if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) 94cbdd4501SAndi Kleen tile_flags |= RADEON_DST_TILE_MACRO; 95cbdd4501SAndi Kleen if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) { 96cbdd4501SAndi Kleen if (reg == RADEON_SRC_PITCH_OFFSET) { 97cbdd4501SAndi Kleen DRM_ERROR("Cannot src blit from microtiled surface\n"); 98cbdd4501SAndi Kleen r100_cs_dump_packet(p, pkt); 99cbdd4501SAndi Kleen return -EINVAL; 100cbdd4501SAndi Kleen } 101cbdd4501SAndi Kleen tile_flags |= RADEON_DST_TILE_MICRO; 102cbdd4501SAndi Kleen } 103cbdd4501SAndi Kleen 104cbdd4501SAndi Kleen tmp |= tile_flags; 105cbdd4501SAndi Kleen p->ib->ptr[idx] = (value & 0x3fc00000) | tmp; 106cbdd4501SAndi Kleen return 0; 107cbdd4501SAndi Kleen } 108cbdd4501SAndi Kleen 109cbdd4501SAndi Kleen int r100_packet3_load_vbpntr(struct radeon_cs_parser *p, 110cbdd4501SAndi Kleen struct radeon_cs_packet *pkt, 111cbdd4501SAndi Kleen int idx) 112cbdd4501SAndi Kleen { 113cbdd4501SAndi Kleen unsigned c, i; 114cbdd4501SAndi Kleen struct radeon_cs_reloc *reloc; 115cbdd4501SAndi Kleen struct r100_cs_track *track; 116cbdd4501SAndi Kleen int r = 0; 117cbdd4501SAndi Kleen volatile uint32_t *ib; 118cbdd4501SAndi Kleen u32 idx_value; 119cbdd4501SAndi Kleen 120cbdd4501SAndi Kleen ib = p->ib->ptr; 121cbdd4501SAndi Kleen track = (struct r100_cs_track *)p->track; 122cbdd4501SAndi Kleen c = radeon_get_ib_value(p, idx++) & 0x1F; 123cbdd4501SAndi Kleen if (c > 16) { 124cbdd4501SAndi Kleen DRM_ERROR("Only 16 vertex buffers are allowed %d\n", 125cbdd4501SAndi Kleen pkt->opcode); 126cbdd4501SAndi Kleen r100_cs_dump_packet(p, pkt); 127cbdd4501SAndi Kleen return -EINVAL; 128cbdd4501SAndi Kleen } 129cbdd4501SAndi Kleen track->num_arrays = c; 130cbdd4501SAndi Kleen for (i = 0; i < (c - 1); i+=2, idx+=3) { 131cbdd4501SAndi Kleen r = r100_cs_packet_next_reloc(p, &reloc); 132cbdd4501SAndi Kleen if (r) { 133cbdd4501SAndi Kleen DRM_ERROR("No reloc for packet3 %d\n", 134cbdd4501SAndi Kleen pkt->opcode); 135cbdd4501SAndi Kleen r100_cs_dump_packet(p, pkt); 136cbdd4501SAndi Kleen return r; 137cbdd4501SAndi Kleen } 138cbdd4501SAndi Kleen idx_value = radeon_get_ib_value(p, idx); 139cbdd4501SAndi Kleen ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset); 140cbdd4501SAndi Kleen 141cbdd4501SAndi Kleen track->arrays[i + 0].esize = idx_value >> 8; 142cbdd4501SAndi Kleen track->arrays[i + 0].robj = reloc->robj; 143cbdd4501SAndi Kleen track->arrays[i + 0].esize &= 0x7F; 144cbdd4501SAndi Kleen r = r100_cs_packet_next_reloc(p, &reloc); 145cbdd4501SAndi Kleen if (r) { 146cbdd4501SAndi Kleen DRM_ERROR("No reloc for packet3 %d\n", 147cbdd4501SAndi Kleen pkt->opcode); 148cbdd4501SAndi Kleen r100_cs_dump_packet(p, pkt); 149cbdd4501SAndi Kleen return r; 150cbdd4501SAndi Kleen } 151cbdd4501SAndi Kleen ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset); 152cbdd4501SAndi Kleen track->arrays[i + 1].robj = reloc->robj; 153cbdd4501SAndi Kleen track->arrays[i + 1].esize = idx_value >> 24; 154cbdd4501SAndi Kleen track->arrays[i + 1].esize &= 0x7F; 155cbdd4501SAndi Kleen } 156cbdd4501SAndi Kleen if (c & 1) { 157cbdd4501SAndi Kleen r = r100_cs_packet_next_reloc(p, &reloc); 158cbdd4501SAndi Kleen if (r) { 159cbdd4501SAndi Kleen DRM_ERROR("No reloc for packet3 %d\n", 160cbdd4501SAndi Kleen pkt->opcode); 161cbdd4501SAndi Kleen r100_cs_dump_packet(p, pkt); 162cbdd4501SAndi Kleen return r; 163cbdd4501SAndi Kleen } 164cbdd4501SAndi Kleen idx_value = radeon_get_ib_value(p, idx); 165cbdd4501SAndi Kleen ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset); 166cbdd4501SAndi Kleen track->arrays[i + 0].robj = reloc->robj; 167cbdd4501SAndi Kleen track->arrays[i + 0].esize = idx_value >> 8; 168cbdd4501SAndi Kleen track->arrays[i + 0].esize &= 0x7F; 169cbdd4501SAndi Kleen } 170cbdd4501SAndi Kleen return r; 171cbdd4501SAndi Kleen } 172cbdd4501SAndi Kleen 1736f34be50SAlex Deucher void r100_pre_page_flip(struct radeon_device *rdev, int crtc) 1746f34be50SAlex Deucher { 1756f34be50SAlex Deucher /* enable the pflip int */ 1766f34be50SAlex Deucher radeon_irq_kms_pflip_irq_get(rdev, crtc); 1776f34be50SAlex Deucher } 1786f34be50SAlex Deucher 1796f34be50SAlex Deucher void r100_post_page_flip(struct radeon_device *rdev, int crtc) 1806f34be50SAlex Deucher { 1816f34be50SAlex Deucher /* disable the pflip int */ 1826f34be50SAlex Deucher radeon_irq_kms_pflip_irq_put(rdev, crtc); 1836f34be50SAlex Deucher } 1846f34be50SAlex Deucher 1856f34be50SAlex Deucher u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base) 1866f34be50SAlex Deucher { 1876f34be50SAlex Deucher struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id]; 1886f34be50SAlex Deucher u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK; 1896f34be50SAlex Deucher 1906f34be50SAlex Deucher /* Lock the graphics update lock */ 1916f34be50SAlex Deucher /* update the scanout addresses */ 1926f34be50SAlex Deucher WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp); 1936f34be50SAlex Deucher 194acb32506SAlex Deucher /* Wait for update_pending to go high. */ 195acb32506SAlex Deucher while (!(RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)); 196acb32506SAlex Deucher DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n"); 1976f34be50SAlex Deucher 1986f34be50SAlex Deucher /* Unlock the lock, so double-buffering can take place inside vblank */ 1996f34be50SAlex Deucher tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK; 2006f34be50SAlex Deucher WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp); 2016f34be50SAlex Deucher 2026f34be50SAlex Deucher /* Return current update_pending status: */ 2036f34be50SAlex Deucher return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET; 2046f34be50SAlex Deucher } 2056f34be50SAlex Deucher 206ce8f5370SAlex Deucher void r100_pm_get_dynpm_state(struct radeon_device *rdev) 207a48b9b4eSAlex Deucher { 208a48b9b4eSAlex Deucher int i; 209ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = true; 210ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = true; 211a48b9b4eSAlex Deucher 212ce8f5370SAlex Deucher switch (rdev->pm.dynpm_planned_action) { 213ce8f5370SAlex Deucher case DYNPM_ACTION_MINIMUM: 214a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 0; 215ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = false; 216a48b9b4eSAlex Deucher break; 217ce8f5370SAlex Deucher case DYNPM_ACTION_DOWNCLOCK: 218a48b9b4eSAlex Deucher if (rdev->pm.current_power_state_index == 0) { 219a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 220ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = false; 221a48b9b4eSAlex Deucher } else { 222a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 223a48b9b4eSAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 224d7311171SAlex Deucher if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 225a48b9b4eSAlex Deucher continue; 226a48b9b4eSAlex Deucher else if (i >= rdev->pm.current_power_state_index) { 227a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 228a48b9b4eSAlex Deucher break; 229a48b9b4eSAlex Deucher } else { 230a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = i; 231a48b9b4eSAlex Deucher break; 232a48b9b4eSAlex Deucher } 233a48b9b4eSAlex Deucher } 234a48b9b4eSAlex Deucher } else 235a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 236a48b9b4eSAlex Deucher rdev->pm.current_power_state_index - 1; 237a48b9b4eSAlex Deucher } 238d7311171SAlex Deucher /* don't use the power state if crtcs are active and no display flag is set */ 239d7311171SAlex Deucher if ((rdev->pm.active_crtc_count > 0) && 240d7311171SAlex Deucher (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags & 241d7311171SAlex Deucher RADEON_PM_MODE_NO_DISPLAY)) { 242d7311171SAlex Deucher rdev->pm.requested_power_state_index++; 243d7311171SAlex Deucher } 244a48b9b4eSAlex Deucher break; 245ce8f5370SAlex Deucher case DYNPM_ACTION_UPCLOCK: 246a48b9b4eSAlex Deucher if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) { 247a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 248ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = false; 249a48b9b4eSAlex Deucher } else { 250a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 251a48b9b4eSAlex Deucher for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) { 252d7311171SAlex Deucher if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 253a48b9b4eSAlex Deucher continue; 254a48b9b4eSAlex Deucher else if (i <= rdev->pm.current_power_state_index) { 255a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 256a48b9b4eSAlex Deucher break; 257a48b9b4eSAlex Deucher } else { 258a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = i; 259a48b9b4eSAlex Deucher break; 260a48b9b4eSAlex Deucher } 261a48b9b4eSAlex Deucher } 262a48b9b4eSAlex Deucher } else 263a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 264a48b9b4eSAlex Deucher rdev->pm.current_power_state_index + 1; 265a48b9b4eSAlex Deucher } 266a48b9b4eSAlex Deucher break; 267ce8f5370SAlex Deucher case DYNPM_ACTION_DEFAULT: 26858e21dffSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index; 269ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = false; 27058e21dffSAlex Deucher break; 271ce8f5370SAlex Deucher case DYNPM_ACTION_NONE: 272a48b9b4eSAlex Deucher default: 273a48b9b4eSAlex Deucher DRM_ERROR("Requested mode for not defined action\n"); 274a48b9b4eSAlex Deucher return; 275a48b9b4eSAlex Deucher } 276a48b9b4eSAlex Deucher /* only one clock mode per power state */ 277a48b9b4eSAlex Deucher rdev->pm.requested_clock_mode_index = 0; 278a48b9b4eSAlex Deucher 279d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n", 280a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 281a48b9b4eSAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].sclk, 282a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 283a48b9b4eSAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].mclk, 284a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 28579daedc9SAlex Deucher pcie_lanes); 286a48b9b4eSAlex Deucher } 287a48b9b4eSAlex Deucher 288ce8f5370SAlex Deucher void r100_pm_init_profile(struct radeon_device *rdev) 289bae6b562SAlex Deucher { 290ce8f5370SAlex Deucher /* default */ 291ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; 292ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 293ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0; 294ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0; 295ce8f5370SAlex Deucher /* low sh */ 296ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0; 297ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0; 298ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0; 299ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0; 300c9e75b21SAlex Deucher /* mid sh */ 301c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0; 302c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0; 303c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0; 304c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0; 305ce8f5370SAlex Deucher /* high sh */ 306ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0; 307ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 308ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0; 309ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0; 310ce8f5370SAlex Deucher /* low mh */ 311ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0; 312ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 313ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0; 314ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0; 315c9e75b21SAlex Deucher /* mid mh */ 316c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0; 317c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 318c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0; 319c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0; 320ce8f5370SAlex Deucher /* high mh */ 321ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0; 322ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 323ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0; 324ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0; 325bae6b562SAlex Deucher } 326bae6b562SAlex Deucher 32749e02b73SAlex Deucher void r100_pm_misc(struct radeon_device *rdev) 32849e02b73SAlex Deucher { 32949e02b73SAlex Deucher int requested_index = rdev->pm.requested_power_state_index; 33049e02b73SAlex Deucher struct radeon_power_state *ps = &rdev->pm.power_state[requested_index]; 33149e02b73SAlex Deucher struct radeon_voltage *voltage = &ps->clock_info[0].voltage; 33249e02b73SAlex Deucher u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl; 33349e02b73SAlex Deucher 33449e02b73SAlex Deucher if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) { 33549e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) { 33649e02b73SAlex Deucher tmp = RREG32(voltage->gpio.reg); 33749e02b73SAlex Deucher if (voltage->active_high) 33849e02b73SAlex Deucher tmp |= voltage->gpio.mask; 33949e02b73SAlex Deucher else 34049e02b73SAlex Deucher tmp &= ~(voltage->gpio.mask); 34149e02b73SAlex Deucher WREG32(voltage->gpio.reg, tmp); 34249e02b73SAlex Deucher if (voltage->delay) 34349e02b73SAlex Deucher udelay(voltage->delay); 34449e02b73SAlex Deucher } else { 34549e02b73SAlex Deucher tmp = RREG32(voltage->gpio.reg); 34649e02b73SAlex Deucher if (voltage->active_high) 34749e02b73SAlex Deucher tmp &= ~voltage->gpio.mask; 34849e02b73SAlex Deucher else 34949e02b73SAlex Deucher tmp |= voltage->gpio.mask; 35049e02b73SAlex Deucher WREG32(voltage->gpio.reg, tmp); 35149e02b73SAlex Deucher if (voltage->delay) 35249e02b73SAlex Deucher udelay(voltage->delay); 35349e02b73SAlex Deucher } 35449e02b73SAlex Deucher } 35549e02b73SAlex Deucher 35649e02b73SAlex Deucher sclk_cntl = RREG32_PLL(SCLK_CNTL); 35749e02b73SAlex Deucher sclk_cntl2 = RREG32_PLL(SCLK_CNTL2); 35849e02b73SAlex Deucher sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3); 35949e02b73SAlex Deucher sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL); 36049e02b73SAlex Deucher sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3); 36149e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) { 36249e02b73SAlex Deucher sclk_more_cntl |= REDUCED_SPEED_SCLK_EN; 36349e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE) 36449e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE; 36549e02b73SAlex Deucher else 36649e02b73SAlex Deucher sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE; 36749e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) 36849e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0); 36949e02b73SAlex Deucher else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) 37049e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2); 37149e02b73SAlex Deucher } else 37249e02b73SAlex Deucher sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN; 37349e02b73SAlex Deucher 37449e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) { 37549e02b73SAlex Deucher sclk_more_cntl |= IO_CG_VOLTAGE_DROP; 37649e02b73SAlex Deucher if (voltage->delay) { 37749e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DROP_SYNC; 37849e02b73SAlex Deucher switch (voltage->delay) { 37949e02b73SAlex Deucher case 33: 38049e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(0); 38149e02b73SAlex Deucher break; 38249e02b73SAlex Deucher case 66: 38349e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(1); 38449e02b73SAlex Deucher break; 38549e02b73SAlex Deucher case 99: 38649e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(2); 38749e02b73SAlex Deucher break; 38849e02b73SAlex Deucher case 132: 38949e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(3); 39049e02b73SAlex Deucher break; 39149e02b73SAlex Deucher } 39249e02b73SAlex Deucher } else 39349e02b73SAlex Deucher sclk_more_cntl &= ~VOLTAGE_DROP_SYNC; 39449e02b73SAlex Deucher } else 39549e02b73SAlex Deucher sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP; 39649e02b73SAlex Deucher 39749e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN) 39849e02b73SAlex Deucher sclk_cntl &= ~FORCE_HDP; 39949e02b73SAlex Deucher else 40049e02b73SAlex Deucher sclk_cntl |= FORCE_HDP; 40149e02b73SAlex Deucher 40249e02b73SAlex Deucher WREG32_PLL(SCLK_CNTL, sclk_cntl); 40349e02b73SAlex Deucher WREG32_PLL(SCLK_CNTL2, sclk_cntl2); 40449e02b73SAlex Deucher WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl); 40549e02b73SAlex Deucher 40649e02b73SAlex Deucher /* set pcie lanes */ 40749e02b73SAlex Deucher if ((rdev->flags & RADEON_IS_PCIE) && 40849e02b73SAlex Deucher !(rdev->flags & RADEON_IS_IGP) && 40949e02b73SAlex Deucher rdev->asic->set_pcie_lanes && 41049e02b73SAlex Deucher (ps->pcie_lanes != 41149e02b73SAlex Deucher rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) { 41249e02b73SAlex Deucher radeon_set_pcie_lanes(rdev, 41349e02b73SAlex Deucher ps->pcie_lanes); 414d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes); 41549e02b73SAlex Deucher } 41649e02b73SAlex Deucher } 41749e02b73SAlex Deucher 41849e02b73SAlex Deucher void r100_pm_prepare(struct radeon_device *rdev) 41949e02b73SAlex Deucher { 42049e02b73SAlex Deucher struct drm_device *ddev = rdev->ddev; 42149e02b73SAlex Deucher struct drm_crtc *crtc; 42249e02b73SAlex Deucher struct radeon_crtc *radeon_crtc; 42349e02b73SAlex Deucher u32 tmp; 42449e02b73SAlex Deucher 42549e02b73SAlex Deucher /* disable any active CRTCs */ 42649e02b73SAlex Deucher list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { 42749e02b73SAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 42849e02b73SAlex Deucher if (radeon_crtc->enabled) { 42949e02b73SAlex Deucher if (radeon_crtc->crtc_id) { 43049e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC2_GEN_CNTL); 43149e02b73SAlex Deucher tmp |= RADEON_CRTC2_DISP_REQ_EN_B; 43249e02b73SAlex Deucher WREG32(RADEON_CRTC2_GEN_CNTL, tmp); 43349e02b73SAlex Deucher } else { 43449e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC_GEN_CNTL); 43549e02b73SAlex Deucher tmp |= RADEON_CRTC_DISP_REQ_EN_B; 43649e02b73SAlex Deucher WREG32(RADEON_CRTC_GEN_CNTL, tmp); 43749e02b73SAlex Deucher } 43849e02b73SAlex Deucher } 43949e02b73SAlex Deucher } 44049e02b73SAlex Deucher } 44149e02b73SAlex Deucher 44249e02b73SAlex Deucher void r100_pm_finish(struct radeon_device *rdev) 44349e02b73SAlex Deucher { 44449e02b73SAlex Deucher struct drm_device *ddev = rdev->ddev; 44549e02b73SAlex Deucher struct drm_crtc *crtc; 44649e02b73SAlex Deucher struct radeon_crtc *radeon_crtc; 44749e02b73SAlex Deucher u32 tmp; 44849e02b73SAlex Deucher 44949e02b73SAlex Deucher /* enable any active CRTCs */ 45049e02b73SAlex Deucher list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { 45149e02b73SAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 45249e02b73SAlex Deucher if (radeon_crtc->enabled) { 45349e02b73SAlex Deucher if (radeon_crtc->crtc_id) { 45449e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC2_GEN_CNTL); 45549e02b73SAlex Deucher tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B; 45649e02b73SAlex Deucher WREG32(RADEON_CRTC2_GEN_CNTL, tmp); 45749e02b73SAlex Deucher } else { 45849e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC_GEN_CNTL); 45949e02b73SAlex Deucher tmp &= ~RADEON_CRTC_DISP_REQ_EN_B; 46049e02b73SAlex Deucher WREG32(RADEON_CRTC_GEN_CNTL, tmp); 46149e02b73SAlex Deucher } 46249e02b73SAlex Deucher } 46349e02b73SAlex Deucher } 46449e02b73SAlex Deucher } 46549e02b73SAlex Deucher 466def9ba9cSAlex Deucher bool r100_gui_idle(struct radeon_device *rdev) 467def9ba9cSAlex Deucher { 468def9ba9cSAlex Deucher if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE) 469def9ba9cSAlex Deucher return false; 470def9ba9cSAlex Deucher else 471def9ba9cSAlex Deucher return true; 472def9ba9cSAlex Deucher } 473def9ba9cSAlex Deucher 47405a05c50SAlex Deucher /* hpd for digital panel detect/disconnect */ 47505a05c50SAlex Deucher bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd) 47605a05c50SAlex Deucher { 47705a05c50SAlex Deucher bool connected = false; 47805a05c50SAlex Deucher 47905a05c50SAlex Deucher switch (hpd) { 48005a05c50SAlex Deucher case RADEON_HPD_1: 48105a05c50SAlex Deucher if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE) 48205a05c50SAlex Deucher connected = true; 48305a05c50SAlex Deucher break; 48405a05c50SAlex Deucher case RADEON_HPD_2: 48505a05c50SAlex Deucher if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE) 48605a05c50SAlex Deucher connected = true; 48705a05c50SAlex Deucher break; 48805a05c50SAlex Deucher default: 48905a05c50SAlex Deucher break; 49005a05c50SAlex Deucher } 49105a05c50SAlex Deucher return connected; 49205a05c50SAlex Deucher } 49305a05c50SAlex Deucher 49405a05c50SAlex Deucher void r100_hpd_set_polarity(struct radeon_device *rdev, 49505a05c50SAlex Deucher enum radeon_hpd_id hpd) 49605a05c50SAlex Deucher { 49705a05c50SAlex Deucher u32 tmp; 49805a05c50SAlex Deucher bool connected = r100_hpd_sense(rdev, hpd); 49905a05c50SAlex Deucher 50005a05c50SAlex Deucher switch (hpd) { 50105a05c50SAlex Deucher case RADEON_HPD_1: 50205a05c50SAlex Deucher tmp = RREG32(RADEON_FP_GEN_CNTL); 50305a05c50SAlex Deucher if (connected) 50405a05c50SAlex Deucher tmp &= ~RADEON_FP_DETECT_INT_POL; 50505a05c50SAlex Deucher else 50605a05c50SAlex Deucher tmp |= RADEON_FP_DETECT_INT_POL; 50705a05c50SAlex Deucher WREG32(RADEON_FP_GEN_CNTL, tmp); 50805a05c50SAlex Deucher break; 50905a05c50SAlex Deucher case RADEON_HPD_2: 51005a05c50SAlex Deucher tmp = RREG32(RADEON_FP2_GEN_CNTL); 51105a05c50SAlex Deucher if (connected) 51205a05c50SAlex Deucher tmp &= ~RADEON_FP2_DETECT_INT_POL; 51305a05c50SAlex Deucher else 51405a05c50SAlex Deucher tmp |= RADEON_FP2_DETECT_INT_POL; 51505a05c50SAlex Deucher WREG32(RADEON_FP2_GEN_CNTL, tmp); 51605a05c50SAlex Deucher break; 51705a05c50SAlex Deucher default: 51805a05c50SAlex Deucher break; 51905a05c50SAlex Deucher } 52005a05c50SAlex Deucher } 52105a05c50SAlex Deucher 52205a05c50SAlex Deucher void r100_hpd_init(struct radeon_device *rdev) 52305a05c50SAlex Deucher { 52405a05c50SAlex Deucher struct drm_device *dev = rdev->ddev; 52505a05c50SAlex Deucher struct drm_connector *connector; 52605a05c50SAlex Deucher 52705a05c50SAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 52805a05c50SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector); 52905a05c50SAlex Deucher switch (radeon_connector->hpd.hpd) { 53005a05c50SAlex Deucher case RADEON_HPD_1: 53105a05c50SAlex Deucher rdev->irq.hpd[0] = true; 53205a05c50SAlex Deucher break; 53305a05c50SAlex Deucher case RADEON_HPD_2: 53405a05c50SAlex Deucher rdev->irq.hpd[1] = true; 53505a05c50SAlex Deucher break; 53605a05c50SAlex Deucher default: 53705a05c50SAlex Deucher break; 53805a05c50SAlex Deucher } 53964912e99SAlex Deucher radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd); 54005a05c50SAlex Deucher } 541003e69f9SJerome Glisse if (rdev->irq.installed) 54205a05c50SAlex Deucher r100_irq_set(rdev); 54305a05c50SAlex Deucher } 54405a05c50SAlex Deucher 54505a05c50SAlex Deucher void r100_hpd_fini(struct radeon_device *rdev) 54605a05c50SAlex Deucher { 54705a05c50SAlex Deucher struct drm_device *dev = rdev->ddev; 54805a05c50SAlex Deucher struct drm_connector *connector; 54905a05c50SAlex Deucher 55005a05c50SAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 55105a05c50SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector); 55205a05c50SAlex Deucher switch (radeon_connector->hpd.hpd) { 55305a05c50SAlex Deucher case RADEON_HPD_1: 55405a05c50SAlex Deucher rdev->irq.hpd[0] = false; 55505a05c50SAlex Deucher break; 55605a05c50SAlex Deucher case RADEON_HPD_2: 55705a05c50SAlex Deucher rdev->irq.hpd[1] = false; 55805a05c50SAlex Deucher break; 55905a05c50SAlex Deucher default: 56005a05c50SAlex Deucher break; 56105a05c50SAlex Deucher } 56205a05c50SAlex Deucher } 56305a05c50SAlex Deucher } 56405a05c50SAlex Deucher 565771fe6b9SJerome Glisse /* 566771fe6b9SJerome Glisse * PCI GART 567771fe6b9SJerome Glisse */ 568771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev) 569771fe6b9SJerome Glisse { 570771fe6b9SJerome Glisse /* TODO: can we do somethings here ? */ 571771fe6b9SJerome Glisse /* It seems hw only cache one entry so we should discard this 572771fe6b9SJerome Glisse * entry otherwise if first GPU GART read hit this entry it 573771fe6b9SJerome Glisse * could end up in wrong address. */ 574771fe6b9SJerome Glisse } 575771fe6b9SJerome Glisse 5764aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev) 5774aac0473SJerome Glisse { 5784aac0473SJerome Glisse int r; 5794aac0473SJerome Glisse 580*c9a1be96SJerome Glisse if (rdev->gart.ptr) { 581fce7d61bSJoe Perches WARN(1, "R100 PCI GART already initialized\n"); 5824aac0473SJerome Glisse return 0; 5834aac0473SJerome Glisse } 5844aac0473SJerome Glisse /* Initialize common gart structure */ 5854aac0473SJerome Glisse r = radeon_gart_init(rdev); 5864aac0473SJerome Glisse if (r) 5874aac0473SJerome Glisse return r; 5884aac0473SJerome Glisse rdev->gart.table_size = rdev->gart.num_gpu_pages * 4; 5894aac0473SJerome Glisse rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush; 5904aac0473SJerome Glisse rdev->asic->gart_set_page = &r100_pci_gart_set_page; 5914aac0473SJerome Glisse return radeon_gart_table_ram_alloc(rdev); 5924aac0473SJerome Glisse } 5934aac0473SJerome Glisse 59417e15b0cSDave Airlie /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */ 59517e15b0cSDave Airlie void r100_enable_bm(struct radeon_device *rdev) 59617e15b0cSDave Airlie { 59717e15b0cSDave Airlie uint32_t tmp; 59817e15b0cSDave Airlie /* Enable bus mastering */ 59917e15b0cSDave Airlie tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS; 60017e15b0cSDave Airlie WREG32(RADEON_BUS_CNTL, tmp); 60117e15b0cSDave Airlie } 60217e15b0cSDave Airlie 603771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev) 604771fe6b9SJerome Glisse { 605771fe6b9SJerome Glisse uint32_t tmp; 606771fe6b9SJerome Glisse 60782568565SDave Airlie radeon_gart_restore(rdev); 608771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 609771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 610771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 611771fe6b9SJerome Glisse /* set address range for PCI address translate */ 612d594e46aSJerome Glisse WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start); 613d594e46aSJerome Glisse WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end); 614771fe6b9SJerome Glisse /* set PCI GART page-table base address */ 615771fe6b9SJerome Glisse WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr); 616771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN; 617771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 618771fe6b9SJerome Glisse r100_pci_gart_tlb_flush(rdev); 619fcf4de5aSTormod Volden DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n", 620fcf4de5aSTormod Volden (unsigned)(rdev->mc.gtt_size >> 20), 621fcf4de5aSTormod Volden (unsigned long long)rdev->gart.table_addr); 622771fe6b9SJerome Glisse rdev->gart.ready = true; 623771fe6b9SJerome Glisse return 0; 624771fe6b9SJerome Glisse } 625771fe6b9SJerome Glisse 626771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev) 627771fe6b9SJerome Glisse { 628771fe6b9SJerome Glisse uint32_t tmp; 629771fe6b9SJerome Glisse 630771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 631771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 632771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN); 633771fe6b9SJerome Glisse WREG32(RADEON_AIC_LO_ADDR, 0); 634771fe6b9SJerome Glisse WREG32(RADEON_AIC_HI_ADDR, 0); 635771fe6b9SJerome Glisse } 636771fe6b9SJerome Glisse 637771fe6b9SJerome Glisse int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr) 638771fe6b9SJerome Glisse { 639*c9a1be96SJerome Glisse u32 *gtt = rdev->gart.ptr; 640*c9a1be96SJerome Glisse 641771fe6b9SJerome Glisse if (i < 0 || i > rdev->gart.num_gpu_pages) { 642771fe6b9SJerome Glisse return -EINVAL; 643771fe6b9SJerome Glisse } 644*c9a1be96SJerome Glisse gtt[i] = cpu_to_le32(lower_32_bits(addr)); 645771fe6b9SJerome Glisse return 0; 646771fe6b9SJerome Glisse } 647771fe6b9SJerome Glisse 6484aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev) 649771fe6b9SJerome Glisse { 650f9274562SJerome Glisse radeon_gart_fini(rdev); 651771fe6b9SJerome Glisse r100_pci_gart_disable(rdev); 6524aac0473SJerome Glisse radeon_gart_table_ram_free(rdev); 653771fe6b9SJerome Glisse } 654771fe6b9SJerome Glisse 6557ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev) 6567ed220d7SMichel Dänzer { 6577ed220d7SMichel Dänzer uint32_t tmp = 0; 6587ed220d7SMichel Dänzer 659003e69f9SJerome Glisse if (!rdev->irq.installed) { 660fce7d61bSJoe Perches WARN(1, "Can't enable IRQ/MSI because no handler is installed\n"); 661003e69f9SJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 662003e69f9SJerome Glisse return -EINVAL; 663003e69f9SJerome Glisse } 6647ed220d7SMichel Dänzer if (rdev->irq.sw_int) { 6657ed220d7SMichel Dänzer tmp |= RADEON_SW_INT_ENABLE; 6667ed220d7SMichel Dänzer } 6672031f77cSAlex Deucher if (rdev->irq.gui_idle) { 6682031f77cSAlex Deucher tmp |= RADEON_GUI_IDLE_MASK; 6692031f77cSAlex Deucher } 6706f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[0] || 6716f34be50SAlex Deucher rdev->irq.pflip[0]) { 6727ed220d7SMichel Dänzer tmp |= RADEON_CRTC_VBLANK_MASK; 6737ed220d7SMichel Dänzer } 6746f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[1] || 6756f34be50SAlex Deucher rdev->irq.pflip[1]) { 6767ed220d7SMichel Dänzer tmp |= RADEON_CRTC2_VBLANK_MASK; 6777ed220d7SMichel Dänzer } 67805a05c50SAlex Deucher if (rdev->irq.hpd[0]) { 67905a05c50SAlex Deucher tmp |= RADEON_FP_DETECT_MASK; 68005a05c50SAlex Deucher } 68105a05c50SAlex Deucher if (rdev->irq.hpd[1]) { 68205a05c50SAlex Deucher tmp |= RADEON_FP2_DETECT_MASK; 68305a05c50SAlex Deucher } 6847ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_CNTL, tmp); 6857ed220d7SMichel Dänzer return 0; 6867ed220d7SMichel Dänzer } 6877ed220d7SMichel Dänzer 6889f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev) 6899f022ddfSJerome Glisse { 6909f022ddfSJerome Glisse u32 tmp; 6919f022ddfSJerome Glisse 6929f022ddfSJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 6939f022ddfSJerome Glisse /* Wait and acknowledge irq */ 6949f022ddfSJerome Glisse mdelay(1); 6959f022ddfSJerome Glisse tmp = RREG32(R_000044_GEN_INT_STATUS); 6969f022ddfSJerome Glisse WREG32(R_000044_GEN_INT_STATUS, tmp); 6979f022ddfSJerome Glisse } 6989f022ddfSJerome Glisse 699cbdd4501SAndi Kleen static uint32_t r100_irq_ack(struct radeon_device *rdev) 7007ed220d7SMichel Dänzer { 7017ed220d7SMichel Dänzer uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS); 70205a05c50SAlex Deucher uint32_t irq_mask = RADEON_SW_INT_TEST | 70305a05c50SAlex Deucher RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT | 70405a05c50SAlex Deucher RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT; 7057ed220d7SMichel Dänzer 7062031f77cSAlex Deucher /* the interrupt works, but the status bit is permanently asserted */ 7072031f77cSAlex Deucher if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) { 7082031f77cSAlex Deucher if (!rdev->irq.gui_idle_acked) 7092031f77cSAlex Deucher irq_mask |= RADEON_GUI_IDLE_STAT; 7102031f77cSAlex Deucher } 7112031f77cSAlex Deucher 7127ed220d7SMichel Dänzer if (irqs) { 7137ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_STATUS, irqs); 7147ed220d7SMichel Dänzer } 7157ed220d7SMichel Dänzer return irqs & irq_mask; 7167ed220d7SMichel Dänzer } 7177ed220d7SMichel Dänzer 7187ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev) 7197ed220d7SMichel Dänzer { 7203e5cb98dSAlex Deucher uint32_t status, msi_rearm; 721d4877cf2SAlex Deucher bool queue_hotplug = false; 7227ed220d7SMichel Dänzer 7232031f77cSAlex Deucher /* reset gui idle ack. the status bit is broken */ 7242031f77cSAlex Deucher rdev->irq.gui_idle_acked = false; 7252031f77cSAlex Deucher 7267ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 7277ed220d7SMichel Dänzer if (!status) { 7287ed220d7SMichel Dänzer return IRQ_NONE; 7297ed220d7SMichel Dänzer } 730a513c184SJerome Glisse if (rdev->shutdown) { 731a513c184SJerome Glisse return IRQ_NONE; 732a513c184SJerome Glisse } 7337ed220d7SMichel Dänzer while (status) { 7347ed220d7SMichel Dänzer /* SW interrupt */ 7357ed220d7SMichel Dänzer if (status & RADEON_SW_INT_TEST) { 7367ed220d7SMichel Dänzer radeon_fence_process(rdev); 7377ed220d7SMichel Dänzer } 7382031f77cSAlex Deucher /* gui idle interrupt */ 7392031f77cSAlex Deucher if (status & RADEON_GUI_IDLE_STAT) { 7402031f77cSAlex Deucher rdev->irq.gui_idle_acked = true; 7412031f77cSAlex Deucher rdev->pm.gui_idle = true; 7422031f77cSAlex Deucher wake_up(&rdev->irq.idle_queue); 7432031f77cSAlex Deucher } 7447ed220d7SMichel Dänzer /* Vertical blank interrupts */ 7457ed220d7SMichel Dänzer if (status & RADEON_CRTC_VBLANK_STAT) { 7466f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[0]) { 7477ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 0); 748839461d3SRafał Miłecki rdev->pm.vblank_sync = true; 74973a6d3fcSRafał Miłecki wake_up(&rdev->irq.vblank_queue); 7507ed220d7SMichel Dänzer } 7513e4ea742SMario Kleiner if (rdev->irq.pflip[0]) 7523e4ea742SMario Kleiner radeon_crtc_handle_flip(rdev, 0); 7536f34be50SAlex Deucher } 7547ed220d7SMichel Dänzer if (status & RADEON_CRTC2_VBLANK_STAT) { 7556f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[1]) { 7567ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 1); 757839461d3SRafał Miłecki rdev->pm.vblank_sync = true; 75873a6d3fcSRafał Miłecki wake_up(&rdev->irq.vblank_queue); 7597ed220d7SMichel Dänzer } 7603e4ea742SMario Kleiner if (rdev->irq.pflip[1]) 7613e4ea742SMario Kleiner radeon_crtc_handle_flip(rdev, 1); 7626f34be50SAlex Deucher } 76305a05c50SAlex Deucher if (status & RADEON_FP_DETECT_STAT) { 764d4877cf2SAlex Deucher queue_hotplug = true; 765d4877cf2SAlex Deucher DRM_DEBUG("HPD1\n"); 76605a05c50SAlex Deucher } 76705a05c50SAlex Deucher if (status & RADEON_FP2_DETECT_STAT) { 768d4877cf2SAlex Deucher queue_hotplug = true; 769d4877cf2SAlex Deucher DRM_DEBUG("HPD2\n"); 77005a05c50SAlex Deucher } 7717ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 7727ed220d7SMichel Dänzer } 7732031f77cSAlex Deucher /* reset gui idle ack. the status bit is broken */ 7742031f77cSAlex Deucher rdev->irq.gui_idle_acked = false; 775d4877cf2SAlex Deucher if (queue_hotplug) 77632c87fcaSTejun Heo schedule_work(&rdev->hotplug_work); 7773e5cb98dSAlex Deucher if (rdev->msi_enabled) { 7783e5cb98dSAlex Deucher switch (rdev->family) { 7793e5cb98dSAlex Deucher case CHIP_RS400: 7803e5cb98dSAlex Deucher case CHIP_RS480: 7813e5cb98dSAlex Deucher msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM; 7823e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm); 7833e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM); 7843e5cb98dSAlex Deucher break; 7853e5cb98dSAlex Deucher default: 7863e5cb98dSAlex Deucher msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN; 7873e5cb98dSAlex Deucher WREG32(RADEON_MSI_REARM_EN, msi_rearm); 7883e5cb98dSAlex Deucher WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN); 7893e5cb98dSAlex Deucher break; 7903e5cb98dSAlex Deucher } 7913e5cb98dSAlex Deucher } 7927ed220d7SMichel Dänzer return IRQ_HANDLED; 7937ed220d7SMichel Dänzer } 7947ed220d7SMichel Dänzer 7957ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc) 7967ed220d7SMichel Dänzer { 7977ed220d7SMichel Dänzer if (crtc == 0) 7987ed220d7SMichel Dänzer return RREG32(RADEON_CRTC_CRNT_FRAME); 7997ed220d7SMichel Dänzer else 8007ed220d7SMichel Dänzer return RREG32(RADEON_CRTC2_CRNT_FRAME); 8017ed220d7SMichel Dänzer } 8027ed220d7SMichel Dänzer 8039e5b2af7SPauli Nieminen /* Who ever call radeon_fence_emit should call ring_lock and ask 8049e5b2af7SPauli Nieminen * for enough space (today caller are ib schedule and buffer move) */ 805771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev, 806771fe6b9SJerome Glisse struct radeon_fence *fence) 807771fe6b9SJerome Glisse { 8089e5b2af7SPauli Nieminen /* We have to make sure that caches are flushed before 8099e5b2af7SPauli Nieminen * CPU might read something from VRAM. */ 8109e5b2af7SPauli Nieminen radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); 8119e5b2af7SPauli Nieminen radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL); 8129e5b2af7SPauli Nieminen radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); 8139e5b2af7SPauli Nieminen radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL); 814771fe6b9SJerome Glisse /* Wait until IDLE & CLEAN */ 8154612dc97SAlex Deucher radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0)); 8164612dc97SAlex Deucher radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN); 817cafe6609SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0)); 818cafe6609SJerome Glisse radeon_ring_write(rdev, rdev->config.r100.hdp_cntl | 819cafe6609SJerome Glisse RADEON_HDP_READ_BUFFER_INVALIDATE); 820cafe6609SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0)); 821cafe6609SJerome Glisse radeon_ring_write(rdev, rdev->config.r100.hdp_cntl); 822771fe6b9SJerome Glisse /* Emit fence sequence & fire IRQ */ 823771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0)); 824771fe6b9SJerome Glisse radeon_ring_write(rdev, fence->seq); 825771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0)); 826771fe6b9SJerome Glisse radeon_ring_write(rdev, RADEON_SW_INT_FIRE); 827771fe6b9SJerome Glisse } 828771fe6b9SJerome Glisse 829771fe6b9SJerome Glisse int r100_copy_blit(struct radeon_device *rdev, 830771fe6b9SJerome Glisse uint64_t src_offset, 831771fe6b9SJerome Glisse uint64_t dst_offset, 832003cefe0SAlex Deucher unsigned num_gpu_pages, 833771fe6b9SJerome Glisse struct radeon_fence *fence) 834771fe6b9SJerome Glisse { 835771fe6b9SJerome Glisse uint32_t cur_pages; 836003cefe0SAlex Deucher uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE; 837771fe6b9SJerome Glisse uint32_t pitch; 838771fe6b9SJerome Glisse uint32_t stride_pixels; 839771fe6b9SJerome Glisse unsigned ndw; 840771fe6b9SJerome Glisse int num_loops; 841771fe6b9SJerome Glisse int r = 0; 842771fe6b9SJerome Glisse 843771fe6b9SJerome Glisse /* radeon limited to 16k stride */ 844771fe6b9SJerome Glisse stride_bytes &= 0x3fff; 845771fe6b9SJerome Glisse /* radeon pitch is /64 */ 846771fe6b9SJerome Glisse pitch = stride_bytes / 64; 847771fe6b9SJerome Glisse stride_pixels = stride_bytes / 4; 848003cefe0SAlex Deucher num_loops = DIV_ROUND_UP(num_gpu_pages, 8191); 849771fe6b9SJerome Glisse 850771fe6b9SJerome Glisse /* Ask for enough room for blit + flush + fence */ 851771fe6b9SJerome Glisse ndw = 64 + (10 * num_loops); 852771fe6b9SJerome Glisse r = radeon_ring_lock(rdev, ndw); 853771fe6b9SJerome Glisse if (r) { 854771fe6b9SJerome Glisse DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw); 855771fe6b9SJerome Glisse return -EINVAL; 856771fe6b9SJerome Glisse } 857003cefe0SAlex Deucher while (num_gpu_pages > 0) { 858003cefe0SAlex Deucher cur_pages = num_gpu_pages; 859771fe6b9SJerome Glisse if (cur_pages > 8191) { 860771fe6b9SJerome Glisse cur_pages = 8191; 861771fe6b9SJerome Glisse } 862003cefe0SAlex Deucher num_gpu_pages -= cur_pages; 863771fe6b9SJerome Glisse 864771fe6b9SJerome Glisse /* pages are in Y direction - height 865771fe6b9SJerome Glisse page width in X direction - width */ 866771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8)); 867771fe6b9SJerome Glisse radeon_ring_write(rdev, 868771fe6b9SJerome Glisse RADEON_GMC_SRC_PITCH_OFFSET_CNTL | 869771fe6b9SJerome Glisse RADEON_GMC_DST_PITCH_OFFSET_CNTL | 870771fe6b9SJerome Glisse RADEON_GMC_SRC_CLIPPING | 871771fe6b9SJerome Glisse RADEON_GMC_DST_CLIPPING | 872771fe6b9SJerome Glisse RADEON_GMC_BRUSH_NONE | 873771fe6b9SJerome Glisse (RADEON_COLOR_FORMAT_ARGB8888 << 8) | 874771fe6b9SJerome Glisse RADEON_GMC_SRC_DATATYPE_COLOR | 875771fe6b9SJerome Glisse RADEON_ROP3_S | 876771fe6b9SJerome Glisse RADEON_DP_SRC_SOURCE_MEMORY | 877771fe6b9SJerome Glisse RADEON_GMC_CLR_CMP_CNTL_DIS | 878771fe6b9SJerome Glisse RADEON_GMC_WR_MSK_DIS); 879771fe6b9SJerome Glisse radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10)); 880771fe6b9SJerome Glisse radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10)); 881771fe6b9SJerome Glisse radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16)); 882771fe6b9SJerome Glisse radeon_ring_write(rdev, 0); 883771fe6b9SJerome Glisse radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16)); 884d9ad77ebSDave Airlie radeon_ring_write(rdev, num_gpu_pages); 885d9ad77ebSDave Airlie radeon_ring_write(rdev, num_gpu_pages); 886771fe6b9SJerome Glisse radeon_ring_write(rdev, cur_pages | (stride_pixels << 16)); 887771fe6b9SJerome Glisse } 888771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0)); 889771fe6b9SJerome Glisse radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL); 890771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0)); 891771fe6b9SJerome Glisse radeon_ring_write(rdev, 892771fe6b9SJerome Glisse RADEON_WAIT_2D_IDLECLEAN | 893771fe6b9SJerome Glisse RADEON_WAIT_HOST_IDLECLEAN | 894771fe6b9SJerome Glisse RADEON_WAIT_DMA_GUI_IDLE); 895771fe6b9SJerome Glisse if (fence) { 896771fe6b9SJerome Glisse r = radeon_fence_emit(rdev, fence); 897771fe6b9SJerome Glisse } 898771fe6b9SJerome Glisse radeon_ring_unlock_commit(rdev); 899771fe6b9SJerome Glisse return r; 900771fe6b9SJerome Glisse } 901771fe6b9SJerome Glisse 90245600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev) 90345600232SJerome Glisse { 90445600232SJerome Glisse unsigned i; 90545600232SJerome Glisse u32 tmp; 90645600232SJerome Glisse 90745600232SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 90845600232SJerome Glisse tmp = RREG32(R_000E40_RBBM_STATUS); 90945600232SJerome Glisse if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) { 91045600232SJerome Glisse return 0; 91145600232SJerome Glisse } 91245600232SJerome Glisse udelay(1); 91345600232SJerome Glisse } 91445600232SJerome Glisse return -1; 91545600232SJerome Glisse } 91645600232SJerome Glisse 917771fe6b9SJerome Glisse void r100_ring_start(struct radeon_device *rdev) 918771fe6b9SJerome Glisse { 919771fe6b9SJerome Glisse int r; 920771fe6b9SJerome Glisse 921771fe6b9SJerome Glisse r = radeon_ring_lock(rdev, 2); 922771fe6b9SJerome Glisse if (r) { 923771fe6b9SJerome Glisse return; 924771fe6b9SJerome Glisse } 925771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0)); 926771fe6b9SJerome Glisse radeon_ring_write(rdev, 927771fe6b9SJerome Glisse RADEON_ISYNC_ANY2D_IDLE3D | 928771fe6b9SJerome Glisse RADEON_ISYNC_ANY3D_IDLE2D | 929771fe6b9SJerome Glisse RADEON_ISYNC_WAIT_IDLEGUI | 930771fe6b9SJerome Glisse RADEON_ISYNC_CPSCRATCH_IDLEGUI); 931771fe6b9SJerome Glisse radeon_ring_unlock_commit(rdev); 932771fe6b9SJerome Glisse } 933771fe6b9SJerome Glisse 93470967ab9SBen Hutchings 93570967ab9SBen Hutchings /* Load the microcode for the CP */ 93670967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev) 937771fe6b9SJerome Glisse { 93870967ab9SBen Hutchings struct platform_device *pdev; 93970967ab9SBen Hutchings const char *fw_name = NULL; 94070967ab9SBen Hutchings int err; 941771fe6b9SJerome Glisse 942d9fdaafbSDave Airlie DRM_DEBUG_KMS("\n"); 94370967ab9SBen Hutchings 94470967ab9SBen Hutchings pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0); 94570967ab9SBen Hutchings err = IS_ERR(pdev); 94670967ab9SBen Hutchings if (err) { 94770967ab9SBen Hutchings printk(KERN_ERR "radeon_cp: Failed to register firmware\n"); 94870967ab9SBen Hutchings return -EINVAL; 949771fe6b9SJerome Glisse } 950771fe6b9SJerome Glisse if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) || 951771fe6b9SJerome Glisse (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) || 952771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 953771fe6b9SJerome Glisse DRM_INFO("Loading R100 Microcode\n"); 95470967ab9SBen Hutchings fw_name = FIRMWARE_R100; 955771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R200) || 956771fe6b9SJerome Glisse (rdev->family == CHIP_RV250) || 957771fe6b9SJerome Glisse (rdev->family == CHIP_RV280) || 958771fe6b9SJerome Glisse (rdev->family == CHIP_RS300)) { 959771fe6b9SJerome Glisse DRM_INFO("Loading R200 Microcode\n"); 96070967ab9SBen Hutchings fw_name = FIRMWARE_R200; 961771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R300) || 962771fe6b9SJerome Glisse (rdev->family == CHIP_R350) || 963771fe6b9SJerome Glisse (rdev->family == CHIP_RV350) || 964771fe6b9SJerome Glisse (rdev->family == CHIP_RV380) || 965771fe6b9SJerome Glisse (rdev->family == CHIP_RS400) || 966771fe6b9SJerome Glisse (rdev->family == CHIP_RS480)) { 967771fe6b9SJerome Glisse DRM_INFO("Loading R300 Microcode\n"); 96870967ab9SBen Hutchings fw_name = FIRMWARE_R300; 969771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R420) || 970771fe6b9SJerome Glisse (rdev->family == CHIP_R423) || 971771fe6b9SJerome Glisse (rdev->family == CHIP_RV410)) { 972771fe6b9SJerome Glisse DRM_INFO("Loading R400 Microcode\n"); 97370967ab9SBen Hutchings fw_name = FIRMWARE_R420; 974771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RS690) || 975771fe6b9SJerome Glisse (rdev->family == CHIP_RS740)) { 976771fe6b9SJerome Glisse DRM_INFO("Loading RS690/RS740 Microcode\n"); 97770967ab9SBen Hutchings fw_name = FIRMWARE_RS690; 978771fe6b9SJerome Glisse } else if (rdev->family == CHIP_RS600) { 979771fe6b9SJerome Glisse DRM_INFO("Loading RS600 Microcode\n"); 98070967ab9SBen Hutchings fw_name = FIRMWARE_RS600; 981771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RV515) || 982771fe6b9SJerome Glisse (rdev->family == CHIP_R520) || 983771fe6b9SJerome Glisse (rdev->family == CHIP_RV530) || 984771fe6b9SJerome Glisse (rdev->family == CHIP_R580) || 985771fe6b9SJerome Glisse (rdev->family == CHIP_RV560) || 986771fe6b9SJerome Glisse (rdev->family == CHIP_RV570)) { 987771fe6b9SJerome Glisse DRM_INFO("Loading R500 Microcode\n"); 98870967ab9SBen Hutchings fw_name = FIRMWARE_R520; 98970967ab9SBen Hutchings } 99070967ab9SBen Hutchings 9913ce0a23dSJerome Glisse err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev); 99270967ab9SBen Hutchings platform_device_unregister(pdev); 99370967ab9SBen Hutchings if (err) { 99470967ab9SBen Hutchings printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n", 99570967ab9SBen Hutchings fw_name); 9963ce0a23dSJerome Glisse } else if (rdev->me_fw->size % 8) { 99770967ab9SBen Hutchings printk(KERN_ERR 99870967ab9SBen Hutchings "radeon_cp: Bogus length %zu in firmware \"%s\"\n", 9993ce0a23dSJerome Glisse rdev->me_fw->size, fw_name); 100070967ab9SBen Hutchings err = -EINVAL; 10013ce0a23dSJerome Glisse release_firmware(rdev->me_fw); 10023ce0a23dSJerome Glisse rdev->me_fw = NULL; 100370967ab9SBen Hutchings } 100470967ab9SBen Hutchings return err; 100570967ab9SBen Hutchings } 1006d4550907SJerome Glisse 100770967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev) 100870967ab9SBen Hutchings { 100970967ab9SBen Hutchings const __be32 *fw_data; 101070967ab9SBen Hutchings int i, size; 101170967ab9SBen Hutchings 101270967ab9SBen Hutchings if (r100_gui_wait_for_idle(rdev)) { 101370967ab9SBen Hutchings printk(KERN_WARNING "Failed to wait GUI idle while " 101470967ab9SBen Hutchings "programming pipes. Bad things might happen.\n"); 101570967ab9SBen Hutchings } 101670967ab9SBen Hutchings 10173ce0a23dSJerome Glisse if (rdev->me_fw) { 10183ce0a23dSJerome Glisse size = rdev->me_fw->size / 4; 10193ce0a23dSJerome Glisse fw_data = (const __be32 *)&rdev->me_fw->data[0]; 102070967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_ADDR, 0); 102170967ab9SBen Hutchings for (i = 0; i < size; i += 2) { 102270967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAH, 102370967ab9SBen Hutchings be32_to_cpup(&fw_data[i])); 102470967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAL, 102570967ab9SBen Hutchings be32_to_cpup(&fw_data[i + 1])); 1026771fe6b9SJerome Glisse } 1027771fe6b9SJerome Glisse } 1028771fe6b9SJerome Glisse } 1029771fe6b9SJerome Glisse 1030771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size) 1031771fe6b9SJerome Glisse { 1032771fe6b9SJerome Glisse unsigned rb_bufsz; 1033771fe6b9SJerome Glisse unsigned rb_blksz; 1034771fe6b9SJerome Glisse unsigned max_fetch; 1035771fe6b9SJerome Glisse unsigned pre_write_timer; 1036771fe6b9SJerome Glisse unsigned pre_write_limit; 1037771fe6b9SJerome Glisse unsigned indirect2_start; 1038771fe6b9SJerome Glisse unsigned indirect1_start; 1039771fe6b9SJerome Glisse uint32_t tmp; 1040771fe6b9SJerome Glisse int r; 1041771fe6b9SJerome Glisse 1042771fe6b9SJerome Glisse if (r100_debugfs_cp_init(rdev)) { 1043771fe6b9SJerome Glisse DRM_ERROR("Failed to register debugfs file for CP !\n"); 1044771fe6b9SJerome Glisse } 10453ce0a23dSJerome Glisse if (!rdev->me_fw) { 104670967ab9SBen Hutchings r = r100_cp_init_microcode(rdev); 104770967ab9SBen Hutchings if (r) { 104870967ab9SBen Hutchings DRM_ERROR("Failed to load firmware!\n"); 104970967ab9SBen Hutchings return r; 105070967ab9SBen Hutchings } 105170967ab9SBen Hutchings } 105270967ab9SBen Hutchings 1053771fe6b9SJerome Glisse /* Align ring size */ 1054771fe6b9SJerome Glisse rb_bufsz = drm_order(ring_size / 8); 1055771fe6b9SJerome Glisse ring_size = (1 << (rb_bufsz + 1)) * 4; 1056771fe6b9SJerome Glisse r100_cp_load_microcode(rdev); 1057771fe6b9SJerome Glisse r = radeon_ring_init(rdev, ring_size); 1058771fe6b9SJerome Glisse if (r) { 1059771fe6b9SJerome Glisse return r; 1060771fe6b9SJerome Glisse } 1061771fe6b9SJerome Glisse /* Each time the cp read 1024 bytes (16 dword/quadword) update 1062771fe6b9SJerome Glisse * the rptr copy in system ram */ 1063771fe6b9SJerome Glisse rb_blksz = 9; 1064771fe6b9SJerome Glisse /* cp will read 128bytes at a time (4 dwords) */ 1065771fe6b9SJerome Glisse max_fetch = 1; 1066771fe6b9SJerome Glisse rdev->cp.align_mask = 16 - 1; 1067771fe6b9SJerome Glisse /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */ 1068771fe6b9SJerome Glisse pre_write_timer = 64; 1069771fe6b9SJerome Glisse /* Force CP_RB_WPTR write if written more than one time before the 1070771fe6b9SJerome Glisse * delay expire 1071771fe6b9SJerome Glisse */ 1072771fe6b9SJerome Glisse pre_write_limit = 0; 1073771fe6b9SJerome Glisse /* Setup the cp cache like this (cache size is 96 dwords) : 1074771fe6b9SJerome Glisse * RING 0 to 15 1075771fe6b9SJerome Glisse * INDIRECT1 16 to 79 1076771fe6b9SJerome Glisse * INDIRECT2 80 to 95 1077771fe6b9SJerome Glisse * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 1078771fe6b9SJerome Glisse * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords)) 1079771fe6b9SJerome Glisse * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 1080771fe6b9SJerome Glisse * Idea being that most of the gpu cmd will be through indirect1 buffer 1081771fe6b9SJerome Glisse * so it gets the bigger cache. 1082771fe6b9SJerome Glisse */ 1083771fe6b9SJerome Glisse indirect2_start = 80; 1084771fe6b9SJerome Glisse indirect1_start = 16; 1085771fe6b9SJerome Glisse /* cp setup */ 1086771fe6b9SJerome Glisse WREG32(0x718, pre_write_timer | (pre_write_limit << 28)); 1087d6f28938SAlex Deucher tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) | 1088771fe6b9SJerome Glisse REG_SET(RADEON_RB_BLKSZ, rb_blksz) | 1089724c80e1SAlex Deucher REG_SET(RADEON_MAX_FETCH, max_fetch)); 1090d6f28938SAlex Deucher #ifdef __BIG_ENDIAN 1091d6f28938SAlex Deucher tmp |= RADEON_BUF_SWAP_32BIT; 1092d6f28938SAlex Deucher #endif 1093724c80e1SAlex Deucher WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE); 1094d6f28938SAlex Deucher 1095771fe6b9SJerome Glisse /* Set ring address */ 1096771fe6b9SJerome Glisse DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr); 1097771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr); 1098771fe6b9SJerome Glisse /* Force read & write ptr to 0 */ 1099724c80e1SAlex Deucher WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE); 1100771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 110187463ff8SMichel Dänzer rdev->cp.wptr = 0; 110287463ff8SMichel Dänzer WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr); 1103724c80e1SAlex Deucher 1104724c80e1SAlex Deucher /* set the wb address whether it's enabled or not */ 1105724c80e1SAlex Deucher WREG32(R_00070C_CP_RB_RPTR_ADDR, 1106724c80e1SAlex Deucher S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2)); 1107724c80e1SAlex Deucher WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET); 1108724c80e1SAlex Deucher 1109724c80e1SAlex Deucher if (rdev->wb.enabled) 1110724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0xff); 1111724c80e1SAlex Deucher else { 1112724c80e1SAlex Deucher tmp |= RADEON_RB_NO_UPDATE; 1113724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0); 1114724c80e1SAlex Deucher } 1115724c80e1SAlex Deucher 1116771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 1117771fe6b9SJerome Glisse udelay(10); 1118771fe6b9SJerome Glisse rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR); 1119771fe6b9SJerome Glisse /* Set cp mode to bus mastering & enable cp*/ 1120771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 1121771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT2_START, indirect2_start) | 1122771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT1_START, indirect1_start)); 1123d75ee3beSAlex Deucher WREG32(RADEON_CP_RB_WPTR_DELAY, 0); 1124d75ee3beSAlex Deucher WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D); 1125771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM); 1126771fe6b9SJerome Glisse radeon_ring_start(rdev); 1127771fe6b9SJerome Glisse r = radeon_ring_test(rdev); 1128771fe6b9SJerome Glisse if (r) { 1129771fe6b9SJerome Glisse DRM_ERROR("radeon: cp isn't working (%d).\n", r); 1130771fe6b9SJerome Glisse return r; 1131771fe6b9SJerome Glisse } 1132771fe6b9SJerome Glisse rdev->cp.ready = true; 113353595338SDave Airlie radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size); 1134771fe6b9SJerome Glisse return 0; 1135771fe6b9SJerome Glisse } 1136771fe6b9SJerome Glisse 1137771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev) 1138771fe6b9SJerome Glisse { 113945600232SJerome Glisse if (r100_cp_wait_for_idle(rdev)) { 114045600232SJerome Glisse DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n"); 114145600232SJerome Glisse } 1142771fe6b9SJerome Glisse /* Disable ring */ 1143a18d7ea1SJerome Glisse r100_cp_disable(rdev); 1144771fe6b9SJerome Glisse radeon_ring_fini(rdev); 1145771fe6b9SJerome Glisse DRM_INFO("radeon: cp finalized\n"); 1146771fe6b9SJerome Glisse } 1147771fe6b9SJerome Glisse 1148771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev) 1149771fe6b9SJerome Glisse { 1150771fe6b9SJerome Glisse /* Disable ring */ 115153595338SDave Airlie radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size); 1152771fe6b9SJerome Glisse rdev->cp.ready = false; 1153771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 0); 1154771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 1155724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0); 1156771fe6b9SJerome Glisse if (r100_gui_wait_for_idle(rdev)) { 1157771fe6b9SJerome Glisse printk(KERN_WARNING "Failed to wait GUI idle while " 1158771fe6b9SJerome Glisse "programming pipes. Bad things might happen.\n"); 1159771fe6b9SJerome Glisse } 1160771fe6b9SJerome Glisse } 1161771fe6b9SJerome Glisse 11623ce0a23dSJerome Glisse void r100_cp_commit(struct radeon_device *rdev) 11633ce0a23dSJerome Glisse { 11643ce0a23dSJerome Glisse WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr); 11653ce0a23dSJerome Glisse (void)RREG32(RADEON_CP_RB_WPTR); 11663ce0a23dSJerome Glisse } 11673ce0a23dSJerome Glisse 1168771fe6b9SJerome Glisse 1169771fe6b9SJerome Glisse /* 1170771fe6b9SJerome Glisse * CS functions 1171771fe6b9SJerome Glisse */ 1172771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p, 1173771fe6b9SJerome Glisse struct radeon_cs_packet *pkt, 1174068a117cSJerome Glisse const unsigned *auth, unsigned n, 1175771fe6b9SJerome Glisse radeon_packet0_check_t check) 1176771fe6b9SJerome Glisse { 1177771fe6b9SJerome Glisse unsigned reg; 1178771fe6b9SJerome Glisse unsigned i, j, m; 1179771fe6b9SJerome Glisse unsigned idx; 1180771fe6b9SJerome Glisse int r; 1181771fe6b9SJerome Glisse 1182771fe6b9SJerome Glisse idx = pkt->idx + 1; 1183771fe6b9SJerome Glisse reg = pkt->reg; 1184068a117cSJerome Glisse /* Check that register fall into register range 1185068a117cSJerome Glisse * determined by the number of entry (n) in the 1186068a117cSJerome Glisse * safe register bitmap. 1187068a117cSJerome Glisse */ 1188771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 1189771fe6b9SJerome Glisse if ((reg >> 7) > n) { 1190771fe6b9SJerome Glisse return -EINVAL; 1191771fe6b9SJerome Glisse } 1192771fe6b9SJerome Glisse } else { 1193771fe6b9SJerome Glisse if (((reg + (pkt->count << 2)) >> 7) > n) { 1194771fe6b9SJerome Glisse return -EINVAL; 1195771fe6b9SJerome Glisse } 1196771fe6b9SJerome Glisse } 1197771fe6b9SJerome Glisse for (i = 0; i <= pkt->count; i++, idx++) { 1198771fe6b9SJerome Glisse j = (reg >> 7); 1199771fe6b9SJerome Glisse m = 1 << ((reg >> 2) & 31); 1200771fe6b9SJerome Glisse if (auth[j] & m) { 1201771fe6b9SJerome Glisse r = check(p, pkt, idx, reg); 1202771fe6b9SJerome Glisse if (r) { 1203771fe6b9SJerome Glisse return r; 1204771fe6b9SJerome Glisse } 1205771fe6b9SJerome Glisse } 1206771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 1207771fe6b9SJerome Glisse if (!(auth[j] & m)) { 1208771fe6b9SJerome Glisse break; 1209771fe6b9SJerome Glisse } 1210771fe6b9SJerome Glisse } else { 1211771fe6b9SJerome Glisse reg += 4; 1212771fe6b9SJerome Glisse } 1213771fe6b9SJerome Glisse } 1214771fe6b9SJerome Glisse return 0; 1215771fe6b9SJerome Glisse } 1216771fe6b9SJerome Glisse 1217771fe6b9SJerome Glisse void r100_cs_dump_packet(struct radeon_cs_parser *p, 1218771fe6b9SJerome Glisse struct radeon_cs_packet *pkt) 1219771fe6b9SJerome Glisse { 1220771fe6b9SJerome Glisse volatile uint32_t *ib; 1221771fe6b9SJerome Glisse unsigned i; 1222771fe6b9SJerome Glisse unsigned idx; 1223771fe6b9SJerome Glisse 1224771fe6b9SJerome Glisse ib = p->ib->ptr; 1225771fe6b9SJerome Glisse idx = pkt->idx; 1226771fe6b9SJerome Glisse for (i = 0; i <= (pkt->count + 1); i++, idx++) { 1227771fe6b9SJerome Glisse DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]); 1228771fe6b9SJerome Glisse } 1229771fe6b9SJerome Glisse } 1230771fe6b9SJerome Glisse 1231771fe6b9SJerome Glisse /** 1232771fe6b9SJerome Glisse * r100_cs_packet_parse() - parse cp packet and point ib index to next packet 1233771fe6b9SJerome Glisse * @parser: parser structure holding parsing context. 1234771fe6b9SJerome Glisse * @pkt: where to store packet informations 1235771fe6b9SJerome Glisse * 1236771fe6b9SJerome Glisse * Assume that chunk_ib_index is properly set. Will return -EINVAL 1237771fe6b9SJerome Glisse * if packet is bigger than remaining ib size. or if packets is unknown. 1238771fe6b9SJerome Glisse **/ 1239771fe6b9SJerome Glisse int r100_cs_packet_parse(struct radeon_cs_parser *p, 1240771fe6b9SJerome Glisse struct radeon_cs_packet *pkt, 1241771fe6b9SJerome Glisse unsigned idx) 1242771fe6b9SJerome Glisse { 1243771fe6b9SJerome Glisse struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx]; 1244fa99239cSRoel Kluin uint32_t header; 1245771fe6b9SJerome Glisse 1246771fe6b9SJerome Glisse if (idx >= ib_chunk->length_dw) { 1247771fe6b9SJerome Glisse DRM_ERROR("Can not parse packet at %d after CS end %d !\n", 1248771fe6b9SJerome Glisse idx, ib_chunk->length_dw); 1249771fe6b9SJerome Glisse return -EINVAL; 1250771fe6b9SJerome Glisse } 1251513bcb46SDave Airlie header = radeon_get_ib_value(p, idx); 1252771fe6b9SJerome Glisse pkt->idx = idx; 1253771fe6b9SJerome Glisse pkt->type = CP_PACKET_GET_TYPE(header); 1254771fe6b9SJerome Glisse pkt->count = CP_PACKET_GET_COUNT(header); 1255771fe6b9SJerome Glisse switch (pkt->type) { 1256771fe6b9SJerome Glisse case PACKET_TYPE0: 1257771fe6b9SJerome Glisse pkt->reg = CP_PACKET0_GET_REG(header); 1258771fe6b9SJerome Glisse pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header); 1259771fe6b9SJerome Glisse break; 1260771fe6b9SJerome Glisse case PACKET_TYPE3: 1261771fe6b9SJerome Glisse pkt->opcode = CP_PACKET3_GET_OPCODE(header); 1262771fe6b9SJerome Glisse break; 1263771fe6b9SJerome Glisse case PACKET_TYPE2: 1264771fe6b9SJerome Glisse pkt->count = -1; 1265771fe6b9SJerome Glisse break; 1266771fe6b9SJerome Glisse default: 1267771fe6b9SJerome Glisse DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx); 1268771fe6b9SJerome Glisse return -EINVAL; 1269771fe6b9SJerome Glisse } 1270771fe6b9SJerome Glisse if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) { 1271771fe6b9SJerome Glisse DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n", 1272771fe6b9SJerome Glisse pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw); 1273771fe6b9SJerome Glisse return -EINVAL; 1274771fe6b9SJerome Glisse } 1275771fe6b9SJerome Glisse return 0; 1276771fe6b9SJerome Glisse } 1277771fe6b9SJerome Glisse 1278771fe6b9SJerome Glisse /** 1279531369e6SDave Airlie * r100_cs_packet_next_vline() - parse userspace VLINE packet 1280531369e6SDave Airlie * @parser: parser structure holding parsing context. 1281531369e6SDave Airlie * 1282531369e6SDave Airlie * Userspace sends a special sequence for VLINE waits. 1283531369e6SDave Airlie * PACKET0 - VLINE_START_END + value 1284531369e6SDave Airlie * PACKET0 - WAIT_UNTIL +_value 1285531369e6SDave Airlie * RELOC (P3) - crtc_id in reloc. 1286531369e6SDave Airlie * 1287531369e6SDave Airlie * This function parses this and relocates the VLINE START END 1288531369e6SDave Airlie * and WAIT UNTIL packets to the correct crtc. 1289531369e6SDave Airlie * It also detects a switched off crtc and nulls out the 1290531369e6SDave Airlie * wait in that case. 1291531369e6SDave Airlie */ 1292531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p) 1293531369e6SDave Airlie { 1294531369e6SDave Airlie struct drm_mode_object *obj; 1295531369e6SDave Airlie struct drm_crtc *crtc; 1296531369e6SDave Airlie struct radeon_crtc *radeon_crtc; 1297531369e6SDave Airlie struct radeon_cs_packet p3reloc, waitreloc; 1298531369e6SDave Airlie int crtc_id; 1299531369e6SDave Airlie int r; 1300531369e6SDave Airlie uint32_t header, h_idx, reg; 1301513bcb46SDave Airlie volatile uint32_t *ib; 1302531369e6SDave Airlie 1303513bcb46SDave Airlie ib = p->ib->ptr; 1304531369e6SDave Airlie 1305531369e6SDave Airlie /* parse the wait until */ 1306531369e6SDave Airlie r = r100_cs_packet_parse(p, &waitreloc, p->idx); 1307531369e6SDave Airlie if (r) 1308531369e6SDave Airlie return r; 1309531369e6SDave Airlie 1310531369e6SDave Airlie /* check its a wait until and only 1 count */ 1311531369e6SDave Airlie if (waitreloc.reg != RADEON_WAIT_UNTIL || 1312531369e6SDave Airlie waitreloc.count != 0) { 1313531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until segment\n"); 1314a3a88a66SPaul Bolle return -EINVAL; 1315531369e6SDave Airlie } 1316531369e6SDave Airlie 1317513bcb46SDave Airlie if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) { 1318531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until\n"); 1319a3a88a66SPaul Bolle return -EINVAL; 1320531369e6SDave Airlie } 1321531369e6SDave Airlie 1322531369e6SDave Airlie /* jump over the NOP */ 132390ebd065SAlex Deucher r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2); 1324531369e6SDave Airlie if (r) 1325531369e6SDave Airlie return r; 1326531369e6SDave Airlie 1327531369e6SDave Airlie h_idx = p->idx - 2; 132890ebd065SAlex Deucher p->idx += waitreloc.count + 2; 132990ebd065SAlex Deucher p->idx += p3reloc.count + 2; 1330531369e6SDave Airlie 1331513bcb46SDave Airlie header = radeon_get_ib_value(p, h_idx); 1332513bcb46SDave Airlie crtc_id = radeon_get_ib_value(p, h_idx + 5); 1333d4ac6a05SDave Airlie reg = CP_PACKET0_GET_REG(header); 1334531369e6SDave Airlie obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC); 1335531369e6SDave Airlie if (!obj) { 1336531369e6SDave Airlie DRM_ERROR("cannot find crtc %d\n", crtc_id); 1337a3a88a66SPaul Bolle return -EINVAL; 1338531369e6SDave Airlie } 1339531369e6SDave Airlie crtc = obj_to_crtc(obj); 1340531369e6SDave Airlie radeon_crtc = to_radeon_crtc(crtc); 1341531369e6SDave Airlie crtc_id = radeon_crtc->crtc_id; 1342531369e6SDave Airlie 1343531369e6SDave Airlie if (!crtc->enabled) { 1344531369e6SDave Airlie /* if the CRTC isn't enabled - we need to nop out the wait until */ 1345513bcb46SDave Airlie ib[h_idx + 2] = PACKET2(0); 1346513bcb46SDave Airlie ib[h_idx + 3] = PACKET2(0); 1347531369e6SDave Airlie } else if (crtc_id == 1) { 1348531369e6SDave Airlie switch (reg) { 1349531369e6SDave Airlie case AVIVO_D1MODE_VLINE_START_END: 135090ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 1351531369e6SDave Airlie header |= AVIVO_D2MODE_VLINE_START_END >> 2; 1352531369e6SDave Airlie break; 1353531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 135490ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 1355531369e6SDave Airlie header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2; 1356531369e6SDave Airlie break; 1357531369e6SDave Airlie default: 1358531369e6SDave Airlie DRM_ERROR("unknown crtc reloc\n"); 1359a3a88a66SPaul Bolle return -EINVAL; 1360531369e6SDave Airlie } 1361513bcb46SDave Airlie ib[h_idx] = header; 1362513bcb46SDave Airlie ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1; 1363531369e6SDave Airlie } 1364a3a88a66SPaul Bolle 1365a3a88a66SPaul Bolle return 0; 1366531369e6SDave Airlie } 1367531369e6SDave Airlie 1368531369e6SDave Airlie /** 1369771fe6b9SJerome Glisse * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3 1370771fe6b9SJerome Glisse * @parser: parser structure holding parsing context. 1371771fe6b9SJerome Glisse * @data: pointer to relocation data 1372771fe6b9SJerome Glisse * @offset_start: starting offset 1373771fe6b9SJerome Glisse * @offset_mask: offset mask (to align start offset on) 1374771fe6b9SJerome Glisse * @reloc: reloc informations 1375771fe6b9SJerome Glisse * 1376771fe6b9SJerome Glisse * Check next packet is relocation packet3, do bo validation and compute 1377771fe6b9SJerome Glisse * GPU offset using the provided start. 1378771fe6b9SJerome Glisse **/ 1379771fe6b9SJerome Glisse int r100_cs_packet_next_reloc(struct radeon_cs_parser *p, 1380771fe6b9SJerome Glisse struct radeon_cs_reloc **cs_reloc) 1381771fe6b9SJerome Glisse { 1382771fe6b9SJerome Glisse struct radeon_cs_chunk *relocs_chunk; 1383771fe6b9SJerome Glisse struct radeon_cs_packet p3reloc; 1384771fe6b9SJerome Glisse unsigned idx; 1385771fe6b9SJerome Glisse int r; 1386771fe6b9SJerome Glisse 1387771fe6b9SJerome Glisse if (p->chunk_relocs_idx == -1) { 1388771fe6b9SJerome Glisse DRM_ERROR("No relocation chunk !\n"); 1389771fe6b9SJerome Glisse return -EINVAL; 1390771fe6b9SJerome Glisse } 1391771fe6b9SJerome Glisse *cs_reloc = NULL; 1392771fe6b9SJerome Glisse relocs_chunk = &p->chunks[p->chunk_relocs_idx]; 1393771fe6b9SJerome Glisse r = r100_cs_packet_parse(p, &p3reloc, p->idx); 1394771fe6b9SJerome Glisse if (r) { 1395771fe6b9SJerome Glisse return r; 1396771fe6b9SJerome Glisse } 1397771fe6b9SJerome Glisse p->idx += p3reloc.count + 2; 1398771fe6b9SJerome Glisse if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) { 1399771fe6b9SJerome Glisse DRM_ERROR("No packet3 for relocation for packet at %d.\n", 1400771fe6b9SJerome Glisse p3reloc.idx); 1401771fe6b9SJerome Glisse r100_cs_dump_packet(p, &p3reloc); 1402771fe6b9SJerome Glisse return -EINVAL; 1403771fe6b9SJerome Glisse } 1404513bcb46SDave Airlie idx = radeon_get_ib_value(p, p3reloc.idx + 1); 1405771fe6b9SJerome Glisse if (idx >= relocs_chunk->length_dw) { 1406771fe6b9SJerome Glisse DRM_ERROR("Relocs at %d after relocations chunk end %d !\n", 1407771fe6b9SJerome Glisse idx, relocs_chunk->length_dw); 1408771fe6b9SJerome Glisse r100_cs_dump_packet(p, &p3reloc); 1409771fe6b9SJerome Glisse return -EINVAL; 1410771fe6b9SJerome Glisse } 1411771fe6b9SJerome Glisse /* FIXME: we assume reloc size is 4 dwords */ 1412771fe6b9SJerome Glisse *cs_reloc = p->relocs_ptr[(idx / 4)]; 1413771fe6b9SJerome Glisse return 0; 1414771fe6b9SJerome Glisse } 1415771fe6b9SJerome Glisse 1416551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt) 1417551ebd83SDave Airlie { 1418551ebd83SDave Airlie int vtx_size; 1419551ebd83SDave Airlie vtx_size = 2; 1420551ebd83SDave Airlie /* ordered according to bits in spec */ 1421551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W0) 1422551ebd83SDave Airlie vtx_size++; 1423551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR) 1424551ebd83SDave Airlie vtx_size += 3; 1425551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA) 1426551ebd83SDave Airlie vtx_size++; 1427551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR) 1428551ebd83SDave Airlie vtx_size++; 1429551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC) 1430551ebd83SDave Airlie vtx_size += 3; 1431551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG) 1432551ebd83SDave Airlie vtx_size++; 1433551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC) 1434551ebd83SDave Airlie vtx_size++; 1435551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST0) 1436551ebd83SDave Airlie vtx_size += 2; 1437551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST1) 1438551ebd83SDave Airlie vtx_size += 2; 1439551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q1) 1440551ebd83SDave Airlie vtx_size++; 1441551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST2) 1442551ebd83SDave Airlie vtx_size += 2; 1443551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q2) 1444551ebd83SDave Airlie vtx_size++; 1445551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST3) 1446551ebd83SDave Airlie vtx_size += 2; 1447551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q3) 1448551ebd83SDave Airlie vtx_size++; 1449551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q0) 1450551ebd83SDave Airlie vtx_size++; 1451551ebd83SDave Airlie /* blend weight */ 1452551ebd83SDave Airlie if (vtx_fmt & (0x7 << 15)) 1453551ebd83SDave Airlie vtx_size += (vtx_fmt >> 15) & 0x7; 1454551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N0) 1455551ebd83SDave Airlie vtx_size += 3; 1456551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_XY1) 1457551ebd83SDave Airlie vtx_size += 2; 1458551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z1) 1459551ebd83SDave Airlie vtx_size++; 1460551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W1) 1461551ebd83SDave Airlie vtx_size++; 1462551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N1) 1463551ebd83SDave Airlie vtx_size++; 1464551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z) 1465551ebd83SDave Airlie vtx_size++; 1466551ebd83SDave Airlie return vtx_size; 1467551ebd83SDave Airlie } 1468551ebd83SDave Airlie 1469771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p, 1470551ebd83SDave Airlie struct radeon_cs_packet *pkt, 1471551ebd83SDave Airlie unsigned idx, unsigned reg) 1472771fe6b9SJerome Glisse { 1473771fe6b9SJerome Glisse struct radeon_cs_reloc *reloc; 1474551ebd83SDave Airlie struct r100_cs_track *track; 1475771fe6b9SJerome Glisse volatile uint32_t *ib; 1476771fe6b9SJerome Glisse uint32_t tmp; 1477771fe6b9SJerome Glisse int r; 1478551ebd83SDave Airlie int i, face; 1479e024e110SDave Airlie u32 tile_flags = 0; 1480513bcb46SDave Airlie u32 idx_value; 1481771fe6b9SJerome Glisse 1482771fe6b9SJerome Glisse ib = p->ib->ptr; 1483551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1484551ebd83SDave Airlie 1485513bcb46SDave Airlie idx_value = radeon_get_ib_value(p, idx); 1486513bcb46SDave Airlie 1487771fe6b9SJerome Glisse switch (reg) { 1488531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 1489531369e6SDave Airlie r = r100_cs_packet_parse_vline(p); 1490531369e6SDave Airlie if (r) { 1491531369e6SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1492531369e6SDave Airlie idx, reg); 1493531369e6SDave Airlie r100_cs_dump_packet(p, pkt); 1494531369e6SDave Airlie return r; 1495531369e6SDave Airlie } 1496531369e6SDave Airlie break; 1497771fe6b9SJerome Glisse /* FIXME: only allow PACKET3 blit? easier to check for out of 1498771fe6b9SJerome Glisse * range access */ 1499771fe6b9SJerome Glisse case RADEON_DST_PITCH_OFFSET: 1500771fe6b9SJerome Glisse case RADEON_SRC_PITCH_OFFSET: 1501551ebd83SDave Airlie r = r100_reloc_pitch_offset(p, pkt, idx, reg); 1502551ebd83SDave Airlie if (r) 1503551ebd83SDave Airlie return r; 1504551ebd83SDave Airlie break; 1505551ebd83SDave Airlie case RADEON_RB3D_DEPTHOFFSET: 1506771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1507771fe6b9SJerome Glisse if (r) { 1508771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1509771fe6b9SJerome Glisse idx, reg); 1510771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1511771fe6b9SJerome Glisse return r; 1512771fe6b9SJerome Glisse } 1513551ebd83SDave Airlie track->zb.robj = reloc->robj; 1514513bcb46SDave Airlie track->zb.offset = idx_value; 151540b4a759SMarek Olšák track->zb_dirty = true; 1516513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1517771fe6b9SJerome Glisse break; 1518771fe6b9SJerome Glisse case RADEON_RB3D_COLOROFFSET: 1519551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1520551ebd83SDave Airlie if (r) { 1521551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1522551ebd83SDave Airlie idx, reg); 1523551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1524551ebd83SDave Airlie return r; 1525551ebd83SDave Airlie } 1526551ebd83SDave Airlie track->cb[0].robj = reloc->robj; 1527513bcb46SDave Airlie track->cb[0].offset = idx_value; 152840b4a759SMarek Olšák track->cb_dirty = true; 1529513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1530551ebd83SDave Airlie break; 1531771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_0: 1532771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_1: 1533771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_2: 1534551ebd83SDave Airlie i = (reg - RADEON_PP_TXOFFSET_0) / 24; 1535771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1536771fe6b9SJerome Glisse if (r) { 1537771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1538771fe6b9SJerome Glisse idx, reg); 1539771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1540771fe6b9SJerome Glisse return r; 1541771fe6b9SJerome Glisse } 1542513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1543551ebd83SDave Airlie track->textures[i].robj = reloc->robj; 154440b4a759SMarek Olšák track->tex_dirty = true; 1545771fe6b9SJerome Glisse break; 1546551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_0: 1547551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_1: 1548551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_2: 1549551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_3: 1550551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_4: 1551551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4; 1552551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1553551ebd83SDave Airlie if (r) { 1554551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1555551ebd83SDave Airlie idx, reg); 1556551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1557551ebd83SDave Airlie return r; 1558551ebd83SDave Airlie } 1559513bcb46SDave Airlie track->textures[0].cube_info[i].offset = idx_value; 1560513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1561551ebd83SDave Airlie track->textures[0].cube_info[i].robj = reloc->robj; 156240b4a759SMarek Olšák track->tex_dirty = true; 1563551ebd83SDave Airlie break; 1564551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_0: 1565551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_1: 1566551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_2: 1567551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_3: 1568551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_4: 1569551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4; 1570551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1571551ebd83SDave Airlie if (r) { 1572551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1573551ebd83SDave Airlie idx, reg); 1574551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1575551ebd83SDave Airlie return r; 1576551ebd83SDave Airlie } 1577513bcb46SDave Airlie track->textures[1].cube_info[i].offset = idx_value; 1578513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1579551ebd83SDave Airlie track->textures[1].cube_info[i].robj = reloc->robj; 158040b4a759SMarek Olšák track->tex_dirty = true; 1581551ebd83SDave Airlie break; 1582551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_0: 1583551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_1: 1584551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_2: 1585551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_3: 1586551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_4: 1587551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4; 1588551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1589551ebd83SDave Airlie if (r) { 1590551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1591551ebd83SDave Airlie idx, reg); 1592551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1593551ebd83SDave Airlie return r; 1594551ebd83SDave Airlie } 1595513bcb46SDave Airlie track->textures[2].cube_info[i].offset = idx_value; 1596513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1597551ebd83SDave Airlie track->textures[2].cube_info[i].robj = reloc->robj; 159840b4a759SMarek Olšák track->tex_dirty = true; 1599551ebd83SDave Airlie break; 1600551ebd83SDave Airlie case RADEON_RE_WIDTH_HEIGHT: 1601513bcb46SDave Airlie track->maxy = ((idx_value >> 16) & 0x7FF); 160240b4a759SMarek Olšák track->cb_dirty = true; 160340b4a759SMarek Olšák track->zb_dirty = true; 1604551ebd83SDave Airlie break; 1605e024e110SDave Airlie case RADEON_RB3D_COLORPITCH: 1606e024e110SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1607e024e110SDave Airlie if (r) { 1608e024e110SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1609e024e110SDave Airlie idx, reg); 1610e024e110SDave Airlie r100_cs_dump_packet(p, pkt); 1611e024e110SDave Airlie return r; 1612e024e110SDave Airlie } 1613e024e110SDave Airlie 1614e024e110SDave Airlie if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) 1615e024e110SDave Airlie tile_flags |= RADEON_COLOR_TILE_ENABLE; 1616e024e110SDave Airlie if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) 1617e024e110SDave Airlie tile_flags |= RADEON_COLOR_MICROTILE_ENABLE; 1618e024e110SDave Airlie 1619513bcb46SDave Airlie tmp = idx_value & ~(0x7 << 16); 1620e024e110SDave Airlie tmp |= tile_flags; 1621e024e110SDave Airlie ib[idx] = tmp; 1622551ebd83SDave Airlie 1623513bcb46SDave Airlie track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK; 162440b4a759SMarek Olšák track->cb_dirty = true; 1625551ebd83SDave Airlie break; 1626551ebd83SDave Airlie case RADEON_RB3D_DEPTHPITCH: 1627513bcb46SDave Airlie track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK; 162840b4a759SMarek Olšák track->zb_dirty = true; 1629551ebd83SDave Airlie break; 1630551ebd83SDave Airlie case RADEON_RB3D_CNTL: 1631513bcb46SDave Airlie switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) { 1632551ebd83SDave Airlie case 7: 1633551ebd83SDave Airlie case 8: 1634551ebd83SDave Airlie case 9: 1635551ebd83SDave Airlie case 11: 1636551ebd83SDave Airlie case 12: 1637551ebd83SDave Airlie track->cb[0].cpp = 1; 1638551ebd83SDave Airlie break; 1639551ebd83SDave Airlie case 3: 1640551ebd83SDave Airlie case 4: 1641551ebd83SDave Airlie case 15: 1642551ebd83SDave Airlie track->cb[0].cpp = 2; 1643551ebd83SDave Airlie break; 1644551ebd83SDave Airlie case 6: 1645551ebd83SDave Airlie track->cb[0].cpp = 4; 1646551ebd83SDave Airlie break; 1647551ebd83SDave Airlie default: 1648551ebd83SDave Airlie DRM_ERROR("Invalid color buffer format (%d) !\n", 1649513bcb46SDave Airlie ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f)); 1650551ebd83SDave Airlie return -EINVAL; 1651551ebd83SDave Airlie } 1652513bcb46SDave Airlie track->z_enabled = !!(idx_value & RADEON_Z_ENABLE); 165340b4a759SMarek Olšák track->cb_dirty = true; 165440b4a759SMarek Olšák track->zb_dirty = true; 1655551ebd83SDave Airlie break; 1656551ebd83SDave Airlie case RADEON_RB3D_ZSTENCILCNTL: 1657513bcb46SDave Airlie switch (idx_value & 0xf) { 1658551ebd83SDave Airlie case 0: 1659551ebd83SDave Airlie track->zb.cpp = 2; 1660551ebd83SDave Airlie break; 1661551ebd83SDave Airlie case 2: 1662551ebd83SDave Airlie case 3: 1663551ebd83SDave Airlie case 4: 1664551ebd83SDave Airlie case 5: 1665551ebd83SDave Airlie case 9: 1666551ebd83SDave Airlie case 11: 1667551ebd83SDave Airlie track->zb.cpp = 4; 1668551ebd83SDave Airlie break; 1669551ebd83SDave Airlie default: 1670551ebd83SDave Airlie break; 1671551ebd83SDave Airlie } 167240b4a759SMarek Olšák track->zb_dirty = true; 1673e024e110SDave Airlie break; 167417782d99SDave Airlie case RADEON_RB3D_ZPASS_ADDR: 167517782d99SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 167617782d99SDave Airlie if (r) { 167717782d99SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 167817782d99SDave Airlie idx, reg); 167917782d99SDave Airlie r100_cs_dump_packet(p, pkt); 168017782d99SDave Airlie return r; 168117782d99SDave Airlie } 1682513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 168317782d99SDave Airlie break; 1684551ebd83SDave Airlie case RADEON_PP_CNTL: 1685551ebd83SDave Airlie { 1686513bcb46SDave Airlie uint32_t temp = idx_value >> 4; 1687551ebd83SDave Airlie for (i = 0; i < track->num_texture; i++) 1688551ebd83SDave Airlie track->textures[i].enabled = !!(temp & (1 << i)); 168940b4a759SMarek Olšák track->tex_dirty = true; 1690551ebd83SDave Airlie } 1691551ebd83SDave Airlie break; 1692551ebd83SDave Airlie case RADEON_SE_VF_CNTL: 1693513bcb46SDave Airlie track->vap_vf_cntl = idx_value; 1694551ebd83SDave Airlie break; 1695551ebd83SDave Airlie case RADEON_SE_VTX_FMT: 1696513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(idx_value); 1697551ebd83SDave Airlie break; 1698551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_0: 1699551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_1: 1700551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_2: 1701551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_SIZE_0) / 8; 1702513bcb46SDave Airlie track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1; 1703513bcb46SDave Airlie track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1; 170440b4a759SMarek Olšák track->tex_dirty = true; 1705551ebd83SDave Airlie break; 1706551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_0: 1707551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_1: 1708551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_2: 1709551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_PITCH_0) / 8; 1710513bcb46SDave Airlie track->textures[i].pitch = idx_value + 32; 171140b4a759SMarek Olšák track->tex_dirty = true; 1712551ebd83SDave Airlie break; 1713551ebd83SDave Airlie case RADEON_PP_TXFILTER_0: 1714551ebd83SDave Airlie case RADEON_PP_TXFILTER_1: 1715551ebd83SDave Airlie case RADEON_PP_TXFILTER_2: 1716551ebd83SDave Airlie i = (reg - RADEON_PP_TXFILTER_0) / 24; 1717513bcb46SDave Airlie track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK) 1718551ebd83SDave Airlie >> RADEON_MAX_MIP_LEVEL_SHIFT); 1719513bcb46SDave Airlie tmp = (idx_value >> 23) & 0x7; 1720551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1721551ebd83SDave Airlie track->textures[i].roundup_w = false; 1722513bcb46SDave Airlie tmp = (idx_value >> 27) & 0x7; 1723551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1724551ebd83SDave Airlie track->textures[i].roundup_h = false; 172540b4a759SMarek Olšák track->tex_dirty = true; 1726551ebd83SDave Airlie break; 1727551ebd83SDave Airlie case RADEON_PP_TXFORMAT_0: 1728551ebd83SDave Airlie case RADEON_PP_TXFORMAT_1: 1729551ebd83SDave Airlie case RADEON_PP_TXFORMAT_2: 1730551ebd83SDave Airlie i = (reg - RADEON_PP_TXFORMAT_0) / 24; 1731513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_NON_POWER2) { 1732551ebd83SDave Airlie track->textures[i].use_pitch = 1; 1733551ebd83SDave Airlie } else { 1734551ebd83SDave Airlie track->textures[i].use_pitch = 0; 1735513bcb46SDave Airlie track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK); 1736513bcb46SDave Airlie track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK); 1737551ebd83SDave Airlie } 1738513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE) 1739551ebd83SDave Airlie track->textures[i].tex_coord_type = 2; 1740513bcb46SDave Airlie switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) { 1741551ebd83SDave Airlie case RADEON_TXFORMAT_I8: 1742551ebd83SDave Airlie case RADEON_TXFORMAT_RGB332: 1743551ebd83SDave Airlie case RADEON_TXFORMAT_Y8: 1744551ebd83SDave Airlie track->textures[i].cpp = 1; 1745f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1746551ebd83SDave Airlie break; 1747551ebd83SDave Airlie case RADEON_TXFORMAT_AI88: 1748551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB1555: 1749551ebd83SDave Airlie case RADEON_TXFORMAT_RGB565: 1750551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB4444: 1751551ebd83SDave Airlie case RADEON_TXFORMAT_VYUY422: 1752551ebd83SDave Airlie case RADEON_TXFORMAT_YVYU422: 1753551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW16: 1754551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDV655: 1755551ebd83SDave Airlie case RADEON_TXFORMAT_DUDV88: 1756551ebd83SDave Airlie track->textures[i].cpp = 2; 1757f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1758551ebd83SDave Airlie break; 1759551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB8888: 1760551ebd83SDave Airlie case RADEON_TXFORMAT_RGBA8888: 1761551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW32: 1762551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDUV8888: 1763551ebd83SDave Airlie track->textures[i].cpp = 4; 1764f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1765551ebd83SDave Airlie break; 1766d785d78bSDave Airlie case RADEON_TXFORMAT_DXT1: 1767d785d78bSDave Airlie track->textures[i].cpp = 1; 1768d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_DXT1; 1769d785d78bSDave Airlie break; 1770d785d78bSDave Airlie case RADEON_TXFORMAT_DXT23: 1771d785d78bSDave Airlie case RADEON_TXFORMAT_DXT45: 1772d785d78bSDave Airlie track->textures[i].cpp = 1; 1773d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_DXT35; 1774d785d78bSDave Airlie break; 1775551ebd83SDave Airlie } 1776513bcb46SDave Airlie track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf); 1777513bcb46SDave Airlie track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf); 177840b4a759SMarek Olšák track->tex_dirty = true; 1779551ebd83SDave Airlie break; 1780551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_0: 1781551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_1: 1782551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_2: 1783513bcb46SDave Airlie tmp = idx_value; 1784551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_FACES_0) / 4; 1785551ebd83SDave Airlie for (face = 0; face < 4; face++) { 1786551ebd83SDave Airlie track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf); 1787551ebd83SDave Airlie track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf); 1788551ebd83SDave Airlie } 178940b4a759SMarek Olšák track->tex_dirty = true; 1790551ebd83SDave Airlie break; 1791771fe6b9SJerome Glisse default: 1792551ebd83SDave Airlie printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n", 1793551ebd83SDave Airlie reg, idx); 1794551ebd83SDave Airlie return -EINVAL; 1795771fe6b9SJerome Glisse } 1796771fe6b9SJerome Glisse return 0; 1797771fe6b9SJerome Glisse } 1798771fe6b9SJerome Glisse 1799068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p, 1800068a117cSJerome Glisse struct radeon_cs_packet *pkt, 18014c788679SJerome Glisse struct radeon_bo *robj) 1802068a117cSJerome Glisse { 1803068a117cSJerome Glisse unsigned idx; 1804513bcb46SDave Airlie u32 value; 1805068a117cSJerome Glisse idx = pkt->idx + 1; 1806513bcb46SDave Airlie value = radeon_get_ib_value(p, idx + 2); 18074c788679SJerome Glisse if ((value + 1) > radeon_bo_size(robj)) { 1808068a117cSJerome Glisse DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER " 1809068a117cSJerome Glisse "(need %u have %lu) !\n", 1810513bcb46SDave Airlie value + 1, 18114c788679SJerome Glisse radeon_bo_size(robj)); 1812068a117cSJerome Glisse return -EINVAL; 1813068a117cSJerome Glisse } 1814068a117cSJerome Glisse return 0; 1815068a117cSJerome Glisse } 1816068a117cSJerome Glisse 1817771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p, 1818771fe6b9SJerome Glisse struct radeon_cs_packet *pkt) 1819771fe6b9SJerome Glisse { 1820771fe6b9SJerome Glisse struct radeon_cs_reloc *reloc; 1821551ebd83SDave Airlie struct r100_cs_track *track; 1822771fe6b9SJerome Glisse unsigned idx; 1823771fe6b9SJerome Glisse volatile uint32_t *ib; 1824771fe6b9SJerome Glisse int r; 1825771fe6b9SJerome Glisse 1826771fe6b9SJerome Glisse ib = p->ib->ptr; 1827771fe6b9SJerome Glisse idx = pkt->idx + 1; 1828551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1829771fe6b9SJerome Glisse switch (pkt->opcode) { 1830771fe6b9SJerome Glisse case PACKET3_3D_LOAD_VBPNTR: 1831513bcb46SDave Airlie r = r100_packet3_load_vbpntr(p, pkt, idx); 1832513bcb46SDave Airlie if (r) 1833771fe6b9SJerome Glisse return r; 1834771fe6b9SJerome Glisse break; 1835771fe6b9SJerome Glisse case PACKET3_INDX_BUFFER: 1836771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1837771fe6b9SJerome Glisse if (r) { 1838771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1839771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1840771fe6b9SJerome Glisse return r; 1841771fe6b9SJerome Glisse } 1842513bcb46SDave Airlie ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset); 1843068a117cSJerome Glisse r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj); 1844068a117cSJerome Glisse if (r) { 1845068a117cSJerome Glisse return r; 1846068a117cSJerome Glisse } 1847771fe6b9SJerome Glisse break; 1848771fe6b9SJerome Glisse case 0x23: 1849771fe6b9SJerome Glisse /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */ 1850771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1851771fe6b9SJerome Glisse if (r) { 1852771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1853771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1854771fe6b9SJerome Glisse return r; 1855771fe6b9SJerome Glisse } 1856513bcb46SDave Airlie ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset); 1857551ebd83SDave Airlie track->num_arrays = 1; 1858513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2)); 1859551ebd83SDave Airlie 1860551ebd83SDave Airlie track->arrays[0].robj = reloc->robj; 1861551ebd83SDave Airlie track->arrays[0].esize = track->vtx_size; 1862551ebd83SDave Airlie 1863513bcb46SDave Airlie track->max_indx = radeon_get_ib_value(p, idx+1); 1864551ebd83SDave Airlie 1865513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx+3); 1866551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1867551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1868551ebd83SDave Airlie if (r) 1869551ebd83SDave Airlie return r; 1870771fe6b9SJerome Glisse break; 1871771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD: 1872513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) { 1873551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1874551ebd83SDave Airlie return -EINVAL; 1875551ebd83SDave Airlie } 1876cf57fc7aSAlex Deucher track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0)); 1877513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1878551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1879551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1880551ebd83SDave Airlie if (r) 1881551ebd83SDave Airlie return r; 1882551ebd83SDave Airlie break; 1883771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1884771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD_2: 1885513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) { 1886551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1887551ebd83SDave Airlie return -EINVAL; 1888551ebd83SDave Airlie } 1889513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1890551ebd83SDave Airlie track->immd_dwords = pkt->count; 1891551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1892551ebd83SDave Airlie if (r) 1893551ebd83SDave Airlie return r; 1894551ebd83SDave Airlie break; 1895771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1896771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF_2: 1897513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1898551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1899551ebd83SDave Airlie if (r) 1900551ebd83SDave Airlie return r; 1901551ebd83SDave Airlie break; 1902771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 1903771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX_2: 1904513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1905551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1906551ebd83SDave Airlie if (r) 1907551ebd83SDave Airlie return r; 1908551ebd83SDave Airlie break; 1909771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 1910771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF: 1911513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1912551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1913551ebd83SDave Airlie if (r) 1914551ebd83SDave Airlie return r; 1915551ebd83SDave Airlie break; 1916771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 1917771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX: 1918513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1919551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1920551ebd83SDave Airlie if (r) 1921551ebd83SDave Airlie return r; 1922551ebd83SDave Airlie break; 1923771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 1924ab9e1f59SDave Airlie case PACKET3_3D_CLEAR_HIZ: 1925ab9e1f59SDave Airlie case PACKET3_3D_CLEAR_ZMASK: 1926ab9e1f59SDave Airlie if (p->rdev->hyperz_filp != p->filp) 1927ab9e1f59SDave Airlie return -EINVAL; 1928ab9e1f59SDave Airlie break; 1929771fe6b9SJerome Glisse case PACKET3_NOP: 1930771fe6b9SJerome Glisse break; 1931771fe6b9SJerome Glisse default: 1932771fe6b9SJerome Glisse DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode); 1933771fe6b9SJerome Glisse return -EINVAL; 1934771fe6b9SJerome Glisse } 1935771fe6b9SJerome Glisse return 0; 1936771fe6b9SJerome Glisse } 1937771fe6b9SJerome Glisse 1938771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p) 1939771fe6b9SJerome Glisse { 1940771fe6b9SJerome Glisse struct radeon_cs_packet pkt; 19419f022ddfSJerome Glisse struct r100_cs_track *track; 1942771fe6b9SJerome Glisse int r; 1943771fe6b9SJerome Glisse 19449f022ddfSJerome Glisse track = kzalloc(sizeof(*track), GFP_KERNEL); 19459f022ddfSJerome Glisse r100_cs_track_clear(p->rdev, track); 19469f022ddfSJerome Glisse p->track = track; 1947771fe6b9SJerome Glisse do { 1948771fe6b9SJerome Glisse r = r100_cs_packet_parse(p, &pkt, p->idx); 1949771fe6b9SJerome Glisse if (r) { 1950771fe6b9SJerome Glisse return r; 1951771fe6b9SJerome Glisse } 1952771fe6b9SJerome Glisse p->idx += pkt.count + 2; 1953771fe6b9SJerome Glisse switch (pkt.type) { 1954771fe6b9SJerome Glisse case PACKET_TYPE0: 1955551ebd83SDave Airlie if (p->rdev->family >= CHIP_R200) 1956551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 1957551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 1958551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 1959551ebd83SDave Airlie &r200_packet0_check); 1960551ebd83SDave Airlie else 1961551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 1962551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 1963551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 1964551ebd83SDave Airlie &r100_packet0_check); 1965771fe6b9SJerome Glisse break; 1966771fe6b9SJerome Glisse case PACKET_TYPE2: 1967771fe6b9SJerome Glisse break; 1968771fe6b9SJerome Glisse case PACKET_TYPE3: 1969771fe6b9SJerome Glisse r = r100_packet3_check(p, &pkt); 1970771fe6b9SJerome Glisse break; 1971771fe6b9SJerome Glisse default: 1972771fe6b9SJerome Glisse DRM_ERROR("Unknown packet type %d !\n", 1973771fe6b9SJerome Glisse pkt.type); 1974771fe6b9SJerome Glisse return -EINVAL; 1975771fe6b9SJerome Glisse } 1976771fe6b9SJerome Glisse if (r) { 1977771fe6b9SJerome Glisse return r; 1978771fe6b9SJerome Glisse } 1979771fe6b9SJerome Glisse } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw); 1980771fe6b9SJerome Glisse return 0; 1981771fe6b9SJerome Glisse } 1982771fe6b9SJerome Glisse 1983771fe6b9SJerome Glisse 1984771fe6b9SJerome Glisse /* 1985771fe6b9SJerome Glisse * Global GPU functions 1986771fe6b9SJerome Glisse */ 1987771fe6b9SJerome Glisse void r100_errata(struct radeon_device *rdev) 1988771fe6b9SJerome Glisse { 1989771fe6b9SJerome Glisse rdev->pll_errata = 0; 1990771fe6b9SJerome Glisse 1991771fe6b9SJerome Glisse if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) { 1992771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS; 1993771fe6b9SJerome Glisse } 1994771fe6b9SJerome Glisse 1995771fe6b9SJerome Glisse if (rdev->family == CHIP_RV100 || 1996771fe6b9SJerome Glisse rdev->family == CHIP_RS100 || 1997771fe6b9SJerome Glisse rdev->family == CHIP_RS200) { 1998771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY; 1999771fe6b9SJerome Glisse } 2000771fe6b9SJerome Glisse } 2001771fe6b9SJerome Glisse 2002771fe6b9SJerome Glisse /* Wait for vertical sync on primary CRTC */ 2003771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync(struct radeon_device *rdev) 2004771fe6b9SJerome Glisse { 2005771fe6b9SJerome Glisse uint32_t crtc_gen_cntl, tmp; 2006771fe6b9SJerome Glisse int i; 2007771fe6b9SJerome Glisse 2008771fe6b9SJerome Glisse crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL); 2009771fe6b9SJerome Glisse if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) || 2010771fe6b9SJerome Glisse !(crtc_gen_cntl & RADEON_CRTC_EN)) { 2011771fe6b9SJerome Glisse return; 2012771fe6b9SJerome Glisse } 2013771fe6b9SJerome Glisse /* Clear the CRTC_VBLANK_SAVE bit */ 2014771fe6b9SJerome Glisse WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR); 2015771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2016771fe6b9SJerome Glisse tmp = RREG32(RADEON_CRTC_STATUS); 2017771fe6b9SJerome Glisse if (tmp & RADEON_CRTC_VBLANK_SAVE) { 2018771fe6b9SJerome Glisse return; 2019771fe6b9SJerome Glisse } 2020771fe6b9SJerome Glisse DRM_UDELAY(1); 2021771fe6b9SJerome Glisse } 2022771fe6b9SJerome Glisse } 2023771fe6b9SJerome Glisse 2024771fe6b9SJerome Glisse /* Wait for vertical sync on secondary CRTC */ 2025771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync2(struct radeon_device *rdev) 2026771fe6b9SJerome Glisse { 2027771fe6b9SJerome Glisse uint32_t crtc2_gen_cntl, tmp; 2028771fe6b9SJerome Glisse int i; 2029771fe6b9SJerome Glisse 2030771fe6b9SJerome Glisse crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL); 2031771fe6b9SJerome Glisse if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) || 2032771fe6b9SJerome Glisse !(crtc2_gen_cntl & RADEON_CRTC2_EN)) 2033771fe6b9SJerome Glisse return; 2034771fe6b9SJerome Glisse 2035771fe6b9SJerome Glisse /* Clear the CRTC_VBLANK_SAVE bit */ 2036771fe6b9SJerome Glisse WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR); 2037771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2038771fe6b9SJerome Glisse tmp = RREG32(RADEON_CRTC2_STATUS); 2039771fe6b9SJerome Glisse if (tmp & RADEON_CRTC2_VBLANK_SAVE) { 2040771fe6b9SJerome Glisse return; 2041771fe6b9SJerome Glisse } 2042771fe6b9SJerome Glisse DRM_UDELAY(1); 2043771fe6b9SJerome Glisse } 2044771fe6b9SJerome Glisse } 2045771fe6b9SJerome Glisse 2046771fe6b9SJerome Glisse int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n) 2047771fe6b9SJerome Glisse { 2048771fe6b9SJerome Glisse unsigned i; 2049771fe6b9SJerome Glisse uint32_t tmp; 2050771fe6b9SJerome Glisse 2051771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2052771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK; 2053771fe6b9SJerome Glisse if (tmp >= n) { 2054771fe6b9SJerome Glisse return 0; 2055771fe6b9SJerome Glisse } 2056771fe6b9SJerome Glisse DRM_UDELAY(1); 2057771fe6b9SJerome Glisse } 2058771fe6b9SJerome Glisse return -1; 2059771fe6b9SJerome Glisse } 2060771fe6b9SJerome Glisse 2061771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev) 2062771fe6b9SJerome Glisse { 2063771fe6b9SJerome Glisse unsigned i; 2064771fe6b9SJerome Glisse uint32_t tmp; 2065771fe6b9SJerome Glisse 2066771fe6b9SJerome Glisse if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) { 2067771fe6b9SJerome Glisse printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !" 2068771fe6b9SJerome Glisse " Bad things might happen.\n"); 2069771fe6b9SJerome Glisse } 2070771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2071771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS); 20724612dc97SAlex Deucher if (!(tmp & RADEON_RBBM_ACTIVE)) { 2073771fe6b9SJerome Glisse return 0; 2074771fe6b9SJerome Glisse } 2075771fe6b9SJerome Glisse DRM_UDELAY(1); 2076771fe6b9SJerome Glisse } 2077771fe6b9SJerome Glisse return -1; 2078771fe6b9SJerome Glisse } 2079771fe6b9SJerome Glisse 2080771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev) 2081771fe6b9SJerome Glisse { 2082771fe6b9SJerome Glisse unsigned i; 2083771fe6b9SJerome Glisse uint32_t tmp; 2084771fe6b9SJerome Glisse 2085771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2086771fe6b9SJerome Glisse /* read MC_STATUS */ 20874612dc97SAlex Deucher tmp = RREG32(RADEON_MC_STATUS); 20884612dc97SAlex Deucher if (tmp & RADEON_MC_IDLE) { 2089771fe6b9SJerome Glisse return 0; 2090771fe6b9SJerome Glisse } 2091771fe6b9SJerome Glisse DRM_UDELAY(1); 2092771fe6b9SJerome Glisse } 2093771fe6b9SJerome Glisse return -1; 2094771fe6b9SJerome Glisse } 2095771fe6b9SJerome Glisse 2096225758d8SJerome Glisse void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp) 2097771fe6b9SJerome Glisse { 2098225758d8SJerome Glisse lockup->last_cp_rptr = cp->rptr; 2099225758d8SJerome Glisse lockup->last_jiffies = jiffies; 2100771fe6b9SJerome Glisse } 2101771fe6b9SJerome Glisse 2102225758d8SJerome Glisse /** 2103225758d8SJerome Glisse * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information 2104225758d8SJerome Glisse * @rdev: radeon device structure 2105225758d8SJerome Glisse * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations 2106225758d8SJerome Glisse * @cp: radeon_cp structure holding CP information 2107225758d8SJerome Glisse * 2108225758d8SJerome Glisse * We don't need to initialize the lockup tracking information as we will either 2109225758d8SJerome Glisse * have CP rptr to a different value of jiffies wrap around which will force 2110225758d8SJerome Glisse * initialization of the lockup tracking informations. 2111225758d8SJerome Glisse * 2112225758d8SJerome Glisse * A possible false positivie is if we get call after while and last_cp_rptr == 2113225758d8SJerome Glisse * the current CP rptr, even if it's unlikely it might happen. To avoid this 2114225758d8SJerome Glisse * if the elapsed time since last call is bigger than 2 second than we return 2115225758d8SJerome Glisse * false and update the tracking information. Due to this the caller must call 2116225758d8SJerome Glisse * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported 2117225758d8SJerome Glisse * the fencing code should be cautious about that. 2118225758d8SJerome Glisse * 2119225758d8SJerome Glisse * Caller should write to the ring to force CP to do something so we don't get 2120225758d8SJerome Glisse * false positive when CP is just gived nothing to do. 2121225758d8SJerome Glisse * 2122225758d8SJerome Glisse **/ 2123225758d8SJerome Glisse bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp) 2124771fe6b9SJerome Glisse { 2125225758d8SJerome Glisse unsigned long cjiffies, elapsed; 2126771fe6b9SJerome Glisse 2127225758d8SJerome Glisse cjiffies = jiffies; 2128225758d8SJerome Glisse if (!time_after(cjiffies, lockup->last_jiffies)) { 2129225758d8SJerome Glisse /* likely a wrap around */ 2130225758d8SJerome Glisse lockup->last_cp_rptr = cp->rptr; 2131225758d8SJerome Glisse lockup->last_jiffies = jiffies; 2132225758d8SJerome Glisse return false; 2133225758d8SJerome Glisse } 2134225758d8SJerome Glisse if (cp->rptr != lockup->last_cp_rptr) { 2135225758d8SJerome Glisse /* CP is still working no lockup */ 2136225758d8SJerome Glisse lockup->last_cp_rptr = cp->rptr; 2137225758d8SJerome Glisse lockup->last_jiffies = jiffies; 2138225758d8SJerome Glisse return false; 2139225758d8SJerome Glisse } 2140225758d8SJerome Glisse elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies); 2141ec00efb7SMarek Olšák if (elapsed >= 10000) { 2142225758d8SJerome Glisse dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed); 2143225758d8SJerome Glisse return true; 2144225758d8SJerome Glisse } 2145225758d8SJerome Glisse /* give a chance to the GPU ... */ 2146225758d8SJerome Glisse return false; 2147771fe6b9SJerome Glisse } 2148771fe6b9SJerome Glisse 2149225758d8SJerome Glisse bool r100_gpu_is_lockup(struct radeon_device *rdev) 2150771fe6b9SJerome Glisse { 2151225758d8SJerome Glisse u32 rbbm_status; 2152225758d8SJerome Glisse int r; 2153771fe6b9SJerome Glisse 2154225758d8SJerome Glisse rbbm_status = RREG32(R_000E40_RBBM_STATUS); 2155225758d8SJerome Glisse if (!G_000E40_GUI_ACTIVE(rbbm_status)) { 2156225758d8SJerome Glisse r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp); 2157225758d8SJerome Glisse return false; 2158225758d8SJerome Glisse } 2159225758d8SJerome Glisse /* force CP activities */ 2160225758d8SJerome Glisse r = radeon_ring_lock(rdev, 2); 2161225758d8SJerome Glisse if (!r) { 2162225758d8SJerome Glisse /* PACKET2 NOP */ 2163225758d8SJerome Glisse radeon_ring_write(rdev, 0x80000000); 2164225758d8SJerome Glisse radeon_ring_write(rdev, 0x80000000); 2165225758d8SJerome Glisse radeon_ring_unlock_commit(rdev); 2166225758d8SJerome Glisse } 2167225758d8SJerome Glisse rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR); 2168225758d8SJerome Glisse return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp); 2169225758d8SJerome Glisse } 2170225758d8SJerome Glisse 217190aca4d2SJerome Glisse void r100_bm_disable(struct radeon_device *rdev) 217290aca4d2SJerome Glisse { 217390aca4d2SJerome Glisse u32 tmp; 217490aca4d2SJerome Glisse 217590aca4d2SJerome Glisse /* disable bus mastering */ 217690aca4d2SJerome Glisse tmp = RREG32(R_000030_BUS_CNTL); 217790aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044); 2178771fe6b9SJerome Glisse mdelay(1); 217990aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042); 218090aca4d2SJerome Glisse mdelay(1); 218190aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040); 218290aca4d2SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 218390aca4d2SJerome Glisse mdelay(1); 218490aca4d2SJerome Glisse pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp); 218590aca4d2SJerome Glisse pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB); 218690aca4d2SJerome Glisse mdelay(1); 218790aca4d2SJerome Glisse } 218890aca4d2SJerome Glisse 2189a2d07b74SJerome Glisse int r100_asic_reset(struct radeon_device *rdev) 2190771fe6b9SJerome Glisse { 219190aca4d2SJerome Glisse struct r100_mc_save save; 219290aca4d2SJerome Glisse u32 status, tmp; 219325b2ec5bSAlex Deucher int ret = 0; 2194771fe6b9SJerome Glisse 219590aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 219690aca4d2SJerome Glisse if (!G_000E40_GUI_ACTIVE(status)) { 2197771fe6b9SJerome Glisse return 0; 2198771fe6b9SJerome Glisse } 219925b2ec5bSAlex Deucher r100_mc_stop(rdev, &save); 220090aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 220190aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 220290aca4d2SJerome Glisse /* stop CP */ 220390aca4d2SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 220490aca4d2SJerome Glisse tmp = RREG32(RADEON_CP_RB_CNTL); 220590aca4d2SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA); 220690aca4d2SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 220790aca4d2SJerome Glisse WREG32(RADEON_CP_RB_WPTR, 0); 220890aca4d2SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 220990aca4d2SJerome Glisse /* save PCI state */ 221090aca4d2SJerome Glisse pci_save_state(rdev->pdev); 221190aca4d2SJerome Glisse /* disable bus mastering */ 221290aca4d2SJerome Glisse r100_bm_disable(rdev); 221390aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) | 221490aca4d2SJerome Glisse S_0000F0_SOFT_RESET_RE(1) | 221590aca4d2SJerome Glisse S_0000F0_SOFT_RESET_PP(1) | 221690aca4d2SJerome Glisse S_0000F0_SOFT_RESET_RB(1)); 221790aca4d2SJerome Glisse RREG32(R_0000F0_RBBM_SOFT_RESET); 221890aca4d2SJerome Glisse mdelay(500); 221990aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 222090aca4d2SJerome Glisse mdelay(1); 222190aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 222290aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 2223771fe6b9SJerome Glisse /* reset CP */ 222490aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1)); 222590aca4d2SJerome Glisse RREG32(R_0000F0_RBBM_SOFT_RESET); 222690aca4d2SJerome Glisse mdelay(500); 222790aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 222890aca4d2SJerome Glisse mdelay(1); 222990aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 223090aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 223190aca4d2SJerome Glisse /* restore PCI & busmastering */ 223290aca4d2SJerome Glisse pci_restore_state(rdev->pdev); 223390aca4d2SJerome Glisse r100_enable_bm(rdev); 2234771fe6b9SJerome Glisse /* Check if GPU is idle */ 223590aca4d2SJerome Glisse if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) || 223690aca4d2SJerome Glisse G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) { 223790aca4d2SJerome Glisse dev_err(rdev->dev, "failed to reset GPU\n"); 223890aca4d2SJerome Glisse rdev->gpu_lockup = true; 223925b2ec5bSAlex Deucher ret = -1; 224025b2ec5bSAlex Deucher } else 224190aca4d2SJerome Glisse dev_info(rdev->dev, "GPU reset succeed\n"); 224225b2ec5bSAlex Deucher r100_mc_resume(rdev, &save); 224325b2ec5bSAlex Deucher return ret; 2244771fe6b9SJerome Glisse } 2245771fe6b9SJerome Glisse 224692cde00cSAlex Deucher void r100_set_common_regs(struct radeon_device *rdev) 224792cde00cSAlex Deucher { 22482739d49cSAlex Deucher struct drm_device *dev = rdev->ddev; 22492739d49cSAlex Deucher bool force_dac2 = false; 2250d668046cSDave Airlie u32 tmp; 22512739d49cSAlex Deucher 225292cde00cSAlex Deucher /* set these so they don't interfere with anything */ 225392cde00cSAlex Deucher WREG32(RADEON_OV0_SCALE_CNTL, 0); 225492cde00cSAlex Deucher WREG32(RADEON_SUBPIC_CNTL, 0); 225592cde00cSAlex Deucher WREG32(RADEON_VIPH_CONTROL, 0); 225692cde00cSAlex Deucher WREG32(RADEON_I2C_CNTL_1, 0); 225792cde00cSAlex Deucher WREG32(RADEON_DVI_I2C_CNTL_1, 0); 225892cde00cSAlex Deucher WREG32(RADEON_CAP0_TRIG_CNTL, 0); 225992cde00cSAlex Deucher WREG32(RADEON_CAP1_TRIG_CNTL, 0); 22602739d49cSAlex Deucher 22612739d49cSAlex Deucher /* always set up dac2 on rn50 and some rv100 as lots 22622739d49cSAlex Deucher * of servers seem to wire it up to a VGA port but 22632739d49cSAlex Deucher * don't report it in the bios connector 22642739d49cSAlex Deucher * table. 22652739d49cSAlex Deucher */ 22662739d49cSAlex Deucher switch (dev->pdev->device) { 22672739d49cSAlex Deucher /* RN50 */ 22682739d49cSAlex Deucher case 0x515e: 22692739d49cSAlex Deucher case 0x5969: 22702739d49cSAlex Deucher force_dac2 = true; 22712739d49cSAlex Deucher break; 22722739d49cSAlex Deucher /* RV100*/ 22732739d49cSAlex Deucher case 0x5159: 22742739d49cSAlex Deucher case 0x515a: 22752739d49cSAlex Deucher /* DELL triple head servers */ 22762739d49cSAlex Deucher if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) && 22772739d49cSAlex Deucher ((dev->pdev->subsystem_device == 0x016c) || 22782739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016d) || 22792739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016e) || 22802739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016f) || 22812739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x0170) || 22822739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x017d) || 22832739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x017e) || 22842739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x0183) || 22852739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x018a) || 22862739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x019a))) 22872739d49cSAlex Deucher force_dac2 = true; 22882739d49cSAlex Deucher break; 22892739d49cSAlex Deucher } 22902739d49cSAlex Deucher 22912739d49cSAlex Deucher if (force_dac2) { 22922739d49cSAlex Deucher u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG); 22932739d49cSAlex Deucher u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL); 22942739d49cSAlex Deucher u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2); 22952739d49cSAlex Deucher 22962739d49cSAlex Deucher /* For CRT on DAC2, don't turn it on if BIOS didn't 22972739d49cSAlex Deucher enable it, even it's detected. 22982739d49cSAlex Deucher */ 22992739d49cSAlex Deucher 23002739d49cSAlex Deucher /* force it to crtc0 */ 23012739d49cSAlex Deucher dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL; 23022739d49cSAlex Deucher dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL; 23032739d49cSAlex Deucher disp_hw_debug |= RADEON_CRT2_DISP1_SEL; 23042739d49cSAlex Deucher 23052739d49cSAlex Deucher /* set up the TV DAC */ 23062739d49cSAlex Deucher tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL | 23072739d49cSAlex Deucher RADEON_TV_DAC_STD_MASK | 23082739d49cSAlex Deucher RADEON_TV_DAC_RDACPD | 23092739d49cSAlex Deucher RADEON_TV_DAC_GDACPD | 23102739d49cSAlex Deucher RADEON_TV_DAC_BDACPD | 23112739d49cSAlex Deucher RADEON_TV_DAC_BGADJ_MASK | 23122739d49cSAlex Deucher RADEON_TV_DAC_DACADJ_MASK); 23132739d49cSAlex Deucher tv_dac_cntl |= (RADEON_TV_DAC_NBLANK | 23142739d49cSAlex Deucher RADEON_TV_DAC_NHOLD | 23152739d49cSAlex Deucher RADEON_TV_DAC_STD_PS2 | 23162739d49cSAlex Deucher (0x58 << 16)); 23172739d49cSAlex Deucher 23182739d49cSAlex Deucher WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl); 23192739d49cSAlex Deucher WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug); 23202739d49cSAlex Deucher WREG32(RADEON_DAC_CNTL2, dac2_cntl); 23212739d49cSAlex Deucher } 2322d668046cSDave Airlie 2323d668046cSDave Airlie /* switch PM block to ACPI mode */ 2324d668046cSDave Airlie tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL); 2325d668046cSDave Airlie tmp &= ~RADEON_PM_MODE_SEL; 2326d668046cSDave Airlie WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp); 2327d668046cSDave Airlie 232892cde00cSAlex Deucher } 2329771fe6b9SJerome Glisse 2330771fe6b9SJerome Glisse /* 2331771fe6b9SJerome Glisse * VRAM info 2332771fe6b9SJerome Glisse */ 2333771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev) 2334771fe6b9SJerome Glisse { 2335771fe6b9SJerome Glisse uint32_t tmp; 2336771fe6b9SJerome Glisse 2337771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = false; 2338771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) 2339771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2340771fe6b9SJerome Glisse else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR) 2341771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2342771fe6b9SJerome Glisse if ((rdev->family == CHIP_RV100) || 2343771fe6b9SJerome Glisse (rdev->family == CHIP_RS100) || 2344771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 2345771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 2346771fe6b9SJerome Glisse if (tmp & RV100_HALF_MODE) { 2347771fe6b9SJerome Glisse rdev->mc.vram_width = 32; 2348771fe6b9SJerome Glisse } else { 2349771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 2350771fe6b9SJerome Glisse } 2351771fe6b9SJerome Glisse if (rdev->flags & RADEON_SINGLE_CRTC) { 2352771fe6b9SJerome Glisse rdev->mc.vram_width /= 4; 2353771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2354771fe6b9SJerome Glisse } 2355771fe6b9SJerome Glisse } else if (rdev->family <= CHIP_RV280) { 2356771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 2357771fe6b9SJerome Glisse if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) { 2358771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 2359771fe6b9SJerome Glisse } else { 2360771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 2361771fe6b9SJerome Glisse } 2362771fe6b9SJerome Glisse } else { 2363771fe6b9SJerome Glisse /* newer IGPs */ 2364771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 2365771fe6b9SJerome Glisse } 2366771fe6b9SJerome Glisse } 2367771fe6b9SJerome Glisse 23682a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev) 2369771fe6b9SJerome Glisse { 23702a0f8918SDave Airlie u32 aper_size; 23712a0f8918SDave Airlie u8 byte; 23722a0f8918SDave Airlie 23732a0f8918SDave Airlie aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 23742a0f8918SDave Airlie 23752a0f8918SDave Airlie /* Set HDP_APER_CNTL only on cards that are known not to be broken, 23762a0f8918SDave Airlie * that is has the 2nd generation multifunction PCI interface 23772a0f8918SDave Airlie */ 23782a0f8918SDave Airlie if (rdev->family == CHIP_RV280 || 23792a0f8918SDave Airlie rdev->family >= CHIP_RV350) { 23802a0f8918SDave Airlie WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL, 23812a0f8918SDave Airlie ~RADEON_HDP_APER_CNTL); 23822a0f8918SDave Airlie DRM_INFO("Generation 2 PCI interface, using max accessible memory\n"); 23832a0f8918SDave Airlie return aper_size * 2; 23842a0f8918SDave Airlie } 23852a0f8918SDave Airlie 23862a0f8918SDave Airlie /* Older cards have all sorts of funny issues to deal with. First 23872a0f8918SDave Airlie * check if it's a multifunction card by reading the PCI config 23882a0f8918SDave Airlie * header type... Limit those to one aperture size 23892a0f8918SDave Airlie */ 23902a0f8918SDave Airlie pci_read_config_byte(rdev->pdev, 0xe, &byte); 23912a0f8918SDave Airlie if (byte & 0x80) { 23922a0f8918SDave Airlie DRM_INFO("Generation 1 PCI interface in multifunction mode\n"); 23932a0f8918SDave Airlie DRM_INFO("Limiting VRAM to one aperture\n"); 23942a0f8918SDave Airlie return aper_size; 23952a0f8918SDave Airlie } 23962a0f8918SDave Airlie 23972a0f8918SDave Airlie /* Single function older card. We read HDP_APER_CNTL to see how the BIOS 23982a0f8918SDave Airlie * have set it up. We don't write this as it's broken on some ASICs but 23992a0f8918SDave Airlie * we expect the BIOS to have done the right thing (might be too optimistic...) 24002a0f8918SDave Airlie */ 24012a0f8918SDave Airlie if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL) 24022a0f8918SDave Airlie return aper_size * 2; 24032a0f8918SDave Airlie return aper_size; 24042a0f8918SDave Airlie } 24052a0f8918SDave Airlie 24062a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev) 24072a0f8918SDave Airlie { 24082a0f8918SDave Airlie u64 config_aper_size; 24092a0f8918SDave Airlie 2410d594e46aSJerome Glisse /* work out accessible VRAM */ 241101d73a69SJordan Crouse rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0); 241201d73a69SJordan Crouse rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0); 241351e5fcd3SJerome Glisse rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev); 241451e5fcd3SJerome Glisse /* FIXME we don't use the second aperture yet when we could use it */ 241551e5fcd3SJerome Glisse if (rdev->mc.visible_vram_size > rdev->mc.aper_size) 241651e5fcd3SJerome Glisse rdev->mc.visible_vram_size = rdev->mc.aper_size; 24172a0f8918SDave Airlie config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 2418771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) { 2419771fe6b9SJerome Glisse uint32_t tom; 2420771fe6b9SJerome Glisse /* read NB_TOM to get the amount of ram stolen for the GPU */ 2421771fe6b9SJerome Glisse tom = RREG32(RADEON_NB_TOM); 24227a50f01aSDave Airlie rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16); 24237a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 24247a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 2425771fe6b9SJerome Glisse } else { 24267a50f01aSDave Airlie rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE); 2427771fe6b9SJerome Glisse /* Some production boards of m6 will report 0 2428771fe6b9SJerome Glisse * if it's 8 MB 2429771fe6b9SJerome Glisse */ 24307a50f01aSDave Airlie if (rdev->mc.real_vram_size == 0) { 24317a50f01aSDave Airlie rdev->mc.real_vram_size = 8192 * 1024; 24327a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 2433771fe6b9SJerome Glisse } 24342a0f8918SDave Airlie /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM - 2435d594e46aSJerome Glisse * Novell bug 204882 + along with lots of ubuntu ones 2436d594e46aSJerome Glisse */ 2437b7d8cce5SAlex Deucher if (rdev->mc.aper_size > config_aper_size) 2438b7d8cce5SAlex Deucher config_aper_size = rdev->mc.aper_size; 2439b7d8cce5SAlex Deucher 24407a50f01aSDave Airlie if (config_aper_size > rdev->mc.real_vram_size) 24417a50f01aSDave Airlie rdev->mc.mc_vram_size = config_aper_size; 24427a50f01aSDave Airlie else 24437a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 2444771fe6b9SJerome Glisse } 2445d594e46aSJerome Glisse } 24462a0f8918SDave Airlie 244728d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state) 244828d52043SDave Airlie { 244928d52043SDave Airlie uint32_t temp; 245028d52043SDave Airlie 245128d52043SDave Airlie temp = RREG32(RADEON_CONFIG_CNTL); 245228d52043SDave Airlie if (state == false) { 2453d75ee3beSAlex Deucher temp &= ~RADEON_CFG_VGA_RAM_EN; 2454d75ee3beSAlex Deucher temp |= RADEON_CFG_VGA_IO_DIS; 245528d52043SDave Airlie } else { 2456d75ee3beSAlex Deucher temp &= ~RADEON_CFG_VGA_IO_DIS; 245728d52043SDave Airlie } 245828d52043SDave Airlie WREG32(RADEON_CONFIG_CNTL, temp); 245928d52043SDave Airlie } 246028d52043SDave Airlie 2461d594e46aSJerome Glisse void r100_mc_init(struct radeon_device *rdev) 24622a0f8918SDave Airlie { 2463d594e46aSJerome Glisse u64 base; 24642a0f8918SDave Airlie 2465d594e46aSJerome Glisse r100_vram_get_type(rdev); 24662a0f8918SDave Airlie r100_vram_init_sizes(rdev); 2467d594e46aSJerome Glisse base = rdev->mc.aper_base; 2468d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_IGP) 2469d594e46aSJerome Glisse base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16; 2470d594e46aSJerome Glisse radeon_vram_location(rdev, &rdev->mc, base); 24718d369bb1SAlex Deucher rdev->mc.gtt_base_align = 0; 2472d594e46aSJerome Glisse if (!(rdev->flags & RADEON_IS_AGP)) 2473d594e46aSJerome Glisse radeon_gtt_location(rdev, &rdev->mc); 2474f47299c5SAlex Deucher radeon_update_bandwidth_info(rdev); 2475771fe6b9SJerome Glisse } 2476771fe6b9SJerome Glisse 2477771fe6b9SJerome Glisse 2478771fe6b9SJerome Glisse /* 2479771fe6b9SJerome Glisse * Indirect registers accessor 2480771fe6b9SJerome Glisse */ 2481771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev) 2482771fe6b9SJerome Glisse { 24834ce9198eSAlex Deucher if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) { 2484771fe6b9SJerome Glisse (void)RREG32(RADEON_CLOCK_CNTL_DATA); 2485771fe6b9SJerome Glisse (void)RREG32(RADEON_CRTC_GEN_CNTL); 2486771fe6b9SJerome Glisse } 24874ce9198eSAlex Deucher } 2488771fe6b9SJerome Glisse 2489771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev) 2490771fe6b9SJerome Glisse { 2491771fe6b9SJerome Glisse /* This workarounds is necessary on RV100, RS100 and RS200 chips 2492771fe6b9SJerome Glisse * or the chip could hang on a subsequent access 2493771fe6b9SJerome Glisse */ 2494771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) { 2495771fe6b9SJerome Glisse udelay(5000); 2496771fe6b9SJerome Glisse } 2497771fe6b9SJerome Glisse 2498771fe6b9SJerome Glisse /* This function is required to workaround a hardware bug in some (all?) 2499771fe6b9SJerome Glisse * revisions of the R300. This workaround should be called after every 2500771fe6b9SJerome Glisse * CLOCK_CNTL_INDEX register access. If not, register reads afterward 2501771fe6b9SJerome Glisse * may not be correct. 2502771fe6b9SJerome Glisse */ 2503771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_R300_CG) { 2504771fe6b9SJerome Glisse uint32_t save, tmp; 2505771fe6b9SJerome Glisse 2506771fe6b9SJerome Glisse save = RREG32(RADEON_CLOCK_CNTL_INDEX); 2507771fe6b9SJerome Glisse tmp = save & ~(0x3f | RADEON_PLL_WR_EN); 2508771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, tmp); 2509771fe6b9SJerome Glisse tmp = RREG32(RADEON_CLOCK_CNTL_DATA); 2510771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, save); 2511771fe6b9SJerome Glisse } 2512771fe6b9SJerome Glisse } 2513771fe6b9SJerome Glisse 2514771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg) 2515771fe6b9SJerome Glisse { 2516771fe6b9SJerome Glisse uint32_t data; 2517771fe6b9SJerome Glisse 2518771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f); 2519771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 2520771fe6b9SJerome Glisse data = RREG32(RADEON_CLOCK_CNTL_DATA); 2521771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 2522771fe6b9SJerome Glisse return data; 2523771fe6b9SJerome Glisse } 2524771fe6b9SJerome Glisse 2525771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) 2526771fe6b9SJerome Glisse { 2527771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN)); 2528771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 2529771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_DATA, v); 2530771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 2531771fe6b9SJerome Glisse } 2532771fe6b9SJerome Glisse 2533d4550907SJerome Glisse void r100_set_safe_registers(struct radeon_device *rdev) 2534068a117cSJerome Glisse { 2535551ebd83SDave Airlie if (ASIC_IS_RN50(rdev)) { 2536551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm; 2537551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm); 2538551ebd83SDave Airlie } else if (rdev->family < CHIP_R200) { 2539551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = r100_reg_safe_bm; 2540551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm); 2541551ebd83SDave Airlie } else { 2542d4550907SJerome Glisse r200_set_safe_registers(rdev); 2543551ebd83SDave Airlie } 2544068a117cSJerome Glisse } 2545068a117cSJerome Glisse 2546771fe6b9SJerome Glisse /* 2547771fe6b9SJerome Glisse * Debugfs info 2548771fe6b9SJerome Glisse */ 2549771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2550771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data) 2551771fe6b9SJerome Glisse { 2552771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2553771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2554771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2555771fe6b9SJerome Glisse uint32_t reg, value; 2556771fe6b9SJerome Glisse unsigned i; 2557771fe6b9SJerome Glisse 2558771fe6b9SJerome Glisse seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS)); 2559771fe6b9SJerome Glisse seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C)); 2560771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2561771fe6b9SJerome Glisse for (i = 0; i < 64; i++) { 2562771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100); 2563771fe6b9SJerome Glisse reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2; 2564771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i); 2565771fe6b9SJerome Glisse value = RREG32(RADEON_RBBM_CMDFIFO_DATA); 2566771fe6b9SJerome Glisse seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value); 2567771fe6b9SJerome Glisse } 2568771fe6b9SJerome Glisse return 0; 2569771fe6b9SJerome Glisse } 2570771fe6b9SJerome Glisse 2571771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data) 2572771fe6b9SJerome Glisse { 2573771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2574771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2575771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2576771fe6b9SJerome Glisse uint32_t rdp, wdp; 2577771fe6b9SJerome Glisse unsigned count, i, j; 2578771fe6b9SJerome Glisse 2579771fe6b9SJerome Glisse radeon_ring_free_size(rdev); 2580771fe6b9SJerome Glisse rdp = RREG32(RADEON_CP_RB_RPTR); 2581771fe6b9SJerome Glisse wdp = RREG32(RADEON_CP_RB_WPTR); 2582771fe6b9SJerome Glisse count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask; 2583771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2584771fe6b9SJerome Glisse seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp); 2585771fe6b9SJerome Glisse seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp); 2586771fe6b9SJerome Glisse seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw); 2587771fe6b9SJerome Glisse seq_printf(m, "%u dwords in ring\n", count); 2588771fe6b9SJerome Glisse for (j = 0; j <= count; j++) { 2589771fe6b9SJerome Glisse i = (rdp + j) & rdev->cp.ptr_mask; 2590771fe6b9SJerome Glisse seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]); 2591771fe6b9SJerome Glisse } 2592771fe6b9SJerome Glisse return 0; 2593771fe6b9SJerome Glisse } 2594771fe6b9SJerome Glisse 2595771fe6b9SJerome Glisse 2596771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data) 2597771fe6b9SJerome Glisse { 2598771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2599771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2600771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2601771fe6b9SJerome Glisse uint32_t csq_stat, csq2_stat, tmp; 2602771fe6b9SJerome Glisse unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr; 2603771fe6b9SJerome Glisse unsigned i; 2604771fe6b9SJerome Glisse 2605771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2606771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE)); 2607771fe6b9SJerome Glisse csq_stat = RREG32(RADEON_CP_CSQ_STAT); 2608771fe6b9SJerome Glisse csq2_stat = RREG32(RADEON_CP_CSQ2_STAT); 2609771fe6b9SJerome Glisse r_rptr = (csq_stat >> 0) & 0x3ff; 2610771fe6b9SJerome Glisse r_wptr = (csq_stat >> 10) & 0x3ff; 2611771fe6b9SJerome Glisse ib1_rptr = (csq_stat >> 20) & 0x3ff; 2612771fe6b9SJerome Glisse ib1_wptr = (csq2_stat >> 0) & 0x3ff; 2613771fe6b9SJerome Glisse ib2_rptr = (csq2_stat >> 10) & 0x3ff; 2614771fe6b9SJerome Glisse ib2_wptr = (csq2_stat >> 20) & 0x3ff; 2615771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat); 2616771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat); 2617771fe6b9SJerome Glisse seq_printf(m, "Ring rptr %u\n", r_rptr); 2618771fe6b9SJerome Glisse seq_printf(m, "Ring wptr %u\n", r_wptr); 2619771fe6b9SJerome Glisse seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr); 2620771fe6b9SJerome Glisse seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr); 2621771fe6b9SJerome Glisse seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr); 2622771fe6b9SJerome Glisse seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr); 2623771fe6b9SJerome Glisse /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms 2624771fe6b9SJerome Glisse * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */ 2625771fe6b9SJerome Glisse seq_printf(m, "Ring fifo:\n"); 2626771fe6b9SJerome Glisse for (i = 0; i < 256; i++) { 2627771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2628771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2629771fe6b9SJerome Glisse seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp); 2630771fe6b9SJerome Glisse } 2631771fe6b9SJerome Glisse seq_printf(m, "Indirect1 fifo:\n"); 2632771fe6b9SJerome Glisse for (i = 256; i <= 512; i++) { 2633771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2634771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2635771fe6b9SJerome Glisse seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp); 2636771fe6b9SJerome Glisse } 2637771fe6b9SJerome Glisse seq_printf(m, "Indirect2 fifo:\n"); 2638771fe6b9SJerome Glisse for (i = 640; i < ib1_wptr; i++) { 2639771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2640771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2641771fe6b9SJerome Glisse seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp); 2642771fe6b9SJerome Glisse } 2643771fe6b9SJerome Glisse return 0; 2644771fe6b9SJerome Glisse } 2645771fe6b9SJerome Glisse 2646771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data) 2647771fe6b9SJerome Glisse { 2648771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2649771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2650771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2651771fe6b9SJerome Glisse uint32_t tmp; 2652771fe6b9SJerome Glisse 2653771fe6b9SJerome Glisse tmp = RREG32(RADEON_CONFIG_MEMSIZE); 2654771fe6b9SJerome Glisse seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp); 2655771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_FB_LOCATION); 2656771fe6b9SJerome Glisse seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp); 2657771fe6b9SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 2658771fe6b9SJerome Glisse seq_printf(m, "BUS_CNTL 0x%08x\n", tmp); 2659771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_AGP_LOCATION); 2660771fe6b9SJerome Glisse seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp); 2661771fe6b9SJerome Glisse tmp = RREG32(RADEON_AGP_BASE); 2662771fe6b9SJerome Glisse seq_printf(m, "AGP_BASE 0x%08x\n", tmp); 2663771fe6b9SJerome Glisse tmp = RREG32(RADEON_HOST_PATH_CNTL); 2664771fe6b9SJerome Glisse seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp); 2665771fe6b9SJerome Glisse tmp = RREG32(0x01D0); 2666771fe6b9SJerome Glisse seq_printf(m, "AIC_CTRL 0x%08x\n", tmp); 2667771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_LO_ADDR); 2668771fe6b9SJerome Glisse seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp); 2669771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_HI_ADDR); 2670771fe6b9SJerome Glisse seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp); 2671771fe6b9SJerome Glisse tmp = RREG32(0x01E4); 2672771fe6b9SJerome Glisse seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp); 2673771fe6b9SJerome Glisse return 0; 2674771fe6b9SJerome Glisse } 2675771fe6b9SJerome Glisse 2676771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = { 2677771fe6b9SJerome Glisse {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL}, 2678771fe6b9SJerome Glisse }; 2679771fe6b9SJerome Glisse 2680771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = { 2681771fe6b9SJerome Glisse {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL}, 2682771fe6b9SJerome Glisse {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL}, 2683771fe6b9SJerome Glisse }; 2684771fe6b9SJerome Glisse 2685771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = { 2686771fe6b9SJerome Glisse {"r100_mc_info", r100_debugfs_mc_info, 0, NULL}, 2687771fe6b9SJerome Glisse }; 2688771fe6b9SJerome Glisse #endif 2689771fe6b9SJerome Glisse 2690771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev) 2691771fe6b9SJerome Glisse { 2692771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2693771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1); 2694771fe6b9SJerome Glisse #else 2695771fe6b9SJerome Glisse return 0; 2696771fe6b9SJerome Glisse #endif 2697771fe6b9SJerome Glisse } 2698771fe6b9SJerome Glisse 2699771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev) 2700771fe6b9SJerome Glisse { 2701771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2702771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2); 2703771fe6b9SJerome Glisse #else 2704771fe6b9SJerome Glisse return 0; 2705771fe6b9SJerome Glisse #endif 2706771fe6b9SJerome Glisse } 2707771fe6b9SJerome Glisse 2708771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev) 2709771fe6b9SJerome Glisse { 2710771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2711771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1); 2712771fe6b9SJerome Glisse #else 2713771fe6b9SJerome Glisse return 0; 2714771fe6b9SJerome Glisse #endif 2715771fe6b9SJerome Glisse } 2716e024e110SDave Airlie 2717e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg, 2718e024e110SDave Airlie uint32_t tiling_flags, uint32_t pitch, 2719e024e110SDave Airlie uint32_t offset, uint32_t obj_size) 2720e024e110SDave Airlie { 2721e024e110SDave Airlie int surf_index = reg * 16; 2722e024e110SDave Airlie int flags = 0; 2723e024e110SDave Airlie 2724e024e110SDave Airlie if (rdev->family <= CHIP_RS200) { 2725e024e110SDave Airlie if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 2726e024e110SDave Airlie == (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 2727e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_BOTH; 2728e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 2729e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_MACRO; 2730e024e110SDave Airlie } else if (rdev->family <= CHIP_RV280) { 2731e024e110SDave Airlie if (tiling_flags & (RADEON_TILING_MACRO)) 2732e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MACRO; 2733e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 2734e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MICRO; 2735e024e110SDave Airlie } else { 2736e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 2737e024e110SDave Airlie flags |= R300_SURF_TILE_MACRO; 2738e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 2739e024e110SDave Airlie flags |= R300_SURF_TILE_MICRO; 2740e024e110SDave Airlie } 2741e024e110SDave Airlie 2742c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_16BIT) 2743c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP; 2744c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_32BIT) 2745c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP; 2746c88f9f0cSMichel Dänzer 2747f5c5f040SDave Airlie /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */ 2748f5c5f040SDave Airlie if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) { 2749f5c5f040SDave Airlie if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO))) 2750f5c5f040SDave Airlie if (ASIC_IS_RN50(rdev)) 2751f5c5f040SDave Airlie pitch /= 16; 2752f5c5f040SDave Airlie } 2753f5c5f040SDave Airlie 2754f5c5f040SDave Airlie /* r100/r200 divide by 16 */ 2755f5c5f040SDave Airlie if (rdev->family < CHIP_R300) 2756f5c5f040SDave Airlie flags |= pitch / 16; 2757f5c5f040SDave Airlie else 2758f5c5f040SDave Airlie flags |= pitch / 8; 2759f5c5f040SDave Airlie 2760f5c5f040SDave Airlie 2761d9fdaafbSDave Airlie DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1); 2762e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, flags); 2763e024e110SDave Airlie WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset); 2764e024e110SDave Airlie WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1); 2765e024e110SDave Airlie return 0; 2766e024e110SDave Airlie } 2767e024e110SDave Airlie 2768e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg) 2769e024e110SDave Airlie { 2770e024e110SDave Airlie int surf_index = reg * 16; 2771e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, 0); 2772e024e110SDave Airlie } 2773c93bb85bSJerome Glisse 2774c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev) 2775c93bb85bSJerome Glisse { 2776c93bb85bSJerome Glisse fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff; 2777c93bb85bSJerome Glisse fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff; 2778c93bb85bSJerome Glisse fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff; 2779c93bb85bSJerome Glisse uint32_t temp, data, mem_trcd, mem_trp, mem_tras; 2780c93bb85bSJerome Glisse fixed20_12 memtcas_ff[8] = { 278168adac5eSBen Skeggs dfixed_init(1), 278268adac5eSBen Skeggs dfixed_init(2), 278368adac5eSBen Skeggs dfixed_init(3), 278468adac5eSBen Skeggs dfixed_init(0), 278568adac5eSBen Skeggs dfixed_init_half(1), 278668adac5eSBen Skeggs dfixed_init_half(2), 278768adac5eSBen Skeggs dfixed_init(0), 2788c93bb85bSJerome Glisse }; 2789c93bb85bSJerome Glisse fixed20_12 memtcas_rs480_ff[8] = { 279068adac5eSBen Skeggs dfixed_init(0), 279168adac5eSBen Skeggs dfixed_init(1), 279268adac5eSBen Skeggs dfixed_init(2), 279368adac5eSBen Skeggs dfixed_init(3), 279468adac5eSBen Skeggs dfixed_init(0), 279568adac5eSBen Skeggs dfixed_init_half(1), 279668adac5eSBen Skeggs dfixed_init_half(2), 279768adac5eSBen Skeggs dfixed_init_half(3), 2798c93bb85bSJerome Glisse }; 2799c93bb85bSJerome Glisse fixed20_12 memtcas2_ff[8] = { 280068adac5eSBen Skeggs dfixed_init(0), 280168adac5eSBen Skeggs dfixed_init(1), 280268adac5eSBen Skeggs dfixed_init(2), 280368adac5eSBen Skeggs dfixed_init(3), 280468adac5eSBen Skeggs dfixed_init(4), 280568adac5eSBen Skeggs dfixed_init(5), 280668adac5eSBen Skeggs dfixed_init(6), 280768adac5eSBen Skeggs dfixed_init(7), 2808c93bb85bSJerome Glisse }; 2809c93bb85bSJerome Glisse fixed20_12 memtrbs[8] = { 281068adac5eSBen Skeggs dfixed_init(1), 281168adac5eSBen Skeggs dfixed_init_half(1), 281268adac5eSBen Skeggs dfixed_init(2), 281368adac5eSBen Skeggs dfixed_init_half(2), 281468adac5eSBen Skeggs dfixed_init(3), 281568adac5eSBen Skeggs dfixed_init_half(3), 281668adac5eSBen Skeggs dfixed_init(4), 281768adac5eSBen Skeggs dfixed_init_half(4) 2818c93bb85bSJerome Glisse }; 2819c93bb85bSJerome Glisse fixed20_12 memtrbs_r4xx[8] = { 282068adac5eSBen Skeggs dfixed_init(4), 282168adac5eSBen Skeggs dfixed_init(5), 282268adac5eSBen Skeggs dfixed_init(6), 282368adac5eSBen Skeggs dfixed_init(7), 282468adac5eSBen Skeggs dfixed_init(8), 282568adac5eSBen Skeggs dfixed_init(9), 282668adac5eSBen Skeggs dfixed_init(10), 282768adac5eSBen Skeggs dfixed_init(11) 2828c93bb85bSJerome Glisse }; 2829c93bb85bSJerome Glisse fixed20_12 min_mem_eff; 2830c93bb85bSJerome Glisse fixed20_12 mc_latency_sclk, mc_latency_mclk, k1; 2831c93bb85bSJerome Glisse fixed20_12 cur_latency_mclk, cur_latency_sclk; 2832c93bb85bSJerome Glisse fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate, 2833c93bb85bSJerome Glisse disp_drain_rate2, read_return_rate; 2834c93bb85bSJerome Glisse fixed20_12 time_disp1_drop_priority; 2835c93bb85bSJerome Glisse int c; 2836c93bb85bSJerome Glisse int cur_size = 16; /* in octawords */ 2837c93bb85bSJerome Glisse int critical_point = 0, critical_point2; 2838c93bb85bSJerome Glisse /* uint32_t read_return_rate, time_disp1_drop_priority; */ 2839c93bb85bSJerome Glisse int stop_req, max_stop_req; 2840c93bb85bSJerome Glisse struct drm_display_mode *mode1 = NULL; 2841c93bb85bSJerome Glisse struct drm_display_mode *mode2 = NULL; 2842c93bb85bSJerome Glisse uint32_t pixel_bytes1 = 0; 2843c93bb85bSJerome Glisse uint32_t pixel_bytes2 = 0; 2844c93bb85bSJerome Glisse 2845f46c0120SAlex Deucher radeon_update_display_priority(rdev); 2846f46c0120SAlex Deucher 2847c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[0]->base.enabled) { 2848c93bb85bSJerome Glisse mode1 = &rdev->mode_info.crtcs[0]->base.mode; 2849c93bb85bSJerome Glisse pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8; 2850c93bb85bSJerome Glisse } 2851dfee5614SDave Airlie if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 2852c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[1]->base.enabled) { 2853c93bb85bSJerome Glisse mode2 = &rdev->mode_info.crtcs[1]->base.mode; 2854c93bb85bSJerome Glisse pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8; 2855c93bb85bSJerome Glisse } 2856dfee5614SDave Airlie } 2857c93bb85bSJerome Glisse 285868adac5eSBen Skeggs min_mem_eff.full = dfixed_const_8(0); 2859c93bb85bSJerome Glisse /* get modes */ 2860c93bb85bSJerome Glisse if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) { 2861c93bb85bSJerome Glisse uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER); 2862c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT); 2863c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT); 2864c93bb85bSJerome Glisse /* check crtc enables */ 2865c93bb85bSJerome Glisse if (mode2) 2866c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT); 2867c93bb85bSJerome Glisse if (mode1) 2868c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT); 2869c93bb85bSJerome Glisse WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer); 2870c93bb85bSJerome Glisse } 2871c93bb85bSJerome Glisse 2872c93bb85bSJerome Glisse /* 2873c93bb85bSJerome Glisse * determine is there is enough bw for current mode 2874c93bb85bSJerome Glisse */ 2875f47299c5SAlex Deucher sclk_ff = rdev->pm.sclk; 2876f47299c5SAlex Deucher mclk_ff = rdev->pm.mclk; 2877c93bb85bSJerome Glisse 2878c93bb85bSJerome Glisse temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1); 287968adac5eSBen Skeggs temp_ff.full = dfixed_const(temp); 288068adac5eSBen Skeggs mem_bw.full = dfixed_mul(mclk_ff, temp_ff); 2881c93bb85bSJerome Glisse 2882c93bb85bSJerome Glisse pix_clk.full = 0; 2883c93bb85bSJerome Glisse pix_clk2.full = 0; 2884c93bb85bSJerome Glisse peak_disp_bw.full = 0; 2885c93bb85bSJerome Glisse if (mode1) { 288668adac5eSBen Skeggs temp_ff.full = dfixed_const(1000); 288768adac5eSBen Skeggs pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */ 288868adac5eSBen Skeggs pix_clk.full = dfixed_div(pix_clk, temp_ff); 288968adac5eSBen Skeggs temp_ff.full = dfixed_const(pixel_bytes1); 289068adac5eSBen Skeggs peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff); 2891c93bb85bSJerome Glisse } 2892c93bb85bSJerome Glisse if (mode2) { 289368adac5eSBen Skeggs temp_ff.full = dfixed_const(1000); 289468adac5eSBen Skeggs pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */ 289568adac5eSBen Skeggs pix_clk2.full = dfixed_div(pix_clk2, temp_ff); 289668adac5eSBen Skeggs temp_ff.full = dfixed_const(pixel_bytes2); 289768adac5eSBen Skeggs peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff); 2898c93bb85bSJerome Glisse } 2899c93bb85bSJerome Glisse 290068adac5eSBen Skeggs mem_bw.full = dfixed_mul(mem_bw, min_mem_eff); 2901c93bb85bSJerome Glisse if (peak_disp_bw.full >= mem_bw.full) { 2902c93bb85bSJerome Glisse DRM_ERROR("You may not have enough display bandwidth for current mode\n" 2903c93bb85bSJerome Glisse "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n"); 2904c93bb85bSJerome Glisse } 2905c93bb85bSJerome Glisse 2906c93bb85bSJerome Glisse /* Get values from the EXT_MEM_CNTL register...converting its contents. */ 2907c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_TIMING_CNTL); 2908c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */ 2909c93bb85bSJerome Glisse mem_trcd = ((temp >> 2) & 0x3) + 1; 2910c93bb85bSJerome Glisse mem_trp = ((temp & 0x3)) + 1; 2911c93bb85bSJerome Glisse mem_tras = ((temp & 0x70) >> 4) + 1; 2912c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R300 || 2913c93bb85bSJerome Glisse rdev->family == CHIP_R350) { /* r300, r350 */ 2914c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 2915c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 2916c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 4; 2917c93bb85bSJerome Glisse } else if (rdev->family == CHIP_RV350 || 2918c93bb85bSJerome Glisse rdev->family <= CHIP_RV380) { 2919c93bb85bSJerome Glisse /* rv3x0 */ 2920c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 3; 2921c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 3; 2922c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 6; 2923c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R420 || 2924c93bb85bSJerome Glisse rdev->family == CHIP_R423 || 2925c93bb85bSJerome Glisse rdev->family == CHIP_RV410) { 2926c93bb85bSJerome Glisse /* r4xx */ 2927c93bb85bSJerome Glisse mem_trcd = (temp & 0xf) + 3; 2928c93bb85bSJerome Glisse if (mem_trcd > 15) 2929c93bb85bSJerome Glisse mem_trcd = 15; 2930c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0xf) + 3; 2931c93bb85bSJerome Glisse if (mem_trp > 15) 2932c93bb85bSJerome Glisse mem_trp = 15; 2933c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0x1f) + 6; 2934c93bb85bSJerome Glisse if (mem_tras > 31) 2935c93bb85bSJerome Glisse mem_tras = 31; 2936c93bb85bSJerome Glisse } else { /* RV200, R200 */ 2937c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 2938c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 2939c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0xf) + 4; 2940c93bb85bSJerome Glisse } 2941c93bb85bSJerome Glisse /* convert to FF */ 294268adac5eSBen Skeggs trcd_ff.full = dfixed_const(mem_trcd); 294368adac5eSBen Skeggs trp_ff.full = dfixed_const(mem_trp); 294468adac5eSBen Skeggs tras_ff.full = dfixed_const(mem_tras); 2945c93bb85bSJerome Glisse 2946c93bb85bSJerome Glisse /* Get values from the MEM_SDRAM_MODE_REG register...converting its */ 2947c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_SDRAM_MODE_REG); 2948c93bb85bSJerome Glisse data = (temp & (7 << 20)) >> 20; 2949c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) { 2950c93bb85bSJerome Glisse if (rdev->family == CHIP_RS480) /* don't think rs400 */ 2951c93bb85bSJerome Glisse tcas_ff = memtcas_rs480_ff[data]; 2952c93bb85bSJerome Glisse else 2953c93bb85bSJerome Glisse tcas_ff = memtcas_ff[data]; 2954c93bb85bSJerome Glisse } else 2955c93bb85bSJerome Glisse tcas_ff = memtcas2_ff[data]; 2956c93bb85bSJerome Glisse 2957c93bb85bSJerome Glisse if (rdev->family == CHIP_RS400 || 2958c93bb85bSJerome Glisse rdev->family == CHIP_RS480) { 2959c93bb85bSJerome Glisse /* extra cas latency stored in bits 23-25 0-4 clocks */ 2960c93bb85bSJerome Glisse data = (temp >> 23) & 0x7; 2961c93bb85bSJerome Glisse if (data < 5) 296268adac5eSBen Skeggs tcas_ff.full += dfixed_const(data); 2963c93bb85bSJerome Glisse } 2964c93bb85bSJerome Glisse 2965c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) { 2966c93bb85bSJerome Glisse /* on the R300, Tcas is included in Trbs. 2967c93bb85bSJerome Glisse */ 2968c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_CNTL); 2969c93bb85bSJerome Glisse data = (R300_MEM_NUM_CHANNELS_MASK & temp); 2970c93bb85bSJerome Glisse if (data == 1) { 2971c93bb85bSJerome Glisse if (R300_MEM_USE_CD_CH_ONLY & temp) { 2972c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_INDEX); 2973c93bb85bSJerome Glisse temp &= ~R300_MC_IND_ADDR_MASK; 2974c93bb85bSJerome Glisse temp |= R300_MC_READ_CNTL_CD_mcind; 2975c93bb85bSJerome Glisse WREG32(R300_MC_IND_INDEX, temp); 2976c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_DATA); 2977c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_C_MASK & temp); 2978c93bb85bSJerome Glisse } else { 2979c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 2980c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 2981c93bb85bSJerome Glisse } 2982c93bb85bSJerome Glisse } else { 2983c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 2984c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 2985c93bb85bSJerome Glisse } 2986c93bb85bSJerome Glisse if (rdev->family == CHIP_RV410 || 2987c93bb85bSJerome Glisse rdev->family == CHIP_R420 || 2988c93bb85bSJerome Glisse rdev->family == CHIP_R423) 2989c93bb85bSJerome Glisse trbs_ff = memtrbs_r4xx[data]; 2990c93bb85bSJerome Glisse else 2991c93bb85bSJerome Glisse trbs_ff = memtrbs[data]; 2992c93bb85bSJerome Glisse tcas_ff.full += trbs_ff.full; 2993c93bb85bSJerome Glisse } 2994c93bb85bSJerome Glisse 2995c93bb85bSJerome Glisse sclk_eff_ff.full = sclk_ff.full; 2996c93bb85bSJerome Glisse 2997c93bb85bSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 2998c93bb85bSJerome Glisse fixed20_12 agpmode_ff; 299968adac5eSBen Skeggs agpmode_ff.full = dfixed_const(radeon_agpmode); 300068adac5eSBen Skeggs temp_ff.full = dfixed_const_666(16); 300168adac5eSBen Skeggs sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff); 3002c93bb85bSJerome Glisse } 3003c93bb85bSJerome Glisse /* TODO PCIE lanes may affect this - agpmode == 16?? */ 3004c93bb85bSJerome Glisse 3005c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev)) { 300668adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(250); 3007c93bb85bSJerome Glisse } else { 3008c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || 3009c93bb85bSJerome Glisse rdev->flags & RADEON_IS_IGP) { 3010c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) 301168adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(41); 3012c93bb85bSJerome Glisse else 301368adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(33); 3014c93bb85bSJerome Glisse } else { 3015c93bb85bSJerome Glisse if (rdev->mc.vram_width == 128) 301668adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(57); 3017c93bb85bSJerome Glisse else 301868adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(41); 3019c93bb85bSJerome Glisse } 3020c93bb85bSJerome Glisse } 3021c93bb85bSJerome Glisse 302268adac5eSBen Skeggs mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff); 3023c93bb85bSJerome Glisse 3024c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) { 3025c93bb85bSJerome Glisse if (rdev->mc.vram_width == 32) { 302668adac5eSBen Skeggs k1.full = dfixed_const(40); 3027c93bb85bSJerome Glisse c = 3; 3028c93bb85bSJerome Glisse } else { 302968adac5eSBen Skeggs k1.full = dfixed_const(20); 3030c93bb85bSJerome Glisse c = 1; 3031c93bb85bSJerome Glisse } 3032c93bb85bSJerome Glisse } else { 303368adac5eSBen Skeggs k1.full = dfixed_const(40); 3034c93bb85bSJerome Glisse c = 3; 3035c93bb85bSJerome Glisse } 3036c93bb85bSJerome Glisse 303768adac5eSBen Skeggs temp_ff.full = dfixed_const(2); 303868adac5eSBen Skeggs mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff); 303968adac5eSBen Skeggs temp_ff.full = dfixed_const(c); 304068adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff); 304168adac5eSBen Skeggs temp_ff.full = dfixed_const(4); 304268adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff); 304368adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff); 3044c93bb85bSJerome Glisse mc_latency_mclk.full += k1.full; 3045c93bb85bSJerome Glisse 304668adac5eSBen Skeggs mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff); 304768adac5eSBen Skeggs mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff); 3048c93bb85bSJerome Glisse 3049c93bb85bSJerome Glisse /* 3050c93bb85bSJerome Glisse HW cursor time assuming worst case of full size colour cursor. 3051c93bb85bSJerome Glisse */ 305268adac5eSBen Skeggs temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1)))); 3053c93bb85bSJerome Glisse temp_ff.full += trcd_ff.full; 3054c93bb85bSJerome Glisse if (temp_ff.full < tras_ff.full) 3055c93bb85bSJerome Glisse temp_ff.full = tras_ff.full; 305668adac5eSBen Skeggs cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff); 3057c93bb85bSJerome Glisse 305868adac5eSBen Skeggs temp_ff.full = dfixed_const(cur_size); 305968adac5eSBen Skeggs cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff); 3060c93bb85bSJerome Glisse /* 3061c93bb85bSJerome Glisse Find the total latency for the display data. 3062c93bb85bSJerome Glisse */ 306368adac5eSBen Skeggs disp_latency_overhead.full = dfixed_const(8); 306468adac5eSBen Skeggs disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff); 3065c93bb85bSJerome Glisse mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full; 3066c93bb85bSJerome Glisse mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full; 3067c93bb85bSJerome Glisse 3068c93bb85bSJerome Glisse if (mc_latency_mclk.full > mc_latency_sclk.full) 3069c93bb85bSJerome Glisse disp_latency.full = mc_latency_mclk.full; 3070c93bb85bSJerome Glisse else 3071c93bb85bSJerome Glisse disp_latency.full = mc_latency_sclk.full; 3072c93bb85bSJerome Glisse 3073c93bb85bSJerome Glisse /* setup Max GRPH_STOP_REQ default value */ 3074c93bb85bSJerome Glisse if (ASIC_IS_RV100(rdev)) 3075c93bb85bSJerome Glisse max_stop_req = 0x5c; 3076c93bb85bSJerome Glisse else 3077c93bb85bSJerome Glisse max_stop_req = 0x7c; 3078c93bb85bSJerome Glisse 3079c93bb85bSJerome Glisse if (mode1) { 3080c93bb85bSJerome Glisse /* CRTC1 3081c93bb85bSJerome Glisse Set GRPH_BUFFER_CNTL register using h/w defined optimal values. 3082c93bb85bSJerome Glisse GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ] 3083c93bb85bSJerome Glisse */ 3084c93bb85bSJerome Glisse stop_req = mode1->hdisplay * pixel_bytes1 / 16; 3085c93bb85bSJerome Glisse 3086c93bb85bSJerome Glisse if (stop_req > max_stop_req) 3087c93bb85bSJerome Glisse stop_req = max_stop_req; 3088c93bb85bSJerome Glisse 3089c93bb85bSJerome Glisse /* 3090c93bb85bSJerome Glisse Find the drain rate of the display buffer. 3091c93bb85bSJerome Glisse */ 309268adac5eSBen Skeggs temp_ff.full = dfixed_const((16/pixel_bytes1)); 309368adac5eSBen Skeggs disp_drain_rate.full = dfixed_div(pix_clk, temp_ff); 3094c93bb85bSJerome Glisse 3095c93bb85bSJerome Glisse /* 3096c93bb85bSJerome Glisse Find the critical point of the display buffer. 3097c93bb85bSJerome Glisse */ 309868adac5eSBen Skeggs crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency); 309968adac5eSBen Skeggs crit_point_ff.full += dfixed_const_half(0); 3100c93bb85bSJerome Glisse 310168adac5eSBen Skeggs critical_point = dfixed_trunc(crit_point_ff); 3102c93bb85bSJerome Glisse 3103c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 3104c93bb85bSJerome Glisse critical_point = 0; 3105c93bb85bSJerome Glisse } 3106c93bb85bSJerome Glisse 3107c93bb85bSJerome Glisse /* 3108c93bb85bSJerome Glisse The critical point should never be above max_stop_req-4. Setting 3109c93bb85bSJerome Glisse GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time. 3110c93bb85bSJerome Glisse */ 3111c93bb85bSJerome Glisse if (max_stop_req - critical_point < 4) 3112c93bb85bSJerome Glisse critical_point = 0; 3113c93bb85bSJerome Glisse 3114c93bb85bSJerome Glisse if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) { 3115c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/ 3116c93bb85bSJerome Glisse critical_point = 0x10; 3117c93bb85bSJerome Glisse } 3118c93bb85bSJerome Glisse 3119c93bb85bSJerome Glisse temp = RREG32(RADEON_GRPH_BUFFER_CNTL); 3120c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_STOP_REQ_MASK); 3121c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 3122c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_START_REQ_MASK); 3123c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 3124c93bb85bSJerome Glisse (stop_req > 0x15)) { 3125c93bb85bSJerome Glisse stop_req -= 0x10; 3126c93bb85bSJerome Glisse } 3127c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 3128c93bb85bSJerome Glisse temp |= RADEON_GRPH_BUFFER_SIZE; 3129c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_CRITICAL_CNTL | 3130c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 3131c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 3132c93bb85bSJerome Glisse /* 3133c93bb85bSJerome Glisse Write the result into the register. 3134c93bb85bSJerome Glisse */ 3135c93bb85bSJerome Glisse WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 3136c93bb85bSJerome Glisse (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 3137c93bb85bSJerome Glisse 3138c93bb85bSJerome Glisse #if 0 3139c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 3140c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 3141c93bb85bSJerome Glisse /* attempt to program RS400 disp regs correctly ??? */ 3142c93bb85bSJerome Glisse temp = RREG32(RS400_DISP1_REG_CNTL); 3143c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK | 3144c93bb85bSJerome Glisse RS400_DISP1_STOP_REQ_LEVEL_MASK); 3145c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, (temp | 3146c93bb85bSJerome Glisse (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 3147c93bb85bSJerome Glisse (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 3148c93bb85bSJerome Glisse temp = RREG32(RS400_DMIF_MEM_CNTL1); 3149c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK | 3150c93bb85bSJerome Glisse RS400_DISP1_CRITICAL_POINT_STOP_MASK); 3151c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, (temp | 3152c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) | 3153c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT))); 3154c93bb85bSJerome Glisse } 3155c93bb85bSJerome Glisse #endif 3156c93bb85bSJerome Glisse 3157d9fdaafbSDave Airlie DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n", 3158c93bb85bSJerome Glisse /* (unsigned int)info->SavedReg->grph_buffer_cntl, */ 3159c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL)); 3160c93bb85bSJerome Glisse } 3161c93bb85bSJerome Glisse 3162c93bb85bSJerome Glisse if (mode2) { 3163c93bb85bSJerome Glisse u32 grph2_cntl; 3164c93bb85bSJerome Glisse stop_req = mode2->hdisplay * pixel_bytes2 / 16; 3165c93bb85bSJerome Glisse 3166c93bb85bSJerome Glisse if (stop_req > max_stop_req) 3167c93bb85bSJerome Glisse stop_req = max_stop_req; 3168c93bb85bSJerome Glisse 3169c93bb85bSJerome Glisse /* 3170c93bb85bSJerome Glisse Find the drain rate of the display buffer. 3171c93bb85bSJerome Glisse */ 317268adac5eSBen Skeggs temp_ff.full = dfixed_const((16/pixel_bytes2)); 317368adac5eSBen Skeggs disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff); 3174c93bb85bSJerome Glisse 3175c93bb85bSJerome Glisse grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL); 3176c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK); 3177c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 3178c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK); 3179c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 3180c93bb85bSJerome Glisse (stop_req > 0x15)) { 3181c93bb85bSJerome Glisse stop_req -= 0x10; 3182c93bb85bSJerome Glisse } 3183c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 3184c93bb85bSJerome Glisse grph2_cntl |= RADEON_GRPH_BUFFER_SIZE; 3185c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL | 3186c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 3187c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 3188c93bb85bSJerome Glisse 3189c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS100) || 3190c93bb85bSJerome Glisse (rdev->family == CHIP_RS200)) 3191c93bb85bSJerome Glisse critical_point2 = 0; 3192c93bb85bSJerome Glisse else { 3193c93bb85bSJerome Glisse temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128; 319468adac5eSBen Skeggs temp_ff.full = dfixed_const(temp); 319568adac5eSBen Skeggs temp_ff.full = dfixed_mul(mclk_ff, temp_ff); 3196c93bb85bSJerome Glisse if (sclk_ff.full < temp_ff.full) 3197c93bb85bSJerome Glisse temp_ff.full = sclk_ff.full; 3198c93bb85bSJerome Glisse 3199c93bb85bSJerome Glisse read_return_rate.full = temp_ff.full; 3200c93bb85bSJerome Glisse 3201c93bb85bSJerome Glisse if (mode1) { 3202c93bb85bSJerome Glisse temp_ff.full = read_return_rate.full - disp_drain_rate.full; 320368adac5eSBen Skeggs time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff); 3204c93bb85bSJerome Glisse } else { 3205c93bb85bSJerome Glisse time_disp1_drop_priority.full = 0; 3206c93bb85bSJerome Glisse } 3207c93bb85bSJerome Glisse crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full; 320868adac5eSBen Skeggs crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2); 320968adac5eSBen Skeggs crit_point_ff.full += dfixed_const_half(0); 3210c93bb85bSJerome Glisse 321168adac5eSBen Skeggs critical_point2 = dfixed_trunc(crit_point_ff); 3212c93bb85bSJerome Glisse 3213c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 3214c93bb85bSJerome Glisse critical_point2 = 0; 3215c93bb85bSJerome Glisse } 3216c93bb85bSJerome Glisse 3217c93bb85bSJerome Glisse if (max_stop_req - critical_point2 < 4) 3218c93bb85bSJerome Glisse critical_point2 = 0; 3219c93bb85bSJerome Glisse 3220c93bb85bSJerome Glisse } 3221c93bb85bSJerome Glisse 3222c93bb85bSJerome Glisse if (critical_point2 == 0 && rdev->family == CHIP_R300) { 3223c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0 */ 3224c93bb85bSJerome Glisse critical_point2 = 0x10; 3225c93bb85bSJerome Glisse } 3226c93bb85bSJerome Glisse 3227c93bb85bSJerome Glisse WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 3228c93bb85bSJerome Glisse (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 3229c93bb85bSJerome Glisse 3230c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 3231c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 3232c93bb85bSJerome Glisse #if 0 3233c93bb85bSJerome Glisse /* attempt to program RS400 disp2 regs correctly ??? */ 3234c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL1); 3235c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK | 3236c93bb85bSJerome Glisse RS400_DISP2_STOP_REQ_LEVEL_MASK); 3237c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, (temp | 3238c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 3239c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 3240c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL2); 3241c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK | 3242c93bb85bSJerome Glisse RS400_DISP2_CRITICAL_POINT_STOP_MASK); 3243c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, (temp | 3244c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) | 3245c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT))); 3246c93bb85bSJerome Glisse #endif 3247c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC); 3248c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000); 3249c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC); 3250c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC); 3251c93bb85bSJerome Glisse } 3252c93bb85bSJerome Glisse 3253d9fdaafbSDave Airlie DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n", 3254c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL)); 3255c93bb85bSJerome Glisse } 3256c93bb85bSJerome Glisse } 3257551ebd83SDave Airlie 3258cbdd4501SAndi Kleen static void r100_cs_track_texture_print(struct r100_cs_track_texture *t) 3259551ebd83SDave Airlie { 3260551ebd83SDave Airlie DRM_ERROR("pitch %d\n", t->pitch); 3261ceb776bcSMathias Fröhlich DRM_ERROR("use_pitch %d\n", t->use_pitch); 3262551ebd83SDave Airlie DRM_ERROR("width %d\n", t->width); 3263ceb776bcSMathias Fröhlich DRM_ERROR("width_11 %d\n", t->width_11); 3264551ebd83SDave Airlie DRM_ERROR("height %d\n", t->height); 3265ceb776bcSMathias Fröhlich DRM_ERROR("height_11 %d\n", t->height_11); 3266551ebd83SDave Airlie DRM_ERROR("num levels %d\n", t->num_levels); 3267551ebd83SDave Airlie DRM_ERROR("depth %d\n", t->txdepth); 3268551ebd83SDave Airlie DRM_ERROR("bpp %d\n", t->cpp); 3269551ebd83SDave Airlie DRM_ERROR("coordinate type %d\n", t->tex_coord_type); 3270551ebd83SDave Airlie DRM_ERROR("width round to power of 2 %d\n", t->roundup_w); 3271551ebd83SDave Airlie DRM_ERROR("height round to power of 2 %d\n", t->roundup_h); 3272d785d78bSDave Airlie DRM_ERROR("compress format %d\n", t->compress_format); 3273551ebd83SDave Airlie } 3274551ebd83SDave Airlie 3275d785d78bSDave Airlie static int r100_track_compress_size(int compress_format, int w, int h) 3276d785d78bSDave Airlie { 3277d785d78bSDave Airlie int block_width, block_height, block_bytes; 3278d785d78bSDave Airlie int wblocks, hblocks; 3279d785d78bSDave Airlie int min_wblocks; 3280d785d78bSDave Airlie int sz; 3281d785d78bSDave Airlie 3282d785d78bSDave Airlie block_width = 4; 3283d785d78bSDave Airlie block_height = 4; 3284d785d78bSDave Airlie 3285d785d78bSDave Airlie switch (compress_format) { 3286d785d78bSDave Airlie case R100_TRACK_COMP_DXT1: 3287d785d78bSDave Airlie block_bytes = 8; 3288d785d78bSDave Airlie min_wblocks = 4; 3289d785d78bSDave Airlie break; 3290d785d78bSDave Airlie default: 3291d785d78bSDave Airlie case R100_TRACK_COMP_DXT35: 3292d785d78bSDave Airlie block_bytes = 16; 3293d785d78bSDave Airlie min_wblocks = 2; 3294d785d78bSDave Airlie break; 3295d785d78bSDave Airlie } 3296d785d78bSDave Airlie 3297d785d78bSDave Airlie hblocks = (h + block_height - 1) / block_height; 3298d785d78bSDave Airlie wblocks = (w + block_width - 1) / block_width; 3299d785d78bSDave Airlie if (wblocks < min_wblocks) 3300d785d78bSDave Airlie wblocks = min_wblocks; 3301d785d78bSDave Airlie sz = wblocks * hblocks * block_bytes; 3302d785d78bSDave Airlie return sz; 3303d785d78bSDave Airlie } 3304d785d78bSDave Airlie 330537cf6b03SRoland Scheidegger static int r100_cs_track_cube(struct radeon_device *rdev, 330637cf6b03SRoland Scheidegger struct r100_cs_track *track, unsigned idx) 330737cf6b03SRoland Scheidegger { 330837cf6b03SRoland Scheidegger unsigned face, w, h; 330937cf6b03SRoland Scheidegger struct radeon_bo *cube_robj; 331037cf6b03SRoland Scheidegger unsigned long size; 331137cf6b03SRoland Scheidegger unsigned compress_format = track->textures[idx].compress_format; 331237cf6b03SRoland Scheidegger 331337cf6b03SRoland Scheidegger for (face = 0; face < 5; face++) { 331437cf6b03SRoland Scheidegger cube_robj = track->textures[idx].cube_info[face].robj; 331537cf6b03SRoland Scheidegger w = track->textures[idx].cube_info[face].width; 331637cf6b03SRoland Scheidegger h = track->textures[idx].cube_info[face].height; 331737cf6b03SRoland Scheidegger 331837cf6b03SRoland Scheidegger if (compress_format) { 331937cf6b03SRoland Scheidegger size = r100_track_compress_size(compress_format, w, h); 332037cf6b03SRoland Scheidegger } else 332137cf6b03SRoland Scheidegger size = w * h; 332237cf6b03SRoland Scheidegger size *= track->textures[idx].cpp; 332337cf6b03SRoland Scheidegger 332437cf6b03SRoland Scheidegger size += track->textures[idx].cube_info[face].offset; 332537cf6b03SRoland Scheidegger 332637cf6b03SRoland Scheidegger if (size > radeon_bo_size(cube_robj)) { 332737cf6b03SRoland Scheidegger DRM_ERROR("Cube texture offset greater than object size %lu %lu\n", 332837cf6b03SRoland Scheidegger size, radeon_bo_size(cube_robj)); 332937cf6b03SRoland Scheidegger r100_cs_track_texture_print(&track->textures[idx]); 333037cf6b03SRoland Scheidegger return -1; 333137cf6b03SRoland Scheidegger } 333237cf6b03SRoland Scheidegger } 333337cf6b03SRoland Scheidegger return 0; 333437cf6b03SRoland Scheidegger } 333537cf6b03SRoland Scheidegger 3336551ebd83SDave Airlie static int r100_cs_track_texture_check(struct radeon_device *rdev, 3337551ebd83SDave Airlie struct r100_cs_track *track) 3338551ebd83SDave Airlie { 33394c788679SJerome Glisse struct radeon_bo *robj; 3340551ebd83SDave Airlie unsigned long size; 3341b73c5f8bSMarek Olšák unsigned u, i, w, h, d; 3342551ebd83SDave Airlie int ret; 3343551ebd83SDave Airlie 3344551ebd83SDave Airlie for (u = 0; u < track->num_texture; u++) { 3345551ebd83SDave Airlie if (!track->textures[u].enabled) 3346551ebd83SDave Airlie continue; 334743b93fbfSAlex Deucher if (track->textures[u].lookup_disable) 334843b93fbfSAlex Deucher continue; 3349551ebd83SDave Airlie robj = track->textures[u].robj; 3350551ebd83SDave Airlie if (robj == NULL) { 3351551ebd83SDave Airlie DRM_ERROR("No texture bound to unit %u\n", u); 3352551ebd83SDave Airlie return -EINVAL; 3353551ebd83SDave Airlie } 3354551ebd83SDave Airlie size = 0; 3355551ebd83SDave Airlie for (i = 0; i <= track->textures[u].num_levels; i++) { 3356551ebd83SDave Airlie if (track->textures[u].use_pitch) { 3357551ebd83SDave Airlie if (rdev->family < CHIP_R300) 3358551ebd83SDave Airlie w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i); 3359551ebd83SDave Airlie else 3360551ebd83SDave Airlie w = track->textures[u].pitch / (1 << i); 3361551ebd83SDave Airlie } else { 3362ceb776bcSMathias Fröhlich w = track->textures[u].width; 3363551ebd83SDave Airlie if (rdev->family >= CHIP_RV515) 3364551ebd83SDave Airlie w |= track->textures[u].width_11; 3365ceb776bcSMathias Fröhlich w = w / (1 << i); 3366551ebd83SDave Airlie if (track->textures[u].roundup_w) 3367551ebd83SDave Airlie w = roundup_pow_of_two(w); 3368551ebd83SDave Airlie } 3369ceb776bcSMathias Fröhlich h = track->textures[u].height; 3370551ebd83SDave Airlie if (rdev->family >= CHIP_RV515) 3371551ebd83SDave Airlie h |= track->textures[u].height_11; 3372ceb776bcSMathias Fröhlich h = h / (1 << i); 3373551ebd83SDave Airlie if (track->textures[u].roundup_h) 3374551ebd83SDave Airlie h = roundup_pow_of_two(h); 3375b73c5f8bSMarek Olšák if (track->textures[u].tex_coord_type == 1) { 3376b73c5f8bSMarek Olšák d = (1 << track->textures[u].txdepth) / (1 << i); 3377b73c5f8bSMarek Olšák if (!d) 3378b73c5f8bSMarek Olšák d = 1; 3379b73c5f8bSMarek Olšák } else { 3380b73c5f8bSMarek Olšák d = 1; 3381b73c5f8bSMarek Olšák } 3382d785d78bSDave Airlie if (track->textures[u].compress_format) { 3383d785d78bSDave Airlie 3384b73c5f8bSMarek Olšák size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d; 3385d785d78bSDave Airlie /* compressed textures are block based */ 3386d785d78bSDave Airlie } else 3387b73c5f8bSMarek Olšák size += w * h * d; 3388551ebd83SDave Airlie } 3389551ebd83SDave Airlie size *= track->textures[u].cpp; 3390d785d78bSDave Airlie 3391551ebd83SDave Airlie switch (track->textures[u].tex_coord_type) { 3392551ebd83SDave Airlie case 0: 3393551ebd83SDave Airlie case 1: 3394551ebd83SDave Airlie break; 3395551ebd83SDave Airlie case 2: 3396551ebd83SDave Airlie if (track->separate_cube) { 3397551ebd83SDave Airlie ret = r100_cs_track_cube(rdev, track, u); 3398551ebd83SDave Airlie if (ret) 3399551ebd83SDave Airlie return ret; 3400551ebd83SDave Airlie } else 3401551ebd83SDave Airlie size *= 6; 3402551ebd83SDave Airlie break; 3403551ebd83SDave Airlie default: 3404551ebd83SDave Airlie DRM_ERROR("Invalid texture coordinate type %u for unit " 3405551ebd83SDave Airlie "%u\n", track->textures[u].tex_coord_type, u); 3406551ebd83SDave Airlie return -EINVAL; 3407551ebd83SDave Airlie } 34084c788679SJerome Glisse if (size > radeon_bo_size(robj)) { 3409551ebd83SDave Airlie DRM_ERROR("Texture of unit %u needs %lu bytes but is " 34104c788679SJerome Glisse "%lu\n", u, size, radeon_bo_size(robj)); 3411551ebd83SDave Airlie r100_cs_track_texture_print(&track->textures[u]); 3412551ebd83SDave Airlie return -EINVAL; 3413551ebd83SDave Airlie } 3414551ebd83SDave Airlie } 3415551ebd83SDave Airlie return 0; 3416551ebd83SDave Airlie } 3417551ebd83SDave Airlie 3418551ebd83SDave Airlie int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track) 3419551ebd83SDave Airlie { 3420551ebd83SDave Airlie unsigned i; 3421551ebd83SDave Airlie unsigned long size; 3422551ebd83SDave Airlie unsigned prim_walk; 3423551ebd83SDave Airlie unsigned nverts; 342440b4a759SMarek Olšák unsigned num_cb = track->cb_dirty ? track->num_cb : 0; 3425551ebd83SDave Airlie 342640b4a759SMarek Olšák if (num_cb && !track->zb_cb_clear && !track->color_channel_mask && 3427a41ceb1cSMarek Olšák !track->blend_read_enable) 3428a41ceb1cSMarek Olšák num_cb = 0; 3429a41ceb1cSMarek Olšák 3430a41ceb1cSMarek Olšák for (i = 0; i < num_cb; i++) { 3431551ebd83SDave Airlie if (track->cb[i].robj == NULL) { 3432551ebd83SDave Airlie DRM_ERROR("[drm] No buffer for color buffer %d !\n", i); 3433551ebd83SDave Airlie return -EINVAL; 3434551ebd83SDave Airlie } 3435551ebd83SDave Airlie size = track->cb[i].pitch * track->cb[i].cpp * track->maxy; 3436551ebd83SDave Airlie size += track->cb[i].offset; 34374c788679SJerome Glisse if (size > radeon_bo_size(track->cb[i].robj)) { 3438551ebd83SDave Airlie DRM_ERROR("[drm] Buffer too small for color buffer %d " 3439551ebd83SDave Airlie "(need %lu have %lu) !\n", i, size, 34404c788679SJerome Glisse radeon_bo_size(track->cb[i].robj)); 3441551ebd83SDave Airlie DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n", 3442551ebd83SDave Airlie i, track->cb[i].pitch, track->cb[i].cpp, 3443551ebd83SDave Airlie track->cb[i].offset, track->maxy); 3444551ebd83SDave Airlie return -EINVAL; 3445551ebd83SDave Airlie } 3446551ebd83SDave Airlie } 344740b4a759SMarek Olšák track->cb_dirty = false; 344840b4a759SMarek Olšák 344940b4a759SMarek Olšák if (track->zb_dirty && track->z_enabled) { 3450551ebd83SDave Airlie if (track->zb.robj == NULL) { 3451551ebd83SDave Airlie DRM_ERROR("[drm] No buffer for z buffer !\n"); 3452551ebd83SDave Airlie return -EINVAL; 3453551ebd83SDave Airlie } 3454551ebd83SDave Airlie size = track->zb.pitch * track->zb.cpp * track->maxy; 3455551ebd83SDave Airlie size += track->zb.offset; 34564c788679SJerome Glisse if (size > radeon_bo_size(track->zb.robj)) { 3457551ebd83SDave Airlie DRM_ERROR("[drm] Buffer too small for z buffer " 3458551ebd83SDave Airlie "(need %lu have %lu) !\n", size, 34594c788679SJerome Glisse radeon_bo_size(track->zb.robj)); 3460551ebd83SDave Airlie DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n", 3461551ebd83SDave Airlie track->zb.pitch, track->zb.cpp, 3462551ebd83SDave Airlie track->zb.offset, track->maxy); 3463551ebd83SDave Airlie return -EINVAL; 3464551ebd83SDave Airlie } 3465551ebd83SDave Airlie } 346640b4a759SMarek Olšák track->zb_dirty = false; 346740b4a759SMarek Olšák 3468fff1ce4dSMarek Olšák if (track->aa_dirty && track->aaresolve) { 3469fff1ce4dSMarek Olšák if (track->aa.robj == NULL) { 3470fff1ce4dSMarek Olšák DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i); 3471fff1ce4dSMarek Olšák return -EINVAL; 3472fff1ce4dSMarek Olšák } 3473fff1ce4dSMarek Olšák /* I believe the format comes from colorbuffer0. */ 3474fff1ce4dSMarek Olšák size = track->aa.pitch * track->cb[0].cpp * track->maxy; 3475fff1ce4dSMarek Olšák size += track->aa.offset; 3476fff1ce4dSMarek Olšák if (size > radeon_bo_size(track->aa.robj)) { 3477fff1ce4dSMarek Olšák DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d " 3478fff1ce4dSMarek Olšák "(need %lu have %lu) !\n", i, size, 3479fff1ce4dSMarek Olšák radeon_bo_size(track->aa.robj)); 3480fff1ce4dSMarek Olšák DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n", 3481fff1ce4dSMarek Olšák i, track->aa.pitch, track->cb[0].cpp, 3482fff1ce4dSMarek Olšák track->aa.offset, track->maxy); 3483fff1ce4dSMarek Olšák return -EINVAL; 3484fff1ce4dSMarek Olšák } 3485fff1ce4dSMarek Olšák } 3486fff1ce4dSMarek Olšák track->aa_dirty = false; 3487fff1ce4dSMarek Olšák 3488551ebd83SDave Airlie prim_walk = (track->vap_vf_cntl >> 4) & 0x3; 3489cae94b0aSMarek Olšák if (track->vap_vf_cntl & (1 << 14)) { 3490cae94b0aSMarek Olšák nverts = track->vap_alt_nverts; 3491cae94b0aSMarek Olšák } else { 3492551ebd83SDave Airlie nverts = (track->vap_vf_cntl >> 16) & 0xFFFF; 3493cae94b0aSMarek Olšák } 3494551ebd83SDave Airlie switch (prim_walk) { 3495551ebd83SDave Airlie case 1: 3496551ebd83SDave Airlie for (i = 0; i < track->num_arrays; i++) { 3497551ebd83SDave Airlie size = track->arrays[i].esize * track->max_indx * 4; 3498551ebd83SDave Airlie if (track->arrays[i].robj == NULL) { 3499551ebd83SDave Airlie DRM_ERROR("(PW %u) Vertex array %u no buffer " 3500551ebd83SDave Airlie "bound\n", prim_walk, i); 3501551ebd83SDave Airlie return -EINVAL; 3502551ebd83SDave Airlie } 35034c788679SJerome Glisse if (size > radeon_bo_size(track->arrays[i].robj)) { 35044c788679SJerome Glisse dev_err(rdev->dev, "(PW %u) Vertex array %u " 35054c788679SJerome Glisse "need %lu dwords have %lu dwords\n", 35064c788679SJerome Glisse prim_walk, i, size >> 2, 35074c788679SJerome Glisse radeon_bo_size(track->arrays[i].robj) 35084c788679SJerome Glisse >> 2); 3509551ebd83SDave Airlie DRM_ERROR("Max indices %u\n", track->max_indx); 3510551ebd83SDave Airlie return -EINVAL; 3511551ebd83SDave Airlie } 3512551ebd83SDave Airlie } 3513551ebd83SDave Airlie break; 3514551ebd83SDave Airlie case 2: 3515551ebd83SDave Airlie for (i = 0; i < track->num_arrays; i++) { 3516551ebd83SDave Airlie size = track->arrays[i].esize * (nverts - 1) * 4; 3517551ebd83SDave Airlie if (track->arrays[i].robj == NULL) { 3518551ebd83SDave Airlie DRM_ERROR("(PW %u) Vertex array %u no buffer " 3519551ebd83SDave Airlie "bound\n", prim_walk, i); 3520551ebd83SDave Airlie return -EINVAL; 3521551ebd83SDave Airlie } 35224c788679SJerome Glisse if (size > radeon_bo_size(track->arrays[i].robj)) { 35234c788679SJerome Glisse dev_err(rdev->dev, "(PW %u) Vertex array %u " 35244c788679SJerome Glisse "need %lu dwords have %lu dwords\n", 35254c788679SJerome Glisse prim_walk, i, size >> 2, 35264c788679SJerome Glisse radeon_bo_size(track->arrays[i].robj) 35274c788679SJerome Glisse >> 2); 3528551ebd83SDave Airlie return -EINVAL; 3529551ebd83SDave Airlie } 3530551ebd83SDave Airlie } 3531551ebd83SDave Airlie break; 3532551ebd83SDave Airlie case 3: 3533551ebd83SDave Airlie size = track->vtx_size * nverts; 3534551ebd83SDave Airlie if (size != track->immd_dwords) { 3535551ebd83SDave Airlie DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n", 3536551ebd83SDave Airlie track->immd_dwords, size); 3537551ebd83SDave Airlie DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n", 3538551ebd83SDave Airlie nverts, track->vtx_size); 3539551ebd83SDave Airlie return -EINVAL; 3540551ebd83SDave Airlie } 3541551ebd83SDave Airlie break; 3542551ebd83SDave Airlie default: 3543551ebd83SDave Airlie DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n", 3544551ebd83SDave Airlie prim_walk); 3545551ebd83SDave Airlie return -EINVAL; 3546551ebd83SDave Airlie } 354740b4a759SMarek Olšák 354840b4a759SMarek Olšák if (track->tex_dirty) { 354940b4a759SMarek Olšák track->tex_dirty = false; 3550551ebd83SDave Airlie return r100_cs_track_texture_check(rdev, track); 3551551ebd83SDave Airlie } 355240b4a759SMarek Olšák return 0; 355340b4a759SMarek Olšák } 3554551ebd83SDave Airlie 3555551ebd83SDave Airlie void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track) 3556551ebd83SDave Airlie { 3557551ebd83SDave Airlie unsigned i, face; 3558551ebd83SDave Airlie 355940b4a759SMarek Olšák track->cb_dirty = true; 356040b4a759SMarek Olšák track->zb_dirty = true; 356140b4a759SMarek Olšák track->tex_dirty = true; 3562fff1ce4dSMarek Olšák track->aa_dirty = true; 356340b4a759SMarek Olšák 3564551ebd83SDave Airlie if (rdev->family < CHIP_R300) { 3565551ebd83SDave Airlie track->num_cb = 1; 3566551ebd83SDave Airlie if (rdev->family <= CHIP_RS200) 3567551ebd83SDave Airlie track->num_texture = 3; 3568551ebd83SDave Airlie else 3569551ebd83SDave Airlie track->num_texture = 6; 3570551ebd83SDave Airlie track->maxy = 2048; 3571551ebd83SDave Airlie track->separate_cube = 1; 3572551ebd83SDave Airlie } else { 3573551ebd83SDave Airlie track->num_cb = 4; 3574551ebd83SDave Airlie track->num_texture = 16; 3575551ebd83SDave Airlie track->maxy = 4096; 3576551ebd83SDave Airlie track->separate_cube = 0; 357745e4039cSDave Airlie track->aaresolve = false; 3578fff1ce4dSMarek Olšák track->aa.robj = NULL; 3579551ebd83SDave Airlie } 3580551ebd83SDave Airlie 3581551ebd83SDave Airlie for (i = 0; i < track->num_cb; i++) { 3582551ebd83SDave Airlie track->cb[i].robj = NULL; 3583551ebd83SDave Airlie track->cb[i].pitch = 8192; 3584551ebd83SDave Airlie track->cb[i].cpp = 16; 3585551ebd83SDave Airlie track->cb[i].offset = 0; 3586551ebd83SDave Airlie } 3587551ebd83SDave Airlie track->z_enabled = true; 3588551ebd83SDave Airlie track->zb.robj = NULL; 3589551ebd83SDave Airlie track->zb.pitch = 8192; 3590551ebd83SDave Airlie track->zb.cpp = 4; 3591551ebd83SDave Airlie track->zb.offset = 0; 3592551ebd83SDave Airlie track->vtx_size = 0x7F; 3593551ebd83SDave Airlie track->immd_dwords = 0xFFFFFFFFUL; 3594551ebd83SDave Airlie track->num_arrays = 11; 3595551ebd83SDave Airlie track->max_indx = 0x00FFFFFFUL; 3596551ebd83SDave Airlie for (i = 0; i < track->num_arrays; i++) { 3597551ebd83SDave Airlie track->arrays[i].robj = NULL; 3598551ebd83SDave Airlie track->arrays[i].esize = 0x7F; 3599551ebd83SDave Airlie } 3600551ebd83SDave Airlie for (i = 0; i < track->num_texture; i++) { 3601d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_NONE; 3602551ebd83SDave Airlie track->textures[i].pitch = 16536; 3603551ebd83SDave Airlie track->textures[i].width = 16536; 3604551ebd83SDave Airlie track->textures[i].height = 16536; 3605551ebd83SDave Airlie track->textures[i].width_11 = 1 << 11; 3606551ebd83SDave Airlie track->textures[i].height_11 = 1 << 11; 3607551ebd83SDave Airlie track->textures[i].num_levels = 12; 3608551ebd83SDave Airlie if (rdev->family <= CHIP_RS200) { 3609551ebd83SDave Airlie track->textures[i].tex_coord_type = 0; 3610551ebd83SDave Airlie track->textures[i].txdepth = 0; 3611551ebd83SDave Airlie } else { 3612551ebd83SDave Airlie track->textures[i].txdepth = 16; 3613551ebd83SDave Airlie track->textures[i].tex_coord_type = 1; 3614551ebd83SDave Airlie } 3615551ebd83SDave Airlie track->textures[i].cpp = 64; 3616551ebd83SDave Airlie track->textures[i].robj = NULL; 3617551ebd83SDave Airlie /* CS IB emission code makes sure texture unit are disabled */ 3618551ebd83SDave Airlie track->textures[i].enabled = false; 361943b93fbfSAlex Deucher track->textures[i].lookup_disable = false; 3620551ebd83SDave Airlie track->textures[i].roundup_w = true; 3621551ebd83SDave Airlie track->textures[i].roundup_h = true; 3622551ebd83SDave Airlie if (track->separate_cube) 3623551ebd83SDave Airlie for (face = 0; face < 5; face++) { 3624551ebd83SDave Airlie track->textures[i].cube_info[face].robj = NULL; 3625551ebd83SDave Airlie track->textures[i].cube_info[face].width = 16536; 3626551ebd83SDave Airlie track->textures[i].cube_info[face].height = 16536; 3627551ebd83SDave Airlie track->textures[i].cube_info[face].offset = 0; 3628551ebd83SDave Airlie } 3629551ebd83SDave Airlie } 3630551ebd83SDave Airlie } 36313ce0a23dSJerome Glisse 36323ce0a23dSJerome Glisse int r100_ring_test(struct radeon_device *rdev) 36333ce0a23dSJerome Glisse { 36343ce0a23dSJerome Glisse uint32_t scratch; 36353ce0a23dSJerome Glisse uint32_t tmp = 0; 36363ce0a23dSJerome Glisse unsigned i; 36373ce0a23dSJerome Glisse int r; 36383ce0a23dSJerome Glisse 36393ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 36403ce0a23dSJerome Glisse if (r) { 36413ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r); 36423ce0a23dSJerome Glisse return r; 36433ce0a23dSJerome Glisse } 36443ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 36453ce0a23dSJerome Glisse r = radeon_ring_lock(rdev, 2); 36463ce0a23dSJerome Glisse if (r) { 36473ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r); 36483ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 36493ce0a23dSJerome Glisse return r; 36503ce0a23dSJerome Glisse } 36513ce0a23dSJerome Glisse radeon_ring_write(rdev, PACKET0(scratch, 0)); 36523ce0a23dSJerome Glisse radeon_ring_write(rdev, 0xDEADBEEF); 36533ce0a23dSJerome Glisse radeon_ring_unlock_commit(rdev); 36543ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 36553ce0a23dSJerome Glisse tmp = RREG32(scratch); 36563ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 36573ce0a23dSJerome Glisse break; 36583ce0a23dSJerome Glisse } 36593ce0a23dSJerome Glisse DRM_UDELAY(1); 36603ce0a23dSJerome Glisse } 36613ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 36623ce0a23dSJerome Glisse DRM_INFO("ring test succeeded in %d usecs\n", i); 36633ce0a23dSJerome Glisse } else { 3664369d7ec1SAlex Deucher DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n", 36653ce0a23dSJerome Glisse scratch, tmp); 36663ce0a23dSJerome Glisse r = -EINVAL; 36673ce0a23dSJerome Glisse } 36683ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 36693ce0a23dSJerome Glisse return r; 36703ce0a23dSJerome Glisse } 36713ce0a23dSJerome Glisse 36723ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib) 36733ce0a23dSJerome Glisse { 36743ce0a23dSJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1)); 36753ce0a23dSJerome Glisse radeon_ring_write(rdev, ib->gpu_addr); 36763ce0a23dSJerome Glisse radeon_ring_write(rdev, ib->length_dw); 36773ce0a23dSJerome Glisse } 36783ce0a23dSJerome Glisse 36793ce0a23dSJerome Glisse int r100_ib_test(struct radeon_device *rdev) 36803ce0a23dSJerome Glisse { 36813ce0a23dSJerome Glisse struct radeon_ib *ib; 36823ce0a23dSJerome Glisse uint32_t scratch; 36833ce0a23dSJerome Glisse uint32_t tmp = 0; 36843ce0a23dSJerome Glisse unsigned i; 36853ce0a23dSJerome Glisse int r; 36863ce0a23dSJerome Glisse 36873ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 36883ce0a23dSJerome Glisse if (r) { 36893ce0a23dSJerome Glisse DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r); 36903ce0a23dSJerome Glisse return r; 36913ce0a23dSJerome Glisse } 36923ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 36933ce0a23dSJerome Glisse r = radeon_ib_get(rdev, &ib); 36943ce0a23dSJerome Glisse if (r) { 36953ce0a23dSJerome Glisse return r; 36963ce0a23dSJerome Glisse } 36973ce0a23dSJerome Glisse ib->ptr[0] = PACKET0(scratch, 0); 36983ce0a23dSJerome Glisse ib->ptr[1] = 0xDEADBEEF; 36993ce0a23dSJerome Glisse ib->ptr[2] = PACKET2(0); 37003ce0a23dSJerome Glisse ib->ptr[3] = PACKET2(0); 37013ce0a23dSJerome Glisse ib->ptr[4] = PACKET2(0); 37023ce0a23dSJerome Glisse ib->ptr[5] = PACKET2(0); 37033ce0a23dSJerome Glisse ib->ptr[6] = PACKET2(0); 37043ce0a23dSJerome Glisse ib->ptr[7] = PACKET2(0); 37053ce0a23dSJerome Glisse ib->length_dw = 8; 37063ce0a23dSJerome Glisse r = radeon_ib_schedule(rdev, ib); 37073ce0a23dSJerome Glisse if (r) { 37083ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 37093ce0a23dSJerome Glisse radeon_ib_free(rdev, &ib); 37103ce0a23dSJerome Glisse return r; 37113ce0a23dSJerome Glisse } 37123ce0a23dSJerome Glisse r = radeon_fence_wait(ib->fence, false); 37133ce0a23dSJerome Glisse if (r) { 37143ce0a23dSJerome Glisse return r; 37153ce0a23dSJerome Glisse } 37163ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 37173ce0a23dSJerome Glisse tmp = RREG32(scratch); 37183ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 37193ce0a23dSJerome Glisse break; 37203ce0a23dSJerome Glisse } 37213ce0a23dSJerome Glisse DRM_UDELAY(1); 37223ce0a23dSJerome Glisse } 37233ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 37243ce0a23dSJerome Glisse DRM_INFO("ib test succeeded in %u usecs\n", i); 37253ce0a23dSJerome Glisse } else { 372662f288cfSPaul Bolle DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n", 37273ce0a23dSJerome Glisse scratch, tmp); 37283ce0a23dSJerome Glisse r = -EINVAL; 37293ce0a23dSJerome Glisse } 37303ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 37313ce0a23dSJerome Glisse radeon_ib_free(rdev, &ib); 37323ce0a23dSJerome Glisse return r; 37333ce0a23dSJerome Glisse } 37349f022ddfSJerome Glisse 37359f022ddfSJerome Glisse void r100_ib_fini(struct radeon_device *rdev) 37369f022ddfSJerome Glisse { 37379f022ddfSJerome Glisse radeon_ib_pool_fini(rdev); 37389f022ddfSJerome Glisse } 37399f022ddfSJerome Glisse 37409f022ddfSJerome Glisse int r100_ib_init(struct radeon_device *rdev) 37419f022ddfSJerome Glisse { 37429f022ddfSJerome Glisse int r; 37439f022ddfSJerome Glisse 37449f022ddfSJerome Glisse r = radeon_ib_pool_init(rdev); 37459f022ddfSJerome Glisse if (r) { 3746ec4f2ac4SPaul Bolle dev_err(rdev->dev, "failed initializing IB pool (%d).\n", r); 37479f022ddfSJerome Glisse r100_ib_fini(rdev); 37489f022ddfSJerome Glisse return r; 37499f022ddfSJerome Glisse } 37509f022ddfSJerome Glisse r = r100_ib_test(rdev); 37519f022ddfSJerome Glisse if (r) { 3752ec4f2ac4SPaul Bolle dev_err(rdev->dev, "failed testing IB (%d).\n", r); 37539f022ddfSJerome Glisse r100_ib_fini(rdev); 37549f022ddfSJerome Glisse return r; 37559f022ddfSJerome Glisse } 37569f022ddfSJerome Glisse return 0; 37579f022ddfSJerome Glisse } 37589f022ddfSJerome Glisse 37599f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save) 37609f022ddfSJerome Glisse { 37619f022ddfSJerome Glisse /* Shutdown CP we shouldn't need to do that but better be safe than 37629f022ddfSJerome Glisse * sorry 37639f022ddfSJerome Glisse */ 37649f022ddfSJerome Glisse rdev->cp.ready = false; 37659f022ddfSJerome Glisse WREG32(R_000740_CP_CSQ_CNTL, 0); 37669f022ddfSJerome Glisse 37679f022ddfSJerome Glisse /* Save few CRTC registers */ 3768ca6ffc64SJerome Glisse save->GENMO_WT = RREG8(R_0003C2_GENMO_WT); 37699f022ddfSJerome Glisse save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL); 37709f022ddfSJerome Glisse save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL); 37719f022ddfSJerome Glisse save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET); 37729f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 37739f022ddfSJerome Glisse save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL); 37749f022ddfSJerome Glisse save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET); 37759f022ddfSJerome Glisse } 37769f022ddfSJerome Glisse 37779f022ddfSJerome Glisse /* Disable VGA aperture access */ 3778ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT); 37799f022ddfSJerome Glisse /* Disable cursor, overlay, crtc */ 37809f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1)); 37819f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL | 37829f022ddfSJerome Glisse S_000054_CRTC_DISPLAY_DIS(1)); 37839f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, 37849f022ddfSJerome Glisse (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) | 37859f022ddfSJerome Glisse S_000050_CRTC_DISP_REQ_EN_B(1)); 37869f022ddfSJerome Glisse WREG32(R_000420_OV0_SCALE_CNTL, 37879f022ddfSJerome Glisse C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL)); 37889f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET); 37899f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 37909f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET | 37919f022ddfSJerome Glisse S_000360_CUR2_LOCK(1)); 37929f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, 37939f022ddfSJerome Glisse (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) | 37949f022ddfSJerome Glisse S_0003F8_CRTC2_DISPLAY_DIS(1) | 37959f022ddfSJerome Glisse S_0003F8_CRTC2_DISP_REQ_EN_B(1)); 37969f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, 37979f022ddfSJerome Glisse C_000360_CUR2_LOCK & save->CUR2_OFFSET); 37989f022ddfSJerome Glisse } 37999f022ddfSJerome Glisse } 38009f022ddfSJerome Glisse 38019f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save) 38029f022ddfSJerome Glisse { 38039f022ddfSJerome Glisse /* Update base address for crtc */ 3804d594e46aSJerome Glisse WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start); 38059f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 3806d594e46aSJerome Glisse WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start); 38079f022ddfSJerome Glisse } 38089f022ddfSJerome Glisse /* Restore CRTC registers */ 3809ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, save->GENMO_WT); 38109f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL); 38119f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL); 38129f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 38139f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL); 38149f022ddfSJerome Glisse } 38159f022ddfSJerome Glisse } 3816ca6ffc64SJerome Glisse 3817ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev) 3818ca6ffc64SJerome Glisse { 3819ca6ffc64SJerome Glisse u32 tmp; 3820ca6ffc64SJerome Glisse 3821ca6ffc64SJerome Glisse tmp = RREG8(R_0003C2_GENMO_WT); 3822ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp); 3823ca6ffc64SJerome Glisse } 3824d4550907SJerome Glisse 3825d4550907SJerome Glisse static void r100_debugfs(struct radeon_device *rdev) 3826d4550907SJerome Glisse { 3827d4550907SJerome Glisse int r; 3828d4550907SJerome Glisse 3829d4550907SJerome Glisse r = r100_debugfs_mc_info_init(rdev); 3830d4550907SJerome Glisse if (r) 3831d4550907SJerome Glisse dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n"); 3832d4550907SJerome Glisse } 3833d4550907SJerome Glisse 3834d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev) 3835d4550907SJerome Glisse { 3836d4550907SJerome Glisse struct r100_mc_save save; 3837d4550907SJerome Glisse 3838d4550907SJerome Glisse /* Stops all mc clients */ 3839d4550907SJerome Glisse r100_mc_stop(rdev, &save); 3840d4550907SJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3841d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 3842d4550907SJerome Glisse S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) | 3843d4550907SJerome Glisse S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16)); 3844d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base)); 3845d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3846d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 3847d4550907SJerome Glisse upper_32_bits(rdev->mc.agp_base) & 0xff); 3848d4550907SJerome Glisse } else { 3849d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF); 3850d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, 0); 3851d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3852d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 0); 3853d4550907SJerome Glisse } 3854d4550907SJerome Glisse /* Wait for mc idle */ 3855d4550907SJerome Glisse if (r100_mc_wait_for_idle(rdev)) 3856d4550907SJerome Glisse dev_warn(rdev->dev, "Wait for MC idle timeout.\n"); 3857d4550907SJerome Glisse /* Program MC, should be a 32bits limited address space */ 3858d4550907SJerome Glisse WREG32(R_000148_MC_FB_LOCATION, 3859d4550907SJerome Glisse S_000148_MC_FB_START(rdev->mc.vram_start >> 16) | 3860d4550907SJerome Glisse S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16)); 3861d4550907SJerome Glisse r100_mc_resume(rdev, &save); 3862d4550907SJerome Glisse } 3863d4550907SJerome Glisse 3864d4550907SJerome Glisse void r100_clock_startup(struct radeon_device *rdev) 3865d4550907SJerome Glisse { 3866d4550907SJerome Glisse u32 tmp; 3867d4550907SJerome Glisse 3868d4550907SJerome Glisse if (radeon_dynclks != -1 && radeon_dynclks) 3869d4550907SJerome Glisse radeon_legacy_set_clock_gating(rdev, 1); 3870d4550907SJerome Glisse /* We need to force on some of the block */ 3871d4550907SJerome Glisse tmp = RREG32_PLL(R_00000D_SCLK_CNTL); 3872d4550907SJerome Glisse tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1); 3873d4550907SJerome Glisse if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280)) 3874d4550907SJerome Glisse tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1); 3875d4550907SJerome Glisse WREG32_PLL(R_00000D_SCLK_CNTL, tmp); 3876d4550907SJerome Glisse } 3877d4550907SJerome Glisse 3878d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev) 3879d4550907SJerome Glisse { 3880d4550907SJerome Glisse int r; 3881d4550907SJerome Glisse 388292cde00cSAlex Deucher /* set common regs */ 388392cde00cSAlex Deucher r100_set_common_regs(rdev); 388492cde00cSAlex Deucher /* program mc */ 3885d4550907SJerome Glisse r100_mc_program(rdev); 3886d4550907SJerome Glisse /* Resume clock */ 3887d4550907SJerome Glisse r100_clock_startup(rdev); 3888d4550907SJerome Glisse /* Initialize GART (initialize after TTM so we can allocate 3889d4550907SJerome Glisse * memory through TTM but finalize after TTM) */ 389017e15b0cSDave Airlie r100_enable_bm(rdev); 3891d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 3892d4550907SJerome Glisse r = r100_pci_gart_enable(rdev); 3893d4550907SJerome Glisse if (r) 3894d4550907SJerome Glisse return r; 3895d4550907SJerome Glisse } 3896724c80e1SAlex Deucher 3897724c80e1SAlex Deucher /* allocate wb buffer */ 3898724c80e1SAlex Deucher r = radeon_wb_init(rdev); 3899724c80e1SAlex Deucher if (r) 3900724c80e1SAlex Deucher return r; 3901724c80e1SAlex Deucher 3902d4550907SJerome Glisse /* Enable IRQ */ 3903d4550907SJerome Glisse r100_irq_set(rdev); 3904cafe6609SJerome Glisse rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL); 3905d4550907SJerome Glisse /* 1M ring buffer */ 3906d4550907SJerome Glisse r = r100_cp_init(rdev, 1024 * 1024); 3907d4550907SJerome Glisse if (r) { 3908ec4f2ac4SPaul Bolle dev_err(rdev->dev, "failed initializing CP (%d).\n", r); 3909d4550907SJerome Glisse return r; 3910d4550907SJerome Glisse } 3911d4550907SJerome Glisse r = r100_ib_init(rdev); 3912d4550907SJerome Glisse if (r) { 3913ec4f2ac4SPaul Bolle dev_err(rdev->dev, "failed initializing IB (%d).\n", r); 3914d4550907SJerome Glisse return r; 3915d4550907SJerome Glisse } 3916d4550907SJerome Glisse return 0; 3917d4550907SJerome Glisse } 3918d4550907SJerome Glisse 3919d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev) 3920d4550907SJerome Glisse { 3921d4550907SJerome Glisse /* Make sur GART are not working */ 3922d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3923d4550907SJerome Glisse r100_pci_gart_disable(rdev); 3924d4550907SJerome Glisse /* Resume clock before doing reset */ 3925d4550907SJerome Glisse r100_clock_startup(rdev); 3926d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 3927a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 3928d4550907SJerome Glisse dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 3929d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 3930d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 3931d4550907SJerome Glisse } 3932d4550907SJerome Glisse /* post */ 3933d4550907SJerome Glisse radeon_combios_asic_init(rdev->ddev); 3934d4550907SJerome Glisse /* Resume clock after posting */ 3935d4550907SJerome Glisse r100_clock_startup(rdev); 3936550e2d92SDave Airlie /* Initialize surface registers */ 3937550e2d92SDave Airlie radeon_surface_init(rdev); 3938d4550907SJerome Glisse return r100_startup(rdev); 3939d4550907SJerome Glisse } 3940d4550907SJerome Glisse 3941d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev) 3942d4550907SJerome Glisse { 3943d4550907SJerome Glisse r100_cp_disable(rdev); 3944724c80e1SAlex Deucher radeon_wb_disable(rdev); 3945d4550907SJerome Glisse r100_irq_disable(rdev); 3946d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3947d4550907SJerome Glisse r100_pci_gart_disable(rdev); 3948d4550907SJerome Glisse return 0; 3949d4550907SJerome Glisse } 3950d4550907SJerome Glisse 3951d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev) 3952d4550907SJerome Glisse { 3953d4550907SJerome Glisse r100_cp_fini(rdev); 3954724c80e1SAlex Deucher radeon_wb_fini(rdev); 3955d4550907SJerome Glisse r100_ib_fini(rdev); 3956d4550907SJerome Glisse radeon_gem_fini(rdev); 3957d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3958d4550907SJerome Glisse r100_pci_gart_fini(rdev); 3959d0269ed8SJerome Glisse radeon_agp_fini(rdev); 3960d4550907SJerome Glisse radeon_irq_kms_fini(rdev); 3961d4550907SJerome Glisse radeon_fence_driver_fini(rdev); 39624c788679SJerome Glisse radeon_bo_fini(rdev); 3963d4550907SJerome Glisse radeon_atombios_fini(rdev); 3964d4550907SJerome Glisse kfree(rdev->bios); 3965d4550907SJerome Glisse rdev->bios = NULL; 3966d4550907SJerome Glisse } 3967d4550907SJerome Glisse 39684c712e6cSDave Airlie /* 39694c712e6cSDave Airlie * Due to how kexec works, it can leave the hw fully initialised when it 39704c712e6cSDave Airlie * boots the new kernel. However doing our init sequence with the CP and 39714c712e6cSDave Airlie * WB stuff setup causes GPU hangs on the RN50 at least. So at startup 39724c712e6cSDave Airlie * do some quick sanity checks and restore sane values to avoid this 39734c712e6cSDave Airlie * problem. 39744c712e6cSDave Airlie */ 39754c712e6cSDave Airlie void r100_restore_sanity(struct radeon_device *rdev) 39764c712e6cSDave Airlie { 39774c712e6cSDave Airlie u32 tmp; 39784c712e6cSDave Airlie 39794c712e6cSDave Airlie tmp = RREG32(RADEON_CP_CSQ_CNTL); 39804c712e6cSDave Airlie if (tmp) { 39814c712e6cSDave Airlie WREG32(RADEON_CP_CSQ_CNTL, 0); 39824c712e6cSDave Airlie } 39834c712e6cSDave Airlie tmp = RREG32(RADEON_CP_RB_CNTL); 39844c712e6cSDave Airlie if (tmp) { 39854c712e6cSDave Airlie WREG32(RADEON_CP_RB_CNTL, 0); 39864c712e6cSDave Airlie } 39874c712e6cSDave Airlie tmp = RREG32(RADEON_SCRATCH_UMSK); 39884c712e6cSDave Airlie if (tmp) { 39894c712e6cSDave Airlie WREG32(RADEON_SCRATCH_UMSK, 0); 39904c712e6cSDave Airlie } 39914c712e6cSDave Airlie } 39924c712e6cSDave Airlie 3993d4550907SJerome Glisse int r100_init(struct radeon_device *rdev) 3994d4550907SJerome Glisse { 3995d4550907SJerome Glisse int r; 3996d4550907SJerome Glisse 3997d4550907SJerome Glisse /* Register debugfs file specific to this group of asics */ 3998d4550907SJerome Glisse r100_debugfs(rdev); 3999d4550907SJerome Glisse /* Disable VGA */ 4000d4550907SJerome Glisse r100_vga_render_disable(rdev); 4001d4550907SJerome Glisse /* Initialize scratch registers */ 4002d4550907SJerome Glisse radeon_scratch_init(rdev); 4003d4550907SJerome Glisse /* Initialize surface registers */ 4004d4550907SJerome Glisse radeon_surface_init(rdev); 40054c712e6cSDave Airlie /* sanity check some register to avoid hangs like after kexec */ 40064c712e6cSDave Airlie r100_restore_sanity(rdev); 4007d4550907SJerome Glisse /* TODO: disable VGA need to use VGA request */ 4008d4550907SJerome Glisse /* BIOS*/ 4009d4550907SJerome Glisse if (!radeon_get_bios(rdev)) { 4010d4550907SJerome Glisse if (ASIC_IS_AVIVO(rdev)) 4011d4550907SJerome Glisse return -EINVAL; 4012d4550907SJerome Glisse } 4013d4550907SJerome Glisse if (rdev->is_atom_bios) { 4014d4550907SJerome Glisse dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n"); 4015d4550907SJerome Glisse return -EINVAL; 4016d4550907SJerome Glisse } else { 4017d4550907SJerome Glisse r = radeon_combios_init(rdev); 4018d4550907SJerome Glisse if (r) 4019d4550907SJerome Glisse return r; 4020d4550907SJerome Glisse } 4021d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 4022a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 4023d4550907SJerome Glisse dev_warn(rdev->dev, 4024d4550907SJerome Glisse "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 4025d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 4026d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 4027d4550907SJerome Glisse } 4028d4550907SJerome Glisse /* check if cards are posted or not */ 402972542d77SDave Airlie if (radeon_boot_test_post_card(rdev) == false) 403072542d77SDave Airlie return -EINVAL; 4031d4550907SJerome Glisse /* Set asic errata */ 4032d4550907SJerome Glisse r100_errata(rdev); 4033d4550907SJerome Glisse /* Initialize clocks */ 4034d4550907SJerome Glisse radeon_get_clock_info(rdev->ddev); 4035d594e46aSJerome Glisse /* initialize AGP */ 4036d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 4037d594e46aSJerome Glisse r = radeon_agp_init(rdev); 4038d594e46aSJerome Glisse if (r) { 4039d594e46aSJerome Glisse radeon_agp_disable(rdev); 4040d594e46aSJerome Glisse } 4041d594e46aSJerome Glisse } 4042d594e46aSJerome Glisse /* initialize VRAM */ 4043d594e46aSJerome Glisse r100_mc_init(rdev); 4044d4550907SJerome Glisse /* Fence driver */ 4045d4550907SJerome Glisse r = radeon_fence_driver_init(rdev); 4046d4550907SJerome Glisse if (r) 4047d4550907SJerome Glisse return r; 4048d4550907SJerome Glisse r = radeon_irq_kms_init(rdev); 4049d4550907SJerome Glisse if (r) 4050d4550907SJerome Glisse return r; 4051d4550907SJerome Glisse /* Memory manager */ 40524c788679SJerome Glisse r = radeon_bo_init(rdev); 4053d4550907SJerome Glisse if (r) 4054d4550907SJerome Glisse return r; 4055d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 4056d4550907SJerome Glisse r = r100_pci_gart_init(rdev); 4057d4550907SJerome Glisse if (r) 4058d4550907SJerome Glisse return r; 4059d4550907SJerome Glisse } 4060d4550907SJerome Glisse r100_set_safe_registers(rdev); 4061d4550907SJerome Glisse rdev->accel_working = true; 4062d4550907SJerome Glisse r = r100_startup(rdev); 4063d4550907SJerome Glisse if (r) { 4064d4550907SJerome Glisse /* Somethings want wront with the accel init stop accel */ 4065d4550907SJerome Glisse dev_err(rdev->dev, "Disabling GPU acceleration\n"); 4066d4550907SJerome Glisse r100_cp_fini(rdev); 4067724c80e1SAlex Deucher radeon_wb_fini(rdev); 4068d4550907SJerome Glisse r100_ib_fini(rdev); 4069655efd3dSJerome Glisse radeon_irq_kms_fini(rdev); 4070d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 4071d4550907SJerome Glisse r100_pci_gart_fini(rdev); 4072d4550907SJerome Glisse rdev->accel_working = false; 4073d4550907SJerome Glisse } 4074d4550907SJerome Glisse return 0; 4075d4550907SJerome Glisse } 40766fcbef7aSAndi Kleen 40776fcbef7aSAndi Kleen uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg) 40786fcbef7aSAndi Kleen { 40796fcbef7aSAndi Kleen if (reg < rdev->rmmio_size) 40806fcbef7aSAndi Kleen return readl(((void __iomem *)rdev->rmmio) + reg); 40816fcbef7aSAndi Kleen else { 40826fcbef7aSAndi Kleen writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX); 40836fcbef7aSAndi Kleen return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA); 40846fcbef7aSAndi Kleen } 40856fcbef7aSAndi Kleen } 40866fcbef7aSAndi Kleen 40876fcbef7aSAndi Kleen void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) 40886fcbef7aSAndi Kleen { 40896fcbef7aSAndi Kleen if (reg < rdev->rmmio_size) 40906fcbef7aSAndi Kleen writel(v, ((void __iomem *)rdev->rmmio) + reg); 40916fcbef7aSAndi Kleen else { 40926fcbef7aSAndi Kleen writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX); 40936fcbef7aSAndi Kleen writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA); 40946fcbef7aSAndi Kleen } 40956fcbef7aSAndi Kleen } 40966fcbef7aSAndi Kleen 40976fcbef7aSAndi Kleen u32 r100_io_rreg(struct radeon_device *rdev, u32 reg) 40986fcbef7aSAndi Kleen { 40996fcbef7aSAndi Kleen if (reg < rdev->rio_mem_size) 41006fcbef7aSAndi Kleen return ioread32(rdev->rio_mem + reg); 41016fcbef7aSAndi Kleen else { 41026fcbef7aSAndi Kleen iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX); 41036fcbef7aSAndi Kleen return ioread32(rdev->rio_mem + RADEON_MM_DATA); 41046fcbef7aSAndi Kleen } 41056fcbef7aSAndi Kleen } 41066fcbef7aSAndi Kleen 41076fcbef7aSAndi Kleen void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v) 41086fcbef7aSAndi Kleen { 41096fcbef7aSAndi Kleen if (reg < rdev->rio_mem_size) 41106fcbef7aSAndi Kleen iowrite32(v, rdev->rio_mem + reg); 41116fcbef7aSAndi Kleen else { 41126fcbef7aSAndi Kleen iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX); 41136fcbef7aSAndi Kleen iowrite32(v, rdev->rio_mem + RADEON_MM_DATA); 41146fcbef7aSAndi Kleen } 41156fcbef7aSAndi Kleen } 4116