1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/seq_file.h> 295a0e3ad6STejun Heo #include <linux/slab.h> 30760285e7SDavid Howells #include <drm/drmP.h> 31760285e7SDavid Howells #include <drm/radeon_drm.h> 32771fe6b9SJerome Glisse #include "radeon_reg.h" 33771fe6b9SJerome Glisse #include "radeon.h" 34e6990375SDaniel Vetter #include "radeon_asic.h" 353ce0a23dSJerome Glisse #include "r100d.h" 36d4550907SJerome Glisse #include "rs100d.h" 37d4550907SJerome Glisse #include "rv200d.h" 38d4550907SJerome Glisse #include "rv250d.h" 3949e02b73SAlex Deucher #include "atom.h" 403ce0a23dSJerome Glisse 4170967ab9SBen Hutchings #include <linux/firmware.h> 42e0cd3608SPaul Gortmaker #include <linux/module.h> 4370967ab9SBen Hutchings 44551ebd83SDave Airlie #include "r100_reg_safe.h" 45551ebd83SDave Airlie #include "rn50_reg_safe.h" 46551ebd83SDave Airlie 4770967ab9SBen Hutchings /* Firmware Names */ 4870967ab9SBen Hutchings #define FIRMWARE_R100 "radeon/R100_cp.bin" 4970967ab9SBen Hutchings #define FIRMWARE_R200 "radeon/R200_cp.bin" 5070967ab9SBen Hutchings #define FIRMWARE_R300 "radeon/R300_cp.bin" 5170967ab9SBen Hutchings #define FIRMWARE_R420 "radeon/R420_cp.bin" 5270967ab9SBen Hutchings #define FIRMWARE_RS690 "radeon/RS690_cp.bin" 5370967ab9SBen Hutchings #define FIRMWARE_RS600 "radeon/RS600_cp.bin" 5470967ab9SBen Hutchings #define FIRMWARE_R520 "radeon/R520_cp.bin" 5570967ab9SBen Hutchings 5670967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100); 5770967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200); 5870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300); 5970967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420); 6070967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690); 6170967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600); 6270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520); 63771fe6b9SJerome Glisse 64551ebd83SDave Airlie #include "r100_track.h" 65551ebd83SDave Airlie 6648ef779fSAlex Deucher /* This files gather functions specifics to: 6748ef779fSAlex Deucher * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 6848ef779fSAlex Deucher * and others in some cases. 6948ef779fSAlex Deucher */ 7048ef779fSAlex Deucher 712b48b968SAlex Deucher static bool r100_is_in_vblank(struct radeon_device *rdev, int crtc) 722b48b968SAlex Deucher { 732b48b968SAlex Deucher if (crtc == 0) { 742b48b968SAlex Deucher if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR) 752b48b968SAlex Deucher return true; 762b48b968SAlex Deucher else 772b48b968SAlex Deucher return false; 782b48b968SAlex Deucher } else { 792b48b968SAlex Deucher if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR) 802b48b968SAlex Deucher return true; 812b48b968SAlex Deucher else 822b48b968SAlex Deucher return false; 832b48b968SAlex Deucher } 842b48b968SAlex Deucher } 852b48b968SAlex Deucher 862b48b968SAlex Deucher static bool r100_is_counter_moving(struct radeon_device *rdev, int crtc) 872b48b968SAlex Deucher { 882b48b968SAlex Deucher u32 vline1, vline2; 892b48b968SAlex Deucher 902b48b968SAlex Deucher if (crtc == 0) { 912b48b968SAlex Deucher vline1 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; 922b48b968SAlex Deucher vline2 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; 932b48b968SAlex Deucher } else { 942b48b968SAlex Deucher vline1 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; 952b48b968SAlex Deucher vline2 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; 962b48b968SAlex Deucher } 972b48b968SAlex Deucher if (vline1 != vline2) 982b48b968SAlex Deucher return true; 992b48b968SAlex Deucher else 1002b48b968SAlex Deucher return false; 1012b48b968SAlex Deucher } 1022b48b968SAlex Deucher 10348ef779fSAlex Deucher /** 10448ef779fSAlex Deucher * r100_wait_for_vblank - vblank wait asic callback. 10548ef779fSAlex Deucher * 10648ef779fSAlex Deucher * @rdev: radeon_device pointer 10748ef779fSAlex Deucher * @crtc: crtc to wait for vblank on 10848ef779fSAlex Deucher * 10948ef779fSAlex Deucher * Wait for vblank on the requested crtc (r1xx-r4xx). 11048ef779fSAlex Deucher */ 1113ae19b75SAlex Deucher void r100_wait_for_vblank(struct radeon_device *rdev, int crtc) 1123ae19b75SAlex Deucher { 1132b48b968SAlex Deucher unsigned i = 0; 1143ae19b75SAlex Deucher 11594f768fdSAlex Deucher if (crtc >= rdev->num_crtc) 11694f768fdSAlex Deucher return; 11794f768fdSAlex Deucher 11894f768fdSAlex Deucher if (crtc == 0) { 1192b48b968SAlex Deucher if (!(RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN)) 1202b48b968SAlex Deucher return; 1213ae19b75SAlex Deucher } else { 1222b48b968SAlex Deucher if (!(RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN)) 1232b48b968SAlex Deucher return; 1243ae19b75SAlex Deucher } 1252b48b968SAlex Deucher 1262b48b968SAlex Deucher /* depending on when we hit vblank, we may be close to active; if so, 1272b48b968SAlex Deucher * wait for another frame. 1282b48b968SAlex Deucher */ 1292b48b968SAlex Deucher while (r100_is_in_vblank(rdev, crtc)) { 1302b48b968SAlex Deucher if (i++ % 100 == 0) { 1312b48b968SAlex Deucher if (!r100_is_counter_moving(rdev, crtc)) 1323ae19b75SAlex Deucher break; 1333ae19b75SAlex Deucher } 1343ae19b75SAlex Deucher } 1352b48b968SAlex Deucher 1362b48b968SAlex Deucher while (!r100_is_in_vblank(rdev, crtc)) { 1372b48b968SAlex Deucher if (i++ % 100 == 0) { 1382b48b968SAlex Deucher if (!r100_is_counter_moving(rdev, crtc)) 1392b48b968SAlex Deucher break; 1402b48b968SAlex Deucher } 1413ae19b75SAlex Deucher } 1423ae19b75SAlex Deucher } 1433ae19b75SAlex Deucher 14448ef779fSAlex Deucher /** 14548ef779fSAlex Deucher * r100_page_flip - pageflip callback. 14648ef779fSAlex Deucher * 14748ef779fSAlex Deucher * @rdev: radeon_device pointer 14848ef779fSAlex Deucher * @crtc_id: crtc to cleanup pageflip on 14948ef779fSAlex Deucher * @crtc_base: new address of the crtc (GPU MC address) 15048ef779fSAlex Deucher * 15148ef779fSAlex Deucher * Does the actual pageflip (r1xx-r4xx). 15248ef779fSAlex Deucher * During vblank we take the crtc lock and wait for the update_pending 15348ef779fSAlex Deucher * bit to go high, when it does, we release the lock, and allow the 15448ef779fSAlex Deucher * double buffered update to take place. 15548ef779fSAlex Deucher */ 156157fa14dSChristian König void r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base) 1576f34be50SAlex Deucher { 1586f34be50SAlex Deucher struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id]; 1596f34be50SAlex Deucher u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK; 160f6496479SAlex Deucher int i; 1616f34be50SAlex Deucher 1626f34be50SAlex Deucher /* Lock the graphics update lock */ 1636f34be50SAlex Deucher /* update the scanout addresses */ 1646f34be50SAlex Deucher WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp); 1656f34be50SAlex Deucher 166acb32506SAlex Deucher /* Wait for update_pending to go high. */ 167f6496479SAlex Deucher for (i = 0; i < rdev->usec_timeout; i++) { 168f6496479SAlex Deucher if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET) 169f6496479SAlex Deucher break; 170f6496479SAlex Deucher udelay(1); 171f6496479SAlex Deucher } 172acb32506SAlex Deucher DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n"); 1736f34be50SAlex Deucher 1746f34be50SAlex Deucher /* Unlock the lock, so double-buffering can take place inside vblank */ 1756f34be50SAlex Deucher tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK; 1766f34be50SAlex Deucher WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp); 1776f34be50SAlex Deucher 178157fa14dSChristian König } 179157fa14dSChristian König 180157fa14dSChristian König /** 181157fa14dSChristian König * r100_page_flip_pending - check if page flip is still pending 182157fa14dSChristian König * 183157fa14dSChristian König * @rdev: radeon_device pointer 184157fa14dSChristian König * @crtc_id: crtc to check 185157fa14dSChristian König * 186157fa14dSChristian König * Check if the last pagefilp is still pending (r1xx-r4xx). 187157fa14dSChristian König * Returns the current update pending status. 188157fa14dSChristian König */ 189157fa14dSChristian König bool r100_page_flip_pending(struct radeon_device *rdev, int crtc_id) 190157fa14dSChristian König { 191157fa14dSChristian König struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id]; 192157fa14dSChristian König 1936f34be50SAlex Deucher /* Return current update_pending status: */ 194157fa14dSChristian König return !!(RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & 195157fa14dSChristian König RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET); 1966f34be50SAlex Deucher } 1976f34be50SAlex Deucher 19848ef779fSAlex Deucher /** 19948ef779fSAlex Deucher * r100_pm_get_dynpm_state - look up dynpm power state callback. 20048ef779fSAlex Deucher * 20148ef779fSAlex Deucher * @rdev: radeon_device pointer 20248ef779fSAlex Deucher * 20348ef779fSAlex Deucher * Look up the optimal power state based on the 20448ef779fSAlex Deucher * current state of the GPU (r1xx-r5xx). 20548ef779fSAlex Deucher * Used for dynpm only. 20648ef779fSAlex Deucher */ 207ce8f5370SAlex Deucher void r100_pm_get_dynpm_state(struct radeon_device *rdev) 208a48b9b4eSAlex Deucher { 209a48b9b4eSAlex Deucher int i; 210ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = true; 211ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = true; 212a48b9b4eSAlex Deucher 213ce8f5370SAlex Deucher switch (rdev->pm.dynpm_planned_action) { 214ce8f5370SAlex Deucher case DYNPM_ACTION_MINIMUM: 215a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 0; 216ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = false; 217a48b9b4eSAlex Deucher break; 218ce8f5370SAlex Deucher case DYNPM_ACTION_DOWNCLOCK: 219a48b9b4eSAlex Deucher if (rdev->pm.current_power_state_index == 0) { 220a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 221ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = false; 222a48b9b4eSAlex Deucher } else { 223a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 224a48b9b4eSAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 225d7311171SAlex Deucher if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 226a48b9b4eSAlex Deucher continue; 227a48b9b4eSAlex Deucher else if (i >= rdev->pm.current_power_state_index) { 228a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 229a48b9b4eSAlex Deucher break; 230a48b9b4eSAlex Deucher } else { 231a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = i; 232a48b9b4eSAlex Deucher break; 233a48b9b4eSAlex Deucher } 234a48b9b4eSAlex Deucher } 235a48b9b4eSAlex Deucher } else 236a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 237a48b9b4eSAlex Deucher rdev->pm.current_power_state_index - 1; 238a48b9b4eSAlex Deucher } 239d7311171SAlex Deucher /* don't use the power state if crtcs are active and no display flag is set */ 240d7311171SAlex Deucher if ((rdev->pm.active_crtc_count > 0) && 241d7311171SAlex Deucher (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags & 242d7311171SAlex Deucher RADEON_PM_MODE_NO_DISPLAY)) { 243d7311171SAlex Deucher rdev->pm.requested_power_state_index++; 244d7311171SAlex Deucher } 245a48b9b4eSAlex Deucher break; 246ce8f5370SAlex Deucher case DYNPM_ACTION_UPCLOCK: 247a48b9b4eSAlex Deucher if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) { 248a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 249ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = false; 250a48b9b4eSAlex Deucher } else { 251a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 252a48b9b4eSAlex Deucher for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) { 253d7311171SAlex Deucher if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 254a48b9b4eSAlex Deucher continue; 255a48b9b4eSAlex Deucher else if (i <= rdev->pm.current_power_state_index) { 256a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 257a48b9b4eSAlex Deucher break; 258a48b9b4eSAlex Deucher } else { 259a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = i; 260a48b9b4eSAlex Deucher break; 261a48b9b4eSAlex Deucher } 262a48b9b4eSAlex Deucher } 263a48b9b4eSAlex Deucher } else 264a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 265a48b9b4eSAlex Deucher rdev->pm.current_power_state_index + 1; 266a48b9b4eSAlex Deucher } 267a48b9b4eSAlex Deucher break; 268ce8f5370SAlex Deucher case DYNPM_ACTION_DEFAULT: 26958e21dffSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index; 270ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = false; 27158e21dffSAlex Deucher break; 272ce8f5370SAlex Deucher case DYNPM_ACTION_NONE: 273a48b9b4eSAlex Deucher default: 274a48b9b4eSAlex Deucher DRM_ERROR("Requested mode for not defined action\n"); 275a48b9b4eSAlex Deucher return; 276a48b9b4eSAlex Deucher } 277a48b9b4eSAlex Deucher /* only one clock mode per power state */ 278a48b9b4eSAlex Deucher rdev->pm.requested_clock_mode_index = 0; 279a48b9b4eSAlex Deucher 280d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n", 281a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 282a48b9b4eSAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].sclk, 283a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 284a48b9b4eSAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].mclk, 285a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 28679daedc9SAlex Deucher pcie_lanes); 287a48b9b4eSAlex Deucher } 288a48b9b4eSAlex Deucher 28948ef779fSAlex Deucher /** 29048ef779fSAlex Deucher * r100_pm_init_profile - Initialize power profiles callback. 29148ef779fSAlex Deucher * 29248ef779fSAlex Deucher * @rdev: radeon_device pointer 29348ef779fSAlex Deucher * 29448ef779fSAlex Deucher * Initialize the power states used in profile mode 29548ef779fSAlex Deucher * (r1xx-r3xx). 29648ef779fSAlex Deucher * Used for profile mode only. 29748ef779fSAlex Deucher */ 298ce8f5370SAlex Deucher void r100_pm_init_profile(struct radeon_device *rdev) 299bae6b562SAlex Deucher { 300ce8f5370SAlex Deucher /* default */ 301ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; 302ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 303ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0; 304ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0; 305ce8f5370SAlex Deucher /* low sh */ 306ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0; 307ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0; 308ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0; 309ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0; 310c9e75b21SAlex Deucher /* mid sh */ 311c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0; 312c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0; 313c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0; 314c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0; 315ce8f5370SAlex Deucher /* high sh */ 316ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0; 317ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 318ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0; 319ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0; 320ce8f5370SAlex Deucher /* low mh */ 321ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0; 322ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 323ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0; 324ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0; 325c9e75b21SAlex Deucher /* mid mh */ 326c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0; 327c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 328c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0; 329c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0; 330ce8f5370SAlex Deucher /* high mh */ 331ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0; 332ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 333ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0; 334ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0; 335bae6b562SAlex Deucher } 336bae6b562SAlex Deucher 33748ef779fSAlex Deucher /** 33848ef779fSAlex Deucher * r100_pm_misc - set additional pm hw parameters callback. 33948ef779fSAlex Deucher * 34048ef779fSAlex Deucher * @rdev: radeon_device pointer 34148ef779fSAlex Deucher * 34248ef779fSAlex Deucher * Set non-clock parameters associated with a power state 34348ef779fSAlex Deucher * (voltage, pcie lanes, etc.) (r1xx-r4xx). 34448ef779fSAlex Deucher */ 34549e02b73SAlex Deucher void r100_pm_misc(struct radeon_device *rdev) 34649e02b73SAlex Deucher { 34749e02b73SAlex Deucher int requested_index = rdev->pm.requested_power_state_index; 34849e02b73SAlex Deucher struct radeon_power_state *ps = &rdev->pm.power_state[requested_index]; 34949e02b73SAlex Deucher struct radeon_voltage *voltage = &ps->clock_info[0].voltage; 35049e02b73SAlex Deucher u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl; 35149e02b73SAlex Deucher 35249e02b73SAlex Deucher if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) { 35349e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) { 35449e02b73SAlex Deucher tmp = RREG32(voltage->gpio.reg); 35549e02b73SAlex Deucher if (voltage->active_high) 35649e02b73SAlex Deucher tmp |= voltage->gpio.mask; 35749e02b73SAlex Deucher else 35849e02b73SAlex Deucher tmp &= ~(voltage->gpio.mask); 35949e02b73SAlex Deucher WREG32(voltage->gpio.reg, tmp); 36049e02b73SAlex Deucher if (voltage->delay) 36149e02b73SAlex Deucher udelay(voltage->delay); 36249e02b73SAlex Deucher } else { 36349e02b73SAlex Deucher tmp = RREG32(voltage->gpio.reg); 36449e02b73SAlex Deucher if (voltage->active_high) 36549e02b73SAlex Deucher tmp &= ~voltage->gpio.mask; 36649e02b73SAlex Deucher else 36749e02b73SAlex Deucher tmp |= voltage->gpio.mask; 36849e02b73SAlex Deucher WREG32(voltage->gpio.reg, tmp); 36949e02b73SAlex Deucher if (voltage->delay) 37049e02b73SAlex Deucher udelay(voltage->delay); 37149e02b73SAlex Deucher } 37249e02b73SAlex Deucher } 37349e02b73SAlex Deucher 37449e02b73SAlex Deucher sclk_cntl = RREG32_PLL(SCLK_CNTL); 37549e02b73SAlex Deucher sclk_cntl2 = RREG32_PLL(SCLK_CNTL2); 37649e02b73SAlex Deucher sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3); 37749e02b73SAlex Deucher sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL); 37849e02b73SAlex Deucher sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3); 37949e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) { 38049e02b73SAlex Deucher sclk_more_cntl |= REDUCED_SPEED_SCLK_EN; 38149e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE) 38249e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE; 38349e02b73SAlex Deucher else 38449e02b73SAlex Deucher sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE; 38549e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) 38649e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0); 38749e02b73SAlex Deucher else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) 38849e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2); 38949e02b73SAlex Deucher } else 39049e02b73SAlex Deucher sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN; 39149e02b73SAlex Deucher 39249e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) { 39349e02b73SAlex Deucher sclk_more_cntl |= IO_CG_VOLTAGE_DROP; 39449e02b73SAlex Deucher if (voltage->delay) { 39549e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DROP_SYNC; 39649e02b73SAlex Deucher switch (voltage->delay) { 39749e02b73SAlex Deucher case 33: 39849e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(0); 39949e02b73SAlex Deucher break; 40049e02b73SAlex Deucher case 66: 40149e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(1); 40249e02b73SAlex Deucher break; 40349e02b73SAlex Deucher case 99: 40449e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(2); 40549e02b73SAlex Deucher break; 40649e02b73SAlex Deucher case 132: 40749e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(3); 40849e02b73SAlex Deucher break; 40949e02b73SAlex Deucher } 41049e02b73SAlex Deucher } else 41149e02b73SAlex Deucher sclk_more_cntl &= ~VOLTAGE_DROP_SYNC; 41249e02b73SAlex Deucher } else 41349e02b73SAlex Deucher sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP; 41449e02b73SAlex Deucher 41549e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN) 41649e02b73SAlex Deucher sclk_cntl &= ~FORCE_HDP; 41749e02b73SAlex Deucher else 41849e02b73SAlex Deucher sclk_cntl |= FORCE_HDP; 41949e02b73SAlex Deucher 42049e02b73SAlex Deucher WREG32_PLL(SCLK_CNTL, sclk_cntl); 42149e02b73SAlex Deucher WREG32_PLL(SCLK_CNTL2, sclk_cntl2); 42249e02b73SAlex Deucher WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl); 42349e02b73SAlex Deucher 42449e02b73SAlex Deucher /* set pcie lanes */ 42549e02b73SAlex Deucher if ((rdev->flags & RADEON_IS_PCIE) && 42649e02b73SAlex Deucher !(rdev->flags & RADEON_IS_IGP) && 427798bcf73SAlex Deucher rdev->asic->pm.set_pcie_lanes && 42849e02b73SAlex Deucher (ps->pcie_lanes != 42949e02b73SAlex Deucher rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) { 43049e02b73SAlex Deucher radeon_set_pcie_lanes(rdev, 43149e02b73SAlex Deucher ps->pcie_lanes); 432d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes); 43349e02b73SAlex Deucher } 43449e02b73SAlex Deucher } 43549e02b73SAlex Deucher 43648ef779fSAlex Deucher /** 43748ef779fSAlex Deucher * r100_pm_prepare - pre-power state change callback. 43848ef779fSAlex Deucher * 43948ef779fSAlex Deucher * @rdev: radeon_device pointer 44048ef779fSAlex Deucher * 44148ef779fSAlex Deucher * Prepare for a power state change (r1xx-r4xx). 44248ef779fSAlex Deucher */ 44349e02b73SAlex Deucher void r100_pm_prepare(struct radeon_device *rdev) 44449e02b73SAlex Deucher { 44549e02b73SAlex Deucher struct drm_device *ddev = rdev->ddev; 44649e02b73SAlex Deucher struct drm_crtc *crtc; 44749e02b73SAlex Deucher struct radeon_crtc *radeon_crtc; 44849e02b73SAlex Deucher u32 tmp; 44949e02b73SAlex Deucher 45049e02b73SAlex Deucher /* disable any active CRTCs */ 45149e02b73SAlex Deucher list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { 45249e02b73SAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 45349e02b73SAlex Deucher if (radeon_crtc->enabled) { 45449e02b73SAlex Deucher if (radeon_crtc->crtc_id) { 45549e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC2_GEN_CNTL); 45649e02b73SAlex Deucher tmp |= RADEON_CRTC2_DISP_REQ_EN_B; 45749e02b73SAlex Deucher WREG32(RADEON_CRTC2_GEN_CNTL, tmp); 45849e02b73SAlex Deucher } else { 45949e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC_GEN_CNTL); 46049e02b73SAlex Deucher tmp |= RADEON_CRTC_DISP_REQ_EN_B; 46149e02b73SAlex Deucher WREG32(RADEON_CRTC_GEN_CNTL, tmp); 46249e02b73SAlex Deucher } 46349e02b73SAlex Deucher } 46449e02b73SAlex Deucher } 46549e02b73SAlex Deucher } 46649e02b73SAlex Deucher 46748ef779fSAlex Deucher /** 46848ef779fSAlex Deucher * r100_pm_finish - post-power state change callback. 46948ef779fSAlex Deucher * 47048ef779fSAlex Deucher * @rdev: radeon_device pointer 47148ef779fSAlex Deucher * 47248ef779fSAlex Deucher * Clean up after a power state change (r1xx-r4xx). 47348ef779fSAlex Deucher */ 47449e02b73SAlex Deucher void r100_pm_finish(struct radeon_device *rdev) 47549e02b73SAlex Deucher { 47649e02b73SAlex Deucher struct drm_device *ddev = rdev->ddev; 47749e02b73SAlex Deucher struct drm_crtc *crtc; 47849e02b73SAlex Deucher struct radeon_crtc *radeon_crtc; 47949e02b73SAlex Deucher u32 tmp; 48049e02b73SAlex Deucher 48149e02b73SAlex Deucher /* enable any active CRTCs */ 48249e02b73SAlex Deucher list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { 48349e02b73SAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 48449e02b73SAlex Deucher if (radeon_crtc->enabled) { 48549e02b73SAlex Deucher if (radeon_crtc->crtc_id) { 48649e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC2_GEN_CNTL); 48749e02b73SAlex Deucher tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B; 48849e02b73SAlex Deucher WREG32(RADEON_CRTC2_GEN_CNTL, tmp); 48949e02b73SAlex Deucher } else { 49049e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC_GEN_CNTL); 49149e02b73SAlex Deucher tmp &= ~RADEON_CRTC_DISP_REQ_EN_B; 49249e02b73SAlex Deucher WREG32(RADEON_CRTC_GEN_CNTL, tmp); 49349e02b73SAlex Deucher } 49449e02b73SAlex Deucher } 49549e02b73SAlex Deucher } 49649e02b73SAlex Deucher } 49749e02b73SAlex Deucher 49848ef779fSAlex Deucher /** 49948ef779fSAlex Deucher * r100_gui_idle - gui idle callback. 50048ef779fSAlex Deucher * 50148ef779fSAlex Deucher * @rdev: radeon_device pointer 50248ef779fSAlex Deucher * 50348ef779fSAlex Deucher * Check of the GUI (2D/3D engines) are idle (r1xx-r5xx). 50448ef779fSAlex Deucher * Returns true if idle, false if not. 50548ef779fSAlex Deucher */ 506def9ba9cSAlex Deucher bool r100_gui_idle(struct radeon_device *rdev) 507def9ba9cSAlex Deucher { 508def9ba9cSAlex Deucher if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE) 509def9ba9cSAlex Deucher return false; 510def9ba9cSAlex Deucher else 511def9ba9cSAlex Deucher return true; 512def9ba9cSAlex Deucher } 513def9ba9cSAlex Deucher 51405a05c50SAlex Deucher /* hpd for digital panel detect/disconnect */ 51548ef779fSAlex Deucher /** 51648ef779fSAlex Deucher * r100_hpd_sense - hpd sense callback. 51748ef779fSAlex Deucher * 51848ef779fSAlex Deucher * @rdev: radeon_device pointer 51948ef779fSAlex Deucher * @hpd: hpd (hotplug detect) pin 52048ef779fSAlex Deucher * 52148ef779fSAlex Deucher * Checks if a digital monitor is connected (r1xx-r4xx). 52248ef779fSAlex Deucher * Returns true if connected, false if not connected. 52348ef779fSAlex Deucher */ 52405a05c50SAlex Deucher bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd) 52505a05c50SAlex Deucher { 52605a05c50SAlex Deucher bool connected = false; 52705a05c50SAlex Deucher 52805a05c50SAlex Deucher switch (hpd) { 52905a05c50SAlex Deucher case RADEON_HPD_1: 53005a05c50SAlex Deucher if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE) 53105a05c50SAlex Deucher connected = true; 53205a05c50SAlex Deucher break; 53305a05c50SAlex Deucher case RADEON_HPD_2: 53405a05c50SAlex Deucher if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE) 53505a05c50SAlex Deucher connected = true; 53605a05c50SAlex Deucher break; 53705a05c50SAlex Deucher default: 53805a05c50SAlex Deucher break; 53905a05c50SAlex Deucher } 54005a05c50SAlex Deucher return connected; 54105a05c50SAlex Deucher } 54205a05c50SAlex Deucher 54348ef779fSAlex Deucher /** 54448ef779fSAlex Deucher * r100_hpd_set_polarity - hpd set polarity callback. 54548ef779fSAlex Deucher * 54648ef779fSAlex Deucher * @rdev: radeon_device pointer 54748ef779fSAlex Deucher * @hpd: hpd (hotplug detect) pin 54848ef779fSAlex Deucher * 54948ef779fSAlex Deucher * Set the polarity of the hpd pin (r1xx-r4xx). 55048ef779fSAlex Deucher */ 55105a05c50SAlex Deucher void r100_hpd_set_polarity(struct radeon_device *rdev, 55205a05c50SAlex Deucher enum radeon_hpd_id hpd) 55305a05c50SAlex Deucher { 55405a05c50SAlex Deucher u32 tmp; 55505a05c50SAlex Deucher bool connected = r100_hpd_sense(rdev, hpd); 55605a05c50SAlex Deucher 55705a05c50SAlex Deucher switch (hpd) { 55805a05c50SAlex Deucher case RADEON_HPD_1: 55905a05c50SAlex Deucher tmp = RREG32(RADEON_FP_GEN_CNTL); 56005a05c50SAlex Deucher if (connected) 56105a05c50SAlex Deucher tmp &= ~RADEON_FP_DETECT_INT_POL; 56205a05c50SAlex Deucher else 56305a05c50SAlex Deucher tmp |= RADEON_FP_DETECT_INT_POL; 56405a05c50SAlex Deucher WREG32(RADEON_FP_GEN_CNTL, tmp); 56505a05c50SAlex Deucher break; 56605a05c50SAlex Deucher case RADEON_HPD_2: 56705a05c50SAlex Deucher tmp = RREG32(RADEON_FP2_GEN_CNTL); 56805a05c50SAlex Deucher if (connected) 56905a05c50SAlex Deucher tmp &= ~RADEON_FP2_DETECT_INT_POL; 57005a05c50SAlex Deucher else 57105a05c50SAlex Deucher tmp |= RADEON_FP2_DETECT_INT_POL; 57205a05c50SAlex Deucher WREG32(RADEON_FP2_GEN_CNTL, tmp); 57305a05c50SAlex Deucher break; 57405a05c50SAlex Deucher default: 57505a05c50SAlex Deucher break; 57605a05c50SAlex Deucher } 57705a05c50SAlex Deucher } 57805a05c50SAlex Deucher 57948ef779fSAlex Deucher /** 58048ef779fSAlex Deucher * r100_hpd_init - hpd setup callback. 58148ef779fSAlex Deucher * 58248ef779fSAlex Deucher * @rdev: radeon_device pointer 58348ef779fSAlex Deucher * 58448ef779fSAlex Deucher * Setup the hpd pins used by the card (r1xx-r4xx). 58548ef779fSAlex Deucher * Set the polarity, and enable the hpd interrupts. 58648ef779fSAlex Deucher */ 58705a05c50SAlex Deucher void r100_hpd_init(struct radeon_device *rdev) 58805a05c50SAlex Deucher { 58905a05c50SAlex Deucher struct drm_device *dev = rdev->ddev; 59005a05c50SAlex Deucher struct drm_connector *connector; 591fb98257aSChristian Koenig unsigned enable = 0; 59205a05c50SAlex Deucher 59305a05c50SAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 59405a05c50SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector); 595*b2c0cbd6SNicolai Stange if (radeon_connector->hpd.hpd != RADEON_HPD_NONE) 596fb98257aSChristian Koenig enable |= 1 << radeon_connector->hpd.hpd; 59764912e99SAlex Deucher radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd); 59805a05c50SAlex Deucher } 599fb98257aSChristian Koenig radeon_irq_kms_enable_hpd(rdev, enable); 60005a05c50SAlex Deucher } 60105a05c50SAlex Deucher 60248ef779fSAlex Deucher /** 60348ef779fSAlex Deucher * r100_hpd_fini - hpd tear down callback. 60448ef779fSAlex Deucher * 60548ef779fSAlex Deucher * @rdev: radeon_device pointer 60648ef779fSAlex Deucher * 60748ef779fSAlex Deucher * Tear down the hpd pins used by the card (r1xx-r4xx). 60848ef779fSAlex Deucher * Disable the hpd interrupts. 60948ef779fSAlex Deucher */ 61005a05c50SAlex Deucher void r100_hpd_fini(struct radeon_device *rdev) 61105a05c50SAlex Deucher { 61205a05c50SAlex Deucher struct drm_device *dev = rdev->ddev; 61305a05c50SAlex Deucher struct drm_connector *connector; 614fb98257aSChristian Koenig unsigned disable = 0; 61505a05c50SAlex Deucher 61605a05c50SAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 61705a05c50SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector); 618*b2c0cbd6SNicolai Stange if (radeon_connector->hpd.hpd != RADEON_HPD_NONE) 619fb98257aSChristian Koenig disable |= 1 << radeon_connector->hpd.hpd; 62005a05c50SAlex Deucher } 621fb98257aSChristian Koenig radeon_irq_kms_disable_hpd(rdev, disable); 62205a05c50SAlex Deucher } 62305a05c50SAlex Deucher 624771fe6b9SJerome Glisse /* 625771fe6b9SJerome Glisse * PCI GART 626771fe6b9SJerome Glisse */ 627771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev) 628771fe6b9SJerome Glisse { 629771fe6b9SJerome Glisse /* TODO: can we do somethings here ? */ 630771fe6b9SJerome Glisse /* It seems hw only cache one entry so we should discard this 631771fe6b9SJerome Glisse * entry otherwise if first GPU GART read hit this entry it 632771fe6b9SJerome Glisse * could end up in wrong address. */ 633771fe6b9SJerome Glisse } 634771fe6b9SJerome Glisse 6354aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev) 6364aac0473SJerome Glisse { 6374aac0473SJerome Glisse int r; 6384aac0473SJerome Glisse 639c9a1be96SJerome Glisse if (rdev->gart.ptr) { 640fce7d61bSJoe Perches WARN(1, "R100 PCI GART already initialized\n"); 6414aac0473SJerome Glisse return 0; 6424aac0473SJerome Glisse } 6434aac0473SJerome Glisse /* Initialize common gart structure */ 6444aac0473SJerome Glisse r = radeon_gart_init(rdev); 6454aac0473SJerome Glisse if (r) 6464aac0473SJerome Glisse return r; 6474aac0473SJerome Glisse rdev->gart.table_size = rdev->gart.num_gpu_pages * 4; 648c5b3b850SAlex Deucher rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush; 649cb658906SMichel Dänzer rdev->asic->gart.get_page_entry = &r100_pci_gart_get_page_entry; 650c5b3b850SAlex Deucher rdev->asic->gart.set_page = &r100_pci_gart_set_page; 6514aac0473SJerome Glisse return radeon_gart_table_ram_alloc(rdev); 6524aac0473SJerome Glisse } 6534aac0473SJerome Glisse 654771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev) 655771fe6b9SJerome Glisse { 656771fe6b9SJerome Glisse uint32_t tmp; 657771fe6b9SJerome Glisse 658771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 659771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 660771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 661771fe6b9SJerome Glisse /* set address range for PCI address translate */ 662d594e46aSJerome Glisse WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start); 663d594e46aSJerome Glisse WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end); 664771fe6b9SJerome Glisse /* set PCI GART page-table base address */ 665771fe6b9SJerome Glisse WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr); 666771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN; 667771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 668771fe6b9SJerome Glisse r100_pci_gart_tlb_flush(rdev); 66943caf451SMichel Dänzer DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n", 670fcf4de5aSTormod Volden (unsigned)(rdev->mc.gtt_size >> 20), 671fcf4de5aSTormod Volden (unsigned long long)rdev->gart.table_addr); 672771fe6b9SJerome Glisse rdev->gart.ready = true; 673771fe6b9SJerome Glisse return 0; 674771fe6b9SJerome Glisse } 675771fe6b9SJerome Glisse 676771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev) 677771fe6b9SJerome Glisse { 678771fe6b9SJerome Glisse uint32_t tmp; 679771fe6b9SJerome Glisse 680771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 681771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 682771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN); 683771fe6b9SJerome Glisse WREG32(RADEON_AIC_LO_ADDR, 0); 684771fe6b9SJerome Glisse WREG32(RADEON_AIC_HI_ADDR, 0); 685771fe6b9SJerome Glisse } 686771fe6b9SJerome Glisse 687cb658906SMichel Dänzer uint64_t r100_pci_gart_get_page_entry(uint64_t addr, uint32_t flags) 688cb658906SMichel Dänzer { 689cb658906SMichel Dänzer return addr; 690cb658906SMichel Dänzer } 691cb658906SMichel Dänzer 6927f90fc96SChristian König void r100_pci_gart_set_page(struct radeon_device *rdev, unsigned i, 693cb658906SMichel Dänzer uint64_t entry) 694771fe6b9SJerome Glisse { 695c9a1be96SJerome Glisse u32 *gtt = rdev->gart.ptr; 696cb658906SMichel Dänzer gtt[i] = cpu_to_le32(lower_32_bits(entry)); 697771fe6b9SJerome Glisse } 698771fe6b9SJerome Glisse 6994aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev) 700771fe6b9SJerome Glisse { 701f9274562SJerome Glisse radeon_gart_fini(rdev); 702771fe6b9SJerome Glisse r100_pci_gart_disable(rdev); 7034aac0473SJerome Glisse radeon_gart_table_ram_free(rdev); 704771fe6b9SJerome Glisse } 705771fe6b9SJerome Glisse 7067ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev) 7077ed220d7SMichel Dänzer { 7087ed220d7SMichel Dänzer uint32_t tmp = 0; 7097ed220d7SMichel Dänzer 710003e69f9SJerome Glisse if (!rdev->irq.installed) { 711fce7d61bSJoe Perches WARN(1, "Can't enable IRQ/MSI because no handler is installed\n"); 712003e69f9SJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 713003e69f9SJerome Glisse return -EINVAL; 714003e69f9SJerome Glisse } 715736fc37fSChristian Koenig if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) { 7167ed220d7SMichel Dänzer tmp |= RADEON_SW_INT_ENABLE; 7177ed220d7SMichel Dänzer } 7186f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[0] || 719736fc37fSChristian Koenig atomic_read(&rdev->irq.pflip[0])) { 7207ed220d7SMichel Dänzer tmp |= RADEON_CRTC_VBLANK_MASK; 7217ed220d7SMichel Dänzer } 7226f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[1] || 723736fc37fSChristian Koenig atomic_read(&rdev->irq.pflip[1])) { 7247ed220d7SMichel Dänzer tmp |= RADEON_CRTC2_VBLANK_MASK; 7257ed220d7SMichel Dänzer } 72605a05c50SAlex Deucher if (rdev->irq.hpd[0]) { 72705a05c50SAlex Deucher tmp |= RADEON_FP_DETECT_MASK; 72805a05c50SAlex Deucher } 72905a05c50SAlex Deucher if (rdev->irq.hpd[1]) { 73005a05c50SAlex Deucher tmp |= RADEON_FP2_DETECT_MASK; 73105a05c50SAlex Deucher } 7327ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_CNTL, tmp); 733f957063fSAlex Deucher 734f957063fSAlex Deucher /* read back to post the write */ 735f957063fSAlex Deucher RREG32(RADEON_GEN_INT_CNTL); 736f957063fSAlex Deucher 7377ed220d7SMichel Dänzer return 0; 7387ed220d7SMichel Dänzer } 7397ed220d7SMichel Dänzer 7409f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev) 7419f022ddfSJerome Glisse { 7429f022ddfSJerome Glisse u32 tmp; 7439f022ddfSJerome Glisse 7449f022ddfSJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 7459f022ddfSJerome Glisse /* Wait and acknowledge irq */ 7469f022ddfSJerome Glisse mdelay(1); 7479f022ddfSJerome Glisse tmp = RREG32(R_000044_GEN_INT_STATUS); 7489f022ddfSJerome Glisse WREG32(R_000044_GEN_INT_STATUS, tmp); 7499f022ddfSJerome Glisse } 7509f022ddfSJerome Glisse 751cbdd4501SAndi Kleen static uint32_t r100_irq_ack(struct radeon_device *rdev) 7527ed220d7SMichel Dänzer { 7537ed220d7SMichel Dänzer uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS); 75405a05c50SAlex Deucher uint32_t irq_mask = RADEON_SW_INT_TEST | 75505a05c50SAlex Deucher RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT | 75605a05c50SAlex Deucher RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT; 7577ed220d7SMichel Dänzer 7587ed220d7SMichel Dänzer if (irqs) { 7597ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_STATUS, irqs); 7607ed220d7SMichel Dänzer } 7617ed220d7SMichel Dänzer return irqs & irq_mask; 7627ed220d7SMichel Dänzer } 7637ed220d7SMichel Dänzer 7647ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev) 7657ed220d7SMichel Dänzer { 7663e5cb98dSAlex Deucher uint32_t status, msi_rearm; 767d4877cf2SAlex Deucher bool queue_hotplug = false; 7687ed220d7SMichel Dänzer 7697ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 7707ed220d7SMichel Dänzer if (!status) { 7717ed220d7SMichel Dänzer return IRQ_NONE; 7727ed220d7SMichel Dänzer } 773a513c184SJerome Glisse if (rdev->shutdown) { 774a513c184SJerome Glisse return IRQ_NONE; 775a513c184SJerome Glisse } 7767ed220d7SMichel Dänzer while (status) { 7777ed220d7SMichel Dänzer /* SW interrupt */ 7787ed220d7SMichel Dänzer if (status & RADEON_SW_INT_TEST) { 7797465280cSAlex Deucher radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX); 7807ed220d7SMichel Dänzer } 7817ed220d7SMichel Dänzer /* Vertical blank interrupts */ 7827ed220d7SMichel Dänzer if (status & RADEON_CRTC_VBLANK_STAT) { 7836f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[0]) { 7847ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 0); 785839461d3SRafał Miłecki rdev->pm.vblank_sync = true; 78673a6d3fcSRafał Miłecki wake_up(&rdev->irq.vblank_queue); 7877ed220d7SMichel Dänzer } 788736fc37fSChristian Koenig if (atomic_read(&rdev->irq.pflip[0])) 7891a0e7918SChristian König radeon_crtc_handle_vblank(rdev, 0); 7906f34be50SAlex Deucher } 7917ed220d7SMichel Dänzer if (status & RADEON_CRTC2_VBLANK_STAT) { 7926f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[1]) { 7937ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 1); 794839461d3SRafał Miłecki rdev->pm.vblank_sync = true; 79573a6d3fcSRafał Miłecki wake_up(&rdev->irq.vblank_queue); 7967ed220d7SMichel Dänzer } 797736fc37fSChristian Koenig if (atomic_read(&rdev->irq.pflip[1])) 7981a0e7918SChristian König radeon_crtc_handle_vblank(rdev, 1); 7996f34be50SAlex Deucher } 80005a05c50SAlex Deucher if (status & RADEON_FP_DETECT_STAT) { 801d4877cf2SAlex Deucher queue_hotplug = true; 802d4877cf2SAlex Deucher DRM_DEBUG("HPD1\n"); 80305a05c50SAlex Deucher } 80405a05c50SAlex Deucher if (status & RADEON_FP2_DETECT_STAT) { 805d4877cf2SAlex Deucher queue_hotplug = true; 806d4877cf2SAlex Deucher DRM_DEBUG("HPD2\n"); 80705a05c50SAlex Deucher } 8087ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 8097ed220d7SMichel Dänzer } 810d4877cf2SAlex Deucher if (queue_hotplug) 811cb5d4166SLyude schedule_delayed_work(&rdev->hotplug_work, 0); 8123e5cb98dSAlex Deucher if (rdev->msi_enabled) { 8133e5cb98dSAlex Deucher switch (rdev->family) { 8143e5cb98dSAlex Deucher case CHIP_RS400: 8153e5cb98dSAlex Deucher case CHIP_RS480: 8163e5cb98dSAlex Deucher msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM; 8173e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm); 8183e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM); 8193e5cb98dSAlex Deucher break; 8203e5cb98dSAlex Deucher default: 821b7f5b7deSAlex Deucher WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN); 8223e5cb98dSAlex Deucher break; 8233e5cb98dSAlex Deucher } 8243e5cb98dSAlex Deucher } 8257ed220d7SMichel Dänzer return IRQ_HANDLED; 8267ed220d7SMichel Dänzer } 8277ed220d7SMichel Dänzer 8287ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc) 8297ed220d7SMichel Dänzer { 8307ed220d7SMichel Dänzer if (crtc == 0) 8317ed220d7SMichel Dänzer return RREG32(RADEON_CRTC_CRNT_FRAME); 8327ed220d7SMichel Dänzer else 8337ed220d7SMichel Dänzer return RREG32(RADEON_CRTC2_CRNT_FRAME); 8347ed220d7SMichel Dänzer } 8357ed220d7SMichel Dänzer 836897eba82SMichel Dänzer /** 837897eba82SMichel Dänzer * r100_ring_hdp_flush - flush Host Data Path via the ring buffer 838897eba82SMichel Dänzer * rdev: radeon device structure 839897eba82SMichel Dänzer * ring: ring buffer struct for emitting packets 840897eba82SMichel Dänzer */ 841897eba82SMichel Dänzer static void r100_ring_hdp_flush(struct radeon_device *rdev, struct radeon_ring *ring) 842897eba82SMichel Dänzer { 843897eba82SMichel Dänzer radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0)); 844897eba82SMichel Dänzer radeon_ring_write(ring, rdev->config.r100.hdp_cntl | 845897eba82SMichel Dänzer RADEON_HDP_READ_BUFFER_INVALIDATE); 846897eba82SMichel Dänzer radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0)); 847897eba82SMichel Dänzer radeon_ring_write(ring, rdev->config.r100.hdp_cntl); 848897eba82SMichel Dänzer } 849897eba82SMichel Dänzer 8509e5b2af7SPauli Nieminen /* Who ever call radeon_fence_emit should call ring_lock and ask 8519e5b2af7SPauli Nieminen * for enough space (today caller are ib schedule and buffer move) */ 852771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev, 853771fe6b9SJerome Glisse struct radeon_fence *fence) 854771fe6b9SJerome Glisse { 855e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[fence->ring]; 8567b1f2485SChristian König 8579e5b2af7SPauli Nieminen /* We have to make sure that caches are flushed before 8589e5b2af7SPauli Nieminen * CPU might read something from VRAM. */ 859e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); 860e32eb50dSChristian König radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL); 861e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); 862e32eb50dSChristian König radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL); 863771fe6b9SJerome Glisse /* Wait until IDLE & CLEAN */ 864e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0)); 865e32eb50dSChristian König radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN); 86672a9987eSMichel Dänzer r100_ring_hdp_flush(rdev, ring); 867771fe6b9SJerome Glisse /* Emit fence sequence & fire IRQ */ 868e32eb50dSChristian König radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0)); 869e32eb50dSChristian König radeon_ring_write(ring, fence->seq); 870e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0)); 871e32eb50dSChristian König radeon_ring_write(ring, RADEON_SW_INT_FIRE); 872771fe6b9SJerome Glisse } 873771fe6b9SJerome Glisse 8741654b817SChristian König bool r100_semaphore_ring_emit(struct radeon_device *rdev, 875e32eb50dSChristian König struct radeon_ring *ring, 87615d3332fSChristian König struct radeon_semaphore *semaphore, 8777b1f2485SChristian König bool emit_wait) 87815d3332fSChristian König { 87915d3332fSChristian König /* Unused on older asics, since we don't have semaphores or multiple rings */ 88015d3332fSChristian König BUG(); 8811654b817SChristian König return false; 88215d3332fSChristian König } 88315d3332fSChristian König 88457d20a43SChristian König struct radeon_fence *r100_copy_blit(struct radeon_device *rdev, 885771fe6b9SJerome Glisse uint64_t src_offset, 886771fe6b9SJerome Glisse uint64_t dst_offset, 887003cefe0SAlex Deucher unsigned num_gpu_pages, 88857d20a43SChristian König struct reservation_object *resv) 889771fe6b9SJerome Glisse { 890e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 89157d20a43SChristian König struct radeon_fence *fence; 892771fe6b9SJerome Glisse uint32_t cur_pages; 893003cefe0SAlex Deucher uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE; 894771fe6b9SJerome Glisse uint32_t pitch; 895771fe6b9SJerome Glisse uint32_t stride_pixels; 896771fe6b9SJerome Glisse unsigned ndw; 897771fe6b9SJerome Glisse int num_loops; 898771fe6b9SJerome Glisse int r = 0; 899771fe6b9SJerome Glisse 900771fe6b9SJerome Glisse /* radeon limited to 16k stride */ 901771fe6b9SJerome Glisse stride_bytes &= 0x3fff; 902771fe6b9SJerome Glisse /* radeon pitch is /64 */ 903771fe6b9SJerome Glisse pitch = stride_bytes / 64; 904771fe6b9SJerome Glisse stride_pixels = stride_bytes / 4; 905003cefe0SAlex Deucher num_loops = DIV_ROUND_UP(num_gpu_pages, 8191); 906771fe6b9SJerome Glisse 907771fe6b9SJerome Glisse /* Ask for enough room for blit + flush + fence */ 908771fe6b9SJerome Glisse ndw = 64 + (10 * num_loops); 909e32eb50dSChristian König r = radeon_ring_lock(rdev, ring, ndw); 910771fe6b9SJerome Glisse if (r) { 911771fe6b9SJerome Glisse DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw); 91257d20a43SChristian König return ERR_PTR(-EINVAL); 913771fe6b9SJerome Glisse } 914003cefe0SAlex Deucher while (num_gpu_pages > 0) { 915003cefe0SAlex Deucher cur_pages = num_gpu_pages; 916771fe6b9SJerome Glisse if (cur_pages > 8191) { 917771fe6b9SJerome Glisse cur_pages = 8191; 918771fe6b9SJerome Glisse } 919003cefe0SAlex Deucher num_gpu_pages -= cur_pages; 920771fe6b9SJerome Glisse 921771fe6b9SJerome Glisse /* pages are in Y direction - height 922771fe6b9SJerome Glisse page width in X direction - width */ 923e32eb50dSChristian König radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8)); 924e32eb50dSChristian König radeon_ring_write(ring, 925771fe6b9SJerome Glisse RADEON_GMC_SRC_PITCH_OFFSET_CNTL | 926771fe6b9SJerome Glisse RADEON_GMC_DST_PITCH_OFFSET_CNTL | 927771fe6b9SJerome Glisse RADEON_GMC_SRC_CLIPPING | 928771fe6b9SJerome Glisse RADEON_GMC_DST_CLIPPING | 929771fe6b9SJerome Glisse RADEON_GMC_BRUSH_NONE | 930771fe6b9SJerome Glisse (RADEON_COLOR_FORMAT_ARGB8888 << 8) | 931771fe6b9SJerome Glisse RADEON_GMC_SRC_DATATYPE_COLOR | 932771fe6b9SJerome Glisse RADEON_ROP3_S | 933771fe6b9SJerome Glisse RADEON_DP_SRC_SOURCE_MEMORY | 934771fe6b9SJerome Glisse RADEON_GMC_CLR_CMP_CNTL_DIS | 935771fe6b9SJerome Glisse RADEON_GMC_WR_MSK_DIS); 936e32eb50dSChristian König radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10)); 937e32eb50dSChristian König radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10)); 938e32eb50dSChristian König radeon_ring_write(ring, (0x1fff) | (0x1fff << 16)); 939e32eb50dSChristian König radeon_ring_write(ring, 0); 940e32eb50dSChristian König radeon_ring_write(ring, (0x1fff) | (0x1fff << 16)); 941e32eb50dSChristian König radeon_ring_write(ring, num_gpu_pages); 942e32eb50dSChristian König radeon_ring_write(ring, num_gpu_pages); 943e32eb50dSChristian König radeon_ring_write(ring, cur_pages | (stride_pixels << 16)); 944771fe6b9SJerome Glisse } 945e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0)); 946e32eb50dSChristian König radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL); 947e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0)); 948e32eb50dSChristian König radeon_ring_write(ring, 949771fe6b9SJerome Glisse RADEON_WAIT_2D_IDLECLEAN | 950771fe6b9SJerome Glisse RADEON_WAIT_HOST_IDLECLEAN | 951771fe6b9SJerome Glisse RADEON_WAIT_DMA_GUI_IDLE); 95257d20a43SChristian König r = radeon_fence_emit(rdev, &fence, RADEON_RING_TYPE_GFX_INDEX); 95357d20a43SChristian König if (r) { 95457d20a43SChristian König radeon_ring_unlock_undo(rdev, ring); 95557d20a43SChristian König return ERR_PTR(r); 956771fe6b9SJerome Glisse } 9571538a9e0SMichel Dänzer radeon_ring_unlock_commit(rdev, ring, false); 95857d20a43SChristian König return fence; 959771fe6b9SJerome Glisse } 960771fe6b9SJerome Glisse 96145600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev) 96245600232SJerome Glisse { 96345600232SJerome Glisse unsigned i; 96445600232SJerome Glisse u32 tmp; 96545600232SJerome Glisse 96645600232SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 96745600232SJerome Glisse tmp = RREG32(R_000E40_RBBM_STATUS); 96845600232SJerome Glisse if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) { 96945600232SJerome Glisse return 0; 97045600232SJerome Glisse } 97145600232SJerome Glisse udelay(1); 97245600232SJerome Glisse } 97345600232SJerome Glisse return -1; 97445600232SJerome Glisse } 97545600232SJerome Glisse 976f712812eSAlex Deucher void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring) 977771fe6b9SJerome Glisse { 978771fe6b9SJerome Glisse int r; 979771fe6b9SJerome Glisse 980e32eb50dSChristian König r = radeon_ring_lock(rdev, ring, 2); 981771fe6b9SJerome Glisse if (r) { 982771fe6b9SJerome Glisse return; 983771fe6b9SJerome Glisse } 984e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0)); 985e32eb50dSChristian König radeon_ring_write(ring, 986771fe6b9SJerome Glisse RADEON_ISYNC_ANY2D_IDLE3D | 987771fe6b9SJerome Glisse RADEON_ISYNC_ANY3D_IDLE2D | 988771fe6b9SJerome Glisse RADEON_ISYNC_WAIT_IDLEGUI | 989771fe6b9SJerome Glisse RADEON_ISYNC_CPSCRATCH_IDLEGUI); 9901538a9e0SMichel Dänzer radeon_ring_unlock_commit(rdev, ring, false); 991771fe6b9SJerome Glisse } 992771fe6b9SJerome Glisse 99370967ab9SBen Hutchings 99470967ab9SBen Hutchings /* Load the microcode for the CP */ 99570967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev) 996771fe6b9SJerome Glisse { 99770967ab9SBen Hutchings const char *fw_name = NULL; 99870967ab9SBen Hutchings int err; 999771fe6b9SJerome Glisse 1000d9fdaafbSDave Airlie DRM_DEBUG_KMS("\n"); 100170967ab9SBen Hutchings 1002771fe6b9SJerome Glisse if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) || 1003771fe6b9SJerome Glisse (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) || 1004771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 1005771fe6b9SJerome Glisse DRM_INFO("Loading R100 Microcode\n"); 100670967ab9SBen Hutchings fw_name = FIRMWARE_R100; 1007771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R200) || 1008771fe6b9SJerome Glisse (rdev->family == CHIP_RV250) || 1009771fe6b9SJerome Glisse (rdev->family == CHIP_RV280) || 1010771fe6b9SJerome Glisse (rdev->family == CHIP_RS300)) { 1011771fe6b9SJerome Glisse DRM_INFO("Loading R200 Microcode\n"); 101270967ab9SBen Hutchings fw_name = FIRMWARE_R200; 1013771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R300) || 1014771fe6b9SJerome Glisse (rdev->family == CHIP_R350) || 1015771fe6b9SJerome Glisse (rdev->family == CHIP_RV350) || 1016771fe6b9SJerome Glisse (rdev->family == CHIP_RV380) || 1017771fe6b9SJerome Glisse (rdev->family == CHIP_RS400) || 1018771fe6b9SJerome Glisse (rdev->family == CHIP_RS480)) { 1019771fe6b9SJerome Glisse DRM_INFO("Loading R300 Microcode\n"); 102070967ab9SBen Hutchings fw_name = FIRMWARE_R300; 1021771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R420) || 1022771fe6b9SJerome Glisse (rdev->family == CHIP_R423) || 1023771fe6b9SJerome Glisse (rdev->family == CHIP_RV410)) { 1024771fe6b9SJerome Glisse DRM_INFO("Loading R400 Microcode\n"); 102570967ab9SBen Hutchings fw_name = FIRMWARE_R420; 1026771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RS690) || 1027771fe6b9SJerome Glisse (rdev->family == CHIP_RS740)) { 1028771fe6b9SJerome Glisse DRM_INFO("Loading RS690/RS740 Microcode\n"); 102970967ab9SBen Hutchings fw_name = FIRMWARE_RS690; 1030771fe6b9SJerome Glisse } else if (rdev->family == CHIP_RS600) { 1031771fe6b9SJerome Glisse DRM_INFO("Loading RS600 Microcode\n"); 103270967ab9SBen Hutchings fw_name = FIRMWARE_RS600; 1033771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RV515) || 1034771fe6b9SJerome Glisse (rdev->family == CHIP_R520) || 1035771fe6b9SJerome Glisse (rdev->family == CHIP_RV530) || 1036771fe6b9SJerome Glisse (rdev->family == CHIP_R580) || 1037771fe6b9SJerome Glisse (rdev->family == CHIP_RV560) || 1038771fe6b9SJerome Glisse (rdev->family == CHIP_RV570)) { 1039771fe6b9SJerome Glisse DRM_INFO("Loading R500 Microcode\n"); 104070967ab9SBen Hutchings fw_name = FIRMWARE_R520; 104170967ab9SBen Hutchings } 104270967ab9SBen Hutchings 10430a168933SJerome Glisse err = request_firmware(&rdev->me_fw, fw_name, rdev->dev); 104470967ab9SBen Hutchings if (err) { 104570967ab9SBen Hutchings printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n", 104670967ab9SBen Hutchings fw_name); 10473ce0a23dSJerome Glisse } else if (rdev->me_fw->size % 8) { 104870967ab9SBen Hutchings printk(KERN_ERR 104970967ab9SBen Hutchings "radeon_cp: Bogus length %zu in firmware \"%s\"\n", 10503ce0a23dSJerome Glisse rdev->me_fw->size, fw_name); 105170967ab9SBen Hutchings err = -EINVAL; 10523ce0a23dSJerome Glisse release_firmware(rdev->me_fw); 10533ce0a23dSJerome Glisse rdev->me_fw = NULL; 105470967ab9SBen Hutchings } 105570967ab9SBen Hutchings return err; 105670967ab9SBen Hutchings } 1057d4550907SJerome Glisse 1058ea31bf69SAlex Deucher u32 r100_gfx_get_rptr(struct radeon_device *rdev, 1059ea31bf69SAlex Deucher struct radeon_ring *ring) 1060ea31bf69SAlex Deucher { 1061ea31bf69SAlex Deucher u32 rptr; 1062ea31bf69SAlex Deucher 1063ea31bf69SAlex Deucher if (rdev->wb.enabled) 1064ea31bf69SAlex Deucher rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]); 1065ea31bf69SAlex Deucher else 1066ea31bf69SAlex Deucher rptr = RREG32(RADEON_CP_RB_RPTR); 1067ea31bf69SAlex Deucher 1068ea31bf69SAlex Deucher return rptr; 1069ea31bf69SAlex Deucher } 1070ea31bf69SAlex Deucher 1071ea31bf69SAlex Deucher u32 r100_gfx_get_wptr(struct radeon_device *rdev, 1072ea31bf69SAlex Deucher struct radeon_ring *ring) 1073ea31bf69SAlex Deucher { 1074ea31bf69SAlex Deucher u32 wptr; 1075ea31bf69SAlex Deucher 1076ea31bf69SAlex Deucher wptr = RREG32(RADEON_CP_RB_WPTR); 1077ea31bf69SAlex Deucher 1078ea31bf69SAlex Deucher return wptr; 1079ea31bf69SAlex Deucher } 1080ea31bf69SAlex Deucher 1081ea31bf69SAlex Deucher void r100_gfx_set_wptr(struct radeon_device *rdev, 1082ea31bf69SAlex Deucher struct radeon_ring *ring) 1083ea31bf69SAlex Deucher { 1084ea31bf69SAlex Deucher WREG32(RADEON_CP_RB_WPTR, ring->wptr); 1085ea31bf69SAlex Deucher (void)RREG32(RADEON_CP_RB_WPTR); 1086ea31bf69SAlex Deucher } 1087ea31bf69SAlex Deucher 108870967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev) 108970967ab9SBen Hutchings { 109070967ab9SBen Hutchings const __be32 *fw_data; 109170967ab9SBen Hutchings int i, size; 109270967ab9SBen Hutchings 109370967ab9SBen Hutchings if (r100_gui_wait_for_idle(rdev)) { 109470967ab9SBen Hutchings printk(KERN_WARNING "Failed to wait GUI idle while " 109570967ab9SBen Hutchings "programming pipes. Bad things might happen.\n"); 109670967ab9SBen Hutchings } 109770967ab9SBen Hutchings 10983ce0a23dSJerome Glisse if (rdev->me_fw) { 10993ce0a23dSJerome Glisse size = rdev->me_fw->size / 4; 11003ce0a23dSJerome Glisse fw_data = (const __be32 *)&rdev->me_fw->data[0]; 110170967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_ADDR, 0); 110270967ab9SBen Hutchings for (i = 0; i < size; i += 2) { 110370967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAH, 110470967ab9SBen Hutchings be32_to_cpup(&fw_data[i])); 110570967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAL, 110670967ab9SBen Hutchings be32_to_cpup(&fw_data[i + 1])); 1107771fe6b9SJerome Glisse } 1108771fe6b9SJerome Glisse } 1109771fe6b9SJerome Glisse } 1110771fe6b9SJerome Glisse 1111771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size) 1112771fe6b9SJerome Glisse { 1113e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 1114771fe6b9SJerome Glisse unsigned rb_bufsz; 1115771fe6b9SJerome Glisse unsigned rb_blksz; 1116771fe6b9SJerome Glisse unsigned max_fetch; 1117771fe6b9SJerome Glisse unsigned pre_write_timer; 1118771fe6b9SJerome Glisse unsigned pre_write_limit; 1119771fe6b9SJerome Glisse unsigned indirect2_start; 1120771fe6b9SJerome Glisse unsigned indirect1_start; 1121771fe6b9SJerome Glisse uint32_t tmp; 1122771fe6b9SJerome Glisse int r; 1123771fe6b9SJerome Glisse 1124771fe6b9SJerome Glisse if (r100_debugfs_cp_init(rdev)) { 1125771fe6b9SJerome Glisse DRM_ERROR("Failed to register debugfs file for CP !\n"); 1126771fe6b9SJerome Glisse } 11273ce0a23dSJerome Glisse if (!rdev->me_fw) { 112870967ab9SBen Hutchings r = r100_cp_init_microcode(rdev); 112970967ab9SBen Hutchings if (r) { 113070967ab9SBen Hutchings DRM_ERROR("Failed to load firmware!\n"); 113170967ab9SBen Hutchings return r; 113270967ab9SBen Hutchings } 113370967ab9SBen Hutchings } 113470967ab9SBen Hutchings 1135771fe6b9SJerome Glisse /* Align ring size */ 1136b72a8925SDaniel Vetter rb_bufsz = order_base_2(ring_size / 8); 1137771fe6b9SJerome Glisse ring_size = (1 << (rb_bufsz + 1)) * 4; 1138771fe6b9SJerome Glisse r100_cp_load_microcode(rdev); 1139e32eb50dSChristian König r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET, 11402e1e6dadSChristian König RADEON_CP_PACKET2); 1141771fe6b9SJerome Glisse if (r) { 1142771fe6b9SJerome Glisse return r; 1143771fe6b9SJerome Glisse } 1144771fe6b9SJerome Glisse /* Each time the cp read 1024 bytes (16 dword/quadword) update 1145771fe6b9SJerome Glisse * the rptr copy in system ram */ 1146771fe6b9SJerome Glisse rb_blksz = 9; 1147771fe6b9SJerome Glisse /* cp will read 128bytes at a time (4 dwords) */ 1148771fe6b9SJerome Glisse max_fetch = 1; 1149e32eb50dSChristian König ring->align_mask = 16 - 1; 1150771fe6b9SJerome Glisse /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */ 1151771fe6b9SJerome Glisse pre_write_timer = 64; 1152771fe6b9SJerome Glisse /* Force CP_RB_WPTR write if written more than one time before the 1153771fe6b9SJerome Glisse * delay expire 1154771fe6b9SJerome Glisse */ 1155771fe6b9SJerome Glisse pre_write_limit = 0; 1156771fe6b9SJerome Glisse /* Setup the cp cache like this (cache size is 96 dwords) : 1157771fe6b9SJerome Glisse * RING 0 to 15 1158771fe6b9SJerome Glisse * INDIRECT1 16 to 79 1159771fe6b9SJerome Glisse * INDIRECT2 80 to 95 1160771fe6b9SJerome Glisse * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 1161771fe6b9SJerome Glisse * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords)) 1162771fe6b9SJerome Glisse * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 1163771fe6b9SJerome Glisse * Idea being that most of the gpu cmd will be through indirect1 buffer 1164771fe6b9SJerome Glisse * so it gets the bigger cache. 1165771fe6b9SJerome Glisse */ 1166771fe6b9SJerome Glisse indirect2_start = 80; 1167771fe6b9SJerome Glisse indirect1_start = 16; 1168771fe6b9SJerome Glisse /* cp setup */ 1169771fe6b9SJerome Glisse WREG32(0x718, pre_write_timer | (pre_write_limit << 28)); 1170d6f28938SAlex Deucher tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) | 1171771fe6b9SJerome Glisse REG_SET(RADEON_RB_BLKSZ, rb_blksz) | 1172724c80e1SAlex Deucher REG_SET(RADEON_MAX_FETCH, max_fetch)); 1173d6f28938SAlex Deucher #ifdef __BIG_ENDIAN 1174d6f28938SAlex Deucher tmp |= RADEON_BUF_SWAP_32BIT; 1175d6f28938SAlex Deucher #endif 1176724c80e1SAlex Deucher WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE); 1177d6f28938SAlex Deucher 1178771fe6b9SJerome Glisse /* Set ring address */ 1179e32eb50dSChristian König DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr); 1180e32eb50dSChristian König WREG32(RADEON_CP_RB_BASE, ring->gpu_addr); 1181771fe6b9SJerome Glisse /* Force read & write ptr to 0 */ 1182724c80e1SAlex Deucher WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE); 1183771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 1184e32eb50dSChristian König ring->wptr = 0; 1185e32eb50dSChristian König WREG32(RADEON_CP_RB_WPTR, ring->wptr); 1186724c80e1SAlex Deucher 1187724c80e1SAlex Deucher /* set the wb address whether it's enabled or not */ 1188724c80e1SAlex Deucher WREG32(R_00070C_CP_RB_RPTR_ADDR, 1189724c80e1SAlex Deucher S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2)); 1190724c80e1SAlex Deucher WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET); 1191724c80e1SAlex Deucher 1192724c80e1SAlex Deucher if (rdev->wb.enabled) 1193724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0xff); 1194724c80e1SAlex Deucher else { 1195724c80e1SAlex Deucher tmp |= RADEON_RB_NO_UPDATE; 1196724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0); 1197724c80e1SAlex Deucher } 1198724c80e1SAlex Deucher 1199771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 1200771fe6b9SJerome Glisse udelay(10); 1201771fe6b9SJerome Glisse /* Set cp mode to bus mastering & enable cp*/ 1202771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 1203771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT2_START, indirect2_start) | 1204771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT1_START, indirect1_start)); 1205d75ee3beSAlex Deucher WREG32(RADEON_CP_RB_WPTR_DELAY, 0); 1206d75ee3beSAlex Deucher WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D); 1207771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM); 12082099810fSDave Airlie 12092099810fSDave Airlie /* at this point everything should be setup correctly to enable master */ 12102099810fSDave Airlie pci_set_master(rdev->pdev); 12112099810fSDave Airlie 1212f712812eSAlex Deucher radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]); 1213f712812eSAlex Deucher r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring); 1214771fe6b9SJerome Glisse if (r) { 1215771fe6b9SJerome Glisse DRM_ERROR("radeon: cp isn't working (%d).\n", r); 1216771fe6b9SJerome Glisse return r; 1217771fe6b9SJerome Glisse } 1218e32eb50dSChristian König ring->ready = true; 121953595338SDave Airlie radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size); 1220c7eff978SAlex Deucher 122116c58081SSimon Kitching if (!ring->rptr_save_reg /* not resuming from suspend */ 122216c58081SSimon Kitching && radeon_ring_supports_scratch_reg(rdev, ring)) { 1223c7eff978SAlex Deucher r = radeon_scratch_get(rdev, &ring->rptr_save_reg); 1224c7eff978SAlex Deucher if (r) { 1225c7eff978SAlex Deucher DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r); 1226c7eff978SAlex Deucher ring->rptr_save_reg = 0; 1227c7eff978SAlex Deucher } 1228c7eff978SAlex Deucher } 1229771fe6b9SJerome Glisse return 0; 1230771fe6b9SJerome Glisse } 1231771fe6b9SJerome Glisse 1232771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev) 1233771fe6b9SJerome Glisse { 123445600232SJerome Glisse if (r100_cp_wait_for_idle(rdev)) { 123545600232SJerome Glisse DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n"); 123645600232SJerome Glisse } 1237771fe6b9SJerome Glisse /* Disable ring */ 1238a18d7ea1SJerome Glisse r100_cp_disable(rdev); 1239c7eff978SAlex Deucher radeon_scratch_free(rdev, rdev->ring[RADEON_RING_TYPE_GFX_INDEX].rptr_save_reg); 1240e32eb50dSChristian König radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]); 1241771fe6b9SJerome Glisse DRM_INFO("radeon: cp finalized\n"); 1242771fe6b9SJerome Glisse } 1243771fe6b9SJerome Glisse 1244771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev) 1245771fe6b9SJerome Glisse { 1246771fe6b9SJerome Glisse /* Disable ring */ 124753595338SDave Airlie radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size); 1248e32eb50dSChristian König rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false; 1249771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 0); 1250771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 1251724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0); 1252771fe6b9SJerome Glisse if (r100_gui_wait_for_idle(rdev)) { 1253771fe6b9SJerome Glisse printk(KERN_WARNING "Failed to wait GUI idle while " 1254771fe6b9SJerome Glisse "programming pipes. Bad things might happen.\n"); 1255771fe6b9SJerome Glisse } 1256771fe6b9SJerome Glisse } 1257771fe6b9SJerome Glisse 1258771fe6b9SJerome Glisse /* 1259771fe6b9SJerome Glisse * CS functions 1260771fe6b9SJerome Glisse */ 12610242f74dSAlex Deucher int r100_reloc_pitch_offset(struct radeon_cs_parser *p, 12620242f74dSAlex Deucher struct radeon_cs_packet *pkt, 12630242f74dSAlex Deucher unsigned idx, 12640242f74dSAlex Deucher unsigned reg) 12650242f74dSAlex Deucher { 12660242f74dSAlex Deucher int r; 12670242f74dSAlex Deucher u32 tile_flags = 0; 12680242f74dSAlex Deucher u32 tmp; 12691d0c0942SChristian König struct radeon_bo_list *reloc; 12700242f74dSAlex Deucher u32 value; 12710242f74dSAlex Deucher 1272012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 12730242f74dSAlex Deucher if (r) { 12740242f74dSAlex Deucher DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 12750242f74dSAlex Deucher idx, reg); 1276c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 12770242f74dSAlex Deucher return r; 12780242f74dSAlex Deucher } 12790242f74dSAlex Deucher 12800242f74dSAlex Deucher value = radeon_get_ib_value(p, idx); 12810242f74dSAlex Deucher tmp = value & 0x003fffff; 1282df0af440SChristian König tmp += (((u32)reloc->gpu_offset) >> 10); 12830242f74dSAlex Deucher 12840242f74dSAlex Deucher if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { 1285df0af440SChristian König if (reloc->tiling_flags & RADEON_TILING_MACRO) 12860242f74dSAlex Deucher tile_flags |= RADEON_DST_TILE_MACRO; 1287df0af440SChristian König if (reloc->tiling_flags & RADEON_TILING_MICRO) { 12880242f74dSAlex Deucher if (reg == RADEON_SRC_PITCH_OFFSET) { 12890242f74dSAlex Deucher DRM_ERROR("Cannot src blit from microtiled surface\n"); 1290c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 12910242f74dSAlex Deucher return -EINVAL; 12920242f74dSAlex Deucher } 12930242f74dSAlex Deucher tile_flags |= RADEON_DST_TILE_MICRO; 12940242f74dSAlex Deucher } 12950242f74dSAlex Deucher 12960242f74dSAlex Deucher tmp |= tile_flags; 12970242f74dSAlex Deucher p->ib.ptr[idx] = (value & 0x3fc00000) | tmp; 12980242f74dSAlex Deucher } else 12990242f74dSAlex Deucher p->ib.ptr[idx] = (value & 0xffc00000) | tmp; 13000242f74dSAlex Deucher return 0; 13010242f74dSAlex Deucher } 13020242f74dSAlex Deucher 13030242f74dSAlex Deucher int r100_packet3_load_vbpntr(struct radeon_cs_parser *p, 13040242f74dSAlex Deucher struct radeon_cs_packet *pkt, 13050242f74dSAlex Deucher int idx) 13060242f74dSAlex Deucher { 13070242f74dSAlex Deucher unsigned c, i; 13081d0c0942SChristian König struct radeon_bo_list *reloc; 13090242f74dSAlex Deucher struct r100_cs_track *track; 13100242f74dSAlex Deucher int r = 0; 13110242f74dSAlex Deucher volatile uint32_t *ib; 13120242f74dSAlex Deucher u32 idx_value; 13130242f74dSAlex Deucher 13140242f74dSAlex Deucher ib = p->ib.ptr; 13150242f74dSAlex Deucher track = (struct r100_cs_track *)p->track; 13160242f74dSAlex Deucher c = radeon_get_ib_value(p, idx++) & 0x1F; 13170242f74dSAlex Deucher if (c > 16) { 13180242f74dSAlex Deucher DRM_ERROR("Only 16 vertex buffers are allowed %d\n", 13190242f74dSAlex Deucher pkt->opcode); 1320c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 13210242f74dSAlex Deucher return -EINVAL; 13220242f74dSAlex Deucher } 13230242f74dSAlex Deucher track->num_arrays = c; 13240242f74dSAlex Deucher for (i = 0; i < (c - 1); i+=2, idx+=3) { 1325012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 13260242f74dSAlex Deucher if (r) { 13270242f74dSAlex Deucher DRM_ERROR("No reloc for packet3 %d\n", 13280242f74dSAlex Deucher pkt->opcode); 1329c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 13300242f74dSAlex Deucher return r; 13310242f74dSAlex Deucher } 13320242f74dSAlex Deucher idx_value = radeon_get_ib_value(p, idx); 1333df0af440SChristian König ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset); 13340242f74dSAlex Deucher 13350242f74dSAlex Deucher track->arrays[i + 0].esize = idx_value >> 8; 13360242f74dSAlex Deucher track->arrays[i + 0].robj = reloc->robj; 13370242f74dSAlex Deucher track->arrays[i + 0].esize &= 0x7F; 1338012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 13390242f74dSAlex Deucher if (r) { 13400242f74dSAlex Deucher DRM_ERROR("No reloc for packet3 %d\n", 13410242f74dSAlex Deucher pkt->opcode); 1342c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 13430242f74dSAlex Deucher return r; 13440242f74dSAlex Deucher } 1345df0af440SChristian König ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->gpu_offset); 13460242f74dSAlex Deucher track->arrays[i + 1].robj = reloc->robj; 13470242f74dSAlex Deucher track->arrays[i + 1].esize = idx_value >> 24; 13480242f74dSAlex Deucher track->arrays[i + 1].esize &= 0x7F; 13490242f74dSAlex Deucher } 13500242f74dSAlex Deucher if (c & 1) { 1351012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 13520242f74dSAlex Deucher if (r) { 13530242f74dSAlex Deucher DRM_ERROR("No reloc for packet3 %d\n", 13540242f74dSAlex Deucher pkt->opcode); 1355c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 13560242f74dSAlex Deucher return r; 13570242f74dSAlex Deucher } 13580242f74dSAlex Deucher idx_value = radeon_get_ib_value(p, idx); 1359df0af440SChristian König ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset); 13600242f74dSAlex Deucher track->arrays[i + 0].robj = reloc->robj; 13610242f74dSAlex Deucher track->arrays[i + 0].esize = idx_value >> 8; 13620242f74dSAlex Deucher track->arrays[i + 0].esize &= 0x7F; 13630242f74dSAlex Deucher } 13640242f74dSAlex Deucher return r; 13650242f74dSAlex Deucher } 13660242f74dSAlex Deucher 1367771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p, 1368771fe6b9SJerome Glisse struct radeon_cs_packet *pkt, 1369068a117cSJerome Glisse const unsigned *auth, unsigned n, 1370771fe6b9SJerome Glisse radeon_packet0_check_t check) 1371771fe6b9SJerome Glisse { 1372771fe6b9SJerome Glisse unsigned reg; 1373771fe6b9SJerome Glisse unsigned i, j, m; 1374771fe6b9SJerome Glisse unsigned idx; 1375771fe6b9SJerome Glisse int r; 1376771fe6b9SJerome Glisse 1377771fe6b9SJerome Glisse idx = pkt->idx + 1; 1378771fe6b9SJerome Glisse reg = pkt->reg; 1379068a117cSJerome Glisse /* Check that register fall into register range 1380068a117cSJerome Glisse * determined by the number of entry (n) in the 1381068a117cSJerome Glisse * safe register bitmap. 1382068a117cSJerome Glisse */ 1383771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 1384771fe6b9SJerome Glisse if ((reg >> 7) > n) { 1385771fe6b9SJerome Glisse return -EINVAL; 1386771fe6b9SJerome Glisse } 1387771fe6b9SJerome Glisse } else { 1388771fe6b9SJerome Glisse if (((reg + (pkt->count << 2)) >> 7) > n) { 1389771fe6b9SJerome Glisse return -EINVAL; 1390771fe6b9SJerome Glisse } 1391771fe6b9SJerome Glisse } 1392771fe6b9SJerome Glisse for (i = 0; i <= pkt->count; i++, idx++) { 1393771fe6b9SJerome Glisse j = (reg >> 7); 1394771fe6b9SJerome Glisse m = 1 << ((reg >> 2) & 31); 1395771fe6b9SJerome Glisse if (auth[j] & m) { 1396771fe6b9SJerome Glisse r = check(p, pkt, idx, reg); 1397771fe6b9SJerome Glisse if (r) { 1398771fe6b9SJerome Glisse return r; 1399771fe6b9SJerome Glisse } 1400771fe6b9SJerome Glisse } 1401771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 1402771fe6b9SJerome Glisse if (!(auth[j] & m)) { 1403771fe6b9SJerome Glisse break; 1404771fe6b9SJerome Glisse } 1405771fe6b9SJerome Glisse } else { 1406771fe6b9SJerome Glisse reg += 4; 1407771fe6b9SJerome Glisse } 1408771fe6b9SJerome Glisse } 1409771fe6b9SJerome Glisse return 0; 1410771fe6b9SJerome Glisse } 1411771fe6b9SJerome Glisse 1412771fe6b9SJerome Glisse /** 1413531369e6SDave Airlie * r100_cs_packet_next_vline() - parse userspace VLINE packet 1414531369e6SDave Airlie * @parser: parser structure holding parsing context. 1415531369e6SDave Airlie * 1416531369e6SDave Airlie * Userspace sends a special sequence for VLINE waits. 1417531369e6SDave Airlie * PACKET0 - VLINE_START_END + value 1418531369e6SDave Airlie * PACKET0 - WAIT_UNTIL +_value 1419531369e6SDave Airlie * RELOC (P3) - crtc_id in reloc. 1420531369e6SDave Airlie * 1421531369e6SDave Airlie * This function parses this and relocates the VLINE START END 1422531369e6SDave Airlie * and WAIT UNTIL packets to the correct crtc. 1423531369e6SDave Airlie * It also detects a switched off crtc and nulls out the 1424531369e6SDave Airlie * wait in that case. 1425531369e6SDave Airlie */ 1426531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p) 1427531369e6SDave Airlie { 1428531369e6SDave Airlie struct drm_crtc *crtc; 1429531369e6SDave Airlie struct radeon_crtc *radeon_crtc; 1430531369e6SDave Airlie struct radeon_cs_packet p3reloc, waitreloc; 1431531369e6SDave Airlie int crtc_id; 1432531369e6SDave Airlie int r; 1433531369e6SDave Airlie uint32_t header, h_idx, reg; 1434513bcb46SDave Airlie volatile uint32_t *ib; 1435531369e6SDave Airlie 1436f2e39221SJerome Glisse ib = p->ib.ptr; 1437531369e6SDave Airlie 1438531369e6SDave Airlie /* parse the wait until */ 1439c38f34b5SIlija Hadzic r = radeon_cs_packet_parse(p, &waitreloc, p->idx); 1440531369e6SDave Airlie if (r) 1441531369e6SDave Airlie return r; 1442531369e6SDave Airlie 1443531369e6SDave Airlie /* check its a wait until and only 1 count */ 1444531369e6SDave Airlie if (waitreloc.reg != RADEON_WAIT_UNTIL || 1445531369e6SDave Airlie waitreloc.count != 0) { 1446531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until segment\n"); 1447a3a88a66SPaul Bolle return -EINVAL; 1448531369e6SDave Airlie } 1449531369e6SDave Airlie 1450513bcb46SDave Airlie if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) { 1451531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until\n"); 1452a3a88a66SPaul Bolle return -EINVAL; 1453531369e6SDave Airlie } 1454531369e6SDave Airlie 1455531369e6SDave Airlie /* jump over the NOP */ 1456c38f34b5SIlija Hadzic r = radeon_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2); 1457531369e6SDave Airlie if (r) 1458531369e6SDave Airlie return r; 1459531369e6SDave Airlie 1460531369e6SDave Airlie h_idx = p->idx - 2; 146190ebd065SAlex Deucher p->idx += waitreloc.count + 2; 146290ebd065SAlex Deucher p->idx += p3reloc.count + 2; 1463531369e6SDave Airlie 1464513bcb46SDave Airlie header = radeon_get_ib_value(p, h_idx); 1465513bcb46SDave Airlie crtc_id = radeon_get_ib_value(p, h_idx + 5); 14664e872ae2SIlija Hadzic reg = R100_CP_PACKET0_GET_REG(header); 1467b957f457SRob Clark crtc = drm_crtc_find(p->rdev->ddev, crtc_id); 1468b957f457SRob Clark if (!crtc) { 1469531369e6SDave Airlie DRM_ERROR("cannot find crtc %d\n", crtc_id); 147010e10d34SVille Syrjälä return -ENOENT; 1471531369e6SDave Airlie } 1472531369e6SDave Airlie radeon_crtc = to_radeon_crtc(crtc); 1473531369e6SDave Airlie crtc_id = radeon_crtc->crtc_id; 1474531369e6SDave Airlie 1475531369e6SDave Airlie if (!crtc->enabled) { 1476531369e6SDave Airlie /* if the CRTC isn't enabled - we need to nop out the wait until */ 1477513bcb46SDave Airlie ib[h_idx + 2] = PACKET2(0); 1478513bcb46SDave Airlie ib[h_idx + 3] = PACKET2(0); 1479531369e6SDave Airlie } else if (crtc_id == 1) { 1480531369e6SDave Airlie switch (reg) { 1481531369e6SDave Airlie case AVIVO_D1MODE_VLINE_START_END: 148290ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 1483531369e6SDave Airlie header |= AVIVO_D2MODE_VLINE_START_END >> 2; 1484531369e6SDave Airlie break; 1485531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 148690ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 1487531369e6SDave Airlie header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2; 1488531369e6SDave Airlie break; 1489531369e6SDave Airlie default: 1490531369e6SDave Airlie DRM_ERROR("unknown crtc reloc\n"); 1491a3a88a66SPaul Bolle return -EINVAL; 1492531369e6SDave Airlie } 1493513bcb46SDave Airlie ib[h_idx] = header; 1494513bcb46SDave Airlie ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1; 1495531369e6SDave Airlie } 1496a3a88a66SPaul Bolle 1497a3a88a66SPaul Bolle return 0; 1498531369e6SDave Airlie } 1499531369e6SDave Airlie 1500551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt) 1501551ebd83SDave Airlie { 1502551ebd83SDave Airlie int vtx_size; 1503551ebd83SDave Airlie vtx_size = 2; 1504551ebd83SDave Airlie /* ordered according to bits in spec */ 1505551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W0) 1506551ebd83SDave Airlie vtx_size++; 1507551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR) 1508551ebd83SDave Airlie vtx_size += 3; 1509551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA) 1510551ebd83SDave Airlie vtx_size++; 1511551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR) 1512551ebd83SDave Airlie vtx_size++; 1513551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC) 1514551ebd83SDave Airlie vtx_size += 3; 1515551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG) 1516551ebd83SDave Airlie vtx_size++; 1517551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC) 1518551ebd83SDave Airlie vtx_size++; 1519551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST0) 1520551ebd83SDave Airlie vtx_size += 2; 1521551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST1) 1522551ebd83SDave Airlie vtx_size += 2; 1523551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q1) 1524551ebd83SDave Airlie vtx_size++; 1525551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST2) 1526551ebd83SDave Airlie vtx_size += 2; 1527551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q2) 1528551ebd83SDave Airlie vtx_size++; 1529551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST3) 1530551ebd83SDave Airlie vtx_size += 2; 1531551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q3) 1532551ebd83SDave Airlie vtx_size++; 1533551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q0) 1534551ebd83SDave Airlie vtx_size++; 1535551ebd83SDave Airlie /* blend weight */ 1536551ebd83SDave Airlie if (vtx_fmt & (0x7 << 15)) 1537551ebd83SDave Airlie vtx_size += (vtx_fmt >> 15) & 0x7; 1538551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N0) 1539551ebd83SDave Airlie vtx_size += 3; 1540551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_XY1) 1541551ebd83SDave Airlie vtx_size += 2; 1542551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z1) 1543551ebd83SDave Airlie vtx_size++; 1544551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W1) 1545551ebd83SDave Airlie vtx_size++; 1546551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N1) 1547551ebd83SDave Airlie vtx_size++; 1548551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z) 1549551ebd83SDave Airlie vtx_size++; 1550551ebd83SDave Airlie return vtx_size; 1551551ebd83SDave Airlie } 1552551ebd83SDave Airlie 1553771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p, 1554551ebd83SDave Airlie struct radeon_cs_packet *pkt, 1555551ebd83SDave Airlie unsigned idx, unsigned reg) 1556771fe6b9SJerome Glisse { 15571d0c0942SChristian König struct radeon_bo_list *reloc; 1558551ebd83SDave Airlie struct r100_cs_track *track; 1559771fe6b9SJerome Glisse volatile uint32_t *ib; 1560771fe6b9SJerome Glisse uint32_t tmp; 1561771fe6b9SJerome Glisse int r; 1562551ebd83SDave Airlie int i, face; 1563e024e110SDave Airlie u32 tile_flags = 0; 1564513bcb46SDave Airlie u32 idx_value; 1565771fe6b9SJerome Glisse 1566f2e39221SJerome Glisse ib = p->ib.ptr; 1567551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1568551ebd83SDave Airlie 1569513bcb46SDave Airlie idx_value = radeon_get_ib_value(p, idx); 1570513bcb46SDave Airlie 1571771fe6b9SJerome Glisse switch (reg) { 1572531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 1573531369e6SDave Airlie r = r100_cs_packet_parse_vline(p); 1574531369e6SDave Airlie if (r) { 1575531369e6SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1576531369e6SDave Airlie idx, reg); 1577c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1578531369e6SDave Airlie return r; 1579531369e6SDave Airlie } 1580531369e6SDave Airlie break; 1581771fe6b9SJerome Glisse /* FIXME: only allow PACKET3 blit? easier to check for out of 1582771fe6b9SJerome Glisse * range access */ 1583771fe6b9SJerome Glisse case RADEON_DST_PITCH_OFFSET: 1584771fe6b9SJerome Glisse case RADEON_SRC_PITCH_OFFSET: 1585551ebd83SDave Airlie r = r100_reloc_pitch_offset(p, pkt, idx, reg); 1586551ebd83SDave Airlie if (r) 1587551ebd83SDave Airlie return r; 1588551ebd83SDave Airlie break; 1589551ebd83SDave Airlie case RADEON_RB3D_DEPTHOFFSET: 1590012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1591771fe6b9SJerome Glisse if (r) { 1592771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1593771fe6b9SJerome Glisse idx, reg); 1594c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1595771fe6b9SJerome Glisse return r; 1596771fe6b9SJerome Glisse } 1597551ebd83SDave Airlie track->zb.robj = reloc->robj; 1598513bcb46SDave Airlie track->zb.offset = idx_value; 159940b4a759SMarek Olšák track->zb_dirty = true; 1600df0af440SChristian König ib[idx] = idx_value + ((u32)reloc->gpu_offset); 1601771fe6b9SJerome Glisse break; 1602771fe6b9SJerome Glisse case RADEON_RB3D_COLOROFFSET: 1603012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1604551ebd83SDave Airlie if (r) { 1605551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1606551ebd83SDave Airlie idx, reg); 1607c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1608551ebd83SDave Airlie return r; 1609551ebd83SDave Airlie } 1610551ebd83SDave Airlie track->cb[0].robj = reloc->robj; 1611513bcb46SDave Airlie track->cb[0].offset = idx_value; 161240b4a759SMarek Olšák track->cb_dirty = true; 1613df0af440SChristian König ib[idx] = idx_value + ((u32)reloc->gpu_offset); 1614551ebd83SDave Airlie break; 1615771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_0: 1616771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_1: 1617771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_2: 1618551ebd83SDave Airlie i = (reg - RADEON_PP_TXOFFSET_0) / 24; 1619012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1620771fe6b9SJerome Glisse if (r) { 1621771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1622771fe6b9SJerome Glisse idx, reg); 1623c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1624771fe6b9SJerome Glisse return r; 1625771fe6b9SJerome Glisse } 1626f2746f83SAlex Deucher if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { 1627df0af440SChristian König if (reloc->tiling_flags & RADEON_TILING_MACRO) 1628f2746f83SAlex Deucher tile_flags |= RADEON_TXO_MACRO_TILE; 1629df0af440SChristian König if (reloc->tiling_flags & RADEON_TILING_MICRO) 1630f2746f83SAlex Deucher tile_flags |= RADEON_TXO_MICRO_TILE_X2; 1631f2746f83SAlex Deucher 1632f2746f83SAlex Deucher tmp = idx_value & ~(0x7 << 2); 1633f2746f83SAlex Deucher tmp |= tile_flags; 1634df0af440SChristian König ib[idx] = tmp + ((u32)reloc->gpu_offset); 1635f2746f83SAlex Deucher } else 1636df0af440SChristian König ib[idx] = idx_value + ((u32)reloc->gpu_offset); 1637551ebd83SDave Airlie track->textures[i].robj = reloc->robj; 163840b4a759SMarek Olšák track->tex_dirty = true; 1639771fe6b9SJerome Glisse break; 1640551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_0: 1641551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_1: 1642551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_2: 1643551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_3: 1644551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_4: 1645551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4; 1646012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1647551ebd83SDave Airlie if (r) { 1648551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1649551ebd83SDave Airlie idx, reg); 1650c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1651551ebd83SDave Airlie return r; 1652551ebd83SDave Airlie } 1653513bcb46SDave Airlie track->textures[0].cube_info[i].offset = idx_value; 1654df0af440SChristian König ib[idx] = idx_value + ((u32)reloc->gpu_offset); 1655551ebd83SDave Airlie track->textures[0].cube_info[i].robj = reloc->robj; 165640b4a759SMarek Olšák track->tex_dirty = true; 1657551ebd83SDave Airlie break; 1658551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_0: 1659551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_1: 1660551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_2: 1661551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_3: 1662551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_4: 1663551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4; 1664012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1665551ebd83SDave Airlie if (r) { 1666551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1667551ebd83SDave Airlie idx, reg); 1668c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1669551ebd83SDave Airlie return r; 1670551ebd83SDave Airlie } 1671513bcb46SDave Airlie track->textures[1].cube_info[i].offset = idx_value; 1672df0af440SChristian König ib[idx] = idx_value + ((u32)reloc->gpu_offset); 1673551ebd83SDave Airlie track->textures[1].cube_info[i].robj = reloc->robj; 167440b4a759SMarek Olšák track->tex_dirty = true; 1675551ebd83SDave Airlie break; 1676551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_0: 1677551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_1: 1678551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_2: 1679551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_3: 1680551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_4: 1681551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4; 1682012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1683551ebd83SDave Airlie if (r) { 1684551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1685551ebd83SDave Airlie idx, reg); 1686c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1687551ebd83SDave Airlie return r; 1688551ebd83SDave Airlie } 1689513bcb46SDave Airlie track->textures[2].cube_info[i].offset = idx_value; 1690df0af440SChristian König ib[idx] = idx_value + ((u32)reloc->gpu_offset); 1691551ebd83SDave Airlie track->textures[2].cube_info[i].robj = reloc->robj; 169240b4a759SMarek Olšák track->tex_dirty = true; 1693551ebd83SDave Airlie break; 1694551ebd83SDave Airlie case RADEON_RE_WIDTH_HEIGHT: 1695513bcb46SDave Airlie track->maxy = ((idx_value >> 16) & 0x7FF); 169640b4a759SMarek Olšák track->cb_dirty = true; 169740b4a759SMarek Olšák track->zb_dirty = true; 1698551ebd83SDave Airlie break; 1699e024e110SDave Airlie case RADEON_RB3D_COLORPITCH: 1700012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1701e024e110SDave Airlie if (r) { 1702e024e110SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1703e024e110SDave Airlie idx, reg); 1704c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1705e024e110SDave Airlie return r; 1706e024e110SDave Airlie } 1707c9068eb2SAlex Deucher if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { 1708df0af440SChristian König if (reloc->tiling_flags & RADEON_TILING_MACRO) 1709e024e110SDave Airlie tile_flags |= RADEON_COLOR_TILE_ENABLE; 1710df0af440SChristian König if (reloc->tiling_flags & RADEON_TILING_MICRO) 1711e024e110SDave Airlie tile_flags |= RADEON_COLOR_MICROTILE_ENABLE; 1712e024e110SDave Airlie 1713513bcb46SDave Airlie tmp = idx_value & ~(0x7 << 16); 1714e024e110SDave Airlie tmp |= tile_flags; 1715e024e110SDave Airlie ib[idx] = tmp; 1716c9068eb2SAlex Deucher } else 1717c9068eb2SAlex Deucher ib[idx] = idx_value; 1718551ebd83SDave Airlie 1719513bcb46SDave Airlie track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK; 172040b4a759SMarek Olšák track->cb_dirty = true; 1721551ebd83SDave Airlie break; 1722551ebd83SDave Airlie case RADEON_RB3D_DEPTHPITCH: 1723513bcb46SDave Airlie track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK; 172440b4a759SMarek Olšák track->zb_dirty = true; 1725551ebd83SDave Airlie break; 1726551ebd83SDave Airlie case RADEON_RB3D_CNTL: 1727513bcb46SDave Airlie switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) { 1728551ebd83SDave Airlie case 7: 1729551ebd83SDave Airlie case 8: 1730551ebd83SDave Airlie case 9: 1731551ebd83SDave Airlie case 11: 1732551ebd83SDave Airlie case 12: 1733551ebd83SDave Airlie track->cb[0].cpp = 1; 1734551ebd83SDave Airlie break; 1735551ebd83SDave Airlie case 3: 1736551ebd83SDave Airlie case 4: 1737551ebd83SDave Airlie case 15: 1738551ebd83SDave Airlie track->cb[0].cpp = 2; 1739551ebd83SDave Airlie break; 1740551ebd83SDave Airlie case 6: 1741551ebd83SDave Airlie track->cb[0].cpp = 4; 1742551ebd83SDave Airlie break; 1743551ebd83SDave Airlie default: 1744551ebd83SDave Airlie DRM_ERROR("Invalid color buffer format (%d) !\n", 1745513bcb46SDave Airlie ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f)); 1746551ebd83SDave Airlie return -EINVAL; 1747551ebd83SDave Airlie } 1748513bcb46SDave Airlie track->z_enabled = !!(idx_value & RADEON_Z_ENABLE); 174940b4a759SMarek Olšák track->cb_dirty = true; 175040b4a759SMarek Olšák track->zb_dirty = true; 1751551ebd83SDave Airlie break; 1752551ebd83SDave Airlie case RADEON_RB3D_ZSTENCILCNTL: 1753513bcb46SDave Airlie switch (idx_value & 0xf) { 1754551ebd83SDave Airlie case 0: 1755551ebd83SDave Airlie track->zb.cpp = 2; 1756551ebd83SDave Airlie break; 1757551ebd83SDave Airlie case 2: 1758551ebd83SDave Airlie case 3: 1759551ebd83SDave Airlie case 4: 1760551ebd83SDave Airlie case 5: 1761551ebd83SDave Airlie case 9: 1762551ebd83SDave Airlie case 11: 1763551ebd83SDave Airlie track->zb.cpp = 4; 1764551ebd83SDave Airlie break; 1765551ebd83SDave Airlie default: 1766551ebd83SDave Airlie break; 1767551ebd83SDave Airlie } 176840b4a759SMarek Olšák track->zb_dirty = true; 1769e024e110SDave Airlie break; 177017782d99SDave Airlie case RADEON_RB3D_ZPASS_ADDR: 1771012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 177217782d99SDave Airlie if (r) { 177317782d99SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 177417782d99SDave Airlie idx, reg); 1775c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 177617782d99SDave Airlie return r; 177717782d99SDave Airlie } 1778df0af440SChristian König ib[idx] = idx_value + ((u32)reloc->gpu_offset); 177917782d99SDave Airlie break; 1780551ebd83SDave Airlie case RADEON_PP_CNTL: 1781551ebd83SDave Airlie { 1782513bcb46SDave Airlie uint32_t temp = idx_value >> 4; 1783551ebd83SDave Airlie for (i = 0; i < track->num_texture; i++) 1784551ebd83SDave Airlie track->textures[i].enabled = !!(temp & (1 << i)); 178540b4a759SMarek Olšák track->tex_dirty = true; 1786551ebd83SDave Airlie } 1787551ebd83SDave Airlie break; 1788551ebd83SDave Airlie case RADEON_SE_VF_CNTL: 1789513bcb46SDave Airlie track->vap_vf_cntl = idx_value; 1790551ebd83SDave Airlie break; 1791551ebd83SDave Airlie case RADEON_SE_VTX_FMT: 1792513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(idx_value); 1793551ebd83SDave Airlie break; 1794551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_0: 1795551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_1: 1796551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_2: 1797551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_SIZE_0) / 8; 1798513bcb46SDave Airlie track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1; 1799513bcb46SDave Airlie track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1; 180040b4a759SMarek Olšák track->tex_dirty = true; 1801551ebd83SDave Airlie break; 1802551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_0: 1803551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_1: 1804551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_2: 1805551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_PITCH_0) / 8; 1806513bcb46SDave Airlie track->textures[i].pitch = idx_value + 32; 180740b4a759SMarek Olšák track->tex_dirty = true; 1808551ebd83SDave Airlie break; 1809551ebd83SDave Airlie case RADEON_PP_TXFILTER_0: 1810551ebd83SDave Airlie case RADEON_PP_TXFILTER_1: 1811551ebd83SDave Airlie case RADEON_PP_TXFILTER_2: 1812551ebd83SDave Airlie i = (reg - RADEON_PP_TXFILTER_0) / 24; 1813513bcb46SDave Airlie track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK) 1814551ebd83SDave Airlie >> RADEON_MAX_MIP_LEVEL_SHIFT); 1815513bcb46SDave Airlie tmp = (idx_value >> 23) & 0x7; 1816551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1817551ebd83SDave Airlie track->textures[i].roundup_w = false; 1818513bcb46SDave Airlie tmp = (idx_value >> 27) & 0x7; 1819551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1820551ebd83SDave Airlie track->textures[i].roundup_h = false; 182140b4a759SMarek Olšák track->tex_dirty = true; 1822551ebd83SDave Airlie break; 1823551ebd83SDave Airlie case RADEON_PP_TXFORMAT_0: 1824551ebd83SDave Airlie case RADEON_PP_TXFORMAT_1: 1825551ebd83SDave Airlie case RADEON_PP_TXFORMAT_2: 1826551ebd83SDave Airlie i = (reg - RADEON_PP_TXFORMAT_0) / 24; 1827513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_NON_POWER2) { 1828551ebd83SDave Airlie track->textures[i].use_pitch = 1; 1829551ebd83SDave Airlie } else { 1830551ebd83SDave Airlie track->textures[i].use_pitch = 0; 1831513bcb46SDave Airlie track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK); 1832513bcb46SDave Airlie track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK); 1833551ebd83SDave Airlie } 1834513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE) 1835551ebd83SDave Airlie track->textures[i].tex_coord_type = 2; 1836513bcb46SDave Airlie switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) { 1837551ebd83SDave Airlie case RADEON_TXFORMAT_I8: 1838551ebd83SDave Airlie case RADEON_TXFORMAT_RGB332: 1839551ebd83SDave Airlie case RADEON_TXFORMAT_Y8: 1840551ebd83SDave Airlie track->textures[i].cpp = 1; 1841f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1842551ebd83SDave Airlie break; 1843551ebd83SDave Airlie case RADEON_TXFORMAT_AI88: 1844551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB1555: 1845551ebd83SDave Airlie case RADEON_TXFORMAT_RGB565: 1846551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB4444: 1847551ebd83SDave Airlie case RADEON_TXFORMAT_VYUY422: 1848551ebd83SDave Airlie case RADEON_TXFORMAT_YVYU422: 1849551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW16: 1850551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDV655: 1851551ebd83SDave Airlie case RADEON_TXFORMAT_DUDV88: 1852551ebd83SDave Airlie track->textures[i].cpp = 2; 1853f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1854551ebd83SDave Airlie break; 1855551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB8888: 1856551ebd83SDave Airlie case RADEON_TXFORMAT_RGBA8888: 1857551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW32: 1858551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDUV8888: 1859551ebd83SDave Airlie track->textures[i].cpp = 4; 1860f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1861551ebd83SDave Airlie break; 1862d785d78bSDave Airlie case RADEON_TXFORMAT_DXT1: 1863d785d78bSDave Airlie track->textures[i].cpp = 1; 1864d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_DXT1; 1865d785d78bSDave Airlie break; 1866d785d78bSDave Airlie case RADEON_TXFORMAT_DXT23: 1867d785d78bSDave Airlie case RADEON_TXFORMAT_DXT45: 1868d785d78bSDave Airlie track->textures[i].cpp = 1; 1869d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_DXT35; 1870d785d78bSDave Airlie break; 1871551ebd83SDave Airlie } 1872513bcb46SDave Airlie track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf); 1873513bcb46SDave Airlie track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf); 187440b4a759SMarek Olšák track->tex_dirty = true; 1875551ebd83SDave Airlie break; 1876551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_0: 1877551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_1: 1878551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_2: 1879513bcb46SDave Airlie tmp = idx_value; 1880551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_FACES_0) / 4; 1881551ebd83SDave Airlie for (face = 0; face < 4; face++) { 1882551ebd83SDave Airlie track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf); 1883551ebd83SDave Airlie track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf); 1884551ebd83SDave Airlie } 188540b4a759SMarek Olšák track->tex_dirty = true; 1886551ebd83SDave Airlie break; 1887771fe6b9SJerome Glisse default: 1888551ebd83SDave Airlie printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n", 1889551ebd83SDave Airlie reg, idx); 1890551ebd83SDave Airlie return -EINVAL; 1891771fe6b9SJerome Glisse } 1892771fe6b9SJerome Glisse return 0; 1893771fe6b9SJerome Glisse } 1894771fe6b9SJerome Glisse 1895068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p, 1896068a117cSJerome Glisse struct radeon_cs_packet *pkt, 18974c788679SJerome Glisse struct radeon_bo *robj) 1898068a117cSJerome Glisse { 1899068a117cSJerome Glisse unsigned idx; 1900513bcb46SDave Airlie u32 value; 1901068a117cSJerome Glisse idx = pkt->idx + 1; 1902513bcb46SDave Airlie value = radeon_get_ib_value(p, idx + 2); 19034c788679SJerome Glisse if ((value + 1) > radeon_bo_size(robj)) { 1904068a117cSJerome Glisse DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER " 1905068a117cSJerome Glisse "(need %u have %lu) !\n", 1906513bcb46SDave Airlie value + 1, 19074c788679SJerome Glisse radeon_bo_size(robj)); 1908068a117cSJerome Glisse return -EINVAL; 1909068a117cSJerome Glisse } 1910068a117cSJerome Glisse return 0; 1911068a117cSJerome Glisse } 1912068a117cSJerome Glisse 1913771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p, 1914771fe6b9SJerome Glisse struct radeon_cs_packet *pkt) 1915771fe6b9SJerome Glisse { 19161d0c0942SChristian König struct radeon_bo_list *reloc; 1917551ebd83SDave Airlie struct r100_cs_track *track; 1918771fe6b9SJerome Glisse unsigned idx; 1919771fe6b9SJerome Glisse volatile uint32_t *ib; 1920771fe6b9SJerome Glisse int r; 1921771fe6b9SJerome Glisse 1922f2e39221SJerome Glisse ib = p->ib.ptr; 1923771fe6b9SJerome Glisse idx = pkt->idx + 1; 1924551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1925771fe6b9SJerome Glisse switch (pkt->opcode) { 1926771fe6b9SJerome Glisse case PACKET3_3D_LOAD_VBPNTR: 1927513bcb46SDave Airlie r = r100_packet3_load_vbpntr(p, pkt, idx); 1928513bcb46SDave Airlie if (r) 1929771fe6b9SJerome Glisse return r; 1930771fe6b9SJerome Glisse break; 1931771fe6b9SJerome Glisse case PACKET3_INDX_BUFFER: 1932012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1933771fe6b9SJerome Glisse if (r) { 1934771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1935c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1936771fe6b9SJerome Glisse return r; 1937771fe6b9SJerome Glisse } 1938df0af440SChristian König ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->gpu_offset); 1939068a117cSJerome Glisse r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj); 1940068a117cSJerome Glisse if (r) { 1941068a117cSJerome Glisse return r; 1942068a117cSJerome Glisse } 1943771fe6b9SJerome Glisse break; 1944771fe6b9SJerome Glisse case 0x23: 1945771fe6b9SJerome Glisse /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */ 1946012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1947771fe6b9SJerome Glisse if (r) { 1948771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1949c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1950771fe6b9SJerome Glisse return r; 1951771fe6b9SJerome Glisse } 1952df0af440SChristian König ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->gpu_offset); 1953551ebd83SDave Airlie track->num_arrays = 1; 1954513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2)); 1955551ebd83SDave Airlie 1956551ebd83SDave Airlie track->arrays[0].robj = reloc->robj; 1957551ebd83SDave Airlie track->arrays[0].esize = track->vtx_size; 1958551ebd83SDave Airlie 1959513bcb46SDave Airlie track->max_indx = radeon_get_ib_value(p, idx+1); 1960551ebd83SDave Airlie 1961513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx+3); 1962551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1963551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1964551ebd83SDave Airlie if (r) 1965551ebd83SDave Airlie return r; 1966771fe6b9SJerome Glisse break; 1967771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD: 1968513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) { 1969551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1970551ebd83SDave Airlie return -EINVAL; 1971551ebd83SDave Airlie } 1972cf57fc7aSAlex Deucher track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0)); 1973513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1974551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1975551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1976551ebd83SDave Airlie if (r) 1977551ebd83SDave Airlie return r; 1978551ebd83SDave Airlie break; 1979771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1980771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD_2: 1981513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) { 1982551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1983551ebd83SDave Airlie return -EINVAL; 1984551ebd83SDave Airlie } 1985513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1986551ebd83SDave Airlie track->immd_dwords = pkt->count; 1987551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1988551ebd83SDave Airlie if (r) 1989551ebd83SDave Airlie return r; 1990551ebd83SDave Airlie break; 1991771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1992771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF_2: 1993513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1994551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1995551ebd83SDave Airlie if (r) 1996551ebd83SDave Airlie return r; 1997551ebd83SDave Airlie break; 1998771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 1999771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX_2: 2000513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 2001551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 2002551ebd83SDave Airlie if (r) 2003551ebd83SDave Airlie return r; 2004551ebd83SDave Airlie break; 2005771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 2006771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF: 2007513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 2008551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 2009551ebd83SDave Airlie if (r) 2010551ebd83SDave Airlie return r; 2011551ebd83SDave Airlie break; 2012771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 2013771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX: 2014513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 2015551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 2016551ebd83SDave Airlie if (r) 2017551ebd83SDave Airlie return r; 2018551ebd83SDave Airlie break; 2019771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 2020ab9e1f59SDave Airlie case PACKET3_3D_CLEAR_HIZ: 2021ab9e1f59SDave Airlie case PACKET3_3D_CLEAR_ZMASK: 2022ab9e1f59SDave Airlie if (p->rdev->hyperz_filp != p->filp) 2023ab9e1f59SDave Airlie return -EINVAL; 2024ab9e1f59SDave Airlie break; 2025771fe6b9SJerome Glisse case PACKET3_NOP: 2026771fe6b9SJerome Glisse break; 2027771fe6b9SJerome Glisse default: 2028771fe6b9SJerome Glisse DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode); 2029771fe6b9SJerome Glisse return -EINVAL; 2030771fe6b9SJerome Glisse } 2031771fe6b9SJerome Glisse return 0; 2032771fe6b9SJerome Glisse } 2033771fe6b9SJerome Glisse 2034771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p) 2035771fe6b9SJerome Glisse { 2036771fe6b9SJerome Glisse struct radeon_cs_packet pkt; 20379f022ddfSJerome Glisse struct r100_cs_track *track; 2038771fe6b9SJerome Glisse int r; 2039771fe6b9SJerome Glisse 20409f022ddfSJerome Glisse track = kzalloc(sizeof(*track), GFP_KERNEL); 2041ce067913SDan Carpenter if (!track) 2042ce067913SDan Carpenter return -ENOMEM; 20439f022ddfSJerome Glisse r100_cs_track_clear(p->rdev, track); 20449f022ddfSJerome Glisse p->track = track; 2045771fe6b9SJerome Glisse do { 2046c38f34b5SIlija Hadzic r = radeon_cs_packet_parse(p, &pkt, p->idx); 2047771fe6b9SJerome Glisse if (r) { 2048771fe6b9SJerome Glisse return r; 2049771fe6b9SJerome Glisse } 2050771fe6b9SJerome Glisse p->idx += pkt.count + 2; 2051771fe6b9SJerome Glisse switch (pkt.type) { 20524e872ae2SIlija Hadzic case RADEON_PACKET_TYPE0: 2053551ebd83SDave Airlie if (p->rdev->family >= CHIP_R200) 2054551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 2055551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 2056551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 2057551ebd83SDave Airlie &r200_packet0_check); 2058551ebd83SDave Airlie else 2059551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 2060551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 2061551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 2062551ebd83SDave Airlie &r100_packet0_check); 2063771fe6b9SJerome Glisse break; 20644e872ae2SIlija Hadzic case RADEON_PACKET_TYPE2: 2065771fe6b9SJerome Glisse break; 20664e872ae2SIlija Hadzic case RADEON_PACKET_TYPE3: 2067771fe6b9SJerome Glisse r = r100_packet3_check(p, &pkt); 2068771fe6b9SJerome Glisse break; 2069771fe6b9SJerome Glisse default: 2070771fe6b9SJerome Glisse DRM_ERROR("Unknown packet type %d !\n", 2071771fe6b9SJerome Glisse pkt.type); 2072771fe6b9SJerome Glisse return -EINVAL; 2073771fe6b9SJerome Glisse } 207466b3543eSIlija Hadzic if (r) 2075771fe6b9SJerome Glisse return r; 20766d2d13ddSChristian König } while (p->idx < p->chunk_ib->length_dw); 2077771fe6b9SJerome Glisse return 0; 2078771fe6b9SJerome Glisse } 2079771fe6b9SJerome Glisse 20800242f74dSAlex Deucher static void r100_cs_track_texture_print(struct r100_cs_track_texture *t) 20810242f74dSAlex Deucher { 20820242f74dSAlex Deucher DRM_ERROR("pitch %d\n", t->pitch); 20830242f74dSAlex Deucher DRM_ERROR("use_pitch %d\n", t->use_pitch); 20840242f74dSAlex Deucher DRM_ERROR("width %d\n", t->width); 20850242f74dSAlex Deucher DRM_ERROR("width_11 %d\n", t->width_11); 20860242f74dSAlex Deucher DRM_ERROR("height %d\n", t->height); 20870242f74dSAlex Deucher DRM_ERROR("height_11 %d\n", t->height_11); 20880242f74dSAlex Deucher DRM_ERROR("num levels %d\n", t->num_levels); 20890242f74dSAlex Deucher DRM_ERROR("depth %d\n", t->txdepth); 20900242f74dSAlex Deucher DRM_ERROR("bpp %d\n", t->cpp); 20910242f74dSAlex Deucher DRM_ERROR("coordinate type %d\n", t->tex_coord_type); 20920242f74dSAlex Deucher DRM_ERROR("width round to power of 2 %d\n", t->roundup_w); 20930242f74dSAlex Deucher DRM_ERROR("height round to power of 2 %d\n", t->roundup_h); 20940242f74dSAlex Deucher DRM_ERROR("compress format %d\n", t->compress_format); 20950242f74dSAlex Deucher } 20960242f74dSAlex Deucher 20970242f74dSAlex Deucher static int r100_track_compress_size(int compress_format, int w, int h) 20980242f74dSAlex Deucher { 20990242f74dSAlex Deucher int block_width, block_height, block_bytes; 21000242f74dSAlex Deucher int wblocks, hblocks; 21010242f74dSAlex Deucher int min_wblocks; 21020242f74dSAlex Deucher int sz; 21030242f74dSAlex Deucher 21040242f74dSAlex Deucher block_width = 4; 21050242f74dSAlex Deucher block_height = 4; 21060242f74dSAlex Deucher 21070242f74dSAlex Deucher switch (compress_format) { 21080242f74dSAlex Deucher case R100_TRACK_COMP_DXT1: 21090242f74dSAlex Deucher block_bytes = 8; 21100242f74dSAlex Deucher min_wblocks = 4; 21110242f74dSAlex Deucher break; 21120242f74dSAlex Deucher default: 21130242f74dSAlex Deucher case R100_TRACK_COMP_DXT35: 21140242f74dSAlex Deucher block_bytes = 16; 21150242f74dSAlex Deucher min_wblocks = 2; 21160242f74dSAlex Deucher break; 21170242f74dSAlex Deucher } 21180242f74dSAlex Deucher 21190242f74dSAlex Deucher hblocks = (h + block_height - 1) / block_height; 21200242f74dSAlex Deucher wblocks = (w + block_width - 1) / block_width; 21210242f74dSAlex Deucher if (wblocks < min_wblocks) 21220242f74dSAlex Deucher wblocks = min_wblocks; 21230242f74dSAlex Deucher sz = wblocks * hblocks * block_bytes; 21240242f74dSAlex Deucher return sz; 21250242f74dSAlex Deucher } 21260242f74dSAlex Deucher 21270242f74dSAlex Deucher static int r100_cs_track_cube(struct radeon_device *rdev, 21280242f74dSAlex Deucher struct r100_cs_track *track, unsigned idx) 21290242f74dSAlex Deucher { 21300242f74dSAlex Deucher unsigned face, w, h; 21310242f74dSAlex Deucher struct radeon_bo *cube_robj; 21320242f74dSAlex Deucher unsigned long size; 21330242f74dSAlex Deucher unsigned compress_format = track->textures[idx].compress_format; 21340242f74dSAlex Deucher 21350242f74dSAlex Deucher for (face = 0; face < 5; face++) { 21360242f74dSAlex Deucher cube_robj = track->textures[idx].cube_info[face].robj; 21370242f74dSAlex Deucher w = track->textures[idx].cube_info[face].width; 21380242f74dSAlex Deucher h = track->textures[idx].cube_info[face].height; 21390242f74dSAlex Deucher 21400242f74dSAlex Deucher if (compress_format) { 21410242f74dSAlex Deucher size = r100_track_compress_size(compress_format, w, h); 21420242f74dSAlex Deucher } else 21430242f74dSAlex Deucher size = w * h; 21440242f74dSAlex Deucher size *= track->textures[idx].cpp; 21450242f74dSAlex Deucher 21460242f74dSAlex Deucher size += track->textures[idx].cube_info[face].offset; 21470242f74dSAlex Deucher 21480242f74dSAlex Deucher if (size > radeon_bo_size(cube_robj)) { 21490242f74dSAlex Deucher DRM_ERROR("Cube texture offset greater than object size %lu %lu\n", 21500242f74dSAlex Deucher size, radeon_bo_size(cube_robj)); 21510242f74dSAlex Deucher r100_cs_track_texture_print(&track->textures[idx]); 21520242f74dSAlex Deucher return -1; 21530242f74dSAlex Deucher } 21540242f74dSAlex Deucher } 21550242f74dSAlex Deucher return 0; 21560242f74dSAlex Deucher } 21570242f74dSAlex Deucher 21580242f74dSAlex Deucher static int r100_cs_track_texture_check(struct radeon_device *rdev, 21590242f74dSAlex Deucher struct r100_cs_track *track) 21600242f74dSAlex Deucher { 21610242f74dSAlex Deucher struct radeon_bo *robj; 21620242f74dSAlex Deucher unsigned long size; 21630242f74dSAlex Deucher unsigned u, i, w, h, d; 21640242f74dSAlex Deucher int ret; 21650242f74dSAlex Deucher 21660242f74dSAlex Deucher for (u = 0; u < track->num_texture; u++) { 21670242f74dSAlex Deucher if (!track->textures[u].enabled) 21680242f74dSAlex Deucher continue; 21690242f74dSAlex Deucher if (track->textures[u].lookup_disable) 21700242f74dSAlex Deucher continue; 21710242f74dSAlex Deucher robj = track->textures[u].robj; 21720242f74dSAlex Deucher if (robj == NULL) { 21730242f74dSAlex Deucher DRM_ERROR("No texture bound to unit %u\n", u); 21740242f74dSAlex Deucher return -EINVAL; 21750242f74dSAlex Deucher } 21760242f74dSAlex Deucher size = 0; 21770242f74dSAlex Deucher for (i = 0; i <= track->textures[u].num_levels; i++) { 21780242f74dSAlex Deucher if (track->textures[u].use_pitch) { 21790242f74dSAlex Deucher if (rdev->family < CHIP_R300) 21800242f74dSAlex Deucher w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i); 21810242f74dSAlex Deucher else 21820242f74dSAlex Deucher w = track->textures[u].pitch / (1 << i); 21830242f74dSAlex Deucher } else { 21840242f74dSAlex Deucher w = track->textures[u].width; 21850242f74dSAlex Deucher if (rdev->family >= CHIP_RV515) 21860242f74dSAlex Deucher w |= track->textures[u].width_11; 21870242f74dSAlex Deucher w = w / (1 << i); 21880242f74dSAlex Deucher if (track->textures[u].roundup_w) 21890242f74dSAlex Deucher w = roundup_pow_of_two(w); 21900242f74dSAlex Deucher } 21910242f74dSAlex Deucher h = track->textures[u].height; 21920242f74dSAlex Deucher if (rdev->family >= CHIP_RV515) 21930242f74dSAlex Deucher h |= track->textures[u].height_11; 21940242f74dSAlex Deucher h = h / (1 << i); 21950242f74dSAlex Deucher if (track->textures[u].roundup_h) 21960242f74dSAlex Deucher h = roundup_pow_of_two(h); 21970242f74dSAlex Deucher if (track->textures[u].tex_coord_type == 1) { 21980242f74dSAlex Deucher d = (1 << track->textures[u].txdepth) / (1 << i); 21990242f74dSAlex Deucher if (!d) 22000242f74dSAlex Deucher d = 1; 22010242f74dSAlex Deucher } else { 22020242f74dSAlex Deucher d = 1; 22030242f74dSAlex Deucher } 22040242f74dSAlex Deucher if (track->textures[u].compress_format) { 22050242f74dSAlex Deucher 22060242f74dSAlex Deucher size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d; 22070242f74dSAlex Deucher /* compressed textures are block based */ 22080242f74dSAlex Deucher } else 22090242f74dSAlex Deucher size += w * h * d; 22100242f74dSAlex Deucher } 22110242f74dSAlex Deucher size *= track->textures[u].cpp; 22120242f74dSAlex Deucher 22130242f74dSAlex Deucher switch (track->textures[u].tex_coord_type) { 22140242f74dSAlex Deucher case 0: 22150242f74dSAlex Deucher case 1: 22160242f74dSAlex Deucher break; 22170242f74dSAlex Deucher case 2: 22180242f74dSAlex Deucher if (track->separate_cube) { 22190242f74dSAlex Deucher ret = r100_cs_track_cube(rdev, track, u); 22200242f74dSAlex Deucher if (ret) 22210242f74dSAlex Deucher return ret; 22220242f74dSAlex Deucher } else 22230242f74dSAlex Deucher size *= 6; 22240242f74dSAlex Deucher break; 22250242f74dSAlex Deucher default: 22260242f74dSAlex Deucher DRM_ERROR("Invalid texture coordinate type %u for unit " 22270242f74dSAlex Deucher "%u\n", track->textures[u].tex_coord_type, u); 22280242f74dSAlex Deucher return -EINVAL; 22290242f74dSAlex Deucher } 22300242f74dSAlex Deucher if (size > radeon_bo_size(robj)) { 22310242f74dSAlex Deucher DRM_ERROR("Texture of unit %u needs %lu bytes but is " 22320242f74dSAlex Deucher "%lu\n", u, size, radeon_bo_size(robj)); 22330242f74dSAlex Deucher r100_cs_track_texture_print(&track->textures[u]); 22340242f74dSAlex Deucher return -EINVAL; 22350242f74dSAlex Deucher } 22360242f74dSAlex Deucher } 22370242f74dSAlex Deucher return 0; 22380242f74dSAlex Deucher } 22390242f74dSAlex Deucher 22400242f74dSAlex Deucher int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track) 22410242f74dSAlex Deucher { 22420242f74dSAlex Deucher unsigned i; 22430242f74dSAlex Deucher unsigned long size; 22440242f74dSAlex Deucher unsigned prim_walk; 22450242f74dSAlex Deucher unsigned nverts; 22460242f74dSAlex Deucher unsigned num_cb = track->cb_dirty ? track->num_cb : 0; 22470242f74dSAlex Deucher 22480242f74dSAlex Deucher if (num_cb && !track->zb_cb_clear && !track->color_channel_mask && 22490242f74dSAlex Deucher !track->blend_read_enable) 22500242f74dSAlex Deucher num_cb = 0; 22510242f74dSAlex Deucher 22520242f74dSAlex Deucher for (i = 0; i < num_cb; i++) { 22530242f74dSAlex Deucher if (track->cb[i].robj == NULL) { 22540242f74dSAlex Deucher DRM_ERROR("[drm] No buffer for color buffer %d !\n", i); 22550242f74dSAlex Deucher return -EINVAL; 22560242f74dSAlex Deucher } 22570242f74dSAlex Deucher size = track->cb[i].pitch * track->cb[i].cpp * track->maxy; 22580242f74dSAlex Deucher size += track->cb[i].offset; 22590242f74dSAlex Deucher if (size > radeon_bo_size(track->cb[i].robj)) { 22600242f74dSAlex Deucher DRM_ERROR("[drm] Buffer too small for color buffer %d " 22610242f74dSAlex Deucher "(need %lu have %lu) !\n", i, size, 22620242f74dSAlex Deucher radeon_bo_size(track->cb[i].robj)); 22630242f74dSAlex Deucher DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n", 22640242f74dSAlex Deucher i, track->cb[i].pitch, track->cb[i].cpp, 22650242f74dSAlex Deucher track->cb[i].offset, track->maxy); 22660242f74dSAlex Deucher return -EINVAL; 22670242f74dSAlex Deucher } 22680242f74dSAlex Deucher } 22690242f74dSAlex Deucher track->cb_dirty = false; 22700242f74dSAlex Deucher 22710242f74dSAlex Deucher if (track->zb_dirty && track->z_enabled) { 22720242f74dSAlex Deucher if (track->zb.robj == NULL) { 22730242f74dSAlex Deucher DRM_ERROR("[drm] No buffer for z buffer !\n"); 22740242f74dSAlex Deucher return -EINVAL; 22750242f74dSAlex Deucher } 22760242f74dSAlex Deucher size = track->zb.pitch * track->zb.cpp * track->maxy; 22770242f74dSAlex Deucher size += track->zb.offset; 22780242f74dSAlex Deucher if (size > radeon_bo_size(track->zb.robj)) { 22790242f74dSAlex Deucher DRM_ERROR("[drm] Buffer too small for z buffer " 22800242f74dSAlex Deucher "(need %lu have %lu) !\n", size, 22810242f74dSAlex Deucher radeon_bo_size(track->zb.robj)); 22820242f74dSAlex Deucher DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n", 22830242f74dSAlex Deucher track->zb.pitch, track->zb.cpp, 22840242f74dSAlex Deucher track->zb.offset, track->maxy); 22850242f74dSAlex Deucher return -EINVAL; 22860242f74dSAlex Deucher } 22870242f74dSAlex Deucher } 22880242f74dSAlex Deucher track->zb_dirty = false; 22890242f74dSAlex Deucher 22900242f74dSAlex Deucher if (track->aa_dirty && track->aaresolve) { 22910242f74dSAlex Deucher if (track->aa.robj == NULL) { 22920242f74dSAlex Deucher DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i); 22930242f74dSAlex Deucher return -EINVAL; 22940242f74dSAlex Deucher } 22950242f74dSAlex Deucher /* I believe the format comes from colorbuffer0. */ 22960242f74dSAlex Deucher size = track->aa.pitch * track->cb[0].cpp * track->maxy; 22970242f74dSAlex Deucher size += track->aa.offset; 22980242f74dSAlex Deucher if (size > radeon_bo_size(track->aa.robj)) { 22990242f74dSAlex Deucher DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d " 23000242f74dSAlex Deucher "(need %lu have %lu) !\n", i, size, 23010242f74dSAlex Deucher radeon_bo_size(track->aa.robj)); 23020242f74dSAlex Deucher DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n", 23030242f74dSAlex Deucher i, track->aa.pitch, track->cb[0].cpp, 23040242f74dSAlex Deucher track->aa.offset, track->maxy); 23050242f74dSAlex Deucher return -EINVAL; 23060242f74dSAlex Deucher } 23070242f74dSAlex Deucher } 23080242f74dSAlex Deucher track->aa_dirty = false; 23090242f74dSAlex Deucher 23100242f74dSAlex Deucher prim_walk = (track->vap_vf_cntl >> 4) & 0x3; 23110242f74dSAlex Deucher if (track->vap_vf_cntl & (1 << 14)) { 23120242f74dSAlex Deucher nverts = track->vap_alt_nverts; 23130242f74dSAlex Deucher } else { 23140242f74dSAlex Deucher nverts = (track->vap_vf_cntl >> 16) & 0xFFFF; 23150242f74dSAlex Deucher } 23160242f74dSAlex Deucher switch (prim_walk) { 23170242f74dSAlex Deucher case 1: 23180242f74dSAlex Deucher for (i = 0; i < track->num_arrays; i++) { 23190242f74dSAlex Deucher size = track->arrays[i].esize * track->max_indx * 4; 23200242f74dSAlex Deucher if (track->arrays[i].robj == NULL) { 23210242f74dSAlex Deucher DRM_ERROR("(PW %u) Vertex array %u no buffer " 23220242f74dSAlex Deucher "bound\n", prim_walk, i); 23230242f74dSAlex Deucher return -EINVAL; 23240242f74dSAlex Deucher } 23250242f74dSAlex Deucher if (size > radeon_bo_size(track->arrays[i].robj)) { 23260242f74dSAlex Deucher dev_err(rdev->dev, "(PW %u) Vertex array %u " 23270242f74dSAlex Deucher "need %lu dwords have %lu dwords\n", 23280242f74dSAlex Deucher prim_walk, i, size >> 2, 23290242f74dSAlex Deucher radeon_bo_size(track->arrays[i].robj) 23300242f74dSAlex Deucher >> 2); 23310242f74dSAlex Deucher DRM_ERROR("Max indices %u\n", track->max_indx); 23320242f74dSAlex Deucher return -EINVAL; 23330242f74dSAlex Deucher } 23340242f74dSAlex Deucher } 23350242f74dSAlex Deucher break; 23360242f74dSAlex Deucher case 2: 23370242f74dSAlex Deucher for (i = 0; i < track->num_arrays; i++) { 23380242f74dSAlex Deucher size = track->arrays[i].esize * (nverts - 1) * 4; 23390242f74dSAlex Deucher if (track->arrays[i].robj == NULL) { 23400242f74dSAlex Deucher DRM_ERROR("(PW %u) Vertex array %u no buffer " 23410242f74dSAlex Deucher "bound\n", prim_walk, i); 23420242f74dSAlex Deucher return -EINVAL; 23430242f74dSAlex Deucher } 23440242f74dSAlex Deucher if (size > radeon_bo_size(track->arrays[i].robj)) { 23450242f74dSAlex Deucher dev_err(rdev->dev, "(PW %u) Vertex array %u " 23460242f74dSAlex Deucher "need %lu dwords have %lu dwords\n", 23470242f74dSAlex Deucher prim_walk, i, size >> 2, 23480242f74dSAlex Deucher radeon_bo_size(track->arrays[i].robj) 23490242f74dSAlex Deucher >> 2); 23500242f74dSAlex Deucher return -EINVAL; 23510242f74dSAlex Deucher } 23520242f74dSAlex Deucher } 23530242f74dSAlex Deucher break; 23540242f74dSAlex Deucher case 3: 23550242f74dSAlex Deucher size = track->vtx_size * nverts; 23560242f74dSAlex Deucher if (size != track->immd_dwords) { 23570242f74dSAlex Deucher DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n", 23580242f74dSAlex Deucher track->immd_dwords, size); 23590242f74dSAlex Deucher DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n", 23600242f74dSAlex Deucher nverts, track->vtx_size); 23610242f74dSAlex Deucher return -EINVAL; 23620242f74dSAlex Deucher } 23630242f74dSAlex Deucher break; 23640242f74dSAlex Deucher default: 23650242f74dSAlex Deucher DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n", 23660242f74dSAlex Deucher prim_walk); 23670242f74dSAlex Deucher return -EINVAL; 23680242f74dSAlex Deucher } 23690242f74dSAlex Deucher 23700242f74dSAlex Deucher if (track->tex_dirty) { 23710242f74dSAlex Deucher track->tex_dirty = false; 23720242f74dSAlex Deucher return r100_cs_track_texture_check(rdev, track); 23730242f74dSAlex Deucher } 23740242f74dSAlex Deucher return 0; 23750242f74dSAlex Deucher } 23760242f74dSAlex Deucher 23770242f74dSAlex Deucher void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track) 23780242f74dSAlex Deucher { 23790242f74dSAlex Deucher unsigned i, face; 23800242f74dSAlex Deucher 23810242f74dSAlex Deucher track->cb_dirty = true; 23820242f74dSAlex Deucher track->zb_dirty = true; 23830242f74dSAlex Deucher track->tex_dirty = true; 23840242f74dSAlex Deucher track->aa_dirty = true; 23850242f74dSAlex Deucher 23860242f74dSAlex Deucher if (rdev->family < CHIP_R300) { 23870242f74dSAlex Deucher track->num_cb = 1; 23880242f74dSAlex Deucher if (rdev->family <= CHIP_RS200) 23890242f74dSAlex Deucher track->num_texture = 3; 23900242f74dSAlex Deucher else 23910242f74dSAlex Deucher track->num_texture = 6; 23920242f74dSAlex Deucher track->maxy = 2048; 23930242f74dSAlex Deucher track->separate_cube = 1; 23940242f74dSAlex Deucher } else { 23950242f74dSAlex Deucher track->num_cb = 4; 23960242f74dSAlex Deucher track->num_texture = 16; 23970242f74dSAlex Deucher track->maxy = 4096; 23980242f74dSAlex Deucher track->separate_cube = 0; 23990242f74dSAlex Deucher track->aaresolve = false; 24000242f74dSAlex Deucher track->aa.robj = NULL; 24010242f74dSAlex Deucher } 24020242f74dSAlex Deucher 24030242f74dSAlex Deucher for (i = 0; i < track->num_cb; i++) { 24040242f74dSAlex Deucher track->cb[i].robj = NULL; 24050242f74dSAlex Deucher track->cb[i].pitch = 8192; 24060242f74dSAlex Deucher track->cb[i].cpp = 16; 24070242f74dSAlex Deucher track->cb[i].offset = 0; 24080242f74dSAlex Deucher } 24090242f74dSAlex Deucher track->z_enabled = true; 24100242f74dSAlex Deucher track->zb.robj = NULL; 24110242f74dSAlex Deucher track->zb.pitch = 8192; 24120242f74dSAlex Deucher track->zb.cpp = 4; 24130242f74dSAlex Deucher track->zb.offset = 0; 24140242f74dSAlex Deucher track->vtx_size = 0x7F; 24150242f74dSAlex Deucher track->immd_dwords = 0xFFFFFFFFUL; 24160242f74dSAlex Deucher track->num_arrays = 11; 24170242f74dSAlex Deucher track->max_indx = 0x00FFFFFFUL; 24180242f74dSAlex Deucher for (i = 0; i < track->num_arrays; i++) { 24190242f74dSAlex Deucher track->arrays[i].robj = NULL; 24200242f74dSAlex Deucher track->arrays[i].esize = 0x7F; 24210242f74dSAlex Deucher } 24220242f74dSAlex Deucher for (i = 0; i < track->num_texture; i++) { 24230242f74dSAlex Deucher track->textures[i].compress_format = R100_TRACK_COMP_NONE; 24240242f74dSAlex Deucher track->textures[i].pitch = 16536; 24250242f74dSAlex Deucher track->textures[i].width = 16536; 24260242f74dSAlex Deucher track->textures[i].height = 16536; 24270242f74dSAlex Deucher track->textures[i].width_11 = 1 << 11; 24280242f74dSAlex Deucher track->textures[i].height_11 = 1 << 11; 24290242f74dSAlex Deucher track->textures[i].num_levels = 12; 24300242f74dSAlex Deucher if (rdev->family <= CHIP_RS200) { 24310242f74dSAlex Deucher track->textures[i].tex_coord_type = 0; 24320242f74dSAlex Deucher track->textures[i].txdepth = 0; 24330242f74dSAlex Deucher } else { 24340242f74dSAlex Deucher track->textures[i].txdepth = 16; 24350242f74dSAlex Deucher track->textures[i].tex_coord_type = 1; 24360242f74dSAlex Deucher } 24370242f74dSAlex Deucher track->textures[i].cpp = 64; 24380242f74dSAlex Deucher track->textures[i].robj = NULL; 24390242f74dSAlex Deucher /* CS IB emission code makes sure texture unit are disabled */ 24400242f74dSAlex Deucher track->textures[i].enabled = false; 24410242f74dSAlex Deucher track->textures[i].lookup_disable = false; 24420242f74dSAlex Deucher track->textures[i].roundup_w = true; 24430242f74dSAlex Deucher track->textures[i].roundup_h = true; 24440242f74dSAlex Deucher if (track->separate_cube) 24450242f74dSAlex Deucher for (face = 0; face < 5; face++) { 24460242f74dSAlex Deucher track->textures[i].cube_info[face].robj = NULL; 24470242f74dSAlex Deucher track->textures[i].cube_info[face].width = 16536; 24480242f74dSAlex Deucher track->textures[i].cube_info[face].height = 16536; 24490242f74dSAlex Deucher track->textures[i].cube_info[face].offset = 0; 24500242f74dSAlex Deucher } 24510242f74dSAlex Deucher } 24520242f74dSAlex Deucher } 2453771fe6b9SJerome Glisse 2454771fe6b9SJerome Glisse /* 2455771fe6b9SJerome Glisse * Global GPU functions 2456771fe6b9SJerome Glisse */ 24571109ca09SLauri Kasanen static void r100_errata(struct radeon_device *rdev) 2458771fe6b9SJerome Glisse { 2459771fe6b9SJerome Glisse rdev->pll_errata = 0; 2460771fe6b9SJerome Glisse 2461771fe6b9SJerome Glisse if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) { 2462771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS; 2463771fe6b9SJerome Glisse } 2464771fe6b9SJerome Glisse 2465771fe6b9SJerome Glisse if (rdev->family == CHIP_RV100 || 2466771fe6b9SJerome Glisse rdev->family == CHIP_RS100 || 2467771fe6b9SJerome Glisse rdev->family == CHIP_RS200) { 2468771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY; 2469771fe6b9SJerome Glisse } 2470771fe6b9SJerome Glisse } 2471771fe6b9SJerome Glisse 24721109ca09SLauri Kasanen static int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n) 2473771fe6b9SJerome Glisse { 2474771fe6b9SJerome Glisse unsigned i; 2475771fe6b9SJerome Glisse uint32_t tmp; 2476771fe6b9SJerome Glisse 2477771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2478771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK; 2479771fe6b9SJerome Glisse if (tmp >= n) { 2480771fe6b9SJerome Glisse return 0; 2481771fe6b9SJerome Glisse } 2482771fe6b9SJerome Glisse DRM_UDELAY(1); 2483771fe6b9SJerome Glisse } 2484771fe6b9SJerome Glisse return -1; 2485771fe6b9SJerome Glisse } 2486771fe6b9SJerome Glisse 2487771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev) 2488771fe6b9SJerome Glisse { 2489771fe6b9SJerome Glisse unsigned i; 2490771fe6b9SJerome Glisse uint32_t tmp; 2491771fe6b9SJerome Glisse 2492771fe6b9SJerome Glisse if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) { 2493771fe6b9SJerome Glisse printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !" 2494771fe6b9SJerome Glisse " Bad things might happen.\n"); 2495771fe6b9SJerome Glisse } 2496771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2497771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS); 24984612dc97SAlex Deucher if (!(tmp & RADEON_RBBM_ACTIVE)) { 2499771fe6b9SJerome Glisse return 0; 2500771fe6b9SJerome Glisse } 2501771fe6b9SJerome Glisse DRM_UDELAY(1); 2502771fe6b9SJerome Glisse } 2503771fe6b9SJerome Glisse return -1; 2504771fe6b9SJerome Glisse } 2505771fe6b9SJerome Glisse 2506771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev) 2507771fe6b9SJerome Glisse { 2508771fe6b9SJerome Glisse unsigned i; 2509771fe6b9SJerome Glisse uint32_t tmp; 2510771fe6b9SJerome Glisse 2511771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2512771fe6b9SJerome Glisse /* read MC_STATUS */ 25134612dc97SAlex Deucher tmp = RREG32(RADEON_MC_STATUS); 25144612dc97SAlex Deucher if (tmp & RADEON_MC_IDLE) { 2515771fe6b9SJerome Glisse return 0; 2516771fe6b9SJerome Glisse } 2517771fe6b9SJerome Glisse DRM_UDELAY(1); 2518771fe6b9SJerome Glisse } 2519771fe6b9SJerome Glisse return -1; 2520771fe6b9SJerome Glisse } 2521771fe6b9SJerome Glisse 2522e32eb50dSChristian König bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring) 2523771fe6b9SJerome Glisse { 2524225758d8SJerome Glisse u32 rbbm_status; 2525771fe6b9SJerome Glisse 2526225758d8SJerome Glisse rbbm_status = RREG32(R_000E40_RBBM_STATUS); 2527225758d8SJerome Glisse if (!G_000E40_GUI_ACTIVE(rbbm_status)) { 2528ff212f25SChristian König radeon_ring_lockup_update(rdev, ring); 2529225758d8SJerome Glisse return false; 2530225758d8SJerome Glisse } 2531069211e5SChristian König return radeon_ring_test_lockup(rdev, ring); 2532225758d8SJerome Glisse } 2533225758d8SJerome Glisse 253474da01dcSAlex Deucher /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */ 253574da01dcSAlex Deucher void r100_enable_bm(struct radeon_device *rdev) 253674da01dcSAlex Deucher { 253774da01dcSAlex Deucher uint32_t tmp; 253874da01dcSAlex Deucher /* Enable bus mastering */ 253974da01dcSAlex Deucher tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS; 254074da01dcSAlex Deucher WREG32(RADEON_BUS_CNTL, tmp); 254174da01dcSAlex Deucher } 254274da01dcSAlex Deucher 254390aca4d2SJerome Glisse void r100_bm_disable(struct radeon_device *rdev) 254490aca4d2SJerome Glisse { 254590aca4d2SJerome Glisse u32 tmp; 254690aca4d2SJerome Glisse 254790aca4d2SJerome Glisse /* disable bus mastering */ 254890aca4d2SJerome Glisse tmp = RREG32(R_000030_BUS_CNTL); 254990aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044); 2550771fe6b9SJerome Glisse mdelay(1); 255190aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042); 255290aca4d2SJerome Glisse mdelay(1); 255390aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040); 255490aca4d2SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 255590aca4d2SJerome Glisse mdelay(1); 2556642ce525SMichel Dänzer pci_clear_master(rdev->pdev); 255790aca4d2SJerome Glisse mdelay(1); 255890aca4d2SJerome Glisse } 255990aca4d2SJerome Glisse 256071fe2899SJérome Glisse int r100_asic_reset(struct radeon_device *rdev, bool hard) 2561771fe6b9SJerome Glisse { 256290aca4d2SJerome Glisse struct r100_mc_save save; 256390aca4d2SJerome Glisse u32 status, tmp; 256425b2ec5bSAlex Deucher int ret = 0; 2565771fe6b9SJerome Glisse 256690aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 256790aca4d2SJerome Glisse if (!G_000E40_GUI_ACTIVE(status)) { 2568771fe6b9SJerome Glisse return 0; 2569771fe6b9SJerome Glisse } 257025b2ec5bSAlex Deucher r100_mc_stop(rdev, &save); 257190aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 257290aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 257390aca4d2SJerome Glisse /* stop CP */ 257490aca4d2SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 257590aca4d2SJerome Glisse tmp = RREG32(RADEON_CP_RB_CNTL); 257690aca4d2SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA); 257790aca4d2SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 257890aca4d2SJerome Glisse WREG32(RADEON_CP_RB_WPTR, 0); 257990aca4d2SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 258090aca4d2SJerome Glisse /* save PCI state */ 258190aca4d2SJerome Glisse pci_save_state(rdev->pdev); 258290aca4d2SJerome Glisse /* disable bus mastering */ 258390aca4d2SJerome Glisse r100_bm_disable(rdev); 258490aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) | 258590aca4d2SJerome Glisse S_0000F0_SOFT_RESET_RE(1) | 258690aca4d2SJerome Glisse S_0000F0_SOFT_RESET_PP(1) | 258790aca4d2SJerome Glisse S_0000F0_SOFT_RESET_RB(1)); 258890aca4d2SJerome Glisse RREG32(R_0000F0_RBBM_SOFT_RESET); 258990aca4d2SJerome Glisse mdelay(500); 259090aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 259190aca4d2SJerome Glisse mdelay(1); 259290aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 259390aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 2594771fe6b9SJerome Glisse /* reset CP */ 259590aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1)); 259690aca4d2SJerome Glisse RREG32(R_0000F0_RBBM_SOFT_RESET); 259790aca4d2SJerome Glisse mdelay(500); 259890aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 259990aca4d2SJerome Glisse mdelay(1); 260090aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 260190aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 260290aca4d2SJerome Glisse /* restore PCI & busmastering */ 260390aca4d2SJerome Glisse pci_restore_state(rdev->pdev); 260490aca4d2SJerome Glisse r100_enable_bm(rdev); 2605771fe6b9SJerome Glisse /* Check if GPU is idle */ 260690aca4d2SJerome Glisse if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) || 260790aca4d2SJerome Glisse G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) { 260890aca4d2SJerome Glisse dev_err(rdev->dev, "failed to reset GPU\n"); 260925b2ec5bSAlex Deucher ret = -1; 261025b2ec5bSAlex Deucher } else 261190aca4d2SJerome Glisse dev_info(rdev->dev, "GPU reset succeed\n"); 261225b2ec5bSAlex Deucher r100_mc_resume(rdev, &save); 261325b2ec5bSAlex Deucher return ret; 2614771fe6b9SJerome Glisse } 2615771fe6b9SJerome Glisse 261692cde00cSAlex Deucher void r100_set_common_regs(struct radeon_device *rdev) 261792cde00cSAlex Deucher { 26182739d49cSAlex Deucher struct drm_device *dev = rdev->ddev; 26192739d49cSAlex Deucher bool force_dac2 = false; 2620d668046cSDave Airlie u32 tmp; 26212739d49cSAlex Deucher 262292cde00cSAlex Deucher /* set these so they don't interfere with anything */ 262392cde00cSAlex Deucher WREG32(RADEON_OV0_SCALE_CNTL, 0); 262492cde00cSAlex Deucher WREG32(RADEON_SUBPIC_CNTL, 0); 262592cde00cSAlex Deucher WREG32(RADEON_VIPH_CONTROL, 0); 262692cde00cSAlex Deucher WREG32(RADEON_I2C_CNTL_1, 0); 262792cde00cSAlex Deucher WREG32(RADEON_DVI_I2C_CNTL_1, 0); 262892cde00cSAlex Deucher WREG32(RADEON_CAP0_TRIG_CNTL, 0); 262992cde00cSAlex Deucher WREG32(RADEON_CAP1_TRIG_CNTL, 0); 26302739d49cSAlex Deucher 26312739d49cSAlex Deucher /* always set up dac2 on rn50 and some rv100 as lots 26322739d49cSAlex Deucher * of servers seem to wire it up to a VGA port but 26332739d49cSAlex Deucher * don't report it in the bios connector 26342739d49cSAlex Deucher * table. 26352739d49cSAlex Deucher */ 26362739d49cSAlex Deucher switch (dev->pdev->device) { 26372739d49cSAlex Deucher /* RN50 */ 26382739d49cSAlex Deucher case 0x515e: 26392739d49cSAlex Deucher case 0x5969: 26402739d49cSAlex Deucher force_dac2 = true; 26412739d49cSAlex Deucher break; 26422739d49cSAlex Deucher /* RV100*/ 26432739d49cSAlex Deucher case 0x5159: 26442739d49cSAlex Deucher case 0x515a: 26452739d49cSAlex Deucher /* DELL triple head servers */ 26462739d49cSAlex Deucher if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) && 26472739d49cSAlex Deucher ((dev->pdev->subsystem_device == 0x016c) || 26482739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016d) || 26492739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016e) || 26502739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016f) || 26512739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x0170) || 26522739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x017d) || 26532739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x017e) || 26542739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x0183) || 26552739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x018a) || 26562739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x019a))) 26572739d49cSAlex Deucher force_dac2 = true; 26582739d49cSAlex Deucher break; 26592739d49cSAlex Deucher } 26602739d49cSAlex Deucher 26612739d49cSAlex Deucher if (force_dac2) { 26622739d49cSAlex Deucher u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG); 26632739d49cSAlex Deucher u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL); 26642739d49cSAlex Deucher u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2); 26652739d49cSAlex Deucher 26662739d49cSAlex Deucher /* For CRT on DAC2, don't turn it on if BIOS didn't 26672739d49cSAlex Deucher enable it, even it's detected. 26682739d49cSAlex Deucher */ 26692739d49cSAlex Deucher 26702739d49cSAlex Deucher /* force it to crtc0 */ 26712739d49cSAlex Deucher dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL; 26722739d49cSAlex Deucher dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL; 26732739d49cSAlex Deucher disp_hw_debug |= RADEON_CRT2_DISP1_SEL; 26742739d49cSAlex Deucher 26752739d49cSAlex Deucher /* set up the TV DAC */ 26762739d49cSAlex Deucher tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL | 26772739d49cSAlex Deucher RADEON_TV_DAC_STD_MASK | 26782739d49cSAlex Deucher RADEON_TV_DAC_RDACPD | 26792739d49cSAlex Deucher RADEON_TV_DAC_GDACPD | 26802739d49cSAlex Deucher RADEON_TV_DAC_BDACPD | 26812739d49cSAlex Deucher RADEON_TV_DAC_BGADJ_MASK | 26822739d49cSAlex Deucher RADEON_TV_DAC_DACADJ_MASK); 26832739d49cSAlex Deucher tv_dac_cntl |= (RADEON_TV_DAC_NBLANK | 26842739d49cSAlex Deucher RADEON_TV_DAC_NHOLD | 26852739d49cSAlex Deucher RADEON_TV_DAC_STD_PS2 | 26862739d49cSAlex Deucher (0x58 << 16)); 26872739d49cSAlex Deucher 26882739d49cSAlex Deucher WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl); 26892739d49cSAlex Deucher WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug); 26902739d49cSAlex Deucher WREG32(RADEON_DAC_CNTL2, dac2_cntl); 26912739d49cSAlex Deucher } 2692d668046cSDave Airlie 2693d668046cSDave Airlie /* switch PM block to ACPI mode */ 2694d668046cSDave Airlie tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL); 2695d668046cSDave Airlie tmp &= ~RADEON_PM_MODE_SEL; 2696d668046cSDave Airlie WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp); 2697d668046cSDave Airlie 269892cde00cSAlex Deucher } 2699771fe6b9SJerome Glisse 2700771fe6b9SJerome Glisse /* 2701771fe6b9SJerome Glisse * VRAM info 2702771fe6b9SJerome Glisse */ 2703771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev) 2704771fe6b9SJerome Glisse { 2705771fe6b9SJerome Glisse uint32_t tmp; 2706771fe6b9SJerome Glisse 2707771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = false; 2708771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) 2709771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2710771fe6b9SJerome Glisse else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR) 2711771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2712771fe6b9SJerome Glisse if ((rdev->family == CHIP_RV100) || 2713771fe6b9SJerome Glisse (rdev->family == CHIP_RS100) || 2714771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 2715771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 2716771fe6b9SJerome Glisse if (tmp & RV100_HALF_MODE) { 2717771fe6b9SJerome Glisse rdev->mc.vram_width = 32; 2718771fe6b9SJerome Glisse } else { 2719771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 2720771fe6b9SJerome Glisse } 2721771fe6b9SJerome Glisse if (rdev->flags & RADEON_SINGLE_CRTC) { 2722771fe6b9SJerome Glisse rdev->mc.vram_width /= 4; 2723771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2724771fe6b9SJerome Glisse } 2725771fe6b9SJerome Glisse } else if (rdev->family <= CHIP_RV280) { 2726771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 2727771fe6b9SJerome Glisse if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) { 2728771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 2729771fe6b9SJerome Glisse } else { 2730771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 2731771fe6b9SJerome Glisse } 2732771fe6b9SJerome Glisse } else { 2733771fe6b9SJerome Glisse /* newer IGPs */ 2734771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 2735771fe6b9SJerome Glisse } 2736771fe6b9SJerome Glisse } 2737771fe6b9SJerome Glisse 27382a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev) 2739771fe6b9SJerome Glisse { 27402a0f8918SDave Airlie u32 aper_size; 27412a0f8918SDave Airlie u8 byte; 27422a0f8918SDave Airlie 27432a0f8918SDave Airlie aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 27442a0f8918SDave Airlie 27452a0f8918SDave Airlie /* Set HDP_APER_CNTL only on cards that are known not to be broken, 27462a0f8918SDave Airlie * that is has the 2nd generation multifunction PCI interface 27472a0f8918SDave Airlie */ 27482a0f8918SDave Airlie if (rdev->family == CHIP_RV280 || 27492a0f8918SDave Airlie rdev->family >= CHIP_RV350) { 27502a0f8918SDave Airlie WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL, 27512a0f8918SDave Airlie ~RADEON_HDP_APER_CNTL); 27522a0f8918SDave Airlie DRM_INFO("Generation 2 PCI interface, using max accessible memory\n"); 27532a0f8918SDave Airlie return aper_size * 2; 27542a0f8918SDave Airlie } 27552a0f8918SDave Airlie 27562a0f8918SDave Airlie /* Older cards have all sorts of funny issues to deal with. First 27572a0f8918SDave Airlie * check if it's a multifunction card by reading the PCI config 27582a0f8918SDave Airlie * header type... Limit those to one aperture size 27592a0f8918SDave Airlie */ 27602a0f8918SDave Airlie pci_read_config_byte(rdev->pdev, 0xe, &byte); 27612a0f8918SDave Airlie if (byte & 0x80) { 27622a0f8918SDave Airlie DRM_INFO("Generation 1 PCI interface in multifunction mode\n"); 27632a0f8918SDave Airlie DRM_INFO("Limiting VRAM to one aperture\n"); 27642a0f8918SDave Airlie return aper_size; 27652a0f8918SDave Airlie } 27662a0f8918SDave Airlie 27672a0f8918SDave Airlie /* Single function older card. We read HDP_APER_CNTL to see how the BIOS 27682a0f8918SDave Airlie * have set it up. We don't write this as it's broken on some ASICs but 27692a0f8918SDave Airlie * we expect the BIOS to have done the right thing (might be too optimistic...) 27702a0f8918SDave Airlie */ 27712a0f8918SDave Airlie if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL) 27722a0f8918SDave Airlie return aper_size * 2; 27732a0f8918SDave Airlie return aper_size; 27742a0f8918SDave Airlie } 27752a0f8918SDave Airlie 27762a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev) 27772a0f8918SDave Airlie { 27782a0f8918SDave Airlie u64 config_aper_size; 27792a0f8918SDave Airlie 2780d594e46aSJerome Glisse /* work out accessible VRAM */ 278101d73a69SJordan Crouse rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0); 278201d73a69SJordan Crouse rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0); 278351e5fcd3SJerome Glisse rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev); 278451e5fcd3SJerome Glisse /* FIXME we don't use the second aperture yet when we could use it */ 278551e5fcd3SJerome Glisse if (rdev->mc.visible_vram_size > rdev->mc.aper_size) 278651e5fcd3SJerome Glisse rdev->mc.visible_vram_size = rdev->mc.aper_size; 27872a0f8918SDave Airlie config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 2788771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) { 2789771fe6b9SJerome Glisse uint32_t tom; 2790771fe6b9SJerome Glisse /* read NB_TOM to get the amount of ram stolen for the GPU */ 2791771fe6b9SJerome Glisse tom = RREG32(RADEON_NB_TOM); 27927a50f01aSDave Airlie rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16); 27937a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 27947a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 2795771fe6b9SJerome Glisse } else { 27967a50f01aSDave Airlie rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE); 2797771fe6b9SJerome Glisse /* Some production boards of m6 will report 0 2798771fe6b9SJerome Glisse * if it's 8 MB 2799771fe6b9SJerome Glisse */ 28007a50f01aSDave Airlie if (rdev->mc.real_vram_size == 0) { 28017a50f01aSDave Airlie rdev->mc.real_vram_size = 8192 * 1024; 28027a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 2803771fe6b9SJerome Glisse } 28042a0f8918SDave Airlie /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM - 2805d594e46aSJerome Glisse * Novell bug 204882 + along with lots of ubuntu ones 2806d594e46aSJerome Glisse */ 2807b7d8cce5SAlex Deucher if (rdev->mc.aper_size > config_aper_size) 2808b7d8cce5SAlex Deucher config_aper_size = rdev->mc.aper_size; 2809b7d8cce5SAlex Deucher 28107a50f01aSDave Airlie if (config_aper_size > rdev->mc.real_vram_size) 28117a50f01aSDave Airlie rdev->mc.mc_vram_size = config_aper_size; 28127a50f01aSDave Airlie else 28137a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 2814771fe6b9SJerome Glisse } 2815d594e46aSJerome Glisse } 28162a0f8918SDave Airlie 281728d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state) 281828d52043SDave Airlie { 281928d52043SDave Airlie uint32_t temp; 282028d52043SDave Airlie 282128d52043SDave Airlie temp = RREG32(RADEON_CONFIG_CNTL); 282228d52043SDave Airlie if (state == false) { 2823d75ee3beSAlex Deucher temp &= ~RADEON_CFG_VGA_RAM_EN; 2824d75ee3beSAlex Deucher temp |= RADEON_CFG_VGA_IO_DIS; 282528d52043SDave Airlie } else { 2826d75ee3beSAlex Deucher temp &= ~RADEON_CFG_VGA_IO_DIS; 282728d52043SDave Airlie } 282828d52043SDave Airlie WREG32(RADEON_CONFIG_CNTL, temp); 282928d52043SDave Airlie } 283028d52043SDave Airlie 28311109ca09SLauri Kasanen static void r100_mc_init(struct radeon_device *rdev) 28322a0f8918SDave Airlie { 2833d594e46aSJerome Glisse u64 base; 28342a0f8918SDave Airlie 2835d594e46aSJerome Glisse r100_vram_get_type(rdev); 28362a0f8918SDave Airlie r100_vram_init_sizes(rdev); 2837d594e46aSJerome Glisse base = rdev->mc.aper_base; 2838d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_IGP) 2839d594e46aSJerome Glisse base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16; 2840d594e46aSJerome Glisse radeon_vram_location(rdev, &rdev->mc, base); 28418d369bb1SAlex Deucher rdev->mc.gtt_base_align = 0; 2842d594e46aSJerome Glisse if (!(rdev->flags & RADEON_IS_AGP)) 2843d594e46aSJerome Glisse radeon_gtt_location(rdev, &rdev->mc); 2844f47299c5SAlex Deucher radeon_update_bandwidth_info(rdev); 2845771fe6b9SJerome Glisse } 2846771fe6b9SJerome Glisse 2847771fe6b9SJerome Glisse 2848771fe6b9SJerome Glisse /* 2849771fe6b9SJerome Glisse * Indirect registers accessor 2850771fe6b9SJerome Glisse */ 2851771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev) 2852771fe6b9SJerome Glisse { 28534ce9198eSAlex Deucher if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) { 2854771fe6b9SJerome Glisse (void)RREG32(RADEON_CLOCK_CNTL_DATA); 2855771fe6b9SJerome Glisse (void)RREG32(RADEON_CRTC_GEN_CNTL); 2856771fe6b9SJerome Glisse } 28574ce9198eSAlex Deucher } 2858771fe6b9SJerome Glisse 2859771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev) 2860771fe6b9SJerome Glisse { 2861771fe6b9SJerome Glisse /* This workarounds is necessary on RV100, RS100 and RS200 chips 2862771fe6b9SJerome Glisse * or the chip could hang on a subsequent access 2863771fe6b9SJerome Glisse */ 2864771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) { 28654de833c3SArnd Bergmann mdelay(5); 2866771fe6b9SJerome Glisse } 2867771fe6b9SJerome Glisse 2868771fe6b9SJerome Glisse /* This function is required to workaround a hardware bug in some (all?) 2869771fe6b9SJerome Glisse * revisions of the R300. This workaround should be called after every 2870771fe6b9SJerome Glisse * CLOCK_CNTL_INDEX register access. If not, register reads afterward 2871771fe6b9SJerome Glisse * may not be correct. 2872771fe6b9SJerome Glisse */ 2873771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_R300_CG) { 2874771fe6b9SJerome Glisse uint32_t save, tmp; 2875771fe6b9SJerome Glisse 2876771fe6b9SJerome Glisse save = RREG32(RADEON_CLOCK_CNTL_INDEX); 2877771fe6b9SJerome Glisse tmp = save & ~(0x3f | RADEON_PLL_WR_EN); 2878771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, tmp); 2879771fe6b9SJerome Glisse tmp = RREG32(RADEON_CLOCK_CNTL_DATA); 2880771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, save); 2881771fe6b9SJerome Glisse } 2882771fe6b9SJerome Glisse } 2883771fe6b9SJerome Glisse 2884771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg) 2885771fe6b9SJerome Glisse { 28860a5b7b0bSAlex Deucher unsigned long flags; 2887771fe6b9SJerome Glisse uint32_t data; 2888771fe6b9SJerome Glisse 28890a5b7b0bSAlex Deucher spin_lock_irqsave(&rdev->pll_idx_lock, flags); 2890771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f); 2891771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 2892771fe6b9SJerome Glisse data = RREG32(RADEON_CLOCK_CNTL_DATA); 2893771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 28940a5b7b0bSAlex Deucher spin_unlock_irqrestore(&rdev->pll_idx_lock, flags); 2895771fe6b9SJerome Glisse return data; 2896771fe6b9SJerome Glisse } 2897771fe6b9SJerome Glisse 2898771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) 2899771fe6b9SJerome Glisse { 29000a5b7b0bSAlex Deucher unsigned long flags; 29010a5b7b0bSAlex Deucher 29020a5b7b0bSAlex Deucher spin_lock_irqsave(&rdev->pll_idx_lock, flags); 2903771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN)); 2904771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 2905771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_DATA, v); 2906771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 29070a5b7b0bSAlex Deucher spin_unlock_irqrestore(&rdev->pll_idx_lock, flags); 2908771fe6b9SJerome Glisse } 2909771fe6b9SJerome Glisse 29101109ca09SLauri Kasanen static void r100_set_safe_registers(struct radeon_device *rdev) 2911068a117cSJerome Glisse { 2912551ebd83SDave Airlie if (ASIC_IS_RN50(rdev)) { 2913551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm; 2914551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm); 2915551ebd83SDave Airlie } else if (rdev->family < CHIP_R200) { 2916551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = r100_reg_safe_bm; 2917551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm); 2918551ebd83SDave Airlie } else { 2919d4550907SJerome Glisse r200_set_safe_registers(rdev); 2920551ebd83SDave Airlie } 2921068a117cSJerome Glisse } 2922068a117cSJerome Glisse 2923771fe6b9SJerome Glisse /* 2924771fe6b9SJerome Glisse * Debugfs info 2925771fe6b9SJerome Glisse */ 2926771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2927771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data) 2928771fe6b9SJerome Glisse { 2929771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2930771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2931771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2932771fe6b9SJerome Glisse uint32_t reg, value; 2933771fe6b9SJerome Glisse unsigned i; 2934771fe6b9SJerome Glisse 2935771fe6b9SJerome Glisse seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS)); 2936771fe6b9SJerome Glisse seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C)); 2937771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2938771fe6b9SJerome Glisse for (i = 0; i < 64; i++) { 2939771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100); 2940771fe6b9SJerome Glisse reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2; 2941771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i); 2942771fe6b9SJerome Glisse value = RREG32(RADEON_RBBM_CMDFIFO_DATA); 2943771fe6b9SJerome Glisse seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value); 2944771fe6b9SJerome Glisse } 2945771fe6b9SJerome Glisse return 0; 2946771fe6b9SJerome Glisse } 2947771fe6b9SJerome Glisse 2948771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data) 2949771fe6b9SJerome Glisse { 2950771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2951771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2952771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2953e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 2954771fe6b9SJerome Glisse uint32_t rdp, wdp; 2955771fe6b9SJerome Glisse unsigned count, i, j; 2956771fe6b9SJerome Glisse 2957e32eb50dSChristian König radeon_ring_free_size(rdev, ring); 2958771fe6b9SJerome Glisse rdp = RREG32(RADEON_CP_RB_RPTR); 2959771fe6b9SJerome Glisse wdp = RREG32(RADEON_CP_RB_WPTR); 2960e32eb50dSChristian König count = (rdp + ring->ring_size - wdp) & ring->ptr_mask; 2961771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2962771fe6b9SJerome Glisse seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp); 2963771fe6b9SJerome Glisse seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp); 2964e32eb50dSChristian König seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw); 2965771fe6b9SJerome Glisse seq_printf(m, "%u dwords in ring\n", count); 29660eb3448aSAlex Ivanov if (ring->ready) { 2967771fe6b9SJerome Glisse for (j = 0; j <= count; j++) { 2968e32eb50dSChristian König i = (rdp + j) & ring->ptr_mask; 2969e32eb50dSChristian König seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]); 2970771fe6b9SJerome Glisse } 29710eb3448aSAlex Ivanov } 2972771fe6b9SJerome Glisse return 0; 2973771fe6b9SJerome Glisse } 2974771fe6b9SJerome Glisse 2975771fe6b9SJerome Glisse 2976771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data) 2977771fe6b9SJerome Glisse { 2978771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2979771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2980771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2981771fe6b9SJerome Glisse uint32_t csq_stat, csq2_stat, tmp; 2982771fe6b9SJerome Glisse unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr; 2983771fe6b9SJerome Glisse unsigned i; 2984771fe6b9SJerome Glisse 2985771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2986771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE)); 2987771fe6b9SJerome Glisse csq_stat = RREG32(RADEON_CP_CSQ_STAT); 2988771fe6b9SJerome Glisse csq2_stat = RREG32(RADEON_CP_CSQ2_STAT); 2989771fe6b9SJerome Glisse r_rptr = (csq_stat >> 0) & 0x3ff; 2990771fe6b9SJerome Glisse r_wptr = (csq_stat >> 10) & 0x3ff; 2991771fe6b9SJerome Glisse ib1_rptr = (csq_stat >> 20) & 0x3ff; 2992771fe6b9SJerome Glisse ib1_wptr = (csq2_stat >> 0) & 0x3ff; 2993771fe6b9SJerome Glisse ib2_rptr = (csq2_stat >> 10) & 0x3ff; 2994771fe6b9SJerome Glisse ib2_wptr = (csq2_stat >> 20) & 0x3ff; 2995771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat); 2996771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat); 2997771fe6b9SJerome Glisse seq_printf(m, "Ring rptr %u\n", r_rptr); 2998771fe6b9SJerome Glisse seq_printf(m, "Ring wptr %u\n", r_wptr); 2999771fe6b9SJerome Glisse seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr); 3000771fe6b9SJerome Glisse seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr); 3001771fe6b9SJerome Glisse seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr); 3002771fe6b9SJerome Glisse seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr); 3003771fe6b9SJerome Glisse /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms 3004771fe6b9SJerome Glisse * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */ 3005771fe6b9SJerome Glisse seq_printf(m, "Ring fifo:\n"); 3006771fe6b9SJerome Glisse for (i = 0; i < 256; i++) { 3007771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 3008771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 3009771fe6b9SJerome Glisse seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp); 3010771fe6b9SJerome Glisse } 3011771fe6b9SJerome Glisse seq_printf(m, "Indirect1 fifo:\n"); 3012771fe6b9SJerome Glisse for (i = 256; i <= 512; i++) { 3013771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 3014771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 3015771fe6b9SJerome Glisse seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp); 3016771fe6b9SJerome Glisse } 3017771fe6b9SJerome Glisse seq_printf(m, "Indirect2 fifo:\n"); 3018771fe6b9SJerome Glisse for (i = 640; i < ib1_wptr; i++) { 3019771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 3020771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 3021771fe6b9SJerome Glisse seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp); 3022771fe6b9SJerome Glisse } 3023771fe6b9SJerome Glisse return 0; 3024771fe6b9SJerome Glisse } 3025771fe6b9SJerome Glisse 3026771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data) 3027771fe6b9SJerome Glisse { 3028771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 3029771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 3030771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 3031771fe6b9SJerome Glisse uint32_t tmp; 3032771fe6b9SJerome Glisse 3033771fe6b9SJerome Glisse tmp = RREG32(RADEON_CONFIG_MEMSIZE); 3034771fe6b9SJerome Glisse seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp); 3035771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_FB_LOCATION); 3036771fe6b9SJerome Glisse seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp); 3037771fe6b9SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 3038771fe6b9SJerome Glisse seq_printf(m, "BUS_CNTL 0x%08x\n", tmp); 3039771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_AGP_LOCATION); 3040771fe6b9SJerome Glisse seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp); 3041771fe6b9SJerome Glisse tmp = RREG32(RADEON_AGP_BASE); 3042771fe6b9SJerome Glisse seq_printf(m, "AGP_BASE 0x%08x\n", tmp); 3043771fe6b9SJerome Glisse tmp = RREG32(RADEON_HOST_PATH_CNTL); 3044771fe6b9SJerome Glisse seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp); 3045771fe6b9SJerome Glisse tmp = RREG32(0x01D0); 3046771fe6b9SJerome Glisse seq_printf(m, "AIC_CTRL 0x%08x\n", tmp); 3047771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_LO_ADDR); 3048771fe6b9SJerome Glisse seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp); 3049771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_HI_ADDR); 3050771fe6b9SJerome Glisse seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp); 3051771fe6b9SJerome Glisse tmp = RREG32(0x01E4); 3052771fe6b9SJerome Glisse seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp); 3053771fe6b9SJerome Glisse return 0; 3054771fe6b9SJerome Glisse } 3055771fe6b9SJerome Glisse 3056771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = { 3057771fe6b9SJerome Glisse {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL}, 3058771fe6b9SJerome Glisse }; 3059771fe6b9SJerome Glisse 3060771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = { 3061771fe6b9SJerome Glisse {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL}, 3062771fe6b9SJerome Glisse {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL}, 3063771fe6b9SJerome Glisse }; 3064771fe6b9SJerome Glisse 3065771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = { 3066771fe6b9SJerome Glisse {"r100_mc_info", r100_debugfs_mc_info, 0, NULL}, 3067771fe6b9SJerome Glisse }; 3068771fe6b9SJerome Glisse #endif 3069771fe6b9SJerome Glisse 3070771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev) 3071771fe6b9SJerome Glisse { 3072771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 3073771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1); 3074771fe6b9SJerome Glisse #else 3075771fe6b9SJerome Glisse return 0; 3076771fe6b9SJerome Glisse #endif 3077771fe6b9SJerome Glisse } 3078771fe6b9SJerome Glisse 3079771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev) 3080771fe6b9SJerome Glisse { 3081771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 3082771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2); 3083771fe6b9SJerome Glisse #else 3084771fe6b9SJerome Glisse return 0; 3085771fe6b9SJerome Glisse #endif 3086771fe6b9SJerome Glisse } 3087771fe6b9SJerome Glisse 3088771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev) 3089771fe6b9SJerome Glisse { 3090771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 3091771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1); 3092771fe6b9SJerome Glisse #else 3093771fe6b9SJerome Glisse return 0; 3094771fe6b9SJerome Glisse #endif 3095771fe6b9SJerome Glisse } 3096e024e110SDave Airlie 3097e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg, 3098e024e110SDave Airlie uint32_t tiling_flags, uint32_t pitch, 3099e024e110SDave Airlie uint32_t offset, uint32_t obj_size) 3100e024e110SDave Airlie { 3101e024e110SDave Airlie int surf_index = reg * 16; 3102e024e110SDave Airlie int flags = 0; 3103e024e110SDave Airlie 3104e024e110SDave Airlie if (rdev->family <= CHIP_RS200) { 3105e024e110SDave Airlie if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 3106e024e110SDave Airlie == (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 3107e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_BOTH; 3108e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 3109e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_MACRO; 311067d5ced5SAlex Deucher /* setting pitch to 0 disables tiling */ 311167d5ced5SAlex Deucher if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 311267d5ced5SAlex Deucher == 0) 311367d5ced5SAlex Deucher pitch = 0; 3114e024e110SDave Airlie } else if (rdev->family <= CHIP_RV280) { 3115e024e110SDave Airlie if (tiling_flags & (RADEON_TILING_MACRO)) 3116e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MACRO; 3117e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 3118e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MICRO; 3119e024e110SDave Airlie } else { 3120e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 3121e024e110SDave Airlie flags |= R300_SURF_TILE_MACRO; 3122e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 3123e024e110SDave Airlie flags |= R300_SURF_TILE_MICRO; 3124e024e110SDave Airlie } 3125e024e110SDave Airlie 3126c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_16BIT) 3127c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP; 3128c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_32BIT) 3129c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP; 3130c88f9f0cSMichel Dänzer 3131f5c5f040SDave Airlie /* r100/r200 divide by 16 */ 3132f5c5f040SDave Airlie if (rdev->family < CHIP_R300) 3133f5c5f040SDave Airlie flags |= pitch / 16; 3134f5c5f040SDave Airlie else 3135f5c5f040SDave Airlie flags |= pitch / 8; 3136f5c5f040SDave Airlie 3137f5c5f040SDave Airlie 3138d9fdaafbSDave Airlie DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1); 3139e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, flags); 3140e024e110SDave Airlie WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset); 3141e024e110SDave Airlie WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1); 3142e024e110SDave Airlie return 0; 3143e024e110SDave Airlie } 3144e024e110SDave Airlie 3145e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg) 3146e024e110SDave Airlie { 3147e024e110SDave Airlie int surf_index = reg * 16; 3148e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, 0); 3149e024e110SDave Airlie } 3150c93bb85bSJerome Glisse 3151c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev) 3152c93bb85bSJerome Glisse { 3153c93bb85bSJerome Glisse fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff; 3154c93bb85bSJerome Glisse fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff; 31551ef897e4STim Gardner fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff; 31561ef897e4STim Gardner fixed20_12 crit_point_ff = {0}; 3157c93bb85bSJerome Glisse uint32_t temp, data, mem_trcd, mem_trp, mem_tras; 3158c93bb85bSJerome Glisse fixed20_12 memtcas_ff[8] = { 315968adac5eSBen Skeggs dfixed_init(1), 316068adac5eSBen Skeggs dfixed_init(2), 316168adac5eSBen Skeggs dfixed_init(3), 316268adac5eSBen Skeggs dfixed_init(0), 316368adac5eSBen Skeggs dfixed_init_half(1), 316468adac5eSBen Skeggs dfixed_init_half(2), 316568adac5eSBen Skeggs dfixed_init(0), 3166c93bb85bSJerome Glisse }; 3167c93bb85bSJerome Glisse fixed20_12 memtcas_rs480_ff[8] = { 316868adac5eSBen Skeggs dfixed_init(0), 316968adac5eSBen Skeggs dfixed_init(1), 317068adac5eSBen Skeggs dfixed_init(2), 317168adac5eSBen Skeggs dfixed_init(3), 317268adac5eSBen Skeggs dfixed_init(0), 317368adac5eSBen Skeggs dfixed_init_half(1), 317468adac5eSBen Skeggs dfixed_init_half(2), 317568adac5eSBen Skeggs dfixed_init_half(3), 3176c93bb85bSJerome Glisse }; 3177c93bb85bSJerome Glisse fixed20_12 memtcas2_ff[8] = { 317868adac5eSBen Skeggs dfixed_init(0), 317968adac5eSBen Skeggs dfixed_init(1), 318068adac5eSBen Skeggs dfixed_init(2), 318168adac5eSBen Skeggs dfixed_init(3), 318268adac5eSBen Skeggs dfixed_init(4), 318368adac5eSBen Skeggs dfixed_init(5), 318468adac5eSBen Skeggs dfixed_init(6), 318568adac5eSBen Skeggs dfixed_init(7), 3186c93bb85bSJerome Glisse }; 3187c93bb85bSJerome Glisse fixed20_12 memtrbs[8] = { 318868adac5eSBen Skeggs dfixed_init(1), 318968adac5eSBen Skeggs dfixed_init_half(1), 319068adac5eSBen Skeggs dfixed_init(2), 319168adac5eSBen Skeggs dfixed_init_half(2), 319268adac5eSBen Skeggs dfixed_init(3), 319368adac5eSBen Skeggs dfixed_init_half(3), 319468adac5eSBen Skeggs dfixed_init(4), 319568adac5eSBen Skeggs dfixed_init_half(4) 3196c93bb85bSJerome Glisse }; 3197c93bb85bSJerome Glisse fixed20_12 memtrbs_r4xx[8] = { 319868adac5eSBen Skeggs dfixed_init(4), 319968adac5eSBen Skeggs dfixed_init(5), 320068adac5eSBen Skeggs dfixed_init(6), 320168adac5eSBen Skeggs dfixed_init(7), 320268adac5eSBen Skeggs dfixed_init(8), 320368adac5eSBen Skeggs dfixed_init(9), 320468adac5eSBen Skeggs dfixed_init(10), 320568adac5eSBen Skeggs dfixed_init(11) 3206c93bb85bSJerome Glisse }; 3207c93bb85bSJerome Glisse fixed20_12 min_mem_eff; 3208c93bb85bSJerome Glisse fixed20_12 mc_latency_sclk, mc_latency_mclk, k1; 3209c93bb85bSJerome Glisse fixed20_12 cur_latency_mclk, cur_latency_sclk; 32101ef897e4STim Gardner fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate = {0}, 3211c93bb85bSJerome Glisse disp_drain_rate2, read_return_rate; 3212c93bb85bSJerome Glisse fixed20_12 time_disp1_drop_priority; 3213c93bb85bSJerome Glisse int c; 3214c93bb85bSJerome Glisse int cur_size = 16; /* in octawords */ 3215c93bb85bSJerome Glisse int critical_point = 0, critical_point2; 3216c93bb85bSJerome Glisse /* uint32_t read_return_rate, time_disp1_drop_priority; */ 3217c93bb85bSJerome Glisse int stop_req, max_stop_req; 3218c93bb85bSJerome Glisse struct drm_display_mode *mode1 = NULL; 3219c93bb85bSJerome Glisse struct drm_display_mode *mode2 = NULL; 3220c93bb85bSJerome Glisse uint32_t pixel_bytes1 = 0; 3221c93bb85bSJerome Glisse uint32_t pixel_bytes2 = 0; 3222c93bb85bSJerome Glisse 32235b5561b3SMario Kleiner /* Guess line buffer size to be 8192 pixels */ 32245b5561b3SMario Kleiner u32 lb_size = 8192; 32255b5561b3SMario Kleiner 32268efe82caSAlex Deucher if (!rdev->mode_info.mode_config_initialized) 32278efe82caSAlex Deucher return; 32288efe82caSAlex Deucher 3229f46c0120SAlex Deucher radeon_update_display_priority(rdev); 3230f46c0120SAlex Deucher 3231c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[0]->base.enabled) { 3232c93bb85bSJerome Glisse mode1 = &rdev->mode_info.crtcs[0]->base.mode; 3233f4510a27SMatt Roper pixel_bytes1 = rdev->mode_info.crtcs[0]->base.primary->fb->bits_per_pixel / 8; 3234c93bb85bSJerome Glisse } 3235dfee5614SDave Airlie if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 3236c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[1]->base.enabled) { 3237c93bb85bSJerome Glisse mode2 = &rdev->mode_info.crtcs[1]->base.mode; 3238f4510a27SMatt Roper pixel_bytes2 = rdev->mode_info.crtcs[1]->base.primary->fb->bits_per_pixel / 8; 3239c93bb85bSJerome Glisse } 3240dfee5614SDave Airlie } 3241c93bb85bSJerome Glisse 324268adac5eSBen Skeggs min_mem_eff.full = dfixed_const_8(0); 3243c93bb85bSJerome Glisse /* get modes */ 3244c93bb85bSJerome Glisse if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) { 3245c93bb85bSJerome Glisse uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER); 3246c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT); 3247c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT); 3248c93bb85bSJerome Glisse /* check crtc enables */ 3249c93bb85bSJerome Glisse if (mode2) 3250c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT); 3251c93bb85bSJerome Glisse if (mode1) 3252c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT); 3253c93bb85bSJerome Glisse WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer); 3254c93bb85bSJerome Glisse } 3255c93bb85bSJerome Glisse 3256c93bb85bSJerome Glisse /* 3257c93bb85bSJerome Glisse * determine is there is enough bw for current mode 3258c93bb85bSJerome Glisse */ 3259f47299c5SAlex Deucher sclk_ff = rdev->pm.sclk; 3260f47299c5SAlex Deucher mclk_ff = rdev->pm.mclk; 3261c93bb85bSJerome Glisse 3262c93bb85bSJerome Glisse temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1); 326368adac5eSBen Skeggs temp_ff.full = dfixed_const(temp); 326468adac5eSBen Skeggs mem_bw.full = dfixed_mul(mclk_ff, temp_ff); 3265c93bb85bSJerome Glisse 3266c93bb85bSJerome Glisse pix_clk.full = 0; 3267c93bb85bSJerome Glisse pix_clk2.full = 0; 3268c93bb85bSJerome Glisse peak_disp_bw.full = 0; 3269c93bb85bSJerome Glisse if (mode1) { 327068adac5eSBen Skeggs temp_ff.full = dfixed_const(1000); 327168adac5eSBen Skeggs pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */ 327268adac5eSBen Skeggs pix_clk.full = dfixed_div(pix_clk, temp_ff); 327368adac5eSBen Skeggs temp_ff.full = dfixed_const(pixel_bytes1); 327468adac5eSBen Skeggs peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff); 3275c93bb85bSJerome Glisse } 3276c93bb85bSJerome Glisse if (mode2) { 327768adac5eSBen Skeggs temp_ff.full = dfixed_const(1000); 327868adac5eSBen Skeggs pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */ 327968adac5eSBen Skeggs pix_clk2.full = dfixed_div(pix_clk2, temp_ff); 328068adac5eSBen Skeggs temp_ff.full = dfixed_const(pixel_bytes2); 328168adac5eSBen Skeggs peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff); 3282c93bb85bSJerome Glisse } 3283c93bb85bSJerome Glisse 328468adac5eSBen Skeggs mem_bw.full = dfixed_mul(mem_bw, min_mem_eff); 3285c93bb85bSJerome Glisse if (peak_disp_bw.full >= mem_bw.full) { 3286c93bb85bSJerome Glisse DRM_ERROR("You may not have enough display bandwidth for current mode\n" 3287c93bb85bSJerome Glisse "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n"); 3288c93bb85bSJerome Glisse } 3289c93bb85bSJerome Glisse 3290c93bb85bSJerome Glisse /* Get values from the EXT_MEM_CNTL register...converting its contents. */ 3291c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_TIMING_CNTL); 3292c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */ 3293c93bb85bSJerome Glisse mem_trcd = ((temp >> 2) & 0x3) + 1; 3294c93bb85bSJerome Glisse mem_trp = ((temp & 0x3)) + 1; 3295c93bb85bSJerome Glisse mem_tras = ((temp & 0x70) >> 4) + 1; 3296c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R300 || 3297c93bb85bSJerome Glisse rdev->family == CHIP_R350) { /* r300, r350 */ 3298c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 3299c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 3300c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 4; 3301c93bb85bSJerome Glisse } else if (rdev->family == CHIP_RV350 || 3302c93bb85bSJerome Glisse rdev->family <= CHIP_RV380) { 3303c93bb85bSJerome Glisse /* rv3x0 */ 3304c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 3; 3305c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 3; 3306c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 6; 3307c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R420 || 3308c93bb85bSJerome Glisse rdev->family == CHIP_R423 || 3309c93bb85bSJerome Glisse rdev->family == CHIP_RV410) { 3310c93bb85bSJerome Glisse /* r4xx */ 3311c93bb85bSJerome Glisse mem_trcd = (temp & 0xf) + 3; 3312c93bb85bSJerome Glisse if (mem_trcd > 15) 3313c93bb85bSJerome Glisse mem_trcd = 15; 3314c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0xf) + 3; 3315c93bb85bSJerome Glisse if (mem_trp > 15) 3316c93bb85bSJerome Glisse mem_trp = 15; 3317c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0x1f) + 6; 3318c93bb85bSJerome Glisse if (mem_tras > 31) 3319c93bb85bSJerome Glisse mem_tras = 31; 3320c93bb85bSJerome Glisse } else { /* RV200, R200 */ 3321c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 3322c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 3323c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0xf) + 4; 3324c93bb85bSJerome Glisse } 3325c93bb85bSJerome Glisse /* convert to FF */ 332668adac5eSBen Skeggs trcd_ff.full = dfixed_const(mem_trcd); 332768adac5eSBen Skeggs trp_ff.full = dfixed_const(mem_trp); 332868adac5eSBen Skeggs tras_ff.full = dfixed_const(mem_tras); 3329c93bb85bSJerome Glisse 3330c93bb85bSJerome Glisse /* Get values from the MEM_SDRAM_MODE_REG register...converting its */ 3331c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_SDRAM_MODE_REG); 3332c93bb85bSJerome Glisse data = (temp & (7 << 20)) >> 20; 3333c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) { 3334c93bb85bSJerome Glisse if (rdev->family == CHIP_RS480) /* don't think rs400 */ 3335c93bb85bSJerome Glisse tcas_ff = memtcas_rs480_ff[data]; 3336c93bb85bSJerome Glisse else 3337c93bb85bSJerome Glisse tcas_ff = memtcas_ff[data]; 3338c93bb85bSJerome Glisse } else 3339c93bb85bSJerome Glisse tcas_ff = memtcas2_ff[data]; 3340c93bb85bSJerome Glisse 3341c93bb85bSJerome Glisse if (rdev->family == CHIP_RS400 || 3342c93bb85bSJerome Glisse rdev->family == CHIP_RS480) { 3343c93bb85bSJerome Glisse /* extra cas latency stored in bits 23-25 0-4 clocks */ 3344c93bb85bSJerome Glisse data = (temp >> 23) & 0x7; 3345c93bb85bSJerome Glisse if (data < 5) 334668adac5eSBen Skeggs tcas_ff.full += dfixed_const(data); 3347c93bb85bSJerome Glisse } 3348c93bb85bSJerome Glisse 3349c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) { 3350c93bb85bSJerome Glisse /* on the R300, Tcas is included in Trbs. 3351c93bb85bSJerome Glisse */ 3352c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_CNTL); 3353c93bb85bSJerome Glisse data = (R300_MEM_NUM_CHANNELS_MASK & temp); 3354c93bb85bSJerome Glisse if (data == 1) { 3355c93bb85bSJerome Glisse if (R300_MEM_USE_CD_CH_ONLY & temp) { 3356c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_INDEX); 3357c93bb85bSJerome Glisse temp &= ~R300_MC_IND_ADDR_MASK; 3358c93bb85bSJerome Glisse temp |= R300_MC_READ_CNTL_CD_mcind; 3359c93bb85bSJerome Glisse WREG32(R300_MC_IND_INDEX, temp); 3360c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_DATA); 3361c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_C_MASK & temp); 3362c93bb85bSJerome Glisse } else { 3363c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 3364c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 3365c93bb85bSJerome Glisse } 3366c93bb85bSJerome Glisse } else { 3367c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 3368c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 3369c93bb85bSJerome Glisse } 3370c93bb85bSJerome Glisse if (rdev->family == CHIP_RV410 || 3371c93bb85bSJerome Glisse rdev->family == CHIP_R420 || 3372c93bb85bSJerome Glisse rdev->family == CHIP_R423) 3373c93bb85bSJerome Glisse trbs_ff = memtrbs_r4xx[data]; 3374c93bb85bSJerome Glisse else 3375c93bb85bSJerome Glisse trbs_ff = memtrbs[data]; 3376c93bb85bSJerome Glisse tcas_ff.full += trbs_ff.full; 3377c93bb85bSJerome Glisse } 3378c93bb85bSJerome Glisse 3379c93bb85bSJerome Glisse sclk_eff_ff.full = sclk_ff.full; 3380c93bb85bSJerome Glisse 3381c93bb85bSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3382c93bb85bSJerome Glisse fixed20_12 agpmode_ff; 338368adac5eSBen Skeggs agpmode_ff.full = dfixed_const(radeon_agpmode); 338468adac5eSBen Skeggs temp_ff.full = dfixed_const_666(16); 338568adac5eSBen Skeggs sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff); 3386c93bb85bSJerome Glisse } 3387c93bb85bSJerome Glisse /* TODO PCIE lanes may affect this - agpmode == 16?? */ 3388c93bb85bSJerome Glisse 3389c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev)) { 339068adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(250); 3391c93bb85bSJerome Glisse } else { 3392c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || 3393c93bb85bSJerome Glisse rdev->flags & RADEON_IS_IGP) { 3394c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) 339568adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(41); 3396c93bb85bSJerome Glisse else 339768adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(33); 3398c93bb85bSJerome Glisse } else { 3399c93bb85bSJerome Glisse if (rdev->mc.vram_width == 128) 340068adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(57); 3401c93bb85bSJerome Glisse else 340268adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(41); 3403c93bb85bSJerome Glisse } 3404c93bb85bSJerome Glisse } 3405c93bb85bSJerome Glisse 340668adac5eSBen Skeggs mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff); 3407c93bb85bSJerome Glisse 3408c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) { 3409c93bb85bSJerome Glisse if (rdev->mc.vram_width == 32) { 341068adac5eSBen Skeggs k1.full = dfixed_const(40); 3411c93bb85bSJerome Glisse c = 3; 3412c93bb85bSJerome Glisse } else { 341368adac5eSBen Skeggs k1.full = dfixed_const(20); 3414c93bb85bSJerome Glisse c = 1; 3415c93bb85bSJerome Glisse } 3416c93bb85bSJerome Glisse } else { 341768adac5eSBen Skeggs k1.full = dfixed_const(40); 3418c93bb85bSJerome Glisse c = 3; 3419c93bb85bSJerome Glisse } 3420c93bb85bSJerome Glisse 342168adac5eSBen Skeggs temp_ff.full = dfixed_const(2); 342268adac5eSBen Skeggs mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff); 342368adac5eSBen Skeggs temp_ff.full = dfixed_const(c); 342468adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff); 342568adac5eSBen Skeggs temp_ff.full = dfixed_const(4); 342668adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff); 342768adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff); 3428c93bb85bSJerome Glisse mc_latency_mclk.full += k1.full; 3429c93bb85bSJerome Glisse 343068adac5eSBen Skeggs mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff); 343168adac5eSBen Skeggs mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff); 3432c93bb85bSJerome Glisse 3433c93bb85bSJerome Glisse /* 3434c93bb85bSJerome Glisse HW cursor time assuming worst case of full size colour cursor. 3435c93bb85bSJerome Glisse */ 343668adac5eSBen Skeggs temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1)))); 3437c93bb85bSJerome Glisse temp_ff.full += trcd_ff.full; 3438c93bb85bSJerome Glisse if (temp_ff.full < tras_ff.full) 3439c93bb85bSJerome Glisse temp_ff.full = tras_ff.full; 344068adac5eSBen Skeggs cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff); 3441c93bb85bSJerome Glisse 344268adac5eSBen Skeggs temp_ff.full = dfixed_const(cur_size); 344368adac5eSBen Skeggs cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff); 3444c93bb85bSJerome Glisse /* 3445c93bb85bSJerome Glisse Find the total latency for the display data. 3446c93bb85bSJerome Glisse */ 344768adac5eSBen Skeggs disp_latency_overhead.full = dfixed_const(8); 344868adac5eSBen Skeggs disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff); 3449c93bb85bSJerome Glisse mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full; 3450c93bb85bSJerome Glisse mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full; 3451c93bb85bSJerome Glisse 3452c93bb85bSJerome Glisse if (mc_latency_mclk.full > mc_latency_sclk.full) 3453c93bb85bSJerome Glisse disp_latency.full = mc_latency_mclk.full; 3454c93bb85bSJerome Glisse else 3455c93bb85bSJerome Glisse disp_latency.full = mc_latency_sclk.full; 3456c93bb85bSJerome Glisse 3457c93bb85bSJerome Glisse /* setup Max GRPH_STOP_REQ default value */ 3458c93bb85bSJerome Glisse if (ASIC_IS_RV100(rdev)) 3459c93bb85bSJerome Glisse max_stop_req = 0x5c; 3460c93bb85bSJerome Glisse else 3461c93bb85bSJerome Glisse max_stop_req = 0x7c; 3462c93bb85bSJerome Glisse 3463c93bb85bSJerome Glisse if (mode1) { 3464c93bb85bSJerome Glisse /* CRTC1 3465c93bb85bSJerome Glisse Set GRPH_BUFFER_CNTL register using h/w defined optimal values. 3466c93bb85bSJerome Glisse GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ] 3467c93bb85bSJerome Glisse */ 3468c93bb85bSJerome Glisse stop_req = mode1->hdisplay * pixel_bytes1 / 16; 3469c93bb85bSJerome Glisse 3470c93bb85bSJerome Glisse if (stop_req > max_stop_req) 3471c93bb85bSJerome Glisse stop_req = max_stop_req; 3472c93bb85bSJerome Glisse 3473c93bb85bSJerome Glisse /* 3474c93bb85bSJerome Glisse Find the drain rate of the display buffer. 3475c93bb85bSJerome Glisse */ 347668adac5eSBen Skeggs temp_ff.full = dfixed_const((16/pixel_bytes1)); 347768adac5eSBen Skeggs disp_drain_rate.full = dfixed_div(pix_clk, temp_ff); 3478c93bb85bSJerome Glisse 3479c93bb85bSJerome Glisse /* 3480c93bb85bSJerome Glisse Find the critical point of the display buffer. 3481c93bb85bSJerome Glisse */ 348268adac5eSBen Skeggs crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency); 348368adac5eSBen Skeggs crit_point_ff.full += dfixed_const_half(0); 3484c93bb85bSJerome Glisse 348568adac5eSBen Skeggs critical_point = dfixed_trunc(crit_point_ff); 3486c93bb85bSJerome Glisse 3487c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 3488c93bb85bSJerome Glisse critical_point = 0; 3489c93bb85bSJerome Glisse } 3490c93bb85bSJerome Glisse 3491c93bb85bSJerome Glisse /* 3492c93bb85bSJerome Glisse The critical point should never be above max_stop_req-4. Setting 3493c93bb85bSJerome Glisse GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time. 3494c93bb85bSJerome Glisse */ 3495c93bb85bSJerome Glisse if (max_stop_req - critical_point < 4) 3496c93bb85bSJerome Glisse critical_point = 0; 3497c93bb85bSJerome Glisse 3498c93bb85bSJerome Glisse if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) { 3499c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/ 3500c93bb85bSJerome Glisse critical_point = 0x10; 3501c93bb85bSJerome Glisse } 3502c93bb85bSJerome Glisse 3503c93bb85bSJerome Glisse temp = RREG32(RADEON_GRPH_BUFFER_CNTL); 3504c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_STOP_REQ_MASK); 3505c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 3506c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_START_REQ_MASK); 3507c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 3508c93bb85bSJerome Glisse (stop_req > 0x15)) { 3509c93bb85bSJerome Glisse stop_req -= 0x10; 3510c93bb85bSJerome Glisse } 3511c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 3512c93bb85bSJerome Glisse temp |= RADEON_GRPH_BUFFER_SIZE; 3513c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_CRITICAL_CNTL | 3514c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 3515c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 3516c93bb85bSJerome Glisse /* 3517c93bb85bSJerome Glisse Write the result into the register. 3518c93bb85bSJerome Glisse */ 3519c93bb85bSJerome Glisse WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 3520c93bb85bSJerome Glisse (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 3521c93bb85bSJerome Glisse 3522c93bb85bSJerome Glisse #if 0 3523c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 3524c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 3525c93bb85bSJerome Glisse /* attempt to program RS400 disp regs correctly ??? */ 3526c93bb85bSJerome Glisse temp = RREG32(RS400_DISP1_REG_CNTL); 3527c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK | 3528c93bb85bSJerome Glisse RS400_DISP1_STOP_REQ_LEVEL_MASK); 3529c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, (temp | 3530c93bb85bSJerome Glisse (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 3531c93bb85bSJerome Glisse (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 3532c93bb85bSJerome Glisse temp = RREG32(RS400_DMIF_MEM_CNTL1); 3533c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK | 3534c93bb85bSJerome Glisse RS400_DISP1_CRITICAL_POINT_STOP_MASK); 3535c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, (temp | 3536c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) | 3537c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT))); 3538c93bb85bSJerome Glisse } 3539c93bb85bSJerome Glisse #endif 3540c93bb85bSJerome Glisse 3541d9fdaafbSDave Airlie DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n", 3542c93bb85bSJerome Glisse /* (unsigned int)info->SavedReg->grph_buffer_cntl, */ 3543c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL)); 3544c93bb85bSJerome Glisse } 3545c93bb85bSJerome Glisse 3546c93bb85bSJerome Glisse if (mode2) { 3547c93bb85bSJerome Glisse u32 grph2_cntl; 3548c93bb85bSJerome Glisse stop_req = mode2->hdisplay * pixel_bytes2 / 16; 3549c93bb85bSJerome Glisse 3550c93bb85bSJerome Glisse if (stop_req > max_stop_req) 3551c93bb85bSJerome Glisse stop_req = max_stop_req; 3552c93bb85bSJerome Glisse 3553c93bb85bSJerome Glisse /* 3554c93bb85bSJerome Glisse Find the drain rate of the display buffer. 3555c93bb85bSJerome Glisse */ 355668adac5eSBen Skeggs temp_ff.full = dfixed_const((16/pixel_bytes2)); 355768adac5eSBen Skeggs disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff); 3558c93bb85bSJerome Glisse 3559c93bb85bSJerome Glisse grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL); 3560c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK); 3561c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 3562c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK); 3563c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 3564c93bb85bSJerome Glisse (stop_req > 0x15)) { 3565c93bb85bSJerome Glisse stop_req -= 0x10; 3566c93bb85bSJerome Glisse } 3567c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 3568c93bb85bSJerome Glisse grph2_cntl |= RADEON_GRPH_BUFFER_SIZE; 3569c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL | 3570c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 3571c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 3572c93bb85bSJerome Glisse 3573c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS100) || 3574c93bb85bSJerome Glisse (rdev->family == CHIP_RS200)) 3575c93bb85bSJerome Glisse critical_point2 = 0; 3576c93bb85bSJerome Glisse else { 3577c93bb85bSJerome Glisse temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128; 357868adac5eSBen Skeggs temp_ff.full = dfixed_const(temp); 357968adac5eSBen Skeggs temp_ff.full = dfixed_mul(mclk_ff, temp_ff); 3580c93bb85bSJerome Glisse if (sclk_ff.full < temp_ff.full) 3581c93bb85bSJerome Glisse temp_ff.full = sclk_ff.full; 3582c93bb85bSJerome Glisse 3583c93bb85bSJerome Glisse read_return_rate.full = temp_ff.full; 3584c93bb85bSJerome Glisse 3585c93bb85bSJerome Glisse if (mode1) { 3586c93bb85bSJerome Glisse temp_ff.full = read_return_rate.full - disp_drain_rate.full; 358768adac5eSBen Skeggs time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff); 3588c93bb85bSJerome Glisse } else { 3589c93bb85bSJerome Glisse time_disp1_drop_priority.full = 0; 3590c93bb85bSJerome Glisse } 3591c93bb85bSJerome Glisse crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full; 359268adac5eSBen Skeggs crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2); 359368adac5eSBen Skeggs crit_point_ff.full += dfixed_const_half(0); 3594c93bb85bSJerome Glisse 359568adac5eSBen Skeggs critical_point2 = dfixed_trunc(crit_point_ff); 3596c93bb85bSJerome Glisse 3597c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 3598c93bb85bSJerome Glisse critical_point2 = 0; 3599c93bb85bSJerome Glisse } 3600c93bb85bSJerome Glisse 3601c93bb85bSJerome Glisse if (max_stop_req - critical_point2 < 4) 3602c93bb85bSJerome Glisse critical_point2 = 0; 3603c93bb85bSJerome Glisse 3604c93bb85bSJerome Glisse } 3605c93bb85bSJerome Glisse 3606c93bb85bSJerome Glisse if (critical_point2 == 0 && rdev->family == CHIP_R300) { 3607c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0 */ 3608c93bb85bSJerome Glisse critical_point2 = 0x10; 3609c93bb85bSJerome Glisse } 3610c93bb85bSJerome Glisse 3611c93bb85bSJerome Glisse WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 3612c93bb85bSJerome Glisse (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 3613c93bb85bSJerome Glisse 3614c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 3615c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 3616c93bb85bSJerome Glisse #if 0 3617c93bb85bSJerome Glisse /* attempt to program RS400 disp2 regs correctly ??? */ 3618c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL1); 3619c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK | 3620c93bb85bSJerome Glisse RS400_DISP2_STOP_REQ_LEVEL_MASK); 3621c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, (temp | 3622c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 3623c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 3624c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL2); 3625c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK | 3626c93bb85bSJerome Glisse RS400_DISP2_CRITICAL_POINT_STOP_MASK); 3627c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, (temp | 3628c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) | 3629c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT))); 3630c93bb85bSJerome Glisse #endif 3631c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC); 3632c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000); 3633c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC); 3634c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC); 3635c93bb85bSJerome Glisse } 3636c93bb85bSJerome Glisse 3637d9fdaafbSDave Airlie DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n", 3638c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL)); 3639c93bb85bSJerome Glisse } 36405b5561b3SMario Kleiner 36415b5561b3SMario Kleiner /* Save number of lines the linebuffer leads before the scanout */ 36425b5561b3SMario Kleiner if (mode1) 36435b5561b3SMario Kleiner rdev->mode_info.crtcs[0]->lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode1->crtc_hdisplay); 36445b5561b3SMario Kleiner 36455b5561b3SMario Kleiner if (mode2) 36465b5561b3SMario Kleiner rdev->mode_info.crtcs[1]->lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode2->crtc_hdisplay); 3647c93bb85bSJerome Glisse } 3648551ebd83SDave Airlie 3649e32eb50dSChristian König int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring) 36503ce0a23dSJerome Glisse { 36513ce0a23dSJerome Glisse uint32_t scratch; 36523ce0a23dSJerome Glisse uint32_t tmp = 0; 36533ce0a23dSJerome Glisse unsigned i; 36543ce0a23dSJerome Glisse int r; 36553ce0a23dSJerome Glisse 36563ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 36573ce0a23dSJerome Glisse if (r) { 36583ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r); 36593ce0a23dSJerome Glisse return r; 36603ce0a23dSJerome Glisse } 36613ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 3662e32eb50dSChristian König r = radeon_ring_lock(rdev, ring, 2); 36633ce0a23dSJerome Glisse if (r) { 36643ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r); 36653ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 36663ce0a23dSJerome Glisse return r; 36673ce0a23dSJerome Glisse } 3668e32eb50dSChristian König radeon_ring_write(ring, PACKET0(scratch, 0)); 3669e32eb50dSChristian König radeon_ring_write(ring, 0xDEADBEEF); 36701538a9e0SMichel Dänzer radeon_ring_unlock_commit(rdev, ring, false); 36713ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 36723ce0a23dSJerome Glisse tmp = RREG32(scratch); 36733ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 36743ce0a23dSJerome Glisse break; 36753ce0a23dSJerome Glisse } 36763ce0a23dSJerome Glisse DRM_UDELAY(1); 36773ce0a23dSJerome Glisse } 36783ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 36793ce0a23dSJerome Glisse DRM_INFO("ring test succeeded in %d usecs\n", i); 36803ce0a23dSJerome Glisse } else { 3681369d7ec1SAlex Deucher DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n", 36823ce0a23dSJerome Glisse scratch, tmp); 36833ce0a23dSJerome Glisse r = -EINVAL; 36843ce0a23dSJerome Glisse } 36853ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 36863ce0a23dSJerome Glisse return r; 36873ce0a23dSJerome Glisse } 36883ce0a23dSJerome Glisse 36893ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib) 36903ce0a23dSJerome Glisse { 3691e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 36927b1f2485SChristian König 3693c7eff978SAlex Deucher if (ring->rptr_save_reg) { 3694c7eff978SAlex Deucher u32 next_rptr = ring->wptr + 2 + 3; 3695c7eff978SAlex Deucher radeon_ring_write(ring, PACKET0(ring->rptr_save_reg, 0)); 3696c7eff978SAlex Deucher radeon_ring_write(ring, next_rptr); 3697c7eff978SAlex Deucher } 3698c7eff978SAlex Deucher 3699e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1)); 3700e32eb50dSChristian König radeon_ring_write(ring, ib->gpu_addr); 3701e32eb50dSChristian König radeon_ring_write(ring, ib->length_dw); 37023ce0a23dSJerome Glisse } 37033ce0a23dSJerome Glisse 3704f712812eSAlex Deucher int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring) 37053ce0a23dSJerome Glisse { 3706f2e39221SJerome Glisse struct radeon_ib ib; 37073ce0a23dSJerome Glisse uint32_t scratch; 37083ce0a23dSJerome Glisse uint32_t tmp = 0; 37093ce0a23dSJerome Glisse unsigned i; 37103ce0a23dSJerome Glisse int r; 37113ce0a23dSJerome Glisse 37123ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 37133ce0a23dSJerome Glisse if (r) { 37143ce0a23dSJerome Glisse DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r); 37153ce0a23dSJerome Glisse return r; 37163ce0a23dSJerome Glisse } 37173ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 37184bf3dd92SChristian König r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, NULL, 256); 37193ce0a23dSJerome Glisse if (r) { 3720af026c5bSMichel Dänzer DRM_ERROR("radeon: failed to get ib (%d).\n", r); 3721af026c5bSMichel Dänzer goto free_scratch; 37223ce0a23dSJerome Glisse } 3723f2e39221SJerome Glisse ib.ptr[0] = PACKET0(scratch, 0); 3724f2e39221SJerome Glisse ib.ptr[1] = 0xDEADBEEF; 3725f2e39221SJerome Glisse ib.ptr[2] = PACKET2(0); 3726f2e39221SJerome Glisse ib.ptr[3] = PACKET2(0); 3727f2e39221SJerome Glisse ib.ptr[4] = PACKET2(0); 3728f2e39221SJerome Glisse ib.ptr[5] = PACKET2(0); 3729f2e39221SJerome Glisse ib.ptr[6] = PACKET2(0); 3730f2e39221SJerome Glisse ib.ptr[7] = PACKET2(0); 3731f2e39221SJerome Glisse ib.length_dw = 8; 37321538a9e0SMichel Dänzer r = radeon_ib_schedule(rdev, &ib, NULL, false); 37333ce0a23dSJerome Glisse if (r) { 3734af026c5bSMichel Dänzer DRM_ERROR("radeon: failed to schedule ib (%d).\n", r); 3735af026c5bSMichel Dänzer goto free_ib; 37363ce0a23dSJerome Glisse } 373704db4cafSMatthew Dawson r = radeon_fence_wait_timeout(ib.fence, false, usecs_to_jiffies( 373804db4cafSMatthew Dawson RADEON_USEC_IB_TEST_TIMEOUT)); 373904db4cafSMatthew Dawson if (r < 0) { 3740af026c5bSMichel Dänzer DRM_ERROR("radeon: fence wait failed (%d).\n", r); 3741af026c5bSMichel Dänzer goto free_ib; 374204db4cafSMatthew Dawson } else if (r == 0) { 374304db4cafSMatthew Dawson DRM_ERROR("radeon: fence wait timed out.\n"); 374404db4cafSMatthew Dawson r = -ETIMEDOUT; 374504db4cafSMatthew Dawson goto free_ib; 37463ce0a23dSJerome Glisse } 374704db4cafSMatthew Dawson r = 0; 37483ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 37493ce0a23dSJerome Glisse tmp = RREG32(scratch); 37503ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 37513ce0a23dSJerome Glisse break; 37523ce0a23dSJerome Glisse } 37533ce0a23dSJerome Glisse DRM_UDELAY(1); 37543ce0a23dSJerome Glisse } 37553ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 37563ce0a23dSJerome Glisse DRM_INFO("ib test succeeded in %u usecs\n", i); 37573ce0a23dSJerome Glisse } else { 375862f288cfSPaul Bolle DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n", 37593ce0a23dSJerome Glisse scratch, tmp); 37603ce0a23dSJerome Glisse r = -EINVAL; 37613ce0a23dSJerome Glisse } 3762af026c5bSMichel Dänzer free_ib: 37633ce0a23dSJerome Glisse radeon_ib_free(rdev, &ib); 3764af026c5bSMichel Dänzer free_scratch: 3765af026c5bSMichel Dänzer radeon_scratch_free(rdev, scratch); 37663ce0a23dSJerome Glisse return r; 37673ce0a23dSJerome Glisse } 37689f022ddfSJerome Glisse 37699f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save) 37709f022ddfSJerome Glisse { 37719f022ddfSJerome Glisse /* Shutdown CP we shouldn't need to do that but better be safe than 37729f022ddfSJerome Glisse * sorry 37739f022ddfSJerome Glisse */ 3774e32eb50dSChristian König rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false; 37759f022ddfSJerome Glisse WREG32(R_000740_CP_CSQ_CNTL, 0); 37769f022ddfSJerome Glisse 37779f022ddfSJerome Glisse /* Save few CRTC registers */ 3778ca6ffc64SJerome Glisse save->GENMO_WT = RREG8(R_0003C2_GENMO_WT); 37799f022ddfSJerome Glisse save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL); 37809f022ddfSJerome Glisse save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL); 37819f022ddfSJerome Glisse save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET); 37829f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 37839f022ddfSJerome Glisse save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL); 37849f022ddfSJerome Glisse save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET); 37859f022ddfSJerome Glisse } 37869f022ddfSJerome Glisse 37879f022ddfSJerome Glisse /* Disable VGA aperture access */ 3788ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT); 37899f022ddfSJerome Glisse /* Disable cursor, overlay, crtc */ 37909f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1)); 37919f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL | 37929f022ddfSJerome Glisse S_000054_CRTC_DISPLAY_DIS(1)); 37939f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, 37949f022ddfSJerome Glisse (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) | 37959f022ddfSJerome Glisse S_000050_CRTC_DISP_REQ_EN_B(1)); 37969f022ddfSJerome Glisse WREG32(R_000420_OV0_SCALE_CNTL, 37979f022ddfSJerome Glisse C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL)); 37989f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET); 37999f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 38009f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET | 38019f022ddfSJerome Glisse S_000360_CUR2_LOCK(1)); 38029f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, 38039f022ddfSJerome Glisse (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) | 38049f022ddfSJerome Glisse S_0003F8_CRTC2_DISPLAY_DIS(1) | 38059f022ddfSJerome Glisse S_0003F8_CRTC2_DISP_REQ_EN_B(1)); 38069f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, 38079f022ddfSJerome Glisse C_000360_CUR2_LOCK & save->CUR2_OFFSET); 38089f022ddfSJerome Glisse } 38099f022ddfSJerome Glisse } 38109f022ddfSJerome Glisse 38119f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save) 38129f022ddfSJerome Glisse { 38139f022ddfSJerome Glisse /* Update base address for crtc */ 3814d594e46aSJerome Glisse WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start); 38159f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 3816d594e46aSJerome Glisse WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start); 38179f022ddfSJerome Glisse } 38189f022ddfSJerome Glisse /* Restore CRTC registers */ 3819ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, save->GENMO_WT); 38209f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL); 38219f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL); 38229f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 38239f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL); 38249f022ddfSJerome Glisse } 38259f022ddfSJerome Glisse } 3826ca6ffc64SJerome Glisse 3827ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev) 3828ca6ffc64SJerome Glisse { 3829ca6ffc64SJerome Glisse u32 tmp; 3830ca6ffc64SJerome Glisse 3831ca6ffc64SJerome Glisse tmp = RREG8(R_0003C2_GENMO_WT); 3832ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp); 3833ca6ffc64SJerome Glisse } 3834d4550907SJerome Glisse 3835d4550907SJerome Glisse static void r100_debugfs(struct radeon_device *rdev) 3836d4550907SJerome Glisse { 3837d4550907SJerome Glisse int r; 3838d4550907SJerome Glisse 3839d4550907SJerome Glisse r = r100_debugfs_mc_info_init(rdev); 3840d4550907SJerome Glisse if (r) 3841d4550907SJerome Glisse dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n"); 3842d4550907SJerome Glisse } 3843d4550907SJerome Glisse 3844d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev) 3845d4550907SJerome Glisse { 3846d4550907SJerome Glisse struct r100_mc_save save; 3847d4550907SJerome Glisse 3848d4550907SJerome Glisse /* Stops all mc clients */ 3849d4550907SJerome Glisse r100_mc_stop(rdev, &save); 3850d4550907SJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3851d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 3852d4550907SJerome Glisse S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) | 3853d4550907SJerome Glisse S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16)); 3854d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base)); 3855d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3856d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 3857d4550907SJerome Glisse upper_32_bits(rdev->mc.agp_base) & 0xff); 3858d4550907SJerome Glisse } else { 3859d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF); 3860d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, 0); 3861d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3862d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 0); 3863d4550907SJerome Glisse } 3864d4550907SJerome Glisse /* Wait for mc idle */ 3865d4550907SJerome Glisse if (r100_mc_wait_for_idle(rdev)) 3866d4550907SJerome Glisse dev_warn(rdev->dev, "Wait for MC idle timeout.\n"); 3867d4550907SJerome Glisse /* Program MC, should be a 32bits limited address space */ 3868d4550907SJerome Glisse WREG32(R_000148_MC_FB_LOCATION, 3869d4550907SJerome Glisse S_000148_MC_FB_START(rdev->mc.vram_start >> 16) | 3870d4550907SJerome Glisse S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16)); 3871d4550907SJerome Glisse r100_mc_resume(rdev, &save); 3872d4550907SJerome Glisse } 3873d4550907SJerome Glisse 38741109ca09SLauri Kasanen static void r100_clock_startup(struct radeon_device *rdev) 3875d4550907SJerome Glisse { 3876d4550907SJerome Glisse u32 tmp; 3877d4550907SJerome Glisse 3878d4550907SJerome Glisse if (radeon_dynclks != -1 && radeon_dynclks) 3879d4550907SJerome Glisse radeon_legacy_set_clock_gating(rdev, 1); 3880d4550907SJerome Glisse /* We need to force on some of the block */ 3881d4550907SJerome Glisse tmp = RREG32_PLL(R_00000D_SCLK_CNTL); 3882d4550907SJerome Glisse tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1); 3883d4550907SJerome Glisse if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280)) 3884d4550907SJerome Glisse tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1); 3885d4550907SJerome Glisse WREG32_PLL(R_00000D_SCLK_CNTL, tmp); 3886d4550907SJerome Glisse } 3887d4550907SJerome Glisse 3888d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev) 3889d4550907SJerome Glisse { 3890d4550907SJerome Glisse int r; 3891d4550907SJerome Glisse 389292cde00cSAlex Deucher /* set common regs */ 389392cde00cSAlex Deucher r100_set_common_regs(rdev); 389492cde00cSAlex Deucher /* program mc */ 3895d4550907SJerome Glisse r100_mc_program(rdev); 3896d4550907SJerome Glisse /* Resume clock */ 3897d4550907SJerome Glisse r100_clock_startup(rdev); 3898d4550907SJerome Glisse /* Initialize GART (initialize after TTM so we can allocate 3899d4550907SJerome Glisse * memory through TTM but finalize after TTM) */ 390017e15b0cSDave Airlie r100_enable_bm(rdev); 3901d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 3902d4550907SJerome Glisse r = r100_pci_gart_enable(rdev); 3903d4550907SJerome Glisse if (r) 3904d4550907SJerome Glisse return r; 3905d4550907SJerome Glisse } 3906724c80e1SAlex Deucher 3907724c80e1SAlex Deucher /* allocate wb buffer */ 3908724c80e1SAlex Deucher r = radeon_wb_init(rdev); 3909724c80e1SAlex Deucher if (r) 3910724c80e1SAlex Deucher return r; 3911724c80e1SAlex Deucher 391230eb77f4SJerome Glisse r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX); 391330eb77f4SJerome Glisse if (r) { 391430eb77f4SJerome Glisse dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r); 391530eb77f4SJerome Glisse return r; 391630eb77f4SJerome Glisse } 391730eb77f4SJerome Glisse 3918d4550907SJerome Glisse /* Enable IRQ */ 3919e49f3959SAdis Hamzić if (!rdev->irq.installed) { 3920e49f3959SAdis Hamzić r = radeon_irq_kms_init(rdev); 3921e49f3959SAdis Hamzić if (r) 3922e49f3959SAdis Hamzić return r; 3923e49f3959SAdis Hamzić } 3924e49f3959SAdis Hamzić 3925d4550907SJerome Glisse r100_irq_set(rdev); 3926cafe6609SJerome Glisse rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL); 3927d4550907SJerome Glisse /* 1M ring buffer */ 3928d4550907SJerome Glisse r = r100_cp_init(rdev, 1024 * 1024); 3929d4550907SJerome Glisse if (r) { 3930ec4f2ac4SPaul Bolle dev_err(rdev->dev, "failed initializing CP (%d).\n", r); 3931d4550907SJerome Glisse return r; 3932d4550907SJerome Glisse } 3933b15ba512SJerome Glisse 39342898c348SChristian König r = radeon_ib_pool_init(rdev); 39352898c348SChristian König if (r) { 39362898c348SChristian König dev_err(rdev->dev, "IB initialization failed (%d).\n", r); 3937b15ba512SJerome Glisse return r; 39382898c348SChristian König } 3939b15ba512SJerome Glisse 3940d4550907SJerome Glisse return 0; 3941d4550907SJerome Glisse } 3942d4550907SJerome Glisse 3943d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev) 3944d4550907SJerome Glisse { 39456b7746e8SJerome Glisse int r; 39466b7746e8SJerome Glisse 3947d4550907SJerome Glisse /* Make sur GART are not working */ 3948d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3949d4550907SJerome Glisse r100_pci_gart_disable(rdev); 3950d4550907SJerome Glisse /* Resume clock before doing reset */ 3951d4550907SJerome Glisse r100_clock_startup(rdev); 3952d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 3953a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 3954d4550907SJerome Glisse dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 3955d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 3956d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 3957d4550907SJerome Glisse } 3958d4550907SJerome Glisse /* post */ 3959d4550907SJerome Glisse radeon_combios_asic_init(rdev->ddev); 3960d4550907SJerome Glisse /* Resume clock after posting */ 3961d4550907SJerome Glisse r100_clock_startup(rdev); 3962550e2d92SDave Airlie /* Initialize surface registers */ 3963550e2d92SDave Airlie radeon_surface_init(rdev); 3964b15ba512SJerome Glisse 3965b15ba512SJerome Glisse rdev->accel_working = true; 39666b7746e8SJerome Glisse r = r100_startup(rdev); 39676b7746e8SJerome Glisse if (r) { 39686b7746e8SJerome Glisse rdev->accel_working = false; 39696b7746e8SJerome Glisse } 39706b7746e8SJerome Glisse return r; 3971d4550907SJerome Glisse } 3972d4550907SJerome Glisse 3973d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev) 3974d4550907SJerome Glisse { 39756c7bcceaSAlex Deucher radeon_pm_suspend(rdev); 3976d4550907SJerome Glisse r100_cp_disable(rdev); 3977724c80e1SAlex Deucher radeon_wb_disable(rdev); 3978d4550907SJerome Glisse r100_irq_disable(rdev); 3979d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3980d4550907SJerome Glisse r100_pci_gart_disable(rdev); 3981d4550907SJerome Glisse return 0; 3982d4550907SJerome Glisse } 3983d4550907SJerome Glisse 3984d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev) 3985d4550907SJerome Glisse { 39866c7bcceaSAlex Deucher radeon_pm_fini(rdev); 3987d4550907SJerome Glisse r100_cp_fini(rdev); 3988724c80e1SAlex Deucher radeon_wb_fini(rdev); 39892898c348SChristian König radeon_ib_pool_fini(rdev); 3990d4550907SJerome Glisse radeon_gem_fini(rdev); 3991d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3992d4550907SJerome Glisse r100_pci_gart_fini(rdev); 3993d0269ed8SJerome Glisse radeon_agp_fini(rdev); 3994d4550907SJerome Glisse radeon_irq_kms_fini(rdev); 3995d4550907SJerome Glisse radeon_fence_driver_fini(rdev); 39964c788679SJerome Glisse radeon_bo_fini(rdev); 3997d4550907SJerome Glisse radeon_atombios_fini(rdev); 3998d4550907SJerome Glisse kfree(rdev->bios); 3999d4550907SJerome Glisse rdev->bios = NULL; 4000d4550907SJerome Glisse } 4001d4550907SJerome Glisse 40024c712e6cSDave Airlie /* 40034c712e6cSDave Airlie * Due to how kexec works, it can leave the hw fully initialised when it 40044c712e6cSDave Airlie * boots the new kernel. However doing our init sequence with the CP and 40054c712e6cSDave Airlie * WB stuff setup causes GPU hangs on the RN50 at least. So at startup 40064c712e6cSDave Airlie * do some quick sanity checks and restore sane values to avoid this 40074c712e6cSDave Airlie * problem. 40084c712e6cSDave Airlie */ 40094c712e6cSDave Airlie void r100_restore_sanity(struct radeon_device *rdev) 40104c712e6cSDave Airlie { 40114c712e6cSDave Airlie u32 tmp; 40124c712e6cSDave Airlie 40134c712e6cSDave Airlie tmp = RREG32(RADEON_CP_CSQ_CNTL); 40144c712e6cSDave Airlie if (tmp) { 40154c712e6cSDave Airlie WREG32(RADEON_CP_CSQ_CNTL, 0); 40164c712e6cSDave Airlie } 40174c712e6cSDave Airlie tmp = RREG32(RADEON_CP_RB_CNTL); 40184c712e6cSDave Airlie if (tmp) { 40194c712e6cSDave Airlie WREG32(RADEON_CP_RB_CNTL, 0); 40204c712e6cSDave Airlie } 40214c712e6cSDave Airlie tmp = RREG32(RADEON_SCRATCH_UMSK); 40224c712e6cSDave Airlie if (tmp) { 40234c712e6cSDave Airlie WREG32(RADEON_SCRATCH_UMSK, 0); 40244c712e6cSDave Airlie } 40254c712e6cSDave Airlie } 40264c712e6cSDave Airlie 4027d4550907SJerome Glisse int r100_init(struct radeon_device *rdev) 4028d4550907SJerome Glisse { 4029d4550907SJerome Glisse int r; 4030d4550907SJerome Glisse 4031d4550907SJerome Glisse /* Register debugfs file specific to this group of asics */ 4032d4550907SJerome Glisse r100_debugfs(rdev); 4033d4550907SJerome Glisse /* Disable VGA */ 4034d4550907SJerome Glisse r100_vga_render_disable(rdev); 4035d4550907SJerome Glisse /* Initialize scratch registers */ 4036d4550907SJerome Glisse radeon_scratch_init(rdev); 4037d4550907SJerome Glisse /* Initialize surface registers */ 4038d4550907SJerome Glisse radeon_surface_init(rdev); 40394c712e6cSDave Airlie /* sanity check some register to avoid hangs like after kexec */ 40404c712e6cSDave Airlie r100_restore_sanity(rdev); 4041d4550907SJerome Glisse /* TODO: disable VGA need to use VGA request */ 4042d4550907SJerome Glisse /* BIOS*/ 4043d4550907SJerome Glisse if (!radeon_get_bios(rdev)) { 4044d4550907SJerome Glisse if (ASIC_IS_AVIVO(rdev)) 4045d4550907SJerome Glisse return -EINVAL; 4046d4550907SJerome Glisse } 4047d4550907SJerome Glisse if (rdev->is_atom_bios) { 4048d4550907SJerome Glisse dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n"); 4049d4550907SJerome Glisse return -EINVAL; 4050d4550907SJerome Glisse } else { 4051d4550907SJerome Glisse r = radeon_combios_init(rdev); 4052d4550907SJerome Glisse if (r) 4053d4550907SJerome Glisse return r; 4054d4550907SJerome Glisse } 4055d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 4056a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 4057d4550907SJerome Glisse dev_warn(rdev->dev, 4058d4550907SJerome Glisse "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 4059d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 4060d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 4061d4550907SJerome Glisse } 4062d4550907SJerome Glisse /* check if cards are posted or not */ 406372542d77SDave Airlie if (radeon_boot_test_post_card(rdev) == false) 406472542d77SDave Airlie return -EINVAL; 4065d4550907SJerome Glisse /* Set asic errata */ 4066d4550907SJerome Glisse r100_errata(rdev); 4067d4550907SJerome Glisse /* Initialize clocks */ 4068d4550907SJerome Glisse radeon_get_clock_info(rdev->ddev); 4069d594e46aSJerome Glisse /* initialize AGP */ 4070d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 4071d594e46aSJerome Glisse r = radeon_agp_init(rdev); 4072d594e46aSJerome Glisse if (r) { 4073d594e46aSJerome Glisse radeon_agp_disable(rdev); 4074d594e46aSJerome Glisse } 4075d594e46aSJerome Glisse } 4076d594e46aSJerome Glisse /* initialize VRAM */ 4077d594e46aSJerome Glisse r100_mc_init(rdev); 4078d4550907SJerome Glisse /* Fence driver */ 407930eb77f4SJerome Glisse r = radeon_fence_driver_init(rdev); 4080d4550907SJerome Glisse if (r) 4081d4550907SJerome Glisse return r; 4082d4550907SJerome Glisse /* Memory manager */ 40834c788679SJerome Glisse r = radeon_bo_init(rdev); 4084d4550907SJerome Glisse if (r) 4085d4550907SJerome Glisse return r; 4086d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 4087d4550907SJerome Glisse r = r100_pci_gart_init(rdev); 4088d4550907SJerome Glisse if (r) 4089d4550907SJerome Glisse return r; 4090d4550907SJerome Glisse } 4091d4550907SJerome Glisse r100_set_safe_registers(rdev); 4092b15ba512SJerome Glisse 40936c7bcceaSAlex Deucher /* Initialize power management */ 40946c7bcceaSAlex Deucher radeon_pm_init(rdev); 40956c7bcceaSAlex Deucher 4096d4550907SJerome Glisse rdev->accel_working = true; 4097d4550907SJerome Glisse r = r100_startup(rdev); 4098d4550907SJerome Glisse if (r) { 4099d4550907SJerome Glisse /* Somethings want wront with the accel init stop accel */ 4100d4550907SJerome Glisse dev_err(rdev->dev, "Disabling GPU acceleration\n"); 4101d4550907SJerome Glisse r100_cp_fini(rdev); 4102724c80e1SAlex Deucher radeon_wb_fini(rdev); 41032898c348SChristian König radeon_ib_pool_fini(rdev); 4104655efd3dSJerome Glisse radeon_irq_kms_fini(rdev); 4105d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 4106d4550907SJerome Glisse r100_pci_gart_fini(rdev); 4107d4550907SJerome Glisse rdev->accel_working = false; 4108d4550907SJerome Glisse } 4109d4550907SJerome Glisse return 0; 4110d4550907SJerome Glisse } 41116fcbef7aSAndi Kleen 41129e5acbc2SDenys Vlasenko uint32_t r100_mm_rreg_slow(struct radeon_device *rdev, uint32_t reg) 41139e5acbc2SDenys Vlasenko { 41149e5acbc2SDenys Vlasenko unsigned long flags; 41159e5acbc2SDenys Vlasenko uint32_t ret; 41169e5acbc2SDenys Vlasenko 41179e5acbc2SDenys Vlasenko spin_lock_irqsave(&rdev->mmio_idx_lock, flags); 41189e5acbc2SDenys Vlasenko writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX); 41199e5acbc2SDenys Vlasenko ret = readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA); 41209e5acbc2SDenys Vlasenko spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags); 41219e5acbc2SDenys Vlasenko return ret; 41229e5acbc2SDenys Vlasenko } 41239e5acbc2SDenys Vlasenko 41249e5acbc2SDenys Vlasenko void r100_mm_wreg_slow(struct radeon_device *rdev, uint32_t reg, uint32_t v) 41259e5acbc2SDenys Vlasenko { 41269e5acbc2SDenys Vlasenko unsigned long flags; 41279e5acbc2SDenys Vlasenko 41289e5acbc2SDenys Vlasenko spin_lock_irqsave(&rdev->mmio_idx_lock, flags); 41299e5acbc2SDenys Vlasenko writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX); 41309e5acbc2SDenys Vlasenko writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA); 41319e5acbc2SDenys Vlasenko spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags); 41329e5acbc2SDenys Vlasenko } 41339e5acbc2SDenys Vlasenko 41346fcbef7aSAndi Kleen u32 r100_io_rreg(struct radeon_device *rdev, u32 reg) 41356fcbef7aSAndi Kleen { 41366fcbef7aSAndi Kleen if (reg < rdev->rio_mem_size) 41376fcbef7aSAndi Kleen return ioread32(rdev->rio_mem + reg); 41386fcbef7aSAndi Kleen else { 41396fcbef7aSAndi Kleen iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX); 41406fcbef7aSAndi Kleen return ioread32(rdev->rio_mem + RADEON_MM_DATA); 41416fcbef7aSAndi Kleen } 41426fcbef7aSAndi Kleen } 41436fcbef7aSAndi Kleen 41446fcbef7aSAndi Kleen void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v) 41456fcbef7aSAndi Kleen { 41466fcbef7aSAndi Kleen if (reg < rdev->rio_mem_size) 41476fcbef7aSAndi Kleen iowrite32(v, rdev->rio_mem + reg); 41486fcbef7aSAndi Kleen else { 41496fcbef7aSAndi Kleen iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX); 41506fcbef7aSAndi Kleen iowrite32(v, rdev->rio_mem + RADEON_MM_DATA); 41516fcbef7aSAndi Kleen } 41526fcbef7aSAndi Kleen } 4153