xref: /openbmc/linux/drivers/gpu/drm/radeon/r100.c (revision ab9e1f5966591dc3e811418e96ba04f284c52458)
1771fe6b9SJerome Glisse /*
2771fe6b9SJerome Glisse  * Copyright 2008 Advanced Micro Devices, Inc.
3771fe6b9SJerome Glisse  * Copyright 2008 Red Hat Inc.
4771fe6b9SJerome Glisse  * Copyright 2009 Jerome Glisse.
5771fe6b9SJerome Glisse  *
6771fe6b9SJerome Glisse  * Permission is hereby granted, free of charge, to any person obtaining a
7771fe6b9SJerome Glisse  * copy of this software and associated documentation files (the "Software"),
8771fe6b9SJerome Glisse  * to deal in the Software without restriction, including without limitation
9771fe6b9SJerome Glisse  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10771fe6b9SJerome Glisse  * and/or sell copies of the Software, and to permit persons to whom the
11771fe6b9SJerome Glisse  * Software is furnished to do so, subject to the following conditions:
12771fe6b9SJerome Glisse  *
13771fe6b9SJerome Glisse  * The above copyright notice and this permission notice shall be included in
14771fe6b9SJerome Glisse  * all copies or substantial portions of the Software.
15771fe6b9SJerome Glisse  *
16771fe6b9SJerome Glisse  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17771fe6b9SJerome Glisse  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18771fe6b9SJerome Glisse  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19771fe6b9SJerome Glisse  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20771fe6b9SJerome Glisse  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21771fe6b9SJerome Glisse  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22771fe6b9SJerome Glisse  * OTHER DEALINGS IN THE SOFTWARE.
23771fe6b9SJerome Glisse  *
24771fe6b9SJerome Glisse  * Authors: Dave Airlie
25771fe6b9SJerome Glisse  *          Alex Deucher
26771fe6b9SJerome Glisse  *          Jerome Glisse
27771fe6b9SJerome Glisse  */
28771fe6b9SJerome Glisse #include <linux/seq_file.h>
295a0e3ad6STejun Heo #include <linux/slab.h>
30771fe6b9SJerome Glisse #include "drmP.h"
31771fe6b9SJerome Glisse #include "drm.h"
32771fe6b9SJerome Glisse #include "radeon_drm.h"
33771fe6b9SJerome Glisse #include "radeon_reg.h"
34771fe6b9SJerome Glisse #include "radeon.h"
35e6990375SDaniel Vetter #include "radeon_asic.h"
363ce0a23dSJerome Glisse #include "r100d.h"
37d4550907SJerome Glisse #include "rs100d.h"
38d4550907SJerome Glisse #include "rv200d.h"
39d4550907SJerome Glisse #include "rv250d.h"
4049e02b73SAlex Deucher #include "atom.h"
413ce0a23dSJerome Glisse 
4270967ab9SBen Hutchings #include <linux/firmware.h>
4370967ab9SBen Hutchings #include <linux/platform_device.h>
4470967ab9SBen Hutchings 
45551ebd83SDave Airlie #include "r100_reg_safe.h"
46551ebd83SDave Airlie #include "rn50_reg_safe.h"
47551ebd83SDave Airlie 
4870967ab9SBen Hutchings /* Firmware Names */
4970967ab9SBen Hutchings #define FIRMWARE_R100		"radeon/R100_cp.bin"
5070967ab9SBen Hutchings #define FIRMWARE_R200		"radeon/R200_cp.bin"
5170967ab9SBen Hutchings #define FIRMWARE_R300		"radeon/R300_cp.bin"
5270967ab9SBen Hutchings #define FIRMWARE_R420		"radeon/R420_cp.bin"
5370967ab9SBen Hutchings #define FIRMWARE_RS690		"radeon/RS690_cp.bin"
5470967ab9SBen Hutchings #define FIRMWARE_RS600		"radeon/RS600_cp.bin"
5570967ab9SBen Hutchings #define FIRMWARE_R520		"radeon/R520_cp.bin"
5670967ab9SBen Hutchings 
5770967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100);
5870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200);
5970967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300);
6070967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420);
6170967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690);
6270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600);
6370967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520);
64771fe6b9SJerome Glisse 
65551ebd83SDave Airlie #include "r100_track.h"
66551ebd83SDave Airlie 
67771fe6b9SJerome Glisse /* This files gather functions specifics to:
68771fe6b9SJerome Glisse  * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
69771fe6b9SJerome Glisse  */
70771fe6b9SJerome Glisse 
71ce8f5370SAlex Deucher void r100_pm_get_dynpm_state(struct radeon_device *rdev)
72a48b9b4eSAlex Deucher {
73a48b9b4eSAlex Deucher 	int i;
74ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_upclock = true;
75ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_downclock = true;
76a48b9b4eSAlex Deucher 
77ce8f5370SAlex Deucher 	switch (rdev->pm.dynpm_planned_action) {
78ce8f5370SAlex Deucher 	case DYNPM_ACTION_MINIMUM:
79a48b9b4eSAlex Deucher 		rdev->pm.requested_power_state_index = 0;
80ce8f5370SAlex Deucher 		rdev->pm.dynpm_can_downclock = false;
81a48b9b4eSAlex Deucher 		break;
82ce8f5370SAlex Deucher 	case DYNPM_ACTION_DOWNCLOCK:
83a48b9b4eSAlex Deucher 		if (rdev->pm.current_power_state_index == 0) {
84a48b9b4eSAlex Deucher 			rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
85ce8f5370SAlex Deucher 			rdev->pm.dynpm_can_downclock = false;
86a48b9b4eSAlex Deucher 		} else {
87a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
88a48b9b4eSAlex Deucher 				for (i = 0; i < rdev->pm.num_power_states; i++) {
89d7311171SAlex Deucher 					if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
90a48b9b4eSAlex Deucher 						continue;
91a48b9b4eSAlex Deucher 					else if (i >= rdev->pm.current_power_state_index) {
92a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
93a48b9b4eSAlex Deucher 						break;
94a48b9b4eSAlex Deucher 					} else {
95a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = i;
96a48b9b4eSAlex Deucher 						break;
97a48b9b4eSAlex Deucher 					}
98a48b9b4eSAlex Deucher 				}
99a48b9b4eSAlex Deucher 			} else
100a48b9b4eSAlex Deucher 				rdev->pm.requested_power_state_index =
101a48b9b4eSAlex Deucher 					rdev->pm.current_power_state_index - 1;
102a48b9b4eSAlex Deucher 		}
103d7311171SAlex Deucher 		/* don't use the power state if crtcs are active and no display flag is set */
104d7311171SAlex Deucher 		if ((rdev->pm.active_crtc_count > 0) &&
105d7311171SAlex Deucher 		    (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
106d7311171SAlex Deucher 		     RADEON_PM_MODE_NO_DISPLAY)) {
107d7311171SAlex Deucher 			rdev->pm.requested_power_state_index++;
108d7311171SAlex Deucher 		}
109a48b9b4eSAlex Deucher 		break;
110ce8f5370SAlex Deucher 	case DYNPM_ACTION_UPCLOCK:
111a48b9b4eSAlex Deucher 		if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
112a48b9b4eSAlex Deucher 			rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
113ce8f5370SAlex Deucher 			rdev->pm.dynpm_can_upclock = false;
114a48b9b4eSAlex Deucher 		} else {
115a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
116a48b9b4eSAlex Deucher 				for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
117d7311171SAlex Deucher 					if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
118a48b9b4eSAlex Deucher 						continue;
119a48b9b4eSAlex Deucher 					else if (i <= rdev->pm.current_power_state_index) {
120a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
121a48b9b4eSAlex Deucher 						break;
122a48b9b4eSAlex Deucher 					} else {
123a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = i;
124a48b9b4eSAlex Deucher 						break;
125a48b9b4eSAlex Deucher 					}
126a48b9b4eSAlex Deucher 				}
127a48b9b4eSAlex Deucher 			} else
128a48b9b4eSAlex Deucher 				rdev->pm.requested_power_state_index =
129a48b9b4eSAlex Deucher 					rdev->pm.current_power_state_index + 1;
130a48b9b4eSAlex Deucher 		}
131a48b9b4eSAlex Deucher 		break;
132ce8f5370SAlex Deucher 	case DYNPM_ACTION_DEFAULT:
13358e21dffSAlex Deucher 		rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
134ce8f5370SAlex Deucher 		rdev->pm.dynpm_can_upclock = false;
13558e21dffSAlex Deucher 		break;
136ce8f5370SAlex Deucher 	case DYNPM_ACTION_NONE:
137a48b9b4eSAlex Deucher 	default:
138a48b9b4eSAlex Deucher 		DRM_ERROR("Requested mode for not defined action\n");
139a48b9b4eSAlex Deucher 		return;
140a48b9b4eSAlex Deucher 	}
141a48b9b4eSAlex Deucher 	/* only one clock mode per power state */
142a48b9b4eSAlex Deucher 	rdev->pm.requested_clock_mode_index = 0;
143a48b9b4eSAlex Deucher 
144d9fdaafbSDave Airlie 	DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
145a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
146a48b9b4eSAlex Deucher 		  clock_info[rdev->pm.requested_clock_mode_index].sclk,
147a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
148a48b9b4eSAlex Deucher 		  clock_info[rdev->pm.requested_clock_mode_index].mclk,
149a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
15079daedc9SAlex Deucher 		  pcie_lanes);
151a48b9b4eSAlex Deucher }
152a48b9b4eSAlex Deucher 
153ce8f5370SAlex Deucher void r100_pm_init_profile(struct radeon_device *rdev)
154bae6b562SAlex Deucher {
155ce8f5370SAlex Deucher 	/* default */
156ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
157ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
158ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
159ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
160ce8f5370SAlex Deucher 	/* low sh */
161ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
162ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
163ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
164ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
165c9e75b21SAlex Deucher 	/* mid sh */
166c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
167c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
168c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
169c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
170ce8f5370SAlex Deucher 	/* high sh */
171ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
172ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
173ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
174ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
175ce8f5370SAlex Deucher 	/* low mh */
176ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
177ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
178ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
179ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
180c9e75b21SAlex Deucher 	/* mid mh */
181c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
182c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
183c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
184c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
185ce8f5370SAlex Deucher 	/* high mh */
186ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
187ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
188ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
189ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
190bae6b562SAlex Deucher }
191bae6b562SAlex Deucher 
19249e02b73SAlex Deucher void r100_pm_misc(struct radeon_device *rdev)
19349e02b73SAlex Deucher {
19449e02b73SAlex Deucher 	int requested_index = rdev->pm.requested_power_state_index;
19549e02b73SAlex Deucher 	struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
19649e02b73SAlex Deucher 	struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
19749e02b73SAlex Deucher 	u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
19849e02b73SAlex Deucher 
19949e02b73SAlex Deucher 	if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
20049e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
20149e02b73SAlex Deucher 			tmp = RREG32(voltage->gpio.reg);
20249e02b73SAlex Deucher 			if (voltage->active_high)
20349e02b73SAlex Deucher 				tmp |= voltage->gpio.mask;
20449e02b73SAlex Deucher 			else
20549e02b73SAlex Deucher 				tmp &= ~(voltage->gpio.mask);
20649e02b73SAlex Deucher 			WREG32(voltage->gpio.reg, tmp);
20749e02b73SAlex Deucher 			if (voltage->delay)
20849e02b73SAlex Deucher 				udelay(voltage->delay);
20949e02b73SAlex Deucher 		} else {
21049e02b73SAlex Deucher 			tmp = RREG32(voltage->gpio.reg);
21149e02b73SAlex Deucher 			if (voltage->active_high)
21249e02b73SAlex Deucher 				tmp &= ~voltage->gpio.mask;
21349e02b73SAlex Deucher 			else
21449e02b73SAlex Deucher 				tmp |= voltage->gpio.mask;
21549e02b73SAlex Deucher 			WREG32(voltage->gpio.reg, tmp);
21649e02b73SAlex Deucher 			if (voltage->delay)
21749e02b73SAlex Deucher 				udelay(voltage->delay);
21849e02b73SAlex Deucher 		}
21949e02b73SAlex Deucher 	}
22049e02b73SAlex Deucher 
22149e02b73SAlex Deucher 	sclk_cntl = RREG32_PLL(SCLK_CNTL);
22249e02b73SAlex Deucher 	sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
22349e02b73SAlex Deucher 	sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
22449e02b73SAlex Deucher 	sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
22549e02b73SAlex Deucher 	sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
22649e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
22749e02b73SAlex Deucher 		sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
22849e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
22949e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
23049e02b73SAlex Deucher 		else
23149e02b73SAlex Deucher 			sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
23249e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
23349e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
23449e02b73SAlex Deucher 		else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
23549e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
23649e02b73SAlex Deucher 	} else
23749e02b73SAlex Deucher 		sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
23849e02b73SAlex Deucher 
23949e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
24049e02b73SAlex Deucher 		sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
24149e02b73SAlex Deucher 		if (voltage->delay) {
24249e02b73SAlex Deucher 			sclk_more_cntl |= VOLTAGE_DROP_SYNC;
24349e02b73SAlex Deucher 			switch (voltage->delay) {
24449e02b73SAlex Deucher 			case 33:
24549e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
24649e02b73SAlex Deucher 				break;
24749e02b73SAlex Deucher 			case 66:
24849e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
24949e02b73SAlex Deucher 				break;
25049e02b73SAlex Deucher 			case 99:
25149e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
25249e02b73SAlex Deucher 				break;
25349e02b73SAlex Deucher 			case 132:
25449e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
25549e02b73SAlex Deucher 				break;
25649e02b73SAlex Deucher 			}
25749e02b73SAlex Deucher 		} else
25849e02b73SAlex Deucher 			sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
25949e02b73SAlex Deucher 	} else
26049e02b73SAlex Deucher 		sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
26149e02b73SAlex Deucher 
26249e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
26349e02b73SAlex Deucher 		sclk_cntl &= ~FORCE_HDP;
26449e02b73SAlex Deucher 	else
26549e02b73SAlex Deucher 		sclk_cntl |= FORCE_HDP;
26649e02b73SAlex Deucher 
26749e02b73SAlex Deucher 	WREG32_PLL(SCLK_CNTL, sclk_cntl);
26849e02b73SAlex Deucher 	WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
26949e02b73SAlex Deucher 	WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
27049e02b73SAlex Deucher 
27149e02b73SAlex Deucher 	/* set pcie lanes */
27249e02b73SAlex Deucher 	if ((rdev->flags & RADEON_IS_PCIE) &&
27349e02b73SAlex Deucher 	    !(rdev->flags & RADEON_IS_IGP) &&
27449e02b73SAlex Deucher 	    rdev->asic->set_pcie_lanes &&
27549e02b73SAlex Deucher 	    (ps->pcie_lanes !=
27649e02b73SAlex Deucher 	     rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
27749e02b73SAlex Deucher 		radeon_set_pcie_lanes(rdev,
27849e02b73SAlex Deucher 				      ps->pcie_lanes);
279d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
28049e02b73SAlex Deucher 	}
28149e02b73SAlex Deucher }
28249e02b73SAlex Deucher 
28349e02b73SAlex Deucher void r100_pm_prepare(struct radeon_device *rdev)
28449e02b73SAlex Deucher {
28549e02b73SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
28649e02b73SAlex Deucher 	struct drm_crtc *crtc;
28749e02b73SAlex Deucher 	struct radeon_crtc *radeon_crtc;
28849e02b73SAlex Deucher 	u32 tmp;
28949e02b73SAlex Deucher 
29049e02b73SAlex Deucher 	/* disable any active CRTCs */
29149e02b73SAlex Deucher 	list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
29249e02b73SAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
29349e02b73SAlex Deucher 		if (radeon_crtc->enabled) {
29449e02b73SAlex Deucher 			if (radeon_crtc->crtc_id) {
29549e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
29649e02b73SAlex Deucher 				tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
29749e02b73SAlex Deucher 				WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
29849e02b73SAlex Deucher 			} else {
29949e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC_GEN_CNTL);
30049e02b73SAlex Deucher 				tmp |= RADEON_CRTC_DISP_REQ_EN_B;
30149e02b73SAlex Deucher 				WREG32(RADEON_CRTC_GEN_CNTL, tmp);
30249e02b73SAlex Deucher 			}
30349e02b73SAlex Deucher 		}
30449e02b73SAlex Deucher 	}
30549e02b73SAlex Deucher }
30649e02b73SAlex Deucher 
30749e02b73SAlex Deucher void r100_pm_finish(struct radeon_device *rdev)
30849e02b73SAlex Deucher {
30949e02b73SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
31049e02b73SAlex Deucher 	struct drm_crtc *crtc;
31149e02b73SAlex Deucher 	struct radeon_crtc *radeon_crtc;
31249e02b73SAlex Deucher 	u32 tmp;
31349e02b73SAlex Deucher 
31449e02b73SAlex Deucher 	/* enable any active CRTCs */
31549e02b73SAlex Deucher 	list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
31649e02b73SAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
31749e02b73SAlex Deucher 		if (radeon_crtc->enabled) {
31849e02b73SAlex Deucher 			if (radeon_crtc->crtc_id) {
31949e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
32049e02b73SAlex Deucher 				tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
32149e02b73SAlex Deucher 				WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
32249e02b73SAlex Deucher 			} else {
32349e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC_GEN_CNTL);
32449e02b73SAlex Deucher 				tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
32549e02b73SAlex Deucher 				WREG32(RADEON_CRTC_GEN_CNTL, tmp);
32649e02b73SAlex Deucher 			}
32749e02b73SAlex Deucher 		}
32849e02b73SAlex Deucher 	}
32949e02b73SAlex Deucher }
33049e02b73SAlex Deucher 
331def9ba9cSAlex Deucher bool r100_gui_idle(struct radeon_device *rdev)
332def9ba9cSAlex Deucher {
333def9ba9cSAlex Deucher 	if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
334def9ba9cSAlex Deucher 		return false;
335def9ba9cSAlex Deucher 	else
336def9ba9cSAlex Deucher 		return true;
337def9ba9cSAlex Deucher }
338def9ba9cSAlex Deucher 
33905a05c50SAlex Deucher /* hpd for digital panel detect/disconnect */
34005a05c50SAlex Deucher bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
34105a05c50SAlex Deucher {
34205a05c50SAlex Deucher 	bool connected = false;
34305a05c50SAlex Deucher 
34405a05c50SAlex Deucher 	switch (hpd) {
34505a05c50SAlex Deucher 	case RADEON_HPD_1:
34605a05c50SAlex Deucher 		if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
34705a05c50SAlex Deucher 			connected = true;
34805a05c50SAlex Deucher 		break;
34905a05c50SAlex Deucher 	case RADEON_HPD_2:
35005a05c50SAlex Deucher 		if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
35105a05c50SAlex Deucher 			connected = true;
35205a05c50SAlex Deucher 		break;
35305a05c50SAlex Deucher 	default:
35405a05c50SAlex Deucher 		break;
35505a05c50SAlex Deucher 	}
35605a05c50SAlex Deucher 	return connected;
35705a05c50SAlex Deucher }
35805a05c50SAlex Deucher 
35905a05c50SAlex Deucher void r100_hpd_set_polarity(struct radeon_device *rdev,
36005a05c50SAlex Deucher 			   enum radeon_hpd_id hpd)
36105a05c50SAlex Deucher {
36205a05c50SAlex Deucher 	u32 tmp;
36305a05c50SAlex Deucher 	bool connected = r100_hpd_sense(rdev, hpd);
36405a05c50SAlex Deucher 
36505a05c50SAlex Deucher 	switch (hpd) {
36605a05c50SAlex Deucher 	case RADEON_HPD_1:
36705a05c50SAlex Deucher 		tmp = RREG32(RADEON_FP_GEN_CNTL);
36805a05c50SAlex Deucher 		if (connected)
36905a05c50SAlex Deucher 			tmp &= ~RADEON_FP_DETECT_INT_POL;
37005a05c50SAlex Deucher 		else
37105a05c50SAlex Deucher 			tmp |= RADEON_FP_DETECT_INT_POL;
37205a05c50SAlex Deucher 		WREG32(RADEON_FP_GEN_CNTL, tmp);
37305a05c50SAlex Deucher 		break;
37405a05c50SAlex Deucher 	case RADEON_HPD_2:
37505a05c50SAlex Deucher 		tmp = RREG32(RADEON_FP2_GEN_CNTL);
37605a05c50SAlex Deucher 		if (connected)
37705a05c50SAlex Deucher 			tmp &= ~RADEON_FP2_DETECT_INT_POL;
37805a05c50SAlex Deucher 		else
37905a05c50SAlex Deucher 			tmp |= RADEON_FP2_DETECT_INT_POL;
38005a05c50SAlex Deucher 		WREG32(RADEON_FP2_GEN_CNTL, tmp);
38105a05c50SAlex Deucher 		break;
38205a05c50SAlex Deucher 	default:
38305a05c50SAlex Deucher 		break;
38405a05c50SAlex Deucher 	}
38505a05c50SAlex Deucher }
38605a05c50SAlex Deucher 
38705a05c50SAlex Deucher void r100_hpd_init(struct radeon_device *rdev)
38805a05c50SAlex Deucher {
38905a05c50SAlex Deucher 	struct drm_device *dev = rdev->ddev;
39005a05c50SAlex Deucher 	struct drm_connector *connector;
39105a05c50SAlex Deucher 
39205a05c50SAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
39305a05c50SAlex Deucher 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
39405a05c50SAlex Deucher 		switch (radeon_connector->hpd.hpd) {
39505a05c50SAlex Deucher 		case RADEON_HPD_1:
39605a05c50SAlex Deucher 			rdev->irq.hpd[0] = true;
39705a05c50SAlex Deucher 			break;
39805a05c50SAlex Deucher 		case RADEON_HPD_2:
39905a05c50SAlex Deucher 			rdev->irq.hpd[1] = true;
40005a05c50SAlex Deucher 			break;
40105a05c50SAlex Deucher 		default:
40205a05c50SAlex Deucher 			break;
40305a05c50SAlex Deucher 		}
40405a05c50SAlex Deucher 	}
405003e69f9SJerome Glisse 	if (rdev->irq.installed)
40605a05c50SAlex Deucher 		r100_irq_set(rdev);
40705a05c50SAlex Deucher }
40805a05c50SAlex Deucher 
40905a05c50SAlex Deucher void r100_hpd_fini(struct radeon_device *rdev)
41005a05c50SAlex Deucher {
41105a05c50SAlex Deucher 	struct drm_device *dev = rdev->ddev;
41205a05c50SAlex Deucher 	struct drm_connector *connector;
41305a05c50SAlex Deucher 
41405a05c50SAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
41505a05c50SAlex Deucher 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
41605a05c50SAlex Deucher 		switch (radeon_connector->hpd.hpd) {
41705a05c50SAlex Deucher 		case RADEON_HPD_1:
41805a05c50SAlex Deucher 			rdev->irq.hpd[0] = false;
41905a05c50SAlex Deucher 			break;
42005a05c50SAlex Deucher 		case RADEON_HPD_2:
42105a05c50SAlex Deucher 			rdev->irq.hpd[1] = false;
42205a05c50SAlex Deucher 			break;
42305a05c50SAlex Deucher 		default:
42405a05c50SAlex Deucher 			break;
42505a05c50SAlex Deucher 		}
42605a05c50SAlex Deucher 	}
42705a05c50SAlex Deucher }
42805a05c50SAlex Deucher 
429771fe6b9SJerome Glisse /*
430771fe6b9SJerome Glisse  * PCI GART
431771fe6b9SJerome Glisse  */
432771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
433771fe6b9SJerome Glisse {
434771fe6b9SJerome Glisse 	/* TODO: can we do somethings here ? */
435771fe6b9SJerome Glisse 	/* It seems hw only cache one entry so we should discard this
436771fe6b9SJerome Glisse 	 * entry otherwise if first GPU GART read hit this entry it
437771fe6b9SJerome Glisse 	 * could end up in wrong address. */
438771fe6b9SJerome Glisse }
439771fe6b9SJerome Glisse 
4404aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev)
4414aac0473SJerome Glisse {
4424aac0473SJerome Glisse 	int r;
4434aac0473SJerome Glisse 
4444aac0473SJerome Glisse 	if (rdev->gart.table.ram.ptr) {
4454aac0473SJerome Glisse 		WARN(1, "R100 PCI GART already initialized.\n");
4464aac0473SJerome Glisse 		return 0;
4474aac0473SJerome Glisse 	}
4484aac0473SJerome Glisse 	/* Initialize common gart structure */
4494aac0473SJerome Glisse 	r = radeon_gart_init(rdev);
4504aac0473SJerome Glisse 	if (r)
4514aac0473SJerome Glisse 		return r;
4524aac0473SJerome Glisse 	rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
4534aac0473SJerome Glisse 	rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
4544aac0473SJerome Glisse 	rdev->asic->gart_set_page = &r100_pci_gart_set_page;
4554aac0473SJerome Glisse 	return radeon_gart_table_ram_alloc(rdev);
4564aac0473SJerome Glisse }
4574aac0473SJerome Glisse 
45817e15b0cSDave Airlie /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
45917e15b0cSDave Airlie void r100_enable_bm(struct radeon_device *rdev)
46017e15b0cSDave Airlie {
46117e15b0cSDave Airlie 	uint32_t tmp;
46217e15b0cSDave Airlie 	/* Enable bus mastering */
46317e15b0cSDave Airlie 	tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
46417e15b0cSDave Airlie 	WREG32(RADEON_BUS_CNTL, tmp);
46517e15b0cSDave Airlie }
46617e15b0cSDave Airlie 
467771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev)
468771fe6b9SJerome Glisse {
469771fe6b9SJerome Glisse 	uint32_t tmp;
470771fe6b9SJerome Glisse 
47182568565SDave Airlie 	radeon_gart_restore(rdev);
472771fe6b9SJerome Glisse 	/* discard memory request outside of configured range */
473771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
474771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp);
475771fe6b9SJerome Glisse 	/* set address range for PCI address translate */
476d594e46aSJerome Glisse 	WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
477d594e46aSJerome Glisse 	WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
478771fe6b9SJerome Glisse 	/* set PCI GART page-table base address */
479771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
480771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
481771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp);
482771fe6b9SJerome Glisse 	r100_pci_gart_tlb_flush(rdev);
483771fe6b9SJerome Glisse 	rdev->gart.ready = true;
484771fe6b9SJerome Glisse 	return 0;
485771fe6b9SJerome Glisse }
486771fe6b9SJerome Glisse 
487771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev)
488771fe6b9SJerome Glisse {
489771fe6b9SJerome Glisse 	uint32_t tmp;
490771fe6b9SJerome Glisse 
491771fe6b9SJerome Glisse 	/* discard memory request outside of configured range */
492771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
493771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
494771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_LO_ADDR, 0);
495771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_HI_ADDR, 0);
496771fe6b9SJerome Glisse }
497771fe6b9SJerome Glisse 
498771fe6b9SJerome Glisse int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
499771fe6b9SJerome Glisse {
500771fe6b9SJerome Glisse 	if (i < 0 || i > rdev->gart.num_gpu_pages) {
501771fe6b9SJerome Glisse 		return -EINVAL;
502771fe6b9SJerome Glisse 	}
503ed10f95dSDave Airlie 	rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
504771fe6b9SJerome Glisse 	return 0;
505771fe6b9SJerome Glisse }
506771fe6b9SJerome Glisse 
5074aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev)
508771fe6b9SJerome Glisse {
509f9274562SJerome Glisse 	radeon_gart_fini(rdev);
510771fe6b9SJerome Glisse 	r100_pci_gart_disable(rdev);
5114aac0473SJerome Glisse 	radeon_gart_table_ram_free(rdev);
512771fe6b9SJerome Glisse }
513771fe6b9SJerome Glisse 
5147ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev)
5157ed220d7SMichel Dänzer {
5167ed220d7SMichel Dänzer 	uint32_t tmp = 0;
5177ed220d7SMichel Dänzer 
518003e69f9SJerome Glisse 	if (!rdev->irq.installed) {
519003e69f9SJerome Glisse 		WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
520003e69f9SJerome Glisse 		WREG32(R_000040_GEN_INT_CNTL, 0);
521003e69f9SJerome Glisse 		return -EINVAL;
522003e69f9SJerome Glisse 	}
5237ed220d7SMichel Dänzer 	if (rdev->irq.sw_int) {
5247ed220d7SMichel Dänzer 		tmp |= RADEON_SW_INT_ENABLE;
5257ed220d7SMichel Dänzer 	}
5262031f77cSAlex Deucher 	if (rdev->irq.gui_idle) {
5272031f77cSAlex Deucher 		tmp |= RADEON_GUI_IDLE_MASK;
5282031f77cSAlex Deucher 	}
5297ed220d7SMichel Dänzer 	if (rdev->irq.crtc_vblank_int[0]) {
5307ed220d7SMichel Dänzer 		tmp |= RADEON_CRTC_VBLANK_MASK;
5317ed220d7SMichel Dänzer 	}
5327ed220d7SMichel Dänzer 	if (rdev->irq.crtc_vblank_int[1]) {
5337ed220d7SMichel Dänzer 		tmp |= RADEON_CRTC2_VBLANK_MASK;
5347ed220d7SMichel Dänzer 	}
53505a05c50SAlex Deucher 	if (rdev->irq.hpd[0]) {
53605a05c50SAlex Deucher 		tmp |= RADEON_FP_DETECT_MASK;
53705a05c50SAlex Deucher 	}
53805a05c50SAlex Deucher 	if (rdev->irq.hpd[1]) {
53905a05c50SAlex Deucher 		tmp |= RADEON_FP2_DETECT_MASK;
54005a05c50SAlex Deucher 	}
5417ed220d7SMichel Dänzer 	WREG32(RADEON_GEN_INT_CNTL, tmp);
5427ed220d7SMichel Dänzer 	return 0;
5437ed220d7SMichel Dänzer }
5447ed220d7SMichel Dänzer 
5459f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev)
5469f022ddfSJerome Glisse {
5479f022ddfSJerome Glisse 	u32 tmp;
5489f022ddfSJerome Glisse 
5499f022ddfSJerome Glisse 	WREG32(R_000040_GEN_INT_CNTL, 0);
5509f022ddfSJerome Glisse 	/* Wait and acknowledge irq */
5519f022ddfSJerome Glisse 	mdelay(1);
5529f022ddfSJerome Glisse 	tmp = RREG32(R_000044_GEN_INT_STATUS);
5539f022ddfSJerome Glisse 	WREG32(R_000044_GEN_INT_STATUS, tmp);
5549f022ddfSJerome Glisse }
5559f022ddfSJerome Glisse 
5567ed220d7SMichel Dänzer static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
5577ed220d7SMichel Dänzer {
5587ed220d7SMichel Dänzer 	uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
55905a05c50SAlex Deucher 	uint32_t irq_mask = RADEON_SW_INT_TEST |
56005a05c50SAlex Deucher 		RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
56105a05c50SAlex Deucher 		RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
5627ed220d7SMichel Dänzer 
5632031f77cSAlex Deucher 	/* the interrupt works, but the status bit is permanently asserted */
5642031f77cSAlex Deucher 	if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
5652031f77cSAlex Deucher 		if (!rdev->irq.gui_idle_acked)
5662031f77cSAlex Deucher 			irq_mask |= RADEON_GUI_IDLE_STAT;
5672031f77cSAlex Deucher 	}
5682031f77cSAlex Deucher 
5697ed220d7SMichel Dänzer 	if (irqs) {
5707ed220d7SMichel Dänzer 		WREG32(RADEON_GEN_INT_STATUS, irqs);
5717ed220d7SMichel Dänzer 	}
5727ed220d7SMichel Dänzer 	return irqs & irq_mask;
5737ed220d7SMichel Dänzer }
5747ed220d7SMichel Dänzer 
5757ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev)
5767ed220d7SMichel Dänzer {
5773e5cb98dSAlex Deucher 	uint32_t status, msi_rearm;
578d4877cf2SAlex Deucher 	bool queue_hotplug = false;
5797ed220d7SMichel Dänzer 
5802031f77cSAlex Deucher 	/* reset gui idle ack.  the status bit is broken */
5812031f77cSAlex Deucher 	rdev->irq.gui_idle_acked = false;
5822031f77cSAlex Deucher 
5837ed220d7SMichel Dänzer 	status = r100_irq_ack(rdev);
5847ed220d7SMichel Dänzer 	if (!status) {
5857ed220d7SMichel Dänzer 		return IRQ_NONE;
5867ed220d7SMichel Dänzer 	}
587a513c184SJerome Glisse 	if (rdev->shutdown) {
588a513c184SJerome Glisse 		return IRQ_NONE;
589a513c184SJerome Glisse 	}
5907ed220d7SMichel Dänzer 	while (status) {
5917ed220d7SMichel Dänzer 		/* SW interrupt */
5927ed220d7SMichel Dänzer 		if (status & RADEON_SW_INT_TEST) {
5937ed220d7SMichel Dänzer 			radeon_fence_process(rdev);
5947ed220d7SMichel Dänzer 		}
5952031f77cSAlex Deucher 		/* gui idle interrupt */
5962031f77cSAlex Deucher 		if (status & RADEON_GUI_IDLE_STAT) {
5972031f77cSAlex Deucher 			rdev->irq.gui_idle_acked = true;
5982031f77cSAlex Deucher 			rdev->pm.gui_idle = true;
5992031f77cSAlex Deucher 			wake_up(&rdev->irq.idle_queue);
6002031f77cSAlex Deucher 		}
6017ed220d7SMichel Dänzer 		/* Vertical blank interrupts */
6027ed220d7SMichel Dänzer 		if (status & RADEON_CRTC_VBLANK_STAT) {
6037ed220d7SMichel Dänzer 			drm_handle_vblank(rdev->ddev, 0);
604839461d3SRafał Miłecki 			rdev->pm.vblank_sync = true;
60573a6d3fcSRafał Miłecki 			wake_up(&rdev->irq.vblank_queue);
6067ed220d7SMichel Dänzer 		}
6077ed220d7SMichel Dänzer 		if (status & RADEON_CRTC2_VBLANK_STAT) {
6087ed220d7SMichel Dänzer 			drm_handle_vblank(rdev->ddev, 1);
609839461d3SRafał Miłecki 			rdev->pm.vblank_sync = true;
61073a6d3fcSRafał Miłecki 			wake_up(&rdev->irq.vblank_queue);
6117ed220d7SMichel Dänzer 		}
61205a05c50SAlex Deucher 		if (status & RADEON_FP_DETECT_STAT) {
613d4877cf2SAlex Deucher 			queue_hotplug = true;
614d4877cf2SAlex Deucher 			DRM_DEBUG("HPD1\n");
61505a05c50SAlex Deucher 		}
61605a05c50SAlex Deucher 		if (status & RADEON_FP2_DETECT_STAT) {
617d4877cf2SAlex Deucher 			queue_hotplug = true;
618d4877cf2SAlex Deucher 			DRM_DEBUG("HPD2\n");
61905a05c50SAlex Deucher 		}
6207ed220d7SMichel Dänzer 		status = r100_irq_ack(rdev);
6217ed220d7SMichel Dänzer 	}
6222031f77cSAlex Deucher 	/* reset gui idle ack.  the status bit is broken */
6232031f77cSAlex Deucher 	rdev->irq.gui_idle_acked = false;
624d4877cf2SAlex Deucher 	if (queue_hotplug)
625d4877cf2SAlex Deucher 		queue_work(rdev->wq, &rdev->hotplug_work);
6263e5cb98dSAlex Deucher 	if (rdev->msi_enabled) {
6273e5cb98dSAlex Deucher 		switch (rdev->family) {
6283e5cb98dSAlex Deucher 		case CHIP_RS400:
6293e5cb98dSAlex Deucher 		case CHIP_RS480:
6303e5cb98dSAlex Deucher 			msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
6313e5cb98dSAlex Deucher 			WREG32(RADEON_AIC_CNTL, msi_rearm);
6323e5cb98dSAlex Deucher 			WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
6333e5cb98dSAlex Deucher 			break;
6343e5cb98dSAlex Deucher 		default:
6353e5cb98dSAlex Deucher 			msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
6363e5cb98dSAlex Deucher 			WREG32(RADEON_MSI_REARM_EN, msi_rearm);
6373e5cb98dSAlex Deucher 			WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
6383e5cb98dSAlex Deucher 			break;
6393e5cb98dSAlex Deucher 		}
6403e5cb98dSAlex Deucher 	}
6417ed220d7SMichel Dänzer 	return IRQ_HANDLED;
6427ed220d7SMichel Dänzer }
6437ed220d7SMichel Dänzer 
6447ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
6457ed220d7SMichel Dänzer {
6467ed220d7SMichel Dänzer 	if (crtc == 0)
6477ed220d7SMichel Dänzer 		return RREG32(RADEON_CRTC_CRNT_FRAME);
6487ed220d7SMichel Dänzer 	else
6497ed220d7SMichel Dänzer 		return RREG32(RADEON_CRTC2_CRNT_FRAME);
6507ed220d7SMichel Dänzer }
6517ed220d7SMichel Dänzer 
6529e5b2af7SPauli Nieminen /* Who ever call radeon_fence_emit should call ring_lock and ask
6539e5b2af7SPauli Nieminen  * for enough space (today caller are ib schedule and buffer move) */
654771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev,
655771fe6b9SJerome Glisse 			  struct radeon_fence *fence)
656771fe6b9SJerome Glisse {
6579e5b2af7SPauli Nieminen 	/* We have to make sure that caches are flushed before
6589e5b2af7SPauli Nieminen 	 * CPU might read something from VRAM. */
6599e5b2af7SPauli Nieminen 	radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
6609e5b2af7SPauli Nieminen 	radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
6619e5b2af7SPauli Nieminen 	radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
6629e5b2af7SPauli Nieminen 	radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
663771fe6b9SJerome Glisse 	/* Wait until IDLE & CLEAN */
6644612dc97SAlex Deucher 	radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
6654612dc97SAlex Deucher 	radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
666cafe6609SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
667cafe6609SJerome Glisse 	radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
668cafe6609SJerome Glisse 				RADEON_HDP_READ_BUFFER_INVALIDATE);
669cafe6609SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
670cafe6609SJerome Glisse 	radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
671771fe6b9SJerome Glisse 	/* Emit fence sequence & fire IRQ */
672771fe6b9SJerome Glisse 	radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
673771fe6b9SJerome Glisse 	radeon_ring_write(rdev, fence->seq);
674771fe6b9SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
675771fe6b9SJerome Glisse 	radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
676771fe6b9SJerome Glisse }
677771fe6b9SJerome Glisse 
678771fe6b9SJerome Glisse int r100_wb_init(struct radeon_device *rdev)
679771fe6b9SJerome Glisse {
680771fe6b9SJerome Glisse 	int r;
681771fe6b9SJerome Glisse 
682771fe6b9SJerome Glisse 	if (rdev->wb.wb_obj == NULL) {
6834c788679SJerome Glisse 		r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
684771fe6b9SJerome Glisse 					RADEON_GEM_DOMAIN_GTT,
6854c788679SJerome Glisse 					&rdev->wb.wb_obj);
686771fe6b9SJerome Glisse 		if (r) {
6874c788679SJerome Glisse 			dev_err(rdev->dev, "(%d) create WB buffer failed\n", r);
688771fe6b9SJerome Glisse 			return r;
689771fe6b9SJerome Glisse 		}
6904c788679SJerome Glisse 		r = radeon_bo_reserve(rdev->wb.wb_obj, false);
6914c788679SJerome Glisse 		if (unlikely(r != 0))
6924c788679SJerome Glisse 			return r;
6934c788679SJerome Glisse 		r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
694771fe6b9SJerome Glisse 					&rdev->wb.gpu_addr);
695771fe6b9SJerome Glisse 		if (r) {
6964c788679SJerome Glisse 			dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r);
6974c788679SJerome Glisse 			radeon_bo_unreserve(rdev->wb.wb_obj);
698771fe6b9SJerome Glisse 			return r;
699771fe6b9SJerome Glisse 		}
7004c788679SJerome Glisse 		r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
7014c788679SJerome Glisse 		radeon_bo_unreserve(rdev->wb.wb_obj);
702771fe6b9SJerome Glisse 		if (r) {
7034c788679SJerome Glisse 			dev_err(rdev->dev, "(%d) map WB buffer failed\n", r);
704771fe6b9SJerome Glisse 			return r;
705771fe6b9SJerome Glisse 		}
706771fe6b9SJerome Glisse 	}
7079f022ddfSJerome Glisse 	WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
7089f022ddfSJerome Glisse 	WREG32(R_00070C_CP_RB_RPTR_ADDR,
7099f022ddfSJerome Glisse 		S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
7109f022ddfSJerome Glisse 	WREG32(R_000770_SCRATCH_UMSK, 0xff);
711771fe6b9SJerome Glisse 	return 0;
712771fe6b9SJerome Glisse }
713771fe6b9SJerome Glisse 
7149f022ddfSJerome Glisse void r100_wb_disable(struct radeon_device *rdev)
7159f022ddfSJerome Glisse {
7169f022ddfSJerome Glisse 	WREG32(R_000770_SCRATCH_UMSK, 0);
7179f022ddfSJerome Glisse }
7189f022ddfSJerome Glisse 
719771fe6b9SJerome Glisse void r100_wb_fini(struct radeon_device *rdev)
720771fe6b9SJerome Glisse {
7214c788679SJerome Glisse 	int r;
7224c788679SJerome Glisse 
7239f022ddfSJerome Glisse 	r100_wb_disable(rdev);
724771fe6b9SJerome Glisse 	if (rdev->wb.wb_obj) {
7254c788679SJerome Glisse 		r = radeon_bo_reserve(rdev->wb.wb_obj, false);
7264c788679SJerome Glisse 		if (unlikely(r != 0)) {
7274c788679SJerome Glisse 			dev_err(rdev->dev, "(%d) can't finish WB\n", r);
7284c788679SJerome Glisse 			return;
7294c788679SJerome Glisse 		}
7304c788679SJerome Glisse 		radeon_bo_kunmap(rdev->wb.wb_obj);
7314c788679SJerome Glisse 		radeon_bo_unpin(rdev->wb.wb_obj);
7324c788679SJerome Glisse 		radeon_bo_unreserve(rdev->wb.wb_obj);
7334c788679SJerome Glisse 		radeon_bo_unref(&rdev->wb.wb_obj);
734771fe6b9SJerome Glisse 		rdev->wb.wb = NULL;
735771fe6b9SJerome Glisse 		rdev->wb.wb_obj = NULL;
736771fe6b9SJerome Glisse 	}
737771fe6b9SJerome Glisse }
738771fe6b9SJerome Glisse 
739771fe6b9SJerome Glisse int r100_copy_blit(struct radeon_device *rdev,
740771fe6b9SJerome Glisse 		   uint64_t src_offset,
741771fe6b9SJerome Glisse 		   uint64_t dst_offset,
742771fe6b9SJerome Glisse 		   unsigned num_pages,
743771fe6b9SJerome Glisse 		   struct radeon_fence *fence)
744771fe6b9SJerome Glisse {
745771fe6b9SJerome Glisse 	uint32_t cur_pages;
746771fe6b9SJerome Glisse 	uint32_t stride_bytes = PAGE_SIZE;
747771fe6b9SJerome Glisse 	uint32_t pitch;
748771fe6b9SJerome Glisse 	uint32_t stride_pixels;
749771fe6b9SJerome Glisse 	unsigned ndw;
750771fe6b9SJerome Glisse 	int num_loops;
751771fe6b9SJerome Glisse 	int r = 0;
752771fe6b9SJerome Glisse 
753771fe6b9SJerome Glisse 	/* radeon limited to 16k stride */
754771fe6b9SJerome Glisse 	stride_bytes &= 0x3fff;
755771fe6b9SJerome Glisse 	/* radeon pitch is /64 */
756771fe6b9SJerome Glisse 	pitch = stride_bytes / 64;
757771fe6b9SJerome Glisse 	stride_pixels = stride_bytes / 4;
758771fe6b9SJerome Glisse 	num_loops = DIV_ROUND_UP(num_pages, 8191);
759771fe6b9SJerome Glisse 
760771fe6b9SJerome Glisse 	/* Ask for enough room for blit + flush + fence */
761771fe6b9SJerome Glisse 	ndw = 64 + (10 * num_loops);
762771fe6b9SJerome Glisse 	r = radeon_ring_lock(rdev, ndw);
763771fe6b9SJerome Glisse 	if (r) {
764771fe6b9SJerome Glisse 		DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
765771fe6b9SJerome Glisse 		return -EINVAL;
766771fe6b9SJerome Glisse 	}
767771fe6b9SJerome Glisse 	while (num_pages > 0) {
768771fe6b9SJerome Glisse 		cur_pages = num_pages;
769771fe6b9SJerome Glisse 		if (cur_pages > 8191) {
770771fe6b9SJerome Glisse 			cur_pages = 8191;
771771fe6b9SJerome Glisse 		}
772771fe6b9SJerome Glisse 		num_pages -= cur_pages;
773771fe6b9SJerome Glisse 
774771fe6b9SJerome Glisse 		/* pages are in Y direction - height
775771fe6b9SJerome Glisse 		   page width in X direction - width */
776771fe6b9SJerome Glisse 		radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
777771fe6b9SJerome Glisse 		radeon_ring_write(rdev,
778771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
779771fe6b9SJerome Glisse 				  RADEON_GMC_DST_PITCH_OFFSET_CNTL |
780771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_CLIPPING |
781771fe6b9SJerome Glisse 				  RADEON_GMC_DST_CLIPPING |
782771fe6b9SJerome Glisse 				  RADEON_GMC_BRUSH_NONE |
783771fe6b9SJerome Glisse 				  (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
784771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_DATATYPE_COLOR |
785771fe6b9SJerome Glisse 				  RADEON_ROP3_S |
786771fe6b9SJerome Glisse 				  RADEON_DP_SRC_SOURCE_MEMORY |
787771fe6b9SJerome Glisse 				  RADEON_GMC_CLR_CMP_CNTL_DIS |
788771fe6b9SJerome Glisse 				  RADEON_GMC_WR_MSK_DIS);
789771fe6b9SJerome Glisse 		radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
790771fe6b9SJerome Glisse 		radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
791771fe6b9SJerome Glisse 		radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
792771fe6b9SJerome Glisse 		radeon_ring_write(rdev, 0);
793771fe6b9SJerome Glisse 		radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
794771fe6b9SJerome Glisse 		radeon_ring_write(rdev, num_pages);
795771fe6b9SJerome Glisse 		radeon_ring_write(rdev, num_pages);
796771fe6b9SJerome Glisse 		radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
797771fe6b9SJerome Glisse 	}
798771fe6b9SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
799771fe6b9SJerome Glisse 	radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
800771fe6b9SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
801771fe6b9SJerome Glisse 	radeon_ring_write(rdev,
802771fe6b9SJerome Glisse 			  RADEON_WAIT_2D_IDLECLEAN |
803771fe6b9SJerome Glisse 			  RADEON_WAIT_HOST_IDLECLEAN |
804771fe6b9SJerome Glisse 			  RADEON_WAIT_DMA_GUI_IDLE);
805771fe6b9SJerome Glisse 	if (fence) {
806771fe6b9SJerome Glisse 		r = radeon_fence_emit(rdev, fence);
807771fe6b9SJerome Glisse 	}
808771fe6b9SJerome Glisse 	radeon_ring_unlock_commit(rdev);
809771fe6b9SJerome Glisse 	return r;
810771fe6b9SJerome Glisse }
811771fe6b9SJerome Glisse 
81245600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev)
81345600232SJerome Glisse {
81445600232SJerome Glisse 	unsigned i;
81545600232SJerome Glisse 	u32 tmp;
81645600232SJerome Glisse 
81745600232SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
81845600232SJerome Glisse 		tmp = RREG32(R_000E40_RBBM_STATUS);
81945600232SJerome Glisse 		if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
82045600232SJerome Glisse 			return 0;
82145600232SJerome Glisse 		}
82245600232SJerome Glisse 		udelay(1);
82345600232SJerome Glisse 	}
82445600232SJerome Glisse 	return -1;
82545600232SJerome Glisse }
82645600232SJerome Glisse 
827771fe6b9SJerome Glisse void r100_ring_start(struct radeon_device *rdev)
828771fe6b9SJerome Glisse {
829771fe6b9SJerome Glisse 	int r;
830771fe6b9SJerome Glisse 
831771fe6b9SJerome Glisse 	r = radeon_ring_lock(rdev, 2);
832771fe6b9SJerome Glisse 	if (r) {
833771fe6b9SJerome Glisse 		return;
834771fe6b9SJerome Glisse 	}
835771fe6b9SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
836771fe6b9SJerome Glisse 	radeon_ring_write(rdev,
837771fe6b9SJerome Glisse 			  RADEON_ISYNC_ANY2D_IDLE3D |
838771fe6b9SJerome Glisse 			  RADEON_ISYNC_ANY3D_IDLE2D |
839771fe6b9SJerome Glisse 			  RADEON_ISYNC_WAIT_IDLEGUI |
840771fe6b9SJerome Glisse 			  RADEON_ISYNC_CPSCRATCH_IDLEGUI);
841771fe6b9SJerome Glisse 	radeon_ring_unlock_commit(rdev);
842771fe6b9SJerome Glisse }
843771fe6b9SJerome Glisse 
84470967ab9SBen Hutchings 
84570967ab9SBen Hutchings /* Load the microcode for the CP */
84670967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev)
847771fe6b9SJerome Glisse {
84870967ab9SBen Hutchings 	struct platform_device *pdev;
84970967ab9SBen Hutchings 	const char *fw_name = NULL;
85070967ab9SBen Hutchings 	int err;
851771fe6b9SJerome Glisse 
852d9fdaafbSDave Airlie 	DRM_DEBUG_KMS("\n");
85370967ab9SBen Hutchings 
85470967ab9SBen Hutchings 	pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
85570967ab9SBen Hutchings 	err = IS_ERR(pdev);
85670967ab9SBen Hutchings 	if (err) {
85770967ab9SBen Hutchings 		printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
85870967ab9SBen Hutchings 		return -EINVAL;
859771fe6b9SJerome Glisse 	}
860771fe6b9SJerome Glisse 	if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
861771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
862771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS200)) {
863771fe6b9SJerome Glisse 		DRM_INFO("Loading R100 Microcode\n");
86470967ab9SBen Hutchings 		fw_name = FIRMWARE_R100;
865771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R200) ||
866771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV250) ||
867771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV280) ||
868771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS300)) {
869771fe6b9SJerome Glisse 		DRM_INFO("Loading R200 Microcode\n");
87070967ab9SBen Hutchings 		fw_name = FIRMWARE_R200;
871771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R300) ||
872771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R350) ||
873771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV350) ||
874771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV380) ||
875771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS400) ||
876771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS480)) {
877771fe6b9SJerome Glisse 		DRM_INFO("Loading R300 Microcode\n");
87870967ab9SBen Hutchings 		fw_name = FIRMWARE_R300;
879771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R420) ||
880771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R423) ||
881771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV410)) {
882771fe6b9SJerome Glisse 		DRM_INFO("Loading R400 Microcode\n");
88370967ab9SBen Hutchings 		fw_name = FIRMWARE_R420;
884771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_RS690) ||
885771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS740)) {
886771fe6b9SJerome Glisse 		DRM_INFO("Loading RS690/RS740 Microcode\n");
88770967ab9SBen Hutchings 		fw_name = FIRMWARE_RS690;
888771fe6b9SJerome Glisse 	} else if (rdev->family == CHIP_RS600) {
889771fe6b9SJerome Glisse 		DRM_INFO("Loading RS600 Microcode\n");
89070967ab9SBen Hutchings 		fw_name = FIRMWARE_RS600;
891771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_RV515) ||
892771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R520) ||
893771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV530) ||
894771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R580) ||
895771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV560) ||
896771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV570)) {
897771fe6b9SJerome Glisse 		DRM_INFO("Loading R500 Microcode\n");
89870967ab9SBen Hutchings 		fw_name = FIRMWARE_R520;
89970967ab9SBen Hutchings 	}
90070967ab9SBen Hutchings 
9013ce0a23dSJerome Glisse 	err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
90270967ab9SBen Hutchings 	platform_device_unregister(pdev);
90370967ab9SBen Hutchings 	if (err) {
90470967ab9SBen Hutchings 		printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
90570967ab9SBen Hutchings 		       fw_name);
9063ce0a23dSJerome Glisse 	} else if (rdev->me_fw->size % 8) {
90770967ab9SBen Hutchings 		printk(KERN_ERR
90870967ab9SBen Hutchings 		       "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
9093ce0a23dSJerome Glisse 		       rdev->me_fw->size, fw_name);
91070967ab9SBen Hutchings 		err = -EINVAL;
9113ce0a23dSJerome Glisse 		release_firmware(rdev->me_fw);
9123ce0a23dSJerome Glisse 		rdev->me_fw = NULL;
91370967ab9SBen Hutchings 	}
91470967ab9SBen Hutchings 	return err;
91570967ab9SBen Hutchings }
916d4550907SJerome Glisse 
91770967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev)
91870967ab9SBen Hutchings {
91970967ab9SBen Hutchings 	const __be32 *fw_data;
92070967ab9SBen Hutchings 	int i, size;
92170967ab9SBen Hutchings 
92270967ab9SBen Hutchings 	if (r100_gui_wait_for_idle(rdev)) {
92370967ab9SBen Hutchings 		printk(KERN_WARNING "Failed to wait GUI idle while "
92470967ab9SBen Hutchings 		       "programming pipes. Bad things might happen.\n");
92570967ab9SBen Hutchings 	}
92670967ab9SBen Hutchings 
9273ce0a23dSJerome Glisse 	if (rdev->me_fw) {
9283ce0a23dSJerome Glisse 		size = rdev->me_fw->size / 4;
9293ce0a23dSJerome Glisse 		fw_data = (const __be32 *)&rdev->me_fw->data[0];
93070967ab9SBen Hutchings 		WREG32(RADEON_CP_ME_RAM_ADDR, 0);
93170967ab9SBen Hutchings 		for (i = 0; i < size; i += 2) {
93270967ab9SBen Hutchings 			WREG32(RADEON_CP_ME_RAM_DATAH,
93370967ab9SBen Hutchings 			       be32_to_cpup(&fw_data[i]));
93470967ab9SBen Hutchings 			WREG32(RADEON_CP_ME_RAM_DATAL,
93570967ab9SBen Hutchings 			       be32_to_cpup(&fw_data[i + 1]));
936771fe6b9SJerome Glisse 		}
937771fe6b9SJerome Glisse 	}
938771fe6b9SJerome Glisse }
939771fe6b9SJerome Glisse 
940771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
941771fe6b9SJerome Glisse {
942771fe6b9SJerome Glisse 	unsigned rb_bufsz;
943771fe6b9SJerome Glisse 	unsigned rb_blksz;
944771fe6b9SJerome Glisse 	unsigned max_fetch;
945771fe6b9SJerome Glisse 	unsigned pre_write_timer;
946771fe6b9SJerome Glisse 	unsigned pre_write_limit;
947771fe6b9SJerome Glisse 	unsigned indirect2_start;
948771fe6b9SJerome Glisse 	unsigned indirect1_start;
949771fe6b9SJerome Glisse 	uint32_t tmp;
950771fe6b9SJerome Glisse 	int r;
951771fe6b9SJerome Glisse 
952771fe6b9SJerome Glisse 	if (r100_debugfs_cp_init(rdev)) {
953771fe6b9SJerome Glisse 		DRM_ERROR("Failed to register debugfs file for CP !\n");
954771fe6b9SJerome Glisse 	}
9553ce0a23dSJerome Glisse 	if (!rdev->me_fw) {
95670967ab9SBen Hutchings 		r = r100_cp_init_microcode(rdev);
95770967ab9SBen Hutchings 		if (r) {
95870967ab9SBen Hutchings 			DRM_ERROR("Failed to load firmware!\n");
95970967ab9SBen Hutchings 			return r;
96070967ab9SBen Hutchings 		}
96170967ab9SBen Hutchings 	}
96270967ab9SBen Hutchings 
963771fe6b9SJerome Glisse 	/* Align ring size */
964771fe6b9SJerome Glisse 	rb_bufsz = drm_order(ring_size / 8);
965771fe6b9SJerome Glisse 	ring_size = (1 << (rb_bufsz + 1)) * 4;
966771fe6b9SJerome Glisse 	r100_cp_load_microcode(rdev);
967771fe6b9SJerome Glisse 	r = radeon_ring_init(rdev, ring_size);
968771fe6b9SJerome Glisse 	if (r) {
969771fe6b9SJerome Glisse 		return r;
970771fe6b9SJerome Glisse 	}
971771fe6b9SJerome Glisse 	/* Each time the cp read 1024 bytes (16 dword/quadword) update
972771fe6b9SJerome Glisse 	 * the rptr copy in system ram */
973771fe6b9SJerome Glisse 	rb_blksz = 9;
974771fe6b9SJerome Glisse 	/* cp will read 128bytes at a time (4 dwords) */
975771fe6b9SJerome Glisse 	max_fetch = 1;
976771fe6b9SJerome Glisse 	rdev->cp.align_mask = 16 - 1;
977771fe6b9SJerome Glisse 	/* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
978771fe6b9SJerome Glisse 	pre_write_timer = 64;
979771fe6b9SJerome Glisse 	/* Force CP_RB_WPTR write if written more than one time before the
980771fe6b9SJerome Glisse 	 * delay expire
981771fe6b9SJerome Glisse 	 */
982771fe6b9SJerome Glisse 	pre_write_limit = 0;
983771fe6b9SJerome Glisse 	/* Setup the cp cache like this (cache size is 96 dwords) :
984771fe6b9SJerome Glisse 	 *	RING		0  to 15
985771fe6b9SJerome Glisse 	 *	INDIRECT1	16 to 79
986771fe6b9SJerome Glisse 	 *	INDIRECT2	80 to 95
987771fe6b9SJerome Glisse 	 * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
988771fe6b9SJerome Glisse 	 *    indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
989771fe6b9SJerome Glisse 	 *    indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
990771fe6b9SJerome Glisse 	 * Idea being that most of the gpu cmd will be through indirect1 buffer
991771fe6b9SJerome Glisse 	 * so it gets the bigger cache.
992771fe6b9SJerome Glisse 	 */
993771fe6b9SJerome Glisse 	indirect2_start = 80;
994771fe6b9SJerome Glisse 	indirect1_start = 16;
995771fe6b9SJerome Glisse 	/* cp setup */
996771fe6b9SJerome Glisse 	WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
997d6f28938SAlex Deucher 	tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
998771fe6b9SJerome Glisse 	       REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
999771fe6b9SJerome Glisse 	       REG_SET(RADEON_MAX_FETCH, max_fetch) |
1000771fe6b9SJerome Glisse 	       RADEON_RB_NO_UPDATE);
1001d6f28938SAlex Deucher #ifdef __BIG_ENDIAN
1002d6f28938SAlex Deucher 	tmp |= RADEON_BUF_SWAP_32BIT;
1003d6f28938SAlex Deucher #endif
1004d6f28938SAlex Deucher 	WREG32(RADEON_CP_RB_CNTL, tmp);
1005d6f28938SAlex Deucher 
1006771fe6b9SJerome Glisse 	/* Set ring address */
1007771fe6b9SJerome Glisse 	DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
1008771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
1009771fe6b9SJerome Glisse 	/* Force read & write ptr to 0 */
1010771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
1011771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_RPTR_WR, 0);
1012771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_WPTR, 0);
1013771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp);
1014771fe6b9SJerome Glisse 	udelay(10);
1015771fe6b9SJerome Glisse 	rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
1016771fe6b9SJerome Glisse 	rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
10179e5786bdSDave Airlie 	/* protect against crazy HW on resume */
10189e5786bdSDave Airlie 	rdev->cp.wptr &= rdev->cp.ptr_mask;
1019771fe6b9SJerome Glisse 	/* Set cp mode to bus mastering & enable cp*/
1020771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_MODE,
1021771fe6b9SJerome Glisse 	       REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
1022771fe6b9SJerome Glisse 	       REG_SET(RADEON_INDIRECT1_START, indirect1_start));
1023771fe6b9SJerome Glisse 	WREG32(0x718, 0);
1024771fe6b9SJerome Glisse 	WREG32(0x744, 0x00004D4D);
1025771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
1026771fe6b9SJerome Glisse 	radeon_ring_start(rdev);
1027771fe6b9SJerome Glisse 	r = radeon_ring_test(rdev);
1028771fe6b9SJerome Glisse 	if (r) {
1029771fe6b9SJerome Glisse 		DRM_ERROR("radeon: cp isn't working (%d).\n", r);
1030771fe6b9SJerome Glisse 		return r;
1031771fe6b9SJerome Glisse 	}
1032771fe6b9SJerome Glisse 	rdev->cp.ready = true;
1033771fe6b9SJerome Glisse 	return 0;
1034771fe6b9SJerome Glisse }
1035771fe6b9SJerome Glisse 
1036771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev)
1037771fe6b9SJerome Glisse {
103845600232SJerome Glisse 	if (r100_cp_wait_for_idle(rdev)) {
103945600232SJerome Glisse 		DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
104045600232SJerome Glisse 	}
1041771fe6b9SJerome Glisse 	/* Disable ring */
1042a18d7ea1SJerome Glisse 	r100_cp_disable(rdev);
1043771fe6b9SJerome Glisse 	radeon_ring_fini(rdev);
1044771fe6b9SJerome Glisse 	DRM_INFO("radeon: cp finalized\n");
1045771fe6b9SJerome Glisse }
1046771fe6b9SJerome Glisse 
1047771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev)
1048771fe6b9SJerome Glisse {
1049771fe6b9SJerome Glisse 	/* Disable ring */
1050771fe6b9SJerome Glisse 	rdev->cp.ready = false;
1051771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_MODE, 0);
1052771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, 0);
1053771fe6b9SJerome Glisse 	if (r100_gui_wait_for_idle(rdev)) {
1054771fe6b9SJerome Glisse 		printk(KERN_WARNING "Failed to wait GUI idle while "
1055771fe6b9SJerome Glisse 		       "programming pipes. Bad things might happen.\n");
1056771fe6b9SJerome Glisse 	}
1057771fe6b9SJerome Glisse }
1058771fe6b9SJerome Glisse 
10593ce0a23dSJerome Glisse void r100_cp_commit(struct radeon_device *rdev)
10603ce0a23dSJerome Glisse {
10613ce0a23dSJerome Glisse 	WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
10623ce0a23dSJerome Glisse 	(void)RREG32(RADEON_CP_RB_WPTR);
10633ce0a23dSJerome Glisse }
10643ce0a23dSJerome Glisse 
1065771fe6b9SJerome Glisse 
1066771fe6b9SJerome Glisse /*
1067771fe6b9SJerome Glisse  * CS functions
1068771fe6b9SJerome Glisse  */
1069771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1070771fe6b9SJerome Glisse 			  struct radeon_cs_packet *pkt,
1071068a117cSJerome Glisse 			  const unsigned *auth, unsigned n,
1072771fe6b9SJerome Glisse 			  radeon_packet0_check_t check)
1073771fe6b9SJerome Glisse {
1074771fe6b9SJerome Glisse 	unsigned reg;
1075771fe6b9SJerome Glisse 	unsigned i, j, m;
1076771fe6b9SJerome Glisse 	unsigned idx;
1077771fe6b9SJerome Glisse 	int r;
1078771fe6b9SJerome Glisse 
1079771fe6b9SJerome Glisse 	idx = pkt->idx + 1;
1080771fe6b9SJerome Glisse 	reg = pkt->reg;
1081068a117cSJerome Glisse 	/* Check that register fall into register range
1082068a117cSJerome Glisse 	 * determined by the number of entry (n) in the
1083068a117cSJerome Glisse 	 * safe register bitmap.
1084068a117cSJerome Glisse 	 */
1085771fe6b9SJerome Glisse 	if (pkt->one_reg_wr) {
1086771fe6b9SJerome Glisse 		if ((reg >> 7) > n) {
1087771fe6b9SJerome Glisse 			return -EINVAL;
1088771fe6b9SJerome Glisse 		}
1089771fe6b9SJerome Glisse 	} else {
1090771fe6b9SJerome Glisse 		if (((reg + (pkt->count << 2)) >> 7) > n) {
1091771fe6b9SJerome Glisse 			return -EINVAL;
1092771fe6b9SJerome Glisse 		}
1093771fe6b9SJerome Glisse 	}
1094771fe6b9SJerome Glisse 	for (i = 0; i <= pkt->count; i++, idx++) {
1095771fe6b9SJerome Glisse 		j = (reg >> 7);
1096771fe6b9SJerome Glisse 		m = 1 << ((reg >> 2) & 31);
1097771fe6b9SJerome Glisse 		if (auth[j] & m) {
1098771fe6b9SJerome Glisse 			r = check(p, pkt, idx, reg);
1099771fe6b9SJerome Glisse 			if (r) {
1100771fe6b9SJerome Glisse 				return r;
1101771fe6b9SJerome Glisse 			}
1102771fe6b9SJerome Glisse 		}
1103771fe6b9SJerome Glisse 		if (pkt->one_reg_wr) {
1104771fe6b9SJerome Glisse 			if (!(auth[j] & m)) {
1105771fe6b9SJerome Glisse 				break;
1106771fe6b9SJerome Glisse 			}
1107771fe6b9SJerome Glisse 		} else {
1108771fe6b9SJerome Glisse 			reg += 4;
1109771fe6b9SJerome Glisse 		}
1110771fe6b9SJerome Glisse 	}
1111771fe6b9SJerome Glisse 	return 0;
1112771fe6b9SJerome Glisse }
1113771fe6b9SJerome Glisse 
1114771fe6b9SJerome Glisse void r100_cs_dump_packet(struct radeon_cs_parser *p,
1115771fe6b9SJerome Glisse 			 struct radeon_cs_packet *pkt)
1116771fe6b9SJerome Glisse {
1117771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1118771fe6b9SJerome Glisse 	unsigned i;
1119771fe6b9SJerome Glisse 	unsigned idx;
1120771fe6b9SJerome Glisse 
1121771fe6b9SJerome Glisse 	ib = p->ib->ptr;
1122771fe6b9SJerome Glisse 	idx = pkt->idx;
1123771fe6b9SJerome Glisse 	for (i = 0; i <= (pkt->count + 1); i++, idx++) {
1124771fe6b9SJerome Glisse 		DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
1125771fe6b9SJerome Glisse 	}
1126771fe6b9SJerome Glisse }
1127771fe6b9SJerome Glisse 
1128771fe6b9SJerome Glisse /**
1129771fe6b9SJerome Glisse  * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
1130771fe6b9SJerome Glisse  * @parser:	parser structure holding parsing context.
1131771fe6b9SJerome Glisse  * @pkt:	where to store packet informations
1132771fe6b9SJerome Glisse  *
1133771fe6b9SJerome Glisse  * Assume that chunk_ib_index is properly set. Will return -EINVAL
1134771fe6b9SJerome Glisse  * if packet is bigger than remaining ib size. or if packets is unknown.
1135771fe6b9SJerome Glisse  **/
1136771fe6b9SJerome Glisse int r100_cs_packet_parse(struct radeon_cs_parser *p,
1137771fe6b9SJerome Glisse 			 struct radeon_cs_packet *pkt,
1138771fe6b9SJerome Glisse 			 unsigned idx)
1139771fe6b9SJerome Glisse {
1140771fe6b9SJerome Glisse 	struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
1141fa99239cSRoel Kluin 	uint32_t header;
1142771fe6b9SJerome Glisse 
1143771fe6b9SJerome Glisse 	if (idx >= ib_chunk->length_dw) {
1144771fe6b9SJerome Glisse 		DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
1145771fe6b9SJerome Glisse 			  idx, ib_chunk->length_dw);
1146771fe6b9SJerome Glisse 		return -EINVAL;
1147771fe6b9SJerome Glisse 	}
1148513bcb46SDave Airlie 	header = radeon_get_ib_value(p, idx);
1149771fe6b9SJerome Glisse 	pkt->idx = idx;
1150771fe6b9SJerome Glisse 	pkt->type = CP_PACKET_GET_TYPE(header);
1151771fe6b9SJerome Glisse 	pkt->count = CP_PACKET_GET_COUNT(header);
1152771fe6b9SJerome Glisse 	switch (pkt->type) {
1153771fe6b9SJerome Glisse 	case PACKET_TYPE0:
1154771fe6b9SJerome Glisse 		pkt->reg = CP_PACKET0_GET_REG(header);
1155771fe6b9SJerome Glisse 		pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
1156771fe6b9SJerome Glisse 		break;
1157771fe6b9SJerome Glisse 	case PACKET_TYPE3:
1158771fe6b9SJerome Glisse 		pkt->opcode = CP_PACKET3_GET_OPCODE(header);
1159771fe6b9SJerome Glisse 		break;
1160771fe6b9SJerome Glisse 	case PACKET_TYPE2:
1161771fe6b9SJerome Glisse 		pkt->count = -1;
1162771fe6b9SJerome Glisse 		break;
1163771fe6b9SJerome Glisse 	default:
1164771fe6b9SJerome Glisse 		DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
1165771fe6b9SJerome Glisse 		return -EINVAL;
1166771fe6b9SJerome Glisse 	}
1167771fe6b9SJerome Glisse 	if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
1168771fe6b9SJerome Glisse 		DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
1169771fe6b9SJerome Glisse 			  pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
1170771fe6b9SJerome Glisse 		return -EINVAL;
1171771fe6b9SJerome Glisse 	}
1172771fe6b9SJerome Glisse 	return 0;
1173771fe6b9SJerome Glisse }
1174771fe6b9SJerome Glisse 
1175771fe6b9SJerome Glisse /**
1176531369e6SDave Airlie  * r100_cs_packet_next_vline() - parse userspace VLINE packet
1177531369e6SDave Airlie  * @parser:		parser structure holding parsing context.
1178531369e6SDave Airlie  *
1179531369e6SDave Airlie  * Userspace sends a special sequence for VLINE waits.
1180531369e6SDave Airlie  * PACKET0 - VLINE_START_END + value
1181531369e6SDave Airlie  * PACKET0 - WAIT_UNTIL +_value
1182531369e6SDave Airlie  * RELOC (P3) - crtc_id in reloc.
1183531369e6SDave Airlie  *
1184531369e6SDave Airlie  * This function parses this and relocates the VLINE START END
1185531369e6SDave Airlie  * and WAIT UNTIL packets to the correct crtc.
1186531369e6SDave Airlie  * It also detects a switched off crtc and nulls out the
1187531369e6SDave Airlie  * wait in that case.
1188531369e6SDave Airlie  */
1189531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
1190531369e6SDave Airlie {
1191531369e6SDave Airlie 	struct drm_mode_object *obj;
1192531369e6SDave Airlie 	struct drm_crtc *crtc;
1193531369e6SDave Airlie 	struct radeon_crtc *radeon_crtc;
1194531369e6SDave Airlie 	struct radeon_cs_packet p3reloc, waitreloc;
1195531369e6SDave Airlie 	int crtc_id;
1196531369e6SDave Airlie 	int r;
1197531369e6SDave Airlie 	uint32_t header, h_idx, reg;
1198513bcb46SDave Airlie 	volatile uint32_t *ib;
1199531369e6SDave Airlie 
1200513bcb46SDave Airlie 	ib = p->ib->ptr;
1201531369e6SDave Airlie 
1202531369e6SDave Airlie 	/* parse the wait until */
1203531369e6SDave Airlie 	r = r100_cs_packet_parse(p, &waitreloc, p->idx);
1204531369e6SDave Airlie 	if (r)
1205531369e6SDave Airlie 		return r;
1206531369e6SDave Airlie 
1207531369e6SDave Airlie 	/* check its a wait until and only 1 count */
1208531369e6SDave Airlie 	if (waitreloc.reg != RADEON_WAIT_UNTIL ||
1209531369e6SDave Airlie 	    waitreloc.count != 0) {
1210531369e6SDave Airlie 		DRM_ERROR("vline wait had illegal wait until segment\n");
1211531369e6SDave Airlie 		r = -EINVAL;
1212531369e6SDave Airlie 		return r;
1213531369e6SDave Airlie 	}
1214531369e6SDave Airlie 
1215513bcb46SDave Airlie 	if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
1216531369e6SDave Airlie 		DRM_ERROR("vline wait had illegal wait until\n");
1217531369e6SDave Airlie 		r = -EINVAL;
1218531369e6SDave Airlie 		return r;
1219531369e6SDave Airlie 	}
1220531369e6SDave Airlie 
1221531369e6SDave Airlie 	/* jump over the NOP */
122290ebd065SAlex Deucher 	r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
1223531369e6SDave Airlie 	if (r)
1224531369e6SDave Airlie 		return r;
1225531369e6SDave Airlie 
1226531369e6SDave Airlie 	h_idx = p->idx - 2;
122790ebd065SAlex Deucher 	p->idx += waitreloc.count + 2;
122890ebd065SAlex Deucher 	p->idx += p3reloc.count + 2;
1229531369e6SDave Airlie 
1230513bcb46SDave Airlie 	header = radeon_get_ib_value(p, h_idx);
1231513bcb46SDave Airlie 	crtc_id = radeon_get_ib_value(p, h_idx + 5);
1232d4ac6a05SDave Airlie 	reg = CP_PACKET0_GET_REG(header);
1233531369e6SDave Airlie 	obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
1234531369e6SDave Airlie 	if (!obj) {
1235531369e6SDave Airlie 		DRM_ERROR("cannot find crtc %d\n", crtc_id);
1236531369e6SDave Airlie 		r = -EINVAL;
1237531369e6SDave Airlie 		goto out;
1238531369e6SDave Airlie 	}
1239531369e6SDave Airlie 	crtc = obj_to_crtc(obj);
1240531369e6SDave Airlie 	radeon_crtc = to_radeon_crtc(crtc);
1241531369e6SDave Airlie 	crtc_id = radeon_crtc->crtc_id;
1242531369e6SDave Airlie 
1243531369e6SDave Airlie 	if (!crtc->enabled) {
1244531369e6SDave Airlie 		/* if the CRTC isn't enabled - we need to nop out the wait until */
1245513bcb46SDave Airlie 		ib[h_idx + 2] = PACKET2(0);
1246513bcb46SDave Airlie 		ib[h_idx + 3] = PACKET2(0);
1247531369e6SDave Airlie 	} else if (crtc_id == 1) {
1248531369e6SDave Airlie 		switch (reg) {
1249531369e6SDave Airlie 		case AVIVO_D1MODE_VLINE_START_END:
125090ebd065SAlex Deucher 			header &= ~R300_CP_PACKET0_REG_MASK;
1251531369e6SDave Airlie 			header |= AVIVO_D2MODE_VLINE_START_END >> 2;
1252531369e6SDave Airlie 			break;
1253531369e6SDave Airlie 		case RADEON_CRTC_GUI_TRIG_VLINE:
125490ebd065SAlex Deucher 			header &= ~R300_CP_PACKET0_REG_MASK;
1255531369e6SDave Airlie 			header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
1256531369e6SDave Airlie 			break;
1257531369e6SDave Airlie 		default:
1258531369e6SDave Airlie 			DRM_ERROR("unknown crtc reloc\n");
1259531369e6SDave Airlie 			r = -EINVAL;
1260531369e6SDave Airlie 			goto out;
1261531369e6SDave Airlie 		}
1262513bcb46SDave Airlie 		ib[h_idx] = header;
1263513bcb46SDave Airlie 		ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
1264531369e6SDave Airlie 	}
1265531369e6SDave Airlie out:
1266531369e6SDave Airlie 	return r;
1267531369e6SDave Airlie }
1268531369e6SDave Airlie 
1269531369e6SDave Airlie /**
1270771fe6b9SJerome Glisse  * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
1271771fe6b9SJerome Glisse  * @parser:		parser structure holding parsing context.
1272771fe6b9SJerome Glisse  * @data:		pointer to relocation data
1273771fe6b9SJerome Glisse  * @offset_start:	starting offset
1274771fe6b9SJerome Glisse  * @offset_mask:	offset mask (to align start offset on)
1275771fe6b9SJerome Glisse  * @reloc:		reloc informations
1276771fe6b9SJerome Glisse  *
1277771fe6b9SJerome Glisse  * Check next packet is relocation packet3, do bo validation and compute
1278771fe6b9SJerome Glisse  * GPU offset using the provided start.
1279771fe6b9SJerome Glisse  **/
1280771fe6b9SJerome Glisse int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
1281771fe6b9SJerome Glisse 			      struct radeon_cs_reloc **cs_reloc)
1282771fe6b9SJerome Glisse {
1283771fe6b9SJerome Glisse 	struct radeon_cs_chunk *relocs_chunk;
1284771fe6b9SJerome Glisse 	struct radeon_cs_packet p3reloc;
1285771fe6b9SJerome Glisse 	unsigned idx;
1286771fe6b9SJerome Glisse 	int r;
1287771fe6b9SJerome Glisse 
1288771fe6b9SJerome Glisse 	if (p->chunk_relocs_idx == -1) {
1289771fe6b9SJerome Glisse 		DRM_ERROR("No relocation chunk !\n");
1290771fe6b9SJerome Glisse 		return -EINVAL;
1291771fe6b9SJerome Glisse 	}
1292771fe6b9SJerome Glisse 	*cs_reloc = NULL;
1293771fe6b9SJerome Glisse 	relocs_chunk = &p->chunks[p->chunk_relocs_idx];
1294771fe6b9SJerome Glisse 	r = r100_cs_packet_parse(p, &p3reloc, p->idx);
1295771fe6b9SJerome Glisse 	if (r) {
1296771fe6b9SJerome Glisse 		return r;
1297771fe6b9SJerome Glisse 	}
1298771fe6b9SJerome Glisse 	p->idx += p3reloc.count + 2;
1299771fe6b9SJerome Glisse 	if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
1300771fe6b9SJerome Glisse 		DRM_ERROR("No packet3 for relocation for packet at %d.\n",
1301771fe6b9SJerome Glisse 			  p3reloc.idx);
1302771fe6b9SJerome Glisse 		r100_cs_dump_packet(p, &p3reloc);
1303771fe6b9SJerome Glisse 		return -EINVAL;
1304771fe6b9SJerome Glisse 	}
1305513bcb46SDave Airlie 	idx = radeon_get_ib_value(p, p3reloc.idx + 1);
1306771fe6b9SJerome Glisse 	if (idx >= relocs_chunk->length_dw) {
1307771fe6b9SJerome Glisse 		DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
1308771fe6b9SJerome Glisse 			  idx, relocs_chunk->length_dw);
1309771fe6b9SJerome Glisse 		r100_cs_dump_packet(p, &p3reloc);
1310771fe6b9SJerome Glisse 		return -EINVAL;
1311771fe6b9SJerome Glisse 	}
1312771fe6b9SJerome Glisse 	/* FIXME: we assume reloc size is 4 dwords */
1313771fe6b9SJerome Glisse 	*cs_reloc = p->relocs_ptr[(idx / 4)];
1314771fe6b9SJerome Glisse 	return 0;
1315771fe6b9SJerome Glisse }
1316771fe6b9SJerome Glisse 
1317551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt)
1318551ebd83SDave Airlie {
1319551ebd83SDave Airlie 	int vtx_size;
1320551ebd83SDave Airlie 	vtx_size = 2;
1321551ebd83SDave Airlie 	/* ordered according to bits in spec */
1322551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
1323551ebd83SDave Airlie 		vtx_size++;
1324551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
1325551ebd83SDave Airlie 		vtx_size += 3;
1326551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
1327551ebd83SDave Airlie 		vtx_size++;
1328551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
1329551ebd83SDave Airlie 		vtx_size++;
1330551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
1331551ebd83SDave Airlie 		vtx_size += 3;
1332551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
1333551ebd83SDave Airlie 		vtx_size++;
1334551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
1335551ebd83SDave Airlie 		vtx_size++;
1336551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
1337551ebd83SDave Airlie 		vtx_size += 2;
1338551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
1339551ebd83SDave Airlie 		vtx_size += 2;
1340551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
1341551ebd83SDave Airlie 		vtx_size++;
1342551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
1343551ebd83SDave Airlie 		vtx_size += 2;
1344551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
1345551ebd83SDave Airlie 		vtx_size++;
1346551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
1347551ebd83SDave Airlie 		vtx_size += 2;
1348551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
1349551ebd83SDave Airlie 		vtx_size++;
1350551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
1351551ebd83SDave Airlie 		vtx_size++;
1352551ebd83SDave Airlie 	/* blend weight */
1353551ebd83SDave Airlie 	if (vtx_fmt & (0x7 << 15))
1354551ebd83SDave Airlie 		vtx_size += (vtx_fmt >> 15) & 0x7;
1355551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
1356551ebd83SDave Airlie 		vtx_size += 3;
1357551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
1358551ebd83SDave Airlie 		vtx_size += 2;
1359551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
1360551ebd83SDave Airlie 		vtx_size++;
1361551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
1362551ebd83SDave Airlie 		vtx_size++;
1363551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
1364551ebd83SDave Airlie 		vtx_size++;
1365551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
1366551ebd83SDave Airlie 		vtx_size++;
1367551ebd83SDave Airlie 	return vtx_size;
1368551ebd83SDave Airlie }
1369551ebd83SDave Airlie 
1370771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p,
1371551ebd83SDave Airlie 			      struct radeon_cs_packet *pkt,
1372551ebd83SDave Airlie 			      unsigned idx, unsigned reg)
1373771fe6b9SJerome Glisse {
1374771fe6b9SJerome Glisse 	struct radeon_cs_reloc *reloc;
1375551ebd83SDave Airlie 	struct r100_cs_track *track;
1376771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1377771fe6b9SJerome Glisse 	uint32_t tmp;
1378771fe6b9SJerome Glisse 	int r;
1379551ebd83SDave Airlie 	int i, face;
1380e024e110SDave Airlie 	u32 tile_flags = 0;
1381513bcb46SDave Airlie 	u32 idx_value;
1382771fe6b9SJerome Glisse 
1383771fe6b9SJerome Glisse 	ib = p->ib->ptr;
1384551ebd83SDave Airlie 	track = (struct r100_cs_track *)p->track;
1385551ebd83SDave Airlie 
1386513bcb46SDave Airlie 	idx_value = radeon_get_ib_value(p, idx);
1387513bcb46SDave Airlie 
1388771fe6b9SJerome Glisse 	switch (reg) {
1389531369e6SDave Airlie 	case RADEON_CRTC_GUI_TRIG_VLINE:
1390531369e6SDave Airlie 		r = r100_cs_packet_parse_vline(p);
1391531369e6SDave Airlie 		if (r) {
1392531369e6SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1393531369e6SDave Airlie 				  idx, reg);
1394531369e6SDave Airlie 			r100_cs_dump_packet(p, pkt);
1395531369e6SDave Airlie 			return r;
1396531369e6SDave Airlie 		}
1397531369e6SDave Airlie 		break;
1398771fe6b9SJerome Glisse 		/* FIXME: only allow PACKET3 blit? easier to check for out of
1399771fe6b9SJerome Glisse 		 * range access */
1400771fe6b9SJerome Glisse 	case RADEON_DST_PITCH_OFFSET:
1401771fe6b9SJerome Glisse 	case RADEON_SRC_PITCH_OFFSET:
1402551ebd83SDave Airlie 		r = r100_reloc_pitch_offset(p, pkt, idx, reg);
1403551ebd83SDave Airlie 		if (r)
1404551ebd83SDave Airlie 			return r;
1405551ebd83SDave Airlie 		break;
1406551ebd83SDave Airlie 	case RADEON_RB3D_DEPTHOFFSET:
1407771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1408771fe6b9SJerome Glisse 		if (r) {
1409771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1410771fe6b9SJerome Glisse 				  idx, reg);
1411771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1412771fe6b9SJerome Glisse 			return r;
1413771fe6b9SJerome Glisse 		}
1414551ebd83SDave Airlie 		track->zb.robj = reloc->robj;
1415513bcb46SDave Airlie 		track->zb.offset = idx_value;
1416513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1417771fe6b9SJerome Glisse 		break;
1418771fe6b9SJerome Glisse 	case RADEON_RB3D_COLOROFFSET:
1419551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1420551ebd83SDave Airlie 		if (r) {
1421551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1422551ebd83SDave Airlie 				  idx, reg);
1423551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1424551ebd83SDave Airlie 			return r;
1425551ebd83SDave Airlie 		}
1426551ebd83SDave Airlie 		track->cb[0].robj = reloc->robj;
1427513bcb46SDave Airlie 		track->cb[0].offset = idx_value;
1428513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1429551ebd83SDave Airlie 		break;
1430771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_0:
1431771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_1:
1432771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_2:
1433551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXOFFSET_0) / 24;
1434771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1435771fe6b9SJerome Glisse 		if (r) {
1436771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1437771fe6b9SJerome Glisse 				  idx, reg);
1438771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1439771fe6b9SJerome Glisse 			return r;
1440771fe6b9SJerome Glisse 		}
1441513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1442551ebd83SDave Airlie 		track->textures[i].robj = reloc->robj;
1443771fe6b9SJerome Glisse 		break;
1444551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_0:
1445551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_1:
1446551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_2:
1447551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_3:
1448551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_4:
1449551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
1450551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1451551ebd83SDave Airlie 		if (r) {
1452551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1453551ebd83SDave Airlie 				  idx, reg);
1454551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1455551ebd83SDave Airlie 			return r;
1456551ebd83SDave Airlie 		}
1457513bcb46SDave Airlie 		track->textures[0].cube_info[i].offset = idx_value;
1458513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1459551ebd83SDave Airlie 		track->textures[0].cube_info[i].robj = reloc->robj;
1460551ebd83SDave Airlie 		break;
1461551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_0:
1462551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_1:
1463551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_2:
1464551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_3:
1465551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_4:
1466551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
1467551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1468551ebd83SDave Airlie 		if (r) {
1469551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1470551ebd83SDave Airlie 				  idx, reg);
1471551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1472551ebd83SDave Airlie 			return r;
1473551ebd83SDave Airlie 		}
1474513bcb46SDave Airlie 		track->textures[1].cube_info[i].offset = idx_value;
1475513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1476551ebd83SDave Airlie 		track->textures[1].cube_info[i].robj = reloc->robj;
1477551ebd83SDave Airlie 		break;
1478551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_0:
1479551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_1:
1480551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_2:
1481551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_3:
1482551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_4:
1483551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
1484551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1485551ebd83SDave Airlie 		if (r) {
1486551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1487551ebd83SDave Airlie 				  idx, reg);
1488551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1489551ebd83SDave Airlie 			return r;
1490551ebd83SDave Airlie 		}
1491513bcb46SDave Airlie 		track->textures[2].cube_info[i].offset = idx_value;
1492513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1493551ebd83SDave Airlie 		track->textures[2].cube_info[i].robj = reloc->robj;
1494551ebd83SDave Airlie 		break;
1495551ebd83SDave Airlie 	case RADEON_RE_WIDTH_HEIGHT:
1496513bcb46SDave Airlie 		track->maxy = ((idx_value >> 16) & 0x7FF);
1497551ebd83SDave Airlie 		break;
1498e024e110SDave Airlie 	case RADEON_RB3D_COLORPITCH:
1499e024e110SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1500e024e110SDave Airlie 		if (r) {
1501e024e110SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1502e024e110SDave Airlie 				  idx, reg);
1503e024e110SDave Airlie 			r100_cs_dump_packet(p, pkt);
1504e024e110SDave Airlie 			return r;
1505e024e110SDave Airlie 		}
1506e024e110SDave Airlie 
1507e024e110SDave Airlie 		if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1508e024e110SDave Airlie 			tile_flags |= RADEON_COLOR_TILE_ENABLE;
1509e024e110SDave Airlie 		if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1510e024e110SDave Airlie 			tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
1511e024e110SDave Airlie 
1512513bcb46SDave Airlie 		tmp = idx_value & ~(0x7 << 16);
1513e024e110SDave Airlie 		tmp |= tile_flags;
1514e024e110SDave Airlie 		ib[idx] = tmp;
1515551ebd83SDave Airlie 
1516513bcb46SDave Airlie 		track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
1517551ebd83SDave Airlie 		break;
1518551ebd83SDave Airlie 	case RADEON_RB3D_DEPTHPITCH:
1519513bcb46SDave Airlie 		track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
1520551ebd83SDave Airlie 		break;
1521551ebd83SDave Airlie 	case RADEON_RB3D_CNTL:
1522513bcb46SDave Airlie 		switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
1523551ebd83SDave Airlie 		case 7:
1524551ebd83SDave Airlie 		case 8:
1525551ebd83SDave Airlie 		case 9:
1526551ebd83SDave Airlie 		case 11:
1527551ebd83SDave Airlie 		case 12:
1528551ebd83SDave Airlie 			track->cb[0].cpp = 1;
1529551ebd83SDave Airlie 			break;
1530551ebd83SDave Airlie 		case 3:
1531551ebd83SDave Airlie 		case 4:
1532551ebd83SDave Airlie 		case 15:
1533551ebd83SDave Airlie 			track->cb[0].cpp = 2;
1534551ebd83SDave Airlie 			break;
1535551ebd83SDave Airlie 		case 6:
1536551ebd83SDave Airlie 			track->cb[0].cpp = 4;
1537551ebd83SDave Airlie 			break;
1538551ebd83SDave Airlie 		default:
1539551ebd83SDave Airlie 			DRM_ERROR("Invalid color buffer format (%d) !\n",
1540513bcb46SDave Airlie 				  ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
1541551ebd83SDave Airlie 			return -EINVAL;
1542551ebd83SDave Airlie 		}
1543513bcb46SDave Airlie 		track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
1544551ebd83SDave Airlie 		break;
1545551ebd83SDave Airlie 	case RADEON_RB3D_ZSTENCILCNTL:
1546513bcb46SDave Airlie 		switch (idx_value & 0xf) {
1547551ebd83SDave Airlie 		case 0:
1548551ebd83SDave Airlie 			track->zb.cpp = 2;
1549551ebd83SDave Airlie 			break;
1550551ebd83SDave Airlie 		case 2:
1551551ebd83SDave Airlie 		case 3:
1552551ebd83SDave Airlie 		case 4:
1553551ebd83SDave Airlie 		case 5:
1554551ebd83SDave Airlie 		case 9:
1555551ebd83SDave Airlie 		case 11:
1556551ebd83SDave Airlie 			track->zb.cpp = 4;
1557551ebd83SDave Airlie 			break;
1558551ebd83SDave Airlie 		default:
1559551ebd83SDave Airlie 			break;
1560551ebd83SDave Airlie 		}
1561e024e110SDave Airlie 		break;
156217782d99SDave Airlie 	case RADEON_RB3D_ZPASS_ADDR:
156317782d99SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
156417782d99SDave Airlie 		if (r) {
156517782d99SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
156617782d99SDave Airlie 				  idx, reg);
156717782d99SDave Airlie 			r100_cs_dump_packet(p, pkt);
156817782d99SDave Airlie 			return r;
156917782d99SDave Airlie 		}
1570513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
157117782d99SDave Airlie 		break;
1572551ebd83SDave Airlie 	case RADEON_PP_CNTL:
1573551ebd83SDave Airlie 		{
1574513bcb46SDave Airlie 			uint32_t temp = idx_value >> 4;
1575551ebd83SDave Airlie 			for (i = 0; i < track->num_texture; i++)
1576551ebd83SDave Airlie 				track->textures[i].enabled = !!(temp & (1 << i));
1577551ebd83SDave Airlie 		}
1578551ebd83SDave Airlie 		break;
1579551ebd83SDave Airlie 	case RADEON_SE_VF_CNTL:
1580513bcb46SDave Airlie 		track->vap_vf_cntl = idx_value;
1581551ebd83SDave Airlie 		break;
1582551ebd83SDave Airlie 	case RADEON_SE_VTX_FMT:
1583513bcb46SDave Airlie 		track->vtx_size = r100_get_vtx_size(idx_value);
1584551ebd83SDave Airlie 		break;
1585551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_0:
1586551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_1:
1587551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_2:
1588551ebd83SDave Airlie 		i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
1589513bcb46SDave Airlie 		track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
1590513bcb46SDave Airlie 		track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
1591551ebd83SDave Airlie 		break;
1592551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_0:
1593551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_1:
1594551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_2:
1595551ebd83SDave Airlie 		i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
1596513bcb46SDave Airlie 		track->textures[i].pitch = idx_value + 32;
1597551ebd83SDave Airlie 		break;
1598551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_0:
1599551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_1:
1600551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_2:
1601551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXFILTER_0) / 24;
1602513bcb46SDave Airlie 		track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
1603551ebd83SDave Airlie 						 >> RADEON_MAX_MIP_LEVEL_SHIFT);
1604513bcb46SDave Airlie 		tmp = (idx_value >> 23) & 0x7;
1605551ebd83SDave Airlie 		if (tmp == 2 || tmp == 6)
1606551ebd83SDave Airlie 			track->textures[i].roundup_w = false;
1607513bcb46SDave Airlie 		tmp = (idx_value >> 27) & 0x7;
1608551ebd83SDave Airlie 		if (tmp == 2 || tmp == 6)
1609551ebd83SDave Airlie 			track->textures[i].roundup_h = false;
1610551ebd83SDave Airlie 		break;
1611551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_0:
1612551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_1:
1613551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_2:
1614551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXFORMAT_0) / 24;
1615513bcb46SDave Airlie 		if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
1616551ebd83SDave Airlie 			track->textures[i].use_pitch = 1;
1617551ebd83SDave Airlie 		} else {
1618551ebd83SDave Airlie 			track->textures[i].use_pitch = 0;
1619513bcb46SDave Airlie 			track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
1620513bcb46SDave Airlie 			track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
1621551ebd83SDave Airlie 		}
1622513bcb46SDave Airlie 		if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
1623551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 2;
1624513bcb46SDave Airlie 		switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
1625551ebd83SDave Airlie 		case RADEON_TXFORMAT_I8:
1626551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGB332:
1627551ebd83SDave Airlie 		case RADEON_TXFORMAT_Y8:
1628551ebd83SDave Airlie 			track->textures[i].cpp = 1;
1629f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1630551ebd83SDave Airlie 			break;
1631551ebd83SDave Airlie 		case RADEON_TXFORMAT_AI88:
1632551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB1555:
1633551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGB565:
1634551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB4444:
1635551ebd83SDave Airlie 		case RADEON_TXFORMAT_VYUY422:
1636551ebd83SDave Airlie 		case RADEON_TXFORMAT_YVYU422:
1637551ebd83SDave Airlie 		case RADEON_TXFORMAT_SHADOW16:
1638551ebd83SDave Airlie 		case RADEON_TXFORMAT_LDUDV655:
1639551ebd83SDave Airlie 		case RADEON_TXFORMAT_DUDV88:
1640551ebd83SDave Airlie 			track->textures[i].cpp = 2;
1641f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1642551ebd83SDave Airlie 			break;
1643551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB8888:
1644551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGBA8888:
1645551ebd83SDave Airlie 		case RADEON_TXFORMAT_SHADOW32:
1646551ebd83SDave Airlie 		case RADEON_TXFORMAT_LDUDUV8888:
1647551ebd83SDave Airlie 			track->textures[i].cpp = 4;
1648f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1649551ebd83SDave Airlie 			break;
1650d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT1:
1651d785d78bSDave Airlie 			track->textures[i].cpp = 1;
1652d785d78bSDave Airlie 			track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
1653d785d78bSDave Airlie 			break;
1654d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT23:
1655d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT45:
1656d785d78bSDave Airlie 			track->textures[i].cpp = 1;
1657d785d78bSDave Airlie 			track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
1658d785d78bSDave Airlie 			break;
1659551ebd83SDave Airlie 		}
1660513bcb46SDave Airlie 		track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
1661513bcb46SDave Airlie 		track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
1662551ebd83SDave Airlie 		break;
1663551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_0:
1664551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_1:
1665551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_2:
1666513bcb46SDave Airlie 		tmp = idx_value;
1667551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
1668551ebd83SDave Airlie 		for (face = 0; face < 4; face++) {
1669551ebd83SDave Airlie 			track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
1670551ebd83SDave Airlie 			track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
1671551ebd83SDave Airlie 		}
1672551ebd83SDave Airlie 		break;
1673771fe6b9SJerome Glisse 	default:
1674551ebd83SDave Airlie 		printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1675551ebd83SDave Airlie 		       reg, idx);
1676551ebd83SDave Airlie 		return -EINVAL;
1677771fe6b9SJerome Glisse 	}
1678771fe6b9SJerome Glisse 	return 0;
1679771fe6b9SJerome Glisse }
1680771fe6b9SJerome Glisse 
1681068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1682068a117cSJerome Glisse 					 struct radeon_cs_packet *pkt,
16834c788679SJerome Glisse 					 struct radeon_bo *robj)
1684068a117cSJerome Glisse {
1685068a117cSJerome Glisse 	unsigned idx;
1686513bcb46SDave Airlie 	u32 value;
1687068a117cSJerome Glisse 	idx = pkt->idx + 1;
1688513bcb46SDave Airlie 	value = radeon_get_ib_value(p, idx + 2);
16894c788679SJerome Glisse 	if ((value + 1) > radeon_bo_size(robj)) {
1690068a117cSJerome Glisse 		DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
1691068a117cSJerome Glisse 			  "(need %u have %lu) !\n",
1692513bcb46SDave Airlie 			  value + 1,
16934c788679SJerome Glisse 			  radeon_bo_size(robj));
1694068a117cSJerome Glisse 		return -EINVAL;
1695068a117cSJerome Glisse 	}
1696068a117cSJerome Glisse 	return 0;
1697068a117cSJerome Glisse }
1698068a117cSJerome Glisse 
1699771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p,
1700771fe6b9SJerome Glisse 			      struct radeon_cs_packet *pkt)
1701771fe6b9SJerome Glisse {
1702771fe6b9SJerome Glisse 	struct radeon_cs_reloc *reloc;
1703551ebd83SDave Airlie 	struct r100_cs_track *track;
1704771fe6b9SJerome Glisse 	unsigned idx;
1705771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1706771fe6b9SJerome Glisse 	int r;
1707771fe6b9SJerome Glisse 
1708771fe6b9SJerome Glisse 	ib = p->ib->ptr;
1709771fe6b9SJerome Glisse 	idx = pkt->idx + 1;
1710551ebd83SDave Airlie 	track = (struct r100_cs_track *)p->track;
1711771fe6b9SJerome Glisse 	switch (pkt->opcode) {
1712771fe6b9SJerome Glisse 	case PACKET3_3D_LOAD_VBPNTR:
1713513bcb46SDave Airlie 		r = r100_packet3_load_vbpntr(p, pkt, idx);
1714513bcb46SDave Airlie 		if (r)
1715771fe6b9SJerome Glisse 			return r;
1716771fe6b9SJerome Glisse 		break;
1717771fe6b9SJerome Glisse 	case PACKET3_INDX_BUFFER:
1718771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1719771fe6b9SJerome Glisse 		if (r) {
1720771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1721771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1722771fe6b9SJerome Glisse 			return r;
1723771fe6b9SJerome Glisse 		}
1724513bcb46SDave Airlie 		ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
1725068a117cSJerome Glisse 		r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1726068a117cSJerome Glisse 		if (r) {
1727068a117cSJerome Glisse 			return r;
1728068a117cSJerome Glisse 		}
1729771fe6b9SJerome Glisse 		break;
1730771fe6b9SJerome Glisse 	case 0x23:
1731771fe6b9SJerome Glisse 		/* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
1732771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1733771fe6b9SJerome Glisse 		if (r) {
1734771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1735771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1736771fe6b9SJerome Glisse 			return r;
1737771fe6b9SJerome Glisse 		}
1738513bcb46SDave Airlie 		ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
1739551ebd83SDave Airlie 		track->num_arrays = 1;
1740513bcb46SDave Airlie 		track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
1741551ebd83SDave Airlie 
1742551ebd83SDave Airlie 		track->arrays[0].robj = reloc->robj;
1743551ebd83SDave Airlie 		track->arrays[0].esize = track->vtx_size;
1744551ebd83SDave Airlie 
1745513bcb46SDave Airlie 		track->max_indx = radeon_get_ib_value(p, idx+1);
1746551ebd83SDave Airlie 
1747513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
1748551ebd83SDave Airlie 		track->immd_dwords = pkt->count - 1;
1749551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1750551ebd83SDave Airlie 		if (r)
1751551ebd83SDave Airlie 			return r;
1752771fe6b9SJerome Glisse 		break;
1753771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_IMMD:
1754513bcb46SDave Airlie 		if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
1755551ebd83SDave Airlie 			DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1756551ebd83SDave Airlie 			return -EINVAL;
1757551ebd83SDave Airlie 		}
1758cf57fc7aSAlex Deucher 		track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
1759513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1760551ebd83SDave Airlie 		track->immd_dwords = pkt->count - 1;
1761551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1762551ebd83SDave Airlie 		if (r)
1763551ebd83SDave Airlie 			return r;
1764551ebd83SDave Airlie 		break;
1765771fe6b9SJerome Glisse 		/* triggers drawing using in-packet vertex data */
1766771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_IMMD_2:
1767513bcb46SDave Airlie 		if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
1768551ebd83SDave Airlie 			DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1769551ebd83SDave Airlie 			return -EINVAL;
1770551ebd83SDave Airlie 		}
1771513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1772551ebd83SDave Airlie 		track->immd_dwords = pkt->count;
1773551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1774551ebd83SDave Airlie 		if (r)
1775551ebd83SDave Airlie 			return r;
1776551ebd83SDave Airlie 		break;
1777771fe6b9SJerome Glisse 		/* triggers drawing using in-packet vertex data */
1778771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_VBUF_2:
1779513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1780551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1781551ebd83SDave Airlie 		if (r)
1782551ebd83SDave Airlie 			return r;
1783551ebd83SDave Airlie 		break;
1784771fe6b9SJerome Glisse 		/* triggers drawing of vertex buffers setup elsewhere */
1785771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_INDX_2:
1786513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1787551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1788551ebd83SDave Airlie 		if (r)
1789551ebd83SDave Airlie 			return r;
1790551ebd83SDave Airlie 		break;
1791771fe6b9SJerome Glisse 		/* triggers drawing using indices to vertex buffer */
1792771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_VBUF:
1793513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1794551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1795551ebd83SDave Airlie 		if (r)
1796551ebd83SDave Airlie 			return r;
1797551ebd83SDave Airlie 		break;
1798771fe6b9SJerome Glisse 		/* triggers drawing of vertex buffers setup elsewhere */
1799771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_INDX:
1800513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1801551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1802551ebd83SDave Airlie 		if (r)
1803551ebd83SDave Airlie 			return r;
1804551ebd83SDave Airlie 		break;
1805771fe6b9SJerome Glisse 		/* triggers drawing using indices to vertex buffer */
1806*ab9e1f59SDave Airlie 	case PACKET3_3D_CLEAR_HIZ:
1807*ab9e1f59SDave Airlie 	case PACKET3_3D_CLEAR_ZMASK:
1808*ab9e1f59SDave Airlie 		if (p->rdev->hyperz_filp != p->filp)
1809*ab9e1f59SDave Airlie 			return -EINVAL;
1810*ab9e1f59SDave Airlie 		break;
1811771fe6b9SJerome Glisse 	case PACKET3_NOP:
1812771fe6b9SJerome Glisse 		break;
1813771fe6b9SJerome Glisse 	default:
1814771fe6b9SJerome Glisse 		DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
1815771fe6b9SJerome Glisse 		return -EINVAL;
1816771fe6b9SJerome Glisse 	}
1817771fe6b9SJerome Glisse 	return 0;
1818771fe6b9SJerome Glisse }
1819771fe6b9SJerome Glisse 
1820771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p)
1821771fe6b9SJerome Glisse {
1822771fe6b9SJerome Glisse 	struct radeon_cs_packet pkt;
18239f022ddfSJerome Glisse 	struct r100_cs_track *track;
1824771fe6b9SJerome Glisse 	int r;
1825771fe6b9SJerome Glisse 
18269f022ddfSJerome Glisse 	track = kzalloc(sizeof(*track), GFP_KERNEL);
18279f022ddfSJerome Glisse 	r100_cs_track_clear(p->rdev, track);
18289f022ddfSJerome Glisse 	p->track = track;
1829771fe6b9SJerome Glisse 	do {
1830771fe6b9SJerome Glisse 		r = r100_cs_packet_parse(p, &pkt, p->idx);
1831771fe6b9SJerome Glisse 		if (r) {
1832771fe6b9SJerome Glisse 			return r;
1833771fe6b9SJerome Glisse 		}
1834771fe6b9SJerome Glisse 		p->idx += pkt.count + 2;
1835771fe6b9SJerome Glisse 		switch (pkt.type) {
1836771fe6b9SJerome Glisse 			case PACKET_TYPE0:
1837551ebd83SDave Airlie 				if (p->rdev->family >= CHIP_R200)
1838551ebd83SDave Airlie 					r = r100_cs_parse_packet0(p, &pkt,
1839551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm,
1840551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm_size,
1841551ebd83SDave Airlie 								  &r200_packet0_check);
1842551ebd83SDave Airlie 				else
1843551ebd83SDave Airlie 					r = r100_cs_parse_packet0(p, &pkt,
1844551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm,
1845551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm_size,
1846551ebd83SDave Airlie 								  &r100_packet0_check);
1847771fe6b9SJerome Glisse 				break;
1848771fe6b9SJerome Glisse 			case PACKET_TYPE2:
1849771fe6b9SJerome Glisse 				break;
1850771fe6b9SJerome Glisse 			case PACKET_TYPE3:
1851771fe6b9SJerome Glisse 				r = r100_packet3_check(p, &pkt);
1852771fe6b9SJerome Glisse 				break;
1853771fe6b9SJerome Glisse 			default:
1854771fe6b9SJerome Glisse 				DRM_ERROR("Unknown packet type %d !\n",
1855771fe6b9SJerome Glisse 					  pkt.type);
1856771fe6b9SJerome Glisse 				return -EINVAL;
1857771fe6b9SJerome Glisse 		}
1858771fe6b9SJerome Glisse 		if (r) {
1859771fe6b9SJerome Glisse 			return r;
1860771fe6b9SJerome Glisse 		}
1861771fe6b9SJerome Glisse 	} while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
1862771fe6b9SJerome Glisse 	return 0;
1863771fe6b9SJerome Glisse }
1864771fe6b9SJerome Glisse 
1865771fe6b9SJerome Glisse 
1866771fe6b9SJerome Glisse /*
1867771fe6b9SJerome Glisse  * Global GPU functions
1868771fe6b9SJerome Glisse  */
1869771fe6b9SJerome Glisse void r100_errata(struct radeon_device *rdev)
1870771fe6b9SJerome Glisse {
1871771fe6b9SJerome Glisse 	rdev->pll_errata = 0;
1872771fe6b9SJerome Glisse 
1873771fe6b9SJerome Glisse 	if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
1874771fe6b9SJerome Glisse 		rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
1875771fe6b9SJerome Glisse 	}
1876771fe6b9SJerome Glisse 
1877771fe6b9SJerome Glisse 	if (rdev->family == CHIP_RV100 ||
1878771fe6b9SJerome Glisse 	    rdev->family == CHIP_RS100 ||
1879771fe6b9SJerome Glisse 	    rdev->family == CHIP_RS200) {
1880771fe6b9SJerome Glisse 		rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
1881771fe6b9SJerome Glisse 	}
1882771fe6b9SJerome Glisse }
1883771fe6b9SJerome Glisse 
1884771fe6b9SJerome Glisse /* Wait for vertical sync on primary CRTC */
1885771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
1886771fe6b9SJerome Glisse {
1887771fe6b9SJerome Glisse 	uint32_t crtc_gen_cntl, tmp;
1888771fe6b9SJerome Glisse 	int i;
1889771fe6b9SJerome Glisse 
1890771fe6b9SJerome Glisse 	crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
1891771fe6b9SJerome Glisse 	if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
1892771fe6b9SJerome Glisse 	    !(crtc_gen_cntl & RADEON_CRTC_EN)) {
1893771fe6b9SJerome Glisse 		return;
1894771fe6b9SJerome Glisse 	}
1895771fe6b9SJerome Glisse 	/* Clear the CRTC_VBLANK_SAVE bit */
1896771fe6b9SJerome Glisse 	WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
1897771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
1898771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CRTC_STATUS);
1899771fe6b9SJerome Glisse 		if (tmp & RADEON_CRTC_VBLANK_SAVE) {
1900771fe6b9SJerome Glisse 			return;
1901771fe6b9SJerome Glisse 		}
1902771fe6b9SJerome Glisse 		DRM_UDELAY(1);
1903771fe6b9SJerome Glisse 	}
1904771fe6b9SJerome Glisse }
1905771fe6b9SJerome Glisse 
1906771fe6b9SJerome Glisse /* Wait for vertical sync on secondary CRTC */
1907771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
1908771fe6b9SJerome Glisse {
1909771fe6b9SJerome Glisse 	uint32_t crtc2_gen_cntl, tmp;
1910771fe6b9SJerome Glisse 	int i;
1911771fe6b9SJerome Glisse 
1912771fe6b9SJerome Glisse 	crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
1913771fe6b9SJerome Glisse 	if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
1914771fe6b9SJerome Glisse 	    !(crtc2_gen_cntl & RADEON_CRTC2_EN))
1915771fe6b9SJerome Glisse 		return;
1916771fe6b9SJerome Glisse 
1917771fe6b9SJerome Glisse 	/* Clear the CRTC_VBLANK_SAVE bit */
1918771fe6b9SJerome Glisse 	WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
1919771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
1920771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CRTC2_STATUS);
1921771fe6b9SJerome Glisse 		if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
1922771fe6b9SJerome Glisse 			return;
1923771fe6b9SJerome Glisse 		}
1924771fe6b9SJerome Glisse 		DRM_UDELAY(1);
1925771fe6b9SJerome Glisse 	}
1926771fe6b9SJerome Glisse }
1927771fe6b9SJerome Glisse 
1928771fe6b9SJerome Glisse int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
1929771fe6b9SJerome Glisse {
1930771fe6b9SJerome Glisse 	unsigned i;
1931771fe6b9SJerome Glisse 	uint32_t tmp;
1932771fe6b9SJerome Glisse 
1933771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
1934771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
1935771fe6b9SJerome Glisse 		if (tmp >= n) {
1936771fe6b9SJerome Glisse 			return 0;
1937771fe6b9SJerome Glisse 		}
1938771fe6b9SJerome Glisse 		DRM_UDELAY(1);
1939771fe6b9SJerome Glisse 	}
1940771fe6b9SJerome Glisse 	return -1;
1941771fe6b9SJerome Glisse }
1942771fe6b9SJerome Glisse 
1943771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev)
1944771fe6b9SJerome Glisse {
1945771fe6b9SJerome Glisse 	unsigned i;
1946771fe6b9SJerome Glisse 	uint32_t tmp;
1947771fe6b9SJerome Glisse 
1948771fe6b9SJerome Glisse 	if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
1949771fe6b9SJerome Glisse 		printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
1950771fe6b9SJerome Glisse 		       " Bad things might happen.\n");
1951771fe6b9SJerome Glisse 	}
1952771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
1953771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_RBBM_STATUS);
19544612dc97SAlex Deucher 		if (!(tmp & RADEON_RBBM_ACTIVE)) {
1955771fe6b9SJerome Glisse 			return 0;
1956771fe6b9SJerome Glisse 		}
1957771fe6b9SJerome Glisse 		DRM_UDELAY(1);
1958771fe6b9SJerome Glisse 	}
1959771fe6b9SJerome Glisse 	return -1;
1960771fe6b9SJerome Glisse }
1961771fe6b9SJerome Glisse 
1962771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev)
1963771fe6b9SJerome Glisse {
1964771fe6b9SJerome Glisse 	unsigned i;
1965771fe6b9SJerome Glisse 	uint32_t tmp;
1966771fe6b9SJerome Glisse 
1967771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
1968771fe6b9SJerome Glisse 		/* read MC_STATUS */
19694612dc97SAlex Deucher 		tmp = RREG32(RADEON_MC_STATUS);
19704612dc97SAlex Deucher 		if (tmp & RADEON_MC_IDLE) {
1971771fe6b9SJerome Glisse 			return 0;
1972771fe6b9SJerome Glisse 		}
1973771fe6b9SJerome Glisse 		DRM_UDELAY(1);
1974771fe6b9SJerome Glisse 	}
1975771fe6b9SJerome Glisse 	return -1;
1976771fe6b9SJerome Glisse }
1977771fe6b9SJerome Glisse 
1978225758d8SJerome Glisse void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
1979771fe6b9SJerome Glisse {
1980225758d8SJerome Glisse 	lockup->last_cp_rptr = cp->rptr;
1981225758d8SJerome Glisse 	lockup->last_jiffies = jiffies;
1982771fe6b9SJerome Glisse }
1983771fe6b9SJerome Glisse 
1984225758d8SJerome Glisse /**
1985225758d8SJerome Glisse  * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
1986225758d8SJerome Glisse  * @rdev:	radeon device structure
1987225758d8SJerome Glisse  * @lockup:	r100_gpu_lockup structure holding CP lockup tracking informations
1988225758d8SJerome Glisse  * @cp:		radeon_cp structure holding CP information
1989225758d8SJerome Glisse  *
1990225758d8SJerome Glisse  * We don't need to initialize the lockup tracking information as we will either
1991225758d8SJerome Glisse  * have CP rptr to a different value of jiffies wrap around which will force
1992225758d8SJerome Glisse  * initialization of the lockup tracking informations.
1993225758d8SJerome Glisse  *
1994225758d8SJerome Glisse  * A possible false positivie is if we get call after while and last_cp_rptr ==
1995225758d8SJerome Glisse  * the current CP rptr, even if it's unlikely it might happen. To avoid this
1996225758d8SJerome Glisse  * if the elapsed time since last call is bigger than 2 second than we return
1997225758d8SJerome Glisse  * false and update the tracking information. Due to this the caller must call
1998225758d8SJerome Glisse  * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
1999225758d8SJerome Glisse  * the fencing code should be cautious about that.
2000225758d8SJerome Glisse  *
2001225758d8SJerome Glisse  * Caller should write to the ring to force CP to do something so we don't get
2002225758d8SJerome Glisse  * false positive when CP is just gived nothing to do.
2003225758d8SJerome Glisse  *
2004225758d8SJerome Glisse  **/
2005225758d8SJerome Glisse bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
2006771fe6b9SJerome Glisse {
2007225758d8SJerome Glisse 	unsigned long cjiffies, elapsed;
2008771fe6b9SJerome Glisse 
2009225758d8SJerome Glisse 	cjiffies = jiffies;
2010225758d8SJerome Glisse 	if (!time_after(cjiffies, lockup->last_jiffies)) {
2011225758d8SJerome Glisse 		/* likely a wrap around */
2012225758d8SJerome Glisse 		lockup->last_cp_rptr = cp->rptr;
2013225758d8SJerome Glisse 		lockup->last_jiffies = jiffies;
2014225758d8SJerome Glisse 		return false;
2015225758d8SJerome Glisse 	}
2016225758d8SJerome Glisse 	if (cp->rptr != lockup->last_cp_rptr) {
2017225758d8SJerome Glisse 		/* CP is still working no lockup */
2018225758d8SJerome Glisse 		lockup->last_cp_rptr = cp->rptr;
2019225758d8SJerome Glisse 		lockup->last_jiffies = jiffies;
2020225758d8SJerome Glisse 		return false;
2021225758d8SJerome Glisse 	}
2022225758d8SJerome Glisse 	elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
2023225758d8SJerome Glisse 	if (elapsed >= 3000) {
2024225758d8SJerome Glisse 		/* very likely the improbable case where current
2025225758d8SJerome Glisse 		 * rptr is equal to last recorded, a while ago, rptr
2026225758d8SJerome Glisse 		 * this is more likely a false positive update tracking
2027225758d8SJerome Glisse 		 * information which should force us to be recall at
2028225758d8SJerome Glisse 		 * latter point
2029225758d8SJerome Glisse 		 */
2030225758d8SJerome Glisse 		lockup->last_cp_rptr = cp->rptr;
2031225758d8SJerome Glisse 		lockup->last_jiffies = jiffies;
2032225758d8SJerome Glisse 		return false;
2033225758d8SJerome Glisse 	}
2034225758d8SJerome Glisse 	if (elapsed >= 1000) {
2035225758d8SJerome Glisse 		dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
2036225758d8SJerome Glisse 		return true;
2037225758d8SJerome Glisse 	}
2038225758d8SJerome Glisse 	/* give a chance to the GPU ... */
2039225758d8SJerome Glisse 	return false;
2040771fe6b9SJerome Glisse }
2041771fe6b9SJerome Glisse 
2042225758d8SJerome Glisse bool r100_gpu_is_lockup(struct radeon_device *rdev)
2043771fe6b9SJerome Glisse {
2044225758d8SJerome Glisse 	u32 rbbm_status;
2045225758d8SJerome Glisse 	int r;
2046771fe6b9SJerome Glisse 
2047225758d8SJerome Glisse 	rbbm_status = RREG32(R_000E40_RBBM_STATUS);
2048225758d8SJerome Glisse 	if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
2049225758d8SJerome Glisse 		r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp);
2050225758d8SJerome Glisse 		return false;
2051225758d8SJerome Glisse 	}
2052225758d8SJerome Glisse 	/* force CP activities */
2053225758d8SJerome Glisse 	r = radeon_ring_lock(rdev, 2);
2054225758d8SJerome Glisse 	if (!r) {
2055225758d8SJerome Glisse 		/* PACKET2 NOP */
2056225758d8SJerome Glisse 		radeon_ring_write(rdev, 0x80000000);
2057225758d8SJerome Glisse 		radeon_ring_write(rdev, 0x80000000);
2058225758d8SJerome Glisse 		radeon_ring_unlock_commit(rdev);
2059225758d8SJerome Glisse 	}
2060225758d8SJerome Glisse 	rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
2061225758d8SJerome Glisse 	return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp);
2062225758d8SJerome Glisse }
2063225758d8SJerome Glisse 
206490aca4d2SJerome Glisse void r100_bm_disable(struct radeon_device *rdev)
206590aca4d2SJerome Glisse {
206690aca4d2SJerome Glisse 	u32 tmp;
206790aca4d2SJerome Glisse 
206890aca4d2SJerome Glisse 	/* disable bus mastering */
206990aca4d2SJerome Glisse 	tmp = RREG32(R_000030_BUS_CNTL);
207090aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
2071771fe6b9SJerome Glisse 	mdelay(1);
207290aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
207390aca4d2SJerome Glisse 	mdelay(1);
207490aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
207590aca4d2SJerome Glisse 	tmp = RREG32(RADEON_BUS_CNTL);
207690aca4d2SJerome Glisse 	mdelay(1);
207790aca4d2SJerome Glisse 	pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
207890aca4d2SJerome Glisse 	pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
207990aca4d2SJerome Glisse 	mdelay(1);
208090aca4d2SJerome Glisse }
208190aca4d2SJerome Glisse 
2082a2d07b74SJerome Glisse int r100_asic_reset(struct radeon_device *rdev)
2083771fe6b9SJerome Glisse {
208490aca4d2SJerome Glisse 	struct r100_mc_save save;
208590aca4d2SJerome Glisse 	u32 status, tmp;
2086771fe6b9SJerome Glisse 
208790aca4d2SJerome Glisse 	r100_mc_stop(rdev, &save);
208890aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
208990aca4d2SJerome Glisse 	if (!G_000E40_GUI_ACTIVE(status)) {
2090771fe6b9SJerome Glisse 		return 0;
2091771fe6b9SJerome Glisse 	}
209290aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
209390aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
209490aca4d2SJerome Glisse 	/* stop CP */
209590aca4d2SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, 0);
209690aca4d2SJerome Glisse 	tmp = RREG32(RADEON_CP_RB_CNTL);
209790aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
209890aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_RPTR_WR, 0);
209990aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_WPTR, 0);
210090aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp);
210190aca4d2SJerome Glisse 	/* save PCI state */
210290aca4d2SJerome Glisse 	pci_save_state(rdev->pdev);
210390aca4d2SJerome Glisse 	/* disable bus mastering */
210490aca4d2SJerome Glisse 	r100_bm_disable(rdev);
210590aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
210690aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_RE(1) |
210790aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_PP(1) |
210890aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_RB(1));
210990aca4d2SJerome Glisse 	RREG32(R_0000F0_RBBM_SOFT_RESET);
211090aca4d2SJerome Glisse 	mdelay(500);
211190aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
211290aca4d2SJerome Glisse 	mdelay(1);
211390aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
211490aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2115771fe6b9SJerome Glisse 	/* reset CP */
211690aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
211790aca4d2SJerome Glisse 	RREG32(R_0000F0_RBBM_SOFT_RESET);
211890aca4d2SJerome Glisse 	mdelay(500);
211990aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
212090aca4d2SJerome Glisse 	mdelay(1);
212190aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
212290aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
212390aca4d2SJerome Glisse 	/* restore PCI & busmastering */
212490aca4d2SJerome Glisse 	pci_restore_state(rdev->pdev);
212590aca4d2SJerome Glisse 	r100_enable_bm(rdev);
2126771fe6b9SJerome Glisse 	/* Check if GPU is idle */
212790aca4d2SJerome Glisse 	if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
212890aca4d2SJerome Glisse 		G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
212990aca4d2SJerome Glisse 		dev_err(rdev->dev, "failed to reset GPU\n");
213090aca4d2SJerome Glisse 		rdev->gpu_lockup = true;
2131771fe6b9SJerome Glisse 		return -1;
2132771fe6b9SJerome Glisse 	}
213390aca4d2SJerome Glisse 	r100_mc_resume(rdev, &save);
213490aca4d2SJerome Glisse 	dev_info(rdev->dev, "GPU reset succeed\n");
2135771fe6b9SJerome Glisse 	return 0;
2136771fe6b9SJerome Glisse }
2137771fe6b9SJerome Glisse 
213892cde00cSAlex Deucher void r100_set_common_regs(struct radeon_device *rdev)
213992cde00cSAlex Deucher {
21402739d49cSAlex Deucher 	struct drm_device *dev = rdev->ddev;
21412739d49cSAlex Deucher 	bool force_dac2 = false;
2142d668046cSDave Airlie 	u32 tmp;
21432739d49cSAlex Deucher 
214492cde00cSAlex Deucher 	/* set these so they don't interfere with anything */
214592cde00cSAlex Deucher 	WREG32(RADEON_OV0_SCALE_CNTL, 0);
214692cde00cSAlex Deucher 	WREG32(RADEON_SUBPIC_CNTL, 0);
214792cde00cSAlex Deucher 	WREG32(RADEON_VIPH_CONTROL, 0);
214892cde00cSAlex Deucher 	WREG32(RADEON_I2C_CNTL_1, 0);
214992cde00cSAlex Deucher 	WREG32(RADEON_DVI_I2C_CNTL_1, 0);
215092cde00cSAlex Deucher 	WREG32(RADEON_CAP0_TRIG_CNTL, 0);
215192cde00cSAlex Deucher 	WREG32(RADEON_CAP1_TRIG_CNTL, 0);
21522739d49cSAlex Deucher 
21532739d49cSAlex Deucher 	/* always set up dac2 on rn50 and some rv100 as lots
21542739d49cSAlex Deucher 	 * of servers seem to wire it up to a VGA port but
21552739d49cSAlex Deucher 	 * don't report it in the bios connector
21562739d49cSAlex Deucher 	 * table.
21572739d49cSAlex Deucher 	 */
21582739d49cSAlex Deucher 	switch (dev->pdev->device) {
21592739d49cSAlex Deucher 		/* RN50 */
21602739d49cSAlex Deucher 	case 0x515e:
21612739d49cSAlex Deucher 	case 0x5969:
21622739d49cSAlex Deucher 		force_dac2 = true;
21632739d49cSAlex Deucher 		break;
21642739d49cSAlex Deucher 		/* RV100*/
21652739d49cSAlex Deucher 	case 0x5159:
21662739d49cSAlex Deucher 	case 0x515a:
21672739d49cSAlex Deucher 		/* DELL triple head servers */
21682739d49cSAlex Deucher 		if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
21692739d49cSAlex Deucher 		    ((dev->pdev->subsystem_device == 0x016c) ||
21702739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016d) ||
21712739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016e) ||
21722739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016f) ||
21732739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x0170) ||
21742739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x017d) ||
21752739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x017e) ||
21762739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x0183) ||
21772739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x018a) ||
21782739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x019a)))
21792739d49cSAlex Deucher 			force_dac2 = true;
21802739d49cSAlex Deucher 		break;
21812739d49cSAlex Deucher 	}
21822739d49cSAlex Deucher 
21832739d49cSAlex Deucher 	if (force_dac2) {
21842739d49cSAlex Deucher 		u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
21852739d49cSAlex Deucher 		u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
21862739d49cSAlex Deucher 		u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
21872739d49cSAlex Deucher 
21882739d49cSAlex Deucher 		/* For CRT on DAC2, don't turn it on if BIOS didn't
21892739d49cSAlex Deucher 		   enable it, even it's detected.
21902739d49cSAlex Deucher 		*/
21912739d49cSAlex Deucher 
21922739d49cSAlex Deucher 		/* force it to crtc0 */
21932739d49cSAlex Deucher 		dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
21942739d49cSAlex Deucher 		dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
21952739d49cSAlex Deucher 		disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
21962739d49cSAlex Deucher 
21972739d49cSAlex Deucher 		/* set up the TV DAC */
21982739d49cSAlex Deucher 		tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
21992739d49cSAlex Deucher 				 RADEON_TV_DAC_STD_MASK |
22002739d49cSAlex Deucher 				 RADEON_TV_DAC_RDACPD |
22012739d49cSAlex Deucher 				 RADEON_TV_DAC_GDACPD |
22022739d49cSAlex Deucher 				 RADEON_TV_DAC_BDACPD |
22032739d49cSAlex Deucher 				 RADEON_TV_DAC_BGADJ_MASK |
22042739d49cSAlex Deucher 				 RADEON_TV_DAC_DACADJ_MASK);
22052739d49cSAlex Deucher 		tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
22062739d49cSAlex Deucher 				RADEON_TV_DAC_NHOLD |
22072739d49cSAlex Deucher 				RADEON_TV_DAC_STD_PS2 |
22082739d49cSAlex Deucher 				(0x58 << 16));
22092739d49cSAlex Deucher 
22102739d49cSAlex Deucher 		WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
22112739d49cSAlex Deucher 		WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
22122739d49cSAlex Deucher 		WREG32(RADEON_DAC_CNTL2, dac2_cntl);
22132739d49cSAlex Deucher 	}
2214d668046cSDave Airlie 
2215d668046cSDave Airlie 	/* switch PM block to ACPI mode */
2216d668046cSDave Airlie 	tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
2217d668046cSDave Airlie 	tmp &= ~RADEON_PM_MODE_SEL;
2218d668046cSDave Airlie 	WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
2219d668046cSDave Airlie 
222092cde00cSAlex Deucher }
2221771fe6b9SJerome Glisse 
2222771fe6b9SJerome Glisse /*
2223771fe6b9SJerome Glisse  * VRAM info
2224771fe6b9SJerome Glisse  */
2225771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev)
2226771fe6b9SJerome Glisse {
2227771fe6b9SJerome Glisse 	uint32_t tmp;
2228771fe6b9SJerome Glisse 
2229771fe6b9SJerome Glisse 	rdev->mc.vram_is_ddr = false;
2230771fe6b9SJerome Glisse 	if (rdev->flags & RADEON_IS_IGP)
2231771fe6b9SJerome Glisse 		rdev->mc.vram_is_ddr = true;
2232771fe6b9SJerome Glisse 	else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
2233771fe6b9SJerome Glisse 		rdev->mc.vram_is_ddr = true;
2234771fe6b9SJerome Glisse 	if ((rdev->family == CHIP_RV100) ||
2235771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS100) ||
2236771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS200)) {
2237771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_MEM_CNTL);
2238771fe6b9SJerome Glisse 		if (tmp & RV100_HALF_MODE) {
2239771fe6b9SJerome Glisse 			rdev->mc.vram_width = 32;
2240771fe6b9SJerome Glisse 		} else {
2241771fe6b9SJerome Glisse 			rdev->mc.vram_width = 64;
2242771fe6b9SJerome Glisse 		}
2243771fe6b9SJerome Glisse 		if (rdev->flags & RADEON_SINGLE_CRTC) {
2244771fe6b9SJerome Glisse 			rdev->mc.vram_width /= 4;
2245771fe6b9SJerome Glisse 			rdev->mc.vram_is_ddr = true;
2246771fe6b9SJerome Glisse 		}
2247771fe6b9SJerome Glisse 	} else if (rdev->family <= CHIP_RV280) {
2248771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_MEM_CNTL);
2249771fe6b9SJerome Glisse 		if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
2250771fe6b9SJerome Glisse 			rdev->mc.vram_width = 128;
2251771fe6b9SJerome Glisse 		} else {
2252771fe6b9SJerome Glisse 			rdev->mc.vram_width = 64;
2253771fe6b9SJerome Glisse 		}
2254771fe6b9SJerome Glisse 	} else {
2255771fe6b9SJerome Glisse 		/* newer IGPs */
2256771fe6b9SJerome Glisse 		rdev->mc.vram_width = 128;
2257771fe6b9SJerome Glisse 	}
2258771fe6b9SJerome Glisse }
2259771fe6b9SJerome Glisse 
22602a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev)
2261771fe6b9SJerome Glisse {
22622a0f8918SDave Airlie 	u32 aper_size;
22632a0f8918SDave Airlie 	u8 byte;
22642a0f8918SDave Airlie 
22652a0f8918SDave Airlie 	aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
22662a0f8918SDave Airlie 
22672a0f8918SDave Airlie 	/* Set HDP_APER_CNTL only on cards that are known not to be broken,
22682a0f8918SDave Airlie 	 * that is has the 2nd generation multifunction PCI interface
22692a0f8918SDave Airlie 	 */
22702a0f8918SDave Airlie 	if (rdev->family == CHIP_RV280 ||
22712a0f8918SDave Airlie 	    rdev->family >= CHIP_RV350) {
22722a0f8918SDave Airlie 		WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
22732a0f8918SDave Airlie 		       ~RADEON_HDP_APER_CNTL);
22742a0f8918SDave Airlie 		DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
22752a0f8918SDave Airlie 		return aper_size * 2;
22762a0f8918SDave Airlie 	}
22772a0f8918SDave Airlie 
22782a0f8918SDave Airlie 	/* Older cards have all sorts of funny issues to deal with. First
22792a0f8918SDave Airlie 	 * check if it's a multifunction card by reading the PCI config
22802a0f8918SDave Airlie 	 * header type... Limit those to one aperture size
22812a0f8918SDave Airlie 	 */
22822a0f8918SDave Airlie 	pci_read_config_byte(rdev->pdev, 0xe, &byte);
22832a0f8918SDave Airlie 	if (byte & 0x80) {
22842a0f8918SDave Airlie 		DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
22852a0f8918SDave Airlie 		DRM_INFO("Limiting VRAM to one aperture\n");
22862a0f8918SDave Airlie 		return aper_size;
22872a0f8918SDave Airlie 	}
22882a0f8918SDave Airlie 
22892a0f8918SDave Airlie 	/* Single function older card. We read HDP_APER_CNTL to see how the BIOS
22902a0f8918SDave Airlie 	 * have set it up. We don't write this as it's broken on some ASICs but
22912a0f8918SDave Airlie 	 * we expect the BIOS to have done the right thing (might be too optimistic...)
22922a0f8918SDave Airlie 	 */
22932a0f8918SDave Airlie 	if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
22942a0f8918SDave Airlie 		return aper_size * 2;
22952a0f8918SDave Airlie 	return aper_size;
22962a0f8918SDave Airlie }
22972a0f8918SDave Airlie 
22982a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev)
22992a0f8918SDave Airlie {
23002a0f8918SDave Airlie 	u64 config_aper_size;
23012a0f8918SDave Airlie 
2302d594e46aSJerome Glisse 	/* work out accessible VRAM */
230301d73a69SJordan Crouse 	rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
230401d73a69SJordan Crouse 	rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
230551e5fcd3SJerome Glisse 	rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
230651e5fcd3SJerome Glisse 	/* FIXME we don't use the second aperture yet when we could use it */
230751e5fcd3SJerome Glisse 	if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
230851e5fcd3SJerome Glisse 		rdev->mc.visible_vram_size = rdev->mc.aper_size;
23092a0f8918SDave Airlie 	config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2310771fe6b9SJerome Glisse 	if (rdev->flags & RADEON_IS_IGP) {
2311771fe6b9SJerome Glisse 		uint32_t tom;
2312771fe6b9SJerome Glisse 		/* read NB_TOM to get the amount of ram stolen for the GPU */
2313771fe6b9SJerome Glisse 		tom = RREG32(RADEON_NB_TOM);
23147a50f01aSDave Airlie 		rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
23157a50f01aSDave Airlie 		WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
23167a50f01aSDave Airlie 		rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2317771fe6b9SJerome Glisse 	} else {
23187a50f01aSDave Airlie 		rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
2319771fe6b9SJerome Glisse 		/* Some production boards of m6 will report 0
2320771fe6b9SJerome Glisse 		 * if it's 8 MB
2321771fe6b9SJerome Glisse 		 */
23227a50f01aSDave Airlie 		if (rdev->mc.real_vram_size == 0) {
23237a50f01aSDave Airlie 			rdev->mc.real_vram_size = 8192 * 1024;
23247a50f01aSDave Airlie 			WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2325771fe6b9SJerome Glisse 		}
23262a0f8918SDave Airlie 		/* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
2327d594e46aSJerome Glisse 		 * Novell bug 204882 + along with lots of ubuntu ones
2328d594e46aSJerome Glisse 		 */
23297a50f01aSDave Airlie 		if (config_aper_size > rdev->mc.real_vram_size)
23307a50f01aSDave Airlie 			rdev->mc.mc_vram_size = config_aper_size;
23317a50f01aSDave Airlie 		else
23327a50f01aSDave Airlie 			rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2333771fe6b9SJerome Glisse 	}
2334d594e46aSJerome Glisse }
23352a0f8918SDave Airlie 
233628d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state)
233728d52043SDave Airlie {
233828d52043SDave Airlie 	uint32_t temp;
233928d52043SDave Airlie 
234028d52043SDave Airlie 	temp = RREG32(RADEON_CONFIG_CNTL);
234128d52043SDave Airlie 	if (state == false) {
234228d52043SDave Airlie 		temp &= ~(1<<8);
234328d52043SDave Airlie 		temp |= (1<<9);
234428d52043SDave Airlie 	} else {
234528d52043SDave Airlie 		temp &= ~(1<<9);
234628d52043SDave Airlie 	}
234728d52043SDave Airlie 	WREG32(RADEON_CONFIG_CNTL, temp);
234828d52043SDave Airlie }
234928d52043SDave Airlie 
2350d594e46aSJerome Glisse void r100_mc_init(struct radeon_device *rdev)
23512a0f8918SDave Airlie {
2352d594e46aSJerome Glisse 	u64 base;
23532a0f8918SDave Airlie 
2354d594e46aSJerome Glisse 	r100_vram_get_type(rdev);
23552a0f8918SDave Airlie 	r100_vram_init_sizes(rdev);
2356d594e46aSJerome Glisse 	base = rdev->mc.aper_base;
2357d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_IGP)
2358d594e46aSJerome Glisse 		base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
2359d594e46aSJerome Glisse 	radeon_vram_location(rdev, &rdev->mc, base);
23608d369bb1SAlex Deucher 	rdev->mc.gtt_base_align = 0;
2361d594e46aSJerome Glisse 	if (!(rdev->flags & RADEON_IS_AGP))
2362d594e46aSJerome Glisse 		radeon_gtt_location(rdev, &rdev->mc);
2363f47299c5SAlex Deucher 	radeon_update_bandwidth_info(rdev);
2364771fe6b9SJerome Glisse }
2365771fe6b9SJerome Glisse 
2366771fe6b9SJerome Glisse 
2367771fe6b9SJerome Glisse /*
2368771fe6b9SJerome Glisse  * Indirect registers accessor
2369771fe6b9SJerome Glisse  */
2370771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev)
2371771fe6b9SJerome Glisse {
23724ce9198eSAlex Deucher 	if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
2373771fe6b9SJerome Glisse 		(void)RREG32(RADEON_CLOCK_CNTL_DATA);
2374771fe6b9SJerome Glisse 		(void)RREG32(RADEON_CRTC_GEN_CNTL);
2375771fe6b9SJerome Glisse 	}
23764ce9198eSAlex Deucher }
2377771fe6b9SJerome Glisse 
2378771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev)
2379771fe6b9SJerome Glisse {
2380771fe6b9SJerome Glisse 	/* This workarounds is necessary on RV100, RS100 and RS200 chips
2381771fe6b9SJerome Glisse 	 * or the chip could hang on a subsequent access
2382771fe6b9SJerome Glisse 	 */
2383771fe6b9SJerome Glisse 	if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
2384771fe6b9SJerome Glisse 		udelay(5000);
2385771fe6b9SJerome Glisse 	}
2386771fe6b9SJerome Glisse 
2387771fe6b9SJerome Glisse 	/* This function is required to workaround a hardware bug in some (all?)
2388771fe6b9SJerome Glisse 	 * revisions of the R300.  This workaround should be called after every
2389771fe6b9SJerome Glisse 	 * CLOCK_CNTL_INDEX register access.  If not, register reads afterward
2390771fe6b9SJerome Glisse 	 * may not be correct.
2391771fe6b9SJerome Glisse 	 */
2392771fe6b9SJerome Glisse 	if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
2393771fe6b9SJerome Glisse 		uint32_t save, tmp;
2394771fe6b9SJerome Glisse 
2395771fe6b9SJerome Glisse 		save = RREG32(RADEON_CLOCK_CNTL_INDEX);
2396771fe6b9SJerome Glisse 		tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
2397771fe6b9SJerome Glisse 		WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
2398771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
2399771fe6b9SJerome Glisse 		WREG32(RADEON_CLOCK_CNTL_INDEX, save);
2400771fe6b9SJerome Glisse 	}
2401771fe6b9SJerome Glisse }
2402771fe6b9SJerome Glisse 
2403771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
2404771fe6b9SJerome Glisse {
2405771fe6b9SJerome Glisse 	uint32_t data;
2406771fe6b9SJerome Glisse 
2407771fe6b9SJerome Glisse 	WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
2408771fe6b9SJerome Glisse 	r100_pll_errata_after_index(rdev);
2409771fe6b9SJerome Glisse 	data = RREG32(RADEON_CLOCK_CNTL_DATA);
2410771fe6b9SJerome Glisse 	r100_pll_errata_after_data(rdev);
2411771fe6b9SJerome Glisse 	return data;
2412771fe6b9SJerome Glisse }
2413771fe6b9SJerome Glisse 
2414771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2415771fe6b9SJerome Glisse {
2416771fe6b9SJerome Glisse 	WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
2417771fe6b9SJerome Glisse 	r100_pll_errata_after_index(rdev);
2418771fe6b9SJerome Glisse 	WREG32(RADEON_CLOCK_CNTL_DATA, v);
2419771fe6b9SJerome Glisse 	r100_pll_errata_after_data(rdev);
2420771fe6b9SJerome Glisse }
2421771fe6b9SJerome Glisse 
2422d4550907SJerome Glisse void r100_set_safe_registers(struct radeon_device *rdev)
2423068a117cSJerome Glisse {
2424551ebd83SDave Airlie 	if (ASIC_IS_RN50(rdev)) {
2425551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
2426551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
2427551ebd83SDave Airlie 	} else if (rdev->family < CHIP_R200) {
2428551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
2429551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
2430551ebd83SDave Airlie 	} else {
2431d4550907SJerome Glisse 		r200_set_safe_registers(rdev);
2432551ebd83SDave Airlie 	}
2433068a117cSJerome Glisse }
2434068a117cSJerome Glisse 
2435771fe6b9SJerome Glisse /*
2436771fe6b9SJerome Glisse  * Debugfs info
2437771fe6b9SJerome Glisse  */
2438771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2439771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
2440771fe6b9SJerome Glisse {
2441771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2442771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2443771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2444771fe6b9SJerome Glisse 	uint32_t reg, value;
2445771fe6b9SJerome Glisse 	unsigned i;
2446771fe6b9SJerome Glisse 
2447771fe6b9SJerome Glisse 	seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
2448771fe6b9SJerome Glisse 	seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
2449771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2450771fe6b9SJerome Glisse 	for (i = 0; i < 64; i++) {
2451771fe6b9SJerome Glisse 		WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
2452771fe6b9SJerome Glisse 		reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
2453771fe6b9SJerome Glisse 		WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
2454771fe6b9SJerome Glisse 		value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
2455771fe6b9SJerome Glisse 		seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
2456771fe6b9SJerome Glisse 	}
2457771fe6b9SJerome Glisse 	return 0;
2458771fe6b9SJerome Glisse }
2459771fe6b9SJerome Glisse 
2460771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
2461771fe6b9SJerome Glisse {
2462771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2463771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2464771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2465771fe6b9SJerome Glisse 	uint32_t rdp, wdp;
2466771fe6b9SJerome Glisse 	unsigned count, i, j;
2467771fe6b9SJerome Glisse 
2468771fe6b9SJerome Glisse 	radeon_ring_free_size(rdev);
2469771fe6b9SJerome Glisse 	rdp = RREG32(RADEON_CP_RB_RPTR);
2470771fe6b9SJerome Glisse 	wdp = RREG32(RADEON_CP_RB_WPTR);
2471771fe6b9SJerome Glisse 	count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
2472771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2473771fe6b9SJerome Glisse 	seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
2474771fe6b9SJerome Glisse 	seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
2475771fe6b9SJerome Glisse 	seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
2476771fe6b9SJerome Glisse 	seq_printf(m, "%u dwords in ring\n", count);
2477771fe6b9SJerome Glisse 	for (j = 0; j <= count; j++) {
2478771fe6b9SJerome Glisse 		i = (rdp + j) & rdev->cp.ptr_mask;
2479771fe6b9SJerome Glisse 		seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
2480771fe6b9SJerome Glisse 	}
2481771fe6b9SJerome Glisse 	return 0;
2482771fe6b9SJerome Glisse }
2483771fe6b9SJerome Glisse 
2484771fe6b9SJerome Glisse 
2485771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
2486771fe6b9SJerome Glisse {
2487771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2488771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2489771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2490771fe6b9SJerome Glisse 	uint32_t csq_stat, csq2_stat, tmp;
2491771fe6b9SJerome Glisse 	unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
2492771fe6b9SJerome Glisse 	unsigned i;
2493771fe6b9SJerome Glisse 
2494771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2495771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
2496771fe6b9SJerome Glisse 	csq_stat = RREG32(RADEON_CP_CSQ_STAT);
2497771fe6b9SJerome Glisse 	csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
2498771fe6b9SJerome Glisse 	r_rptr = (csq_stat >> 0) & 0x3ff;
2499771fe6b9SJerome Glisse 	r_wptr = (csq_stat >> 10) & 0x3ff;
2500771fe6b9SJerome Glisse 	ib1_rptr = (csq_stat >> 20) & 0x3ff;
2501771fe6b9SJerome Glisse 	ib1_wptr = (csq2_stat >> 0) & 0x3ff;
2502771fe6b9SJerome Glisse 	ib2_rptr = (csq2_stat >> 10) & 0x3ff;
2503771fe6b9SJerome Glisse 	ib2_wptr = (csq2_stat >> 20) & 0x3ff;
2504771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
2505771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
2506771fe6b9SJerome Glisse 	seq_printf(m, "Ring rptr %u\n", r_rptr);
2507771fe6b9SJerome Glisse 	seq_printf(m, "Ring wptr %u\n", r_wptr);
2508771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
2509771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
2510771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
2511771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
2512771fe6b9SJerome Glisse 	/* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
2513771fe6b9SJerome Glisse 	 * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
2514771fe6b9SJerome Glisse 	seq_printf(m, "Ring fifo:\n");
2515771fe6b9SJerome Glisse 	for (i = 0; i < 256; i++) {
2516771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2517771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2518771fe6b9SJerome Glisse 		seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
2519771fe6b9SJerome Glisse 	}
2520771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 fifo:\n");
2521771fe6b9SJerome Glisse 	for (i = 256; i <= 512; i++) {
2522771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2523771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2524771fe6b9SJerome Glisse 		seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
2525771fe6b9SJerome Glisse 	}
2526771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 fifo:\n");
2527771fe6b9SJerome Glisse 	for (i = 640; i < ib1_wptr; i++) {
2528771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2529771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2530771fe6b9SJerome Glisse 		seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
2531771fe6b9SJerome Glisse 	}
2532771fe6b9SJerome Glisse 	return 0;
2533771fe6b9SJerome Glisse }
2534771fe6b9SJerome Glisse 
2535771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data)
2536771fe6b9SJerome Glisse {
2537771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2538771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2539771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2540771fe6b9SJerome Glisse 	uint32_t tmp;
2541771fe6b9SJerome Glisse 
2542771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_CONFIG_MEMSIZE);
2543771fe6b9SJerome Glisse 	seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
2544771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_MC_FB_LOCATION);
2545771fe6b9SJerome Glisse 	seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
2546771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_BUS_CNTL);
2547771fe6b9SJerome Glisse 	seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
2548771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_MC_AGP_LOCATION);
2549771fe6b9SJerome Glisse 	seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
2550771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AGP_BASE);
2551771fe6b9SJerome Glisse 	seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
2552771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_HOST_PATH_CNTL);
2553771fe6b9SJerome Glisse 	seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
2554771fe6b9SJerome Glisse 	tmp = RREG32(0x01D0);
2555771fe6b9SJerome Glisse 	seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
2556771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_LO_ADDR);
2557771fe6b9SJerome Glisse 	seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
2558771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_HI_ADDR);
2559771fe6b9SJerome Glisse 	seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
2560771fe6b9SJerome Glisse 	tmp = RREG32(0x01E4);
2561771fe6b9SJerome Glisse 	seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
2562771fe6b9SJerome Glisse 	return 0;
2563771fe6b9SJerome Glisse }
2564771fe6b9SJerome Glisse 
2565771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = {
2566771fe6b9SJerome Glisse 	{"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
2567771fe6b9SJerome Glisse };
2568771fe6b9SJerome Glisse 
2569771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = {
2570771fe6b9SJerome Glisse 	{"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
2571771fe6b9SJerome Glisse 	{"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
2572771fe6b9SJerome Glisse };
2573771fe6b9SJerome Glisse 
2574771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = {
2575771fe6b9SJerome Glisse 	{"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
2576771fe6b9SJerome Glisse };
2577771fe6b9SJerome Glisse #endif
2578771fe6b9SJerome Glisse 
2579771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev)
2580771fe6b9SJerome Glisse {
2581771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2582771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
2583771fe6b9SJerome Glisse #else
2584771fe6b9SJerome Glisse 	return 0;
2585771fe6b9SJerome Glisse #endif
2586771fe6b9SJerome Glisse }
2587771fe6b9SJerome Glisse 
2588771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev)
2589771fe6b9SJerome Glisse {
2590771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2591771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
2592771fe6b9SJerome Glisse #else
2593771fe6b9SJerome Glisse 	return 0;
2594771fe6b9SJerome Glisse #endif
2595771fe6b9SJerome Glisse }
2596771fe6b9SJerome Glisse 
2597771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev)
2598771fe6b9SJerome Glisse {
2599771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2600771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
2601771fe6b9SJerome Glisse #else
2602771fe6b9SJerome Glisse 	return 0;
2603771fe6b9SJerome Glisse #endif
2604771fe6b9SJerome Glisse }
2605e024e110SDave Airlie 
2606e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg,
2607e024e110SDave Airlie 			 uint32_t tiling_flags, uint32_t pitch,
2608e024e110SDave Airlie 			 uint32_t offset, uint32_t obj_size)
2609e024e110SDave Airlie {
2610e024e110SDave Airlie 	int surf_index = reg * 16;
2611e024e110SDave Airlie 	int flags = 0;
2612e024e110SDave Airlie 
2613e024e110SDave Airlie 	if (rdev->family <= CHIP_RS200) {
2614e024e110SDave Airlie 		if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2615e024e110SDave Airlie 				 == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2616e024e110SDave Airlie 			flags |= RADEON_SURF_TILE_COLOR_BOTH;
2617e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MACRO)
2618e024e110SDave Airlie 			flags |= RADEON_SURF_TILE_COLOR_MACRO;
2619e024e110SDave Airlie 	} else if (rdev->family <= CHIP_RV280) {
2620e024e110SDave Airlie 		if (tiling_flags & (RADEON_TILING_MACRO))
2621e024e110SDave Airlie 			flags |= R200_SURF_TILE_COLOR_MACRO;
2622e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MICRO)
2623e024e110SDave Airlie 			flags |= R200_SURF_TILE_COLOR_MICRO;
2624e024e110SDave Airlie 	} else {
2625e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MACRO)
2626e024e110SDave Airlie 			flags |= R300_SURF_TILE_MACRO;
2627e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MICRO)
2628e024e110SDave Airlie 			flags |= R300_SURF_TILE_MICRO;
2629e024e110SDave Airlie 	}
2630e024e110SDave Airlie 
2631c88f9f0cSMichel Dänzer 	if (tiling_flags & RADEON_TILING_SWAP_16BIT)
2632c88f9f0cSMichel Dänzer 		flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
2633c88f9f0cSMichel Dänzer 	if (tiling_flags & RADEON_TILING_SWAP_32BIT)
2634c88f9f0cSMichel Dänzer 		flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
2635c88f9f0cSMichel Dänzer 
2636f5c5f040SDave Airlie 	/* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
2637f5c5f040SDave Airlie 	if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
2638f5c5f040SDave Airlie 		if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
2639f5c5f040SDave Airlie 			if (ASIC_IS_RN50(rdev))
2640f5c5f040SDave Airlie 				pitch /= 16;
2641f5c5f040SDave Airlie 	}
2642f5c5f040SDave Airlie 
2643f5c5f040SDave Airlie 	/* r100/r200 divide by 16 */
2644f5c5f040SDave Airlie 	if (rdev->family < CHIP_R300)
2645f5c5f040SDave Airlie 		flags |= pitch / 16;
2646f5c5f040SDave Airlie 	else
2647f5c5f040SDave Airlie 		flags |= pitch / 8;
2648f5c5f040SDave Airlie 
2649f5c5f040SDave Airlie 
2650d9fdaafbSDave Airlie 	DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
2651e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
2652e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
2653e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
2654e024e110SDave Airlie 	return 0;
2655e024e110SDave Airlie }
2656e024e110SDave Airlie 
2657e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
2658e024e110SDave Airlie {
2659e024e110SDave Airlie 	int surf_index = reg * 16;
2660e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
2661e024e110SDave Airlie }
2662c93bb85bSJerome Glisse 
2663c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev)
2664c93bb85bSJerome Glisse {
2665c93bb85bSJerome Glisse 	fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
2666c93bb85bSJerome Glisse 	fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
2667c93bb85bSJerome Glisse 	fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
2668c93bb85bSJerome Glisse 	uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
2669c93bb85bSJerome Glisse 	fixed20_12 memtcas_ff[8] = {
267068adac5eSBen Skeggs 		dfixed_init(1),
267168adac5eSBen Skeggs 		dfixed_init(2),
267268adac5eSBen Skeggs 		dfixed_init(3),
267368adac5eSBen Skeggs 		dfixed_init(0),
267468adac5eSBen Skeggs 		dfixed_init_half(1),
267568adac5eSBen Skeggs 		dfixed_init_half(2),
267668adac5eSBen Skeggs 		dfixed_init(0),
2677c93bb85bSJerome Glisse 	};
2678c93bb85bSJerome Glisse 	fixed20_12 memtcas_rs480_ff[8] = {
267968adac5eSBen Skeggs 		dfixed_init(0),
268068adac5eSBen Skeggs 		dfixed_init(1),
268168adac5eSBen Skeggs 		dfixed_init(2),
268268adac5eSBen Skeggs 		dfixed_init(3),
268368adac5eSBen Skeggs 		dfixed_init(0),
268468adac5eSBen Skeggs 		dfixed_init_half(1),
268568adac5eSBen Skeggs 		dfixed_init_half(2),
268668adac5eSBen Skeggs 		dfixed_init_half(3),
2687c93bb85bSJerome Glisse 	};
2688c93bb85bSJerome Glisse 	fixed20_12 memtcas2_ff[8] = {
268968adac5eSBen Skeggs 		dfixed_init(0),
269068adac5eSBen Skeggs 		dfixed_init(1),
269168adac5eSBen Skeggs 		dfixed_init(2),
269268adac5eSBen Skeggs 		dfixed_init(3),
269368adac5eSBen Skeggs 		dfixed_init(4),
269468adac5eSBen Skeggs 		dfixed_init(5),
269568adac5eSBen Skeggs 		dfixed_init(6),
269668adac5eSBen Skeggs 		dfixed_init(7),
2697c93bb85bSJerome Glisse 	};
2698c93bb85bSJerome Glisse 	fixed20_12 memtrbs[8] = {
269968adac5eSBen Skeggs 		dfixed_init(1),
270068adac5eSBen Skeggs 		dfixed_init_half(1),
270168adac5eSBen Skeggs 		dfixed_init(2),
270268adac5eSBen Skeggs 		dfixed_init_half(2),
270368adac5eSBen Skeggs 		dfixed_init(3),
270468adac5eSBen Skeggs 		dfixed_init_half(3),
270568adac5eSBen Skeggs 		dfixed_init(4),
270668adac5eSBen Skeggs 		dfixed_init_half(4)
2707c93bb85bSJerome Glisse 	};
2708c93bb85bSJerome Glisse 	fixed20_12 memtrbs_r4xx[8] = {
270968adac5eSBen Skeggs 		dfixed_init(4),
271068adac5eSBen Skeggs 		dfixed_init(5),
271168adac5eSBen Skeggs 		dfixed_init(6),
271268adac5eSBen Skeggs 		dfixed_init(7),
271368adac5eSBen Skeggs 		dfixed_init(8),
271468adac5eSBen Skeggs 		dfixed_init(9),
271568adac5eSBen Skeggs 		dfixed_init(10),
271668adac5eSBen Skeggs 		dfixed_init(11)
2717c93bb85bSJerome Glisse 	};
2718c93bb85bSJerome Glisse 	fixed20_12 min_mem_eff;
2719c93bb85bSJerome Glisse 	fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
2720c93bb85bSJerome Glisse 	fixed20_12 cur_latency_mclk, cur_latency_sclk;
2721c93bb85bSJerome Glisse 	fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
2722c93bb85bSJerome Glisse 		disp_drain_rate2, read_return_rate;
2723c93bb85bSJerome Glisse 	fixed20_12 time_disp1_drop_priority;
2724c93bb85bSJerome Glisse 	int c;
2725c93bb85bSJerome Glisse 	int cur_size = 16;       /* in octawords */
2726c93bb85bSJerome Glisse 	int critical_point = 0, critical_point2;
2727c93bb85bSJerome Glisse /* 	uint32_t read_return_rate, time_disp1_drop_priority; */
2728c93bb85bSJerome Glisse 	int stop_req, max_stop_req;
2729c93bb85bSJerome Glisse 	struct drm_display_mode *mode1 = NULL;
2730c93bb85bSJerome Glisse 	struct drm_display_mode *mode2 = NULL;
2731c93bb85bSJerome Glisse 	uint32_t pixel_bytes1 = 0;
2732c93bb85bSJerome Glisse 	uint32_t pixel_bytes2 = 0;
2733c93bb85bSJerome Glisse 
2734f46c0120SAlex Deucher 	radeon_update_display_priority(rdev);
2735f46c0120SAlex Deucher 
2736c93bb85bSJerome Glisse 	if (rdev->mode_info.crtcs[0]->base.enabled) {
2737c93bb85bSJerome Glisse 		mode1 = &rdev->mode_info.crtcs[0]->base.mode;
2738c93bb85bSJerome Glisse 		pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
2739c93bb85bSJerome Glisse 	}
2740dfee5614SDave Airlie 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
2741c93bb85bSJerome Glisse 		if (rdev->mode_info.crtcs[1]->base.enabled) {
2742c93bb85bSJerome Glisse 			mode2 = &rdev->mode_info.crtcs[1]->base.mode;
2743c93bb85bSJerome Glisse 			pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
2744c93bb85bSJerome Glisse 		}
2745dfee5614SDave Airlie 	}
2746c93bb85bSJerome Glisse 
274768adac5eSBen Skeggs 	min_mem_eff.full = dfixed_const_8(0);
2748c93bb85bSJerome Glisse 	/* get modes */
2749c93bb85bSJerome Glisse 	if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
2750c93bb85bSJerome Glisse 		uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
2751c93bb85bSJerome Glisse 		mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
2752c93bb85bSJerome Glisse 		mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
2753c93bb85bSJerome Glisse 		/* check crtc enables */
2754c93bb85bSJerome Glisse 		if (mode2)
2755c93bb85bSJerome Glisse 			mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
2756c93bb85bSJerome Glisse 		if (mode1)
2757c93bb85bSJerome Glisse 			mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
2758c93bb85bSJerome Glisse 		WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
2759c93bb85bSJerome Glisse 	}
2760c93bb85bSJerome Glisse 
2761c93bb85bSJerome Glisse 	/*
2762c93bb85bSJerome Glisse 	 * determine is there is enough bw for current mode
2763c93bb85bSJerome Glisse 	 */
2764f47299c5SAlex Deucher 	sclk_ff = rdev->pm.sclk;
2765f47299c5SAlex Deucher 	mclk_ff = rdev->pm.mclk;
2766c93bb85bSJerome Glisse 
2767c93bb85bSJerome Glisse 	temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
276868adac5eSBen Skeggs 	temp_ff.full = dfixed_const(temp);
276968adac5eSBen Skeggs 	mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
2770c93bb85bSJerome Glisse 
2771c93bb85bSJerome Glisse 	pix_clk.full = 0;
2772c93bb85bSJerome Glisse 	pix_clk2.full = 0;
2773c93bb85bSJerome Glisse 	peak_disp_bw.full = 0;
2774c93bb85bSJerome Glisse 	if (mode1) {
277568adac5eSBen Skeggs 		temp_ff.full = dfixed_const(1000);
277668adac5eSBen Skeggs 		pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
277768adac5eSBen Skeggs 		pix_clk.full = dfixed_div(pix_clk, temp_ff);
277868adac5eSBen Skeggs 		temp_ff.full = dfixed_const(pixel_bytes1);
277968adac5eSBen Skeggs 		peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
2780c93bb85bSJerome Glisse 	}
2781c93bb85bSJerome Glisse 	if (mode2) {
278268adac5eSBen Skeggs 		temp_ff.full = dfixed_const(1000);
278368adac5eSBen Skeggs 		pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
278468adac5eSBen Skeggs 		pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
278568adac5eSBen Skeggs 		temp_ff.full = dfixed_const(pixel_bytes2);
278668adac5eSBen Skeggs 		peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
2787c93bb85bSJerome Glisse 	}
2788c93bb85bSJerome Glisse 
278968adac5eSBen Skeggs 	mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
2790c93bb85bSJerome Glisse 	if (peak_disp_bw.full >= mem_bw.full) {
2791c93bb85bSJerome Glisse 		DRM_ERROR("You may not have enough display bandwidth for current mode\n"
2792c93bb85bSJerome Glisse 			  "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
2793c93bb85bSJerome Glisse 	}
2794c93bb85bSJerome Glisse 
2795c93bb85bSJerome Glisse 	/*  Get values from the EXT_MEM_CNTL register...converting its contents. */
2796c93bb85bSJerome Glisse 	temp = RREG32(RADEON_MEM_TIMING_CNTL);
2797c93bb85bSJerome Glisse 	if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
2798c93bb85bSJerome Glisse 		mem_trcd = ((temp >> 2) & 0x3) + 1;
2799c93bb85bSJerome Glisse 		mem_trp  = ((temp & 0x3)) + 1;
2800c93bb85bSJerome Glisse 		mem_tras = ((temp & 0x70) >> 4) + 1;
2801c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_R300 ||
2802c93bb85bSJerome Glisse 		   rdev->family == CHIP_R350) { /* r300, r350 */
2803c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 1;
2804c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 1;
2805c93bb85bSJerome Glisse 		mem_tras = ((temp >> 11) & 0xf) + 4;
2806c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_RV350 ||
2807c93bb85bSJerome Glisse 		   rdev->family <= CHIP_RV380) {
2808c93bb85bSJerome Glisse 		/* rv3x0 */
2809c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 3;
2810c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 3;
2811c93bb85bSJerome Glisse 		mem_tras = ((temp >> 11) & 0xf) + 6;
2812c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_R420 ||
2813c93bb85bSJerome Glisse 		   rdev->family == CHIP_R423 ||
2814c93bb85bSJerome Glisse 		   rdev->family == CHIP_RV410) {
2815c93bb85bSJerome Glisse 		/* r4xx */
2816c93bb85bSJerome Glisse 		mem_trcd = (temp & 0xf) + 3;
2817c93bb85bSJerome Glisse 		if (mem_trcd > 15)
2818c93bb85bSJerome Glisse 			mem_trcd = 15;
2819c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0xf) + 3;
2820c93bb85bSJerome Glisse 		if (mem_trp > 15)
2821c93bb85bSJerome Glisse 			mem_trp = 15;
2822c93bb85bSJerome Glisse 		mem_tras = ((temp >> 12) & 0x1f) + 6;
2823c93bb85bSJerome Glisse 		if (mem_tras > 31)
2824c93bb85bSJerome Glisse 			mem_tras = 31;
2825c93bb85bSJerome Glisse 	} else { /* RV200, R200 */
2826c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 1;
2827c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 1;
2828c93bb85bSJerome Glisse 		mem_tras = ((temp >> 12) & 0xf) + 4;
2829c93bb85bSJerome Glisse 	}
2830c93bb85bSJerome Glisse 	/* convert to FF */
283168adac5eSBen Skeggs 	trcd_ff.full = dfixed_const(mem_trcd);
283268adac5eSBen Skeggs 	trp_ff.full = dfixed_const(mem_trp);
283368adac5eSBen Skeggs 	tras_ff.full = dfixed_const(mem_tras);
2834c93bb85bSJerome Glisse 
2835c93bb85bSJerome Glisse 	/* Get values from the MEM_SDRAM_MODE_REG register...converting its */
2836c93bb85bSJerome Glisse 	temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
2837c93bb85bSJerome Glisse 	data = (temp & (7 << 20)) >> 20;
2838c93bb85bSJerome Glisse 	if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
2839c93bb85bSJerome Glisse 		if (rdev->family == CHIP_RS480) /* don't think rs400 */
2840c93bb85bSJerome Glisse 			tcas_ff = memtcas_rs480_ff[data];
2841c93bb85bSJerome Glisse 		else
2842c93bb85bSJerome Glisse 			tcas_ff = memtcas_ff[data];
2843c93bb85bSJerome Glisse 	} else
2844c93bb85bSJerome Glisse 		tcas_ff = memtcas2_ff[data];
2845c93bb85bSJerome Glisse 
2846c93bb85bSJerome Glisse 	if (rdev->family == CHIP_RS400 ||
2847c93bb85bSJerome Glisse 	    rdev->family == CHIP_RS480) {
2848c93bb85bSJerome Glisse 		/* extra cas latency stored in bits 23-25 0-4 clocks */
2849c93bb85bSJerome Glisse 		data = (temp >> 23) & 0x7;
2850c93bb85bSJerome Glisse 		if (data < 5)
285168adac5eSBen Skeggs 			tcas_ff.full += dfixed_const(data);
2852c93bb85bSJerome Glisse 	}
2853c93bb85bSJerome Glisse 
2854c93bb85bSJerome Glisse 	if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
2855c93bb85bSJerome Glisse 		/* on the R300, Tcas is included in Trbs.
2856c93bb85bSJerome Glisse 		 */
2857c93bb85bSJerome Glisse 		temp = RREG32(RADEON_MEM_CNTL);
2858c93bb85bSJerome Glisse 		data = (R300_MEM_NUM_CHANNELS_MASK & temp);
2859c93bb85bSJerome Glisse 		if (data == 1) {
2860c93bb85bSJerome Glisse 			if (R300_MEM_USE_CD_CH_ONLY & temp) {
2861c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_IND_INDEX);
2862c93bb85bSJerome Glisse 				temp &= ~R300_MC_IND_ADDR_MASK;
2863c93bb85bSJerome Glisse 				temp |= R300_MC_READ_CNTL_CD_mcind;
2864c93bb85bSJerome Glisse 				WREG32(R300_MC_IND_INDEX, temp);
2865c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_IND_DATA);
2866c93bb85bSJerome Glisse 				data = (R300_MEM_RBS_POSITION_C_MASK & temp);
2867c93bb85bSJerome Glisse 			} else {
2868c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_READ_CNTL_AB);
2869c93bb85bSJerome Glisse 				data = (R300_MEM_RBS_POSITION_A_MASK & temp);
2870c93bb85bSJerome Glisse 			}
2871c93bb85bSJerome Glisse 		} else {
2872c93bb85bSJerome Glisse 			temp = RREG32(R300_MC_READ_CNTL_AB);
2873c93bb85bSJerome Glisse 			data = (R300_MEM_RBS_POSITION_A_MASK & temp);
2874c93bb85bSJerome Glisse 		}
2875c93bb85bSJerome Glisse 		if (rdev->family == CHIP_RV410 ||
2876c93bb85bSJerome Glisse 		    rdev->family == CHIP_R420 ||
2877c93bb85bSJerome Glisse 		    rdev->family == CHIP_R423)
2878c93bb85bSJerome Glisse 			trbs_ff = memtrbs_r4xx[data];
2879c93bb85bSJerome Glisse 		else
2880c93bb85bSJerome Glisse 			trbs_ff = memtrbs[data];
2881c93bb85bSJerome Glisse 		tcas_ff.full += trbs_ff.full;
2882c93bb85bSJerome Glisse 	}
2883c93bb85bSJerome Glisse 
2884c93bb85bSJerome Glisse 	sclk_eff_ff.full = sclk_ff.full;
2885c93bb85bSJerome Glisse 
2886c93bb85bSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
2887c93bb85bSJerome Glisse 		fixed20_12 agpmode_ff;
288868adac5eSBen Skeggs 		agpmode_ff.full = dfixed_const(radeon_agpmode);
288968adac5eSBen Skeggs 		temp_ff.full = dfixed_const_666(16);
289068adac5eSBen Skeggs 		sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
2891c93bb85bSJerome Glisse 	}
2892c93bb85bSJerome Glisse 	/* TODO PCIE lanes may affect this - agpmode == 16?? */
2893c93bb85bSJerome Glisse 
2894c93bb85bSJerome Glisse 	if (ASIC_IS_R300(rdev)) {
289568adac5eSBen Skeggs 		sclk_delay_ff.full = dfixed_const(250);
2896c93bb85bSJerome Glisse 	} else {
2897c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RV100) ||
2898c93bb85bSJerome Glisse 		    rdev->flags & RADEON_IS_IGP) {
2899c93bb85bSJerome Glisse 			if (rdev->mc.vram_is_ddr)
290068adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(41);
2901c93bb85bSJerome Glisse 			else
290268adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(33);
2903c93bb85bSJerome Glisse 		} else {
2904c93bb85bSJerome Glisse 			if (rdev->mc.vram_width == 128)
290568adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(57);
2906c93bb85bSJerome Glisse 			else
290768adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(41);
2908c93bb85bSJerome Glisse 		}
2909c93bb85bSJerome Glisse 	}
2910c93bb85bSJerome Glisse 
291168adac5eSBen Skeggs 	mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
2912c93bb85bSJerome Glisse 
2913c93bb85bSJerome Glisse 	if (rdev->mc.vram_is_ddr) {
2914c93bb85bSJerome Glisse 		if (rdev->mc.vram_width == 32) {
291568adac5eSBen Skeggs 			k1.full = dfixed_const(40);
2916c93bb85bSJerome Glisse 			c  = 3;
2917c93bb85bSJerome Glisse 		} else {
291868adac5eSBen Skeggs 			k1.full = dfixed_const(20);
2919c93bb85bSJerome Glisse 			c  = 1;
2920c93bb85bSJerome Glisse 		}
2921c93bb85bSJerome Glisse 	} else {
292268adac5eSBen Skeggs 		k1.full = dfixed_const(40);
2923c93bb85bSJerome Glisse 		c  = 3;
2924c93bb85bSJerome Glisse 	}
2925c93bb85bSJerome Glisse 
292668adac5eSBen Skeggs 	temp_ff.full = dfixed_const(2);
292768adac5eSBen Skeggs 	mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
292868adac5eSBen Skeggs 	temp_ff.full = dfixed_const(c);
292968adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
293068adac5eSBen Skeggs 	temp_ff.full = dfixed_const(4);
293168adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
293268adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
2933c93bb85bSJerome Glisse 	mc_latency_mclk.full += k1.full;
2934c93bb85bSJerome Glisse 
293568adac5eSBen Skeggs 	mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
293668adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
2937c93bb85bSJerome Glisse 
2938c93bb85bSJerome Glisse 	/*
2939c93bb85bSJerome Glisse 	  HW cursor time assuming worst case of full size colour cursor.
2940c93bb85bSJerome Glisse 	*/
294168adac5eSBen Skeggs 	temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
2942c93bb85bSJerome Glisse 	temp_ff.full += trcd_ff.full;
2943c93bb85bSJerome Glisse 	if (temp_ff.full < tras_ff.full)
2944c93bb85bSJerome Glisse 		temp_ff.full = tras_ff.full;
294568adac5eSBen Skeggs 	cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
2946c93bb85bSJerome Glisse 
294768adac5eSBen Skeggs 	temp_ff.full = dfixed_const(cur_size);
294868adac5eSBen Skeggs 	cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
2949c93bb85bSJerome Glisse 	/*
2950c93bb85bSJerome Glisse 	  Find the total latency for the display data.
2951c93bb85bSJerome Glisse 	*/
295268adac5eSBen Skeggs 	disp_latency_overhead.full = dfixed_const(8);
295368adac5eSBen Skeggs 	disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
2954c93bb85bSJerome Glisse 	mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
2955c93bb85bSJerome Glisse 	mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
2956c93bb85bSJerome Glisse 
2957c93bb85bSJerome Glisse 	if (mc_latency_mclk.full > mc_latency_sclk.full)
2958c93bb85bSJerome Glisse 		disp_latency.full = mc_latency_mclk.full;
2959c93bb85bSJerome Glisse 	else
2960c93bb85bSJerome Glisse 		disp_latency.full = mc_latency_sclk.full;
2961c93bb85bSJerome Glisse 
2962c93bb85bSJerome Glisse 	/* setup Max GRPH_STOP_REQ default value */
2963c93bb85bSJerome Glisse 	if (ASIC_IS_RV100(rdev))
2964c93bb85bSJerome Glisse 		max_stop_req = 0x5c;
2965c93bb85bSJerome Glisse 	else
2966c93bb85bSJerome Glisse 		max_stop_req = 0x7c;
2967c93bb85bSJerome Glisse 
2968c93bb85bSJerome Glisse 	if (mode1) {
2969c93bb85bSJerome Glisse 		/*  CRTC1
2970c93bb85bSJerome Glisse 		    Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
2971c93bb85bSJerome Glisse 		    GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
2972c93bb85bSJerome Glisse 		*/
2973c93bb85bSJerome Glisse 		stop_req = mode1->hdisplay * pixel_bytes1 / 16;
2974c93bb85bSJerome Glisse 
2975c93bb85bSJerome Glisse 		if (stop_req > max_stop_req)
2976c93bb85bSJerome Glisse 			stop_req = max_stop_req;
2977c93bb85bSJerome Glisse 
2978c93bb85bSJerome Glisse 		/*
2979c93bb85bSJerome Glisse 		  Find the drain rate of the display buffer.
2980c93bb85bSJerome Glisse 		*/
298168adac5eSBen Skeggs 		temp_ff.full = dfixed_const((16/pixel_bytes1));
298268adac5eSBen Skeggs 		disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
2983c93bb85bSJerome Glisse 
2984c93bb85bSJerome Glisse 		/*
2985c93bb85bSJerome Glisse 		  Find the critical point of the display buffer.
2986c93bb85bSJerome Glisse 		*/
298768adac5eSBen Skeggs 		crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
298868adac5eSBen Skeggs 		crit_point_ff.full += dfixed_const_half(0);
2989c93bb85bSJerome Glisse 
299068adac5eSBen Skeggs 		critical_point = dfixed_trunc(crit_point_ff);
2991c93bb85bSJerome Glisse 
2992c93bb85bSJerome Glisse 		if (rdev->disp_priority == 2) {
2993c93bb85bSJerome Glisse 			critical_point = 0;
2994c93bb85bSJerome Glisse 		}
2995c93bb85bSJerome Glisse 
2996c93bb85bSJerome Glisse 		/*
2997c93bb85bSJerome Glisse 		  The critical point should never be above max_stop_req-4.  Setting
2998c93bb85bSJerome Glisse 		  GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
2999c93bb85bSJerome Glisse 		*/
3000c93bb85bSJerome Glisse 		if (max_stop_req - critical_point < 4)
3001c93bb85bSJerome Glisse 			critical_point = 0;
3002c93bb85bSJerome Glisse 
3003c93bb85bSJerome Glisse 		if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
3004c93bb85bSJerome Glisse 			/* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
3005c93bb85bSJerome Glisse 			critical_point = 0x10;
3006c93bb85bSJerome Glisse 		}
3007c93bb85bSJerome Glisse 
3008c93bb85bSJerome Glisse 		temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
3009c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
3010c93bb85bSJerome Glisse 		temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3011c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_START_REQ_MASK);
3012c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_R350) &&
3013c93bb85bSJerome Glisse 		    (stop_req > 0x15)) {
3014c93bb85bSJerome Glisse 			stop_req -= 0x10;
3015c93bb85bSJerome Glisse 		}
3016c93bb85bSJerome Glisse 		temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3017c93bb85bSJerome Glisse 		temp |= RADEON_GRPH_BUFFER_SIZE;
3018c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_CRITICAL_CNTL   |
3019c93bb85bSJerome Glisse 			  RADEON_GRPH_CRITICAL_AT_SOF |
3020c93bb85bSJerome Glisse 			  RADEON_GRPH_STOP_CNTL);
3021c93bb85bSJerome Glisse 		/*
3022c93bb85bSJerome Glisse 		  Write the result into the register.
3023c93bb85bSJerome Glisse 		*/
3024c93bb85bSJerome Glisse 		WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3025c93bb85bSJerome Glisse 						       (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3026c93bb85bSJerome Glisse 
3027c93bb85bSJerome Glisse #if 0
3028c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS400) ||
3029c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS480)) {
3030c93bb85bSJerome Glisse 			/* attempt to program RS400 disp regs correctly ??? */
3031c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP1_REG_CNTL);
3032c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
3033c93bb85bSJerome Glisse 				  RS400_DISP1_STOP_REQ_LEVEL_MASK);
3034c93bb85bSJerome Glisse 			WREG32(RS400_DISP1_REQ_CNTL1, (temp |
3035c93bb85bSJerome Glisse 						       (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3036c93bb85bSJerome Glisse 						       (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3037c93bb85bSJerome Glisse 			temp = RREG32(RS400_DMIF_MEM_CNTL1);
3038c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
3039c93bb85bSJerome Glisse 				  RS400_DISP1_CRITICAL_POINT_STOP_MASK);
3040c93bb85bSJerome Glisse 			WREG32(RS400_DMIF_MEM_CNTL1, (temp |
3041c93bb85bSJerome Glisse 						      (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
3042c93bb85bSJerome Glisse 						      (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
3043c93bb85bSJerome Glisse 		}
3044c93bb85bSJerome Glisse #endif
3045c93bb85bSJerome Glisse 
3046d9fdaafbSDave Airlie 		DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
3047c93bb85bSJerome Glisse 			  /* 	  (unsigned int)info->SavedReg->grph_buffer_cntl, */
3048c93bb85bSJerome Glisse 			  (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
3049c93bb85bSJerome Glisse 	}
3050c93bb85bSJerome Glisse 
3051c93bb85bSJerome Glisse 	if (mode2) {
3052c93bb85bSJerome Glisse 		u32 grph2_cntl;
3053c93bb85bSJerome Glisse 		stop_req = mode2->hdisplay * pixel_bytes2 / 16;
3054c93bb85bSJerome Glisse 
3055c93bb85bSJerome Glisse 		if (stop_req > max_stop_req)
3056c93bb85bSJerome Glisse 			stop_req = max_stop_req;
3057c93bb85bSJerome Glisse 
3058c93bb85bSJerome Glisse 		/*
3059c93bb85bSJerome Glisse 		  Find the drain rate of the display buffer.
3060c93bb85bSJerome Glisse 		*/
306168adac5eSBen Skeggs 		temp_ff.full = dfixed_const((16/pixel_bytes2));
306268adac5eSBen Skeggs 		disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
3063c93bb85bSJerome Glisse 
3064c93bb85bSJerome Glisse 		grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
3065c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
3066c93bb85bSJerome Glisse 		grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3067c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
3068c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_R350) &&
3069c93bb85bSJerome Glisse 		    (stop_req > 0x15)) {
3070c93bb85bSJerome Glisse 			stop_req -= 0x10;
3071c93bb85bSJerome Glisse 		}
3072c93bb85bSJerome Glisse 		grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3073c93bb85bSJerome Glisse 		grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
3074c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL   |
3075c93bb85bSJerome Glisse 			  RADEON_GRPH_CRITICAL_AT_SOF |
3076c93bb85bSJerome Glisse 			  RADEON_GRPH_STOP_CNTL);
3077c93bb85bSJerome Glisse 
3078c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS100) ||
3079c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS200))
3080c93bb85bSJerome Glisse 			critical_point2 = 0;
3081c93bb85bSJerome Glisse 		else {
3082c93bb85bSJerome Glisse 			temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
308368adac5eSBen Skeggs 			temp_ff.full = dfixed_const(temp);
308468adac5eSBen Skeggs 			temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
3085c93bb85bSJerome Glisse 			if (sclk_ff.full < temp_ff.full)
3086c93bb85bSJerome Glisse 				temp_ff.full = sclk_ff.full;
3087c93bb85bSJerome Glisse 
3088c93bb85bSJerome Glisse 			read_return_rate.full = temp_ff.full;
3089c93bb85bSJerome Glisse 
3090c93bb85bSJerome Glisse 			if (mode1) {
3091c93bb85bSJerome Glisse 				temp_ff.full = read_return_rate.full - disp_drain_rate.full;
309268adac5eSBen Skeggs 				time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
3093c93bb85bSJerome Glisse 			} else {
3094c93bb85bSJerome Glisse 				time_disp1_drop_priority.full = 0;
3095c93bb85bSJerome Glisse 			}
3096c93bb85bSJerome Glisse 			crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
309768adac5eSBen Skeggs 			crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
309868adac5eSBen Skeggs 			crit_point_ff.full += dfixed_const_half(0);
3099c93bb85bSJerome Glisse 
310068adac5eSBen Skeggs 			critical_point2 = dfixed_trunc(crit_point_ff);
3101c93bb85bSJerome Glisse 
3102c93bb85bSJerome Glisse 			if (rdev->disp_priority == 2) {
3103c93bb85bSJerome Glisse 				critical_point2 = 0;
3104c93bb85bSJerome Glisse 			}
3105c93bb85bSJerome Glisse 
3106c93bb85bSJerome Glisse 			if (max_stop_req - critical_point2 < 4)
3107c93bb85bSJerome Glisse 				critical_point2 = 0;
3108c93bb85bSJerome Glisse 
3109c93bb85bSJerome Glisse 		}
3110c93bb85bSJerome Glisse 
3111c93bb85bSJerome Glisse 		if (critical_point2 == 0 && rdev->family == CHIP_R300) {
3112c93bb85bSJerome Glisse 			/* some R300 cards have problem with this set to 0 */
3113c93bb85bSJerome Glisse 			critical_point2 = 0x10;
3114c93bb85bSJerome Glisse 		}
3115c93bb85bSJerome Glisse 
3116c93bb85bSJerome Glisse 		WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3117c93bb85bSJerome Glisse 						  (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3118c93bb85bSJerome Glisse 
3119c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS400) ||
3120c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS480)) {
3121c93bb85bSJerome Glisse #if 0
3122c93bb85bSJerome Glisse 			/* attempt to program RS400 disp2 regs correctly ??? */
3123c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP2_REQ_CNTL1);
3124c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
3125c93bb85bSJerome Glisse 				  RS400_DISP2_STOP_REQ_LEVEL_MASK);
3126c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL1, (temp |
3127c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3128c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3129c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP2_REQ_CNTL2);
3130c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
3131c93bb85bSJerome Glisse 				  RS400_DISP2_CRITICAL_POINT_STOP_MASK);
3132c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL2, (temp |
3133c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
3134c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
3135c93bb85bSJerome Glisse #endif
3136c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
3137c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
3138c93bb85bSJerome Glisse 			WREG32(RS400_DMIF_MEM_CNTL1,  0x29CA71DC);
3139c93bb85bSJerome Glisse 			WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
3140c93bb85bSJerome Glisse 		}
3141c93bb85bSJerome Glisse 
3142d9fdaafbSDave Airlie 		DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
3143c93bb85bSJerome Glisse 			  (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
3144c93bb85bSJerome Glisse 	}
3145c93bb85bSJerome Glisse }
3146551ebd83SDave Airlie 
3147551ebd83SDave Airlie static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
3148551ebd83SDave Airlie {
3149551ebd83SDave Airlie 	DRM_ERROR("pitch                      %d\n", t->pitch);
3150ceb776bcSMathias Fröhlich 	DRM_ERROR("use_pitch                  %d\n", t->use_pitch);
3151551ebd83SDave Airlie 	DRM_ERROR("width                      %d\n", t->width);
3152ceb776bcSMathias Fröhlich 	DRM_ERROR("width_11                   %d\n", t->width_11);
3153551ebd83SDave Airlie 	DRM_ERROR("height                     %d\n", t->height);
3154ceb776bcSMathias Fröhlich 	DRM_ERROR("height_11                  %d\n", t->height_11);
3155551ebd83SDave Airlie 	DRM_ERROR("num levels                 %d\n", t->num_levels);
3156551ebd83SDave Airlie 	DRM_ERROR("depth                      %d\n", t->txdepth);
3157551ebd83SDave Airlie 	DRM_ERROR("bpp                        %d\n", t->cpp);
3158551ebd83SDave Airlie 	DRM_ERROR("coordinate type            %d\n", t->tex_coord_type);
3159551ebd83SDave Airlie 	DRM_ERROR("width round to power of 2  %d\n", t->roundup_w);
3160551ebd83SDave Airlie 	DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
3161d785d78bSDave Airlie 	DRM_ERROR("compress format            %d\n", t->compress_format);
3162551ebd83SDave Airlie }
3163551ebd83SDave Airlie 
3164d785d78bSDave Airlie static int r100_track_compress_size(int compress_format, int w, int h)
3165d785d78bSDave Airlie {
3166d785d78bSDave Airlie 	int block_width, block_height, block_bytes;
3167d785d78bSDave Airlie 	int wblocks, hblocks;
3168d785d78bSDave Airlie 	int min_wblocks;
3169d785d78bSDave Airlie 	int sz;
3170d785d78bSDave Airlie 
3171d785d78bSDave Airlie 	block_width = 4;
3172d785d78bSDave Airlie 	block_height = 4;
3173d785d78bSDave Airlie 
3174d785d78bSDave Airlie 	switch (compress_format) {
3175d785d78bSDave Airlie 	case R100_TRACK_COMP_DXT1:
3176d785d78bSDave Airlie 		block_bytes = 8;
3177d785d78bSDave Airlie 		min_wblocks = 4;
3178d785d78bSDave Airlie 		break;
3179d785d78bSDave Airlie 	default:
3180d785d78bSDave Airlie 	case R100_TRACK_COMP_DXT35:
3181d785d78bSDave Airlie 		block_bytes = 16;
3182d785d78bSDave Airlie 		min_wblocks = 2;
3183d785d78bSDave Airlie 		break;
3184d785d78bSDave Airlie 	}
3185d785d78bSDave Airlie 
3186d785d78bSDave Airlie 	hblocks = (h + block_height - 1) / block_height;
3187d785d78bSDave Airlie 	wblocks = (w + block_width - 1) / block_width;
3188d785d78bSDave Airlie 	if (wblocks < min_wblocks)
3189d785d78bSDave Airlie 		wblocks = min_wblocks;
3190d785d78bSDave Airlie 	sz = wblocks * hblocks * block_bytes;
3191d785d78bSDave Airlie 	return sz;
3192d785d78bSDave Airlie }
3193d785d78bSDave Airlie 
319437cf6b03SRoland Scheidegger static int r100_cs_track_cube(struct radeon_device *rdev,
319537cf6b03SRoland Scheidegger 			      struct r100_cs_track *track, unsigned idx)
319637cf6b03SRoland Scheidegger {
319737cf6b03SRoland Scheidegger 	unsigned face, w, h;
319837cf6b03SRoland Scheidegger 	struct radeon_bo *cube_robj;
319937cf6b03SRoland Scheidegger 	unsigned long size;
320037cf6b03SRoland Scheidegger 	unsigned compress_format = track->textures[idx].compress_format;
320137cf6b03SRoland Scheidegger 
320237cf6b03SRoland Scheidegger 	for (face = 0; face < 5; face++) {
320337cf6b03SRoland Scheidegger 		cube_robj = track->textures[idx].cube_info[face].robj;
320437cf6b03SRoland Scheidegger 		w = track->textures[idx].cube_info[face].width;
320537cf6b03SRoland Scheidegger 		h = track->textures[idx].cube_info[face].height;
320637cf6b03SRoland Scheidegger 
320737cf6b03SRoland Scheidegger 		if (compress_format) {
320837cf6b03SRoland Scheidegger 			size = r100_track_compress_size(compress_format, w, h);
320937cf6b03SRoland Scheidegger 		} else
321037cf6b03SRoland Scheidegger 			size = w * h;
321137cf6b03SRoland Scheidegger 		size *= track->textures[idx].cpp;
321237cf6b03SRoland Scheidegger 
321337cf6b03SRoland Scheidegger 		size += track->textures[idx].cube_info[face].offset;
321437cf6b03SRoland Scheidegger 
321537cf6b03SRoland Scheidegger 		if (size > radeon_bo_size(cube_robj)) {
321637cf6b03SRoland Scheidegger 			DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
321737cf6b03SRoland Scheidegger 				  size, radeon_bo_size(cube_robj));
321837cf6b03SRoland Scheidegger 			r100_cs_track_texture_print(&track->textures[idx]);
321937cf6b03SRoland Scheidegger 			return -1;
322037cf6b03SRoland Scheidegger 		}
322137cf6b03SRoland Scheidegger 	}
322237cf6b03SRoland Scheidegger 	return 0;
322337cf6b03SRoland Scheidegger }
322437cf6b03SRoland Scheidegger 
3225551ebd83SDave Airlie static int r100_cs_track_texture_check(struct radeon_device *rdev,
3226551ebd83SDave Airlie 				       struct r100_cs_track *track)
3227551ebd83SDave Airlie {
32284c788679SJerome Glisse 	struct radeon_bo *robj;
3229551ebd83SDave Airlie 	unsigned long size;
3230b73c5f8bSMarek Olšák 	unsigned u, i, w, h, d;
3231551ebd83SDave Airlie 	int ret;
3232551ebd83SDave Airlie 
3233551ebd83SDave Airlie 	for (u = 0; u < track->num_texture; u++) {
3234551ebd83SDave Airlie 		if (!track->textures[u].enabled)
3235551ebd83SDave Airlie 			continue;
3236551ebd83SDave Airlie 		robj = track->textures[u].robj;
3237551ebd83SDave Airlie 		if (robj == NULL) {
3238551ebd83SDave Airlie 			DRM_ERROR("No texture bound to unit %u\n", u);
3239551ebd83SDave Airlie 			return -EINVAL;
3240551ebd83SDave Airlie 		}
3241551ebd83SDave Airlie 		size = 0;
3242551ebd83SDave Airlie 		for (i = 0; i <= track->textures[u].num_levels; i++) {
3243551ebd83SDave Airlie 			if (track->textures[u].use_pitch) {
3244551ebd83SDave Airlie 				if (rdev->family < CHIP_R300)
3245551ebd83SDave Airlie 					w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
3246551ebd83SDave Airlie 				else
3247551ebd83SDave Airlie 					w = track->textures[u].pitch / (1 << i);
3248551ebd83SDave Airlie 			} else {
3249ceb776bcSMathias Fröhlich 				w = track->textures[u].width;
3250551ebd83SDave Airlie 				if (rdev->family >= CHIP_RV515)
3251551ebd83SDave Airlie 					w |= track->textures[u].width_11;
3252ceb776bcSMathias Fröhlich 				w = w / (1 << i);
3253551ebd83SDave Airlie 				if (track->textures[u].roundup_w)
3254551ebd83SDave Airlie 					w = roundup_pow_of_two(w);
3255551ebd83SDave Airlie 			}
3256ceb776bcSMathias Fröhlich 			h = track->textures[u].height;
3257551ebd83SDave Airlie 			if (rdev->family >= CHIP_RV515)
3258551ebd83SDave Airlie 				h |= track->textures[u].height_11;
3259ceb776bcSMathias Fröhlich 			h = h / (1 << i);
3260551ebd83SDave Airlie 			if (track->textures[u].roundup_h)
3261551ebd83SDave Airlie 				h = roundup_pow_of_two(h);
3262b73c5f8bSMarek Olšák 			if (track->textures[u].tex_coord_type == 1) {
3263b73c5f8bSMarek Olšák 				d = (1 << track->textures[u].txdepth) / (1 << i);
3264b73c5f8bSMarek Olšák 				if (!d)
3265b73c5f8bSMarek Olšák 					d = 1;
3266b73c5f8bSMarek Olšák 			} else {
3267b73c5f8bSMarek Olšák 				d = 1;
3268b73c5f8bSMarek Olšák 			}
3269d785d78bSDave Airlie 			if (track->textures[u].compress_format) {
3270d785d78bSDave Airlie 
3271b73c5f8bSMarek Olšák 				size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
3272d785d78bSDave Airlie 				/* compressed textures are block based */
3273d785d78bSDave Airlie 			} else
3274b73c5f8bSMarek Olšák 				size += w * h * d;
3275551ebd83SDave Airlie 		}
3276551ebd83SDave Airlie 		size *= track->textures[u].cpp;
3277d785d78bSDave Airlie 
3278551ebd83SDave Airlie 		switch (track->textures[u].tex_coord_type) {
3279551ebd83SDave Airlie 		case 0:
3280551ebd83SDave Airlie 		case 1:
3281551ebd83SDave Airlie 			break;
3282551ebd83SDave Airlie 		case 2:
3283551ebd83SDave Airlie 			if (track->separate_cube) {
3284551ebd83SDave Airlie 				ret = r100_cs_track_cube(rdev, track, u);
3285551ebd83SDave Airlie 				if (ret)
3286551ebd83SDave Airlie 					return ret;
3287551ebd83SDave Airlie 			} else
3288551ebd83SDave Airlie 				size *= 6;
3289551ebd83SDave Airlie 			break;
3290551ebd83SDave Airlie 		default:
3291551ebd83SDave Airlie 			DRM_ERROR("Invalid texture coordinate type %u for unit "
3292551ebd83SDave Airlie 				  "%u\n", track->textures[u].tex_coord_type, u);
3293551ebd83SDave Airlie 			return -EINVAL;
3294551ebd83SDave Airlie 		}
32954c788679SJerome Glisse 		if (size > radeon_bo_size(robj)) {
3296551ebd83SDave Airlie 			DRM_ERROR("Texture of unit %u needs %lu bytes but is "
32974c788679SJerome Glisse 				  "%lu\n", u, size, radeon_bo_size(robj));
3298551ebd83SDave Airlie 			r100_cs_track_texture_print(&track->textures[u]);
3299551ebd83SDave Airlie 			return -EINVAL;
3300551ebd83SDave Airlie 		}
3301551ebd83SDave Airlie 	}
3302551ebd83SDave Airlie 	return 0;
3303551ebd83SDave Airlie }
3304551ebd83SDave Airlie 
3305551ebd83SDave Airlie int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
3306551ebd83SDave Airlie {
3307551ebd83SDave Airlie 	unsigned i;
3308551ebd83SDave Airlie 	unsigned long size;
3309551ebd83SDave Airlie 	unsigned prim_walk;
3310551ebd83SDave Airlie 	unsigned nverts;
3311551ebd83SDave Airlie 
3312551ebd83SDave Airlie 	for (i = 0; i < track->num_cb; i++) {
3313551ebd83SDave Airlie 		if (track->cb[i].robj == NULL) {
3314797fd5b9SMarek Olšák 			if (!(track->zb_cb_clear || track->color_channel_mask ||
331546c64d4bSMarek Olšák 			      track->blend_read_enable)) {
331646c64d4bSMarek Olšák 				continue;
331746c64d4bSMarek Olšák 			}
3318551ebd83SDave Airlie 			DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
3319551ebd83SDave Airlie 			return -EINVAL;
3320551ebd83SDave Airlie 		}
3321551ebd83SDave Airlie 		size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
3322551ebd83SDave Airlie 		size += track->cb[i].offset;
33234c788679SJerome Glisse 		if (size > radeon_bo_size(track->cb[i].robj)) {
3324551ebd83SDave Airlie 			DRM_ERROR("[drm] Buffer too small for color buffer %d "
3325551ebd83SDave Airlie 				  "(need %lu have %lu) !\n", i, size,
33264c788679SJerome Glisse 				  radeon_bo_size(track->cb[i].robj));
3327551ebd83SDave Airlie 			DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
3328551ebd83SDave Airlie 				  i, track->cb[i].pitch, track->cb[i].cpp,
3329551ebd83SDave Airlie 				  track->cb[i].offset, track->maxy);
3330551ebd83SDave Airlie 			return -EINVAL;
3331551ebd83SDave Airlie 		}
3332551ebd83SDave Airlie 	}
3333551ebd83SDave Airlie 	if (track->z_enabled) {
3334551ebd83SDave Airlie 		if (track->zb.robj == NULL) {
3335551ebd83SDave Airlie 			DRM_ERROR("[drm] No buffer for z buffer !\n");
3336551ebd83SDave Airlie 			return -EINVAL;
3337551ebd83SDave Airlie 		}
3338551ebd83SDave Airlie 		size = track->zb.pitch * track->zb.cpp * track->maxy;
3339551ebd83SDave Airlie 		size += track->zb.offset;
33404c788679SJerome Glisse 		if (size > radeon_bo_size(track->zb.robj)) {
3341551ebd83SDave Airlie 			DRM_ERROR("[drm] Buffer too small for z buffer "
3342551ebd83SDave Airlie 				  "(need %lu have %lu) !\n", size,
33434c788679SJerome Glisse 				  radeon_bo_size(track->zb.robj));
3344551ebd83SDave Airlie 			DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
3345551ebd83SDave Airlie 				  track->zb.pitch, track->zb.cpp,
3346551ebd83SDave Airlie 				  track->zb.offset, track->maxy);
3347551ebd83SDave Airlie 			return -EINVAL;
3348551ebd83SDave Airlie 		}
3349551ebd83SDave Airlie 	}
3350551ebd83SDave Airlie 	prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
3351cae94b0aSMarek Olšák 	if (track->vap_vf_cntl & (1 << 14)) {
3352cae94b0aSMarek Olšák 		nverts = track->vap_alt_nverts;
3353cae94b0aSMarek Olšák 	} else {
3354551ebd83SDave Airlie 		nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
3355cae94b0aSMarek Olšák 	}
3356551ebd83SDave Airlie 	switch (prim_walk) {
3357551ebd83SDave Airlie 	case 1:
3358551ebd83SDave Airlie 		for (i = 0; i < track->num_arrays; i++) {
3359551ebd83SDave Airlie 			size = track->arrays[i].esize * track->max_indx * 4;
3360551ebd83SDave Airlie 			if (track->arrays[i].robj == NULL) {
3361551ebd83SDave Airlie 				DRM_ERROR("(PW %u) Vertex array %u no buffer "
3362551ebd83SDave Airlie 					  "bound\n", prim_walk, i);
3363551ebd83SDave Airlie 				return -EINVAL;
3364551ebd83SDave Airlie 			}
33654c788679SJerome Glisse 			if (size > radeon_bo_size(track->arrays[i].robj)) {
33664c788679SJerome Glisse 				dev_err(rdev->dev, "(PW %u) Vertex array %u "
33674c788679SJerome Glisse 					"need %lu dwords have %lu dwords\n",
33684c788679SJerome Glisse 					prim_walk, i, size >> 2,
33694c788679SJerome Glisse 					radeon_bo_size(track->arrays[i].robj)
33704c788679SJerome Glisse 					>> 2);
3371551ebd83SDave Airlie 				DRM_ERROR("Max indices %u\n", track->max_indx);
3372551ebd83SDave Airlie 				return -EINVAL;
3373551ebd83SDave Airlie 			}
3374551ebd83SDave Airlie 		}
3375551ebd83SDave Airlie 		break;
3376551ebd83SDave Airlie 	case 2:
3377551ebd83SDave Airlie 		for (i = 0; i < track->num_arrays; i++) {
3378551ebd83SDave Airlie 			size = track->arrays[i].esize * (nverts - 1) * 4;
3379551ebd83SDave Airlie 			if (track->arrays[i].robj == NULL) {
3380551ebd83SDave Airlie 				DRM_ERROR("(PW %u) Vertex array %u no buffer "
3381551ebd83SDave Airlie 					  "bound\n", prim_walk, i);
3382551ebd83SDave Airlie 				return -EINVAL;
3383551ebd83SDave Airlie 			}
33844c788679SJerome Glisse 			if (size > radeon_bo_size(track->arrays[i].robj)) {
33854c788679SJerome Glisse 				dev_err(rdev->dev, "(PW %u) Vertex array %u "
33864c788679SJerome Glisse 					"need %lu dwords have %lu dwords\n",
33874c788679SJerome Glisse 					prim_walk, i, size >> 2,
33884c788679SJerome Glisse 					radeon_bo_size(track->arrays[i].robj)
33894c788679SJerome Glisse 					>> 2);
3390551ebd83SDave Airlie 				return -EINVAL;
3391551ebd83SDave Airlie 			}
3392551ebd83SDave Airlie 		}
3393551ebd83SDave Airlie 		break;
3394551ebd83SDave Airlie 	case 3:
3395551ebd83SDave Airlie 		size = track->vtx_size * nverts;
3396551ebd83SDave Airlie 		if (size != track->immd_dwords) {
3397551ebd83SDave Airlie 			DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
3398551ebd83SDave Airlie 				  track->immd_dwords, size);
3399551ebd83SDave Airlie 			DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
3400551ebd83SDave Airlie 				  nverts, track->vtx_size);
3401551ebd83SDave Airlie 			return -EINVAL;
3402551ebd83SDave Airlie 		}
3403551ebd83SDave Airlie 		break;
3404551ebd83SDave Airlie 	default:
3405551ebd83SDave Airlie 		DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
3406551ebd83SDave Airlie 			  prim_walk);
3407551ebd83SDave Airlie 		return -EINVAL;
3408551ebd83SDave Airlie 	}
3409551ebd83SDave Airlie 	return r100_cs_track_texture_check(rdev, track);
3410551ebd83SDave Airlie }
3411551ebd83SDave Airlie 
3412551ebd83SDave Airlie void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
3413551ebd83SDave Airlie {
3414551ebd83SDave Airlie 	unsigned i, face;
3415551ebd83SDave Airlie 
3416551ebd83SDave Airlie 	if (rdev->family < CHIP_R300) {
3417551ebd83SDave Airlie 		track->num_cb = 1;
3418551ebd83SDave Airlie 		if (rdev->family <= CHIP_RS200)
3419551ebd83SDave Airlie 			track->num_texture = 3;
3420551ebd83SDave Airlie 		else
3421551ebd83SDave Airlie 			track->num_texture = 6;
3422551ebd83SDave Airlie 		track->maxy = 2048;
3423551ebd83SDave Airlie 		track->separate_cube = 1;
3424551ebd83SDave Airlie 	} else {
3425551ebd83SDave Airlie 		track->num_cb = 4;
3426551ebd83SDave Airlie 		track->num_texture = 16;
3427551ebd83SDave Airlie 		track->maxy = 4096;
3428551ebd83SDave Airlie 		track->separate_cube = 0;
3429551ebd83SDave Airlie 	}
3430551ebd83SDave Airlie 
3431551ebd83SDave Airlie 	for (i = 0; i < track->num_cb; i++) {
3432551ebd83SDave Airlie 		track->cb[i].robj = NULL;
3433551ebd83SDave Airlie 		track->cb[i].pitch = 8192;
3434551ebd83SDave Airlie 		track->cb[i].cpp = 16;
3435551ebd83SDave Airlie 		track->cb[i].offset = 0;
3436551ebd83SDave Airlie 	}
3437551ebd83SDave Airlie 	track->z_enabled = true;
3438551ebd83SDave Airlie 	track->zb.robj = NULL;
3439551ebd83SDave Airlie 	track->zb.pitch = 8192;
3440551ebd83SDave Airlie 	track->zb.cpp = 4;
3441551ebd83SDave Airlie 	track->zb.offset = 0;
3442551ebd83SDave Airlie 	track->vtx_size = 0x7F;
3443551ebd83SDave Airlie 	track->immd_dwords = 0xFFFFFFFFUL;
3444551ebd83SDave Airlie 	track->num_arrays = 11;
3445551ebd83SDave Airlie 	track->max_indx = 0x00FFFFFFUL;
3446551ebd83SDave Airlie 	for (i = 0; i < track->num_arrays; i++) {
3447551ebd83SDave Airlie 		track->arrays[i].robj = NULL;
3448551ebd83SDave Airlie 		track->arrays[i].esize = 0x7F;
3449551ebd83SDave Airlie 	}
3450551ebd83SDave Airlie 	for (i = 0; i < track->num_texture; i++) {
3451d785d78bSDave Airlie 		track->textures[i].compress_format = R100_TRACK_COMP_NONE;
3452551ebd83SDave Airlie 		track->textures[i].pitch = 16536;
3453551ebd83SDave Airlie 		track->textures[i].width = 16536;
3454551ebd83SDave Airlie 		track->textures[i].height = 16536;
3455551ebd83SDave Airlie 		track->textures[i].width_11 = 1 << 11;
3456551ebd83SDave Airlie 		track->textures[i].height_11 = 1 << 11;
3457551ebd83SDave Airlie 		track->textures[i].num_levels = 12;
3458551ebd83SDave Airlie 		if (rdev->family <= CHIP_RS200) {
3459551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 0;
3460551ebd83SDave Airlie 			track->textures[i].txdepth = 0;
3461551ebd83SDave Airlie 		} else {
3462551ebd83SDave Airlie 			track->textures[i].txdepth = 16;
3463551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 1;
3464551ebd83SDave Airlie 		}
3465551ebd83SDave Airlie 		track->textures[i].cpp = 64;
3466551ebd83SDave Airlie 		track->textures[i].robj = NULL;
3467551ebd83SDave Airlie 		/* CS IB emission code makes sure texture unit are disabled */
3468551ebd83SDave Airlie 		track->textures[i].enabled = false;
3469551ebd83SDave Airlie 		track->textures[i].roundup_w = true;
3470551ebd83SDave Airlie 		track->textures[i].roundup_h = true;
3471551ebd83SDave Airlie 		if (track->separate_cube)
3472551ebd83SDave Airlie 			for (face = 0; face < 5; face++) {
3473551ebd83SDave Airlie 				track->textures[i].cube_info[face].robj = NULL;
3474551ebd83SDave Airlie 				track->textures[i].cube_info[face].width = 16536;
3475551ebd83SDave Airlie 				track->textures[i].cube_info[face].height = 16536;
3476551ebd83SDave Airlie 				track->textures[i].cube_info[face].offset = 0;
3477551ebd83SDave Airlie 			}
3478551ebd83SDave Airlie 	}
3479551ebd83SDave Airlie }
34803ce0a23dSJerome Glisse 
34813ce0a23dSJerome Glisse int r100_ring_test(struct radeon_device *rdev)
34823ce0a23dSJerome Glisse {
34833ce0a23dSJerome Glisse 	uint32_t scratch;
34843ce0a23dSJerome Glisse 	uint32_t tmp = 0;
34853ce0a23dSJerome Glisse 	unsigned i;
34863ce0a23dSJerome Glisse 	int r;
34873ce0a23dSJerome Glisse 
34883ce0a23dSJerome Glisse 	r = radeon_scratch_get(rdev, &scratch);
34893ce0a23dSJerome Glisse 	if (r) {
34903ce0a23dSJerome Glisse 		DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
34913ce0a23dSJerome Glisse 		return r;
34923ce0a23dSJerome Glisse 	}
34933ce0a23dSJerome Glisse 	WREG32(scratch, 0xCAFEDEAD);
34943ce0a23dSJerome Glisse 	r = radeon_ring_lock(rdev, 2);
34953ce0a23dSJerome Glisse 	if (r) {
34963ce0a23dSJerome Glisse 		DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
34973ce0a23dSJerome Glisse 		radeon_scratch_free(rdev, scratch);
34983ce0a23dSJerome Glisse 		return r;
34993ce0a23dSJerome Glisse 	}
35003ce0a23dSJerome Glisse 	radeon_ring_write(rdev, PACKET0(scratch, 0));
35013ce0a23dSJerome Glisse 	radeon_ring_write(rdev, 0xDEADBEEF);
35023ce0a23dSJerome Glisse 	radeon_ring_unlock_commit(rdev);
35033ce0a23dSJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
35043ce0a23dSJerome Glisse 		tmp = RREG32(scratch);
35053ce0a23dSJerome Glisse 		if (tmp == 0xDEADBEEF) {
35063ce0a23dSJerome Glisse 			break;
35073ce0a23dSJerome Glisse 		}
35083ce0a23dSJerome Glisse 		DRM_UDELAY(1);
35093ce0a23dSJerome Glisse 	}
35103ce0a23dSJerome Glisse 	if (i < rdev->usec_timeout) {
35113ce0a23dSJerome Glisse 		DRM_INFO("ring test succeeded in %d usecs\n", i);
35123ce0a23dSJerome Glisse 	} else {
35133ce0a23dSJerome Glisse 		DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
35143ce0a23dSJerome Glisse 			  scratch, tmp);
35153ce0a23dSJerome Glisse 		r = -EINVAL;
35163ce0a23dSJerome Glisse 	}
35173ce0a23dSJerome Glisse 	radeon_scratch_free(rdev, scratch);
35183ce0a23dSJerome Glisse 	return r;
35193ce0a23dSJerome Glisse }
35203ce0a23dSJerome Glisse 
35213ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
35223ce0a23dSJerome Glisse {
35233ce0a23dSJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
35243ce0a23dSJerome Glisse 	radeon_ring_write(rdev, ib->gpu_addr);
35253ce0a23dSJerome Glisse 	radeon_ring_write(rdev, ib->length_dw);
35263ce0a23dSJerome Glisse }
35273ce0a23dSJerome Glisse 
35283ce0a23dSJerome Glisse int r100_ib_test(struct radeon_device *rdev)
35293ce0a23dSJerome Glisse {
35303ce0a23dSJerome Glisse 	struct radeon_ib *ib;
35313ce0a23dSJerome Glisse 	uint32_t scratch;
35323ce0a23dSJerome Glisse 	uint32_t tmp = 0;
35333ce0a23dSJerome Glisse 	unsigned i;
35343ce0a23dSJerome Glisse 	int r;
35353ce0a23dSJerome Glisse 
35363ce0a23dSJerome Glisse 	r = radeon_scratch_get(rdev, &scratch);
35373ce0a23dSJerome Glisse 	if (r) {
35383ce0a23dSJerome Glisse 		DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
35393ce0a23dSJerome Glisse 		return r;
35403ce0a23dSJerome Glisse 	}
35413ce0a23dSJerome Glisse 	WREG32(scratch, 0xCAFEDEAD);
35423ce0a23dSJerome Glisse 	r = radeon_ib_get(rdev, &ib);
35433ce0a23dSJerome Glisse 	if (r) {
35443ce0a23dSJerome Glisse 		return r;
35453ce0a23dSJerome Glisse 	}
35463ce0a23dSJerome Glisse 	ib->ptr[0] = PACKET0(scratch, 0);
35473ce0a23dSJerome Glisse 	ib->ptr[1] = 0xDEADBEEF;
35483ce0a23dSJerome Glisse 	ib->ptr[2] = PACKET2(0);
35493ce0a23dSJerome Glisse 	ib->ptr[3] = PACKET2(0);
35503ce0a23dSJerome Glisse 	ib->ptr[4] = PACKET2(0);
35513ce0a23dSJerome Glisse 	ib->ptr[5] = PACKET2(0);
35523ce0a23dSJerome Glisse 	ib->ptr[6] = PACKET2(0);
35533ce0a23dSJerome Glisse 	ib->ptr[7] = PACKET2(0);
35543ce0a23dSJerome Glisse 	ib->length_dw = 8;
35553ce0a23dSJerome Glisse 	r = radeon_ib_schedule(rdev, ib);
35563ce0a23dSJerome Glisse 	if (r) {
35573ce0a23dSJerome Glisse 		radeon_scratch_free(rdev, scratch);
35583ce0a23dSJerome Glisse 		radeon_ib_free(rdev, &ib);
35593ce0a23dSJerome Glisse 		return r;
35603ce0a23dSJerome Glisse 	}
35613ce0a23dSJerome Glisse 	r = radeon_fence_wait(ib->fence, false);
35623ce0a23dSJerome Glisse 	if (r) {
35633ce0a23dSJerome Glisse 		return r;
35643ce0a23dSJerome Glisse 	}
35653ce0a23dSJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
35663ce0a23dSJerome Glisse 		tmp = RREG32(scratch);
35673ce0a23dSJerome Glisse 		if (tmp == 0xDEADBEEF) {
35683ce0a23dSJerome Glisse 			break;
35693ce0a23dSJerome Glisse 		}
35703ce0a23dSJerome Glisse 		DRM_UDELAY(1);
35713ce0a23dSJerome Glisse 	}
35723ce0a23dSJerome Glisse 	if (i < rdev->usec_timeout) {
35733ce0a23dSJerome Glisse 		DRM_INFO("ib test succeeded in %u usecs\n", i);
35743ce0a23dSJerome Glisse 	} else {
35753ce0a23dSJerome Glisse 		DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
35763ce0a23dSJerome Glisse 			  scratch, tmp);
35773ce0a23dSJerome Glisse 		r = -EINVAL;
35783ce0a23dSJerome Glisse 	}
35793ce0a23dSJerome Glisse 	radeon_scratch_free(rdev, scratch);
35803ce0a23dSJerome Glisse 	radeon_ib_free(rdev, &ib);
35813ce0a23dSJerome Glisse 	return r;
35823ce0a23dSJerome Glisse }
35839f022ddfSJerome Glisse 
35849f022ddfSJerome Glisse void r100_ib_fini(struct radeon_device *rdev)
35859f022ddfSJerome Glisse {
35869f022ddfSJerome Glisse 	radeon_ib_pool_fini(rdev);
35879f022ddfSJerome Glisse }
35889f022ddfSJerome Glisse 
35899f022ddfSJerome Glisse int r100_ib_init(struct radeon_device *rdev)
35909f022ddfSJerome Glisse {
35919f022ddfSJerome Glisse 	int r;
35929f022ddfSJerome Glisse 
35939f022ddfSJerome Glisse 	r = radeon_ib_pool_init(rdev);
35949f022ddfSJerome Glisse 	if (r) {
35959f022ddfSJerome Glisse 		dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
35969f022ddfSJerome Glisse 		r100_ib_fini(rdev);
35979f022ddfSJerome Glisse 		return r;
35989f022ddfSJerome Glisse 	}
35999f022ddfSJerome Glisse 	r = r100_ib_test(rdev);
36009f022ddfSJerome Glisse 	if (r) {
36019f022ddfSJerome Glisse 		dev_err(rdev->dev, "failled testing IB (%d).\n", r);
36029f022ddfSJerome Glisse 		r100_ib_fini(rdev);
36039f022ddfSJerome Glisse 		return r;
36049f022ddfSJerome Glisse 	}
36059f022ddfSJerome Glisse 	return 0;
36069f022ddfSJerome Glisse }
36079f022ddfSJerome Glisse 
36089f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
36099f022ddfSJerome Glisse {
36109f022ddfSJerome Glisse 	/* Shutdown CP we shouldn't need to do that but better be safe than
36119f022ddfSJerome Glisse 	 * sorry
36129f022ddfSJerome Glisse 	 */
36139f022ddfSJerome Glisse 	rdev->cp.ready = false;
36149f022ddfSJerome Glisse 	WREG32(R_000740_CP_CSQ_CNTL, 0);
36159f022ddfSJerome Glisse 
36169f022ddfSJerome Glisse 	/* Save few CRTC registers */
3617ca6ffc64SJerome Glisse 	save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
36189f022ddfSJerome Glisse 	save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
36199f022ddfSJerome Glisse 	save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
36209f022ddfSJerome Glisse 	save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
36219f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
36229f022ddfSJerome Glisse 		save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
36239f022ddfSJerome Glisse 		save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
36249f022ddfSJerome Glisse 	}
36259f022ddfSJerome Glisse 
36269f022ddfSJerome Glisse 	/* Disable VGA aperture access */
3627ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
36289f022ddfSJerome Glisse 	/* Disable cursor, overlay, crtc */
36299f022ddfSJerome Glisse 	WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
36309f022ddfSJerome Glisse 	WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
36319f022ddfSJerome Glisse 					S_000054_CRTC_DISPLAY_DIS(1));
36329f022ddfSJerome Glisse 	WREG32(R_000050_CRTC_GEN_CNTL,
36339f022ddfSJerome Glisse 			(C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
36349f022ddfSJerome Glisse 			S_000050_CRTC_DISP_REQ_EN_B(1));
36359f022ddfSJerome Glisse 	WREG32(R_000420_OV0_SCALE_CNTL,
36369f022ddfSJerome Glisse 		C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
36379f022ddfSJerome Glisse 	WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
36389f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
36399f022ddfSJerome Glisse 		WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
36409f022ddfSJerome Glisse 						S_000360_CUR2_LOCK(1));
36419f022ddfSJerome Glisse 		WREG32(R_0003F8_CRTC2_GEN_CNTL,
36429f022ddfSJerome Glisse 			(C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
36439f022ddfSJerome Glisse 			S_0003F8_CRTC2_DISPLAY_DIS(1) |
36449f022ddfSJerome Glisse 			S_0003F8_CRTC2_DISP_REQ_EN_B(1));
36459f022ddfSJerome Glisse 		WREG32(R_000360_CUR2_OFFSET,
36469f022ddfSJerome Glisse 			C_000360_CUR2_LOCK & save->CUR2_OFFSET);
36479f022ddfSJerome Glisse 	}
36489f022ddfSJerome Glisse }
36499f022ddfSJerome Glisse 
36509f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
36519f022ddfSJerome Glisse {
36529f022ddfSJerome Glisse 	/* Update base address for crtc */
3653d594e46aSJerome Glisse 	WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
36549f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3655d594e46aSJerome Glisse 		WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
36569f022ddfSJerome Glisse 	}
36579f022ddfSJerome Glisse 	/* Restore CRTC registers */
3658ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
36599f022ddfSJerome Glisse 	WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
36609f022ddfSJerome Glisse 	WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
36619f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
36629f022ddfSJerome Glisse 		WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
36639f022ddfSJerome Glisse 	}
36649f022ddfSJerome Glisse }
3665ca6ffc64SJerome Glisse 
3666ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev)
3667ca6ffc64SJerome Glisse {
3668ca6ffc64SJerome Glisse 	u32 tmp;
3669ca6ffc64SJerome Glisse 
3670ca6ffc64SJerome Glisse 	tmp = RREG8(R_0003C2_GENMO_WT);
3671ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
3672ca6ffc64SJerome Glisse }
3673d4550907SJerome Glisse 
3674d4550907SJerome Glisse static void r100_debugfs(struct radeon_device *rdev)
3675d4550907SJerome Glisse {
3676d4550907SJerome Glisse 	int r;
3677d4550907SJerome Glisse 
3678d4550907SJerome Glisse 	r = r100_debugfs_mc_info_init(rdev);
3679d4550907SJerome Glisse 	if (r)
3680d4550907SJerome Glisse 		dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
3681d4550907SJerome Glisse }
3682d4550907SJerome Glisse 
3683d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev)
3684d4550907SJerome Glisse {
3685d4550907SJerome Glisse 	struct r100_mc_save save;
3686d4550907SJerome Glisse 
3687d4550907SJerome Glisse 	/* Stops all mc clients */
3688d4550907SJerome Glisse 	r100_mc_stop(rdev, &save);
3689d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
3690d4550907SJerome Glisse 		WREG32(R_00014C_MC_AGP_LOCATION,
3691d4550907SJerome Glisse 			S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
3692d4550907SJerome Glisse 			S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
3693d4550907SJerome Glisse 		WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
3694d4550907SJerome Glisse 		if (rdev->family > CHIP_RV200)
3695d4550907SJerome Glisse 			WREG32(R_00015C_AGP_BASE_2,
3696d4550907SJerome Glisse 				upper_32_bits(rdev->mc.agp_base) & 0xff);
3697d4550907SJerome Glisse 	} else {
3698d4550907SJerome Glisse 		WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
3699d4550907SJerome Glisse 		WREG32(R_000170_AGP_BASE, 0);
3700d4550907SJerome Glisse 		if (rdev->family > CHIP_RV200)
3701d4550907SJerome Glisse 			WREG32(R_00015C_AGP_BASE_2, 0);
3702d4550907SJerome Glisse 	}
3703d4550907SJerome Glisse 	/* Wait for mc idle */
3704d4550907SJerome Glisse 	if (r100_mc_wait_for_idle(rdev))
3705d4550907SJerome Glisse 		dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
3706d4550907SJerome Glisse 	/* Program MC, should be a 32bits limited address space */
3707d4550907SJerome Glisse 	WREG32(R_000148_MC_FB_LOCATION,
3708d4550907SJerome Glisse 		S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
3709d4550907SJerome Glisse 		S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
3710d4550907SJerome Glisse 	r100_mc_resume(rdev, &save);
3711d4550907SJerome Glisse }
3712d4550907SJerome Glisse 
3713d4550907SJerome Glisse void r100_clock_startup(struct radeon_device *rdev)
3714d4550907SJerome Glisse {
3715d4550907SJerome Glisse 	u32 tmp;
3716d4550907SJerome Glisse 
3717d4550907SJerome Glisse 	if (radeon_dynclks != -1 && radeon_dynclks)
3718d4550907SJerome Glisse 		radeon_legacy_set_clock_gating(rdev, 1);
3719d4550907SJerome Glisse 	/* We need to force on some of the block */
3720d4550907SJerome Glisse 	tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
3721d4550907SJerome Glisse 	tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
3722d4550907SJerome Glisse 	if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
3723d4550907SJerome Glisse 		tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
3724d4550907SJerome Glisse 	WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
3725d4550907SJerome Glisse }
3726d4550907SJerome Glisse 
3727d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev)
3728d4550907SJerome Glisse {
3729d4550907SJerome Glisse 	int r;
3730d4550907SJerome Glisse 
373192cde00cSAlex Deucher 	/* set common regs */
373292cde00cSAlex Deucher 	r100_set_common_regs(rdev);
373392cde00cSAlex Deucher 	/* program mc */
3734d4550907SJerome Glisse 	r100_mc_program(rdev);
3735d4550907SJerome Glisse 	/* Resume clock */
3736d4550907SJerome Glisse 	r100_clock_startup(rdev);
3737d4550907SJerome Glisse 	/* Initialize GPU configuration (# pipes, ...) */
373890aca4d2SJerome Glisse //	r100_gpu_init(rdev);
3739d4550907SJerome Glisse 	/* Initialize GART (initialize after TTM so we can allocate
3740d4550907SJerome Glisse 	 * memory through TTM but finalize after TTM) */
374117e15b0cSDave Airlie 	r100_enable_bm(rdev);
3742d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
3743d4550907SJerome Glisse 		r = r100_pci_gart_enable(rdev);
3744d4550907SJerome Glisse 		if (r)
3745d4550907SJerome Glisse 			return r;
3746d4550907SJerome Glisse 	}
3747d4550907SJerome Glisse 	/* Enable IRQ */
3748d4550907SJerome Glisse 	r100_irq_set(rdev);
3749cafe6609SJerome Glisse 	rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
3750d4550907SJerome Glisse 	/* 1M ring buffer */
3751d4550907SJerome Glisse 	r = r100_cp_init(rdev, 1024 * 1024);
3752d4550907SJerome Glisse 	if (r) {
3753d4550907SJerome Glisse 		dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
3754d4550907SJerome Glisse 		return r;
3755d4550907SJerome Glisse 	}
3756d4550907SJerome Glisse 	r = r100_wb_init(rdev);
3757d4550907SJerome Glisse 	if (r)
3758d4550907SJerome Glisse 		dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
3759d4550907SJerome Glisse 	r = r100_ib_init(rdev);
3760d4550907SJerome Glisse 	if (r) {
3761d4550907SJerome Glisse 		dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
3762d4550907SJerome Glisse 		return r;
3763d4550907SJerome Glisse 	}
3764d4550907SJerome Glisse 	return 0;
3765d4550907SJerome Glisse }
3766d4550907SJerome Glisse 
3767d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev)
3768d4550907SJerome Glisse {
3769d4550907SJerome Glisse 	/* Make sur GART are not working */
3770d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3771d4550907SJerome Glisse 		r100_pci_gart_disable(rdev);
3772d4550907SJerome Glisse 	/* Resume clock before doing reset */
3773d4550907SJerome Glisse 	r100_clock_startup(rdev);
3774d4550907SJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
3775a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
3776d4550907SJerome Glisse 		dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3777d4550907SJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
3778d4550907SJerome Glisse 			RREG32(R_0007C0_CP_STAT));
3779d4550907SJerome Glisse 	}
3780d4550907SJerome Glisse 	/* post */
3781d4550907SJerome Glisse 	radeon_combios_asic_init(rdev->ddev);
3782d4550907SJerome Glisse 	/* Resume clock after posting */
3783d4550907SJerome Glisse 	r100_clock_startup(rdev);
3784550e2d92SDave Airlie 	/* Initialize surface registers */
3785550e2d92SDave Airlie 	radeon_surface_init(rdev);
3786d4550907SJerome Glisse 	return r100_startup(rdev);
3787d4550907SJerome Glisse }
3788d4550907SJerome Glisse 
3789d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev)
3790d4550907SJerome Glisse {
3791d4550907SJerome Glisse 	r100_cp_disable(rdev);
3792d4550907SJerome Glisse 	r100_wb_disable(rdev);
3793d4550907SJerome Glisse 	r100_irq_disable(rdev);
3794d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3795d4550907SJerome Glisse 		r100_pci_gart_disable(rdev);
3796d4550907SJerome Glisse 	return 0;
3797d4550907SJerome Glisse }
3798d4550907SJerome Glisse 
3799d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev)
3800d4550907SJerome Glisse {
3801d4550907SJerome Glisse 	r100_cp_fini(rdev);
3802d4550907SJerome Glisse 	r100_wb_fini(rdev);
3803d4550907SJerome Glisse 	r100_ib_fini(rdev);
3804d4550907SJerome Glisse 	radeon_gem_fini(rdev);
3805d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3806d4550907SJerome Glisse 		r100_pci_gart_fini(rdev);
3807d0269ed8SJerome Glisse 	radeon_agp_fini(rdev);
3808d4550907SJerome Glisse 	radeon_irq_kms_fini(rdev);
3809d4550907SJerome Glisse 	radeon_fence_driver_fini(rdev);
38104c788679SJerome Glisse 	radeon_bo_fini(rdev);
3811d4550907SJerome Glisse 	radeon_atombios_fini(rdev);
3812d4550907SJerome Glisse 	kfree(rdev->bios);
3813d4550907SJerome Glisse 	rdev->bios = NULL;
3814d4550907SJerome Glisse }
3815d4550907SJerome Glisse 
38164c712e6cSDave Airlie /*
38174c712e6cSDave Airlie  * Due to how kexec works, it can leave the hw fully initialised when it
38184c712e6cSDave Airlie  * boots the new kernel. However doing our init sequence with the CP and
38194c712e6cSDave Airlie  * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
38204c712e6cSDave Airlie  * do some quick sanity checks and restore sane values to avoid this
38214c712e6cSDave Airlie  * problem.
38224c712e6cSDave Airlie  */
38234c712e6cSDave Airlie void r100_restore_sanity(struct radeon_device *rdev)
38244c712e6cSDave Airlie {
38254c712e6cSDave Airlie 	u32 tmp;
38264c712e6cSDave Airlie 
38274c712e6cSDave Airlie 	tmp = RREG32(RADEON_CP_CSQ_CNTL);
38284c712e6cSDave Airlie 	if (tmp) {
38294c712e6cSDave Airlie 		WREG32(RADEON_CP_CSQ_CNTL, 0);
38304c712e6cSDave Airlie 	}
38314c712e6cSDave Airlie 	tmp = RREG32(RADEON_CP_RB_CNTL);
38324c712e6cSDave Airlie 	if (tmp) {
38334c712e6cSDave Airlie 		WREG32(RADEON_CP_RB_CNTL, 0);
38344c712e6cSDave Airlie 	}
38354c712e6cSDave Airlie 	tmp = RREG32(RADEON_SCRATCH_UMSK);
38364c712e6cSDave Airlie 	if (tmp) {
38374c712e6cSDave Airlie 		WREG32(RADEON_SCRATCH_UMSK, 0);
38384c712e6cSDave Airlie 	}
38394c712e6cSDave Airlie }
38404c712e6cSDave Airlie 
3841d4550907SJerome Glisse int r100_init(struct radeon_device *rdev)
3842d4550907SJerome Glisse {
3843d4550907SJerome Glisse 	int r;
3844d4550907SJerome Glisse 
3845d4550907SJerome Glisse 	/* Register debugfs file specific to this group of asics */
3846d4550907SJerome Glisse 	r100_debugfs(rdev);
3847d4550907SJerome Glisse 	/* Disable VGA */
3848d4550907SJerome Glisse 	r100_vga_render_disable(rdev);
3849d4550907SJerome Glisse 	/* Initialize scratch registers */
3850d4550907SJerome Glisse 	radeon_scratch_init(rdev);
3851d4550907SJerome Glisse 	/* Initialize surface registers */
3852d4550907SJerome Glisse 	radeon_surface_init(rdev);
38534c712e6cSDave Airlie 	/* sanity check some register to avoid hangs like after kexec */
38544c712e6cSDave Airlie 	r100_restore_sanity(rdev);
3855d4550907SJerome Glisse 	/* TODO: disable VGA need to use VGA request */
3856d4550907SJerome Glisse 	/* BIOS*/
3857d4550907SJerome Glisse 	if (!radeon_get_bios(rdev)) {
3858d4550907SJerome Glisse 		if (ASIC_IS_AVIVO(rdev))
3859d4550907SJerome Glisse 			return -EINVAL;
3860d4550907SJerome Glisse 	}
3861d4550907SJerome Glisse 	if (rdev->is_atom_bios) {
3862d4550907SJerome Glisse 		dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
3863d4550907SJerome Glisse 		return -EINVAL;
3864d4550907SJerome Glisse 	} else {
3865d4550907SJerome Glisse 		r = radeon_combios_init(rdev);
3866d4550907SJerome Glisse 		if (r)
3867d4550907SJerome Glisse 			return r;
3868d4550907SJerome Glisse 	}
3869d4550907SJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
3870a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
3871d4550907SJerome Glisse 		dev_warn(rdev->dev,
3872d4550907SJerome Glisse 			"GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3873d4550907SJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
3874d4550907SJerome Glisse 			RREG32(R_0007C0_CP_STAT));
3875d4550907SJerome Glisse 	}
3876d4550907SJerome Glisse 	/* check if cards are posted or not */
387772542d77SDave Airlie 	if (radeon_boot_test_post_card(rdev) == false)
387872542d77SDave Airlie 		return -EINVAL;
3879d4550907SJerome Glisse 	/* Set asic errata */
3880d4550907SJerome Glisse 	r100_errata(rdev);
3881d4550907SJerome Glisse 	/* Initialize clocks */
3882d4550907SJerome Glisse 	radeon_get_clock_info(rdev->ddev);
3883d594e46aSJerome Glisse 	/* initialize AGP */
3884d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
3885d594e46aSJerome Glisse 		r = radeon_agp_init(rdev);
3886d594e46aSJerome Glisse 		if (r) {
3887d594e46aSJerome Glisse 			radeon_agp_disable(rdev);
3888d594e46aSJerome Glisse 		}
3889d594e46aSJerome Glisse 	}
3890d594e46aSJerome Glisse 	/* initialize VRAM */
3891d594e46aSJerome Glisse 	r100_mc_init(rdev);
3892d4550907SJerome Glisse 	/* Fence driver */
3893d4550907SJerome Glisse 	r = radeon_fence_driver_init(rdev);
3894d4550907SJerome Glisse 	if (r)
3895d4550907SJerome Glisse 		return r;
3896d4550907SJerome Glisse 	r = radeon_irq_kms_init(rdev);
3897d4550907SJerome Glisse 	if (r)
3898d4550907SJerome Glisse 		return r;
3899d4550907SJerome Glisse 	/* Memory manager */
39004c788679SJerome Glisse 	r = radeon_bo_init(rdev);
3901d4550907SJerome Glisse 	if (r)
3902d4550907SJerome Glisse 		return r;
3903d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
3904d4550907SJerome Glisse 		r = r100_pci_gart_init(rdev);
3905d4550907SJerome Glisse 		if (r)
3906d4550907SJerome Glisse 			return r;
3907d4550907SJerome Glisse 	}
3908d4550907SJerome Glisse 	r100_set_safe_registers(rdev);
3909d4550907SJerome Glisse 	rdev->accel_working = true;
3910d4550907SJerome Glisse 	r = r100_startup(rdev);
3911d4550907SJerome Glisse 	if (r) {
3912d4550907SJerome Glisse 		/* Somethings want wront with the accel init stop accel */
3913d4550907SJerome Glisse 		dev_err(rdev->dev, "Disabling GPU acceleration\n");
3914d4550907SJerome Glisse 		r100_cp_fini(rdev);
3915d4550907SJerome Glisse 		r100_wb_fini(rdev);
3916d4550907SJerome Glisse 		r100_ib_fini(rdev);
3917655efd3dSJerome Glisse 		radeon_irq_kms_fini(rdev);
3918d4550907SJerome Glisse 		if (rdev->flags & RADEON_IS_PCI)
3919d4550907SJerome Glisse 			r100_pci_gart_fini(rdev);
3920d4550907SJerome Glisse 		rdev->accel_working = false;
3921d4550907SJerome Glisse 	}
3922d4550907SJerome Glisse 	return 0;
3923d4550907SJerome Glisse }
3924