1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/seq_file.h> 29771fe6b9SJerome Glisse #include "drmP.h" 30771fe6b9SJerome Glisse #include "drm.h" 31771fe6b9SJerome Glisse #include "radeon_drm.h" 32771fe6b9SJerome Glisse #include "radeon_reg.h" 33771fe6b9SJerome Glisse #include "radeon.h" 343ce0a23dSJerome Glisse #include "r100d.h" 353ce0a23dSJerome Glisse 3670967ab9SBen Hutchings #include <linux/firmware.h> 3770967ab9SBen Hutchings #include <linux/platform_device.h> 3870967ab9SBen Hutchings 39551ebd83SDave Airlie #include "r100_reg_safe.h" 40551ebd83SDave Airlie #include "rn50_reg_safe.h" 41551ebd83SDave Airlie 4270967ab9SBen Hutchings /* Firmware Names */ 4370967ab9SBen Hutchings #define FIRMWARE_R100 "radeon/R100_cp.bin" 4470967ab9SBen Hutchings #define FIRMWARE_R200 "radeon/R200_cp.bin" 4570967ab9SBen Hutchings #define FIRMWARE_R300 "radeon/R300_cp.bin" 4670967ab9SBen Hutchings #define FIRMWARE_R420 "radeon/R420_cp.bin" 4770967ab9SBen Hutchings #define FIRMWARE_RS690 "radeon/RS690_cp.bin" 4870967ab9SBen Hutchings #define FIRMWARE_RS600 "radeon/RS600_cp.bin" 4970967ab9SBen Hutchings #define FIRMWARE_R520 "radeon/R520_cp.bin" 5070967ab9SBen Hutchings 5170967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100); 5270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200); 5370967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300); 5470967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420); 5570967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690); 5670967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600); 5770967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520); 58771fe6b9SJerome Glisse 59551ebd83SDave Airlie #include "r100_track.h" 60551ebd83SDave Airlie 61771fe6b9SJerome Glisse /* This files gather functions specifics to: 62771fe6b9SJerome Glisse * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 63771fe6b9SJerome Glisse * 64771fe6b9SJerome Glisse * Some of these functions might be used by newer ASICs. 65771fe6b9SJerome Glisse */ 66551ebd83SDave Airlie int r200_init(struct radeon_device *rdev); 67771fe6b9SJerome Glisse void r100_hdp_reset(struct radeon_device *rdev); 68771fe6b9SJerome Glisse void r100_gpu_init(struct radeon_device *rdev); 69771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev); 70771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev); 71771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync(struct radeon_device *rdev); 72771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync2(struct radeon_device *rdev); 73771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev); 74771fe6b9SJerome Glisse 75771fe6b9SJerome Glisse 76771fe6b9SJerome Glisse /* 77771fe6b9SJerome Glisse * PCI GART 78771fe6b9SJerome Glisse */ 79771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev) 80771fe6b9SJerome Glisse { 81771fe6b9SJerome Glisse /* TODO: can we do somethings here ? */ 82771fe6b9SJerome Glisse /* It seems hw only cache one entry so we should discard this 83771fe6b9SJerome Glisse * entry otherwise if first GPU GART read hit this entry it 84771fe6b9SJerome Glisse * could end up in wrong address. */ 85771fe6b9SJerome Glisse } 86771fe6b9SJerome Glisse 874aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev) 884aac0473SJerome Glisse { 894aac0473SJerome Glisse int r; 904aac0473SJerome Glisse 914aac0473SJerome Glisse if (rdev->gart.table.ram.ptr) { 924aac0473SJerome Glisse WARN(1, "R100 PCI GART already initialized.\n"); 934aac0473SJerome Glisse return 0; 944aac0473SJerome Glisse } 954aac0473SJerome Glisse /* Initialize common gart structure */ 964aac0473SJerome Glisse r = radeon_gart_init(rdev); 974aac0473SJerome Glisse if (r) 984aac0473SJerome Glisse return r; 994aac0473SJerome Glisse rdev->gart.table_size = rdev->gart.num_gpu_pages * 4; 1004aac0473SJerome Glisse rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush; 1014aac0473SJerome Glisse rdev->asic->gart_set_page = &r100_pci_gart_set_page; 1024aac0473SJerome Glisse return radeon_gart_table_ram_alloc(rdev); 1034aac0473SJerome Glisse } 1044aac0473SJerome Glisse 105771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev) 106771fe6b9SJerome Glisse { 107771fe6b9SJerome Glisse uint32_t tmp; 108771fe6b9SJerome Glisse 109771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 110771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 111771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 112771fe6b9SJerome Glisse /* set address range for PCI address translate */ 113771fe6b9SJerome Glisse WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_location); 114771fe6b9SJerome Glisse tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1; 115771fe6b9SJerome Glisse WREG32(RADEON_AIC_HI_ADDR, tmp); 116771fe6b9SJerome Glisse /* Enable bus mastering */ 117771fe6b9SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS; 118771fe6b9SJerome Glisse WREG32(RADEON_BUS_CNTL, tmp); 119771fe6b9SJerome Glisse /* set PCI GART page-table base address */ 120771fe6b9SJerome Glisse WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr); 121771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN; 122771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 123771fe6b9SJerome Glisse r100_pci_gart_tlb_flush(rdev); 124771fe6b9SJerome Glisse rdev->gart.ready = true; 125771fe6b9SJerome Glisse return 0; 126771fe6b9SJerome Glisse } 127771fe6b9SJerome Glisse 128771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev) 129771fe6b9SJerome Glisse { 130771fe6b9SJerome Glisse uint32_t tmp; 131771fe6b9SJerome Glisse 132771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 133771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 134771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN); 135771fe6b9SJerome Glisse WREG32(RADEON_AIC_LO_ADDR, 0); 136771fe6b9SJerome Glisse WREG32(RADEON_AIC_HI_ADDR, 0); 137771fe6b9SJerome Glisse } 138771fe6b9SJerome Glisse 139771fe6b9SJerome Glisse int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr) 140771fe6b9SJerome Glisse { 141771fe6b9SJerome Glisse if (i < 0 || i > rdev->gart.num_gpu_pages) { 142771fe6b9SJerome Glisse return -EINVAL; 143771fe6b9SJerome Glisse } 144ed10f95dSDave Airlie rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr)); 145771fe6b9SJerome Glisse return 0; 146771fe6b9SJerome Glisse } 147771fe6b9SJerome Glisse 1484aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev) 149771fe6b9SJerome Glisse { 150771fe6b9SJerome Glisse r100_pci_gart_disable(rdev); 1514aac0473SJerome Glisse radeon_gart_table_ram_free(rdev); 1524aac0473SJerome Glisse radeon_gart_fini(rdev); 153771fe6b9SJerome Glisse } 154771fe6b9SJerome Glisse 155771fe6b9SJerome Glisse 156771fe6b9SJerome Glisse /* 157771fe6b9SJerome Glisse * MC 158771fe6b9SJerome Glisse */ 159771fe6b9SJerome Glisse void r100_mc_disable_clients(struct radeon_device *rdev) 160771fe6b9SJerome Glisse { 161771fe6b9SJerome Glisse uint32_t ov0_scale_cntl, crtc_ext_cntl, crtc_gen_cntl, crtc2_gen_cntl; 162771fe6b9SJerome Glisse 163771fe6b9SJerome Glisse /* FIXME: is this function correct for rs100,rs200,rs300 ? */ 164771fe6b9SJerome Glisse if (r100_gui_wait_for_idle(rdev)) { 165771fe6b9SJerome Glisse printk(KERN_WARNING "Failed to wait GUI idle while " 166771fe6b9SJerome Glisse "programming pipes. Bad things might happen.\n"); 167771fe6b9SJerome Glisse } 168771fe6b9SJerome Glisse 169771fe6b9SJerome Glisse /* stop display and memory access */ 170771fe6b9SJerome Glisse ov0_scale_cntl = RREG32(RADEON_OV0_SCALE_CNTL); 171771fe6b9SJerome Glisse WREG32(RADEON_OV0_SCALE_CNTL, ov0_scale_cntl & ~RADEON_SCALER_ENABLE); 172771fe6b9SJerome Glisse crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL); 173771fe6b9SJerome Glisse WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl | RADEON_CRTC_DISPLAY_DIS); 174771fe6b9SJerome Glisse crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL); 175771fe6b9SJerome Glisse 176771fe6b9SJerome Glisse r100_gpu_wait_for_vsync(rdev); 177771fe6b9SJerome Glisse 178771fe6b9SJerome Glisse WREG32(RADEON_CRTC_GEN_CNTL, 179771fe6b9SJerome Glisse (crtc_gen_cntl & ~(RADEON_CRTC_CUR_EN | RADEON_CRTC_ICON_EN)) | 180771fe6b9SJerome Glisse RADEON_CRTC_DISP_REQ_EN_B | RADEON_CRTC_EXT_DISP_EN); 181771fe6b9SJerome Glisse 182771fe6b9SJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 183771fe6b9SJerome Glisse crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL); 184771fe6b9SJerome Glisse 185771fe6b9SJerome Glisse r100_gpu_wait_for_vsync2(rdev); 186771fe6b9SJerome Glisse WREG32(RADEON_CRTC2_GEN_CNTL, 187771fe6b9SJerome Glisse (crtc2_gen_cntl & 188771fe6b9SJerome Glisse ~(RADEON_CRTC2_CUR_EN | RADEON_CRTC2_ICON_EN)) | 189771fe6b9SJerome Glisse RADEON_CRTC2_DISP_REQ_EN_B); 190771fe6b9SJerome Glisse } 191771fe6b9SJerome Glisse 192771fe6b9SJerome Glisse udelay(500); 193771fe6b9SJerome Glisse } 194771fe6b9SJerome Glisse 195771fe6b9SJerome Glisse void r100_mc_setup(struct radeon_device *rdev) 196771fe6b9SJerome Glisse { 197771fe6b9SJerome Glisse uint32_t tmp; 198771fe6b9SJerome Glisse int r; 199771fe6b9SJerome Glisse 200771fe6b9SJerome Glisse r = r100_debugfs_mc_info_init(rdev); 201771fe6b9SJerome Glisse if (r) { 202771fe6b9SJerome Glisse DRM_ERROR("Failed to register debugfs file for R100 MC !\n"); 203771fe6b9SJerome Glisse } 204771fe6b9SJerome Glisse /* Write VRAM size in case we are limiting it */ 2057a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 2067a50f01aSDave Airlie /* Novell bug 204882 for RN50/M6/M7 with 8/16/32MB VRAM, 2077a50f01aSDave Airlie * if the aperture is 64MB but we have 32MB VRAM 2087a50f01aSDave Airlie * we report only 32MB VRAM but we have to set MC_FB_LOCATION 2097a50f01aSDave Airlie * to 64MB, otherwise the gpu accidentially dies */ 2107a50f01aSDave Airlie tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1; 211771fe6b9SJerome Glisse tmp = REG_SET(RADEON_MC_FB_TOP, tmp >> 16); 212771fe6b9SJerome Glisse tmp |= REG_SET(RADEON_MC_FB_START, rdev->mc.vram_location >> 16); 213771fe6b9SJerome Glisse WREG32(RADEON_MC_FB_LOCATION, tmp); 214771fe6b9SJerome Glisse 215771fe6b9SJerome Glisse /* Enable bus mastering */ 216771fe6b9SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS; 217771fe6b9SJerome Glisse WREG32(RADEON_BUS_CNTL, tmp); 218771fe6b9SJerome Glisse 219771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 220771fe6b9SJerome Glisse tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1; 221771fe6b9SJerome Glisse tmp = REG_SET(RADEON_MC_AGP_TOP, tmp >> 16); 222771fe6b9SJerome Glisse tmp |= REG_SET(RADEON_MC_AGP_START, rdev->mc.gtt_location >> 16); 223771fe6b9SJerome Glisse WREG32(RADEON_MC_AGP_LOCATION, tmp); 224771fe6b9SJerome Glisse WREG32(RADEON_AGP_BASE, rdev->mc.agp_base); 225771fe6b9SJerome Glisse } else { 226771fe6b9SJerome Glisse WREG32(RADEON_MC_AGP_LOCATION, 0x0FFFFFFF); 227771fe6b9SJerome Glisse WREG32(RADEON_AGP_BASE, 0); 228771fe6b9SJerome Glisse } 229771fe6b9SJerome Glisse 230771fe6b9SJerome Glisse tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL; 231771fe6b9SJerome Glisse tmp |= (7 << 28); 232771fe6b9SJerome Glisse WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE); 233771fe6b9SJerome Glisse (void)RREG32(RADEON_HOST_PATH_CNTL); 234771fe6b9SJerome Glisse WREG32(RADEON_HOST_PATH_CNTL, tmp); 235771fe6b9SJerome Glisse (void)RREG32(RADEON_HOST_PATH_CNTL); 236771fe6b9SJerome Glisse } 237771fe6b9SJerome Glisse 238771fe6b9SJerome Glisse int r100_mc_init(struct radeon_device *rdev) 239771fe6b9SJerome Glisse { 240771fe6b9SJerome Glisse int r; 241771fe6b9SJerome Glisse 242771fe6b9SJerome Glisse if (r100_debugfs_rbbm_init(rdev)) { 243771fe6b9SJerome Glisse DRM_ERROR("Failed to register debugfs file for RBBM !\n"); 244771fe6b9SJerome Glisse } 245771fe6b9SJerome Glisse 246771fe6b9SJerome Glisse r100_gpu_init(rdev); 247771fe6b9SJerome Glisse /* Disable gart which also disable out of gart access */ 248771fe6b9SJerome Glisse r100_pci_gart_disable(rdev); 249771fe6b9SJerome Glisse 250771fe6b9SJerome Glisse /* Setup GPU memory space */ 251771fe6b9SJerome Glisse rdev->mc.gtt_location = 0xFFFFFFFFUL; 252771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 253771fe6b9SJerome Glisse r = radeon_agp_init(rdev); 254771fe6b9SJerome Glisse if (r) { 255771fe6b9SJerome Glisse printk(KERN_WARNING "[drm] Disabling AGP\n"); 256771fe6b9SJerome Glisse rdev->flags &= ~RADEON_IS_AGP; 257771fe6b9SJerome Glisse rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024; 258771fe6b9SJerome Glisse } else { 259771fe6b9SJerome Glisse rdev->mc.gtt_location = rdev->mc.agp_base; 260771fe6b9SJerome Glisse } 261771fe6b9SJerome Glisse } 262771fe6b9SJerome Glisse r = radeon_mc_setup(rdev); 263771fe6b9SJerome Glisse if (r) { 264771fe6b9SJerome Glisse return r; 265771fe6b9SJerome Glisse } 266771fe6b9SJerome Glisse 267771fe6b9SJerome Glisse r100_mc_disable_clients(rdev); 268771fe6b9SJerome Glisse if (r100_mc_wait_for_idle(rdev)) { 269771fe6b9SJerome Glisse printk(KERN_WARNING "Failed to wait MC idle while " 270771fe6b9SJerome Glisse "programming pipes. Bad things might happen.\n"); 271771fe6b9SJerome Glisse } 272771fe6b9SJerome Glisse 273771fe6b9SJerome Glisse r100_mc_setup(rdev); 274771fe6b9SJerome Glisse return 0; 275771fe6b9SJerome Glisse } 276771fe6b9SJerome Glisse 277771fe6b9SJerome Glisse void r100_mc_fini(struct radeon_device *rdev) 278771fe6b9SJerome Glisse { 279771fe6b9SJerome Glisse } 280771fe6b9SJerome Glisse 281771fe6b9SJerome Glisse 282771fe6b9SJerome Glisse /* 2837ed220d7SMichel Dänzer * Interrupts 2847ed220d7SMichel Dänzer */ 2857ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev) 2867ed220d7SMichel Dänzer { 2877ed220d7SMichel Dänzer uint32_t tmp = 0; 2887ed220d7SMichel Dänzer 2897ed220d7SMichel Dänzer if (rdev->irq.sw_int) { 2907ed220d7SMichel Dänzer tmp |= RADEON_SW_INT_ENABLE; 2917ed220d7SMichel Dänzer } 2927ed220d7SMichel Dänzer if (rdev->irq.crtc_vblank_int[0]) { 2937ed220d7SMichel Dänzer tmp |= RADEON_CRTC_VBLANK_MASK; 2947ed220d7SMichel Dänzer } 2957ed220d7SMichel Dänzer if (rdev->irq.crtc_vblank_int[1]) { 2967ed220d7SMichel Dänzer tmp |= RADEON_CRTC2_VBLANK_MASK; 2977ed220d7SMichel Dänzer } 2987ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_CNTL, tmp); 2997ed220d7SMichel Dänzer return 0; 3007ed220d7SMichel Dänzer } 3017ed220d7SMichel Dänzer 3029f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev) 3039f022ddfSJerome Glisse { 3049f022ddfSJerome Glisse u32 tmp; 3059f022ddfSJerome Glisse 3069f022ddfSJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 3079f022ddfSJerome Glisse /* Wait and acknowledge irq */ 3089f022ddfSJerome Glisse mdelay(1); 3099f022ddfSJerome Glisse tmp = RREG32(R_000044_GEN_INT_STATUS); 3109f022ddfSJerome Glisse WREG32(R_000044_GEN_INT_STATUS, tmp); 3119f022ddfSJerome Glisse } 3129f022ddfSJerome Glisse 3137ed220d7SMichel Dänzer static inline uint32_t r100_irq_ack(struct radeon_device *rdev) 3147ed220d7SMichel Dänzer { 3157ed220d7SMichel Dänzer uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS); 3167ed220d7SMichel Dänzer uint32_t irq_mask = RADEON_SW_INT_TEST | RADEON_CRTC_VBLANK_STAT | 3177ed220d7SMichel Dänzer RADEON_CRTC2_VBLANK_STAT; 3187ed220d7SMichel Dänzer 3197ed220d7SMichel Dänzer if (irqs) { 3207ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_STATUS, irqs); 3217ed220d7SMichel Dänzer } 3227ed220d7SMichel Dänzer return irqs & irq_mask; 3237ed220d7SMichel Dänzer } 3247ed220d7SMichel Dänzer 3257ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev) 3267ed220d7SMichel Dänzer { 3277ed220d7SMichel Dänzer uint32_t status; 3287ed220d7SMichel Dänzer 3297ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 3307ed220d7SMichel Dänzer if (!status) { 3317ed220d7SMichel Dänzer return IRQ_NONE; 3327ed220d7SMichel Dänzer } 333a513c184SJerome Glisse if (rdev->shutdown) { 334a513c184SJerome Glisse return IRQ_NONE; 335a513c184SJerome Glisse } 3367ed220d7SMichel Dänzer while (status) { 3377ed220d7SMichel Dänzer /* SW interrupt */ 3387ed220d7SMichel Dänzer if (status & RADEON_SW_INT_TEST) { 3397ed220d7SMichel Dänzer radeon_fence_process(rdev); 3407ed220d7SMichel Dänzer } 3417ed220d7SMichel Dänzer /* Vertical blank interrupts */ 3427ed220d7SMichel Dänzer if (status & RADEON_CRTC_VBLANK_STAT) { 3437ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 0); 3447ed220d7SMichel Dänzer } 3457ed220d7SMichel Dänzer if (status & RADEON_CRTC2_VBLANK_STAT) { 3467ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 1); 3477ed220d7SMichel Dänzer } 3487ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 3497ed220d7SMichel Dänzer } 3507ed220d7SMichel Dänzer return IRQ_HANDLED; 3517ed220d7SMichel Dänzer } 3527ed220d7SMichel Dänzer 3537ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc) 3547ed220d7SMichel Dänzer { 3557ed220d7SMichel Dänzer if (crtc == 0) 3567ed220d7SMichel Dänzer return RREG32(RADEON_CRTC_CRNT_FRAME); 3577ed220d7SMichel Dänzer else 3587ed220d7SMichel Dänzer return RREG32(RADEON_CRTC2_CRNT_FRAME); 3597ed220d7SMichel Dänzer } 3607ed220d7SMichel Dänzer 3617ed220d7SMichel Dänzer 3627ed220d7SMichel Dänzer /* 363771fe6b9SJerome Glisse * Fence emission 364771fe6b9SJerome Glisse */ 365771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev, 366771fe6b9SJerome Glisse struct radeon_fence *fence) 367771fe6b9SJerome Glisse { 368771fe6b9SJerome Glisse /* Who ever call radeon_fence_emit should call ring_lock and ask 369771fe6b9SJerome Glisse * for enough space (today caller are ib schedule and buffer move) */ 370771fe6b9SJerome Glisse /* Wait until IDLE & CLEAN */ 371771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(0x1720, 0)); 372771fe6b9SJerome Glisse radeon_ring_write(rdev, (1 << 16) | (1 << 17)); 373771fe6b9SJerome Glisse /* Emit fence sequence & fire IRQ */ 374771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0)); 375771fe6b9SJerome Glisse radeon_ring_write(rdev, fence->seq); 376771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0)); 377771fe6b9SJerome Glisse radeon_ring_write(rdev, RADEON_SW_INT_FIRE); 378771fe6b9SJerome Glisse } 379771fe6b9SJerome Glisse 380771fe6b9SJerome Glisse 381771fe6b9SJerome Glisse /* 382771fe6b9SJerome Glisse * Writeback 383771fe6b9SJerome Glisse */ 384771fe6b9SJerome Glisse int r100_wb_init(struct radeon_device *rdev) 385771fe6b9SJerome Glisse { 386771fe6b9SJerome Glisse int r; 387771fe6b9SJerome Glisse 388771fe6b9SJerome Glisse if (rdev->wb.wb_obj == NULL) { 389771fe6b9SJerome Glisse r = radeon_object_create(rdev, NULL, 4096, 390771fe6b9SJerome Glisse true, 391771fe6b9SJerome Glisse RADEON_GEM_DOMAIN_GTT, 392771fe6b9SJerome Glisse false, &rdev->wb.wb_obj); 393771fe6b9SJerome Glisse if (r) { 394771fe6b9SJerome Glisse DRM_ERROR("radeon: failed to create WB buffer (%d).\n", r); 395771fe6b9SJerome Glisse return r; 396771fe6b9SJerome Glisse } 397771fe6b9SJerome Glisse r = radeon_object_pin(rdev->wb.wb_obj, 398771fe6b9SJerome Glisse RADEON_GEM_DOMAIN_GTT, 399771fe6b9SJerome Glisse &rdev->wb.gpu_addr); 400771fe6b9SJerome Glisse if (r) { 401771fe6b9SJerome Glisse DRM_ERROR("radeon: failed to pin WB buffer (%d).\n", r); 402771fe6b9SJerome Glisse return r; 403771fe6b9SJerome Glisse } 404771fe6b9SJerome Glisse r = radeon_object_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb); 405771fe6b9SJerome Glisse if (r) { 406771fe6b9SJerome Glisse DRM_ERROR("radeon: failed to map WB buffer (%d).\n", r); 407771fe6b9SJerome Glisse return r; 408771fe6b9SJerome Glisse } 409771fe6b9SJerome Glisse } 4109f022ddfSJerome Glisse WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr); 4119f022ddfSJerome Glisse WREG32(R_00070C_CP_RB_RPTR_ADDR, 4129f022ddfSJerome Glisse S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2)); 4139f022ddfSJerome Glisse WREG32(R_000770_SCRATCH_UMSK, 0xff); 414771fe6b9SJerome Glisse return 0; 415771fe6b9SJerome Glisse } 416771fe6b9SJerome Glisse 4179f022ddfSJerome Glisse void r100_wb_disable(struct radeon_device *rdev) 4189f022ddfSJerome Glisse { 4199f022ddfSJerome Glisse WREG32(R_000770_SCRATCH_UMSK, 0); 4209f022ddfSJerome Glisse } 4219f022ddfSJerome Glisse 422771fe6b9SJerome Glisse void r100_wb_fini(struct radeon_device *rdev) 423771fe6b9SJerome Glisse { 4249f022ddfSJerome Glisse r100_wb_disable(rdev); 425771fe6b9SJerome Glisse if (rdev->wb.wb_obj) { 426771fe6b9SJerome Glisse radeon_object_kunmap(rdev->wb.wb_obj); 427771fe6b9SJerome Glisse radeon_object_unpin(rdev->wb.wb_obj); 428771fe6b9SJerome Glisse radeon_object_unref(&rdev->wb.wb_obj); 429771fe6b9SJerome Glisse rdev->wb.wb = NULL; 430771fe6b9SJerome Glisse rdev->wb.wb_obj = NULL; 431771fe6b9SJerome Glisse } 432771fe6b9SJerome Glisse } 433771fe6b9SJerome Glisse 434771fe6b9SJerome Glisse int r100_copy_blit(struct radeon_device *rdev, 435771fe6b9SJerome Glisse uint64_t src_offset, 436771fe6b9SJerome Glisse uint64_t dst_offset, 437771fe6b9SJerome Glisse unsigned num_pages, 438771fe6b9SJerome Glisse struct radeon_fence *fence) 439771fe6b9SJerome Glisse { 440771fe6b9SJerome Glisse uint32_t cur_pages; 441771fe6b9SJerome Glisse uint32_t stride_bytes = PAGE_SIZE; 442771fe6b9SJerome Glisse uint32_t pitch; 443771fe6b9SJerome Glisse uint32_t stride_pixels; 444771fe6b9SJerome Glisse unsigned ndw; 445771fe6b9SJerome Glisse int num_loops; 446771fe6b9SJerome Glisse int r = 0; 447771fe6b9SJerome Glisse 448771fe6b9SJerome Glisse /* radeon limited to 16k stride */ 449771fe6b9SJerome Glisse stride_bytes &= 0x3fff; 450771fe6b9SJerome Glisse /* radeon pitch is /64 */ 451771fe6b9SJerome Glisse pitch = stride_bytes / 64; 452771fe6b9SJerome Glisse stride_pixels = stride_bytes / 4; 453771fe6b9SJerome Glisse num_loops = DIV_ROUND_UP(num_pages, 8191); 454771fe6b9SJerome Glisse 455771fe6b9SJerome Glisse /* Ask for enough room for blit + flush + fence */ 456771fe6b9SJerome Glisse ndw = 64 + (10 * num_loops); 457771fe6b9SJerome Glisse r = radeon_ring_lock(rdev, ndw); 458771fe6b9SJerome Glisse if (r) { 459771fe6b9SJerome Glisse DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw); 460771fe6b9SJerome Glisse return -EINVAL; 461771fe6b9SJerome Glisse } 462771fe6b9SJerome Glisse while (num_pages > 0) { 463771fe6b9SJerome Glisse cur_pages = num_pages; 464771fe6b9SJerome Glisse if (cur_pages > 8191) { 465771fe6b9SJerome Glisse cur_pages = 8191; 466771fe6b9SJerome Glisse } 467771fe6b9SJerome Glisse num_pages -= cur_pages; 468771fe6b9SJerome Glisse 469771fe6b9SJerome Glisse /* pages are in Y direction - height 470771fe6b9SJerome Glisse page width in X direction - width */ 471771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8)); 472771fe6b9SJerome Glisse radeon_ring_write(rdev, 473771fe6b9SJerome Glisse RADEON_GMC_SRC_PITCH_OFFSET_CNTL | 474771fe6b9SJerome Glisse RADEON_GMC_DST_PITCH_OFFSET_CNTL | 475771fe6b9SJerome Glisse RADEON_GMC_SRC_CLIPPING | 476771fe6b9SJerome Glisse RADEON_GMC_DST_CLIPPING | 477771fe6b9SJerome Glisse RADEON_GMC_BRUSH_NONE | 478771fe6b9SJerome Glisse (RADEON_COLOR_FORMAT_ARGB8888 << 8) | 479771fe6b9SJerome Glisse RADEON_GMC_SRC_DATATYPE_COLOR | 480771fe6b9SJerome Glisse RADEON_ROP3_S | 481771fe6b9SJerome Glisse RADEON_DP_SRC_SOURCE_MEMORY | 482771fe6b9SJerome Glisse RADEON_GMC_CLR_CMP_CNTL_DIS | 483771fe6b9SJerome Glisse RADEON_GMC_WR_MSK_DIS); 484771fe6b9SJerome Glisse radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10)); 485771fe6b9SJerome Glisse radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10)); 486771fe6b9SJerome Glisse radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16)); 487771fe6b9SJerome Glisse radeon_ring_write(rdev, 0); 488771fe6b9SJerome Glisse radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16)); 489771fe6b9SJerome Glisse radeon_ring_write(rdev, num_pages); 490771fe6b9SJerome Glisse radeon_ring_write(rdev, num_pages); 491771fe6b9SJerome Glisse radeon_ring_write(rdev, cur_pages | (stride_pixels << 16)); 492771fe6b9SJerome Glisse } 493771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0)); 494771fe6b9SJerome Glisse radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL); 495771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0)); 496771fe6b9SJerome Glisse radeon_ring_write(rdev, 497771fe6b9SJerome Glisse RADEON_WAIT_2D_IDLECLEAN | 498771fe6b9SJerome Glisse RADEON_WAIT_HOST_IDLECLEAN | 499771fe6b9SJerome Glisse RADEON_WAIT_DMA_GUI_IDLE); 500771fe6b9SJerome Glisse if (fence) { 501771fe6b9SJerome Glisse r = radeon_fence_emit(rdev, fence); 502771fe6b9SJerome Glisse } 503771fe6b9SJerome Glisse radeon_ring_unlock_commit(rdev); 504771fe6b9SJerome Glisse return r; 505771fe6b9SJerome Glisse } 506771fe6b9SJerome Glisse 507771fe6b9SJerome Glisse 508771fe6b9SJerome Glisse /* 509771fe6b9SJerome Glisse * CP 510771fe6b9SJerome Glisse */ 51145600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev) 51245600232SJerome Glisse { 51345600232SJerome Glisse unsigned i; 51445600232SJerome Glisse u32 tmp; 51545600232SJerome Glisse 51645600232SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 51745600232SJerome Glisse tmp = RREG32(R_000E40_RBBM_STATUS); 51845600232SJerome Glisse if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) { 51945600232SJerome Glisse return 0; 52045600232SJerome Glisse } 52145600232SJerome Glisse udelay(1); 52245600232SJerome Glisse } 52345600232SJerome Glisse return -1; 52445600232SJerome Glisse } 52545600232SJerome Glisse 526771fe6b9SJerome Glisse void r100_ring_start(struct radeon_device *rdev) 527771fe6b9SJerome Glisse { 528771fe6b9SJerome Glisse int r; 529771fe6b9SJerome Glisse 530771fe6b9SJerome Glisse r = radeon_ring_lock(rdev, 2); 531771fe6b9SJerome Glisse if (r) { 532771fe6b9SJerome Glisse return; 533771fe6b9SJerome Glisse } 534771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0)); 535771fe6b9SJerome Glisse radeon_ring_write(rdev, 536771fe6b9SJerome Glisse RADEON_ISYNC_ANY2D_IDLE3D | 537771fe6b9SJerome Glisse RADEON_ISYNC_ANY3D_IDLE2D | 538771fe6b9SJerome Glisse RADEON_ISYNC_WAIT_IDLEGUI | 539771fe6b9SJerome Glisse RADEON_ISYNC_CPSCRATCH_IDLEGUI); 540771fe6b9SJerome Glisse radeon_ring_unlock_commit(rdev); 541771fe6b9SJerome Glisse } 542771fe6b9SJerome Glisse 54370967ab9SBen Hutchings 54470967ab9SBen Hutchings /* Load the microcode for the CP */ 54570967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev) 546771fe6b9SJerome Glisse { 54770967ab9SBen Hutchings struct platform_device *pdev; 54870967ab9SBen Hutchings const char *fw_name = NULL; 54970967ab9SBen Hutchings int err; 550771fe6b9SJerome Glisse 55170967ab9SBen Hutchings DRM_DEBUG("\n"); 55270967ab9SBen Hutchings 55370967ab9SBen Hutchings pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0); 55470967ab9SBen Hutchings err = IS_ERR(pdev); 55570967ab9SBen Hutchings if (err) { 55670967ab9SBen Hutchings printk(KERN_ERR "radeon_cp: Failed to register firmware\n"); 55770967ab9SBen Hutchings return -EINVAL; 558771fe6b9SJerome Glisse } 559771fe6b9SJerome Glisse if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) || 560771fe6b9SJerome Glisse (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) || 561771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 562771fe6b9SJerome Glisse DRM_INFO("Loading R100 Microcode\n"); 56370967ab9SBen Hutchings fw_name = FIRMWARE_R100; 564771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R200) || 565771fe6b9SJerome Glisse (rdev->family == CHIP_RV250) || 566771fe6b9SJerome Glisse (rdev->family == CHIP_RV280) || 567771fe6b9SJerome Glisse (rdev->family == CHIP_RS300)) { 568771fe6b9SJerome Glisse DRM_INFO("Loading R200 Microcode\n"); 56970967ab9SBen Hutchings fw_name = FIRMWARE_R200; 570771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R300) || 571771fe6b9SJerome Glisse (rdev->family == CHIP_R350) || 572771fe6b9SJerome Glisse (rdev->family == CHIP_RV350) || 573771fe6b9SJerome Glisse (rdev->family == CHIP_RV380) || 574771fe6b9SJerome Glisse (rdev->family == CHIP_RS400) || 575771fe6b9SJerome Glisse (rdev->family == CHIP_RS480)) { 576771fe6b9SJerome Glisse DRM_INFO("Loading R300 Microcode\n"); 57770967ab9SBen Hutchings fw_name = FIRMWARE_R300; 578771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R420) || 579771fe6b9SJerome Glisse (rdev->family == CHIP_R423) || 580771fe6b9SJerome Glisse (rdev->family == CHIP_RV410)) { 581771fe6b9SJerome Glisse DRM_INFO("Loading R400 Microcode\n"); 58270967ab9SBen Hutchings fw_name = FIRMWARE_R420; 583771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RS690) || 584771fe6b9SJerome Glisse (rdev->family == CHIP_RS740)) { 585771fe6b9SJerome Glisse DRM_INFO("Loading RS690/RS740 Microcode\n"); 58670967ab9SBen Hutchings fw_name = FIRMWARE_RS690; 587771fe6b9SJerome Glisse } else if (rdev->family == CHIP_RS600) { 588771fe6b9SJerome Glisse DRM_INFO("Loading RS600 Microcode\n"); 58970967ab9SBen Hutchings fw_name = FIRMWARE_RS600; 590771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RV515) || 591771fe6b9SJerome Glisse (rdev->family == CHIP_R520) || 592771fe6b9SJerome Glisse (rdev->family == CHIP_RV530) || 593771fe6b9SJerome Glisse (rdev->family == CHIP_R580) || 594771fe6b9SJerome Glisse (rdev->family == CHIP_RV560) || 595771fe6b9SJerome Glisse (rdev->family == CHIP_RV570)) { 596771fe6b9SJerome Glisse DRM_INFO("Loading R500 Microcode\n"); 59770967ab9SBen Hutchings fw_name = FIRMWARE_R520; 59870967ab9SBen Hutchings } 59970967ab9SBen Hutchings 6003ce0a23dSJerome Glisse err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev); 60170967ab9SBen Hutchings platform_device_unregister(pdev); 60270967ab9SBen Hutchings if (err) { 60370967ab9SBen Hutchings printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n", 60470967ab9SBen Hutchings fw_name); 6053ce0a23dSJerome Glisse } else if (rdev->me_fw->size % 8) { 60670967ab9SBen Hutchings printk(KERN_ERR 60770967ab9SBen Hutchings "radeon_cp: Bogus length %zu in firmware \"%s\"\n", 6083ce0a23dSJerome Glisse rdev->me_fw->size, fw_name); 60970967ab9SBen Hutchings err = -EINVAL; 6103ce0a23dSJerome Glisse release_firmware(rdev->me_fw); 6113ce0a23dSJerome Glisse rdev->me_fw = NULL; 61270967ab9SBen Hutchings } 61370967ab9SBen Hutchings return err; 61470967ab9SBen Hutchings } 61570967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev) 61670967ab9SBen Hutchings { 61770967ab9SBen Hutchings const __be32 *fw_data; 61870967ab9SBen Hutchings int i, size; 61970967ab9SBen Hutchings 62070967ab9SBen Hutchings if (r100_gui_wait_for_idle(rdev)) { 62170967ab9SBen Hutchings printk(KERN_WARNING "Failed to wait GUI idle while " 62270967ab9SBen Hutchings "programming pipes. Bad things might happen.\n"); 62370967ab9SBen Hutchings } 62470967ab9SBen Hutchings 6253ce0a23dSJerome Glisse if (rdev->me_fw) { 6263ce0a23dSJerome Glisse size = rdev->me_fw->size / 4; 6273ce0a23dSJerome Glisse fw_data = (const __be32 *)&rdev->me_fw->data[0]; 62870967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_ADDR, 0); 62970967ab9SBen Hutchings for (i = 0; i < size; i += 2) { 63070967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAH, 63170967ab9SBen Hutchings be32_to_cpup(&fw_data[i])); 63270967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAL, 63370967ab9SBen Hutchings be32_to_cpup(&fw_data[i + 1])); 634771fe6b9SJerome Glisse } 635771fe6b9SJerome Glisse } 636771fe6b9SJerome Glisse } 637771fe6b9SJerome Glisse 638771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size) 639771fe6b9SJerome Glisse { 640771fe6b9SJerome Glisse unsigned rb_bufsz; 641771fe6b9SJerome Glisse unsigned rb_blksz; 642771fe6b9SJerome Glisse unsigned max_fetch; 643771fe6b9SJerome Glisse unsigned pre_write_timer; 644771fe6b9SJerome Glisse unsigned pre_write_limit; 645771fe6b9SJerome Glisse unsigned indirect2_start; 646771fe6b9SJerome Glisse unsigned indirect1_start; 647771fe6b9SJerome Glisse uint32_t tmp; 648771fe6b9SJerome Glisse int r; 649771fe6b9SJerome Glisse 650771fe6b9SJerome Glisse if (r100_debugfs_cp_init(rdev)) { 651771fe6b9SJerome Glisse DRM_ERROR("Failed to register debugfs file for CP !\n"); 652771fe6b9SJerome Glisse } 653771fe6b9SJerome Glisse /* Reset CP */ 654771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_STAT); 655771fe6b9SJerome Glisse if ((tmp & (1 << 31))) { 656771fe6b9SJerome Glisse DRM_INFO("radeon: cp busy (0x%08X) resetting\n", tmp); 657771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 0); 658771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 659771fe6b9SJerome Glisse WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP); 660771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_SOFT_RESET); 661771fe6b9SJerome Glisse mdelay(2); 662771fe6b9SJerome Glisse WREG32(RADEON_RBBM_SOFT_RESET, 0); 663771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_SOFT_RESET); 664771fe6b9SJerome Glisse mdelay(2); 665771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_STAT); 666771fe6b9SJerome Glisse if ((tmp & (1 << 31))) { 667771fe6b9SJerome Glisse DRM_INFO("radeon: cp reset failed (0x%08X)\n", tmp); 668771fe6b9SJerome Glisse } 669771fe6b9SJerome Glisse } else { 670771fe6b9SJerome Glisse DRM_INFO("radeon: cp idle (0x%08X)\n", tmp); 671771fe6b9SJerome Glisse } 67270967ab9SBen Hutchings 6733ce0a23dSJerome Glisse if (!rdev->me_fw) { 67470967ab9SBen Hutchings r = r100_cp_init_microcode(rdev); 67570967ab9SBen Hutchings if (r) { 67670967ab9SBen Hutchings DRM_ERROR("Failed to load firmware!\n"); 67770967ab9SBen Hutchings return r; 67870967ab9SBen Hutchings } 67970967ab9SBen Hutchings } 68070967ab9SBen Hutchings 681771fe6b9SJerome Glisse /* Align ring size */ 682771fe6b9SJerome Glisse rb_bufsz = drm_order(ring_size / 8); 683771fe6b9SJerome Glisse ring_size = (1 << (rb_bufsz + 1)) * 4; 684771fe6b9SJerome Glisse r100_cp_load_microcode(rdev); 685771fe6b9SJerome Glisse r = radeon_ring_init(rdev, ring_size); 686771fe6b9SJerome Glisse if (r) { 687771fe6b9SJerome Glisse return r; 688771fe6b9SJerome Glisse } 689771fe6b9SJerome Glisse /* Each time the cp read 1024 bytes (16 dword/quadword) update 690771fe6b9SJerome Glisse * the rptr copy in system ram */ 691771fe6b9SJerome Glisse rb_blksz = 9; 692771fe6b9SJerome Glisse /* cp will read 128bytes at a time (4 dwords) */ 693771fe6b9SJerome Glisse max_fetch = 1; 694771fe6b9SJerome Glisse rdev->cp.align_mask = 16 - 1; 695771fe6b9SJerome Glisse /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */ 696771fe6b9SJerome Glisse pre_write_timer = 64; 697771fe6b9SJerome Glisse /* Force CP_RB_WPTR write if written more than one time before the 698771fe6b9SJerome Glisse * delay expire 699771fe6b9SJerome Glisse */ 700771fe6b9SJerome Glisse pre_write_limit = 0; 701771fe6b9SJerome Glisse /* Setup the cp cache like this (cache size is 96 dwords) : 702771fe6b9SJerome Glisse * RING 0 to 15 703771fe6b9SJerome Glisse * INDIRECT1 16 to 79 704771fe6b9SJerome Glisse * INDIRECT2 80 to 95 705771fe6b9SJerome Glisse * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 706771fe6b9SJerome Glisse * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords)) 707771fe6b9SJerome Glisse * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 708771fe6b9SJerome Glisse * Idea being that most of the gpu cmd will be through indirect1 buffer 709771fe6b9SJerome Glisse * so it gets the bigger cache. 710771fe6b9SJerome Glisse */ 711771fe6b9SJerome Glisse indirect2_start = 80; 712771fe6b9SJerome Glisse indirect1_start = 16; 713771fe6b9SJerome Glisse /* cp setup */ 714771fe6b9SJerome Glisse WREG32(0x718, pre_write_timer | (pre_write_limit << 28)); 715771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_CNTL, 7164e484e7dSMichel Dänzer #ifdef __BIG_ENDIAN 7174e484e7dSMichel Dänzer RADEON_BUF_SWAP_32BIT | 7184e484e7dSMichel Dänzer #endif 719771fe6b9SJerome Glisse REG_SET(RADEON_RB_BUFSZ, rb_bufsz) | 720771fe6b9SJerome Glisse REG_SET(RADEON_RB_BLKSZ, rb_blksz) | 721771fe6b9SJerome Glisse REG_SET(RADEON_MAX_FETCH, max_fetch) | 722771fe6b9SJerome Glisse RADEON_RB_NO_UPDATE); 723771fe6b9SJerome Glisse /* Set ring address */ 724771fe6b9SJerome Glisse DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr); 725771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr); 726771fe6b9SJerome Glisse /* Force read & write ptr to 0 */ 727771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_RB_CNTL); 728771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA); 729771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 730771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_WPTR, 0); 731771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 732771fe6b9SJerome Glisse udelay(10); 733771fe6b9SJerome Glisse rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR); 734771fe6b9SJerome Glisse rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR); 735771fe6b9SJerome Glisse /* Set cp mode to bus mastering & enable cp*/ 736771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 737771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT2_START, indirect2_start) | 738771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT1_START, indirect1_start)); 739771fe6b9SJerome Glisse WREG32(0x718, 0); 740771fe6b9SJerome Glisse WREG32(0x744, 0x00004D4D); 741771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM); 742771fe6b9SJerome Glisse radeon_ring_start(rdev); 743771fe6b9SJerome Glisse r = radeon_ring_test(rdev); 744771fe6b9SJerome Glisse if (r) { 745771fe6b9SJerome Glisse DRM_ERROR("radeon: cp isn't working (%d).\n", r); 746771fe6b9SJerome Glisse return r; 747771fe6b9SJerome Glisse } 748771fe6b9SJerome Glisse rdev->cp.ready = true; 749771fe6b9SJerome Glisse return 0; 750771fe6b9SJerome Glisse } 751771fe6b9SJerome Glisse 752771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev) 753771fe6b9SJerome Glisse { 75445600232SJerome Glisse if (r100_cp_wait_for_idle(rdev)) { 75545600232SJerome Glisse DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n"); 75645600232SJerome Glisse } 757771fe6b9SJerome Glisse /* Disable ring */ 758a18d7ea1SJerome Glisse r100_cp_disable(rdev); 759771fe6b9SJerome Glisse radeon_ring_fini(rdev); 760771fe6b9SJerome Glisse DRM_INFO("radeon: cp finalized\n"); 761771fe6b9SJerome Glisse } 762771fe6b9SJerome Glisse 763771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev) 764771fe6b9SJerome Glisse { 765771fe6b9SJerome Glisse /* Disable ring */ 766771fe6b9SJerome Glisse rdev->cp.ready = false; 767771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 0); 768771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 769771fe6b9SJerome Glisse if (r100_gui_wait_for_idle(rdev)) { 770771fe6b9SJerome Glisse printk(KERN_WARNING "Failed to wait GUI idle while " 771771fe6b9SJerome Glisse "programming pipes. Bad things might happen.\n"); 772771fe6b9SJerome Glisse } 773771fe6b9SJerome Glisse } 774771fe6b9SJerome Glisse 775771fe6b9SJerome Glisse int r100_cp_reset(struct radeon_device *rdev) 776771fe6b9SJerome Glisse { 777771fe6b9SJerome Glisse uint32_t tmp; 778771fe6b9SJerome Glisse bool reinit_cp; 779771fe6b9SJerome Glisse int i; 780771fe6b9SJerome Glisse 781771fe6b9SJerome Glisse reinit_cp = rdev->cp.ready; 782771fe6b9SJerome Glisse rdev->cp.ready = false; 783771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 0); 784771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 785771fe6b9SJerome Glisse WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP); 786771fe6b9SJerome Glisse (void)RREG32(RADEON_RBBM_SOFT_RESET); 787771fe6b9SJerome Glisse udelay(200); 788771fe6b9SJerome Glisse WREG32(RADEON_RBBM_SOFT_RESET, 0); 789771fe6b9SJerome Glisse /* Wait to prevent race in RBBM_STATUS */ 790771fe6b9SJerome Glisse mdelay(1); 791771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 792771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS); 793771fe6b9SJerome Glisse if (!(tmp & (1 << 16))) { 794771fe6b9SJerome Glisse DRM_INFO("CP reset succeed (RBBM_STATUS=0x%08X)\n", 795771fe6b9SJerome Glisse tmp); 796771fe6b9SJerome Glisse if (reinit_cp) { 797771fe6b9SJerome Glisse return r100_cp_init(rdev, rdev->cp.ring_size); 798771fe6b9SJerome Glisse } 799771fe6b9SJerome Glisse return 0; 800771fe6b9SJerome Glisse } 801771fe6b9SJerome Glisse DRM_UDELAY(1); 802771fe6b9SJerome Glisse } 803771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS); 804771fe6b9SJerome Glisse DRM_ERROR("Failed to reset CP (RBBM_STATUS=0x%08X)!\n", tmp); 805771fe6b9SJerome Glisse return -1; 806771fe6b9SJerome Glisse } 807771fe6b9SJerome Glisse 8083ce0a23dSJerome Glisse void r100_cp_commit(struct radeon_device *rdev) 8093ce0a23dSJerome Glisse { 8103ce0a23dSJerome Glisse WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr); 8113ce0a23dSJerome Glisse (void)RREG32(RADEON_CP_RB_WPTR); 8123ce0a23dSJerome Glisse } 8133ce0a23dSJerome Glisse 814771fe6b9SJerome Glisse 815771fe6b9SJerome Glisse /* 816771fe6b9SJerome Glisse * CS functions 817771fe6b9SJerome Glisse */ 818771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p, 819771fe6b9SJerome Glisse struct radeon_cs_packet *pkt, 820068a117cSJerome Glisse const unsigned *auth, unsigned n, 821771fe6b9SJerome Glisse radeon_packet0_check_t check) 822771fe6b9SJerome Glisse { 823771fe6b9SJerome Glisse unsigned reg; 824771fe6b9SJerome Glisse unsigned i, j, m; 825771fe6b9SJerome Glisse unsigned idx; 826771fe6b9SJerome Glisse int r; 827771fe6b9SJerome Glisse 828771fe6b9SJerome Glisse idx = pkt->idx + 1; 829771fe6b9SJerome Glisse reg = pkt->reg; 830068a117cSJerome Glisse /* Check that register fall into register range 831068a117cSJerome Glisse * determined by the number of entry (n) in the 832068a117cSJerome Glisse * safe register bitmap. 833068a117cSJerome Glisse */ 834771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 835771fe6b9SJerome Glisse if ((reg >> 7) > n) { 836771fe6b9SJerome Glisse return -EINVAL; 837771fe6b9SJerome Glisse } 838771fe6b9SJerome Glisse } else { 839771fe6b9SJerome Glisse if (((reg + (pkt->count << 2)) >> 7) > n) { 840771fe6b9SJerome Glisse return -EINVAL; 841771fe6b9SJerome Glisse } 842771fe6b9SJerome Glisse } 843771fe6b9SJerome Glisse for (i = 0; i <= pkt->count; i++, idx++) { 844771fe6b9SJerome Glisse j = (reg >> 7); 845771fe6b9SJerome Glisse m = 1 << ((reg >> 2) & 31); 846771fe6b9SJerome Glisse if (auth[j] & m) { 847771fe6b9SJerome Glisse r = check(p, pkt, idx, reg); 848771fe6b9SJerome Glisse if (r) { 849771fe6b9SJerome Glisse return r; 850771fe6b9SJerome Glisse } 851771fe6b9SJerome Glisse } 852771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 853771fe6b9SJerome Glisse if (!(auth[j] & m)) { 854771fe6b9SJerome Glisse break; 855771fe6b9SJerome Glisse } 856771fe6b9SJerome Glisse } else { 857771fe6b9SJerome Glisse reg += 4; 858771fe6b9SJerome Glisse } 859771fe6b9SJerome Glisse } 860771fe6b9SJerome Glisse return 0; 861771fe6b9SJerome Glisse } 862771fe6b9SJerome Glisse 863771fe6b9SJerome Glisse void r100_cs_dump_packet(struct radeon_cs_parser *p, 864771fe6b9SJerome Glisse struct radeon_cs_packet *pkt) 865771fe6b9SJerome Glisse { 866771fe6b9SJerome Glisse volatile uint32_t *ib; 867771fe6b9SJerome Glisse unsigned i; 868771fe6b9SJerome Glisse unsigned idx; 869771fe6b9SJerome Glisse 870771fe6b9SJerome Glisse ib = p->ib->ptr; 871771fe6b9SJerome Glisse idx = pkt->idx; 872771fe6b9SJerome Glisse for (i = 0; i <= (pkt->count + 1); i++, idx++) { 873771fe6b9SJerome Glisse DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]); 874771fe6b9SJerome Glisse } 875771fe6b9SJerome Glisse } 876771fe6b9SJerome Glisse 877771fe6b9SJerome Glisse /** 878771fe6b9SJerome Glisse * r100_cs_packet_parse() - parse cp packet and point ib index to next packet 879771fe6b9SJerome Glisse * @parser: parser structure holding parsing context. 880771fe6b9SJerome Glisse * @pkt: where to store packet informations 881771fe6b9SJerome Glisse * 882771fe6b9SJerome Glisse * Assume that chunk_ib_index is properly set. Will return -EINVAL 883771fe6b9SJerome Glisse * if packet is bigger than remaining ib size. or if packets is unknown. 884771fe6b9SJerome Glisse **/ 885771fe6b9SJerome Glisse int r100_cs_packet_parse(struct radeon_cs_parser *p, 886771fe6b9SJerome Glisse struct radeon_cs_packet *pkt, 887771fe6b9SJerome Glisse unsigned idx) 888771fe6b9SJerome Glisse { 889771fe6b9SJerome Glisse struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx]; 890fa99239cSRoel Kluin uint32_t header; 891771fe6b9SJerome Glisse 892771fe6b9SJerome Glisse if (idx >= ib_chunk->length_dw) { 893771fe6b9SJerome Glisse DRM_ERROR("Can not parse packet at %d after CS end %d !\n", 894771fe6b9SJerome Glisse idx, ib_chunk->length_dw); 895771fe6b9SJerome Glisse return -EINVAL; 896771fe6b9SJerome Glisse } 897513bcb46SDave Airlie header = radeon_get_ib_value(p, idx); 898771fe6b9SJerome Glisse pkt->idx = idx; 899771fe6b9SJerome Glisse pkt->type = CP_PACKET_GET_TYPE(header); 900771fe6b9SJerome Glisse pkt->count = CP_PACKET_GET_COUNT(header); 901771fe6b9SJerome Glisse switch (pkt->type) { 902771fe6b9SJerome Glisse case PACKET_TYPE0: 903771fe6b9SJerome Glisse pkt->reg = CP_PACKET0_GET_REG(header); 904771fe6b9SJerome Glisse pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header); 905771fe6b9SJerome Glisse break; 906771fe6b9SJerome Glisse case PACKET_TYPE3: 907771fe6b9SJerome Glisse pkt->opcode = CP_PACKET3_GET_OPCODE(header); 908771fe6b9SJerome Glisse break; 909771fe6b9SJerome Glisse case PACKET_TYPE2: 910771fe6b9SJerome Glisse pkt->count = -1; 911771fe6b9SJerome Glisse break; 912771fe6b9SJerome Glisse default: 913771fe6b9SJerome Glisse DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx); 914771fe6b9SJerome Glisse return -EINVAL; 915771fe6b9SJerome Glisse } 916771fe6b9SJerome Glisse if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) { 917771fe6b9SJerome Glisse DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n", 918771fe6b9SJerome Glisse pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw); 919771fe6b9SJerome Glisse return -EINVAL; 920771fe6b9SJerome Glisse } 921771fe6b9SJerome Glisse return 0; 922771fe6b9SJerome Glisse } 923771fe6b9SJerome Glisse 924771fe6b9SJerome Glisse /** 925531369e6SDave Airlie * r100_cs_packet_next_vline() - parse userspace VLINE packet 926531369e6SDave Airlie * @parser: parser structure holding parsing context. 927531369e6SDave Airlie * 928531369e6SDave Airlie * Userspace sends a special sequence for VLINE waits. 929531369e6SDave Airlie * PACKET0 - VLINE_START_END + value 930531369e6SDave Airlie * PACKET0 - WAIT_UNTIL +_value 931531369e6SDave Airlie * RELOC (P3) - crtc_id in reloc. 932531369e6SDave Airlie * 933531369e6SDave Airlie * This function parses this and relocates the VLINE START END 934531369e6SDave Airlie * and WAIT UNTIL packets to the correct crtc. 935531369e6SDave Airlie * It also detects a switched off crtc and nulls out the 936531369e6SDave Airlie * wait in that case. 937531369e6SDave Airlie */ 938531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p) 939531369e6SDave Airlie { 940531369e6SDave Airlie struct drm_mode_object *obj; 941531369e6SDave Airlie struct drm_crtc *crtc; 942531369e6SDave Airlie struct radeon_crtc *radeon_crtc; 943531369e6SDave Airlie struct radeon_cs_packet p3reloc, waitreloc; 944531369e6SDave Airlie int crtc_id; 945531369e6SDave Airlie int r; 946531369e6SDave Airlie uint32_t header, h_idx, reg; 947513bcb46SDave Airlie volatile uint32_t *ib; 948531369e6SDave Airlie 949513bcb46SDave Airlie ib = p->ib->ptr; 950531369e6SDave Airlie 951531369e6SDave Airlie /* parse the wait until */ 952531369e6SDave Airlie r = r100_cs_packet_parse(p, &waitreloc, p->idx); 953531369e6SDave Airlie if (r) 954531369e6SDave Airlie return r; 955531369e6SDave Airlie 956531369e6SDave Airlie /* check its a wait until and only 1 count */ 957531369e6SDave Airlie if (waitreloc.reg != RADEON_WAIT_UNTIL || 958531369e6SDave Airlie waitreloc.count != 0) { 959531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until segment\n"); 960531369e6SDave Airlie r = -EINVAL; 961531369e6SDave Airlie return r; 962531369e6SDave Airlie } 963531369e6SDave Airlie 964513bcb46SDave Airlie if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) { 965531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until\n"); 966531369e6SDave Airlie r = -EINVAL; 967531369e6SDave Airlie return r; 968531369e6SDave Airlie } 969531369e6SDave Airlie 970531369e6SDave Airlie /* jump over the NOP */ 971*90ebd065SAlex Deucher r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2); 972531369e6SDave Airlie if (r) 973531369e6SDave Airlie return r; 974531369e6SDave Airlie 975531369e6SDave Airlie h_idx = p->idx - 2; 976*90ebd065SAlex Deucher p->idx += waitreloc.count + 2; 977*90ebd065SAlex Deucher p->idx += p3reloc.count + 2; 978531369e6SDave Airlie 979513bcb46SDave Airlie header = radeon_get_ib_value(p, h_idx); 980513bcb46SDave Airlie crtc_id = radeon_get_ib_value(p, h_idx + 5); 981513bcb46SDave Airlie reg = header >> 2; 982531369e6SDave Airlie mutex_lock(&p->rdev->ddev->mode_config.mutex); 983531369e6SDave Airlie obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC); 984531369e6SDave Airlie if (!obj) { 985531369e6SDave Airlie DRM_ERROR("cannot find crtc %d\n", crtc_id); 986531369e6SDave Airlie r = -EINVAL; 987531369e6SDave Airlie goto out; 988531369e6SDave Airlie } 989531369e6SDave Airlie crtc = obj_to_crtc(obj); 990531369e6SDave Airlie radeon_crtc = to_radeon_crtc(crtc); 991531369e6SDave Airlie crtc_id = radeon_crtc->crtc_id; 992531369e6SDave Airlie 993531369e6SDave Airlie if (!crtc->enabled) { 994531369e6SDave Airlie /* if the CRTC isn't enabled - we need to nop out the wait until */ 995513bcb46SDave Airlie ib[h_idx + 2] = PACKET2(0); 996513bcb46SDave Airlie ib[h_idx + 3] = PACKET2(0); 997531369e6SDave Airlie } else if (crtc_id == 1) { 998531369e6SDave Airlie switch (reg) { 999531369e6SDave Airlie case AVIVO_D1MODE_VLINE_START_END: 1000*90ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 1001531369e6SDave Airlie header |= AVIVO_D2MODE_VLINE_START_END >> 2; 1002531369e6SDave Airlie break; 1003531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 1004*90ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 1005531369e6SDave Airlie header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2; 1006531369e6SDave Airlie break; 1007531369e6SDave Airlie default: 1008531369e6SDave Airlie DRM_ERROR("unknown crtc reloc\n"); 1009531369e6SDave Airlie r = -EINVAL; 1010531369e6SDave Airlie goto out; 1011531369e6SDave Airlie } 1012513bcb46SDave Airlie ib[h_idx] = header; 1013513bcb46SDave Airlie ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1; 1014531369e6SDave Airlie } 1015531369e6SDave Airlie out: 1016531369e6SDave Airlie mutex_unlock(&p->rdev->ddev->mode_config.mutex); 1017531369e6SDave Airlie return r; 1018531369e6SDave Airlie } 1019531369e6SDave Airlie 1020531369e6SDave Airlie /** 1021771fe6b9SJerome Glisse * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3 1022771fe6b9SJerome Glisse * @parser: parser structure holding parsing context. 1023771fe6b9SJerome Glisse * @data: pointer to relocation data 1024771fe6b9SJerome Glisse * @offset_start: starting offset 1025771fe6b9SJerome Glisse * @offset_mask: offset mask (to align start offset on) 1026771fe6b9SJerome Glisse * @reloc: reloc informations 1027771fe6b9SJerome Glisse * 1028771fe6b9SJerome Glisse * Check next packet is relocation packet3, do bo validation and compute 1029771fe6b9SJerome Glisse * GPU offset using the provided start. 1030771fe6b9SJerome Glisse **/ 1031771fe6b9SJerome Glisse int r100_cs_packet_next_reloc(struct radeon_cs_parser *p, 1032771fe6b9SJerome Glisse struct radeon_cs_reloc **cs_reloc) 1033771fe6b9SJerome Glisse { 1034771fe6b9SJerome Glisse struct radeon_cs_chunk *relocs_chunk; 1035771fe6b9SJerome Glisse struct radeon_cs_packet p3reloc; 1036771fe6b9SJerome Glisse unsigned idx; 1037771fe6b9SJerome Glisse int r; 1038771fe6b9SJerome Glisse 1039771fe6b9SJerome Glisse if (p->chunk_relocs_idx == -1) { 1040771fe6b9SJerome Glisse DRM_ERROR("No relocation chunk !\n"); 1041771fe6b9SJerome Glisse return -EINVAL; 1042771fe6b9SJerome Glisse } 1043771fe6b9SJerome Glisse *cs_reloc = NULL; 1044771fe6b9SJerome Glisse relocs_chunk = &p->chunks[p->chunk_relocs_idx]; 1045771fe6b9SJerome Glisse r = r100_cs_packet_parse(p, &p3reloc, p->idx); 1046771fe6b9SJerome Glisse if (r) { 1047771fe6b9SJerome Glisse return r; 1048771fe6b9SJerome Glisse } 1049771fe6b9SJerome Glisse p->idx += p3reloc.count + 2; 1050771fe6b9SJerome Glisse if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) { 1051771fe6b9SJerome Glisse DRM_ERROR("No packet3 for relocation for packet at %d.\n", 1052771fe6b9SJerome Glisse p3reloc.idx); 1053771fe6b9SJerome Glisse r100_cs_dump_packet(p, &p3reloc); 1054771fe6b9SJerome Glisse return -EINVAL; 1055771fe6b9SJerome Glisse } 1056513bcb46SDave Airlie idx = radeon_get_ib_value(p, p3reloc.idx + 1); 1057771fe6b9SJerome Glisse if (idx >= relocs_chunk->length_dw) { 1058771fe6b9SJerome Glisse DRM_ERROR("Relocs at %d after relocations chunk end %d !\n", 1059771fe6b9SJerome Glisse idx, relocs_chunk->length_dw); 1060771fe6b9SJerome Glisse r100_cs_dump_packet(p, &p3reloc); 1061771fe6b9SJerome Glisse return -EINVAL; 1062771fe6b9SJerome Glisse } 1063771fe6b9SJerome Glisse /* FIXME: we assume reloc size is 4 dwords */ 1064771fe6b9SJerome Glisse *cs_reloc = p->relocs_ptr[(idx / 4)]; 1065771fe6b9SJerome Glisse return 0; 1066771fe6b9SJerome Glisse } 1067771fe6b9SJerome Glisse 1068551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt) 1069551ebd83SDave Airlie { 1070551ebd83SDave Airlie int vtx_size; 1071551ebd83SDave Airlie vtx_size = 2; 1072551ebd83SDave Airlie /* ordered according to bits in spec */ 1073551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W0) 1074551ebd83SDave Airlie vtx_size++; 1075551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR) 1076551ebd83SDave Airlie vtx_size += 3; 1077551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA) 1078551ebd83SDave Airlie vtx_size++; 1079551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR) 1080551ebd83SDave Airlie vtx_size++; 1081551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC) 1082551ebd83SDave Airlie vtx_size += 3; 1083551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG) 1084551ebd83SDave Airlie vtx_size++; 1085551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC) 1086551ebd83SDave Airlie vtx_size++; 1087551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST0) 1088551ebd83SDave Airlie vtx_size += 2; 1089551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST1) 1090551ebd83SDave Airlie vtx_size += 2; 1091551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q1) 1092551ebd83SDave Airlie vtx_size++; 1093551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST2) 1094551ebd83SDave Airlie vtx_size += 2; 1095551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q2) 1096551ebd83SDave Airlie vtx_size++; 1097551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST3) 1098551ebd83SDave Airlie vtx_size += 2; 1099551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q3) 1100551ebd83SDave Airlie vtx_size++; 1101551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q0) 1102551ebd83SDave Airlie vtx_size++; 1103551ebd83SDave Airlie /* blend weight */ 1104551ebd83SDave Airlie if (vtx_fmt & (0x7 << 15)) 1105551ebd83SDave Airlie vtx_size += (vtx_fmt >> 15) & 0x7; 1106551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N0) 1107551ebd83SDave Airlie vtx_size += 3; 1108551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_XY1) 1109551ebd83SDave Airlie vtx_size += 2; 1110551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z1) 1111551ebd83SDave Airlie vtx_size++; 1112551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W1) 1113551ebd83SDave Airlie vtx_size++; 1114551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N1) 1115551ebd83SDave Airlie vtx_size++; 1116551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z) 1117551ebd83SDave Airlie vtx_size++; 1118551ebd83SDave Airlie return vtx_size; 1119551ebd83SDave Airlie } 1120551ebd83SDave Airlie 1121771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p, 1122551ebd83SDave Airlie struct radeon_cs_packet *pkt, 1123551ebd83SDave Airlie unsigned idx, unsigned reg) 1124771fe6b9SJerome Glisse { 1125771fe6b9SJerome Glisse struct radeon_cs_reloc *reloc; 1126551ebd83SDave Airlie struct r100_cs_track *track; 1127771fe6b9SJerome Glisse volatile uint32_t *ib; 1128771fe6b9SJerome Glisse uint32_t tmp; 1129771fe6b9SJerome Glisse int r; 1130551ebd83SDave Airlie int i, face; 1131e024e110SDave Airlie u32 tile_flags = 0; 1132513bcb46SDave Airlie u32 idx_value; 1133771fe6b9SJerome Glisse 1134771fe6b9SJerome Glisse ib = p->ib->ptr; 1135551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1136551ebd83SDave Airlie 1137513bcb46SDave Airlie idx_value = radeon_get_ib_value(p, idx); 1138513bcb46SDave Airlie 1139771fe6b9SJerome Glisse switch (reg) { 1140531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 1141531369e6SDave Airlie r = r100_cs_packet_parse_vline(p); 1142531369e6SDave Airlie if (r) { 1143531369e6SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1144531369e6SDave Airlie idx, reg); 1145531369e6SDave Airlie r100_cs_dump_packet(p, pkt); 1146531369e6SDave Airlie return r; 1147531369e6SDave Airlie } 1148531369e6SDave Airlie break; 1149771fe6b9SJerome Glisse /* FIXME: only allow PACKET3 blit? easier to check for out of 1150771fe6b9SJerome Glisse * range access */ 1151771fe6b9SJerome Glisse case RADEON_DST_PITCH_OFFSET: 1152771fe6b9SJerome Glisse case RADEON_SRC_PITCH_OFFSET: 1153551ebd83SDave Airlie r = r100_reloc_pitch_offset(p, pkt, idx, reg); 1154551ebd83SDave Airlie if (r) 1155551ebd83SDave Airlie return r; 1156551ebd83SDave Airlie break; 1157551ebd83SDave Airlie case RADEON_RB3D_DEPTHOFFSET: 1158771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1159771fe6b9SJerome Glisse if (r) { 1160771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1161771fe6b9SJerome Glisse idx, reg); 1162771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1163771fe6b9SJerome Glisse return r; 1164771fe6b9SJerome Glisse } 1165551ebd83SDave Airlie track->zb.robj = reloc->robj; 1166513bcb46SDave Airlie track->zb.offset = idx_value; 1167513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1168771fe6b9SJerome Glisse break; 1169771fe6b9SJerome Glisse case RADEON_RB3D_COLOROFFSET: 1170551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1171551ebd83SDave Airlie if (r) { 1172551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1173551ebd83SDave Airlie idx, reg); 1174551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1175551ebd83SDave Airlie return r; 1176551ebd83SDave Airlie } 1177551ebd83SDave Airlie track->cb[0].robj = reloc->robj; 1178513bcb46SDave Airlie track->cb[0].offset = idx_value; 1179513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1180551ebd83SDave Airlie break; 1181771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_0: 1182771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_1: 1183771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_2: 1184551ebd83SDave Airlie i = (reg - RADEON_PP_TXOFFSET_0) / 24; 1185771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1186771fe6b9SJerome Glisse if (r) { 1187771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1188771fe6b9SJerome Glisse idx, reg); 1189771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1190771fe6b9SJerome Glisse return r; 1191771fe6b9SJerome Glisse } 1192513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1193551ebd83SDave Airlie track->textures[i].robj = reloc->robj; 1194771fe6b9SJerome Glisse break; 1195551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_0: 1196551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_1: 1197551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_2: 1198551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_3: 1199551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_4: 1200551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4; 1201551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1202551ebd83SDave Airlie if (r) { 1203551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1204551ebd83SDave Airlie idx, reg); 1205551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1206551ebd83SDave Airlie return r; 1207551ebd83SDave Airlie } 1208513bcb46SDave Airlie track->textures[0].cube_info[i].offset = idx_value; 1209513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1210551ebd83SDave Airlie track->textures[0].cube_info[i].robj = reloc->robj; 1211551ebd83SDave Airlie break; 1212551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_0: 1213551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_1: 1214551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_2: 1215551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_3: 1216551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_4: 1217551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4; 1218551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1219551ebd83SDave Airlie if (r) { 1220551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1221551ebd83SDave Airlie idx, reg); 1222551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1223551ebd83SDave Airlie return r; 1224551ebd83SDave Airlie } 1225513bcb46SDave Airlie track->textures[1].cube_info[i].offset = idx_value; 1226513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1227551ebd83SDave Airlie track->textures[1].cube_info[i].robj = reloc->robj; 1228551ebd83SDave Airlie break; 1229551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_0: 1230551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_1: 1231551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_2: 1232551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_3: 1233551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_4: 1234551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4; 1235551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1236551ebd83SDave Airlie if (r) { 1237551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1238551ebd83SDave Airlie idx, reg); 1239551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1240551ebd83SDave Airlie return r; 1241551ebd83SDave Airlie } 1242513bcb46SDave Airlie track->textures[2].cube_info[i].offset = idx_value; 1243513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1244551ebd83SDave Airlie track->textures[2].cube_info[i].robj = reloc->robj; 1245551ebd83SDave Airlie break; 1246551ebd83SDave Airlie case RADEON_RE_WIDTH_HEIGHT: 1247513bcb46SDave Airlie track->maxy = ((idx_value >> 16) & 0x7FF); 1248551ebd83SDave Airlie break; 1249e024e110SDave Airlie case RADEON_RB3D_COLORPITCH: 1250e024e110SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1251e024e110SDave Airlie if (r) { 1252e024e110SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1253e024e110SDave Airlie idx, reg); 1254e024e110SDave Airlie r100_cs_dump_packet(p, pkt); 1255e024e110SDave Airlie return r; 1256e024e110SDave Airlie } 1257e024e110SDave Airlie 1258e024e110SDave Airlie if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) 1259e024e110SDave Airlie tile_flags |= RADEON_COLOR_TILE_ENABLE; 1260e024e110SDave Airlie if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) 1261e024e110SDave Airlie tile_flags |= RADEON_COLOR_MICROTILE_ENABLE; 1262e024e110SDave Airlie 1263513bcb46SDave Airlie tmp = idx_value & ~(0x7 << 16); 1264e024e110SDave Airlie tmp |= tile_flags; 1265e024e110SDave Airlie ib[idx] = tmp; 1266551ebd83SDave Airlie 1267513bcb46SDave Airlie track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK; 1268551ebd83SDave Airlie break; 1269551ebd83SDave Airlie case RADEON_RB3D_DEPTHPITCH: 1270513bcb46SDave Airlie track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK; 1271551ebd83SDave Airlie break; 1272551ebd83SDave Airlie case RADEON_RB3D_CNTL: 1273513bcb46SDave Airlie switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) { 1274551ebd83SDave Airlie case 7: 1275551ebd83SDave Airlie case 8: 1276551ebd83SDave Airlie case 9: 1277551ebd83SDave Airlie case 11: 1278551ebd83SDave Airlie case 12: 1279551ebd83SDave Airlie track->cb[0].cpp = 1; 1280551ebd83SDave Airlie break; 1281551ebd83SDave Airlie case 3: 1282551ebd83SDave Airlie case 4: 1283551ebd83SDave Airlie case 15: 1284551ebd83SDave Airlie track->cb[0].cpp = 2; 1285551ebd83SDave Airlie break; 1286551ebd83SDave Airlie case 6: 1287551ebd83SDave Airlie track->cb[0].cpp = 4; 1288551ebd83SDave Airlie break; 1289551ebd83SDave Airlie default: 1290551ebd83SDave Airlie DRM_ERROR("Invalid color buffer format (%d) !\n", 1291513bcb46SDave Airlie ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f)); 1292551ebd83SDave Airlie return -EINVAL; 1293551ebd83SDave Airlie } 1294513bcb46SDave Airlie track->z_enabled = !!(idx_value & RADEON_Z_ENABLE); 1295551ebd83SDave Airlie break; 1296551ebd83SDave Airlie case RADEON_RB3D_ZSTENCILCNTL: 1297513bcb46SDave Airlie switch (idx_value & 0xf) { 1298551ebd83SDave Airlie case 0: 1299551ebd83SDave Airlie track->zb.cpp = 2; 1300551ebd83SDave Airlie break; 1301551ebd83SDave Airlie case 2: 1302551ebd83SDave Airlie case 3: 1303551ebd83SDave Airlie case 4: 1304551ebd83SDave Airlie case 5: 1305551ebd83SDave Airlie case 9: 1306551ebd83SDave Airlie case 11: 1307551ebd83SDave Airlie track->zb.cpp = 4; 1308551ebd83SDave Airlie break; 1309551ebd83SDave Airlie default: 1310551ebd83SDave Airlie break; 1311551ebd83SDave Airlie } 1312e024e110SDave Airlie break; 131317782d99SDave Airlie case RADEON_RB3D_ZPASS_ADDR: 131417782d99SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 131517782d99SDave Airlie if (r) { 131617782d99SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 131717782d99SDave Airlie idx, reg); 131817782d99SDave Airlie r100_cs_dump_packet(p, pkt); 131917782d99SDave Airlie return r; 132017782d99SDave Airlie } 1321513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 132217782d99SDave Airlie break; 1323551ebd83SDave Airlie case RADEON_PP_CNTL: 1324551ebd83SDave Airlie { 1325513bcb46SDave Airlie uint32_t temp = idx_value >> 4; 1326551ebd83SDave Airlie for (i = 0; i < track->num_texture; i++) 1327551ebd83SDave Airlie track->textures[i].enabled = !!(temp & (1 << i)); 1328551ebd83SDave Airlie } 1329551ebd83SDave Airlie break; 1330551ebd83SDave Airlie case RADEON_SE_VF_CNTL: 1331513bcb46SDave Airlie track->vap_vf_cntl = idx_value; 1332551ebd83SDave Airlie break; 1333551ebd83SDave Airlie case RADEON_SE_VTX_FMT: 1334513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(idx_value); 1335551ebd83SDave Airlie break; 1336551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_0: 1337551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_1: 1338551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_2: 1339551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_SIZE_0) / 8; 1340513bcb46SDave Airlie track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1; 1341513bcb46SDave Airlie track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1; 1342551ebd83SDave Airlie break; 1343551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_0: 1344551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_1: 1345551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_2: 1346551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_PITCH_0) / 8; 1347513bcb46SDave Airlie track->textures[i].pitch = idx_value + 32; 1348551ebd83SDave Airlie break; 1349551ebd83SDave Airlie case RADEON_PP_TXFILTER_0: 1350551ebd83SDave Airlie case RADEON_PP_TXFILTER_1: 1351551ebd83SDave Airlie case RADEON_PP_TXFILTER_2: 1352551ebd83SDave Airlie i = (reg - RADEON_PP_TXFILTER_0) / 24; 1353513bcb46SDave Airlie track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK) 1354551ebd83SDave Airlie >> RADEON_MAX_MIP_LEVEL_SHIFT); 1355513bcb46SDave Airlie tmp = (idx_value >> 23) & 0x7; 1356551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1357551ebd83SDave Airlie track->textures[i].roundup_w = false; 1358513bcb46SDave Airlie tmp = (idx_value >> 27) & 0x7; 1359551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1360551ebd83SDave Airlie track->textures[i].roundup_h = false; 1361551ebd83SDave Airlie break; 1362551ebd83SDave Airlie case RADEON_PP_TXFORMAT_0: 1363551ebd83SDave Airlie case RADEON_PP_TXFORMAT_1: 1364551ebd83SDave Airlie case RADEON_PP_TXFORMAT_2: 1365551ebd83SDave Airlie i = (reg - RADEON_PP_TXFORMAT_0) / 24; 1366513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_NON_POWER2) { 1367551ebd83SDave Airlie track->textures[i].use_pitch = 1; 1368551ebd83SDave Airlie } else { 1369551ebd83SDave Airlie track->textures[i].use_pitch = 0; 1370513bcb46SDave Airlie track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK); 1371513bcb46SDave Airlie track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK); 1372551ebd83SDave Airlie } 1373513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE) 1374551ebd83SDave Airlie track->textures[i].tex_coord_type = 2; 1375513bcb46SDave Airlie switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) { 1376551ebd83SDave Airlie case RADEON_TXFORMAT_I8: 1377551ebd83SDave Airlie case RADEON_TXFORMAT_RGB332: 1378551ebd83SDave Airlie case RADEON_TXFORMAT_Y8: 1379551ebd83SDave Airlie track->textures[i].cpp = 1; 1380551ebd83SDave Airlie break; 1381551ebd83SDave Airlie case RADEON_TXFORMAT_AI88: 1382551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB1555: 1383551ebd83SDave Airlie case RADEON_TXFORMAT_RGB565: 1384551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB4444: 1385551ebd83SDave Airlie case RADEON_TXFORMAT_VYUY422: 1386551ebd83SDave Airlie case RADEON_TXFORMAT_YVYU422: 1387551ebd83SDave Airlie case RADEON_TXFORMAT_DXT1: 1388551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW16: 1389551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDV655: 1390551ebd83SDave Airlie case RADEON_TXFORMAT_DUDV88: 1391551ebd83SDave Airlie track->textures[i].cpp = 2; 1392551ebd83SDave Airlie break; 1393551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB8888: 1394551ebd83SDave Airlie case RADEON_TXFORMAT_RGBA8888: 1395551ebd83SDave Airlie case RADEON_TXFORMAT_DXT23: 1396551ebd83SDave Airlie case RADEON_TXFORMAT_DXT45: 1397551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW32: 1398551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDUV8888: 1399551ebd83SDave Airlie track->textures[i].cpp = 4; 1400551ebd83SDave Airlie break; 1401551ebd83SDave Airlie } 1402513bcb46SDave Airlie track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf); 1403513bcb46SDave Airlie track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf); 1404551ebd83SDave Airlie break; 1405551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_0: 1406551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_1: 1407551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_2: 1408513bcb46SDave Airlie tmp = idx_value; 1409551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_FACES_0) / 4; 1410551ebd83SDave Airlie for (face = 0; face < 4; face++) { 1411551ebd83SDave Airlie track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf); 1412551ebd83SDave Airlie track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf); 1413551ebd83SDave Airlie } 1414551ebd83SDave Airlie break; 1415771fe6b9SJerome Glisse default: 1416551ebd83SDave Airlie printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n", 1417551ebd83SDave Airlie reg, idx); 1418551ebd83SDave Airlie return -EINVAL; 1419771fe6b9SJerome Glisse } 1420771fe6b9SJerome Glisse return 0; 1421771fe6b9SJerome Glisse } 1422771fe6b9SJerome Glisse 1423068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p, 1424068a117cSJerome Glisse struct radeon_cs_packet *pkt, 1425068a117cSJerome Glisse struct radeon_object *robj) 1426068a117cSJerome Glisse { 1427068a117cSJerome Glisse unsigned idx; 1428513bcb46SDave Airlie u32 value; 1429068a117cSJerome Glisse idx = pkt->idx + 1; 1430513bcb46SDave Airlie value = radeon_get_ib_value(p, idx + 2); 1431513bcb46SDave Airlie if ((value + 1) > radeon_object_size(robj)) { 1432068a117cSJerome Glisse DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER " 1433068a117cSJerome Glisse "(need %u have %lu) !\n", 1434513bcb46SDave Airlie value + 1, 1435068a117cSJerome Glisse radeon_object_size(robj)); 1436068a117cSJerome Glisse return -EINVAL; 1437068a117cSJerome Glisse } 1438068a117cSJerome Glisse return 0; 1439068a117cSJerome Glisse } 1440068a117cSJerome Glisse 1441771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p, 1442771fe6b9SJerome Glisse struct radeon_cs_packet *pkt) 1443771fe6b9SJerome Glisse { 1444771fe6b9SJerome Glisse struct radeon_cs_reloc *reloc; 1445551ebd83SDave Airlie struct r100_cs_track *track; 1446771fe6b9SJerome Glisse unsigned idx; 1447771fe6b9SJerome Glisse volatile uint32_t *ib; 1448771fe6b9SJerome Glisse int r; 1449771fe6b9SJerome Glisse 1450771fe6b9SJerome Glisse ib = p->ib->ptr; 1451771fe6b9SJerome Glisse idx = pkt->idx + 1; 1452551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1453771fe6b9SJerome Glisse switch (pkt->opcode) { 1454771fe6b9SJerome Glisse case PACKET3_3D_LOAD_VBPNTR: 1455513bcb46SDave Airlie r = r100_packet3_load_vbpntr(p, pkt, idx); 1456513bcb46SDave Airlie if (r) 1457771fe6b9SJerome Glisse return r; 1458771fe6b9SJerome Glisse break; 1459771fe6b9SJerome Glisse case PACKET3_INDX_BUFFER: 1460771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1461771fe6b9SJerome Glisse if (r) { 1462771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1463771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1464771fe6b9SJerome Glisse return r; 1465771fe6b9SJerome Glisse } 1466513bcb46SDave Airlie ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset); 1467068a117cSJerome Glisse r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj); 1468068a117cSJerome Glisse if (r) { 1469068a117cSJerome Glisse return r; 1470068a117cSJerome Glisse } 1471771fe6b9SJerome Glisse break; 1472771fe6b9SJerome Glisse case 0x23: 1473771fe6b9SJerome Glisse /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */ 1474771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1475771fe6b9SJerome Glisse if (r) { 1476771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1477771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1478771fe6b9SJerome Glisse return r; 1479771fe6b9SJerome Glisse } 1480513bcb46SDave Airlie ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset); 1481551ebd83SDave Airlie track->num_arrays = 1; 1482513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2)); 1483551ebd83SDave Airlie 1484551ebd83SDave Airlie track->arrays[0].robj = reloc->robj; 1485551ebd83SDave Airlie track->arrays[0].esize = track->vtx_size; 1486551ebd83SDave Airlie 1487513bcb46SDave Airlie track->max_indx = radeon_get_ib_value(p, idx+1); 1488551ebd83SDave Airlie 1489513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx+3); 1490551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1491551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1492551ebd83SDave Airlie if (r) 1493551ebd83SDave Airlie return r; 1494771fe6b9SJerome Glisse break; 1495771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD: 1496513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) { 1497551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1498551ebd83SDave Airlie return -EINVAL; 1499551ebd83SDave Airlie } 1500513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1501551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1502551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1503551ebd83SDave Airlie if (r) 1504551ebd83SDave Airlie return r; 1505551ebd83SDave Airlie break; 1506771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1507771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD_2: 1508513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) { 1509551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1510551ebd83SDave Airlie return -EINVAL; 1511551ebd83SDave Airlie } 1512513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1513551ebd83SDave Airlie track->immd_dwords = pkt->count; 1514551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1515551ebd83SDave Airlie if (r) 1516551ebd83SDave Airlie return r; 1517551ebd83SDave Airlie break; 1518771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1519771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF_2: 1520513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1521551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1522551ebd83SDave Airlie if (r) 1523551ebd83SDave Airlie return r; 1524551ebd83SDave Airlie break; 1525771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 1526771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX_2: 1527513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1528551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1529551ebd83SDave Airlie if (r) 1530551ebd83SDave Airlie return r; 1531551ebd83SDave Airlie break; 1532771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 1533771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF: 1534513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1535551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1536551ebd83SDave Airlie if (r) 1537551ebd83SDave Airlie return r; 1538551ebd83SDave Airlie break; 1539771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 1540771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX: 1541513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1542551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1543551ebd83SDave Airlie if (r) 1544551ebd83SDave Airlie return r; 1545551ebd83SDave Airlie break; 1546771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 1547771fe6b9SJerome Glisse case PACKET3_NOP: 1548771fe6b9SJerome Glisse break; 1549771fe6b9SJerome Glisse default: 1550771fe6b9SJerome Glisse DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode); 1551771fe6b9SJerome Glisse return -EINVAL; 1552771fe6b9SJerome Glisse } 1553771fe6b9SJerome Glisse return 0; 1554771fe6b9SJerome Glisse } 1555771fe6b9SJerome Glisse 1556771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p) 1557771fe6b9SJerome Glisse { 1558771fe6b9SJerome Glisse struct radeon_cs_packet pkt; 15599f022ddfSJerome Glisse struct r100_cs_track *track; 1560771fe6b9SJerome Glisse int r; 1561771fe6b9SJerome Glisse 15629f022ddfSJerome Glisse track = kzalloc(sizeof(*track), GFP_KERNEL); 15639f022ddfSJerome Glisse r100_cs_track_clear(p->rdev, track); 15649f022ddfSJerome Glisse p->track = track; 1565771fe6b9SJerome Glisse do { 1566771fe6b9SJerome Glisse r = r100_cs_packet_parse(p, &pkt, p->idx); 1567771fe6b9SJerome Glisse if (r) { 1568771fe6b9SJerome Glisse return r; 1569771fe6b9SJerome Glisse } 1570771fe6b9SJerome Glisse p->idx += pkt.count + 2; 1571771fe6b9SJerome Glisse switch (pkt.type) { 1572771fe6b9SJerome Glisse case PACKET_TYPE0: 1573551ebd83SDave Airlie if (p->rdev->family >= CHIP_R200) 1574551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 1575551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 1576551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 1577551ebd83SDave Airlie &r200_packet0_check); 1578551ebd83SDave Airlie else 1579551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 1580551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 1581551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 1582551ebd83SDave Airlie &r100_packet0_check); 1583771fe6b9SJerome Glisse break; 1584771fe6b9SJerome Glisse case PACKET_TYPE2: 1585771fe6b9SJerome Glisse break; 1586771fe6b9SJerome Glisse case PACKET_TYPE3: 1587771fe6b9SJerome Glisse r = r100_packet3_check(p, &pkt); 1588771fe6b9SJerome Glisse break; 1589771fe6b9SJerome Glisse default: 1590771fe6b9SJerome Glisse DRM_ERROR("Unknown packet type %d !\n", 1591771fe6b9SJerome Glisse pkt.type); 1592771fe6b9SJerome Glisse return -EINVAL; 1593771fe6b9SJerome Glisse } 1594771fe6b9SJerome Glisse if (r) { 1595771fe6b9SJerome Glisse return r; 1596771fe6b9SJerome Glisse } 1597771fe6b9SJerome Glisse } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw); 1598771fe6b9SJerome Glisse return 0; 1599771fe6b9SJerome Glisse } 1600771fe6b9SJerome Glisse 1601771fe6b9SJerome Glisse 1602771fe6b9SJerome Glisse /* 1603771fe6b9SJerome Glisse * Global GPU functions 1604771fe6b9SJerome Glisse */ 1605771fe6b9SJerome Glisse void r100_errata(struct radeon_device *rdev) 1606771fe6b9SJerome Glisse { 1607771fe6b9SJerome Glisse rdev->pll_errata = 0; 1608771fe6b9SJerome Glisse 1609771fe6b9SJerome Glisse if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) { 1610771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS; 1611771fe6b9SJerome Glisse } 1612771fe6b9SJerome Glisse 1613771fe6b9SJerome Glisse if (rdev->family == CHIP_RV100 || 1614771fe6b9SJerome Glisse rdev->family == CHIP_RS100 || 1615771fe6b9SJerome Glisse rdev->family == CHIP_RS200) { 1616771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY; 1617771fe6b9SJerome Glisse } 1618771fe6b9SJerome Glisse } 1619771fe6b9SJerome Glisse 1620771fe6b9SJerome Glisse /* Wait for vertical sync on primary CRTC */ 1621771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync(struct radeon_device *rdev) 1622771fe6b9SJerome Glisse { 1623771fe6b9SJerome Glisse uint32_t crtc_gen_cntl, tmp; 1624771fe6b9SJerome Glisse int i; 1625771fe6b9SJerome Glisse 1626771fe6b9SJerome Glisse crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL); 1627771fe6b9SJerome Glisse if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) || 1628771fe6b9SJerome Glisse !(crtc_gen_cntl & RADEON_CRTC_EN)) { 1629771fe6b9SJerome Glisse return; 1630771fe6b9SJerome Glisse } 1631771fe6b9SJerome Glisse /* Clear the CRTC_VBLANK_SAVE bit */ 1632771fe6b9SJerome Glisse WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR); 1633771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1634771fe6b9SJerome Glisse tmp = RREG32(RADEON_CRTC_STATUS); 1635771fe6b9SJerome Glisse if (tmp & RADEON_CRTC_VBLANK_SAVE) { 1636771fe6b9SJerome Glisse return; 1637771fe6b9SJerome Glisse } 1638771fe6b9SJerome Glisse DRM_UDELAY(1); 1639771fe6b9SJerome Glisse } 1640771fe6b9SJerome Glisse } 1641771fe6b9SJerome Glisse 1642771fe6b9SJerome Glisse /* Wait for vertical sync on secondary CRTC */ 1643771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync2(struct radeon_device *rdev) 1644771fe6b9SJerome Glisse { 1645771fe6b9SJerome Glisse uint32_t crtc2_gen_cntl, tmp; 1646771fe6b9SJerome Glisse int i; 1647771fe6b9SJerome Glisse 1648771fe6b9SJerome Glisse crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL); 1649771fe6b9SJerome Glisse if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) || 1650771fe6b9SJerome Glisse !(crtc2_gen_cntl & RADEON_CRTC2_EN)) 1651771fe6b9SJerome Glisse return; 1652771fe6b9SJerome Glisse 1653771fe6b9SJerome Glisse /* Clear the CRTC_VBLANK_SAVE bit */ 1654771fe6b9SJerome Glisse WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR); 1655771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1656771fe6b9SJerome Glisse tmp = RREG32(RADEON_CRTC2_STATUS); 1657771fe6b9SJerome Glisse if (tmp & RADEON_CRTC2_VBLANK_SAVE) { 1658771fe6b9SJerome Glisse return; 1659771fe6b9SJerome Glisse } 1660771fe6b9SJerome Glisse DRM_UDELAY(1); 1661771fe6b9SJerome Glisse } 1662771fe6b9SJerome Glisse } 1663771fe6b9SJerome Glisse 1664771fe6b9SJerome Glisse int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n) 1665771fe6b9SJerome Glisse { 1666771fe6b9SJerome Glisse unsigned i; 1667771fe6b9SJerome Glisse uint32_t tmp; 1668771fe6b9SJerome Glisse 1669771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1670771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK; 1671771fe6b9SJerome Glisse if (tmp >= n) { 1672771fe6b9SJerome Glisse return 0; 1673771fe6b9SJerome Glisse } 1674771fe6b9SJerome Glisse DRM_UDELAY(1); 1675771fe6b9SJerome Glisse } 1676771fe6b9SJerome Glisse return -1; 1677771fe6b9SJerome Glisse } 1678771fe6b9SJerome Glisse 1679771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev) 1680771fe6b9SJerome Glisse { 1681771fe6b9SJerome Glisse unsigned i; 1682771fe6b9SJerome Glisse uint32_t tmp; 1683771fe6b9SJerome Glisse 1684771fe6b9SJerome Glisse if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) { 1685771fe6b9SJerome Glisse printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !" 1686771fe6b9SJerome Glisse " Bad things might happen.\n"); 1687771fe6b9SJerome Glisse } 1688771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1689771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS); 1690771fe6b9SJerome Glisse if (!(tmp & (1 << 31))) { 1691771fe6b9SJerome Glisse return 0; 1692771fe6b9SJerome Glisse } 1693771fe6b9SJerome Glisse DRM_UDELAY(1); 1694771fe6b9SJerome Glisse } 1695771fe6b9SJerome Glisse return -1; 1696771fe6b9SJerome Glisse } 1697771fe6b9SJerome Glisse 1698771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev) 1699771fe6b9SJerome Glisse { 1700771fe6b9SJerome Glisse unsigned i; 1701771fe6b9SJerome Glisse uint32_t tmp; 1702771fe6b9SJerome Glisse 1703771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1704771fe6b9SJerome Glisse /* read MC_STATUS */ 1705771fe6b9SJerome Glisse tmp = RREG32(0x0150); 1706771fe6b9SJerome Glisse if (tmp & (1 << 2)) { 1707771fe6b9SJerome Glisse return 0; 1708771fe6b9SJerome Glisse } 1709771fe6b9SJerome Glisse DRM_UDELAY(1); 1710771fe6b9SJerome Glisse } 1711771fe6b9SJerome Glisse return -1; 1712771fe6b9SJerome Glisse } 1713771fe6b9SJerome Glisse 1714771fe6b9SJerome Glisse void r100_gpu_init(struct radeon_device *rdev) 1715771fe6b9SJerome Glisse { 1716771fe6b9SJerome Glisse /* TODO: anythings to do here ? pipes ? */ 1717771fe6b9SJerome Glisse r100_hdp_reset(rdev); 1718771fe6b9SJerome Glisse } 1719771fe6b9SJerome Glisse 1720771fe6b9SJerome Glisse void r100_hdp_reset(struct radeon_device *rdev) 1721771fe6b9SJerome Glisse { 1722771fe6b9SJerome Glisse uint32_t tmp; 1723771fe6b9SJerome Glisse 1724771fe6b9SJerome Glisse tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL; 1725771fe6b9SJerome Glisse tmp |= (7 << 28); 1726771fe6b9SJerome Glisse WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE); 1727771fe6b9SJerome Glisse (void)RREG32(RADEON_HOST_PATH_CNTL); 1728771fe6b9SJerome Glisse udelay(200); 1729771fe6b9SJerome Glisse WREG32(RADEON_RBBM_SOFT_RESET, 0); 1730771fe6b9SJerome Glisse WREG32(RADEON_HOST_PATH_CNTL, tmp); 1731771fe6b9SJerome Glisse (void)RREG32(RADEON_HOST_PATH_CNTL); 1732771fe6b9SJerome Glisse } 1733771fe6b9SJerome Glisse 1734771fe6b9SJerome Glisse int r100_rb2d_reset(struct radeon_device *rdev) 1735771fe6b9SJerome Glisse { 1736771fe6b9SJerome Glisse uint32_t tmp; 1737771fe6b9SJerome Glisse int i; 1738771fe6b9SJerome Glisse 1739771fe6b9SJerome Glisse WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_E2); 1740771fe6b9SJerome Glisse (void)RREG32(RADEON_RBBM_SOFT_RESET); 1741771fe6b9SJerome Glisse udelay(200); 1742771fe6b9SJerome Glisse WREG32(RADEON_RBBM_SOFT_RESET, 0); 1743771fe6b9SJerome Glisse /* Wait to prevent race in RBBM_STATUS */ 1744771fe6b9SJerome Glisse mdelay(1); 1745771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1746771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS); 1747771fe6b9SJerome Glisse if (!(tmp & (1 << 26))) { 1748771fe6b9SJerome Glisse DRM_INFO("RB2D reset succeed (RBBM_STATUS=0x%08X)\n", 1749771fe6b9SJerome Glisse tmp); 1750771fe6b9SJerome Glisse return 0; 1751771fe6b9SJerome Glisse } 1752771fe6b9SJerome Glisse DRM_UDELAY(1); 1753771fe6b9SJerome Glisse } 1754771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS); 1755771fe6b9SJerome Glisse DRM_ERROR("Failed to reset RB2D (RBBM_STATUS=0x%08X)!\n", tmp); 1756771fe6b9SJerome Glisse return -1; 1757771fe6b9SJerome Glisse } 1758771fe6b9SJerome Glisse 1759771fe6b9SJerome Glisse int r100_gpu_reset(struct radeon_device *rdev) 1760771fe6b9SJerome Glisse { 1761771fe6b9SJerome Glisse uint32_t status; 1762771fe6b9SJerome Glisse 1763771fe6b9SJerome Glisse /* reset order likely matter */ 1764771fe6b9SJerome Glisse status = RREG32(RADEON_RBBM_STATUS); 1765771fe6b9SJerome Glisse /* reset HDP */ 1766771fe6b9SJerome Glisse r100_hdp_reset(rdev); 1767771fe6b9SJerome Glisse /* reset rb2d */ 1768771fe6b9SJerome Glisse if (status & ((1 << 17) | (1 << 18) | (1 << 27))) { 1769771fe6b9SJerome Glisse r100_rb2d_reset(rdev); 1770771fe6b9SJerome Glisse } 1771771fe6b9SJerome Glisse /* TODO: reset 3D engine */ 1772771fe6b9SJerome Glisse /* reset CP */ 1773771fe6b9SJerome Glisse status = RREG32(RADEON_RBBM_STATUS); 1774771fe6b9SJerome Glisse if (status & (1 << 16)) { 1775771fe6b9SJerome Glisse r100_cp_reset(rdev); 1776771fe6b9SJerome Glisse } 1777771fe6b9SJerome Glisse /* Check if GPU is idle */ 1778771fe6b9SJerome Glisse status = RREG32(RADEON_RBBM_STATUS); 1779771fe6b9SJerome Glisse if (status & (1 << 31)) { 1780771fe6b9SJerome Glisse DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status); 1781771fe6b9SJerome Glisse return -1; 1782771fe6b9SJerome Glisse } 1783771fe6b9SJerome Glisse DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status); 1784771fe6b9SJerome Glisse return 0; 1785771fe6b9SJerome Glisse } 1786771fe6b9SJerome Glisse 1787771fe6b9SJerome Glisse 1788771fe6b9SJerome Glisse /* 1789771fe6b9SJerome Glisse * VRAM info 1790771fe6b9SJerome Glisse */ 1791771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev) 1792771fe6b9SJerome Glisse { 1793771fe6b9SJerome Glisse uint32_t tmp; 1794771fe6b9SJerome Glisse 1795771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = false; 1796771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) 1797771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 1798771fe6b9SJerome Glisse else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR) 1799771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 1800771fe6b9SJerome Glisse if ((rdev->family == CHIP_RV100) || 1801771fe6b9SJerome Glisse (rdev->family == CHIP_RS100) || 1802771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 1803771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 1804771fe6b9SJerome Glisse if (tmp & RV100_HALF_MODE) { 1805771fe6b9SJerome Glisse rdev->mc.vram_width = 32; 1806771fe6b9SJerome Glisse } else { 1807771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 1808771fe6b9SJerome Glisse } 1809771fe6b9SJerome Glisse if (rdev->flags & RADEON_SINGLE_CRTC) { 1810771fe6b9SJerome Glisse rdev->mc.vram_width /= 4; 1811771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 1812771fe6b9SJerome Glisse } 1813771fe6b9SJerome Glisse } else if (rdev->family <= CHIP_RV280) { 1814771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 1815771fe6b9SJerome Glisse if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) { 1816771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 1817771fe6b9SJerome Glisse } else { 1818771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 1819771fe6b9SJerome Glisse } 1820771fe6b9SJerome Glisse } else { 1821771fe6b9SJerome Glisse /* newer IGPs */ 1822771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 1823771fe6b9SJerome Glisse } 1824771fe6b9SJerome Glisse } 1825771fe6b9SJerome Glisse 18262a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev) 1827771fe6b9SJerome Glisse { 18282a0f8918SDave Airlie u32 aper_size; 18292a0f8918SDave Airlie u8 byte; 18302a0f8918SDave Airlie 18312a0f8918SDave Airlie aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 18322a0f8918SDave Airlie 18332a0f8918SDave Airlie /* Set HDP_APER_CNTL only on cards that are known not to be broken, 18342a0f8918SDave Airlie * that is has the 2nd generation multifunction PCI interface 18352a0f8918SDave Airlie */ 18362a0f8918SDave Airlie if (rdev->family == CHIP_RV280 || 18372a0f8918SDave Airlie rdev->family >= CHIP_RV350) { 18382a0f8918SDave Airlie WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL, 18392a0f8918SDave Airlie ~RADEON_HDP_APER_CNTL); 18402a0f8918SDave Airlie DRM_INFO("Generation 2 PCI interface, using max accessible memory\n"); 18412a0f8918SDave Airlie return aper_size * 2; 18422a0f8918SDave Airlie } 18432a0f8918SDave Airlie 18442a0f8918SDave Airlie /* Older cards have all sorts of funny issues to deal with. First 18452a0f8918SDave Airlie * check if it's a multifunction card by reading the PCI config 18462a0f8918SDave Airlie * header type... Limit those to one aperture size 18472a0f8918SDave Airlie */ 18482a0f8918SDave Airlie pci_read_config_byte(rdev->pdev, 0xe, &byte); 18492a0f8918SDave Airlie if (byte & 0x80) { 18502a0f8918SDave Airlie DRM_INFO("Generation 1 PCI interface in multifunction mode\n"); 18512a0f8918SDave Airlie DRM_INFO("Limiting VRAM to one aperture\n"); 18522a0f8918SDave Airlie return aper_size; 18532a0f8918SDave Airlie } 18542a0f8918SDave Airlie 18552a0f8918SDave Airlie /* Single function older card. We read HDP_APER_CNTL to see how the BIOS 18562a0f8918SDave Airlie * have set it up. We don't write this as it's broken on some ASICs but 18572a0f8918SDave Airlie * we expect the BIOS to have done the right thing (might be too optimistic...) 18582a0f8918SDave Airlie */ 18592a0f8918SDave Airlie if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL) 18602a0f8918SDave Airlie return aper_size * 2; 18612a0f8918SDave Airlie return aper_size; 18622a0f8918SDave Airlie } 18632a0f8918SDave Airlie 18642a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev) 18652a0f8918SDave Airlie { 18662a0f8918SDave Airlie u64 config_aper_size; 18672a0f8918SDave Airlie u32 accessible; 18682a0f8918SDave Airlie 18692a0f8918SDave Airlie config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 1870771fe6b9SJerome Glisse 1871771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) { 1872771fe6b9SJerome Glisse uint32_t tom; 1873771fe6b9SJerome Glisse /* read NB_TOM to get the amount of ram stolen for the GPU */ 1874771fe6b9SJerome Glisse tom = RREG32(RADEON_NB_TOM); 18757a50f01aSDave Airlie rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16); 18763e43d821SDave Airlie /* for IGPs we need to keep VRAM where it was put by the BIOS */ 18773e43d821SDave Airlie rdev->mc.vram_location = (tom & 0xffff) << 16; 18787a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 18797a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 1880771fe6b9SJerome Glisse } else { 18817a50f01aSDave Airlie rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE); 1882771fe6b9SJerome Glisse /* Some production boards of m6 will report 0 1883771fe6b9SJerome Glisse * if it's 8 MB 1884771fe6b9SJerome Glisse */ 18857a50f01aSDave Airlie if (rdev->mc.real_vram_size == 0) { 18867a50f01aSDave Airlie rdev->mc.real_vram_size = 8192 * 1024; 18877a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 1888771fe6b9SJerome Glisse } 18893e43d821SDave Airlie /* let driver place VRAM */ 18903e43d821SDave Airlie rdev->mc.vram_location = 0xFFFFFFFFUL; 18912a0f8918SDave Airlie /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM - 18922a0f8918SDave Airlie * Novell bug 204882 + along with lots of ubuntu ones */ 18937a50f01aSDave Airlie if (config_aper_size > rdev->mc.real_vram_size) 18947a50f01aSDave Airlie rdev->mc.mc_vram_size = config_aper_size; 18957a50f01aSDave Airlie else 18967a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 1897771fe6b9SJerome Glisse } 1898771fe6b9SJerome Glisse 18992a0f8918SDave Airlie /* work out accessible VRAM */ 19002a0f8918SDave Airlie accessible = r100_get_accessible_vram(rdev); 19012a0f8918SDave Airlie 1902771fe6b9SJerome Glisse rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0); 1903771fe6b9SJerome Glisse rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0); 19042a0f8918SDave Airlie 19052a0f8918SDave Airlie if (accessible > rdev->mc.aper_size) 19062a0f8918SDave Airlie accessible = rdev->mc.aper_size; 19072a0f8918SDave Airlie 19087a50f01aSDave Airlie if (rdev->mc.mc_vram_size > rdev->mc.aper_size) 19097a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.aper_size; 19107a50f01aSDave Airlie 19117a50f01aSDave Airlie if (rdev->mc.real_vram_size > rdev->mc.aper_size) 19127a50f01aSDave Airlie rdev->mc.real_vram_size = rdev->mc.aper_size; 19132a0f8918SDave Airlie } 19142a0f8918SDave Airlie 19152a0f8918SDave Airlie void r100_vram_info(struct radeon_device *rdev) 19162a0f8918SDave Airlie { 19172a0f8918SDave Airlie r100_vram_get_type(rdev); 19182a0f8918SDave Airlie 19192a0f8918SDave Airlie r100_vram_init_sizes(rdev); 1920771fe6b9SJerome Glisse } 1921771fe6b9SJerome Glisse 1922771fe6b9SJerome Glisse 1923771fe6b9SJerome Glisse /* 1924771fe6b9SJerome Glisse * Indirect registers accessor 1925771fe6b9SJerome Glisse */ 1926771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev) 1927771fe6b9SJerome Glisse { 1928771fe6b9SJerome Glisse if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) { 1929771fe6b9SJerome Glisse return; 1930771fe6b9SJerome Glisse } 1931771fe6b9SJerome Glisse (void)RREG32(RADEON_CLOCK_CNTL_DATA); 1932771fe6b9SJerome Glisse (void)RREG32(RADEON_CRTC_GEN_CNTL); 1933771fe6b9SJerome Glisse } 1934771fe6b9SJerome Glisse 1935771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev) 1936771fe6b9SJerome Glisse { 1937771fe6b9SJerome Glisse /* This workarounds is necessary on RV100, RS100 and RS200 chips 1938771fe6b9SJerome Glisse * or the chip could hang on a subsequent access 1939771fe6b9SJerome Glisse */ 1940771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) { 1941771fe6b9SJerome Glisse udelay(5000); 1942771fe6b9SJerome Glisse } 1943771fe6b9SJerome Glisse 1944771fe6b9SJerome Glisse /* This function is required to workaround a hardware bug in some (all?) 1945771fe6b9SJerome Glisse * revisions of the R300. This workaround should be called after every 1946771fe6b9SJerome Glisse * CLOCK_CNTL_INDEX register access. If not, register reads afterward 1947771fe6b9SJerome Glisse * may not be correct. 1948771fe6b9SJerome Glisse */ 1949771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_R300_CG) { 1950771fe6b9SJerome Glisse uint32_t save, tmp; 1951771fe6b9SJerome Glisse 1952771fe6b9SJerome Glisse save = RREG32(RADEON_CLOCK_CNTL_INDEX); 1953771fe6b9SJerome Glisse tmp = save & ~(0x3f | RADEON_PLL_WR_EN); 1954771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, tmp); 1955771fe6b9SJerome Glisse tmp = RREG32(RADEON_CLOCK_CNTL_DATA); 1956771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, save); 1957771fe6b9SJerome Glisse } 1958771fe6b9SJerome Glisse } 1959771fe6b9SJerome Glisse 1960771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg) 1961771fe6b9SJerome Glisse { 1962771fe6b9SJerome Glisse uint32_t data; 1963771fe6b9SJerome Glisse 1964771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f); 1965771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 1966771fe6b9SJerome Glisse data = RREG32(RADEON_CLOCK_CNTL_DATA); 1967771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 1968771fe6b9SJerome Glisse return data; 1969771fe6b9SJerome Glisse } 1970771fe6b9SJerome Glisse 1971771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) 1972771fe6b9SJerome Glisse { 1973771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN)); 1974771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 1975771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_DATA, v); 1976771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 1977771fe6b9SJerome Glisse } 1978771fe6b9SJerome Glisse 1979068a117cSJerome Glisse int r100_init(struct radeon_device *rdev) 1980068a117cSJerome Glisse { 1981551ebd83SDave Airlie if (ASIC_IS_RN50(rdev)) { 1982551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm; 1983551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm); 1984551ebd83SDave Airlie } else if (rdev->family < CHIP_R200) { 1985551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = r100_reg_safe_bm; 1986551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm); 1987551ebd83SDave Airlie } else { 1988551ebd83SDave Airlie return r200_init(rdev); 1989551ebd83SDave Airlie } 1990068a117cSJerome Glisse return 0; 1991068a117cSJerome Glisse } 1992068a117cSJerome Glisse 1993771fe6b9SJerome Glisse /* 1994771fe6b9SJerome Glisse * Debugfs info 1995771fe6b9SJerome Glisse */ 1996771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 1997771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data) 1998771fe6b9SJerome Glisse { 1999771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2000771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2001771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2002771fe6b9SJerome Glisse uint32_t reg, value; 2003771fe6b9SJerome Glisse unsigned i; 2004771fe6b9SJerome Glisse 2005771fe6b9SJerome Glisse seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS)); 2006771fe6b9SJerome Glisse seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C)); 2007771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2008771fe6b9SJerome Glisse for (i = 0; i < 64; i++) { 2009771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100); 2010771fe6b9SJerome Glisse reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2; 2011771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i); 2012771fe6b9SJerome Glisse value = RREG32(RADEON_RBBM_CMDFIFO_DATA); 2013771fe6b9SJerome Glisse seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value); 2014771fe6b9SJerome Glisse } 2015771fe6b9SJerome Glisse return 0; 2016771fe6b9SJerome Glisse } 2017771fe6b9SJerome Glisse 2018771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data) 2019771fe6b9SJerome Glisse { 2020771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2021771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2022771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2023771fe6b9SJerome Glisse uint32_t rdp, wdp; 2024771fe6b9SJerome Glisse unsigned count, i, j; 2025771fe6b9SJerome Glisse 2026771fe6b9SJerome Glisse radeon_ring_free_size(rdev); 2027771fe6b9SJerome Glisse rdp = RREG32(RADEON_CP_RB_RPTR); 2028771fe6b9SJerome Glisse wdp = RREG32(RADEON_CP_RB_WPTR); 2029771fe6b9SJerome Glisse count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask; 2030771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2031771fe6b9SJerome Glisse seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp); 2032771fe6b9SJerome Glisse seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp); 2033771fe6b9SJerome Glisse seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw); 2034771fe6b9SJerome Glisse seq_printf(m, "%u dwords in ring\n", count); 2035771fe6b9SJerome Glisse for (j = 0; j <= count; j++) { 2036771fe6b9SJerome Glisse i = (rdp + j) & rdev->cp.ptr_mask; 2037771fe6b9SJerome Glisse seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]); 2038771fe6b9SJerome Glisse } 2039771fe6b9SJerome Glisse return 0; 2040771fe6b9SJerome Glisse } 2041771fe6b9SJerome Glisse 2042771fe6b9SJerome Glisse 2043771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data) 2044771fe6b9SJerome Glisse { 2045771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2046771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2047771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2048771fe6b9SJerome Glisse uint32_t csq_stat, csq2_stat, tmp; 2049771fe6b9SJerome Glisse unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr; 2050771fe6b9SJerome Glisse unsigned i; 2051771fe6b9SJerome Glisse 2052771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2053771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE)); 2054771fe6b9SJerome Glisse csq_stat = RREG32(RADEON_CP_CSQ_STAT); 2055771fe6b9SJerome Glisse csq2_stat = RREG32(RADEON_CP_CSQ2_STAT); 2056771fe6b9SJerome Glisse r_rptr = (csq_stat >> 0) & 0x3ff; 2057771fe6b9SJerome Glisse r_wptr = (csq_stat >> 10) & 0x3ff; 2058771fe6b9SJerome Glisse ib1_rptr = (csq_stat >> 20) & 0x3ff; 2059771fe6b9SJerome Glisse ib1_wptr = (csq2_stat >> 0) & 0x3ff; 2060771fe6b9SJerome Glisse ib2_rptr = (csq2_stat >> 10) & 0x3ff; 2061771fe6b9SJerome Glisse ib2_wptr = (csq2_stat >> 20) & 0x3ff; 2062771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat); 2063771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat); 2064771fe6b9SJerome Glisse seq_printf(m, "Ring rptr %u\n", r_rptr); 2065771fe6b9SJerome Glisse seq_printf(m, "Ring wptr %u\n", r_wptr); 2066771fe6b9SJerome Glisse seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr); 2067771fe6b9SJerome Glisse seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr); 2068771fe6b9SJerome Glisse seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr); 2069771fe6b9SJerome Glisse seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr); 2070771fe6b9SJerome Glisse /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms 2071771fe6b9SJerome Glisse * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */ 2072771fe6b9SJerome Glisse seq_printf(m, "Ring fifo:\n"); 2073771fe6b9SJerome Glisse for (i = 0; i < 256; i++) { 2074771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2075771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2076771fe6b9SJerome Glisse seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp); 2077771fe6b9SJerome Glisse } 2078771fe6b9SJerome Glisse seq_printf(m, "Indirect1 fifo:\n"); 2079771fe6b9SJerome Glisse for (i = 256; i <= 512; i++) { 2080771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2081771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2082771fe6b9SJerome Glisse seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp); 2083771fe6b9SJerome Glisse } 2084771fe6b9SJerome Glisse seq_printf(m, "Indirect2 fifo:\n"); 2085771fe6b9SJerome Glisse for (i = 640; i < ib1_wptr; i++) { 2086771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2087771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2088771fe6b9SJerome Glisse seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp); 2089771fe6b9SJerome Glisse } 2090771fe6b9SJerome Glisse return 0; 2091771fe6b9SJerome Glisse } 2092771fe6b9SJerome Glisse 2093771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data) 2094771fe6b9SJerome Glisse { 2095771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2096771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2097771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2098771fe6b9SJerome Glisse uint32_t tmp; 2099771fe6b9SJerome Glisse 2100771fe6b9SJerome Glisse tmp = RREG32(RADEON_CONFIG_MEMSIZE); 2101771fe6b9SJerome Glisse seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp); 2102771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_FB_LOCATION); 2103771fe6b9SJerome Glisse seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp); 2104771fe6b9SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 2105771fe6b9SJerome Glisse seq_printf(m, "BUS_CNTL 0x%08x\n", tmp); 2106771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_AGP_LOCATION); 2107771fe6b9SJerome Glisse seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp); 2108771fe6b9SJerome Glisse tmp = RREG32(RADEON_AGP_BASE); 2109771fe6b9SJerome Glisse seq_printf(m, "AGP_BASE 0x%08x\n", tmp); 2110771fe6b9SJerome Glisse tmp = RREG32(RADEON_HOST_PATH_CNTL); 2111771fe6b9SJerome Glisse seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp); 2112771fe6b9SJerome Glisse tmp = RREG32(0x01D0); 2113771fe6b9SJerome Glisse seq_printf(m, "AIC_CTRL 0x%08x\n", tmp); 2114771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_LO_ADDR); 2115771fe6b9SJerome Glisse seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp); 2116771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_HI_ADDR); 2117771fe6b9SJerome Glisse seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp); 2118771fe6b9SJerome Glisse tmp = RREG32(0x01E4); 2119771fe6b9SJerome Glisse seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp); 2120771fe6b9SJerome Glisse return 0; 2121771fe6b9SJerome Glisse } 2122771fe6b9SJerome Glisse 2123771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = { 2124771fe6b9SJerome Glisse {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL}, 2125771fe6b9SJerome Glisse }; 2126771fe6b9SJerome Glisse 2127771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = { 2128771fe6b9SJerome Glisse {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL}, 2129771fe6b9SJerome Glisse {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL}, 2130771fe6b9SJerome Glisse }; 2131771fe6b9SJerome Glisse 2132771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = { 2133771fe6b9SJerome Glisse {"r100_mc_info", r100_debugfs_mc_info, 0, NULL}, 2134771fe6b9SJerome Glisse }; 2135771fe6b9SJerome Glisse #endif 2136771fe6b9SJerome Glisse 2137771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev) 2138771fe6b9SJerome Glisse { 2139771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2140771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1); 2141771fe6b9SJerome Glisse #else 2142771fe6b9SJerome Glisse return 0; 2143771fe6b9SJerome Glisse #endif 2144771fe6b9SJerome Glisse } 2145771fe6b9SJerome Glisse 2146771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev) 2147771fe6b9SJerome Glisse { 2148771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2149771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2); 2150771fe6b9SJerome Glisse #else 2151771fe6b9SJerome Glisse return 0; 2152771fe6b9SJerome Glisse #endif 2153771fe6b9SJerome Glisse } 2154771fe6b9SJerome Glisse 2155771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev) 2156771fe6b9SJerome Glisse { 2157771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2158771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1); 2159771fe6b9SJerome Glisse #else 2160771fe6b9SJerome Glisse return 0; 2161771fe6b9SJerome Glisse #endif 2162771fe6b9SJerome Glisse } 2163e024e110SDave Airlie 2164e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg, 2165e024e110SDave Airlie uint32_t tiling_flags, uint32_t pitch, 2166e024e110SDave Airlie uint32_t offset, uint32_t obj_size) 2167e024e110SDave Airlie { 2168e024e110SDave Airlie int surf_index = reg * 16; 2169e024e110SDave Airlie int flags = 0; 2170e024e110SDave Airlie 2171e024e110SDave Airlie /* r100/r200 divide by 16 */ 2172e024e110SDave Airlie if (rdev->family < CHIP_R300) 2173e024e110SDave Airlie flags = pitch / 16; 2174e024e110SDave Airlie else 2175e024e110SDave Airlie flags = pitch / 8; 2176e024e110SDave Airlie 2177e024e110SDave Airlie if (rdev->family <= CHIP_RS200) { 2178e024e110SDave Airlie if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 2179e024e110SDave Airlie == (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 2180e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_BOTH; 2181e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 2182e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_MACRO; 2183e024e110SDave Airlie } else if (rdev->family <= CHIP_RV280) { 2184e024e110SDave Airlie if (tiling_flags & (RADEON_TILING_MACRO)) 2185e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MACRO; 2186e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 2187e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MICRO; 2188e024e110SDave Airlie } else { 2189e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 2190e024e110SDave Airlie flags |= R300_SURF_TILE_MACRO; 2191e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 2192e024e110SDave Airlie flags |= R300_SURF_TILE_MICRO; 2193e024e110SDave Airlie } 2194e024e110SDave Airlie 2195c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_16BIT) 2196c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP; 2197c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_32BIT) 2198c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP; 2199c88f9f0cSMichel Dänzer 2200e024e110SDave Airlie DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1); 2201e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, flags); 2202e024e110SDave Airlie WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset); 2203e024e110SDave Airlie WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1); 2204e024e110SDave Airlie return 0; 2205e024e110SDave Airlie } 2206e024e110SDave Airlie 2207e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg) 2208e024e110SDave Airlie { 2209e024e110SDave Airlie int surf_index = reg * 16; 2210e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, 0); 2211e024e110SDave Airlie } 2212c93bb85bSJerome Glisse 2213c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev) 2214c93bb85bSJerome Glisse { 2215c93bb85bSJerome Glisse fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff; 2216c93bb85bSJerome Glisse fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff; 2217c93bb85bSJerome Glisse fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff; 2218c93bb85bSJerome Glisse uint32_t temp, data, mem_trcd, mem_trp, mem_tras; 2219c93bb85bSJerome Glisse fixed20_12 memtcas_ff[8] = { 2220c93bb85bSJerome Glisse fixed_init(1), 2221c93bb85bSJerome Glisse fixed_init(2), 2222c93bb85bSJerome Glisse fixed_init(3), 2223c93bb85bSJerome Glisse fixed_init(0), 2224c93bb85bSJerome Glisse fixed_init_half(1), 2225c93bb85bSJerome Glisse fixed_init_half(2), 2226c93bb85bSJerome Glisse fixed_init(0), 2227c93bb85bSJerome Glisse }; 2228c93bb85bSJerome Glisse fixed20_12 memtcas_rs480_ff[8] = { 2229c93bb85bSJerome Glisse fixed_init(0), 2230c93bb85bSJerome Glisse fixed_init(1), 2231c93bb85bSJerome Glisse fixed_init(2), 2232c93bb85bSJerome Glisse fixed_init(3), 2233c93bb85bSJerome Glisse fixed_init(0), 2234c93bb85bSJerome Glisse fixed_init_half(1), 2235c93bb85bSJerome Glisse fixed_init_half(2), 2236c93bb85bSJerome Glisse fixed_init_half(3), 2237c93bb85bSJerome Glisse }; 2238c93bb85bSJerome Glisse fixed20_12 memtcas2_ff[8] = { 2239c93bb85bSJerome Glisse fixed_init(0), 2240c93bb85bSJerome Glisse fixed_init(1), 2241c93bb85bSJerome Glisse fixed_init(2), 2242c93bb85bSJerome Glisse fixed_init(3), 2243c93bb85bSJerome Glisse fixed_init(4), 2244c93bb85bSJerome Glisse fixed_init(5), 2245c93bb85bSJerome Glisse fixed_init(6), 2246c93bb85bSJerome Glisse fixed_init(7), 2247c93bb85bSJerome Glisse }; 2248c93bb85bSJerome Glisse fixed20_12 memtrbs[8] = { 2249c93bb85bSJerome Glisse fixed_init(1), 2250c93bb85bSJerome Glisse fixed_init_half(1), 2251c93bb85bSJerome Glisse fixed_init(2), 2252c93bb85bSJerome Glisse fixed_init_half(2), 2253c93bb85bSJerome Glisse fixed_init(3), 2254c93bb85bSJerome Glisse fixed_init_half(3), 2255c93bb85bSJerome Glisse fixed_init(4), 2256c93bb85bSJerome Glisse fixed_init_half(4) 2257c93bb85bSJerome Glisse }; 2258c93bb85bSJerome Glisse fixed20_12 memtrbs_r4xx[8] = { 2259c93bb85bSJerome Glisse fixed_init(4), 2260c93bb85bSJerome Glisse fixed_init(5), 2261c93bb85bSJerome Glisse fixed_init(6), 2262c93bb85bSJerome Glisse fixed_init(7), 2263c93bb85bSJerome Glisse fixed_init(8), 2264c93bb85bSJerome Glisse fixed_init(9), 2265c93bb85bSJerome Glisse fixed_init(10), 2266c93bb85bSJerome Glisse fixed_init(11) 2267c93bb85bSJerome Glisse }; 2268c93bb85bSJerome Glisse fixed20_12 min_mem_eff; 2269c93bb85bSJerome Glisse fixed20_12 mc_latency_sclk, mc_latency_mclk, k1; 2270c93bb85bSJerome Glisse fixed20_12 cur_latency_mclk, cur_latency_sclk; 2271c93bb85bSJerome Glisse fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate, 2272c93bb85bSJerome Glisse disp_drain_rate2, read_return_rate; 2273c93bb85bSJerome Glisse fixed20_12 time_disp1_drop_priority; 2274c93bb85bSJerome Glisse int c; 2275c93bb85bSJerome Glisse int cur_size = 16; /* in octawords */ 2276c93bb85bSJerome Glisse int critical_point = 0, critical_point2; 2277c93bb85bSJerome Glisse /* uint32_t read_return_rate, time_disp1_drop_priority; */ 2278c93bb85bSJerome Glisse int stop_req, max_stop_req; 2279c93bb85bSJerome Glisse struct drm_display_mode *mode1 = NULL; 2280c93bb85bSJerome Glisse struct drm_display_mode *mode2 = NULL; 2281c93bb85bSJerome Glisse uint32_t pixel_bytes1 = 0; 2282c93bb85bSJerome Glisse uint32_t pixel_bytes2 = 0; 2283c93bb85bSJerome Glisse 2284c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[0]->base.enabled) { 2285c93bb85bSJerome Glisse mode1 = &rdev->mode_info.crtcs[0]->base.mode; 2286c93bb85bSJerome Glisse pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8; 2287c93bb85bSJerome Glisse } 2288c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[1]->base.enabled) { 2289c93bb85bSJerome Glisse mode2 = &rdev->mode_info.crtcs[1]->base.mode; 2290c93bb85bSJerome Glisse pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8; 2291c93bb85bSJerome Glisse } 2292c93bb85bSJerome Glisse 2293c93bb85bSJerome Glisse min_mem_eff.full = rfixed_const_8(0); 2294c93bb85bSJerome Glisse /* get modes */ 2295c93bb85bSJerome Glisse if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) { 2296c93bb85bSJerome Glisse uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER); 2297c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT); 2298c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT); 2299c93bb85bSJerome Glisse /* check crtc enables */ 2300c93bb85bSJerome Glisse if (mode2) 2301c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT); 2302c93bb85bSJerome Glisse if (mode1) 2303c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT); 2304c93bb85bSJerome Glisse WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer); 2305c93bb85bSJerome Glisse } 2306c93bb85bSJerome Glisse 2307c93bb85bSJerome Glisse /* 2308c93bb85bSJerome Glisse * determine is there is enough bw for current mode 2309c93bb85bSJerome Glisse */ 2310c93bb85bSJerome Glisse mclk_ff.full = rfixed_const(rdev->clock.default_mclk); 2311c93bb85bSJerome Glisse temp_ff.full = rfixed_const(100); 2312c93bb85bSJerome Glisse mclk_ff.full = rfixed_div(mclk_ff, temp_ff); 2313c93bb85bSJerome Glisse sclk_ff.full = rfixed_const(rdev->clock.default_sclk); 2314c93bb85bSJerome Glisse sclk_ff.full = rfixed_div(sclk_ff, temp_ff); 2315c93bb85bSJerome Glisse 2316c93bb85bSJerome Glisse temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1); 2317c93bb85bSJerome Glisse temp_ff.full = rfixed_const(temp); 2318c93bb85bSJerome Glisse mem_bw.full = rfixed_mul(mclk_ff, temp_ff); 2319c93bb85bSJerome Glisse 2320c93bb85bSJerome Glisse pix_clk.full = 0; 2321c93bb85bSJerome Glisse pix_clk2.full = 0; 2322c93bb85bSJerome Glisse peak_disp_bw.full = 0; 2323c93bb85bSJerome Glisse if (mode1) { 2324c93bb85bSJerome Glisse temp_ff.full = rfixed_const(1000); 2325c93bb85bSJerome Glisse pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */ 2326c93bb85bSJerome Glisse pix_clk.full = rfixed_div(pix_clk, temp_ff); 2327c93bb85bSJerome Glisse temp_ff.full = rfixed_const(pixel_bytes1); 2328c93bb85bSJerome Glisse peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff); 2329c93bb85bSJerome Glisse } 2330c93bb85bSJerome Glisse if (mode2) { 2331c93bb85bSJerome Glisse temp_ff.full = rfixed_const(1000); 2332c93bb85bSJerome Glisse pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */ 2333c93bb85bSJerome Glisse pix_clk2.full = rfixed_div(pix_clk2, temp_ff); 2334c93bb85bSJerome Glisse temp_ff.full = rfixed_const(pixel_bytes2); 2335c93bb85bSJerome Glisse peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff); 2336c93bb85bSJerome Glisse } 2337c93bb85bSJerome Glisse 2338c93bb85bSJerome Glisse mem_bw.full = rfixed_mul(mem_bw, min_mem_eff); 2339c93bb85bSJerome Glisse if (peak_disp_bw.full >= mem_bw.full) { 2340c93bb85bSJerome Glisse DRM_ERROR("You may not have enough display bandwidth for current mode\n" 2341c93bb85bSJerome Glisse "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n"); 2342c93bb85bSJerome Glisse } 2343c93bb85bSJerome Glisse 2344c93bb85bSJerome Glisse /* Get values from the EXT_MEM_CNTL register...converting its contents. */ 2345c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_TIMING_CNTL); 2346c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */ 2347c93bb85bSJerome Glisse mem_trcd = ((temp >> 2) & 0x3) + 1; 2348c93bb85bSJerome Glisse mem_trp = ((temp & 0x3)) + 1; 2349c93bb85bSJerome Glisse mem_tras = ((temp & 0x70) >> 4) + 1; 2350c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R300 || 2351c93bb85bSJerome Glisse rdev->family == CHIP_R350) { /* r300, r350 */ 2352c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 2353c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 2354c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 4; 2355c93bb85bSJerome Glisse } else if (rdev->family == CHIP_RV350 || 2356c93bb85bSJerome Glisse rdev->family <= CHIP_RV380) { 2357c93bb85bSJerome Glisse /* rv3x0 */ 2358c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 3; 2359c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 3; 2360c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 6; 2361c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R420 || 2362c93bb85bSJerome Glisse rdev->family == CHIP_R423 || 2363c93bb85bSJerome Glisse rdev->family == CHIP_RV410) { 2364c93bb85bSJerome Glisse /* r4xx */ 2365c93bb85bSJerome Glisse mem_trcd = (temp & 0xf) + 3; 2366c93bb85bSJerome Glisse if (mem_trcd > 15) 2367c93bb85bSJerome Glisse mem_trcd = 15; 2368c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0xf) + 3; 2369c93bb85bSJerome Glisse if (mem_trp > 15) 2370c93bb85bSJerome Glisse mem_trp = 15; 2371c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0x1f) + 6; 2372c93bb85bSJerome Glisse if (mem_tras > 31) 2373c93bb85bSJerome Glisse mem_tras = 31; 2374c93bb85bSJerome Glisse } else { /* RV200, R200 */ 2375c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 2376c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 2377c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0xf) + 4; 2378c93bb85bSJerome Glisse } 2379c93bb85bSJerome Glisse /* convert to FF */ 2380c93bb85bSJerome Glisse trcd_ff.full = rfixed_const(mem_trcd); 2381c93bb85bSJerome Glisse trp_ff.full = rfixed_const(mem_trp); 2382c93bb85bSJerome Glisse tras_ff.full = rfixed_const(mem_tras); 2383c93bb85bSJerome Glisse 2384c93bb85bSJerome Glisse /* Get values from the MEM_SDRAM_MODE_REG register...converting its */ 2385c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_SDRAM_MODE_REG); 2386c93bb85bSJerome Glisse data = (temp & (7 << 20)) >> 20; 2387c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) { 2388c93bb85bSJerome Glisse if (rdev->family == CHIP_RS480) /* don't think rs400 */ 2389c93bb85bSJerome Glisse tcas_ff = memtcas_rs480_ff[data]; 2390c93bb85bSJerome Glisse else 2391c93bb85bSJerome Glisse tcas_ff = memtcas_ff[data]; 2392c93bb85bSJerome Glisse } else 2393c93bb85bSJerome Glisse tcas_ff = memtcas2_ff[data]; 2394c93bb85bSJerome Glisse 2395c93bb85bSJerome Glisse if (rdev->family == CHIP_RS400 || 2396c93bb85bSJerome Glisse rdev->family == CHIP_RS480) { 2397c93bb85bSJerome Glisse /* extra cas latency stored in bits 23-25 0-4 clocks */ 2398c93bb85bSJerome Glisse data = (temp >> 23) & 0x7; 2399c93bb85bSJerome Glisse if (data < 5) 2400c93bb85bSJerome Glisse tcas_ff.full += rfixed_const(data); 2401c93bb85bSJerome Glisse } 2402c93bb85bSJerome Glisse 2403c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) { 2404c93bb85bSJerome Glisse /* on the R300, Tcas is included in Trbs. 2405c93bb85bSJerome Glisse */ 2406c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_CNTL); 2407c93bb85bSJerome Glisse data = (R300_MEM_NUM_CHANNELS_MASK & temp); 2408c93bb85bSJerome Glisse if (data == 1) { 2409c93bb85bSJerome Glisse if (R300_MEM_USE_CD_CH_ONLY & temp) { 2410c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_INDEX); 2411c93bb85bSJerome Glisse temp &= ~R300_MC_IND_ADDR_MASK; 2412c93bb85bSJerome Glisse temp |= R300_MC_READ_CNTL_CD_mcind; 2413c93bb85bSJerome Glisse WREG32(R300_MC_IND_INDEX, temp); 2414c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_DATA); 2415c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_C_MASK & temp); 2416c93bb85bSJerome Glisse } else { 2417c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 2418c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 2419c93bb85bSJerome Glisse } 2420c93bb85bSJerome Glisse } else { 2421c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 2422c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 2423c93bb85bSJerome Glisse } 2424c93bb85bSJerome Glisse if (rdev->family == CHIP_RV410 || 2425c93bb85bSJerome Glisse rdev->family == CHIP_R420 || 2426c93bb85bSJerome Glisse rdev->family == CHIP_R423) 2427c93bb85bSJerome Glisse trbs_ff = memtrbs_r4xx[data]; 2428c93bb85bSJerome Glisse else 2429c93bb85bSJerome Glisse trbs_ff = memtrbs[data]; 2430c93bb85bSJerome Glisse tcas_ff.full += trbs_ff.full; 2431c93bb85bSJerome Glisse } 2432c93bb85bSJerome Glisse 2433c93bb85bSJerome Glisse sclk_eff_ff.full = sclk_ff.full; 2434c93bb85bSJerome Glisse 2435c93bb85bSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 2436c93bb85bSJerome Glisse fixed20_12 agpmode_ff; 2437c93bb85bSJerome Glisse agpmode_ff.full = rfixed_const(radeon_agpmode); 2438c93bb85bSJerome Glisse temp_ff.full = rfixed_const_666(16); 2439c93bb85bSJerome Glisse sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff); 2440c93bb85bSJerome Glisse } 2441c93bb85bSJerome Glisse /* TODO PCIE lanes may affect this - agpmode == 16?? */ 2442c93bb85bSJerome Glisse 2443c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev)) { 2444c93bb85bSJerome Glisse sclk_delay_ff.full = rfixed_const(250); 2445c93bb85bSJerome Glisse } else { 2446c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || 2447c93bb85bSJerome Glisse rdev->flags & RADEON_IS_IGP) { 2448c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) 2449c93bb85bSJerome Glisse sclk_delay_ff.full = rfixed_const(41); 2450c93bb85bSJerome Glisse else 2451c93bb85bSJerome Glisse sclk_delay_ff.full = rfixed_const(33); 2452c93bb85bSJerome Glisse } else { 2453c93bb85bSJerome Glisse if (rdev->mc.vram_width == 128) 2454c93bb85bSJerome Glisse sclk_delay_ff.full = rfixed_const(57); 2455c93bb85bSJerome Glisse else 2456c93bb85bSJerome Glisse sclk_delay_ff.full = rfixed_const(41); 2457c93bb85bSJerome Glisse } 2458c93bb85bSJerome Glisse } 2459c93bb85bSJerome Glisse 2460c93bb85bSJerome Glisse mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff); 2461c93bb85bSJerome Glisse 2462c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) { 2463c93bb85bSJerome Glisse if (rdev->mc.vram_width == 32) { 2464c93bb85bSJerome Glisse k1.full = rfixed_const(40); 2465c93bb85bSJerome Glisse c = 3; 2466c93bb85bSJerome Glisse } else { 2467c93bb85bSJerome Glisse k1.full = rfixed_const(20); 2468c93bb85bSJerome Glisse c = 1; 2469c93bb85bSJerome Glisse } 2470c93bb85bSJerome Glisse } else { 2471c93bb85bSJerome Glisse k1.full = rfixed_const(40); 2472c93bb85bSJerome Glisse c = 3; 2473c93bb85bSJerome Glisse } 2474c93bb85bSJerome Glisse 2475c93bb85bSJerome Glisse temp_ff.full = rfixed_const(2); 2476c93bb85bSJerome Glisse mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff); 2477c93bb85bSJerome Glisse temp_ff.full = rfixed_const(c); 2478c93bb85bSJerome Glisse mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff); 2479c93bb85bSJerome Glisse temp_ff.full = rfixed_const(4); 2480c93bb85bSJerome Glisse mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff); 2481c93bb85bSJerome Glisse mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff); 2482c93bb85bSJerome Glisse mc_latency_mclk.full += k1.full; 2483c93bb85bSJerome Glisse 2484c93bb85bSJerome Glisse mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff); 2485c93bb85bSJerome Glisse mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff); 2486c93bb85bSJerome Glisse 2487c93bb85bSJerome Glisse /* 2488c93bb85bSJerome Glisse HW cursor time assuming worst case of full size colour cursor. 2489c93bb85bSJerome Glisse */ 2490c93bb85bSJerome Glisse temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1)))); 2491c93bb85bSJerome Glisse temp_ff.full += trcd_ff.full; 2492c93bb85bSJerome Glisse if (temp_ff.full < tras_ff.full) 2493c93bb85bSJerome Glisse temp_ff.full = tras_ff.full; 2494c93bb85bSJerome Glisse cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff); 2495c93bb85bSJerome Glisse 2496c93bb85bSJerome Glisse temp_ff.full = rfixed_const(cur_size); 2497c93bb85bSJerome Glisse cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff); 2498c93bb85bSJerome Glisse /* 2499c93bb85bSJerome Glisse Find the total latency for the display data. 2500c93bb85bSJerome Glisse */ 2501c93bb85bSJerome Glisse disp_latency_overhead.full = rfixed_const(80); 2502c93bb85bSJerome Glisse disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff); 2503c93bb85bSJerome Glisse mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full; 2504c93bb85bSJerome Glisse mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full; 2505c93bb85bSJerome Glisse 2506c93bb85bSJerome Glisse if (mc_latency_mclk.full > mc_latency_sclk.full) 2507c93bb85bSJerome Glisse disp_latency.full = mc_latency_mclk.full; 2508c93bb85bSJerome Glisse else 2509c93bb85bSJerome Glisse disp_latency.full = mc_latency_sclk.full; 2510c93bb85bSJerome Glisse 2511c93bb85bSJerome Glisse /* setup Max GRPH_STOP_REQ default value */ 2512c93bb85bSJerome Glisse if (ASIC_IS_RV100(rdev)) 2513c93bb85bSJerome Glisse max_stop_req = 0x5c; 2514c93bb85bSJerome Glisse else 2515c93bb85bSJerome Glisse max_stop_req = 0x7c; 2516c93bb85bSJerome Glisse 2517c93bb85bSJerome Glisse if (mode1) { 2518c93bb85bSJerome Glisse /* CRTC1 2519c93bb85bSJerome Glisse Set GRPH_BUFFER_CNTL register using h/w defined optimal values. 2520c93bb85bSJerome Glisse GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ] 2521c93bb85bSJerome Glisse */ 2522c93bb85bSJerome Glisse stop_req = mode1->hdisplay * pixel_bytes1 / 16; 2523c93bb85bSJerome Glisse 2524c93bb85bSJerome Glisse if (stop_req > max_stop_req) 2525c93bb85bSJerome Glisse stop_req = max_stop_req; 2526c93bb85bSJerome Glisse 2527c93bb85bSJerome Glisse /* 2528c93bb85bSJerome Glisse Find the drain rate of the display buffer. 2529c93bb85bSJerome Glisse */ 2530c93bb85bSJerome Glisse temp_ff.full = rfixed_const((16/pixel_bytes1)); 2531c93bb85bSJerome Glisse disp_drain_rate.full = rfixed_div(pix_clk, temp_ff); 2532c93bb85bSJerome Glisse 2533c93bb85bSJerome Glisse /* 2534c93bb85bSJerome Glisse Find the critical point of the display buffer. 2535c93bb85bSJerome Glisse */ 2536c93bb85bSJerome Glisse crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency); 2537c93bb85bSJerome Glisse crit_point_ff.full += rfixed_const_half(0); 2538c93bb85bSJerome Glisse 2539c93bb85bSJerome Glisse critical_point = rfixed_trunc(crit_point_ff); 2540c93bb85bSJerome Glisse 2541c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 2542c93bb85bSJerome Glisse critical_point = 0; 2543c93bb85bSJerome Glisse } 2544c93bb85bSJerome Glisse 2545c93bb85bSJerome Glisse /* 2546c93bb85bSJerome Glisse The critical point should never be above max_stop_req-4. Setting 2547c93bb85bSJerome Glisse GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time. 2548c93bb85bSJerome Glisse */ 2549c93bb85bSJerome Glisse if (max_stop_req - critical_point < 4) 2550c93bb85bSJerome Glisse critical_point = 0; 2551c93bb85bSJerome Glisse 2552c93bb85bSJerome Glisse if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) { 2553c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/ 2554c93bb85bSJerome Glisse critical_point = 0x10; 2555c93bb85bSJerome Glisse } 2556c93bb85bSJerome Glisse 2557c93bb85bSJerome Glisse temp = RREG32(RADEON_GRPH_BUFFER_CNTL); 2558c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_STOP_REQ_MASK); 2559c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 2560c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_START_REQ_MASK); 2561c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 2562c93bb85bSJerome Glisse (stop_req > 0x15)) { 2563c93bb85bSJerome Glisse stop_req -= 0x10; 2564c93bb85bSJerome Glisse } 2565c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 2566c93bb85bSJerome Glisse temp |= RADEON_GRPH_BUFFER_SIZE; 2567c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_CRITICAL_CNTL | 2568c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 2569c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 2570c93bb85bSJerome Glisse /* 2571c93bb85bSJerome Glisse Write the result into the register. 2572c93bb85bSJerome Glisse */ 2573c93bb85bSJerome Glisse WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 2574c93bb85bSJerome Glisse (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 2575c93bb85bSJerome Glisse 2576c93bb85bSJerome Glisse #if 0 2577c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 2578c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 2579c93bb85bSJerome Glisse /* attempt to program RS400 disp regs correctly ??? */ 2580c93bb85bSJerome Glisse temp = RREG32(RS400_DISP1_REG_CNTL); 2581c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK | 2582c93bb85bSJerome Glisse RS400_DISP1_STOP_REQ_LEVEL_MASK); 2583c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, (temp | 2584c93bb85bSJerome Glisse (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 2585c93bb85bSJerome Glisse (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 2586c93bb85bSJerome Glisse temp = RREG32(RS400_DMIF_MEM_CNTL1); 2587c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK | 2588c93bb85bSJerome Glisse RS400_DISP1_CRITICAL_POINT_STOP_MASK); 2589c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, (temp | 2590c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) | 2591c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT))); 2592c93bb85bSJerome Glisse } 2593c93bb85bSJerome Glisse #endif 2594c93bb85bSJerome Glisse 2595c93bb85bSJerome Glisse DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n", 2596c93bb85bSJerome Glisse /* (unsigned int)info->SavedReg->grph_buffer_cntl, */ 2597c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL)); 2598c93bb85bSJerome Glisse } 2599c93bb85bSJerome Glisse 2600c93bb85bSJerome Glisse if (mode2) { 2601c93bb85bSJerome Glisse u32 grph2_cntl; 2602c93bb85bSJerome Glisse stop_req = mode2->hdisplay * pixel_bytes2 / 16; 2603c93bb85bSJerome Glisse 2604c93bb85bSJerome Glisse if (stop_req > max_stop_req) 2605c93bb85bSJerome Glisse stop_req = max_stop_req; 2606c93bb85bSJerome Glisse 2607c93bb85bSJerome Glisse /* 2608c93bb85bSJerome Glisse Find the drain rate of the display buffer. 2609c93bb85bSJerome Glisse */ 2610c93bb85bSJerome Glisse temp_ff.full = rfixed_const((16/pixel_bytes2)); 2611c93bb85bSJerome Glisse disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff); 2612c93bb85bSJerome Glisse 2613c93bb85bSJerome Glisse grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL); 2614c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK); 2615c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 2616c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK); 2617c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 2618c93bb85bSJerome Glisse (stop_req > 0x15)) { 2619c93bb85bSJerome Glisse stop_req -= 0x10; 2620c93bb85bSJerome Glisse } 2621c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 2622c93bb85bSJerome Glisse grph2_cntl |= RADEON_GRPH_BUFFER_SIZE; 2623c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL | 2624c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 2625c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 2626c93bb85bSJerome Glisse 2627c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS100) || 2628c93bb85bSJerome Glisse (rdev->family == CHIP_RS200)) 2629c93bb85bSJerome Glisse critical_point2 = 0; 2630c93bb85bSJerome Glisse else { 2631c93bb85bSJerome Glisse temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128; 2632c93bb85bSJerome Glisse temp_ff.full = rfixed_const(temp); 2633c93bb85bSJerome Glisse temp_ff.full = rfixed_mul(mclk_ff, temp_ff); 2634c93bb85bSJerome Glisse if (sclk_ff.full < temp_ff.full) 2635c93bb85bSJerome Glisse temp_ff.full = sclk_ff.full; 2636c93bb85bSJerome Glisse 2637c93bb85bSJerome Glisse read_return_rate.full = temp_ff.full; 2638c93bb85bSJerome Glisse 2639c93bb85bSJerome Glisse if (mode1) { 2640c93bb85bSJerome Glisse temp_ff.full = read_return_rate.full - disp_drain_rate.full; 2641c93bb85bSJerome Glisse time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff); 2642c93bb85bSJerome Glisse } else { 2643c93bb85bSJerome Glisse time_disp1_drop_priority.full = 0; 2644c93bb85bSJerome Glisse } 2645c93bb85bSJerome Glisse crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full; 2646c93bb85bSJerome Glisse crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2); 2647c93bb85bSJerome Glisse crit_point_ff.full += rfixed_const_half(0); 2648c93bb85bSJerome Glisse 2649c93bb85bSJerome Glisse critical_point2 = rfixed_trunc(crit_point_ff); 2650c93bb85bSJerome Glisse 2651c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 2652c93bb85bSJerome Glisse critical_point2 = 0; 2653c93bb85bSJerome Glisse } 2654c93bb85bSJerome Glisse 2655c93bb85bSJerome Glisse if (max_stop_req - critical_point2 < 4) 2656c93bb85bSJerome Glisse critical_point2 = 0; 2657c93bb85bSJerome Glisse 2658c93bb85bSJerome Glisse } 2659c93bb85bSJerome Glisse 2660c93bb85bSJerome Glisse if (critical_point2 == 0 && rdev->family == CHIP_R300) { 2661c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0 */ 2662c93bb85bSJerome Glisse critical_point2 = 0x10; 2663c93bb85bSJerome Glisse } 2664c93bb85bSJerome Glisse 2665c93bb85bSJerome Glisse WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 2666c93bb85bSJerome Glisse (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 2667c93bb85bSJerome Glisse 2668c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 2669c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 2670c93bb85bSJerome Glisse #if 0 2671c93bb85bSJerome Glisse /* attempt to program RS400 disp2 regs correctly ??? */ 2672c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL1); 2673c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK | 2674c93bb85bSJerome Glisse RS400_DISP2_STOP_REQ_LEVEL_MASK); 2675c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, (temp | 2676c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 2677c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 2678c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL2); 2679c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK | 2680c93bb85bSJerome Glisse RS400_DISP2_CRITICAL_POINT_STOP_MASK); 2681c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, (temp | 2682c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) | 2683c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT))); 2684c93bb85bSJerome Glisse #endif 2685c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC); 2686c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000); 2687c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC); 2688c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC); 2689c93bb85bSJerome Glisse } 2690c93bb85bSJerome Glisse 2691c93bb85bSJerome Glisse DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n", 2692c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL)); 2693c93bb85bSJerome Glisse } 2694c93bb85bSJerome Glisse } 2695551ebd83SDave Airlie 2696551ebd83SDave Airlie static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t) 2697551ebd83SDave Airlie { 2698551ebd83SDave Airlie DRM_ERROR("pitch %d\n", t->pitch); 2699551ebd83SDave Airlie DRM_ERROR("width %d\n", t->width); 2700551ebd83SDave Airlie DRM_ERROR("height %d\n", t->height); 2701551ebd83SDave Airlie DRM_ERROR("num levels %d\n", t->num_levels); 2702551ebd83SDave Airlie DRM_ERROR("depth %d\n", t->txdepth); 2703551ebd83SDave Airlie DRM_ERROR("bpp %d\n", t->cpp); 2704551ebd83SDave Airlie DRM_ERROR("coordinate type %d\n", t->tex_coord_type); 2705551ebd83SDave Airlie DRM_ERROR("width round to power of 2 %d\n", t->roundup_w); 2706551ebd83SDave Airlie DRM_ERROR("height round to power of 2 %d\n", t->roundup_h); 2707551ebd83SDave Airlie } 2708551ebd83SDave Airlie 2709551ebd83SDave Airlie static int r100_cs_track_cube(struct radeon_device *rdev, 2710551ebd83SDave Airlie struct r100_cs_track *track, unsigned idx) 2711551ebd83SDave Airlie { 2712551ebd83SDave Airlie unsigned face, w, h; 2713551ebd83SDave Airlie struct radeon_object *cube_robj; 2714551ebd83SDave Airlie unsigned long size; 2715551ebd83SDave Airlie 2716551ebd83SDave Airlie for (face = 0; face < 5; face++) { 2717551ebd83SDave Airlie cube_robj = track->textures[idx].cube_info[face].robj; 2718551ebd83SDave Airlie w = track->textures[idx].cube_info[face].width; 2719551ebd83SDave Airlie h = track->textures[idx].cube_info[face].height; 2720551ebd83SDave Airlie 2721551ebd83SDave Airlie size = w * h; 2722551ebd83SDave Airlie size *= track->textures[idx].cpp; 2723551ebd83SDave Airlie 2724551ebd83SDave Airlie size += track->textures[idx].cube_info[face].offset; 2725551ebd83SDave Airlie 2726551ebd83SDave Airlie if (size > radeon_object_size(cube_robj)) { 2727551ebd83SDave Airlie DRM_ERROR("Cube texture offset greater than object size %lu %lu\n", 2728551ebd83SDave Airlie size, radeon_object_size(cube_robj)); 2729551ebd83SDave Airlie r100_cs_track_texture_print(&track->textures[idx]); 2730551ebd83SDave Airlie return -1; 2731551ebd83SDave Airlie } 2732551ebd83SDave Airlie } 2733551ebd83SDave Airlie return 0; 2734551ebd83SDave Airlie } 2735551ebd83SDave Airlie 2736551ebd83SDave Airlie static int r100_cs_track_texture_check(struct radeon_device *rdev, 2737551ebd83SDave Airlie struct r100_cs_track *track) 2738551ebd83SDave Airlie { 2739551ebd83SDave Airlie struct radeon_object *robj; 2740551ebd83SDave Airlie unsigned long size; 2741551ebd83SDave Airlie unsigned u, i, w, h; 2742551ebd83SDave Airlie int ret; 2743551ebd83SDave Airlie 2744551ebd83SDave Airlie for (u = 0; u < track->num_texture; u++) { 2745551ebd83SDave Airlie if (!track->textures[u].enabled) 2746551ebd83SDave Airlie continue; 2747551ebd83SDave Airlie robj = track->textures[u].robj; 2748551ebd83SDave Airlie if (robj == NULL) { 2749551ebd83SDave Airlie DRM_ERROR("No texture bound to unit %u\n", u); 2750551ebd83SDave Airlie return -EINVAL; 2751551ebd83SDave Airlie } 2752551ebd83SDave Airlie size = 0; 2753551ebd83SDave Airlie for (i = 0; i <= track->textures[u].num_levels; i++) { 2754551ebd83SDave Airlie if (track->textures[u].use_pitch) { 2755551ebd83SDave Airlie if (rdev->family < CHIP_R300) 2756551ebd83SDave Airlie w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i); 2757551ebd83SDave Airlie else 2758551ebd83SDave Airlie w = track->textures[u].pitch / (1 << i); 2759551ebd83SDave Airlie } else { 2760551ebd83SDave Airlie w = track->textures[u].width / (1 << i); 2761551ebd83SDave Airlie if (rdev->family >= CHIP_RV515) 2762551ebd83SDave Airlie w |= track->textures[u].width_11; 2763551ebd83SDave Airlie if (track->textures[u].roundup_w) 2764551ebd83SDave Airlie w = roundup_pow_of_two(w); 2765551ebd83SDave Airlie } 2766551ebd83SDave Airlie h = track->textures[u].height / (1 << i); 2767551ebd83SDave Airlie if (rdev->family >= CHIP_RV515) 2768551ebd83SDave Airlie h |= track->textures[u].height_11; 2769551ebd83SDave Airlie if (track->textures[u].roundup_h) 2770551ebd83SDave Airlie h = roundup_pow_of_two(h); 2771551ebd83SDave Airlie size += w * h; 2772551ebd83SDave Airlie } 2773551ebd83SDave Airlie size *= track->textures[u].cpp; 2774551ebd83SDave Airlie switch (track->textures[u].tex_coord_type) { 2775551ebd83SDave Airlie case 0: 2776551ebd83SDave Airlie break; 2777551ebd83SDave Airlie case 1: 2778551ebd83SDave Airlie size *= (1 << track->textures[u].txdepth); 2779551ebd83SDave Airlie break; 2780551ebd83SDave Airlie case 2: 2781551ebd83SDave Airlie if (track->separate_cube) { 2782551ebd83SDave Airlie ret = r100_cs_track_cube(rdev, track, u); 2783551ebd83SDave Airlie if (ret) 2784551ebd83SDave Airlie return ret; 2785551ebd83SDave Airlie } else 2786551ebd83SDave Airlie size *= 6; 2787551ebd83SDave Airlie break; 2788551ebd83SDave Airlie default: 2789551ebd83SDave Airlie DRM_ERROR("Invalid texture coordinate type %u for unit " 2790551ebd83SDave Airlie "%u\n", track->textures[u].tex_coord_type, u); 2791551ebd83SDave Airlie return -EINVAL; 2792551ebd83SDave Airlie } 2793551ebd83SDave Airlie if (size > radeon_object_size(robj)) { 2794551ebd83SDave Airlie DRM_ERROR("Texture of unit %u needs %lu bytes but is " 2795551ebd83SDave Airlie "%lu\n", u, size, radeon_object_size(robj)); 2796551ebd83SDave Airlie r100_cs_track_texture_print(&track->textures[u]); 2797551ebd83SDave Airlie return -EINVAL; 2798551ebd83SDave Airlie } 2799551ebd83SDave Airlie } 2800551ebd83SDave Airlie return 0; 2801551ebd83SDave Airlie } 2802551ebd83SDave Airlie 2803551ebd83SDave Airlie int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track) 2804551ebd83SDave Airlie { 2805551ebd83SDave Airlie unsigned i; 2806551ebd83SDave Airlie unsigned long size; 2807551ebd83SDave Airlie unsigned prim_walk; 2808551ebd83SDave Airlie unsigned nverts; 2809551ebd83SDave Airlie 2810551ebd83SDave Airlie for (i = 0; i < track->num_cb; i++) { 2811551ebd83SDave Airlie if (track->cb[i].robj == NULL) { 2812551ebd83SDave Airlie DRM_ERROR("[drm] No buffer for color buffer %d !\n", i); 2813551ebd83SDave Airlie return -EINVAL; 2814551ebd83SDave Airlie } 2815551ebd83SDave Airlie size = track->cb[i].pitch * track->cb[i].cpp * track->maxy; 2816551ebd83SDave Airlie size += track->cb[i].offset; 2817551ebd83SDave Airlie if (size > radeon_object_size(track->cb[i].robj)) { 2818551ebd83SDave Airlie DRM_ERROR("[drm] Buffer too small for color buffer %d " 2819551ebd83SDave Airlie "(need %lu have %lu) !\n", i, size, 2820551ebd83SDave Airlie radeon_object_size(track->cb[i].robj)); 2821551ebd83SDave Airlie DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n", 2822551ebd83SDave Airlie i, track->cb[i].pitch, track->cb[i].cpp, 2823551ebd83SDave Airlie track->cb[i].offset, track->maxy); 2824551ebd83SDave Airlie return -EINVAL; 2825551ebd83SDave Airlie } 2826551ebd83SDave Airlie } 2827551ebd83SDave Airlie if (track->z_enabled) { 2828551ebd83SDave Airlie if (track->zb.robj == NULL) { 2829551ebd83SDave Airlie DRM_ERROR("[drm] No buffer for z buffer !\n"); 2830551ebd83SDave Airlie return -EINVAL; 2831551ebd83SDave Airlie } 2832551ebd83SDave Airlie size = track->zb.pitch * track->zb.cpp * track->maxy; 2833551ebd83SDave Airlie size += track->zb.offset; 2834551ebd83SDave Airlie if (size > radeon_object_size(track->zb.robj)) { 2835551ebd83SDave Airlie DRM_ERROR("[drm] Buffer too small for z buffer " 2836551ebd83SDave Airlie "(need %lu have %lu) !\n", size, 2837551ebd83SDave Airlie radeon_object_size(track->zb.robj)); 2838551ebd83SDave Airlie DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n", 2839551ebd83SDave Airlie track->zb.pitch, track->zb.cpp, 2840551ebd83SDave Airlie track->zb.offset, track->maxy); 2841551ebd83SDave Airlie return -EINVAL; 2842551ebd83SDave Airlie } 2843551ebd83SDave Airlie } 2844551ebd83SDave Airlie prim_walk = (track->vap_vf_cntl >> 4) & 0x3; 2845551ebd83SDave Airlie nverts = (track->vap_vf_cntl >> 16) & 0xFFFF; 2846551ebd83SDave Airlie switch (prim_walk) { 2847551ebd83SDave Airlie case 1: 2848551ebd83SDave Airlie for (i = 0; i < track->num_arrays; i++) { 2849551ebd83SDave Airlie size = track->arrays[i].esize * track->max_indx * 4; 2850551ebd83SDave Airlie if (track->arrays[i].robj == NULL) { 2851551ebd83SDave Airlie DRM_ERROR("(PW %u) Vertex array %u no buffer " 2852551ebd83SDave Airlie "bound\n", prim_walk, i); 2853551ebd83SDave Airlie return -EINVAL; 2854551ebd83SDave Airlie } 2855551ebd83SDave Airlie if (size > radeon_object_size(track->arrays[i].robj)) { 2856551ebd83SDave Airlie DRM_ERROR("(PW %u) Vertex array %u need %lu dwords " 2857551ebd83SDave Airlie "have %lu dwords\n", prim_walk, i, 2858551ebd83SDave Airlie size >> 2, 2859551ebd83SDave Airlie radeon_object_size(track->arrays[i].robj) >> 2); 2860551ebd83SDave Airlie DRM_ERROR("Max indices %u\n", track->max_indx); 2861551ebd83SDave Airlie return -EINVAL; 2862551ebd83SDave Airlie } 2863551ebd83SDave Airlie } 2864551ebd83SDave Airlie break; 2865551ebd83SDave Airlie case 2: 2866551ebd83SDave Airlie for (i = 0; i < track->num_arrays; i++) { 2867551ebd83SDave Airlie size = track->arrays[i].esize * (nverts - 1) * 4; 2868551ebd83SDave Airlie if (track->arrays[i].robj == NULL) { 2869551ebd83SDave Airlie DRM_ERROR("(PW %u) Vertex array %u no buffer " 2870551ebd83SDave Airlie "bound\n", prim_walk, i); 2871551ebd83SDave Airlie return -EINVAL; 2872551ebd83SDave Airlie } 2873551ebd83SDave Airlie if (size > radeon_object_size(track->arrays[i].robj)) { 2874551ebd83SDave Airlie DRM_ERROR("(PW %u) Vertex array %u need %lu dwords " 2875551ebd83SDave Airlie "have %lu dwords\n", prim_walk, i, size >> 2, 2876551ebd83SDave Airlie radeon_object_size(track->arrays[i].robj) >> 2); 2877551ebd83SDave Airlie return -EINVAL; 2878551ebd83SDave Airlie } 2879551ebd83SDave Airlie } 2880551ebd83SDave Airlie break; 2881551ebd83SDave Airlie case 3: 2882551ebd83SDave Airlie size = track->vtx_size * nverts; 2883551ebd83SDave Airlie if (size != track->immd_dwords) { 2884551ebd83SDave Airlie DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n", 2885551ebd83SDave Airlie track->immd_dwords, size); 2886551ebd83SDave Airlie DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n", 2887551ebd83SDave Airlie nverts, track->vtx_size); 2888551ebd83SDave Airlie return -EINVAL; 2889551ebd83SDave Airlie } 2890551ebd83SDave Airlie break; 2891551ebd83SDave Airlie default: 2892551ebd83SDave Airlie DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n", 2893551ebd83SDave Airlie prim_walk); 2894551ebd83SDave Airlie return -EINVAL; 2895551ebd83SDave Airlie } 2896551ebd83SDave Airlie return r100_cs_track_texture_check(rdev, track); 2897551ebd83SDave Airlie } 2898551ebd83SDave Airlie 2899551ebd83SDave Airlie void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track) 2900551ebd83SDave Airlie { 2901551ebd83SDave Airlie unsigned i, face; 2902551ebd83SDave Airlie 2903551ebd83SDave Airlie if (rdev->family < CHIP_R300) { 2904551ebd83SDave Airlie track->num_cb = 1; 2905551ebd83SDave Airlie if (rdev->family <= CHIP_RS200) 2906551ebd83SDave Airlie track->num_texture = 3; 2907551ebd83SDave Airlie else 2908551ebd83SDave Airlie track->num_texture = 6; 2909551ebd83SDave Airlie track->maxy = 2048; 2910551ebd83SDave Airlie track->separate_cube = 1; 2911551ebd83SDave Airlie } else { 2912551ebd83SDave Airlie track->num_cb = 4; 2913551ebd83SDave Airlie track->num_texture = 16; 2914551ebd83SDave Airlie track->maxy = 4096; 2915551ebd83SDave Airlie track->separate_cube = 0; 2916551ebd83SDave Airlie } 2917551ebd83SDave Airlie 2918551ebd83SDave Airlie for (i = 0; i < track->num_cb; i++) { 2919551ebd83SDave Airlie track->cb[i].robj = NULL; 2920551ebd83SDave Airlie track->cb[i].pitch = 8192; 2921551ebd83SDave Airlie track->cb[i].cpp = 16; 2922551ebd83SDave Airlie track->cb[i].offset = 0; 2923551ebd83SDave Airlie } 2924551ebd83SDave Airlie track->z_enabled = true; 2925551ebd83SDave Airlie track->zb.robj = NULL; 2926551ebd83SDave Airlie track->zb.pitch = 8192; 2927551ebd83SDave Airlie track->zb.cpp = 4; 2928551ebd83SDave Airlie track->zb.offset = 0; 2929551ebd83SDave Airlie track->vtx_size = 0x7F; 2930551ebd83SDave Airlie track->immd_dwords = 0xFFFFFFFFUL; 2931551ebd83SDave Airlie track->num_arrays = 11; 2932551ebd83SDave Airlie track->max_indx = 0x00FFFFFFUL; 2933551ebd83SDave Airlie for (i = 0; i < track->num_arrays; i++) { 2934551ebd83SDave Airlie track->arrays[i].robj = NULL; 2935551ebd83SDave Airlie track->arrays[i].esize = 0x7F; 2936551ebd83SDave Airlie } 2937551ebd83SDave Airlie for (i = 0; i < track->num_texture; i++) { 2938551ebd83SDave Airlie track->textures[i].pitch = 16536; 2939551ebd83SDave Airlie track->textures[i].width = 16536; 2940551ebd83SDave Airlie track->textures[i].height = 16536; 2941551ebd83SDave Airlie track->textures[i].width_11 = 1 << 11; 2942551ebd83SDave Airlie track->textures[i].height_11 = 1 << 11; 2943551ebd83SDave Airlie track->textures[i].num_levels = 12; 2944551ebd83SDave Airlie if (rdev->family <= CHIP_RS200) { 2945551ebd83SDave Airlie track->textures[i].tex_coord_type = 0; 2946551ebd83SDave Airlie track->textures[i].txdepth = 0; 2947551ebd83SDave Airlie } else { 2948551ebd83SDave Airlie track->textures[i].txdepth = 16; 2949551ebd83SDave Airlie track->textures[i].tex_coord_type = 1; 2950551ebd83SDave Airlie } 2951551ebd83SDave Airlie track->textures[i].cpp = 64; 2952551ebd83SDave Airlie track->textures[i].robj = NULL; 2953551ebd83SDave Airlie /* CS IB emission code makes sure texture unit are disabled */ 2954551ebd83SDave Airlie track->textures[i].enabled = false; 2955551ebd83SDave Airlie track->textures[i].roundup_w = true; 2956551ebd83SDave Airlie track->textures[i].roundup_h = true; 2957551ebd83SDave Airlie if (track->separate_cube) 2958551ebd83SDave Airlie for (face = 0; face < 5; face++) { 2959551ebd83SDave Airlie track->textures[i].cube_info[face].robj = NULL; 2960551ebd83SDave Airlie track->textures[i].cube_info[face].width = 16536; 2961551ebd83SDave Airlie track->textures[i].cube_info[face].height = 16536; 2962551ebd83SDave Airlie track->textures[i].cube_info[face].offset = 0; 2963551ebd83SDave Airlie } 2964551ebd83SDave Airlie } 2965551ebd83SDave Airlie } 29663ce0a23dSJerome Glisse 29673ce0a23dSJerome Glisse int r100_ring_test(struct radeon_device *rdev) 29683ce0a23dSJerome Glisse { 29693ce0a23dSJerome Glisse uint32_t scratch; 29703ce0a23dSJerome Glisse uint32_t tmp = 0; 29713ce0a23dSJerome Glisse unsigned i; 29723ce0a23dSJerome Glisse int r; 29733ce0a23dSJerome Glisse 29743ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 29753ce0a23dSJerome Glisse if (r) { 29763ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r); 29773ce0a23dSJerome Glisse return r; 29783ce0a23dSJerome Glisse } 29793ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 29803ce0a23dSJerome Glisse r = radeon_ring_lock(rdev, 2); 29813ce0a23dSJerome Glisse if (r) { 29823ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r); 29833ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 29843ce0a23dSJerome Glisse return r; 29853ce0a23dSJerome Glisse } 29863ce0a23dSJerome Glisse radeon_ring_write(rdev, PACKET0(scratch, 0)); 29873ce0a23dSJerome Glisse radeon_ring_write(rdev, 0xDEADBEEF); 29883ce0a23dSJerome Glisse radeon_ring_unlock_commit(rdev); 29893ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 29903ce0a23dSJerome Glisse tmp = RREG32(scratch); 29913ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 29923ce0a23dSJerome Glisse break; 29933ce0a23dSJerome Glisse } 29943ce0a23dSJerome Glisse DRM_UDELAY(1); 29953ce0a23dSJerome Glisse } 29963ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 29973ce0a23dSJerome Glisse DRM_INFO("ring test succeeded in %d usecs\n", i); 29983ce0a23dSJerome Glisse } else { 29993ce0a23dSJerome Glisse DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n", 30003ce0a23dSJerome Glisse scratch, tmp); 30013ce0a23dSJerome Glisse r = -EINVAL; 30023ce0a23dSJerome Glisse } 30033ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 30043ce0a23dSJerome Glisse return r; 30053ce0a23dSJerome Glisse } 30063ce0a23dSJerome Glisse 30073ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib) 30083ce0a23dSJerome Glisse { 30093ce0a23dSJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1)); 30103ce0a23dSJerome Glisse radeon_ring_write(rdev, ib->gpu_addr); 30113ce0a23dSJerome Glisse radeon_ring_write(rdev, ib->length_dw); 30123ce0a23dSJerome Glisse } 30133ce0a23dSJerome Glisse 30143ce0a23dSJerome Glisse int r100_ib_test(struct radeon_device *rdev) 30153ce0a23dSJerome Glisse { 30163ce0a23dSJerome Glisse struct radeon_ib *ib; 30173ce0a23dSJerome Glisse uint32_t scratch; 30183ce0a23dSJerome Glisse uint32_t tmp = 0; 30193ce0a23dSJerome Glisse unsigned i; 30203ce0a23dSJerome Glisse int r; 30213ce0a23dSJerome Glisse 30223ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 30233ce0a23dSJerome Glisse if (r) { 30243ce0a23dSJerome Glisse DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r); 30253ce0a23dSJerome Glisse return r; 30263ce0a23dSJerome Glisse } 30273ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 30283ce0a23dSJerome Glisse r = radeon_ib_get(rdev, &ib); 30293ce0a23dSJerome Glisse if (r) { 30303ce0a23dSJerome Glisse return r; 30313ce0a23dSJerome Glisse } 30323ce0a23dSJerome Glisse ib->ptr[0] = PACKET0(scratch, 0); 30333ce0a23dSJerome Glisse ib->ptr[1] = 0xDEADBEEF; 30343ce0a23dSJerome Glisse ib->ptr[2] = PACKET2(0); 30353ce0a23dSJerome Glisse ib->ptr[3] = PACKET2(0); 30363ce0a23dSJerome Glisse ib->ptr[4] = PACKET2(0); 30373ce0a23dSJerome Glisse ib->ptr[5] = PACKET2(0); 30383ce0a23dSJerome Glisse ib->ptr[6] = PACKET2(0); 30393ce0a23dSJerome Glisse ib->ptr[7] = PACKET2(0); 30403ce0a23dSJerome Glisse ib->length_dw = 8; 30413ce0a23dSJerome Glisse r = radeon_ib_schedule(rdev, ib); 30423ce0a23dSJerome Glisse if (r) { 30433ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 30443ce0a23dSJerome Glisse radeon_ib_free(rdev, &ib); 30453ce0a23dSJerome Glisse return r; 30463ce0a23dSJerome Glisse } 30473ce0a23dSJerome Glisse r = radeon_fence_wait(ib->fence, false); 30483ce0a23dSJerome Glisse if (r) { 30493ce0a23dSJerome Glisse return r; 30503ce0a23dSJerome Glisse } 30513ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 30523ce0a23dSJerome Glisse tmp = RREG32(scratch); 30533ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 30543ce0a23dSJerome Glisse break; 30553ce0a23dSJerome Glisse } 30563ce0a23dSJerome Glisse DRM_UDELAY(1); 30573ce0a23dSJerome Glisse } 30583ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 30593ce0a23dSJerome Glisse DRM_INFO("ib test succeeded in %u usecs\n", i); 30603ce0a23dSJerome Glisse } else { 30613ce0a23dSJerome Glisse DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n", 30623ce0a23dSJerome Glisse scratch, tmp); 30633ce0a23dSJerome Glisse r = -EINVAL; 30643ce0a23dSJerome Glisse } 30653ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 30663ce0a23dSJerome Glisse radeon_ib_free(rdev, &ib); 30673ce0a23dSJerome Glisse return r; 30683ce0a23dSJerome Glisse } 30699f022ddfSJerome Glisse 30709f022ddfSJerome Glisse void r100_ib_fini(struct radeon_device *rdev) 30719f022ddfSJerome Glisse { 30729f022ddfSJerome Glisse radeon_ib_pool_fini(rdev); 30739f022ddfSJerome Glisse } 30749f022ddfSJerome Glisse 30759f022ddfSJerome Glisse int r100_ib_init(struct radeon_device *rdev) 30769f022ddfSJerome Glisse { 30779f022ddfSJerome Glisse int r; 30789f022ddfSJerome Glisse 30799f022ddfSJerome Glisse r = radeon_ib_pool_init(rdev); 30809f022ddfSJerome Glisse if (r) { 30819f022ddfSJerome Glisse dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r); 30829f022ddfSJerome Glisse r100_ib_fini(rdev); 30839f022ddfSJerome Glisse return r; 30849f022ddfSJerome Glisse } 30859f022ddfSJerome Glisse r = r100_ib_test(rdev); 30869f022ddfSJerome Glisse if (r) { 30879f022ddfSJerome Glisse dev_err(rdev->dev, "failled testing IB (%d).\n", r); 30889f022ddfSJerome Glisse r100_ib_fini(rdev); 30899f022ddfSJerome Glisse return r; 30909f022ddfSJerome Glisse } 30919f022ddfSJerome Glisse return 0; 30929f022ddfSJerome Glisse } 30939f022ddfSJerome Glisse 30949f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save) 30959f022ddfSJerome Glisse { 30969f022ddfSJerome Glisse /* Shutdown CP we shouldn't need to do that but better be safe than 30979f022ddfSJerome Glisse * sorry 30989f022ddfSJerome Glisse */ 30999f022ddfSJerome Glisse rdev->cp.ready = false; 31009f022ddfSJerome Glisse WREG32(R_000740_CP_CSQ_CNTL, 0); 31019f022ddfSJerome Glisse 31029f022ddfSJerome Glisse /* Save few CRTC registers */ 31039f022ddfSJerome Glisse save->GENMO_WT = RREG32(R_0003C0_GENMO_WT); 31049f022ddfSJerome Glisse save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL); 31059f022ddfSJerome Glisse save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL); 31069f022ddfSJerome Glisse save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET); 31079f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 31089f022ddfSJerome Glisse save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL); 31099f022ddfSJerome Glisse save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET); 31109f022ddfSJerome Glisse } 31119f022ddfSJerome Glisse 31129f022ddfSJerome Glisse /* Disable VGA aperture access */ 31139f022ddfSJerome Glisse WREG32(R_0003C0_GENMO_WT, C_0003C0_VGA_RAM_EN & save->GENMO_WT); 31149f022ddfSJerome Glisse /* Disable cursor, overlay, crtc */ 31159f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1)); 31169f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL | 31179f022ddfSJerome Glisse S_000054_CRTC_DISPLAY_DIS(1)); 31189f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, 31199f022ddfSJerome Glisse (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) | 31209f022ddfSJerome Glisse S_000050_CRTC_DISP_REQ_EN_B(1)); 31219f022ddfSJerome Glisse WREG32(R_000420_OV0_SCALE_CNTL, 31229f022ddfSJerome Glisse C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL)); 31239f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET); 31249f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 31259f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET | 31269f022ddfSJerome Glisse S_000360_CUR2_LOCK(1)); 31279f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, 31289f022ddfSJerome Glisse (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) | 31299f022ddfSJerome Glisse S_0003F8_CRTC2_DISPLAY_DIS(1) | 31309f022ddfSJerome Glisse S_0003F8_CRTC2_DISP_REQ_EN_B(1)); 31319f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, 31329f022ddfSJerome Glisse C_000360_CUR2_LOCK & save->CUR2_OFFSET); 31339f022ddfSJerome Glisse } 31349f022ddfSJerome Glisse } 31359f022ddfSJerome Glisse 31369f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save) 31379f022ddfSJerome Glisse { 31389f022ddfSJerome Glisse /* Update base address for crtc */ 31399f022ddfSJerome Glisse WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_location); 31409f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 31419f022ddfSJerome Glisse WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, 31429f022ddfSJerome Glisse rdev->mc.vram_location); 31439f022ddfSJerome Glisse } 31449f022ddfSJerome Glisse /* Restore CRTC registers */ 31459f022ddfSJerome Glisse WREG32(R_0003C0_GENMO_WT, save->GENMO_WT); 31469f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL); 31479f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL); 31489f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 31499f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL); 31509f022ddfSJerome Glisse } 31519f022ddfSJerome Glisse } 3152