xref: /openbmc/linux/drivers/gpu/drm/radeon/r100.c (revision 736fc37fd7c7634e939e9ec0c67765941913bb82)
1771fe6b9SJerome Glisse /*
2771fe6b9SJerome Glisse  * Copyright 2008 Advanced Micro Devices, Inc.
3771fe6b9SJerome Glisse  * Copyright 2008 Red Hat Inc.
4771fe6b9SJerome Glisse  * Copyright 2009 Jerome Glisse.
5771fe6b9SJerome Glisse  *
6771fe6b9SJerome Glisse  * Permission is hereby granted, free of charge, to any person obtaining a
7771fe6b9SJerome Glisse  * copy of this software and associated documentation files (the "Software"),
8771fe6b9SJerome Glisse  * to deal in the Software without restriction, including without limitation
9771fe6b9SJerome Glisse  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10771fe6b9SJerome Glisse  * and/or sell copies of the Software, and to permit persons to whom the
11771fe6b9SJerome Glisse  * Software is furnished to do so, subject to the following conditions:
12771fe6b9SJerome Glisse  *
13771fe6b9SJerome Glisse  * The above copyright notice and this permission notice shall be included in
14771fe6b9SJerome Glisse  * all copies or substantial portions of the Software.
15771fe6b9SJerome Glisse  *
16771fe6b9SJerome Glisse  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17771fe6b9SJerome Glisse  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18771fe6b9SJerome Glisse  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19771fe6b9SJerome Glisse  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20771fe6b9SJerome Glisse  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21771fe6b9SJerome Glisse  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22771fe6b9SJerome Glisse  * OTHER DEALINGS IN THE SOFTWARE.
23771fe6b9SJerome Glisse  *
24771fe6b9SJerome Glisse  * Authors: Dave Airlie
25771fe6b9SJerome Glisse  *          Alex Deucher
26771fe6b9SJerome Glisse  *          Jerome Glisse
27771fe6b9SJerome Glisse  */
28771fe6b9SJerome Glisse #include <linux/seq_file.h>
295a0e3ad6STejun Heo #include <linux/slab.h>
30771fe6b9SJerome Glisse #include "drmP.h"
31771fe6b9SJerome Glisse #include "drm.h"
32771fe6b9SJerome Glisse #include "radeon_drm.h"
33771fe6b9SJerome Glisse #include "radeon_reg.h"
34771fe6b9SJerome Glisse #include "radeon.h"
35e6990375SDaniel Vetter #include "radeon_asic.h"
363ce0a23dSJerome Glisse #include "r100d.h"
37d4550907SJerome Glisse #include "rs100d.h"
38d4550907SJerome Glisse #include "rv200d.h"
39d4550907SJerome Glisse #include "rv250d.h"
4049e02b73SAlex Deucher #include "atom.h"
413ce0a23dSJerome Glisse 
4270967ab9SBen Hutchings #include <linux/firmware.h>
4370967ab9SBen Hutchings #include <linux/platform_device.h>
44e0cd3608SPaul Gortmaker #include <linux/module.h>
4570967ab9SBen Hutchings 
46551ebd83SDave Airlie #include "r100_reg_safe.h"
47551ebd83SDave Airlie #include "rn50_reg_safe.h"
48551ebd83SDave Airlie 
4970967ab9SBen Hutchings /* Firmware Names */
5070967ab9SBen Hutchings #define FIRMWARE_R100		"radeon/R100_cp.bin"
5170967ab9SBen Hutchings #define FIRMWARE_R200		"radeon/R200_cp.bin"
5270967ab9SBen Hutchings #define FIRMWARE_R300		"radeon/R300_cp.bin"
5370967ab9SBen Hutchings #define FIRMWARE_R420		"radeon/R420_cp.bin"
5470967ab9SBen Hutchings #define FIRMWARE_RS690		"radeon/RS690_cp.bin"
5570967ab9SBen Hutchings #define FIRMWARE_RS600		"radeon/RS600_cp.bin"
5670967ab9SBen Hutchings #define FIRMWARE_R520		"radeon/R520_cp.bin"
5770967ab9SBen Hutchings 
5870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100);
5970967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200);
6070967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300);
6170967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420);
6270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690);
6370967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600);
6470967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520);
65771fe6b9SJerome Glisse 
66551ebd83SDave Airlie #include "r100_track.h"
67551ebd83SDave Airlie 
683ae19b75SAlex Deucher void r100_wait_for_vblank(struct radeon_device *rdev, int crtc)
693ae19b75SAlex Deucher {
703ae19b75SAlex Deucher 	struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
713ae19b75SAlex Deucher 	int i;
723ae19b75SAlex Deucher 
733ae19b75SAlex Deucher 	if (radeon_crtc->crtc_id == 0) {
743ae19b75SAlex Deucher 		if (RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN) {
753ae19b75SAlex Deucher 			for (i = 0; i < rdev->usec_timeout; i++) {
763ae19b75SAlex Deucher 				if (!(RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR))
773ae19b75SAlex Deucher 					break;
783ae19b75SAlex Deucher 				udelay(1);
793ae19b75SAlex Deucher 			}
803ae19b75SAlex Deucher 			for (i = 0; i < rdev->usec_timeout; i++) {
813ae19b75SAlex Deucher 				if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)
823ae19b75SAlex Deucher 					break;
833ae19b75SAlex Deucher 				udelay(1);
843ae19b75SAlex Deucher 			}
853ae19b75SAlex Deucher 		}
863ae19b75SAlex Deucher 	} else {
873ae19b75SAlex Deucher 		if (RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN) {
883ae19b75SAlex Deucher 			for (i = 0; i < rdev->usec_timeout; i++) {
893ae19b75SAlex Deucher 				if (!(RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR))
903ae19b75SAlex Deucher 					break;
913ae19b75SAlex Deucher 				udelay(1);
923ae19b75SAlex Deucher 			}
933ae19b75SAlex Deucher 			for (i = 0; i < rdev->usec_timeout; i++) {
943ae19b75SAlex Deucher 				if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)
953ae19b75SAlex Deucher 					break;
963ae19b75SAlex Deucher 				udelay(1);
973ae19b75SAlex Deucher 			}
983ae19b75SAlex Deucher 		}
993ae19b75SAlex Deucher 	}
1003ae19b75SAlex Deucher }
1013ae19b75SAlex Deucher 
102771fe6b9SJerome Glisse /* This files gather functions specifics to:
103771fe6b9SJerome Glisse  * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
104771fe6b9SJerome Glisse  */
105771fe6b9SJerome Glisse 
106cbdd4501SAndi Kleen int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
107cbdd4501SAndi Kleen 			    struct radeon_cs_packet *pkt,
108cbdd4501SAndi Kleen 			    unsigned idx,
109cbdd4501SAndi Kleen 			    unsigned reg)
110cbdd4501SAndi Kleen {
111cbdd4501SAndi Kleen 	int r;
112cbdd4501SAndi Kleen 	u32 tile_flags = 0;
113cbdd4501SAndi Kleen 	u32 tmp;
114cbdd4501SAndi Kleen 	struct radeon_cs_reloc *reloc;
115cbdd4501SAndi Kleen 	u32 value;
116cbdd4501SAndi Kleen 
117cbdd4501SAndi Kleen 	r = r100_cs_packet_next_reloc(p, &reloc);
118cbdd4501SAndi Kleen 	if (r) {
119cbdd4501SAndi Kleen 		DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
120cbdd4501SAndi Kleen 			  idx, reg);
121cbdd4501SAndi Kleen 		r100_cs_dump_packet(p, pkt);
122cbdd4501SAndi Kleen 		return r;
123cbdd4501SAndi Kleen 	}
124c9068eb2SAlex Deucher 
125cbdd4501SAndi Kleen 	value = radeon_get_ib_value(p, idx);
126cbdd4501SAndi Kleen 	tmp = value & 0x003fffff;
127cbdd4501SAndi Kleen 	tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
128cbdd4501SAndi Kleen 
129c9068eb2SAlex Deucher 	if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
130cbdd4501SAndi Kleen 		if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
131cbdd4501SAndi Kleen 			tile_flags |= RADEON_DST_TILE_MACRO;
132cbdd4501SAndi Kleen 		if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
133cbdd4501SAndi Kleen 			if (reg == RADEON_SRC_PITCH_OFFSET) {
134cbdd4501SAndi Kleen 				DRM_ERROR("Cannot src blit from microtiled surface\n");
135cbdd4501SAndi Kleen 				r100_cs_dump_packet(p, pkt);
136cbdd4501SAndi Kleen 				return -EINVAL;
137cbdd4501SAndi Kleen 			}
138cbdd4501SAndi Kleen 			tile_flags |= RADEON_DST_TILE_MICRO;
139cbdd4501SAndi Kleen 		}
140cbdd4501SAndi Kleen 
141cbdd4501SAndi Kleen 		tmp |= tile_flags;
142f2e39221SJerome Glisse 		p->ib.ptr[idx] = (value & 0x3fc00000) | tmp;
143c9068eb2SAlex Deucher 	} else
144f2e39221SJerome Glisse 		p->ib.ptr[idx] = (value & 0xffc00000) | tmp;
145cbdd4501SAndi Kleen 	return 0;
146cbdd4501SAndi Kleen }
147cbdd4501SAndi Kleen 
148cbdd4501SAndi Kleen int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
149cbdd4501SAndi Kleen 			     struct radeon_cs_packet *pkt,
150cbdd4501SAndi Kleen 			     int idx)
151cbdd4501SAndi Kleen {
152cbdd4501SAndi Kleen 	unsigned c, i;
153cbdd4501SAndi Kleen 	struct radeon_cs_reloc *reloc;
154cbdd4501SAndi Kleen 	struct r100_cs_track *track;
155cbdd4501SAndi Kleen 	int r = 0;
156cbdd4501SAndi Kleen 	volatile uint32_t *ib;
157cbdd4501SAndi Kleen 	u32 idx_value;
158cbdd4501SAndi Kleen 
159f2e39221SJerome Glisse 	ib = p->ib.ptr;
160cbdd4501SAndi Kleen 	track = (struct r100_cs_track *)p->track;
161cbdd4501SAndi Kleen 	c = radeon_get_ib_value(p, idx++) & 0x1F;
162cbdd4501SAndi Kleen 	if (c > 16) {
163cbdd4501SAndi Kleen 	    DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
164cbdd4501SAndi Kleen 		      pkt->opcode);
165cbdd4501SAndi Kleen 	    r100_cs_dump_packet(p, pkt);
166cbdd4501SAndi Kleen 	    return -EINVAL;
167cbdd4501SAndi Kleen 	}
168cbdd4501SAndi Kleen 	track->num_arrays = c;
169cbdd4501SAndi Kleen 	for (i = 0; i < (c - 1); i+=2, idx+=3) {
170cbdd4501SAndi Kleen 		r = r100_cs_packet_next_reloc(p, &reloc);
171cbdd4501SAndi Kleen 		if (r) {
172cbdd4501SAndi Kleen 			DRM_ERROR("No reloc for packet3 %d\n",
173cbdd4501SAndi Kleen 				  pkt->opcode);
174cbdd4501SAndi Kleen 			r100_cs_dump_packet(p, pkt);
175cbdd4501SAndi Kleen 			return r;
176cbdd4501SAndi Kleen 		}
177cbdd4501SAndi Kleen 		idx_value = radeon_get_ib_value(p, idx);
178cbdd4501SAndi Kleen 		ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
179cbdd4501SAndi Kleen 
180cbdd4501SAndi Kleen 		track->arrays[i + 0].esize = idx_value >> 8;
181cbdd4501SAndi Kleen 		track->arrays[i + 0].robj = reloc->robj;
182cbdd4501SAndi Kleen 		track->arrays[i + 0].esize &= 0x7F;
183cbdd4501SAndi Kleen 		r = r100_cs_packet_next_reloc(p, &reloc);
184cbdd4501SAndi Kleen 		if (r) {
185cbdd4501SAndi Kleen 			DRM_ERROR("No reloc for packet3 %d\n",
186cbdd4501SAndi Kleen 				  pkt->opcode);
187cbdd4501SAndi Kleen 			r100_cs_dump_packet(p, pkt);
188cbdd4501SAndi Kleen 			return r;
189cbdd4501SAndi Kleen 		}
190cbdd4501SAndi Kleen 		ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
191cbdd4501SAndi Kleen 		track->arrays[i + 1].robj = reloc->robj;
192cbdd4501SAndi Kleen 		track->arrays[i + 1].esize = idx_value >> 24;
193cbdd4501SAndi Kleen 		track->arrays[i + 1].esize &= 0x7F;
194cbdd4501SAndi Kleen 	}
195cbdd4501SAndi Kleen 	if (c & 1) {
196cbdd4501SAndi Kleen 		r = r100_cs_packet_next_reloc(p, &reloc);
197cbdd4501SAndi Kleen 		if (r) {
198cbdd4501SAndi Kleen 			DRM_ERROR("No reloc for packet3 %d\n",
199cbdd4501SAndi Kleen 					  pkt->opcode);
200cbdd4501SAndi Kleen 			r100_cs_dump_packet(p, pkt);
201cbdd4501SAndi Kleen 			return r;
202cbdd4501SAndi Kleen 		}
203cbdd4501SAndi Kleen 		idx_value = radeon_get_ib_value(p, idx);
204cbdd4501SAndi Kleen 		ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
205cbdd4501SAndi Kleen 		track->arrays[i + 0].robj = reloc->robj;
206cbdd4501SAndi Kleen 		track->arrays[i + 0].esize = idx_value >> 8;
207cbdd4501SAndi Kleen 		track->arrays[i + 0].esize &= 0x7F;
208cbdd4501SAndi Kleen 	}
209cbdd4501SAndi Kleen 	return r;
210cbdd4501SAndi Kleen }
211cbdd4501SAndi Kleen 
2126f34be50SAlex Deucher void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
2136f34be50SAlex Deucher {
2146f34be50SAlex Deucher 	/* enable the pflip int */
2156f34be50SAlex Deucher 	radeon_irq_kms_pflip_irq_get(rdev, crtc);
2166f34be50SAlex Deucher }
2176f34be50SAlex Deucher 
2186f34be50SAlex Deucher void r100_post_page_flip(struct radeon_device *rdev, int crtc)
2196f34be50SAlex Deucher {
2206f34be50SAlex Deucher 	/* disable the pflip int */
2216f34be50SAlex Deucher 	radeon_irq_kms_pflip_irq_put(rdev, crtc);
2226f34be50SAlex Deucher }
2236f34be50SAlex Deucher 
2246f34be50SAlex Deucher u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
2256f34be50SAlex Deucher {
2266f34be50SAlex Deucher 	struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
2276f34be50SAlex Deucher 	u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
228f6496479SAlex Deucher 	int i;
2296f34be50SAlex Deucher 
2306f34be50SAlex Deucher 	/* Lock the graphics update lock */
2316f34be50SAlex Deucher 	/* update the scanout addresses */
2326f34be50SAlex Deucher 	WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
2336f34be50SAlex Deucher 
234acb32506SAlex Deucher 	/* Wait for update_pending to go high. */
235f6496479SAlex Deucher 	for (i = 0; i < rdev->usec_timeout; i++) {
236f6496479SAlex Deucher 		if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
237f6496479SAlex Deucher 			break;
238f6496479SAlex Deucher 		udelay(1);
239f6496479SAlex Deucher 	}
240acb32506SAlex Deucher 	DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
2416f34be50SAlex Deucher 
2426f34be50SAlex Deucher 	/* Unlock the lock, so double-buffering can take place inside vblank */
2436f34be50SAlex Deucher 	tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
2446f34be50SAlex Deucher 	WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
2456f34be50SAlex Deucher 
2466f34be50SAlex Deucher 	/* Return current update_pending status: */
2476f34be50SAlex Deucher 	return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
2486f34be50SAlex Deucher }
2496f34be50SAlex Deucher 
250ce8f5370SAlex Deucher void r100_pm_get_dynpm_state(struct radeon_device *rdev)
251a48b9b4eSAlex Deucher {
252a48b9b4eSAlex Deucher 	int i;
253ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_upclock = true;
254ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_downclock = true;
255a48b9b4eSAlex Deucher 
256ce8f5370SAlex Deucher 	switch (rdev->pm.dynpm_planned_action) {
257ce8f5370SAlex Deucher 	case DYNPM_ACTION_MINIMUM:
258a48b9b4eSAlex Deucher 		rdev->pm.requested_power_state_index = 0;
259ce8f5370SAlex Deucher 		rdev->pm.dynpm_can_downclock = false;
260a48b9b4eSAlex Deucher 		break;
261ce8f5370SAlex Deucher 	case DYNPM_ACTION_DOWNCLOCK:
262a48b9b4eSAlex Deucher 		if (rdev->pm.current_power_state_index == 0) {
263a48b9b4eSAlex Deucher 			rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
264ce8f5370SAlex Deucher 			rdev->pm.dynpm_can_downclock = false;
265a48b9b4eSAlex Deucher 		} else {
266a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
267a48b9b4eSAlex Deucher 				for (i = 0; i < rdev->pm.num_power_states; i++) {
268d7311171SAlex Deucher 					if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
269a48b9b4eSAlex Deucher 						continue;
270a48b9b4eSAlex Deucher 					else if (i >= rdev->pm.current_power_state_index) {
271a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
272a48b9b4eSAlex Deucher 						break;
273a48b9b4eSAlex Deucher 					} else {
274a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = i;
275a48b9b4eSAlex Deucher 						break;
276a48b9b4eSAlex Deucher 					}
277a48b9b4eSAlex Deucher 				}
278a48b9b4eSAlex Deucher 			} else
279a48b9b4eSAlex Deucher 				rdev->pm.requested_power_state_index =
280a48b9b4eSAlex Deucher 					rdev->pm.current_power_state_index - 1;
281a48b9b4eSAlex Deucher 		}
282d7311171SAlex Deucher 		/* don't use the power state if crtcs are active and no display flag is set */
283d7311171SAlex Deucher 		if ((rdev->pm.active_crtc_count > 0) &&
284d7311171SAlex Deucher 		    (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
285d7311171SAlex Deucher 		     RADEON_PM_MODE_NO_DISPLAY)) {
286d7311171SAlex Deucher 			rdev->pm.requested_power_state_index++;
287d7311171SAlex Deucher 		}
288a48b9b4eSAlex Deucher 		break;
289ce8f5370SAlex Deucher 	case DYNPM_ACTION_UPCLOCK:
290a48b9b4eSAlex Deucher 		if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
291a48b9b4eSAlex Deucher 			rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
292ce8f5370SAlex Deucher 			rdev->pm.dynpm_can_upclock = false;
293a48b9b4eSAlex Deucher 		} else {
294a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
295a48b9b4eSAlex Deucher 				for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
296d7311171SAlex Deucher 					if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
297a48b9b4eSAlex Deucher 						continue;
298a48b9b4eSAlex Deucher 					else if (i <= rdev->pm.current_power_state_index) {
299a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
300a48b9b4eSAlex Deucher 						break;
301a48b9b4eSAlex Deucher 					} else {
302a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = i;
303a48b9b4eSAlex Deucher 						break;
304a48b9b4eSAlex Deucher 					}
305a48b9b4eSAlex Deucher 				}
306a48b9b4eSAlex Deucher 			} else
307a48b9b4eSAlex Deucher 				rdev->pm.requested_power_state_index =
308a48b9b4eSAlex Deucher 					rdev->pm.current_power_state_index + 1;
309a48b9b4eSAlex Deucher 		}
310a48b9b4eSAlex Deucher 		break;
311ce8f5370SAlex Deucher 	case DYNPM_ACTION_DEFAULT:
31258e21dffSAlex Deucher 		rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
313ce8f5370SAlex Deucher 		rdev->pm.dynpm_can_upclock = false;
31458e21dffSAlex Deucher 		break;
315ce8f5370SAlex Deucher 	case DYNPM_ACTION_NONE:
316a48b9b4eSAlex Deucher 	default:
317a48b9b4eSAlex Deucher 		DRM_ERROR("Requested mode for not defined action\n");
318a48b9b4eSAlex Deucher 		return;
319a48b9b4eSAlex Deucher 	}
320a48b9b4eSAlex Deucher 	/* only one clock mode per power state */
321a48b9b4eSAlex Deucher 	rdev->pm.requested_clock_mode_index = 0;
322a48b9b4eSAlex Deucher 
323d9fdaafbSDave Airlie 	DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
324a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
325a48b9b4eSAlex Deucher 		  clock_info[rdev->pm.requested_clock_mode_index].sclk,
326a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
327a48b9b4eSAlex Deucher 		  clock_info[rdev->pm.requested_clock_mode_index].mclk,
328a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
32979daedc9SAlex Deucher 		  pcie_lanes);
330a48b9b4eSAlex Deucher }
331a48b9b4eSAlex Deucher 
332ce8f5370SAlex Deucher void r100_pm_init_profile(struct radeon_device *rdev)
333bae6b562SAlex Deucher {
334ce8f5370SAlex Deucher 	/* default */
335ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
336ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
337ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
338ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
339ce8f5370SAlex Deucher 	/* low sh */
340ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
341ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
342ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
343ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
344c9e75b21SAlex Deucher 	/* mid sh */
345c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
346c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
347c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
348c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
349ce8f5370SAlex Deucher 	/* high sh */
350ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
351ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
352ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
353ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
354ce8f5370SAlex Deucher 	/* low mh */
355ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
356ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
357ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
358ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
359c9e75b21SAlex Deucher 	/* mid mh */
360c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
361c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
362c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
363c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
364ce8f5370SAlex Deucher 	/* high mh */
365ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
366ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
367ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
368ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
369bae6b562SAlex Deucher }
370bae6b562SAlex Deucher 
37149e02b73SAlex Deucher void r100_pm_misc(struct radeon_device *rdev)
37249e02b73SAlex Deucher {
37349e02b73SAlex Deucher 	int requested_index = rdev->pm.requested_power_state_index;
37449e02b73SAlex Deucher 	struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
37549e02b73SAlex Deucher 	struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
37649e02b73SAlex Deucher 	u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
37749e02b73SAlex Deucher 
37849e02b73SAlex Deucher 	if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
37949e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
38049e02b73SAlex Deucher 			tmp = RREG32(voltage->gpio.reg);
38149e02b73SAlex Deucher 			if (voltage->active_high)
38249e02b73SAlex Deucher 				tmp |= voltage->gpio.mask;
38349e02b73SAlex Deucher 			else
38449e02b73SAlex Deucher 				tmp &= ~(voltage->gpio.mask);
38549e02b73SAlex Deucher 			WREG32(voltage->gpio.reg, tmp);
38649e02b73SAlex Deucher 			if (voltage->delay)
38749e02b73SAlex Deucher 				udelay(voltage->delay);
38849e02b73SAlex Deucher 		} else {
38949e02b73SAlex Deucher 			tmp = RREG32(voltage->gpio.reg);
39049e02b73SAlex Deucher 			if (voltage->active_high)
39149e02b73SAlex Deucher 				tmp &= ~voltage->gpio.mask;
39249e02b73SAlex Deucher 			else
39349e02b73SAlex Deucher 				tmp |= voltage->gpio.mask;
39449e02b73SAlex Deucher 			WREG32(voltage->gpio.reg, tmp);
39549e02b73SAlex Deucher 			if (voltage->delay)
39649e02b73SAlex Deucher 				udelay(voltage->delay);
39749e02b73SAlex Deucher 		}
39849e02b73SAlex Deucher 	}
39949e02b73SAlex Deucher 
40049e02b73SAlex Deucher 	sclk_cntl = RREG32_PLL(SCLK_CNTL);
40149e02b73SAlex Deucher 	sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
40249e02b73SAlex Deucher 	sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
40349e02b73SAlex Deucher 	sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
40449e02b73SAlex Deucher 	sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
40549e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
40649e02b73SAlex Deucher 		sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
40749e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
40849e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
40949e02b73SAlex Deucher 		else
41049e02b73SAlex Deucher 			sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
41149e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
41249e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
41349e02b73SAlex Deucher 		else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
41449e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
41549e02b73SAlex Deucher 	} else
41649e02b73SAlex Deucher 		sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
41749e02b73SAlex Deucher 
41849e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
41949e02b73SAlex Deucher 		sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
42049e02b73SAlex Deucher 		if (voltage->delay) {
42149e02b73SAlex Deucher 			sclk_more_cntl |= VOLTAGE_DROP_SYNC;
42249e02b73SAlex Deucher 			switch (voltage->delay) {
42349e02b73SAlex Deucher 			case 33:
42449e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
42549e02b73SAlex Deucher 				break;
42649e02b73SAlex Deucher 			case 66:
42749e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
42849e02b73SAlex Deucher 				break;
42949e02b73SAlex Deucher 			case 99:
43049e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
43149e02b73SAlex Deucher 				break;
43249e02b73SAlex Deucher 			case 132:
43349e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
43449e02b73SAlex Deucher 				break;
43549e02b73SAlex Deucher 			}
43649e02b73SAlex Deucher 		} else
43749e02b73SAlex Deucher 			sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
43849e02b73SAlex Deucher 	} else
43949e02b73SAlex Deucher 		sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
44049e02b73SAlex Deucher 
44149e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
44249e02b73SAlex Deucher 		sclk_cntl &= ~FORCE_HDP;
44349e02b73SAlex Deucher 	else
44449e02b73SAlex Deucher 		sclk_cntl |= FORCE_HDP;
44549e02b73SAlex Deucher 
44649e02b73SAlex Deucher 	WREG32_PLL(SCLK_CNTL, sclk_cntl);
44749e02b73SAlex Deucher 	WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
44849e02b73SAlex Deucher 	WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
44949e02b73SAlex Deucher 
45049e02b73SAlex Deucher 	/* set pcie lanes */
45149e02b73SAlex Deucher 	if ((rdev->flags & RADEON_IS_PCIE) &&
45249e02b73SAlex Deucher 	    !(rdev->flags & RADEON_IS_IGP) &&
453798bcf73SAlex Deucher 	    rdev->asic->pm.set_pcie_lanes &&
45449e02b73SAlex Deucher 	    (ps->pcie_lanes !=
45549e02b73SAlex Deucher 	     rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
45649e02b73SAlex Deucher 		radeon_set_pcie_lanes(rdev,
45749e02b73SAlex Deucher 				      ps->pcie_lanes);
458d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
45949e02b73SAlex Deucher 	}
46049e02b73SAlex Deucher }
46149e02b73SAlex Deucher 
46249e02b73SAlex Deucher void r100_pm_prepare(struct radeon_device *rdev)
46349e02b73SAlex Deucher {
46449e02b73SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
46549e02b73SAlex Deucher 	struct drm_crtc *crtc;
46649e02b73SAlex Deucher 	struct radeon_crtc *radeon_crtc;
46749e02b73SAlex Deucher 	u32 tmp;
46849e02b73SAlex Deucher 
46949e02b73SAlex Deucher 	/* disable any active CRTCs */
47049e02b73SAlex Deucher 	list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
47149e02b73SAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
47249e02b73SAlex Deucher 		if (radeon_crtc->enabled) {
47349e02b73SAlex Deucher 			if (radeon_crtc->crtc_id) {
47449e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
47549e02b73SAlex Deucher 				tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
47649e02b73SAlex Deucher 				WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
47749e02b73SAlex Deucher 			} else {
47849e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC_GEN_CNTL);
47949e02b73SAlex Deucher 				tmp |= RADEON_CRTC_DISP_REQ_EN_B;
48049e02b73SAlex Deucher 				WREG32(RADEON_CRTC_GEN_CNTL, tmp);
48149e02b73SAlex Deucher 			}
48249e02b73SAlex Deucher 		}
48349e02b73SAlex Deucher 	}
48449e02b73SAlex Deucher }
48549e02b73SAlex Deucher 
48649e02b73SAlex Deucher void r100_pm_finish(struct radeon_device *rdev)
48749e02b73SAlex Deucher {
48849e02b73SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
48949e02b73SAlex Deucher 	struct drm_crtc *crtc;
49049e02b73SAlex Deucher 	struct radeon_crtc *radeon_crtc;
49149e02b73SAlex Deucher 	u32 tmp;
49249e02b73SAlex Deucher 
49349e02b73SAlex Deucher 	/* enable any active CRTCs */
49449e02b73SAlex Deucher 	list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
49549e02b73SAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
49649e02b73SAlex Deucher 		if (radeon_crtc->enabled) {
49749e02b73SAlex Deucher 			if (radeon_crtc->crtc_id) {
49849e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
49949e02b73SAlex Deucher 				tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
50049e02b73SAlex Deucher 				WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
50149e02b73SAlex Deucher 			} else {
50249e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC_GEN_CNTL);
50349e02b73SAlex Deucher 				tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
50449e02b73SAlex Deucher 				WREG32(RADEON_CRTC_GEN_CNTL, tmp);
50549e02b73SAlex Deucher 			}
50649e02b73SAlex Deucher 		}
50749e02b73SAlex Deucher 	}
50849e02b73SAlex Deucher }
50949e02b73SAlex Deucher 
510def9ba9cSAlex Deucher bool r100_gui_idle(struct radeon_device *rdev)
511def9ba9cSAlex Deucher {
512def9ba9cSAlex Deucher 	if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
513def9ba9cSAlex Deucher 		return false;
514def9ba9cSAlex Deucher 	else
515def9ba9cSAlex Deucher 		return true;
516def9ba9cSAlex Deucher }
517def9ba9cSAlex Deucher 
51805a05c50SAlex Deucher /* hpd for digital panel detect/disconnect */
51905a05c50SAlex Deucher bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
52005a05c50SAlex Deucher {
52105a05c50SAlex Deucher 	bool connected = false;
52205a05c50SAlex Deucher 
52305a05c50SAlex Deucher 	switch (hpd) {
52405a05c50SAlex Deucher 	case RADEON_HPD_1:
52505a05c50SAlex Deucher 		if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
52605a05c50SAlex Deucher 			connected = true;
52705a05c50SAlex Deucher 		break;
52805a05c50SAlex Deucher 	case RADEON_HPD_2:
52905a05c50SAlex Deucher 		if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
53005a05c50SAlex Deucher 			connected = true;
53105a05c50SAlex Deucher 		break;
53205a05c50SAlex Deucher 	default:
53305a05c50SAlex Deucher 		break;
53405a05c50SAlex Deucher 	}
53505a05c50SAlex Deucher 	return connected;
53605a05c50SAlex Deucher }
53705a05c50SAlex Deucher 
53805a05c50SAlex Deucher void r100_hpd_set_polarity(struct radeon_device *rdev,
53905a05c50SAlex Deucher 			   enum radeon_hpd_id hpd)
54005a05c50SAlex Deucher {
54105a05c50SAlex Deucher 	u32 tmp;
54205a05c50SAlex Deucher 	bool connected = r100_hpd_sense(rdev, hpd);
54305a05c50SAlex Deucher 
54405a05c50SAlex Deucher 	switch (hpd) {
54505a05c50SAlex Deucher 	case RADEON_HPD_1:
54605a05c50SAlex Deucher 		tmp = RREG32(RADEON_FP_GEN_CNTL);
54705a05c50SAlex Deucher 		if (connected)
54805a05c50SAlex Deucher 			tmp &= ~RADEON_FP_DETECT_INT_POL;
54905a05c50SAlex Deucher 		else
55005a05c50SAlex Deucher 			tmp |= RADEON_FP_DETECT_INT_POL;
55105a05c50SAlex Deucher 		WREG32(RADEON_FP_GEN_CNTL, tmp);
55205a05c50SAlex Deucher 		break;
55305a05c50SAlex Deucher 	case RADEON_HPD_2:
55405a05c50SAlex Deucher 		tmp = RREG32(RADEON_FP2_GEN_CNTL);
55505a05c50SAlex Deucher 		if (connected)
55605a05c50SAlex Deucher 			tmp &= ~RADEON_FP2_DETECT_INT_POL;
55705a05c50SAlex Deucher 		else
55805a05c50SAlex Deucher 			tmp |= RADEON_FP2_DETECT_INT_POL;
55905a05c50SAlex Deucher 		WREG32(RADEON_FP2_GEN_CNTL, tmp);
56005a05c50SAlex Deucher 		break;
56105a05c50SAlex Deucher 	default:
56205a05c50SAlex Deucher 		break;
56305a05c50SAlex Deucher 	}
56405a05c50SAlex Deucher }
56505a05c50SAlex Deucher 
56605a05c50SAlex Deucher void r100_hpd_init(struct radeon_device *rdev)
56705a05c50SAlex Deucher {
56805a05c50SAlex Deucher 	struct drm_device *dev = rdev->ddev;
56905a05c50SAlex Deucher 	struct drm_connector *connector;
570fb98257aSChristian Koenig 	unsigned enable = 0;
57105a05c50SAlex Deucher 
57205a05c50SAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
57305a05c50SAlex Deucher 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
574fb98257aSChristian Koenig 		enable |= 1 << radeon_connector->hpd.hpd;
57564912e99SAlex Deucher 		radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
57605a05c50SAlex Deucher 	}
577fb98257aSChristian Koenig 	radeon_irq_kms_enable_hpd(rdev, enable);
57805a05c50SAlex Deucher }
57905a05c50SAlex Deucher 
58005a05c50SAlex Deucher void r100_hpd_fini(struct radeon_device *rdev)
58105a05c50SAlex Deucher {
58205a05c50SAlex Deucher 	struct drm_device *dev = rdev->ddev;
58305a05c50SAlex Deucher 	struct drm_connector *connector;
584fb98257aSChristian Koenig 	unsigned disable = 0;
58505a05c50SAlex Deucher 
58605a05c50SAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
58705a05c50SAlex Deucher 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
588fb98257aSChristian Koenig 		disable |= 1 << radeon_connector->hpd.hpd;
58905a05c50SAlex Deucher 	}
590fb98257aSChristian Koenig 	radeon_irq_kms_disable_hpd(rdev, disable);
59105a05c50SAlex Deucher }
59205a05c50SAlex Deucher 
593771fe6b9SJerome Glisse /*
594771fe6b9SJerome Glisse  * PCI GART
595771fe6b9SJerome Glisse  */
596771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
597771fe6b9SJerome Glisse {
598771fe6b9SJerome Glisse 	/* TODO: can we do somethings here ? */
599771fe6b9SJerome Glisse 	/* It seems hw only cache one entry so we should discard this
600771fe6b9SJerome Glisse 	 * entry otherwise if first GPU GART read hit this entry it
601771fe6b9SJerome Glisse 	 * could end up in wrong address. */
602771fe6b9SJerome Glisse }
603771fe6b9SJerome Glisse 
6044aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev)
6054aac0473SJerome Glisse {
6064aac0473SJerome Glisse 	int r;
6074aac0473SJerome Glisse 
608c9a1be96SJerome Glisse 	if (rdev->gart.ptr) {
609fce7d61bSJoe Perches 		WARN(1, "R100 PCI GART already initialized\n");
6104aac0473SJerome Glisse 		return 0;
6114aac0473SJerome Glisse 	}
6124aac0473SJerome Glisse 	/* Initialize common gart structure */
6134aac0473SJerome Glisse 	r = radeon_gart_init(rdev);
6144aac0473SJerome Glisse 	if (r)
6154aac0473SJerome Glisse 		return r;
6164aac0473SJerome Glisse 	rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
617c5b3b850SAlex Deucher 	rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
618c5b3b850SAlex Deucher 	rdev->asic->gart.set_page = &r100_pci_gart_set_page;
6194aac0473SJerome Glisse 	return radeon_gart_table_ram_alloc(rdev);
6204aac0473SJerome Glisse }
6214aac0473SJerome Glisse 
62217e15b0cSDave Airlie /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
62317e15b0cSDave Airlie void r100_enable_bm(struct radeon_device *rdev)
62417e15b0cSDave Airlie {
62517e15b0cSDave Airlie 	uint32_t tmp;
62617e15b0cSDave Airlie 	/* Enable bus mastering */
62717e15b0cSDave Airlie 	tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
62817e15b0cSDave Airlie 	WREG32(RADEON_BUS_CNTL, tmp);
62917e15b0cSDave Airlie }
63017e15b0cSDave Airlie 
631771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev)
632771fe6b9SJerome Glisse {
633771fe6b9SJerome Glisse 	uint32_t tmp;
634771fe6b9SJerome Glisse 
63582568565SDave Airlie 	radeon_gart_restore(rdev);
636771fe6b9SJerome Glisse 	/* discard memory request outside of configured range */
637771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
638771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp);
639771fe6b9SJerome Glisse 	/* set address range for PCI address translate */
640d594e46aSJerome Glisse 	WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
641d594e46aSJerome Glisse 	WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
642771fe6b9SJerome Glisse 	/* set PCI GART page-table base address */
643771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
644771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
645771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp);
646771fe6b9SJerome Glisse 	r100_pci_gart_tlb_flush(rdev);
64743caf451SMichel Dänzer 	DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n",
648fcf4de5aSTormod Volden 		 (unsigned)(rdev->mc.gtt_size >> 20),
649fcf4de5aSTormod Volden 		 (unsigned long long)rdev->gart.table_addr);
650771fe6b9SJerome Glisse 	rdev->gart.ready = true;
651771fe6b9SJerome Glisse 	return 0;
652771fe6b9SJerome Glisse }
653771fe6b9SJerome Glisse 
654771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev)
655771fe6b9SJerome Glisse {
656771fe6b9SJerome Glisse 	uint32_t tmp;
657771fe6b9SJerome Glisse 
658771fe6b9SJerome Glisse 	/* discard memory request outside of configured range */
659771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
660771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
661771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_LO_ADDR, 0);
662771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_HI_ADDR, 0);
663771fe6b9SJerome Glisse }
664771fe6b9SJerome Glisse 
665771fe6b9SJerome Glisse int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
666771fe6b9SJerome Glisse {
667c9a1be96SJerome Glisse 	u32 *gtt = rdev->gart.ptr;
668c9a1be96SJerome Glisse 
669771fe6b9SJerome Glisse 	if (i < 0 || i > rdev->gart.num_gpu_pages) {
670771fe6b9SJerome Glisse 		return -EINVAL;
671771fe6b9SJerome Glisse 	}
672c9a1be96SJerome Glisse 	gtt[i] = cpu_to_le32(lower_32_bits(addr));
673771fe6b9SJerome Glisse 	return 0;
674771fe6b9SJerome Glisse }
675771fe6b9SJerome Glisse 
6764aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev)
677771fe6b9SJerome Glisse {
678f9274562SJerome Glisse 	radeon_gart_fini(rdev);
679771fe6b9SJerome Glisse 	r100_pci_gart_disable(rdev);
6804aac0473SJerome Glisse 	radeon_gart_table_ram_free(rdev);
681771fe6b9SJerome Glisse }
682771fe6b9SJerome Glisse 
6837ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev)
6847ed220d7SMichel Dänzer {
6857ed220d7SMichel Dänzer 	uint32_t tmp = 0;
6867ed220d7SMichel Dänzer 
687003e69f9SJerome Glisse 	if (!rdev->irq.installed) {
688fce7d61bSJoe Perches 		WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
689003e69f9SJerome Glisse 		WREG32(R_000040_GEN_INT_CNTL, 0);
690003e69f9SJerome Glisse 		return -EINVAL;
691003e69f9SJerome Glisse 	}
692*736fc37fSChristian Koenig 	if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
6937ed220d7SMichel Dänzer 		tmp |= RADEON_SW_INT_ENABLE;
6947ed220d7SMichel Dänzer 	}
6952031f77cSAlex Deucher 	if (rdev->irq.gui_idle) {
6962031f77cSAlex Deucher 		tmp |= RADEON_GUI_IDLE_MASK;
6972031f77cSAlex Deucher 	}
6986f34be50SAlex Deucher 	if (rdev->irq.crtc_vblank_int[0] ||
699*736fc37fSChristian Koenig 	    atomic_read(&rdev->irq.pflip[0])) {
7007ed220d7SMichel Dänzer 		tmp |= RADEON_CRTC_VBLANK_MASK;
7017ed220d7SMichel Dänzer 	}
7026f34be50SAlex Deucher 	if (rdev->irq.crtc_vblank_int[1] ||
703*736fc37fSChristian Koenig 	    atomic_read(&rdev->irq.pflip[1])) {
7047ed220d7SMichel Dänzer 		tmp |= RADEON_CRTC2_VBLANK_MASK;
7057ed220d7SMichel Dänzer 	}
70605a05c50SAlex Deucher 	if (rdev->irq.hpd[0]) {
70705a05c50SAlex Deucher 		tmp |= RADEON_FP_DETECT_MASK;
70805a05c50SAlex Deucher 	}
70905a05c50SAlex Deucher 	if (rdev->irq.hpd[1]) {
71005a05c50SAlex Deucher 		tmp |= RADEON_FP2_DETECT_MASK;
71105a05c50SAlex Deucher 	}
7127ed220d7SMichel Dänzer 	WREG32(RADEON_GEN_INT_CNTL, tmp);
7137ed220d7SMichel Dänzer 	return 0;
7147ed220d7SMichel Dänzer }
7157ed220d7SMichel Dänzer 
7169f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev)
7179f022ddfSJerome Glisse {
7189f022ddfSJerome Glisse 	u32 tmp;
7199f022ddfSJerome Glisse 
7209f022ddfSJerome Glisse 	WREG32(R_000040_GEN_INT_CNTL, 0);
7219f022ddfSJerome Glisse 	/* Wait and acknowledge irq */
7229f022ddfSJerome Glisse 	mdelay(1);
7239f022ddfSJerome Glisse 	tmp = RREG32(R_000044_GEN_INT_STATUS);
7249f022ddfSJerome Glisse 	WREG32(R_000044_GEN_INT_STATUS, tmp);
7259f022ddfSJerome Glisse }
7269f022ddfSJerome Glisse 
727cbdd4501SAndi Kleen static uint32_t r100_irq_ack(struct radeon_device *rdev)
7287ed220d7SMichel Dänzer {
7297ed220d7SMichel Dänzer 	uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
73005a05c50SAlex Deucher 	uint32_t irq_mask = RADEON_SW_INT_TEST |
73105a05c50SAlex Deucher 		RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
73205a05c50SAlex Deucher 		RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
7337ed220d7SMichel Dänzer 
7342031f77cSAlex Deucher 	/* the interrupt works, but the status bit is permanently asserted */
7352031f77cSAlex Deucher 	if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
7362031f77cSAlex Deucher 		if (!rdev->irq.gui_idle_acked)
7372031f77cSAlex Deucher 			irq_mask |= RADEON_GUI_IDLE_STAT;
7382031f77cSAlex Deucher 	}
7392031f77cSAlex Deucher 
7407ed220d7SMichel Dänzer 	if (irqs) {
7417ed220d7SMichel Dänzer 		WREG32(RADEON_GEN_INT_STATUS, irqs);
7427ed220d7SMichel Dänzer 	}
7437ed220d7SMichel Dänzer 	return irqs & irq_mask;
7447ed220d7SMichel Dänzer }
7457ed220d7SMichel Dänzer 
7467ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev)
7477ed220d7SMichel Dänzer {
7483e5cb98dSAlex Deucher 	uint32_t status, msi_rearm;
749d4877cf2SAlex Deucher 	bool queue_hotplug = false;
7507ed220d7SMichel Dänzer 
7512031f77cSAlex Deucher 	/* reset gui idle ack.  the status bit is broken */
7522031f77cSAlex Deucher 	rdev->irq.gui_idle_acked = false;
7532031f77cSAlex Deucher 
7547ed220d7SMichel Dänzer 	status = r100_irq_ack(rdev);
7557ed220d7SMichel Dänzer 	if (!status) {
7567ed220d7SMichel Dänzer 		return IRQ_NONE;
7577ed220d7SMichel Dänzer 	}
758a513c184SJerome Glisse 	if (rdev->shutdown) {
759a513c184SJerome Glisse 		return IRQ_NONE;
760a513c184SJerome Glisse 	}
7617ed220d7SMichel Dänzer 	while (status) {
7627ed220d7SMichel Dänzer 		/* SW interrupt */
7637ed220d7SMichel Dänzer 		if (status & RADEON_SW_INT_TEST) {
7647465280cSAlex Deucher 			radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
7657ed220d7SMichel Dänzer 		}
7662031f77cSAlex Deucher 		/* gui idle interrupt */
7672031f77cSAlex Deucher 		if (status & RADEON_GUI_IDLE_STAT) {
7682031f77cSAlex Deucher 			rdev->irq.gui_idle_acked = true;
7692031f77cSAlex Deucher 			wake_up(&rdev->irq.idle_queue);
7702031f77cSAlex Deucher 		}
7717ed220d7SMichel Dänzer 		/* Vertical blank interrupts */
7727ed220d7SMichel Dänzer 		if (status & RADEON_CRTC_VBLANK_STAT) {
7736f34be50SAlex Deucher 			if (rdev->irq.crtc_vblank_int[0]) {
7747ed220d7SMichel Dänzer 				drm_handle_vblank(rdev->ddev, 0);
775839461d3SRafał Miłecki 				rdev->pm.vblank_sync = true;
77673a6d3fcSRafał Miłecki 				wake_up(&rdev->irq.vblank_queue);
7777ed220d7SMichel Dänzer 			}
778*736fc37fSChristian Koenig 			if (atomic_read(&rdev->irq.pflip[0]))
7793e4ea742SMario Kleiner 				radeon_crtc_handle_flip(rdev, 0);
7806f34be50SAlex Deucher 		}
7817ed220d7SMichel Dänzer 		if (status & RADEON_CRTC2_VBLANK_STAT) {
7826f34be50SAlex Deucher 			if (rdev->irq.crtc_vblank_int[1]) {
7837ed220d7SMichel Dänzer 				drm_handle_vblank(rdev->ddev, 1);
784839461d3SRafał Miłecki 				rdev->pm.vblank_sync = true;
78573a6d3fcSRafał Miłecki 				wake_up(&rdev->irq.vblank_queue);
7867ed220d7SMichel Dänzer 			}
787*736fc37fSChristian Koenig 			if (atomic_read(&rdev->irq.pflip[1]))
7883e4ea742SMario Kleiner 				radeon_crtc_handle_flip(rdev, 1);
7896f34be50SAlex Deucher 		}
79005a05c50SAlex Deucher 		if (status & RADEON_FP_DETECT_STAT) {
791d4877cf2SAlex Deucher 			queue_hotplug = true;
792d4877cf2SAlex Deucher 			DRM_DEBUG("HPD1\n");
79305a05c50SAlex Deucher 		}
79405a05c50SAlex Deucher 		if (status & RADEON_FP2_DETECT_STAT) {
795d4877cf2SAlex Deucher 			queue_hotplug = true;
796d4877cf2SAlex Deucher 			DRM_DEBUG("HPD2\n");
79705a05c50SAlex Deucher 		}
7987ed220d7SMichel Dänzer 		status = r100_irq_ack(rdev);
7997ed220d7SMichel Dänzer 	}
8002031f77cSAlex Deucher 	/* reset gui idle ack.  the status bit is broken */
8012031f77cSAlex Deucher 	rdev->irq.gui_idle_acked = false;
802d4877cf2SAlex Deucher 	if (queue_hotplug)
80332c87fcaSTejun Heo 		schedule_work(&rdev->hotplug_work);
8043e5cb98dSAlex Deucher 	if (rdev->msi_enabled) {
8053e5cb98dSAlex Deucher 		switch (rdev->family) {
8063e5cb98dSAlex Deucher 		case CHIP_RS400:
8073e5cb98dSAlex Deucher 		case CHIP_RS480:
8083e5cb98dSAlex Deucher 			msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
8093e5cb98dSAlex Deucher 			WREG32(RADEON_AIC_CNTL, msi_rearm);
8103e5cb98dSAlex Deucher 			WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
8113e5cb98dSAlex Deucher 			break;
8123e5cb98dSAlex Deucher 		default:
813b7f5b7deSAlex Deucher 			WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
8143e5cb98dSAlex Deucher 			break;
8153e5cb98dSAlex Deucher 		}
8163e5cb98dSAlex Deucher 	}
8177ed220d7SMichel Dänzer 	return IRQ_HANDLED;
8187ed220d7SMichel Dänzer }
8197ed220d7SMichel Dänzer 
8207ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
8217ed220d7SMichel Dänzer {
8227ed220d7SMichel Dänzer 	if (crtc == 0)
8237ed220d7SMichel Dänzer 		return RREG32(RADEON_CRTC_CRNT_FRAME);
8247ed220d7SMichel Dänzer 	else
8257ed220d7SMichel Dänzer 		return RREG32(RADEON_CRTC2_CRNT_FRAME);
8267ed220d7SMichel Dänzer }
8277ed220d7SMichel Dänzer 
8289e5b2af7SPauli Nieminen /* Who ever call radeon_fence_emit should call ring_lock and ask
8299e5b2af7SPauli Nieminen  * for enough space (today caller are ib schedule and buffer move) */
830771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev,
831771fe6b9SJerome Glisse 			  struct radeon_fence *fence)
832771fe6b9SJerome Glisse {
833e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[fence->ring];
8347b1f2485SChristian König 
8359e5b2af7SPauli Nieminen 	/* We have to make sure that caches are flushed before
8369e5b2af7SPauli Nieminen 	 * CPU might read something from VRAM. */
837e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
838e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
839e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
840e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
841771fe6b9SJerome Glisse 	/* Wait until IDLE & CLEAN */
842e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
843e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
844e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
845e32eb50dSChristian König 	radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
846cafe6609SJerome Glisse 				RADEON_HDP_READ_BUFFER_INVALIDATE);
847e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
848e32eb50dSChristian König 	radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
849771fe6b9SJerome Glisse 	/* Emit fence sequence & fire IRQ */
850e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
851e32eb50dSChristian König 	radeon_ring_write(ring, fence->seq);
852e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
853e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_SW_INT_FIRE);
854771fe6b9SJerome Glisse }
855771fe6b9SJerome Glisse 
85615d3332fSChristian König void r100_semaphore_ring_emit(struct radeon_device *rdev,
857e32eb50dSChristian König 			      struct radeon_ring *ring,
85815d3332fSChristian König 			      struct radeon_semaphore *semaphore,
8597b1f2485SChristian König 			      bool emit_wait)
86015d3332fSChristian König {
86115d3332fSChristian König 	/* Unused on older asics, since we don't have semaphores or multiple rings */
86215d3332fSChristian König 	BUG();
86315d3332fSChristian König }
86415d3332fSChristian König 
865771fe6b9SJerome Glisse int r100_copy_blit(struct radeon_device *rdev,
866771fe6b9SJerome Glisse 		   uint64_t src_offset,
867771fe6b9SJerome Glisse 		   uint64_t dst_offset,
868003cefe0SAlex Deucher 		   unsigned num_gpu_pages,
869876dc9f3SChristian König 		   struct radeon_fence **fence)
870771fe6b9SJerome Glisse {
871e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
872771fe6b9SJerome Glisse 	uint32_t cur_pages;
873003cefe0SAlex Deucher 	uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
874771fe6b9SJerome Glisse 	uint32_t pitch;
875771fe6b9SJerome Glisse 	uint32_t stride_pixels;
876771fe6b9SJerome Glisse 	unsigned ndw;
877771fe6b9SJerome Glisse 	int num_loops;
878771fe6b9SJerome Glisse 	int r = 0;
879771fe6b9SJerome Glisse 
880771fe6b9SJerome Glisse 	/* radeon limited to 16k stride */
881771fe6b9SJerome Glisse 	stride_bytes &= 0x3fff;
882771fe6b9SJerome Glisse 	/* radeon pitch is /64 */
883771fe6b9SJerome Glisse 	pitch = stride_bytes / 64;
884771fe6b9SJerome Glisse 	stride_pixels = stride_bytes / 4;
885003cefe0SAlex Deucher 	num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
886771fe6b9SJerome Glisse 
887771fe6b9SJerome Glisse 	/* Ask for enough room for blit + flush + fence */
888771fe6b9SJerome Glisse 	ndw = 64 + (10 * num_loops);
889e32eb50dSChristian König 	r = radeon_ring_lock(rdev, ring, ndw);
890771fe6b9SJerome Glisse 	if (r) {
891771fe6b9SJerome Glisse 		DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
892771fe6b9SJerome Glisse 		return -EINVAL;
893771fe6b9SJerome Glisse 	}
894003cefe0SAlex Deucher 	while (num_gpu_pages > 0) {
895003cefe0SAlex Deucher 		cur_pages = num_gpu_pages;
896771fe6b9SJerome Glisse 		if (cur_pages > 8191) {
897771fe6b9SJerome Glisse 			cur_pages = 8191;
898771fe6b9SJerome Glisse 		}
899003cefe0SAlex Deucher 		num_gpu_pages -= cur_pages;
900771fe6b9SJerome Glisse 
901771fe6b9SJerome Glisse 		/* pages are in Y direction - height
902771fe6b9SJerome Glisse 		   page width in X direction - width */
903e32eb50dSChristian König 		radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
904e32eb50dSChristian König 		radeon_ring_write(ring,
905771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
906771fe6b9SJerome Glisse 				  RADEON_GMC_DST_PITCH_OFFSET_CNTL |
907771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_CLIPPING |
908771fe6b9SJerome Glisse 				  RADEON_GMC_DST_CLIPPING |
909771fe6b9SJerome Glisse 				  RADEON_GMC_BRUSH_NONE |
910771fe6b9SJerome Glisse 				  (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
911771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_DATATYPE_COLOR |
912771fe6b9SJerome Glisse 				  RADEON_ROP3_S |
913771fe6b9SJerome Glisse 				  RADEON_DP_SRC_SOURCE_MEMORY |
914771fe6b9SJerome Glisse 				  RADEON_GMC_CLR_CMP_CNTL_DIS |
915771fe6b9SJerome Glisse 				  RADEON_GMC_WR_MSK_DIS);
916e32eb50dSChristian König 		radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
917e32eb50dSChristian König 		radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
918e32eb50dSChristian König 		radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
919e32eb50dSChristian König 		radeon_ring_write(ring, 0);
920e32eb50dSChristian König 		radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
921e32eb50dSChristian König 		radeon_ring_write(ring, num_gpu_pages);
922e32eb50dSChristian König 		radeon_ring_write(ring, num_gpu_pages);
923e32eb50dSChristian König 		radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
924771fe6b9SJerome Glisse 	}
925e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
926e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
927e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
928e32eb50dSChristian König 	radeon_ring_write(ring,
929771fe6b9SJerome Glisse 			  RADEON_WAIT_2D_IDLECLEAN |
930771fe6b9SJerome Glisse 			  RADEON_WAIT_HOST_IDLECLEAN |
931771fe6b9SJerome Glisse 			  RADEON_WAIT_DMA_GUI_IDLE);
932771fe6b9SJerome Glisse 	if (fence) {
933876dc9f3SChristian König 		r = radeon_fence_emit(rdev, fence, RADEON_RING_TYPE_GFX_INDEX);
934771fe6b9SJerome Glisse 	}
935e32eb50dSChristian König 	radeon_ring_unlock_commit(rdev, ring);
936771fe6b9SJerome Glisse 	return r;
937771fe6b9SJerome Glisse }
938771fe6b9SJerome Glisse 
93945600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev)
94045600232SJerome Glisse {
94145600232SJerome Glisse 	unsigned i;
94245600232SJerome Glisse 	u32 tmp;
94345600232SJerome Glisse 
94445600232SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
94545600232SJerome Glisse 		tmp = RREG32(R_000E40_RBBM_STATUS);
94645600232SJerome Glisse 		if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
94745600232SJerome Glisse 			return 0;
94845600232SJerome Glisse 		}
94945600232SJerome Glisse 		udelay(1);
95045600232SJerome Glisse 	}
95145600232SJerome Glisse 	return -1;
95245600232SJerome Glisse }
95345600232SJerome Glisse 
954f712812eSAlex Deucher void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
955771fe6b9SJerome Glisse {
956771fe6b9SJerome Glisse 	int r;
957771fe6b9SJerome Glisse 
958e32eb50dSChristian König 	r = radeon_ring_lock(rdev, ring, 2);
959771fe6b9SJerome Glisse 	if (r) {
960771fe6b9SJerome Glisse 		return;
961771fe6b9SJerome Glisse 	}
962e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
963e32eb50dSChristian König 	radeon_ring_write(ring,
964771fe6b9SJerome Glisse 			  RADEON_ISYNC_ANY2D_IDLE3D |
965771fe6b9SJerome Glisse 			  RADEON_ISYNC_ANY3D_IDLE2D |
966771fe6b9SJerome Glisse 			  RADEON_ISYNC_WAIT_IDLEGUI |
967771fe6b9SJerome Glisse 			  RADEON_ISYNC_CPSCRATCH_IDLEGUI);
968e32eb50dSChristian König 	radeon_ring_unlock_commit(rdev, ring);
969771fe6b9SJerome Glisse }
970771fe6b9SJerome Glisse 
97170967ab9SBen Hutchings 
97270967ab9SBen Hutchings /* Load the microcode for the CP */
97370967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev)
974771fe6b9SJerome Glisse {
97570967ab9SBen Hutchings 	struct platform_device *pdev;
97670967ab9SBen Hutchings 	const char *fw_name = NULL;
97770967ab9SBen Hutchings 	int err;
978771fe6b9SJerome Glisse 
979d9fdaafbSDave Airlie 	DRM_DEBUG_KMS("\n");
98070967ab9SBen Hutchings 
98170967ab9SBen Hutchings 	pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
98270967ab9SBen Hutchings 	err = IS_ERR(pdev);
98370967ab9SBen Hutchings 	if (err) {
98470967ab9SBen Hutchings 		printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
98570967ab9SBen Hutchings 		return -EINVAL;
986771fe6b9SJerome Glisse 	}
987771fe6b9SJerome Glisse 	if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
988771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
989771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS200)) {
990771fe6b9SJerome Glisse 		DRM_INFO("Loading R100 Microcode\n");
99170967ab9SBen Hutchings 		fw_name = FIRMWARE_R100;
992771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R200) ||
993771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV250) ||
994771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV280) ||
995771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS300)) {
996771fe6b9SJerome Glisse 		DRM_INFO("Loading R200 Microcode\n");
99770967ab9SBen Hutchings 		fw_name = FIRMWARE_R200;
998771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R300) ||
999771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R350) ||
1000771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV350) ||
1001771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV380) ||
1002771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS400) ||
1003771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS480)) {
1004771fe6b9SJerome Glisse 		DRM_INFO("Loading R300 Microcode\n");
100570967ab9SBen Hutchings 		fw_name = FIRMWARE_R300;
1006771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R420) ||
1007771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R423) ||
1008771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV410)) {
1009771fe6b9SJerome Glisse 		DRM_INFO("Loading R400 Microcode\n");
101070967ab9SBen Hutchings 		fw_name = FIRMWARE_R420;
1011771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_RS690) ||
1012771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS740)) {
1013771fe6b9SJerome Glisse 		DRM_INFO("Loading RS690/RS740 Microcode\n");
101470967ab9SBen Hutchings 		fw_name = FIRMWARE_RS690;
1015771fe6b9SJerome Glisse 	} else if (rdev->family == CHIP_RS600) {
1016771fe6b9SJerome Glisse 		DRM_INFO("Loading RS600 Microcode\n");
101770967ab9SBen Hutchings 		fw_name = FIRMWARE_RS600;
1018771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_RV515) ||
1019771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R520) ||
1020771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV530) ||
1021771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R580) ||
1022771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV560) ||
1023771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV570)) {
1024771fe6b9SJerome Glisse 		DRM_INFO("Loading R500 Microcode\n");
102570967ab9SBen Hutchings 		fw_name = FIRMWARE_R520;
102670967ab9SBen Hutchings 	}
102770967ab9SBen Hutchings 
10283ce0a23dSJerome Glisse 	err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
102970967ab9SBen Hutchings 	platform_device_unregister(pdev);
103070967ab9SBen Hutchings 	if (err) {
103170967ab9SBen Hutchings 		printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
103270967ab9SBen Hutchings 		       fw_name);
10333ce0a23dSJerome Glisse 	} else if (rdev->me_fw->size % 8) {
103470967ab9SBen Hutchings 		printk(KERN_ERR
103570967ab9SBen Hutchings 		       "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
10363ce0a23dSJerome Glisse 		       rdev->me_fw->size, fw_name);
103770967ab9SBen Hutchings 		err = -EINVAL;
10383ce0a23dSJerome Glisse 		release_firmware(rdev->me_fw);
10393ce0a23dSJerome Glisse 		rdev->me_fw = NULL;
104070967ab9SBen Hutchings 	}
104170967ab9SBen Hutchings 	return err;
104270967ab9SBen Hutchings }
1043d4550907SJerome Glisse 
104470967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev)
104570967ab9SBen Hutchings {
104670967ab9SBen Hutchings 	const __be32 *fw_data;
104770967ab9SBen Hutchings 	int i, size;
104870967ab9SBen Hutchings 
104970967ab9SBen Hutchings 	if (r100_gui_wait_for_idle(rdev)) {
105070967ab9SBen Hutchings 		printk(KERN_WARNING "Failed to wait GUI idle while "
105170967ab9SBen Hutchings 		       "programming pipes. Bad things might happen.\n");
105270967ab9SBen Hutchings 	}
105370967ab9SBen Hutchings 
10543ce0a23dSJerome Glisse 	if (rdev->me_fw) {
10553ce0a23dSJerome Glisse 		size = rdev->me_fw->size / 4;
10563ce0a23dSJerome Glisse 		fw_data = (const __be32 *)&rdev->me_fw->data[0];
105770967ab9SBen Hutchings 		WREG32(RADEON_CP_ME_RAM_ADDR, 0);
105870967ab9SBen Hutchings 		for (i = 0; i < size; i += 2) {
105970967ab9SBen Hutchings 			WREG32(RADEON_CP_ME_RAM_DATAH,
106070967ab9SBen Hutchings 			       be32_to_cpup(&fw_data[i]));
106170967ab9SBen Hutchings 			WREG32(RADEON_CP_ME_RAM_DATAL,
106270967ab9SBen Hutchings 			       be32_to_cpup(&fw_data[i + 1]));
1063771fe6b9SJerome Glisse 		}
1064771fe6b9SJerome Glisse 	}
1065771fe6b9SJerome Glisse }
1066771fe6b9SJerome Glisse 
1067771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
1068771fe6b9SJerome Glisse {
1069e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
1070771fe6b9SJerome Glisse 	unsigned rb_bufsz;
1071771fe6b9SJerome Glisse 	unsigned rb_blksz;
1072771fe6b9SJerome Glisse 	unsigned max_fetch;
1073771fe6b9SJerome Glisse 	unsigned pre_write_timer;
1074771fe6b9SJerome Glisse 	unsigned pre_write_limit;
1075771fe6b9SJerome Glisse 	unsigned indirect2_start;
1076771fe6b9SJerome Glisse 	unsigned indirect1_start;
1077771fe6b9SJerome Glisse 	uint32_t tmp;
1078771fe6b9SJerome Glisse 	int r;
1079771fe6b9SJerome Glisse 
1080771fe6b9SJerome Glisse 	if (r100_debugfs_cp_init(rdev)) {
1081771fe6b9SJerome Glisse 		DRM_ERROR("Failed to register debugfs file for CP !\n");
1082771fe6b9SJerome Glisse 	}
10833ce0a23dSJerome Glisse 	if (!rdev->me_fw) {
108470967ab9SBen Hutchings 		r = r100_cp_init_microcode(rdev);
108570967ab9SBen Hutchings 		if (r) {
108670967ab9SBen Hutchings 			DRM_ERROR("Failed to load firmware!\n");
108770967ab9SBen Hutchings 			return r;
108870967ab9SBen Hutchings 		}
108970967ab9SBen Hutchings 	}
109070967ab9SBen Hutchings 
1091771fe6b9SJerome Glisse 	/* Align ring size */
1092771fe6b9SJerome Glisse 	rb_bufsz = drm_order(ring_size / 8);
1093771fe6b9SJerome Glisse 	ring_size = (1 << (rb_bufsz + 1)) * 4;
1094771fe6b9SJerome Glisse 	r100_cp_load_microcode(rdev);
1095e32eb50dSChristian König 	r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
109678c5560aSAlex Deucher 			     RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR,
109778c5560aSAlex Deucher 			     0, 0x7fffff, RADEON_CP_PACKET2);
1098771fe6b9SJerome Glisse 	if (r) {
1099771fe6b9SJerome Glisse 		return r;
1100771fe6b9SJerome Glisse 	}
1101771fe6b9SJerome Glisse 	/* Each time the cp read 1024 bytes (16 dword/quadword) update
1102771fe6b9SJerome Glisse 	 * the rptr copy in system ram */
1103771fe6b9SJerome Glisse 	rb_blksz = 9;
1104771fe6b9SJerome Glisse 	/* cp will read 128bytes at a time (4 dwords) */
1105771fe6b9SJerome Glisse 	max_fetch = 1;
1106e32eb50dSChristian König 	ring->align_mask = 16 - 1;
1107771fe6b9SJerome Glisse 	/* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
1108771fe6b9SJerome Glisse 	pre_write_timer = 64;
1109771fe6b9SJerome Glisse 	/* Force CP_RB_WPTR write if written more than one time before the
1110771fe6b9SJerome Glisse 	 * delay expire
1111771fe6b9SJerome Glisse 	 */
1112771fe6b9SJerome Glisse 	pre_write_limit = 0;
1113771fe6b9SJerome Glisse 	/* Setup the cp cache like this (cache size is 96 dwords) :
1114771fe6b9SJerome Glisse 	 *	RING		0  to 15
1115771fe6b9SJerome Glisse 	 *	INDIRECT1	16 to 79
1116771fe6b9SJerome Glisse 	 *	INDIRECT2	80 to 95
1117771fe6b9SJerome Glisse 	 * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1118771fe6b9SJerome Glisse 	 *    indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
1119771fe6b9SJerome Glisse 	 *    indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1120771fe6b9SJerome Glisse 	 * Idea being that most of the gpu cmd will be through indirect1 buffer
1121771fe6b9SJerome Glisse 	 * so it gets the bigger cache.
1122771fe6b9SJerome Glisse 	 */
1123771fe6b9SJerome Glisse 	indirect2_start = 80;
1124771fe6b9SJerome Glisse 	indirect1_start = 16;
1125771fe6b9SJerome Glisse 	/* cp setup */
1126771fe6b9SJerome Glisse 	WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
1127d6f28938SAlex Deucher 	tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
1128771fe6b9SJerome Glisse 	       REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
1129724c80e1SAlex Deucher 	       REG_SET(RADEON_MAX_FETCH, max_fetch));
1130d6f28938SAlex Deucher #ifdef __BIG_ENDIAN
1131d6f28938SAlex Deucher 	tmp |= RADEON_BUF_SWAP_32BIT;
1132d6f28938SAlex Deucher #endif
1133724c80e1SAlex Deucher 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
1134d6f28938SAlex Deucher 
1135771fe6b9SJerome Glisse 	/* Set ring address */
1136e32eb50dSChristian König 	DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
1137e32eb50dSChristian König 	WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
1138771fe6b9SJerome Glisse 	/* Force read & write ptr to 0 */
1139724c80e1SAlex Deucher 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
1140771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_RPTR_WR, 0);
1141e32eb50dSChristian König 	ring->wptr = 0;
1142e32eb50dSChristian König 	WREG32(RADEON_CP_RB_WPTR, ring->wptr);
1143724c80e1SAlex Deucher 
1144724c80e1SAlex Deucher 	/* set the wb address whether it's enabled or not */
1145724c80e1SAlex Deucher 	WREG32(R_00070C_CP_RB_RPTR_ADDR,
1146724c80e1SAlex Deucher 		S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
1147724c80e1SAlex Deucher 	WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
1148724c80e1SAlex Deucher 
1149724c80e1SAlex Deucher 	if (rdev->wb.enabled)
1150724c80e1SAlex Deucher 		WREG32(R_000770_SCRATCH_UMSK, 0xff);
1151724c80e1SAlex Deucher 	else {
1152724c80e1SAlex Deucher 		tmp |= RADEON_RB_NO_UPDATE;
1153724c80e1SAlex Deucher 		WREG32(R_000770_SCRATCH_UMSK, 0);
1154724c80e1SAlex Deucher 	}
1155724c80e1SAlex Deucher 
1156771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp);
1157771fe6b9SJerome Glisse 	udelay(10);
1158e32eb50dSChristian König 	ring->rptr = RREG32(RADEON_CP_RB_RPTR);
1159771fe6b9SJerome Glisse 	/* Set cp mode to bus mastering & enable cp*/
1160771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_MODE,
1161771fe6b9SJerome Glisse 	       REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
1162771fe6b9SJerome Glisse 	       REG_SET(RADEON_INDIRECT1_START, indirect1_start));
1163d75ee3beSAlex Deucher 	WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
1164d75ee3beSAlex Deucher 	WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
1165771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
11662099810fSDave Airlie 
11672099810fSDave Airlie 	/* at this point everything should be setup correctly to enable master */
11682099810fSDave Airlie 	pci_set_master(rdev->pdev);
11692099810fSDave Airlie 
1170f712812eSAlex Deucher 	radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
1171f712812eSAlex Deucher 	r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
1172771fe6b9SJerome Glisse 	if (r) {
1173771fe6b9SJerome Glisse 		DRM_ERROR("radeon: cp isn't working (%d).\n", r);
1174771fe6b9SJerome Glisse 		return r;
1175771fe6b9SJerome Glisse 	}
1176e32eb50dSChristian König 	ring->ready = true;
117753595338SDave Airlie 	radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
1178771fe6b9SJerome Glisse 	return 0;
1179771fe6b9SJerome Glisse }
1180771fe6b9SJerome Glisse 
1181771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev)
1182771fe6b9SJerome Glisse {
118345600232SJerome Glisse 	if (r100_cp_wait_for_idle(rdev)) {
118445600232SJerome Glisse 		DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
118545600232SJerome Glisse 	}
1186771fe6b9SJerome Glisse 	/* Disable ring */
1187a18d7ea1SJerome Glisse 	r100_cp_disable(rdev);
1188e32eb50dSChristian König 	radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
1189771fe6b9SJerome Glisse 	DRM_INFO("radeon: cp finalized\n");
1190771fe6b9SJerome Glisse }
1191771fe6b9SJerome Glisse 
1192771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev)
1193771fe6b9SJerome Glisse {
1194771fe6b9SJerome Glisse 	/* Disable ring */
119553595338SDave Airlie 	radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
1196e32eb50dSChristian König 	rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
1197771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_MODE, 0);
1198771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, 0);
1199724c80e1SAlex Deucher 	WREG32(R_000770_SCRATCH_UMSK, 0);
1200771fe6b9SJerome Glisse 	if (r100_gui_wait_for_idle(rdev)) {
1201771fe6b9SJerome Glisse 		printk(KERN_WARNING "Failed to wait GUI idle while "
1202771fe6b9SJerome Glisse 		       "programming pipes. Bad things might happen.\n");
1203771fe6b9SJerome Glisse 	}
1204771fe6b9SJerome Glisse }
1205771fe6b9SJerome Glisse 
1206771fe6b9SJerome Glisse /*
1207771fe6b9SJerome Glisse  * CS functions
1208771fe6b9SJerome Glisse  */
1209771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1210771fe6b9SJerome Glisse 			  struct radeon_cs_packet *pkt,
1211068a117cSJerome Glisse 			  const unsigned *auth, unsigned n,
1212771fe6b9SJerome Glisse 			  radeon_packet0_check_t check)
1213771fe6b9SJerome Glisse {
1214771fe6b9SJerome Glisse 	unsigned reg;
1215771fe6b9SJerome Glisse 	unsigned i, j, m;
1216771fe6b9SJerome Glisse 	unsigned idx;
1217771fe6b9SJerome Glisse 	int r;
1218771fe6b9SJerome Glisse 
1219771fe6b9SJerome Glisse 	idx = pkt->idx + 1;
1220771fe6b9SJerome Glisse 	reg = pkt->reg;
1221068a117cSJerome Glisse 	/* Check that register fall into register range
1222068a117cSJerome Glisse 	 * determined by the number of entry (n) in the
1223068a117cSJerome Glisse 	 * safe register bitmap.
1224068a117cSJerome Glisse 	 */
1225771fe6b9SJerome Glisse 	if (pkt->one_reg_wr) {
1226771fe6b9SJerome Glisse 		if ((reg >> 7) > n) {
1227771fe6b9SJerome Glisse 			return -EINVAL;
1228771fe6b9SJerome Glisse 		}
1229771fe6b9SJerome Glisse 	} else {
1230771fe6b9SJerome Glisse 		if (((reg + (pkt->count << 2)) >> 7) > n) {
1231771fe6b9SJerome Glisse 			return -EINVAL;
1232771fe6b9SJerome Glisse 		}
1233771fe6b9SJerome Glisse 	}
1234771fe6b9SJerome Glisse 	for (i = 0; i <= pkt->count; i++, idx++) {
1235771fe6b9SJerome Glisse 		j = (reg >> 7);
1236771fe6b9SJerome Glisse 		m = 1 << ((reg >> 2) & 31);
1237771fe6b9SJerome Glisse 		if (auth[j] & m) {
1238771fe6b9SJerome Glisse 			r = check(p, pkt, idx, reg);
1239771fe6b9SJerome Glisse 			if (r) {
1240771fe6b9SJerome Glisse 				return r;
1241771fe6b9SJerome Glisse 			}
1242771fe6b9SJerome Glisse 		}
1243771fe6b9SJerome Glisse 		if (pkt->one_reg_wr) {
1244771fe6b9SJerome Glisse 			if (!(auth[j] & m)) {
1245771fe6b9SJerome Glisse 				break;
1246771fe6b9SJerome Glisse 			}
1247771fe6b9SJerome Glisse 		} else {
1248771fe6b9SJerome Glisse 			reg += 4;
1249771fe6b9SJerome Glisse 		}
1250771fe6b9SJerome Glisse 	}
1251771fe6b9SJerome Glisse 	return 0;
1252771fe6b9SJerome Glisse }
1253771fe6b9SJerome Glisse 
1254771fe6b9SJerome Glisse void r100_cs_dump_packet(struct radeon_cs_parser *p,
1255771fe6b9SJerome Glisse 			 struct radeon_cs_packet *pkt)
1256771fe6b9SJerome Glisse {
1257771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1258771fe6b9SJerome Glisse 	unsigned i;
1259771fe6b9SJerome Glisse 	unsigned idx;
1260771fe6b9SJerome Glisse 
1261f2e39221SJerome Glisse 	ib = p->ib.ptr;
1262771fe6b9SJerome Glisse 	idx = pkt->idx;
1263771fe6b9SJerome Glisse 	for (i = 0; i <= (pkt->count + 1); i++, idx++) {
1264771fe6b9SJerome Glisse 		DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
1265771fe6b9SJerome Glisse 	}
1266771fe6b9SJerome Glisse }
1267771fe6b9SJerome Glisse 
1268771fe6b9SJerome Glisse /**
1269771fe6b9SJerome Glisse  * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
1270771fe6b9SJerome Glisse  * @parser:	parser structure holding parsing context.
1271771fe6b9SJerome Glisse  * @pkt:	where to store packet informations
1272771fe6b9SJerome Glisse  *
1273771fe6b9SJerome Glisse  * Assume that chunk_ib_index is properly set. Will return -EINVAL
1274771fe6b9SJerome Glisse  * if packet is bigger than remaining ib size. or if packets is unknown.
1275771fe6b9SJerome Glisse  **/
1276771fe6b9SJerome Glisse int r100_cs_packet_parse(struct radeon_cs_parser *p,
1277771fe6b9SJerome Glisse 			 struct radeon_cs_packet *pkt,
1278771fe6b9SJerome Glisse 			 unsigned idx)
1279771fe6b9SJerome Glisse {
1280771fe6b9SJerome Glisse 	struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
1281fa99239cSRoel Kluin 	uint32_t header;
1282771fe6b9SJerome Glisse 
1283771fe6b9SJerome Glisse 	if (idx >= ib_chunk->length_dw) {
1284771fe6b9SJerome Glisse 		DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
1285771fe6b9SJerome Glisse 			  idx, ib_chunk->length_dw);
1286771fe6b9SJerome Glisse 		return -EINVAL;
1287771fe6b9SJerome Glisse 	}
1288513bcb46SDave Airlie 	header = radeon_get_ib_value(p, idx);
1289771fe6b9SJerome Glisse 	pkt->idx = idx;
1290771fe6b9SJerome Glisse 	pkt->type = CP_PACKET_GET_TYPE(header);
1291771fe6b9SJerome Glisse 	pkt->count = CP_PACKET_GET_COUNT(header);
1292771fe6b9SJerome Glisse 	switch (pkt->type) {
1293771fe6b9SJerome Glisse 	case PACKET_TYPE0:
1294771fe6b9SJerome Glisse 		pkt->reg = CP_PACKET0_GET_REG(header);
1295771fe6b9SJerome Glisse 		pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
1296771fe6b9SJerome Glisse 		break;
1297771fe6b9SJerome Glisse 	case PACKET_TYPE3:
1298771fe6b9SJerome Glisse 		pkt->opcode = CP_PACKET3_GET_OPCODE(header);
1299771fe6b9SJerome Glisse 		break;
1300771fe6b9SJerome Glisse 	case PACKET_TYPE2:
1301771fe6b9SJerome Glisse 		pkt->count = -1;
1302771fe6b9SJerome Glisse 		break;
1303771fe6b9SJerome Glisse 	default:
1304771fe6b9SJerome Glisse 		DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
1305771fe6b9SJerome Glisse 		return -EINVAL;
1306771fe6b9SJerome Glisse 	}
1307771fe6b9SJerome Glisse 	if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
1308771fe6b9SJerome Glisse 		DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
1309771fe6b9SJerome Glisse 			  pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
1310771fe6b9SJerome Glisse 		return -EINVAL;
1311771fe6b9SJerome Glisse 	}
1312771fe6b9SJerome Glisse 	return 0;
1313771fe6b9SJerome Glisse }
1314771fe6b9SJerome Glisse 
1315771fe6b9SJerome Glisse /**
1316531369e6SDave Airlie  * r100_cs_packet_next_vline() - parse userspace VLINE packet
1317531369e6SDave Airlie  * @parser:		parser structure holding parsing context.
1318531369e6SDave Airlie  *
1319531369e6SDave Airlie  * Userspace sends a special sequence for VLINE waits.
1320531369e6SDave Airlie  * PACKET0 - VLINE_START_END + value
1321531369e6SDave Airlie  * PACKET0 - WAIT_UNTIL +_value
1322531369e6SDave Airlie  * RELOC (P3) - crtc_id in reloc.
1323531369e6SDave Airlie  *
1324531369e6SDave Airlie  * This function parses this and relocates the VLINE START END
1325531369e6SDave Airlie  * and WAIT UNTIL packets to the correct crtc.
1326531369e6SDave Airlie  * It also detects a switched off crtc and nulls out the
1327531369e6SDave Airlie  * wait in that case.
1328531369e6SDave Airlie  */
1329531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
1330531369e6SDave Airlie {
1331531369e6SDave Airlie 	struct drm_mode_object *obj;
1332531369e6SDave Airlie 	struct drm_crtc *crtc;
1333531369e6SDave Airlie 	struct radeon_crtc *radeon_crtc;
1334531369e6SDave Airlie 	struct radeon_cs_packet p3reloc, waitreloc;
1335531369e6SDave Airlie 	int crtc_id;
1336531369e6SDave Airlie 	int r;
1337531369e6SDave Airlie 	uint32_t header, h_idx, reg;
1338513bcb46SDave Airlie 	volatile uint32_t *ib;
1339531369e6SDave Airlie 
1340f2e39221SJerome Glisse 	ib = p->ib.ptr;
1341531369e6SDave Airlie 
1342531369e6SDave Airlie 	/* parse the wait until */
1343531369e6SDave Airlie 	r = r100_cs_packet_parse(p, &waitreloc, p->idx);
1344531369e6SDave Airlie 	if (r)
1345531369e6SDave Airlie 		return r;
1346531369e6SDave Airlie 
1347531369e6SDave Airlie 	/* check its a wait until and only 1 count */
1348531369e6SDave Airlie 	if (waitreloc.reg != RADEON_WAIT_UNTIL ||
1349531369e6SDave Airlie 	    waitreloc.count != 0) {
1350531369e6SDave Airlie 		DRM_ERROR("vline wait had illegal wait until segment\n");
1351a3a88a66SPaul Bolle 		return -EINVAL;
1352531369e6SDave Airlie 	}
1353531369e6SDave Airlie 
1354513bcb46SDave Airlie 	if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
1355531369e6SDave Airlie 		DRM_ERROR("vline wait had illegal wait until\n");
1356a3a88a66SPaul Bolle 		return -EINVAL;
1357531369e6SDave Airlie 	}
1358531369e6SDave Airlie 
1359531369e6SDave Airlie 	/* jump over the NOP */
136090ebd065SAlex Deucher 	r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
1361531369e6SDave Airlie 	if (r)
1362531369e6SDave Airlie 		return r;
1363531369e6SDave Airlie 
1364531369e6SDave Airlie 	h_idx = p->idx - 2;
136590ebd065SAlex Deucher 	p->idx += waitreloc.count + 2;
136690ebd065SAlex Deucher 	p->idx += p3reloc.count + 2;
1367531369e6SDave Airlie 
1368513bcb46SDave Airlie 	header = radeon_get_ib_value(p, h_idx);
1369513bcb46SDave Airlie 	crtc_id = radeon_get_ib_value(p, h_idx + 5);
1370d4ac6a05SDave Airlie 	reg = CP_PACKET0_GET_REG(header);
1371531369e6SDave Airlie 	obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
1372531369e6SDave Airlie 	if (!obj) {
1373531369e6SDave Airlie 		DRM_ERROR("cannot find crtc %d\n", crtc_id);
1374a3a88a66SPaul Bolle 		return -EINVAL;
1375531369e6SDave Airlie 	}
1376531369e6SDave Airlie 	crtc = obj_to_crtc(obj);
1377531369e6SDave Airlie 	radeon_crtc = to_radeon_crtc(crtc);
1378531369e6SDave Airlie 	crtc_id = radeon_crtc->crtc_id;
1379531369e6SDave Airlie 
1380531369e6SDave Airlie 	if (!crtc->enabled) {
1381531369e6SDave Airlie 		/* if the CRTC isn't enabled - we need to nop out the wait until */
1382513bcb46SDave Airlie 		ib[h_idx + 2] = PACKET2(0);
1383513bcb46SDave Airlie 		ib[h_idx + 3] = PACKET2(0);
1384531369e6SDave Airlie 	} else if (crtc_id == 1) {
1385531369e6SDave Airlie 		switch (reg) {
1386531369e6SDave Airlie 		case AVIVO_D1MODE_VLINE_START_END:
138790ebd065SAlex Deucher 			header &= ~R300_CP_PACKET0_REG_MASK;
1388531369e6SDave Airlie 			header |= AVIVO_D2MODE_VLINE_START_END >> 2;
1389531369e6SDave Airlie 			break;
1390531369e6SDave Airlie 		case RADEON_CRTC_GUI_TRIG_VLINE:
139190ebd065SAlex Deucher 			header &= ~R300_CP_PACKET0_REG_MASK;
1392531369e6SDave Airlie 			header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
1393531369e6SDave Airlie 			break;
1394531369e6SDave Airlie 		default:
1395531369e6SDave Airlie 			DRM_ERROR("unknown crtc reloc\n");
1396a3a88a66SPaul Bolle 			return -EINVAL;
1397531369e6SDave Airlie 		}
1398513bcb46SDave Airlie 		ib[h_idx] = header;
1399513bcb46SDave Airlie 		ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
1400531369e6SDave Airlie 	}
1401a3a88a66SPaul Bolle 
1402a3a88a66SPaul Bolle 	return 0;
1403531369e6SDave Airlie }
1404531369e6SDave Airlie 
1405531369e6SDave Airlie /**
1406771fe6b9SJerome Glisse  * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
1407771fe6b9SJerome Glisse  * @parser:		parser structure holding parsing context.
1408771fe6b9SJerome Glisse  * @data:		pointer to relocation data
1409771fe6b9SJerome Glisse  * @offset_start:	starting offset
1410771fe6b9SJerome Glisse  * @offset_mask:	offset mask (to align start offset on)
1411771fe6b9SJerome Glisse  * @reloc:		reloc informations
1412771fe6b9SJerome Glisse  *
1413771fe6b9SJerome Glisse  * Check next packet is relocation packet3, do bo validation and compute
1414771fe6b9SJerome Glisse  * GPU offset using the provided start.
1415771fe6b9SJerome Glisse  **/
1416771fe6b9SJerome Glisse int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
1417771fe6b9SJerome Glisse 			      struct radeon_cs_reloc **cs_reloc)
1418771fe6b9SJerome Glisse {
1419771fe6b9SJerome Glisse 	struct radeon_cs_chunk *relocs_chunk;
1420771fe6b9SJerome Glisse 	struct radeon_cs_packet p3reloc;
1421771fe6b9SJerome Glisse 	unsigned idx;
1422771fe6b9SJerome Glisse 	int r;
1423771fe6b9SJerome Glisse 
1424771fe6b9SJerome Glisse 	if (p->chunk_relocs_idx == -1) {
1425771fe6b9SJerome Glisse 		DRM_ERROR("No relocation chunk !\n");
1426771fe6b9SJerome Glisse 		return -EINVAL;
1427771fe6b9SJerome Glisse 	}
1428771fe6b9SJerome Glisse 	*cs_reloc = NULL;
1429771fe6b9SJerome Glisse 	relocs_chunk = &p->chunks[p->chunk_relocs_idx];
1430771fe6b9SJerome Glisse 	r = r100_cs_packet_parse(p, &p3reloc, p->idx);
1431771fe6b9SJerome Glisse 	if (r) {
1432771fe6b9SJerome Glisse 		return r;
1433771fe6b9SJerome Glisse 	}
1434771fe6b9SJerome Glisse 	p->idx += p3reloc.count + 2;
1435771fe6b9SJerome Glisse 	if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
1436771fe6b9SJerome Glisse 		DRM_ERROR("No packet3 for relocation for packet at %d.\n",
1437771fe6b9SJerome Glisse 			  p3reloc.idx);
1438771fe6b9SJerome Glisse 		r100_cs_dump_packet(p, &p3reloc);
1439771fe6b9SJerome Glisse 		return -EINVAL;
1440771fe6b9SJerome Glisse 	}
1441513bcb46SDave Airlie 	idx = radeon_get_ib_value(p, p3reloc.idx + 1);
1442771fe6b9SJerome Glisse 	if (idx >= relocs_chunk->length_dw) {
1443771fe6b9SJerome Glisse 		DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
1444771fe6b9SJerome Glisse 			  idx, relocs_chunk->length_dw);
1445771fe6b9SJerome Glisse 		r100_cs_dump_packet(p, &p3reloc);
1446771fe6b9SJerome Glisse 		return -EINVAL;
1447771fe6b9SJerome Glisse 	}
1448771fe6b9SJerome Glisse 	/* FIXME: we assume reloc size is 4 dwords */
1449771fe6b9SJerome Glisse 	*cs_reloc = p->relocs_ptr[(idx / 4)];
1450771fe6b9SJerome Glisse 	return 0;
1451771fe6b9SJerome Glisse }
1452771fe6b9SJerome Glisse 
1453551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt)
1454551ebd83SDave Airlie {
1455551ebd83SDave Airlie 	int vtx_size;
1456551ebd83SDave Airlie 	vtx_size = 2;
1457551ebd83SDave Airlie 	/* ordered according to bits in spec */
1458551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
1459551ebd83SDave Airlie 		vtx_size++;
1460551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
1461551ebd83SDave Airlie 		vtx_size += 3;
1462551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
1463551ebd83SDave Airlie 		vtx_size++;
1464551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
1465551ebd83SDave Airlie 		vtx_size++;
1466551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
1467551ebd83SDave Airlie 		vtx_size += 3;
1468551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
1469551ebd83SDave Airlie 		vtx_size++;
1470551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
1471551ebd83SDave Airlie 		vtx_size++;
1472551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
1473551ebd83SDave Airlie 		vtx_size += 2;
1474551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
1475551ebd83SDave Airlie 		vtx_size += 2;
1476551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
1477551ebd83SDave Airlie 		vtx_size++;
1478551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
1479551ebd83SDave Airlie 		vtx_size += 2;
1480551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
1481551ebd83SDave Airlie 		vtx_size++;
1482551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
1483551ebd83SDave Airlie 		vtx_size += 2;
1484551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
1485551ebd83SDave Airlie 		vtx_size++;
1486551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
1487551ebd83SDave Airlie 		vtx_size++;
1488551ebd83SDave Airlie 	/* blend weight */
1489551ebd83SDave Airlie 	if (vtx_fmt & (0x7 << 15))
1490551ebd83SDave Airlie 		vtx_size += (vtx_fmt >> 15) & 0x7;
1491551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
1492551ebd83SDave Airlie 		vtx_size += 3;
1493551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
1494551ebd83SDave Airlie 		vtx_size += 2;
1495551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
1496551ebd83SDave Airlie 		vtx_size++;
1497551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
1498551ebd83SDave Airlie 		vtx_size++;
1499551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
1500551ebd83SDave Airlie 		vtx_size++;
1501551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
1502551ebd83SDave Airlie 		vtx_size++;
1503551ebd83SDave Airlie 	return vtx_size;
1504551ebd83SDave Airlie }
1505551ebd83SDave Airlie 
1506771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p,
1507551ebd83SDave Airlie 			      struct radeon_cs_packet *pkt,
1508551ebd83SDave Airlie 			      unsigned idx, unsigned reg)
1509771fe6b9SJerome Glisse {
1510771fe6b9SJerome Glisse 	struct radeon_cs_reloc *reloc;
1511551ebd83SDave Airlie 	struct r100_cs_track *track;
1512771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1513771fe6b9SJerome Glisse 	uint32_t tmp;
1514771fe6b9SJerome Glisse 	int r;
1515551ebd83SDave Airlie 	int i, face;
1516e024e110SDave Airlie 	u32 tile_flags = 0;
1517513bcb46SDave Airlie 	u32 idx_value;
1518771fe6b9SJerome Glisse 
1519f2e39221SJerome Glisse 	ib = p->ib.ptr;
1520551ebd83SDave Airlie 	track = (struct r100_cs_track *)p->track;
1521551ebd83SDave Airlie 
1522513bcb46SDave Airlie 	idx_value = radeon_get_ib_value(p, idx);
1523513bcb46SDave Airlie 
1524771fe6b9SJerome Glisse 	switch (reg) {
1525531369e6SDave Airlie 	case RADEON_CRTC_GUI_TRIG_VLINE:
1526531369e6SDave Airlie 		r = r100_cs_packet_parse_vline(p);
1527531369e6SDave Airlie 		if (r) {
1528531369e6SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1529531369e6SDave Airlie 				  idx, reg);
1530531369e6SDave Airlie 			r100_cs_dump_packet(p, pkt);
1531531369e6SDave Airlie 			return r;
1532531369e6SDave Airlie 		}
1533531369e6SDave Airlie 		break;
1534771fe6b9SJerome Glisse 		/* FIXME: only allow PACKET3 blit? easier to check for out of
1535771fe6b9SJerome Glisse 		 * range access */
1536771fe6b9SJerome Glisse 	case RADEON_DST_PITCH_OFFSET:
1537771fe6b9SJerome Glisse 	case RADEON_SRC_PITCH_OFFSET:
1538551ebd83SDave Airlie 		r = r100_reloc_pitch_offset(p, pkt, idx, reg);
1539551ebd83SDave Airlie 		if (r)
1540551ebd83SDave Airlie 			return r;
1541551ebd83SDave Airlie 		break;
1542551ebd83SDave Airlie 	case RADEON_RB3D_DEPTHOFFSET:
1543771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1544771fe6b9SJerome Glisse 		if (r) {
1545771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1546771fe6b9SJerome Glisse 				  idx, reg);
1547771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1548771fe6b9SJerome Glisse 			return r;
1549771fe6b9SJerome Glisse 		}
1550551ebd83SDave Airlie 		track->zb.robj = reloc->robj;
1551513bcb46SDave Airlie 		track->zb.offset = idx_value;
155240b4a759SMarek Olšák 		track->zb_dirty = true;
1553513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1554771fe6b9SJerome Glisse 		break;
1555771fe6b9SJerome Glisse 	case RADEON_RB3D_COLOROFFSET:
1556551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1557551ebd83SDave Airlie 		if (r) {
1558551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1559551ebd83SDave Airlie 				  idx, reg);
1560551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1561551ebd83SDave Airlie 			return r;
1562551ebd83SDave Airlie 		}
1563551ebd83SDave Airlie 		track->cb[0].robj = reloc->robj;
1564513bcb46SDave Airlie 		track->cb[0].offset = idx_value;
156540b4a759SMarek Olšák 		track->cb_dirty = true;
1566513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1567551ebd83SDave Airlie 		break;
1568771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_0:
1569771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_1:
1570771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_2:
1571551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXOFFSET_0) / 24;
1572771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1573771fe6b9SJerome Glisse 		if (r) {
1574771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1575771fe6b9SJerome Glisse 				  idx, reg);
1576771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1577771fe6b9SJerome Glisse 			return r;
1578771fe6b9SJerome Glisse 		}
1579f2746f83SAlex Deucher 		if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1580f2746f83SAlex Deucher 			if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1581f2746f83SAlex Deucher 				tile_flags |= RADEON_TXO_MACRO_TILE;
1582f2746f83SAlex Deucher 			if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1583f2746f83SAlex Deucher 				tile_flags |= RADEON_TXO_MICRO_TILE_X2;
1584f2746f83SAlex Deucher 
1585f2746f83SAlex Deucher 			tmp = idx_value & ~(0x7 << 2);
1586f2746f83SAlex Deucher 			tmp |= tile_flags;
1587f2746f83SAlex Deucher 			ib[idx] = tmp + ((u32)reloc->lobj.gpu_offset);
1588f2746f83SAlex Deucher 		} else
1589513bcb46SDave Airlie 			ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1590551ebd83SDave Airlie 		track->textures[i].robj = reloc->robj;
159140b4a759SMarek Olšák 		track->tex_dirty = true;
1592771fe6b9SJerome Glisse 		break;
1593551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_0:
1594551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_1:
1595551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_2:
1596551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_3:
1597551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_4:
1598551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
1599551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1600551ebd83SDave Airlie 		if (r) {
1601551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1602551ebd83SDave Airlie 				  idx, reg);
1603551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1604551ebd83SDave Airlie 			return r;
1605551ebd83SDave Airlie 		}
1606513bcb46SDave Airlie 		track->textures[0].cube_info[i].offset = idx_value;
1607513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1608551ebd83SDave Airlie 		track->textures[0].cube_info[i].robj = reloc->robj;
160940b4a759SMarek Olšák 		track->tex_dirty = true;
1610551ebd83SDave Airlie 		break;
1611551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_0:
1612551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_1:
1613551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_2:
1614551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_3:
1615551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_4:
1616551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
1617551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1618551ebd83SDave Airlie 		if (r) {
1619551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1620551ebd83SDave Airlie 				  idx, reg);
1621551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1622551ebd83SDave Airlie 			return r;
1623551ebd83SDave Airlie 		}
1624513bcb46SDave Airlie 		track->textures[1].cube_info[i].offset = idx_value;
1625513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1626551ebd83SDave Airlie 		track->textures[1].cube_info[i].robj = reloc->robj;
162740b4a759SMarek Olšák 		track->tex_dirty = true;
1628551ebd83SDave Airlie 		break;
1629551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_0:
1630551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_1:
1631551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_2:
1632551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_3:
1633551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_4:
1634551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
1635551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1636551ebd83SDave Airlie 		if (r) {
1637551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1638551ebd83SDave Airlie 				  idx, reg);
1639551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1640551ebd83SDave Airlie 			return r;
1641551ebd83SDave Airlie 		}
1642513bcb46SDave Airlie 		track->textures[2].cube_info[i].offset = idx_value;
1643513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1644551ebd83SDave Airlie 		track->textures[2].cube_info[i].robj = reloc->robj;
164540b4a759SMarek Olšák 		track->tex_dirty = true;
1646551ebd83SDave Airlie 		break;
1647551ebd83SDave Airlie 	case RADEON_RE_WIDTH_HEIGHT:
1648513bcb46SDave Airlie 		track->maxy = ((idx_value >> 16) & 0x7FF);
164940b4a759SMarek Olšák 		track->cb_dirty = true;
165040b4a759SMarek Olšák 		track->zb_dirty = true;
1651551ebd83SDave Airlie 		break;
1652e024e110SDave Airlie 	case RADEON_RB3D_COLORPITCH:
1653e024e110SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1654e024e110SDave Airlie 		if (r) {
1655e024e110SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1656e024e110SDave Airlie 				  idx, reg);
1657e024e110SDave Airlie 			r100_cs_dump_packet(p, pkt);
1658e024e110SDave Airlie 			return r;
1659e024e110SDave Airlie 		}
1660c9068eb2SAlex Deucher 		if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1661e024e110SDave Airlie 			if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1662e024e110SDave Airlie 				tile_flags |= RADEON_COLOR_TILE_ENABLE;
1663e024e110SDave Airlie 			if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1664e024e110SDave Airlie 				tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
1665e024e110SDave Airlie 
1666513bcb46SDave Airlie 			tmp = idx_value & ~(0x7 << 16);
1667e024e110SDave Airlie 			tmp |= tile_flags;
1668e024e110SDave Airlie 			ib[idx] = tmp;
1669c9068eb2SAlex Deucher 		} else
1670c9068eb2SAlex Deucher 			ib[idx] = idx_value;
1671551ebd83SDave Airlie 
1672513bcb46SDave Airlie 		track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
167340b4a759SMarek Olšák 		track->cb_dirty = true;
1674551ebd83SDave Airlie 		break;
1675551ebd83SDave Airlie 	case RADEON_RB3D_DEPTHPITCH:
1676513bcb46SDave Airlie 		track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
167740b4a759SMarek Olšák 		track->zb_dirty = true;
1678551ebd83SDave Airlie 		break;
1679551ebd83SDave Airlie 	case RADEON_RB3D_CNTL:
1680513bcb46SDave Airlie 		switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
1681551ebd83SDave Airlie 		case 7:
1682551ebd83SDave Airlie 		case 8:
1683551ebd83SDave Airlie 		case 9:
1684551ebd83SDave Airlie 		case 11:
1685551ebd83SDave Airlie 		case 12:
1686551ebd83SDave Airlie 			track->cb[0].cpp = 1;
1687551ebd83SDave Airlie 			break;
1688551ebd83SDave Airlie 		case 3:
1689551ebd83SDave Airlie 		case 4:
1690551ebd83SDave Airlie 		case 15:
1691551ebd83SDave Airlie 			track->cb[0].cpp = 2;
1692551ebd83SDave Airlie 			break;
1693551ebd83SDave Airlie 		case 6:
1694551ebd83SDave Airlie 			track->cb[0].cpp = 4;
1695551ebd83SDave Airlie 			break;
1696551ebd83SDave Airlie 		default:
1697551ebd83SDave Airlie 			DRM_ERROR("Invalid color buffer format (%d) !\n",
1698513bcb46SDave Airlie 				  ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
1699551ebd83SDave Airlie 			return -EINVAL;
1700551ebd83SDave Airlie 		}
1701513bcb46SDave Airlie 		track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
170240b4a759SMarek Olšák 		track->cb_dirty = true;
170340b4a759SMarek Olšák 		track->zb_dirty = true;
1704551ebd83SDave Airlie 		break;
1705551ebd83SDave Airlie 	case RADEON_RB3D_ZSTENCILCNTL:
1706513bcb46SDave Airlie 		switch (idx_value & 0xf) {
1707551ebd83SDave Airlie 		case 0:
1708551ebd83SDave Airlie 			track->zb.cpp = 2;
1709551ebd83SDave Airlie 			break;
1710551ebd83SDave Airlie 		case 2:
1711551ebd83SDave Airlie 		case 3:
1712551ebd83SDave Airlie 		case 4:
1713551ebd83SDave Airlie 		case 5:
1714551ebd83SDave Airlie 		case 9:
1715551ebd83SDave Airlie 		case 11:
1716551ebd83SDave Airlie 			track->zb.cpp = 4;
1717551ebd83SDave Airlie 			break;
1718551ebd83SDave Airlie 		default:
1719551ebd83SDave Airlie 			break;
1720551ebd83SDave Airlie 		}
172140b4a759SMarek Olšák 		track->zb_dirty = true;
1722e024e110SDave Airlie 		break;
172317782d99SDave Airlie 	case RADEON_RB3D_ZPASS_ADDR:
172417782d99SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
172517782d99SDave Airlie 		if (r) {
172617782d99SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
172717782d99SDave Airlie 				  idx, reg);
172817782d99SDave Airlie 			r100_cs_dump_packet(p, pkt);
172917782d99SDave Airlie 			return r;
173017782d99SDave Airlie 		}
1731513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
173217782d99SDave Airlie 		break;
1733551ebd83SDave Airlie 	case RADEON_PP_CNTL:
1734551ebd83SDave Airlie 		{
1735513bcb46SDave Airlie 			uint32_t temp = idx_value >> 4;
1736551ebd83SDave Airlie 			for (i = 0; i < track->num_texture; i++)
1737551ebd83SDave Airlie 				track->textures[i].enabled = !!(temp & (1 << i));
173840b4a759SMarek Olšák 			track->tex_dirty = true;
1739551ebd83SDave Airlie 		}
1740551ebd83SDave Airlie 		break;
1741551ebd83SDave Airlie 	case RADEON_SE_VF_CNTL:
1742513bcb46SDave Airlie 		track->vap_vf_cntl = idx_value;
1743551ebd83SDave Airlie 		break;
1744551ebd83SDave Airlie 	case RADEON_SE_VTX_FMT:
1745513bcb46SDave Airlie 		track->vtx_size = r100_get_vtx_size(idx_value);
1746551ebd83SDave Airlie 		break;
1747551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_0:
1748551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_1:
1749551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_2:
1750551ebd83SDave Airlie 		i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
1751513bcb46SDave Airlie 		track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
1752513bcb46SDave Airlie 		track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
175340b4a759SMarek Olšák 		track->tex_dirty = true;
1754551ebd83SDave Airlie 		break;
1755551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_0:
1756551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_1:
1757551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_2:
1758551ebd83SDave Airlie 		i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
1759513bcb46SDave Airlie 		track->textures[i].pitch = idx_value + 32;
176040b4a759SMarek Olšák 		track->tex_dirty = true;
1761551ebd83SDave Airlie 		break;
1762551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_0:
1763551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_1:
1764551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_2:
1765551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXFILTER_0) / 24;
1766513bcb46SDave Airlie 		track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
1767551ebd83SDave Airlie 						 >> RADEON_MAX_MIP_LEVEL_SHIFT);
1768513bcb46SDave Airlie 		tmp = (idx_value >> 23) & 0x7;
1769551ebd83SDave Airlie 		if (tmp == 2 || tmp == 6)
1770551ebd83SDave Airlie 			track->textures[i].roundup_w = false;
1771513bcb46SDave Airlie 		tmp = (idx_value >> 27) & 0x7;
1772551ebd83SDave Airlie 		if (tmp == 2 || tmp == 6)
1773551ebd83SDave Airlie 			track->textures[i].roundup_h = false;
177440b4a759SMarek Olšák 		track->tex_dirty = true;
1775551ebd83SDave Airlie 		break;
1776551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_0:
1777551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_1:
1778551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_2:
1779551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXFORMAT_0) / 24;
1780513bcb46SDave Airlie 		if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
1781551ebd83SDave Airlie 			track->textures[i].use_pitch = 1;
1782551ebd83SDave Airlie 		} else {
1783551ebd83SDave Airlie 			track->textures[i].use_pitch = 0;
1784513bcb46SDave Airlie 			track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
1785513bcb46SDave Airlie 			track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
1786551ebd83SDave Airlie 		}
1787513bcb46SDave Airlie 		if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
1788551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 2;
1789513bcb46SDave Airlie 		switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
1790551ebd83SDave Airlie 		case RADEON_TXFORMAT_I8:
1791551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGB332:
1792551ebd83SDave Airlie 		case RADEON_TXFORMAT_Y8:
1793551ebd83SDave Airlie 			track->textures[i].cpp = 1;
1794f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1795551ebd83SDave Airlie 			break;
1796551ebd83SDave Airlie 		case RADEON_TXFORMAT_AI88:
1797551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB1555:
1798551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGB565:
1799551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB4444:
1800551ebd83SDave Airlie 		case RADEON_TXFORMAT_VYUY422:
1801551ebd83SDave Airlie 		case RADEON_TXFORMAT_YVYU422:
1802551ebd83SDave Airlie 		case RADEON_TXFORMAT_SHADOW16:
1803551ebd83SDave Airlie 		case RADEON_TXFORMAT_LDUDV655:
1804551ebd83SDave Airlie 		case RADEON_TXFORMAT_DUDV88:
1805551ebd83SDave Airlie 			track->textures[i].cpp = 2;
1806f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1807551ebd83SDave Airlie 			break;
1808551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB8888:
1809551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGBA8888:
1810551ebd83SDave Airlie 		case RADEON_TXFORMAT_SHADOW32:
1811551ebd83SDave Airlie 		case RADEON_TXFORMAT_LDUDUV8888:
1812551ebd83SDave Airlie 			track->textures[i].cpp = 4;
1813f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1814551ebd83SDave Airlie 			break;
1815d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT1:
1816d785d78bSDave Airlie 			track->textures[i].cpp = 1;
1817d785d78bSDave Airlie 			track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
1818d785d78bSDave Airlie 			break;
1819d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT23:
1820d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT45:
1821d785d78bSDave Airlie 			track->textures[i].cpp = 1;
1822d785d78bSDave Airlie 			track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
1823d785d78bSDave Airlie 			break;
1824551ebd83SDave Airlie 		}
1825513bcb46SDave Airlie 		track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
1826513bcb46SDave Airlie 		track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
182740b4a759SMarek Olšák 		track->tex_dirty = true;
1828551ebd83SDave Airlie 		break;
1829551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_0:
1830551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_1:
1831551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_2:
1832513bcb46SDave Airlie 		tmp = idx_value;
1833551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
1834551ebd83SDave Airlie 		for (face = 0; face < 4; face++) {
1835551ebd83SDave Airlie 			track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
1836551ebd83SDave Airlie 			track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
1837551ebd83SDave Airlie 		}
183840b4a759SMarek Olšák 		track->tex_dirty = true;
1839551ebd83SDave Airlie 		break;
1840771fe6b9SJerome Glisse 	default:
1841551ebd83SDave Airlie 		printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1842551ebd83SDave Airlie 		       reg, idx);
1843551ebd83SDave Airlie 		return -EINVAL;
1844771fe6b9SJerome Glisse 	}
1845771fe6b9SJerome Glisse 	return 0;
1846771fe6b9SJerome Glisse }
1847771fe6b9SJerome Glisse 
1848068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1849068a117cSJerome Glisse 					 struct radeon_cs_packet *pkt,
18504c788679SJerome Glisse 					 struct radeon_bo *robj)
1851068a117cSJerome Glisse {
1852068a117cSJerome Glisse 	unsigned idx;
1853513bcb46SDave Airlie 	u32 value;
1854068a117cSJerome Glisse 	idx = pkt->idx + 1;
1855513bcb46SDave Airlie 	value = radeon_get_ib_value(p, idx + 2);
18564c788679SJerome Glisse 	if ((value + 1) > radeon_bo_size(robj)) {
1857068a117cSJerome Glisse 		DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
1858068a117cSJerome Glisse 			  "(need %u have %lu) !\n",
1859513bcb46SDave Airlie 			  value + 1,
18604c788679SJerome Glisse 			  radeon_bo_size(robj));
1861068a117cSJerome Glisse 		return -EINVAL;
1862068a117cSJerome Glisse 	}
1863068a117cSJerome Glisse 	return 0;
1864068a117cSJerome Glisse }
1865068a117cSJerome Glisse 
1866771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p,
1867771fe6b9SJerome Glisse 			      struct radeon_cs_packet *pkt)
1868771fe6b9SJerome Glisse {
1869771fe6b9SJerome Glisse 	struct radeon_cs_reloc *reloc;
1870551ebd83SDave Airlie 	struct r100_cs_track *track;
1871771fe6b9SJerome Glisse 	unsigned idx;
1872771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1873771fe6b9SJerome Glisse 	int r;
1874771fe6b9SJerome Glisse 
1875f2e39221SJerome Glisse 	ib = p->ib.ptr;
1876771fe6b9SJerome Glisse 	idx = pkt->idx + 1;
1877551ebd83SDave Airlie 	track = (struct r100_cs_track *)p->track;
1878771fe6b9SJerome Glisse 	switch (pkt->opcode) {
1879771fe6b9SJerome Glisse 	case PACKET3_3D_LOAD_VBPNTR:
1880513bcb46SDave Airlie 		r = r100_packet3_load_vbpntr(p, pkt, idx);
1881513bcb46SDave Airlie 		if (r)
1882771fe6b9SJerome Glisse 			return r;
1883771fe6b9SJerome Glisse 		break;
1884771fe6b9SJerome Glisse 	case PACKET3_INDX_BUFFER:
1885771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1886771fe6b9SJerome Glisse 		if (r) {
1887771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1888771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1889771fe6b9SJerome Glisse 			return r;
1890771fe6b9SJerome Glisse 		}
1891513bcb46SDave Airlie 		ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
1892068a117cSJerome Glisse 		r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1893068a117cSJerome Glisse 		if (r) {
1894068a117cSJerome Glisse 			return r;
1895068a117cSJerome Glisse 		}
1896771fe6b9SJerome Glisse 		break;
1897771fe6b9SJerome Glisse 	case 0x23:
1898771fe6b9SJerome Glisse 		/* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
1899771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1900771fe6b9SJerome Glisse 		if (r) {
1901771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1902771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1903771fe6b9SJerome Glisse 			return r;
1904771fe6b9SJerome Glisse 		}
1905513bcb46SDave Airlie 		ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
1906551ebd83SDave Airlie 		track->num_arrays = 1;
1907513bcb46SDave Airlie 		track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
1908551ebd83SDave Airlie 
1909551ebd83SDave Airlie 		track->arrays[0].robj = reloc->robj;
1910551ebd83SDave Airlie 		track->arrays[0].esize = track->vtx_size;
1911551ebd83SDave Airlie 
1912513bcb46SDave Airlie 		track->max_indx = radeon_get_ib_value(p, idx+1);
1913551ebd83SDave Airlie 
1914513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
1915551ebd83SDave Airlie 		track->immd_dwords = pkt->count - 1;
1916551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1917551ebd83SDave Airlie 		if (r)
1918551ebd83SDave Airlie 			return r;
1919771fe6b9SJerome Glisse 		break;
1920771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_IMMD:
1921513bcb46SDave Airlie 		if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
1922551ebd83SDave Airlie 			DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1923551ebd83SDave Airlie 			return -EINVAL;
1924551ebd83SDave Airlie 		}
1925cf57fc7aSAlex Deucher 		track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
1926513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1927551ebd83SDave Airlie 		track->immd_dwords = pkt->count - 1;
1928551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1929551ebd83SDave Airlie 		if (r)
1930551ebd83SDave Airlie 			return r;
1931551ebd83SDave Airlie 		break;
1932771fe6b9SJerome Glisse 		/* triggers drawing using in-packet vertex data */
1933771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_IMMD_2:
1934513bcb46SDave Airlie 		if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
1935551ebd83SDave Airlie 			DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1936551ebd83SDave Airlie 			return -EINVAL;
1937551ebd83SDave Airlie 		}
1938513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1939551ebd83SDave Airlie 		track->immd_dwords = pkt->count;
1940551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1941551ebd83SDave Airlie 		if (r)
1942551ebd83SDave Airlie 			return r;
1943551ebd83SDave Airlie 		break;
1944771fe6b9SJerome Glisse 		/* triggers drawing using in-packet vertex data */
1945771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_VBUF_2:
1946513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1947551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1948551ebd83SDave Airlie 		if (r)
1949551ebd83SDave Airlie 			return r;
1950551ebd83SDave Airlie 		break;
1951771fe6b9SJerome Glisse 		/* triggers drawing of vertex buffers setup elsewhere */
1952771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_INDX_2:
1953513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1954551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1955551ebd83SDave Airlie 		if (r)
1956551ebd83SDave Airlie 			return r;
1957551ebd83SDave Airlie 		break;
1958771fe6b9SJerome Glisse 		/* triggers drawing using indices to vertex buffer */
1959771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_VBUF:
1960513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1961551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1962551ebd83SDave Airlie 		if (r)
1963551ebd83SDave Airlie 			return r;
1964551ebd83SDave Airlie 		break;
1965771fe6b9SJerome Glisse 		/* triggers drawing of vertex buffers setup elsewhere */
1966771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_INDX:
1967513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1968551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1969551ebd83SDave Airlie 		if (r)
1970551ebd83SDave Airlie 			return r;
1971551ebd83SDave Airlie 		break;
1972771fe6b9SJerome Glisse 		/* triggers drawing using indices to vertex buffer */
1973ab9e1f59SDave Airlie 	case PACKET3_3D_CLEAR_HIZ:
1974ab9e1f59SDave Airlie 	case PACKET3_3D_CLEAR_ZMASK:
1975ab9e1f59SDave Airlie 		if (p->rdev->hyperz_filp != p->filp)
1976ab9e1f59SDave Airlie 			return -EINVAL;
1977ab9e1f59SDave Airlie 		break;
1978771fe6b9SJerome Glisse 	case PACKET3_NOP:
1979771fe6b9SJerome Glisse 		break;
1980771fe6b9SJerome Glisse 	default:
1981771fe6b9SJerome Glisse 		DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
1982771fe6b9SJerome Glisse 		return -EINVAL;
1983771fe6b9SJerome Glisse 	}
1984771fe6b9SJerome Glisse 	return 0;
1985771fe6b9SJerome Glisse }
1986771fe6b9SJerome Glisse 
1987771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p)
1988771fe6b9SJerome Glisse {
1989771fe6b9SJerome Glisse 	struct radeon_cs_packet pkt;
19909f022ddfSJerome Glisse 	struct r100_cs_track *track;
1991771fe6b9SJerome Glisse 	int r;
1992771fe6b9SJerome Glisse 
19939f022ddfSJerome Glisse 	track = kzalloc(sizeof(*track), GFP_KERNEL);
1994ce067913SDan Carpenter 	if (!track)
1995ce067913SDan Carpenter 		return -ENOMEM;
19969f022ddfSJerome Glisse 	r100_cs_track_clear(p->rdev, track);
19979f022ddfSJerome Glisse 	p->track = track;
1998771fe6b9SJerome Glisse 	do {
1999771fe6b9SJerome Glisse 		r = r100_cs_packet_parse(p, &pkt, p->idx);
2000771fe6b9SJerome Glisse 		if (r) {
2001771fe6b9SJerome Glisse 			return r;
2002771fe6b9SJerome Glisse 		}
2003771fe6b9SJerome Glisse 		p->idx += pkt.count + 2;
2004771fe6b9SJerome Glisse 		switch (pkt.type) {
2005771fe6b9SJerome Glisse 			case PACKET_TYPE0:
2006551ebd83SDave Airlie 				if (p->rdev->family >= CHIP_R200)
2007551ebd83SDave Airlie 					r = r100_cs_parse_packet0(p, &pkt,
2008551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm,
2009551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm_size,
2010551ebd83SDave Airlie 								  &r200_packet0_check);
2011551ebd83SDave Airlie 				else
2012551ebd83SDave Airlie 					r = r100_cs_parse_packet0(p, &pkt,
2013551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm,
2014551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm_size,
2015551ebd83SDave Airlie 								  &r100_packet0_check);
2016771fe6b9SJerome Glisse 				break;
2017771fe6b9SJerome Glisse 			case PACKET_TYPE2:
2018771fe6b9SJerome Glisse 				break;
2019771fe6b9SJerome Glisse 			case PACKET_TYPE3:
2020771fe6b9SJerome Glisse 				r = r100_packet3_check(p, &pkt);
2021771fe6b9SJerome Glisse 				break;
2022771fe6b9SJerome Glisse 			default:
2023771fe6b9SJerome Glisse 				DRM_ERROR("Unknown packet type %d !\n",
2024771fe6b9SJerome Glisse 					  pkt.type);
2025771fe6b9SJerome Glisse 				return -EINVAL;
2026771fe6b9SJerome Glisse 		}
2027771fe6b9SJerome Glisse 		if (r) {
2028771fe6b9SJerome Glisse 			return r;
2029771fe6b9SJerome Glisse 		}
2030771fe6b9SJerome Glisse 	} while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
2031771fe6b9SJerome Glisse 	return 0;
2032771fe6b9SJerome Glisse }
2033771fe6b9SJerome Glisse 
2034771fe6b9SJerome Glisse 
2035771fe6b9SJerome Glisse /*
2036771fe6b9SJerome Glisse  * Global GPU functions
2037771fe6b9SJerome Glisse  */
2038771fe6b9SJerome Glisse void r100_errata(struct radeon_device *rdev)
2039771fe6b9SJerome Glisse {
2040771fe6b9SJerome Glisse 	rdev->pll_errata = 0;
2041771fe6b9SJerome Glisse 
2042771fe6b9SJerome Glisse 	if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
2043771fe6b9SJerome Glisse 		rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
2044771fe6b9SJerome Glisse 	}
2045771fe6b9SJerome Glisse 
2046771fe6b9SJerome Glisse 	if (rdev->family == CHIP_RV100 ||
2047771fe6b9SJerome Glisse 	    rdev->family == CHIP_RS100 ||
2048771fe6b9SJerome Glisse 	    rdev->family == CHIP_RS200) {
2049771fe6b9SJerome Glisse 		rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
2050771fe6b9SJerome Glisse 	}
2051771fe6b9SJerome Glisse }
2052771fe6b9SJerome Glisse 
2053771fe6b9SJerome Glisse /* Wait for vertical sync on primary CRTC */
2054771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
2055771fe6b9SJerome Glisse {
2056771fe6b9SJerome Glisse 	uint32_t crtc_gen_cntl, tmp;
2057771fe6b9SJerome Glisse 	int i;
2058771fe6b9SJerome Glisse 
2059771fe6b9SJerome Glisse 	crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
2060771fe6b9SJerome Glisse 	if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
2061771fe6b9SJerome Glisse 	    !(crtc_gen_cntl & RADEON_CRTC_EN)) {
2062771fe6b9SJerome Glisse 		return;
2063771fe6b9SJerome Glisse 	}
2064771fe6b9SJerome Glisse 	/* Clear the CRTC_VBLANK_SAVE bit */
2065771fe6b9SJerome Glisse 	WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
2066771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2067771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CRTC_STATUS);
2068771fe6b9SJerome Glisse 		if (tmp & RADEON_CRTC_VBLANK_SAVE) {
2069771fe6b9SJerome Glisse 			return;
2070771fe6b9SJerome Glisse 		}
2071771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2072771fe6b9SJerome Glisse 	}
2073771fe6b9SJerome Glisse }
2074771fe6b9SJerome Glisse 
2075771fe6b9SJerome Glisse /* Wait for vertical sync on secondary CRTC */
2076771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
2077771fe6b9SJerome Glisse {
2078771fe6b9SJerome Glisse 	uint32_t crtc2_gen_cntl, tmp;
2079771fe6b9SJerome Glisse 	int i;
2080771fe6b9SJerome Glisse 
2081771fe6b9SJerome Glisse 	crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
2082771fe6b9SJerome Glisse 	if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
2083771fe6b9SJerome Glisse 	    !(crtc2_gen_cntl & RADEON_CRTC2_EN))
2084771fe6b9SJerome Glisse 		return;
2085771fe6b9SJerome Glisse 
2086771fe6b9SJerome Glisse 	/* Clear the CRTC_VBLANK_SAVE bit */
2087771fe6b9SJerome Glisse 	WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
2088771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2089771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CRTC2_STATUS);
2090771fe6b9SJerome Glisse 		if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
2091771fe6b9SJerome Glisse 			return;
2092771fe6b9SJerome Glisse 		}
2093771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2094771fe6b9SJerome Glisse 	}
2095771fe6b9SJerome Glisse }
2096771fe6b9SJerome Glisse 
2097771fe6b9SJerome Glisse int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
2098771fe6b9SJerome Glisse {
2099771fe6b9SJerome Glisse 	unsigned i;
2100771fe6b9SJerome Glisse 	uint32_t tmp;
2101771fe6b9SJerome Glisse 
2102771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2103771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
2104771fe6b9SJerome Glisse 		if (tmp >= n) {
2105771fe6b9SJerome Glisse 			return 0;
2106771fe6b9SJerome Glisse 		}
2107771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2108771fe6b9SJerome Glisse 	}
2109771fe6b9SJerome Glisse 	return -1;
2110771fe6b9SJerome Glisse }
2111771fe6b9SJerome Glisse 
2112771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev)
2113771fe6b9SJerome Glisse {
2114771fe6b9SJerome Glisse 	unsigned i;
2115771fe6b9SJerome Glisse 	uint32_t tmp;
2116771fe6b9SJerome Glisse 
2117771fe6b9SJerome Glisse 	if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
2118771fe6b9SJerome Glisse 		printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
2119771fe6b9SJerome Glisse 		       " Bad things might happen.\n");
2120771fe6b9SJerome Glisse 	}
2121771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2122771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_RBBM_STATUS);
21234612dc97SAlex Deucher 		if (!(tmp & RADEON_RBBM_ACTIVE)) {
2124771fe6b9SJerome Glisse 			return 0;
2125771fe6b9SJerome Glisse 		}
2126771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2127771fe6b9SJerome Glisse 	}
2128771fe6b9SJerome Glisse 	return -1;
2129771fe6b9SJerome Glisse }
2130771fe6b9SJerome Glisse 
2131771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev)
2132771fe6b9SJerome Glisse {
2133771fe6b9SJerome Glisse 	unsigned i;
2134771fe6b9SJerome Glisse 	uint32_t tmp;
2135771fe6b9SJerome Glisse 
2136771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2137771fe6b9SJerome Glisse 		/* read MC_STATUS */
21384612dc97SAlex Deucher 		tmp = RREG32(RADEON_MC_STATUS);
21394612dc97SAlex Deucher 		if (tmp & RADEON_MC_IDLE) {
2140771fe6b9SJerome Glisse 			return 0;
2141771fe6b9SJerome Glisse 		}
2142771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2143771fe6b9SJerome Glisse 	}
2144771fe6b9SJerome Glisse 	return -1;
2145771fe6b9SJerome Glisse }
2146771fe6b9SJerome Glisse 
2147e32eb50dSChristian König bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
2148771fe6b9SJerome Glisse {
2149225758d8SJerome Glisse 	u32 rbbm_status;
2150771fe6b9SJerome Glisse 
2151225758d8SJerome Glisse 	rbbm_status = RREG32(R_000E40_RBBM_STATUS);
2152225758d8SJerome Glisse 	if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
2153069211e5SChristian König 		radeon_ring_lockup_update(ring);
2154225758d8SJerome Glisse 		return false;
2155225758d8SJerome Glisse 	}
2156225758d8SJerome Glisse 	/* force CP activities */
21577b9ef16bSChristian König 	radeon_ring_force_activity(rdev, ring);
2158069211e5SChristian König 	return radeon_ring_test_lockup(rdev, ring);
2159225758d8SJerome Glisse }
2160225758d8SJerome Glisse 
216190aca4d2SJerome Glisse void r100_bm_disable(struct radeon_device *rdev)
216290aca4d2SJerome Glisse {
216390aca4d2SJerome Glisse 	u32 tmp;
216490aca4d2SJerome Glisse 
216590aca4d2SJerome Glisse 	/* disable bus mastering */
216690aca4d2SJerome Glisse 	tmp = RREG32(R_000030_BUS_CNTL);
216790aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
2168771fe6b9SJerome Glisse 	mdelay(1);
216990aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
217090aca4d2SJerome Glisse 	mdelay(1);
217190aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
217290aca4d2SJerome Glisse 	tmp = RREG32(RADEON_BUS_CNTL);
217390aca4d2SJerome Glisse 	mdelay(1);
2174642ce525SMichel Dänzer 	pci_clear_master(rdev->pdev);
217590aca4d2SJerome Glisse 	mdelay(1);
217690aca4d2SJerome Glisse }
217790aca4d2SJerome Glisse 
2178a2d07b74SJerome Glisse int r100_asic_reset(struct radeon_device *rdev)
2179771fe6b9SJerome Glisse {
218090aca4d2SJerome Glisse 	struct r100_mc_save save;
218190aca4d2SJerome Glisse 	u32 status, tmp;
218225b2ec5bSAlex Deucher 	int ret = 0;
2183771fe6b9SJerome Glisse 
218490aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
218590aca4d2SJerome Glisse 	if (!G_000E40_GUI_ACTIVE(status)) {
2186771fe6b9SJerome Glisse 		return 0;
2187771fe6b9SJerome Glisse 	}
218825b2ec5bSAlex Deucher 	r100_mc_stop(rdev, &save);
218990aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
219090aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
219190aca4d2SJerome Glisse 	/* stop CP */
219290aca4d2SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, 0);
219390aca4d2SJerome Glisse 	tmp = RREG32(RADEON_CP_RB_CNTL);
219490aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
219590aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_RPTR_WR, 0);
219690aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_WPTR, 0);
219790aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp);
219890aca4d2SJerome Glisse 	/* save PCI state */
219990aca4d2SJerome Glisse 	pci_save_state(rdev->pdev);
220090aca4d2SJerome Glisse 	/* disable bus mastering */
220190aca4d2SJerome Glisse 	r100_bm_disable(rdev);
220290aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
220390aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_RE(1) |
220490aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_PP(1) |
220590aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_RB(1));
220690aca4d2SJerome Glisse 	RREG32(R_0000F0_RBBM_SOFT_RESET);
220790aca4d2SJerome Glisse 	mdelay(500);
220890aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
220990aca4d2SJerome Glisse 	mdelay(1);
221090aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
221190aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2212771fe6b9SJerome Glisse 	/* reset CP */
221390aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
221490aca4d2SJerome Glisse 	RREG32(R_0000F0_RBBM_SOFT_RESET);
221590aca4d2SJerome Glisse 	mdelay(500);
221690aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
221790aca4d2SJerome Glisse 	mdelay(1);
221890aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
221990aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
222090aca4d2SJerome Glisse 	/* restore PCI & busmastering */
222190aca4d2SJerome Glisse 	pci_restore_state(rdev->pdev);
222290aca4d2SJerome Glisse 	r100_enable_bm(rdev);
2223771fe6b9SJerome Glisse 	/* Check if GPU is idle */
222490aca4d2SJerome Glisse 	if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
222590aca4d2SJerome Glisse 		G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
222690aca4d2SJerome Glisse 		dev_err(rdev->dev, "failed to reset GPU\n");
222725b2ec5bSAlex Deucher 		ret = -1;
222825b2ec5bSAlex Deucher 	} else
222990aca4d2SJerome Glisse 		dev_info(rdev->dev, "GPU reset succeed\n");
223025b2ec5bSAlex Deucher 	r100_mc_resume(rdev, &save);
223125b2ec5bSAlex Deucher 	return ret;
2232771fe6b9SJerome Glisse }
2233771fe6b9SJerome Glisse 
223492cde00cSAlex Deucher void r100_set_common_regs(struct radeon_device *rdev)
223592cde00cSAlex Deucher {
22362739d49cSAlex Deucher 	struct drm_device *dev = rdev->ddev;
22372739d49cSAlex Deucher 	bool force_dac2 = false;
2238d668046cSDave Airlie 	u32 tmp;
22392739d49cSAlex Deucher 
224092cde00cSAlex Deucher 	/* set these so they don't interfere with anything */
224192cde00cSAlex Deucher 	WREG32(RADEON_OV0_SCALE_CNTL, 0);
224292cde00cSAlex Deucher 	WREG32(RADEON_SUBPIC_CNTL, 0);
224392cde00cSAlex Deucher 	WREG32(RADEON_VIPH_CONTROL, 0);
224492cde00cSAlex Deucher 	WREG32(RADEON_I2C_CNTL_1, 0);
224592cde00cSAlex Deucher 	WREG32(RADEON_DVI_I2C_CNTL_1, 0);
224692cde00cSAlex Deucher 	WREG32(RADEON_CAP0_TRIG_CNTL, 0);
224792cde00cSAlex Deucher 	WREG32(RADEON_CAP1_TRIG_CNTL, 0);
22482739d49cSAlex Deucher 
22492739d49cSAlex Deucher 	/* always set up dac2 on rn50 and some rv100 as lots
22502739d49cSAlex Deucher 	 * of servers seem to wire it up to a VGA port but
22512739d49cSAlex Deucher 	 * don't report it in the bios connector
22522739d49cSAlex Deucher 	 * table.
22532739d49cSAlex Deucher 	 */
22542739d49cSAlex Deucher 	switch (dev->pdev->device) {
22552739d49cSAlex Deucher 		/* RN50 */
22562739d49cSAlex Deucher 	case 0x515e:
22572739d49cSAlex Deucher 	case 0x5969:
22582739d49cSAlex Deucher 		force_dac2 = true;
22592739d49cSAlex Deucher 		break;
22602739d49cSAlex Deucher 		/* RV100*/
22612739d49cSAlex Deucher 	case 0x5159:
22622739d49cSAlex Deucher 	case 0x515a:
22632739d49cSAlex Deucher 		/* DELL triple head servers */
22642739d49cSAlex Deucher 		if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
22652739d49cSAlex Deucher 		    ((dev->pdev->subsystem_device == 0x016c) ||
22662739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016d) ||
22672739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016e) ||
22682739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016f) ||
22692739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x0170) ||
22702739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x017d) ||
22712739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x017e) ||
22722739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x0183) ||
22732739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x018a) ||
22742739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x019a)))
22752739d49cSAlex Deucher 			force_dac2 = true;
22762739d49cSAlex Deucher 		break;
22772739d49cSAlex Deucher 	}
22782739d49cSAlex Deucher 
22792739d49cSAlex Deucher 	if (force_dac2) {
22802739d49cSAlex Deucher 		u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
22812739d49cSAlex Deucher 		u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
22822739d49cSAlex Deucher 		u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
22832739d49cSAlex Deucher 
22842739d49cSAlex Deucher 		/* For CRT on DAC2, don't turn it on if BIOS didn't
22852739d49cSAlex Deucher 		   enable it, even it's detected.
22862739d49cSAlex Deucher 		*/
22872739d49cSAlex Deucher 
22882739d49cSAlex Deucher 		/* force it to crtc0 */
22892739d49cSAlex Deucher 		dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
22902739d49cSAlex Deucher 		dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
22912739d49cSAlex Deucher 		disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
22922739d49cSAlex Deucher 
22932739d49cSAlex Deucher 		/* set up the TV DAC */
22942739d49cSAlex Deucher 		tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
22952739d49cSAlex Deucher 				 RADEON_TV_DAC_STD_MASK |
22962739d49cSAlex Deucher 				 RADEON_TV_DAC_RDACPD |
22972739d49cSAlex Deucher 				 RADEON_TV_DAC_GDACPD |
22982739d49cSAlex Deucher 				 RADEON_TV_DAC_BDACPD |
22992739d49cSAlex Deucher 				 RADEON_TV_DAC_BGADJ_MASK |
23002739d49cSAlex Deucher 				 RADEON_TV_DAC_DACADJ_MASK);
23012739d49cSAlex Deucher 		tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
23022739d49cSAlex Deucher 				RADEON_TV_DAC_NHOLD |
23032739d49cSAlex Deucher 				RADEON_TV_DAC_STD_PS2 |
23042739d49cSAlex Deucher 				(0x58 << 16));
23052739d49cSAlex Deucher 
23062739d49cSAlex Deucher 		WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
23072739d49cSAlex Deucher 		WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
23082739d49cSAlex Deucher 		WREG32(RADEON_DAC_CNTL2, dac2_cntl);
23092739d49cSAlex Deucher 	}
2310d668046cSDave Airlie 
2311d668046cSDave Airlie 	/* switch PM block to ACPI mode */
2312d668046cSDave Airlie 	tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
2313d668046cSDave Airlie 	tmp &= ~RADEON_PM_MODE_SEL;
2314d668046cSDave Airlie 	WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
2315d668046cSDave Airlie 
231692cde00cSAlex Deucher }
2317771fe6b9SJerome Glisse 
2318771fe6b9SJerome Glisse /*
2319771fe6b9SJerome Glisse  * VRAM info
2320771fe6b9SJerome Glisse  */
2321771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev)
2322771fe6b9SJerome Glisse {
2323771fe6b9SJerome Glisse 	uint32_t tmp;
2324771fe6b9SJerome Glisse 
2325771fe6b9SJerome Glisse 	rdev->mc.vram_is_ddr = false;
2326771fe6b9SJerome Glisse 	if (rdev->flags & RADEON_IS_IGP)
2327771fe6b9SJerome Glisse 		rdev->mc.vram_is_ddr = true;
2328771fe6b9SJerome Glisse 	else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
2329771fe6b9SJerome Glisse 		rdev->mc.vram_is_ddr = true;
2330771fe6b9SJerome Glisse 	if ((rdev->family == CHIP_RV100) ||
2331771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS100) ||
2332771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS200)) {
2333771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_MEM_CNTL);
2334771fe6b9SJerome Glisse 		if (tmp & RV100_HALF_MODE) {
2335771fe6b9SJerome Glisse 			rdev->mc.vram_width = 32;
2336771fe6b9SJerome Glisse 		} else {
2337771fe6b9SJerome Glisse 			rdev->mc.vram_width = 64;
2338771fe6b9SJerome Glisse 		}
2339771fe6b9SJerome Glisse 		if (rdev->flags & RADEON_SINGLE_CRTC) {
2340771fe6b9SJerome Glisse 			rdev->mc.vram_width /= 4;
2341771fe6b9SJerome Glisse 			rdev->mc.vram_is_ddr = true;
2342771fe6b9SJerome Glisse 		}
2343771fe6b9SJerome Glisse 	} else if (rdev->family <= CHIP_RV280) {
2344771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_MEM_CNTL);
2345771fe6b9SJerome Glisse 		if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
2346771fe6b9SJerome Glisse 			rdev->mc.vram_width = 128;
2347771fe6b9SJerome Glisse 		} else {
2348771fe6b9SJerome Glisse 			rdev->mc.vram_width = 64;
2349771fe6b9SJerome Glisse 		}
2350771fe6b9SJerome Glisse 	} else {
2351771fe6b9SJerome Glisse 		/* newer IGPs */
2352771fe6b9SJerome Glisse 		rdev->mc.vram_width = 128;
2353771fe6b9SJerome Glisse 	}
2354771fe6b9SJerome Glisse }
2355771fe6b9SJerome Glisse 
23562a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev)
2357771fe6b9SJerome Glisse {
23582a0f8918SDave Airlie 	u32 aper_size;
23592a0f8918SDave Airlie 	u8 byte;
23602a0f8918SDave Airlie 
23612a0f8918SDave Airlie 	aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
23622a0f8918SDave Airlie 
23632a0f8918SDave Airlie 	/* Set HDP_APER_CNTL only on cards that are known not to be broken,
23642a0f8918SDave Airlie 	 * that is has the 2nd generation multifunction PCI interface
23652a0f8918SDave Airlie 	 */
23662a0f8918SDave Airlie 	if (rdev->family == CHIP_RV280 ||
23672a0f8918SDave Airlie 	    rdev->family >= CHIP_RV350) {
23682a0f8918SDave Airlie 		WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
23692a0f8918SDave Airlie 		       ~RADEON_HDP_APER_CNTL);
23702a0f8918SDave Airlie 		DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
23712a0f8918SDave Airlie 		return aper_size * 2;
23722a0f8918SDave Airlie 	}
23732a0f8918SDave Airlie 
23742a0f8918SDave Airlie 	/* Older cards have all sorts of funny issues to deal with. First
23752a0f8918SDave Airlie 	 * check if it's a multifunction card by reading the PCI config
23762a0f8918SDave Airlie 	 * header type... Limit those to one aperture size
23772a0f8918SDave Airlie 	 */
23782a0f8918SDave Airlie 	pci_read_config_byte(rdev->pdev, 0xe, &byte);
23792a0f8918SDave Airlie 	if (byte & 0x80) {
23802a0f8918SDave Airlie 		DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
23812a0f8918SDave Airlie 		DRM_INFO("Limiting VRAM to one aperture\n");
23822a0f8918SDave Airlie 		return aper_size;
23832a0f8918SDave Airlie 	}
23842a0f8918SDave Airlie 
23852a0f8918SDave Airlie 	/* Single function older card. We read HDP_APER_CNTL to see how the BIOS
23862a0f8918SDave Airlie 	 * have set it up. We don't write this as it's broken on some ASICs but
23872a0f8918SDave Airlie 	 * we expect the BIOS to have done the right thing (might be too optimistic...)
23882a0f8918SDave Airlie 	 */
23892a0f8918SDave Airlie 	if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
23902a0f8918SDave Airlie 		return aper_size * 2;
23912a0f8918SDave Airlie 	return aper_size;
23922a0f8918SDave Airlie }
23932a0f8918SDave Airlie 
23942a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev)
23952a0f8918SDave Airlie {
23962a0f8918SDave Airlie 	u64 config_aper_size;
23972a0f8918SDave Airlie 
2398d594e46aSJerome Glisse 	/* work out accessible VRAM */
239901d73a69SJordan Crouse 	rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
240001d73a69SJordan Crouse 	rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
240151e5fcd3SJerome Glisse 	rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
240251e5fcd3SJerome Glisse 	/* FIXME we don't use the second aperture yet when we could use it */
240351e5fcd3SJerome Glisse 	if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
240451e5fcd3SJerome Glisse 		rdev->mc.visible_vram_size = rdev->mc.aper_size;
24052a0f8918SDave Airlie 	config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2406771fe6b9SJerome Glisse 	if (rdev->flags & RADEON_IS_IGP) {
2407771fe6b9SJerome Glisse 		uint32_t tom;
2408771fe6b9SJerome Glisse 		/* read NB_TOM to get the amount of ram stolen for the GPU */
2409771fe6b9SJerome Glisse 		tom = RREG32(RADEON_NB_TOM);
24107a50f01aSDave Airlie 		rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
24117a50f01aSDave Airlie 		WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
24127a50f01aSDave Airlie 		rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2413771fe6b9SJerome Glisse 	} else {
24147a50f01aSDave Airlie 		rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
2415771fe6b9SJerome Glisse 		/* Some production boards of m6 will report 0
2416771fe6b9SJerome Glisse 		 * if it's 8 MB
2417771fe6b9SJerome Glisse 		 */
24187a50f01aSDave Airlie 		if (rdev->mc.real_vram_size == 0) {
24197a50f01aSDave Airlie 			rdev->mc.real_vram_size = 8192 * 1024;
24207a50f01aSDave Airlie 			WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2421771fe6b9SJerome Glisse 		}
24222a0f8918SDave Airlie 		/* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
2423d594e46aSJerome Glisse 		 * Novell bug 204882 + along with lots of ubuntu ones
2424d594e46aSJerome Glisse 		 */
2425b7d8cce5SAlex Deucher 		if (rdev->mc.aper_size > config_aper_size)
2426b7d8cce5SAlex Deucher 			config_aper_size = rdev->mc.aper_size;
2427b7d8cce5SAlex Deucher 
24287a50f01aSDave Airlie 		if (config_aper_size > rdev->mc.real_vram_size)
24297a50f01aSDave Airlie 			rdev->mc.mc_vram_size = config_aper_size;
24307a50f01aSDave Airlie 		else
24317a50f01aSDave Airlie 			rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2432771fe6b9SJerome Glisse 	}
2433d594e46aSJerome Glisse }
24342a0f8918SDave Airlie 
243528d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state)
243628d52043SDave Airlie {
243728d52043SDave Airlie 	uint32_t temp;
243828d52043SDave Airlie 
243928d52043SDave Airlie 	temp = RREG32(RADEON_CONFIG_CNTL);
244028d52043SDave Airlie 	if (state == false) {
2441d75ee3beSAlex Deucher 		temp &= ~RADEON_CFG_VGA_RAM_EN;
2442d75ee3beSAlex Deucher 		temp |= RADEON_CFG_VGA_IO_DIS;
244328d52043SDave Airlie 	} else {
2444d75ee3beSAlex Deucher 		temp &= ~RADEON_CFG_VGA_IO_DIS;
244528d52043SDave Airlie 	}
244628d52043SDave Airlie 	WREG32(RADEON_CONFIG_CNTL, temp);
244728d52043SDave Airlie }
244828d52043SDave Airlie 
2449d594e46aSJerome Glisse void r100_mc_init(struct radeon_device *rdev)
24502a0f8918SDave Airlie {
2451d594e46aSJerome Glisse 	u64 base;
24522a0f8918SDave Airlie 
2453d594e46aSJerome Glisse 	r100_vram_get_type(rdev);
24542a0f8918SDave Airlie 	r100_vram_init_sizes(rdev);
2455d594e46aSJerome Glisse 	base = rdev->mc.aper_base;
2456d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_IGP)
2457d594e46aSJerome Glisse 		base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
2458d594e46aSJerome Glisse 	radeon_vram_location(rdev, &rdev->mc, base);
24598d369bb1SAlex Deucher 	rdev->mc.gtt_base_align = 0;
2460d594e46aSJerome Glisse 	if (!(rdev->flags & RADEON_IS_AGP))
2461d594e46aSJerome Glisse 		radeon_gtt_location(rdev, &rdev->mc);
2462f47299c5SAlex Deucher 	radeon_update_bandwidth_info(rdev);
2463771fe6b9SJerome Glisse }
2464771fe6b9SJerome Glisse 
2465771fe6b9SJerome Glisse 
2466771fe6b9SJerome Glisse /*
2467771fe6b9SJerome Glisse  * Indirect registers accessor
2468771fe6b9SJerome Glisse  */
2469771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev)
2470771fe6b9SJerome Glisse {
24714ce9198eSAlex Deucher 	if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
2472771fe6b9SJerome Glisse 		(void)RREG32(RADEON_CLOCK_CNTL_DATA);
2473771fe6b9SJerome Glisse 		(void)RREG32(RADEON_CRTC_GEN_CNTL);
2474771fe6b9SJerome Glisse 	}
24754ce9198eSAlex Deucher }
2476771fe6b9SJerome Glisse 
2477771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev)
2478771fe6b9SJerome Glisse {
2479771fe6b9SJerome Glisse 	/* This workarounds is necessary on RV100, RS100 and RS200 chips
2480771fe6b9SJerome Glisse 	 * or the chip could hang on a subsequent access
2481771fe6b9SJerome Glisse 	 */
2482771fe6b9SJerome Glisse 	if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
24834de833c3SArnd Bergmann 		mdelay(5);
2484771fe6b9SJerome Glisse 	}
2485771fe6b9SJerome Glisse 
2486771fe6b9SJerome Glisse 	/* This function is required to workaround a hardware bug in some (all?)
2487771fe6b9SJerome Glisse 	 * revisions of the R300.  This workaround should be called after every
2488771fe6b9SJerome Glisse 	 * CLOCK_CNTL_INDEX register access.  If not, register reads afterward
2489771fe6b9SJerome Glisse 	 * may not be correct.
2490771fe6b9SJerome Glisse 	 */
2491771fe6b9SJerome Glisse 	if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
2492771fe6b9SJerome Glisse 		uint32_t save, tmp;
2493771fe6b9SJerome Glisse 
2494771fe6b9SJerome Glisse 		save = RREG32(RADEON_CLOCK_CNTL_INDEX);
2495771fe6b9SJerome Glisse 		tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
2496771fe6b9SJerome Glisse 		WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
2497771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
2498771fe6b9SJerome Glisse 		WREG32(RADEON_CLOCK_CNTL_INDEX, save);
2499771fe6b9SJerome Glisse 	}
2500771fe6b9SJerome Glisse }
2501771fe6b9SJerome Glisse 
2502771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
2503771fe6b9SJerome Glisse {
2504771fe6b9SJerome Glisse 	uint32_t data;
2505771fe6b9SJerome Glisse 
2506771fe6b9SJerome Glisse 	WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
2507771fe6b9SJerome Glisse 	r100_pll_errata_after_index(rdev);
2508771fe6b9SJerome Glisse 	data = RREG32(RADEON_CLOCK_CNTL_DATA);
2509771fe6b9SJerome Glisse 	r100_pll_errata_after_data(rdev);
2510771fe6b9SJerome Glisse 	return data;
2511771fe6b9SJerome Glisse }
2512771fe6b9SJerome Glisse 
2513771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2514771fe6b9SJerome Glisse {
2515771fe6b9SJerome Glisse 	WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
2516771fe6b9SJerome Glisse 	r100_pll_errata_after_index(rdev);
2517771fe6b9SJerome Glisse 	WREG32(RADEON_CLOCK_CNTL_DATA, v);
2518771fe6b9SJerome Glisse 	r100_pll_errata_after_data(rdev);
2519771fe6b9SJerome Glisse }
2520771fe6b9SJerome Glisse 
2521d4550907SJerome Glisse void r100_set_safe_registers(struct radeon_device *rdev)
2522068a117cSJerome Glisse {
2523551ebd83SDave Airlie 	if (ASIC_IS_RN50(rdev)) {
2524551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
2525551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
2526551ebd83SDave Airlie 	} else if (rdev->family < CHIP_R200) {
2527551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
2528551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
2529551ebd83SDave Airlie 	} else {
2530d4550907SJerome Glisse 		r200_set_safe_registers(rdev);
2531551ebd83SDave Airlie 	}
2532068a117cSJerome Glisse }
2533068a117cSJerome Glisse 
2534771fe6b9SJerome Glisse /*
2535771fe6b9SJerome Glisse  * Debugfs info
2536771fe6b9SJerome Glisse  */
2537771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2538771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
2539771fe6b9SJerome Glisse {
2540771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2541771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2542771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2543771fe6b9SJerome Glisse 	uint32_t reg, value;
2544771fe6b9SJerome Glisse 	unsigned i;
2545771fe6b9SJerome Glisse 
2546771fe6b9SJerome Glisse 	seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
2547771fe6b9SJerome Glisse 	seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
2548771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2549771fe6b9SJerome Glisse 	for (i = 0; i < 64; i++) {
2550771fe6b9SJerome Glisse 		WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
2551771fe6b9SJerome Glisse 		reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
2552771fe6b9SJerome Glisse 		WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
2553771fe6b9SJerome Glisse 		value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
2554771fe6b9SJerome Glisse 		seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
2555771fe6b9SJerome Glisse 	}
2556771fe6b9SJerome Glisse 	return 0;
2557771fe6b9SJerome Glisse }
2558771fe6b9SJerome Glisse 
2559771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
2560771fe6b9SJerome Glisse {
2561771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2562771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2563771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2564e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
2565771fe6b9SJerome Glisse 	uint32_t rdp, wdp;
2566771fe6b9SJerome Glisse 	unsigned count, i, j;
2567771fe6b9SJerome Glisse 
2568e32eb50dSChristian König 	radeon_ring_free_size(rdev, ring);
2569771fe6b9SJerome Glisse 	rdp = RREG32(RADEON_CP_RB_RPTR);
2570771fe6b9SJerome Glisse 	wdp = RREG32(RADEON_CP_RB_WPTR);
2571e32eb50dSChristian König 	count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
2572771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2573771fe6b9SJerome Glisse 	seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
2574771fe6b9SJerome Glisse 	seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
2575e32eb50dSChristian König 	seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
2576771fe6b9SJerome Glisse 	seq_printf(m, "%u dwords in ring\n", count);
2577771fe6b9SJerome Glisse 	for (j = 0; j <= count; j++) {
2578e32eb50dSChristian König 		i = (rdp + j) & ring->ptr_mask;
2579e32eb50dSChristian König 		seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
2580771fe6b9SJerome Glisse 	}
2581771fe6b9SJerome Glisse 	return 0;
2582771fe6b9SJerome Glisse }
2583771fe6b9SJerome Glisse 
2584771fe6b9SJerome Glisse 
2585771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
2586771fe6b9SJerome Glisse {
2587771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2588771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2589771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2590771fe6b9SJerome Glisse 	uint32_t csq_stat, csq2_stat, tmp;
2591771fe6b9SJerome Glisse 	unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
2592771fe6b9SJerome Glisse 	unsigned i;
2593771fe6b9SJerome Glisse 
2594771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2595771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
2596771fe6b9SJerome Glisse 	csq_stat = RREG32(RADEON_CP_CSQ_STAT);
2597771fe6b9SJerome Glisse 	csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
2598771fe6b9SJerome Glisse 	r_rptr = (csq_stat >> 0) & 0x3ff;
2599771fe6b9SJerome Glisse 	r_wptr = (csq_stat >> 10) & 0x3ff;
2600771fe6b9SJerome Glisse 	ib1_rptr = (csq_stat >> 20) & 0x3ff;
2601771fe6b9SJerome Glisse 	ib1_wptr = (csq2_stat >> 0) & 0x3ff;
2602771fe6b9SJerome Glisse 	ib2_rptr = (csq2_stat >> 10) & 0x3ff;
2603771fe6b9SJerome Glisse 	ib2_wptr = (csq2_stat >> 20) & 0x3ff;
2604771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
2605771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
2606771fe6b9SJerome Glisse 	seq_printf(m, "Ring rptr %u\n", r_rptr);
2607771fe6b9SJerome Glisse 	seq_printf(m, "Ring wptr %u\n", r_wptr);
2608771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
2609771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
2610771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
2611771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
2612771fe6b9SJerome Glisse 	/* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
2613771fe6b9SJerome Glisse 	 * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
2614771fe6b9SJerome Glisse 	seq_printf(m, "Ring fifo:\n");
2615771fe6b9SJerome Glisse 	for (i = 0; i < 256; i++) {
2616771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2617771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2618771fe6b9SJerome Glisse 		seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
2619771fe6b9SJerome Glisse 	}
2620771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 fifo:\n");
2621771fe6b9SJerome Glisse 	for (i = 256; i <= 512; i++) {
2622771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2623771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2624771fe6b9SJerome Glisse 		seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
2625771fe6b9SJerome Glisse 	}
2626771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 fifo:\n");
2627771fe6b9SJerome Glisse 	for (i = 640; i < ib1_wptr; i++) {
2628771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2629771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2630771fe6b9SJerome Glisse 		seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
2631771fe6b9SJerome Glisse 	}
2632771fe6b9SJerome Glisse 	return 0;
2633771fe6b9SJerome Glisse }
2634771fe6b9SJerome Glisse 
2635771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data)
2636771fe6b9SJerome Glisse {
2637771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2638771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2639771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2640771fe6b9SJerome Glisse 	uint32_t tmp;
2641771fe6b9SJerome Glisse 
2642771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_CONFIG_MEMSIZE);
2643771fe6b9SJerome Glisse 	seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
2644771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_MC_FB_LOCATION);
2645771fe6b9SJerome Glisse 	seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
2646771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_BUS_CNTL);
2647771fe6b9SJerome Glisse 	seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
2648771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_MC_AGP_LOCATION);
2649771fe6b9SJerome Glisse 	seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
2650771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AGP_BASE);
2651771fe6b9SJerome Glisse 	seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
2652771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_HOST_PATH_CNTL);
2653771fe6b9SJerome Glisse 	seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
2654771fe6b9SJerome Glisse 	tmp = RREG32(0x01D0);
2655771fe6b9SJerome Glisse 	seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
2656771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_LO_ADDR);
2657771fe6b9SJerome Glisse 	seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
2658771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_HI_ADDR);
2659771fe6b9SJerome Glisse 	seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
2660771fe6b9SJerome Glisse 	tmp = RREG32(0x01E4);
2661771fe6b9SJerome Glisse 	seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
2662771fe6b9SJerome Glisse 	return 0;
2663771fe6b9SJerome Glisse }
2664771fe6b9SJerome Glisse 
2665771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = {
2666771fe6b9SJerome Glisse 	{"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
2667771fe6b9SJerome Glisse };
2668771fe6b9SJerome Glisse 
2669771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = {
2670771fe6b9SJerome Glisse 	{"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
2671771fe6b9SJerome Glisse 	{"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
2672771fe6b9SJerome Glisse };
2673771fe6b9SJerome Glisse 
2674771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = {
2675771fe6b9SJerome Glisse 	{"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
2676771fe6b9SJerome Glisse };
2677771fe6b9SJerome Glisse #endif
2678771fe6b9SJerome Glisse 
2679771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev)
2680771fe6b9SJerome Glisse {
2681771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2682771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
2683771fe6b9SJerome Glisse #else
2684771fe6b9SJerome Glisse 	return 0;
2685771fe6b9SJerome Glisse #endif
2686771fe6b9SJerome Glisse }
2687771fe6b9SJerome Glisse 
2688771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev)
2689771fe6b9SJerome Glisse {
2690771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2691771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
2692771fe6b9SJerome Glisse #else
2693771fe6b9SJerome Glisse 	return 0;
2694771fe6b9SJerome Glisse #endif
2695771fe6b9SJerome Glisse }
2696771fe6b9SJerome Glisse 
2697771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev)
2698771fe6b9SJerome Glisse {
2699771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2700771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
2701771fe6b9SJerome Glisse #else
2702771fe6b9SJerome Glisse 	return 0;
2703771fe6b9SJerome Glisse #endif
2704771fe6b9SJerome Glisse }
2705e024e110SDave Airlie 
2706e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg,
2707e024e110SDave Airlie 			 uint32_t tiling_flags, uint32_t pitch,
2708e024e110SDave Airlie 			 uint32_t offset, uint32_t obj_size)
2709e024e110SDave Airlie {
2710e024e110SDave Airlie 	int surf_index = reg * 16;
2711e024e110SDave Airlie 	int flags = 0;
2712e024e110SDave Airlie 
2713e024e110SDave Airlie 	if (rdev->family <= CHIP_RS200) {
2714e024e110SDave Airlie 		if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2715e024e110SDave Airlie 				 == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2716e024e110SDave Airlie 			flags |= RADEON_SURF_TILE_COLOR_BOTH;
2717e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MACRO)
2718e024e110SDave Airlie 			flags |= RADEON_SURF_TILE_COLOR_MACRO;
2719e024e110SDave Airlie 	} else if (rdev->family <= CHIP_RV280) {
2720e024e110SDave Airlie 		if (tiling_flags & (RADEON_TILING_MACRO))
2721e024e110SDave Airlie 			flags |= R200_SURF_TILE_COLOR_MACRO;
2722e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MICRO)
2723e024e110SDave Airlie 			flags |= R200_SURF_TILE_COLOR_MICRO;
2724e024e110SDave Airlie 	} else {
2725e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MACRO)
2726e024e110SDave Airlie 			flags |= R300_SURF_TILE_MACRO;
2727e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MICRO)
2728e024e110SDave Airlie 			flags |= R300_SURF_TILE_MICRO;
2729e024e110SDave Airlie 	}
2730e024e110SDave Airlie 
2731c88f9f0cSMichel Dänzer 	if (tiling_flags & RADEON_TILING_SWAP_16BIT)
2732c88f9f0cSMichel Dänzer 		flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
2733c88f9f0cSMichel Dänzer 	if (tiling_flags & RADEON_TILING_SWAP_32BIT)
2734c88f9f0cSMichel Dänzer 		flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
2735c88f9f0cSMichel Dänzer 
2736f5c5f040SDave Airlie 	/* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
2737f5c5f040SDave Airlie 	if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
2738f5c5f040SDave Airlie 		if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
2739f5c5f040SDave Airlie 			if (ASIC_IS_RN50(rdev))
2740f5c5f040SDave Airlie 				pitch /= 16;
2741f5c5f040SDave Airlie 	}
2742f5c5f040SDave Airlie 
2743f5c5f040SDave Airlie 	/* r100/r200 divide by 16 */
2744f5c5f040SDave Airlie 	if (rdev->family < CHIP_R300)
2745f5c5f040SDave Airlie 		flags |= pitch / 16;
2746f5c5f040SDave Airlie 	else
2747f5c5f040SDave Airlie 		flags |= pitch / 8;
2748f5c5f040SDave Airlie 
2749f5c5f040SDave Airlie 
2750d9fdaafbSDave Airlie 	DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
2751e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
2752e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
2753e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
2754e024e110SDave Airlie 	return 0;
2755e024e110SDave Airlie }
2756e024e110SDave Airlie 
2757e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
2758e024e110SDave Airlie {
2759e024e110SDave Airlie 	int surf_index = reg * 16;
2760e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
2761e024e110SDave Airlie }
2762c93bb85bSJerome Glisse 
2763c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev)
2764c93bb85bSJerome Glisse {
2765c93bb85bSJerome Glisse 	fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
2766c93bb85bSJerome Glisse 	fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
2767c93bb85bSJerome Glisse 	fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
2768c93bb85bSJerome Glisse 	uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
2769c93bb85bSJerome Glisse 	fixed20_12 memtcas_ff[8] = {
277068adac5eSBen Skeggs 		dfixed_init(1),
277168adac5eSBen Skeggs 		dfixed_init(2),
277268adac5eSBen Skeggs 		dfixed_init(3),
277368adac5eSBen Skeggs 		dfixed_init(0),
277468adac5eSBen Skeggs 		dfixed_init_half(1),
277568adac5eSBen Skeggs 		dfixed_init_half(2),
277668adac5eSBen Skeggs 		dfixed_init(0),
2777c93bb85bSJerome Glisse 	};
2778c93bb85bSJerome Glisse 	fixed20_12 memtcas_rs480_ff[8] = {
277968adac5eSBen Skeggs 		dfixed_init(0),
278068adac5eSBen Skeggs 		dfixed_init(1),
278168adac5eSBen Skeggs 		dfixed_init(2),
278268adac5eSBen Skeggs 		dfixed_init(3),
278368adac5eSBen Skeggs 		dfixed_init(0),
278468adac5eSBen Skeggs 		dfixed_init_half(1),
278568adac5eSBen Skeggs 		dfixed_init_half(2),
278668adac5eSBen Skeggs 		dfixed_init_half(3),
2787c93bb85bSJerome Glisse 	};
2788c93bb85bSJerome Glisse 	fixed20_12 memtcas2_ff[8] = {
278968adac5eSBen Skeggs 		dfixed_init(0),
279068adac5eSBen Skeggs 		dfixed_init(1),
279168adac5eSBen Skeggs 		dfixed_init(2),
279268adac5eSBen Skeggs 		dfixed_init(3),
279368adac5eSBen Skeggs 		dfixed_init(4),
279468adac5eSBen Skeggs 		dfixed_init(5),
279568adac5eSBen Skeggs 		dfixed_init(6),
279668adac5eSBen Skeggs 		dfixed_init(7),
2797c93bb85bSJerome Glisse 	};
2798c93bb85bSJerome Glisse 	fixed20_12 memtrbs[8] = {
279968adac5eSBen Skeggs 		dfixed_init(1),
280068adac5eSBen Skeggs 		dfixed_init_half(1),
280168adac5eSBen Skeggs 		dfixed_init(2),
280268adac5eSBen Skeggs 		dfixed_init_half(2),
280368adac5eSBen Skeggs 		dfixed_init(3),
280468adac5eSBen Skeggs 		dfixed_init_half(3),
280568adac5eSBen Skeggs 		dfixed_init(4),
280668adac5eSBen Skeggs 		dfixed_init_half(4)
2807c93bb85bSJerome Glisse 	};
2808c93bb85bSJerome Glisse 	fixed20_12 memtrbs_r4xx[8] = {
280968adac5eSBen Skeggs 		dfixed_init(4),
281068adac5eSBen Skeggs 		dfixed_init(5),
281168adac5eSBen Skeggs 		dfixed_init(6),
281268adac5eSBen Skeggs 		dfixed_init(7),
281368adac5eSBen Skeggs 		dfixed_init(8),
281468adac5eSBen Skeggs 		dfixed_init(9),
281568adac5eSBen Skeggs 		dfixed_init(10),
281668adac5eSBen Skeggs 		dfixed_init(11)
2817c93bb85bSJerome Glisse 	};
2818c93bb85bSJerome Glisse 	fixed20_12 min_mem_eff;
2819c93bb85bSJerome Glisse 	fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
2820c93bb85bSJerome Glisse 	fixed20_12 cur_latency_mclk, cur_latency_sclk;
2821c93bb85bSJerome Glisse 	fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
2822c93bb85bSJerome Glisse 		disp_drain_rate2, read_return_rate;
2823c93bb85bSJerome Glisse 	fixed20_12 time_disp1_drop_priority;
2824c93bb85bSJerome Glisse 	int c;
2825c93bb85bSJerome Glisse 	int cur_size = 16;       /* in octawords */
2826c93bb85bSJerome Glisse 	int critical_point = 0, critical_point2;
2827c93bb85bSJerome Glisse /* 	uint32_t read_return_rate, time_disp1_drop_priority; */
2828c93bb85bSJerome Glisse 	int stop_req, max_stop_req;
2829c93bb85bSJerome Glisse 	struct drm_display_mode *mode1 = NULL;
2830c93bb85bSJerome Glisse 	struct drm_display_mode *mode2 = NULL;
2831c93bb85bSJerome Glisse 	uint32_t pixel_bytes1 = 0;
2832c93bb85bSJerome Glisse 	uint32_t pixel_bytes2 = 0;
2833c93bb85bSJerome Glisse 
2834f46c0120SAlex Deucher 	radeon_update_display_priority(rdev);
2835f46c0120SAlex Deucher 
2836c93bb85bSJerome Glisse 	if (rdev->mode_info.crtcs[0]->base.enabled) {
2837c93bb85bSJerome Glisse 		mode1 = &rdev->mode_info.crtcs[0]->base.mode;
2838c93bb85bSJerome Glisse 		pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
2839c93bb85bSJerome Glisse 	}
2840dfee5614SDave Airlie 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
2841c93bb85bSJerome Glisse 		if (rdev->mode_info.crtcs[1]->base.enabled) {
2842c93bb85bSJerome Glisse 			mode2 = &rdev->mode_info.crtcs[1]->base.mode;
2843c93bb85bSJerome Glisse 			pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
2844c93bb85bSJerome Glisse 		}
2845dfee5614SDave Airlie 	}
2846c93bb85bSJerome Glisse 
284768adac5eSBen Skeggs 	min_mem_eff.full = dfixed_const_8(0);
2848c93bb85bSJerome Glisse 	/* get modes */
2849c93bb85bSJerome Glisse 	if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
2850c93bb85bSJerome Glisse 		uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
2851c93bb85bSJerome Glisse 		mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
2852c93bb85bSJerome Glisse 		mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
2853c93bb85bSJerome Glisse 		/* check crtc enables */
2854c93bb85bSJerome Glisse 		if (mode2)
2855c93bb85bSJerome Glisse 			mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
2856c93bb85bSJerome Glisse 		if (mode1)
2857c93bb85bSJerome Glisse 			mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
2858c93bb85bSJerome Glisse 		WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
2859c93bb85bSJerome Glisse 	}
2860c93bb85bSJerome Glisse 
2861c93bb85bSJerome Glisse 	/*
2862c93bb85bSJerome Glisse 	 * determine is there is enough bw for current mode
2863c93bb85bSJerome Glisse 	 */
2864f47299c5SAlex Deucher 	sclk_ff = rdev->pm.sclk;
2865f47299c5SAlex Deucher 	mclk_ff = rdev->pm.mclk;
2866c93bb85bSJerome Glisse 
2867c93bb85bSJerome Glisse 	temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
286868adac5eSBen Skeggs 	temp_ff.full = dfixed_const(temp);
286968adac5eSBen Skeggs 	mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
2870c93bb85bSJerome Glisse 
2871c93bb85bSJerome Glisse 	pix_clk.full = 0;
2872c93bb85bSJerome Glisse 	pix_clk2.full = 0;
2873c93bb85bSJerome Glisse 	peak_disp_bw.full = 0;
2874c93bb85bSJerome Glisse 	if (mode1) {
287568adac5eSBen Skeggs 		temp_ff.full = dfixed_const(1000);
287668adac5eSBen Skeggs 		pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
287768adac5eSBen Skeggs 		pix_clk.full = dfixed_div(pix_clk, temp_ff);
287868adac5eSBen Skeggs 		temp_ff.full = dfixed_const(pixel_bytes1);
287968adac5eSBen Skeggs 		peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
2880c93bb85bSJerome Glisse 	}
2881c93bb85bSJerome Glisse 	if (mode2) {
288268adac5eSBen Skeggs 		temp_ff.full = dfixed_const(1000);
288368adac5eSBen Skeggs 		pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
288468adac5eSBen Skeggs 		pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
288568adac5eSBen Skeggs 		temp_ff.full = dfixed_const(pixel_bytes2);
288668adac5eSBen Skeggs 		peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
2887c93bb85bSJerome Glisse 	}
2888c93bb85bSJerome Glisse 
288968adac5eSBen Skeggs 	mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
2890c93bb85bSJerome Glisse 	if (peak_disp_bw.full >= mem_bw.full) {
2891c93bb85bSJerome Glisse 		DRM_ERROR("You may not have enough display bandwidth for current mode\n"
2892c93bb85bSJerome Glisse 			  "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
2893c93bb85bSJerome Glisse 	}
2894c93bb85bSJerome Glisse 
2895c93bb85bSJerome Glisse 	/*  Get values from the EXT_MEM_CNTL register...converting its contents. */
2896c93bb85bSJerome Glisse 	temp = RREG32(RADEON_MEM_TIMING_CNTL);
2897c93bb85bSJerome Glisse 	if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
2898c93bb85bSJerome Glisse 		mem_trcd = ((temp >> 2) & 0x3) + 1;
2899c93bb85bSJerome Glisse 		mem_trp  = ((temp & 0x3)) + 1;
2900c93bb85bSJerome Glisse 		mem_tras = ((temp & 0x70) >> 4) + 1;
2901c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_R300 ||
2902c93bb85bSJerome Glisse 		   rdev->family == CHIP_R350) { /* r300, r350 */
2903c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 1;
2904c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 1;
2905c93bb85bSJerome Glisse 		mem_tras = ((temp >> 11) & 0xf) + 4;
2906c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_RV350 ||
2907c93bb85bSJerome Glisse 		   rdev->family <= CHIP_RV380) {
2908c93bb85bSJerome Glisse 		/* rv3x0 */
2909c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 3;
2910c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 3;
2911c93bb85bSJerome Glisse 		mem_tras = ((temp >> 11) & 0xf) + 6;
2912c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_R420 ||
2913c93bb85bSJerome Glisse 		   rdev->family == CHIP_R423 ||
2914c93bb85bSJerome Glisse 		   rdev->family == CHIP_RV410) {
2915c93bb85bSJerome Glisse 		/* r4xx */
2916c93bb85bSJerome Glisse 		mem_trcd = (temp & 0xf) + 3;
2917c93bb85bSJerome Glisse 		if (mem_trcd > 15)
2918c93bb85bSJerome Glisse 			mem_trcd = 15;
2919c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0xf) + 3;
2920c93bb85bSJerome Glisse 		if (mem_trp > 15)
2921c93bb85bSJerome Glisse 			mem_trp = 15;
2922c93bb85bSJerome Glisse 		mem_tras = ((temp >> 12) & 0x1f) + 6;
2923c93bb85bSJerome Glisse 		if (mem_tras > 31)
2924c93bb85bSJerome Glisse 			mem_tras = 31;
2925c93bb85bSJerome Glisse 	} else { /* RV200, R200 */
2926c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 1;
2927c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 1;
2928c93bb85bSJerome Glisse 		mem_tras = ((temp >> 12) & 0xf) + 4;
2929c93bb85bSJerome Glisse 	}
2930c93bb85bSJerome Glisse 	/* convert to FF */
293168adac5eSBen Skeggs 	trcd_ff.full = dfixed_const(mem_trcd);
293268adac5eSBen Skeggs 	trp_ff.full = dfixed_const(mem_trp);
293368adac5eSBen Skeggs 	tras_ff.full = dfixed_const(mem_tras);
2934c93bb85bSJerome Glisse 
2935c93bb85bSJerome Glisse 	/* Get values from the MEM_SDRAM_MODE_REG register...converting its */
2936c93bb85bSJerome Glisse 	temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
2937c93bb85bSJerome Glisse 	data = (temp & (7 << 20)) >> 20;
2938c93bb85bSJerome Glisse 	if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
2939c93bb85bSJerome Glisse 		if (rdev->family == CHIP_RS480) /* don't think rs400 */
2940c93bb85bSJerome Glisse 			tcas_ff = memtcas_rs480_ff[data];
2941c93bb85bSJerome Glisse 		else
2942c93bb85bSJerome Glisse 			tcas_ff = memtcas_ff[data];
2943c93bb85bSJerome Glisse 	} else
2944c93bb85bSJerome Glisse 		tcas_ff = memtcas2_ff[data];
2945c93bb85bSJerome Glisse 
2946c93bb85bSJerome Glisse 	if (rdev->family == CHIP_RS400 ||
2947c93bb85bSJerome Glisse 	    rdev->family == CHIP_RS480) {
2948c93bb85bSJerome Glisse 		/* extra cas latency stored in bits 23-25 0-4 clocks */
2949c93bb85bSJerome Glisse 		data = (temp >> 23) & 0x7;
2950c93bb85bSJerome Glisse 		if (data < 5)
295168adac5eSBen Skeggs 			tcas_ff.full += dfixed_const(data);
2952c93bb85bSJerome Glisse 	}
2953c93bb85bSJerome Glisse 
2954c93bb85bSJerome Glisse 	if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
2955c93bb85bSJerome Glisse 		/* on the R300, Tcas is included in Trbs.
2956c93bb85bSJerome Glisse 		 */
2957c93bb85bSJerome Glisse 		temp = RREG32(RADEON_MEM_CNTL);
2958c93bb85bSJerome Glisse 		data = (R300_MEM_NUM_CHANNELS_MASK & temp);
2959c93bb85bSJerome Glisse 		if (data == 1) {
2960c93bb85bSJerome Glisse 			if (R300_MEM_USE_CD_CH_ONLY & temp) {
2961c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_IND_INDEX);
2962c93bb85bSJerome Glisse 				temp &= ~R300_MC_IND_ADDR_MASK;
2963c93bb85bSJerome Glisse 				temp |= R300_MC_READ_CNTL_CD_mcind;
2964c93bb85bSJerome Glisse 				WREG32(R300_MC_IND_INDEX, temp);
2965c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_IND_DATA);
2966c93bb85bSJerome Glisse 				data = (R300_MEM_RBS_POSITION_C_MASK & temp);
2967c93bb85bSJerome Glisse 			} else {
2968c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_READ_CNTL_AB);
2969c93bb85bSJerome Glisse 				data = (R300_MEM_RBS_POSITION_A_MASK & temp);
2970c93bb85bSJerome Glisse 			}
2971c93bb85bSJerome Glisse 		} else {
2972c93bb85bSJerome Glisse 			temp = RREG32(R300_MC_READ_CNTL_AB);
2973c93bb85bSJerome Glisse 			data = (R300_MEM_RBS_POSITION_A_MASK & temp);
2974c93bb85bSJerome Glisse 		}
2975c93bb85bSJerome Glisse 		if (rdev->family == CHIP_RV410 ||
2976c93bb85bSJerome Glisse 		    rdev->family == CHIP_R420 ||
2977c93bb85bSJerome Glisse 		    rdev->family == CHIP_R423)
2978c93bb85bSJerome Glisse 			trbs_ff = memtrbs_r4xx[data];
2979c93bb85bSJerome Glisse 		else
2980c93bb85bSJerome Glisse 			trbs_ff = memtrbs[data];
2981c93bb85bSJerome Glisse 		tcas_ff.full += trbs_ff.full;
2982c93bb85bSJerome Glisse 	}
2983c93bb85bSJerome Glisse 
2984c93bb85bSJerome Glisse 	sclk_eff_ff.full = sclk_ff.full;
2985c93bb85bSJerome Glisse 
2986c93bb85bSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
2987c93bb85bSJerome Glisse 		fixed20_12 agpmode_ff;
298868adac5eSBen Skeggs 		agpmode_ff.full = dfixed_const(radeon_agpmode);
298968adac5eSBen Skeggs 		temp_ff.full = dfixed_const_666(16);
299068adac5eSBen Skeggs 		sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
2991c93bb85bSJerome Glisse 	}
2992c93bb85bSJerome Glisse 	/* TODO PCIE lanes may affect this - agpmode == 16?? */
2993c93bb85bSJerome Glisse 
2994c93bb85bSJerome Glisse 	if (ASIC_IS_R300(rdev)) {
299568adac5eSBen Skeggs 		sclk_delay_ff.full = dfixed_const(250);
2996c93bb85bSJerome Glisse 	} else {
2997c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RV100) ||
2998c93bb85bSJerome Glisse 		    rdev->flags & RADEON_IS_IGP) {
2999c93bb85bSJerome Glisse 			if (rdev->mc.vram_is_ddr)
300068adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(41);
3001c93bb85bSJerome Glisse 			else
300268adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(33);
3003c93bb85bSJerome Glisse 		} else {
3004c93bb85bSJerome Glisse 			if (rdev->mc.vram_width == 128)
300568adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(57);
3006c93bb85bSJerome Glisse 			else
300768adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(41);
3008c93bb85bSJerome Glisse 		}
3009c93bb85bSJerome Glisse 	}
3010c93bb85bSJerome Glisse 
301168adac5eSBen Skeggs 	mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
3012c93bb85bSJerome Glisse 
3013c93bb85bSJerome Glisse 	if (rdev->mc.vram_is_ddr) {
3014c93bb85bSJerome Glisse 		if (rdev->mc.vram_width == 32) {
301568adac5eSBen Skeggs 			k1.full = dfixed_const(40);
3016c93bb85bSJerome Glisse 			c  = 3;
3017c93bb85bSJerome Glisse 		} else {
301868adac5eSBen Skeggs 			k1.full = dfixed_const(20);
3019c93bb85bSJerome Glisse 			c  = 1;
3020c93bb85bSJerome Glisse 		}
3021c93bb85bSJerome Glisse 	} else {
302268adac5eSBen Skeggs 		k1.full = dfixed_const(40);
3023c93bb85bSJerome Glisse 		c  = 3;
3024c93bb85bSJerome Glisse 	}
3025c93bb85bSJerome Glisse 
302668adac5eSBen Skeggs 	temp_ff.full = dfixed_const(2);
302768adac5eSBen Skeggs 	mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
302868adac5eSBen Skeggs 	temp_ff.full = dfixed_const(c);
302968adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
303068adac5eSBen Skeggs 	temp_ff.full = dfixed_const(4);
303168adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
303268adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
3033c93bb85bSJerome Glisse 	mc_latency_mclk.full += k1.full;
3034c93bb85bSJerome Glisse 
303568adac5eSBen Skeggs 	mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
303668adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
3037c93bb85bSJerome Glisse 
3038c93bb85bSJerome Glisse 	/*
3039c93bb85bSJerome Glisse 	  HW cursor time assuming worst case of full size colour cursor.
3040c93bb85bSJerome Glisse 	*/
304168adac5eSBen Skeggs 	temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
3042c93bb85bSJerome Glisse 	temp_ff.full += trcd_ff.full;
3043c93bb85bSJerome Glisse 	if (temp_ff.full < tras_ff.full)
3044c93bb85bSJerome Glisse 		temp_ff.full = tras_ff.full;
304568adac5eSBen Skeggs 	cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
3046c93bb85bSJerome Glisse 
304768adac5eSBen Skeggs 	temp_ff.full = dfixed_const(cur_size);
304868adac5eSBen Skeggs 	cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
3049c93bb85bSJerome Glisse 	/*
3050c93bb85bSJerome Glisse 	  Find the total latency for the display data.
3051c93bb85bSJerome Glisse 	*/
305268adac5eSBen Skeggs 	disp_latency_overhead.full = dfixed_const(8);
305368adac5eSBen Skeggs 	disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
3054c93bb85bSJerome Glisse 	mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
3055c93bb85bSJerome Glisse 	mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
3056c93bb85bSJerome Glisse 
3057c93bb85bSJerome Glisse 	if (mc_latency_mclk.full > mc_latency_sclk.full)
3058c93bb85bSJerome Glisse 		disp_latency.full = mc_latency_mclk.full;
3059c93bb85bSJerome Glisse 	else
3060c93bb85bSJerome Glisse 		disp_latency.full = mc_latency_sclk.full;
3061c93bb85bSJerome Glisse 
3062c93bb85bSJerome Glisse 	/* setup Max GRPH_STOP_REQ default value */
3063c93bb85bSJerome Glisse 	if (ASIC_IS_RV100(rdev))
3064c93bb85bSJerome Glisse 		max_stop_req = 0x5c;
3065c93bb85bSJerome Glisse 	else
3066c93bb85bSJerome Glisse 		max_stop_req = 0x7c;
3067c93bb85bSJerome Glisse 
3068c93bb85bSJerome Glisse 	if (mode1) {
3069c93bb85bSJerome Glisse 		/*  CRTC1
3070c93bb85bSJerome Glisse 		    Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
3071c93bb85bSJerome Glisse 		    GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
3072c93bb85bSJerome Glisse 		*/
3073c93bb85bSJerome Glisse 		stop_req = mode1->hdisplay * pixel_bytes1 / 16;
3074c93bb85bSJerome Glisse 
3075c93bb85bSJerome Glisse 		if (stop_req > max_stop_req)
3076c93bb85bSJerome Glisse 			stop_req = max_stop_req;
3077c93bb85bSJerome Glisse 
3078c93bb85bSJerome Glisse 		/*
3079c93bb85bSJerome Glisse 		  Find the drain rate of the display buffer.
3080c93bb85bSJerome Glisse 		*/
308168adac5eSBen Skeggs 		temp_ff.full = dfixed_const((16/pixel_bytes1));
308268adac5eSBen Skeggs 		disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
3083c93bb85bSJerome Glisse 
3084c93bb85bSJerome Glisse 		/*
3085c93bb85bSJerome Glisse 		  Find the critical point of the display buffer.
3086c93bb85bSJerome Glisse 		*/
308768adac5eSBen Skeggs 		crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
308868adac5eSBen Skeggs 		crit_point_ff.full += dfixed_const_half(0);
3089c93bb85bSJerome Glisse 
309068adac5eSBen Skeggs 		critical_point = dfixed_trunc(crit_point_ff);
3091c93bb85bSJerome Glisse 
3092c93bb85bSJerome Glisse 		if (rdev->disp_priority == 2) {
3093c93bb85bSJerome Glisse 			critical_point = 0;
3094c93bb85bSJerome Glisse 		}
3095c93bb85bSJerome Glisse 
3096c93bb85bSJerome Glisse 		/*
3097c93bb85bSJerome Glisse 		  The critical point should never be above max_stop_req-4.  Setting
3098c93bb85bSJerome Glisse 		  GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
3099c93bb85bSJerome Glisse 		*/
3100c93bb85bSJerome Glisse 		if (max_stop_req - critical_point < 4)
3101c93bb85bSJerome Glisse 			critical_point = 0;
3102c93bb85bSJerome Glisse 
3103c93bb85bSJerome Glisse 		if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
3104c93bb85bSJerome Glisse 			/* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
3105c93bb85bSJerome Glisse 			critical_point = 0x10;
3106c93bb85bSJerome Glisse 		}
3107c93bb85bSJerome Glisse 
3108c93bb85bSJerome Glisse 		temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
3109c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
3110c93bb85bSJerome Glisse 		temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3111c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_START_REQ_MASK);
3112c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_R350) &&
3113c93bb85bSJerome Glisse 		    (stop_req > 0x15)) {
3114c93bb85bSJerome Glisse 			stop_req -= 0x10;
3115c93bb85bSJerome Glisse 		}
3116c93bb85bSJerome Glisse 		temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3117c93bb85bSJerome Glisse 		temp |= RADEON_GRPH_BUFFER_SIZE;
3118c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_CRITICAL_CNTL   |
3119c93bb85bSJerome Glisse 			  RADEON_GRPH_CRITICAL_AT_SOF |
3120c93bb85bSJerome Glisse 			  RADEON_GRPH_STOP_CNTL);
3121c93bb85bSJerome Glisse 		/*
3122c93bb85bSJerome Glisse 		  Write the result into the register.
3123c93bb85bSJerome Glisse 		*/
3124c93bb85bSJerome Glisse 		WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3125c93bb85bSJerome Glisse 						       (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3126c93bb85bSJerome Glisse 
3127c93bb85bSJerome Glisse #if 0
3128c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS400) ||
3129c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS480)) {
3130c93bb85bSJerome Glisse 			/* attempt to program RS400 disp regs correctly ??? */
3131c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP1_REG_CNTL);
3132c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
3133c93bb85bSJerome Glisse 				  RS400_DISP1_STOP_REQ_LEVEL_MASK);
3134c93bb85bSJerome Glisse 			WREG32(RS400_DISP1_REQ_CNTL1, (temp |
3135c93bb85bSJerome Glisse 						       (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3136c93bb85bSJerome Glisse 						       (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3137c93bb85bSJerome Glisse 			temp = RREG32(RS400_DMIF_MEM_CNTL1);
3138c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
3139c93bb85bSJerome Glisse 				  RS400_DISP1_CRITICAL_POINT_STOP_MASK);
3140c93bb85bSJerome Glisse 			WREG32(RS400_DMIF_MEM_CNTL1, (temp |
3141c93bb85bSJerome Glisse 						      (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
3142c93bb85bSJerome Glisse 						      (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
3143c93bb85bSJerome Glisse 		}
3144c93bb85bSJerome Glisse #endif
3145c93bb85bSJerome Glisse 
3146d9fdaafbSDave Airlie 		DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
3147c93bb85bSJerome Glisse 			  /* 	  (unsigned int)info->SavedReg->grph_buffer_cntl, */
3148c93bb85bSJerome Glisse 			  (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
3149c93bb85bSJerome Glisse 	}
3150c93bb85bSJerome Glisse 
3151c93bb85bSJerome Glisse 	if (mode2) {
3152c93bb85bSJerome Glisse 		u32 grph2_cntl;
3153c93bb85bSJerome Glisse 		stop_req = mode2->hdisplay * pixel_bytes2 / 16;
3154c93bb85bSJerome Glisse 
3155c93bb85bSJerome Glisse 		if (stop_req > max_stop_req)
3156c93bb85bSJerome Glisse 			stop_req = max_stop_req;
3157c93bb85bSJerome Glisse 
3158c93bb85bSJerome Glisse 		/*
3159c93bb85bSJerome Glisse 		  Find the drain rate of the display buffer.
3160c93bb85bSJerome Glisse 		*/
316168adac5eSBen Skeggs 		temp_ff.full = dfixed_const((16/pixel_bytes2));
316268adac5eSBen Skeggs 		disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
3163c93bb85bSJerome Glisse 
3164c93bb85bSJerome Glisse 		grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
3165c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
3166c93bb85bSJerome Glisse 		grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3167c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
3168c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_R350) &&
3169c93bb85bSJerome Glisse 		    (stop_req > 0x15)) {
3170c93bb85bSJerome Glisse 			stop_req -= 0x10;
3171c93bb85bSJerome Glisse 		}
3172c93bb85bSJerome Glisse 		grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3173c93bb85bSJerome Glisse 		grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
3174c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL   |
3175c93bb85bSJerome Glisse 			  RADEON_GRPH_CRITICAL_AT_SOF |
3176c93bb85bSJerome Glisse 			  RADEON_GRPH_STOP_CNTL);
3177c93bb85bSJerome Glisse 
3178c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS100) ||
3179c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS200))
3180c93bb85bSJerome Glisse 			critical_point2 = 0;
3181c93bb85bSJerome Glisse 		else {
3182c93bb85bSJerome Glisse 			temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
318368adac5eSBen Skeggs 			temp_ff.full = dfixed_const(temp);
318468adac5eSBen Skeggs 			temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
3185c93bb85bSJerome Glisse 			if (sclk_ff.full < temp_ff.full)
3186c93bb85bSJerome Glisse 				temp_ff.full = sclk_ff.full;
3187c93bb85bSJerome Glisse 
3188c93bb85bSJerome Glisse 			read_return_rate.full = temp_ff.full;
3189c93bb85bSJerome Glisse 
3190c93bb85bSJerome Glisse 			if (mode1) {
3191c93bb85bSJerome Glisse 				temp_ff.full = read_return_rate.full - disp_drain_rate.full;
319268adac5eSBen Skeggs 				time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
3193c93bb85bSJerome Glisse 			} else {
3194c93bb85bSJerome Glisse 				time_disp1_drop_priority.full = 0;
3195c93bb85bSJerome Glisse 			}
3196c93bb85bSJerome Glisse 			crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
319768adac5eSBen Skeggs 			crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
319868adac5eSBen Skeggs 			crit_point_ff.full += dfixed_const_half(0);
3199c93bb85bSJerome Glisse 
320068adac5eSBen Skeggs 			critical_point2 = dfixed_trunc(crit_point_ff);
3201c93bb85bSJerome Glisse 
3202c93bb85bSJerome Glisse 			if (rdev->disp_priority == 2) {
3203c93bb85bSJerome Glisse 				critical_point2 = 0;
3204c93bb85bSJerome Glisse 			}
3205c93bb85bSJerome Glisse 
3206c93bb85bSJerome Glisse 			if (max_stop_req - critical_point2 < 4)
3207c93bb85bSJerome Glisse 				critical_point2 = 0;
3208c93bb85bSJerome Glisse 
3209c93bb85bSJerome Glisse 		}
3210c93bb85bSJerome Glisse 
3211c93bb85bSJerome Glisse 		if (critical_point2 == 0 && rdev->family == CHIP_R300) {
3212c93bb85bSJerome Glisse 			/* some R300 cards have problem with this set to 0 */
3213c93bb85bSJerome Glisse 			critical_point2 = 0x10;
3214c93bb85bSJerome Glisse 		}
3215c93bb85bSJerome Glisse 
3216c93bb85bSJerome Glisse 		WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3217c93bb85bSJerome Glisse 						  (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3218c93bb85bSJerome Glisse 
3219c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS400) ||
3220c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS480)) {
3221c93bb85bSJerome Glisse #if 0
3222c93bb85bSJerome Glisse 			/* attempt to program RS400 disp2 regs correctly ??? */
3223c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP2_REQ_CNTL1);
3224c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
3225c93bb85bSJerome Glisse 				  RS400_DISP2_STOP_REQ_LEVEL_MASK);
3226c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL1, (temp |
3227c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3228c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3229c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP2_REQ_CNTL2);
3230c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
3231c93bb85bSJerome Glisse 				  RS400_DISP2_CRITICAL_POINT_STOP_MASK);
3232c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL2, (temp |
3233c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
3234c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
3235c93bb85bSJerome Glisse #endif
3236c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
3237c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
3238c93bb85bSJerome Glisse 			WREG32(RS400_DMIF_MEM_CNTL1,  0x29CA71DC);
3239c93bb85bSJerome Glisse 			WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
3240c93bb85bSJerome Glisse 		}
3241c93bb85bSJerome Glisse 
3242d9fdaafbSDave Airlie 		DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
3243c93bb85bSJerome Glisse 			  (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
3244c93bb85bSJerome Glisse 	}
3245c93bb85bSJerome Glisse }
3246551ebd83SDave Airlie 
3247cbdd4501SAndi Kleen static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
3248551ebd83SDave Airlie {
3249551ebd83SDave Airlie 	DRM_ERROR("pitch                      %d\n", t->pitch);
3250ceb776bcSMathias Fröhlich 	DRM_ERROR("use_pitch                  %d\n", t->use_pitch);
3251551ebd83SDave Airlie 	DRM_ERROR("width                      %d\n", t->width);
3252ceb776bcSMathias Fröhlich 	DRM_ERROR("width_11                   %d\n", t->width_11);
3253551ebd83SDave Airlie 	DRM_ERROR("height                     %d\n", t->height);
3254ceb776bcSMathias Fröhlich 	DRM_ERROR("height_11                  %d\n", t->height_11);
3255551ebd83SDave Airlie 	DRM_ERROR("num levels                 %d\n", t->num_levels);
3256551ebd83SDave Airlie 	DRM_ERROR("depth                      %d\n", t->txdepth);
3257551ebd83SDave Airlie 	DRM_ERROR("bpp                        %d\n", t->cpp);
3258551ebd83SDave Airlie 	DRM_ERROR("coordinate type            %d\n", t->tex_coord_type);
3259551ebd83SDave Airlie 	DRM_ERROR("width round to power of 2  %d\n", t->roundup_w);
3260551ebd83SDave Airlie 	DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
3261d785d78bSDave Airlie 	DRM_ERROR("compress format            %d\n", t->compress_format);
3262551ebd83SDave Airlie }
3263551ebd83SDave Airlie 
3264d785d78bSDave Airlie static int r100_track_compress_size(int compress_format, int w, int h)
3265d785d78bSDave Airlie {
3266d785d78bSDave Airlie 	int block_width, block_height, block_bytes;
3267d785d78bSDave Airlie 	int wblocks, hblocks;
3268d785d78bSDave Airlie 	int min_wblocks;
3269d785d78bSDave Airlie 	int sz;
3270d785d78bSDave Airlie 
3271d785d78bSDave Airlie 	block_width = 4;
3272d785d78bSDave Airlie 	block_height = 4;
3273d785d78bSDave Airlie 
3274d785d78bSDave Airlie 	switch (compress_format) {
3275d785d78bSDave Airlie 	case R100_TRACK_COMP_DXT1:
3276d785d78bSDave Airlie 		block_bytes = 8;
3277d785d78bSDave Airlie 		min_wblocks = 4;
3278d785d78bSDave Airlie 		break;
3279d785d78bSDave Airlie 	default:
3280d785d78bSDave Airlie 	case R100_TRACK_COMP_DXT35:
3281d785d78bSDave Airlie 		block_bytes = 16;
3282d785d78bSDave Airlie 		min_wblocks = 2;
3283d785d78bSDave Airlie 		break;
3284d785d78bSDave Airlie 	}
3285d785d78bSDave Airlie 
3286d785d78bSDave Airlie 	hblocks = (h + block_height - 1) / block_height;
3287d785d78bSDave Airlie 	wblocks = (w + block_width - 1) / block_width;
3288d785d78bSDave Airlie 	if (wblocks < min_wblocks)
3289d785d78bSDave Airlie 		wblocks = min_wblocks;
3290d785d78bSDave Airlie 	sz = wblocks * hblocks * block_bytes;
3291d785d78bSDave Airlie 	return sz;
3292d785d78bSDave Airlie }
3293d785d78bSDave Airlie 
329437cf6b03SRoland Scheidegger static int r100_cs_track_cube(struct radeon_device *rdev,
329537cf6b03SRoland Scheidegger 			      struct r100_cs_track *track, unsigned idx)
329637cf6b03SRoland Scheidegger {
329737cf6b03SRoland Scheidegger 	unsigned face, w, h;
329837cf6b03SRoland Scheidegger 	struct radeon_bo *cube_robj;
329937cf6b03SRoland Scheidegger 	unsigned long size;
330037cf6b03SRoland Scheidegger 	unsigned compress_format = track->textures[idx].compress_format;
330137cf6b03SRoland Scheidegger 
330237cf6b03SRoland Scheidegger 	for (face = 0; face < 5; face++) {
330337cf6b03SRoland Scheidegger 		cube_robj = track->textures[idx].cube_info[face].robj;
330437cf6b03SRoland Scheidegger 		w = track->textures[idx].cube_info[face].width;
330537cf6b03SRoland Scheidegger 		h = track->textures[idx].cube_info[face].height;
330637cf6b03SRoland Scheidegger 
330737cf6b03SRoland Scheidegger 		if (compress_format) {
330837cf6b03SRoland Scheidegger 			size = r100_track_compress_size(compress_format, w, h);
330937cf6b03SRoland Scheidegger 		} else
331037cf6b03SRoland Scheidegger 			size = w * h;
331137cf6b03SRoland Scheidegger 		size *= track->textures[idx].cpp;
331237cf6b03SRoland Scheidegger 
331337cf6b03SRoland Scheidegger 		size += track->textures[idx].cube_info[face].offset;
331437cf6b03SRoland Scheidegger 
331537cf6b03SRoland Scheidegger 		if (size > radeon_bo_size(cube_robj)) {
331637cf6b03SRoland Scheidegger 			DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
331737cf6b03SRoland Scheidegger 				  size, radeon_bo_size(cube_robj));
331837cf6b03SRoland Scheidegger 			r100_cs_track_texture_print(&track->textures[idx]);
331937cf6b03SRoland Scheidegger 			return -1;
332037cf6b03SRoland Scheidegger 		}
332137cf6b03SRoland Scheidegger 	}
332237cf6b03SRoland Scheidegger 	return 0;
332337cf6b03SRoland Scheidegger }
332437cf6b03SRoland Scheidegger 
3325551ebd83SDave Airlie static int r100_cs_track_texture_check(struct radeon_device *rdev,
3326551ebd83SDave Airlie 				       struct r100_cs_track *track)
3327551ebd83SDave Airlie {
33284c788679SJerome Glisse 	struct radeon_bo *robj;
3329551ebd83SDave Airlie 	unsigned long size;
3330b73c5f8bSMarek Olšák 	unsigned u, i, w, h, d;
3331551ebd83SDave Airlie 	int ret;
3332551ebd83SDave Airlie 
3333551ebd83SDave Airlie 	for (u = 0; u < track->num_texture; u++) {
3334551ebd83SDave Airlie 		if (!track->textures[u].enabled)
3335551ebd83SDave Airlie 			continue;
333643b93fbfSAlex Deucher 		if (track->textures[u].lookup_disable)
333743b93fbfSAlex Deucher 			continue;
3338551ebd83SDave Airlie 		robj = track->textures[u].robj;
3339551ebd83SDave Airlie 		if (robj == NULL) {
3340551ebd83SDave Airlie 			DRM_ERROR("No texture bound to unit %u\n", u);
3341551ebd83SDave Airlie 			return -EINVAL;
3342551ebd83SDave Airlie 		}
3343551ebd83SDave Airlie 		size = 0;
3344551ebd83SDave Airlie 		for (i = 0; i <= track->textures[u].num_levels; i++) {
3345551ebd83SDave Airlie 			if (track->textures[u].use_pitch) {
3346551ebd83SDave Airlie 				if (rdev->family < CHIP_R300)
3347551ebd83SDave Airlie 					w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
3348551ebd83SDave Airlie 				else
3349551ebd83SDave Airlie 					w = track->textures[u].pitch / (1 << i);
3350551ebd83SDave Airlie 			} else {
3351ceb776bcSMathias Fröhlich 				w = track->textures[u].width;
3352551ebd83SDave Airlie 				if (rdev->family >= CHIP_RV515)
3353551ebd83SDave Airlie 					w |= track->textures[u].width_11;
3354ceb776bcSMathias Fröhlich 				w = w / (1 << i);
3355551ebd83SDave Airlie 				if (track->textures[u].roundup_w)
3356551ebd83SDave Airlie 					w = roundup_pow_of_two(w);
3357551ebd83SDave Airlie 			}
3358ceb776bcSMathias Fröhlich 			h = track->textures[u].height;
3359551ebd83SDave Airlie 			if (rdev->family >= CHIP_RV515)
3360551ebd83SDave Airlie 				h |= track->textures[u].height_11;
3361ceb776bcSMathias Fröhlich 			h = h / (1 << i);
3362551ebd83SDave Airlie 			if (track->textures[u].roundup_h)
3363551ebd83SDave Airlie 				h = roundup_pow_of_two(h);
3364b73c5f8bSMarek Olšák 			if (track->textures[u].tex_coord_type == 1) {
3365b73c5f8bSMarek Olšák 				d = (1 << track->textures[u].txdepth) / (1 << i);
3366b73c5f8bSMarek Olšák 				if (!d)
3367b73c5f8bSMarek Olšák 					d = 1;
3368b73c5f8bSMarek Olšák 			} else {
3369b73c5f8bSMarek Olšák 				d = 1;
3370b73c5f8bSMarek Olšák 			}
3371d785d78bSDave Airlie 			if (track->textures[u].compress_format) {
3372d785d78bSDave Airlie 
3373b73c5f8bSMarek Olšák 				size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
3374d785d78bSDave Airlie 				/* compressed textures are block based */
3375d785d78bSDave Airlie 			} else
3376b73c5f8bSMarek Olšák 				size += w * h * d;
3377551ebd83SDave Airlie 		}
3378551ebd83SDave Airlie 		size *= track->textures[u].cpp;
3379d785d78bSDave Airlie 
3380551ebd83SDave Airlie 		switch (track->textures[u].tex_coord_type) {
3381551ebd83SDave Airlie 		case 0:
3382551ebd83SDave Airlie 		case 1:
3383551ebd83SDave Airlie 			break;
3384551ebd83SDave Airlie 		case 2:
3385551ebd83SDave Airlie 			if (track->separate_cube) {
3386551ebd83SDave Airlie 				ret = r100_cs_track_cube(rdev, track, u);
3387551ebd83SDave Airlie 				if (ret)
3388551ebd83SDave Airlie 					return ret;
3389551ebd83SDave Airlie 			} else
3390551ebd83SDave Airlie 				size *= 6;
3391551ebd83SDave Airlie 			break;
3392551ebd83SDave Airlie 		default:
3393551ebd83SDave Airlie 			DRM_ERROR("Invalid texture coordinate type %u for unit "
3394551ebd83SDave Airlie 				  "%u\n", track->textures[u].tex_coord_type, u);
3395551ebd83SDave Airlie 			return -EINVAL;
3396551ebd83SDave Airlie 		}
33974c788679SJerome Glisse 		if (size > radeon_bo_size(robj)) {
3398551ebd83SDave Airlie 			DRM_ERROR("Texture of unit %u needs %lu bytes but is "
33994c788679SJerome Glisse 				  "%lu\n", u, size, radeon_bo_size(robj));
3400551ebd83SDave Airlie 			r100_cs_track_texture_print(&track->textures[u]);
3401551ebd83SDave Airlie 			return -EINVAL;
3402551ebd83SDave Airlie 		}
3403551ebd83SDave Airlie 	}
3404551ebd83SDave Airlie 	return 0;
3405551ebd83SDave Airlie }
3406551ebd83SDave Airlie 
3407551ebd83SDave Airlie int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
3408551ebd83SDave Airlie {
3409551ebd83SDave Airlie 	unsigned i;
3410551ebd83SDave Airlie 	unsigned long size;
3411551ebd83SDave Airlie 	unsigned prim_walk;
3412551ebd83SDave Airlie 	unsigned nverts;
341340b4a759SMarek Olšák 	unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
3414551ebd83SDave Airlie 
341540b4a759SMarek Olšák 	if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
3416a41ceb1cSMarek Olšák 	    !track->blend_read_enable)
3417a41ceb1cSMarek Olšák 		num_cb = 0;
3418a41ceb1cSMarek Olšák 
3419a41ceb1cSMarek Olšák 	for (i = 0; i < num_cb; i++) {
3420551ebd83SDave Airlie 		if (track->cb[i].robj == NULL) {
3421551ebd83SDave Airlie 			DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
3422551ebd83SDave Airlie 			return -EINVAL;
3423551ebd83SDave Airlie 		}
3424551ebd83SDave Airlie 		size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
3425551ebd83SDave Airlie 		size += track->cb[i].offset;
34264c788679SJerome Glisse 		if (size > radeon_bo_size(track->cb[i].robj)) {
3427551ebd83SDave Airlie 			DRM_ERROR("[drm] Buffer too small for color buffer %d "
3428551ebd83SDave Airlie 				  "(need %lu have %lu) !\n", i, size,
34294c788679SJerome Glisse 				  radeon_bo_size(track->cb[i].robj));
3430551ebd83SDave Airlie 			DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
3431551ebd83SDave Airlie 				  i, track->cb[i].pitch, track->cb[i].cpp,
3432551ebd83SDave Airlie 				  track->cb[i].offset, track->maxy);
3433551ebd83SDave Airlie 			return -EINVAL;
3434551ebd83SDave Airlie 		}
3435551ebd83SDave Airlie 	}
343640b4a759SMarek Olšák 	track->cb_dirty = false;
343740b4a759SMarek Olšák 
343840b4a759SMarek Olšák 	if (track->zb_dirty && track->z_enabled) {
3439551ebd83SDave Airlie 		if (track->zb.robj == NULL) {
3440551ebd83SDave Airlie 			DRM_ERROR("[drm] No buffer for z buffer !\n");
3441551ebd83SDave Airlie 			return -EINVAL;
3442551ebd83SDave Airlie 		}
3443551ebd83SDave Airlie 		size = track->zb.pitch * track->zb.cpp * track->maxy;
3444551ebd83SDave Airlie 		size += track->zb.offset;
34454c788679SJerome Glisse 		if (size > radeon_bo_size(track->zb.robj)) {
3446551ebd83SDave Airlie 			DRM_ERROR("[drm] Buffer too small for z buffer "
3447551ebd83SDave Airlie 				  "(need %lu have %lu) !\n", size,
34484c788679SJerome Glisse 				  radeon_bo_size(track->zb.robj));
3449551ebd83SDave Airlie 			DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
3450551ebd83SDave Airlie 				  track->zb.pitch, track->zb.cpp,
3451551ebd83SDave Airlie 				  track->zb.offset, track->maxy);
3452551ebd83SDave Airlie 			return -EINVAL;
3453551ebd83SDave Airlie 		}
3454551ebd83SDave Airlie 	}
345540b4a759SMarek Olšák 	track->zb_dirty = false;
345640b4a759SMarek Olšák 
3457fff1ce4dSMarek Olšák 	if (track->aa_dirty && track->aaresolve) {
3458fff1ce4dSMarek Olšák 		if (track->aa.robj == NULL) {
3459fff1ce4dSMarek Olšák 			DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
3460fff1ce4dSMarek Olšák 			return -EINVAL;
3461fff1ce4dSMarek Olšák 		}
3462fff1ce4dSMarek Olšák 		/* I believe the format comes from colorbuffer0. */
3463fff1ce4dSMarek Olšák 		size = track->aa.pitch * track->cb[0].cpp * track->maxy;
3464fff1ce4dSMarek Olšák 		size += track->aa.offset;
3465fff1ce4dSMarek Olšák 		if (size > radeon_bo_size(track->aa.robj)) {
3466fff1ce4dSMarek Olšák 			DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
3467fff1ce4dSMarek Olšák 				  "(need %lu have %lu) !\n", i, size,
3468fff1ce4dSMarek Olšák 				  radeon_bo_size(track->aa.robj));
3469fff1ce4dSMarek Olšák 			DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
3470fff1ce4dSMarek Olšák 				  i, track->aa.pitch, track->cb[0].cpp,
3471fff1ce4dSMarek Olšák 				  track->aa.offset, track->maxy);
3472fff1ce4dSMarek Olšák 			return -EINVAL;
3473fff1ce4dSMarek Olšák 		}
3474fff1ce4dSMarek Olšák 	}
3475fff1ce4dSMarek Olšák 	track->aa_dirty = false;
3476fff1ce4dSMarek Olšák 
3477551ebd83SDave Airlie 	prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
3478cae94b0aSMarek Olšák 	if (track->vap_vf_cntl & (1 << 14)) {
3479cae94b0aSMarek Olšák 		nverts = track->vap_alt_nverts;
3480cae94b0aSMarek Olšák 	} else {
3481551ebd83SDave Airlie 		nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
3482cae94b0aSMarek Olšák 	}
3483551ebd83SDave Airlie 	switch (prim_walk) {
3484551ebd83SDave Airlie 	case 1:
3485551ebd83SDave Airlie 		for (i = 0; i < track->num_arrays; i++) {
3486551ebd83SDave Airlie 			size = track->arrays[i].esize * track->max_indx * 4;
3487551ebd83SDave Airlie 			if (track->arrays[i].robj == NULL) {
3488551ebd83SDave Airlie 				DRM_ERROR("(PW %u) Vertex array %u no buffer "
3489551ebd83SDave Airlie 					  "bound\n", prim_walk, i);
3490551ebd83SDave Airlie 				return -EINVAL;
3491551ebd83SDave Airlie 			}
34924c788679SJerome Glisse 			if (size > radeon_bo_size(track->arrays[i].robj)) {
34934c788679SJerome Glisse 				dev_err(rdev->dev, "(PW %u) Vertex array %u "
34944c788679SJerome Glisse 					"need %lu dwords have %lu dwords\n",
34954c788679SJerome Glisse 					prim_walk, i, size >> 2,
34964c788679SJerome Glisse 					radeon_bo_size(track->arrays[i].robj)
34974c788679SJerome Glisse 					>> 2);
3498551ebd83SDave Airlie 				DRM_ERROR("Max indices %u\n", track->max_indx);
3499551ebd83SDave Airlie 				return -EINVAL;
3500551ebd83SDave Airlie 			}
3501551ebd83SDave Airlie 		}
3502551ebd83SDave Airlie 		break;
3503551ebd83SDave Airlie 	case 2:
3504551ebd83SDave Airlie 		for (i = 0; i < track->num_arrays; i++) {
3505551ebd83SDave Airlie 			size = track->arrays[i].esize * (nverts - 1) * 4;
3506551ebd83SDave Airlie 			if (track->arrays[i].robj == NULL) {
3507551ebd83SDave Airlie 				DRM_ERROR("(PW %u) Vertex array %u no buffer "
3508551ebd83SDave Airlie 					  "bound\n", prim_walk, i);
3509551ebd83SDave Airlie 				return -EINVAL;
3510551ebd83SDave Airlie 			}
35114c788679SJerome Glisse 			if (size > radeon_bo_size(track->arrays[i].robj)) {
35124c788679SJerome Glisse 				dev_err(rdev->dev, "(PW %u) Vertex array %u "
35134c788679SJerome Glisse 					"need %lu dwords have %lu dwords\n",
35144c788679SJerome Glisse 					prim_walk, i, size >> 2,
35154c788679SJerome Glisse 					radeon_bo_size(track->arrays[i].robj)
35164c788679SJerome Glisse 					>> 2);
3517551ebd83SDave Airlie 				return -EINVAL;
3518551ebd83SDave Airlie 			}
3519551ebd83SDave Airlie 		}
3520551ebd83SDave Airlie 		break;
3521551ebd83SDave Airlie 	case 3:
3522551ebd83SDave Airlie 		size = track->vtx_size * nverts;
3523551ebd83SDave Airlie 		if (size != track->immd_dwords) {
3524551ebd83SDave Airlie 			DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
3525551ebd83SDave Airlie 				  track->immd_dwords, size);
3526551ebd83SDave Airlie 			DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
3527551ebd83SDave Airlie 				  nverts, track->vtx_size);
3528551ebd83SDave Airlie 			return -EINVAL;
3529551ebd83SDave Airlie 		}
3530551ebd83SDave Airlie 		break;
3531551ebd83SDave Airlie 	default:
3532551ebd83SDave Airlie 		DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
3533551ebd83SDave Airlie 			  prim_walk);
3534551ebd83SDave Airlie 		return -EINVAL;
3535551ebd83SDave Airlie 	}
353640b4a759SMarek Olšák 
353740b4a759SMarek Olšák 	if (track->tex_dirty) {
353840b4a759SMarek Olšák 		track->tex_dirty = false;
3539551ebd83SDave Airlie 		return r100_cs_track_texture_check(rdev, track);
3540551ebd83SDave Airlie 	}
354140b4a759SMarek Olšák 	return 0;
354240b4a759SMarek Olšák }
3543551ebd83SDave Airlie 
3544551ebd83SDave Airlie void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
3545551ebd83SDave Airlie {
3546551ebd83SDave Airlie 	unsigned i, face;
3547551ebd83SDave Airlie 
354840b4a759SMarek Olšák 	track->cb_dirty = true;
354940b4a759SMarek Olšák 	track->zb_dirty = true;
355040b4a759SMarek Olšák 	track->tex_dirty = true;
3551fff1ce4dSMarek Olšák 	track->aa_dirty = true;
355240b4a759SMarek Olšák 
3553551ebd83SDave Airlie 	if (rdev->family < CHIP_R300) {
3554551ebd83SDave Airlie 		track->num_cb = 1;
3555551ebd83SDave Airlie 		if (rdev->family <= CHIP_RS200)
3556551ebd83SDave Airlie 			track->num_texture = 3;
3557551ebd83SDave Airlie 		else
3558551ebd83SDave Airlie 			track->num_texture = 6;
3559551ebd83SDave Airlie 		track->maxy = 2048;
3560551ebd83SDave Airlie 		track->separate_cube = 1;
3561551ebd83SDave Airlie 	} else {
3562551ebd83SDave Airlie 		track->num_cb = 4;
3563551ebd83SDave Airlie 		track->num_texture = 16;
3564551ebd83SDave Airlie 		track->maxy = 4096;
3565551ebd83SDave Airlie 		track->separate_cube = 0;
356645e4039cSDave Airlie 		track->aaresolve = false;
3567fff1ce4dSMarek Olšák 		track->aa.robj = NULL;
3568551ebd83SDave Airlie 	}
3569551ebd83SDave Airlie 
3570551ebd83SDave Airlie 	for (i = 0; i < track->num_cb; i++) {
3571551ebd83SDave Airlie 		track->cb[i].robj = NULL;
3572551ebd83SDave Airlie 		track->cb[i].pitch = 8192;
3573551ebd83SDave Airlie 		track->cb[i].cpp = 16;
3574551ebd83SDave Airlie 		track->cb[i].offset = 0;
3575551ebd83SDave Airlie 	}
3576551ebd83SDave Airlie 	track->z_enabled = true;
3577551ebd83SDave Airlie 	track->zb.robj = NULL;
3578551ebd83SDave Airlie 	track->zb.pitch = 8192;
3579551ebd83SDave Airlie 	track->zb.cpp = 4;
3580551ebd83SDave Airlie 	track->zb.offset = 0;
3581551ebd83SDave Airlie 	track->vtx_size = 0x7F;
3582551ebd83SDave Airlie 	track->immd_dwords = 0xFFFFFFFFUL;
3583551ebd83SDave Airlie 	track->num_arrays = 11;
3584551ebd83SDave Airlie 	track->max_indx = 0x00FFFFFFUL;
3585551ebd83SDave Airlie 	for (i = 0; i < track->num_arrays; i++) {
3586551ebd83SDave Airlie 		track->arrays[i].robj = NULL;
3587551ebd83SDave Airlie 		track->arrays[i].esize = 0x7F;
3588551ebd83SDave Airlie 	}
3589551ebd83SDave Airlie 	for (i = 0; i < track->num_texture; i++) {
3590d785d78bSDave Airlie 		track->textures[i].compress_format = R100_TRACK_COMP_NONE;
3591551ebd83SDave Airlie 		track->textures[i].pitch = 16536;
3592551ebd83SDave Airlie 		track->textures[i].width = 16536;
3593551ebd83SDave Airlie 		track->textures[i].height = 16536;
3594551ebd83SDave Airlie 		track->textures[i].width_11 = 1 << 11;
3595551ebd83SDave Airlie 		track->textures[i].height_11 = 1 << 11;
3596551ebd83SDave Airlie 		track->textures[i].num_levels = 12;
3597551ebd83SDave Airlie 		if (rdev->family <= CHIP_RS200) {
3598551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 0;
3599551ebd83SDave Airlie 			track->textures[i].txdepth = 0;
3600551ebd83SDave Airlie 		} else {
3601551ebd83SDave Airlie 			track->textures[i].txdepth = 16;
3602551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 1;
3603551ebd83SDave Airlie 		}
3604551ebd83SDave Airlie 		track->textures[i].cpp = 64;
3605551ebd83SDave Airlie 		track->textures[i].robj = NULL;
3606551ebd83SDave Airlie 		/* CS IB emission code makes sure texture unit are disabled */
3607551ebd83SDave Airlie 		track->textures[i].enabled = false;
360843b93fbfSAlex Deucher 		track->textures[i].lookup_disable = false;
3609551ebd83SDave Airlie 		track->textures[i].roundup_w = true;
3610551ebd83SDave Airlie 		track->textures[i].roundup_h = true;
3611551ebd83SDave Airlie 		if (track->separate_cube)
3612551ebd83SDave Airlie 			for (face = 0; face < 5; face++) {
3613551ebd83SDave Airlie 				track->textures[i].cube_info[face].robj = NULL;
3614551ebd83SDave Airlie 				track->textures[i].cube_info[face].width = 16536;
3615551ebd83SDave Airlie 				track->textures[i].cube_info[face].height = 16536;
3616551ebd83SDave Airlie 				track->textures[i].cube_info[face].offset = 0;
3617551ebd83SDave Airlie 			}
3618551ebd83SDave Airlie 	}
3619551ebd83SDave Airlie }
36203ce0a23dSJerome Glisse 
3621e32eb50dSChristian König int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
36223ce0a23dSJerome Glisse {
36233ce0a23dSJerome Glisse 	uint32_t scratch;
36243ce0a23dSJerome Glisse 	uint32_t tmp = 0;
36253ce0a23dSJerome Glisse 	unsigned i;
36263ce0a23dSJerome Glisse 	int r;
36273ce0a23dSJerome Glisse 
36283ce0a23dSJerome Glisse 	r = radeon_scratch_get(rdev, &scratch);
36293ce0a23dSJerome Glisse 	if (r) {
36303ce0a23dSJerome Glisse 		DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
36313ce0a23dSJerome Glisse 		return r;
36323ce0a23dSJerome Glisse 	}
36333ce0a23dSJerome Glisse 	WREG32(scratch, 0xCAFEDEAD);
3634e32eb50dSChristian König 	r = radeon_ring_lock(rdev, ring, 2);
36353ce0a23dSJerome Glisse 	if (r) {
36363ce0a23dSJerome Glisse 		DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
36373ce0a23dSJerome Glisse 		radeon_scratch_free(rdev, scratch);
36383ce0a23dSJerome Glisse 		return r;
36393ce0a23dSJerome Glisse 	}
3640e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(scratch, 0));
3641e32eb50dSChristian König 	radeon_ring_write(ring, 0xDEADBEEF);
3642e32eb50dSChristian König 	radeon_ring_unlock_commit(rdev, ring);
36433ce0a23dSJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
36443ce0a23dSJerome Glisse 		tmp = RREG32(scratch);
36453ce0a23dSJerome Glisse 		if (tmp == 0xDEADBEEF) {
36463ce0a23dSJerome Glisse 			break;
36473ce0a23dSJerome Glisse 		}
36483ce0a23dSJerome Glisse 		DRM_UDELAY(1);
36493ce0a23dSJerome Glisse 	}
36503ce0a23dSJerome Glisse 	if (i < rdev->usec_timeout) {
36513ce0a23dSJerome Glisse 		DRM_INFO("ring test succeeded in %d usecs\n", i);
36523ce0a23dSJerome Glisse 	} else {
3653369d7ec1SAlex Deucher 		DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
36543ce0a23dSJerome Glisse 			  scratch, tmp);
36553ce0a23dSJerome Glisse 		r = -EINVAL;
36563ce0a23dSJerome Glisse 	}
36573ce0a23dSJerome Glisse 	radeon_scratch_free(rdev, scratch);
36583ce0a23dSJerome Glisse 	return r;
36593ce0a23dSJerome Glisse }
36603ce0a23dSJerome Glisse 
36613ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
36623ce0a23dSJerome Glisse {
3663e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
36647b1f2485SChristian König 
3665e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
3666e32eb50dSChristian König 	radeon_ring_write(ring, ib->gpu_addr);
3667e32eb50dSChristian König 	radeon_ring_write(ring, ib->length_dw);
36683ce0a23dSJerome Glisse }
36693ce0a23dSJerome Glisse 
3670f712812eSAlex Deucher int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
36713ce0a23dSJerome Glisse {
3672f2e39221SJerome Glisse 	struct radeon_ib ib;
36733ce0a23dSJerome Glisse 	uint32_t scratch;
36743ce0a23dSJerome Glisse 	uint32_t tmp = 0;
36753ce0a23dSJerome Glisse 	unsigned i;
36763ce0a23dSJerome Glisse 	int r;
36773ce0a23dSJerome Glisse 
36783ce0a23dSJerome Glisse 	r = radeon_scratch_get(rdev, &scratch);
36793ce0a23dSJerome Glisse 	if (r) {
36803ce0a23dSJerome Glisse 		DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
36813ce0a23dSJerome Glisse 		return r;
36823ce0a23dSJerome Glisse 	}
36833ce0a23dSJerome Glisse 	WREG32(scratch, 0xCAFEDEAD);
368469e130a6SJerome Glisse 	r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, 256);
36853ce0a23dSJerome Glisse 	if (r) {
36863ce0a23dSJerome Glisse 		return r;
36873ce0a23dSJerome Glisse 	}
3688f2e39221SJerome Glisse 	ib.ptr[0] = PACKET0(scratch, 0);
3689f2e39221SJerome Glisse 	ib.ptr[1] = 0xDEADBEEF;
3690f2e39221SJerome Glisse 	ib.ptr[2] = PACKET2(0);
3691f2e39221SJerome Glisse 	ib.ptr[3] = PACKET2(0);
3692f2e39221SJerome Glisse 	ib.ptr[4] = PACKET2(0);
3693f2e39221SJerome Glisse 	ib.ptr[5] = PACKET2(0);
3694f2e39221SJerome Glisse 	ib.ptr[6] = PACKET2(0);
3695f2e39221SJerome Glisse 	ib.ptr[7] = PACKET2(0);
3696f2e39221SJerome Glisse 	ib.length_dw = 8;
3697f2e39221SJerome Glisse 	r = radeon_ib_schedule(rdev, &ib);
36983ce0a23dSJerome Glisse 	if (r) {
36993ce0a23dSJerome Glisse 		radeon_scratch_free(rdev, scratch);
37003ce0a23dSJerome Glisse 		radeon_ib_free(rdev, &ib);
37013ce0a23dSJerome Glisse 		return r;
37023ce0a23dSJerome Glisse 	}
3703f2e39221SJerome Glisse 	r = radeon_fence_wait(ib.fence, false);
37043ce0a23dSJerome Glisse 	if (r) {
37053ce0a23dSJerome Glisse 		return r;
37063ce0a23dSJerome Glisse 	}
37073ce0a23dSJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
37083ce0a23dSJerome Glisse 		tmp = RREG32(scratch);
37093ce0a23dSJerome Glisse 		if (tmp == 0xDEADBEEF) {
37103ce0a23dSJerome Glisse 			break;
37113ce0a23dSJerome Glisse 		}
37123ce0a23dSJerome Glisse 		DRM_UDELAY(1);
37133ce0a23dSJerome Glisse 	}
37143ce0a23dSJerome Glisse 	if (i < rdev->usec_timeout) {
37153ce0a23dSJerome Glisse 		DRM_INFO("ib test succeeded in %u usecs\n", i);
37163ce0a23dSJerome Glisse 	} else {
371762f288cfSPaul Bolle 		DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
37183ce0a23dSJerome Glisse 			  scratch, tmp);
37193ce0a23dSJerome Glisse 		r = -EINVAL;
37203ce0a23dSJerome Glisse 	}
37213ce0a23dSJerome Glisse 	radeon_scratch_free(rdev, scratch);
37223ce0a23dSJerome Glisse 	radeon_ib_free(rdev, &ib);
37233ce0a23dSJerome Glisse 	return r;
37243ce0a23dSJerome Glisse }
37259f022ddfSJerome Glisse 
37269f022ddfSJerome Glisse void r100_ib_fini(struct radeon_device *rdev)
37279f022ddfSJerome Glisse {
3728b15ba512SJerome Glisse 	radeon_ib_pool_suspend(rdev);
37299f022ddfSJerome Glisse 	radeon_ib_pool_fini(rdev);
37309f022ddfSJerome Glisse }
37319f022ddfSJerome Glisse 
37329f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
37339f022ddfSJerome Glisse {
37349f022ddfSJerome Glisse 	/* Shutdown CP we shouldn't need to do that but better be safe than
37359f022ddfSJerome Glisse 	 * sorry
37369f022ddfSJerome Glisse 	 */
3737e32eb50dSChristian König 	rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
37389f022ddfSJerome Glisse 	WREG32(R_000740_CP_CSQ_CNTL, 0);
37399f022ddfSJerome Glisse 
37409f022ddfSJerome Glisse 	/* Save few CRTC registers */
3741ca6ffc64SJerome Glisse 	save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
37429f022ddfSJerome Glisse 	save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
37439f022ddfSJerome Glisse 	save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
37449f022ddfSJerome Glisse 	save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
37459f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
37469f022ddfSJerome Glisse 		save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
37479f022ddfSJerome Glisse 		save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
37489f022ddfSJerome Glisse 	}
37499f022ddfSJerome Glisse 
37509f022ddfSJerome Glisse 	/* Disable VGA aperture access */
3751ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
37529f022ddfSJerome Glisse 	/* Disable cursor, overlay, crtc */
37539f022ddfSJerome Glisse 	WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
37549f022ddfSJerome Glisse 	WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
37559f022ddfSJerome Glisse 					S_000054_CRTC_DISPLAY_DIS(1));
37569f022ddfSJerome Glisse 	WREG32(R_000050_CRTC_GEN_CNTL,
37579f022ddfSJerome Glisse 			(C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
37589f022ddfSJerome Glisse 			S_000050_CRTC_DISP_REQ_EN_B(1));
37599f022ddfSJerome Glisse 	WREG32(R_000420_OV0_SCALE_CNTL,
37609f022ddfSJerome Glisse 		C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
37619f022ddfSJerome Glisse 	WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
37629f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
37639f022ddfSJerome Glisse 		WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
37649f022ddfSJerome Glisse 						S_000360_CUR2_LOCK(1));
37659f022ddfSJerome Glisse 		WREG32(R_0003F8_CRTC2_GEN_CNTL,
37669f022ddfSJerome Glisse 			(C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
37679f022ddfSJerome Glisse 			S_0003F8_CRTC2_DISPLAY_DIS(1) |
37689f022ddfSJerome Glisse 			S_0003F8_CRTC2_DISP_REQ_EN_B(1));
37699f022ddfSJerome Glisse 		WREG32(R_000360_CUR2_OFFSET,
37709f022ddfSJerome Glisse 			C_000360_CUR2_LOCK & save->CUR2_OFFSET);
37719f022ddfSJerome Glisse 	}
37729f022ddfSJerome Glisse }
37739f022ddfSJerome Glisse 
37749f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
37759f022ddfSJerome Glisse {
37769f022ddfSJerome Glisse 	/* Update base address for crtc */
3777d594e46aSJerome Glisse 	WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
37789f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3779d594e46aSJerome Glisse 		WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
37809f022ddfSJerome Glisse 	}
37819f022ddfSJerome Glisse 	/* Restore CRTC registers */
3782ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
37839f022ddfSJerome Glisse 	WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
37849f022ddfSJerome Glisse 	WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
37859f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
37869f022ddfSJerome Glisse 		WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
37879f022ddfSJerome Glisse 	}
37889f022ddfSJerome Glisse }
3789ca6ffc64SJerome Glisse 
3790ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev)
3791ca6ffc64SJerome Glisse {
3792ca6ffc64SJerome Glisse 	u32 tmp;
3793ca6ffc64SJerome Glisse 
3794ca6ffc64SJerome Glisse 	tmp = RREG8(R_0003C2_GENMO_WT);
3795ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
3796ca6ffc64SJerome Glisse }
3797d4550907SJerome Glisse 
3798d4550907SJerome Glisse static void r100_debugfs(struct radeon_device *rdev)
3799d4550907SJerome Glisse {
3800d4550907SJerome Glisse 	int r;
3801d4550907SJerome Glisse 
3802d4550907SJerome Glisse 	r = r100_debugfs_mc_info_init(rdev);
3803d4550907SJerome Glisse 	if (r)
3804d4550907SJerome Glisse 		dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
3805d4550907SJerome Glisse }
3806d4550907SJerome Glisse 
3807d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev)
3808d4550907SJerome Glisse {
3809d4550907SJerome Glisse 	struct r100_mc_save save;
3810d4550907SJerome Glisse 
3811d4550907SJerome Glisse 	/* Stops all mc clients */
3812d4550907SJerome Glisse 	r100_mc_stop(rdev, &save);
3813d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
3814d4550907SJerome Glisse 		WREG32(R_00014C_MC_AGP_LOCATION,
3815d4550907SJerome Glisse 			S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
3816d4550907SJerome Glisse 			S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
3817d4550907SJerome Glisse 		WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
3818d4550907SJerome Glisse 		if (rdev->family > CHIP_RV200)
3819d4550907SJerome Glisse 			WREG32(R_00015C_AGP_BASE_2,
3820d4550907SJerome Glisse 				upper_32_bits(rdev->mc.agp_base) & 0xff);
3821d4550907SJerome Glisse 	} else {
3822d4550907SJerome Glisse 		WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
3823d4550907SJerome Glisse 		WREG32(R_000170_AGP_BASE, 0);
3824d4550907SJerome Glisse 		if (rdev->family > CHIP_RV200)
3825d4550907SJerome Glisse 			WREG32(R_00015C_AGP_BASE_2, 0);
3826d4550907SJerome Glisse 	}
3827d4550907SJerome Glisse 	/* Wait for mc idle */
3828d4550907SJerome Glisse 	if (r100_mc_wait_for_idle(rdev))
3829d4550907SJerome Glisse 		dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
3830d4550907SJerome Glisse 	/* Program MC, should be a 32bits limited address space */
3831d4550907SJerome Glisse 	WREG32(R_000148_MC_FB_LOCATION,
3832d4550907SJerome Glisse 		S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
3833d4550907SJerome Glisse 		S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
3834d4550907SJerome Glisse 	r100_mc_resume(rdev, &save);
3835d4550907SJerome Glisse }
3836d4550907SJerome Glisse 
3837d4550907SJerome Glisse void r100_clock_startup(struct radeon_device *rdev)
3838d4550907SJerome Glisse {
3839d4550907SJerome Glisse 	u32 tmp;
3840d4550907SJerome Glisse 
3841d4550907SJerome Glisse 	if (radeon_dynclks != -1 && radeon_dynclks)
3842d4550907SJerome Glisse 		radeon_legacy_set_clock_gating(rdev, 1);
3843d4550907SJerome Glisse 	/* We need to force on some of the block */
3844d4550907SJerome Glisse 	tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
3845d4550907SJerome Glisse 	tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
3846d4550907SJerome Glisse 	if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
3847d4550907SJerome Glisse 		tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
3848d4550907SJerome Glisse 	WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
3849d4550907SJerome Glisse }
3850d4550907SJerome Glisse 
3851d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev)
3852d4550907SJerome Glisse {
3853d4550907SJerome Glisse 	int r;
3854d4550907SJerome Glisse 
385592cde00cSAlex Deucher 	/* set common regs */
385692cde00cSAlex Deucher 	r100_set_common_regs(rdev);
385792cde00cSAlex Deucher 	/* program mc */
3858d4550907SJerome Glisse 	r100_mc_program(rdev);
3859d4550907SJerome Glisse 	/* Resume clock */
3860d4550907SJerome Glisse 	r100_clock_startup(rdev);
3861d4550907SJerome Glisse 	/* Initialize GART (initialize after TTM so we can allocate
3862d4550907SJerome Glisse 	 * memory through TTM but finalize after TTM) */
386317e15b0cSDave Airlie 	r100_enable_bm(rdev);
3864d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
3865d4550907SJerome Glisse 		r = r100_pci_gart_enable(rdev);
3866d4550907SJerome Glisse 		if (r)
3867d4550907SJerome Glisse 			return r;
3868d4550907SJerome Glisse 	}
3869724c80e1SAlex Deucher 
3870724c80e1SAlex Deucher 	/* allocate wb buffer */
3871724c80e1SAlex Deucher 	r = radeon_wb_init(rdev);
3872724c80e1SAlex Deucher 	if (r)
3873724c80e1SAlex Deucher 		return r;
3874724c80e1SAlex Deucher 
387530eb77f4SJerome Glisse 	r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
387630eb77f4SJerome Glisse 	if (r) {
387730eb77f4SJerome Glisse 		dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
387830eb77f4SJerome Glisse 		return r;
387930eb77f4SJerome Glisse 	}
388030eb77f4SJerome Glisse 
3881d4550907SJerome Glisse 	/* Enable IRQ */
3882d4550907SJerome Glisse 	r100_irq_set(rdev);
3883cafe6609SJerome Glisse 	rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
3884d4550907SJerome Glisse 	/* 1M ring buffer */
3885d4550907SJerome Glisse 	r = r100_cp_init(rdev, 1024 * 1024);
3886d4550907SJerome Glisse 	if (r) {
3887ec4f2ac4SPaul Bolle 		dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
3888d4550907SJerome Glisse 		return r;
3889d4550907SJerome Glisse 	}
3890b15ba512SJerome Glisse 
3891b15ba512SJerome Glisse 	r = radeon_ib_pool_start(rdev);
3892b15ba512SJerome Glisse 	if (r)
3893b15ba512SJerome Glisse 		return r;
3894b15ba512SJerome Glisse 
38957bd560e8SChristian König 	r = radeon_ib_ring_tests(rdev);
38967bd560e8SChristian König 	if (r)
3897d4550907SJerome Glisse 		return r;
3898b15ba512SJerome Glisse 
3899d4550907SJerome Glisse 	return 0;
3900d4550907SJerome Glisse }
3901d4550907SJerome Glisse 
3902d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev)
3903d4550907SJerome Glisse {
39046b7746e8SJerome Glisse 	int r;
39056b7746e8SJerome Glisse 
3906d4550907SJerome Glisse 	/* Make sur GART are not working */
3907d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3908d4550907SJerome Glisse 		r100_pci_gart_disable(rdev);
3909d4550907SJerome Glisse 	/* Resume clock before doing reset */
3910d4550907SJerome Glisse 	r100_clock_startup(rdev);
3911d4550907SJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
3912a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
3913d4550907SJerome Glisse 		dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3914d4550907SJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
3915d4550907SJerome Glisse 			RREG32(R_0007C0_CP_STAT));
3916d4550907SJerome Glisse 	}
3917d4550907SJerome Glisse 	/* post */
3918d4550907SJerome Glisse 	radeon_combios_asic_init(rdev->ddev);
3919d4550907SJerome Glisse 	/* Resume clock after posting */
3920d4550907SJerome Glisse 	r100_clock_startup(rdev);
3921550e2d92SDave Airlie 	/* Initialize surface registers */
3922550e2d92SDave Airlie 	radeon_surface_init(rdev);
3923b15ba512SJerome Glisse 
3924b15ba512SJerome Glisse 	rdev->accel_working = true;
39256b7746e8SJerome Glisse 	r = r100_startup(rdev);
39266b7746e8SJerome Glisse 	if (r) {
39276b7746e8SJerome Glisse 		rdev->accel_working = false;
39286b7746e8SJerome Glisse 	}
39296b7746e8SJerome Glisse 	return r;
3930d4550907SJerome Glisse }
3931d4550907SJerome Glisse 
3932d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev)
3933d4550907SJerome Glisse {
3934b15ba512SJerome Glisse 	radeon_ib_pool_suspend(rdev);
3935d4550907SJerome Glisse 	r100_cp_disable(rdev);
3936724c80e1SAlex Deucher 	radeon_wb_disable(rdev);
3937d4550907SJerome Glisse 	r100_irq_disable(rdev);
3938d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3939d4550907SJerome Glisse 		r100_pci_gart_disable(rdev);
3940d4550907SJerome Glisse 	return 0;
3941d4550907SJerome Glisse }
3942d4550907SJerome Glisse 
3943d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev)
3944d4550907SJerome Glisse {
3945d4550907SJerome Glisse 	r100_cp_fini(rdev);
3946724c80e1SAlex Deucher 	radeon_wb_fini(rdev);
3947d4550907SJerome Glisse 	r100_ib_fini(rdev);
3948d4550907SJerome Glisse 	radeon_gem_fini(rdev);
3949d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3950d4550907SJerome Glisse 		r100_pci_gart_fini(rdev);
3951d0269ed8SJerome Glisse 	radeon_agp_fini(rdev);
3952d4550907SJerome Glisse 	radeon_irq_kms_fini(rdev);
3953d4550907SJerome Glisse 	radeon_fence_driver_fini(rdev);
39544c788679SJerome Glisse 	radeon_bo_fini(rdev);
3955d4550907SJerome Glisse 	radeon_atombios_fini(rdev);
3956d4550907SJerome Glisse 	kfree(rdev->bios);
3957d4550907SJerome Glisse 	rdev->bios = NULL;
3958d4550907SJerome Glisse }
3959d4550907SJerome Glisse 
39604c712e6cSDave Airlie /*
39614c712e6cSDave Airlie  * Due to how kexec works, it can leave the hw fully initialised when it
39624c712e6cSDave Airlie  * boots the new kernel. However doing our init sequence with the CP and
39634c712e6cSDave Airlie  * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
39644c712e6cSDave Airlie  * do some quick sanity checks and restore sane values to avoid this
39654c712e6cSDave Airlie  * problem.
39664c712e6cSDave Airlie  */
39674c712e6cSDave Airlie void r100_restore_sanity(struct radeon_device *rdev)
39684c712e6cSDave Airlie {
39694c712e6cSDave Airlie 	u32 tmp;
39704c712e6cSDave Airlie 
39714c712e6cSDave Airlie 	tmp = RREG32(RADEON_CP_CSQ_CNTL);
39724c712e6cSDave Airlie 	if (tmp) {
39734c712e6cSDave Airlie 		WREG32(RADEON_CP_CSQ_CNTL, 0);
39744c712e6cSDave Airlie 	}
39754c712e6cSDave Airlie 	tmp = RREG32(RADEON_CP_RB_CNTL);
39764c712e6cSDave Airlie 	if (tmp) {
39774c712e6cSDave Airlie 		WREG32(RADEON_CP_RB_CNTL, 0);
39784c712e6cSDave Airlie 	}
39794c712e6cSDave Airlie 	tmp = RREG32(RADEON_SCRATCH_UMSK);
39804c712e6cSDave Airlie 	if (tmp) {
39814c712e6cSDave Airlie 		WREG32(RADEON_SCRATCH_UMSK, 0);
39824c712e6cSDave Airlie 	}
39834c712e6cSDave Airlie }
39844c712e6cSDave Airlie 
3985d4550907SJerome Glisse int r100_init(struct radeon_device *rdev)
3986d4550907SJerome Glisse {
3987d4550907SJerome Glisse 	int r;
3988d4550907SJerome Glisse 
3989d4550907SJerome Glisse 	/* Register debugfs file specific to this group of asics */
3990d4550907SJerome Glisse 	r100_debugfs(rdev);
3991d4550907SJerome Glisse 	/* Disable VGA */
3992d4550907SJerome Glisse 	r100_vga_render_disable(rdev);
3993d4550907SJerome Glisse 	/* Initialize scratch registers */
3994d4550907SJerome Glisse 	radeon_scratch_init(rdev);
3995d4550907SJerome Glisse 	/* Initialize surface registers */
3996d4550907SJerome Glisse 	radeon_surface_init(rdev);
39974c712e6cSDave Airlie 	/* sanity check some register to avoid hangs like after kexec */
39984c712e6cSDave Airlie 	r100_restore_sanity(rdev);
3999d4550907SJerome Glisse 	/* TODO: disable VGA need to use VGA request */
4000d4550907SJerome Glisse 	/* BIOS*/
4001d4550907SJerome Glisse 	if (!radeon_get_bios(rdev)) {
4002d4550907SJerome Glisse 		if (ASIC_IS_AVIVO(rdev))
4003d4550907SJerome Glisse 			return -EINVAL;
4004d4550907SJerome Glisse 	}
4005d4550907SJerome Glisse 	if (rdev->is_atom_bios) {
4006d4550907SJerome Glisse 		dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
4007d4550907SJerome Glisse 		return -EINVAL;
4008d4550907SJerome Glisse 	} else {
4009d4550907SJerome Glisse 		r = radeon_combios_init(rdev);
4010d4550907SJerome Glisse 		if (r)
4011d4550907SJerome Glisse 			return r;
4012d4550907SJerome Glisse 	}
4013d4550907SJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
4014a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
4015d4550907SJerome Glisse 		dev_warn(rdev->dev,
4016d4550907SJerome Glisse 			"GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
4017d4550907SJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
4018d4550907SJerome Glisse 			RREG32(R_0007C0_CP_STAT));
4019d4550907SJerome Glisse 	}
4020d4550907SJerome Glisse 	/* check if cards are posted or not */
402172542d77SDave Airlie 	if (radeon_boot_test_post_card(rdev) == false)
402272542d77SDave Airlie 		return -EINVAL;
4023d4550907SJerome Glisse 	/* Set asic errata */
4024d4550907SJerome Glisse 	r100_errata(rdev);
4025d4550907SJerome Glisse 	/* Initialize clocks */
4026d4550907SJerome Glisse 	radeon_get_clock_info(rdev->ddev);
4027d594e46aSJerome Glisse 	/* initialize AGP */
4028d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
4029d594e46aSJerome Glisse 		r = radeon_agp_init(rdev);
4030d594e46aSJerome Glisse 		if (r) {
4031d594e46aSJerome Glisse 			radeon_agp_disable(rdev);
4032d594e46aSJerome Glisse 		}
4033d594e46aSJerome Glisse 	}
4034d594e46aSJerome Glisse 	/* initialize VRAM */
4035d594e46aSJerome Glisse 	r100_mc_init(rdev);
4036d4550907SJerome Glisse 	/* Fence driver */
403730eb77f4SJerome Glisse 	r = radeon_fence_driver_init(rdev);
4038d4550907SJerome Glisse 	if (r)
4039d4550907SJerome Glisse 		return r;
4040d4550907SJerome Glisse 	r = radeon_irq_kms_init(rdev);
4041d4550907SJerome Glisse 	if (r)
4042d4550907SJerome Glisse 		return r;
4043d4550907SJerome Glisse 	/* Memory manager */
40444c788679SJerome Glisse 	r = radeon_bo_init(rdev);
4045d4550907SJerome Glisse 	if (r)
4046d4550907SJerome Glisse 		return r;
4047d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
4048d4550907SJerome Glisse 		r = r100_pci_gart_init(rdev);
4049d4550907SJerome Glisse 		if (r)
4050d4550907SJerome Glisse 			return r;
4051d4550907SJerome Glisse 	}
4052d4550907SJerome Glisse 	r100_set_safe_registers(rdev);
4053b15ba512SJerome Glisse 
4054b15ba512SJerome Glisse 	r = radeon_ib_pool_init(rdev);
4055d4550907SJerome Glisse 	rdev->accel_working = true;
4056b15ba512SJerome Glisse 	if (r) {
4057b15ba512SJerome Glisse 		dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
4058b15ba512SJerome Glisse 		rdev->accel_working = false;
4059b15ba512SJerome Glisse 	}
4060b15ba512SJerome Glisse 
4061d4550907SJerome Glisse 	r = r100_startup(rdev);
4062d4550907SJerome Glisse 	if (r) {
4063d4550907SJerome Glisse 		/* Somethings want wront with the accel init stop accel */
4064d4550907SJerome Glisse 		dev_err(rdev->dev, "Disabling GPU acceleration\n");
4065d4550907SJerome Glisse 		r100_cp_fini(rdev);
4066724c80e1SAlex Deucher 		radeon_wb_fini(rdev);
4067d4550907SJerome Glisse 		r100_ib_fini(rdev);
4068655efd3dSJerome Glisse 		radeon_irq_kms_fini(rdev);
4069d4550907SJerome Glisse 		if (rdev->flags & RADEON_IS_PCI)
4070d4550907SJerome Glisse 			r100_pci_gart_fini(rdev);
4071d4550907SJerome Glisse 		rdev->accel_working = false;
4072d4550907SJerome Glisse 	}
4073d4550907SJerome Glisse 	return 0;
4074d4550907SJerome Glisse }
40756fcbef7aSAndi Kleen 
40766fcbef7aSAndi Kleen uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
40776fcbef7aSAndi Kleen {
40786fcbef7aSAndi Kleen 	if (reg < rdev->rmmio_size)
40796fcbef7aSAndi Kleen 		return readl(((void __iomem *)rdev->rmmio) + reg);
40806fcbef7aSAndi Kleen 	else {
40816fcbef7aSAndi Kleen 		writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
40826fcbef7aSAndi Kleen 		return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
40836fcbef7aSAndi Kleen 	}
40846fcbef7aSAndi Kleen }
40856fcbef7aSAndi Kleen 
40866fcbef7aSAndi Kleen void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
40876fcbef7aSAndi Kleen {
40886fcbef7aSAndi Kleen 	if (reg < rdev->rmmio_size)
40896fcbef7aSAndi Kleen 		writel(v, ((void __iomem *)rdev->rmmio) + reg);
40906fcbef7aSAndi Kleen 	else {
40916fcbef7aSAndi Kleen 		writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
40926fcbef7aSAndi Kleen 		writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
40936fcbef7aSAndi Kleen 	}
40946fcbef7aSAndi Kleen }
40956fcbef7aSAndi Kleen 
40966fcbef7aSAndi Kleen u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
40976fcbef7aSAndi Kleen {
40986fcbef7aSAndi Kleen 	if (reg < rdev->rio_mem_size)
40996fcbef7aSAndi Kleen 		return ioread32(rdev->rio_mem + reg);
41006fcbef7aSAndi Kleen 	else {
41016fcbef7aSAndi Kleen 		iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
41026fcbef7aSAndi Kleen 		return ioread32(rdev->rio_mem + RADEON_MM_DATA);
41036fcbef7aSAndi Kleen 	}
41046fcbef7aSAndi Kleen }
41056fcbef7aSAndi Kleen 
41066fcbef7aSAndi Kleen void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
41076fcbef7aSAndi Kleen {
41086fcbef7aSAndi Kleen 	if (reg < rdev->rio_mem_size)
41096fcbef7aSAndi Kleen 		iowrite32(v, rdev->rio_mem + reg);
41106fcbef7aSAndi Kleen 	else {
41116fcbef7aSAndi Kleen 		iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
41126fcbef7aSAndi Kleen 		iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
41136fcbef7aSAndi Kleen 	}
41146fcbef7aSAndi Kleen }
4115