1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28c182615fSSam Ravnborg 2970967ab9SBen Hutchings #include <linux/firmware.h> 30e0cd3608SPaul Gortmaker #include <linux/module.h> 312ef79416SThomas Zimmermann #include <linux/pci.h> 322ef79416SThomas Zimmermann #include <linux/seq_file.h> 332ef79416SThomas Zimmermann #include <linux/slab.h> 3470967ab9SBen Hutchings 35c182615fSSam Ravnborg #include <drm/drm_device.h> 36c182615fSSam Ravnborg #include <drm/drm_file.h> 37c182615fSSam Ravnborg #include <drm/drm_fourcc.h> 38*720cf96dSVille Syrjälä #include <drm/drm_framebuffer.h> 39c182615fSSam Ravnborg #include <drm/drm_vblank.h> 40c182615fSSam Ravnborg #include <drm/radeon_drm.h> 41c182615fSSam Ravnborg 42c182615fSSam Ravnborg #include "atom.h" 43551ebd83SDave Airlie #include "r100_reg_safe.h" 44c182615fSSam Ravnborg #include "r100d.h" 45c182615fSSam Ravnborg #include "radeon.h" 46c182615fSSam Ravnborg #include "radeon_asic.h" 47c182615fSSam Ravnborg #include "radeon_reg.h" 48551ebd83SDave Airlie #include "rn50_reg_safe.h" 49c182615fSSam Ravnborg #include "rs100d.h" 50c182615fSSam Ravnborg #include "rv200d.h" 51c182615fSSam Ravnborg #include "rv250d.h" 52551ebd83SDave Airlie 5370967ab9SBen Hutchings /* Firmware Names */ 5470967ab9SBen Hutchings #define FIRMWARE_R100 "radeon/R100_cp.bin" 5570967ab9SBen Hutchings #define FIRMWARE_R200 "radeon/R200_cp.bin" 5670967ab9SBen Hutchings #define FIRMWARE_R300 "radeon/R300_cp.bin" 5770967ab9SBen Hutchings #define FIRMWARE_R420 "radeon/R420_cp.bin" 5870967ab9SBen Hutchings #define FIRMWARE_RS690 "radeon/RS690_cp.bin" 5970967ab9SBen Hutchings #define FIRMWARE_RS600 "radeon/RS600_cp.bin" 6070967ab9SBen Hutchings #define FIRMWARE_R520 "radeon/R520_cp.bin" 6170967ab9SBen Hutchings 6270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100); 6370967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200); 6470967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300); 6570967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420); 6670967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690); 6770967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600); 6870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520); 69771fe6b9SJerome Glisse 70551ebd83SDave Airlie #include "r100_track.h" 71551ebd83SDave Airlie 7248ef779fSAlex Deucher /* This files gather functions specifics to: 7348ef779fSAlex Deucher * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 7448ef779fSAlex Deucher * and others in some cases. 7548ef779fSAlex Deucher */ 7648ef779fSAlex Deucher 772b48b968SAlex Deucher static bool r100_is_in_vblank(struct radeon_device *rdev, int crtc) 782b48b968SAlex Deucher { 792b48b968SAlex Deucher if (crtc == 0) { 802b48b968SAlex Deucher if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR) 812b48b968SAlex Deucher return true; 822b48b968SAlex Deucher else 832b48b968SAlex Deucher return false; 842b48b968SAlex Deucher } else { 852b48b968SAlex Deucher if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR) 862b48b968SAlex Deucher return true; 872b48b968SAlex Deucher else 882b48b968SAlex Deucher return false; 892b48b968SAlex Deucher } 902b48b968SAlex Deucher } 912b48b968SAlex Deucher 922b48b968SAlex Deucher static bool r100_is_counter_moving(struct radeon_device *rdev, int crtc) 932b48b968SAlex Deucher { 942b48b968SAlex Deucher u32 vline1, vline2; 952b48b968SAlex Deucher 962b48b968SAlex Deucher if (crtc == 0) { 972b48b968SAlex Deucher vline1 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; 982b48b968SAlex Deucher vline2 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; 992b48b968SAlex Deucher } else { 1002b48b968SAlex Deucher vline1 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; 1012b48b968SAlex Deucher vline2 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; 1022b48b968SAlex Deucher } 1032b48b968SAlex Deucher if (vline1 != vline2) 1042b48b968SAlex Deucher return true; 1052b48b968SAlex Deucher else 1062b48b968SAlex Deucher return false; 1072b48b968SAlex Deucher } 1082b48b968SAlex Deucher 10948ef779fSAlex Deucher /** 11048ef779fSAlex Deucher * r100_wait_for_vblank - vblank wait asic callback. 11148ef779fSAlex Deucher * 11248ef779fSAlex Deucher * @rdev: radeon_device pointer 11348ef779fSAlex Deucher * @crtc: crtc to wait for vblank on 11448ef779fSAlex Deucher * 11548ef779fSAlex Deucher * Wait for vblank on the requested crtc (r1xx-r4xx). 11648ef779fSAlex Deucher */ 1173ae19b75SAlex Deucher void r100_wait_for_vblank(struct radeon_device *rdev, int crtc) 1183ae19b75SAlex Deucher { 1192b48b968SAlex Deucher unsigned i = 0; 1203ae19b75SAlex Deucher 12194f768fdSAlex Deucher if (crtc >= rdev->num_crtc) 12294f768fdSAlex Deucher return; 12394f768fdSAlex Deucher 12494f768fdSAlex Deucher if (crtc == 0) { 1252b48b968SAlex Deucher if (!(RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN)) 1262b48b968SAlex Deucher return; 1273ae19b75SAlex Deucher } else { 1282b48b968SAlex Deucher if (!(RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN)) 1292b48b968SAlex Deucher return; 1303ae19b75SAlex Deucher } 1312b48b968SAlex Deucher 1322b48b968SAlex Deucher /* depending on when we hit vblank, we may be close to active; if so, 1332b48b968SAlex Deucher * wait for another frame. 1342b48b968SAlex Deucher */ 1352b48b968SAlex Deucher while (r100_is_in_vblank(rdev, crtc)) { 1362b48b968SAlex Deucher if (i++ % 100 == 0) { 1372b48b968SAlex Deucher if (!r100_is_counter_moving(rdev, crtc)) 1383ae19b75SAlex Deucher break; 1393ae19b75SAlex Deucher } 1403ae19b75SAlex Deucher } 1412b48b968SAlex Deucher 1422b48b968SAlex Deucher while (!r100_is_in_vblank(rdev, crtc)) { 1432b48b968SAlex Deucher if (i++ % 100 == 0) { 1442b48b968SAlex Deucher if (!r100_is_counter_moving(rdev, crtc)) 1452b48b968SAlex Deucher break; 1462b48b968SAlex Deucher } 1473ae19b75SAlex Deucher } 1483ae19b75SAlex Deucher } 1493ae19b75SAlex Deucher 15048ef779fSAlex Deucher /** 15148ef779fSAlex Deucher * r100_page_flip - pageflip callback. 15248ef779fSAlex Deucher * 15348ef779fSAlex Deucher * @rdev: radeon_device pointer 15448ef779fSAlex Deucher * @crtc_id: crtc to cleanup pageflip on 15548ef779fSAlex Deucher * @crtc_base: new address of the crtc (GPU MC address) 1560d8357c2SLee Jones * @async: asynchronous flip 15748ef779fSAlex Deucher * 15848ef779fSAlex Deucher * Does the actual pageflip (r1xx-r4xx). 15948ef779fSAlex Deucher * During vblank we take the crtc lock and wait for the update_pending 16048ef779fSAlex Deucher * bit to go high, when it does, we release the lock, and allow the 16148ef779fSAlex Deucher * double buffered update to take place. 16248ef779fSAlex Deucher */ 163c63dd758SMichel Dänzer void r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base, bool async) 1646f34be50SAlex Deucher { 1656f34be50SAlex Deucher struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id]; 166c841e552SZhenneng Li uint32_t crtc_pitch, pitch_pixels; 167c841e552SZhenneng Li struct drm_framebuffer *fb = radeon_crtc->base.primary->fb; 1686f34be50SAlex Deucher u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK; 169f6496479SAlex Deucher int i; 1706f34be50SAlex Deucher 1716f34be50SAlex Deucher /* Lock the graphics update lock */ 1726f34be50SAlex Deucher /* update the scanout addresses */ 1736f34be50SAlex Deucher WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp); 1746f34be50SAlex Deucher 175c841e552SZhenneng Li /* update pitch */ 176c841e552SZhenneng Li pitch_pixels = fb->pitches[0] / fb->format->cpp[0]; 177c841e552SZhenneng Li crtc_pitch = DIV_ROUND_UP(pitch_pixels * fb->format->cpp[0] * 8, 178c841e552SZhenneng Li fb->format->cpp[0] * 8 * 8); 179c841e552SZhenneng Li crtc_pitch |= crtc_pitch << 16; 180c841e552SZhenneng Li WREG32(RADEON_CRTC_PITCH + radeon_crtc->crtc_offset, crtc_pitch); 181c841e552SZhenneng Li 182acb32506SAlex Deucher /* Wait for update_pending to go high. */ 183f6496479SAlex Deucher for (i = 0; i < rdev->usec_timeout; i++) { 184f6496479SAlex Deucher if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET) 185f6496479SAlex Deucher break; 186f6496479SAlex Deucher udelay(1); 187f6496479SAlex Deucher } 188acb32506SAlex Deucher DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n"); 1896f34be50SAlex Deucher 1906f34be50SAlex Deucher /* Unlock the lock, so double-buffering can take place inside vblank */ 1916f34be50SAlex Deucher tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK; 1926f34be50SAlex Deucher WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp); 1936f34be50SAlex Deucher 194157fa14dSChristian König } 195157fa14dSChristian König 196157fa14dSChristian König /** 197157fa14dSChristian König * r100_page_flip_pending - check if page flip is still pending 198157fa14dSChristian König * 199157fa14dSChristian König * @rdev: radeon_device pointer 200157fa14dSChristian König * @crtc_id: crtc to check 201157fa14dSChristian König * 202157fa14dSChristian König * Check if the last pagefilp is still pending (r1xx-r4xx). 203157fa14dSChristian König * Returns the current update pending status. 204157fa14dSChristian König */ 205157fa14dSChristian König bool r100_page_flip_pending(struct radeon_device *rdev, int crtc_id) 206157fa14dSChristian König { 207157fa14dSChristian König struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id]; 208157fa14dSChristian König 2096f34be50SAlex Deucher /* Return current update_pending status: */ 210157fa14dSChristian König return !!(RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & 211157fa14dSChristian König RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET); 2126f34be50SAlex Deucher } 2136f34be50SAlex Deucher 21448ef779fSAlex Deucher /** 21548ef779fSAlex Deucher * r100_pm_get_dynpm_state - look up dynpm power state callback. 21648ef779fSAlex Deucher * 21748ef779fSAlex Deucher * @rdev: radeon_device pointer 21848ef779fSAlex Deucher * 21948ef779fSAlex Deucher * Look up the optimal power state based on the 22048ef779fSAlex Deucher * current state of the GPU (r1xx-r5xx). 22148ef779fSAlex Deucher * Used for dynpm only. 22248ef779fSAlex Deucher */ 223ce8f5370SAlex Deucher void r100_pm_get_dynpm_state(struct radeon_device *rdev) 224a48b9b4eSAlex Deucher { 225a48b9b4eSAlex Deucher int i; 226ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = true; 227ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = true; 228a48b9b4eSAlex Deucher 229ce8f5370SAlex Deucher switch (rdev->pm.dynpm_planned_action) { 230ce8f5370SAlex Deucher case DYNPM_ACTION_MINIMUM: 231a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 0; 232ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = false; 233a48b9b4eSAlex Deucher break; 234ce8f5370SAlex Deucher case DYNPM_ACTION_DOWNCLOCK: 235a48b9b4eSAlex Deucher if (rdev->pm.current_power_state_index == 0) { 236a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 237ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = false; 238a48b9b4eSAlex Deucher } else { 239a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 240a48b9b4eSAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 241d7311171SAlex Deucher if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 242a48b9b4eSAlex Deucher continue; 243a48b9b4eSAlex Deucher else if (i >= rdev->pm.current_power_state_index) { 244a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 245a48b9b4eSAlex Deucher break; 246a48b9b4eSAlex Deucher } else { 247a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = i; 248a48b9b4eSAlex Deucher break; 249a48b9b4eSAlex Deucher } 250a48b9b4eSAlex Deucher } 251a48b9b4eSAlex Deucher } else 252a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 253a48b9b4eSAlex Deucher rdev->pm.current_power_state_index - 1; 254a48b9b4eSAlex Deucher } 255d7311171SAlex Deucher /* don't use the power state if crtcs are active and no display flag is set */ 256d7311171SAlex Deucher if ((rdev->pm.active_crtc_count > 0) && 257d7311171SAlex Deucher (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags & 258d7311171SAlex Deucher RADEON_PM_MODE_NO_DISPLAY)) { 259d7311171SAlex Deucher rdev->pm.requested_power_state_index++; 260d7311171SAlex Deucher } 261a48b9b4eSAlex Deucher break; 262ce8f5370SAlex Deucher case DYNPM_ACTION_UPCLOCK: 263a48b9b4eSAlex Deucher if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) { 264a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 265ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = false; 266a48b9b4eSAlex Deucher } else { 267a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 268a48b9b4eSAlex Deucher for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) { 269d7311171SAlex Deucher if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 270a48b9b4eSAlex Deucher continue; 271a48b9b4eSAlex Deucher else if (i <= rdev->pm.current_power_state_index) { 272a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 273a48b9b4eSAlex Deucher break; 274a48b9b4eSAlex Deucher } else { 275a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = i; 276a48b9b4eSAlex Deucher break; 277a48b9b4eSAlex Deucher } 278a48b9b4eSAlex Deucher } 279a48b9b4eSAlex Deucher } else 280a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 281a48b9b4eSAlex Deucher rdev->pm.current_power_state_index + 1; 282a48b9b4eSAlex Deucher } 283a48b9b4eSAlex Deucher break; 284ce8f5370SAlex Deucher case DYNPM_ACTION_DEFAULT: 28558e21dffSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index; 286ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = false; 28758e21dffSAlex Deucher break; 288ce8f5370SAlex Deucher case DYNPM_ACTION_NONE: 289a48b9b4eSAlex Deucher default: 290a48b9b4eSAlex Deucher DRM_ERROR("Requested mode for not defined action\n"); 291a48b9b4eSAlex Deucher return; 292a48b9b4eSAlex Deucher } 293a48b9b4eSAlex Deucher /* only one clock mode per power state */ 294a48b9b4eSAlex Deucher rdev->pm.requested_clock_mode_index = 0; 295a48b9b4eSAlex Deucher 296d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n", 297a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 298a48b9b4eSAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].sclk, 299a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 300a48b9b4eSAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].mclk, 301a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 30279daedc9SAlex Deucher pcie_lanes); 303a48b9b4eSAlex Deucher } 304a48b9b4eSAlex Deucher 30548ef779fSAlex Deucher /** 30648ef779fSAlex Deucher * r100_pm_init_profile - Initialize power profiles callback. 30748ef779fSAlex Deucher * 30848ef779fSAlex Deucher * @rdev: radeon_device pointer 30948ef779fSAlex Deucher * 31048ef779fSAlex Deucher * Initialize the power states used in profile mode 31148ef779fSAlex Deucher * (r1xx-r3xx). 31248ef779fSAlex Deucher * Used for profile mode only. 31348ef779fSAlex Deucher */ 314ce8f5370SAlex Deucher void r100_pm_init_profile(struct radeon_device *rdev) 315bae6b562SAlex Deucher { 316ce8f5370SAlex Deucher /* default */ 317ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; 318ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 319ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0; 320ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0; 321ce8f5370SAlex Deucher /* low sh */ 322ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0; 323ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0; 324ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0; 325ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0; 326c9e75b21SAlex Deucher /* mid sh */ 327c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0; 328c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0; 329c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0; 330c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0; 331ce8f5370SAlex Deucher /* high sh */ 332ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0; 333ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 334ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0; 335ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0; 336ce8f5370SAlex Deucher /* low mh */ 337ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0; 338ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 339ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0; 340ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0; 341c9e75b21SAlex Deucher /* mid mh */ 342c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0; 343c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 344c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0; 345c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0; 346ce8f5370SAlex Deucher /* high mh */ 347ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0; 348ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 349ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0; 350ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0; 351bae6b562SAlex Deucher } 352bae6b562SAlex Deucher 35348ef779fSAlex Deucher /** 35448ef779fSAlex Deucher * r100_pm_misc - set additional pm hw parameters callback. 35548ef779fSAlex Deucher * 35648ef779fSAlex Deucher * @rdev: radeon_device pointer 35748ef779fSAlex Deucher * 35848ef779fSAlex Deucher * Set non-clock parameters associated with a power state 35948ef779fSAlex Deucher * (voltage, pcie lanes, etc.) (r1xx-r4xx). 36048ef779fSAlex Deucher */ 36149e02b73SAlex Deucher void r100_pm_misc(struct radeon_device *rdev) 36249e02b73SAlex Deucher { 36349e02b73SAlex Deucher int requested_index = rdev->pm.requested_power_state_index; 36449e02b73SAlex Deucher struct radeon_power_state *ps = &rdev->pm.power_state[requested_index]; 36549e02b73SAlex Deucher struct radeon_voltage *voltage = &ps->clock_info[0].voltage; 36649e02b73SAlex Deucher u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl; 36749e02b73SAlex Deucher 36849e02b73SAlex Deucher if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) { 36949e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) { 37049e02b73SAlex Deucher tmp = RREG32(voltage->gpio.reg); 37149e02b73SAlex Deucher if (voltage->active_high) 37249e02b73SAlex Deucher tmp |= voltage->gpio.mask; 37349e02b73SAlex Deucher else 37449e02b73SAlex Deucher tmp &= ~(voltage->gpio.mask); 37549e02b73SAlex Deucher WREG32(voltage->gpio.reg, tmp); 37649e02b73SAlex Deucher if (voltage->delay) 37749e02b73SAlex Deucher udelay(voltage->delay); 37849e02b73SAlex Deucher } else { 37949e02b73SAlex Deucher tmp = RREG32(voltage->gpio.reg); 38049e02b73SAlex Deucher if (voltage->active_high) 38149e02b73SAlex Deucher tmp &= ~voltage->gpio.mask; 38249e02b73SAlex Deucher else 38349e02b73SAlex Deucher tmp |= voltage->gpio.mask; 38449e02b73SAlex Deucher WREG32(voltage->gpio.reg, tmp); 38549e02b73SAlex Deucher if (voltage->delay) 38649e02b73SAlex Deucher udelay(voltage->delay); 38749e02b73SAlex Deucher } 38849e02b73SAlex Deucher } 38949e02b73SAlex Deucher 39049e02b73SAlex Deucher sclk_cntl = RREG32_PLL(SCLK_CNTL); 39149e02b73SAlex Deucher sclk_cntl2 = RREG32_PLL(SCLK_CNTL2); 39249e02b73SAlex Deucher sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3); 39349e02b73SAlex Deucher sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL); 39449e02b73SAlex Deucher sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3); 39549e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) { 39649e02b73SAlex Deucher sclk_more_cntl |= REDUCED_SPEED_SCLK_EN; 39749e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE) 39849e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE; 39949e02b73SAlex Deucher else 40049e02b73SAlex Deucher sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE; 40149e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) 40249e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0); 40349e02b73SAlex Deucher else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) 40449e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2); 40549e02b73SAlex Deucher } else 40649e02b73SAlex Deucher sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN; 40749e02b73SAlex Deucher 40849e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) { 40949e02b73SAlex Deucher sclk_more_cntl |= IO_CG_VOLTAGE_DROP; 41049e02b73SAlex Deucher if (voltage->delay) { 41149e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DROP_SYNC; 41249e02b73SAlex Deucher switch (voltage->delay) { 41349e02b73SAlex Deucher case 33: 41449e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(0); 41549e02b73SAlex Deucher break; 41649e02b73SAlex Deucher case 66: 41749e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(1); 41849e02b73SAlex Deucher break; 41949e02b73SAlex Deucher case 99: 42049e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(2); 42149e02b73SAlex Deucher break; 42249e02b73SAlex Deucher case 132: 42349e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(3); 42449e02b73SAlex Deucher break; 42549e02b73SAlex Deucher } 42649e02b73SAlex Deucher } else 42749e02b73SAlex Deucher sclk_more_cntl &= ~VOLTAGE_DROP_SYNC; 42849e02b73SAlex Deucher } else 42949e02b73SAlex Deucher sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP; 43049e02b73SAlex Deucher 43149e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN) 43249e02b73SAlex Deucher sclk_cntl &= ~FORCE_HDP; 43349e02b73SAlex Deucher else 43449e02b73SAlex Deucher sclk_cntl |= FORCE_HDP; 43549e02b73SAlex Deucher 43649e02b73SAlex Deucher WREG32_PLL(SCLK_CNTL, sclk_cntl); 43749e02b73SAlex Deucher WREG32_PLL(SCLK_CNTL2, sclk_cntl2); 43849e02b73SAlex Deucher WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl); 43949e02b73SAlex Deucher 44049e02b73SAlex Deucher /* set pcie lanes */ 44149e02b73SAlex Deucher if ((rdev->flags & RADEON_IS_PCIE) && 44249e02b73SAlex Deucher !(rdev->flags & RADEON_IS_IGP) && 443798bcf73SAlex Deucher rdev->asic->pm.set_pcie_lanes && 44449e02b73SAlex Deucher (ps->pcie_lanes != 44549e02b73SAlex Deucher rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) { 44649e02b73SAlex Deucher radeon_set_pcie_lanes(rdev, 44749e02b73SAlex Deucher ps->pcie_lanes); 448d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes); 44949e02b73SAlex Deucher } 45049e02b73SAlex Deucher } 45149e02b73SAlex Deucher 45248ef779fSAlex Deucher /** 45348ef779fSAlex Deucher * r100_pm_prepare - pre-power state change callback. 45448ef779fSAlex Deucher * 45548ef779fSAlex Deucher * @rdev: radeon_device pointer 45648ef779fSAlex Deucher * 45748ef779fSAlex Deucher * Prepare for a power state change (r1xx-r4xx). 45848ef779fSAlex Deucher */ 45949e02b73SAlex Deucher void r100_pm_prepare(struct radeon_device *rdev) 46049e02b73SAlex Deucher { 46149e02b73SAlex Deucher struct drm_device *ddev = rdev->ddev; 46249e02b73SAlex Deucher struct drm_crtc *crtc; 46349e02b73SAlex Deucher struct radeon_crtc *radeon_crtc; 46449e02b73SAlex Deucher u32 tmp; 46549e02b73SAlex Deucher 46649e02b73SAlex Deucher /* disable any active CRTCs */ 46749e02b73SAlex Deucher list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { 46849e02b73SAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 46949e02b73SAlex Deucher if (radeon_crtc->enabled) { 47049e02b73SAlex Deucher if (radeon_crtc->crtc_id) { 47149e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC2_GEN_CNTL); 47249e02b73SAlex Deucher tmp |= RADEON_CRTC2_DISP_REQ_EN_B; 47349e02b73SAlex Deucher WREG32(RADEON_CRTC2_GEN_CNTL, tmp); 47449e02b73SAlex Deucher } else { 47549e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC_GEN_CNTL); 47649e02b73SAlex Deucher tmp |= RADEON_CRTC_DISP_REQ_EN_B; 47749e02b73SAlex Deucher WREG32(RADEON_CRTC_GEN_CNTL, tmp); 47849e02b73SAlex Deucher } 47949e02b73SAlex Deucher } 48049e02b73SAlex Deucher } 48149e02b73SAlex Deucher } 48249e02b73SAlex Deucher 48348ef779fSAlex Deucher /** 48448ef779fSAlex Deucher * r100_pm_finish - post-power state change callback. 48548ef779fSAlex Deucher * 48648ef779fSAlex Deucher * @rdev: radeon_device pointer 48748ef779fSAlex Deucher * 48848ef779fSAlex Deucher * Clean up after a power state change (r1xx-r4xx). 48948ef779fSAlex Deucher */ 49049e02b73SAlex Deucher void r100_pm_finish(struct radeon_device *rdev) 49149e02b73SAlex Deucher { 49249e02b73SAlex Deucher struct drm_device *ddev = rdev->ddev; 49349e02b73SAlex Deucher struct drm_crtc *crtc; 49449e02b73SAlex Deucher struct radeon_crtc *radeon_crtc; 49549e02b73SAlex Deucher u32 tmp; 49649e02b73SAlex Deucher 49749e02b73SAlex Deucher /* enable any active CRTCs */ 49849e02b73SAlex Deucher list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { 49949e02b73SAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 50049e02b73SAlex Deucher if (radeon_crtc->enabled) { 50149e02b73SAlex Deucher if (radeon_crtc->crtc_id) { 50249e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC2_GEN_CNTL); 50349e02b73SAlex Deucher tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B; 50449e02b73SAlex Deucher WREG32(RADEON_CRTC2_GEN_CNTL, tmp); 50549e02b73SAlex Deucher } else { 50649e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC_GEN_CNTL); 50749e02b73SAlex Deucher tmp &= ~RADEON_CRTC_DISP_REQ_EN_B; 50849e02b73SAlex Deucher WREG32(RADEON_CRTC_GEN_CNTL, tmp); 50949e02b73SAlex Deucher } 51049e02b73SAlex Deucher } 51149e02b73SAlex Deucher } 51249e02b73SAlex Deucher } 51349e02b73SAlex Deucher 51448ef779fSAlex Deucher /** 51548ef779fSAlex Deucher * r100_gui_idle - gui idle callback. 51648ef779fSAlex Deucher * 51748ef779fSAlex Deucher * @rdev: radeon_device pointer 51848ef779fSAlex Deucher * 51948ef779fSAlex Deucher * Check of the GUI (2D/3D engines) are idle (r1xx-r5xx). 52048ef779fSAlex Deucher * Returns true if idle, false if not. 52148ef779fSAlex Deucher */ 522def9ba9cSAlex Deucher bool r100_gui_idle(struct radeon_device *rdev) 523def9ba9cSAlex Deucher { 524def9ba9cSAlex Deucher if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE) 525def9ba9cSAlex Deucher return false; 526def9ba9cSAlex Deucher else 527def9ba9cSAlex Deucher return true; 528def9ba9cSAlex Deucher } 529def9ba9cSAlex Deucher 53005a05c50SAlex Deucher /* hpd for digital panel detect/disconnect */ 53148ef779fSAlex Deucher /** 53248ef779fSAlex Deucher * r100_hpd_sense - hpd sense callback. 53348ef779fSAlex Deucher * 53448ef779fSAlex Deucher * @rdev: radeon_device pointer 53548ef779fSAlex Deucher * @hpd: hpd (hotplug detect) pin 53648ef779fSAlex Deucher * 53748ef779fSAlex Deucher * Checks if a digital monitor is connected (r1xx-r4xx). 53848ef779fSAlex Deucher * Returns true if connected, false if not connected. 53948ef779fSAlex Deucher */ 54005a05c50SAlex Deucher bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd) 54105a05c50SAlex Deucher { 54205a05c50SAlex Deucher bool connected = false; 54305a05c50SAlex Deucher 54405a05c50SAlex Deucher switch (hpd) { 54505a05c50SAlex Deucher case RADEON_HPD_1: 54605a05c50SAlex Deucher if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE) 54705a05c50SAlex Deucher connected = true; 54805a05c50SAlex Deucher break; 54905a05c50SAlex Deucher case RADEON_HPD_2: 55005a05c50SAlex Deucher if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE) 55105a05c50SAlex Deucher connected = true; 55205a05c50SAlex Deucher break; 55305a05c50SAlex Deucher default: 55405a05c50SAlex Deucher break; 55505a05c50SAlex Deucher } 55605a05c50SAlex Deucher return connected; 55705a05c50SAlex Deucher } 55805a05c50SAlex Deucher 55948ef779fSAlex Deucher /** 56048ef779fSAlex Deucher * r100_hpd_set_polarity - hpd set polarity callback. 56148ef779fSAlex Deucher * 56248ef779fSAlex Deucher * @rdev: radeon_device pointer 56348ef779fSAlex Deucher * @hpd: hpd (hotplug detect) pin 56448ef779fSAlex Deucher * 56548ef779fSAlex Deucher * Set the polarity of the hpd pin (r1xx-r4xx). 56648ef779fSAlex Deucher */ 56705a05c50SAlex Deucher void r100_hpd_set_polarity(struct radeon_device *rdev, 56805a05c50SAlex Deucher enum radeon_hpd_id hpd) 56905a05c50SAlex Deucher { 57005a05c50SAlex Deucher u32 tmp; 57105a05c50SAlex Deucher bool connected = r100_hpd_sense(rdev, hpd); 57205a05c50SAlex Deucher 57305a05c50SAlex Deucher switch (hpd) { 57405a05c50SAlex Deucher case RADEON_HPD_1: 57505a05c50SAlex Deucher tmp = RREG32(RADEON_FP_GEN_CNTL); 57605a05c50SAlex Deucher if (connected) 57705a05c50SAlex Deucher tmp &= ~RADEON_FP_DETECT_INT_POL; 57805a05c50SAlex Deucher else 57905a05c50SAlex Deucher tmp |= RADEON_FP_DETECT_INT_POL; 58005a05c50SAlex Deucher WREG32(RADEON_FP_GEN_CNTL, tmp); 58105a05c50SAlex Deucher break; 58205a05c50SAlex Deucher case RADEON_HPD_2: 58305a05c50SAlex Deucher tmp = RREG32(RADEON_FP2_GEN_CNTL); 58405a05c50SAlex Deucher if (connected) 58505a05c50SAlex Deucher tmp &= ~RADEON_FP2_DETECT_INT_POL; 58605a05c50SAlex Deucher else 58705a05c50SAlex Deucher tmp |= RADEON_FP2_DETECT_INT_POL; 58805a05c50SAlex Deucher WREG32(RADEON_FP2_GEN_CNTL, tmp); 58905a05c50SAlex Deucher break; 59005a05c50SAlex Deucher default: 59105a05c50SAlex Deucher break; 59205a05c50SAlex Deucher } 59305a05c50SAlex Deucher } 59405a05c50SAlex Deucher 59548ef779fSAlex Deucher /** 59648ef779fSAlex Deucher * r100_hpd_init - hpd setup callback. 59748ef779fSAlex Deucher * 59848ef779fSAlex Deucher * @rdev: radeon_device pointer 59948ef779fSAlex Deucher * 60048ef779fSAlex Deucher * Setup the hpd pins used by the card (r1xx-r4xx). 60148ef779fSAlex Deucher * Set the polarity, and enable the hpd interrupts. 60248ef779fSAlex Deucher */ 60305a05c50SAlex Deucher void r100_hpd_init(struct radeon_device *rdev) 60405a05c50SAlex Deucher { 60505a05c50SAlex Deucher struct drm_device *dev = rdev->ddev; 60605a05c50SAlex Deucher struct drm_connector *connector; 607fb98257aSChristian Koenig unsigned enable = 0; 60805a05c50SAlex Deucher 60905a05c50SAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 61005a05c50SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector); 611b2c0cbd6SNicolai Stange if (radeon_connector->hpd.hpd != RADEON_HPD_NONE) 612fb98257aSChristian Koenig enable |= 1 << radeon_connector->hpd.hpd; 61364912e99SAlex Deucher radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd); 61405a05c50SAlex Deucher } 615fb98257aSChristian Koenig radeon_irq_kms_enable_hpd(rdev, enable); 61605a05c50SAlex Deucher } 61705a05c50SAlex Deucher 61848ef779fSAlex Deucher /** 61948ef779fSAlex Deucher * r100_hpd_fini - hpd tear down callback. 62048ef779fSAlex Deucher * 62148ef779fSAlex Deucher * @rdev: radeon_device pointer 62248ef779fSAlex Deucher * 62348ef779fSAlex Deucher * Tear down the hpd pins used by the card (r1xx-r4xx). 62448ef779fSAlex Deucher * Disable the hpd interrupts. 62548ef779fSAlex Deucher */ 62605a05c50SAlex Deucher void r100_hpd_fini(struct radeon_device *rdev) 62705a05c50SAlex Deucher { 62805a05c50SAlex Deucher struct drm_device *dev = rdev->ddev; 62905a05c50SAlex Deucher struct drm_connector *connector; 630fb98257aSChristian Koenig unsigned disable = 0; 63105a05c50SAlex Deucher 63205a05c50SAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 63305a05c50SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector); 634b2c0cbd6SNicolai Stange if (radeon_connector->hpd.hpd != RADEON_HPD_NONE) 635fb98257aSChristian Koenig disable |= 1 << radeon_connector->hpd.hpd; 63605a05c50SAlex Deucher } 637fb98257aSChristian Koenig radeon_irq_kms_disable_hpd(rdev, disable); 63805a05c50SAlex Deucher } 63905a05c50SAlex Deucher 640771fe6b9SJerome Glisse /* 641771fe6b9SJerome Glisse * PCI GART 642771fe6b9SJerome Glisse */ 643771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev) 644771fe6b9SJerome Glisse { 645771fe6b9SJerome Glisse /* TODO: can we do somethings here ? */ 646771fe6b9SJerome Glisse /* It seems hw only cache one entry so we should discard this 647771fe6b9SJerome Glisse * entry otherwise if first GPU GART read hit this entry it 648771fe6b9SJerome Glisse * could end up in wrong address. */ 649771fe6b9SJerome Glisse } 650771fe6b9SJerome Glisse 6514aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev) 6524aac0473SJerome Glisse { 6534aac0473SJerome Glisse int r; 6544aac0473SJerome Glisse 655c9a1be96SJerome Glisse if (rdev->gart.ptr) { 656fce7d61bSJoe Perches WARN(1, "R100 PCI GART already initialized\n"); 6574aac0473SJerome Glisse return 0; 6584aac0473SJerome Glisse } 6594aac0473SJerome Glisse /* Initialize common gart structure */ 6604aac0473SJerome Glisse r = radeon_gart_init(rdev); 6614aac0473SJerome Glisse if (r) 6624aac0473SJerome Glisse return r; 6634aac0473SJerome Glisse rdev->gart.table_size = rdev->gart.num_gpu_pages * 4; 664c5b3b850SAlex Deucher rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush; 665cb658906SMichel Dänzer rdev->asic->gart.get_page_entry = &r100_pci_gart_get_page_entry; 666c5b3b850SAlex Deucher rdev->asic->gart.set_page = &r100_pci_gart_set_page; 6674aac0473SJerome Glisse return radeon_gart_table_ram_alloc(rdev); 6684aac0473SJerome Glisse } 6694aac0473SJerome Glisse 670771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev) 671771fe6b9SJerome Glisse { 672771fe6b9SJerome Glisse uint32_t tmp; 673771fe6b9SJerome Glisse 674771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 675771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 676771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 677771fe6b9SJerome Glisse /* set address range for PCI address translate */ 678d594e46aSJerome Glisse WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start); 679d594e46aSJerome Glisse WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end); 680771fe6b9SJerome Glisse /* set PCI GART page-table base address */ 681771fe6b9SJerome Glisse WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr); 682771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN; 683771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 684771fe6b9SJerome Glisse r100_pci_gart_tlb_flush(rdev); 68543caf451SMichel Dänzer DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n", 686fcf4de5aSTormod Volden (unsigned)(rdev->mc.gtt_size >> 20), 687fcf4de5aSTormod Volden (unsigned long long)rdev->gart.table_addr); 688771fe6b9SJerome Glisse rdev->gart.ready = true; 689771fe6b9SJerome Glisse return 0; 690771fe6b9SJerome Glisse } 691771fe6b9SJerome Glisse 692771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev) 693771fe6b9SJerome Glisse { 694771fe6b9SJerome Glisse uint32_t tmp; 695771fe6b9SJerome Glisse 696771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 697771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 698771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN); 699771fe6b9SJerome Glisse WREG32(RADEON_AIC_LO_ADDR, 0); 700771fe6b9SJerome Glisse WREG32(RADEON_AIC_HI_ADDR, 0); 701771fe6b9SJerome Glisse } 702771fe6b9SJerome Glisse 703cb658906SMichel Dänzer uint64_t r100_pci_gart_get_page_entry(uint64_t addr, uint32_t flags) 704cb658906SMichel Dänzer { 705cb658906SMichel Dänzer return addr; 706cb658906SMichel Dänzer } 707cb658906SMichel Dänzer 7087f90fc96SChristian König void r100_pci_gart_set_page(struct radeon_device *rdev, unsigned i, 709cb658906SMichel Dänzer uint64_t entry) 710771fe6b9SJerome Glisse { 711c9a1be96SJerome Glisse u32 *gtt = rdev->gart.ptr; 712cb658906SMichel Dänzer gtt[i] = cpu_to_le32(lower_32_bits(entry)); 713771fe6b9SJerome Glisse } 714771fe6b9SJerome Glisse 7154aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev) 716771fe6b9SJerome Glisse { 717f9274562SJerome Glisse radeon_gart_fini(rdev); 718771fe6b9SJerome Glisse r100_pci_gart_disable(rdev); 7194aac0473SJerome Glisse radeon_gart_table_ram_free(rdev); 720771fe6b9SJerome Glisse } 721771fe6b9SJerome Glisse 7227ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev) 7237ed220d7SMichel Dänzer { 7247ed220d7SMichel Dänzer uint32_t tmp = 0; 7257ed220d7SMichel Dänzer 726003e69f9SJerome Glisse if (!rdev->irq.installed) { 727fce7d61bSJoe Perches WARN(1, "Can't enable IRQ/MSI because no handler is installed\n"); 728003e69f9SJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 729003e69f9SJerome Glisse return -EINVAL; 730003e69f9SJerome Glisse } 731736fc37fSChristian Koenig if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) { 7327ed220d7SMichel Dänzer tmp |= RADEON_SW_INT_ENABLE; 7337ed220d7SMichel Dänzer } 7346f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[0] || 735736fc37fSChristian Koenig atomic_read(&rdev->irq.pflip[0])) { 7367ed220d7SMichel Dänzer tmp |= RADEON_CRTC_VBLANK_MASK; 7377ed220d7SMichel Dänzer } 7386f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[1] || 739736fc37fSChristian Koenig atomic_read(&rdev->irq.pflip[1])) { 7407ed220d7SMichel Dänzer tmp |= RADEON_CRTC2_VBLANK_MASK; 7417ed220d7SMichel Dänzer } 74205a05c50SAlex Deucher if (rdev->irq.hpd[0]) { 74305a05c50SAlex Deucher tmp |= RADEON_FP_DETECT_MASK; 74405a05c50SAlex Deucher } 74505a05c50SAlex Deucher if (rdev->irq.hpd[1]) { 74605a05c50SAlex Deucher tmp |= RADEON_FP2_DETECT_MASK; 74705a05c50SAlex Deucher } 7487ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_CNTL, tmp); 749f957063fSAlex Deucher 750f957063fSAlex Deucher /* read back to post the write */ 751f957063fSAlex Deucher RREG32(RADEON_GEN_INT_CNTL); 752f957063fSAlex Deucher 7537ed220d7SMichel Dänzer return 0; 7547ed220d7SMichel Dänzer } 7557ed220d7SMichel Dänzer 7569f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev) 7579f022ddfSJerome Glisse { 7589f022ddfSJerome Glisse u32 tmp; 7599f022ddfSJerome Glisse 7609f022ddfSJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 7619f022ddfSJerome Glisse /* Wait and acknowledge irq */ 7629f022ddfSJerome Glisse mdelay(1); 7639f022ddfSJerome Glisse tmp = RREG32(R_000044_GEN_INT_STATUS); 7649f022ddfSJerome Glisse WREG32(R_000044_GEN_INT_STATUS, tmp); 7659f022ddfSJerome Glisse } 7669f022ddfSJerome Glisse 767cbdd4501SAndi Kleen static uint32_t r100_irq_ack(struct radeon_device *rdev) 7687ed220d7SMichel Dänzer { 7697ed220d7SMichel Dänzer uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS); 77005a05c50SAlex Deucher uint32_t irq_mask = RADEON_SW_INT_TEST | 77105a05c50SAlex Deucher RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT | 77205a05c50SAlex Deucher RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT; 7737ed220d7SMichel Dänzer 7747ed220d7SMichel Dänzer if (irqs) { 7757ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_STATUS, irqs); 7767ed220d7SMichel Dänzer } 7777ed220d7SMichel Dänzer return irqs & irq_mask; 7787ed220d7SMichel Dänzer } 7797ed220d7SMichel Dänzer 7807ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev) 7817ed220d7SMichel Dänzer { 7823e5cb98dSAlex Deucher uint32_t status, msi_rearm; 783d4877cf2SAlex Deucher bool queue_hotplug = false; 7847ed220d7SMichel Dänzer 7857ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 7867ed220d7SMichel Dänzer if (!status) { 7877ed220d7SMichel Dänzer return IRQ_NONE; 7887ed220d7SMichel Dänzer } 789a513c184SJerome Glisse if (rdev->shutdown) { 790a513c184SJerome Glisse return IRQ_NONE; 791a513c184SJerome Glisse } 7927ed220d7SMichel Dänzer while (status) { 7937ed220d7SMichel Dänzer /* SW interrupt */ 7947ed220d7SMichel Dänzer if (status & RADEON_SW_INT_TEST) { 7957465280cSAlex Deucher radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX); 7967ed220d7SMichel Dänzer } 7977ed220d7SMichel Dänzer /* Vertical blank interrupts */ 7987ed220d7SMichel Dänzer if (status & RADEON_CRTC_VBLANK_STAT) { 7996f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[0]) { 8007ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 0); 801839461d3SRafał Miłecki rdev->pm.vblank_sync = true; 80273a6d3fcSRafał Miłecki wake_up(&rdev->irq.vblank_queue); 8037ed220d7SMichel Dänzer } 804736fc37fSChristian Koenig if (atomic_read(&rdev->irq.pflip[0])) 8051a0e7918SChristian König radeon_crtc_handle_vblank(rdev, 0); 8066f34be50SAlex Deucher } 8077ed220d7SMichel Dänzer if (status & RADEON_CRTC2_VBLANK_STAT) { 8086f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[1]) { 8097ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 1); 810839461d3SRafał Miłecki rdev->pm.vblank_sync = true; 81173a6d3fcSRafał Miłecki wake_up(&rdev->irq.vblank_queue); 8127ed220d7SMichel Dänzer } 813736fc37fSChristian Koenig if (atomic_read(&rdev->irq.pflip[1])) 8141a0e7918SChristian König radeon_crtc_handle_vblank(rdev, 1); 8156f34be50SAlex Deucher } 81605a05c50SAlex Deucher if (status & RADEON_FP_DETECT_STAT) { 817d4877cf2SAlex Deucher queue_hotplug = true; 818d4877cf2SAlex Deucher DRM_DEBUG("HPD1\n"); 81905a05c50SAlex Deucher } 82005a05c50SAlex Deucher if (status & RADEON_FP2_DETECT_STAT) { 821d4877cf2SAlex Deucher queue_hotplug = true; 822d4877cf2SAlex Deucher DRM_DEBUG("HPD2\n"); 82305a05c50SAlex Deucher } 8247ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 8257ed220d7SMichel Dänzer } 826d4877cf2SAlex Deucher if (queue_hotplug) 827cb5d4166SLyude schedule_delayed_work(&rdev->hotplug_work, 0); 8283e5cb98dSAlex Deucher if (rdev->msi_enabled) { 8293e5cb98dSAlex Deucher switch (rdev->family) { 8303e5cb98dSAlex Deucher case CHIP_RS400: 8313e5cb98dSAlex Deucher case CHIP_RS480: 8323e5cb98dSAlex Deucher msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM; 8333e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm); 8343e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM); 8353e5cb98dSAlex Deucher break; 8363e5cb98dSAlex Deucher default: 837b7f5b7deSAlex Deucher WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN); 8383e5cb98dSAlex Deucher break; 8393e5cb98dSAlex Deucher } 8403e5cb98dSAlex Deucher } 8417ed220d7SMichel Dänzer return IRQ_HANDLED; 8427ed220d7SMichel Dänzer } 8437ed220d7SMichel Dänzer 8447ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc) 8457ed220d7SMichel Dänzer { 8467ed220d7SMichel Dänzer if (crtc == 0) 8477ed220d7SMichel Dänzer return RREG32(RADEON_CRTC_CRNT_FRAME); 8487ed220d7SMichel Dänzer else 8497ed220d7SMichel Dänzer return RREG32(RADEON_CRTC2_CRNT_FRAME); 8507ed220d7SMichel Dänzer } 8517ed220d7SMichel Dänzer 852897eba82SMichel Dänzer /** 853897eba82SMichel Dänzer * r100_ring_hdp_flush - flush Host Data Path via the ring buffer 8540d8357c2SLee Jones * @rdev: radeon device structure 8550d8357c2SLee Jones * @ring: ring buffer struct for emitting packets 856897eba82SMichel Dänzer */ 857897eba82SMichel Dänzer static void r100_ring_hdp_flush(struct radeon_device *rdev, struct radeon_ring *ring) 858897eba82SMichel Dänzer { 859897eba82SMichel Dänzer radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0)); 860897eba82SMichel Dänzer radeon_ring_write(ring, rdev->config.r100.hdp_cntl | 861897eba82SMichel Dänzer RADEON_HDP_READ_BUFFER_INVALIDATE); 862897eba82SMichel Dänzer radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0)); 863897eba82SMichel Dänzer radeon_ring_write(ring, rdev->config.r100.hdp_cntl); 864897eba82SMichel Dänzer } 865897eba82SMichel Dänzer 8669e5b2af7SPauli Nieminen /* Who ever call radeon_fence_emit should call ring_lock and ask 8679e5b2af7SPauli Nieminen * for enough space (today caller are ib schedule and buffer move) */ 868771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev, 869771fe6b9SJerome Glisse struct radeon_fence *fence) 870771fe6b9SJerome Glisse { 871e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[fence->ring]; 8727b1f2485SChristian König 8739e5b2af7SPauli Nieminen /* We have to make sure that caches are flushed before 8749e5b2af7SPauli Nieminen * CPU might read something from VRAM. */ 875e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); 876e32eb50dSChristian König radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL); 877e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); 878e32eb50dSChristian König radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL); 879771fe6b9SJerome Glisse /* Wait until IDLE & CLEAN */ 880e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0)); 881e32eb50dSChristian König radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN); 88272a9987eSMichel Dänzer r100_ring_hdp_flush(rdev, ring); 883771fe6b9SJerome Glisse /* Emit fence sequence & fire IRQ */ 884e32eb50dSChristian König radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0)); 885e32eb50dSChristian König radeon_ring_write(ring, fence->seq); 886e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0)); 887e32eb50dSChristian König radeon_ring_write(ring, RADEON_SW_INT_FIRE); 888771fe6b9SJerome Glisse } 889771fe6b9SJerome Glisse 8901654b817SChristian König bool r100_semaphore_ring_emit(struct radeon_device *rdev, 891e32eb50dSChristian König struct radeon_ring *ring, 89215d3332fSChristian König struct radeon_semaphore *semaphore, 8937b1f2485SChristian König bool emit_wait) 89415d3332fSChristian König { 89515d3332fSChristian König /* Unused on older asics, since we don't have semaphores or multiple rings */ 89615d3332fSChristian König BUG(); 8971654b817SChristian König return false; 89815d3332fSChristian König } 89915d3332fSChristian König 90057d20a43SChristian König struct radeon_fence *r100_copy_blit(struct radeon_device *rdev, 901771fe6b9SJerome Glisse uint64_t src_offset, 902771fe6b9SJerome Glisse uint64_t dst_offset, 903003cefe0SAlex Deucher unsigned num_gpu_pages, 90452791eeeSChristian König struct dma_resv *resv) 905771fe6b9SJerome Glisse { 906e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 90757d20a43SChristian König struct radeon_fence *fence; 908771fe6b9SJerome Glisse uint32_t cur_pages; 909003cefe0SAlex Deucher uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE; 910771fe6b9SJerome Glisse uint32_t pitch; 911771fe6b9SJerome Glisse uint32_t stride_pixels; 912771fe6b9SJerome Glisse unsigned ndw; 913771fe6b9SJerome Glisse int num_loops; 914771fe6b9SJerome Glisse int r = 0; 915771fe6b9SJerome Glisse 916771fe6b9SJerome Glisse /* radeon limited to 16k stride */ 917771fe6b9SJerome Glisse stride_bytes &= 0x3fff; 918771fe6b9SJerome Glisse /* radeon pitch is /64 */ 919771fe6b9SJerome Glisse pitch = stride_bytes / 64; 920771fe6b9SJerome Glisse stride_pixels = stride_bytes / 4; 921003cefe0SAlex Deucher num_loops = DIV_ROUND_UP(num_gpu_pages, 8191); 922771fe6b9SJerome Glisse 923771fe6b9SJerome Glisse /* Ask for enough room for blit + flush + fence */ 924771fe6b9SJerome Glisse ndw = 64 + (10 * num_loops); 925e32eb50dSChristian König r = radeon_ring_lock(rdev, ring, ndw); 926771fe6b9SJerome Glisse if (r) { 927771fe6b9SJerome Glisse DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw); 92857d20a43SChristian König return ERR_PTR(-EINVAL); 929771fe6b9SJerome Glisse } 930003cefe0SAlex Deucher while (num_gpu_pages > 0) { 931003cefe0SAlex Deucher cur_pages = num_gpu_pages; 932771fe6b9SJerome Glisse if (cur_pages > 8191) { 933771fe6b9SJerome Glisse cur_pages = 8191; 934771fe6b9SJerome Glisse } 935003cefe0SAlex Deucher num_gpu_pages -= cur_pages; 936771fe6b9SJerome Glisse 937771fe6b9SJerome Glisse /* pages are in Y direction - height 938771fe6b9SJerome Glisse page width in X direction - width */ 939e32eb50dSChristian König radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8)); 940e32eb50dSChristian König radeon_ring_write(ring, 941771fe6b9SJerome Glisse RADEON_GMC_SRC_PITCH_OFFSET_CNTL | 942771fe6b9SJerome Glisse RADEON_GMC_DST_PITCH_OFFSET_CNTL | 943771fe6b9SJerome Glisse RADEON_GMC_SRC_CLIPPING | 944771fe6b9SJerome Glisse RADEON_GMC_DST_CLIPPING | 945771fe6b9SJerome Glisse RADEON_GMC_BRUSH_NONE | 946771fe6b9SJerome Glisse (RADEON_COLOR_FORMAT_ARGB8888 << 8) | 947771fe6b9SJerome Glisse RADEON_GMC_SRC_DATATYPE_COLOR | 948771fe6b9SJerome Glisse RADEON_ROP3_S | 949771fe6b9SJerome Glisse RADEON_DP_SRC_SOURCE_MEMORY | 950771fe6b9SJerome Glisse RADEON_GMC_CLR_CMP_CNTL_DIS | 951771fe6b9SJerome Glisse RADEON_GMC_WR_MSK_DIS); 952e32eb50dSChristian König radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10)); 953e32eb50dSChristian König radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10)); 954e32eb50dSChristian König radeon_ring_write(ring, (0x1fff) | (0x1fff << 16)); 955e32eb50dSChristian König radeon_ring_write(ring, 0); 956e32eb50dSChristian König radeon_ring_write(ring, (0x1fff) | (0x1fff << 16)); 957e32eb50dSChristian König radeon_ring_write(ring, num_gpu_pages); 958e32eb50dSChristian König radeon_ring_write(ring, num_gpu_pages); 959e32eb50dSChristian König radeon_ring_write(ring, cur_pages | (stride_pixels << 16)); 960771fe6b9SJerome Glisse } 961e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0)); 962e32eb50dSChristian König radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL); 963e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0)); 964e32eb50dSChristian König radeon_ring_write(ring, 965771fe6b9SJerome Glisse RADEON_WAIT_2D_IDLECLEAN | 966771fe6b9SJerome Glisse RADEON_WAIT_HOST_IDLECLEAN | 967771fe6b9SJerome Glisse RADEON_WAIT_DMA_GUI_IDLE); 96857d20a43SChristian König r = radeon_fence_emit(rdev, &fence, RADEON_RING_TYPE_GFX_INDEX); 96957d20a43SChristian König if (r) { 97057d20a43SChristian König radeon_ring_unlock_undo(rdev, ring); 97157d20a43SChristian König return ERR_PTR(r); 972771fe6b9SJerome Glisse } 9731538a9e0SMichel Dänzer radeon_ring_unlock_commit(rdev, ring, false); 97457d20a43SChristian König return fence; 975771fe6b9SJerome Glisse } 976771fe6b9SJerome Glisse 97745600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev) 97845600232SJerome Glisse { 97945600232SJerome Glisse unsigned i; 98045600232SJerome Glisse u32 tmp; 98145600232SJerome Glisse 98245600232SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 98345600232SJerome Glisse tmp = RREG32(R_000E40_RBBM_STATUS); 98445600232SJerome Glisse if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) { 98545600232SJerome Glisse return 0; 98645600232SJerome Glisse } 98745600232SJerome Glisse udelay(1); 98845600232SJerome Glisse } 98945600232SJerome Glisse return -1; 99045600232SJerome Glisse } 99145600232SJerome Glisse 992f712812eSAlex Deucher void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring) 993771fe6b9SJerome Glisse { 994771fe6b9SJerome Glisse int r; 995771fe6b9SJerome Glisse 996e32eb50dSChristian König r = radeon_ring_lock(rdev, ring, 2); 997771fe6b9SJerome Glisse if (r) { 998771fe6b9SJerome Glisse return; 999771fe6b9SJerome Glisse } 1000e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0)); 1001e32eb50dSChristian König radeon_ring_write(ring, 1002771fe6b9SJerome Glisse RADEON_ISYNC_ANY2D_IDLE3D | 1003771fe6b9SJerome Glisse RADEON_ISYNC_ANY3D_IDLE2D | 1004771fe6b9SJerome Glisse RADEON_ISYNC_WAIT_IDLEGUI | 1005771fe6b9SJerome Glisse RADEON_ISYNC_CPSCRATCH_IDLEGUI); 10061538a9e0SMichel Dänzer radeon_ring_unlock_commit(rdev, ring, false); 1007771fe6b9SJerome Glisse } 1008771fe6b9SJerome Glisse 100970967ab9SBen Hutchings 101070967ab9SBen Hutchings /* Load the microcode for the CP */ 101170967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev) 1012771fe6b9SJerome Glisse { 101370967ab9SBen Hutchings const char *fw_name = NULL; 101470967ab9SBen Hutchings int err; 1015771fe6b9SJerome Glisse 1016d9fdaafbSDave Airlie DRM_DEBUG_KMS("\n"); 101770967ab9SBen Hutchings 1018771fe6b9SJerome Glisse if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) || 1019771fe6b9SJerome Glisse (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) || 1020771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 1021771fe6b9SJerome Glisse DRM_INFO("Loading R100 Microcode\n"); 102270967ab9SBen Hutchings fw_name = FIRMWARE_R100; 1023771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R200) || 1024771fe6b9SJerome Glisse (rdev->family == CHIP_RV250) || 1025771fe6b9SJerome Glisse (rdev->family == CHIP_RV280) || 1026771fe6b9SJerome Glisse (rdev->family == CHIP_RS300)) { 1027771fe6b9SJerome Glisse DRM_INFO("Loading R200 Microcode\n"); 102870967ab9SBen Hutchings fw_name = FIRMWARE_R200; 1029771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R300) || 1030771fe6b9SJerome Glisse (rdev->family == CHIP_R350) || 1031771fe6b9SJerome Glisse (rdev->family == CHIP_RV350) || 1032771fe6b9SJerome Glisse (rdev->family == CHIP_RV380) || 1033771fe6b9SJerome Glisse (rdev->family == CHIP_RS400) || 1034771fe6b9SJerome Glisse (rdev->family == CHIP_RS480)) { 1035771fe6b9SJerome Glisse DRM_INFO("Loading R300 Microcode\n"); 103670967ab9SBen Hutchings fw_name = FIRMWARE_R300; 1037771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R420) || 1038771fe6b9SJerome Glisse (rdev->family == CHIP_R423) || 1039771fe6b9SJerome Glisse (rdev->family == CHIP_RV410)) { 1040771fe6b9SJerome Glisse DRM_INFO("Loading R400 Microcode\n"); 104170967ab9SBen Hutchings fw_name = FIRMWARE_R420; 1042771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RS690) || 1043771fe6b9SJerome Glisse (rdev->family == CHIP_RS740)) { 1044771fe6b9SJerome Glisse DRM_INFO("Loading RS690/RS740 Microcode\n"); 104570967ab9SBen Hutchings fw_name = FIRMWARE_RS690; 1046771fe6b9SJerome Glisse } else if (rdev->family == CHIP_RS600) { 1047771fe6b9SJerome Glisse DRM_INFO("Loading RS600 Microcode\n"); 104870967ab9SBen Hutchings fw_name = FIRMWARE_RS600; 1049771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RV515) || 1050771fe6b9SJerome Glisse (rdev->family == CHIP_R520) || 1051771fe6b9SJerome Glisse (rdev->family == CHIP_RV530) || 1052771fe6b9SJerome Glisse (rdev->family == CHIP_R580) || 1053771fe6b9SJerome Glisse (rdev->family == CHIP_RV560) || 1054771fe6b9SJerome Glisse (rdev->family == CHIP_RV570)) { 1055771fe6b9SJerome Glisse DRM_INFO("Loading R500 Microcode\n"); 105670967ab9SBen Hutchings fw_name = FIRMWARE_R520; 105770967ab9SBen Hutchings } 105870967ab9SBen Hutchings 10590a168933SJerome Glisse err = request_firmware(&rdev->me_fw, fw_name, rdev->dev); 106070967ab9SBen Hutchings if (err) { 10617ca85295SJoe Perches pr_err("radeon_cp: Failed to load firmware \"%s\"\n", fw_name); 10623ce0a23dSJerome Glisse } else if (rdev->me_fw->size % 8) { 10637ca85295SJoe Perches pr_err("radeon_cp: Bogus length %zu in firmware \"%s\"\n", 10643ce0a23dSJerome Glisse rdev->me_fw->size, fw_name); 106570967ab9SBen Hutchings err = -EINVAL; 10663ce0a23dSJerome Glisse release_firmware(rdev->me_fw); 10673ce0a23dSJerome Glisse rdev->me_fw = NULL; 106870967ab9SBen Hutchings } 106970967ab9SBen Hutchings return err; 107070967ab9SBen Hutchings } 1071d4550907SJerome Glisse 1072ea31bf69SAlex Deucher u32 r100_gfx_get_rptr(struct radeon_device *rdev, 1073ea31bf69SAlex Deucher struct radeon_ring *ring) 1074ea31bf69SAlex Deucher { 1075ea31bf69SAlex Deucher u32 rptr; 1076ea31bf69SAlex Deucher 1077ea31bf69SAlex Deucher if (rdev->wb.enabled) 1078ea31bf69SAlex Deucher rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]); 1079ea31bf69SAlex Deucher else 1080ea31bf69SAlex Deucher rptr = RREG32(RADEON_CP_RB_RPTR); 1081ea31bf69SAlex Deucher 1082ea31bf69SAlex Deucher return rptr; 1083ea31bf69SAlex Deucher } 1084ea31bf69SAlex Deucher 1085ea31bf69SAlex Deucher u32 r100_gfx_get_wptr(struct radeon_device *rdev, 1086ea31bf69SAlex Deucher struct radeon_ring *ring) 1087ea31bf69SAlex Deucher { 10880003b8d2SMasahiro Yamada return RREG32(RADEON_CP_RB_WPTR); 1089ea31bf69SAlex Deucher } 1090ea31bf69SAlex Deucher 1091ea31bf69SAlex Deucher void r100_gfx_set_wptr(struct radeon_device *rdev, 1092ea31bf69SAlex Deucher struct radeon_ring *ring) 1093ea31bf69SAlex Deucher { 1094ea31bf69SAlex Deucher WREG32(RADEON_CP_RB_WPTR, ring->wptr); 1095ea31bf69SAlex Deucher (void)RREG32(RADEON_CP_RB_WPTR); 1096ea31bf69SAlex Deucher } 1097ea31bf69SAlex Deucher 109870967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev) 109970967ab9SBen Hutchings { 110070967ab9SBen Hutchings const __be32 *fw_data; 110170967ab9SBen Hutchings int i, size; 110270967ab9SBen Hutchings 110370967ab9SBen Hutchings if (r100_gui_wait_for_idle(rdev)) { 11047ca85295SJoe Perches pr_warn("Failed to wait GUI idle while programming pipes. Bad things might happen.\n"); 110570967ab9SBen Hutchings } 110670967ab9SBen Hutchings 11073ce0a23dSJerome Glisse if (rdev->me_fw) { 11083ce0a23dSJerome Glisse size = rdev->me_fw->size / 4; 11093ce0a23dSJerome Glisse fw_data = (const __be32 *)&rdev->me_fw->data[0]; 111070967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_ADDR, 0); 111170967ab9SBen Hutchings for (i = 0; i < size; i += 2) { 111270967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAH, 111370967ab9SBen Hutchings be32_to_cpup(&fw_data[i])); 111470967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAL, 111570967ab9SBen Hutchings be32_to_cpup(&fw_data[i + 1])); 1116771fe6b9SJerome Glisse } 1117771fe6b9SJerome Glisse } 1118771fe6b9SJerome Glisse } 1119771fe6b9SJerome Glisse 1120771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size) 1121771fe6b9SJerome Glisse { 1122e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 1123771fe6b9SJerome Glisse unsigned rb_bufsz; 1124771fe6b9SJerome Glisse unsigned rb_blksz; 1125771fe6b9SJerome Glisse unsigned max_fetch; 1126771fe6b9SJerome Glisse unsigned pre_write_timer; 1127771fe6b9SJerome Glisse unsigned pre_write_limit; 1128771fe6b9SJerome Glisse unsigned indirect2_start; 1129771fe6b9SJerome Glisse unsigned indirect1_start; 1130771fe6b9SJerome Glisse uint32_t tmp; 1131771fe6b9SJerome Glisse int r; 1132771fe6b9SJerome Glisse 11335b54d679SNirmoy Das r100_debugfs_cp_init(rdev); 11343ce0a23dSJerome Glisse if (!rdev->me_fw) { 113570967ab9SBen Hutchings r = r100_cp_init_microcode(rdev); 113670967ab9SBen Hutchings if (r) { 113770967ab9SBen Hutchings DRM_ERROR("Failed to load firmware!\n"); 113870967ab9SBen Hutchings return r; 113970967ab9SBen Hutchings } 114070967ab9SBen Hutchings } 114170967ab9SBen Hutchings 1142771fe6b9SJerome Glisse /* Align ring size */ 1143b72a8925SDaniel Vetter rb_bufsz = order_base_2(ring_size / 8); 1144771fe6b9SJerome Glisse ring_size = (1 << (rb_bufsz + 1)) * 4; 1145771fe6b9SJerome Glisse r100_cp_load_microcode(rdev); 1146e32eb50dSChristian König r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET, 11472e1e6dadSChristian König RADEON_CP_PACKET2); 1148771fe6b9SJerome Glisse if (r) { 1149771fe6b9SJerome Glisse return r; 1150771fe6b9SJerome Glisse } 1151771fe6b9SJerome Glisse /* Each time the cp read 1024 bytes (16 dword/quadword) update 1152771fe6b9SJerome Glisse * the rptr copy in system ram */ 1153771fe6b9SJerome Glisse rb_blksz = 9; 1154771fe6b9SJerome Glisse /* cp will read 128bytes at a time (4 dwords) */ 1155771fe6b9SJerome Glisse max_fetch = 1; 1156e32eb50dSChristian König ring->align_mask = 16 - 1; 1157771fe6b9SJerome Glisse /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */ 1158771fe6b9SJerome Glisse pre_write_timer = 64; 1159771fe6b9SJerome Glisse /* Force CP_RB_WPTR write if written more than one time before the 1160771fe6b9SJerome Glisse * delay expire 1161771fe6b9SJerome Glisse */ 1162771fe6b9SJerome Glisse pre_write_limit = 0; 1163771fe6b9SJerome Glisse /* Setup the cp cache like this (cache size is 96 dwords) : 1164771fe6b9SJerome Glisse * RING 0 to 15 1165771fe6b9SJerome Glisse * INDIRECT1 16 to 79 1166771fe6b9SJerome Glisse * INDIRECT2 80 to 95 1167771fe6b9SJerome Glisse * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 1168771fe6b9SJerome Glisse * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords)) 1169771fe6b9SJerome Glisse * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 1170771fe6b9SJerome Glisse * Idea being that most of the gpu cmd will be through indirect1 buffer 1171771fe6b9SJerome Glisse * so it gets the bigger cache. 1172771fe6b9SJerome Glisse */ 1173771fe6b9SJerome Glisse indirect2_start = 80; 1174771fe6b9SJerome Glisse indirect1_start = 16; 1175771fe6b9SJerome Glisse /* cp setup */ 1176771fe6b9SJerome Glisse WREG32(0x718, pre_write_timer | (pre_write_limit << 28)); 1177d6f28938SAlex Deucher tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) | 1178771fe6b9SJerome Glisse REG_SET(RADEON_RB_BLKSZ, rb_blksz) | 1179724c80e1SAlex Deucher REG_SET(RADEON_MAX_FETCH, max_fetch)); 1180d6f28938SAlex Deucher #ifdef __BIG_ENDIAN 1181d6f28938SAlex Deucher tmp |= RADEON_BUF_SWAP_32BIT; 1182d6f28938SAlex Deucher #endif 1183724c80e1SAlex Deucher WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE); 1184d6f28938SAlex Deucher 1185771fe6b9SJerome Glisse /* Set ring address */ 1186e32eb50dSChristian König DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr); 1187e32eb50dSChristian König WREG32(RADEON_CP_RB_BASE, ring->gpu_addr); 1188771fe6b9SJerome Glisse /* Force read & write ptr to 0 */ 1189724c80e1SAlex Deucher WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE); 1190771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 1191e32eb50dSChristian König ring->wptr = 0; 1192e32eb50dSChristian König WREG32(RADEON_CP_RB_WPTR, ring->wptr); 1193724c80e1SAlex Deucher 1194724c80e1SAlex Deucher /* set the wb address whether it's enabled or not */ 1195724c80e1SAlex Deucher WREG32(R_00070C_CP_RB_RPTR_ADDR, 1196724c80e1SAlex Deucher S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2)); 1197724c80e1SAlex Deucher WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET); 1198724c80e1SAlex Deucher 1199724c80e1SAlex Deucher if (rdev->wb.enabled) 1200724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0xff); 1201724c80e1SAlex Deucher else { 1202724c80e1SAlex Deucher tmp |= RADEON_RB_NO_UPDATE; 1203724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0); 1204724c80e1SAlex Deucher } 1205724c80e1SAlex Deucher 1206771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 1207771fe6b9SJerome Glisse udelay(10); 1208771fe6b9SJerome Glisse /* Set cp mode to bus mastering & enable cp*/ 1209771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 1210771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT2_START, indirect2_start) | 1211771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT1_START, indirect1_start)); 1212d75ee3beSAlex Deucher WREG32(RADEON_CP_RB_WPTR_DELAY, 0); 1213d75ee3beSAlex Deucher WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D); 1214771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM); 12152099810fSDave Airlie 12162099810fSDave Airlie /* at this point everything should be setup correctly to enable master */ 12172099810fSDave Airlie pci_set_master(rdev->pdev); 12182099810fSDave Airlie 1219f712812eSAlex Deucher radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]); 1220f712812eSAlex Deucher r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring); 1221771fe6b9SJerome Glisse if (r) { 1222771fe6b9SJerome Glisse DRM_ERROR("radeon: cp isn't working (%d).\n", r); 1223771fe6b9SJerome Glisse return r; 1224771fe6b9SJerome Glisse } 1225e32eb50dSChristian König ring->ready = true; 122653595338SDave Airlie radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size); 1227c7eff978SAlex Deucher 122816c58081SSimon Kitching if (!ring->rptr_save_reg /* not resuming from suspend */ 122916c58081SSimon Kitching && radeon_ring_supports_scratch_reg(rdev, ring)) { 1230c7eff978SAlex Deucher r = radeon_scratch_get(rdev, &ring->rptr_save_reg); 1231c7eff978SAlex Deucher if (r) { 1232c7eff978SAlex Deucher DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r); 1233c7eff978SAlex Deucher ring->rptr_save_reg = 0; 1234c7eff978SAlex Deucher } 1235c7eff978SAlex Deucher } 1236771fe6b9SJerome Glisse return 0; 1237771fe6b9SJerome Glisse } 1238771fe6b9SJerome Glisse 1239771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev) 1240771fe6b9SJerome Glisse { 124145600232SJerome Glisse if (r100_cp_wait_for_idle(rdev)) { 124245600232SJerome Glisse DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n"); 124345600232SJerome Glisse } 1244771fe6b9SJerome Glisse /* Disable ring */ 1245a18d7ea1SJerome Glisse r100_cp_disable(rdev); 1246c7eff978SAlex Deucher radeon_scratch_free(rdev, rdev->ring[RADEON_RING_TYPE_GFX_INDEX].rptr_save_reg); 1247e32eb50dSChristian König radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]); 1248771fe6b9SJerome Glisse DRM_INFO("radeon: cp finalized\n"); 1249771fe6b9SJerome Glisse } 1250771fe6b9SJerome Glisse 1251771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev) 1252771fe6b9SJerome Glisse { 1253771fe6b9SJerome Glisse /* Disable ring */ 125453595338SDave Airlie radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size); 1255e32eb50dSChristian König rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false; 1256771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 0); 1257771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 1258724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0); 1259771fe6b9SJerome Glisse if (r100_gui_wait_for_idle(rdev)) { 12607ca85295SJoe Perches pr_warn("Failed to wait GUI idle while programming pipes. Bad things might happen.\n"); 1261771fe6b9SJerome Glisse } 1262771fe6b9SJerome Glisse } 1263771fe6b9SJerome Glisse 1264771fe6b9SJerome Glisse /* 1265771fe6b9SJerome Glisse * CS functions 1266771fe6b9SJerome Glisse */ 12670242f74dSAlex Deucher int r100_reloc_pitch_offset(struct radeon_cs_parser *p, 12680242f74dSAlex Deucher struct radeon_cs_packet *pkt, 12690242f74dSAlex Deucher unsigned idx, 12700242f74dSAlex Deucher unsigned reg) 12710242f74dSAlex Deucher { 12720242f74dSAlex Deucher int r; 12730242f74dSAlex Deucher u32 tile_flags = 0; 12740242f74dSAlex Deucher u32 tmp; 12751d0c0942SChristian König struct radeon_bo_list *reloc; 12760242f74dSAlex Deucher u32 value; 12770242f74dSAlex Deucher 1278012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 12790242f74dSAlex Deucher if (r) { 12800242f74dSAlex Deucher DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 12810242f74dSAlex Deucher idx, reg); 1282c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 12830242f74dSAlex Deucher return r; 12840242f74dSAlex Deucher } 12850242f74dSAlex Deucher 12860242f74dSAlex Deucher value = radeon_get_ib_value(p, idx); 12870242f74dSAlex Deucher tmp = value & 0x003fffff; 1288df0af440SChristian König tmp += (((u32)reloc->gpu_offset) >> 10); 12890242f74dSAlex Deucher 12900242f74dSAlex Deucher if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { 1291df0af440SChristian König if (reloc->tiling_flags & RADEON_TILING_MACRO) 12920242f74dSAlex Deucher tile_flags |= RADEON_DST_TILE_MACRO; 1293df0af440SChristian König if (reloc->tiling_flags & RADEON_TILING_MICRO) { 12940242f74dSAlex Deucher if (reg == RADEON_SRC_PITCH_OFFSET) { 12950242f74dSAlex Deucher DRM_ERROR("Cannot src blit from microtiled surface\n"); 1296c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 12970242f74dSAlex Deucher return -EINVAL; 12980242f74dSAlex Deucher } 12990242f74dSAlex Deucher tile_flags |= RADEON_DST_TILE_MICRO; 13000242f74dSAlex Deucher } 13010242f74dSAlex Deucher 13020242f74dSAlex Deucher tmp |= tile_flags; 13030242f74dSAlex Deucher p->ib.ptr[idx] = (value & 0x3fc00000) | tmp; 13040242f74dSAlex Deucher } else 13050242f74dSAlex Deucher p->ib.ptr[idx] = (value & 0xffc00000) | tmp; 13060242f74dSAlex Deucher return 0; 13070242f74dSAlex Deucher } 13080242f74dSAlex Deucher 13090242f74dSAlex Deucher int r100_packet3_load_vbpntr(struct radeon_cs_parser *p, 13100242f74dSAlex Deucher struct radeon_cs_packet *pkt, 13110242f74dSAlex Deucher int idx) 13120242f74dSAlex Deucher { 13130242f74dSAlex Deucher unsigned c, i; 13141d0c0942SChristian König struct radeon_bo_list *reloc; 13150242f74dSAlex Deucher struct r100_cs_track *track; 13160242f74dSAlex Deucher int r = 0; 13170242f74dSAlex Deucher volatile uint32_t *ib; 13180242f74dSAlex Deucher u32 idx_value; 13190242f74dSAlex Deucher 13200242f74dSAlex Deucher ib = p->ib.ptr; 13210242f74dSAlex Deucher track = (struct r100_cs_track *)p->track; 13220242f74dSAlex Deucher c = radeon_get_ib_value(p, idx++) & 0x1F; 13230242f74dSAlex Deucher if (c > 16) { 13240242f74dSAlex Deucher DRM_ERROR("Only 16 vertex buffers are allowed %d\n", 13250242f74dSAlex Deucher pkt->opcode); 1326c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 13270242f74dSAlex Deucher return -EINVAL; 13280242f74dSAlex Deucher } 13290242f74dSAlex Deucher track->num_arrays = c; 13300242f74dSAlex Deucher for (i = 0; i < (c - 1); i+=2, idx+=3) { 1331012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 13320242f74dSAlex Deucher if (r) { 13330242f74dSAlex Deucher DRM_ERROR("No reloc for packet3 %d\n", 13340242f74dSAlex Deucher pkt->opcode); 1335c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 13360242f74dSAlex Deucher return r; 13370242f74dSAlex Deucher } 13380242f74dSAlex Deucher idx_value = radeon_get_ib_value(p, idx); 1339df0af440SChristian König ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset); 13400242f74dSAlex Deucher 13410242f74dSAlex Deucher track->arrays[i + 0].esize = idx_value >> 8; 13420242f74dSAlex Deucher track->arrays[i + 0].robj = reloc->robj; 13430242f74dSAlex Deucher track->arrays[i + 0].esize &= 0x7F; 1344012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 13450242f74dSAlex Deucher if (r) { 13460242f74dSAlex Deucher DRM_ERROR("No reloc for packet3 %d\n", 13470242f74dSAlex Deucher pkt->opcode); 1348c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 13490242f74dSAlex Deucher return r; 13500242f74dSAlex Deucher } 1351df0af440SChristian König ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->gpu_offset); 13520242f74dSAlex Deucher track->arrays[i + 1].robj = reloc->robj; 13530242f74dSAlex Deucher track->arrays[i + 1].esize = idx_value >> 24; 13540242f74dSAlex Deucher track->arrays[i + 1].esize &= 0x7F; 13550242f74dSAlex Deucher } 13560242f74dSAlex Deucher if (c & 1) { 1357012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 13580242f74dSAlex Deucher if (r) { 13590242f74dSAlex Deucher DRM_ERROR("No reloc for packet3 %d\n", 13600242f74dSAlex Deucher pkt->opcode); 1361c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 13620242f74dSAlex Deucher return r; 13630242f74dSAlex Deucher } 13640242f74dSAlex Deucher idx_value = radeon_get_ib_value(p, idx); 1365df0af440SChristian König ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset); 13660242f74dSAlex Deucher track->arrays[i + 0].robj = reloc->robj; 13670242f74dSAlex Deucher track->arrays[i + 0].esize = idx_value >> 8; 13680242f74dSAlex Deucher track->arrays[i + 0].esize &= 0x7F; 13690242f74dSAlex Deucher } 13700242f74dSAlex Deucher return r; 13710242f74dSAlex Deucher } 13720242f74dSAlex Deucher 1373771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p, 1374771fe6b9SJerome Glisse struct radeon_cs_packet *pkt, 1375068a117cSJerome Glisse const unsigned *auth, unsigned n, 1376771fe6b9SJerome Glisse radeon_packet0_check_t check) 1377771fe6b9SJerome Glisse { 1378771fe6b9SJerome Glisse unsigned reg; 1379771fe6b9SJerome Glisse unsigned i, j, m; 1380771fe6b9SJerome Glisse unsigned idx; 1381771fe6b9SJerome Glisse int r; 1382771fe6b9SJerome Glisse 1383771fe6b9SJerome Glisse idx = pkt->idx + 1; 1384771fe6b9SJerome Glisse reg = pkt->reg; 1385068a117cSJerome Glisse /* Check that register fall into register range 1386068a117cSJerome Glisse * determined by the number of entry (n) in the 1387068a117cSJerome Glisse * safe register bitmap. 1388068a117cSJerome Glisse */ 1389771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 1390771fe6b9SJerome Glisse if ((reg >> 7) > n) { 1391771fe6b9SJerome Glisse return -EINVAL; 1392771fe6b9SJerome Glisse } 1393771fe6b9SJerome Glisse } else { 1394771fe6b9SJerome Glisse if (((reg + (pkt->count << 2)) >> 7) > n) { 1395771fe6b9SJerome Glisse return -EINVAL; 1396771fe6b9SJerome Glisse } 1397771fe6b9SJerome Glisse } 1398771fe6b9SJerome Glisse for (i = 0; i <= pkt->count; i++, idx++) { 1399771fe6b9SJerome Glisse j = (reg >> 7); 1400771fe6b9SJerome Glisse m = 1 << ((reg >> 2) & 31); 1401771fe6b9SJerome Glisse if (auth[j] & m) { 1402771fe6b9SJerome Glisse r = check(p, pkt, idx, reg); 1403771fe6b9SJerome Glisse if (r) { 1404771fe6b9SJerome Glisse return r; 1405771fe6b9SJerome Glisse } 1406771fe6b9SJerome Glisse } 1407771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 1408771fe6b9SJerome Glisse if (!(auth[j] & m)) { 1409771fe6b9SJerome Glisse break; 1410771fe6b9SJerome Glisse } 1411771fe6b9SJerome Glisse } else { 1412771fe6b9SJerome Glisse reg += 4; 1413771fe6b9SJerome Glisse } 1414771fe6b9SJerome Glisse } 1415771fe6b9SJerome Glisse return 0; 1416771fe6b9SJerome Glisse } 1417771fe6b9SJerome Glisse 1418771fe6b9SJerome Glisse /** 1419463e2989SLee Jones * r100_cs_packet_parse_vline() - parse userspace VLINE packet 14200d8357c2SLee Jones * @p: parser structure holding parsing context. 1421531369e6SDave Airlie * 1422531369e6SDave Airlie * Userspace sends a special sequence for VLINE waits. 1423531369e6SDave Airlie * PACKET0 - VLINE_START_END + value 1424531369e6SDave Airlie * PACKET0 - WAIT_UNTIL +_value 1425531369e6SDave Airlie * RELOC (P3) - crtc_id in reloc. 1426531369e6SDave Airlie * 1427531369e6SDave Airlie * This function parses this and relocates the VLINE START END 1428531369e6SDave Airlie * and WAIT UNTIL packets to the correct crtc. 1429531369e6SDave Airlie * It also detects a switched off crtc and nulls out the 1430531369e6SDave Airlie * wait in that case. 1431531369e6SDave Airlie */ 1432531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p) 1433531369e6SDave Airlie { 1434531369e6SDave Airlie struct drm_crtc *crtc; 1435531369e6SDave Airlie struct radeon_crtc *radeon_crtc; 1436531369e6SDave Airlie struct radeon_cs_packet p3reloc, waitreloc; 1437531369e6SDave Airlie int crtc_id; 1438531369e6SDave Airlie int r; 1439531369e6SDave Airlie uint32_t header, h_idx, reg; 1440513bcb46SDave Airlie volatile uint32_t *ib; 1441531369e6SDave Airlie 1442f2e39221SJerome Glisse ib = p->ib.ptr; 1443531369e6SDave Airlie 1444531369e6SDave Airlie /* parse the wait until */ 1445c38f34b5SIlija Hadzic r = radeon_cs_packet_parse(p, &waitreloc, p->idx); 1446531369e6SDave Airlie if (r) 1447531369e6SDave Airlie return r; 1448531369e6SDave Airlie 1449531369e6SDave Airlie /* check its a wait until and only 1 count */ 1450531369e6SDave Airlie if (waitreloc.reg != RADEON_WAIT_UNTIL || 1451531369e6SDave Airlie waitreloc.count != 0) { 1452531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until segment\n"); 1453a3a88a66SPaul Bolle return -EINVAL; 1454531369e6SDave Airlie } 1455531369e6SDave Airlie 1456513bcb46SDave Airlie if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) { 1457531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until\n"); 1458a3a88a66SPaul Bolle return -EINVAL; 1459531369e6SDave Airlie } 1460531369e6SDave Airlie 1461531369e6SDave Airlie /* jump over the NOP */ 1462c38f34b5SIlija Hadzic r = radeon_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2); 1463531369e6SDave Airlie if (r) 1464531369e6SDave Airlie return r; 1465531369e6SDave Airlie 1466531369e6SDave Airlie h_idx = p->idx - 2; 146790ebd065SAlex Deucher p->idx += waitreloc.count + 2; 146890ebd065SAlex Deucher p->idx += p3reloc.count + 2; 1469531369e6SDave Airlie 1470513bcb46SDave Airlie header = radeon_get_ib_value(p, h_idx); 1471513bcb46SDave Airlie crtc_id = radeon_get_ib_value(p, h_idx + 5); 14724e872ae2SIlija Hadzic reg = R100_CP_PACKET0_GET_REG(header); 1473418da172SKeith Packard crtc = drm_crtc_find(p->rdev->ddev, p->filp, crtc_id); 1474b957f457SRob Clark if (!crtc) { 1475531369e6SDave Airlie DRM_ERROR("cannot find crtc %d\n", crtc_id); 147610e10d34SVille Syrjälä return -ENOENT; 1477531369e6SDave Airlie } 1478531369e6SDave Airlie radeon_crtc = to_radeon_crtc(crtc); 1479531369e6SDave Airlie crtc_id = radeon_crtc->crtc_id; 1480531369e6SDave Airlie 1481531369e6SDave Airlie if (!crtc->enabled) { 1482531369e6SDave Airlie /* if the CRTC isn't enabled - we need to nop out the wait until */ 1483513bcb46SDave Airlie ib[h_idx + 2] = PACKET2(0); 1484513bcb46SDave Airlie ib[h_idx + 3] = PACKET2(0); 1485531369e6SDave Airlie } else if (crtc_id == 1) { 1486531369e6SDave Airlie switch (reg) { 1487531369e6SDave Airlie case AVIVO_D1MODE_VLINE_START_END: 148890ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 1489531369e6SDave Airlie header |= AVIVO_D2MODE_VLINE_START_END >> 2; 1490531369e6SDave Airlie break; 1491531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 149290ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 1493531369e6SDave Airlie header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2; 1494531369e6SDave Airlie break; 1495531369e6SDave Airlie default: 1496531369e6SDave Airlie DRM_ERROR("unknown crtc reloc\n"); 1497a3a88a66SPaul Bolle return -EINVAL; 1498531369e6SDave Airlie } 1499513bcb46SDave Airlie ib[h_idx] = header; 1500513bcb46SDave Airlie ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1; 1501531369e6SDave Airlie } 1502a3a88a66SPaul Bolle 1503a3a88a66SPaul Bolle return 0; 1504531369e6SDave Airlie } 1505531369e6SDave Airlie 1506551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt) 1507551ebd83SDave Airlie { 1508551ebd83SDave Airlie int vtx_size; 1509551ebd83SDave Airlie vtx_size = 2; 1510551ebd83SDave Airlie /* ordered according to bits in spec */ 1511551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W0) 1512551ebd83SDave Airlie vtx_size++; 1513551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR) 1514551ebd83SDave Airlie vtx_size += 3; 1515551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA) 1516551ebd83SDave Airlie vtx_size++; 1517551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR) 1518551ebd83SDave Airlie vtx_size++; 1519551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC) 1520551ebd83SDave Airlie vtx_size += 3; 1521551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG) 1522551ebd83SDave Airlie vtx_size++; 1523551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC) 1524551ebd83SDave Airlie vtx_size++; 1525551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST0) 1526551ebd83SDave Airlie vtx_size += 2; 1527551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST1) 1528551ebd83SDave Airlie vtx_size += 2; 1529551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q1) 1530551ebd83SDave Airlie vtx_size++; 1531551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST2) 1532551ebd83SDave Airlie vtx_size += 2; 1533551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q2) 1534551ebd83SDave Airlie vtx_size++; 1535551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST3) 1536551ebd83SDave Airlie vtx_size += 2; 1537551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q3) 1538551ebd83SDave Airlie vtx_size++; 1539551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q0) 1540551ebd83SDave Airlie vtx_size++; 1541551ebd83SDave Airlie /* blend weight */ 1542551ebd83SDave Airlie if (vtx_fmt & (0x7 << 15)) 1543551ebd83SDave Airlie vtx_size += (vtx_fmt >> 15) & 0x7; 1544551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N0) 1545551ebd83SDave Airlie vtx_size += 3; 1546551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_XY1) 1547551ebd83SDave Airlie vtx_size += 2; 1548551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z1) 1549551ebd83SDave Airlie vtx_size++; 1550551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W1) 1551551ebd83SDave Airlie vtx_size++; 1552551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N1) 1553551ebd83SDave Airlie vtx_size++; 1554551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z) 1555551ebd83SDave Airlie vtx_size++; 1556551ebd83SDave Airlie return vtx_size; 1557551ebd83SDave Airlie } 1558551ebd83SDave Airlie 1559771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p, 1560551ebd83SDave Airlie struct radeon_cs_packet *pkt, 1561551ebd83SDave Airlie unsigned idx, unsigned reg) 1562771fe6b9SJerome Glisse { 15631d0c0942SChristian König struct radeon_bo_list *reloc; 1564551ebd83SDave Airlie struct r100_cs_track *track; 1565771fe6b9SJerome Glisse volatile uint32_t *ib; 1566771fe6b9SJerome Glisse uint32_t tmp; 1567771fe6b9SJerome Glisse int r; 1568551ebd83SDave Airlie int i, face; 1569e024e110SDave Airlie u32 tile_flags = 0; 1570513bcb46SDave Airlie u32 idx_value; 1571771fe6b9SJerome Glisse 1572f2e39221SJerome Glisse ib = p->ib.ptr; 1573551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1574551ebd83SDave Airlie 1575513bcb46SDave Airlie idx_value = radeon_get_ib_value(p, idx); 1576513bcb46SDave Airlie 1577771fe6b9SJerome Glisse switch (reg) { 1578531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 1579531369e6SDave Airlie r = r100_cs_packet_parse_vline(p); 1580531369e6SDave Airlie if (r) { 1581531369e6SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1582531369e6SDave Airlie idx, reg); 1583c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1584531369e6SDave Airlie return r; 1585531369e6SDave Airlie } 1586531369e6SDave Airlie break; 1587771fe6b9SJerome Glisse /* FIXME: only allow PACKET3 blit? easier to check for out of 1588771fe6b9SJerome Glisse * range access */ 1589771fe6b9SJerome Glisse case RADEON_DST_PITCH_OFFSET: 1590771fe6b9SJerome Glisse case RADEON_SRC_PITCH_OFFSET: 1591551ebd83SDave Airlie r = r100_reloc_pitch_offset(p, pkt, idx, reg); 1592551ebd83SDave Airlie if (r) 1593551ebd83SDave Airlie return r; 1594551ebd83SDave Airlie break; 1595551ebd83SDave Airlie case RADEON_RB3D_DEPTHOFFSET: 1596012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1597771fe6b9SJerome Glisse if (r) { 1598771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1599771fe6b9SJerome Glisse idx, reg); 1600c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1601771fe6b9SJerome Glisse return r; 1602771fe6b9SJerome Glisse } 1603551ebd83SDave Airlie track->zb.robj = reloc->robj; 1604513bcb46SDave Airlie track->zb.offset = idx_value; 160540b4a759SMarek Olšák track->zb_dirty = true; 1606df0af440SChristian König ib[idx] = idx_value + ((u32)reloc->gpu_offset); 1607771fe6b9SJerome Glisse break; 1608771fe6b9SJerome Glisse case RADEON_RB3D_COLOROFFSET: 1609012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1610551ebd83SDave Airlie if (r) { 1611551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1612551ebd83SDave Airlie idx, reg); 1613c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1614551ebd83SDave Airlie return r; 1615551ebd83SDave Airlie } 1616551ebd83SDave Airlie track->cb[0].robj = reloc->robj; 1617513bcb46SDave Airlie track->cb[0].offset = idx_value; 161840b4a759SMarek Olšák track->cb_dirty = true; 1619df0af440SChristian König ib[idx] = idx_value + ((u32)reloc->gpu_offset); 1620551ebd83SDave Airlie break; 1621771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_0: 1622771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_1: 1623771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_2: 1624551ebd83SDave Airlie i = (reg - RADEON_PP_TXOFFSET_0) / 24; 1625012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1626771fe6b9SJerome Glisse if (r) { 1627771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1628771fe6b9SJerome Glisse idx, reg); 1629c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1630771fe6b9SJerome Glisse return r; 1631771fe6b9SJerome Glisse } 1632f2746f83SAlex Deucher if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { 1633df0af440SChristian König if (reloc->tiling_flags & RADEON_TILING_MACRO) 1634f2746f83SAlex Deucher tile_flags |= RADEON_TXO_MACRO_TILE; 1635df0af440SChristian König if (reloc->tiling_flags & RADEON_TILING_MICRO) 1636f2746f83SAlex Deucher tile_flags |= RADEON_TXO_MICRO_TILE_X2; 1637f2746f83SAlex Deucher 1638f2746f83SAlex Deucher tmp = idx_value & ~(0x7 << 2); 1639f2746f83SAlex Deucher tmp |= tile_flags; 1640df0af440SChristian König ib[idx] = tmp + ((u32)reloc->gpu_offset); 1641f2746f83SAlex Deucher } else 1642df0af440SChristian König ib[idx] = idx_value + ((u32)reloc->gpu_offset); 1643551ebd83SDave Airlie track->textures[i].robj = reloc->robj; 164440b4a759SMarek Olšák track->tex_dirty = true; 1645771fe6b9SJerome Glisse break; 1646551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_0: 1647551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_1: 1648551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_2: 1649551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_3: 1650551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_4: 1651551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4; 1652012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1653551ebd83SDave Airlie if (r) { 1654551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1655551ebd83SDave Airlie idx, reg); 1656c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1657551ebd83SDave Airlie return r; 1658551ebd83SDave Airlie } 1659513bcb46SDave Airlie track->textures[0].cube_info[i].offset = idx_value; 1660df0af440SChristian König ib[idx] = idx_value + ((u32)reloc->gpu_offset); 1661551ebd83SDave Airlie track->textures[0].cube_info[i].robj = reloc->robj; 166240b4a759SMarek Olšák track->tex_dirty = true; 1663551ebd83SDave Airlie break; 1664551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_0: 1665551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_1: 1666551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_2: 1667551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_3: 1668551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_4: 1669551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4; 1670012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1671551ebd83SDave Airlie if (r) { 1672551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1673551ebd83SDave Airlie idx, reg); 1674c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1675551ebd83SDave Airlie return r; 1676551ebd83SDave Airlie } 1677513bcb46SDave Airlie track->textures[1].cube_info[i].offset = idx_value; 1678df0af440SChristian König ib[idx] = idx_value + ((u32)reloc->gpu_offset); 1679551ebd83SDave Airlie track->textures[1].cube_info[i].robj = reloc->robj; 168040b4a759SMarek Olšák track->tex_dirty = true; 1681551ebd83SDave Airlie break; 1682551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_0: 1683551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_1: 1684551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_2: 1685551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_3: 1686551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_4: 1687551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4; 1688012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1689551ebd83SDave Airlie if (r) { 1690551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1691551ebd83SDave Airlie idx, reg); 1692c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1693551ebd83SDave Airlie return r; 1694551ebd83SDave Airlie } 1695513bcb46SDave Airlie track->textures[2].cube_info[i].offset = idx_value; 1696df0af440SChristian König ib[idx] = idx_value + ((u32)reloc->gpu_offset); 1697551ebd83SDave Airlie track->textures[2].cube_info[i].robj = reloc->robj; 169840b4a759SMarek Olšák track->tex_dirty = true; 1699551ebd83SDave Airlie break; 1700551ebd83SDave Airlie case RADEON_RE_WIDTH_HEIGHT: 1701513bcb46SDave Airlie track->maxy = ((idx_value >> 16) & 0x7FF); 170240b4a759SMarek Olšák track->cb_dirty = true; 170340b4a759SMarek Olšák track->zb_dirty = true; 1704551ebd83SDave Airlie break; 1705e024e110SDave Airlie case RADEON_RB3D_COLORPITCH: 1706012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1707e024e110SDave Airlie if (r) { 1708e024e110SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1709e024e110SDave Airlie idx, reg); 1710c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1711e024e110SDave Airlie return r; 1712e024e110SDave Airlie } 1713c9068eb2SAlex Deucher if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { 1714df0af440SChristian König if (reloc->tiling_flags & RADEON_TILING_MACRO) 1715e024e110SDave Airlie tile_flags |= RADEON_COLOR_TILE_ENABLE; 1716df0af440SChristian König if (reloc->tiling_flags & RADEON_TILING_MICRO) 1717e024e110SDave Airlie tile_flags |= RADEON_COLOR_MICROTILE_ENABLE; 1718e024e110SDave Airlie 1719513bcb46SDave Airlie tmp = idx_value & ~(0x7 << 16); 1720e024e110SDave Airlie tmp |= tile_flags; 1721e024e110SDave Airlie ib[idx] = tmp; 1722c9068eb2SAlex Deucher } else 1723c9068eb2SAlex Deucher ib[idx] = idx_value; 1724551ebd83SDave Airlie 1725513bcb46SDave Airlie track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK; 172640b4a759SMarek Olšák track->cb_dirty = true; 1727551ebd83SDave Airlie break; 1728551ebd83SDave Airlie case RADEON_RB3D_DEPTHPITCH: 1729513bcb46SDave Airlie track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK; 173040b4a759SMarek Olšák track->zb_dirty = true; 1731551ebd83SDave Airlie break; 1732551ebd83SDave Airlie case RADEON_RB3D_CNTL: 1733513bcb46SDave Airlie switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) { 1734551ebd83SDave Airlie case 7: 1735551ebd83SDave Airlie case 8: 1736551ebd83SDave Airlie case 9: 1737551ebd83SDave Airlie case 11: 1738551ebd83SDave Airlie case 12: 1739551ebd83SDave Airlie track->cb[0].cpp = 1; 1740551ebd83SDave Airlie break; 1741551ebd83SDave Airlie case 3: 1742551ebd83SDave Airlie case 4: 1743551ebd83SDave Airlie case 15: 1744551ebd83SDave Airlie track->cb[0].cpp = 2; 1745551ebd83SDave Airlie break; 1746551ebd83SDave Airlie case 6: 1747551ebd83SDave Airlie track->cb[0].cpp = 4; 1748551ebd83SDave Airlie break; 1749551ebd83SDave Airlie default: 1750551ebd83SDave Airlie DRM_ERROR("Invalid color buffer format (%d) !\n", 1751513bcb46SDave Airlie ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f)); 1752551ebd83SDave Airlie return -EINVAL; 1753551ebd83SDave Airlie } 1754513bcb46SDave Airlie track->z_enabled = !!(idx_value & RADEON_Z_ENABLE); 175540b4a759SMarek Olšák track->cb_dirty = true; 175640b4a759SMarek Olšák track->zb_dirty = true; 1757551ebd83SDave Airlie break; 1758551ebd83SDave Airlie case RADEON_RB3D_ZSTENCILCNTL: 1759513bcb46SDave Airlie switch (idx_value & 0xf) { 1760551ebd83SDave Airlie case 0: 1761551ebd83SDave Airlie track->zb.cpp = 2; 1762551ebd83SDave Airlie break; 1763551ebd83SDave Airlie case 2: 1764551ebd83SDave Airlie case 3: 1765551ebd83SDave Airlie case 4: 1766551ebd83SDave Airlie case 5: 1767551ebd83SDave Airlie case 9: 1768551ebd83SDave Airlie case 11: 1769551ebd83SDave Airlie track->zb.cpp = 4; 1770551ebd83SDave Airlie break; 1771551ebd83SDave Airlie default: 1772551ebd83SDave Airlie break; 1773551ebd83SDave Airlie } 177440b4a759SMarek Olšák track->zb_dirty = true; 1775e024e110SDave Airlie break; 177617782d99SDave Airlie case RADEON_RB3D_ZPASS_ADDR: 1777012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 177817782d99SDave Airlie if (r) { 177917782d99SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 178017782d99SDave Airlie idx, reg); 1781c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 178217782d99SDave Airlie return r; 178317782d99SDave Airlie } 1784df0af440SChristian König ib[idx] = idx_value + ((u32)reloc->gpu_offset); 178517782d99SDave Airlie break; 1786551ebd83SDave Airlie case RADEON_PP_CNTL: 1787551ebd83SDave Airlie { 1788513bcb46SDave Airlie uint32_t temp = idx_value >> 4; 1789551ebd83SDave Airlie for (i = 0; i < track->num_texture; i++) 1790551ebd83SDave Airlie track->textures[i].enabled = !!(temp & (1 << i)); 179140b4a759SMarek Olšák track->tex_dirty = true; 1792551ebd83SDave Airlie } 1793551ebd83SDave Airlie break; 1794551ebd83SDave Airlie case RADEON_SE_VF_CNTL: 1795513bcb46SDave Airlie track->vap_vf_cntl = idx_value; 1796551ebd83SDave Airlie break; 1797551ebd83SDave Airlie case RADEON_SE_VTX_FMT: 1798513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(idx_value); 1799551ebd83SDave Airlie break; 1800551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_0: 1801551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_1: 1802551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_2: 1803551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_SIZE_0) / 8; 1804513bcb46SDave Airlie track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1; 1805513bcb46SDave Airlie track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1; 180640b4a759SMarek Olšák track->tex_dirty = true; 1807551ebd83SDave Airlie break; 1808551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_0: 1809551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_1: 1810551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_2: 1811551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_PITCH_0) / 8; 1812513bcb46SDave Airlie track->textures[i].pitch = idx_value + 32; 181340b4a759SMarek Olšák track->tex_dirty = true; 1814551ebd83SDave Airlie break; 1815551ebd83SDave Airlie case RADEON_PP_TXFILTER_0: 1816551ebd83SDave Airlie case RADEON_PP_TXFILTER_1: 1817551ebd83SDave Airlie case RADEON_PP_TXFILTER_2: 1818551ebd83SDave Airlie i = (reg - RADEON_PP_TXFILTER_0) / 24; 1819513bcb46SDave Airlie track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK) 1820551ebd83SDave Airlie >> RADEON_MAX_MIP_LEVEL_SHIFT); 1821513bcb46SDave Airlie tmp = (idx_value >> 23) & 0x7; 1822551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1823551ebd83SDave Airlie track->textures[i].roundup_w = false; 1824513bcb46SDave Airlie tmp = (idx_value >> 27) & 0x7; 1825551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1826551ebd83SDave Airlie track->textures[i].roundup_h = false; 182740b4a759SMarek Olšák track->tex_dirty = true; 1828551ebd83SDave Airlie break; 1829551ebd83SDave Airlie case RADEON_PP_TXFORMAT_0: 1830551ebd83SDave Airlie case RADEON_PP_TXFORMAT_1: 1831551ebd83SDave Airlie case RADEON_PP_TXFORMAT_2: 1832551ebd83SDave Airlie i = (reg - RADEON_PP_TXFORMAT_0) / 24; 1833513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_NON_POWER2) { 18347bf2f607Szhengbin track->textures[i].use_pitch = true; 1835551ebd83SDave Airlie } else { 18367bf2f607Szhengbin track->textures[i].use_pitch = false; 1837008037d4SAlex Deucher track->textures[i].width = 1 << ((idx_value & RADEON_TXFORMAT_WIDTH_MASK) >> RADEON_TXFORMAT_WIDTH_SHIFT); 1838008037d4SAlex Deucher track->textures[i].height = 1 << ((idx_value & RADEON_TXFORMAT_HEIGHT_MASK) >> RADEON_TXFORMAT_HEIGHT_SHIFT); 1839551ebd83SDave Airlie } 1840513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE) 1841551ebd83SDave Airlie track->textures[i].tex_coord_type = 2; 1842513bcb46SDave Airlie switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) { 1843551ebd83SDave Airlie case RADEON_TXFORMAT_I8: 1844551ebd83SDave Airlie case RADEON_TXFORMAT_RGB332: 1845551ebd83SDave Airlie case RADEON_TXFORMAT_Y8: 1846551ebd83SDave Airlie track->textures[i].cpp = 1; 1847f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1848551ebd83SDave Airlie break; 1849551ebd83SDave Airlie case RADEON_TXFORMAT_AI88: 1850551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB1555: 1851551ebd83SDave Airlie case RADEON_TXFORMAT_RGB565: 1852551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB4444: 1853551ebd83SDave Airlie case RADEON_TXFORMAT_VYUY422: 1854551ebd83SDave Airlie case RADEON_TXFORMAT_YVYU422: 1855551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW16: 1856551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDV655: 1857551ebd83SDave Airlie case RADEON_TXFORMAT_DUDV88: 1858551ebd83SDave Airlie track->textures[i].cpp = 2; 1859f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1860551ebd83SDave Airlie break; 1861551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB8888: 1862551ebd83SDave Airlie case RADEON_TXFORMAT_RGBA8888: 1863551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW32: 1864551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDUV8888: 1865551ebd83SDave Airlie track->textures[i].cpp = 4; 1866f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1867551ebd83SDave Airlie break; 1868d785d78bSDave Airlie case RADEON_TXFORMAT_DXT1: 1869d785d78bSDave Airlie track->textures[i].cpp = 1; 1870d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_DXT1; 1871d785d78bSDave Airlie break; 1872d785d78bSDave Airlie case RADEON_TXFORMAT_DXT23: 1873d785d78bSDave Airlie case RADEON_TXFORMAT_DXT45: 1874d785d78bSDave Airlie track->textures[i].cpp = 1; 1875d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_DXT35; 1876d785d78bSDave Airlie break; 1877551ebd83SDave Airlie } 1878513bcb46SDave Airlie track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf); 1879513bcb46SDave Airlie track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf); 188040b4a759SMarek Olšák track->tex_dirty = true; 1881551ebd83SDave Airlie break; 1882551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_0: 1883551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_1: 1884551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_2: 1885513bcb46SDave Airlie tmp = idx_value; 1886551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_FACES_0) / 4; 1887551ebd83SDave Airlie for (face = 0; face < 4; face++) { 1888551ebd83SDave Airlie track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf); 1889551ebd83SDave Airlie track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf); 1890551ebd83SDave Airlie } 189140b4a759SMarek Olšák track->tex_dirty = true; 1892551ebd83SDave Airlie break; 1893771fe6b9SJerome Glisse default: 18947ca85295SJoe Perches pr_err("Forbidden register 0x%04X in cs at %d\n", reg, idx); 1895551ebd83SDave Airlie return -EINVAL; 1896771fe6b9SJerome Glisse } 1897771fe6b9SJerome Glisse return 0; 1898771fe6b9SJerome Glisse } 1899771fe6b9SJerome Glisse 1900068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p, 1901068a117cSJerome Glisse struct radeon_cs_packet *pkt, 19024c788679SJerome Glisse struct radeon_bo *robj) 1903068a117cSJerome Glisse { 1904068a117cSJerome Glisse unsigned idx; 1905513bcb46SDave Airlie u32 value; 1906068a117cSJerome Glisse idx = pkt->idx + 1; 1907513bcb46SDave Airlie value = radeon_get_ib_value(p, idx + 2); 19084c788679SJerome Glisse if ((value + 1) > radeon_bo_size(robj)) { 1909068a117cSJerome Glisse DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER " 1910068a117cSJerome Glisse "(need %u have %lu) !\n", 1911513bcb46SDave Airlie value + 1, 19124c788679SJerome Glisse radeon_bo_size(robj)); 1913068a117cSJerome Glisse return -EINVAL; 1914068a117cSJerome Glisse } 1915068a117cSJerome Glisse return 0; 1916068a117cSJerome Glisse } 1917068a117cSJerome Glisse 1918771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p, 1919771fe6b9SJerome Glisse struct radeon_cs_packet *pkt) 1920771fe6b9SJerome Glisse { 19211d0c0942SChristian König struct radeon_bo_list *reloc; 1922551ebd83SDave Airlie struct r100_cs_track *track; 1923771fe6b9SJerome Glisse unsigned idx; 1924771fe6b9SJerome Glisse volatile uint32_t *ib; 1925771fe6b9SJerome Glisse int r; 1926771fe6b9SJerome Glisse 1927f2e39221SJerome Glisse ib = p->ib.ptr; 1928771fe6b9SJerome Glisse idx = pkt->idx + 1; 1929551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1930771fe6b9SJerome Glisse switch (pkt->opcode) { 1931771fe6b9SJerome Glisse case PACKET3_3D_LOAD_VBPNTR: 1932513bcb46SDave Airlie r = r100_packet3_load_vbpntr(p, pkt, idx); 1933513bcb46SDave Airlie if (r) 1934771fe6b9SJerome Glisse return r; 1935771fe6b9SJerome Glisse break; 1936771fe6b9SJerome Glisse case PACKET3_INDX_BUFFER: 1937012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1938771fe6b9SJerome Glisse if (r) { 1939771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1940c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1941771fe6b9SJerome Glisse return r; 1942771fe6b9SJerome Glisse } 1943df0af440SChristian König ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->gpu_offset); 1944068a117cSJerome Glisse r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj); 1945068a117cSJerome Glisse if (r) { 1946068a117cSJerome Glisse return r; 1947068a117cSJerome Glisse } 1948771fe6b9SJerome Glisse break; 1949771fe6b9SJerome Glisse case 0x23: 1950771fe6b9SJerome Glisse /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */ 1951012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1952771fe6b9SJerome Glisse if (r) { 1953771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1954c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1955771fe6b9SJerome Glisse return r; 1956771fe6b9SJerome Glisse } 1957df0af440SChristian König ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->gpu_offset); 1958551ebd83SDave Airlie track->num_arrays = 1; 1959513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2)); 1960551ebd83SDave Airlie 1961551ebd83SDave Airlie track->arrays[0].robj = reloc->robj; 1962551ebd83SDave Airlie track->arrays[0].esize = track->vtx_size; 1963551ebd83SDave Airlie 1964513bcb46SDave Airlie track->max_indx = radeon_get_ib_value(p, idx+1); 1965551ebd83SDave Airlie 1966513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx+3); 1967551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1968551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1969551ebd83SDave Airlie if (r) 1970551ebd83SDave Airlie return r; 1971771fe6b9SJerome Glisse break; 1972771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD: 1973513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) { 1974551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1975551ebd83SDave Airlie return -EINVAL; 1976551ebd83SDave Airlie } 1977cf57fc7aSAlex Deucher track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0)); 1978513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1979551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1980551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1981551ebd83SDave Airlie if (r) 1982551ebd83SDave Airlie return r; 1983551ebd83SDave Airlie break; 1984771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1985771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD_2: 1986513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) { 1987551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1988551ebd83SDave Airlie return -EINVAL; 1989551ebd83SDave Airlie } 1990513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1991551ebd83SDave Airlie track->immd_dwords = pkt->count; 1992551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1993551ebd83SDave Airlie if (r) 1994551ebd83SDave Airlie return r; 1995551ebd83SDave Airlie break; 1996771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1997771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF_2: 1998513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1999551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 2000551ebd83SDave Airlie if (r) 2001551ebd83SDave Airlie return r; 2002551ebd83SDave Airlie break; 2003771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 2004771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX_2: 2005513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 2006551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 2007551ebd83SDave Airlie if (r) 2008551ebd83SDave Airlie return r; 2009551ebd83SDave Airlie break; 2010771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 2011771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF: 2012513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 2013551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 2014551ebd83SDave Airlie if (r) 2015551ebd83SDave Airlie return r; 2016551ebd83SDave Airlie break; 2017771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 2018771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX: 2019513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 2020551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 2021551ebd83SDave Airlie if (r) 2022551ebd83SDave Airlie return r; 2023551ebd83SDave Airlie break; 2024771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 2025ab9e1f59SDave Airlie case PACKET3_3D_CLEAR_HIZ: 2026ab9e1f59SDave Airlie case PACKET3_3D_CLEAR_ZMASK: 2027ab9e1f59SDave Airlie if (p->rdev->hyperz_filp != p->filp) 2028ab9e1f59SDave Airlie return -EINVAL; 2029ab9e1f59SDave Airlie break; 2030771fe6b9SJerome Glisse case PACKET3_NOP: 2031771fe6b9SJerome Glisse break; 2032771fe6b9SJerome Glisse default: 2033771fe6b9SJerome Glisse DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode); 2034771fe6b9SJerome Glisse return -EINVAL; 2035771fe6b9SJerome Glisse } 2036771fe6b9SJerome Glisse return 0; 2037771fe6b9SJerome Glisse } 2038771fe6b9SJerome Glisse 2039771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p) 2040771fe6b9SJerome Glisse { 2041771fe6b9SJerome Glisse struct radeon_cs_packet pkt; 20429f022ddfSJerome Glisse struct r100_cs_track *track; 2043771fe6b9SJerome Glisse int r; 2044771fe6b9SJerome Glisse 20459f022ddfSJerome Glisse track = kzalloc(sizeof(*track), GFP_KERNEL); 2046ce067913SDan Carpenter if (!track) 2047ce067913SDan Carpenter return -ENOMEM; 20489f022ddfSJerome Glisse r100_cs_track_clear(p->rdev, track); 20499f022ddfSJerome Glisse p->track = track; 2050771fe6b9SJerome Glisse do { 2051c38f34b5SIlija Hadzic r = radeon_cs_packet_parse(p, &pkt, p->idx); 2052771fe6b9SJerome Glisse if (r) { 2053771fe6b9SJerome Glisse return r; 2054771fe6b9SJerome Glisse } 2055771fe6b9SJerome Glisse p->idx += pkt.count + 2; 2056771fe6b9SJerome Glisse switch (pkt.type) { 20574e872ae2SIlija Hadzic case RADEON_PACKET_TYPE0: 2058551ebd83SDave Airlie if (p->rdev->family >= CHIP_R200) 2059551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 2060551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 2061551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 2062551ebd83SDave Airlie &r200_packet0_check); 2063551ebd83SDave Airlie else 2064551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 2065551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 2066551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 2067551ebd83SDave Airlie &r100_packet0_check); 2068771fe6b9SJerome Glisse break; 20694e872ae2SIlija Hadzic case RADEON_PACKET_TYPE2: 2070771fe6b9SJerome Glisse break; 20714e872ae2SIlija Hadzic case RADEON_PACKET_TYPE3: 2072771fe6b9SJerome Glisse r = r100_packet3_check(p, &pkt); 2073771fe6b9SJerome Glisse break; 2074771fe6b9SJerome Glisse default: 2075771fe6b9SJerome Glisse DRM_ERROR("Unknown packet type %d !\n", 2076771fe6b9SJerome Glisse pkt.type); 2077771fe6b9SJerome Glisse return -EINVAL; 2078771fe6b9SJerome Glisse } 207966b3543eSIlija Hadzic if (r) 2080771fe6b9SJerome Glisse return r; 20816d2d13ddSChristian König } while (p->idx < p->chunk_ib->length_dw); 2082771fe6b9SJerome Glisse return 0; 2083771fe6b9SJerome Glisse } 2084771fe6b9SJerome Glisse 20850242f74dSAlex Deucher static void r100_cs_track_texture_print(struct r100_cs_track_texture *t) 20860242f74dSAlex Deucher { 20870242f74dSAlex Deucher DRM_ERROR("pitch %d\n", t->pitch); 20880242f74dSAlex Deucher DRM_ERROR("use_pitch %d\n", t->use_pitch); 20890242f74dSAlex Deucher DRM_ERROR("width %d\n", t->width); 20900242f74dSAlex Deucher DRM_ERROR("width_11 %d\n", t->width_11); 20910242f74dSAlex Deucher DRM_ERROR("height %d\n", t->height); 20920242f74dSAlex Deucher DRM_ERROR("height_11 %d\n", t->height_11); 20930242f74dSAlex Deucher DRM_ERROR("num levels %d\n", t->num_levels); 20940242f74dSAlex Deucher DRM_ERROR("depth %d\n", t->txdepth); 20950242f74dSAlex Deucher DRM_ERROR("bpp %d\n", t->cpp); 20960242f74dSAlex Deucher DRM_ERROR("coordinate type %d\n", t->tex_coord_type); 20970242f74dSAlex Deucher DRM_ERROR("width round to power of 2 %d\n", t->roundup_w); 20980242f74dSAlex Deucher DRM_ERROR("height round to power of 2 %d\n", t->roundup_h); 20990242f74dSAlex Deucher DRM_ERROR("compress format %d\n", t->compress_format); 21000242f74dSAlex Deucher } 21010242f74dSAlex Deucher 21020242f74dSAlex Deucher static int r100_track_compress_size(int compress_format, int w, int h) 21030242f74dSAlex Deucher { 21040242f74dSAlex Deucher int block_width, block_height, block_bytes; 21050242f74dSAlex Deucher int wblocks, hblocks; 21060242f74dSAlex Deucher int min_wblocks; 21070242f74dSAlex Deucher int sz; 21080242f74dSAlex Deucher 21090242f74dSAlex Deucher block_width = 4; 21100242f74dSAlex Deucher block_height = 4; 21110242f74dSAlex Deucher 21120242f74dSAlex Deucher switch (compress_format) { 21130242f74dSAlex Deucher case R100_TRACK_COMP_DXT1: 21140242f74dSAlex Deucher block_bytes = 8; 21150242f74dSAlex Deucher min_wblocks = 4; 21160242f74dSAlex Deucher break; 21170242f74dSAlex Deucher default: 21180242f74dSAlex Deucher case R100_TRACK_COMP_DXT35: 21190242f74dSAlex Deucher block_bytes = 16; 21200242f74dSAlex Deucher min_wblocks = 2; 21210242f74dSAlex Deucher break; 21220242f74dSAlex Deucher } 21230242f74dSAlex Deucher 21240242f74dSAlex Deucher hblocks = (h + block_height - 1) / block_height; 21250242f74dSAlex Deucher wblocks = (w + block_width - 1) / block_width; 21260242f74dSAlex Deucher if (wblocks < min_wblocks) 21270242f74dSAlex Deucher wblocks = min_wblocks; 21280242f74dSAlex Deucher sz = wblocks * hblocks * block_bytes; 21290242f74dSAlex Deucher return sz; 21300242f74dSAlex Deucher } 21310242f74dSAlex Deucher 21320242f74dSAlex Deucher static int r100_cs_track_cube(struct radeon_device *rdev, 21330242f74dSAlex Deucher struct r100_cs_track *track, unsigned idx) 21340242f74dSAlex Deucher { 21350242f74dSAlex Deucher unsigned face, w, h; 21360242f74dSAlex Deucher struct radeon_bo *cube_robj; 21370242f74dSAlex Deucher unsigned long size; 21380242f74dSAlex Deucher unsigned compress_format = track->textures[idx].compress_format; 21390242f74dSAlex Deucher 21400242f74dSAlex Deucher for (face = 0; face < 5; face++) { 21410242f74dSAlex Deucher cube_robj = track->textures[idx].cube_info[face].robj; 21420242f74dSAlex Deucher w = track->textures[idx].cube_info[face].width; 21430242f74dSAlex Deucher h = track->textures[idx].cube_info[face].height; 21440242f74dSAlex Deucher 21450242f74dSAlex Deucher if (compress_format) { 21460242f74dSAlex Deucher size = r100_track_compress_size(compress_format, w, h); 21470242f74dSAlex Deucher } else 21480242f74dSAlex Deucher size = w * h; 21490242f74dSAlex Deucher size *= track->textures[idx].cpp; 21500242f74dSAlex Deucher 21510242f74dSAlex Deucher size += track->textures[idx].cube_info[face].offset; 21520242f74dSAlex Deucher 21530242f74dSAlex Deucher if (size > radeon_bo_size(cube_robj)) { 21540242f74dSAlex Deucher DRM_ERROR("Cube texture offset greater than object size %lu %lu\n", 21550242f74dSAlex Deucher size, radeon_bo_size(cube_robj)); 21560242f74dSAlex Deucher r100_cs_track_texture_print(&track->textures[idx]); 21570242f74dSAlex Deucher return -1; 21580242f74dSAlex Deucher } 21590242f74dSAlex Deucher } 21600242f74dSAlex Deucher return 0; 21610242f74dSAlex Deucher } 21620242f74dSAlex Deucher 21630242f74dSAlex Deucher static int r100_cs_track_texture_check(struct radeon_device *rdev, 21640242f74dSAlex Deucher struct r100_cs_track *track) 21650242f74dSAlex Deucher { 21660242f74dSAlex Deucher struct radeon_bo *robj; 21670242f74dSAlex Deucher unsigned long size; 21680242f74dSAlex Deucher unsigned u, i, w, h, d; 21690242f74dSAlex Deucher int ret; 21700242f74dSAlex Deucher 21710242f74dSAlex Deucher for (u = 0; u < track->num_texture; u++) { 21720242f74dSAlex Deucher if (!track->textures[u].enabled) 21730242f74dSAlex Deucher continue; 21740242f74dSAlex Deucher if (track->textures[u].lookup_disable) 21750242f74dSAlex Deucher continue; 21760242f74dSAlex Deucher robj = track->textures[u].robj; 21770242f74dSAlex Deucher if (robj == NULL) { 21780242f74dSAlex Deucher DRM_ERROR("No texture bound to unit %u\n", u); 21790242f74dSAlex Deucher return -EINVAL; 21800242f74dSAlex Deucher } 21810242f74dSAlex Deucher size = 0; 21820242f74dSAlex Deucher for (i = 0; i <= track->textures[u].num_levels; i++) { 21830242f74dSAlex Deucher if (track->textures[u].use_pitch) { 21840242f74dSAlex Deucher if (rdev->family < CHIP_R300) 21850242f74dSAlex Deucher w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i); 21860242f74dSAlex Deucher else 21870242f74dSAlex Deucher w = track->textures[u].pitch / (1 << i); 21880242f74dSAlex Deucher } else { 21890242f74dSAlex Deucher w = track->textures[u].width; 21900242f74dSAlex Deucher if (rdev->family >= CHIP_RV515) 21910242f74dSAlex Deucher w |= track->textures[u].width_11; 21920242f74dSAlex Deucher w = w / (1 << i); 21930242f74dSAlex Deucher if (track->textures[u].roundup_w) 21940242f74dSAlex Deucher w = roundup_pow_of_two(w); 21950242f74dSAlex Deucher } 21960242f74dSAlex Deucher h = track->textures[u].height; 21970242f74dSAlex Deucher if (rdev->family >= CHIP_RV515) 21980242f74dSAlex Deucher h |= track->textures[u].height_11; 21990242f74dSAlex Deucher h = h / (1 << i); 22000242f74dSAlex Deucher if (track->textures[u].roundup_h) 22010242f74dSAlex Deucher h = roundup_pow_of_two(h); 22020242f74dSAlex Deucher if (track->textures[u].tex_coord_type == 1) { 22030242f74dSAlex Deucher d = (1 << track->textures[u].txdepth) / (1 << i); 22040242f74dSAlex Deucher if (!d) 22050242f74dSAlex Deucher d = 1; 22060242f74dSAlex Deucher } else { 22070242f74dSAlex Deucher d = 1; 22080242f74dSAlex Deucher } 22090242f74dSAlex Deucher if (track->textures[u].compress_format) { 22100242f74dSAlex Deucher 22110242f74dSAlex Deucher size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d; 22120242f74dSAlex Deucher /* compressed textures are block based */ 22130242f74dSAlex Deucher } else 22140242f74dSAlex Deucher size += w * h * d; 22150242f74dSAlex Deucher } 22160242f74dSAlex Deucher size *= track->textures[u].cpp; 22170242f74dSAlex Deucher 22180242f74dSAlex Deucher switch (track->textures[u].tex_coord_type) { 22190242f74dSAlex Deucher case 0: 22200242f74dSAlex Deucher case 1: 22210242f74dSAlex Deucher break; 22220242f74dSAlex Deucher case 2: 22230242f74dSAlex Deucher if (track->separate_cube) { 22240242f74dSAlex Deucher ret = r100_cs_track_cube(rdev, track, u); 22250242f74dSAlex Deucher if (ret) 22260242f74dSAlex Deucher return ret; 22270242f74dSAlex Deucher } else 22280242f74dSAlex Deucher size *= 6; 22290242f74dSAlex Deucher break; 22300242f74dSAlex Deucher default: 22310242f74dSAlex Deucher DRM_ERROR("Invalid texture coordinate type %u for unit " 22320242f74dSAlex Deucher "%u\n", track->textures[u].tex_coord_type, u); 22330242f74dSAlex Deucher return -EINVAL; 22340242f74dSAlex Deucher } 22350242f74dSAlex Deucher if (size > radeon_bo_size(robj)) { 22360242f74dSAlex Deucher DRM_ERROR("Texture of unit %u needs %lu bytes but is " 22370242f74dSAlex Deucher "%lu\n", u, size, radeon_bo_size(robj)); 22380242f74dSAlex Deucher r100_cs_track_texture_print(&track->textures[u]); 22390242f74dSAlex Deucher return -EINVAL; 22400242f74dSAlex Deucher } 22410242f74dSAlex Deucher } 22420242f74dSAlex Deucher return 0; 22430242f74dSAlex Deucher } 22440242f74dSAlex Deucher 22450242f74dSAlex Deucher int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track) 22460242f74dSAlex Deucher { 22470242f74dSAlex Deucher unsigned i; 22480242f74dSAlex Deucher unsigned long size; 22490242f74dSAlex Deucher unsigned prim_walk; 22500242f74dSAlex Deucher unsigned nverts; 22510242f74dSAlex Deucher unsigned num_cb = track->cb_dirty ? track->num_cb : 0; 22520242f74dSAlex Deucher 22530242f74dSAlex Deucher if (num_cb && !track->zb_cb_clear && !track->color_channel_mask && 22540242f74dSAlex Deucher !track->blend_read_enable) 22550242f74dSAlex Deucher num_cb = 0; 22560242f74dSAlex Deucher 22570242f74dSAlex Deucher for (i = 0; i < num_cb; i++) { 22580242f74dSAlex Deucher if (track->cb[i].robj == NULL) { 22590242f74dSAlex Deucher DRM_ERROR("[drm] No buffer for color buffer %d !\n", i); 22600242f74dSAlex Deucher return -EINVAL; 22610242f74dSAlex Deucher } 22620242f74dSAlex Deucher size = track->cb[i].pitch * track->cb[i].cpp * track->maxy; 22630242f74dSAlex Deucher size += track->cb[i].offset; 22640242f74dSAlex Deucher if (size > radeon_bo_size(track->cb[i].robj)) { 22650242f74dSAlex Deucher DRM_ERROR("[drm] Buffer too small for color buffer %d " 22660242f74dSAlex Deucher "(need %lu have %lu) !\n", i, size, 22670242f74dSAlex Deucher radeon_bo_size(track->cb[i].robj)); 22680242f74dSAlex Deucher DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n", 22690242f74dSAlex Deucher i, track->cb[i].pitch, track->cb[i].cpp, 22700242f74dSAlex Deucher track->cb[i].offset, track->maxy); 22710242f74dSAlex Deucher return -EINVAL; 22720242f74dSAlex Deucher } 22730242f74dSAlex Deucher } 22740242f74dSAlex Deucher track->cb_dirty = false; 22750242f74dSAlex Deucher 22760242f74dSAlex Deucher if (track->zb_dirty && track->z_enabled) { 22770242f74dSAlex Deucher if (track->zb.robj == NULL) { 22780242f74dSAlex Deucher DRM_ERROR("[drm] No buffer for z buffer !\n"); 22790242f74dSAlex Deucher return -EINVAL; 22800242f74dSAlex Deucher } 22810242f74dSAlex Deucher size = track->zb.pitch * track->zb.cpp * track->maxy; 22820242f74dSAlex Deucher size += track->zb.offset; 22830242f74dSAlex Deucher if (size > radeon_bo_size(track->zb.robj)) { 22840242f74dSAlex Deucher DRM_ERROR("[drm] Buffer too small for z buffer " 22850242f74dSAlex Deucher "(need %lu have %lu) !\n", size, 22860242f74dSAlex Deucher radeon_bo_size(track->zb.robj)); 22870242f74dSAlex Deucher DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n", 22880242f74dSAlex Deucher track->zb.pitch, track->zb.cpp, 22890242f74dSAlex Deucher track->zb.offset, track->maxy); 22900242f74dSAlex Deucher return -EINVAL; 22910242f74dSAlex Deucher } 22920242f74dSAlex Deucher } 22930242f74dSAlex Deucher track->zb_dirty = false; 22940242f74dSAlex Deucher 22950242f74dSAlex Deucher if (track->aa_dirty && track->aaresolve) { 22960242f74dSAlex Deucher if (track->aa.robj == NULL) { 22970242f74dSAlex Deucher DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i); 22980242f74dSAlex Deucher return -EINVAL; 22990242f74dSAlex Deucher } 23000242f74dSAlex Deucher /* I believe the format comes from colorbuffer0. */ 23010242f74dSAlex Deucher size = track->aa.pitch * track->cb[0].cpp * track->maxy; 23020242f74dSAlex Deucher size += track->aa.offset; 23030242f74dSAlex Deucher if (size > radeon_bo_size(track->aa.robj)) { 23040242f74dSAlex Deucher DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d " 23050242f74dSAlex Deucher "(need %lu have %lu) !\n", i, size, 23060242f74dSAlex Deucher radeon_bo_size(track->aa.robj)); 23070242f74dSAlex Deucher DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n", 23080242f74dSAlex Deucher i, track->aa.pitch, track->cb[0].cpp, 23090242f74dSAlex Deucher track->aa.offset, track->maxy); 23100242f74dSAlex Deucher return -EINVAL; 23110242f74dSAlex Deucher } 23120242f74dSAlex Deucher } 23130242f74dSAlex Deucher track->aa_dirty = false; 23140242f74dSAlex Deucher 23150242f74dSAlex Deucher prim_walk = (track->vap_vf_cntl >> 4) & 0x3; 23160242f74dSAlex Deucher if (track->vap_vf_cntl & (1 << 14)) { 23170242f74dSAlex Deucher nverts = track->vap_alt_nverts; 23180242f74dSAlex Deucher } else { 23190242f74dSAlex Deucher nverts = (track->vap_vf_cntl >> 16) & 0xFFFF; 23200242f74dSAlex Deucher } 23210242f74dSAlex Deucher switch (prim_walk) { 23220242f74dSAlex Deucher case 1: 23230242f74dSAlex Deucher for (i = 0; i < track->num_arrays; i++) { 23240242f74dSAlex Deucher size = track->arrays[i].esize * track->max_indx * 4; 23250242f74dSAlex Deucher if (track->arrays[i].robj == NULL) { 23260242f74dSAlex Deucher DRM_ERROR("(PW %u) Vertex array %u no buffer " 23270242f74dSAlex Deucher "bound\n", prim_walk, i); 23280242f74dSAlex Deucher return -EINVAL; 23290242f74dSAlex Deucher } 23300242f74dSAlex Deucher if (size > radeon_bo_size(track->arrays[i].robj)) { 23310242f74dSAlex Deucher dev_err(rdev->dev, "(PW %u) Vertex array %u " 23320242f74dSAlex Deucher "need %lu dwords have %lu dwords\n", 23330242f74dSAlex Deucher prim_walk, i, size >> 2, 23340242f74dSAlex Deucher radeon_bo_size(track->arrays[i].robj) 23350242f74dSAlex Deucher >> 2); 23360242f74dSAlex Deucher DRM_ERROR("Max indices %u\n", track->max_indx); 23370242f74dSAlex Deucher return -EINVAL; 23380242f74dSAlex Deucher } 23390242f74dSAlex Deucher } 23400242f74dSAlex Deucher break; 23410242f74dSAlex Deucher case 2: 23420242f74dSAlex Deucher for (i = 0; i < track->num_arrays; i++) { 23430242f74dSAlex Deucher size = track->arrays[i].esize * (nverts - 1) * 4; 23440242f74dSAlex Deucher if (track->arrays[i].robj == NULL) { 23450242f74dSAlex Deucher DRM_ERROR("(PW %u) Vertex array %u no buffer " 23460242f74dSAlex Deucher "bound\n", prim_walk, i); 23470242f74dSAlex Deucher return -EINVAL; 23480242f74dSAlex Deucher } 23490242f74dSAlex Deucher if (size > radeon_bo_size(track->arrays[i].robj)) { 23500242f74dSAlex Deucher dev_err(rdev->dev, "(PW %u) Vertex array %u " 23510242f74dSAlex Deucher "need %lu dwords have %lu dwords\n", 23520242f74dSAlex Deucher prim_walk, i, size >> 2, 23530242f74dSAlex Deucher radeon_bo_size(track->arrays[i].robj) 23540242f74dSAlex Deucher >> 2); 23550242f74dSAlex Deucher return -EINVAL; 23560242f74dSAlex Deucher } 23570242f74dSAlex Deucher } 23580242f74dSAlex Deucher break; 23590242f74dSAlex Deucher case 3: 23600242f74dSAlex Deucher size = track->vtx_size * nverts; 23610242f74dSAlex Deucher if (size != track->immd_dwords) { 23620242f74dSAlex Deucher DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n", 23630242f74dSAlex Deucher track->immd_dwords, size); 23640242f74dSAlex Deucher DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n", 23650242f74dSAlex Deucher nverts, track->vtx_size); 23660242f74dSAlex Deucher return -EINVAL; 23670242f74dSAlex Deucher } 23680242f74dSAlex Deucher break; 23690242f74dSAlex Deucher default: 23700242f74dSAlex Deucher DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n", 23710242f74dSAlex Deucher prim_walk); 23720242f74dSAlex Deucher return -EINVAL; 23730242f74dSAlex Deucher } 23740242f74dSAlex Deucher 23750242f74dSAlex Deucher if (track->tex_dirty) { 23760242f74dSAlex Deucher track->tex_dirty = false; 23770242f74dSAlex Deucher return r100_cs_track_texture_check(rdev, track); 23780242f74dSAlex Deucher } 23790242f74dSAlex Deucher return 0; 23800242f74dSAlex Deucher } 23810242f74dSAlex Deucher 23820242f74dSAlex Deucher void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track) 23830242f74dSAlex Deucher { 23840242f74dSAlex Deucher unsigned i, face; 23850242f74dSAlex Deucher 23860242f74dSAlex Deucher track->cb_dirty = true; 23870242f74dSAlex Deucher track->zb_dirty = true; 23880242f74dSAlex Deucher track->tex_dirty = true; 23890242f74dSAlex Deucher track->aa_dirty = true; 23900242f74dSAlex Deucher 23910242f74dSAlex Deucher if (rdev->family < CHIP_R300) { 23920242f74dSAlex Deucher track->num_cb = 1; 23930242f74dSAlex Deucher if (rdev->family <= CHIP_RS200) 23940242f74dSAlex Deucher track->num_texture = 3; 23950242f74dSAlex Deucher else 23960242f74dSAlex Deucher track->num_texture = 6; 23970242f74dSAlex Deucher track->maxy = 2048; 23987bf2f607Szhengbin track->separate_cube = true; 23990242f74dSAlex Deucher } else { 24000242f74dSAlex Deucher track->num_cb = 4; 24010242f74dSAlex Deucher track->num_texture = 16; 24020242f74dSAlex Deucher track->maxy = 4096; 24037bf2f607Szhengbin track->separate_cube = false; 24040242f74dSAlex Deucher track->aaresolve = false; 24050242f74dSAlex Deucher track->aa.robj = NULL; 24060242f74dSAlex Deucher } 24070242f74dSAlex Deucher 24080242f74dSAlex Deucher for (i = 0; i < track->num_cb; i++) { 24090242f74dSAlex Deucher track->cb[i].robj = NULL; 24100242f74dSAlex Deucher track->cb[i].pitch = 8192; 24110242f74dSAlex Deucher track->cb[i].cpp = 16; 24120242f74dSAlex Deucher track->cb[i].offset = 0; 24130242f74dSAlex Deucher } 24140242f74dSAlex Deucher track->z_enabled = true; 24150242f74dSAlex Deucher track->zb.robj = NULL; 24160242f74dSAlex Deucher track->zb.pitch = 8192; 24170242f74dSAlex Deucher track->zb.cpp = 4; 24180242f74dSAlex Deucher track->zb.offset = 0; 24190242f74dSAlex Deucher track->vtx_size = 0x7F; 24200242f74dSAlex Deucher track->immd_dwords = 0xFFFFFFFFUL; 24210242f74dSAlex Deucher track->num_arrays = 11; 24220242f74dSAlex Deucher track->max_indx = 0x00FFFFFFUL; 24230242f74dSAlex Deucher for (i = 0; i < track->num_arrays; i++) { 24240242f74dSAlex Deucher track->arrays[i].robj = NULL; 24250242f74dSAlex Deucher track->arrays[i].esize = 0x7F; 24260242f74dSAlex Deucher } 24270242f74dSAlex Deucher for (i = 0; i < track->num_texture; i++) { 24280242f74dSAlex Deucher track->textures[i].compress_format = R100_TRACK_COMP_NONE; 24290242f74dSAlex Deucher track->textures[i].pitch = 16536; 24300242f74dSAlex Deucher track->textures[i].width = 16536; 24310242f74dSAlex Deucher track->textures[i].height = 16536; 24320242f74dSAlex Deucher track->textures[i].width_11 = 1 << 11; 24330242f74dSAlex Deucher track->textures[i].height_11 = 1 << 11; 24340242f74dSAlex Deucher track->textures[i].num_levels = 12; 24350242f74dSAlex Deucher if (rdev->family <= CHIP_RS200) { 24360242f74dSAlex Deucher track->textures[i].tex_coord_type = 0; 24370242f74dSAlex Deucher track->textures[i].txdepth = 0; 24380242f74dSAlex Deucher } else { 24390242f74dSAlex Deucher track->textures[i].txdepth = 16; 24400242f74dSAlex Deucher track->textures[i].tex_coord_type = 1; 24410242f74dSAlex Deucher } 24420242f74dSAlex Deucher track->textures[i].cpp = 64; 24430242f74dSAlex Deucher track->textures[i].robj = NULL; 24440242f74dSAlex Deucher /* CS IB emission code makes sure texture unit are disabled */ 24450242f74dSAlex Deucher track->textures[i].enabled = false; 24460242f74dSAlex Deucher track->textures[i].lookup_disable = false; 24470242f74dSAlex Deucher track->textures[i].roundup_w = true; 24480242f74dSAlex Deucher track->textures[i].roundup_h = true; 24490242f74dSAlex Deucher if (track->separate_cube) 24500242f74dSAlex Deucher for (face = 0; face < 5; face++) { 24510242f74dSAlex Deucher track->textures[i].cube_info[face].robj = NULL; 24520242f74dSAlex Deucher track->textures[i].cube_info[face].width = 16536; 24530242f74dSAlex Deucher track->textures[i].cube_info[face].height = 16536; 24540242f74dSAlex Deucher track->textures[i].cube_info[face].offset = 0; 24550242f74dSAlex Deucher } 24560242f74dSAlex Deucher } 24570242f74dSAlex Deucher } 2458771fe6b9SJerome Glisse 2459771fe6b9SJerome Glisse /* 2460771fe6b9SJerome Glisse * Global GPU functions 2461771fe6b9SJerome Glisse */ 24621109ca09SLauri Kasanen static void r100_errata(struct radeon_device *rdev) 2463771fe6b9SJerome Glisse { 2464771fe6b9SJerome Glisse rdev->pll_errata = 0; 2465771fe6b9SJerome Glisse 2466771fe6b9SJerome Glisse if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) { 2467771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS; 2468771fe6b9SJerome Glisse } 2469771fe6b9SJerome Glisse 2470771fe6b9SJerome Glisse if (rdev->family == CHIP_RV100 || 2471771fe6b9SJerome Glisse rdev->family == CHIP_RS100 || 2472771fe6b9SJerome Glisse rdev->family == CHIP_RS200) { 2473771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY; 2474771fe6b9SJerome Glisse } 2475771fe6b9SJerome Glisse } 2476771fe6b9SJerome Glisse 24771109ca09SLauri Kasanen static int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n) 2478771fe6b9SJerome Glisse { 2479771fe6b9SJerome Glisse unsigned i; 2480771fe6b9SJerome Glisse uint32_t tmp; 2481771fe6b9SJerome Glisse 2482771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2483771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK; 2484771fe6b9SJerome Glisse if (tmp >= n) { 2485771fe6b9SJerome Glisse return 0; 2486771fe6b9SJerome Glisse } 24870e1a351dSSam Ravnborg udelay(1); 2488771fe6b9SJerome Glisse } 2489771fe6b9SJerome Glisse return -1; 2490771fe6b9SJerome Glisse } 2491771fe6b9SJerome Glisse 2492771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev) 2493771fe6b9SJerome Glisse { 2494771fe6b9SJerome Glisse unsigned i; 2495771fe6b9SJerome Glisse uint32_t tmp; 2496771fe6b9SJerome Glisse 2497771fe6b9SJerome Glisse if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) { 24987ca85295SJoe Perches pr_warn("radeon: wait for empty RBBM fifo failed! Bad things might happen.\n"); 2499771fe6b9SJerome Glisse } 2500771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2501771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS); 25024612dc97SAlex Deucher if (!(tmp & RADEON_RBBM_ACTIVE)) { 2503771fe6b9SJerome Glisse return 0; 2504771fe6b9SJerome Glisse } 25050e1a351dSSam Ravnborg udelay(1); 2506771fe6b9SJerome Glisse } 2507771fe6b9SJerome Glisse return -1; 2508771fe6b9SJerome Glisse } 2509771fe6b9SJerome Glisse 2510771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev) 2511771fe6b9SJerome Glisse { 2512771fe6b9SJerome Glisse unsigned i; 2513771fe6b9SJerome Glisse uint32_t tmp; 2514771fe6b9SJerome Glisse 2515771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2516771fe6b9SJerome Glisse /* read MC_STATUS */ 25174612dc97SAlex Deucher tmp = RREG32(RADEON_MC_STATUS); 25184612dc97SAlex Deucher if (tmp & RADEON_MC_IDLE) { 2519771fe6b9SJerome Glisse return 0; 2520771fe6b9SJerome Glisse } 25210e1a351dSSam Ravnborg udelay(1); 2522771fe6b9SJerome Glisse } 2523771fe6b9SJerome Glisse return -1; 2524771fe6b9SJerome Glisse } 2525771fe6b9SJerome Glisse 2526e32eb50dSChristian König bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring) 2527771fe6b9SJerome Glisse { 2528225758d8SJerome Glisse u32 rbbm_status; 2529771fe6b9SJerome Glisse 2530225758d8SJerome Glisse rbbm_status = RREG32(R_000E40_RBBM_STATUS); 2531225758d8SJerome Glisse if (!G_000E40_GUI_ACTIVE(rbbm_status)) { 2532ff212f25SChristian König radeon_ring_lockup_update(rdev, ring); 2533225758d8SJerome Glisse return false; 2534225758d8SJerome Glisse } 2535069211e5SChristian König return radeon_ring_test_lockup(rdev, ring); 2536225758d8SJerome Glisse } 2537225758d8SJerome Glisse 253874da01dcSAlex Deucher /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */ 253974da01dcSAlex Deucher void r100_enable_bm(struct radeon_device *rdev) 254074da01dcSAlex Deucher { 254174da01dcSAlex Deucher uint32_t tmp; 254274da01dcSAlex Deucher /* Enable bus mastering */ 254374da01dcSAlex Deucher tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS; 254474da01dcSAlex Deucher WREG32(RADEON_BUS_CNTL, tmp); 254574da01dcSAlex Deucher } 254674da01dcSAlex Deucher 254790aca4d2SJerome Glisse void r100_bm_disable(struct radeon_device *rdev) 254890aca4d2SJerome Glisse { 254990aca4d2SJerome Glisse u32 tmp; 255090aca4d2SJerome Glisse 255190aca4d2SJerome Glisse /* disable bus mastering */ 255290aca4d2SJerome Glisse tmp = RREG32(R_000030_BUS_CNTL); 255390aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044); 2554771fe6b9SJerome Glisse mdelay(1); 255590aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042); 255690aca4d2SJerome Glisse mdelay(1); 255790aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040); 255890aca4d2SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 255990aca4d2SJerome Glisse mdelay(1); 2560642ce525SMichel Dänzer pci_clear_master(rdev->pdev); 256190aca4d2SJerome Glisse mdelay(1); 256290aca4d2SJerome Glisse } 256390aca4d2SJerome Glisse 256471fe2899SJérome Glisse int r100_asic_reset(struct radeon_device *rdev, bool hard) 2565771fe6b9SJerome Glisse { 256690aca4d2SJerome Glisse struct r100_mc_save save; 256790aca4d2SJerome Glisse u32 status, tmp; 256825b2ec5bSAlex Deucher int ret = 0; 2569771fe6b9SJerome Glisse 257090aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 257190aca4d2SJerome Glisse if (!G_000E40_GUI_ACTIVE(status)) { 2572771fe6b9SJerome Glisse return 0; 2573771fe6b9SJerome Glisse } 257425b2ec5bSAlex Deucher r100_mc_stop(rdev, &save); 257590aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 257690aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 257790aca4d2SJerome Glisse /* stop CP */ 257890aca4d2SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 257990aca4d2SJerome Glisse tmp = RREG32(RADEON_CP_RB_CNTL); 258090aca4d2SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA); 258190aca4d2SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 258290aca4d2SJerome Glisse WREG32(RADEON_CP_RB_WPTR, 0); 258390aca4d2SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 258490aca4d2SJerome Glisse /* save PCI state */ 258590aca4d2SJerome Glisse pci_save_state(rdev->pdev); 258690aca4d2SJerome Glisse /* disable bus mastering */ 258790aca4d2SJerome Glisse r100_bm_disable(rdev); 258890aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) | 258990aca4d2SJerome Glisse S_0000F0_SOFT_RESET_RE(1) | 259090aca4d2SJerome Glisse S_0000F0_SOFT_RESET_PP(1) | 259190aca4d2SJerome Glisse S_0000F0_SOFT_RESET_RB(1)); 259290aca4d2SJerome Glisse RREG32(R_0000F0_RBBM_SOFT_RESET); 259390aca4d2SJerome Glisse mdelay(500); 259490aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 259590aca4d2SJerome Glisse mdelay(1); 259690aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 259790aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 2598771fe6b9SJerome Glisse /* reset CP */ 259990aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1)); 260090aca4d2SJerome Glisse RREG32(R_0000F0_RBBM_SOFT_RESET); 260190aca4d2SJerome Glisse mdelay(500); 260290aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 260390aca4d2SJerome Glisse mdelay(1); 260490aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 260590aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 260690aca4d2SJerome Glisse /* restore PCI & busmastering */ 260790aca4d2SJerome Glisse pci_restore_state(rdev->pdev); 260890aca4d2SJerome Glisse r100_enable_bm(rdev); 2609771fe6b9SJerome Glisse /* Check if GPU is idle */ 261090aca4d2SJerome Glisse if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) || 261190aca4d2SJerome Glisse G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) { 261290aca4d2SJerome Glisse dev_err(rdev->dev, "failed to reset GPU\n"); 261325b2ec5bSAlex Deucher ret = -1; 261425b2ec5bSAlex Deucher } else 261590aca4d2SJerome Glisse dev_info(rdev->dev, "GPU reset succeed\n"); 261625b2ec5bSAlex Deucher r100_mc_resume(rdev, &save); 261725b2ec5bSAlex Deucher return ret; 2618771fe6b9SJerome Glisse } 2619771fe6b9SJerome Glisse 262092cde00cSAlex Deucher void r100_set_common_regs(struct radeon_device *rdev) 262192cde00cSAlex Deucher { 26222739d49cSAlex Deucher bool force_dac2 = false; 2623d668046cSDave Airlie u32 tmp; 26242739d49cSAlex Deucher 262592cde00cSAlex Deucher /* set these so they don't interfere with anything */ 262692cde00cSAlex Deucher WREG32(RADEON_OV0_SCALE_CNTL, 0); 262792cde00cSAlex Deucher WREG32(RADEON_SUBPIC_CNTL, 0); 262892cde00cSAlex Deucher WREG32(RADEON_VIPH_CONTROL, 0); 262992cde00cSAlex Deucher WREG32(RADEON_I2C_CNTL_1, 0); 263092cde00cSAlex Deucher WREG32(RADEON_DVI_I2C_CNTL_1, 0); 263192cde00cSAlex Deucher WREG32(RADEON_CAP0_TRIG_CNTL, 0); 263292cde00cSAlex Deucher WREG32(RADEON_CAP1_TRIG_CNTL, 0); 26332739d49cSAlex Deucher 26342739d49cSAlex Deucher /* always set up dac2 on rn50 and some rv100 as lots 26352739d49cSAlex Deucher * of servers seem to wire it up to a VGA port but 26362739d49cSAlex Deucher * don't report it in the bios connector 26372739d49cSAlex Deucher * table. 26382739d49cSAlex Deucher */ 2639d86a4126SThomas Zimmermann switch (rdev->pdev->device) { 26402739d49cSAlex Deucher /* RN50 */ 26412739d49cSAlex Deucher case 0x515e: 26422739d49cSAlex Deucher case 0x5969: 26432739d49cSAlex Deucher force_dac2 = true; 26442739d49cSAlex Deucher break; 26452739d49cSAlex Deucher /* RV100*/ 26462739d49cSAlex Deucher case 0x5159: 26472739d49cSAlex Deucher case 0x515a: 26482739d49cSAlex Deucher /* DELL triple head servers */ 2649d86a4126SThomas Zimmermann if ((rdev->pdev->subsystem_vendor == 0x1028 /* DELL */) && 2650d86a4126SThomas Zimmermann ((rdev->pdev->subsystem_device == 0x016c) || 2651d86a4126SThomas Zimmermann (rdev->pdev->subsystem_device == 0x016d) || 2652d86a4126SThomas Zimmermann (rdev->pdev->subsystem_device == 0x016e) || 2653d86a4126SThomas Zimmermann (rdev->pdev->subsystem_device == 0x016f) || 2654d86a4126SThomas Zimmermann (rdev->pdev->subsystem_device == 0x0170) || 2655d86a4126SThomas Zimmermann (rdev->pdev->subsystem_device == 0x017d) || 2656d86a4126SThomas Zimmermann (rdev->pdev->subsystem_device == 0x017e) || 2657d86a4126SThomas Zimmermann (rdev->pdev->subsystem_device == 0x0183) || 2658d86a4126SThomas Zimmermann (rdev->pdev->subsystem_device == 0x018a) || 2659d86a4126SThomas Zimmermann (rdev->pdev->subsystem_device == 0x019a))) 26602739d49cSAlex Deucher force_dac2 = true; 26612739d49cSAlex Deucher break; 26622739d49cSAlex Deucher } 26632739d49cSAlex Deucher 26642739d49cSAlex Deucher if (force_dac2) { 26652739d49cSAlex Deucher u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG); 26662739d49cSAlex Deucher u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL); 26672739d49cSAlex Deucher u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2); 26682739d49cSAlex Deucher 26692739d49cSAlex Deucher /* For CRT on DAC2, don't turn it on if BIOS didn't 26702739d49cSAlex Deucher enable it, even it's detected. 26712739d49cSAlex Deucher */ 26722739d49cSAlex Deucher 26732739d49cSAlex Deucher /* force it to crtc0 */ 26742739d49cSAlex Deucher dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL; 26752739d49cSAlex Deucher dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL; 26762739d49cSAlex Deucher disp_hw_debug |= RADEON_CRT2_DISP1_SEL; 26772739d49cSAlex Deucher 26782739d49cSAlex Deucher /* set up the TV DAC */ 26792739d49cSAlex Deucher tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL | 26802739d49cSAlex Deucher RADEON_TV_DAC_STD_MASK | 26812739d49cSAlex Deucher RADEON_TV_DAC_RDACPD | 26822739d49cSAlex Deucher RADEON_TV_DAC_GDACPD | 26832739d49cSAlex Deucher RADEON_TV_DAC_BDACPD | 26842739d49cSAlex Deucher RADEON_TV_DAC_BGADJ_MASK | 26852739d49cSAlex Deucher RADEON_TV_DAC_DACADJ_MASK); 26862739d49cSAlex Deucher tv_dac_cntl |= (RADEON_TV_DAC_NBLANK | 26872739d49cSAlex Deucher RADEON_TV_DAC_NHOLD | 26882739d49cSAlex Deucher RADEON_TV_DAC_STD_PS2 | 26892739d49cSAlex Deucher (0x58 << 16)); 26902739d49cSAlex Deucher 26912739d49cSAlex Deucher WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl); 26922739d49cSAlex Deucher WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug); 26932739d49cSAlex Deucher WREG32(RADEON_DAC_CNTL2, dac2_cntl); 26942739d49cSAlex Deucher } 2695d668046cSDave Airlie 2696d668046cSDave Airlie /* switch PM block to ACPI mode */ 2697d668046cSDave Airlie tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL); 2698d668046cSDave Airlie tmp &= ~RADEON_PM_MODE_SEL; 2699d668046cSDave Airlie WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp); 2700d668046cSDave Airlie 270192cde00cSAlex Deucher } 2702771fe6b9SJerome Glisse 2703771fe6b9SJerome Glisse /* 2704771fe6b9SJerome Glisse * VRAM info 2705771fe6b9SJerome Glisse */ 2706771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev) 2707771fe6b9SJerome Glisse { 2708771fe6b9SJerome Glisse uint32_t tmp; 2709771fe6b9SJerome Glisse 2710771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = false; 2711771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) 2712771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2713771fe6b9SJerome Glisse else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR) 2714771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2715771fe6b9SJerome Glisse if ((rdev->family == CHIP_RV100) || 2716771fe6b9SJerome Glisse (rdev->family == CHIP_RS100) || 2717771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 2718771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 2719771fe6b9SJerome Glisse if (tmp & RV100_HALF_MODE) { 2720771fe6b9SJerome Glisse rdev->mc.vram_width = 32; 2721771fe6b9SJerome Glisse } else { 2722771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 2723771fe6b9SJerome Glisse } 2724771fe6b9SJerome Glisse if (rdev->flags & RADEON_SINGLE_CRTC) { 2725771fe6b9SJerome Glisse rdev->mc.vram_width /= 4; 2726771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2727771fe6b9SJerome Glisse } 2728771fe6b9SJerome Glisse } else if (rdev->family <= CHIP_RV280) { 2729771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 2730771fe6b9SJerome Glisse if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) { 2731771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 2732771fe6b9SJerome Glisse } else { 2733771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 2734771fe6b9SJerome Glisse } 2735771fe6b9SJerome Glisse } else { 2736771fe6b9SJerome Glisse /* newer IGPs */ 2737771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 2738771fe6b9SJerome Glisse } 2739771fe6b9SJerome Glisse } 2740771fe6b9SJerome Glisse 27412a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev) 2742771fe6b9SJerome Glisse { 27432a0f8918SDave Airlie u32 aper_size; 27442a0f8918SDave Airlie u8 byte; 27452a0f8918SDave Airlie 27462a0f8918SDave Airlie aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 27472a0f8918SDave Airlie 27482a0f8918SDave Airlie /* Set HDP_APER_CNTL only on cards that are known not to be broken, 27492a0f8918SDave Airlie * that is has the 2nd generation multifunction PCI interface 27502a0f8918SDave Airlie */ 27512a0f8918SDave Airlie if (rdev->family == CHIP_RV280 || 27522a0f8918SDave Airlie rdev->family >= CHIP_RV350) { 27532a0f8918SDave Airlie WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL, 27542a0f8918SDave Airlie ~RADEON_HDP_APER_CNTL); 27552a0f8918SDave Airlie DRM_INFO("Generation 2 PCI interface, using max accessible memory\n"); 27562a0f8918SDave Airlie return aper_size * 2; 27572a0f8918SDave Airlie } 27582a0f8918SDave Airlie 27592a0f8918SDave Airlie /* Older cards have all sorts of funny issues to deal with. First 27602a0f8918SDave Airlie * check if it's a multifunction card by reading the PCI config 27612a0f8918SDave Airlie * header type... Limit those to one aperture size 27622a0f8918SDave Airlie */ 27632a0f8918SDave Airlie pci_read_config_byte(rdev->pdev, 0xe, &byte); 27642a0f8918SDave Airlie if (byte & 0x80) { 27652a0f8918SDave Airlie DRM_INFO("Generation 1 PCI interface in multifunction mode\n"); 27662a0f8918SDave Airlie DRM_INFO("Limiting VRAM to one aperture\n"); 27672a0f8918SDave Airlie return aper_size; 27682a0f8918SDave Airlie } 27692a0f8918SDave Airlie 27702a0f8918SDave Airlie /* Single function older card. We read HDP_APER_CNTL to see how the BIOS 27712a0f8918SDave Airlie * have set it up. We don't write this as it's broken on some ASICs but 27722a0f8918SDave Airlie * we expect the BIOS to have done the right thing (might be too optimistic...) 27732a0f8918SDave Airlie */ 27742a0f8918SDave Airlie if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL) 27752a0f8918SDave Airlie return aper_size * 2; 27762a0f8918SDave Airlie return aper_size; 27772a0f8918SDave Airlie } 27782a0f8918SDave Airlie 27792a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev) 27802a0f8918SDave Airlie { 27812a0f8918SDave Airlie u64 config_aper_size; 27822a0f8918SDave Airlie 2783d594e46aSJerome Glisse /* work out accessible VRAM */ 278401d73a69SJordan Crouse rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0); 278501d73a69SJordan Crouse rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0); 278651e5fcd3SJerome Glisse rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev); 278751e5fcd3SJerome Glisse /* FIXME we don't use the second aperture yet when we could use it */ 278851e5fcd3SJerome Glisse if (rdev->mc.visible_vram_size > rdev->mc.aper_size) 278951e5fcd3SJerome Glisse rdev->mc.visible_vram_size = rdev->mc.aper_size; 27902a0f8918SDave Airlie config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 2791771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) { 2792771fe6b9SJerome Glisse uint32_t tom; 2793771fe6b9SJerome Glisse /* read NB_TOM to get the amount of ram stolen for the GPU */ 2794771fe6b9SJerome Glisse tom = RREG32(RADEON_NB_TOM); 27957a50f01aSDave Airlie rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16); 27967a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 27977a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 2798771fe6b9SJerome Glisse } else { 27997a50f01aSDave Airlie rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE); 2800771fe6b9SJerome Glisse /* Some production boards of m6 will report 0 2801771fe6b9SJerome Glisse * if it's 8 MB 2802771fe6b9SJerome Glisse */ 28037a50f01aSDave Airlie if (rdev->mc.real_vram_size == 0) { 28047a50f01aSDave Airlie rdev->mc.real_vram_size = 8192 * 1024; 28057a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 2806771fe6b9SJerome Glisse } 28072a0f8918SDave Airlie /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM - 2808d594e46aSJerome Glisse * Novell bug 204882 + along with lots of ubuntu ones 2809d594e46aSJerome Glisse */ 2810b7d8cce5SAlex Deucher if (rdev->mc.aper_size > config_aper_size) 2811b7d8cce5SAlex Deucher config_aper_size = rdev->mc.aper_size; 2812b7d8cce5SAlex Deucher 28137a50f01aSDave Airlie if (config_aper_size > rdev->mc.real_vram_size) 28147a50f01aSDave Airlie rdev->mc.mc_vram_size = config_aper_size; 28157a50f01aSDave Airlie else 28167a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 2817771fe6b9SJerome Glisse } 2818d594e46aSJerome Glisse } 28192a0f8918SDave Airlie 282028d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state) 282128d52043SDave Airlie { 282228d52043SDave Airlie uint32_t temp; 282328d52043SDave Airlie 282428d52043SDave Airlie temp = RREG32(RADEON_CONFIG_CNTL); 2825fbd62354SWambui Karuga if (!state) { 2826d75ee3beSAlex Deucher temp &= ~RADEON_CFG_VGA_RAM_EN; 2827d75ee3beSAlex Deucher temp |= RADEON_CFG_VGA_IO_DIS; 282828d52043SDave Airlie } else { 2829d75ee3beSAlex Deucher temp &= ~RADEON_CFG_VGA_IO_DIS; 283028d52043SDave Airlie } 283128d52043SDave Airlie WREG32(RADEON_CONFIG_CNTL, temp); 283228d52043SDave Airlie } 283328d52043SDave Airlie 28341109ca09SLauri Kasanen static void r100_mc_init(struct radeon_device *rdev) 28352a0f8918SDave Airlie { 2836d594e46aSJerome Glisse u64 base; 28372a0f8918SDave Airlie 2838d594e46aSJerome Glisse r100_vram_get_type(rdev); 28392a0f8918SDave Airlie r100_vram_init_sizes(rdev); 2840d594e46aSJerome Glisse base = rdev->mc.aper_base; 2841d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_IGP) 2842d594e46aSJerome Glisse base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16; 2843d594e46aSJerome Glisse radeon_vram_location(rdev, &rdev->mc, base); 28448d369bb1SAlex Deucher rdev->mc.gtt_base_align = 0; 2845d594e46aSJerome Glisse if (!(rdev->flags & RADEON_IS_AGP)) 2846d594e46aSJerome Glisse radeon_gtt_location(rdev, &rdev->mc); 2847f47299c5SAlex Deucher radeon_update_bandwidth_info(rdev); 2848771fe6b9SJerome Glisse } 2849771fe6b9SJerome Glisse 2850771fe6b9SJerome Glisse 2851771fe6b9SJerome Glisse /* 2852771fe6b9SJerome Glisse * Indirect registers accessor 2853771fe6b9SJerome Glisse */ 2854771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev) 2855771fe6b9SJerome Glisse { 28564ce9198eSAlex Deucher if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) { 2857771fe6b9SJerome Glisse (void)RREG32(RADEON_CLOCK_CNTL_DATA); 2858771fe6b9SJerome Glisse (void)RREG32(RADEON_CRTC_GEN_CNTL); 2859771fe6b9SJerome Glisse } 28604ce9198eSAlex Deucher } 2861771fe6b9SJerome Glisse 2862771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev) 2863771fe6b9SJerome Glisse { 2864771fe6b9SJerome Glisse /* This workarounds is necessary on RV100, RS100 and RS200 chips 2865771fe6b9SJerome Glisse * or the chip could hang on a subsequent access 2866771fe6b9SJerome Glisse */ 2867771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) { 28684de833c3SArnd Bergmann mdelay(5); 2869771fe6b9SJerome Glisse } 2870771fe6b9SJerome Glisse 2871771fe6b9SJerome Glisse /* This function is required to workaround a hardware bug in some (all?) 2872771fe6b9SJerome Glisse * revisions of the R300. This workaround should be called after every 2873771fe6b9SJerome Glisse * CLOCK_CNTL_INDEX register access. If not, register reads afterward 2874771fe6b9SJerome Glisse * may not be correct. 2875771fe6b9SJerome Glisse */ 2876771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_R300_CG) { 2877771fe6b9SJerome Glisse uint32_t save, tmp; 2878771fe6b9SJerome Glisse 2879771fe6b9SJerome Glisse save = RREG32(RADEON_CLOCK_CNTL_INDEX); 2880771fe6b9SJerome Glisse tmp = save & ~(0x3f | RADEON_PLL_WR_EN); 2881771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, tmp); 2882771fe6b9SJerome Glisse tmp = RREG32(RADEON_CLOCK_CNTL_DATA); 2883771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, save); 2884771fe6b9SJerome Glisse } 2885771fe6b9SJerome Glisse } 2886771fe6b9SJerome Glisse 2887771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg) 2888771fe6b9SJerome Glisse { 28890a5b7b0bSAlex Deucher unsigned long flags; 2890771fe6b9SJerome Glisse uint32_t data; 2891771fe6b9SJerome Glisse 28920a5b7b0bSAlex Deucher spin_lock_irqsave(&rdev->pll_idx_lock, flags); 2893771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f); 2894771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 2895771fe6b9SJerome Glisse data = RREG32(RADEON_CLOCK_CNTL_DATA); 2896771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 28970a5b7b0bSAlex Deucher spin_unlock_irqrestore(&rdev->pll_idx_lock, flags); 2898771fe6b9SJerome Glisse return data; 2899771fe6b9SJerome Glisse } 2900771fe6b9SJerome Glisse 2901771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) 2902771fe6b9SJerome Glisse { 29030a5b7b0bSAlex Deucher unsigned long flags; 29040a5b7b0bSAlex Deucher 29050a5b7b0bSAlex Deucher spin_lock_irqsave(&rdev->pll_idx_lock, flags); 2906771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN)); 2907771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 2908771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_DATA, v); 2909771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 29100a5b7b0bSAlex Deucher spin_unlock_irqrestore(&rdev->pll_idx_lock, flags); 2911771fe6b9SJerome Glisse } 2912771fe6b9SJerome Glisse 29131109ca09SLauri Kasanen static void r100_set_safe_registers(struct radeon_device *rdev) 2914068a117cSJerome Glisse { 2915551ebd83SDave Airlie if (ASIC_IS_RN50(rdev)) { 2916551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm; 2917551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm); 2918551ebd83SDave Airlie } else if (rdev->family < CHIP_R200) { 2919551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = r100_reg_safe_bm; 2920551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm); 2921551ebd83SDave Airlie } else { 2922d4550907SJerome Glisse r200_set_safe_registers(rdev); 2923551ebd83SDave Airlie } 2924068a117cSJerome Glisse } 2925068a117cSJerome Glisse 2926771fe6b9SJerome Glisse /* 2927771fe6b9SJerome Glisse * Debugfs info 2928771fe6b9SJerome Glisse */ 2929771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 29305b54d679SNirmoy Das static int r100_debugfs_rbbm_info_show(struct seq_file *m, void *unused) 2931771fe6b9SJerome Glisse { 29325b54d679SNirmoy Das struct radeon_device *rdev = (struct radeon_device *)m->private; 2933771fe6b9SJerome Glisse uint32_t reg, value; 2934771fe6b9SJerome Glisse unsigned i; 2935771fe6b9SJerome Glisse 2936771fe6b9SJerome Glisse seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS)); 2937771fe6b9SJerome Glisse seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C)); 2938771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2939771fe6b9SJerome Glisse for (i = 0; i < 64; i++) { 2940771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100); 2941771fe6b9SJerome Glisse reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2; 2942771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i); 2943771fe6b9SJerome Glisse value = RREG32(RADEON_RBBM_CMDFIFO_DATA); 2944771fe6b9SJerome Glisse seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value); 2945771fe6b9SJerome Glisse } 2946771fe6b9SJerome Glisse return 0; 2947771fe6b9SJerome Glisse } 2948771fe6b9SJerome Glisse 29495b54d679SNirmoy Das static int r100_debugfs_cp_ring_info_show(struct seq_file *m, void *unused) 2950771fe6b9SJerome Glisse { 29515b54d679SNirmoy Das struct radeon_device *rdev = (struct radeon_device *)m->private; 2952e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 2953771fe6b9SJerome Glisse uint32_t rdp, wdp; 2954771fe6b9SJerome Glisse unsigned count, i, j; 2955771fe6b9SJerome Glisse 2956e32eb50dSChristian König radeon_ring_free_size(rdev, ring); 2957771fe6b9SJerome Glisse rdp = RREG32(RADEON_CP_RB_RPTR); 2958771fe6b9SJerome Glisse wdp = RREG32(RADEON_CP_RB_WPTR); 2959e32eb50dSChristian König count = (rdp + ring->ring_size - wdp) & ring->ptr_mask; 2960771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2961771fe6b9SJerome Glisse seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp); 2962771fe6b9SJerome Glisse seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp); 2963e32eb50dSChristian König seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw); 2964771fe6b9SJerome Glisse seq_printf(m, "%u dwords in ring\n", count); 29650eb3448aSAlex Ivanov if (ring->ready) { 2966771fe6b9SJerome Glisse for (j = 0; j <= count; j++) { 2967e32eb50dSChristian König i = (rdp + j) & ring->ptr_mask; 2968e32eb50dSChristian König seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]); 2969771fe6b9SJerome Glisse } 29700eb3448aSAlex Ivanov } 2971771fe6b9SJerome Glisse return 0; 2972771fe6b9SJerome Glisse } 2973771fe6b9SJerome Glisse 2974771fe6b9SJerome Glisse 29755b54d679SNirmoy Das static int r100_debugfs_cp_csq_fifo_show(struct seq_file *m, void *unused) 2976771fe6b9SJerome Glisse { 29775b54d679SNirmoy Das struct radeon_device *rdev = (struct radeon_device *)m->private; 2978771fe6b9SJerome Glisse uint32_t csq_stat, csq2_stat, tmp; 2979771fe6b9SJerome Glisse unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr; 2980771fe6b9SJerome Glisse unsigned i; 2981771fe6b9SJerome Glisse 2982771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2983771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE)); 2984771fe6b9SJerome Glisse csq_stat = RREG32(RADEON_CP_CSQ_STAT); 2985771fe6b9SJerome Glisse csq2_stat = RREG32(RADEON_CP_CSQ2_STAT); 2986771fe6b9SJerome Glisse r_rptr = (csq_stat >> 0) & 0x3ff; 2987771fe6b9SJerome Glisse r_wptr = (csq_stat >> 10) & 0x3ff; 2988771fe6b9SJerome Glisse ib1_rptr = (csq_stat >> 20) & 0x3ff; 2989771fe6b9SJerome Glisse ib1_wptr = (csq2_stat >> 0) & 0x3ff; 2990771fe6b9SJerome Glisse ib2_rptr = (csq2_stat >> 10) & 0x3ff; 2991771fe6b9SJerome Glisse ib2_wptr = (csq2_stat >> 20) & 0x3ff; 2992771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat); 2993771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat); 2994771fe6b9SJerome Glisse seq_printf(m, "Ring rptr %u\n", r_rptr); 2995771fe6b9SJerome Glisse seq_printf(m, "Ring wptr %u\n", r_wptr); 2996771fe6b9SJerome Glisse seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr); 2997771fe6b9SJerome Glisse seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr); 2998771fe6b9SJerome Glisse seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr); 2999771fe6b9SJerome Glisse seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr); 3000771fe6b9SJerome Glisse /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms 3001771fe6b9SJerome Glisse * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */ 3002771fe6b9SJerome Glisse seq_printf(m, "Ring fifo:\n"); 3003771fe6b9SJerome Glisse for (i = 0; i < 256; i++) { 3004771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 3005771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 3006771fe6b9SJerome Glisse seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp); 3007771fe6b9SJerome Glisse } 3008771fe6b9SJerome Glisse seq_printf(m, "Indirect1 fifo:\n"); 3009771fe6b9SJerome Glisse for (i = 256; i <= 512; i++) { 3010771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 3011771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 3012771fe6b9SJerome Glisse seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp); 3013771fe6b9SJerome Glisse } 3014771fe6b9SJerome Glisse seq_printf(m, "Indirect2 fifo:\n"); 3015771fe6b9SJerome Glisse for (i = 640; i < ib1_wptr; i++) { 3016771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 3017771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 3018771fe6b9SJerome Glisse seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp); 3019771fe6b9SJerome Glisse } 3020771fe6b9SJerome Glisse return 0; 3021771fe6b9SJerome Glisse } 3022771fe6b9SJerome Glisse 30235b54d679SNirmoy Das static int r100_debugfs_mc_info_show(struct seq_file *m, void *unused) 3024771fe6b9SJerome Glisse { 30255b54d679SNirmoy Das struct radeon_device *rdev = (struct radeon_device *)m->private; 3026771fe6b9SJerome Glisse uint32_t tmp; 3027771fe6b9SJerome Glisse 3028771fe6b9SJerome Glisse tmp = RREG32(RADEON_CONFIG_MEMSIZE); 3029771fe6b9SJerome Glisse seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp); 3030771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_FB_LOCATION); 3031771fe6b9SJerome Glisse seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp); 3032771fe6b9SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 3033771fe6b9SJerome Glisse seq_printf(m, "BUS_CNTL 0x%08x\n", tmp); 3034771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_AGP_LOCATION); 3035771fe6b9SJerome Glisse seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp); 3036771fe6b9SJerome Glisse tmp = RREG32(RADEON_AGP_BASE); 3037771fe6b9SJerome Glisse seq_printf(m, "AGP_BASE 0x%08x\n", tmp); 3038771fe6b9SJerome Glisse tmp = RREG32(RADEON_HOST_PATH_CNTL); 3039771fe6b9SJerome Glisse seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp); 3040771fe6b9SJerome Glisse tmp = RREG32(0x01D0); 3041771fe6b9SJerome Glisse seq_printf(m, "AIC_CTRL 0x%08x\n", tmp); 3042771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_LO_ADDR); 3043771fe6b9SJerome Glisse seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp); 3044771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_HI_ADDR); 3045771fe6b9SJerome Glisse seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp); 3046771fe6b9SJerome Glisse tmp = RREG32(0x01E4); 3047771fe6b9SJerome Glisse seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp); 3048771fe6b9SJerome Glisse return 0; 3049771fe6b9SJerome Glisse } 3050771fe6b9SJerome Glisse 30515b54d679SNirmoy Das DEFINE_SHOW_ATTRIBUTE(r100_debugfs_rbbm_info); 30525b54d679SNirmoy Das DEFINE_SHOW_ATTRIBUTE(r100_debugfs_cp_ring_info); 30535b54d679SNirmoy Das DEFINE_SHOW_ATTRIBUTE(r100_debugfs_cp_csq_fifo); 30545b54d679SNirmoy Das DEFINE_SHOW_ATTRIBUTE(r100_debugfs_mc_info); 3055771fe6b9SJerome Glisse 3056771fe6b9SJerome Glisse #endif 3057771fe6b9SJerome Glisse 30585b54d679SNirmoy Das void r100_debugfs_rbbm_init(struct radeon_device *rdev) 3059771fe6b9SJerome Glisse { 3060771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 30615b54d679SNirmoy Das struct dentry *root = rdev->ddev->primary->debugfs_root; 30625b54d679SNirmoy Das 30635b54d679SNirmoy Das debugfs_create_file("r100_rbbm_info", 0444, root, rdev, 30645b54d679SNirmoy Das &r100_debugfs_rbbm_info_fops); 3065771fe6b9SJerome Glisse #endif 3066771fe6b9SJerome Glisse } 3067771fe6b9SJerome Glisse 30685b54d679SNirmoy Das void r100_debugfs_cp_init(struct radeon_device *rdev) 3069771fe6b9SJerome Glisse { 3070771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 30715b54d679SNirmoy Das struct dentry *root = rdev->ddev->primary->debugfs_root; 30725b54d679SNirmoy Das 30735b54d679SNirmoy Das debugfs_create_file("r100_cp_ring_info", 0444, root, rdev, 30745b54d679SNirmoy Das &r100_debugfs_cp_ring_info_fops); 30755b54d679SNirmoy Das debugfs_create_file("r100_cp_csq_fifo", 0444, root, rdev, 30765b54d679SNirmoy Das &r100_debugfs_cp_csq_fifo_fops); 3077771fe6b9SJerome Glisse #endif 3078771fe6b9SJerome Glisse } 3079771fe6b9SJerome Glisse 30805b54d679SNirmoy Das void r100_debugfs_mc_info_init(struct radeon_device *rdev) 3081771fe6b9SJerome Glisse { 3082771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 30835b54d679SNirmoy Das struct dentry *root = rdev->ddev->primary->debugfs_root; 30845b54d679SNirmoy Das 30855b54d679SNirmoy Das debugfs_create_file("r100_mc_info", 0444, root, rdev, 30865b54d679SNirmoy Das &r100_debugfs_mc_info_fops); 3087771fe6b9SJerome Glisse #endif 3088771fe6b9SJerome Glisse } 3089e024e110SDave Airlie 3090e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg, 3091e024e110SDave Airlie uint32_t tiling_flags, uint32_t pitch, 3092e024e110SDave Airlie uint32_t offset, uint32_t obj_size) 3093e024e110SDave Airlie { 3094e024e110SDave Airlie int surf_index = reg * 16; 3095e024e110SDave Airlie int flags = 0; 3096e024e110SDave Airlie 3097e024e110SDave Airlie if (rdev->family <= CHIP_RS200) { 3098e024e110SDave Airlie if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 3099e024e110SDave Airlie == (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 3100e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_BOTH; 3101e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 3102e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_MACRO; 310367d5ced5SAlex Deucher /* setting pitch to 0 disables tiling */ 310467d5ced5SAlex Deucher if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 310567d5ced5SAlex Deucher == 0) 310667d5ced5SAlex Deucher pitch = 0; 3107e024e110SDave Airlie } else if (rdev->family <= CHIP_RV280) { 3108e024e110SDave Airlie if (tiling_flags & (RADEON_TILING_MACRO)) 3109e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MACRO; 3110e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 3111e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MICRO; 3112e024e110SDave Airlie } else { 3113e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 3114e024e110SDave Airlie flags |= R300_SURF_TILE_MACRO; 3115e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 3116e024e110SDave Airlie flags |= R300_SURF_TILE_MICRO; 3117e024e110SDave Airlie } 3118e024e110SDave Airlie 3119c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_16BIT) 3120c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP; 3121c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_32BIT) 3122c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP; 3123c88f9f0cSMichel Dänzer 3124f5c5f040SDave Airlie /* r100/r200 divide by 16 */ 3125f5c5f040SDave Airlie if (rdev->family < CHIP_R300) 3126f5c5f040SDave Airlie flags |= pitch / 16; 3127f5c5f040SDave Airlie else 3128f5c5f040SDave Airlie flags |= pitch / 8; 3129f5c5f040SDave Airlie 3130f5c5f040SDave Airlie 3131d9fdaafbSDave Airlie DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1); 3132e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, flags); 3133e024e110SDave Airlie WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset); 3134e024e110SDave Airlie WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1); 3135e024e110SDave Airlie return 0; 3136e024e110SDave Airlie } 3137e024e110SDave Airlie 3138e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg) 3139e024e110SDave Airlie { 3140e024e110SDave Airlie int surf_index = reg * 16; 3141e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, 0); 3142e024e110SDave Airlie } 3143c93bb85bSJerome Glisse 3144c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev) 3145c93bb85bSJerome Glisse { 3146c93bb85bSJerome Glisse fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff; 3147c93bb85bSJerome Glisse fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff; 31481ef897e4STim Gardner fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff; 31491ef897e4STim Gardner fixed20_12 crit_point_ff = {0}; 3150c93bb85bSJerome Glisse uint32_t temp, data, mem_trcd, mem_trp, mem_tras; 3151c93bb85bSJerome Glisse fixed20_12 memtcas_ff[8] = { 315268adac5eSBen Skeggs dfixed_init(1), 315368adac5eSBen Skeggs dfixed_init(2), 315468adac5eSBen Skeggs dfixed_init(3), 315568adac5eSBen Skeggs dfixed_init(0), 315668adac5eSBen Skeggs dfixed_init_half(1), 315768adac5eSBen Skeggs dfixed_init_half(2), 315868adac5eSBen Skeggs dfixed_init(0), 3159c93bb85bSJerome Glisse }; 3160c93bb85bSJerome Glisse fixed20_12 memtcas_rs480_ff[8] = { 316168adac5eSBen Skeggs dfixed_init(0), 316268adac5eSBen Skeggs dfixed_init(1), 316368adac5eSBen Skeggs dfixed_init(2), 316468adac5eSBen Skeggs dfixed_init(3), 316568adac5eSBen Skeggs dfixed_init(0), 316668adac5eSBen Skeggs dfixed_init_half(1), 316768adac5eSBen Skeggs dfixed_init_half(2), 316868adac5eSBen Skeggs dfixed_init_half(3), 3169c93bb85bSJerome Glisse }; 3170c93bb85bSJerome Glisse fixed20_12 memtcas2_ff[8] = { 317168adac5eSBen Skeggs dfixed_init(0), 317268adac5eSBen Skeggs dfixed_init(1), 317368adac5eSBen Skeggs dfixed_init(2), 317468adac5eSBen Skeggs dfixed_init(3), 317568adac5eSBen Skeggs dfixed_init(4), 317668adac5eSBen Skeggs dfixed_init(5), 317768adac5eSBen Skeggs dfixed_init(6), 317868adac5eSBen Skeggs dfixed_init(7), 3179c93bb85bSJerome Glisse }; 3180c93bb85bSJerome Glisse fixed20_12 memtrbs[8] = { 318168adac5eSBen Skeggs dfixed_init(1), 318268adac5eSBen Skeggs dfixed_init_half(1), 318368adac5eSBen Skeggs dfixed_init(2), 318468adac5eSBen Skeggs dfixed_init_half(2), 318568adac5eSBen Skeggs dfixed_init(3), 318668adac5eSBen Skeggs dfixed_init_half(3), 318768adac5eSBen Skeggs dfixed_init(4), 318868adac5eSBen Skeggs dfixed_init_half(4) 3189c93bb85bSJerome Glisse }; 3190c93bb85bSJerome Glisse fixed20_12 memtrbs_r4xx[8] = { 319168adac5eSBen Skeggs dfixed_init(4), 319268adac5eSBen Skeggs dfixed_init(5), 319368adac5eSBen Skeggs dfixed_init(6), 319468adac5eSBen Skeggs dfixed_init(7), 319568adac5eSBen Skeggs dfixed_init(8), 319668adac5eSBen Skeggs dfixed_init(9), 319768adac5eSBen Skeggs dfixed_init(10), 319868adac5eSBen Skeggs dfixed_init(11) 3199c93bb85bSJerome Glisse }; 3200c93bb85bSJerome Glisse fixed20_12 min_mem_eff; 3201c93bb85bSJerome Glisse fixed20_12 mc_latency_sclk, mc_latency_mclk, k1; 3202c93bb85bSJerome Glisse fixed20_12 cur_latency_mclk, cur_latency_sclk; 32031ef897e4STim Gardner fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate = {0}, 3204c93bb85bSJerome Glisse disp_drain_rate2, read_return_rate; 3205c93bb85bSJerome Glisse fixed20_12 time_disp1_drop_priority; 3206c93bb85bSJerome Glisse int c; 3207c93bb85bSJerome Glisse int cur_size = 16; /* in octawords */ 3208c93bb85bSJerome Glisse int critical_point = 0, critical_point2; 3209c93bb85bSJerome Glisse /* uint32_t read_return_rate, time_disp1_drop_priority; */ 3210c93bb85bSJerome Glisse int stop_req, max_stop_req; 3211c93bb85bSJerome Glisse struct drm_display_mode *mode1 = NULL; 3212c93bb85bSJerome Glisse struct drm_display_mode *mode2 = NULL; 3213c93bb85bSJerome Glisse uint32_t pixel_bytes1 = 0; 3214c93bb85bSJerome Glisse uint32_t pixel_bytes2 = 0; 3215c93bb85bSJerome Glisse 32165b5561b3SMario Kleiner /* Guess line buffer size to be 8192 pixels */ 32175b5561b3SMario Kleiner u32 lb_size = 8192; 32185b5561b3SMario Kleiner 32198efe82caSAlex Deucher if (!rdev->mode_info.mode_config_initialized) 32208efe82caSAlex Deucher return; 32218efe82caSAlex Deucher 3222f46c0120SAlex Deucher radeon_update_display_priority(rdev); 3223f46c0120SAlex Deucher 3224c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[0]->base.enabled) { 3225489f3267SVille Syrjälä const struct drm_framebuffer *fb = 3226489f3267SVille Syrjälä rdev->mode_info.crtcs[0]->base.primary->fb; 3227489f3267SVille Syrjälä 3228c93bb85bSJerome Glisse mode1 = &rdev->mode_info.crtcs[0]->base.mode; 3229272725c7SVille Syrjälä pixel_bytes1 = fb->format->cpp[0]; 3230c93bb85bSJerome Glisse } 3231dfee5614SDave Airlie if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 3232c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[1]->base.enabled) { 3233489f3267SVille Syrjälä const struct drm_framebuffer *fb = 3234489f3267SVille Syrjälä rdev->mode_info.crtcs[1]->base.primary->fb; 3235489f3267SVille Syrjälä 3236c93bb85bSJerome Glisse mode2 = &rdev->mode_info.crtcs[1]->base.mode; 3237272725c7SVille Syrjälä pixel_bytes2 = fb->format->cpp[0]; 3238c93bb85bSJerome Glisse } 3239dfee5614SDave Airlie } 3240c93bb85bSJerome Glisse 324168adac5eSBen Skeggs min_mem_eff.full = dfixed_const_8(0); 3242c93bb85bSJerome Glisse /* get modes */ 3243c93bb85bSJerome Glisse if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) { 3244c93bb85bSJerome Glisse uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER); 3245c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT); 3246c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT); 3247c93bb85bSJerome Glisse /* check crtc enables */ 3248c93bb85bSJerome Glisse if (mode2) 3249c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT); 3250c93bb85bSJerome Glisse if (mode1) 3251c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT); 3252c93bb85bSJerome Glisse WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer); 3253c93bb85bSJerome Glisse } 3254c93bb85bSJerome Glisse 3255c93bb85bSJerome Glisse /* 3256c93bb85bSJerome Glisse * determine is there is enough bw for current mode 3257c93bb85bSJerome Glisse */ 3258f47299c5SAlex Deucher sclk_ff = rdev->pm.sclk; 3259f47299c5SAlex Deucher mclk_ff = rdev->pm.mclk; 3260c93bb85bSJerome Glisse 3261c93bb85bSJerome Glisse temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1); 326268adac5eSBen Skeggs temp_ff.full = dfixed_const(temp); 326368adac5eSBen Skeggs mem_bw.full = dfixed_mul(mclk_ff, temp_ff); 3264c93bb85bSJerome Glisse 3265c93bb85bSJerome Glisse pix_clk.full = 0; 3266c93bb85bSJerome Glisse pix_clk2.full = 0; 3267c93bb85bSJerome Glisse peak_disp_bw.full = 0; 3268c93bb85bSJerome Glisse if (mode1) { 326968adac5eSBen Skeggs temp_ff.full = dfixed_const(1000); 327068adac5eSBen Skeggs pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */ 327168adac5eSBen Skeggs pix_clk.full = dfixed_div(pix_clk, temp_ff); 327268adac5eSBen Skeggs temp_ff.full = dfixed_const(pixel_bytes1); 327368adac5eSBen Skeggs peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff); 3274c93bb85bSJerome Glisse } 3275c93bb85bSJerome Glisse if (mode2) { 327668adac5eSBen Skeggs temp_ff.full = dfixed_const(1000); 327768adac5eSBen Skeggs pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */ 327868adac5eSBen Skeggs pix_clk2.full = dfixed_div(pix_clk2, temp_ff); 327968adac5eSBen Skeggs temp_ff.full = dfixed_const(pixel_bytes2); 328068adac5eSBen Skeggs peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff); 3281c93bb85bSJerome Glisse } 3282c93bb85bSJerome Glisse 328368adac5eSBen Skeggs mem_bw.full = dfixed_mul(mem_bw, min_mem_eff); 3284c93bb85bSJerome Glisse if (peak_disp_bw.full >= mem_bw.full) { 3285c93bb85bSJerome Glisse DRM_ERROR("You may not have enough display bandwidth for current mode\n" 3286c93bb85bSJerome Glisse "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n"); 3287c93bb85bSJerome Glisse } 3288c93bb85bSJerome Glisse 3289c93bb85bSJerome Glisse /* Get values from the EXT_MEM_CNTL register...converting its contents. */ 3290c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_TIMING_CNTL); 3291c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */ 3292c93bb85bSJerome Glisse mem_trcd = ((temp >> 2) & 0x3) + 1; 3293c93bb85bSJerome Glisse mem_trp = ((temp & 0x3)) + 1; 3294c93bb85bSJerome Glisse mem_tras = ((temp & 0x70) >> 4) + 1; 3295c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R300 || 3296c93bb85bSJerome Glisse rdev->family == CHIP_R350) { /* r300, r350 */ 3297c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 3298c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 3299c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 4; 3300c93bb85bSJerome Glisse } else if (rdev->family == CHIP_RV350 || 3301211eed65SAlex Deucher rdev->family == CHIP_RV380) { 3302c93bb85bSJerome Glisse /* rv3x0 */ 3303c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 3; 3304c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 3; 3305c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 6; 3306c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R420 || 3307c93bb85bSJerome Glisse rdev->family == CHIP_R423 || 3308c93bb85bSJerome Glisse rdev->family == CHIP_RV410) { 3309c93bb85bSJerome Glisse /* r4xx */ 3310c93bb85bSJerome Glisse mem_trcd = (temp & 0xf) + 3; 3311c93bb85bSJerome Glisse if (mem_trcd > 15) 3312c93bb85bSJerome Glisse mem_trcd = 15; 3313c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0xf) + 3; 3314c93bb85bSJerome Glisse if (mem_trp > 15) 3315c93bb85bSJerome Glisse mem_trp = 15; 3316c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0x1f) + 6; 3317c93bb85bSJerome Glisse if (mem_tras > 31) 3318c93bb85bSJerome Glisse mem_tras = 31; 3319c93bb85bSJerome Glisse } else { /* RV200, R200 */ 3320c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 3321c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 3322c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0xf) + 4; 3323c93bb85bSJerome Glisse } 3324c93bb85bSJerome Glisse /* convert to FF */ 332568adac5eSBen Skeggs trcd_ff.full = dfixed_const(mem_trcd); 332668adac5eSBen Skeggs trp_ff.full = dfixed_const(mem_trp); 332768adac5eSBen Skeggs tras_ff.full = dfixed_const(mem_tras); 3328c93bb85bSJerome Glisse 3329c93bb85bSJerome Glisse /* Get values from the MEM_SDRAM_MODE_REG register...converting its */ 3330c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_SDRAM_MODE_REG); 3331c93bb85bSJerome Glisse data = (temp & (7 << 20)) >> 20; 3332c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) { 3333c93bb85bSJerome Glisse if (rdev->family == CHIP_RS480) /* don't think rs400 */ 3334c93bb85bSJerome Glisse tcas_ff = memtcas_rs480_ff[data]; 3335c93bb85bSJerome Glisse else 3336c93bb85bSJerome Glisse tcas_ff = memtcas_ff[data]; 3337c93bb85bSJerome Glisse } else 3338c93bb85bSJerome Glisse tcas_ff = memtcas2_ff[data]; 3339c93bb85bSJerome Glisse 3340c93bb85bSJerome Glisse if (rdev->family == CHIP_RS400 || 3341c93bb85bSJerome Glisse rdev->family == CHIP_RS480) { 3342c93bb85bSJerome Glisse /* extra cas latency stored in bits 23-25 0-4 clocks */ 3343c93bb85bSJerome Glisse data = (temp >> 23) & 0x7; 3344c93bb85bSJerome Glisse if (data < 5) 334568adac5eSBen Skeggs tcas_ff.full += dfixed_const(data); 3346c93bb85bSJerome Glisse } 3347c93bb85bSJerome Glisse 3348c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) { 3349c93bb85bSJerome Glisse /* on the R300, Tcas is included in Trbs. 3350c93bb85bSJerome Glisse */ 3351c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_CNTL); 3352c93bb85bSJerome Glisse data = (R300_MEM_NUM_CHANNELS_MASK & temp); 3353c93bb85bSJerome Glisse if (data == 1) { 3354c93bb85bSJerome Glisse if (R300_MEM_USE_CD_CH_ONLY & temp) { 3355c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_INDEX); 3356c93bb85bSJerome Glisse temp &= ~R300_MC_IND_ADDR_MASK; 3357c93bb85bSJerome Glisse temp |= R300_MC_READ_CNTL_CD_mcind; 3358c93bb85bSJerome Glisse WREG32(R300_MC_IND_INDEX, temp); 3359c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_DATA); 3360c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_C_MASK & temp); 3361c93bb85bSJerome Glisse } else { 3362c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 3363c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 3364c93bb85bSJerome Glisse } 3365c93bb85bSJerome Glisse } else { 3366c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 3367c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 3368c93bb85bSJerome Glisse } 3369c93bb85bSJerome Glisse if (rdev->family == CHIP_RV410 || 3370c93bb85bSJerome Glisse rdev->family == CHIP_R420 || 3371c93bb85bSJerome Glisse rdev->family == CHIP_R423) 3372c93bb85bSJerome Glisse trbs_ff = memtrbs_r4xx[data]; 3373c93bb85bSJerome Glisse else 3374c93bb85bSJerome Glisse trbs_ff = memtrbs[data]; 3375c93bb85bSJerome Glisse tcas_ff.full += trbs_ff.full; 3376c93bb85bSJerome Glisse } 3377c93bb85bSJerome Glisse 3378c93bb85bSJerome Glisse sclk_eff_ff.full = sclk_ff.full; 3379c93bb85bSJerome Glisse 3380c93bb85bSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3381c93bb85bSJerome Glisse fixed20_12 agpmode_ff; 338268adac5eSBen Skeggs agpmode_ff.full = dfixed_const(radeon_agpmode); 338368adac5eSBen Skeggs temp_ff.full = dfixed_const_666(16); 338468adac5eSBen Skeggs sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff); 3385c93bb85bSJerome Glisse } 3386c93bb85bSJerome Glisse /* TODO PCIE lanes may affect this - agpmode == 16?? */ 3387c93bb85bSJerome Glisse 3388c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev)) { 338968adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(250); 3390c93bb85bSJerome Glisse } else { 3391c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || 3392c93bb85bSJerome Glisse rdev->flags & RADEON_IS_IGP) { 3393c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) 339468adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(41); 3395c93bb85bSJerome Glisse else 339668adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(33); 3397c93bb85bSJerome Glisse } else { 3398c93bb85bSJerome Glisse if (rdev->mc.vram_width == 128) 339968adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(57); 3400c93bb85bSJerome Glisse else 340168adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(41); 3402c93bb85bSJerome Glisse } 3403c93bb85bSJerome Glisse } 3404c93bb85bSJerome Glisse 340568adac5eSBen Skeggs mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff); 3406c93bb85bSJerome Glisse 3407c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) { 3408c93bb85bSJerome Glisse if (rdev->mc.vram_width == 32) { 340968adac5eSBen Skeggs k1.full = dfixed_const(40); 3410c93bb85bSJerome Glisse c = 3; 3411c93bb85bSJerome Glisse } else { 341268adac5eSBen Skeggs k1.full = dfixed_const(20); 3413c93bb85bSJerome Glisse c = 1; 3414c93bb85bSJerome Glisse } 3415c93bb85bSJerome Glisse } else { 341668adac5eSBen Skeggs k1.full = dfixed_const(40); 3417c93bb85bSJerome Glisse c = 3; 3418c93bb85bSJerome Glisse } 3419c93bb85bSJerome Glisse 342068adac5eSBen Skeggs temp_ff.full = dfixed_const(2); 342168adac5eSBen Skeggs mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff); 342268adac5eSBen Skeggs temp_ff.full = dfixed_const(c); 342368adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff); 342468adac5eSBen Skeggs temp_ff.full = dfixed_const(4); 342568adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff); 342668adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff); 3427c93bb85bSJerome Glisse mc_latency_mclk.full += k1.full; 3428c93bb85bSJerome Glisse 342968adac5eSBen Skeggs mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff); 343068adac5eSBen Skeggs mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff); 3431c93bb85bSJerome Glisse 3432c93bb85bSJerome Glisse /* 3433c93bb85bSJerome Glisse HW cursor time assuming worst case of full size colour cursor. 3434c93bb85bSJerome Glisse */ 343568adac5eSBen Skeggs temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1)))); 3436c93bb85bSJerome Glisse temp_ff.full += trcd_ff.full; 3437c93bb85bSJerome Glisse if (temp_ff.full < tras_ff.full) 3438c93bb85bSJerome Glisse temp_ff.full = tras_ff.full; 343968adac5eSBen Skeggs cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff); 3440c93bb85bSJerome Glisse 344168adac5eSBen Skeggs temp_ff.full = dfixed_const(cur_size); 344268adac5eSBen Skeggs cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff); 3443c93bb85bSJerome Glisse /* 3444c93bb85bSJerome Glisse Find the total latency for the display data. 3445c93bb85bSJerome Glisse */ 344668adac5eSBen Skeggs disp_latency_overhead.full = dfixed_const(8); 344768adac5eSBen Skeggs disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff); 3448c93bb85bSJerome Glisse mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full; 3449c93bb85bSJerome Glisse mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full; 3450c93bb85bSJerome Glisse 3451c93bb85bSJerome Glisse if (mc_latency_mclk.full > mc_latency_sclk.full) 3452c93bb85bSJerome Glisse disp_latency.full = mc_latency_mclk.full; 3453c93bb85bSJerome Glisse else 3454c93bb85bSJerome Glisse disp_latency.full = mc_latency_sclk.full; 3455c93bb85bSJerome Glisse 3456c93bb85bSJerome Glisse /* setup Max GRPH_STOP_REQ default value */ 3457c93bb85bSJerome Glisse if (ASIC_IS_RV100(rdev)) 3458c93bb85bSJerome Glisse max_stop_req = 0x5c; 3459c93bb85bSJerome Glisse else 3460c93bb85bSJerome Glisse max_stop_req = 0x7c; 3461c93bb85bSJerome Glisse 3462c93bb85bSJerome Glisse if (mode1) { 3463c93bb85bSJerome Glisse /* CRTC1 3464c93bb85bSJerome Glisse Set GRPH_BUFFER_CNTL register using h/w defined optimal values. 3465c93bb85bSJerome Glisse GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ] 3466c93bb85bSJerome Glisse */ 3467c93bb85bSJerome Glisse stop_req = mode1->hdisplay * pixel_bytes1 / 16; 3468c93bb85bSJerome Glisse 3469c93bb85bSJerome Glisse if (stop_req > max_stop_req) 3470c93bb85bSJerome Glisse stop_req = max_stop_req; 3471c93bb85bSJerome Glisse 3472c93bb85bSJerome Glisse /* 3473c93bb85bSJerome Glisse Find the drain rate of the display buffer. 3474c93bb85bSJerome Glisse */ 347568adac5eSBen Skeggs temp_ff.full = dfixed_const((16/pixel_bytes1)); 347668adac5eSBen Skeggs disp_drain_rate.full = dfixed_div(pix_clk, temp_ff); 3477c93bb85bSJerome Glisse 3478c93bb85bSJerome Glisse /* 3479c93bb85bSJerome Glisse Find the critical point of the display buffer. 3480c93bb85bSJerome Glisse */ 348168adac5eSBen Skeggs crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency); 348268adac5eSBen Skeggs crit_point_ff.full += dfixed_const_half(0); 3483c93bb85bSJerome Glisse 348468adac5eSBen Skeggs critical_point = dfixed_trunc(crit_point_ff); 3485c93bb85bSJerome Glisse 3486c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 3487c93bb85bSJerome Glisse critical_point = 0; 3488c93bb85bSJerome Glisse } 3489c93bb85bSJerome Glisse 3490c93bb85bSJerome Glisse /* 3491c93bb85bSJerome Glisse The critical point should never be above max_stop_req-4. Setting 3492c93bb85bSJerome Glisse GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time. 3493c93bb85bSJerome Glisse */ 3494c93bb85bSJerome Glisse if (max_stop_req - critical_point < 4) 3495c93bb85bSJerome Glisse critical_point = 0; 3496c93bb85bSJerome Glisse 3497c93bb85bSJerome Glisse if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) { 3498c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/ 3499c93bb85bSJerome Glisse critical_point = 0x10; 3500c93bb85bSJerome Glisse } 3501c93bb85bSJerome Glisse 3502c93bb85bSJerome Glisse temp = RREG32(RADEON_GRPH_BUFFER_CNTL); 3503c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_STOP_REQ_MASK); 3504c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 3505c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_START_REQ_MASK); 3506c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 3507c93bb85bSJerome Glisse (stop_req > 0x15)) { 3508c93bb85bSJerome Glisse stop_req -= 0x10; 3509c93bb85bSJerome Glisse } 3510c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 3511c93bb85bSJerome Glisse temp |= RADEON_GRPH_BUFFER_SIZE; 3512c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_CRITICAL_CNTL | 3513c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 3514c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 3515c93bb85bSJerome Glisse /* 3516c93bb85bSJerome Glisse Write the result into the register. 3517c93bb85bSJerome Glisse */ 3518c93bb85bSJerome Glisse WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 3519c93bb85bSJerome Glisse (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 3520c93bb85bSJerome Glisse 3521c93bb85bSJerome Glisse #if 0 3522c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 3523c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 3524c93bb85bSJerome Glisse /* attempt to program RS400 disp regs correctly ??? */ 3525c93bb85bSJerome Glisse temp = RREG32(RS400_DISP1_REG_CNTL); 3526c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK | 3527c93bb85bSJerome Glisse RS400_DISP1_STOP_REQ_LEVEL_MASK); 3528c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, (temp | 3529c93bb85bSJerome Glisse (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 3530c93bb85bSJerome Glisse (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 3531c93bb85bSJerome Glisse temp = RREG32(RS400_DMIF_MEM_CNTL1); 3532c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK | 3533c93bb85bSJerome Glisse RS400_DISP1_CRITICAL_POINT_STOP_MASK); 3534c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, (temp | 3535c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) | 3536c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT))); 3537c93bb85bSJerome Glisse } 3538c93bb85bSJerome Glisse #endif 3539c93bb85bSJerome Glisse 3540d9fdaafbSDave Airlie DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n", 3541c93bb85bSJerome Glisse /* (unsigned int)info->SavedReg->grph_buffer_cntl, */ 3542c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL)); 3543c93bb85bSJerome Glisse } 3544c93bb85bSJerome Glisse 3545c93bb85bSJerome Glisse if (mode2) { 3546c93bb85bSJerome Glisse u32 grph2_cntl; 3547c93bb85bSJerome Glisse stop_req = mode2->hdisplay * pixel_bytes2 / 16; 3548c93bb85bSJerome Glisse 3549c93bb85bSJerome Glisse if (stop_req > max_stop_req) 3550c93bb85bSJerome Glisse stop_req = max_stop_req; 3551c93bb85bSJerome Glisse 3552c93bb85bSJerome Glisse /* 3553c93bb85bSJerome Glisse Find the drain rate of the display buffer. 3554c93bb85bSJerome Glisse */ 355568adac5eSBen Skeggs temp_ff.full = dfixed_const((16/pixel_bytes2)); 355668adac5eSBen Skeggs disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff); 3557c93bb85bSJerome Glisse 3558c93bb85bSJerome Glisse grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL); 3559c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK); 3560c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 3561c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK); 3562c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 3563c93bb85bSJerome Glisse (stop_req > 0x15)) { 3564c93bb85bSJerome Glisse stop_req -= 0x10; 3565c93bb85bSJerome Glisse } 3566c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 3567c93bb85bSJerome Glisse grph2_cntl |= RADEON_GRPH_BUFFER_SIZE; 3568c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL | 3569c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 3570c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 3571c93bb85bSJerome Glisse 3572c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS100) || 3573c93bb85bSJerome Glisse (rdev->family == CHIP_RS200)) 3574c93bb85bSJerome Glisse critical_point2 = 0; 3575c93bb85bSJerome Glisse else { 3576c93bb85bSJerome Glisse temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128; 357768adac5eSBen Skeggs temp_ff.full = dfixed_const(temp); 357868adac5eSBen Skeggs temp_ff.full = dfixed_mul(mclk_ff, temp_ff); 3579c93bb85bSJerome Glisse if (sclk_ff.full < temp_ff.full) 3580c93bb85bSJerome Glisse temp_ff.full = sclk_ff.full; 3581c93bb85bSJerome Glisse 3582c93bb85bSJerome Glisse read_return_rate.full = temp_ff.full; 3583c93bb85bSJerome Glisse 3584c93bb85bSJerome Glisse if (mode1) { 3585c93bb85bSJerome Glisse temp_ff.full = read_return_rate.full - disp_drain_rate.full; 358668adac5eSBen Skeggs time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff); 3587c93bb85bSJerome Glisse } else { 3588c93bb85bSJerome Glisse time_disp1_drop_priority.full = 0; 3589c93bb85bSJerome Glisse } 3590c93bb85bSJerome Glisse crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full; 359168adac5eSBen Skeggs crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2); 359268adac5eSBen Skeggs crit_point_ff.full += dfixed_const_half(0); 3593c93bb85bSJerome Glisse 359468adac5eSBen Skeggs critical_point2 = dfixed_trunc(crit_point_ff); 3595c93bb85bSJerome Glisse 3596c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 3597c93bb85bSJerome Glisse critical_point2 = 0; 3598c93bb85bSJerome Glisse } 3599c93bb85bSJerome Glisse 3600c93bb85bSJerome Glisse if (max_stop_req - critical_point2 < 4) 3601c93bb85bSJerome Glisse critical_point2 = 0; 3602c93bb85bSJerome Glisse 3603c93bb85bSJerome Glisse } 3604c93bb85bSJerome Glisse 3605c93bb85bSJerome Glisse if (critical_point2 == 0 && rdev->family == CHIP_R300) { 3606c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0 */ 3607c93bb85bSJerome Glisse critical_point2 = 0x10; 3608c93bb85bSJerome Glisse } 3609c93bb85bSJerome Glisse 3610c93bb85bSJerome Glisse WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 3611c93bb85bSJerome Glisse (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 3612c93bb85bSJerome Glisse 3613c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 3614c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 3615c93bb85bSJerome Glisse #if 0 3616c93bb85bSJerome Glisse /* attempt to program RS400 disp2 regs correctly ??? */ 3617c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL1); 3618c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK | 3619c93bb85bSJerome Glisse RS400_DISP2_STOP_REQ_LEVEL_MASK); 3620c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, (temp | 3621c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 3622c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 3623c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL2); 3624c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK | 3625c93bb85bSJerome Glisse RS400_DISP2_CRITICAL_POINT_STOP_MASK); 3626c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, (temp | 3627c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) | 3628c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT))); 3629c93bb85bSJerome Glisse #endif 3630c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC); 3631c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000); 3632c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC); 3633c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC); 3634c93bb85bSJerome Glisse } 3635c93bb85bSJerome Glisse 3636d9fdaafbSDave Airlie DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n", 3637c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL)); 3638c93bb85bSJerome Glisse } 36395b5561b3SMario Kleiner 36405b5561b3SMario Kleiner /* Save number of lines the linebuffer leads before the scanout */ 36415b5561b3SMario Kleiner if (mode1) 36425b5561b3SMario Kleiner rdev->mode_info.crtcs[0]->lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode1->crtc_hdisplay); 36435b5561b3SMario Kleiner 36445b5561b3SMario Kleiner if (mode2) 36455b5561b3SMario Kleiner rdev->mode_info.crtcs[1]->lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode2->crtc_hdisplay); 3646c93bb85bSJerome Glisse } 3647551ebd83SDave Airlie 3648e32eb50dSChristian König int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring) 36493ce0a23dSJerome Glisse { 36503ce0a23dSJerome Glisse uint32_t scratch; 36513ce0a23dSJerome Glisse uint32_t tmp = 0; 36523ce0a23dSJerome Glisse unsigned i; 36533ce0a23dSJerome Glisse int r; 36543ce0a23dSJerome Glisse 36553ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 36563ce0a23dSJerome Glisse if (r) { 36573ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r); 36583ce0a23dSJerome Glisse return r; 36593ce0a23dSJerome Glisse } 36603ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 3661e32eb50dSChristian König r = radeon_ring_lock(rdev, ring, 2); 36623ce0a23dSJerome Glisse if (r) { 36633ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r); 36643ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 36653ce0a23dSJerome Glisse return r; 36663ce0a23dSJerome Glisse } 3667e32eb50dSChristian König radeon_ring_write(ring, PACKET0(scratch, 0)); 3668e32eb50dSChristian König radeon_ring_write(ring, 0xDEADBEEF); 36691538a9e0SMichel Dänzer radeon_ring_unlock_commit(rdev, ring, false); 36703ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 36713ce0a23dSJerome Glisse tmp = RREG32(scratch); 36723ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 36733ce0a23dSJerome Glisse break; 36743ce0a23dSJerome Glisse } 36750e1a351dSSam Ravnborg udelay(1); 36763ce0a23dSJerome Glisse } 36773ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 36783ce0a23dSJerome Glisse DRM_INFO("ring test succeeded in %d usecs\n", i); 36793ce0a23dSJerome Glisse } else { 3680369d7ec1SAlex Deucher DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n", 36813ce0a23dSJerome Glisse scratch, tmp); 36823ce0a23dSJerome Glisse r = -EINVAL; 36833ce0a23dSJerome Glisse } 36843ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 36853ce0a23dSJerome Glisse return r; 36863ce0a23dSJerome Glisse } 36873ce0a23dSJerome Glisse 36883ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib) 36893ce0a23dSJerome Glisse { 3690e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 36917b1f2485SChristian König 3692c7eff978SAlex Deucher if (ring->rptr_save_reg) { 3693c7eff978SAlex Deucher u32 next_rptr = ring->wptr + 2 + 3; 3694c7eff978SAlex Deucher radeon_ring_write(ring, PACKET0(ring->rptr_save_reg, 0)); 3695c7eff978SAlex Deucher radeon_ring_write(ring, next_rptr); 3696c7eff978SAlex Deucher } 3697c7eff978SAlex Deucher 3698e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1)); 3699e32eb50dSChristian König radeon_ring_write(ring, ib->gpu_addr); 3700e32eb50dSChristian König radeon_ring_write(ring, ib->length_dw); 37013ce0a23dSJerome Glisse } 37023ce0a23dSJerome Glisse 3703f712812eSAlex Deucher int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring) 37043ce0a23dSJerome Glisse { 3705f2e39221SJerome Glisse struct radeon_ib ib; 37063ce0a23dSJerome Glisse uint32_t scratch; 37073ce0a23dSJerome Glisse uint32_t tmp = 0; 37083ce0a23dSJerome Glisse unsigned i; 37093ce0a23dSJerome Glisse int r; 37103ce0a23dSJerome Glisse 37113ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 37123ce0a23dSJerome Glisse if (r) { 37133ce0a23dSJerome Glisse DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r); 37143ce0a23dSJerome Glisse return r; 37153ce0a23dSJerome Glisse } 37163ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 37174bf3dd92SChristian König r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, NULL, 256); 37183ce0a23dSJerome Glisse if (r) { 3719af026c5bSMichel Dänzer DRM_ERROR("radeon: failed to get ib (%d).\n", r); 3720af026c5bSMichel Dänzer goto free_scratch; 37213ce0a23dSJerome Glisse } 3722f2e39221SJerome Glisse ib.ptr[0] = PACKET0(scratch, 0); 3723f2e39221SJerome Glisse ib.ptr[1] = 0xDEADBEEF; 3724f2e39221SJerome Glisse ib.ptr[2] = PACKET2(0); 3725f2e39221SJerome Glisse ib.ptr[3] = PACKET2(0); 3726f2e39221SJerome Glisse ib.ptr[4] = PACKET2(0); 3727f2e39221SJerome Glisse ib.ptr[5] = PACKET2(0); 3728f2e39221SJerome Glisse ib.ptr[6] = PACKET2(0); 3729f2e39221SJerome Glisse ib.ptr[7] = PACKET2(0); 3730f2e39221SJerome Glisse ib.length_dw = 8; 37311538a9e0SMichel Dänzer r = radeon_ib_schedule(rdev, &ib, NULL, false); 37323ce0a23dSJerome Glisse if (r) { 3733af026c5bSMichel Dänzer DRM_ERROR("radeon: failed to schedule ib (%d).\n", r); 3734af026c5bSMichel Dänzer goto free_ib; 37353ce0a23dSJerome Glisse } 373604db4cafSMatthew Dawson r = radeon_fence_wait_timeout(ib.fence, false, usecs_to_jiffies( 373704db4cafSMatthew Dawson RADEON_USEC_IB_TEST_TIMEOUT)); 373804db4cafSMatthew Dawson if (r < 0) { 3739af026c5bSMichel Dänzer DRM_ERROR("radeon: fence wait failed (%d).\n", r); 3740af026c5bSMichel Dänzer goto free_ib; 374104db4cafSMatthew Dawson } else if (r == 0) { 374204db4cafSMatthew Dawson DRM_ERROR("radeon: fence wait timed out.\n"); 374304db4cafSMatthew Dawson r = -ETIMEDOUT; 374404db4cafSMatthew Dawson goto free_ib; 37453ce0a23dSJerome Glisse } 374604db4cafSMatthew Dawson r = 0; 37473ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 37483ce0a23dSJerome Glisse tmp = RREG32(scratch); 37493ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 37503ce0a23dSJerome Glisse break; 37513ce0a23dSJerome Glisse } 37520e1a351dSSam Ravnborg udelay(1); 37533ce0a23dSJerome Glisse } 37543ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 37553ce0a23dSJerome Glisse DRM_INFO("ib test succeeded in %u usecs\n", i); 37563ce0a23dSJerome Glisse } else { 375762f288cfSPaul Bolle DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n", 37583ce0a23dSJerome Glisse scratch, tmp); 37593ce0a23dSJerome Glisse r = -EINVAL; 37603ce0a23dSJerome Glisse } 3761af026c5bSMichel Dänzer free_ib: 37623ce0a23dSJerome Glisse radeon_ib_free(rdev, &ib); 3763af026c5bSMichel Dänzer free_scratch: 3764af026c5bSMichel Dänzer radeon_scratch_free(rdev, scratch); 37653ce0a23dSJerome Glisse return r; 37663ce0a23dSJerome Glisse } 37679f022ddfSJerome Glisse 37689f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save) 37699f022ddfSJerome Glisse { 37709f022ddfSJerome Glisse /* Shutdown CP we shouldn't need to do that but better be safe than 37719f022ddfSJerome Glisse * sorry 37729f022ddfSJerome Glisse */ 3773e32eb50dSChristian König rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false; 37749f022ddfSJerome Glisse WREG32(R_000740_CP_CSQ_CNTL, 0); 37759f022ddfSJerome Glisse 37769f022ddfSJerome Glisse /* Save few CRTC registers */ 3777ca6ffc64SJerome Glisse save->GENMO_WT = RREG8(R_0003C2_GENMO_WT); 37789f022ddfSJerome Glisse save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL); 37799f022ddfSJerome Glisse save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL); 37809f022ddfSJerome Glisse save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET); 37819f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 37829f022ddfSJerome Glisse save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL); 37839f022ddfSJerome Glisse save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET); 37849f022ddfSJerome Glisse } 37859f022ddfSJerome Glisse 37869f022ddfSJerome Glisse /* Disable VGA aperture access */ 3787ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT); 37889f022ddfSJerome Glisse /* Disable cursor, overlay, crtc */ 37899f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1)); 37909f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL | 37919f022ddfSJerome Glisse S_000054_CRTC_DISPLAY_DIS(1)); 37929f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, 37939f022ddfSJerome Glisse (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) | 37949f022ddfSJerome Glisse S_000050_CRTC_DISP_REQ_EN_B(1)); 37959f022ddfSJerome Glisse WREG32(R_000420_OV0_SCALE_CNTL, 37969f022ddfSJerome Glisse C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL)); 37979f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET); 37989f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 37999f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET | 38009f022ddfSJerome Glisse S_000360_CUR2_LOCK(1)); 38019f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, 38029f022ddfSJerome Glisse (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) | 38039f022ddfSJerome Glisse S_0003F8_CRTC2_DISPLAY_DIS(1) | 38049f022ddfSJerome Glisse S_0003F8_CRTC2_DISP_REQ_EN_B(1)); 38059f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, 38069f022ddfSJerome Glisse C_000360_CUR2_LOCK & save->CUR2_OFFSET); 38079f022ddfSJerome Glisse } 38089f022ddfSJerome Glisse } 38099f022ddfSJerome Glisse 38109f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save) 38119f022ddfSJerome Glisse { 38129f022ddfSJerome Glisse /* Update base address for crtc */ 3813d594e46aSJerome Glisse WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start); 38149f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 3815d594e46aSJerome Glisse WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start); 38169f022ddfSJerome Glisse } 38179f022ddfSJerome Glisse /* Restore CRTC registers */ 3818ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, save->GENMO_WT); 38199f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL); 38209f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL); 38219f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 38229f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL); 38239f022ddfSJerome Glisse } 38249f022ddfSJerome Glisse } 3825ca6ffc64SJerome Glisse 3826ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev) 3827ca6ffc64SJerome Glisse { 3828ca6ffc64SJerome Glisse u32 tmp; 3829ca6ffc64SJerome Glisse 3830ca6ffc64SJerome Glisse tmp = RREG8(R_0003C2_GENMO_WT); 3831ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp); 3832ca6ffc64SJerome Glisse } 3833d4550907SJerome Glisse 3834d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev) 3835d4550907SJerome Glisse { 3836d4550907SJerome Glisse struct r100_mc_save save; 3837d4550907SJerome Glisse 3838d4550907SJerome Glisse /* Stops all mc clients */ 3839d4550907SJerome Glisse r100_mc_stop(rdev, &save); 3840d4550907SJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3841d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 3842d4550907SJerome Glisse S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) | 3843d4550907SJerome Glisse S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16)); 3844d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base)); 3845d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3846d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 3847d4550907SJerome Glisse upper_32_bits(rdev->mc.agp_base) & 0xff); 3848d4550907SJerome Glisse } else { 3849d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF); 3850d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, 0); 3851d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3852d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 0); 3853d4550907SJerome Glisse } 3854d4550907SJerome Glisse /* Wait for mc idle */ 3855d4550907SJerome Glisse if (r100_mc_wait_for_idle(rdev)) 3856d4550907SJerome Glisse dev_warn(rdev->dev, "Wait for MC idle timeout.\n"); 3857d4550907SJerome Glisse /* Program MC, should be a 32bits limited address space */ 3858d4550907SJerome Glisse WREG32(R_000148_MC_FB_LOCATION, 3859d4550907SJerome Glisse S_000148_MC_FB_START(rdev->mc.vram_start >> 16) | 3860d4550907SJerome Glisse S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16)); 3861d4550907SJerome Glisse r100_mc_resume(rdev, &save); 3862d4550907SJerome Glisse } 3863d4550907SJerome Glisse 38641109ca09SLauri Kasanen static void r100_clock_startup(struct radeon_device *rdev) 3865d4550907SJerome Glisse { 3866d4550907SJerome Glisse u32 tmp; 3867d4550907SJerome Glisse 3868d4550907SJerome Glisse if (radeon_dynclks != -1 && radeon_dynclks) 3869d4550907SJerome Glisse radeon_legacy_set_clock_gating(rdev, 1); 3870d4550907SJerome Glisse /* We need to force on some of the block */ 3871d4550907SJerome Glisse tmp = RREG32_PLL(R_00000D_SCLK_CNTL); 3872d4550907SJerome Glisse tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1); 3873d4550907SJerome Glisse if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280)) 3874d4550907SJerome Glisse tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1); 3875d4550907SJerome Glisse WREG32_PLL(R_00000D_SCLK_CNTL, tmp); 3876d4550907SJerome Glisse } 3877d4550907SJerome Glisse 3878d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev) 3879d4550907SJerome Glisse { 3880d4550907SJerome Glisse int r; 3881d4550907SJerome Glisse 388292cde00cSAlex Deucher /* set common regs */ 388392cde00cSAlex Deucher r100_set_common_regs(rdev); 388492cde00cSAlex Deucher /* program mc */ 3885d4550907SJerome Glisse r100_mc_program(rdev); 3886d4550907SJerome Glisse /* Resume clock */ 3887d4550907SJerome Glisse r100_clock_startup(rdev); 3888d4550907SJerome Glisse /* Initialize GART (initialize after TTM so we can allocate 3889d4550907SJerome Glisse * memory through TTM but finalize after TTM) */ 389017e15b0cSDave Airlie r100_enable_bm(rdev); 3891d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 3892d4550907SJerome Glisse r = r100_pci_gart_enable(rdev); 3893d4550907SJerome Glisse if (r) 3894d4550907SJerome Glisse return r; 3895d4550907SJerome Glisse } 3896724c80e1SAlex Deucher 3897724c80e1SAlex Deucher /* allocate wb buffer */ 3898724c80e1SAlex Deucher r = radeon_wb_init(rdev); 3899724c80e1SAlex Deucher if (r) 3900724c80e1SAlex Deucher return r; 3901724c80e1SAlex Deucher 390230eb77f4SJerome Glisse r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX); 390330eb77f4SJerome Glisse if (r) { 390430eb77f4SJerome Glisse dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r); 390530eb77f4SJerome Glisse return r; 390630eb77f4SJerome Glisse } 390730eb77f4SJerome Glisse 3908d4550907SJerome Glisse /* Enable IRQ */ 3909e49f3959SAdis Hamzić if (!rdev->irq.installed) { 3910e49f3959SAdis Hamzić r = radeon_irq_kms_init(rdev); 3911e49f3959SAdis Hamzić if (r) 3912e49f3959SAdis Hamzić return r; 3913e49f3959SAdis Hamzić } 3914e49f3959SAdis Hamzić 3915d4550907SJerome Glisse r100_irq_set(rdev); 3916cafe6609SJerome Glisse rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL); 3917d4550907SJerome Glisse /* 1M ring buffer */ 3918d4550907SJerome Glisse r = r100_cp_init(rdev, 1024 * 1024); 3919d4550907SJerome Glisse if (r) { 3920ec4f2ac4SPaul Bolle dev_err(rdev->dev, "failed initializing CP (%d).\n", r); 3921d4550907SJerome Glisse return r; 3922d4550907SJerome Glisse } 3923b15ba512SJerome Glisse 39242898c348SChristian König r = radeon_ib_pool_init(rdev); 39252898c348SChristian König if (r) { 39262898c348SChristian König dev_err(rdev->dev, "IB initialization failed (%d).\n", r); 3927b15ba512SJerome Glisse return r; 39282898c348SChristian König } 3929b15ba512SJerome Glisse 3930d4550907SJerome Glisse return 0; 3931d4550907SJerome Glisse } 3932d4550907SJerome Glisse 3933d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev) 3934d4550907SJerome Glisse { 39356b7746e8SJerome Glisse int r; 39366b7746e8SJerome Glisse 3937d4550907SJerome Glisse /* Make sur GART are not working */ 3938d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3939d4550907SJerome Glisse r100_pci_gart_disable(rdev); 3940d4550907SJerome Glisse /* Resume clock before doing reset */ 3941d4550907SJerome Glisse r100_clock_startup(rdev); 3942d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 3943a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 3944d4550907SJerome Glisse dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 3945d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 3946d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 3947d4550907SJerome Glisse } 3948d4550907SJerome Glisse /* post */ 3949d4550907SJerome Glisse radeon_combios_asic_init(rdev->ddev); 3950d4550907SJerome Glisse /* Resume clock after posting */ 3951d4550907SJerome Glisse r100_clock_startup(rdev); 3952550e2d92SDave Airlie /* Initialize surface registers */ 3953550e2d92SDave Airlie radeon_surface_init(rdev); 3954b15ba512SJerome Glisse 3955b15ba512SJerome Glisse rdev->accel_working = true; 39566b7746e8SJerome Glisse r = r100_startup(rdev); 39576b7746e8SJerome Glisse if (r) { 39586b7746e8SJerome Glisse rdev->accel_working = false; 39596b7746e8SJerome Glisse } 39606b7746e8SJerome Glisse return r; 3961d4550907SJerome Glisse } 3962d4550907SJerome Glisse 3963d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev) 3964d4550907SJerome Glisse { 39656c7bcceaSAlex Deucher radeon_pm_suspend(rdev); 3966d4550907SJerome Glisse r100_cp_disable(rdev); 3967724c80e1SAlex Deucher radeon_wb_disable(rdev); 3968d4550907SJerome Glisse r100_irq_disable(rdev); 3969d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3970d4550907SJerome Glisse r100_pci_gart_disable(rdev); 3971d4550907SJerome Glisse return 0; 3972d4550907SJerome Glisse } 3973d4550907SJerome Glisse 3974d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev) 3975d4550907SJerome Glisse { 39766c7bcceaSAlex Deucher radeon_pm_fini(rdev); 3977d4550907SJerome Glisse r100_cp_fini(rdev); 3978724c80e1SAlex Deucher radeon_wb_fini(rdev); 39792898c348SChristian König radeon_ib_pool_fini(rdev); 3980d4550907SJerome Glisse radeon_gem_fini(rdev); 3981d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3982d4550907SJerome Glisse r100_pci_gart_fini(rdev); 3983d0269ed8SJerome Glisse radeon_agp_fini(rdev); 3984d4550907SJerome Glisse radeon_irq_kms_fini(rdev); 3985d4550907SJerome Glisse radeon_fence_driver_fini(rdev); 39864c788679SJerome Glisse radeon_bo_fini(rdev); 3987d4550907SJerome Glisse radeon_atombios_fini(rdev); 3988d4550907SJerome Glisse kfree(rdev->bios); 3989d4550907SJerome Glisse rdev->bios = NULL; 3990d4550907SJerome Glisse } 3991d4550907SJerome Glisse 39924c712e6cSDave Airlie /* 39934c712e6cSDave Airlie * Due to how kexec works, it can leave the hw fully initialised when it 39944c712e6cSDave Airlie * boots the new kernel. However doing our init sequence with the CP and 39954c712e6cSDave Airlie * WB stuff setup causes GPU hangs on the RN50 at least. So at startup 39964c712e6cSDave Airlie * do some quick sanity checks and restore sane values to avoid this 39974c712e6cSDave Airlie * problem. 39984c712e6cSDave Airlie */ 39994c712e6cSDave Airlie void r100_restore_sanity(struct radeon_device *rdev) 40004c712e6cSDave Airlie { 40014c712e6cSDave Airlie u32 tmp; 40024c712e6cSDave Airlie 40034c712e6cSDave Airlie tmp = RREG32(RADEON_CP_CSQ_CNTL); 40044c712e6cSDave Airlie if (tmp) { 40054c712e6cSDave Airlie WREG32(RADEON_CP_CSQ_CNTL, 0); 40064c712e6cSDave Airlie } 40074c712e6cSDave Airlie tmp = RREG32(RADEON_CP_RB_CNTL); 40084c712e6cSDave Airlie if (tmp) { 40094c712e6cSDave Airlie WREG32(RADEON_CP_RB_CNTL, 0); 40104c712e6cSDave Airlie } 40114c712e6cSDave Airlie tmp = RREG32(RADEON_SCRATCH_UMSK); 40124c712e6cSDave Airlie if (tmp) { 40134c712e6cSDave Airlie WREG32(RADEON_SCRATCH_UMSK, 0); 40144c712e6cSDave Airlie } 40154c712e6cSDave Airlie } 40164c712e6cSDave Airlie 4017d4550907SJerome Glisse int r100_init(struct radeon_device *rdev) 4018d4550907SJerome Glisse { 4019d4550907SJerome Glisse int r; 4020d4550907SJerome Glisse 4021d4550907SJerome Glisse /* Register debugfs file specific to this group of asics */ 40225b54d679SNirmoy Das r100_debugfs_mc_info_init(rdev); 4023d4550907SJerome Glisse /* Disable VGA */ 4024d4550907SJerome Glisse r100_vga_render_disable(rdev); 4025d4550907SJerome Glisse /* Initialize scratch registers */ 4026d4550907SJerome Glisse radeon_scratch_init(rdev); 4027d4550907SJerome Glisse /* Initialize surface registers */ 4028d4550907SJerome Glisse radeon_surface_init(rdev); 40294c712e6cSDave Airlie /* sanity check some register to avoid hangs like after kexec */ 40304c712e6cSDave Airlie r100_restore_sanity(rdev); 4031d4550907SJerome Glisse /* TODO: disable VGA need to use VGA request */ 4032d4550907SJerome Glisse /* BIOS*/ 4033d4550907SJerome Glisse if (!radeon_get_bios(rdev)) { 4034d4550907SJerome Glisse if (ASIC_IS_AVIVO(rdev)) 4035d4550907SJerome Glisse return -EINVAL; 4036d4550907SJerome Glisse } 4037d4550907SJerome Glisse if (rdev->is_atom_bios) { 4038d4550907SJerome Glisse dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n"); 4039d4550907SJerome Glisse return -EINVAL; 4040d4550907SJerome Glisse } else { 4041d4550907SJerome Glisse r = radeon_combios_init(rdev); 4042d4550907SJerome Glisse if (r) 4043d4550907SJerome Glisse return r; 4044d4550907SJerome Glisse } 4045d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 4046a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 4047d4550907SJerome Glisse dev_warn(rdev->dev, 4048d4550907SJerome Glisse "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 4049d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 4050d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 4051d4550907SJerome Glisse } 4052d4550907SJerome Glisse /* check if cards are posted or not */ 405372542d77SDave Airlie if (radeon_boot_test_post_card(rdev) == false) 405472542d77SDave Airlie return -EINVAL; 4055d4550907SJerome Glisse /* Set asic errata */ 4056d4550907SJerome Glisse r100_errata(rdev); 4057d4550907SJerome Glisse /* Initialize clocks */ 4058d4550907SJerome Glisse radeon_get_clock_info(rdev->ddev); 4059d594e46aSJerome Glisse /* initialize AGP */ 4060d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 4061d594e46aSJerome Glisse r = radeon_agp_init(rdev); 4062d594e46aSJerome Glisse if (r) { 4063d594e46aSJerome Glisse radeon_agp_disable(rdev); 4064d594e46aSJerome Glisse } 4065d594e46aSJerome Glisse } 4066d594e46aSJerome Glisse /* initialize VRAM */ 4067d594e46aSJerome Glisse r100_mc_init(rdev); 4068d4550907SJerome Glisse /* Fence driver */ 4069519424d7SBernard Zhao radeon_fence_driver_init(rdev); 4070d4550907SJerome Glisse /* Memory manager */ 40714c788679SJerome Glisse r = radeon_bo_init(rdev); 4072d4550907SJerome Glisse if (r) 4073d4550907SJerome Glisse return r; 4074d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 4075d4550907SJerome Glisse r = r100_pci_gart_init(rdev); 4076d4550907SJerome Glisse if (r) 4077d4550907SJerome Glisse return r; 4078d4550907SJerome Glisse } 4079d4550907SJerome Glisse r100_set_safe_registers(rdev); 4080b15ba512SJerome Glisse 40816c7bcceaSAlex Deucher /* Initialize power management */ 40826c7bcceaSAlex Deucher radeon_pm_init(rdev); 40836c7bcceaSAlex Deucher 4084d4550907SJerome Glisse rdev->accel_working = true; 4085d4550907SJerome Glisse r = r100_startup(rdev); 4086d4550907SJerome Glisse if (r) { 4087d4550907SJerome Glisse /* Somethings want wront with the accel init stop accel */ 4088d4550907SJerome Glisse dev_err(rdev->dev, "Disabling GPU acceleration\n"); 4089d4550907SJerome Glisse r100_cp_fini(rdev); 4090724c80e1SAlex Deucher radeon_wb_fini(rdev); 40912898c348SChristian König radeon_ib_pool_fini(rdev); 4092655efd3dSJerome Glisse radeon_irq_kms_fini(rdev); 4093d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 4094d4550907SJerome Glisse r100_pci_gart_fini(rdev); 4095d4550907SJerome Glisse rdev->accel_working = false; 4096d4550907SJerome Glisse } 4097d4550907SJerome Glisse return 0; 4098d4550907SJerome Glisse } 40996fcbef7aSAndi Kleen 41009e5acbc2SDenys Vlasenko uint32_t r100_mm_rreg_slow(struct radeon_device *rdev, uint32_t reg) 41019e5acbc2SDenys Vlasenko { 41029e5acbc2SDenys Vlasenko unsigned long flags; 41039e5acbc2SDenys Vlasenko uint32_t ret; 41049e5acbc2SDenys Vlasenko 41059e5acbc2SDenys Vlasenko spin_lock_irqsave(&rdev->mmio_idx_lock, flags); 41069e5acbc2SDenys Vlasenko writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX); 41079e5acbc2SDenys Vlasenko ret = readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA); 41089e5acbc2SDenys Vlasenko spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags); 41099e5acbc2SDenys Vlasenko return ret; 41109e5acbc2SDenys Vlasenko } 41119e5acbc2SDenys Vlasenko 41129e5acbc2SDenys Vlasenko void r100_mm_wreg_slow(struct radeon_device *rdev, uint32_t reg, uint32_t v) 41139e5acbc2SDenys Vlasenko { 41149e5acbc2SDenys Vlasenko unsigned long flags; 41159e5acbc2SDenys Vlasenko 41169e5acbc2SDenys Vlasenko spin_lock_irqsave(&rdev->mmio_idx_lock, flags); 41179e5acbc2SDenys Vlasenko writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX); 41189e5acbc2SDenys Vlasenko writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA); 41199e5acbc2SDenys Vlasenko spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags); 41209e5acbc2SDenys Vlasenko } 41219e5acbc2SDenys Vlasenko 41226fcbef7aSAndi Kleen u32 r100_io_rreg(struct radeon_device *rdev, u32 reg) 41236fcbef7aSAndi Kleen { 41246fcbef7aSAndi Kleen if (reg < rdev->rio_mem_size) 41256fcbef7aSAndi Kleen return ioread32(rdev->rio_mem + reg); 41266fcbef7aSAndi Kleen else { 41276fcbef7aSAndi Kleen iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX); 41286fcbef7aSAndi Kleen return ioread32(rdev->rio_mem + RADEON_MM_DATA); 41296fcbef7aSAndi Kleen } 41306fcbef7aSAndi Kleen } 41316fcbef7aSAndi Kleen 41326fcbef7aSAndi Kleen void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v) 41336fcbef7aSAndi Kleen { 41346fcbef7aSAndi Kleen if (reg < rdev->rio_mem_size) 41356fcbef7aSAndi Kleen iowrite32(v, rdev->rio_mem + reg); 41366fcbef7aSAndi Kleen else { 41376fcbef7aSAndi Kleen iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX); 41386fcbef7aSAndi Kleen iowrite32(v, rdev->rio_mem + RADEON_MM_DATA); 41396fcbef7aSAndi Kleen } 41406fcbef7aSAndi Kleen } 4141