1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/seq_file.h> 295a0e3ad6STejun Heo #include <linux/slab.h> 30760285e7SDavid Howells #include <drm/drmP.h> 31760285e7SDavid Howells #include <drm/radeon_drm.h> 32771fe6b9SJerome Glisse #include "radeon_reg.h" 33771fe6b9SJerome Glisse #include "radeon.h" 34e6990375SDaniel Vetter #include "radeon_asic.h" 353ce0a23dSJerome Glisse #include "r100d.h" 36d4550907SJerome Glisse #include "rs100d.h" 37d4550907SJerome Glisse #include "rv200d.h" 38d4550907SJerome Glisse #include "rv250d.h" 3949e02b73SAlex Deucher #include "atom.h" 403ce0a23dSJerome Glisse 4170967ab9SBen Hutchings #include <linux/firmware.h> 42e0cd3608SPaul Gortmaker #include <linux/module.h> 4370967ab9SBen Hutchings 44551ebd83SDave Airlie #include "r100_reg_safe.h" 45551ebd83SDave Airlie #include "rn50_reg_safe.h" 46551ebd83SDave Airlie 4770967ab9SBen Hutchings /* Firmware Names */ 4870967ab9SBen Hutchings #define FIRMWARE_R100 "radeon/R100_cp.bin" 4970967ab9SBen Hutchings #define FIRMWARE_R200 "radeon/R200_cp.bin" 5070967ab9SBen Hutchings #define FIRMWARE_R300 "radeon/R300_cp.bin" 5170967ab9SBen Hutchings #define FIRMWARE_R420 "radeon/R420_cp.bin" 5270967ab9SBen Hutchings #define FIRMWARE_RS690 "radeon/RS690_cp.bin" 5370967ab9SBen Hutchings #define FIRMWARE_RS600 "radeon/RS600_cp.bin" 5470967ab9SBen Hutchings #define FIRMWARE_R520 "radeon/R520_cp.bin" 5570967ab9SBen Hutchings 5670967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100); 5770967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200); 5870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300); 5970967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420); 6070967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690); 6170967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600); 6270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520); 63771fe6b9SJerome Glisse 64551ebd83SDave Airlie #include "r100_track.h" 65551ebd83SDave Airlie 6648ef779fSAlex Deucher /* This files gather functions specifics to: 6748ef779fSAlex Deucher * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 6848ef779fSAlex Deucher * and others in some cases. 6948ef779fSAlex Deucher */ 7048ef779fSAlex Deucher 712b48b968SAlex Deucher static bool r100_is_in_vblank(struct radeon_device *rdev, int crtc) 722b48b968SAlex Deucher { 732b48b968SAlex Deucher if (crtc == 0) { 742b48b968SAlex Deucher if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR) 752b48b968SAlex Deucher return true; 762b48b968SAlex Deucher else 772b48b968SAlex Deucher return false; 782b48b968SAlex Deucher } else { 792b48b968SAlex Deucher if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR) 802b48b968SAlex Deucher return true; 812b48b968SAlex Deucher else 822b48b968SAlex Deucher return false; 832b48b968SAlex Deucher } 842b48b968SAlex Deucher } 852b48b968SAlex Deucher 862b48b968SAlex Deucher static bool r100_is_counter_moving(struct radeon_device *rdev, int crtc) 872b48b968SAlex Deucher { 882b48b968SAlex Deucher u32 vline1, vline2; 892b48b968SAlex Deucher 902b48b968SAlex Deucher if (crtc == 0) { 912b48b968SAlex Deucher vline1 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; 922b48b968SAlex Deucher vline2 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; 932b48b968SAlex Deucher } else { 942b48b968SAlex Deucher vline1 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; 952b48b968SAlex Deucher vline2 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; 962b48b968SAlex Deucher } 972b48b968SAlex Deucher if (vline1 != vline2) 982b48b968SAlex Deucher return true; 992b48b968SAlex Deucher else 1002b48b968SAlex Deucher return false; 1012b48b968SAlex Deucher } 1022b48b968SAlex Deucher 10348ef779fSAlex Deucher /** 10448ef779fSAlex Deucher * r100_wait_for_vblank - vblank wait asic callback. 10548ef779fSAlex Deucher * 10648ef779fSAlex Deucher * @rdev: radeon_device pointer 10748ef779fSAlex Deucher * @crtc: crtc to wait for vblank on 10848ef779fSAlex Deucher * 10948ef779fSAlex Deucher * Wait for vblank on the requested crtc (r1xx-r4xx). 11048ef779fSAlex Deucher */ 1113ae19b75SAlex Deucher void r100_wait_for_vblank(struct radeon_device *rdev, int crtc) 1123ae19b75SAlex Deucher { 1132b48b968SAlex Deucher unsigned i = 0; 1143ae19b75SAlex Deucher 11594f768fdSAlex Deucher if (crtc >= rdev->num_crtc) 11694f768fdSAlex Deucher return; 11794f768fdSAlex Deucher 11894f768fdSAlex Deucher if (crtc == 0) { 1192b48b968SAlex Deucher if (!(RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN)) 1202b48b968SAlex Deucher return; 1213ae19b75SAlex Deucher } else { 1222b48b968SAlex Deucher if (!(RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN)) 1232b48b968SAlex Deucher return; 1243ae19b75SAlex Deucher } 1252b48b968SAlex Deucher 1262b48b968SAlex Deucher /* depending on when we hit vblank, we may be close to active; if so, 1272b48b968SAlex Deucher * wait for another frame. 1282b48b968SAlex Deucher */ 1292b48b968SAlex Deucher while (r100_is_in_vblank(rdev, crtc)) { 1302b48b968SAlex Deucher if (i++ % 100 == 0) { 1312b48b968SAlex Deucher if (!r100_is_counter_moving(rdev, crtc)) 1323ae19b75SAlex Deucher break; 1333ae19b75SAlex Deucher } 1343ae19b75SAlex Deucher } 1352b48b968SAlex Deucher 1362b48b968SAlex Deucher while (!r100_is_in_vblank(rdev, crtc)) { 1372b48b968SAlex Deucher if (i++ % 100 == 0) { 1382b48b968SAlex Deucher if (!r100_is_counter_moving(rdev, crtc)) 1392b48b968SAlex Deucher break; 1402b48b968SAlex Deucher } 1413ae19b75SAlex Deucher } 1423ae19b75SAlex Deucher } 1433ae19b75SAlex Deucher 14448ef779fSAlex Deucher /** 14548ef779fSAlex Deucher * r100_pre_page_flip - pre-pageflip callback. 14648ef779fSAlex Deucher * 14748ef779fSAlex Deucher * @rdev: radeon_device pointer 14848ef779fSAlex Deucher * @crtc: crtc to prepare for pageflip on 14948ef779fSAlex Deucher * 15048ef779fSAlex Deucher * Pre-pageflip callback (r1xx-r4xx). 15148ef779fSAlex Deucher * Enables the pageflip irq (vblank irq). 152771fe6b9SJerome Glisse */ 1536f34be50SAlex Deucher void r100_pre_page_flip(struct radeon_device *rdev, int crtc) 1546f34be50SAlex Deucher { 1556f34be50SAlex Deucher /* enable the pflip int */ 1566f34be50SAlex Deucher radeon_irq_kms_pflip_irq_get(rdev, crtc); 1576f34be50SAlex Deucher } 1586f34be50SAlex Deucher 15948ef779fSAlex Deucher /** 16048ef779fSAlex Deucher * r100_post_page_flip - pos-pageflip callback. 16148ef779fSAlex Deucher * 16248ef779fSAlex Deucher * @rdev: radeon_device pointer 16348ef779fSAlex Deucher * @crtc: crtc to cleanup pageflip on 16448ef779fSAlex Deucher * 16548ef779fSAlex Deucher * Post-pageflip callback (r1xx-r4xx). 16648ef779fSAlex Deucher * Disables the pageflip irq (vblank irq). 16748ef779fSAlex Deucher */ 1686f34be50SAlex Deucher void r100_post_page_flip(struct radeon_device *rdev, int crtc) 1696f34be50SAlex Deucher { 1706f34be50SAlex Deucher /* disable the pflip int */ 1716f34be50SAlex Deucher radeon_irq_kms_pflip_irq_put(rdev, crtc); 1726f34be50SAlex Deucher } 1736f34be50SAlex Deucher 17448ef779fSAlex Deucher /** 17548ef779fSAlex Deucher * r100_page_flip - pageflip callback. 17648ef779fSAlex Deucher * 17748ef779fSAlex Deucher * @rdev: radeon_device pointer 17848ef779fSAlex Deucher * @crtc_id: crtc to cleanup pageflip on 17948ef779fSAlex Deucher * @crtc_base: new address of the crtc (GPU MC address) 18048ef779fSAlex Deucher * 18148ef779fSAlex Deucher * Does the actual pageflip (r1xx-r4xx). 18248ef779fSAlex Deucher * During vblank we take the crtc lock and wait for the update_pending 18348ef779fSAlex Deucher * bit to go high, when it does, we release the lock, and allow the 18448ef779fSAlex Deucher * double buffered update to take place. 18548ef779fSAlex Deucher * Returns the current update pending status. 18648ef779fSAlex Deucher */ 1876f34be50SAlex Deucher u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base) 1886f34be50SAlex Deucher { 1896f34be50SAlex Deucher struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id]; 1906f34be50SAlex Deucher u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK; 191f6496479SAlex Deucher int i; 1926f34be50SAlex Deucher 1936f34be50SAlex Deucher /* Lock the graphics update lock */ 1946f34be50SAlex Deucher /* update the scanout addresses */ 1956f34be50SAlex Deucher WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp); 1966f34be50SAlex Deucher 197acb32506SAlex Deucher /* Wait for update_pending to go high. */ 198f6496479SAlex Deucher for (i = 0; i < rdev->usec_timeout; i++) { 199f6496479SAlex Deucher if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET) 200f6496479SAlex Deucher break; 201f6496479SAlex Deucher udelay(1); 202f6496479SAlex Deucher } 203acb32506SAlex Deucher DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n"); 2046f34be50SAlex Deucher 2056f34be50SAlex Deucher /* Unlock the lock, so double-buffering can take place inside vblank */ 2066f34be50SAlex Deucher tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK; 2076f34be50SAlex Deucher WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp); 2086f34be50SAlex Deucher 2096f34be50SAlex Deucher /* Return current update_pending status: */ 2106f34be50SAlex Deucher return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET; 2116f34be50SAlex Deucher } 2126f34be50SAlex Deucher 21348ef779fSAlex Deucher /** 21448ef779fSAlex Deucher * r100_pm_get_dynpm_state - look up dynpm power state callback. 21548ef779fSAlex Deucher * 21648ef779fSAlex Deucher * @rdev: radeon_device pointer 21748ef779fSAlex Deucher * 21848ef779fSAlex Deucher * Look up the optimal power state based on the 21948ef779fSAlex Deucher * current state of the GPU (r1xx-r5xx). 22048ef779fSAlex Deucher * Used for dynpm only. 22148ef779fSAlex Deucher */ 222ce8f5370SAlex Deucher void r100_pm_get_dynpm_state(struct radeon_device *rdev) 223a48b9b4eSAlex Deucher { 224a48b9b4eSAlex Deucher int i; 225ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = true; 226ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = true; 227a48b9b4eSAlex Deucher 228ce8f5370SAlex Deucher switch (rdev->pm.dynpm_planned_action) { 229ce8f5370SAlex Deucher case DYNPM_ACTION_MINIMUM: 230a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 0; 231ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = false; 232a48b9b4eSAlex Deucher break; 233ce8f5370SAlex Deucher case DYNPM_ACTION_DOWNCLOCK: 234a48b9b4eSAlex Deucher if (rdev->pm.current_power_state_index == 0) { 235a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 236ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = false; 237a48b9b4eSAlex Deucher } else { 238a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 239a48b9b4eSAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 240d7311171SAlex Deucher if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 241a48b9b4eSAlex Deucher continue; 242a48b9b4eSAlex Deucher else if (i >= rdev->pm.current_power_state_index) { 243a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 244a48b9b4eSAlex Deucher break; 245a48b9b4eSAlex Deucher } else { 246a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = i; 247a48b9b4eSAlex Deucher break; 248a48b9b4eSAlex Deucher } 249a48b9b4eSAlex Deucher } 250a48b9b4eSAlex Deucher } else 251a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 252a48b9b4eSAlex Deucher rdev->pm.current_power_state_index - 1; 253a48b9b4eSAlex Deucher } 254d7311171SAlex Deucher /* don't use the power state if crtcs are active and no display flag is set */ 255d7311171SAlex Deucher if ((rdev->pm.active_crtc_count > 0) && 256d7311171SAlex Deucher (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags & 257d7311171SAlex Deucher RADEON_PM_MODE_NO_DISPLAY)) { 258d7311171SAlex Deucher rdev->pm.requested_power_state_index++; 259d7311171SAlex Deucher } 260a48b9b4eSAlex Deucher break; 261ce8f5370SAlex Deucher case DYNPM_ACTION_UPCLOCK: 262a48b9b4eSAlex Deucher if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) { 263a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 264ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = false; 265a48b9b4eSAlex Deucher } else { 266a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 267a48b9b4eSAlex Deucher for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) { 268d7311171SAlex Deucher if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 269a48b9b4eSAlex Deucher continue; 270a48b9b4eSAlex Deucher else if (i <= rdev->pm.current_power_state_index) { 271a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 272a48b9b4eSAlex Deucher break; 273a48b9b4eSAlex Deucher } else { 274a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = i; 275a48b9b4eSAlex Deucher break; 276a48b9b4eSAlex Deucher } 277a48b9b4eSAlex Deucher } 278a48b9b4eSAlex Deucher } else 279a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 280a48b9b4eSAlex Deucher rdev->pm.current_power_state_index + 1; 281a48b9b4eSAlex Deucher } 282a48b9b4eSAlex Deucher break; 283ce8f5370SAlex Deucher case DYNPM_ACTION_DEFAULT: 28458e21dffSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index; 285ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = false; 28658e21dffSAlex Deucher break; 287ce8f5370SAlex Deucher case DYNPM_ACTION_NONE: 288a48b9b4eSAlex Deucher default: 289a48b9b4eSAlex Deucher DRM_ERROR("Requested mode for not defined action\n"); 290a48b9b4eSAlex Deucher return; 291a48b9b4eSAlex Deucher } 292a48b9b4eSAlex Deucher /* only one clock mode per power state */ 293a48b9b4eSAlex Deucher rdev->pm.requested_clock_mode_index = 0; 294a48b9b4eSAlex Deucher 295d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n", 296a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 297a48b9b4eSAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].sclk, 298a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 299a48b9b4eSAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].mclk, 300a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 30179daedc9SAlex Deucher pcie_lanes); 302a48b9b4eSAlex Deucher } 303a48b9b4eSAlex Deucher 30448ef779fSAlex Deucher /** 30548ef779fSAlex Deucher * r100_pm_init_profile - Initialize power profiles callback. 30648ef779fSAlex Deucher * 30748ef779fSAlex Deucher * @rdev: radeon_device pointer 30848ef779fSAlex Deucher * 30948ef779fSAlex Deucher * Initialize the power states used in profile mode 31048ef779fSAlex Deucher * (r1xx-r3xx). 31148ef779fSAlex Deucher * Used for profile mode only. 31248ef779fSAlex Deucher */ 313ce8f5370SAlex Deucher void r100_pm_init_profile(struct radeon_device *rdev) 314bae6b562SAlex Deucher { 315ce8f5370SAlex Deucher /* default */ 316ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; 317ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 318ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0; 319ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0; 320ce8f5370SAlex Deucher /* low sh */ 321ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0; 322ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0; 323ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0; 324ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0; 325c9e75b21SAlex Deucher /* mid sh */ 326c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0; 327c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0; 328c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0; 329c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0; 330ce8f5370SAlex Deucher /* high sh */ 331ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0; 332ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 333ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0; 334ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0; 335ce8f5370SAlex Deucher /* low mh */ 336ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0; 337ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 338ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0; 339ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0; 340c9e75b21SAlex Deucher /* mid mh */ 341c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0; 342c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 343c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0; 344c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0; 345ce8f5370SAlex Deucher /* high mh */ 346ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0; 347ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 348ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0; 349ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0; 350bae6b562SAlex Deucher } 351bae6b562SAlex Deucher 35248ef779fSAlex Deucher /** 35348ef779fSAlex Deucher * r100_pm_misc - set additional pm hw parameters callback. 35448ef779fSAlex Deucher * 35548ef779fSAlex Deucher * @rdev: radeon_device pointer 35648ef779fSAlex Deucher * 35748ef779fSAlex Deucher * Set non-clock parameters associated with a power state 35848ef779fSAlex Deucher * (voltage, pcie lanes, etc.) (r1xx-r4xx). 35948ef779fSAlex Deucher */ 36049e02b73SAlex Deucher void r100_pm_misc(struct radeon_device *rdev) 36149e02b73SAlex Deucher { 36249e02b73SAlex Deucher int requested_index = rdev->pm.requested_power_state_index; 36349e02b73SAlex Deucher struct radeon_power_state *ps = &rdev->pm.power_state[requested_index]; 36449e02b73SAlex Deucher struct radeon_voltage *voltage = &ps->clock_info[0].voltage; 36549e02b73SAlex Deucher u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl; 36649e02b73SAlex Deucher 36749e02b73SAlex Deucher if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) { 36849e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) { 36949e02b73SAlex Deucher tmp = RREG32(voltage->gpio.reg); 37049e02b73SAlex Deucher if (voltage->active_high) 37149e02b73SAlex Deucher tmp |= voltage->gpio.mask; 37249e02b73SAlex Deucher else 37349e02b73SAlex Deucher tmp &= ~(voltage->gpio.mask); 37449e02b73SAlex Deucher WREG32(voltage->gpio.reg, tmp); 37549e02b73SAlex Deucher if (voltage->delay) 37649e02b73SAlex Deucher udelay(voltage->delay); 37749e02b73SAlex Deucher } else { 37849e02b73SAlex Deucher tmp = RREG32(voltage->gpio.reg); 37949e02b73SAlex Deucher if (voltage->active_high) 38049e02b73SAlex Deucher tmp &= ~voltage->gpio.mask; 38149e02b73SAlex Deucher else 38249e02b73SAlex Deucher tmp |= voltage->gpio.mask; 38349e02b73SAlex Deucher WREG32(voltage->gpio.reg, tmp); 38449e02b73SAlex Deucher if (voltage->delay) 38549e02b73SAlex Deucher udelay(voltage->delay); 38649e02b73SAlex Deucher } 38749e02b73SAlex Deucher } 38849e02b73SAlex Deucher 38949e02b73SAlex Deucher sclk_cntl = RREG32_PLL(SCLK_CNTL); 39049e02b73SAlex Deucher sclk_cntl2 = RREG32_PLL(SCLK_CNTL2); 39149e02b73SAlex Deucher sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3); 39249e02b73SAlex Deucher sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL); 39349e02b73SAlex Deucher sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3); 39449e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) { 39549e02b73SAlex Deucher sclk_more_cntl |= REDUCED_SPEED_SCLK_EN; 39649e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE) 39749e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE; 39849e02b73SAlex Deucher else 39949e02b73SAlex Deucher sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE; 40049e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) 40149e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0); 40249e02b73SAlex Deucher else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) 40349e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2); 40449e02b73SAlex Deucher } else 40549e02b73SAlex Deucher sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN; 40649e02b73SAlex Deucher 40749e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) { 40849e02b73SAlex Deucher sclk_more_cntl |= IO_CG_VOLTAGE_DROP; 40949e02b73SAlex Deucher if (voltage->delay) { 41049e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DROP_SYNC; 41149e02b73SAlex Deucher switch (voltage->delay) { 41249e02b73SAlex Deucher case 33: 41349e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(0); 41449e02b73SAlex Deucher break; 41549e02b73SAlex Deucher case 66: 41649e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(1); 41749e02b73SAlex Deucher break; 41849e02b73SAlex Deucher case 99: 41949e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(2); 42049e02b73SAlex Deucher break; 42149e02b73SAlex Deucher case 132: 42249e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(3); 42349e02b73SAlex Deucher break; 42449e02b73SAlex Deucher } 42549e02b73SAlex Deucher } else 42649e02b73SAlex Deucher sclk_more_cntl &= ~VOLTAGE_DROP_SYNC; 42749e02b73SAlex Deucher } else 42849e02b73SAlex Deucher sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP; 42949e02b73SAlex Deucher 43049e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN) 43149e02b73SAlex Deucher sclk_cntl &= ~FORCE_HDP; 43249e02b73SAlex Deucher else 43349e02b73SAlex Deucher sclk_cntl |= FORCE_HDP; 43449e02b73SAlex Deucher 43549e02b73SAlex Deucher WREG32_PLL(SCLK_CNTL, sclk_cntl); 43649e02b73SAlex Deucher WREG32_PLL(SCLK_CNTL2, sclk_cntl2); 43749e02b73SAlex Deucher WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl); 43849e02b73SAlex Deucher 43949e02b73SAlex Deucher /* set pcie lanes */ 44049e02b73SAlex Deucher if ((rdev->flags & RADEON_IS_PCIE) && 44149e02b73SAlex Deucher !(rdev->flags & RADEON_IS_IGP) && 442798bcf73SAlex Deucher rdev->asic->pm.set_pcie_lanes && 44349e02b73SAlex Deucher (ps->pcie_lanes != 44449e02b73SAlex Deucher rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) { 44549e02b73SAlex Deucher radeon_set_pcie_lanes(rdev, 44649e02b73SAlex Deucher ps->pcie_lanes); 447d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes); 44849e02b73SAlex Deucher } 44949e02b73SAlex Deucher } 45049e02b73SAlex Deucher 45148ef779fSAlex Deucher /** 45248ef779fSAlex Deucher * r100_pm_prepare - pre-power state change callback. 45348ef779fSAlex Deucher * 45448ef779fSAlex Deucher * @rdev: radeon_device pointer 45548ef779fSAlex Deucher * 45648ef779fSAlex Deucher * Prepare for a power state change (r1xx-r4xx). 45748ef779fSAlex Deucher */ 45849e02b73SAlex Deucher void r100_pm_prepare(struct radeon_device *rdev) 45949e02b73SAlex Deucher { 46049e02b73SAlex Deucher struct drm_device *ddev = rdev->ddev; 46149e02b73SAlex Deucher struct drm_crtc *crtc; 46249e02b73SAlex Deucher struct radeon_crtc *radeon_crtc; 46349e02b73SAlex Deucher u32 tmp; 46449e02b73SAlex Deucher 46549e02b73SAlex Deucher /* disable any active CRTCs */ 46649e02b73SAlex Deucher list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { 46749e02b73SAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 46849e02b73SAlex Deucher if (radeon_crtc->enabled) { 46949e02b73SAlex Deucher if (radeon_crtc->crtc_id) { 47049e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC2_GEN_CNTL); 47149e02b73SAlex Deucher tmp |= RADEON_CRTC2_DISP_REQ_EN_B; 47249e02b73SAlex Deucher WREG32(RADEON_CRTC2_GEN_CNTL, tmp); 47349e02b73SAlex Deucher } else { 47449e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC_GEN_CNTL); 47549e02b73SAlex Deucher tmp |= RADEON_CRTC_DISP_REQ_EN_B; 47649e02b73SAlex Deucher WREG32(RADEON_CRTC_GEN_CNTL, tmp); 47749e02b73SAlex Deucher } 47849e02b73SAlex Deucher } 47949e02b73SAlex Deucher } 48049e02b73SAlex Deucher } 48149e02b73SAlex Deucher 48248ef779fSAlex Deucher /** 48348ef779fSAlex Deucher * r100_pm_finish - post-power state change callback. 48448ef779fSAlex Deucher * 48548ef779fSAlex Deucher * @rdev: radeon_device pointer 48648ef779fSAlex Deucher * 48748ef779fSAlex Deucher * Clean up after a power state change (r1xx-r4xx). 48848ef779fSAlex Deucher */ 48949e02b73SAlex Deucher void r100_pm_finish(struct radeon_device *rdev) 49049e02b73SAlex Deucher { 49149e02b73SAlex Deucher struct drm_device *ddev = rdev->ddev; 49249e02b73SAlex Deucher struct drm_crtc *crtc; 49349e02b73SAlex Deucher struct radeon_crtc *radeon_crtc; 49449e02b73SAlex Deucher u32 tmp; 49549e02b73SAlex Deucher 49649e02b73SAlex Deucher /* enable any active CRTCs */ 49749e02b73SAlex Deucher list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { 49849e02b73SAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 49949e02b73SAlex Deucher if (radeon_crtc->enabled) { 50049e02b73SAlex Deucher if (radeon_crtc->crtc_id) { 50149e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC2_GEN_CNTL); 50249e02b73SAlex Deucher tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B; 50349e02b73SAlex Deucher WREG32(RADEON_CRTC2_GEN_CNTL, tmp); 50449e02b73SAlex Deucher } else { 50549e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC_GEN_CNTL); 50649e02b73SAlex Deucher tmp &= ~RADEON_CRTC_DISP_REQ_EN_B; 50749e02b73SAlex Deucher WREG32(RADEON_CRTC_GEN_CNTL, tmp); 50849e02b73SAlex Deucher } 50949e02b73SAlex Deucher } 51049e02b73SAlex Deucher } 51149e02b73SAlex Deucher } 51249e02b73SAlex Deucher 51348ef779fSAlex Deucher /** 51448ef779fSAlex Deucher * r100_gui_idle - gui idle callback. 51548ef779fSAlex Deucher * 51648ef779fSAlex Deucher * @rdev: radeon_device pointer 51748ef779fSAlex Deucher * 51848ef779fSAlex Deucher * Check of the GUI (2D/3D engines) are idle (r1xx-r5xx). 51948ef779fSAlex Deucher * Returns true if idle, false if not. 52048ef779fSAlex Deucher */ 521def9ba9cSAlex Deucher bool r100_gui_idle(struct radeon_device *rdev) 522def9ba9cSAlex Deucher { 523def9ba9cSAlex Deucher if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE) 524def9ba9cSAlex Deucher return false; 525def9ba9cSAlex Deucher else 526def9ba9cSAlex Deucher return true; 527def9ba9cSAlex Deucher } 528def9ba9cSAlex Deucher 52905a05c50SAlex Deucher /* hpd for digital panel detect/disconnect */ 53048ef779fSAlex Deucher /** 53148ef779fSAlex Deucher * r100_hpd_sense - hpd sense callback. 53248ef779fSAlex Deucher * 53348ef779fSAlex Deucher * @rdev: radeon_device pointer 53448ef779fSAlex Deucher * @hpd: hpd (hotplug detect) pin 53548ef779fSAlex Deucher * 53648ef779fSAlex Deucher * Checks if a digital monitor is connected (r1xx-r4xx). 53748ef779fSAlex Deucher * Returns true if connected, false if not connected. 53848ef779fSAlex Deucher */ 53905a05c50SAlex Deucher bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd) 54005a05c50SAlex Deucher { 54105a05c50SAlex Deucher bool connected = false; 54205a05c50SAlex Deucher 54305a05c50SAlex Deucher switch (hpd) { 54405a05c50SAlex Deucher case RADEON_HPD_1: 54505a05c50SAlex Deucher if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE) 54605a05c50SAlex Deucher connected = true; 54705a05c50SAlex Deucher break; 54805a05c50SAlex Deucher case RADEON_HPD_2: 54905a05c50SAlex Deucher if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE) 55005a05c50SAlex Deucher connected = true; 55105a05c50SAlex Deucher break; 55205a05c50SAlex Deucher default: 55305a05c50SAlex Deucher break; 55405a05c50SAlex Deucher } 55505a05c50SAlex Deucher return connected; 55605a05c50SAlex Deucher } 55705a05c50SAlex Deucher 55848ef779fSAlex Deucher /** 55948ef779fSAlex Deucher * r100_hpd_set_polarity - hpd set polarity callback. 56048ef779fSAlex Deucher * 56148ef779fSAlex Deucher * @rdev: radeon_device pointer 56248ef779fSAlex Deucher * @hpd: hpd (hotplug detect) pin 56348ef779fSAlex Deucher * 56448ef779fSAlex Deucher * Set the polarity of the hpd pin (r1xx-r4xx). 56548ef779fSAlex Deucher */ 56605a05c50SAlex Deucher void r100_hpd_set_polarity(struct radeon_device *rdev, 56705a05c50SAlex Deucher enum radeon_hpd_id hpd) 56805a05c50SAlex Deucher { 56905a05c50SAlex Deucher u32 tmp; 57005a05c50SAlex Deucher bool connected = r100_hpd_sense(rdev, hpd); 57105a05c50SAlex Deucher 57205a05c50SAlex Deucher switch (hpd) { 57305a05c50SAlex Deucher case RADEON_HPD_1: 57405a05c50SAlex Deucher tmp = RREG32(RADEON_FP_GEN_CNTL); 57505a05c50SAlex Deucher if (connected) 57605a05c50SAlex Deucher tmp &= ~RADEON_FP_DETECT_INT_POL; 57705a05c50SAlex Deucher else 57805a05c50SAlex Deucher tmp |= RADEON_FP_DETECT_INT_POL; 57905a05c50SAlex Deucher WREG32(RADEON_FP_GEN_CNTL, tmp); 58005a05c50SAlex Deucher break; 58105a05c50SAlex Deucher case RADEON_HPD_2: 58205a05c50SAlex Deucher tmp = RREG32(RADEON_FP2_GEN_CNTL); 58305a05c50SAlex Deucher if (connected) 58405a05c50SAlex Deucher tmp &= ~RADEON_FP2_DETECT_INT_POL; 58505a05c50SAlex Deucher else 58605a05c50SAlex Deucher tmp |= RADEON_FP2_DETECT_INT_POL; 58705a05c50SAlex Deucher WREG32(RADEON_FP2_GEN_CNTL, tmp); 58805a05c50SAlex Deucher break; 58905a05c50SAlex Deucher default: 59005a05c50SAlex Deucher break; 59105a05c50SAlex Deucher } 59205a05c50SAlex Deucher } 59305a05c50SAlex Deucher 59448ef779fSAlex Deucher /** 59548ef779fSAlex Deucher * r100_hpd_init - hpd setup callback. 59648ef779fSAlex Deucher * 59748ef779fSAlex Deucher * @rdev: radeon_device pointer 59848ef779fSAlex Deucher * 59948ef779fSAlex Deucher * Setup the hpd pins used by the card (r1xx-r4xx). 60048ef779fSAlex Deucher * Set the polarity, and enable the hpd interrupts. 60148ef779fSAlex Deucher */ 60205a05c50SAlex Deucher void r100_hpd_init(struct radeon_device *rdev) 60305a05c50SAlex Deucher { 60405a05c50SAlex Deucher struct drm_device *dev = rdev->ddev; 60505a05c50SAlex Deucher struct drm_connector *connector; 606fb98257aSChristian Koenig unsigned enable = 0; 60705a05c50SAlex Deucher 60805a05c50SAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 60905a05c50SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector); 610fb98257aSChristian Koenig enable |= 1 << radeon_connector->hpd.hpd; 61164912e99SAlex Deucher radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd); 61205a05c50SAlex Deucher } 613fb98257aSChristian Koenig radeon_irq_kms_enable_hpd(rdev, enable); 61405a05c50SAlex Deucher } 61505a05c50SAlex Deucher 61648ef779fSAlex Deucher /** 61748ef779fSAlex Deucher * r100_hpd_fini - hpd tear down callback. 61848ef779fSAlex Deucher * 61948ef779fSAlex Deucher * @rdev: radeon_device pointer 62048ef779fSAlex Deucher * 62148ef779fSAlex Deucher * Tear down the hpd pins used by the card (r1xx-r4xx). 62248ef779fSAlex Deucher * Disable the hpd interrupts. 62348ef779fSAlex Deucher */ 62405a05c50SAlex Deucher void r100_hpd_fini(struct radeon_device *rdev) 62505a05c50SAlex Deucher { 62605a05c50SAlex Deucher struct drm_device *dev = rdev->ddev; 62705a05c50SAlex Deucher struct drm_connector *connector; 628fb98257aSChristian Koenig unsigned disable = 0; 62905a05c50SAlex Deucher 63005a05c50SAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 63105a05c50SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector); 632fb98257aSChristian Koenig disable |= 1 << radeon_connector->hpd.hpd; 63305a05c50SAlex Deucher } 634fb98257aSChristian Koenig radeon_irq_kms_disable_hpd(rdev, disable); 63505a05c50SAlex Deucher } 63605a05c50SAlex Deucher 637771fe6b9SJerome Glisse /* 638771fe6b9SJerome Glisse * PCI GART 639771fe6b9SJerome Glisse */ 640771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev) 641771fe6b9SJerome Glisse { 642771fe6b9SJerome Glisse /* TODO: can we do somethings here ? */ 643771fe6b9SJerome Glisse /* It seems hw only cache one entry so we should discard this 644771fe6b9SJerome Glisse * entry otherwise if first GPU GART read hit this entry it 645771fe6b9SJerome Glisse * could end up in wrong address. */ 646771fe6b9SJerome Glisse } 647771fe6b9SJerome Glisse 6484aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev) 6494aac0473SJerome Glisse { 6504aac0473SJerome Glisse int r; 6514aac0473SJerome Glisse 652c9a1be96SJerome Glisse if (rdev->gart.ptr) { 653fce7d61bSJoe Perches WARN(1, "R100 PCI GART already initialized\n"); 6544aac0473SJerome Glisse return 0; 6554aac0473SJerome Glisse } 6564aac0473SJerome Glisse /* Initialize common gart structure */ 6574aac0473SJerome Glisse r = radeon_gart_init(rdev); 6584aac0473SJerome Glisse if (r) 6594aac0473SJerome Glisse return r; 6604aac0473SJerome Glisse rdev->gart.table_size = rdev->gart.num_gpu_pages * 4; 661c5b3b850SAlex Deucher rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush; 662c5b3b850SAlex Deucher rdev->asic->gart.set_page = &r100_pci_gart_set_page; 6634aac0473SJerome Glisse return radeon_gart_table_ram_alloc(rdev); 6644aac0473SJerome Glisse } 6654aac0473SJerome Glisse 666771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev) 667771fe6b9SJerome Glisse { 668771fe6b9SJerome Glisse uint32_t tmp; 669771fe6b9SJerome Glisse 67082568565SDave Airlie radeon_gart_restore(rdev); 671771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 672771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 673771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 674771fe6b9SJerome Glisse /* set address range for PCI address translate */ 675d594e46aSJerome Glisse WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start); 676d594e46aSJerome Glisse WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end); 677771fe6b9SJerome Glisse /* set PCI GART page-table base address */ 678771fe6b9SJerome Glisse WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr); 679771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN; 680771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 681771fe6b9SJerome Glisse r100_pci_gart_tlb_flush(rdev); 68243caf451SMichel Dänzer DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n", 683fcf4de5aSTormod Volden (unsigned)(rdev->mc.gtt_size >> 20), 684fcf4de5aSTormod Volden (unsigned long long)rdev->gart.table_addr); 685771fe6b9SJerome Glisse rdev->gart.ready = true; 686771fe6b9SJerome Glisse return 0; 687771fe6b9SJerome Glisse } 688771fe6b9SJerome Glisse 689771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev) 690771fe6b9SJerome Glisse { 691771fe6b9SJerome Glisse uint32_t tmp; 692771fe6b9SJerome Glisse 693771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 694771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 695771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN); 696771fe6b9SJerome Glisse WREG32(RADEON_AIC_LO_ADDR, 0); 697771fe6b9SJerome Glisse WREG32(RADEON_AIC_HI_ADDR, 0); 698771fe6b9SJerome Glisse } 699771fe6b9SJerome Glisse 700771fe6b9SJerome Glisse int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr) 701771fe6b9SJerome Glisse { 702c9a1be96SJerome Glisse u32 *gtt = rdev->gart.ptr; 703c9a1be96SJerome Glisse 704771fe6b9SJerome Glisse if (i < 0 || i > rdev->gart.num_gpu_pages) { 705771fe6b9SJerome Glisse return -EINVAL; 706771fe6b9SJerome Glisse } 707c9a1be96SJerome Glisse gtt[i] = cpu_to_le32(lower_32_bits(addr)); 708771fe6b9SJerome Glisse return 0; 709771fe6b9SJerome Glisse } 710771fe6b9SJerome Glisse 7114aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev) 712771fe6b9SJerome Glisse { 713f9274562SJerome Glisse radeon_gart_fini(rdev); 714771fe6b9SJerome Glisse r100_pci_gart_disable(rdev); 7154aac0473SJerome Glisse radeon_gart_table_ram_free(rdev); 716771fe6b9SJerome Glisse } 717771fe6b9SJerome Glisse 7187ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev) 7197ed220d7SMichel Dänzer { 7207ed220d7SMichel Dänzer uint32_t tmp = 0; 7217ed220d7SMichel Dänzer 722003e69f9SJerome Glisse if (!rdev->irq.installed) { 723fce7d61bSJoe Perches WARN(1, "Can't enable IRQ/MSI because no handler is installed\n"); 724003e69f9SJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 725003e69f9SJerome Glisse return -EINVAL; 726003e69f9SJerome Glisse } 727736fc37fSChristian Koenig if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) { 7287ed220d7SMichel Dänzer tmp |= RADEON_SW_INT_ENABLE; 7297ed220d7SMichel Dänzer } 7306f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[0] || 731736fc37fSChristian Koenig atomic_read(&rdev->irq.pflip[0])) { 7327ed220d7SMichel Dänzer tmp |= RADEON_CRTC_VBLANK_MASK; 7337ed220d7SMichel Dänzer } 7346f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[1] || 735736fc37fSChristian Koenig atomic_read(&rdev->irq.pflip[1])) { 7367ed220d7SMichel Dänzer tmp |= RADEON_CRTC2_VBLANK_MASK; 7377ed220d7SMichel Dänzer } 73805a05c50SAlex Deucher if (rdev->irq.hpd[0]) { 73905a05c50SAlex Deucher tmp |= RADEON_FP_DETECT_MASK; 74005a05c50SAlex Deucher } 74105a05c50SAlex Deucher if (rdev->irq.hpd[1]) { 74205a05c50SAlex Deucher tmp |= RADEON_FP2_DETECT_MASK; 74305a05c50SAlex Deucher } 7447ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_CNTL, tmp); 7457ed220d7SMichel Dänzer return 0; 7467ed220d7SMichel Dänzer } 7477ed220d7SMichel Dänzer 7489f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev) 7499f022ddfSJerome Glisse { 7509f022ddfSJerome Glisse u32 tmp; 7519f022ddfSJerome Glisse 7529f022ddfSJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 7539f022ddfSJerome Glisse /* Wait and acknowledge irq */ 7549f022ddfSJerome Glisse mdelay(1); 7559f022ddfSJerome Glisse tmp = RREG32(R_000044_GEN_INT_STATUS); 7569f022ddfSJerome Glisse WREG32(R_000044_GEN_INT_STATUS, tmp); 7579f022ddfSJerome Glisse } 7589f022ddfSJerome Glisse 759cbdd4501SAndi Kleen static uint32_t r100_irq_ack(struct radeon_device *rdev) 7607ed220d7SMichel Dänzer { 7617ed220d7SMichel Dänzer uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS); 76205a05c50SAlex Deucher uint32_t irq_mask = RADEON_SW_INT_TEST | 76305a05c50SAlex Deucher RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT | 76405a05c50SAlex Deucher RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT; 7657ed220d7SMichel Dänzer 7667ed220d7SMichel Dänzer if (irqs) { 7677ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_STATUS, irqs); 7687ed220d7SMichel Dänzer } 7697ed220d7SMichel Dänzer return irqs & irq_mask; 7707ed220d7SMichel Dänzer } 7717ed220d7SMichel Dänzer 7727ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev) 7737ed220d7SMichel Dänzer { 7743e5cb98dSAlex Deucher uint32_t status, msi_rearm; 775d4877cf2SAlex Deucher bool queue_hotplug = false; 7767ed220d7SMichel Dänzer 7777ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 7787ed220d7SMichel Dänzer if (!status) { 7797ed220d7SMichel Dänzer return IRQ_NONE; 7807ed220d7SMichel Dänzer } 781a513c184SJerome Glisse if (rdev->shutdown) { 782a513c184SJerome Glisse return IRQ_NONE; 783a513c184SJerome Glisse } 7847ed220d7SMichel Dänzer while (status) { 7857ed220d7SMichel Dänzer /* SW interrupt */ 7867ed220d7SMichel Dänzer if (status & RADEON_SW_INT_TEST) { 7877465280cSAlex Deucher radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX); 7887ed220d7SMichel Dänzer } 7897ed220d7SMichel Dänzer /* Vertical blank interrupts */ 7907ed220d7SMichel Dänzer if (status & RADEON_CRTC_VBLANK_STAT) { 7916f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[0]) { 7927ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 0); 793839461d3SRafał Miłecki rdev->pm.vblank_sync = true; 79473a6d3fcSRafał Miłecki wake_up(&rdev->irq.vblank_queue); 7957ed220d7SMichel Dänzer } 796736fc37fSChristian Koenig if (atomic_read(&rdev->irq.pflip[0])) 7973e4ea742SMario Kleiner radeon_crtc_handle_flip(rdev, 0); 7986f34be50SAlex Deucher } 7997ed220d7SMichel Dänzer if (status & RADEON_CRTC2_VBLANK_STAT) { 8006f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[1]) { 8017ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 1); 802839461d3SRafał Miłecki rdev->pm.vblank_sync = true; 80373a6d3fcSRafał Miłecki wake_up(&rdev->irq.vblank_queue); 8047ed220d7SMichel Dänzer } 805736fc37fSChristian Koenig if (atomic_read(&rdev->irq.pflip[1])) 8063e4ea742SMario Kleiner radeon_crtc_handle_flip(rdev, 1); 8076f34be50SAlex Deucher } 80805a05c50SAlex Deucher if (status & RADEON_FP_DETECT_STAT) { 809d4877cf2SAlex Deucher queue_hotplug = true; 810d4877cf2SAlex Deucher DRM_DEBUG("HPD1\n"); 81105a05c50SAlex Deucher } 81205a05c50SAlex Deucher if (status & RADEON_FP2_DETECT_STAT) { 813d4877cf2SAlex Deucher queue_hotplug = true; 814d4877cf2SAlex Deucher DRM_DEBUG("HPD2\n"); 81505a05c50SAlex Deucher } 8167ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 8177ed220d7SMichel Dänzer } 818d4877cf2SAlex Deucher if (queue_hotplug) 81932c87fcaSTejun Heo schedule_work(&rdev->hotplug_work); 8203e5cb98dSAlex Deucher if (rdev->msi_enabled) { 8213e5cb98dSAlex Deucher switch (rdev->family) { 8223e5cb98dSAlex Deucher case CHIP_RS400: 8233e5cb98dSAlex Deucher case CHIP_RS480: 8243e5cb98dSAlex Deucher msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM; 8253e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm); 8263e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM); 8273e5cb98dSAlex Deucher break; 8283e5cb98dSAlex Deucher default: 829b7f5b7deSAlex Deucher WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN); 8303e5cb98dSAlex Deucher break; 8313e5cb98dSAlex Deucher } 8323e5cb98dSAlex Deucher } 8337ed220d7SMichel Dänzer return IRQ_HANDLED; 8347ed220d7SMichel Dänzer } 8357ed220d7SMichel Dänzer 8367ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc) 8377ed220d7SMichel Dänzer { 8387ed220d7SMichel Dänzer if (crtc == 0) 8397ed220d7SMichel Dänzer return RREG32(RADEON_CRTC_CRNT_FRAME); 8407ed220d7SMichel Dänzer else 8417ed220d7SMichel Dänzer return RREG32(RADEON_CRTC2_CRNT_FRAME); 8427ed220d7SMichel Dänzer } 8437ed220d7SMichel Dänzer 8449e5b2af7SPauli Nieminen /* Who ever call radeon_fence_emit should call ring_lock and ask 8459e5b2af7SPauli Nieminen * for enough space (today caller are ib schedule and buffer move) */ 846771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev, 847771fe6b9SJerome Glisse struct radeon_fence *fence) 848771fe6b9SJerome Glisse { 849e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[fence->ring]; 8507b1f2485SChristian König 8519e5b2af7SPauli Nieminen /* We have to make sure that caches are flushed before 8529e5b2af7SPauli Nieminen * CPU might read something from VRAM. */ 853e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); 854e32eb50dSChristian König radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL); 855e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); 856e32eb50dSChristian König radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL); 857771fe6b9SJerome Glisse /* Wait until IDLE & CLEAN */ 858e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0)); 859e32eb50dSChristian König radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN); 860e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0)); 861e32eb50dSChristian König radeon_ring_write(ring, rdev->config.r100.hdp_cntl | 862cafe6609SJerome Glisse RADEON_HDP_READ_BUFFER_INVALIDATE); 863e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0)); 864e32eb50dSChristian König radeon_ring_write(ring, rdev->config.r100.hdp_cntl); 865771fe6b9SJerome Glisse /* Emit fence sequence & fire IRQ */ 866e32eb50dSChristian König radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0)); 867e32eb50dSChristian König radeon_ring_write(ring, fence->seq); 868e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0)); 869e32eb50dSChristian König radeon_ring_write(ring, RADEON_SW_INT_FIRE); 870771fe6b9SJerome Glisse } 871771fe6b9SJerome Glisse 8721654b817SChristian König bool r100_semaphore_ring_emit(struct radeon_device *rdev, 873e32eb50dSChristian König struct radeon_ring *ring, 87415d3332fSChristian König struct radeon_semaphore *semaphore, 8757b1f2485SChristian König bool emit_wait) 87615d3332fSChristian König { 87715d3332fSChristian König /* Unused on older asics, since we don't have semaphores or multiple rings */ 87815d3332fSChristian König BUG(); 8791654b817SChristian König return false; 88015d3332fSChristian König } 88115d3332fSChristian König 882771fe6b9SJerome Glisse int r100_copy_blit(struct radeon_device *rdev, 883771fe6b9SJerome Glisse uint64_t src_offset, 884771fe6b9SJerome Glisse uint64_t dst_offset, 885003cefe0SAlex Deucher unsigned num_gpu_pages, 886876dc9f3SChristian König struct radeon_fence **fence) 887771fe6b9SJerome Glisse { 888e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 889771fe6b9SJerome Glisse uint32_t cur_pages; 890003cefe0SAlex Deucher uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE; 891771fe6b9SJerome Glisse uint32_t pitch; 892771fe6b9SJerome Glisse uint32_t stride_pixels; 893771fe6b9SJerome Glisse unsigned ndw; 894771fe6b9SJerome Glisse int num_loops; 895771fe6b9SJerome Glisse int r = 0; 896771fe6b9SJerome Glisse 897771fe6b9SJerome Glisse /* radeon limited to 16k stride */ 898771fe6b9SJerome Glisse stride_bytes &= 0x3fff; 899771fe6b9SJerome Glisse /* radeon pitch is /64 */ 900771fe6b9SJerome Glisse pitch = stride_bytes / 64; 901771fe6b9SJerome Glisse stride_pixels = stride_bytes / 4; 902003cefe0SAlex Deucher num_loops = DIV_ROUND_UP(num_gpu_pages, 8191); 903771fe6b9SJerome Glisse 904771fe6b9SJerome Glisse /* Ask for enough room for blit + flush + fence */ 905771fe6b9SJerome Glisse ndw = 64 + (10 * num_loops); 906e32eb50dSChristian König r = radeon_ring_lock(rdev, ring, ndw); 907771fe6b9SJerome Glisse if (r) { 908771fe6b9SJerome Glisse DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw); 909771fe6b9SJerome Glisse return -EINVAL; 910771fe6b9SJerome Glisse } 911003cefe0SAlex Deucher while (num_gpu_pages > 0) { 912003cefe0SAlex Deucher cur_pages = num_gpu_pages; 913771fe6b9SJerome Glisse if (cur_pages > 8191) { 914771fe6b9SJerome Glisse cur_pages = 8191; 915771fe6b9SJerome Glisse } 916003cefe0SAlex Deucher num_gpu_pages -= cur_pages; 917771fe6b9SJerome Glisse 918771fe6b9SJerome Glisse /* pages are in Y direction - height 919771fe6b9SJerome Glisse page width in X direction - width */ 920e32eb50dSChristian König radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8)); 921e32eb50dSChristian König radeon_ring_write(ring, 922771fe6b9SJerome Glisse RADEON_GMC_SRC_PITCH_OFFSET_CNTL | 923771fe6b9SJerome Glisse RADEON_GMC_DST_PITCH_OFFSET_CNTL | 924771fe6b9SJerome Glisse RADEON_GMC_SRC_CLIPPING | 925771fe6b9SJerome Glisse RADEON_GMC_DST_CLIPPING | 926771fe6b9SJerome Glisse RADEON_GMC_BRUSH_NONE | 927771fe6b9SJerome Glisse (RADEON_COLOR_FORMAT_ARGB8888 << 8) | 928771fe6b9SJerome Glisse RADEON_GMC_SRC_DATATYPE_COLOR | 929771fe6b9SJerome Glisse RADEON_ROP3_S | 930771fe6b9SJerome Glisse RADEON_DP_SRC_SOURCE_MEMORY | 931771fe6b9SJerome Glisse RADEON_GMC_CLR_CMP_CNTL_DIS | 932771fe6b9SJerome Glisse RADEON_GMC_WR_MSK_DIS); 933e32eb50dSChristian König radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10)); 934e32eb50dSChristian König radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10)); 935e32eb50dSChristian König radeon_ring_write(ring, (0x1fff) | (0x1fff << 16)); 936e32eb50dSChristian König radeon_ring_write(ring, 0); 937e32eb50dSChristian König radeon_ring_write(ring, (0x1fff) | (0x1fff << 16)); 938e32eb50dSChristian König radeon_ring_write(ring, num_gpu_pages); 939e32eb50dSChristian König radeon_ring_write(ring, num_gpu_pages); 940e32eb50dSChristian König radeon_ring_write(ring, cur_pages | (stride_pixels << 16)); 941771fe6b9SJerome Glisse } 942e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0)); 943e32eb50dSChristian König radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL); 944e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0)); 945e32eb50dSChristian König radeon_ring_write(ring, 946771fe6b9SJerome Glisse RADEON_WAIT_2D_IDLECLEAN | 947771fe6b9SJerome Glisse RADEON_WAIT_HOST_IDLECLEAN | 948771fe6b9SJerome Glisse RADEON_WAIT_DMA_GUI_IDLE); 949771fe6b9SJerome Glisse if (fence) { 950876dc9f3SChristian König r = radeon_fence_emit(rdev, fence, RADEON_RING_TYPE_GFX_INDEX); 951771fe6b9SJerome Glisse } 952e32eb50dSChristian König radeon_ring_unlock_commit(rdev, ring); 953771fe6b9SJerome Glisse return r; 954771fe6b9SJerome Glisse } 955771fe6b9SJerome Glisse 95645600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev) 95745600232SJerome Glisse { 95845600232SJerome Glisse unsigned i; 95945600232SJerome Glisse u32 tmp; 96045600232SJerome Glisse 96145600232SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 96245600232SJerome Glisse tmp = RREG32(R_000E40_RBBM_STATUS); 96345600232SJerome Glisse if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) { 96445600232SJerome Glisse return 0; 96545600232SJerome Glisse } 96645600232SJerome Glisse udelay(1); 96745600232SJerome Glisse } 96845600232SJerome Glisse return -1; 96945600232SJerome Glisse } 97045600232SJerome Glisse 971f712812eSAlex Deucher void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring) 972771fe6b9SJerome Glisse { 973771fe6b9SJerome Glisse int r; 974771fe6b9SJerome Glisse 975e32eb50dSChristian König r = radeon_ring_lock(rdev, ring, 2); 976771fe6b9SJerome Glisse if (r) { 977771fe6b9SJerome Glisse return; 978771fe6b9SJerome Glisse } 979e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0)); 980e32eb50dSChristian König radeon_ring_write(ring, 981771fe6b9SJerome Glisse RADEON_ISYNC_ANY2D_IDLE3D | 982771fe6b9SJerome Glisse RADEON_ISYNC_ANY3D_IDLE2D | 983771fe6b9SJerome Glisse RADEON_ISYNC_WAIT_IDLEGUI | 984771fe6b9SJerome Glisse RADEON_ISYNC_CPSCRATCH_IDLEGUI); 985e32eb50dSChristian König radeon_ring_unlock_commit(rdev, ring); 986771fe6b9SJerome Glisse } 987771fe6b9SJerome Glisse 98870967ab9SBen Hutchings 98970967ab9SBen Hutchings /* Load the microcode for the CP */ 99070967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev) 991771fe6b9SJerome Glisse { 99270967ab9SBen Hutchings const char *fw_name = NULL; 99370967ab9SBen Hutchings int err; 994771fe6b9SJerome Glisse 995d9fdaafbSDave Airlie DRM_DEBUG_KMS("\n"); 99670967ab9SBen Hutchings 997771fe6b9SJerome Glisse if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) || 998771fe6b9SJerome Glisse (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) || 999771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 1000771fe6b9SJerome Glisse DRM_INFO("Loading R100 Microcode\n"); 100170967ab9SBen Hutchings fw_name = FIRMWARE_R100; 1002771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R200) || 1003771fe6b9SJerome Glisse (rdev->family == CHIP_RV250) || 1004771fe6b9SJerome Glisse (rdev->family == CHIP_RV280) || 1005771fe6b9SJerome Glisse (rdev->family == CHIP_RS300)) { 1006771fe6b9SJerome Glisse DRM_INFO("Loading R200 Microcode\n"); 100770967ab9SBen Hutchings fw_name = FIRMWARE_R200; 1008771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R300) || 1009771fe6b9SJerome Glisse (rdev->family == CHIP_R350) || 1010771fe6b9SJerome Glisse (rdev->family == CHIP_RV350) || 1011771fe6b9SJerome Glisse (rdev->family == CHIP_RV380) || 1012771fe6b9SJerome Glisse (rdev->family == CHIP_RS400) || 1013771fe6b9SJerome Glisse (rdev->family == CHIP_RS480)) { 1014771fe6b9SJerome Glisse DRM_INFO("Loading R300 Microcode\n"); 101570967ab9SBen Hutchings fw_name = FIRMWARE_R300; 1016771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R420) || 1017771fe6b9SJerome Glisse (rdev->family == CHIP_R423) || 1018771fe6b9SJerome Glisse (rdev->family == CHIP_RV410)) { 1019771fe6b9SJerome Glisse DRM_INFO("Loading R400 Microcode\n"); 102070967ab9SBen Hutchings fw_name = FIRMWARE_R420; 1021771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RS690) || 1022771fe6b9SJerome Glisse (rdev->family == CHIP_RS740)) { 1023771fe6b9SJerome Glisse DRM_INFO("Loading RS690/RS740 Microcode\n"); 102470967ab9SBen Hutchings fw_name = FIRMWARE_RS690; 1025771fe6b9SJerome Glisse } else if (rdev->family == CHIP_RS600) { 1026771fe6b9SJerome Glisse DRM_INFO("Loading RS600 Microcode\n"); 102770967ab9SBen Hutchings fw_name = FIRMWARE_RS600; 1028771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RV515) || 1029771fe6b9SJerome Glisse (rdev->family == CHIP_R520) || 1030771fe6b9SJerome Glisse (rdev->family == CHIP_RV530) || 1031771fe6b9SJerome Glisse (rdev->family == CHIP_R580) || 1032771fe6b9SJerome Glisse (rdev->family == CHIP_RV560) || 1033771fe6b9SJerome Glisse (rdev->family == CHIP_RV570)) { 1034771fe6b9SJerome Glisse DRM_INFO("Loading R500 Microcode\n"); 103570967ab9SBen Hutchings fw_name = FIRMWARE_R520; 103670967ab9SBen Hutchings } 103770967ab9SBen Hutchings 10380a168933SJerome Glisse err = request_firmware(&rdev->me_fw, fw_name, rdev->dev); 103970967ab9SBen Hutchings if (err) { 104070967ab9SBen Hutchings printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n", 104170967ab9SBen Hutchings fw_name); 10423ce0a23dSJerome Glisse } else if (rdev->me_fw->size % 8) { 104370967ab9SBen Hutchings printk(KERN_ERR 104470967ab9SBen Hutchings "radeon_cp: Bogus length %zu in firmware \"%s\"\n", 10453ce0a23dSJerome Glisse rdev->me_fw->size, fw_name); 104670967ab9SBen Hutchings err = -EINVAL; 10473ce0a23dSJerome Glisse release_firmware(rdev->me_fw); 10483ce0a23dSJerome Glisse rdev->me_fw = NULL; 104970967ab9SBen Hutchings } 105070967ab9SBen Hutchings return err; 105170967ab9SBen Hutchings } 1052d4550907SJerome Glisse 105370967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev) 105470967ab9SBen Hutchings { 105570967ab9SBen Hutchings const __be32 *fw_data; 105670967ab9SBen Hutchings int i, size; 105770967ab9SBen Hutchings 105870967ab9SBen Hutchings if (r100_gui_wait_for_idle(rdev)) { 105970967ab9SBen Hutchings printk(KERN_WARNING "Failed to wait GUI idle while " 106070967ab9SBen Hutchings "programming pipes. Bad things might happen.\n"); 106170967ab9SBen Hutchings } 106270967ab9SBen Hutchings 10633ce0a23dSJerome Glisse if (rdev->me_fw) { 10643ce0a23dSJerome Glisse size = rdev->me_fw->size / 4; 10653ce0a23dSJerome Glisse fw_data = (const __be32 *)&rdev->me_fw->data[0]; 106670967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_ADDR, 0); 106770967ab9SBen Hutchings for (i = 0; i < size; i += 2) { 106870967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAH, 106970967ab9SBen Hutchings be32_to_cpup(&fw_data[i])); 107070967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAL, 107170967ab9SBen Hutchings be32_to_cpup(&fw_data[i + 1])); 1072771fe6b9SJerome Glisse } 1073771fe6b9SJerome Glisse } 1074771fe6b9SJerome Glisse } 1075771fe6b9SJerome Glisse 1076771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size) 1077771fe6b9SJerome Glisse { 1078e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 1079771fe6b9SJerome Glisse unsigned rb_bufsz; 1080771fe6b9SJerome Glisse unsigned rb_blksz; 1081771fe6b9SJerome Glisse unsigned max_fetch; 1082771fe6b9SJerome Glisse unsigned pre_write_timer; 1083771fe6b9SJerome Glisse unsigned pre_write_limit; 1084771fe6b9SJerome Glisse unsigned indirect2_start; 1085771fe6b9SJerome Glisse unsigned indirect1_start; 1086771fe6b9SJerome Glisse uint32_t tmp; 1087771fe6b9SJerome Glisse int r; 1088771fe6b9SJerome Glisse 1089771fe6b9SJerome Glisse if (r100_debugfs_cp_init(rdev)) { 1090771fe6b9SJerome Glisse DRM_ERROR("Failed to register debugfs file for CP !\n"); 1091771fe6b9SJerome Glisse } 10923ce0a23dSJerome Glisse if (!rdev->me_fw) { 109370967ab9SBen Hutchings r = r100_cp_init_microcode(rdev); 109470967ab9SBen Hutchings if (r) { 109570967ab9SBen Hutchings DRM_ERROR("Failed to load firmware!\n"); 109670967ab9SBen Hutchings return r; 109770967ab9SBen Hutchings } 109870967ab9SBen Hutchings } 109970967ab9SBen Hutchings 1100771fe6b9SJerome Glisse /* Align ring size */ 1101b72a8925SDaniel Vetter rb_bufsz = order_base_2(ring_size / 8); 1102771fe6b9SJerome Glisse ring_size = (1 << (rb_bufsz + 1)) * 4; 1103771fe6b9SJerome Glisse r100_cp_load_microcode(rdev); 1104e32eb50dSChristian König r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET, 110578c5560aSAlex Deucher RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR, 11062e1e6dadSChristian König RADEON_CP_PACKET2); 1107771fe6b9SJerome Glisse if (r) { 1108771fe6b9SJerome Glisse return r; 1109771fe6b9SJerome Glisse } 1110771fe6b9SJerome Glisse /* Each time the cp read 1024 bytes (16 dword/quadword) update 1111771fe6b9SJerome Glisse * the rptr copy in system ram */ 1112771fe6b9SJerome Glisse rb_blksz = 9; 1113771fe6b9SJerome Glisse /* cp will read 128bytes at a time (4 dwords) */ 1114771fe6b9SJerome Glisse max_fetch = 1; 1115e32eb50dSChristian König ring->align_mask = 16 - 1; 1116771fe6b9SJerome Glisse /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */ 1117771fe6b9SJerome Glisse pre_write_timer = 64; 1118771fe6b9SJerome Glisse /* Force CP_RB_WPTR write if written more than one time before the 1119771fe6b9SJerome Glisse * delay expire 1120771fe6b9SJerome Glisse */ 1121771fe6b9SJerome Glisse pre_write_limit = 0; 1122771fe6b9SJerome Glisse /* Setup the cp cache like this (cache size is 96 dwords) : 1123771fe6b9SJerome Glisse * RING 0 to 15 1124771fe6b9SJerome Glisse * INDIRECT1 16 to 79 1125771fe6b9SJerome Glisse * INDIRECT2 80 to 95 1126771fe6b9SJerome Glisse * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 1127771fe6b9SJerome Glisse * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords)) 1128771fe6b9SJerome Glisse * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 1129771fe6b9SJerome Glisse * Idea being that most of the gpu cmd will be through indirect1 buffer 1130771fe6b9SJerome Glisse * so it gets the bigger cache. 1131771fe6b9SJerome Glisse */ 1132771fe6b9SJerome Glisse indirect2_start = 80; 1133771fe6b9SJerome Glisse indirect1_start = 16; 1134771fe6b9SJerome Glisse /* cp setup */ 1135771fe6b9SJerome Glisse WREG32(0x718, pre_write_timer | (pre_write_limit << 28)); 1136d6f28938SAlex Deucher tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) | 1137771fe6b9SJerome Glisse REG_SET(RADEON_RB_BLKSZ, rb_blksz) | 1138724c80e1SAlex Deucher REG_SET(RADEON_MAX_FETCH, max_fetch)); 1139d6f28938SAlex Deucher #ifdef __BIG_ENDIAN 1140d6f28938SAlex Deucher tmp |= RADEON_BUF_SWAP_32BIT; 1141d6f28938SAlex Deucher #endif 1142724c80e1SAlex Deucher WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE); 1143d6f28938SAlex Deucher 1144771fe6b9SJerome Glisse /* Set ring address */ 1145e32eb50dSChristian König DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr); 1146e32eb50dSChristian König WREG32(RADEON_CP_RB_BASE, ring->gpu_addr); 1147771fe6b9SJerome Glisse /* Force read & write ptr to 0 */ 1148724c80e1SAlex Deucher WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE); 1149771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 1150e32eb50dSChristian König ring->wptr = 0; 1151e32eb50dSChristian König WREG32(RADEON_CP_RB_WPTR, ring->wptr); 1152724c80e1SAlex Deucher 1153724c80e1SAlex Deucher /* set the wb address whether it's enabled or not */ 1154724c80e1SAlex Deucher WREG32(R_00070C_CP_RB_RPTR_ADDR, 1155724c80e1SAlex Deucher S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2)); 1156724c80e1SAlex Deucher WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET); 1157724c80e1SAlex Deucher 1158724c80e1SAlex Deucher if (rdev->wb.enabled) 1159724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0xff); 1160724c80e1SAlex Deucher else { 1161724c80e1SAlex Deucher tmp |= RADEON_RB_NO_UPDATE; 1162724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0); 1163724c80e1SAlex Deucher } 1164724c80e1SAlex Deucher 1165771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 1166771fe6b9SJerome Glisse udelay(10); 1167e32eb50dSChristian König ring->rptr = RREG32(RADEON_CP_RB_RPTR); 1168771fe6b9SJerome Glisse /* Set cp mode to bus mastering & enable cp*/ 1169771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 1170771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT2_START, indirect2_start) | 1171771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT1_START, indirect1_start)); 1172d75ee3beSAlex Deucher WREG32(RADEON_CP_RB_WPTR_DELAY, 0); 1173d75ee3beSAlex Deucher WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D); 1174771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM); 11752099810fSDave Airlie 11762099810fSDave Airlie /* at this point everything should be setup correctly to enable master */ 11772099810fSDave Airlie pci_set_master(rdev->pdev); 11782099810fSDave Airlie 1179f712812eSAlex Deucher radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]); 1180f712812eSAlex Deucher r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring); 1181771fe6b9SJerome Glisse if (r) { 1182771fe6b9SJerome Glisse DRM_ERROR("radeon: cp isn't working (%d).\n", r); 1183771fe6b9SJerome Glisse return r; 1184771fe6b9SJerome Glisse } 1185e32eb50dSChristian König ring->ready = true; 118653595338SDave Airlie radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size); 1187c7eff978SAlex Deucher 118816c58081SSimon Kitching if (!ring->rptr_save_reg /* not resuming from suspend */ 118916c58081SSimon Kitching && radeon_ring_supports_scratch_reg(rdev, ring)) { 1190c7eff978SAlex Deucher r = radeon_scratch_get(rdev, &ring->rptr_save_reg); 1191c7eff978SAlex Deucher if (r) { 1192c7eff978SAlex Deucher DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r); 1193c7eff978SAlex Deucher ring->rptr_save_reg = 0; 1194c7eff978SAlex Deucher } 1195c7eff978SAlex Deucher } 1196771fe6b9SJerome Glisse return 0; 1197771fe6b9SJerome Glisse } 1198771fe6b9SJerome Glisse 1199771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev) 1200771fe6b9SJerome Glisse { 120145600232SJerome Glisse if (r100_cp_wait_for_idle(rdev)) { 120245600232SJerome Glisse DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n"); 120345600232SJerome Glisse } 1204771fe6b9SJerome Glisse /* Disable ring */ 1205a18d7ea1SJerome Glisse r100_cp_disable(rdev); 1206c7eff978SAlex Deucher radeon_scratch_free(rdev, rdev->ring[RADEON_RING_TYPE_GFX_INDEX].rptr_save_reg); 1207e32eb50dSChristian König radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]); 1208771fe6b9SJerome Glisse DRM_INFO("radeon: cp finalized\n"); 1209771fe6b9SJerome Glisse } 1210771fe6b9SJerome Glisse 1211771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev) 1212771fe6b9SJerome Glisse { 1213771fe6b9SJerome Glisse /* Disable ring */ 121453595338SDave Airlie radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size); 1215e32eb50dSChristian König rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false; 1216771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 0); 1217771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 1218724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0); 1219771fe6b9SJerome Glisse if (r100_gui_wait_for_idle(rdev)) { 1220771fe6b9SJerome Glisse printk(KERN_WARNING "Failed to wait GUI idle while " 1221771fe6b9SJerome Glisse "programming pipes. Bad things might happen.\n"); 1222771fe6b9SJerome Glisse } 1223771fe6b9SJerome Glisse } 1224771fe6b9SJerome Glisse 1225771fe6b9SJerome Glisse /* 1226771fe6b9SJerome Glisse * CS functions 1227771fe6b9SJerome Glisse */ 12280242f74dSAlex Deucher int r100_reloc_pitch_offset(struct radeon_cs_parser *p, 12290242f74dSAlex Deucher struct radeon_cs_packet *pkt, 12300242f74dSAlex Deucher unsigned idx, 12310242f74dSAlex Deucher unsigned reg) 12320242f74dSAlex Deucher { 12330242f74dSAlex Deucher int r; 12340242f74dSAlex Deucher u32 tile_flags = 0; 12350242f74dSAlex Deucher u32 tmp; 12360242f74dSAlex Deucher struct radeon_cs_reloc *reloc; 12370242f74dSAlex Deucher u32 value; 12380242f74dSAlex Deucher 1239012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 12400242f74dSAlex Deucher if (r) { 12410242f74dSAlex Deucher DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 12420242f74dSAlex Deucher idx, reg); 1243c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 12440242f74dSAlex Deucher return r; 12450242f74dSAlex Deucher } 12460242f74dSAlex Deucher 12470242f74dSAlex Deucher value = radeon_get_ib_value(p, idx); 12480242f74dSAlex Deucher tmp = value & 0x003fffff; 12490242f74dSAlex Deucher tmp += (((u32)reloc->lobj.gpu_offset) >> 10); 12500242f74dSAlex Deucher 12510242f74dSAlex Deucher if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { 12520242f74dSAlex Deucher if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) 12530242f74dSAlex Deucher tile_flags |= RADEON_DST_TILE_MACRO; 12540242f74dSAlex Deucher if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) { 12550242f74dSAlex Deucher if (reg == RADEON_SRC_PITCH_OFFSET) { 12560242f74dSAlex Deucher DRM_ERROR("Cannot src blit from microtiled surface\n"); 1257c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 12580242f74dSAlex Deucher return -EINVAL; 12590242f74dSAlex Deucher } 12600242f74dSAlex Deucher tile_flags |= RADEON_DST_TILE_MICRO; 12610242f74dSAlex Deucher } 12620242f74dSAlex Deucher 12630242f74dSAlex Deucher tmp |= tile_flags; 12640242f74dSAlex Deucher p->ib.ptr[idx] = (value & 0x3fc00000) | tmp; 12650242f74dSAlex Deucher } else 12660242f74dSAlex Deucher p->ib.ptr[idx] = (value & 0xffc00000) | tmp; 12670242f74dSAlex Deucher return 0; 12680242f74dSAlex Deucher } 12690242f74dSAlex Deucher 12700242f74dSAlex Deucher int r100_packet3_load_vbpntr(struct radeon_cs_parser *p, 12710242f74dSAlex Deucher struct radeon_cs_packet *pkt, 12720242f74dSAlex Deucher int idx) 12730242f74dSAlex Deucher { 12740242f74dSAlex Deucher unsigned c, i; 12750242f74dSAlex Deucher struct radeon_cs_reloc *reloc; 12760242f74dSAlex Deucher struct r100_cs_track *track; 12770242f74dSAlex Deucher int r = 0; 12780242f74dSAlex Deucher volatile uint32_t *ib; 12790242f74dSAlex Deucher u32 idx_value; 12800242f74dSAlex Deucher 12810242f74dSAlex Deucher ib = p->ib.ptr; 12820242f74dSAlex Deucher track = (struct r100_cs_track *)p->track; 12830242f74dSAlex Deucher c = radeon_get_ib_value(p, idx++) & 0x1F; 12840242f74dSAlex Deucher if (c > 16) { 12850242f74dSAlex Deucher DRM_ERROR("Only 16 vertex buffers are allowed %d\n", 12860242f74dSAlex Deucher pkt->opcode); 1287c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 12880242f74dSAlex Deucher return -EINVAL; 12890242f74dSAlex Deucher } 12900242f74dSAlex Deucher track->num_arrays = c; 12910242f74dSAlex Deucher for (i = 0; i < (c - 1); i+=2, idx+=3) { 1292012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 12930242f74dSAlex Deucher if (r) { 12940242f74dSAlex Deucher DRM_ERROR("No reloc for packet3 %d\n", 12950242f74dSAlex Deucher pkt->opcode); 1296c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 12970242f74dSAlex Deucher return r; 12980242f74dSAlex Deucher } 12990242f74dSAlex Deucher idx_value = radeon_get_ib_value(p, idx); 13000242f74dSAlex Deucher ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset); 13010242f74dSAlex Deucher 13020242f74dSAlex Deucher track->arrays[i + 0].esize = idx_value >> 8; 13030242f74dSAlex Deucher track->arrays[i + 0].robj = reloc->robj; 13040242f74dSAlex Deucher track->arrays[i + 0].esize &= 0x7F; 1305012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 13060242f74dSAlex Deucher if (r) { 13070242f74dSAlex Deucher DRM_ERROR("No reloc for packet3 %d\n", 13080242f74dSAlex Deucher pkt->opcode); 1309c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 13100242f74dSAlex Deucher return r; 13110242f74dSAlex Deucher } 13120242f74dSAlex Deucher ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset); 13130242f74dSAlex Deucher track->arrays[i + 1].robj = reloc->robj; 13140242f74dSAlex Deucher track->arrays[i + 1].esize = idx_value >> 24; 13150242f74dSAlex Deucher track->arrays[i + 1].esize &= 0x7F; 13160242f74dSAlex Deucher } 13170242f74dSAlex Deucher if (c & 1) { 1318012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 13190242f74dSAlex Deucher if (r) { 13200242f74dSAlex Deucher DRM_ERROR("No reloc for packet3 %d\n", 13210242f74dSAlex Deucher pkt->opcode); 1322c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 13230242f74dSAlex Deucher return r; 13240242f74dSAlex Deucher } 13250242f74dSAlex Deucher idx_value = radeon_get_ib_value(p, idx); 13260242f74dSAlex Deucher ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset); 13270242f74dSAlex Deucher track->arrays[i + 0].robj = reloc->robj; 13280242f74dSAlex Deucher track->arrays[i + 0].esize = idx_value >> 8; 13290242f74dSAlex Deucher track->arrays[i + 0].esize &= 0x7F; 13300242f74dSAlex Deucher } 13310242f74dSAlex Deucher return r; 13320242f74dSAlex Deucher } 13330242f74dSAlex Deucher 1334771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p, 1335771fe6b9SJerome Glisse struct radeon_cs_packet *pkt, 1336068a117cSJerome Glisse const unsigned *auth, unsigned n, 1337771fe6b9SJerome Glisse radeon_packet0_check_t check) 1338771fe6b9SJerome Glisse { 1339771fe6b9SJerome Glisse unsigned reg; 1340771fe6b9SJerome Glisse unsigned i, j, m; 1341771fe6b9SJerome Glisse unsigned idx; 1342771fe6b9SJerome Glisse int r; 1343771fe6b9SJerome Glisse 1344771fe6b9SJerome Glisse idx = pkt->idx + 1; 1345771fe6b9SJerome Glisse reg = pkt->reg; 1346068a117cSJerome Glisse /* Check that register fall into register range 1347068a117cSJerome Glisse * determined by the number of entry (n) in the 1348068a117cSJerome Glisse * safe register bitmap. 1349068a117cSJerome Glisse */ 1350771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 1351771fe6b9SJerome Glisse if ((reg >> 7) > n) { 1352771fe6b9SJerome Glisse return -EINVAL; 1353771fe6b9SJerome Glisse } 1354771fe6b9SJerome Glisse } else { 1355771fe6b9SJerome Glisse if (((reg + (pkt->count << 2)) >> 7) > n) { 1356771fe6b9SJerome Glisse return -EINVAL; 1357771fe6b9SJerome Glisse } 1358771fe6b9SJerome Glisse } 1359771fe6b9SJerome Glisse for (i = 0; i <= pkt->count; i++, idx++) { 1360771fe6b9SJerome Glisse j = (reg >> 7); 1361771fe6b9SJerome Glisse m = 1 << ((reg >> 2) & 31); 1362771fe6b9SJerome Glisse if (auth[j] & m) { 1363771fe6b9SJerome Glisse r = check(p, pkt, idx, reg); 1364771fe6b9SJerome Glisse if (r) { 1365771fe6b9SJerome Glisse return r; 1366771fe6b9SJerome Glisse } 1367771fe6b9SJerome Glisse } 1368771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 1369771fe6b9SJerome Glisse if (!(auth[j] & m)) { 1370771fe6b9SJerome Glisse break; 1371771fe6b9SJerome Glisse } 1372771fe6b9SJerome Glisse } else { 1373771fe6b9SJerome Glisse reg += 4; 1374771fe6b9SJerome Glisse } 1375771fe6b9SJerome Glisse } 1376771fe6b9SJerome Glisse return 0; 1377771fe6b9SJerome Glisse } 1378771fe6b9SJerome Glisse 1379771fe6b9SJerome Glisse /** 1380531369e6SDave Airlie * r100_cs_packet_next_vline() - parse userspace VLINE packet 1381531369e6SDave Airlie * @parser: parser structure holding parsing context. 1382531369e6SDave Airlie * 1383531369e6SDave Airlie * Userspace sends a special sequence for VLINE waits. 1384531369e6SDave Airlie * PACKET0 - VLINE_START_END + value 1385531369e6SDave Airlie * PACKET0 - WAIT_UNTIL +_value 1386531369e6SDave Airlie * RELOC (P3) - crtc_id in reloc. 1387531369e6SDave Airlie * 1388531369e6SDave Airlie * This function parses this and relocates the VLINE START END 1389531369e6SDave Airlie * and WAIT UNTIL packets to the correct crtc. 1390531369e6SDave Airlie * It also detects a switched off crtc and nulls out the 1391531369e6SDave Airlie * wait in that case. 1392531369e6SDave Airlie */ 1393531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p) 1394531369e6SDave Airlie { 1395531369e6SDave Airlie struct drm_mode_object *obj; 1396531369e6SDave Airlie struct drm_crtc *crtc; 1397531369e6SDave Airlie struct radeon_crtc *radeon_crtc; 1398531369e6SDave Airlie struct radeon_cs_packet p3reloc, waitreloc; 1399531369e6SDave Airlie int crtc_id; 1400531369e6SDave Airlie int r; 1401531369e6SDave Airlie uint32_t header, h_idx, reg; 1402513bcb46SDave Airlie volatile uint32_t *ib; 1403531369e6SDave Airlie 1404f2e39221SJerome Glisse ib = p->ib.ptr; 1405531369e6SDave Airlie 1406531369e6SDave Airlie /* parse the wait until */ 1407c38f34b5SIlija Hadzic r = radeon_cs_packet_parse(p, &waitreloc, p->idx); 1408531369e6SDave Airlie if (r) 1409531369e6SDave Airlie return r; 1410531369e6SDave Airlie 1411531369e6SDave Airlie /* check its a wait until and only 1 count */ 1412531369e6SDave Airlie if (waitreloc.reg != RADEON_WAIT_UNTIL || 1413531369e6SDave Airlie waitreloc.count != 0) { 1414531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until segment\n"); 1415a3a88a66SPaul Bolle return -EINVAL; 1416531369e6SDave Airlie } 1417531369e6SDave Airlie 1418513bcb46SDave Airlie if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) { 1419531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until\n"); 1420a3a88a66SPaul Bolle return -EINVAL; 1421531369e6SDave Airlie } 1422531369e6SDave Airlie 1423531369e6SDave Airlie /* jump over the NOP */ 1424c38f34b5SIlija Hadzic r = radeon_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2); 1425531369e6SDave Airlie if (r) 1426531369e6SDave Airlie return r; 1427531369e6SDave Airlie 1428531369e6SDave Airlie h_idx = p->idx - 2; 142990ebd065SAlex Deucher p->idx += waitreloc.count + 2; 143090ebd065SAlex Deucher p->idx += p3reloc.count + 2; 1431531369e6SDave Airlie 1432513bcb46SDave Airlie header = radeon_get_ib_value(p, h_idx); 1433513bcb46SDave Airlie crtc_id = radeon_get_ib_value(p, h_idx + 5); 14344e872ae2SIlija Hadzic reg = R100_CP_PACKET0_GET_REG(header); 1435531369e6SDave Airlie obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC); 1436531369e6SDave Airlie if (!obj) { 1437531369e6SDave Airlie DRM_ERROR("cannot find crtc %d\n", crtc_id); 143810e10d34SVille Syrjälä return -ENOENT; 1439531369e6SDave Airlie } 1440531369e6SDave Airlie crtc = obj_to_crtc(obj); 1441531369e6SDave Airlie radeon_crtc = to_radeon_crtc(crtc); 1442531369e6SDave Airlie crtc_id = radeon_crtc->crtc_id; 1443531369e6SDave Airlie 1444531369e6SDave Airlie if (!crtc->enabled) { 1445531369e6SDave Airlie /* if the CRTC isn't enabled - we need to nop out the wait until */ 1446513bcb46SDave Airlie ib[h_idx + 2] = PACKET2(0); 1447513bcb46SDave Airlie ib[h_idx + 3] = PACKET2(0); 1448531369e6SDave Airlie } else if (crtc_id == 1) { 1449531369e6SDave Airlie switch (reg) { 1450531369e6SDave Airlie case AVIVO_D1MODE_VLINE_START_END: 145190ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 1452531369e6SDave Airlie header |= AVIVO_D2MODE_VLINE_START_END >> 2; 1453531369e6SDave Airlie break; 1454531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 145590ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 1456531369e6SDave Airlie header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2; 1457531369e6SDave Airlie break; 1458531369e6SDave Airlie default: 1459531369e6SDave Airlie DRM_ERROR("unknown crtc reloc\n"); 1460a3a88a66SPaul Bolle return -EINVAL; 1461531369e6SDave Airlie } 1462513bcb46SDave Airlie ib[h_idx] = header; 1463513bcb46SDave Airlie ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1; 1464531369e6SDave Airlie } 1465a3a88a66SPaul Bolle 1466a3a88a66SPaul Bolle return 0; 1467531369e6SDave Airlie } 1468531369e6SDave Airlie 1469551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt) 1470551ebd83SDave Airlie { 1471551ebd83SDave Airlie int vtx_size; 1472551ebd83SDave Airlie vtx_size = 2; 1473551ebd83SDave Airlie /* ordered according to bits in spec */ 1474551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W0) 1475551ebd83SDave Airlie vtx_size++; 1476551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR) 1477551ebd83SDave Airlie vtx_size += 3; 1478551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA) 1479551ebd83SDave Airlie vtx_size++; 1480551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR) 1481551ebd83SDave Airlie vtx_size++; 1482551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC) 1483551ebd83SDave Airlie vtx_size += 3; 1484551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG) 1485551ebd83SDave Airlie vtx_size++; 1486551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC) 1487551ebd83SDave Airlie vtx_size++; 1488551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST0) 1489551ebd83SDave Airlie vtx_size += 2; 1490551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST1) 1491551ebd83SDave Airlie vtx_size += 2; 1492551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q1) 1493551ebd83SDave Airlie vtx_size++; 1494551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST2) 1495551ebd83SDave Airlie vtx_size += 2; 1496551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q2) 1497551ebd83SDave Airlie vtx_size++; 1498551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST3) 1499551ebd83SDave Airlie vtx_size += 2; 1500551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q3) 1501551ebd83SDave Airlie vtx_size++; 1502551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q0) 1503551ebd83SDave Airlie vtx_size++; 1504551ebd83SDave Airlie /* blend weight */ 1505551ebd83SDave Airlie if (vtx_fmt & (0x7 << 15)) 1506551ebd83SDave Airlie vtx_size += (vtx_fmt >> 15) & 0x7; 1507551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N0) 1508551ebd83SDave Airlie vtx_size += 3; 1509551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_XY1) 1510551ebd83SDave Airlie vtx_size += 2; 1511551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z1) 1512551ebd83SDave Airlie vtx_size++; 1513551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W1) 1514551ebd83SDave Airlie vtx_size++; 1515551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N1) 1516551ebd83SDave Airlie vtx_size++; 1517551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z) 1518551ebd83SDave Airlie vtx_size++; 1519551ebd83SDave Airlie return vtx_size; 1520551ebd83SDave Airlie } 1521551ebd83SDave Airlie 1522771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p, 1523551ebd83SDave Airlie struct radeon_cs_packet *pkt, 1524551ebd83SDave Airlie unsigned idx, unsigned reg) 1525771fe6b9SJerome Glisse { 1526771fe6b9SJerome Glisse struct radeon_cs_reloc *reloc; 1527551ebd83SDave Airlie struct r100_cs_track *track; 1528771fe6b9SJerome Glisse volatile uint32_t *ib; 1529771fe6b9SJerome Glisse uint32_t tmp; 1530771fe6b9SJerome Glisse int r; 1531551ebd83SDave Airlie int i, face; 1532e024e110SDave Airlie u32 tile_flags = 0; 1533513bcb46SDave Airlie u32 idx_value; 1534771fe6b9SJerome Glisse 1535f2e39221SJerome Glisse ib = p->ib.ptr; 1536551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1537551ebd83SDave Airlie 1538513bcb46SDave Airlie idx_value = radeon_get_ib_value(p, idx); 1539513bcb46SDave Airlie 1540771fe6b9SJerome Glisse switch (reg) { 1541531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 1542531369e6SDave Airlie r = r100_cs_packet_parse_vline(p); 1543531369e6SDave Airlie if (r) { 1544531369e6SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1545531369e6SDave Airlie idx, reg); 1546c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1547531369e6SDave Airlie return r; 1548531369e6SDave Airlie } 1549531369e6SDave Airlie break; 1550771fe6b9SJerome Glisse /* FIXME: only allow PACKET3 blit? easier to check for out of 1551771fe6b9SJerome Glisse * range access */ 1552771fe6b9SJerome Glisse case RADEON_DST_PITCH_OFFSET: 1553771fe6b9SJerome Glisse case RADEON_SRC_PITCH_OFFSET: 1554551ebd83SDave Airlie r = r100_reloc_pitch_offset(p, pkt, idx, reg); 1555551ebd83SDave Airlie if (r) 1556551ebd83SDave Airlie return r; 1557551ebd83SDave Airlie break; 1558551ebd83SDave Airlie case RADEON_RB3D_DEPTHOFFSET: 1559012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1560771fe6b9SJerome Glisse if (r) { 1561771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1562771fe6b9SJerome Glisse idx, reg); 1563c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1564771fe6b9SJerome Glisse return r; 1565771fe6b9SJerome Glisse } 1566551ebd83SDave Airlie track->zb.robj = reloc->robj; 1567513bcb46SDave Airlie track->zb.offset = idx_value; 156840b4a759SMarek Olšák track->zb_dirty = true; 1569513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1570771fe6b9SJerome Glisse break; 1571771fe6b9SJerome Glisse case RADEON_RB3D_COLOROFFSET: 1572012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1573551ebd83SDave Airlie if (r) { 1574551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1575551ebd83SDave Airlie idx, reg); 1576c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1577551ebd83SDave Airlie return r; 1578551ebd83SDave Airlie } 1579551ebd83SDave Airlie track->cb[0].robj = reloc->robj; 1580513bcb46SDave Airlie track->cb[0].offset = idx_value; 158140b4a759SMarek Olšák track->cb_dirty = true; 1582513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1583551ebd83SDave Airlie break; 1584771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_0: 1585771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_1: 1586771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_2: 1587551ebd83SDave Airlie i = (reg - RADEON_PP_TXOFFSET_0) / 24; 1588012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1589771fe6b9SJerome Glisse if (r) { 1590771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1591771fe6b9SJerome Glisse idx, reg); 1592c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1593771fe6b9SJerome Glisse return r; 1594771fe6b9SJerome Glisse } 1595f2746f83SAlex Deucher if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { 1596f2746f83SAlex Deucher if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) 1597f2746f83SAlex Deucher tile_flags |= RADEON_TXO_MACRO_TILE; 1598f2746f83SAlex Deucher if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) 1599f2746f83SAlex Deucher tile_flags |= RADEON_TXO_MICRO_TILE_X2; 1600f2746f83SAlex Deucher 1601f2746f83SAlex Deucher tmp = idx_value & ~(0x7 << 2); 1602f2746f83SAlex Deucher tmp |= tile_flags; 1603f2746f83SAlex Deucher ib[idx] = tmp + ((u32)reloc->lobj.gpu_offset); 1604f2746f83SAlex Deucher } else 1605513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1606551ebd83SDave Airlie track->textures[i].robj = reloc->robj; 160740b4a759SMarek Olšák track->tex_dirty = true; 1608771fe6b9SJerome Glisse break; 1609551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_0: 1610551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_1: 1611551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_2: 1612551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_3: 1613551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_4: 1614551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4; 1615012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1616551ebd83SDave Airlie if (r) { 1617551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1618551ebd83SDave Airlie idx, reg); 1619c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1620551ebd83SDave Airlie return r; 1621551ebd83SDave Airlie } 1622513bcb46SDave Airlie track->textures[0].cube_info[i].offset = idx_value; 1623513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1624551ebd83SDave Airlie track->textures[0].cube_info[i].robj = reloc->robj; 162540b4a759SMarek Olšák track->tex_dirty = true; 1626551ebd83SDave Airlie break; 1627551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_0: 1628551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_1: 1629551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_2: 1630551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_3: 1631551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_4: 1632551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4; 1633012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1634551ebd83SDave Airlie if (r) { 1635551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1636551ebd83SDave Airlie idx, reg); 1637c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1638551ebd83SDave Airlie return r; 1639551ebd83SDave Airlie } 1640513bcb46SDave Airlie track->textures[1].cube_info[i].offset = idx_value; 1641513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1642551ebd83SDave Airlie track->textures[1].cube_info[i].robj = reloc->robj; 164340b4a759SMarek Olšák track->tex_dirty = true; 1644551ebd83SDave Airlie break; 1645551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_0: 1646551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_1: 1647551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_2: 1648551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_3: 1649551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_4: 1650551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4; 1651012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1652551ebd83SDave Airlie if (r) { 1653551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1654551ebd83SDave Airlie idx, reg); 1655c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1656551ebd83SDave Airlie return r; 1657551ebd83SDave Airlie } 1658513bcb46SDave Airlie track->textures[2].cube_info[i].offset = idx_value; 1659513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1660551ebd83SDave Airlie track->textures[2].cube_info[i].robj = reloc->robj; 166140b4a759SMarek Olšák track->tex_dirty = true; 1662551ebd83SDave Airlie break; 1663551ebd83SDave Airlie case RADEON_RE_WIDTH_HEIGHT: 1664513bcb46SDave Airlie track->maxy = ((idx_value >> 16) & 0x7FF); 166540b4a759SMarek Olšák track->cb_dirty = true; 166640b4a759SMarek Olšák track->zb_dirty = true; 1667551ebd83SDave Airlie break; 1668e024e110SDave Airlie case RADEON_RB3D_COLORPITCH: 1669012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1670e024e110SDave Airlie if (r) { 1671e024e110SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1672e024e110SDave Airlie idx, reg); 1673c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1674e024e110SDave Airlie return r; 1675e024e110SDave Airlie } 1676c9068eb2SAlex Deucher if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { 1677e024e110SDave Airlie if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) 1678e024e110SDave Airlie tile_flags |= RADEON_COLOR_TILE_ENABLE; 1679e024e110SDave Airlie if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) 1680e024e110SDave Airlie tile_flags |= RADEON_COLOR_MICROTILE_ENABLE; 1681e024e110SDave Airlie 1682513bcb46SDave Airlie tmp = idx_value & ~(0x7 << 16); 1683e024e110SDave Airlie tmp |= tile_flags; 1684e024e110SDave Airlie ib[idx] = tmp; 1685c9068eb2SAlex Deucher } else 1686c9068eb2SAlex Deucher ib[idx] = idx_value; 1687551ebd83SDave Airlie 1688513bcb46SDave Airlie track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK; 168940b4a759SMarek Olšák track->cb_dirty = true; 1690551ebd83SDave Airlie break; 1691551ebd83SDave Airlie case RADEON_RB3D_DEPTHPITCH: 1692513bcb46SDave Airlie track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK; 169340b4a759SMarek Olšák track->zb_dirty = true; 1694551ebd83SDave Airlie break; 1695551ebd83SDave Airlie case RADEON_RB3D_CNTL: 1696513bcb46SDave Airlie switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) { 1697551ebd83SDave Airlie case 7: 1698551ebd83SDave Airlie case 8: 1699551ebd83SDave Airlie case 9: 1700551ebd83SDave Airlie case 11: 1701551ebd83SDave Airlie case 12: 1702551ebd83SDave Airlie track->cb[0].cpp = 1; 1703551ebd83SDave Airlie break; 1704551ebd83SDave Airlie case 3: 1705551ebd83SDave Airlie case 4: 1706551ebd83SDave Airlie case 15: 1707551ebd83SDave Airlie track->cb[0].cpp = 2; 1708551ebd83SDave Airlie break; 1709551ebd83SDave Airlie case 6: 1710551ebd83SDave Airlie track->cb[0].cpp = 4; 1711551ebd83SDave Airlie break; 1712551ebd83SDave Airlie default: 1713551ebd83SDave Airlie DRM_ERROR("Invalid color buffer format (%d) !\n", 1714513bcb46SDave Airlie ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f)); 1715551ebd83SDave Airlie return -EINVAL; 1716551ebd83SDave Airlie } 1717513bcb46SDave Airlie track->z_enabled = !!(idx_value & RADEON_Z_ENABLE); 171840b4a759SMarek Olšák track->cb_dirty = true; 171940b4a759SMarek Olšák track->zb_dirty = true; 1720551ebd83SDave Airlie break; 1721551ebd83SDave Airlie case RADEON_RB3D_ZSTENCILCNTL: 1722513bcb46SDave Airlie switch (idx_value & 0xf) { 1723551ebd83SDave Airlie case 0: 1724551ebd83SDave Airlie track->zb.cpp = 2; 1725551ebd83SDave Airlie break; 1726551ebd83SDave Airlie case 2: 1727551ebd83SDave Airlie case 3: 1728551ebd83SDave Airlie case 4: 1729551ebd83SDave Airlie case 5: 1730551ebd83SDave Airlie case 9: 1731551ebd83SDave Airlie case 11: 1732551ebd83SDave Airlie track->zb.cpp = 4; 1733551ebd83SDave Airlie break; 1734551ebd83SDave Airlie default: 1735551ebd83SDave Airlie break; 1736551ebd83SDave Airlie } 173740b4a759SMarek Olšák track->zb_dirty = true; 1738e024e110SDave Airlie break; 173917782d99SDave Airlie case RADEON_RB3D_ZPASS_ADDR: 1740012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 174117782d99SDave Airlie if (r) { 174217782d99SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 174317782d99SDave Airlie idx, reg); 1744c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 174517782d99SDave Airlie return r; 174617782d99SDave Airlie } 1747513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 174817782d99SDave Airlie break; 1749551ebd83SDave Airlie case RADEON_PP_CNTL: 1750551ebd83SDave Airlie { 1751513bcb46SDave Airlie uint32_t temp = idx_value >> 4; 1752551ebd83SDave Airlie for (i = 0; i < track->num_texture; i++) 1753551ebd83SDave Airlie track->textures[i].enabled = !!(temp & (1 << i)); 175440b4a759SMarek Olšák track->tex_dirty = true; 1755551ebd83SDave Airlie } 1756551ebd83SDave Airlie break; 1757551ebd83SDave Airlie case RADEON_SE_VF_CNTL: 1758513bcb46SDave Airlie track->vap_vf_cntl = idx_value; 1759551ebd83SDave Airlie break; 1760551ebd83SDave Airlie case RADEON_SE_VTX_FMT: 1761513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(idx_value); 1762551ebd83SDave Airlie break; 1763551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_0: 1764551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_1: 1765551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_2: 1766551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_SIZE_0) / 8; 1767513bcb46SDave Airlie track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1; 1768513bcb46SDave Airlie track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1; 176940b4a759SMarek Olšák track->tex_dirty = true; 1770551ebd83SDave Airlie break; 1771551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_0: 1772551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_1: 1773551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_2: 1774551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_PITCH_0) / 8; 1775513bcb46SDave Airlie track->textures[i].pitch = idx_value + 32; 177640b4a759SMarek Olšák track->tex_dirty = true; 1777551ebd83SDave Airlie break; 1778551ebd83SDave Airlie case RADEON_PP_TXFILTER_0: 1779551ebd83SDave Airlie case RADEON_PP_TXFILTER_1: 1780551ebd83SDave Airlie case RADEON_PP_TXFILTER_2: 1781551ebd83SDave Airlie i = (reg - RADEON_PP_TXFILTER_0) / 24; 1782513bcb46SDave Airlie track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK) 1783551ebd83SDave Airlie >> RADEON_MAX_MIP_LEVEL_SHIFT); 1784513bcb46SDave Airlie tmp = (idx_value >> 23) & 0x7; 1785551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1786551ebd83SDave Airlie track->textures[i].roundup_w = false; 1787513bcb46SDave Airlie tmp = (idx_value >> 27) & 0x7; 1788551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1789551ebd83SDave Airlie track->textures[i].roundup_h = false; 179040b4a759SMarek Olšák track->tex_dirty = true; 1791551ebd83SDave Airlie break; 1792551ebd83SDave Airlie case RADEON_PP_TXFORMAT_0: 1793551ebd83SDave Airlie case RADEON_PP_TXFORMAT_1: 1794551ebd83SDave Airlie case RADEON_PP_TXFORMAT_2: 1795551ebd83SDave Airlie i = (reg - RADEON_PP_TXFORMAT_0) / 24; 1796513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_NON_POWER2) { 1797551ebd83SDave Airlie track->textures[i].use_pitch = 1; 1798551ebd83SDave Airlie } else { 1799551ebd83SDave Airlie track->textures[i].use_pitch = 0; 1800513bcb46SDave Airlie track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK); 1801513bcb46SDave Airlie track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK); 1802551ebd83SDave Airlie } 1803513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE) 1804551ebd83SDave Airlie track->textures[i].tex_coord_type = 2; 1805513bcb46SDave Airlie switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) { 1806551ebd83SDave Airlie case RADEON_TXFORMAT_I8: 1807551ebd83SDave Airlie case RADEON_TXFORMAT_RGB332: 1808551ebd83SDave Airlie case RADEON_TXFORMAT_Y8: 1809551ebd83SDave Airlie track->textures[i].cpp = 1; 1810f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1811551ebd83SDave Airlie break; 1812551ebd83SDave Airlie case RADEON_TXFORMAT_AI88: 1813551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB1555: 1814551ebd83SDave Airlie case RADEON_TXFORMAT_RGB565: 1815551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB4444: 1816551ebd83SDave Airlie case RADEON_TXFORMAT_VYUY422: 1817551ebd83SDave Airlie case RADEON_TXFORMAT_YVYU422: 1818551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW16: 1819551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDV655: 1820551ebd83SDave Airlie case RADEON_TXFORMAT_DUDV88: 1821551ebd83SDave Airlie track->textures[i].cpp = 2; 1822f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1823551ebd83SDave Airlie break; 1824551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB8888: 1825551ebd83SDave Airlie case RADEON_TXFORMAT_RGBA8888: 1826551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW32: 1827551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDUV8888: 1828551ebd83SDave Airlie track->textures[i].cpp = 4; 1829f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1830551ebd83SDave Airlie break; 1831d785d78bSDave Airlie case RADEON_TXFORMAT_DXT1: 1832d785d78bSDave Airlie track->textures[i].cpp = 1; 1833d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_DXT1; 1834d785d78bSDave Airlie break; 1835d785d78bSDave Airlie case RADEON_TXFORMAT_DXT23: 1836d785d78bSDave Airlie case RADEON_TXFORMAT_DXT45: 1837d785d78bSDave Airlie track->textures[i].cpp = 1; 1838d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_DXT35; 1839d785d78bSDave Airlie break; 1840551ebd83SDave Airlie } 1841513bcb46SDave Airlie track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf); 1842513bcb46SDave Airlie track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf); 184340b4a759SMarek Olšák track->tex_dirty = true; 1844551ebd83SDave Airlie break; 1845551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_0: 1846551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_1: 1847551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_2: 1848513bcb46SDave Airlie tmp = idx_value; 1849551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_FACES_0) / 4; 1850551ebd83SDave Airlie for (face = 0; face < 4; face++) { 1851551ebd83SDave Airlie track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf); 1852551ebd83SDave Airlie track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf); 1853551ebd83SDave Airlie } 185440b4a759SMarek Olšák track->tex_dirty = true; 1855551ebd83SDave Airlie break; 1856771fe6b9SJerome Glisse default: 1857551ebd83SDave Airlie printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n", 1858551ebd83SDave Airlie reg, idx); 1859551ebd83SDave Airlie return -EINVAL; 1860771fe6b9SJerome Glisse } 1861771fe6b9SJerome Glisse return 0; 1862771fe6b9SJerome Glisse } 1863771fe6b9SJerome Glisse 1864068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p, 1865068a117cSJerome Glisse struct radeon_cs_packet *pkt, 18664c788679SJerome Glisse struct radeon_bo *robj) 1867068a117cSJerome Glisse { 1868068a117cSJerome Glisse unsigned idx; 1869513bcb46SDave Airlie u32 value; 1870068a117cSJerome Glisse idx = pkt->idx + 1; 1871513bcb46SDave Airlie value = radeon_get_ib_value(p, idx + 2); 18724c788679SJerome Glisse if ((value + 1) > radeon_bo_size(robj)) { 1873068a117cSJerome Glisse DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER " 1874068a117cSJerome Glisse "(need %u have %lu) !\n", 1875513bcb46SDave Airlie value + 1, 18764c788679SJerome Glisse radeon_bo_size(robj)); 1877068a117cSJerome Glisse return -EINVAL; 1878068a117cSJerome Glisse } 1879068a117cSJerome Glisse return 0; 1880068a117cSJerome Glisse } 1881068a117cSJerome Glisse 1882771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p, 1883771fe6b9SJerome Glisse struct radeon_cs_packet *pkt) 1884771fe6b9SJerome Glisse { 1885771fe6b9SJerome Glisse struct radeon_cs_reloc *reloc; 1886551ebd83SDave Airlie struct r100_cs_track *track; 1887771fe6b9SJerome Glisse unsigned idx; 1888771fe6b9SJerome Glisse volatile uint32_t *ib; 1889771fe6b9SJerome Glisse int r; 1890771fe6b9SJerome Glisse 1891f2e39221SJerome Glisse ib = p->ib.ptr; 1892771fe6b9SJerome Glisse idx = pkt->idx + 1; 1893551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1894771fe6b9SJerome Glisse switch (pkt->opcode) { 1895771fe6b9SJerome Glisse case PACKET3_3D_LOAD_VBPNTR: 1896513bcb46SDave Airlie r = r100_packet3_load_vbpntr(p, pkt, idx); 1897513bcb46SDave Airlie if (r) 1898771fe6b9SJerome Glisse return r; 1899771fe6b9SJerome Glisse break; 1900771fe6b9SJerome Glisse case PACKET3_INDX_BUFFER: 1901012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1902771fe6b9SJerome Glisse if (r) { 1903771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1904c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1905771fe6b9SJerome Glisse return r; 1906771fe6b9SJerome Glisse } 1907513bcb46SDave Airlie ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset); 1908068a117cSJerome Glisse r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj); 1909068a117cSJerome Glisse if (r) { 1910068a117cSJerome Glisse return r; 1911068a117cSJerome Glisse } 1912771fe6b9SJerome Glisse break; 1913771fe6b9SJerome Glisse case 0x23: 1914771fe6b9SJerome Glisse /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */ 1915012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1916771fe6b9SJerome Glisse if (r) { 1917771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1918c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1919771fe6b9SJerome Glisse return r; 1920771fe6b9SJerome Glisse } 1921513bcb46SDave Airlie ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset); 1922551ebd83SDave Airlie track->num_arrays = 1; 1923513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2)); 1924551ebd83SDave Airlie 1925551ebd83SDave Airlie track->arrays[0].robj = reloc->robj; 1926551ebd83SDave Airlie track->arrays[0].esize = track->vtx_size; 1927551ebd83SDave Airlie 1928513bcb46SDave Airlie track->max_indx = radeon_get_ib_value(p, idx+1); 1929551ebd83SDave Airlie 1930513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx+3); 1931551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1932551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1933551ebd83SDave Airlie if (r) 1934551ebd83SDave Airlie return r; 1935771fe6b9SJerome Glisse break; 1936771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD: 1937513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) { 1938551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1939551ebd83SDave Airlie return -EINVAL; 1940551ebd83SDave Airlie } 1941cf57fc7aSAlex Deucher track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0)); 1942513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1943551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1944551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1945551ebd83SDave Airlie if (r) 1946551ebd83SDave Airlie return r; 1947551ebd83SDave Airlie break; 1948771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1949771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD_2: 1950513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) { 1951551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1952551ebd83SDave Airlie return -EINVAL; 1953551ebd83SDave Airlie } 1954513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1955551ebd83SDave Airlie track->immd_dwords = pkt->count; 1956551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1957551ebd83SDave Airlie if (r) 1958551ebd83SDave Airlie return r; 1959551ebd83SDave Airlie break; 1960771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1961771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF_2: 1962513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1963551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1964551ebd83SDave Airlie if (r) 1965551ebd83SDave Airlie return r; 1966551ebd83SDave Airlie break; 1967771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 1968771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX_2: 1969513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1970551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1971551ebd83SDave Airlie if (r) 1972551ebd83SDave Airlie return r; 1973551ebd83SDave Airlie break; 1974771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 1975771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF: 1976513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1977551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1978551ebd83SDave Airlie if (r) 1979551ebd83SDave Airlie return r; 1980551ebd83SDave Airlie break; 1981771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 1982771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX: 1983513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1984551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1985551ebd83SDave Airlie if (r) 1986551ebd83SDave Airlie return r; 1987551ebd83SDave Airlie break; 1988771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 1989ab9e1f59SDave Airlie case PACKET3_3D_CLEAR_HIZ: 1990ab9e1f59SDave Airlie case PACKET3_3D_CLEAR_ZMASK: 1991ab9e1f59SDave Airlie if (p->rdev->hyperz_filp != p->filp) 1992ab9e1f59SDave Airlie return -EINVAL; 1993ab9e1f59SDave Airlie break; 1994771fe6b9SJerome Glisse case PACKET3_NOP: 1995771fe6b9SJerome Glisse break; 1996771fe6b9SJerome Glisse default: 1997771fe6b9SJerome Glisse DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode); 1998771fe6b9SJerome Glisse return -EINVAL; 1999771fe6b9SJerome Glisse } 2000771fe6b9SJerome Glisse return 0; 2001771fe6b9SJerome Glisse } 2002771fe6b9SJerome Glisse 2003771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p) 2004771fe6b9SJerome Glisse { 2005771fe6b9SJerome Glisse struct radeon_cs_packet pkt; 20069f022ddfSJerome Glisse struct r100_cs_track *track; 2007771fe6b9SJerome Glisse int r; 2008771fe6b9SJerome Glisse 20099f022ddfSJerome Glisse track = kzalloc(sizeof(*track), GFP_KERNEL); 2010ce067913SDan Carpenter if (!track) 2011ce067913SDan Carpenter return -ENOMEM; 20129f022ddfSJerome Glisse r100_cs_track_clear(p->rdev, track); 20139f022ddfSJerome Glisse p->track = track; 2014771fe6b9SJerome Glisse do { 2015c38f34b5SIlija Hadzic r = radeon_cs_packet_parse(p, &pkt, p->idx); 2016771fe6b9SJerome Glisse if (r) { 2017771fe6b9SJerome Glisse return r; 2018771fe6b9SJerome Glisse } 2019771fe6b9SJerome Glisse p->idx += pkt.count + 2; 2020771fe6b9SJerome Glisse switch (pkt.type) { 20214e872ae2SIlija Hadzic case RADEON_PACKET_TYPE0: 2022551ebd83SDave Airlie if (p->rdev->family >= CHIP_R200) 2023551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 2024551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 2025551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 2026551ebd83SDave Airlie &r200_packet0_check); 2027551ebd83SDave Airlie else 2028551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 2029551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 2030551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 2031551ebd83SDave Airlie &r100_packet0_check); 2032771fe6b9SJerome Glisse break; 20334e872ae2SIlija Hadzic case RADEON_PACKET_TYPE2: 2034771fe6b9SJerome Glisse break; 20354e872ae2SIlija Hadzic case RADEON_PACKET_TYPE3: 2036771fe6b9SJerome Glisse r = r100_packet3_check(p, &pkt); 2037771fe6b9SJerome Glisse break; 2038771fe6b9SJerome Glisse default: 2039771fe6b9SJerome Glisse DRM_ERROR("Unknown packet type %d !\n", 2040771fe6b9SJerome Glisse pkt.type); 2041771fe6b9SJerome Glisse return -EINVAL; 2042771fe6b9SJerome Glisse } 204366b3543eSIlija Hadzic if (r) 2044771fe6b9SJerome Glisse return r; 2045771fe6b9SJerome Glisse } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw); 2046771fe6b9SJerome Glisse return 0; 2047771fe6b9SJerome Glisse } 2048771fe6b9SJerome Glisse 20490242f74dSAlex Deucher static void r100_cs_track_texture_print(struct r100_cs_track_texture *t) 20500242f74dSAlex Deucher { 20510242f74dSAlex Deucher DRM_ERROR("pitch %d\n", t->pitch); 20520242f74dSAlex Deucher DRM_ERROR("use_pitch %d\n", t->use_pitch); 20530242f74dSAlex Deucher DRM_ERROR("width %d\n", t->width); 20540242f74dSAlex Deucher DRM_ERROR("width_11 %d\n", t->width_11); 20550242f74dSAlex Deucher DRM_ERROR("height %d\n", t->height); 20560242f74dSAlex Deucher DRM_ERROR("height_11 %d\n", t->height_11); 20570242f74dSAlex Deucher DRM_ERROR("num levels %d\n", t->num_levels); 20580242f74dSAlex Deucher DRM_ERROR("depth %d\n", t->txdepth); 20590242f74dSAlex Deucher DRM_ERROR("bpp %d\n", t->cpp); 20600242f74dSAlex Deucher DRM_ERROR("coordinate type %d\n", t->tex_coord_type); 20610242f74dSAlex Deucher DRM_ERROR("width round to power of 2 %d\n", t->roundup_w); 20620242f74dSAlex Deucher DRM_ERROR("height round to power of 2 %d\n", t->roundup_h); 20630242f74dSAlex Deucher DRM_ERROR("compress format %d\n", t->compress_format); 20640242f74dSAlex Deucher } 20650242f74dSAlex Deucher 20660242f74dSAlex Deucher static int r100_track_compress_size(int compress_format, int w, int h) 20670242f74dSAlex Deucher { 20680242f74dSAlex Deucher int block_width, block_height, block_bytes; 20690242f74dSAlex Deucher int wblocks, hblocks; 20700242f74dSAlex Deucher int min_wblocks; 20710242f74dSAlex Deucher int sz; 20720242f74dSAlex Deucher 20730242f74dSAlex Deucher block_width = 4; 20740242f74dSAlex Deucher block_height = 4; 20750242f74dSAlex Deucher 20760242f74dSAlex Deucher switch (compress_format) { 20770242f74dSAlex Deucher case R100_TRACK_COMP_DXT1: 20780242f74dSAlex Deucher block_bytes = 8; 20790242f74dSAlex Deucher min_wblocks = 4; 20800242f74dSAlex Deucher break; 20810242f74dSAlex Deucher default: 20820242f74dSAlex Deucher case R100_TRACK_COMP_DXT35: 20830242f74dSAlex Deucher block_bytes = 16; 20840242f74dSAlex Deucher min_wblocks = 2; 20850242f74dSAlex Deucher break; 20860242f74dSAlex Deucher } 20870242f74dSAlex Deucher 20880242f74dSAlex Deucher hblocks = (h + block_height - 1) / block_height; 20890242f74dSAlex Deucher wblocks = (w + block_width - 1) / block_width; 20900242f74dSAlex Deucher if (wblocks < min_wblocks) 20910242f74dSAlex Deucher wblocks = min_wblocks; 20920242f74dSAlex Deucher sz = wblocks * hblocks * block_bytes; 20930242f74dSAlex Deucher return sz; 20940242f74dSAlex Deucher } 20950242f74dSAlex Deucher 20960242f74dSAlex Deucher static int r100_cs_track_cube(struct radeon_device *rdev, 20970242f74dSAlex Deucher struct r100_cs_track *track, unsigned idx) 20980242f74dSAlex Deucher { 20990242f74dSAlex Deucher unsigned face, w, h; 21000242f74dSAlex Deucher struct radeon_bo *cube_robj; 21010242f74dSAlex Deucher unsigned long size; 21020242f74dSAlex Deucher unsigned compress_format = track->textures[idx].compress_format; 21030242f74dSAlex Deucher 21040242f74dSAlex Deucher for (face = 0; face < 5; face++) { 21050242f74dSAlex Deucher cube_robj = track->textures[idx].cube_info[face].robj; 21060242f74dSAlex Deucher w = track->textures[idx].cube_info[face].width; 21070242f74dSAlex Deucher h = track->textures[idx].cube_info[face].height; 21080242f74dSAlex Deucher 21090242f74dSAlex Deucher if (compress_format) { 21100242f74dSAlex Deucher size = r100_track_compress_size(compress_format, w, h); 21110242f74dSAlex Deucher } else 21120242f74dSAlex Deucher size = w * h; 21130242f74dSAlex Deucher size *= track->textures[idx].cpp; 21140242f74dSAlex Deucher 21150242f74dSAlex Deucher size += track->textures[idx].cube_info[face].offset; 21160242f74dSAlex Deucher 21170242f74dSAlex Deucher if (size > radeon_bo_size(cube_robj)) { 21180242f74dSAlex Deucher DRM_ERROR("Cube texture offset greater than object size %lu %lu\n", 21190242f74dSAlex Deucher size, radeon_bo_size(cube_robj)); 21200242f74dSAlex Deucher r100_cs_track_texture_print(&track->textures[idx]); 21210242f74dSAlex Deucher return -1; 21220242f74dSAlex Deucher } 21230242f74dSAlex Deucher } 21240242f74dSAlex Deucher return 0; 21250242f74dSAlex Deucher } 21260242f74dSAlex Deucher 21270242f74dSAlex Deucher static int r100_cs_track_texture_check(struct radeon_device *rdev, 21280242f74dSAlex Deucher struct r100_cs_track *track) 21290242f74dSAlex Deucher { 21300242f74dSAlex Deucher struct radeon_bo *robj; 21310242f74dSAlex Deucher unsigned long size; 21320242f74dSAlex Deucher unsigned u, i, w, h, d; 21330242f74dSAlex Deucher int ret; 21340242f74dSAlex Deucher 21350242f74dSAlex Deucher for (u = 0; u < track->num_texture; u++) { 21360242f74dSAlex Deucher if (!track->textures[u].enabled) 21370242f74dSAlex Deucher continue; 21380242f74dSAlex Deucher if (track->textures[u].lookup_disable) 21390242f74dSAlex Deucher continue; 21400242f74dSAlex Deucher robj = track->textures[u].robj; 21410242f74dSAlex Deucher if (robj == NULL) { 21420242f74dSAlex Deucher DRM_ERROR("No texture bound to unit %u\n", u); 21430242f74dSAlex Deucher return -EINVAL; 21440242f74dSAlex Deucher } 21450242f74dSAlex Deucher size = 0; 21460242f74dSAlex Deucher for (i = 0; i <= track->textures[u].num_levels; i++) { 21470242f74dSAlex Deucher if (track->textures[u].use_pitch) { 21480242f74dSAlex Deucher if (rdev->family < CHIP_R300) 21490242f74dSAlex Deucher w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i); 21500242f74dSAlex Deucher else 21510242f74dSAlex Deucher w = track->textures[u].pitch / (1 << i); 21520242f74dSAlex Deucher } else { 21530242f74dSAlex Deucher w = track->textures[u].width; 21540242f74dSAlex Deucher if (rdev->family >= CHIP_RV515) 21550242f74dSAlex Deucher w |= track->textures[u].width_11; 21560242f74dSAlex Deucher w = w / (1 << i); 21570242f74dSAlex Deucher if (track->textures[u].roundup_w) 21580242f74dSAlex Deucher w = roundup_pow_of_two(w); 21590242f74dSAlex Deucher } 21600242f74dSAlex Deucher h = track->textures[u].height; 21610242f74dSAlex Deucher if (rdev->family >= CHIP_RV515) 21620242f74dSAlex Deucher h |= track->textures[u].height_11; 21630242f74dSAlex Deucher h = h / (1 << i); 21640242f74dSAlex Deucher if (track->textures[u].roundup_h) 21650242f74dSAlex Deucher h = roundup_pow_of_two(h); 21660242f74dSAlex Deucher if (track->textures[u].tex_coord_type == 1) { 21670242f74dSAlex Deucher d = (1 << track->textures[u].txdepth) / (1 << i); 21680242f74dSAlex Deucher if (!d) 21690242f74dSAlex Deucher d = 1; 21700242f74dSAlex Deucher } else { 21710242f74dSAlex Deucher d = 1; 21720242f74dSAlex Deucher } 21730242f74dSAlex Deucher if (track->textures[u].compress_format) { 21740242f74dSAlex Deucher 21750242f74dSAlex Deucher size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d; 21760242f74dSAlex Deucher /* compressed textures are block based */ 21770242f74dSAlex Deucher } else 21780242f74dSAlex Deucher size += w * h * d; 21790242f74dSAlex Deucher } 21800242f74dSAlex Deucher size *= track->textures[u].cpp; 21810242f74dSAlex Deucher 21820242f74dSAlex Deucher switch (track->textures[u].tex_coord_type) { 21830242f74dSAlex Deucher case 0: 21840242f74dSAlex Deucher case 1: 21850242f74dSAlex Deucher break; 21860242f74dSAlex Deucher case 2: 21870242f74dSAlex Deucher if (track->separate_cube) { 21880242f74dSAlex Deucher ret = r100_cs_track_cube(rdev, track, u); 21890242f74dSAlex Deucher if (ret) 21900242f74dSAlex Deucher return ret; 21910242f74dSAlex Deucher } else 21920242f74dSAlex Deucher size *= 6; 21930242f74dSAlex Deucher break; 21940242f74dSAlex Deucher default: 21950242f74dSAlex Deucher DRM_ERROR("Invalid texture coordinate type %u for unit " 21960242f74dSAlex Deucher "%u\n", track->textures[u].tex_coord_type, u); 21970242f74dSAlex Deucher return -EINVAL; 21980242f74dSAlex Deucher } 21990242f74dSAlex Deucher if (size > radeon_bo_size(robj)) { 22000242f74dSAlex Deucher DRM_ERROR("Texture of unit %u needs %lu bytes but is " 22010242f74dSAlex Deucher "%lu\n", u, size, radeon_bo_size(robj)); 22020242f74dSAlex Deucher r100_cs_track_texture_print(&track->textures[u]); 22030242f74dSAlex Deucher return -EINVAL; 22040242f74dSAlex Deucher } 22050242f74dSAlex Deucher } 22060242f74dSAlex Deucher return 0; 22070242f74dSAlex Deucher } 22080242f74dSAlex Deucher 22090242f74dSAlex Deucher int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track) 22100242f74dSAlex Deucher { 22110242f74dSAlex Deucher unsigned i; 22120242f74dSAlex Deucher unsigned long size; 22130242f74dSAlex Deucher unsigned prim_walk; 22140242f74dSAlex Deucher unsigned nverts; 22150242f74dSAlex Deucher unsigned num_cb = track->cb_dirty ? track->num_cb : 0; 22160242f74dSAlex Deucher 22170242f74dSAlex Deucher if (num_cb && !track->zb_cb_clear && !track->color_channel_mask && 22180242f74dSAlex Deucher !track->blend_read_enable) 22190242f74dSAlex Deucher num_cb = 0; 22200242f74dSAlex Deucher 22210242f74dSAlex Deucher for (i = 0; i < num_cb; i++) { 22220242f74dSAlex Deucher if (track->cb[i].robj == NULL) { 22230242f74dSAlex Deucher DRM_ERROR("[drm] No buffer for color buffer %d !\n", i); 22240242f74dSAlex Deucher return -EINVAL; 22250242f74dSAlex Deucher } 22260242f74dSAlex Deucher size = track->cb[i].pitch * track->cb[i].cpp * track->maxy; 22270242f74dSAlex Deucher size += track->cb[i].offset; 22280242f74dSAlex Deucher if (size > radeon_bo_size(track->cb[i].robj)) { 22290242f74dSAlex Deucher DRM_ERROR("[drm] Buffer too small for color buffer %d " 22300242f74dSAlex Deucher "(need %lu have %lu) !\n", i, size, 22310242f74dSAlex Deucher radeon_bo_size(track->cb[i].robj)); 22320242f74dSAlex Deucher DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n", 22330242f74dSAlex Deucher i, track->cb[i].pitch, track->cb[i].cpp, 22340242f74dSAlex Deucher track->cb[i].offset, track->maxy); 22350242f74dSAlex Deucher return -EINVAL; 22360242f74dSAlex Deucher } 22370242f74dSAlex Deucher } 22380242f74dSAlex Deucher track->cb_dirty = false; 22390242f74dSAlex Deucher 22400242f74dSAlex Deucher if (track->zb_dirty && track->z_enabled) { 22410242f74dSAlex Deucher if (track->zb.robj == NULL) { 22420242f74dSAlex Deucher DRM_ERROR("[drm] No buffer for z buffer !\n"); 22430242f74dSAlex Deucher return -EINVAL; 22440242f74dSAlex Deucher } 22450242f74dSAlex Deucher size = track->zb.pitch * track->zb.cpp * track->maxy; 22460242f74dSAlex Deucher size += track->zb.offset; 22470242f74dSAlex Deucher if (size > radeon_bo_size(track->zb.robj)) { 22480242f74dSAlex Deucher DRM_ERROR("[drm] Buffer too small for z buffer " 22490242f74dSAlex Deucher "(need %lu have %lu) !\n", size, 22500242f74dSAlex Deucher radeon_bo_size(track->zb.robj)); 22510242f74dSAlex Deucher DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n", 22520242f74dSAlex Deucher track->zb.pitch, track->zb.cpp, 22530242f74dSAlex Deucher track->zb.offset, track->maxy); 22540242f74dSAlex Deucher return -EINVAL; 22550242f74dSAlex Deucher } 22560242f74dSAlex Deucher } 22570242f74dSAlex Deucher track->zb_dirty = false; 22580242f74dSAlex Deucher 22590242f74dSAlex Deucher if (track->aa_dirty && track->aaresolve) { 22600242f74dSAlex Deucher if (track->aa.robj == NULL) { 22610242f74dSAlex Deucher DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i); 22620242f74dSAlex Deucher return -EINVAL; 22630242f74dSAlex Deucher } 22640242f74dSAlex Deucher /* I believe the format comes from colorbuffer0. */ 22650242f74dSAlex Deucher size = track->aa.pitch * track->cb[0].cpp * track->maxy; 22660242f74dSAlex Deucher size += track->aa.offset; 22670242f74dSAlex Deucher if (size > radeon_bo_size(track->aa.robj)) { 22680242f74dSAlex Deucher DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d " 22690242f74dSAlex Deucher "(need %lu have %lu) !\n", i, size, 22700242f74dSAlex Deucher radeon_bo_size(track->aa.robj)); 22710242f74dSAlex Deucher DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n", 22720242f74dSAlex Deucher i, track->aa.pitch, track->cb[0].cpp, 22730242f74dSAlex Deucher track->aa.offset, track->maxy); 22740242f74dSAlex Deucher return -EINVAL; 22750242f74dSAlex Deucher } 22760242f74dSAlex Deucher } 22770242f74dSAlex Deucher track->aa_dirty = false; 22780242f74dSAlex Deucher 22790242f74dSAlex Deucher prim_walk = (track->vap_vf_cntl >> 4) & 0x3; 22800242f74dSAlex Deucher if (track->vap_vf_cntl & (1 << 14)) { 22810242f74dSAlex Deucher nverts = track->vap_alt_nverts; 22820242f74dSAlex Deucher } else { 22830242f74dSAlex Deucher nverts = (track->vap_vf_cntl >> 16) & 0xFFFF; 22840242f74dSAlex Deucher } 22850242f74dSAlex Deucher switch (prim_walk) { 22860242f74dSAlex Deucher case 1: 22870242f74dSAlex Deucher for (i = 0; i < track->num_arrays; i++) { 22880242f74dSAlex Deucher size = track->arrays[i].esize * track->max_indx * 4; 22890242f74dSAlex Deucher if (track->arrays[i].robj == NULL) { 22900242f74dSAlex Deucher DRM_ERROR("(PW %u) Vertex array %u no buffer " 22910242f74dSAlex Deucher "bound\n", prim_walk, i); 22920242f74dSAlex Deucher return -EINVAL; 22930242f74dSAlex Deucher } 22940242f74dSAlex Deucher if (size > radeon_bo_size(track->arrays[i].robj)) { 22950242f74dSAlex Deucher dev_err(rdev->dev, "(PW %u) Vertex array %u " 22960242f74dSAlex Deucher "need %lu dwords have %lu dwords\n", 22970242f74dSAlex Deucher prim_walk, i, size >> 2, 22980242f74dSAlex Deucher radeon_bo_size(track->arrays[i].robj) 22990242f74dSAlex Deucher >> 2); 23000242f74dSAlex Deucher DRM_ERROR("Max indices %u\n", track->max_indx); 23010242f74dSAlex Deucher return -EINVAL; 23020242f74dSAlex Deucher } 23030242f74dSAlex Deucher } 23040242f74dSAlex Deucher break; 23050242f74dSAlex Deucher case 2: 23060242f74dSAlex Deucher for (i = 0; i < track->num_arrays; i++) { 23070242f74dSAlex Deucher size = track->arrays[i].esize * (nverts - 1) * 4; 23080242f74dSAlex Deucher if (track->arrays[i].robj == NULL) { 23090242f74dSAlex Deucher DRM_ERROR("(PW %u) Vertex array %u no buffer " 23100242f74dSAlex Deucher "bound\n", prim_walk, i); 23110242f74dSAlex Deucher return -EINVAL; 23120242f74dSAlex Deucher } 23130242f74dSAlex Deucher if (size > radeon_bo_size(track->arrays[i].robj)) { 23140242f74dSAlex Deucher dev_err(rdev->dev, "(PW %u) Vertex array %u " 23150242f74dSAlex Deucher "need %lu dwords have %lu dwords\n", 23160242f74dSAlex Deucher prim_walk, i, size >> 2, 23170242f74dSAlex Deucher radeon_bo_size(track->arrays[i].robj) 23180242f74dSAlex Deucher >> 2); 23190242f74dSAlex Deucher return -EINVAL; 23200242f74dSAlex Deucher } 23210242f74dSAlex Deucher } 23220242f74dSAlex Deucher break; 23230242f74dSAlex Deucher case 3: 23240242f74dSAlex Deucher size = track->vtx_size * nverts; 23250242f74dSAlex Deucher if (size != track->immd_dwords) { 23260242f74dSAlex Deucher DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n", 23270242f74dSAlex Deucher track->immd_dwords, size); 23280242f74dSAlex Deucher DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n", 23290242f74dSAlex Deucher nverts, track->vtx_size); 23300242f74dSAlex Deucher return -EINVAL; 23310242f74dSAlex Deucher } 23320242f74dSAlex Deucher break; 23330242f74dSAlex Deucher default: 23340242f74dSAlex Deucher DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n", 23350242f74dSAlex Deucher prim_walk); 23360242f74dSAlex Deucher return -EINVAL; 23370242f74dSAlex Deucher } 23380242f74dSAlex Deucher 23390242f74dSAlex Deucher if (track->tex_dirty) { 23400242f74dSAlex Deucher track->tex_dirty = false; 23410242f74dSAlex Deucher return r100_cs_track_texture_check(rdev, track); 23420242f74dSAlex Deucher } 23430242f74dSAlex Deucher return 0; 23440242f74dSAlex Deucher } 23450242f74dSAlex Deucher 23460242f74dSAlex Deucher void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track) 23470242f74dSAlex Deucher { 23480242f74dSAlex Deucher unsigned i, face; 23490242f74dSAlex Deucher 23500242f74dSAlex Deucher track->cb_dirty = true; 23510242f74dSAlex Deucher track->zb_dirty = true; 23520242f74dSAlex Deucher track->tex_dirty = true; 23530242f74dSAlex Deucher track->aa_dirty = true; 23540242f74dSAlex Deucher 23550242f74dSAlex Deucher if (rdev->family < CHIP_R300) { 23560242f74dSAlex Deucher track->num_cb = 1; 23570242f74dSAlex Deucher if (rdev->family <= CHIP_RS200) 23580242f74dSAlex Deucher track->num_texture = 3; 23590242f74dSAlex Deucher else 23600242f74dSAlex Deucher track->num_texture = 6; 23610242f74dSAlex Deucher track->maxy = 2048; 23620242f74dSAlex Deucher track->separate_cube = 1; 23630242f74dSAlex Deucher } else { 23640242f74dSAlex Deucher track->num_cb = 4; 23650242f74dSAlex Deucher track->num_texture = 16; 23660242f74dSAlex Deucher track->maxy = 4096; 23670242f74dSAlex Deucher track->separate_cube = 0; 23680242f74dSAlex Deucher track->aaresolve = false; 23690242f74dSAlex Deucher track->aa.robj = NULL; 23700242f74dSAlex Deucher } 23710242f74dSAlex Deucher 23720242f74dSAlex Deucher for (i = 0; i < track->num_cb; i++) { 23730242f74dSAlex Deucher track->cb[i].robj = NULL; 23740242f74dSAlex Deucher track->cb[i].pitch = 8192; 23750242f74dSAlex Deucher track->cb[i].cpp = 16; 23760242f74dSAlex Deucher track->cb[i].offset = 0; 23770242f74dSAlex Deucher } 23780242f74dSAlex Deucher track->z_enabled = true; 23790242f74dSAlex Deucher track->zb.robj = NULL; 23800242f74dSAlex Deucher track->zb.pitch = 8192; 23810242f74dSAlex Deucher track->zb.cpp = 4; 23820242f74dSAlex Deucher track->zb.offset = 0; 23830242f74dSAlex Deucher track->vtx_size = 0x7F; 23840242f74dSAlex Deucher track->immd_dwords = 0xFFFFFFFFUL; 23850242f74dSAlex Deucher track->num_arrays = 11; 23860242f74dSAlex Deucher track->max_indx = 0x00FFFFFFUL; 23870242f74dSAlex Deucher for (i = 0; i < track->num_arrays; i++) { 23880242f74dSAlex Deucher track->arrays[i].robj = NULL; 23890242f74dSAlex Deucher track->arrays[i].esize = 0x7F; 23900242f74dSAlex Deucher } 23910242f74dSAlex Deucher for (i = 0; i < track->num_texture; i++) { 23920242f74dSAlex Deucher track->textures[i].compress_format = R100_TRACK_COMP_NONE; 23930242f74dSAlex Deucher track->textures[i].pitch = 16536; 23940242f74dSAlex Deucher track->textures[i].width = 16536; 23950242f74dSAlex Deucher track->textures[i].height = 16536; 23960242f74dSAlex Deucher track->textures[i].width_11 = 1 << 11; 23970242f74dSAlex Deucher track->textures[i].height_11 = 1 << 11; 23980242f74dSAlex Deucher track->textures[i].num_levels = 12; 23990242f74dSAlex Deucher if (rdev->family <= CHIP_RS200) { 24000242f74dSAlex Deucher track->textures[i].tex_coord_type = 0; 24010242f74dSAlex Deucher track->textures[i].txdepth = 0; 24020242f74dSAlex Deucher } else { 24030242f74dSAlex Deucher track->textures[i].txdepth = 16; 24040242f74dSAlex Deucher track->textures[i].tex_coord_type = 1; 24050242f74dSAlex Deucher } 24060242f74dSAlex Deucher track->textures[i].cpp = 64; 24070242f74dSAlex Deucher track->textures[i].robj = NULL; 24080242f74dSAlex Deucher /* CS IB emission code makes sure texture unit are disabled */ 24090242f74dSAlex Deucher track->textures[i].enabled = false; 24100242f74dSAlex Deucher track->textures[i].lookup_disable = false; 24110242f74dSAlex Deucher track->textures[i].roundup_w = true; 24120242f74dSAlex Deucher track->textures[i].roundup_h = true; 24130242f74dSAlex Deucher if (track->separate_cube) 24140242f74dSAlex Deucher for (face = 0; face < 5; face++) { 24150242f74dSAlex Deucher track->textures[i].cube_info[face].robj = NULL; 24160242f74dSAlex Deucher track->textures[i].cube_info[face].width = 16536; 24170242f74dSAlex Deucher track->textures[i].cube_info[face].height = 16536; 24180242f74dSAlex Deucher track->textures[i].cube_info[face].offset = 0; 24190242f74dSAlex Deucher } 24200242f74dSAlex Deucher } 24210242f74dSAlex Deucher } 2422771fe6b9SJerome Glisse 2423771fe6b9SJerome Glisse /* 2424771fe6b9SJerome Glisse * Global GPU functions 2425771fe6b9SJerome Glisse */ 24261109ca09SLauri Kasanen static void r100_errata(struct radeon_device *rdev) 2427771fe6b9SJerome Glisse { 2428771fe6b9SJerome Glisse rdev->pll_errata = 0; 2429771fe6b9SJerome Glisse 2430771fe6b9SJerome Glisse if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) { 2431771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS; 2432771fe6b9SJerome Glisse } 2433771fe6b9SJerome Glisse 2434771fe6b9SJerome Glisse if (rdev->family == CHIP_RV100 || 2435771fe6b9SJerome Glisse rdev->family == CHIP_RS100 || 2436771fe6b9SJerome Glisse rdev->family == CHIP_RS200) { 2437771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY; 2438771fe6b9SJerome Glisse } 2439771fe6b9SJerome Glisse } 2440771fe6b9SJerome Glisse 24411109ca09SLauri Kasanen static int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n) 2442771fe6b9SJerome Glisse { 2443771fe6b9SJerome Glisse unsigned i; 2444771fe6b9SJerome Glisse uint32_t tmp; 2445771fe6b9SJerome Glisse 2446771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2447771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK; 2448771fe6b9SJerome Glisse if (tmp >= n) { 2449771fe6b9SJerome Glisse return 0; 2450771fe6b9SJerome Glisse } 2451771fe6b9SJerome Glisse DRM_UDELAY(1); 2452771fe6b9SJerome Glisse } 2453771fe6b9SJerome Glisse return -1; 2454771fe6b9SJerome Glisse } 2455771fe6b9SJerome Glisse 2456771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev) 2457771fe6b9SJerome Glisse { 2458771fe6b9SJerome Glisse unsigned i; 2459771fe6b9SJerome Glisse uint32_t tmp; 2460771fe6b9SJerome Glisse 2461771fe6b9SJerome Glisse if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) { 2462771fe6b9SJerome Glisse printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !" 2463771fe6b9SJerome Glisse " Bad things might happen.\n"); 2464771fe6b9SJerome Glisse } 2465771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2466771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS); 24674612dc97SAlex Deucher if (!(tmp & RADEON_RBBM_ACTIVE)) { 2468771fe6b9SJerome Glisse return 0; 2469771fe6b9SJerome Glisse } 2470771fe6b9SJerome Glisse DRM_UDELAY(1); 2471771fe6b9SJerome Glisse } 2472771fe6b9SJerome Glisse return -1; 2473771fe6b9SJerome Glisse } 2474771fe6b9SJerome Glisse 2475771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev) 2476771fe6b9SJerome Glisse { 2477771fe6b9SJerome Glisse unsigned i; 2478771fe6b9SJerome Glisse uint32_t tmp; 2479771fe6b9SJerome Glisse 2480771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2481771fe6b9SJerome Glisse /* read MC_STATUS */ 24824612dc97SAlex Deucher tmp = RREG32(RADEON_MC_STATUS); 24834612dc97SAlex Deucher if (tmp & RADEON_MC_IDLE) { 2484771fe6b9SJerome Glisse return 0; 2485771fe6b9SJerome Glisse } 2486771fe6b9SJerome Glisse DRM_UDELAY(1); 2487771fe6b9SJerome Glisse } 2488771fe6b9SJerome Glisse return -1; 2489771fe6b9SJerome Glisse } 2490771fe6b9SJerome Glisse 2491e32eb50dSChristian König bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring) 2492771fe6b9SJerome Glisse { 2493225758d8SJerome Glisse u32 rbbm_status; 2494771fe6b9SJerome Glisse 2495225758d8SJerome Glisse rbbm_status = RREG32(R_000E40_RBBM_STATUS); 2496225758d8SJerome Glisse if (!G_000E40_GUI_ACTIVE(rbbm_status)) { 2497069211e5SChristian König radeon_ring_lockup_update(ring); 2498225758d8SJerome Glisse return false; 2499225758d8SJerome Glisse } 2500225758d8SJerome Glisse /* force CP activities */ 25017b9ef16bSChristian König radeon_ring_force_activity(rdev, ring); 2502069211e5SChristian König return radeon_ring_test_lockup(rdev, ring); 2503225758d8SJerome Glisse } 2504225758d8SJerome Glisse 250574da01dcSAlex Deucher /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */ 250674da01dcSAlex Deucher void r100_enable_bm(struct radeon_device *rdev) 250774da01dcSAlex Deucher { 250874da01dcSAlex Deucher uint32_t tmp; 250974da01dcSAlex Deucher /* Enable bus mastering */ 251074da01dcSAlex Deucher tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS; 251174da01dcSAlex Deucher WREG32(RADEON_BUS_CNTL, tmp); 251274da01dcSAlex Deucher } 251374da01dcSAlex Deucher 251490aca4d2SJerome Glisse void r100_bm_disable(struct radeon_device *rdev) 251590aca4d2SJerome Glisse { 251690aca4d2SJerome Glisse u32 tmp; 251790aca4d2SJerome Glisse 251890aca4d2SJerome Glisse /* disable bus mastering */ 251990aca4d2SJerome Glisse tmp = RREG32(R_000030_BUS_CNTL); 252090aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044); 2521771fe6b9SJerome Glisse mdelay(1); 252290aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042); 252390aca4d2SJerome Glisse mdelay(1); 252490aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040); 252590aca4d2SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 252690aca4d2SJerome Glisse mdelay(1); 2527642ce525SMichel Dänzer pci_clear_master(rdev->pdev); 252890aca4d2SJerome Glisse mdelay(1); 252990aca4d2SJerome Glisse } 253090aca4d2SJerome Glisse 2531a2d07b74SJerome Glisse int r100_asic_reset(struct radeon_device *rdev) 2532771fe6b9SJerome Glisse { 253390aca4d2SJerome Glisse struct r100_mc_save save; 253490aca4d2SJerome Glisse u32 status, tmp; 253525b2ec5bSAlex Deucher int ret = 0; 2536771fe6b9SJerome Glisse 253790aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 253890aca4d2SJerome Glisse if (!G_000E40_GUI_ACTIVE(status)) { 2539771fe6b9SJerome Glisse return 0; 2540771fe6b9SJerome Glisse } 254125b2ec5bSAlex Deucher r100_mc_stop(rdev, &save); 254290aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 254390aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 254490aca4d2SJerome Glisse /* stop CP */ 254590aca4d2SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 254690aca4d2SJerome Glisse tmp = RREG32(RADEON_CP_RB_CNTL); 254790aca4d2SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA); 254890aca4d2SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 254990aca4d2SJerome Glisse WREG32(RADEON_CP_RB_WPTR, 0); 255090aca4d2SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 255190aca4d2SJerome Glisse /* save PCI state */ 255290aca4d2SJerome Glisse pci_save_state(rdev->pdev); 255390aca4d2SJerome Glisse /* disable bus mastering */ 255490aca4d2SJerome Glisse r100_bm_disable(rdev); 255590aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) | 255690aca4d2SJerome Glisse S_0000F0_SOFT_RESET_RE(1) | 255790aca4d2SJerome Glisse S_0000F0_SOFT_RESET_PP(1) | 255890aca4d2SJerome Glisse S_0000F0_SOFT_RESET_RB(1)); 255990aca4d2SJerome Glisse RREG32(R_0000F0_RBBM_SOFT_RESET); 256090aca4d2SJerome Glisse mdelay(500); 256190aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 256290aca4d2SJerome Glisse mdelay(1); 256390aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 256490aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 2565771fe6b9SJerome Glisse /* reset CP */ 256690aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1)); 256790aca4d2SJerome Glisse RREG32(R_0000F0_RBBM_SOFT_RESET); 256890aca4d2SJerome Glisse mdelay(500); 256990aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 257090aca4d2SJerome Glisse mdelay(1); 257190aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 257290aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 257390aca4d2SJerome Glisse /* restore PCI & busmastering */ 257490aca4d2SJerome Glisse pci_restore_state(rdev->pdev); 257590aca4d2SJerome Glisse r100_enable_bm(rdev); 2576771fe6b9SJerome Glisse /* Check if GPU is idle */ 257790aca4d2SJerome Glisse if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) || 257890aca4d2SJerome Glisse G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) { 257990aca4d2SJerome Glisse dev_err(rdev->dev, "failed to reset GPU\n"); 258025b2ec5bSAlex Deucher ret = -1; 258125b2ec5bSAlex Deucher } else 258290aca4d2SJerome Glisse dev_info(rdev->dev, "GPU reset succeed\n"); 258325b2ec5bSAlex Deucher r100_mc_resume(rdev, &save); 258425b2ec5bSAlex Deucher return ret; 2585771fe6b9SJerome Glisse } 2586771fe6b9SJerome Glisse 258792cde00cSAlex Deucher void r100_set_common_regs(struct radeon_device *rdev) 258892cde00cSAlex Deucher { 25892739d49cSAlex Deucher struct drm_device *dev = rdev->ddev; 25902739d49cSAlex Deucher bool force_dac2 = false; 2591d668046cSDave Airlie u32 tmp; 25922739d49cSAlex Deucher 259392cde00cSAlex Deucher /* set these so they don't interfere with anything */ 259492cde00cSAlex Deucher WREG32(RADEON_OV0_SCALE_CNTL, 0); 259592cde00cSAlex Deucher WREG32(RADEON_SUBPIC_CNTL, 0); 259692cde00cSAlex Deucher WREG32(RADEON_VIPH_CONTROL, 0); 259792cde00cSAlex Deucher WREG32(RADEON_I2C_CNTL_1, 0); 259892cde00cSAlex Deucher WREG32(RADEON_DVI_I2C_CNTL_1, 0); 259992cde00cSAlex Deucher WREG32(RADEON_CAP0_TRIG_CNTL, 0); 260092cde00cSAlex Deucher WREG32(RADEON_CAP1_TRIG_CNTL, 0); 26012739d49cSAlex Deucher 26022739d49cSAlex Deucher /* always set up dac2 on rn50 and some rv100 as lots 26032739d49cSAlex Deucher * of servers seem to wire it up to a VGA port but 26042739d49cSAlex Deucher * don't report it in the bios connector 26052739d49cSAlex Deucher * table. 26062739d49cSAlex Deucher */ 26072739d49cSAlex Deucher switch (dev->pdev->device) { 26082739d49cSAlex Deucher /* RN50 */ 26092739d49cSAlex Deucher case 0x515e: 26102739d49cSAlex Deucher case 0x5969: 26112739d49cSAlex Deucher force_dac2 = true; 26122739d49cSAlex Deucher break; 26132739d49cSAlex Deucher /* RV100*/ 26142739d49cSAlex Deucher case 0x5159: 26152739d49cSAlex Deucher case 0x515a: 26162739d49cSAlex Deucher /* DELL triple head servers */ 26172739d49cSAlex Deucher if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) && 26182739d49cSAlex Deucher ((dev->pdev->subsystem_device == 0x016c) || 26192739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016d) || 26202739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016e) || 26212739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016f) || 26222739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x0170) || 26232739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x017d) || 26242739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x017e) || 26252739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x0183) || 26262739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x018a) || 26272739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x019a))) 26282739d49cSAlex Deucher force_dac2 = true; 26292739d49cSAlex Deucher break; 26302739d49cSAlex Deucher } 26312739d49cSAlex Deucher 26322739d49cSAlex Deucher if (force_dac2) { 26332739d49cSAlex Deucher u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG); 26342739d49cSAlex Deucher u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL); 26352739d49cSAlex Deucher u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2); 26362739d49cSAlex Deucher 26372739d49cSAlex Deucher /* For CRT on DAC2, don't turn it on if BIOS didn't 26382739d49cSAlex Deucher enable it, even it's detected. 26392739d49cSAlex Deucher */ 26402739d49cSAlex Deucher 26412739d49cSAlex Deucher /* force it to crtc0 */ 26422739d49cSAlex Deucher dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL; 26432739d49cSAlex Deucher dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL; 26442739d49cSAlex Deucher disp_hw_debug |= RADEON_CRT2_DISP1_SEL; 26452739d49cSAlex Deucher 26462739d49cSAlex Deucher /* set up the TV DAC */ 26472739d49cSAlex Deucher tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL | 26482739d49cSAlex Deucher RADEON_TV_DAC_STD_MASK | 26492739d49cSAlex Deucher RADEON_TV_DAC_RDACPD | 26502739d49cSAlex Deucher RADEON_TV_DAC_GDACPD | 26512739d49cSAlex Deucher RADEON_TV_DAC_BDACPD | 26522739d49cSAlex Deucher RADEON_TV_DAC_BGADJ_MASK | 26532739d49cSAlex Deucher RADEON_TV_DAC_DACADJ_MASK); 26542739d49cSAlex Deucher tv_dac_cntl |= (RADEON_TV_DAC_NBLANK | 26552739d49cSAlex Deucher RADEON_TV_DAC_NHOLD | 26562739d49cSAlex Deucher RADEON_TV_DAC_STD_PS2 | 26572739d49cSAlex Deucher (0x58 << 16)); 26582739d49cSAlex Deucher 26592739d49cSAlex Deucher WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl); 26602739d49cSAlex Deucher WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug); 26612739d49cSAlex Deucher WREG32(RADEON_DAC_CNTL2, dac2_cntl); 26622739d49cSAlex Deucher } 2663d668046cSDave Airlie 2664d668046cSDave Airlie /* switch PM block to ACPI mode */ 2665d668046cSDave Airlie tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL); 2666d668046cSDave Airlie tmp &= ~RADEON_PM_MODE_SEL; 2667d668046cSDave Airlie WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp); 2668d668046cSDave Airlie 266992cde00cSAlex Deucher } 2670771fe6b9SJerome Glisse 2671771fe6b9SJerome Glisse /* 2672771fe6b9SJerome Glisse * VRAM info 2673771fe6b9SJerome Glisse */ 2674771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev) 2675771fe6b9SJerome Glisse { 2676771fe6b9SJerome Glisse uint32_t tmp; 2677771fe6b9SJerome Glisse 2678771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = false; 2679771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) 2680771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2681771fe6b9SJerome Glisse else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR) 2682771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2683771fe6b9SJerome Glisse if ((rdev->family == CHIP_RV100) || 2684771fe6b9SJerome Glisse (rdev->family == CHIP_RS100) || 2685771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 2686771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 2687771fe6b9SJerome Glisse if (tmp & RV100_HALF_MODE) { 2688771fe6b9SJerome Glisse rdev->mc.vram_width = 32; 2689771fe6b9SJerome Glisse } else { 2690771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 2691771fe6b9SJerome Glisse } 2692771fe6b9SJerome Glisse if (rdev->flags & RADEON_SINGLE_CRTC) { 2693771fe6b9SJerome Glisse rdev->mc.vram_width /= 4; 2694771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2695771fe6b9SJerome Glisse } 2696771fe6b9SJerome Glisse } else if (rdev->family <= CHIP_RV280) { 2697771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 2698771fe6b9SJerome Glisse if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) { 2699771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 2700771fe6b9SJerome Glisse } else { 2701771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 2702771fe6b9SJerome Glisse } 2703771fe6b9SJerome Glisse } else { 2704771fe6b9SJerome Glisse /* newer IGPs */ 2705771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 2706771fe6b9SJerome Glisse } 2707771fe6b9SJerome Glisse } 2708771fe6b9SJerome Glisse 27092a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev) 2710771fe6b9SJerome Glisse { 27112a0f8918SDave Airlie u32 aper_size; 27122a0f8918SDave Airlie u8 byte; 27132a0f8918SDave Airlie 27142a0f8918SDave Airlie aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 27152a0f8918SDave Airlie 27162a0f8918SDave Airlie /* Set HDP_APER_CNTL only on cards that are known not to be broken, 27172a0f8918SDave Airlie * that is has the 2nd generation multifunction PCI interface 27182a0f8918SDave Airlie */ 27192a0f8918SDave Airlie if (rdev->family == CHIP_RV280 || 27202a0f8918SDave Airlie rdev->family >= CHIP_RV350) { 27212a0f8918SDave Airlie WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL, 27222a0f8918SDave Airlie ~RADEON_HDP_APER_CNTL); 27232a0f8918SDave Airlie DRM_INFO("Generation 2 PCI interface, using max accessible memory\n"); 27242a0f8918SDave Airlie return aper_size * 2; 27252a0f8918SDave Airlie } 27262a0f8918SDave Airlie 27272a0f8918SDave Airlie /* Older cards have all sorts of funny issues to deal with. First 27282a0f8918SDave Airlie * check if it's a multifunction card by reading the PCI config 27292a0f8918SDave Airlie * header type... Limit those to one aperture size 27302a0f8918SDave Airlie */ 27312a0f8918SDave Airlie pci_read_config_byte(rdev->pdev, 0xe, &byte); 27322a0f8918SDave Airlie if (byte & 0x80) { 27332a0f8918SDave Airlie DRM_INFO("Generation 1 PCI interface in multifunction mode\n"); 27342a0f8918SDave Airlie DRM_INFO("Limiting VRAM to one aperture\n"); 27352a0f8918SDave Airlie return aper_size; 27362a0f8918SDave Airlie } 27372a0f8918SDave Airlie 27382a0f8918SDave Airlie /* Single function older card. We read HDP_APER_CNTL to see how the BIOS 27392a0f8918SDave Airlie * have set it up. We don't write this as it's broken on some ASICs but 27402a0f8918SDave Airlie * we expect the BIOS to have done the right thing (might be too optimistic...) 27412a0f8918SDave Airlie */ 27422a0f8918SDave Airlie if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL) 27432a0f8918SDave Airlie return aper_size * 2; 27442a0f8918SDave Airlie return aper_size; 27452a0f8918SDave Airlie } 27462a0f8918SDave Airlie 27472a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev) 27482a0f8918SDave Airlie { 27492a0f8918SDave Airlie u64 config_aper_size; 27502a0f8918SDave Airlie 2751d594e46aSJerome Glisse /* work out accessible VRAM */ 275201d73a69SJordan Crouse rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0); 275301d73a69SJordan Crouse rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0); 275451e5fcd3SJerome Glisse rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev); 275551e5fcd3SJerome Glisse /* FIXME we don't use the second aperture yet when we could use it */ 275651e5fcd3SJerome Glisse if (rdev->mc.visible_vram_size > rdev->mc.aper_size) 275751e5fcd3SJerome Glisse rdev->mc.visible_vram_size = rdev->mc.aper_size; 27582a0f8918SDave Airlie config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 2759771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) { 2760771fe6b9SJerome Glisse uint32_t tom; 2761771fe6b9SJerome Glisse /* read NB_TOM to get the amount of ram stolen for the GPU */ 2762771fe6b9SJerome Glisse tom = RREG32(RADEON_NB_TOM); 27637a50f01aSDave Airlie rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16); 27647a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 27657a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 2766771fe6b9SJerome Glisse } else { 27677a50f01aSDave Airlie rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE); 2768771fe6b9SJerome Glisse /* Some production boards of m6 will report 0 2769771fe6b9SJerome Glisse * if it's 8 MB 2770771fe6b9SJerome Glisse */ 27717a50f01aSDave Airlie if (rdev->mc.real_vram_size == 0) { 27727a50f01aSDave Airlie rdev->mc.real_vram_size = 8192 * 1024; 27737a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 2774771fe6b9SJerome Glisse } 27752a0f8918SDave Airlie /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM - 2776d594e46aSJerome Glisse * Novell bug 204882 + along with lots of ubuntu ones 2777d594e46aSJerome Glisse */ 2778b7d8cce5SAlex Deucher if (rdev->mc.aper_size > config_aper_size) 2779b7d8cce5SAlex Deucher config_aper_size = rdev->mc.aper_size; 2780b7d8cce5SAlex Deucher 27817a50f01aSDave Airlie if (config_aper_size > rdev->mc.real_vram_size) 27827a50f01aSDave Airlie rdev->mc.mc_vram_size = config_aper_size; 27837a50f01aSDave Airlie else 27847a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 2785771fe6b9SJerome Glisse } 2786d594e46aSJerome Glisse } 27872a0f8918SDave Airlie 278828d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state) 278928d52043SDave Airlie { 279028d52043SDave Airlie uint32_t temp; 279128d52043SDave Airlie 279228d52043SDave Airlie temp = RREG32(RADEON_CONFIG_CNTL); 279328d52043SDave Airlie if (state == false) { 2794d75ee3beSAlex Deucher temp &= ~RADEON_CFG_VGA_RAM_EN; 2795d75ee3beSAlex Deucher temp |= RADEON_CFG_VGA_IO_DIS; 279628d52043SDave Airlie } else { 2797d75ee3beSAlex Deucher temp &= ~RADEON_CFG_VGA_IO_DIS; 279828d52043SDave Airlie } 279928d52043SDave Airlie WREG32(RADEON_CONFIG_CNTL, temp); 280028d52043SDave Airlie } 280128d52043SDave Airlie 28021109ca09SLauri Kasanen static void r100_mc_init(struct radeon_device *rdev) 28032a0f8918SDave Airlie { 2804d594e46aSJerome Glisse u64 base; 28052a0f8918SDave Airlie 2806d594e46aSJerome Glisse r100_vram_get_type(rdev); 28072a0f8918SDave Airlie r100_vram_init_sizes(rdev); 2808d594e46aSJerome Glisse base = rdev->mc.aper_base; 2809d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_IGP) 2810d594e46aSJerome Glisse base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16; 2811d594e46aSJerome Glisse radeon_vram_location(rdev, &rdev->mc, base); 28128d369bb1SAlex Deucher rdev->mc.gtt_base_align = 0; 2813d594e46aSJerome Glisse if (!(rdev->flags & RADEON_IS_AGP)) 2814d594e46aSJerome Glisse radeon_gtt_location(rdev, &rdev->mc); 2815f47299c5SAlex Deucher radeon_update_bandwidth_info(rdev); 2816771fe6b9SJerome Glisse } 2817771fe6b9SJerome Glisse 2818771fe6b9SJerome Glisse 2819771fe6b9SJerome Glisse /* 2820771fe6b9SJerome Glisse * Indirect registers accessor 2821771fe6b9SJerome Glisse */ 2822771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev) 2823771fe6b9SJerome Glisse { 28244ce9198eSAlex Deucher if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) { 2825771fe6b9SJerome Glisse (void)RREG32(RADEON_CLOCK_CNTL_DATA); 2826771fe6b9SJerome Glisse (void)RREG32(RADEON_CRTC_GEN_CNTL); 2827771fe6b9SJerome Glisse } 28284ce9198eSAlex Deucher } 2829771fe6b9SJerome Glisse 2830771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev) 2831771fe6b9SJerome Glisse { 2832771fe6b9SJerome Glisse /* This workarounds is necessary on RV100, RS100 and RS200 chips 2833771fe6b9SJerome Glisse * or the chip could hang on a subsequent access 2834771fe6b9SJerome Glisse */ 2835771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) { 28364de833c3SArnd Bergmann mdelay(5); 2837771fe6b9SJerome Glisse } 2838771fe6b9SJerome Glisse 2839771fe6b9SJerome Glisse /* This function is required to workaround a hardware bug in some (all?) 2840771fe6b9SJerome Glisse * revisions of the R300. This workaround should be called after every 2841771fe6b9SJerome Glisse * CLOCK_CNTL_INDEX register access. If not, register reads afterward 2842771fe6b9SJerome Glisse * may not be correct. 2843771fe6b9SJerome Glisse */ 2844771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_R300_CG) { 2845771fe6b9SJerome Glisse uint32_t save, tmp; 2846771fe6b9SJerome Glisse 2847771fe6b9SJerome Glisse save = RREG32(RADEON_CLOCK_CNTL_INDEX); 2848771fe6b9SJerome Glisse tmp = save & ~(0x3f | RADEON_PLL_WR_EN); 2849771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, tmp); 2850771fe6b9SJerome Glisse tmp = RREG32(RADEON_CLOCK_CNTL_DATA); 2851771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, save); 2852771fe6b9SJerome Glisse } 2853771fe6b9SJerome Glisse } 2854771fe6b9SJerome Glisse 2855771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg) 2856771fe6b9SJerome Glisse { 28570a5b7b0bSAlex Deucher unsigned long flags; 2858771fe6b9SJerome Glisse uint32_t data; 2859771fe6b9SJerome Glisse 28600a5b7b0bSAlex Deucher spin_lock_irqsave(&rdev->pll_idx_lock, flags); 2861771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f); 2862771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 2863771fe6b9SJerome Glisse data = RREG32(RADEON_CLOCK_CNTL_DATA); 2864771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 28650a5b7b0bSAlex Deucher spin_unlock_irqrestore(&rdev->pll_idx_lock, flags); 2866771fe6b9SJerome Glisse return data; 2867771fe6b9SJerome Glisse } 2868771fe6b9SJerome Glisse 2869771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) 2870771fe6b9SJerome Glisse { 28710a5b7b0bSAlex Deucher unsigned long flags; 28720a5b7b0bSAlex Deucher 28730a5b7b0bSAlex Deucher spin_lock_irqsave(&rdev->pll_idx_lock, flags); 2874771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN)); 2875771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 2876771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_DATA, v); 2877771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 28780a5b7b0bSAlex Deucher spin_unlock_irqrestore(&rdev->pll_idx_lock, flags); 2879771fe6b9SJerome Glisse } 2880771fe6b9SJerome Glisse 28811109ca09SLauri Kasanen static void r100_set_safe_registers(struct radeon_device *rdev) 2882068a117cSJerome Glisse { 2883551ebd83SDave Airlie if (ASIC_IS_RN50(rdev)) { 2884551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm; 2885551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm); 2886551ebd83SDave Airlie } else if (rdev->family < CHIP_R200) { 2887551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = r100_reg_safe_bm; 2888551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm); 2889551ebd83SDave Airlie } else { 2890d4550907SJerome Glisse r200_set_safe_registers(rdev); 2891551ebd83SDave Airlie } 2892068a117cSJerome Glisse } 2893068a117cSJerome Glisse 2894771fe6b9SJerome Glisse /* 2895771fe6b9SJerome Glisse * Debugfs info 2896771fe6b9SJerome Glisse */ 2897771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2898771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data) 2899771fe6b9SJerome Glisse { 2900771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2901771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2902771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2903771fe6b9SJerome Glisse uint32_t reg, value; 2904771fe6b9SJerome Glisse unsigned i; 2905771fe6b9SJerome Glisse 2906771fe6b9SJerome Glisse seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS)); 2907771fe6b9SJerome Glisse seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C)); 2908771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2909771fe6b9SJerome Glisse for (i = 0; i < 64; i++) { 2910771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100); 2911771fe6b9SJerome Glisse reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2; 2912771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i); 2913771fe6b9SJerome Glisse value = RREG32(RADEON_RBBM_CMDFIFO_DATA); 2914771fe6b9SJerome Glisse seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value); 2915771fe6b9SJerome Glisse } 2916771fe6b9SJerome Glisse return 0; 2917771fe6b9SJerome Glisse } 2918771fe6b9SJerome Glisse 2919771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data) 2920771fe6b9SJerome Glisse { 2921771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2922771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2923771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2924e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 2925771fe6b9SJerome Glisse uint32_t rdp, wdp; 2926771fe6b9SJerome Glisse unsigned count, i, j; 2927771fe6b9SJerome Glisse 2928e32eb50dSChristian König radeon_ring_free_size(rdev, ring); 2929771fe6b9SJerome Glisse rdp = RREG32(RADEON_CP_RB_RPTR); 2930771fe6b9SJerome Glisse wdp = RREG32(RADEON_CP_RB_WPTR); 2931e32eb50dSChristian König count = (rdp + ring->ring_size - wdp) & ring->ptr_mask; 2932771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2933771fe6b9SJerome Glisse seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp); 2934771fe6b9SJerome Glisse seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp); 2935e32eb50dSChristian König seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw); 2936771fe6b9SJerome Glisse seq_printf(m, "%u dwords in ring\n", count); 29370eb3448aSAlex Ivanov if (ring->ready) { 2938771fe6b9SJerome Glisse for (j = 0; j <= count; j++) { 2939e32eb50dSChristian König i = (rdp + j) & ring->ptr_mask; 2940e32eb50dSChristian König seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]); 2941771fe6b9SJerome Glisse } 29420eb3448aSAlex Ivanov } 2943771fe6b9SJerome Glisse return 0; 2944771fe6b9SJerome Glisse } 2945771fe6b9SJerome Glisse 2946771fe6b9SJerome Glisse 2947771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data) 2948771fe6b9SJerome Glisse { 2949771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2950771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2951771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2952771fe6b9SJerome Glisse uint32_t csq_stat, csq2_stat, tmp; 2953771fe6b9SJerome Glisse unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr; 2954771fe6b9SJerome Glisse unsigned i; 2955771fe6b9SJerome Glisse 2956771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2957771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE)); 2958771fe6b9SJerome Glisse csq_stat = RREG32(RADEON_CP_CSQ_STAT); 2959771fe6b9SJerome Glisse csq2_stat = RREG32(RADEON_CP_CSQ2_STAT); 2960771fe6b9SJerome Glisse r_rptr = (csq_stat >> 0) & 0x3ff; 2961771fe6b9SJerome Glisse r_wptr = (csq_stat >> 10) & 0x3ff; 2962771fe6b9SJerome Glisse ib1_rptr = (csq_stat >> 20) & 0x3ff; 2963771fe6b9SJerome Glisse ib1_wptr = (csq2_stat >> 0) & 0x3ff; 2964771fe6b9SJerome Glisse ib2_rptr = (csq2_stat >> 10) & 0x3ff; 2965771fe6b9SJerome Glisse ib2_wptr = (csq2_stat >> 20) & 0x3ff; 2966771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat); 2967771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat); 2968771fe6b9SJerome Glisse seq_printf(m, "Ring rptr %u\n", r_rptr); 2969771fe6b9SJerome Glisse seq_printf(m, "Ring wptr %u\n", r_wptr); 2970771fe6b9SJerome Glisse seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr); 2971771fe6b9SJerome Glisse seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr); 2972771fe6b9SJerome Glisse seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr); 2973771fe6b9SJerome Glisse seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr); 2974771fe6b9SJerome Glisse /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms 2975771fe6b9SJerome Glisse * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */ 2976771fe6b9SJerome Glisse seq_printf(m, "Ring fifo:\n"); 2977771fe6b9SJerome Glisse for (i = 0; i < 256; i++) { 2978771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2979771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2980771fe6b9SJerome Glisse seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp); 2981771fe6b9SJerome Glisse } 2982771fe6b9SJerome Glisse seq_printf(m, "Indirect1 fifo:\n"); 2983771fe6b9SJerome Glisse for (i = 256; i <= 512; i++) { 2984771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2985771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2986771fe6b9SJerome Glisse seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp); 2987771fe6b9SJerome Glisse } 2988771fe6b9SJerome Glisse seq_printf(m, "Indirect2 fifo:\n"); 2989771fe6b9SJerome Glisse for (i = 640; i < ib1_wptr; i++) { 2990771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2991771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2992771fe6b9SJerome Glisse seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp); 2993771fe6b9SJerome Glisse } 2994771fe6b9SJerome Glisse return 0; 2995771fe6b9SJerome Glisse } 2996771fe6b9SJerome Glisse 2997771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data) 2998771fe6b9SJerome Glisse { 2999771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 3000771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 3001771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 3002771fe6b9SJerome Glisse uint32_t tmp; 3003771fe6b9SJerome Glisse 3004771fe6b9SJerome Glisse tmp = RREG32(RADEON_CONFIG_MEMSIZE); 3005771fe6b9SJerome Glisse seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp); 3006771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_FB_LOCATION); 3007771fe6b9SJerome Glisse seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp); 3008771fe6b9SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 3009771fe6b9SJerome Glisse seq_printf(m, "BUS_CNTL 0x%08x\n", tmp); 3010771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_AGP_LOCATION); 3011771fe6b9SJerome Glisse seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp); 3012771fe6b9SJerome Glisse tmp = RREG32(RADEON_AGP_BASE); 3013771fe6b9SJerome Glisse seq_printf(m, "AGP_BASE 0x%08x\n", tmp); 3014771fe6b9SJerome Glisse tmp = RREG32(RADEON_HOST_PATH_CNTL); 3015771fe6b9SJerome Glisse seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp); 3016771fe6b9SJerome Glisse tmp = RREG32(0x01D0); 3017771fe6b9SJerome Glisse seq_printf(m, "AIC_CTRL 0x%08x\n", tmp); 3018771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_LO_ADDR); 3019771fe6b9SJerome Glisse seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp); 3020771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_HI_ADDR); 3021771fe6b9SJerome Glisse seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp); 3022771fe6b9SJerome Glisse tmp = RREG32(0x01E4); 3023771fe6b9SJerome Glisse seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp); 3024771fe6b9SJerome Glisse return 0; 3025771fe6b9SJerome Glisse } 3026771fe6b9SJerome Glisse 3027771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = { 3028771fe6b9SJerome Glisse {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL}, 3029771fe6b9SJerome Glisse }; 3030771fe6b9SJerome Glisse 3031771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = { 3032771fe6b9SJerome Glisse {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL}, 3033771fe6b9SJerome Glisse {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL}, 3034771fe6b9SJerome Glisse }; 3035771fe6b9SJerome Glisse 3036771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = { 3037771fe6b9SJerome Glisse {"r100_mc_info", r100_debugfs_mc_info, 0, NULL}, 3038771fe6b9SJerome Glisse }; 3039771fe6b9SJerome Glisse #endif 3040771fe6b9SJerome Glisse 3041771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev) 3042771fe6b9SJerome Glisse { 3043771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 3044771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1); 3045771fe6b9SJerome Glisse #else 3046771fe6b9SJerome Glisse return 0; 3047771fe6b9SJerome Glisse #endif 3048771fe6b9SJerome Glisse } 3049771fe6b9SJerome Glisse 3050771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev) 3051771fe6b9SJerome Glisse { 3052771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 3053771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2); 3054771fe6b9SJerome Glisse #else 3055771fe6b9SJerome Glisse return 0; 3056771fe6b9SJerome Glisse #endif 3057771fe6b9SJerome Glisse } 3058771fe6b9SJerome Glisse 3059771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev) 3060771fe6b9SJerome Glisse { 3061771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 3062771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1); 3063771fe6b9SJerome Glisse #else 3064771fe6b9SJerome Glisse return 0; 3065771fe6b9SJerome Glisse #endif 3066771fe6b9SJerome Glisse } 3067e024e110SDave Airlie 3068e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg, 3069e024e110SDave Airlie uint32_t tiling_flags, uint32_t pitch, 3070e024e110SDave Airlie uint32_t offset, uint32_t obj_size) 3071e024e110SDave Airlie { 3072e024e110SDave Airlie int surf_index = reg * 16; 3073e024e110SDave Airlie int flags = 0; 3074e024e110SDave Airlie 3075e024e110SDave Airlie if (rdev->family <= CHIP_RS200) { 3076e024e110SDave Airlie if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 3077e024e110SDave Airlie == (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 3078e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_BOTH; 3079e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 3080e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_MACRO; 308167d5ced5SAlex Deucher /* setting pitch to 0 disables tiling */ 308267d5ced5SAlex Deucher if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 308367d5ced5SAlex Deucher == 0) 308467d5ced5SAlex Deucher pitch = 0; 3085e024e110SDave Airlie } else if (rdev->family <= CHIP_RV280) { 3086e024e110SDave Airlie if (tiling_flags & (RADEON_TILING_MACRO)) 3087e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MACRO; 3088e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 3089e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MICRO; 3090e024e110SDave Airlie } else { 3091e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 3092e024e110SDave Airlie flags |= R300_SURF_TILE_MACRO; 3093e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 3094e024e110SDave Airlie flags |= R300_SURF_TILE_MICRO; 3095e024e110SDave Airlie } 3096e024e110SDave Airlie 3097c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_16BIT) 3098c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP; 3099c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_32BIT) 3100c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP; 3101c88f9f0cSMichel Dänzer 3102f5c5f040SDave Airlie /* r100/r200 divide by 16 */ 3103f5c5f040SDave Airlie if (rdev->family < CHIP_R300) 3104f5c5f040SDave Airlie flags |= pitch / 16; 3105f5c5f040SDave Airlie else 3106f5c5f040SDave Airlie flags |= pitch / 8; 3107f5c5f040SDave Airlie 3108f5c5f040SDave Airlie 3109d9fdaafbSDave Airlie DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1); 3110e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, flags); 3111e024e110SDave Airlie WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset); 3112e024e110SDave Airlie WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1); 3113e024e110SDave Airlie return 0; 3114e024e110SDave Airlie } 3115e024e110SDave Airlie 3116e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg) 3117e024e110SDave Airlie { 3118e024e110SDave Airlie int surf_index = reg * 16; 3119e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, 0); 3120e024e110SDave Airlie } 3121c93bb85bSJerome Glisse 3122c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev) 3123c93bb85bSJerome Glisse { 3124c93bb85bSJerome Glisse fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff; 3125c93bb85bSJerome Glisse fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff; 3126c93bb85bSJerome Glisse fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff; 3127c93bb85bSJerome Glisse uint32_t temp, data, mem_trcd, mem_trp, mem_tras; 3128c93bb85bSJerome Glisse fixed20_12 memtcas_ff[8] = { 312968adac5eSBen Skeggs dfixed_init(1), 313068adac5eSBen Skeggs dfixed_init(2), 313168adac5eSBen Skeggs dfixed_init(3), 313268adac5eSBen Skeggs dfixed_init(0), 313368adac5eSBen Skeggs dfixed_init_half(1), 313468adac5eSBen Skeggs dfixed_init_half(2), 313568adac5eSBen Skeggs dfixed_init(0), 3136c93bb85bSJerome Glisse }; 3137c93bb85bSJerome Glisse fixed20_12 memtcas_rs480_ff[8] = { 313868adac5eSBen Skeggs dfixed_init(0), 313968adac5eSBen Skeggs dfixed_init(1), 314068adac5eSBen Skeggs dfixed_init(2), 314168adac5eSBen Skeggs dfixed_init(3), 314268adac5eSBen Skeggs dfixed_init(0), 314368adac5eSBen Skeggs dfixed_init_half(1), 314468adac5eSBen Skeggs dfixed_init_half(2), 314568adac5eSBen Skeggs dfixed_init_half(3), 3146c93bb85bSJerome Glisse }; 3147c93bb85bSJerome Glisse fixed20_12 memtcas2_ff[8] = { 314868adac5eSBen Skeggs dfixed_init(0), 314968adac5eSBen Skeggs dfixed_init(1), 315068adac5eSBen Skeggs dfixed_init(2), 315168adac5eSBen Skeggs dfixed_init(3), 315268adac5eSBen Skeggs dfixed_init(4), 315368adac5eSBen Skeggs dfixed_init(5), 315468adac5eSBen Skeggs dfixed_init(6), 315568adac5eSBen Skeggs dfixed_init(7), 3156c93bb85bSJerome Glisse }; 3157c93bb85bSJerome Glisse fixed20_12 memtrbs[8] = { 315868adac5eSBen Skeggs dfixed_init(1), 315968adac5eSBen Skeggs dfixed_init_half(1), 316068adac5eSBen Skeggs dfixed_init(2), 316168adac5eSBen Skeggs dfixed_init_half(2), 316268adac5eSBen Skeggs dfixed_init(3), 316368adac5eSBen Skeggs dfixed_init_half(3), 316468adac5eSBen Skeggs dfixed_init(4), 316568adac5eSBen Skeggs dfixed_init_half(4) 3166c93bb85bSJerome Glisse }; 3167c93bb85bSJerome Glisse fixed20_12 memtrbs_r4xx[8] = { 316868adac5eSBen Skeggs dfixed_init(4), 316968adac5eSBen Skeggs dfixed_init(5), 317068adac5eSBen Skeggs dfixed_init(6), 317168adac5eSBen Skeggs dfixed_init(7), 317268adac5eSBen Skeggs dfixed_init(8), 317368adac5eSBen Skeggs dfixed_init(9), 317468adac5eSBen Skeggs dfixed_init(10), 317568adac5eSBen Skeggs dfixed_init(11) 3176c93bb85bSJerome Glisse }; 3177c93bb85bSJerome Glisse fixed20_12 min_mem_eff; 3178c93bb85bSJerome Glisse fixed20_12 mc_latency_sclk, mc_latency_mclk, k1; 3179c93bb85bSJerome Glisse fixed20_12 cur_latency_mclk, cur_latency_sclk; 3180c93bb85bSJerome Glisse fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate, 3181c93bb85bSJerome Glisse disp_drain_rate2, read_return_rate; 3182c93bb85bSJerome Glisse fixed20_12 time_disp1_drop_priority; 3183c93bb85bSJerome Glisse int c; 3184c93bb85bSJerome Glisse int cur_size = 16; /* in octawords */ 3185c93bb85bSJerome Glisse int critical_point = 0, critical_point2; 3186c93bb85bSJerome Glisse /* uint32_t read_return_rate, time_disp1_drop_priority; */ 3187c93bb85bSJerome Glisse int stop_req, max_stop_req; 3188c93bb85bSJerome Glisse struct drm_display_mode *mode1 = NULL; 3189c93bb85bSJerome Glisse struct drm_display_mode *mode2 = NULL; 3190c93bb85bSJerome Glisse uint32_t pixel_bytes1 = 0; 3191c93bb85bSJerome Glisse uint32_t pixel_bytes2 = 0; 3192c93bb85bSJerome Glisse 3193f46c0120SAlex Deucher radeon_update_display_priority(rdev); 3194f46c0120SAlex Deucher 3195c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[0]->base.enabled) { 3196c93bb85bSJerome Glisse mode1 = &rdev->mode_info.crtcs[0]->base.mode; 3197c93bb85bSJerome Glisse pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8; 3198c93bb85bSJerome Glisse } 3199dfee5614SDave Airlie if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 3200c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[1]->base.enabled) { 3201c93bb85bSJerome Glisse mode2 = &rdev->mode_info.crtcs[1]->base.mode; 3202c93bb85bSJerome Glisse pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8; 3203c93bb85bSJerome Glisse } 3204dfee5614SDave Airlie } 3205c93bb85bSJerome Glisse 320668adac5eSBen Skeggs min_mem_eff.full = dfixed_const_8(0); 3207c93bb85bSJerome Glisse /* get modes */ 3208c93bb85bSJerome Glisse if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) { 3209c93bb85bSJerome Glisse uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER); 3210c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT); 3211c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT); 3212c93bb85bSJerome Glisse /* check crtc enables */ 3213c93bb85bSJerome Glisse if (mode2) 3214c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT); 3215c93bb85bSJerome Glisse if (mode1) 3216c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT); 3217c93bb85bSJerome Glisse WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer); 3218c93bb85bSJerome Glisse } 3219c93bb85bSJerome Glisse 3220c93bb85bSJerome Glisse /* 3221c93bb85bSJerome Glisse * determine is there is enough bw for current mode 3222c93bb85bSJerome Glisse */ 3223f47299c5SAlex Deucher sclk_ff = rdev->pm.sclk; 3224f47299c5SAlex Deucher mclk_ff = rdev->pm.mclk; 3225c93bb85bSJerome Glisse 3226c93bb85bSJerome Glisse temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1); 322768adac5eSBen Skeggs temp_ff.full = dfixed_const(temp); 322868adac5eSBen Skeggs mem_bw.full = dfixed_mul(mclk_ff, temp_ff); 3229c93bb85bSJerome Glisse 3230c93bb85bSJerome Glisse pix_clk.full = 0; 3231c93bb85bSJerome Glisse pix_clk2.full = 0; 3232c93bb85bSJerome Glisse peak_disp_bw.full = 0; 3233c93bb85bSJerome Glisse if (mode1) { 323468adac5eSBen Skeggs temp_ff.full = dfixed_const(1000); 323568adac5eSBen Skeggs pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */ 323668adac5eSBen Skeggs pix_clk.full = dfixed_div(pix_clk, temp_ff); 323768adac5eSBen Skeggs temp_ff.full = dfixed_const(pixel_bytes1); 323868adac5eSBen Skeggs peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff); 3239c93bb85bSJerome Glisse } 3240c93bb85bSJerome Glisse if (mode2) { 324168adac5eSBen Skeggs temp_ff.full = dfixed_const(1000); 324268adac5eSBen Skeggs pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */ 324368adac5eSBen Skeggs pix_clk2.full = dfixed_div(pix_clk2, temp_ff); 324468adac5eSBen Skeggs temp_ff.full = dfixed_const(pixel_bytes2); 324568adac5eSBen Skeggs peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff); 3246c93bb85bSJerome Glisse } 3247c93bb85bSJerome Glisse 324868adac5eSBen Skeggs mem_bw.full = dfixed_mul(mem_bw, min_mem_eff); 3249c93bb85bSJerome Glisse if (peak_disp_bw.full >= mem_bw.full) { 3250c93bb85bSJerome Glisse DRM_ERROR("You may not have enough display bandwidth for current mode\n" 3251c93bb85bSJerome Glisse "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n"); 3252c93bb85bSJerome Glisse } 3253c93bb85bSJerome Glisse 3254c93bb85bSJerome Glisse /* Get values from the EXT_MEM_CNTL register...converting its contents. */ 3255c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_TIMING_CNTL); 3256c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */ 3257c93bb85bSJerome Glisse mem_trcd = ((temp >> 2) & 0x3) + 1; 3258c93bb85bSJerome Glisse mem_trp = ((temp & 0x3)) + 1; 3259c93bb85bSJerome Glisse mem_tras = ((temp & 0x70) >> 4) + 1; 3260c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R300 || 3261c93bb85bSJerome Glisse rdev->family == CHIP_R350) { /* r300, r350 */ 3262c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 3263c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 3264c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 4; 3265c93bb85bSJerome Glisse } else if (rdev->family == CHIP_RV350 || 3266c93bb85bSJerome Glisse rdev->family <= CHIP_RV380) { 3267c93bb85bSJerome Glisse /* rv3x0 */ 3268c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 3; 3269c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 3; 3270c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 6; 3271c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R420 || 3272c93bb85bSJerome Glisse rdev->family == CHIP_R423 || 3273c93bb85bSJerome Glisse rdev->family == CHIP_RV410) { 3274c93bb85bSJerome Glisse /* r4xx */ 3275c93bb85bSJerome Glisse mem_trcd = (temp & 0xf) + 3; 3276c93bb85bSJerome Glisse if (mem_trcd > 15) 3277c93bb85bSJerome Glisse mem_trcd = 15; 3278c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0xf) + 3; 3279c93bb85bSJerome Glisse if (mem_trp > 15) 3280c93bb85bSJerome Glisse mem_trp = 15; 3281c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0x1f) + 6; 3282c93bb85bSJerome Glisse if (mem_tras > 31) 3283c93bb85bSJerome Glisse mem_tras = 31; 3284c93bb85bSJerome Glisse } else { /* RV200, R200 */ 3285c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 3286c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 3287c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0xf) + 4; 3288c93bb85bSJerome Glisse } 3289c93bb85bSJerome Glisse /* convert to FF */ 329068adac5eSBen Skeggs trcd_ff.full = dfixed_const(mem_trcd); 329168adac5eSBen Skeggs trp_ff.full = dfixed_const(mem_trp); 329268adac5eSBen Skeggs tras_ff.full = dfixed_const(mem_tras); 3293c93bb85bSJerome Glisse 3294c93bb85bSJerome Glisse /* Get values from the MEM_SDRAM_MODE_REG register...converting its */ 3295c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_SDRAM_MODE_REG); 3296c93bb85bSJerome Glisse data = (temp & (7 << 20)) >> 20; 3297c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) { 3298c93bb85bSJerome Glisse if (rdev->family == CHIP_RS480) /* don't think rs400 */ 3299c93bb85bSJerome Glisse tcas_ff = memtcas_rs480_ff[data]; 3300c93bb85bSJerome Glisse else 3301c93bb85bSJerome Glisse tcas_ff = memtcas_ff[data]; 3302c93bb85bSJerome Glisse } else 3303c93bb85bSJerome Glisse tcas_ff = memtcas2_ff[data]; 3304c93bb85bSJerome Glisse 3305c93bb85bSJerome Glisse if (rdev->family == CHIP_RS400 || 3306c93bb85bSJerome Glisse rdev->family == CHIP_RS480) { 3307c93bb85bSJerome Glisse /* extra cas latency stored in bits 23-25 0-4 clocks */ 3308c93bb85bSJerome Glisse data = (temp >> 23) & 0x7; 3309c93bb85bSJerome Glisse if (data < 5) 331068adac5eSBen Skeggs tcas_ff.full += dfixed_const(data); 3311c93bb85bSJerome Glisse } 3312c93bb85bSJerome Glisse 3313c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) { 3314c93bb85bSJerome Glisse /* on the R300, Tcas is included in Trbs. 3315c93bb85bSJerome Glisse */ 3316c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_CNTL); 3317c93bb85bSJerome Glisse data = (R300_MEM_NUM_CHANNELS_MASK & temp); 3318c93bb85bSJerome Glisse if (data == 1) { 3319c93bb85bSJerome Glisse if (R300_MEM_USE_CD_CH_ONLY & temp) { 3320c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_INDEX); 3321c93bb85bSJerome Glisse temp &= ~R300_MC_IND_ADDR_MASK; 3322c93bb85bSJerome Glisse temp |= R300_MC_READ_CNTL_CD_mcind; 3323c93bb85bSJerome Glisse WREG32(R300_MC_IND_INDEX, temp); 3324c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_DATA); 3325c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_C_MASK & temp); 3326c93bb85bSJerome Glisse } else { 3327c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 3328c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 3329c93bb85bSJerome Glisse } 3330c93bb85bSJerome Glisse } else { 3331c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 3332c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 3333c93bb85bSJerome Glisse } 3334c93bb85bSJerome Glisse if (rdev->family == CHIP_RV410 || 3335c93bb85bSJerome Glisse rdev->family == CHIP_R420 || 3336c93bb85bSJerome Glisse rdev->family == CHIP_R423) 3337c93bb85bSJerome Glisse trbs_ff = memtrbs_r4xx[data]; 3338c93bb85bSJerome Glisse else 3339c93bb85bSJerome Glisse trbs_ff = memtrbs[data]; 3340c93bb85bSJerome Glisse tcas_ff.full += trbs_ff.full; 3341c93bb85bSJerome Glisse } 3342c93bb85bSJerome Glisse 3343c93bb85bSJerome Glisse sclk_eff_ff.full = sclk_ff.full; 3344c93bb85bSJerome Glisse 3345c93bb85bSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3346c93bb85bSJerome Glisse fixed20_12 agpmode_ff; 334768adac5eSBen Skeggs agpmode_ff.full = dfixed_const(radeon_agpmode); 334868adac5eSBen Skeggs temp_ff.full = dfixed_const_666(16); 334968adac5eSBen Skeggs sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff); 3350c93bb85bSJerome Glisse } 3351c93bb85bSJerome Glisse /* TODO PCIE lanes may affect this - agpmode == 16?? */ 3352c93bb85bSJerome Glisse 3353c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev)) { 335468adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(250); 3355c93bb85bSJerome Glisse } else { 3356c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || 3357c93bb85bSJerome Glisse rdev->flags & RADEON_IS_IGP) { 3358c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) 335968adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(41); 3360c93bb85bSJerome Glisse else 336168adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(33); 3362c93bb85bSJerome Glisse } else { 3363c93bb85bSJerome Glisse if (rdev->mc.vram_width == 128) 336468adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(57); 3365c93bb85bSJerome Glisse else 336668adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(41); 3367c93bb85bSJerome Glisse } 3368c93bb85bSJerome Glisse } 3369c93bb85bSJerome Glisse 337068adac5eSBen Skeggs mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff); 3371c93bb85bSJerome Glisse 3372c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) { 3373c93bb85bSJerome Glisse if (rdev->mc.vram_width == 32) { 337468adac5eSBen Skeggs k1.full = dfixed_const(40); 3375c93bb85bSJerome Glisse c = 3; 3376c93bb85bSJerome Glisse } else { 337768adac5eSBen Skeggs k1.full = dfixed_const(20); 3378c93bb85bSJerome Glisse c = 1; 3379c93bb85bSJerome Glisse } 3380c93bb85bSJerome Glisse } else { 338168adac5eSBen Skeggs k1.full = dfixed_const(40); 3382c93bb85bSJerome Glisse c = 3; 3383c93bb85bSJerome Glisse } 3384c93bb85bSJerome Glisse 338568adac5eSBen Skeggs temp_ff.full = dfixed_const(2); 338668adac5eSBen Skeggs mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff); 338768adac5eSBen Skeggs temp_ff.full = dfixed_const(c); 338868adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff); 338968adac5eSBen Skeggs temp_ff.full = dfixed_const(4); 339068adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff); 339168adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff); 3392c93bb85bSJerome Glisse mc_latency_mclk.full += k1.full; 3393c93bb85bSJerome Glisse 339468adac5eSBen Skeggs mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff); 339568adac5eSBen Skeggs mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff); 3396c93bb85bSJerome Glisse 3397c93bb85bSJerome Glisse /* 3398c93bb85bSJerome Glisse HW cursor time assuming worst case of full size colour cursor. 3399c93bb85bSJerome Glisse */ 340068adac5eSBen Skeggs temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1)))); 3401c93bb85bSJerome Glisse temp_ff.full += trcd_ff.full; 3402c93bb85bSJerome Glisse if (temp_ff.full < tras_ff.full) 3403c93bb85bSJerome Glisse temp_ff.full = tras_ff.full; 340468adac5eSBen Skeggs cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff); 3405c93bb85bSJerome Glisse 340668adac5eSBen Skeggs temp_ff.full = dfixed_const(cur_size); 340768adac5eSBen Skeggs cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff); 3408c93bb85bSJerome Glisse /* 3409c93bb85bSJerome Glisse Find the total latency for the display data. 3410c93bb85bSJerome Glisse */ 341168adac5eSBen Skeggs disp_latency_overhead.full = dfixed_const(8); 341268adac5eSBen Skeggs disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff); 3413c93bb85bSJerome Glisse mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full; 3414c93bb85bSJerome Glisse mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full; 3415c93bb85bSJerome Glisse 3416c93bb85bSJerome Glisse if (mc_latency_mclk.full > mc_latency_sclk.full) 3417c93bb85bSJerome Glisse disp_latency.full = mc_latency_mclk.full; 3418c93bb85bSJerome Glisse else 3419c93bb85bSJerome Glisse disp_latency.full = mc_latency_sclk.full; 3420c93bb85bSJerome Glisse 3421c93bb85bSJerome Glisse /* setup Max GRPH_STOP_REQ default value */ 3422c93bb85bSJerome Glisse if (ASIC_IS_RV100(rdev)) 3423c93bb85bSJerome Glisse max_stop_req = 0x5c; 3424c93bb85bSJerome Glisse else 3425c93bb85bSJerome Glisse max_stop_req = 0x7c; 3426c93bb85bSJerome Glisse 3427c93bb85bSJerome Glisse if (mode1) { 3428c93bb85bSJerome Glisse /* CRTC1 3429c93bb85bSJerome Glisse Set GRPH_BUFFER_CNTL register using h/w defined optimal values. 3430c93bb85bSJerome Glisse GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ] 3431c93bb85bSJerome Glisse */ 3432c93bb85bSJerome Glisse stop_req = mode1->hdisplay * pixel_bytes1 / 16; 3433c93bb85bSJerome Glisse 3434c93bb85bSJerome Glisse if (stop_req > max_stop_req) 3435c93bb85bSJerome Glisse stop_req = max_stop_req; 3436c93bb85bSJerome Glisse 3437c93bb85bSJerome Glisse /* 3438c93bb85bSJerome Glisse Find the drain rate of the display buffer. 3439c93bb85bSJerome Glisse */ 344068adac5eSBen Skeggs temp_ff.full = dfixed_const((16/pixel_bytes1)); 344168adac5eSBen Skeggs disp_drain_rate.full = dfixed_div(pix_clk, temp_ff); 3442c93bb85bSJerome Glisse 3443c93bb85bSJerome Glisse /* 3444c93bb85bSJerome Glisse Find the critical point of the display buffer. 3445c93bb85bSJerome Glisse */ 344668adac5eSBen Skeggs crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency); 344768adac5eSBen Skeggs crit_point_ff.full += dfixed_const_half(0); 3448c93bb85bSJerome Glisse 344968adac5eSBen Skeggs critical_point = dfixed_trunc(crit_point_ff); 3450c93bb85bSJerome Glisse 3451c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 3452c93bb85bSJerome Glisse critical_point = 0; 3453c93bb85bSJerome Glisse } 3454c93bb85bSJerome Glisse 3455c93bb85bSJerome Glisse /* 3456c93bb85bSJerome Glisse The critical point should never be above max_stop_req-4. Setting 3457c93bb85bSJerome Glisse GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time. 3458c93bb85bSJerome Glisse */ 3459c93bb85bSJerome Glisse if (max_stop_req - critical_point < 4) 3460c93bb85bSJerome Glisse critical_point = 0; 3461c93bb85bSJerome Glisse 3462c93bb85bSJerome Glisse if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) { 3463c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/ 3464c93bb85bSJerome Glisse critical_point = 0x10; 3465c93bb85bSJerome Glisse } 3466c93bb85bSJerome Glisse 3467c93bb85bSJerome Glisse temp = RREG32(RADEON_GRPH_BUFFER_CNTL); 3468c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_STOP_REQ_MASK); 3469c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 3470c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_START_REQ_MASK); 3471c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 3472c93bb85bSJerome Glisse (stop_req > 0x15)) { 3473c93bb85bSJerome Glisse stop_req -= 0x10; 3474c93bb85bSJerome Glisse } 3475c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 3476c93bb85bSJerome Glisse temp |= RADEON_GRPH_BUFFER_SIZE; 3477c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_CRITICAL_CNTL | 3478c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 3479c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 3480c93bb85bSJerome Glisse /* 3481c93bb85bSJerome Glisse Write the result into the register. 3482c93bb85bSJerome Glisse */ 3483c93bb85bSJerome Glisse WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 3484c93bb85bSJerome Glisse (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 3485c93bb85bSJerome Glisse 3486c93bb85bSJerome Glisse #if 0 3487c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 3488c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 3489c93bb85bSJerome Glisse /* attempt to program RS400 disp regs correctly ??? */ 3490c93bb85bSJerome Glisse temp = RREG32(RS400_DISP1_REG_CNTL); 3491c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK | 3492c93bb85bSJerome Glisse RS400_DISP1_STOP_REQ_LEVEL_MASK); 3493c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, (temp | 3494c93bb85bSJerome Glisse (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 3495c93bb85bSJerome Glisse (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 3496c93bb85bSJerome Glisse temp = RREG32(RS400_DMIF_MEM_CNTL1); 3497c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK | 3498c93bb85bSJerome Glisse RS400_DISP1_CRITICAL_POINT_STOP_MASK); 3499c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, (temp | 3500c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) | 3501c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT))); 3502c93bb85bSJerome Glisse } 3503c93bb85bSJerome Glisse #endif 3504c93bb85bSJerome Glisse 3505d9fdaafbSDave Airlie DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n", 3506c93bb85bSJerome Glisse /* (unsigned int)info->SavedReg->grph_buffer_cntl, */ 3507c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL)); 3508c93bb85bSJerome Glisse } 3509c93bb85bSJerome Glisse 3510c93bb85bSJerome Glisse if (mode2) { 3511c93bb85bSJerome Glisse u32 grph2_cntl; 3512c93bb85bSJerome Glisse stop_req = mode2->hdisplay * pixel_bytes2 / 16; 3513c93bb85bSJerome Glisse 3514c93bb85bSJerome Glisse if (stop_req > max_stop_req) 3515c93bb85bSJerome Glisse stop_req = max_stop_req; 3516c93bb85bSJerome Glisse 3517c93bb85bSJerome Glisse /* 3518c93bb85bSJerome Glisse Find the drain rate of the display buffer. 3519c93bb85bSJerome Glisse */ 352068adac5eSBen Skeggs temp_ff.full = dfixed_const((16/pixel_bytes2)); 352168adac5eSBen Skeggs disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff); 3522c93bb85bSJerome Glisse 3523c93bb85bSJerome Glisse grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL); 3524c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK); 3525c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 3526c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK); 3527c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 3528c93bb85bSJerome Glisse (stop_req > 0x15)) { 3529c93bb85bSJerome Glisse stop_req -= 0x10; 3530c93bb85bSJerome Glisse } 3531c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 3532c93bb85bSJerome Glisse grph2_cntl |= RADEON_GRPH_BUFFER_SIZE; 3533c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL | 3534c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 3535c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 3536c93bb85bSJerome Glisse 3537c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS100) || 3538c93bb85bSJerome Glisse (rdev->family == CHIP_RS200)) 3539c93bb85bSJerome Glisse critical_point2 = 0; 3540c93bb85bSJerome Glisse else { 3541c93bb85bSJerome Glisse temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128; 354268adac5eSBen Skeggs temp_ff.full = dfixed_const(temp); 354368adac5eSBen Skeggs temp_ff.full = dfixed_mul(mclk_ff, temp_ff); 3544c93bb85bSJerome Glisse if (sclk_ff.full < temp_ff.full) 3545c93bb85bSJerome Glisse temp_ff.full = sclk_ff.full; 3546c93bb85bSJerome Glisse 3547c93bb85bSJerome Glisse read_return_rate.full = temp_ff.full; 3548c93bb85bSJerome Glisse 3549c93bb85bSJerome Glisse if (mode1) { 3550c93bb85bSJerome Glisse temp_ff.full = read_return_rate.full - disp_drain_rate.full; 355168adac5eSBen Skeggs time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff); 3552c93bb85bSJerome Glisse } else { 3553c93bb85bSJerome Glisse time_disp1_drop_priority.full = 0; 3554c93bb85bSJerome Glisse } 3555c93bb85bSJerome Glisse crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full; 355668adac5eSBen Skeggs crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2); 355768adac5eSBen Skeggs crit_point_ff.full += dfixed_const_half(0); 3558c93bb85bSJerome Glisse 355968adac5eSBen Skeggs critical_point2 = dfixed_trunc(crit_point_ff); 3560c93bb85bSJerome Glisse 3561c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 3562c93bb85bSJerome Glisse critical_point2 = 0; 3563c93bb85bSJerome Glisse } 3564c93bb85bSJerome Glisse 3565c93bb85bSJerome Glisse if (max_stop_req - critical_point2 < 4) 3566c93bb85bSJerome Glisse critical_point2 = 0; 3567c93bb85bSJerome Glisse 3568c93bb85bSJerome Glisse } 3569c93bb85bSJerome Glisse 3570c93bb85bSJerome Glisse if (critical_point2 == 0 && rdev->family == CHIP_R300) { 3571c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0 */ 3572c93bb85bSJerome Glisse critical_point2 = 0x10; 3573c93bb85bSJerome Glisse } 3574c93bb85bSJerome Glisse 3575c93bb85bSJerome Glisse WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 3576c93bb85bSJerome Glisse (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 3577c93bb85bSJerome Glisse 3578c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 3579c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 3580c93bb85bSJerome Glisse #if 0 3581c93bb85bSJerome Glisse /* attempt to program RS400 disp2 regs correctly ??? */ 3582c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL1); 3583c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK | 3584c93bb85bSJerome Glisse RS400_DISP2_STOP_REQ_LEVEL_MASK); 3585c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, (temp | 3586c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 3587c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 3588c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL2); 3589c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK | 3590c93bb85bSJerome Glisse RS400_DISP2_CRITICAL_POINT_STOP_MASK); 3591c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, (temp | 3592c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) | 3593c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT))); 3594c93bb85bSJerome Glisse #endif 3595c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC); 3596c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000); 3597c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC); 3598c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC); 3599c93bb85bSJerome Glisse } 3600c93bb85bSJerome Glisse 3601d9fdaafbSDave Airlie DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n", 3602c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL)); 3603c93bb85bSJerome Glisse } 3604c93bb85bSJerome Glisse } 3605551ebd83SDave Airlie 3606e32eb50dSChristian König int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring) 36073ce0a23dSJerome Glisse { 36083ce0a23dSJerome Glisse uint32_t scratch; 36093ce0a23dSJerome Glisse uint32_t tmp = 0; 36103ce0a23dSJerome Glisse unsigned i; 36113ce0a23dSJerome Glisse int r; 36123ce0a23dSJerome Glisse 36133ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 36143ce0a23dSJerome Glisse if (r) { 36153ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r); 36163ce0a23dSJerome Glisse return r; 36173ce0a23dSJerome Glisse } 36183ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 3619e32eb50dSChristian König r = radeon_ring_lock(rdev, ring, 2); 36203ce0a23dSJerome Glisse if (r) { 36213ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r); 36223ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 36233ce0a23dSJerome Glisse return r; 36243ce0a23dSJerome Glisse } 3625e32eb50dSChristian König radeon_ring_write(ring, PACKET0(scratch, 0)); 3626e32eb50dSChristian König radeon_ring_write(ring, 0xDEADBEEF); 3627e32eb50dSChristian König radeon_ring_unlock_commit(rdev, ring); 36283ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 36293ce0a23dSJerome Glisse tmp = RREG32(scratch); 36303ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 36313ce0a23dSJerome Glisse break; 36323ce0a23dSJerome Glisse } 36333ce0a23dSJerome Glisse DRM_UDELAY(1); 36343ce0a23dSJerome Glisse } 36353ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 36363ce0a23dSJerome Glisse DRM_INFO("ring test succeeded in %d usecs\n", i); 36373ce0a23dSJerome Glisse } else { 3638369d7ec1SAlex Deucher DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n", 36393ce0a23dSJerome Glisse scratch, tmp); 36403ce0a23dSJerome Glisse r = -EINVAL; 36413ce0a23dSJerome Glisse } 36423ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 36433ce0a23dSJerome Glisse return r; 36443ce0a23dSJerome Glisse } 36453ce0a23dSJerome Glisse 36463ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib) 36473ce0a23dSJerome Glisse { 3648e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 36497b1f2485SChristian König 3650c7eff978SAlex Deucher if (ring->rptr_save_reg) { 3651c7eff978SAlex Deucher u32 next_rptr = ring->wptr + 2 + 3; 3652c7eff978SAlex Deucher radeon_ring_write(ring, PACKET0(ring->rptr_save_reg, 0)); 3653c7eff978SAlex Deucher radeon_ring_write(ring, next_rptr); 3654c7eff978SAlex Deucher } 3655c7eff978SAlex Deucher 3656e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1)); 3657e32eb50dSChristian König radeon_ring_write(ring, ib->gpu_addr); 3658e32eb50dSChristian König radeon_ring_write(ring, ib->length_dw); 36593ce0a23dSJerome Glisse } 36603ce0a23dSJerome Glisse 3661f712812eSAlex Deucher int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring) 36623ce0a23dSJerome Glisse { 3663f2e39221SJerome Glisse struct radeon_ib ib; 36643ce0a23dSJerome Glisse uint32_t scratch; 36653ce0a23dSJerome Glisse uint32_t tmp = 0; 36663ce0a23dSJerome Glisse unsigned i; 36673ce0a23dSJerome Glisse int r; 36683ce0a23dSJerome Glisse 36693ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 36703ce0a23dSJerome Glisse if (r) { 36713ce0a23dSJerome Glisse DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r); 36723ce0a23dSJerome Glisse return r; 36733ce0a23dSJerome Glisse } 36743ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 36754bf3dd92SChristian König r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, NULL, 256); 36763ce0a23dSJerome Glisse if (r) { 3677af026c5bSMichel Dänzer DRM_ERROR("radeon: failed to get ib (%d).\n", r); 3678af026c5bSMichel Dänzer goto free_scratch; 36793ce0a23dSJerome Glisse } 3680f2e39221SJerome Glisse ib.ptr[0] = PACKET0(scratch, 0); 3681f2e39221SJerome Glisse ib.ptr[1] = 0xDEADBEEF; 3682f2e39221SJerome Glisse ib.ptr[2] = PACKET2(0); 3683f2e39221SJerome Glisse ib.ptr[3] = PACKET2(0); 3684f2e39221SJerome Glisse ib.ptr[4] = PACKET2(0); 3685f2e39221SJerome Glisse ib.ptr[5] = PACKET2(0); 3686f2e39221SJerome Glisse ib.ptr[6] = PACKET2(0); 3687f2e39221SJerome Glisse ib.ptr[7] = PACKET2(0); 3688f2e39221SJerome Glisse ib.length_dw = 8; 36894ef72566SChristian König r = radeon_ib_schedule(rdev, &ib, NULL); 36903ce0a23dSJerome Glisse if (r) { 3691af026c5bSMichel Dänzer DRM_ERROR("radeon: failed to schedule ib (%d).\n", r); 3692af026c5bSMichel Dänzer goto free_ib; 36933ce0a23dSJerome Glisse } 3694f2e39221SJerome Glisse r = radeon_fence_wait(ib.fence, false); 36953ce0a23dSJerome Glisse if (r) { 3696af026c5bSMichel Dänzer DRM_ERROR("radeon: fence wait failed (%d).\n", r); 3697af026c5bSMichel Dänzer goto free_ib; 36983ce0a23dSJerome Glisse } 36993ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 37003ce0a23dSJerome Glisse tmp = RREG32(scratch); 37013ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 37023ce0a23dSJerome Glisse break; 37033ce0a23dSJerome Glisse } 37043ce0a23dSJerome Glisse DRM_UDELAY(1); 37053ce0a23dSJerome Glisse } 37063ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 37073ce0a23dSJerome Glisse DRM_INFO("ib test succeeded in %u usecs\n", i); 37083ce0a23dSJerome Glisse } else { 370962f288cfSPaul Bolle DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n", 37103ce0a23dSJerome Glisse scratch, tmp); 37113ce0a23dSJerome Glisse r = -EINVAL; 37123ce0a23dSJerome Glisse } 3713af026c5bSMichel Dänzer free_ib: 37143ce0a23dSJerome Glisse radeon_ib_free(rdev, &ib); 3715af026c5bSMichel Dänzer free_scratch: 3716af026c5bSMichel Dänzer radeon_scratch_free(rdev, scratch); 37173ce0a23dSJerome Glisse return r; 37183ce0a23dSJerome Glisse } 37199f022ddfSJerome Glisse 37209f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save) 37219f022ddfSJerome Glisse { 37229f022ddfSJerome Glisse /* Shutdown CP we shouldn't need to do that but better be safe than 37239f022ddfSJerome Glisse * sorry 37249f022ddfSJerome Glisse */ 3725e32eb50dSChristian König rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false; 37269f022ddfSJerome Glisse WREG32(R_000740_CP_CSQ_CNTL, 0); 37279f022ddfSJerome Glisse 37289f022ddfSJerome Glisse /* Save few CRTC registers */ 3729ca6ffc64SJerome Glisse save->GENMO_WT = RREG8(R_0003C2_GENMO_WT); 37309f022ddfSJerome Glisse save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL); 37319f022ddfSJerome Glisse save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL); 37329f022ddfSJerome Glisse save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET); 37339f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 37349f022ddfSJerome Glisse save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL); 37359f022ddfSJerome Glisse save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET); 37369f022ddfSJerome Glisse } 37379f022ddfSJerome Glisse 37389f022ddfSJerome Glisse /* Disable VGA aperture access */ 3739ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT); 37409f022ddfSJerome Glisse /* Disable cursor, overlay, crtc */ 37419f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1)); 37429f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL | 37439f022ddfSJerome Glisse S_000054_CRTC_DISPLAY_DIS(1)); 37449f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, 37459f022ddfSJerome Glisse (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) | 37469f022ddfSJerome Glisse S_000050_CRTC_DISP_REQ_EN_B(1)); 37479f022ddfSJerome Glisse WREG32(R_000420_OV0_SCALE_CNTL, 37489f022ddfSJerome Glisse C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL)); 37499f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET); 37509f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 37519f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET | 37529f022ddfSJerome Glisse S_000360_CUR2_LOCK(1)); 37539f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, 37549f022ddfSJerome Glisse (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) | 37559f022ddfSJerome Glisse S_0003F8_CRTC2_DISPLAY_DIS(1) | 37569f022ddfSJerome Glisse S_0003F8_CRTC2_DISP_REQ_EN_B(1)); 37579f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, 37589f022ddfSJerome Glisse C_000360_CUR2_LOCK & save->CUR2_OFFSET); 37599f022ddfSJerome Glisse } 37609f022ddfSJerome Glisse } 37619f022ddfSJerome Glisse 37629f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save) 37639f022ddfSJerome Glisse { 37649f022ddfSJerome Glisse /* Update base address for crtc */ 3765d594e46aSJerome Glisse WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start); 37669f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 3767d594e46aSJerome Glisse WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start); 37689f022ddfSJerome Glisse } 37699f022ddfSJerome Glisse /* Restore CRTC registers */ 3770ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, save->GENMO_WT); 37719f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL); 37729f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL); 37739f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 37749f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL); 37759f022ddfSJerome Glisse } 37769f022ddfSJerome Glisse } 3777ca6ffc64SJerome Glisse 3778ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev) 3779ca6ffc64SJerome Glisse { 3780ca6ffc64SJerome Glisse u32 tmp; 3781ca6ffc64SJerome Glisse 3782ca6ffc64SJerome Glisse tmp = RREG8(R_0003C2_GENMO_WT); 3783ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp); 3784ca6ffc64SJerome Glisse } 3785d4550907SJerome Glisse 3786d4550907SJerome Glisse static void r100_debugfs(struct radeon_device *rdev) 3787d4550907SJerome Glisse { 3788d4550907SJerome Glisse int r; 3789d4550907SJerome Glisse 3790d4550907SJerome Glisse r = r100_debugfs_mc_info_init(rdev); 3791d4550907SJerome Glisse if (r) 3792d4550907SJerome Glisse dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n"); 3793d4550907SJerome Glisse } 3794d4550907SJerome Glisse 3795d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev) 3796d4550907SJerome Glisse { 3797d4550907SJerome Glisse struct r100_mc_save save; 3798d4550907SJerome Glisse 3799d4550907SJerome Glisse /* Stops all mc clients */ 3800d4550907SJerome Glisse r100_mc_stop(rdev, &save); 3801d4550907SJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3802d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 3803d4550907SJerome Glisse S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) | 3804d4550907SJerome Glisse S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16)); 3805d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base)); 3806d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3807d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 3808d4550907SJerome Glisse upper_32_bits(rdev->mc.agp_base) & 0xff); 3809d4550907SJerome Glisse } else { 3810d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF); 3811d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, 0); 3812d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3813d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 0); 3814d4550907SJerome Glisse } 3815d4550907SJerome Glisse /* Wait for mc idle */ 3816d4550907SJerome Glisse if (r100_mc_wait_for_idle(rdev)) 3817d4550907SJerome Glisse dev_warn(rdev->dev, "Wait for MC idle timeout.\n"); 3818d4550907SJerome Glisse /* Program MC, should be a 32bits limited address space */ 3819d4550907SJerome Glisse WREG32(R_000148_MC_FB_LOCATION, 3820d4550907SJerome Glisse S_000148_MC_FB_START(rdev->mc.vram_start >> 16) | 3821d4550907SJerome Glisse S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16)); 3822d4550907SJerome Glisse r100_mc_resume(rdev, &save); 3823d4550907SJerome Glisse } 3824d4550907SJerome Glisse 38251109ca09SLauri Kasanen static void r100_clock_startup(struct radeon_device *rdev) 3826d4550907SJerome Glisse { 3827d4550907SJerome Glisse u32 tmp; 3828d4550907SJerome Glisse 3829d4550907SJerome Glisse if (radeon_dynclks != -1 && radeon_dynclks) 3830d4550907SJerome Glisse radeon_legacy_set_clock_gating(rdev, 1); 3831d4550907SJerome Glisse /* We need to force on some of the block */ 3832d4550907SJerome Glisse tmp = RREG32_PLL(R_00000D_SCLK_CNTL); 3833d4550907SJerome Glisse tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1); 3834d4550907SJerome Glisse if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280)) 3835d4550907SJerome Glisse tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1); 3836d4550907SJerome Glisse WREG32_PLL(R_00000D_SCLK_CNTL, tmp); 3837d4550907SJerome Glisse } 3838d4550907SJerome Glisse 3839d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev) 3840d4550907SJerome Glisse { 3841d4550907SJerome Glisse int r; 3842d4550907SJerome Glisse 384392cde00cSAlex Deucher /* set common regs */ 384492cde00cSAlex Deucher r100_set_common_regs(rdev); 384592cde00cSAlex Deucher /* program mc */ 3846d4550907SJerome Glisse r100_mc_program(rdev); 3847d4550907SJerome Glisse /* Resume clock */ 3848d4550907SJerome Glisse r100_clock_startup(rdev); 3849d4550907SJerome Glisse /* Initialize GART (initialize after TTM so we can allocate 3850d4550907SJerome Glisse * memory through TTM but finalize after TTM) */ 385117e15b0cSDave Airlie r100_enable_bm(rdev); 3852d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 3853d4550907SJerome Glisse r = r100_pci_gart_enable(rdev); 3854d4550907SJerome Glisse if (r) 3855d4550907SJerome Glisse return r; 3856d4550907SJerome Glisse } 3857724c80e1SAlex Deucher 3858724c80e1SAlex Deucher /* allocate wb buffer */ 3859724c80e1SAlex Deucher r = radeon_wb_init(rdev); 3860724c80e1SAlex Deucher if (r) 3861724c80e1SAlex Deucher return r; 3862724c80e1SAlex Deucher 386330eb77f4SJerome Glisse r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX); 386430eb77f4SJerome Glisse if (r) { 386530eb77f4SJerome Glisse dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r); 386630eb77f4SJerome Glisse return r; 386730eb77f4SJerome Glisse } 386830eb77f4SJerome Glisse 3869d4550907SJerome Glisse /* Enable IRQ */ 3870e49f3959SAdis Hamzić if (!rdev->irq.installed) { 3871e49f3959SAdis Hamzić r = radeon_irq_kms_init(rdev); 3872e49f3959SAdis Hamzić if (r) 3873e49f3959SAdis Hamzić return r; 3874e49f3959SAdis Hamzić } 3875e49f3959SAdis Hamzić 3876d4550907SJerome Glisse r100_irq_set(rdev); 3877cafe6609SJerome Glisse rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL); 3878d4550907SJerome Glisse /* 1M ring buffer */ 3879d4550907SJerome Glisse r = r100_cp_init(rdev, 1024 * 1024); 3880d4550907SJerome Glisse if (r) { 3881ec4f2ac4SPaul Bolle dev_err(rdev->dev, "failed initializing CP (%d).\n", r); 3882d4550907SJerome Glisse return r; 3883d4550907SJerome Glisse } 3884b15ba512SJerome Glisse 38852898c348SChristian König r = radeon_ib_pool_init(rdev); 38862898c348SChristian König if (r) { 38872898c348SChristian König dev_err(rdev->dev, "IB initialization failed (%d).\n", r); 3888b15ba512SJerome Glisse return r; 38892898c348SChristian König } 3890b15ba512SJerome Glisse 3891d4550907SJerome Glisse return 0; 3892d4550907SJerome Glisse } 3893d4550907SJerome Glisse 3894d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev) 3895d4550907SJerome Glisse { 38966b7746e8SJerome Glisse int r; 38976b7746e8SJerome Glisse 3898d4550907SJerome Glisse /* Make sur GART are not working */ 3899d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3900d4550907SJerome Glisse r100_pci_gart_disable(rdev); 3901d4550907SJerome Glisse /* Resume clock before doing reset */ 3902d4550907SJerome Glisse r100_clock_startup(rdev); 3903d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 3904a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 3905d4550907SJerome Glisse dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 3906d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 3907d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 3908d4550907SJerome Glisse } 3909d4550907SJerome Glisse /* post */ 3910d4550907SJerome Glisse radeon_combios_asic_init(rdev->ddev); 3911d4550907SJerome Glisse /* Resume clock after posting */ 3912d4550907SJerome Glisse r100_clock_startup(rdev); 3913550e2d92SDave Airlie /* Initialize surface registers */ 3914550e2d92SDave Airlie radeon_surface_init(rdev); 3915b15ba512SJerome Glisse 3916*6c7bcceaSAlex Deucher radeon_pm_resume(rdev); 3917*6c7bcceaSAlex Deucher 3918b15ba512SJerome Glisse rdev->accel_working = true; 39196b7746e8SJerome Glisse r = r100_startup(rdev); 39206b7746e8SJerome Glisse if (r) { 39216b7746e8SJerome Glisse rdev->accel_working = false; 39226b7746e8SJerome Glisse } 39236b7746e8SJerome Glisse return r; 3924d4550907SJerome Glisse } 3925d4550907SJerome Glisse 3926d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev) 3927d4550907SJerome Glisse { 3928*6c7bcceaSAlex Deucher radeon_pm_suspend(rdev); 3929d4550907SJerome Glisse r100_cp_disable(rdev); 3930724c80e1SAlex Deucher radeon_wb_disable(rdev); 3931d4550907SJerome Glisse r100_irq_disable(rdev); 3932d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3933d4550907SJerome Glisse r100_pci_gart_disable(rdev); 3934d4550907SJerome Glisse return 0; 3935d4550907SJerome Glisse } 3936d4550907SJerome Glisse 3937d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev) 3938d4550907SJerome Glisse { 3939*6c7bcceaSAlex Deucher radeon_pm_fini(rdev); 3940d4550907SJerome Glisse r100_cp_fini(rdev); 3941724c80e1SAlex Deucher radeon_wb_fini(rdev); 39422898c348SChristian König radeon_ib_pool_fini(rdev); 3943d4550907SJerome Glisse radeon_gem_fini(rdev); 3944d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3945d4550907SJerome Glisse r100_pci_gart_fini(rdev); 3946d0269ed8SJerome Glisse radeon_agp_fini(rdev); 3947d4550907SJerome Glisse radeon_irq_kms_fini(rdev); 3948d4550907SJerome Glisse radeon_fence_driver_fini(rdev); 39494c788679SJerome Glisse radeon_bo_fini(rdev); 3950d4550907SJerome Glisse radeon_atombios_fini(rdev); 3951d4550907SJerome Glisse kfree(rdev->bios); 3952d4550907SJerome Glisse rdev->bios = NULL; 3953d4550907SJerome Glisse } 3954d4550907SJerome Glisse 39554c712e6cSDave Airlie /* 39564c712e6cSDave Airlie * Due to how kexec works, it can leave the hw fully initialised when it 39574c712e6cSDave Airlie * boots the new kernel. However doing our init sequence with the CP and 39584c712e6cSDave Airlie * WB stuff setup causes GPU hangs on the RN50 at least. So at startup 39594c712e6cSDave Airlie * do some quick sanity checks and restore sane values to avoid this 39604c712e6cSDave Airlie * problem. 39614c712e6cSDave Airlie */ 39624c712e6cSDave Airlie void r100_restore_sanity(struct radeon_device *rdev) 39634c712e6cSDave Airlie { 39644c712e6cSDave Airlie u32 tmp; 39654c712e6cSDave Airlie 39664c712e6cSDave Airlie tmp = RREG32(RADEON_CP_CSQ_CNTL); 39674c712e6cSDave Airlie if (tmp) { 39684c712e6cSDave Airlie WREG32(RADEON_CP_CSQ_CNTL, 0); 39694c712e6cSDave Airlie } 39704c712e6cSDave Airlie tmp = RREG32(RADEON_CP_RB_CNTL); 39714c712e6cSDave Airlie if (tmp) { 39724c712e6cSDave Airlie WREG32(RADEON_CP_RB_CNTL, 0); 39734c712e6cSDave Airlie } 39744c712e6cSDave Airlie tmp = RREG32(RADEON_SCRATCH_UMSK); 39754c712e6cSDave Airlie if (tmp) { 39764c712e6cSDave Airlie WREG32(RADEON_SCRATCH_UMSK, 0); 39774c712e6cSDave Airlie } 39784c712e6cSDave Airlie } 39794c712e6cSDave Airlie 3980d4550907SJerome Glisse int r100_init(struct radeon_device *rdev) 3981d4550907SJerome Glisse { 3982d4550907SJerome Glisse int r; 3983d4550907SJerome Glisse 3984d4550907SJerome Glisse /* Register debugfs file specific to this group of asics */ 3985d4550907SJerome Glisse r100_debugfs(rdev); 3986d4550907SJerome Glisse /* Disable VGA */ 3987d4550907SJerome Glisse r100_vga_render_disable(rdev); 3988d4550907SJerome Glisse /* Initialize scratch registers */ 3989d4550907SJerome Glisse radeon_scratch_init(rdev); 3990d4550907SJerome Glisse /* Initialize surface registers */ 3991d4550907SJerome Glisse radeon_surface_init(rdev); 39924c712e6cSDave Airlie /* sanity check some register to avoid hangs like after kexec */ 39934c712e6cSDave Airlie r100_restore_sanity(rdev); 3994d4550907SJerome Glisse /* TODO: disable VGA need to use VGA request */ 3995d4550907SJerome Glisse /* BIOS*/ 3996d4550907SJerome Glisse if (!radeon_get_bios(rdev)) { 3997d4550907SJerome Glisse if (ASIC_IS_AVIVO(rdev)) 3998d4550907SJerome Glisse return -EINVAL; 3999d4550907SJerome Glisse } 4000d4550907SJerome Glisse if (rdev->is_atom_bios) { 4001d4550907SJerome Glisse dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n"); 4002d4550907SJerome Glisse return -EINVAL; 4003d4550907SJerome Glisse } else { 4004d4550907SJerome Glisse r = radeon_combios_init(rdev); 4005d4550907SJerome Glisse if (r) 4006d4550907SJerome Glisse return r; 4007d4550907SJerome Glisse } 4008d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 4009a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 4010d4550907SJerome Glisse dev_warn(rdev->dev, 4011d4550907SJerome Glisse "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 4012d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 4013d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 4014d4550907SJerome Glisse } 4015d4550907SJerome Glisse /* check if cards are posted or not */ 401672542d77SDave Airlie if (radeon_boot_test_post_card(rdev) == false) 401772542d77SDave Airlie return -EINVAL; 4018d4550907SJerome Glisse /* Set asic errata */ 4019d4550907SJerome Glisse r100_errata(rdev); 4020d4550907SJerome Glisse /* Initialize clocks */ 4021d4550907SJerome Glisse radeon_get_clock_info(rdev->ddev); 4022d594e46aSJerome Glisse /* initialize AGP */ 4023d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 4024d594e46aSJerome Glisse r = radeon_agp_init(rdev); 4025d594e46aSJerome Glisse if (r) { 4026d594e46aSJerome Glisse radeon_agp_disable(rdev); 4027d594e46aSJerome Glisse } 4028d594e46aSJerome Glisse } 4029d594e46aSJerome Glisse /* initialize VRAM */ 4030d594e46aSJerome Glisse r100_mc_init(rdev); 4031d4550907SJerome Glisse /* Fence driver */ 403230eb77f4SJerome Glisse r = radeon_fence_driver_init(rdev); 4033d4550907SJerome Glisse if (r) 4034d4550907SJerome Glisse return r; 4035d4550907SJerome Glisse /* Memory manager */ 40364c788679SJerome Glisse r = radeon_bo_init(rdev); 4037d4550907SJerome Glisse if (r) 4038d4550907SJerome Glisse return r; 4039d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 4040d4550907SJerome Glisse r = r100_pci_gart_init(rdev); 4041d4550907SJerome Glisse if (r) 4042d4550907SJerome Glisse return r; 4043d4550907SJerome Glisse } 4044d4550907SJerome Glisse r100_set_safe_registers(rdev); 4045b15ba512SJerome Glisse 4046*6c7bcceaSAlex Deucher /* Initialize power management */ 4047*6c7bcceaSAlex Deucher radeon_pm_init(rdev); 4048*6c7bcceaSAlex Deucher 4049d4550907SJerome Glisse rdev->accel_working = true; 4050d4550907SJerome Glisse r = r100_startup(rdev); 4051d4550907SJerome Glisse if (r) { 4052d4550907SJerome Glisse /* Somethings want wront with the accel init stop accel */ 4053d4550907SJerome Glisse dev_err(rdev->dev, "Disabling GPU acceleration\n"); 4054d4550907SJerome Glisse r100_cp_fini(rdev); 4055724c80e1SAlex Deucher radeon_wb_fini(rdev); 40562898c348SChristian König radeon_ib_pool_fini(rdev); 4057655efd3dSJerome Glisse radeon_irq_kms_fini(rdev); 4058d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 4059d4550907SJerome Glisse r100_pci_gart_fini(rdev); 4060d4550907SJerome Glisse rdev->accel_working = false; 4061d4550907SJerome Glisse } 4062d4550907SJerome Glisse return 0; 4063d4550907SJerome Glisse } 40646fcbef7aSAndi Kleen 40652ef9bdfeSDaniel Vetter uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg, 40662ef9bdfeSDaniel Vetter bool always_indirect) 40676fcbef7aSAndi Kleen { 40682ef9bdfeSDaniel Vetter if (reg < rdev->rmmio_size && !always_indirect) 40696fcbef7aSAndi Kleen return readl(((void __iomem *)rdev->rmmio) + reg); 40706fcbef7aSAndi Kleen else { 40712c385151SDaniel Vetter unsigned long flags; 40722c385151SDaniel Vetter uint32_t ret; 40732c385151SDaniel Vetter 40742c385151SDaniel Vetter spin_lock_irqsave(&rdev->mmio_idx_lock, flags); 40756fcbef7aSAndi Kleen writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX); 40762c385151SDaniel Vetter ret = readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA); 40772c385151SDaniel Vetter spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags); 40782c385151SDaniel Vetter 40792c385151SDaniel Vetter return ret; 40806fcbef7aSAndi Kleen } 40816fcbef7aSAndi Kleen } 40826fcbef7aSAndi Kleen 40832ef9bdfeSDaniel Vetter void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v, 40842ef9bdfeSDaniel Vetter bool always_indirect) 40856fcbef7aSAndi Kleen { 40862ef9bdfeSDaniel Vetter if (reg < rdev->rmmio_size && !always_indirect) 40876fcbef7aSAndi Kleen writel(v, ((void __iomem *)rdev->rmmio) + reg); 40886fcbef7aSAndi Kleen else { 40892c385151SDaniel Vetter unsigned long flags; 40902c385151SDaniel Vetter 40912c385151SDaniel Vetter spin_lock_irqsave(&rdev->mmio_idx_lock, flags); 40926fcbef7aSAndi Kleen writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX); 40936fcbef7aSAndi Kleen writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA); 40942c385151SDaniel Vetter spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags); 40956fcbef7aSAndi Kleen } 40966fcbef7aSAndi Kleen } 40976fcbef7aSAndi Kleen 40986fcbef7aSAndi Kleen u32 r100_io_rreg(struct radeon_device *rdev, u32 reg) 40996fcbef7aSAndi Kleen { 41006fcbef7aSAndi Kleen if (reg < rdev->rio_mem_size) 41016fcbef7aSAndi Kleen return ioread32(rdev->rio_mem + reg); 41026fcbef7aSAndi Kleen else { 41036fcbef7aSAndi Kleen iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX); 41046fcbef7aSAndi Kleen return ioread32(rdev->rio_mem + RADEON_MM_DATA); 41056fcbef7aSAndi Kleen } 41066fcbef7aSAndi Kleen } 41076fcbef7aSAndi Kleen 41086fcbef7aSAndi Kleen void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v) 41096fcbef7aSAndi Kleen { 41106fcbef7aSAndi Kleen if (reg < rdev->rio_mem_size) 41116fcbef7aSAndi Kleen iowrite32(v, rdev->rio_mem + reg); 41126fcbef7aSAndi Kleen else { 41136fcbef7aSAndi Kleen iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX); 41146fcbef7aSAndi Kleen iowrite32(v, rdev->rio_mem + RADEON_MM_DATA); 41156fcbef7aSAndi Kleen } 41166fcbef7aSAndi Kleen } 4117