xref: /openbmc/linux/drivers/gpu/drm/radeon/r100.c (revision 66b3543ef38216bdaf529a207fb495c500eb98be)
1771fe6b9SJerome Glisse /*
2771fe6b9SJerome Glisse  * Copyright 2008 Advanced Micro Devices, Inc.
3771fe6b9SJerome Glisse  * Copyright 2008 Red Hat Inc.
4771fe6b9SJerome Glisse  * Copyright 2009 Jerome Glisse.
5771fe6b9SJerome Glisse  *
6771fe6b9SJerome Glisse  * Permission is hereby granted, free of charge, to any person obtaining a
7771fe6b9SJerome Glisse  * copy of this software and associated documentation files (the "Software"),
8771fe6b9SJerome Glisse  * to deal in the Software without restriction, including without limitation
9771fe6b9SJerome Glisse  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10771fe6b9SJerome Glisse  * and/or sell copies of the Software, and to permit persons to whom the
11771fe6b9SJerome Glisse  * Software is furnished to do so, subject to the following conditions:
12771fe6b9SJerome Glisse  *
13771fe6b9SJerome Glisse  * The above copyright notice and this permission notice shall be included in
14771fe6b9SJerome Glisse  * all copies or substantial portions of the Software.
15771fe6b9SJerome Glisse  *
16771fe6b9SJerome Glisse  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17771fe6b9SJerome Glisse  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18771fe6b9SJerome Glisse  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19771fe6b9SJerome Glisse  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20771fe6b9SJerome Glisse  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21771fe6b9SJerome Glisse  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22771fe6b9SJerome Glisse  * OTHER DEALINGS IN THE SOFTWARE.
23771fe6b9SJerome Glisse  *
24771fe6b9SJerome Glisse  * Authors: Dave Airlie
25771fe6b9SJerome Glisse  *          Alex Deucher
26771fe6b9SJerome Glisse  *          Jerome Glisse
27771fe6b9SJerome Glisse  */
28771fe6b9SJerome Glisse #include <linux/seq_file.h>
295a0e3ad6STejun Heo #include <linux/slab.h>
30760285e7SDavid Howells #include <drm/drmP.h>
31760285e7SDavid Howells #include <drm/radeon_drm.h>
32771fe6b9SJerome Glisse #include "radeon_reg.h"
33771fe6b9SJerome Glisse #include "radeon.h"
34e6990375SDaniel Vetter #include "radeon_asic.h"
353ce0a23dSJerome Glisse #include "r100d.h"
36d4550907SJerome Glisse #include "rs100d.h"
37d4550907SJerome Glisse #include "rv200d.h"
38d4550907SJerome Glisse #include "rv250d.h"
3949e02b73SAlex Deucher #include "atom.h"
403ce0a23dSJerome Glisse 
4170967ab9SBen Hutchings #include <linux/firmware.h>
4270967ab9SBen Hutchings #include <linux/platform_device.h>
43e0cd3608SPaul Gortmaker #include <linux/module.h>
4470967ab9SBen Hutchings 
45551ebd83SDave Airlie #include "r100_reg_safe.h"
46551ebd83SDave Airlie #include "rn50_reg_safe.h"
47551ebd83SDave Airlie 
4870967ab9SBen Hutchings /* Firmware Names */
4970967ab9SBen Hutchings #define FIRMWARE_R100		"radeon/R100_cp.bin"
5070967ab9SBen Hutchings #define FIRMWARE_R200		"radeon/R200_cp.bin"
5170967ab9SBen Hutchings #define FIRMWARE_R300		"radeon/R300_cp.bin"
5270967ab9SBen Hutchings #define FIRMWARE_R420		"radeon/R420_cp.bin"
5370967ab9SBen Hutchings #define FIRMWARE_RS690		"radeon/RS690_cp.bin"
5470967ab9SBen Hutchings #define FIRMWARE_RS600		"radeon/RS600_cp.bin"
5570967ab9SBen Hutchings #define FIRMWARE_R520		"radeon/R520_cp.bin"
5670967ab9SBen Hutchings 
5770967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100);
5870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200);
5970967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300);
6070967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420);
6170967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690);
6270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600);
6370967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520);
64771fe6b9SJerome Glisse 
65551ebd83SDave Airlie #include "r100_track.h"
66551ebd83SDave Airlie 
6748ef779fSAlex Deucher /* This files gather functions specifics to:
6848ef779fSAlex Deucher  * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
6948ef779fSAlex Deucher  * and others in some cases.
7048ef779fSAlex Deucher  */
7148ef779fSAlex Deucher 
7248ef779fSAlex Deucher /**
7348ef779fSAlex Deucher  * r100_wait_for_vblank - vblank wait asic callback.
7448ef779fSAlex Deucher  *
7548ef779fSAlex Deucher  * @rdev: radeon_device pointer
7648ef779fSAlex Deucher  * @crtc: crtc to wait for vblank on
7748ef779fSAlex Deucher  *
7848ef779fSAlex Deucher  * Wait for vblank on the requested crtc (r1xx-r4xx).
7948ef779fSAlex Deucher  */
803ae19b75SAlex Deucher void r100_wait_for_vblank(struct radeon_device *rdev, int crtc)
813ae19b75SAlex Deucher {
823ae19b75SAlex Deucher 	int i;
833ae19b75SAlex Deucher 
8494f768fdSAlex Deucher 	if (crtc >= rdev->num_crtc)
8594f768fdSAlex Deucher 		return;
8694f768fdSAlex Deucher 
8794f768fdSAlex Deucher 	if (crtc == 0) {
883ae19b75SAlex Deucher 		if (RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN) {
893ae19b75SAlex Deucher 			for (i = 0; i < rdev->usec_timeout; i++) {
903ae19b75SAlex Deucher 				if (!(RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR))
913ae19b75SAlex Deucher 					break;
923ae19b75SAlex Deucher 				udelay(1);
933ae19b75SAlex Deucher 			}
943ae19b75SAlex Deucher 			for (i = 0; i < rdev->usec_timeout; i++) {
953ae19b75SAlex Deucher 				if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)
963ae19b75SAlex Deucher 					break;
973ae19b75SAlex Deucher 				udelay(1);
983ae19b75SAlex Deucher 			}
993ae19b75SAlex Deucher 		}
1003ae19b75SAlex Deucher 	} else {
1013ae19b75SAlex Deucher 		if (RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN) {
1023ae19b75SAlex Deucher 			for (i = 0; i < rdev->usec_timeout; i++) {
1033ae19b75SAlex Deucher 				if (!(RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR))
1043ae19b75SAlex Deucher 					break;
1053ae19b75SAlex Deucher 				udelay(1);
1063ae19b75SAlex Deucher 			}
1073ae19b75SAlex Deucher 			for (i = 0; i < rdev->usec_timeout; i++) {
1083ae19b75SAlex Deucher 				if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)
1093ae19b75SAlex Deucher 					break;
1103ae19b75SAlex Deucher 				udelay(1);
1113ae19b75SAlex Deucher 			}
1123ae19b75SAlex Deucher 		}
1133ae19b75SAlex Deucher 	}
1143ae19b75SAlex Deucher }
1153ae19b75SAlex Deucher 
11648ef779fSAlex Deucher /**
11748ef779fSAlex Deucher  * r100_pre_page_flip - pre-pageflip callback.
11848ef779fSAlex Deucher  *
11948ef779fSAlex Deucher  * @rdev: radeon_device pointer
12048ef779fSAlex Deucher  * @crtc: crtc to prepare for pageflip on
12148ef779fSAlex Deucher  *
12248ef779fSAlex Deucher  * Pre-pageflip callback (r1xx-r4xx).
12348ef779fSAlex Deucher  * Enables the pageflip irq (vblank irq).
124771fe6b9SJerome Glisse  */
1256f34be50SAlex Deucher void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
1266f34be50SAlex Deucher {
1276f34be50SAlex Deucher 	/* enable the pflip int */
1286f34be50SAlex Deucher 	radeon_irq_kms_pflip_irq_get(rdev, crtc);
1296f34be50SAlex Deucher }
1306f34be50SAlex Deucher 
13148ef779fSAlex Deucher /**
13248ef779fSAlex Deucher  * r100_post_page_flip - pos-pageflip callback.
13348ef779fSAlex Deucher  *
13448ef779fSAlex Deucher  * @rdev: radeon_device pointer
13548ef779fSAlex Deucher  * @crtc: crtc to cleanup pageflip on
13648ef779fSAlex Deucher  *
13748ef779fSAlex Deucher  * Post-pageflip callback (r1xx-r4xx).
13848ef779fSAlex Deucher  * Disables the pageflip irq (vblank irq).
13948ef779fSAlex Deucher  */
1406f34be50SAlex Deucher void r100_post_page_flip(struct radeon_device *rdev, int crtc)
1416f34be50SAlex Deucher {
1426f34be50SAlex Deucher 	/* disable the pflip int */
1436f34be50SAlex Deucher 	radeon_irq_kms_pflip_irq_put(rdev, crtc);
1446f34be50SAlex Deucher }
1456f34be50SAlex Deucher 
14648ef779fSAlex Deucher /**
14748ef779fSAlex Deucher  * r100_page_flip - pageflip callback.
14848ef779fSAlex Deucher  *
14948ef779fSAlex Deucher  * @rdev: radeon_device pointer
15048ef779fSAlex Deucher  * @crtc_id: crtc to cleanup pageflip on
15148ef779fSAlex Deucher  * @crtc_base: new address of the crtc (GPU MC address)
15248ef779fSAlex Deucher  *
15348ef779fSAlex Deucher  * Does the actual pageflip (r1xx-r4xx).
15448ef779fSAlex Deucher  * During vblank we take the crtc lock and wait for the update_pending
15548ef779fSAlex Deucher  * bit to go high, when it does, we release the lock, and allow the
15648ef779fSAlex Deucher  * double buffered update to take place.
15748ef779fSAlex Deucher  * Returns the current update pending status.
15848ef779fSAlex Deucher  */
1596f34be50SAlex Deucher u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
1606f34be50SAlex Deucher {
1616f34be50SAlex Deucher 	struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
1626f34be50SAlex Deucher 	u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
163f6496479SAlex Deucher 	int i;
1646f34be50SAlex Deucher 
1656f34be50SAlex Deucher 	/* Lock the graphics update lock */
1666f34be50SAlex Deucher 	/* update the scanout addresses */
1676f34be50SAlex Deucher 	WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
1686f34be50SAlex Deucher 
169acb32506SAlex Deucher 	/* Wait for update_pending to go high. */
170f6496479SAlex Deucher 	for (i = 0; i < rdev->usec_timeout; i++) {
171f6496479SAlex Deucher 		if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
172f6496479SAlex Deucher 			break;
173f6496479SAlex Deucher 		udelay(1);
174f6496479SAlex Deucher 	}
175acb32506SAlex Deucher 	DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
1766f34be50SAlex Deucher 
1776f34be50SAlex Deucher 	/* Unlock the lock, so double-buffering can take place inside vblank */
1786f34be50SAlex Deucher 	tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
1796f34be50SAlex Deucher 	WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
1806f34be50SAlex Deucher 
1816f34be50SAlex Deucher 	/* Return current update_pending status: */
1826f34be50SAlex Deucher 	return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
1836f34be50SAlex Deucher }
1846f34be50SAlex Deucher 
18548ef779fSAlex Deucher /**
18648ef779fSAlex Deucher  * r100_pm_get_dynpm_state - look up dynpm power state callback.
18748ef779fSAlex Deucher  *
18848ef779fSAlex Deucher  * @rdev: radeon_device pointer
18948ef779fSAlex Deucher  *
19048ef779fSAlex Deucher  * Look up the optimal power state based on the
19148ef779fSAlex Deucher  * current state of the GPU (r1xx-r5xx).
19248ef779fSAlex Deucher  * Used for dynpm only.
19348ef779fSAlex Deucher  */
194ce8f5370SAlex Deucher void r100_pm_get_dynpm_state(struct radeon_device *rdev)
195a48b9b4eSAlex Deucher {
196a48b9b4eSAlex Deucher 	int i;
197ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_upclock = true;
198ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_downclock = true;
199a48b9b4eSAlex Deucher 
200ce8f5370SAlex Deucher 	switch (rdev->pm.dynpm_planned_action) {
201ce8f5370SAlex Deucher 	case DYNPM_ACTION_MINIMUM:
202a48b9b4eSAlex Deucher 		rdev->pm.requested_power_state_index = 0;
203ce8f5370SAlex Deucher 		rdev->pm.dynpm_can_downclock = false;
204a48b9b4eSAlex Deucher 		break;
205ce8f5370SAlex Deucher 	case DYNPM_ACTION_DOWNCLOCK:
206a48b9b4eSAlex Deucher 		if (rdev->pm.current_power_state_index == 0) {
207a48b9b4eSAlex Deucher 			rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
208ce8f5370SAlex Deucher 			rdev->pm.dynpm_can_downclock = false;
209a48b9b4eSAlex Deucher 		} else {
210a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
211a48b9b4eSAlex Deucher 				for (i = 0; i < rdev->pm.num_power_states; i++) {
212d7311171SAlex Deucher 					if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
213a48b9b4eSAlex Deucher 						continue;
214a48b9b4eSAlex Deucher 					else if (i >= rdev->pm.current_power_state_index) {
215a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
216a48b9b4eSAlex Deucher 						break;
217a48b9b4eSAlex Deucher 					} else {
218a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = i;
219a48b9b4eSAlex Deucher 						break;
220a48b9b4eSAlex Deucher 					}
221a48b9b4eSAlex Deucher 				}
222a48b9b4eSAlex Deucher 			} else
223a48b9b4eSAlex Deucher 				rdev->pm.requested_power_state_index =
224a48b9b4eSAlex Deucher 					rdev->pm.current_power_state_index - 1;
225a48b9b4eSAlex Deucher 		}
226d7311171SAlex Deucher 		/* don't use the power state if crtcs are active and no display flag is set */
227d7311171SAlex Deucher 		if ((rdev->pm.active_crtc_count > 0) &&
228d7311171SAlex Deucher 		    (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
229d7311171SAlex Deucher 		     RADEON_PM_MODE_NO_DISPLAY)) {
230d7311171SAlex Deucher 			rdev->pm.requested_power_state_index++;
231d7311171SAlex Deucher 		}
232a48b9b4eSAlex Deucher 		break;
233ce8f5370SAlex Deucher 	case DYNPM_ACTION_UPCLOCK:
234a48b9b4eSAlex Deucher 		if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
235a48b9b4eSAlex Deucher 			rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
236ce8f5370SAlex Deucher 			rdev->pm.dynpm_can_upclock = false;
237a48b9b4eSAlex Deucher 		} else {
238a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
239a48b9b4eSAlex Deucher 				for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
240d7311171SAlex Deucher 					if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
241a48b9b4eSAlex Deucher 						continue;
242a48b9b4eSAlex Deucher 					else if (i <= rdev->pm.current_power_state_index) {
243a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
244a48b9b4eSAlex Deucher 						break;
245a48b9b4eSAlex Deucher 					} else {
246a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = i;
247a48b9b4eSAlex Deucher 						break;
248a48b9b4eSAlex Deucher 					}
249a48b9b4eSAlex Deucher 				}
250a48b9b4eSAlex Deucher 			} else
251a48b9b4eSAlex Deucher 				rdev->pm.requested_power_state_index =
252a48b9b4eSAlex Deucher 					rdev->pm.current_power_state_index + 1;
253a48b9b4eSAlex Deucher 		}
254a48b9b4eSAlex Deucher 		break;
255ce8f5370SAlex Deucher 	case DYNPM_ACTION_DEFAULT:
25658e21dffSAlex Deucher 		rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
257ce8f5370SAlex Deucher 		rdev->pm.dynpm_can_upclock = false;
25858e21dffSAlex Deucher 		break;
259ce8f5370SAlex Deucher 	case DYNPM_ACTION_NONE:
260a48b9b4eSAlex Deucher 	default:
261a48b9b4eSAlex Deucher 		DRM_ERROR("Requested mode for not defined action\n");
262a48b9b4eSAlex Deucher 		return;
263a48b9b4eSAlex Deucher 	}
264a48b9b4eSAlex Deucher 	/* only one clock mode per power state */
265a48b9b4eSAlex Deucher 	rdev->pm.requested_clock_mode_index = 0;
266a48b9b4eSAlex Deucher 
267d9fdaafbSDave Airlie 	DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
268a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
269a48b9b4eSAlex Deucher 		  clock_info[rdev->pm.requested_clock_mode_index].sclk,
270a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
271a48b9b4eSAlex Deucher 		  clock_info[rdev->pm.requested_clock_mode_index].mclk,
272a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
27379daedc9SAlex Deucher 		  pcie_lanes);
274a48b9b4eSAlex Deucher }
275a48b9b4eSAlex Deucher 
27648ef779fSAlex Deucher /**
27748ef779fSAlex Deucher  * r100_pm_init_profile - Initialize power profiles callback.
27848ef779fSAlex Deucher  *
27948ef779fSAlex Deucher  * @rdev: radeon_device pointer
28048ef779fSAlex Deucher  *
28148ef779fSAlex Deucher  * Initialize the power states used in profile mode
28248ef779fSAlex Deucher  * (r1xx-r3xx).
28348ef779fSAlex Deucher  * Used for profile mode only.
28448ef779fSAlex Deucher  */
285ce8f5370SAlex Deucher void r100_pm_init_profile(struct radeon_device *rdev)
286bae6b562SAlex Deucher {
287ce8f5370SAlex Deucher 	/* default */
288ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
289ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
290ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
291ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
292ce8f5370SAlex Deucher 	/* low sh */
293ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
294ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
295ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
296ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
297c9e75b21SAlex Deucher 	/* mid sh */
298c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
299c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
300c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
301c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
302ce8f5370SAlex Deucher 	/* high sh */
303ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
304ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
305ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
306ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
307ce8f5370SAlex Deucher 	/* low mh */
308ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
309ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
310ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
311ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
312c9e75b21SAlex Deucher 	/* mid mh */
313c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
314c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
315c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
316c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
317ce8f5370SAlex Deucher 	/* high mh */
318ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
319ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
320ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
321ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
322bae6b562SAlex Deucher }
323bae6b562SAlex Deucher 
32448ef779fSAlex Deucher /**
32548ef779fSAlex Deucher  * r100_pm_misc - set additional pm hw parameters callback.
32648ef779fSAlex Deucher  *
32748ef779fSAlex Deucher  * @rdev: radeon_device pointer
32848ef779fSAlex Deucher  *
32948ef779fSAlex Deucher  * Set non-clock parameters associated with a power state
33048ef779fSAlex Deucher  * (voltage, pcie lanes, etc.) (r1xx-r4xx).
33148ef779fSAlex Deucher  */
33249e02b73SAlex Deucher void r100_pm_misc(struct radeon_device *rdev)
33349e02b73SAlex Deucher {
33449e02b73SAlex Deucher 	int requested_index = rdev->pm.requested_power_state_index;
33549e02b73SAlex Deucher 	struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
33649e02b73SAlex Deucher 	struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
33749e02b73SAlex Deucher 	u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
33849e02b73SAlex Deucher 
33949e02b73SAlex Deucher 	if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
34049e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
34149e02b73SAlex Deucher 			tmp = RREG32(voltage->gpio.reg);
34249e02b73SAlex Deucher 			if (voltage->active_high)
34349e02b73SAlex Deucher 				tmp |= voltage->gpio.mask;
34449e02b73SAlex Deucher 			else
34549e02b73SAlex Deucher 				tmp &= ~(voltage->gpio.mask);
34649e02b73SAlex Deucher 			WREG32(voltage->gpio.reg, tmp);
34749e02b73SAlex Deucher 			if (voltage->delay)
34849e02b73SAlex Deucher 				udelay(voltage->delay);
34949e02b73SAlex Deucher 		} else {
35049e02b73SAlex Deucher 			tmp = RREG32(voltage->gpio.reg);
35149e02b73SAlex Deucher 			if (voltage->active_high)
35249e02b73SAlex Deucher 				tmp &= ~voltage->gpio.mask;
35349e02b73SAlex Deucher 			else
35449e02b73SAlex Deucher 				tmp |= voltage->gpio.mask;
35549e02b73SAlex Deucher 			WREG32(voltage->gpio.reg, tmp);
35649e02b73SAlex Deucher 			if (voltage->delay)
35749e02b73SAlex Deucher 				udelay(voltage->delay);
35849e02b73SAlex Deucher 		}
35949e02b73SAlex Deucher 	}
36049e02b73SAlex Deucher 
36149e02b73SAlex Deucher 	sclk_cntl = RREG32_PLL(SCLK_CNTL);
36249e02b73SAlex Deucher 	sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
36349e02b73SAlex Deucher 	sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
36449e02b73SAlex Deucher 	sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
36549e02b73SAlex Deucher 	sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
36649e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
36749e02b73SAlex Deucher 		sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
36849e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
36949e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
37049e02b73SAlex Deucher 		else
37149e02b73SAlex Deucher 			sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
37249e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
37349e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
37449e02b73SAlex Deucher 		else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
37549e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
37649e02b73SAlex Deucher 	} else
37749e02b73SAlex Deucher 		sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
37849e02b73SAlex Deucher 
37949e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
38049e02b73SAlex Deucher 		sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
38149e02b73SAlex Deucher 		if (voltage->delay) {
38249e02b73SAlex Deucher 			sclk_more_cntl |= VOLTAGE_DROP_SYNC;
38349e02b73SAlex Deucher 			switch (voltage->delay) {
38449e02b73SAlex Deucher 			case 33:
38549e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
38649e02b73SAlex Deucher 				break;
38749e02b73SAlex Deucher 			case 66:
38849e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
38949e02b73SAlex Deucher 				break;
39049e02b73SAlex Deucher 			case 99:
39149e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
39249e02b73SAlex Deucher 				break;
39349e02b73SAlex Deucher 			case 132:
39449e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
39549e02b73SAlex Deucher 				break;
39649e02b73SAlex Deucher 			}
39749e02b73SAlex Deucher 		} else
39849e02b73SAlex Deucher 			sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
39949e02b73SAlex Deucher 	} else
40049e02b73SAlex Deucher 		sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
40149e02b73SAlex Deucher 
40249e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
40349e02b73SAlex Deucher 		sclk_cntl &= ~FORCE_HDP;
40449e02b73SAlex Deucher 	else
40549e02b73SAlex Deucher 		sclk_cntl |= FORCE_HDP;
40649e02b73SAlex Deucher 
40749e02b73SAlex Deucher 	WREG32_PLL(SCLK_CNTL, sclk_cntl);
40849e02b73SAlex Deucher 	WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
40949e02b73SAlex Deucher 	WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
41049e02b73SAlex Deucher 
41149e02b73SAlex Deucher 	/* set pcie lanes */
41249e02b73SAlex Deucher 	if ((rdev->flags & RADEON_IS_PCIE) &&
41349e02b73SAlex Deucher 	    !(rdev->flags & RADEON_IS_IGP) &&
414798bcf73SAlex Deucher 	    rdev->asic->pm.set_pcie_lanes &&
41549e02b73SAlex Deucher 	    (ps->pcie_lanes !=
41649e02b73SAlex Deucher 	     rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
41749e02b73SAlex Deucher 		radeon_set_pcie_lanes(rdev,
41849e02b73SAlex Deucher 				      ps->pcie_lanes);
419d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
42049e02b73SAlex Deucher 	}
42149e02b73SAlex Deucher }
42249e02b73SAlex Deucher 
42348ef779fSAlex Deucher /**
42448ef779fSAlex Deucher  * r100_pm_prepare - pre-power state change callback.
42548ef779fSAlex Deucher  *
42648ef779fSAlex Deucher  * @rdev: radeon_device pointer
42748ef779fSAlex Deucher  *
42848ef779fSAlex Deucher  * Prepare for a power state change (r1xx-r4xx).
42948ef779fSAlex Deucher  */
43049e02b73SAlex Deucher void r100_pm_prepare(struct radeon_device *rdev)
43149e02b73SAlex Deucher {
43249e02b73SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
43349e02b73SAlex Deucher 	struct drm_crtc *crtc;
43449e02b73SAlex Deucher 	struct radeon_crtc *radeon_crtc;
43549e02b73SAlex Deucher 	u32 tmp;
43649e02b73SAlex Deucher 
43749e02b73SAlex Deucher 	/* disable any active CRTCs */
43849e02b73SAlex Deucher 	list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
43949e02b73SAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
44049e02b73SAlex Deucher 		if (radeon_crtc->enabled) {
44149e02b73SAlex Deucher 			if (radeon_crtc->crtc_id) {
44249e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
44349e02b73SAlex Deucher 				tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
44449e02b73SAlex Deucher 				WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
44549e02b73SAlex Deucher 			} else {
44649e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC_GEN_CNTL);
44749e02b73SAlex Deucher 				tmp |= RADEON_CRTC_DISP_REQ_EN_B;
44849e02b73SAlex Deucher 				WREG32(RADEON_CRTC_GEN_CNTL, tmp);
44949e02b73SAlex Deucher 			}
45049e02b73SAlex Deucher 		}
45149e02b73SAlex Deucher 	}
45249e02b73SAlex Deucher }
45349e02b73SAlex Deucher 
45448ef779fSAlex Deucher /**
45548ef779fSAlex Deucher  * r100_pm_finish - post-power state change callback.
45648ef779fSAlex Deucher  *
45748ef779fSAlex Deucher  * @rdev: radeon_device pointer
45848ef779fSAlex Deucher  *
45948ef779fSAlex Deucher  * Clean up after a power state change (r1xx-r4xx).
46048ef779fSAlex Deucher  */
46149e02b73SAlex Deucher void r100_pm_finish(struct radeon_device *rdev)
46249e02b73SAlex Deucher {
46349e02b73SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
46449e02b73SAlex Deucher 	struct drm_crtc *crtc;
46549e02b73SAlex Deucher 	struct radeon_crtc *radeon_crtc;
46649e02b73SAlex Deucher 	u32 tmp;
46749e02b73SAlex Deucher 
46849e02b73SAlex Deucher 	/* enable any active CRTCs */
46949e02b73SAlex Deucher 	list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
47049e02b73SAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
47149e02b73SAlex Deucher 		if (radeon_crtc->enabled) {
47249e02b73SAlex Deucher 			if (radeon_crtc->crtc_id) {
47349e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
47449e02b73SAlex Deucher 				tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
47549e02b73SAlex Deucher 				WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
47649e02b73SAlex Deucher 			} else {
47749e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC_GEN_CNTL);
47849e02b73SAlex Deucher 				tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
47949e02b73SAlex Deucher 				WREG32(RADEON_CRTC_GEN_CNTL, tmp);
48049e02b73SAlex Deucher 			}
48149e02b73SAlex Deucher 		}
48249e02b73SAlex Deucher 	}
48349e02b73SAlex Deucher }
48449e02b73SAlex Deucher 
48548ef779fSAlex Deucher /**
48648ef779fSAlex Deucher  * r100_gui_idle - gui idle callback.
48748ef779fSAlex Deucher  *
48848ef779fSAlex Deucher  * @rdev: radeon_device pointer
48948ef779fSAlex Deucher  *
49048ef779fSAlex Deucher  * Check of the GUI (2D/3D engines) are idle (r1xx-r5xx).
49148ef779fSAlex Deucher  * Returns true if idle, false if not.
49248ef779fSAlex Deucher  */
493def9ba9cSAlex Deucher bool r100_gui_idle(struct radeon_device *rdev)
494def9ba9cSAlex Deucher {
495def9ba9cSAlex Deucher 	if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
496def9ba9cSAlex Deucher 		return false;
497def9ba9cSAlex Deucher 	else
498def9ba9cSAlex Deucher 		return true;
499def9ba9cSAlex Deucher }
500def9ba9cSAlex Deucher 
50105a05c50SAlex Deucher /* hpd for digital panel detect/disconnect */
50248ef779fSAlex Deucher /**
50348ef779fSAlex Deucher  * r100_hpd_sense - hpd sense callback.
50448ef779fSAlex Deucher  *
50548ef779fSAlex Deucher  * @rdev: radeon_device pointer
50648ef779fSAlex Deucher  * @hpd: hpd (hotplug detect) pin
50748ef779fSAlex Deucher  *
50848ef779fSAlex Deucher  * Checks if a digital monitor is connected (r1xx-r4xx).
50948ef779fSAlex Deucher  * Returns true if connected, false if not connected.
51048ef779fSAlex Deucher  */
51105a05c50SAlex Deucher bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
51205a05c50SAlex Deucher {
51305a05c50SAlex Deucher 	bool connected = false;
51405a05c50SAlex Deucher 
51505a05c50SAlex Deucher 	switch (hpd) {
51605a05c50SAlex Deucher 	case RADEON_HPD_1:
51705a05c50SAlex Deucher 		if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
51805a05c50SAlex Deucher 			connected = true;
51905a05c50SAlex Deucher 		break;
52005a05c50SAlex Deucher 	case RADEON_HPD_2:
52105a05c50SAlex Deucher 		if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
52205a05c50SAlex Deucher 			connected = true;
52305a05c50SAlex Deucher 		break;
52405a05c50SAlex Deucher 	default:
52505a05c50SAlex Deucher 		break;
52605a05c50SAlex Deucher 	}
52705a05c50SAlex Deucher 	return connected;
52805a05c50SAlex Deucher }
52905a05c50SAlex Deucher 
53048ef779fSAlex Deucher /**
53148ef779fSAlex Deucher  * r100_hpd_set_polarity - hpd set polarity callback.
53248ef779fSAlex Deucher  *
53348ef779fSAlex Deucher  * @rdev: radeon_device pointer
53448ef779fSAlex Deucher  * @hpd: hpd (hotplug detect) pin
53548ef779fSAlex Deucher  *
53648ef779fSAlex Deucher  * Set the polarity of the hpd pin (r1xx-r4xx).
53748ef779fSAlex Deucher  */
53805a05c50SAlex Deucher void r100_hpd_set_polarity(struct radeon_device *rdev,
53905a05c50SAlex Deucher 			   enum radeon_hpd_id hpd)
54005a05c50SAlex Deucher {
54105a05c50SAlex Deucher 	u32 tmp;
54205a05c50SAlex Deucher 	bool connected = r100_hpd_sense(rdev, hpd);
54305a05c50SAlex Deucher 
54405a05c50SAlex Deucher 	switch (hpd) {
54505a05c50SAlex Deucher 	case RADEON_HPD_1:
54605a05c50SAlex Deucher 		tmp = RREG32(RADEON_FP_GEN_CNTL);
54705a05c50SAlex Deucher 		if (connected)
54805a05c50SAlex Deucher 			tmp &= ~RADEON_FP_DETECT_INT_POL;
54905a05c50SAlex Deucher 		else
55005a05c50SAlex Deucher 			tmp |= RADEON_FP_DETECT_INT_POL;
55105a05c50SAlex Deucher 		WREG32(RADEON_FP_GEN_CNTL, tmp);
55205a05c50SAlex Deucher 		break;
55305a05c50SAlex Deucher 	case RADEON_HPD_2:
55405a05c50SAlex Deucher 		tmp = RREG32(RADEON_FP2_GEN_CNTL);
55505a05c50SAlex Deucher 		if (connected)
55605a05c50SAlex Deucher 			tmp &= ~RADEON_FP2_DETECT_INT_POL;
55705a05c50SAlex Deucher 		else
55805a05c50SAlex Deucher 			tmp |= RADEON_FP2_DETECT_INT_POL;
55905a05c50SAlex Deucher 		WREG32(RADEON_FP2_GEN_CNTL, tmp);
56005a05c50SAlex Deucher 		break;
56105a05c50SAlex Deucher 	default:
56205a05c50SAlex Deucher 		break;
56305a05c50SAlex Deucher 	}
56405a05c50SAlex Deucher }
56505a05c50SAlex Deucher 
56648ef779fSAlex Deucher /**
56748ef779fSAlex Deucher  * r100_hpd_init - hpd setup callback.
56848ef779fSAlex Deucher  *
56948ef779fSAlex Deucher  * @rdev: radeon_device pointer
57048ef779fSAlex Deucher  *
57148ef779fSAlex Deucher  * Setup the hpd pins used by the card (r1xx-r4xx).
57248ef779fSAlex Deucher  * Set the polarity, and enable the hpd interrupts.
57348ef779fSAlex Deucher  */
57405a05c50SAlex Deucher void r100_hpd_init(struct radeon_device *rdev)
57505a05c50SAlex Deucher {
57605a05c50SAlex Deucher 	struct drm_device *dev = rdev->ddev;
57705a05c50SAlex Deucher 	struct drm_connector *connector;
578fb98257aSChristian Koenig 	unsigned enable = 0;
57905a05c50SAlex Deucher 
58005a05c50SAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
58105a05c50SAlex Deucher 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
582fb98257aSChristian Koenig 		enable |= 1 << radeon_connector->hpd.hpd;
58364912e99SAlex Deucher 		radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
58405a05c50SAlex Deucher 	}
585fb98257aSChristian Koenig 	radeon_irq_kms_enable_hpd(rdev, enable);
58605a05c50SAlex Deucher }
58705a05c50SAlex Deucher 
58848ef779fSAlex Deucher /**
58948ef779fSAlex Deucher  * r100_hpd_fini - hpd tear down callback.
59048ef779fSAlex Deucher  *
59148ef779fSAlex Deucher  * @rdev: radeon_device pointer
59248ef779fSAlex Deucher  *
59348ef779fSAlex Deucher  * Tear down the hpd pins used by the card (r1xx-r4xx).
59448ef779fSAlex Deucher  * Disable the hpd interrupts.
59548ef779fSAlex Deucher  */
59605a05c50SAlex Deucher void r100_hpd_fini(struct radeon_device *rdev)
59705a05c50SAlex Deucher {
59805a05c50SAlex Deucher 	struct drm_device *dev = rdev->ddev;
59905a05c50SAlex Deucher 	struct drm_connector *connector;
600fb98257aSChristian Koenig 	unsigned disable = 0;
60105a05c50SAlex Deucher 
60205a05c50SAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
60305a05c50SAlex Deucher 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
604fb98257aSChristian Koenig 		disable |= 1 << radeon_connector->hpd.hpd;
60505a05c50SAlex Deucher 	}
606fb98257aSChristian Koenig 	radeon_irq_kms_disable_hpd(rdev, disable);
60705a05c50SAlex Deucher }
60805a05c50SAlex Deucher 
609771fe6b9SJerome Glisse /*
610771fe6b9SJerome Glisse  * PCI GART
611771fe6b9SJerome Glisse  */
612771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
613771fe6b9SJerome Glisse {
614771fe6b9SJerome Glisse 	/* TODO: can we do somethings here ? */
615771fe6b9SJerome Glisse 	/* It seems hw only cache one entry so we should discard this
616771fe6b9SJerome Glisse 	 * entry otherwise if first GPU GART read hit this entry it
617771fe6b9SJerome Glisse 	 * could end up in wrong address. */
618771fe6b9SJerome Glisse }
619771fe6b9SJerome Glisse 
6204aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev)
6214aac0473SJerome Glisse {
6224aac0473SJerome Glisse 	int r;
6234aac0473SJerome Glisse 
624c9a1be96SJerome Glisse 	if (rdev->gart.ptr) {
625fce7d61bSJoe Perches 		WARN(1, "R100 PCI GART already initialized\n");
6264aac0473SJerome Glisse 		return 0;
6274aac0473SJerome Glisse 	}
6284aac0473SJerome Glisse 	/* Initialize common gart structure */
6294aac0473SJerome Glisse 	r = radeon_gart_init(rdev);
6304aac0473SJerome Glisse 	if (r)
6314aac0473SJerome Glisse 		return r;
6324aac0473SJerome Glisse 	rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
633c5b3b850SAlex Deucher 	rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
634c5b3b850SAlex Deucher 	rdev->asic->gart.set_page = &r100_pci_gart_set_page;
6354aac0473SJerome Glisse 	return radeon_gart_table_ram_alloc(rdev);
6364aac0473SJerome Glisse }
6374aac0473SJerome Glisse 
638771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev)
639771fe6b9SJerome Glisse {
640771fe6b9SJerome Glisse 	uint32_t tmp;
641771fe6b9SJerome Glisse 
64282568565SDave Airlie 	radeon_gart_restore(rdev);
643771fe6b9SJerome Glisse 	/* discard memory request outside of configured range */
644771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
645771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp);
646771fe6b9SJerome Glisse 	/* set address range for PCI address translate */
647d594e46aSJerome Glisse 	WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
648d594e46aSJerome Glisse 	WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
649771fe6b9SJerome Glisse 	/* set PCI GART page-table base address */
650771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
651771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
652771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp);
653771fe6b9SJerome Glisse 	r100_pci_gart_tlb_flush(rdev);
65443caf451SMichel Dänzer 	DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n",
655fcf4de5aSTormod Volden 		 (unsigned)(rdev->mc.gtt_size >> 20),
656fcf4de5aSTormod Volden 		 (unsigned long long)rdev->gart.table_addr);
657771fe6b9SJerome Glisse 	rdev->gart.ready = true;
658771fe6b9SJerome Glisse 	return 0;
659771fe6b9SJerome Glisse }
660771fe6b9SJerome Glisse 
661771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev)
662771fe6b9SJerome Glisse {
663771fe6b9SJerome Glisse 	uint32_t tmp;
664771fe6b9SJerome Glisse 
665771fe6b9SJerome Glisse 	/* discard memory request outside of configured range */
666771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
667771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
668771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_LO_ADDR, 0);
669771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_HI_ADDR, 0);
670771fe6b9SJerome Glisse }
671771fe6b9SJerome Glisse 
672771fe6b9SJerome Glisse int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
673771fe6b9SJerome Glisse {
674c9a1be96SJerome Glisse 	u32 *gtt = rdev->gart.ptr;
675c9a1be96SJerome Glisse 
676771fe6b9SJerome Glisse 	if (i < 0 || i > rdev->gart.num_gpu_pages) {
677771fe6b9SJerome Glisse 		return -EINVAL;
678771fe6b9SJerome Glisse 	}
679c9a1be96SJerome Glisse 	gtt[i] = cpu_to_le32(lower_32_bits(addr));
680771fe6b9SJerome Glisse 	return 0;
681771fe6b9SJerome Glisse }
682771fe6b9SJerome Glisse 
6834aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev)
684771fe6b9SJerome Glisse {
685f9274562SJerome Glisse 	radeon_gart_fini(rdev);
686771fe6b9SJerome Glisse 	r100_pci_gart_disable(rdev);
6874aac0473SJerome Glisse 	radeon_gart_table_ram_free(rdev);
688771fe6b9SJerome Glisse }
689771fe6b9SJerome Glisse 
6907ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev)
6917ed220d7SMichel Dänzer {
6927ed220d7SMichel Dänzer 	uint32_t tmp = 0;
6937ed220d7SMichel Dänzer 
694003e69f9SJerome Glisse 	if (!rdev->irq.installed) {
695fce7d61bSJoe Perches 		WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
696003e69f9SJerome Glisse 		WREG32(R_000040_GEN_INT_CNTL, 0);
697003e69f9SJerome Glisse 		return -EINVAL;
698003e69f9SJerome Glisse 	}
699736fc37fSChristian Koenig 	if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
7007ed220d7SMichel Dänzer 		tmp |= RADEON_SW_INT_ENABLE;
7017ed220d7SMichel Dänzer 	}
7026f34be50SAlex Deucher 	if (rdev->irq.crtc_vblank_int[0] ||
703736fc37fSChristian Koenig 	    atomic_read(&rdev->irq.pflip[0])) {
7047ed220d7SMichel Dänzer 		tmp |= RADEON_CRTC_VBLANK_MASK;
7057ed220d7SMichel Dänzer 	}
7066f34be50SAlex Deucher 	if (rdev->irq.crtc_vblank_int[1] ||
707736fc37fSChristian Koenig 	    atomic_read(&rdev->irq.pflip[1])) {
7087ed220d7SMichel Dänzer 		tmp |= RADEON_CRTC2_VBLANK_MASK;
7097ed220d7SMichel Dänzer 	}
71005a05c50SAlex Deucher 	if (rdev->irq.hpd[0]) {
71105a05c50SAlex Deucher 		tmp |= RADEON_FP_DETECT_MASK;
71205a05c50SAlex Deucher 	}
71305a05c50SAlex Deucher 	if (rdev->irq.hpd[1]) {
71405a05c50SAlex Deucher 		tmp |= RADEON_FP2_DETECT_MASK;
71505a05c50SAlex Deucher 	}
7167ed220d7SMichel Dänzer 	WREG32(RADEON_GEN_INT_CNTL, tmp);
7177ed220d7SMichel Dänzer 	return 0;
7187ed220d7SMichel Dänzer }
7197ed220d7SMichel Dänzer 
7209f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev)
7219f022ddfSJerome Glisse {
7229f022ddfSJerome Glisse 	u32 tmp;
7239f022ddfSJerome Glisse 
7249f022ddfSJerome Glisse 	WREG32(R_000040_GEN_INT_CNTL, 0);
7259f022ddfSJerome Glisse 	/* Wait and acknowledge irq */
7269f022ddfSJerome Glisse 	mdelay(1);
7279f022ddfSJerome Glisse 	tmp = RREG32(R_000044_GEN_INT_STATUS);
7289f022ddfSJerome Glisse 	WREG32(R_000044_GEN_INT_STATUS, tmp);
7299f022ddfSJerome Glisse }
7309f022ddfSJerome Glisse 
731cbdd4501SAndi Kleen static uint32_t r100_irq_ack(struct radeon_device *rdev)
7327ed220d7SMichel Dänzer {
7337ed220d7SMichel Dänzer 	uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
73405a05c50SAlex Deucher 	uint32_t irq_mask = RADEON_SW_INT_TEST |
73505a05c50SAlex Deucher 		RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
73605a05c50SAlex Deucher 		RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
7377ed220d7SMichel Dänzer 
7387ed220d7SMichel Dänzer 	if (irqs) {
7397ed220d7SMichel Dänzer 		WREG32(RADEON_GEN_INT_STATUS, irqs);
7407ed220d7SMichel Dänzer 	}
7417ed220d7SMichel Dänzer 	return irqs & irq_mask;
7427ed220d7SMichel Dänzer }
7437ed220d7SMichel Dänzer 
7447ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev)
7457ed220d7SMichel Dänzer {
7463e5cb98dSAlex Deucher 	uint32_t status, msi_rearm;
747d4877cf2SAlex Deucher 	bool queue_hotplug = false;
7487ed220d7SMichel Dänzer 
7497ed220d7SMichel Dänzer 	status = r100_irq_ack(rdev);
7507ed220d7SMichel Dänzer 	if (!status) {
7517ed220d7SMichel Dänzer 		return IRQ_NONE;
7527ed220d7SMichel Dänzer 	}
753a513c184SJerome Glisse 	if (rdev->shutdown) {
754a513c184SJerome Glisse 		return IRQ_NONE;
755a513c184SJerome Glisse 	}
7567ed220d7SMichel Dänzer 	while (status) {
7577ed220d7SMichel Dänzer 		/* SW interrupt */
7587ed220d7SMichel Dänzer 		if (status & RADEON_SW_INT_TEST) {
7597465280cSAlex Deucher 			radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
7607ed220d7SMichel Dänzer 		}
7617ed220d7SMichel Dänzer 		/* Vertical blank interrupts */
7627ed220d7SMichel Dänzer 		if (status & RADEON_CRTC_VBLANK_STAT) {
7636f34be50SAlex Deucher 			if (rdev->irq.crtc_vblank_int[0]) {
7647ed220d7SMichel Dänzer 				drm_handle_vblank(rdev->ddev, 0);
765839461d3SRafał Miłecki 				rdev->pm.vblank_sync = true;
76673a6d3fcSRafał Miłecki 				wake_up(&rdev->irq.vblank_queue);
7677ed220d7SMichel Dänzer 			}
768736fc37fSChristian Koenig 			if (atomic_read(&rdev->irq.pflip[0]))
7693e4ea742SMario Kleiner 				radeon_crtc_handle_flip(rdev, 0);
7706f34be50SAlex Deucher 		}
7717ed220d7SMichel Dänzer 		if (status & RADEON_CRTC2_VBLANK_STAT) {
7726f34be50SAlex Deucher 			if (rdev->irq.crtc_vblank_int[1]) {
7737ed220d7SMichel Dänzer 				drm_handle_vblank(rdev->ddev, 1);
774839461d3SRafał Miłecki 				rdev->pm.vblank_sync = true;
77573a6d3fcSRafał Miłecki 				wake_up(&rdev->irq.vblank_queue);
7767ed220d7SMichel Dänzer 			}
777736fc37fSChristian Koenig 			if (atomic_read(&rdev->irq.pflip[1]))
7783e4ea742SMario Kleiner 				radeon_crtc_handle_flip(rdev, 1);
7796f34be50SAlex Deucher 		}
78005a05c50SAlex Deucher 		if (status & RADEON_FP_DETECT_STAT) {
781d4877cf2SAlex Deucher 			queue_hotplug = true;
782d4877cf2SAlex Deucher 			DRM_DEBUG("HPD1\n");
78305a05c50SAlex Deucher 		}
78405a05c50SAlex Deucher 		if (status & RADEON_FP2_DETECT_STAT) {
785d4877cf2SAlex Deucher 			queue_hotplug = true;
786d4877cf2SAlex Deucher 			DRM_DEBUG("HPD2\n");
78705a05c50SAlex Deucher 		}
7887ed220d7SMichel Dänzer 		status = r100_irq_ack(rdev);
7897ed220d7SMichel Dänzer 	}
790d4877cf2SAlex Deucher 	if (queue_hotplug)
79132c87fcaSTejun Heo 		schedule_work(&rdev->hotplug_work);
7923e5cb98dSAlex Deucher 	if (rdev->msi_enabled) {
7933e5cb98dSAlex Deucher 		switch (rdev->family) {
7943e5cb98dSAlex Deucher 		case CHIP_RS400:
7953e5cb98dSAlex Deucher 		case CHIP_RS480:
7963e5cb98dSAlex Deucher 			msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
7973e5cb98dSAlex Deucher 			WREG32(RADEON_AIC_CNTL, msi_rearm);
7983e5cb98dSAlex Deucher 			WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
7993e5cb98dSAlex Deucher 			break;
8003e5cb98dSAlex Deucher 		default:
801b7f5b7deSAlex Deucher 			WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
8023e5cb98dSAlex Deucher 			break;
8033e5cb98dSAlex Deucher 		}
8043e5cb98dSAlex Deucher 	}
8057ed220d7SMichel Dänzer 	return IRQ_HANDLED;
8067ed220d7SMichel Dänzer }
8077ed220d7SMichel Dänzer 
8087ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
8097ed220d7SMichel Dänzer {
8107ed220d7SMichel Dänzer 	if (crtc == 0)
8117ed220d7SMichel Dänzer 		return RREG32(RADEON_CRTC_CRNT_FRAME);
8127ed220d7SMichel Dänzer 	else
8137ed220d7SMichel Dänzer 		return RREG32(RADEON_CRTC2_CRNT_FRAME);
8147ed220d7SMichel Dänzer }
8157ed220d7SMichel Dänzer 
8169e5b2af7SPauli Nieminen /* Who ever call radeon_fence_emit should call ring_lock and ask
8179e5b2af7SPauli Nieminen  * for enough space (today caller are ib schedule and buffer move) */
818771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev,
819771fe6b9SJerome Glisse 			  struct radeon_fence *fence)
820771fe6b9SJerome Glisse {
821e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[fence->ring];
8227b1f2485SChristian König 
8239e5b2af7SPauli Nieminen 	/* We have to make sure that caches are flushed before
8249e5b2af7SPauli Nieminen 	 * CPU might read something from VRAM. */
825e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
826e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
827e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
828e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
829771fe6b9SJerome Glisse 	/* Wait until IDLE & CLEAN */
830e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
831e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
832e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
833e32eb50dSChristian König 	radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
834cafe6609SJerome Glisse 				RADEON_HDP_READ_BUFFER_INVALIDATE);
835e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
836e32eb50dSChristian König 	radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
837771fe6b9SJerome Glisse 	/* Emit fence sequence & fire IRQ */
838e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
839e32eb50dSChristian König 	radeon_ring_write(ring, fence->seq);
840e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
841e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_SW_INT_FIRE);
842771fe6b9SJerome Glisse }
843771fe6b9SJerome Glisse 
84415d3332fSChristian König void r100_semaphore_ring_emit(struct radeon_device *rdev,
845e32eb50dSChristian König 			      struct radeon_ring *ring,
84615d3332fSChristian König 			      struct radeon_semaphore *semaphore,
8477b1f2485SChristian König 			      bool emit_wait)
84815d3332fSChristian König {
84915d3332fSChristian König 	/* Unused on older asics, since we don't have semaphores or multiple rings */
85015d3332fSChristian König 	BUG();
85115d3332fSChristian König }
85215d3332fSChristian König 
853771fe6b9SJerome Glisse int r100_copy_blit(struct radeon_device *rdev,
854771fe6b9SJerome Glisse 		   uint64_t src_offset,
855771fe6b9SJerome Glisse 		   uint64_t dst_offset,
856003cefe0SAlex Deucher 		   unsigned num_gpu_pages,
857876dc9f3SChristian König 		   struct radeon_fence **fence)
858771fe6b9SJerome Glisse {
859e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
860771fe6b9SJerome Glisse 	uint32_t cur_pages;
861003cefe0SAlex Deucher 	uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
862771fe6b9SJerome Glisse 	uint32_t pitch;
863771fe6b9SJerome Glisse 	uint32_t stride_pixels;
864771fe6b9SJerome Glisse 	unsigned ndw;
865771fe6b9SJerome Glisse 	int num_loops;
866771fe6b9SJerome Glisse 	int r = 0;
867771fe6b9SJerome Glisse 
868771fe6b9SJerome Glisse 	/* radeon limited to 16k stride */
869771fe6b9SJerome Glisse 	stride_bytes &= 0x3fff;
870771fe6b9SJerome Glisse 	/* radeon pitch is /64 */
871771fe6b9SJerome Glisse 	pitch = stride_bytes / 64;
872771fe6b9SJerome Glisse 	stride_pixels = stride_bytes / 4;
873003cefe0SAlex Deucher 	num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
874771fe6b9SJerome Glisse 
875771fe6b9SJerome Glisse 	/* Ask for enough room for blit + flush + fence */
876771fe6b9SJerome Glisse 	ndw = 64 + (10 * num_loops);
877e32eb50dSChristian König 	r = radeon_ring_lock(rdev, ring, ndw);
878771fe6b9SJerome Glisse 	if (r) {
879771fe6b9SJerome Glisse 		DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
880771fe6b9SJerome Glisse 		return -EINVAL;
881771fe6b9SJerome Glisse 	}
882003cefe0SAlex Deucher 	while (num_gpu_pages > 0) {
883003cefe0SAlex Deucher 		cur_pages = num_gpu_pages;
884771fe6b9SJerome Glisse 		if (cur_pages > 8191) {
885771fe6b9SJerome Glisse 			cur_pages = 8191;
886771fe6b9SJerome Glisse 		}
887003cefe0SAlex Deucher 		num_gpu_pages -= cur_pages;
888771fe6b9SJerome Glisse 
889771fe6b9SJerome Glisse 		/* pages are in Y direction - height
890771fe6b9SJerome Glisse 		   page width in X direction - width */
891e32eb50dSChristian König 		radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
892e32eb50dSChristian König 		radeon_ring_write(ring,
893771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
894771fe6b9SJerome Glisse 				  RADEON_GMC_DST_PITCH_OFFSET_CNTL |
895771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_CLIPPING |
896771fe6b9SJerome Glisse 				  RADEON_GMC_DST_CLIPPING |
897771fe6b9SJerome Glisse 				  RADEON_GMC_BRUSH_NONE |
898771fe6b9SJerome Glisse 				  (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
899771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_DATATYPE_COLOR |
900771fe6b9SJerome Glisse 				  RADEON_ROP3_S |
901771fe6b9SJerome Glisse 				  RADEON_DP_SRC_SOURCE_MEMORY |
902771fe6b9SJerome Glisse 				  RADEON_GMC_CLR_CMP_CNTL_DIS |
903771fe6b9SJerome Glisse 				  RADEON_GMC_WR_MSK_DIS);
904e32eb50dSChristian König 		radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
905e32eb50dSChristian König 		radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
906e32eb50dSChristian König 		radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
907e32eb50dSChristian König 		radeon_ring_write(ring, 0);
908e32eb50dSChristian König 		radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
909e32eb50dSChristian König 		radeon_ring_write(ring, num_gpu_pages);
910e32eb50dSChristian König 		radeon_ring_write(ring, num_gpu_pages);
911e32eb50dSChristian König 		radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
912771fe6b9SJerome Glisse 	}
913e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
914e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
915e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
916e32eb50dSChristian König 	radeon_ring_write(ring,
917771fe6b9SJerome Glisse 			  RADEON_WAIT_2D_IDLECLEAN |
918771fe6b9SJerome Glisse 			  RADEON_WAIT_HOST_IDLECLEAN |
919771fe6b9SJerome Glisse 			  RADEON_WAIT_DMA_GUI_IDLE);
920771fe6b9SJerome Glisse 	if (fence) {
921876dc9f3SChristian König 		r = radeon_fence_emit(rdev, fence, RADEON_RING_TYPE_GFX_INDEX);
922771fe6b9SJerome Glisse 	}
923e32eb50dSChristian König 	radeon_ring_unlock_commit(rdev, ring);
924771fe6b9SJerome Glisse 	return r;
925771fe6b9SJerome Glisse }
926771fe6b9SJerome Glisse 
92745600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev)
92845600232SJerome Glisse {
92945600232SJerome Glisse 	unsigned i;
93045600232SJerome Glisse 	u32 tmp;
93145600232SJerome Glisse 
93245600232SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
93345600232SJerome Glisse 		tmp = RREG32(R_000E40_RBBM_STATUS);
93445600232SJerome Glisse 		if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
93545600232SJerome Glisse 			return 0;
93645600232SJerome Glisse 		}
93745600232SJerome Glisse 		udelay(1);
93845600232SJerome Glisse 	}
93945600232SJerome Glisse 	return -1;
94045600232SJerome Glisse }
94145600232SJerome Glisse 
942f712812eSAlex Deucher void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
943771fe6b9SJerome Glisse {
944771fe6b9SJerome Glisse 	int r;
945771fe6b9SJerome Glisse 
946e32eb50dSChristian König 	r = radeon_ring_lock(rdev, ring, 2);
947771fe6b9SJerome Glisse 	if (r) {
948771fe6b9SJerome Glisse 		return;
949771fe6b9SJerome Glisse 	}
950e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
951e32eb50dSChristian König 	radeon_ring_write(ring,
952771fe6b9SJerome Glisse 			  RADEON_ISYNC_ANY2D_IDLE3D |
953771fe6b9SJerome Glisse 			  RADEON_ISYNC_ANY3D_IDLE2D |
954771fe6b9SJerome Glisse 			  RADEON_ISYNC_WAIT_IDLEGUI |
955771fe6b9SJerome Glisse 			  RADEON_ISYNC_CPSCRATCH_IDLEGUI);
956e32eb50dSChristian König 	radeon_ring_unlock_commit(rdev, ring);
957771fe6b9SJerome Glisse }
958771fe6b9SJerome Glisse 
95970967ab9SBen Hutchings 
96070967ab9SBen Hutchings /* Load the microcode for the CP */
96170967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev)
962771fe6b9SJerome Glisse {
96370967ab9SBen Hutchings 	struct platform_device *pdev;
96470967ab9SBen Hutchings 	const char *fw_name = NULL;
96570967ab9SBen Hutchings 	int err;
966771fe6b9SJerome Glisse 
967d9fdaafbSDave Airlie 	DRM_DEBUG_KMS("\n");
96870967ab9SBen Hutchings 
96970967ab9SBen Hutchings 	pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
97070967ab9SBen Hutchings 	err = IS_ERR(pdev);
97170967ab9SBen Hutchings 	if (err) {
97270967ab9SBen Hutchings 		printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
97370967ab9SBen Hutchings 		return -EINVAL;
974771fe6b9SJerome Glisse 	}
975771fe6b9SJerome Glisse 	if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
976771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
977771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS200)) {
978771fe6b9SJerome Glisse 		DRM_INFO("Loading R100 Microcode\n");
97970967ab9SBen Hutchings 		fw_name = FIRMWARE_R100;
980771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R200) ||
981771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV250) ||
982771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV280) ||
983771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS300)) {
984771fe6b9SJerome Glisse 		DRM_INFO("Loading R200 Microcode\n");
98570967ab9SBen Hutchings 		fw_name = FIRMWARE_R200;
986771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R300) ||
987771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R350) ||
988771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV350) ||
989771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV380) ||
990771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS400) ||
991771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS480)) {
992771fe6b9SJerome Glisse 		DRM_INFO("Loading R300 Microcode\n");
99370967ab9SBen Hutchings 		fw_name = FIRMWARE_R300;
994771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R420) ||
995771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R423) ||
996771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV410)) {
997771fe6b9SJerome Glisse 		DRM_INFO("Loading R400 Microcode\n");
99870967ab9SBen Hutchings 		fw_name = FIRMWARE_R420;
999771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_RS690) ||
1000771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS740)) {
1001771fe6b9SJerome Glisse 		DRM_INFO("Loading RS690/RS740 Microcode\n");
100270967ab9SBen Hutchings 		fw_name = FIRMWARE_RS690;
1003771fe6b9SJerome Glisse 	} else if (rdev->family == CHIP_RS600) {
1004771fe6b9SJerome Glisse 		DRM_INFO("Loading RS600 Microcode\n");
100570967ab9SBen Hutchings 		fw_name = FIRMWARE_RS600;
1006771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_RV515) ||
1007771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R520) ||
1008771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV530) ||
1009771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R580) ||
1010771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV560) ||
1011771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV570)) {
1012771fe6b9SJerome Glisse 		DRM_INFO("Loading R500 Microcode\n");
101370967ab9SBen Hutchings 		fw_name = FIRMWARE_R520;
101470967ab9SBen Hutchings 	}
101570967ab9SBen Hutchings 
10163ce0a23dSJerome Glisse 	err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
101770967ab9SBen Hutchings 	platform_device_unregister(pdev);
101870967ab9SBen Hutchings 	if (err) {
101970967ab9SBen Hutchings 		printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
102070967ab9SBen Hutchings 		       fw_name);
10213ce0a23dSJerome Glisse 	} else if (rdev->me_fw->size % 8) {
102270967ab9SBen Hutchings 		printk(KERN_ERR
102370967ab9SBen Hutchings 		       "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
10243ce0a23dSJerome Glisse 		       rdev->me_fw->size, fw_name);
102570967ab9SBen Hutchings 		err = -EINVAL;
10263ce0a23dSJerome Glisse 		release_firmware(rdev->me_fw);
10273ce0a23dSJerome Glisse 		rdev->me_fw = NULL;
102870967ab9SBen Hutchings 	}
102970967ab9SBen Hutchings 	return err;
103070967ab9SBen Hutchings }
1031d4550907SJerome Glisse 
103270967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev)
103370967ab9SBen Hutchings {
103470967ab9SBen Hutchings 	const __be32 *fw_data;
103570967ab9SBen Hutchings 	int i, size;
103670967ab9SBen Hutchings 
103770967ab9SBen Hutchings 	if (r100_gui_wait_for_idle(rdev)) {
103870967ab9SBen Hutchings 		printk(KERN_WARNING "Failed to wait GUI idle while "
103970967ab9SBen Hutchings 		       "programming pipes. Bad things might happen.\n");
104070967ab9SBen Hutchings 	}
104170967ab9SBen Hutchings 
10423ce0a23dSJerome Glisse 	if (rdev->me_fw) {
10433ce0a23dSJerome Glisse 		size = rdev->me_fw->size / 4;
10443ce0a23dSJerome Glisse 		fw_data = (const __be32 *)&rdev->me_fw->data[0];
104570967ab9SBen Hutchings 		WREG32(RADEON_CP_ME_RAM_ADDR, 0);
104670967ab9SBen Hutchings 		for (i = 0; i < size; i += 2) {
104770967ab9SBen Hutchings 			WREG32(RADEON_CP_ME_RAM_DATAH,
104870967ab9SBen Hutchings 			       be32_to_cpup(&fw_data[i]));
104970967ab9SBen Hutchings 			WREG32(RADEON_CP_ME_RAM_DATAL,
105070967ab9SBen Hutchings 			       be32_to_cpup(&fw_data[i + 1]));
1051771fe6b9SJerome Glisse 		}
1052771fe6b9SJerome Glisse 	}
1053771fe6b9SJerome Glisse }
1054771fe6b9SJerome Glisse 
1055771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
1056771fe6b9SJerome Glisse {
1057e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
1058771fe6b9SJerome Glisse 	unsigned rb_bufsz;
1059771fe6b9SJerome Glisse 	unsigned rb_blksz;
1060771fe6b9SJerome Glisse 	unsigned max_fetch;
1061771fe6b9SJerome Glisse 	unsigned pre_write_timer;
1062771fe6b9SJerome Glisse 	unsigned pre_write_limit;
1063771fe6b9SJerome Glisse 	unsigned indirect2_start;
1064771fe6b9SJerome Glisse 	unsigned indirect1_start;
1065771fe6b9SJerome Glisse 	uint32_t tmp;
1066771fe6b9SJerome Glisse 	int r;
1067771fe6b9SJerome Glisse 
1068771fe6b9SJerome Glisse 	if (r100_debugfs_cp_init(rdev)) {
1069771fe6b9SJerome Glisse 		DRM_ERROR("Failed to register debugfs file for CP !\n");
1070771fe6b9SJerome Glisse 	}
10713ce0a23dSJerome Glisse 	if (!rdev->me_fw) {
107270967ab9SBen Hutchings 		r = r100_cp_init_microcode(rdev);
107370967ab9SBen Hutchings 		if (r) {
107470967ab9SBen Hutchings 			DRM_ERROR("Failed to load firmware!\n");
107570967ab9SBen Hutchings 			return r;
107670967ab9SBen Hutchings 		}
107770967ab9SBen Hutchings 	}
107870967ab9SBen Hutchings 
1079771fe6b9SJerome Glisse 	/* Align ring size */
1080771fe6b9SJerome Glisse 	rb_bufsz = drm_order(ring_size / 8);
1081771fe6b9SJerome Glisse 	ring_size = (1 << (rb_bufsz + 1)) * 4;
1082771fe6b9SJerome Glisse 	r100_cp_load_microcode(rdev);
1083e32eb50dSChristian König 	r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
108478c5560aSAlex Deucher 			     RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR,
108578c5560aSAlex Deucher 			     0, 0x7fffff, RADEON_CP_PACKET2);
1086771fe6b9SJerome Glisse 	if (r) {
1087771fe6b9SJerome Glisse 		return r;
1088771fe6b9SJerome Glisse 	}
1089771fe6b9SJerome Glisse 	/* Each time the cp read 1024 bytes (16 dword/quadword) update
1090771fe6b9SJerome Glisse 	 * the rptr copy in system ram */
1091771fe6b9SJerome Glisse 	rb_blksz = 9;
1092771fe6b9SJerome Glisse 	/* cp will read 128bytes at a time (4 dwords) */
1093771fe6b9SJerome Glisse 	max_fetch = 1;
1094e32eb50dSChristian König 	ring->align_mask = 16 - 1;
1095771fe6b9SJerome Glisse 	/* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
1096771fe6b9SJerome Glisse 	pre_write_timer = 64;
1097771fe6b9SJerome Glisse 	/* Force CP_RB_WPTR write if written more than one time before the
1098771fe6b9SJerome Glisse 	 * delay expire
1099771fe6b9SJerome Glisse 	 */
1100771fe6b9SJerome Glisse 	pre_write_limit = 0;
1101771fe6b9SJerome Glisse 	/* Setup the cp cache like this (cache size is 96 dwords) :
1102771fe6b9SJerome Glisse 	 *	RING		0  to 15
1103771fe6b9SJerome Glisse 	 *	INDIRECT1	16 to 79
1104771fe6b9SJerome Glisse 	 *	INDIRECT2	80 to 95
1105771fe6b9SJerome Glisse 	 * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1106771fe6b9SJerome Glisse 	 *    indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
1107771fe6b9SJerome Glisse 	 *    indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1108771fe6b9SJerome Glisse 	 * Idea being that most of the gpu cmd will be through indirect1 buffer
1109771fe6b9SJerome Glisse 	 * so it gets the bigger cache.
1110771fe6b9SJerome Glisse 	 */
1111771fe6b9SJerome Glisse 	indirect2_start = 80;
1112771fe6b9SJerome Glisse 	indirect1_start = 16;
1113771fe6b9SJerome Glisse 	/* cp setup */
1114771fe6b9SJerome Glisse 	WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
1115d6f28938SAlex Deucher 	tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
1116771fe6b9SJerome Glisse 	       REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
1117724c80e1SAlex Deucher 	       REG_SET(RADEON_MAX_FETCH, max_fetch));
1118d6f28938SAlex Deucher #ifdef __BIG_ENDIAN
1119d6f28938SAlex Deucher 	tmp |= RADEON_BUF_SWAP_32BIT;
1120d6f28938SAlex Deucher #endif
1121724c80e1SAlex Deucher 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
1122d6f28938SAlex Deucher 
1123771fe6b9SJerome Glisse 	/* Set ring address */
1124e32eb50dSChristian König 	DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
1125e32eb50dSChristian König 	WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
1126771fe6b9SJerome Glisse 	/* Force read & write ptr to 0 */
1127724c80e1SAlex Deucher 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
1128771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_RPTR_WR, 0);
1129e32eb50dSChristian König 	ring->wptr = 0;
1130e32eb50dSChristian König 	WREG32(RADEON_CP_RB_WPTR, ring->wptr);
1131724c80e1SAlex Deucher 
1132724c80e1SAlex Deucher 	/* set the wb address whether it's enabled or not */
1133724c80e1SAlex Deucher 	WREG32(R_00070C_CP_RB_RPTR_ADDR,
1134724c80e1SAlex Deucher 		S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
1135724c80e1SAlex Deucher 	WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
1136724c80e1SAlex Deucher 
1137724c80e1SAlex Deucher 	if (rdev->wb.enabled)
1138724c80e1SAlex Deucher 		WREG32(R_000770_SCRATCH_UMSK, 0xff);
1139724c80e1SAlex Deucher 	else {
1140724c80e1SAlex Deucher 		tmp |= RADEON_RB_NO_UPDATE;
1141724c80e1SAlex Deucher 		WREG32(R_000770_SCRATCH_UMSK, 0);
1142724c80e1SAlex Deucher 	}
1143724c80e1SAlex Deucher 
1144771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp);
1145771fe6b9SJerome Glisse 	udelay(10);
1146e32eb50dSChristian König 	ring->rptr = RREG32(RADEON_CP_RB_RPTR);
1147771fe6b9SJerome Glisse 	/* Set cp mode to bus mastering & enable cp*/
1148771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_MODE,
1149771fe6b9SJerome Glisse 	       REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
1150771fe6b9SJerome Glisse 	       REG_SET(RADEON_INDIRECT1_START, indirect1_start));
1151d75ee3beSAlex Deucher 	WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
1152d75ee3beSAlex Deucher 	WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
1153771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
11542099810fSDave Airlie 
11552099810fSDave Airlie 	/* at this point everything should be setup correctly to enable master */
11562099810fSDave Airlie 	pci_set_master(rdev->pdev);
11572099810fSDave Airlie 
1158f712812eSAlex Deucher 	radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
1159f712812eSAlex Deucher 	r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
1160771fe6b9SJerome Glisse 	if (r) {
1161771fe6b9SJerome Glisse 		DRM_ERROR("radeon: cp isn't working (%d).\n", r);
1162771fe6b9SJerome Glisse 		return r;
1163771fe6b9SJerome Glisse 	}
1164e32eb50dSChristian König 	ring->ready = true;
116553595338SDave Airlie 	radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
1166c7eff978SAlex Deucher 
116716c58081SSimon Kitching 	if (!ring->rptr_save_reg /* not resuming from suspend */
116816c58081SSimon Kitching 	    && radeon_ring_supports_scratch_reg(rdev, ring)) {
1169c7eff978SAlex Deucher 		r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
1170c7eff978SAlex Deucher 		if (r) {
1171c7eff978SAlex Deucher 			DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
1172c7eff978SAlex Deucher 			ring->rptr_save_reg = 0;
1173c7eff978SAlex Deucher 		}
1174c7eff978SAlex Deucher 	}
1175771fe6b9SJerome Glisse 	return 0;
1176771fe6b9SJerome Glisse }
1177771fe6b9SJerome Glisse 
1178771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev)
1179771fe6b9SJerome Glisse {
118045600232SJerome Glisse 	if (r100_cp_wait_for_idle(rdev)) {
118145600232SJerome Glisse 		DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
118245600232SJerome Glisse 	}
1183771fe6b9SJerome Glisse 	/* Disable ring */
1184a18d7ea1SJerome Glisse 	r100_cp_disable(rdev);
1185c7eff978SAlex Deucher 	radeon_scratch_free(rdev, rdev->ring[RADEON_RING_TYPE_GFX_INDEX].rptr_save_reg);
1186e32eb50dSChristian König 	radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
1187771fe6b9SJerome Glisse 	DRM_INFO("radeon: cp finalized\n");
1188771fe6b9SJerome Glisse }
1189771fe6b9SJerome Glisse 
1190771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev)
1191771fe6b9SJerome Glisse {
1192771fe6b9SJerome Glisse 	/* Disable ring */
119353595338SDave Airlie 	radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
1194e32eb50dSChristian König 	rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
1195771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_MODE, 0);
1196771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, 0);
1197724c80e1SAlex Deucher 	WREG32(R_000770_SCRATCH_UMSK, 0);
1198771fe6b9SJerome Glisse 	if (r100_gui_wait_for_idle(rdev)) {
1199771fe6b9SJerome Glisse 		printk(KERN_WARNING "Failed to wait GUI idle while "
1200771fe6b9SJerome Glisse 		       "programming pipes. Bad things might happen.\n");
1201771fe6b9SJerome Glisse 	}
1202771fe6b9SJerome Glisse }
1203771fe6b9SJerome Glisse 
1204771fe6b9SJerome Glisse /*
1205771fe6b9SJerome Glisse  * CS functions
1206771fe6b9SJerome Glisse  */
12070242f74dSAlex Deucher int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
12080242f74dSAlex Deucher 			    struct radeon_cs_packet *pkt,
12090242f74dSAlex Deucher 			    unsigned idx,
12100242f74dSAlex Deucher 			    unsigned reg)
12110242f74dSAlex Deucher {
12120242f74dSAlex Deucher 	int r;
12130242f74dSAlex Deucher 	u32 tile_flags = 0;
12140242f74dSAlex Deucher 	u32 tmp;
12150242f74dSAlex Deucher 	struct radeon_cs_reloc *reloc;
12160242f74dSAlex Deucher 	u32 value;
12170242f74dSAlex Deucher 
12180242f74dSAlex Deucher 	r = r100_cs_packet_next_reloc(p, &reloc);
12190242f74dSAlex Deucher 	if (r) {
12200242f74dSAlex Deucher 		DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
12210242f74dSAlex Deucher 			  idx, reg);
12220242f74dSAlex Deucher 		r100_cs_dump_packet(p, pkt);
12230242f74dSAlex Deucher 		return r;
12240242f74dSAlex Deucher 	}
12250242f74dSAlex Deucher 
12260242f74dSAlex Deucher 	value = radeon_get_ib_value(p, idx);
12270242f74dSAlex Deucher 	tmp = value & 0x003fffff;
12280242f74dSAlex Deucher 	tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
12290242f74dSAlex Deucher 
12300242f74dSAlex Deucher 	if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
12310242f74dSAlex Deucher 		if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
12320242f74dSAlex Deucher 			tile_flags |= RADEON_DST_TILE_MACRO;
12330242f74dSAlex Deucher 		if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
12340242f74dSAlex Deucher 			if (reg == RADEON_SRC_PITCH_OFFSET) {
12350242f74dSAlex Deucher 				DRM_ERROR("Cannot src blit from microtiled surface\n");
12360242f74dSAlex Deucher 				r100_cs_dump_packet(p, pkt);
12370242f74dSAlex Deucher 				return -EINVAL;
12380242f74dSAlex Deucher 			}
12390242f74dSAlex Deucher 			tile_flags |= RADEON_DST_TILE_MICRO;
12400242f74dSAlex Deucher 		}
12410242f74dSAlex Deucher 
12420242f74dSAlex Deucher 		tmp |= tile_flags;
12430242f74dSAlex Deucher 		p->ib.ptr[idx] = (value & 0x3fc00000) | tmp;
12440242f74dSAlex Deucher 	} else
12450242f74dSAlex Deucher 		p->ib.ptr[idx] = (value & 0xffc00000) | tmp;
12460242f74dSAlex Deucher 	return 0;
12470242f74dSAlex Deucher }
12480242f74dSAlex Deucher 
12490242f74dSAlex Deucher int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
12500242f74dSAlex Deucher 			     struct radeon_cs_packet *pkt,
12510242f74dSAlex Deucher 			     int idx)
12520242f74dSAlex Deucher {
12530242f74dSAlex Deucher 	unsigned c, i;
12540242f74dSAlex Deucher 	struct radeon_cs_reloc *reloc;
12550242f74dSAlex Deucher 	struct r100_cs_track *track;
12560242f74dSAlex Deucher 	int r = 0;
12570242f74dSAlex Deucher 	volatile uint32_t *ib;
12580242f74dSAlex Deucher 	u32 idx_value;
12590242f74dSAlex Deucher 
12600242f74dSAlex Deucher 	ib = p->ib.ptr;
12610242f74dSAlex Deucher 	track = (struct r100_cs_track *)p->track;
12620242f74dSAlex Deucher 	c = radeon_get_ib_value(p, idx++) & 0x1F;
12630242f74dSAlex Deucher 	if (c > 16) {
12640242f74dSAlex Deucher 	    DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
12650242f74dSAlex Deucher 		      pkt->opcode);
12660242f74dSAlex Deucher 	    r100_cs_dump_packet(p, pkt);
12670242f74dSAlex Deucher 	    return -EINVAL;
12680242f74dSAlex Deucher 	}
12690242f74dSAlex Deucher 	track->num_arrays = c;
12700242f74dSAlex Deucher 	for (i = 0; i < (c - 1); i+=2, idx+=3) {
12710242f74dSAlex Deucher 		r = r100_cs_packet_next_reloc(p, &reloc);
12720242f74dSAlex Deucher 		if (r) {
12730242f74dSAlex Deucher 			DRM_ERROR("No reloc for packet3 %d\n",
12740242f74dSAlex Deucher 				  pkt->opcode);
12750242f74dSAlex Deucher 			r100_cs_dump_packet(p, pkt);
12760242f74dSAlex Deucher 			return r;
12770242f74dSAlex Deucher 		}
12780242f74dSAlex Deucher 		idx_value = radeon_get_ib_value(p, idx);
12790242f74dSAlex Deucher 		ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
12800242f74dSAlex Deucher 
12810242f74dSAlex Deucher 		track->arrays[i + 0].esize = idx_value >> 8;
12820242f74dSAlex Deucher 		track->arrays[i + 0].robj = reloc->robj;
12830242f74dSAlex Deucher 		track->arrays[i + 0].esize &= 0x7F;
12840242f74dSAlex Deucher 		r = r100_cs_packet_next_reloc(p, &reloc);
12850242f74dSAlex Deucher 		if (r) {
12860242f74dSAlex Deucher 			DRM_ERROR("No reloc for packet3 %d\n",
12870242f74dSAlex Deucher 				  pkt->opcode);
12880242f74dSAlex Deucher 			r100_cs_dump_packet(p, pkt);
12890242f74dSAlex Deucher 			return r;
12900242f74dSAlex Deucher 		}
12910242f74dSAlex Deucher 		ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
12920242f74dSAlex Deucher 		track->arrays[i + 1].robj = reloc->robj;
12930242f74dSAlex Deucher 		track->arrays[i + 1].esize = idx_value >> 24;
12940242f74dSAlex Deucher 		track->arrays[i + 1].esize &= 0x7F;
12950242f74dSAlex Deucher 	}
12960242f74dSAlex Deucher 	if (c & 1) {
12970242f74dSAlex Deucher 		r = r100_cs_packet_next_reloc(p, &reloc);
12980242f74dSAlex Deucher 		if (r) {
12990242f74dSAlex Deucher 			DRM_ERROR("No reloc for packet3 %d\n",
13000242f74dSAlex Deucher 					  pkt->opcode);
13010242f74dSAlex Deucher 			r100_cs_dump_packet(p, pkt);
13020242f74dSAlex Deucher 			return r;
13030242f74dSAlex Deucher 		}
13040242f74dSAlex Deucher 		idx_value = radeon_get_ib_value(p, idx);
13050242f74dSAlex Deucher 		ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
13060242f74dSAlex Deucher 		track->arrays[i + 0].robj = reloc->robj;
13070242f74dSAlex Deucher 		track->arrays[i + 0].esize = idx_value >> 8;
13080242f74dSAlex Deucher 		track->arrays[i + 0].esize &= 0x7F;
13090242f74dSAlex Deucher 	}
13100242f74dSAlex Deucher 	return r;
13110242f74dSAlex Deucher }
13120242f74dSAlex Deucher 
1313771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1314771fe6b9SJerome Glisse 			  struct radeon_cs_packet *pkt,
1315068a117cSJerome Glisse 			  const unsigned *auth, unsigned n,
1316771fe6b9SJerome Glisse 			  radeon_packet0_check_t check)
1317771fe6b9SJerome Glisse {
1318771fe6b9SJerome Glisse 	unsigned reg;
1319771fe6b9SJerome Glisse 	unsigned i, j, m;
1320771fe6b9SJerome Glisse 	unsigned idx;
1321771fe6b9SJerome Glisse 	int r;
1322771fe6b9SJerome Glisse 
1323771fe6b9SJerome Glisse 	idx = pkt->idx + 1;
1324771fe6b9SJerome Glisse 	reg = pkt->reg;
1325068a117cSJerome Glisse 	/* Check that register fall into register range
1326068a117cSJerome Glisse 	 * determined by the number of entry (n) in the
1327068a117cSJerome Glisse 	 * safe register bitmap.
1328068a117cSJerome Glisse 	 */
1329771fe6b9SJerome Glisse 	if (pkt->one_reg_wr) {
1330771fe6b9SJerome Glisse 		if ((reg >> 7) > n) {
1331771fe6b9SJerome Glisse 			return -EINVAL;
1332771fe6b9SJerome Glisse 		}
1333771fe6b9SJerome Glisse 	} else {
1334771fe6b9SJerome Glisse 		if (((reg + (pkt->count << 2)) >> 7) > n) {
1335771fe6b9SJerome Glisse 			return -EINVAL;
1336771fe6b9SJerome Glisse 		}
1337771fe6b9SJerome Glisse 	}
1338771fe6b9SJerome Glisse 	for (i = 0; i <= pkt->count; i++, idx++) {
1339771fe6b9SJerome Glisse 		j = (reg >> 7);
1340771fe6b9SJerome Glisse 		m = 1 << ((reg >> 2) & 31);
1341771fe6b9SJerome Glisse 		if (auth[j] & m) {
1342771fe6b9SJerome Glisse 			r = check(p, pkt, idx, reg);
1343771fe6b9SJerome Glisse 			if (r) {
1344771fe6b9SJerome Glisse 				return r;
1345771fe6b9SJerome Glisse 			}
1346771fe6b9SJerome Glisse 		}
1347771fe6b9SJerome Glisse 		if (pkt->one_reg_wr) {
1348771fe6b9SJerome Glisse 			if (!(auth[j] & m)) {
1349771fe6b9SJerome Glisse 				break;
1350771fe6b9SJerome Glisse 			}
1351771fe6b9SJerome Glisse 		} else {
1352771fe6b9SJerome Glisse 			reg += 4;
1353771fe6b9SJerome Glisse 		}
1354771fe6b9SJerome Glisse 	}
1355771fe6b9SJerome Glisse 	return 0;
1356771fe6b9SJerome Glisse }
1357771fe6b9SJerome Glisse 
1358771fe6b9SJerome Glisse void r100_cs_dump_packet(struct radeon_cs_parser *p,
1359771fe6b9SJerome Glisse 			 struct radeon_cs_packet *pkt)
1360771fe6b9SJerome Glisse {
1361771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1362771fe6b9SJerome Glisse 	unsigned i;
1363771fe6b9SJerome Glisse 	unsigned idx;
1364771fe6b9SJerome Glisse 
1365f2e39221SJerome Glisse 	ib = p->ib.ptr;
1366771fe6b9SJerome Glisse 	idx = pkt->idx;
1367771fe6b9SJerome Glisse 	for (i = 0; i <= (pkt->count + 1); i++, idx++) {
1368771fe6b9SJerome Glisse 		DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
1369771fe6b9SJerome Glisse 	}
1370771fe6b9SJerome Glisse }
1371771fe6b9SJerome Glisse 
1372771fe6b9SJerome Glisse /**
1373771fe6b9SJerome Glisse  * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
1374771fe6b9SJerome Glisse  * @parser:	parser structure holding parsing context.
1375771fe6b9SJerome Glisse  * @pkt:	where to store packet informations
1376771fe6b9SJerome Glisse  *
1377771fe6b9SJerome Glisse  * Assume that chunk_ib_index is properly set. Will return -EINVAL
1378771fe6b9SJerome Glisse  * if packet is bigger than remaining ib size. or if packets is unknown.
1379771fe6b9SJerome Glisse  **/
1380771fe6b9SJerome Glisse int r100_cs_packet_parse(struct radeon_cs_parser *p,
1381771fe6b9SJerome Glisse 			 struct radeon_cs_packet *pkt,
1382771fe6b9SJerome Glisse 			 unsigned idx)
1383771fe6b9SJerome Glisse {
1384771fe6b9SJerome Glisse 	struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
1385fa99239cSRoel Kluin 	uint32_t header;
1386771fe6b9SJerome Glisse 
1387771fe6b9SJerome Glisse 	if (idx >= ib_chunk->length_dw) {
1388771fe6b9SJerome Glisse 		DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
1389771fe6b9SJerome Glisse 			  idx, ib_chunk->length_dw);
1390771fe6b9SJerome Glisse 		return -EINVAL;
1391771fe6b9SJerome Glisse 	}
1392513bcb46SDave Airlie 	header = radeon_get_ib_value(p, idx);
1393771fe6b9SJerome Glisse 	pkt->idx = idx;
1394771fe6b9SJerome Glisse 	pkt->type = CP_PACKET_GET_TYPE(header);
1395771fe6b9SJerome Glisse 	pkt->count = CP_PACKET_GET_COUNT(header);
1396771fe6b9SJerome Glisse 	switch (pkt->type) {
1397771fe6b9SJerome Glisse 	case PACKET_TYPE0:
1398771fe6b9SJerome Glisse 		pkt->reg = CP_PACKET0_GET_REG(header);
1399771fe6b9SJerome Glisse 		pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
1400771fe6b9SJerome Glisse 		break;
1401771fe6b9SJerome Glisse 	case PACKET_TYPE3:
1402771fe6b9SJerome Glisse 		pkt->opcode = CP_PACKET3_GET_OPCODE(header);
1403771fe6b9SJerome Glisse 		break;
1404771fe6b9SJerome Glisse 	case PACKET_TYPE2:
1405771fe6b9SJerome Glisse 		pkt->count = -1;
1406771fe6b9SJerome Glisse 		break;
1407771fe6b9SJerome Glisse 	default:
1408771fe6b9SJerome Glisse 		DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
1409771fe6b9SJerome Glisse 		return -EINVAL;
1410771fe6b9SJerome Glisse 	}
1411771fe6b9SJerome Glisse 	if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
1412771fe6b9SJerome Glisse 		DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
1413771fe6b9SJerome Glisse 			  pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
1414771fe6b9SJerome Glisse 		return -EINVAL;
1415771fe6b9SJerome Glisse 	}
1416771fe6b9SJerome Glisse 	return 0;
1417771fe6b9SJerome Glisse }
1418771fe6b9SJerome Glisse 
1419771fe6b9SJerome Glisse /**
1420531369e6SDave Airlie  * r100_cs_packet_next_vline() - parse userspace VLINE packet
1421531369e6SDave Airlie  * @parser:		parser structure holding parsing context.
1422531369e6SDave Airlie  *
1423531369e6SDave Airlie  * Userspace sends a special sequence for VLINE waits.
1424531369e6SDave Airlie  * PACKET0 - VLINE_START_END + value
1425531369e6SDave Airlie  * PACKET0 - WAIT_UNTIL +_value
1426531369e6SDave Airlie  * RELOC (P3) - crtc_id in reloc.
1427531369e6SDave Airlie  *
1428531369e6SDave Airlie  * This function parses this and relocates the VLINE START END
1429531369e6SDave Airlie  * and WAIT UNTIL packets to the correct crtc.
1430531369e6SDave Airlie  * It also detects a switched off crtc and nulls out the
1431531369e6SDave Airlie  * wait in that case.
1432531369e6SDave Airlie  */
1433531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
1434531369e6SDave Airlie {
1435531369e6SDave Airlie 	struct drm_mode_object *obj;
1436531369e6SDave Airlie 	struct drm_crtc *crtc;
1437531369e6SDave Airlie 	struct radeon_crtc *radeon_crtc;
1438531369e6SDave Airlie 	struct radeon_cs_packet p3reloc, waitreloc;
1439531369e6SDave Airlie 	int crtc_id;
1440531369e6SDave Airlie 	int r;
1441531369e6SDave Airlie 	uint32_t header, h_idx, reg;
1442513bcb46SDave Airlie 	volatile uint32_t *ib;
1443531369e6SDave Airlie 
1444f2e39221SJerome Glisse 	ib = p->ib.ptr;
1445531369e6SDave Airlie 
1446531369e6SDave Airlie 	/* parse the wait until */
1447531369e6SDave Airlie 	r = r100_cs_packet_parse(p, &waitreloc, p->idx);
1448531369e6SDave Airlie 	if (r)
1449531369e6SDave Airlie 		return r;
1450531369e6SDave Airlie 
1451531369e6SDave Airlie 	/* check its a wait until and only 1 count */
1452531369e6SDave Airlie 	if (waitreloc.reg != RADEON_WAIT_UNTIL ||
1453531369e6SDave Airlie 	    waitreloc.count != 0) {
1454531369e6SDave Airlie 		DRM_ERROR("vline wait had illegal wait until segment\n");
1455a3a88a66SPaul Bolle 		return -EINVAL;
1456531369e6SDave Airlie 	}
1457531369e6SDave Airlie 
1458513bcb46SDave Airlie 	if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
1459531369e6SDave Airlie 		DRM_ERROR("vline wait had illegal wait until\n");
1460a3a88a66SPaul Bolle 		return -EINVAL;
1461531369e6SDave Airlie 	}
1462531369e6SDave Airlie 
1463531369e6SDave Airlie 	/* jump over the NOP */
146490ebd065SAlex Deucher 	r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
1465531369e6SDave Airlie 	if (r)
1466531369e6SDave Airlie 		return r;
1467531369e6SDave Airlie 
1468531369e6SDave Airlie 	h_idx = p->idx - 2;
146990ebd065SAlex Deucher 	p->idx += waitreloc.count + 2;
147090ebd065SAlex Deucher 	p->idx += p3reloc.count + 2;
1471531369e6SDave Airlie 
1472513bcb46SDave Airlie 	header = radeon_get_ib_value(p, h_idx);
1473513bcb46SDave Airlie 	crtc_id = radeon_get_ib_value(p, h_idx + 5);
1474d4ac6a05SDave Airlie 	reg = CP_PACKET0_GET_REG(header);
1475531369e6SDave Airlie 	obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
1476531369e6SDave Airlie 	if (!obj) {
1477531369e6SDave Airlie 		DRM_ERROR("cannot find crtc %d\n", crtc_id);
1478a3a88a66SPaul Bolle 		return -EINVAL;
1479531369e6SDave Airlie 	}
1480531369e6SDave Airlie 	crtc = obj_to_crtc(obj);
1481531369e6SDave Airlie 	radeon_crtc = to_radeon_crtc(crtc);
1482531369e6SDave Airlie 	crtc_id = radeon_crtc->crtc_id;
1483531369e6SDave Airlie 
1484531369e6SDave Airlie 	if (!crtc->enabled) {
1485531369e6SDave Airlie 		/* if the CRTC isn't enabled - we need to nop out the wait until */
1486513bcb46SDave Airlie 		ib[h_idx + 2] = PACKET2(0);
1487513bcb46SDave Airlie 		ib[h_idx + 3] = PACKET2(0);
1488531369e6SDave Airlie 	} else if (crtc_id == 1) {
1489531369e6SDave Airlie 		switch (reg) {
1490531369e6SDave Airlie 		case AVIVO_D1MODE_VLINE_START_END:
149190ebd065SAlex Deucher 			header &= ~R300_CP_PACKET0_REG_MASK;
1492531369e6SDave Airlie 			header |= AVIVO_D2MODE_VLINE_START_END >> 2;
1493531369e6SDave Airlie 			break;
1494531369e6SDave Airlie 		case RADEON_CRTC_GUI_TRIG_VLINE:
149590ebd065SAlex Deucher 			header &= ~R300_CP_PACKET0_REG_MASK;
1496531369e6SDave Airlie 			header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
1497531369e6SDave Airlie 			break;
1498531369e6SDave Airlie 		default:
1499531369e6SDave Airlie 			DRM_ERROR("unknown crtc reloc\n");
1500a3a88a66SPaul Bolle 			return -EINVAL;
1501531369e6SDave Airlie 		}
1502513bcb46SDave Airlie 		ib[h_idx] = header;
1503513bcb46SDave Airlie 		ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
1504531369e6SDave Airlie 	}
1505a3a88a66SPaul Bolle 
1506a3a88a66SPaul Bolle 	return 0;
1507531369e6SDave Airlie }
1508531369e6SDave Airlie 
1509531369e6SDave Airlie /**
1510771fe6b9SJerome Glisse  * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
1511771fe6b9SJerome Glisse  * @parser:		parser structure holding parsing context.
1512771fe6b9SJerome Glisse  * @data:		pointer to relocation data
1513771fe6b9SJerome Glisse  * @offset_start:	starting offset
1514771fe6b9SJerome Glisse  * @offset_mask:	offset mask (to align start offset on)
1515771fe6b9SJerome Glisse  * @reloc:		reloc informations
1516771fe6b9SJerome Glisse  *
1517771fe6b9SJerome Glisse  * Check next packet is relocation packet3, do bo validation and compute
1518771fe6b9SJerome Glisse  * GPU offset using the provided start.
1519771fe6b9SJerome Glisse  **/
1520771fe6b9SJerome Glisse int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
1521771fe6b9SJerome Glisse 			      struct radeon_cs_reloc **cs_reloc)
1522771fe6b9SJerome Glisse {
1523771fe6b9SJerome Glisse 	struct radeon_cs_chunk *relocs_chunk;
1524771fe6b9SJerome Glisse 	struct radeon_cs_packet p3reloc;
1525771fe6b9SJerome Glisse 	unsigned idx;
1526771fe6b9SJerome Glisse 	int r;
1527771fe6b9SJerome Glisse 
1528771fe6b9SJerome Glisse 	if (p->chunk_relocs_idx == -1) {
1529771fe6b9SJerome Glisse 		DRM_ERROR("No relocation chunk !\n");
1530771fe6b9SJerome Glisse 		return -EINVAL;
1531771fe6b9SJerome Glisse 	}
1532771fe6b9SJerome Glisse 	*cs_reloc = NULL;
1533771fe6b9SJerome Glisse 	relocs_chunk = &p->chunks[p->chunk_relocs_idx];
1534771fe6b9SJerome Glisse 	r = r100_cs_packet_parse(p, &p3reloc, p->idx);
1535771fe6b9SJerome Glisse 	if (r) {
1536771fe6b9SJerome Glisse 		return r;
1537771fe6b9SJerome Glisse 	}
1538771fe6b9SJerome Glisse 	p->idx += p3reloc.count + 2;
1539771fe6b9SJerome Glisse 	if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
1540771fe6b9SJerome Glisse 		DRM_ERROR("No packet3 for relocation for packet at %d.\n",
1541771fe6b9SJerome Glisse 			  p3reloc.idx);
1542771fe6b9SJerome Glisse 		r100_cs_dump_packet(p, &p3reloc);
1543771fe6b9SJerome Glisse 		return -EINVAL;
1544771fe6b9SJerome Glisse 	}
1545513bcb46SDave Airlie 	idx = radeon_get_ib_value(p, p3reloc.idx + 1);
1546771fe6b9SJerome Glisse 	if (idx >= relocs_chunk->length_dw) {
1547771fe6b9SJerome Glisse 		DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
1548771fe6b9SJerome Glisse 			  idx, relocs_chunk->length_dw);
1549771fe6b9SJerome Glisse 		r100_cs_dump_packet(p, &p3reloc);
1550771fe6b9SJerome Glisse 		return -EINVAL;
1551771fe6b9SJerome Glisse 	}
1552771fe6b9SJerome Glisse 	/* FIXME: we assume reloc size is 4 dwords */
1553771fe6b9SJerome Glisse 	*cs_reloc = p->relocs_ptr[(idx / 4)];
1554771fe6b9SJerome Glisse 	return 0;
1555771fe6b9SJerome Glisse }
1556771fe6b9SJerome Glisse 
1557551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt)
1558551ebd83SDave Airlie {
1559551ebd83SDave Airlie 	int vtx_size;
1560551ebd83SDave Airlie 	vtx_size = 2;
1561551ebd83SDave Airlie 	/* ordered according to bits in spec */
1562551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
1563551ebd83SDave Airlie 		vtx_size++;
1564551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
1565551ebd83SDave Airlie 		vtx_size += 3;
1566551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
1567551ebd83SDave Airlie 		vtx_size++;
1568551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
1569551ebd83SDave Airlie 		vtx_size++;
1570551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
1571551ebd83SDave Airlie 		vtx_size += 3;
1572551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
1573551ebd83SDave Airlie 		vtx_size++;
1574551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
1575551ebd83SDave Airlie 		vtx_size++;
1576551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
1577551ebd83SDave Airlie 		vtx_size += 2;
1578551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
1579551ebd83SDave Airlie 		vtx_size += 2;
1580551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
1581551ebd83SDave Airlie 		vtx_size++;
1582551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
1583551ebd83SDave Airlie 		vtx_size += 2;
1584551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
1585551ebd83SDave Airlie 		vtx_size++;
1586551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
1587551ebd83SDave Airlie 		vtx_size += 2;
1588551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
1589551ebd83SDave Airlie 		vtx_size++;
1590551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
1591551ebd83SDave Airlie 		vtx_size++;
1592551ebd83SDave Airlie 	/* blend weight */
1593551ebd83SDave Airlie 	if (vtx_fmt & (0x7 << 15))
1594551ebd83SDave Airlie 		vtx_size += (vtx_fmt >> 15) & 0x7;
1595551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
1596551ebd83SDave Airlie 		vtx_size += 3;
1597551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
1598551ebd83SDave Airlie 		vtx_size += 2;
1599551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
1600551ebd83SDave Airlie 		vtx_size++;
1601551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
1602551ebd83SDave Airlie 		vtx_size++;
1603551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
1604551ebd83SDave Airlie 		vtx_size++;
1605551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
1606551ebd83SDave Airlie 		vtx_size++;
1607551ebd83SDave Airlie 	return vtx_size;
1608551ebd83SDave Airlie }
1609551ebd83SDave Airlie 
1610771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p,
1611551ebd83SDave Airlie 			      struct radeon_cs_packet *pkt,
1612551ebd83SDave Airlie 			      unsigned idx, unsigned reg)
1613771fe6b9SJerome Glisse {
1614771fe6b9SJerome Glisse 	struct radeon_cs_reloc *reloc;
1615551ebd83SDave Airlie 	struct r100_cs_track *track;
1616771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1617771fe6b9SJerome Glisse 	uint32_t tmp;
1618771fe6b9SJerome Glisse 	int r;
1619551ebd83SDave Airlie 	int i, face;
1620e024e110SDave Airlie 	u32 tile_flags = 0;
1621513bcb46SDave Airlie 	u32 idx_value;
1622771fe6b9SJerome Glisse 
1623f2e39221SJerome Glisse 	ib = p->ib.ptr;
1624551ebd83SDave Airlie 	track = (struct r100_cs_track *)p->track;
1625551ebd83SDave Airlie 
1626513bcb46SDave Airlie 	idx_value = radeon_get_ib_value(p, idx);
1627513bcb46SDave Airlie 
1628771fe6b9SJerome Glisse 	switch (reg) {
1629531369e6SDave Airlie 	case RADEON_CRTC_GUI_TRIG_VLINE:
1630531369e6SDave Airlie 		r = r100_cs_packet_parse_vline(p);
1631531369e6SDave Airlie 		if (r) {
1632531369e6SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1633531369e6SDave Airlie 				  idx, reg);
1634531369e6SDave Airlie 			r100_cs_dump_packet(p, pkt);
1635531369e6SDave Airlie 			return r;
1636531369e6SDave Airlie 		}
1637531369e6SDave Airlie 		break;
1638771fe6b9SJerome Glisse 		/* FIXME: only allow PACKET3 blit? easier to check for out of
1639771fe6b9SJerome Glisse 		 * range access */
1640771fe6b9SJerome Glisse 	case RADEON_DST_PITCH_OFFSET:
1641771fe6b9SJerome Glisse 	case RADEON_SRC_PITCH_OFFSET:
1642551ebd83SDave Airlie 		r = r100_reloc_pitch_offset(p, pkt, idx, reg);
1643551ebd83SDave Airlie 		if (r)
1644551ebd83SDave Airlie 			return r;
1645551ebd83SDave Airlie 		break;
1646551ebd83SDave Airlie 	case RADEON_RB3D_DEPTHOFFSET:
1647771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1648771fe6b9SJerome Glisse 		if (r) {
1649771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1650771fe6b9SJerome Glisse 				  idx, reg);
1651771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1652771fe6b9SJerome Glisse 			return r;
1653771fe6b9SJerome Glisse 		}
1654551ebd83SDave Airlie 		track->zb.robj = reloc->robj;
1655513bcb46SDave Airlie 		track->zb.offset = idx_value;
165640b4a759SMarek Olšák 		track->zb_dirty = true;
1657513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1658771fe6b9SJerome Glisse 		break;
1659771fe6b9SJerome Glisse 	case RADEON_RB3D_COLOROFFSET:
1660551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1661551ebd83SDave Airlie 		if (r) {
1662551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1663551ebd83SDave Airlie 				  idx, reg);
1664551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1665551ebd83SDave Airlie 			return r;
1666551ebd83SDave Airlie 		}
1667551ebd83SDave Airlie 		track->cb[0].robj = reloc->robj;
1668513bcb46SDave Airlie 		track->cb[0].offset = idx_value;
166940b4a759SMarek Olšák 		track->cb_dirty = true;
1670513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1671551ebd83SDave Airlie 		break;
1672771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_0:
1673771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_1:
1674771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_2:
1675551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXOFFSET_0) / 24;
1676771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1677771fe6b9SJerome Glisse 		if (r) {
1678771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1679771fe6b9SJerome Glisse 				  idx, reg);
1680771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1681771fe6b9SJerome Glisse 			return r;
1682771fe6b9SJerome Glisse 		}
1683f2746f83SAlex Deucher 		if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1684f2746f83SAlex Deucher 			if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1685f2746f83SAlex Deucher 				tile_flags |= RADEON_TXO_MACRO_TILE;
1686f2746f83SAlex Deucher 			if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1687f2746f83SAlex Deucher 				tile_flags |= RADEON_TXO_MICRO_TILE_X2;
1688f2746f83SAlex Deucher 
1689f2746f83SAlex Deucher 			tmp = idx_value & ~(0x7 << 2);
1690f2746f83SAlex Deucher 			tmp |= tile_flags;
1691f2746f83SAlex Deucher 			ib[idx] = tmp + ((u32)reloc->lobj.gpu_offset);
1692f2746f83SAlex Deucher 		} else
1693513bcb46SDave Airlie 			ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1694551ebd83SDave Airlie 		track->textures[i].robj = reloc->robj;
169540b4a759SMarek Olšák 		track->tex_dirty = true;
1696771fe6b9SJerome Glisse 		break;
1697551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_0:
1698551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_1:
1699551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_2:
1700551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_3:
1701551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_4:
1702551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
1703551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1704551ebd83SDave Airlie 		if (r) {
1705551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1706551ebd83SDave Airlie 				  idx, reg);
1707551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1708551ebd83SDave Airlie 			return r;
1709551ebd83SDave Airlie 		}
1710513bcb46SDave Airlie 		track->textures[0].cube_info[i].offset = idx_value;
1711513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1712551ebd83SDave Airlie 		track->textures[0].cube_info[i].robj = reloc->robj;
171340b4a759SMarek Olšák 		track->tex_dirty = true;
1714551ebd83SDave Airlie 		break;
1715551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_0:
1716551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_1:
1717551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_2:
1718551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_3:
1719551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_4:
1720551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
1721551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1722551ebd83SDave Airlie 		if (r) {
1723551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1724551ebd83SDave Airlie 				  idx, reg);
1725551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1726551ebd83SDave Airlie 			return r;
1727551ebd83SDave Airlie 		}
1728513bcb46SDave Airlie 		track->textures[1].cube_info[i].offset = idx_value;
1729513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1730551ebd83SDave Airlie 		track->textures[1].cube_info[i].robj = reloc->robj;
173140b4a759SMarek Olšák 		track->tex_dirty = true;
1732551ebd83SDave Airlie 		break;
1733551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_0:
1734551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_1:
1735551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_2:
1736551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_3:
1737551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_4:
1738551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
1739551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1740551ebd83SDave Airlie 		if (r) {
1741551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1742551ebd83SDave Airlie 				  idx, reg);
1743551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1744551ebd83SDave Airlie 			return r;
1745551ebd83SDave Airlie 		}
1746513bcb46SDave Airlie 		track->textures[2].cube_info[i].offset = idx_value;
1747513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1748551ebd83SDave Airlie 		track->textures[2].cube_info[i].robj = reloc->robj;
174940b4a759SMarek Olšák 		track->tex_dirty = true;
1750551ebd83SDave Airlie 		break;
1751551ebd83SDave Airlie 	case RADEON_RE_WIDTH_HEIGHT:
1752513bcb46SDave Airlie 		track->maxy = ((idx_value >> 16) & 0x7FF);
175340b4a759SMarek Olšák 		track->cb_dirty = true;
175440b4a759SMarek Olšák 		track->zb_dirty = true;
1755551ebd83SDave Airlie 		break;
1756e024e110SDave Airlie 	case RADEON_RB3D_COLORPITCH:
1757e024e110SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1758e024e110SDave Airlie 		if (r) {
1759e024e110SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1760e024e110SDave Airlie 				  idx, reg);
1761e024e110SDave Airlie 			r100_cs_dump_packet(p, pkt);
1762e024e110SDave Airlie 			return r;
1763e024e110SDave Airlie 		}
1764c9068eb2SAlex Deucher 		if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1765e024e110SDave Airlie 			if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1766e024e110SDave Airlie 				tile_flags |= RADEON_COLOR_TILE_ENABLE;
1767e024e110SDave Airlie 			if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1768e024e110SDave Airlie 				tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
1769e024e110SDave Airlie 
1770513bcb46SDave Airlie 			tmp = idx_value & ~(0x7 << 16);
1771e024e110SDave Airlie 			tmp |= tile_flags;
1772e024e110SDave Airlie 			ib[idx] = tmp;
1773c9068eb2SAlex Deucher 		} else
1774c9068eb2SAlex Deucher 			ib[idx] = idx_value;
1775551ebd83SDave Airlie 
1776513bcb46SDave Airlie 		track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
177740b4a759SMarek Olšák 		track->cb_dirty = true;
1778551ebd83SDave Airlie 		break;
1779551ebd83SDave Airlie 	case RADEON_RB3D_DEPTHPITCH:
1780513bcb46SDave Airlie 		track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
178140b4a759SMarek Olšák 		track->zb_dirty = true;
1782551ebd83SDave Airlie 		break;
1783551ebd83SDave Airlie 	case RADEON_RB3D_CNTL:
1784513bcb46SDave Airlie 		switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
1785551ebd83SDave Airlie 		case 7:
1786551ebd83SDave Airlie 		case 8:
1787551ebd83SDave Airlie 		case 9:
1788551ebd83SDave Airlie 		case 11:
1789551ebd83SDave Airlie 		case 12:
1790551ebd83SDave Airlie 			track->cb[0].cpp = 1;
1791551ebd83SDave Airlie 			break;
1792551ebd83SDave Airlie 		case 3:
1793551ebd83SDave Airlie 		case 4:
1794551ebd83SDave Airlie 		case 15:
1795551ebd83SDave Airlie 			track->cb[0].cpp = 2;
1796551ebd83SDave Airlie 			break;
1797551ebd83SDave Airlie 		case 6:
1798551ebd83SDave Airlie 			track->cb[0].cpp = 4;
1799551ebd83SDave Airlie 			break;
1800551ebd83SDave Airlie 		default:
1801551ebd83SDave Airlie 			DRM_ERROR("Invalid color buffer format (%d) !\n",
1802513bcb46SDave Airlie 				  ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
1803551ebd83SDave Airlie 			return -EINVAL;
1804551ebd83SDave Airlie 		}
1805513bcb46SDave Airlie 		track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
180640b4a759SMarek Olšák 		track->cb_dirty = true;
180740b4a759SMarek Olšák 		track->zb_dirty = true;
1808551ebd83SDave Airlie 		break;
1809551ebd83SDave Airlie 	case RADEON_RB3D_ZSTENCILCNTL:
1810513bcb46SDave Airlie 		switch (idx_value & 0xf) {
1811551ebd83SDave Airlie 		case 0:
1812551ebd83SDave Airlie 			track->zb.cpp = 2;
1813551ebd83SDave Airlie 			break;
1814551ebd83SDave Airlie 		case 2:
1815551ebd83SDave Airlie 		case 3:
1816551ebd83SDave Airlie 		case 4:
1817551ebd83SDave Airlie 		case 5:
1818551ebd83SDave Airlie 		case 9:
1819551ebd83SDave Airlie 		case 11:
1820551ebd83SDave Airlie 			track->zb.cpp = 4;
1821551ebd83SDave Airlie 			break;
1822551ebd83SDave Airlie 		default:
1823551ebd83SDave Airlie 			break;
1824551ebd83SDave Airlie 		}
182540b4a759SMarek Olšák 		track->zb_dirty = true;
1826e024e110SDave Airlie 		break;
182717782d99SDave Airlie 	case RADEON_RB3D_ZPASS_ADDR:
182817782d99SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
182917782d99SDave Airlie 		if (r) {
183017782d99SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
183117782d99SDave Airlie 				  idx, reg);
183217782d99SDave Airlie 			r100_cs_dump_packet(p, pkt);
183317782d99SDave Airlie 			return r;
183417782d99SDave Airlie 		}
1835513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
183617782d99SDave Airlie 		break;
1837551ebd83SDave Airlie 	case RADEON_PP_CNTL:
1838551ebd83SDave Airlie 		{
1839513bcb46SDave Airlie 			uint32_t temp = idx_value >> 4;
1840551ebd83SDave Airlie 			for (i = 0; i < track->num_texture; i++)
1841551ebd83SDave Airlie 				track->textures[i].enabled = !!(temp & (1 << i));
184240b4a759SMarek Olšák 			track->tex_dirty = true;
1843551ebd83SDave Airlie 		}
1844551ebd83SDave Airlie 		break;
1845551ebd83SDave Airlie 	case RADEON_SE_VF_CNTL:
1846513bcb46SDave Airlie 		track->vap_vf_cntl = idx_value;
1847551ebd83SDave Airlie 		break;
1848551ebd83SDave Airlie 	case RADEON_SE_VTX_FMT:
1849513bcb46SDave Airlie 		track->vtx_size = r100_get_vtx_size(idx_value);
1850551ebd83SDave Airlie 		break;
1851551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_0:
1852551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_1:
1853551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_2:
1854551ebd83SDave Airlie 		i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
1855513bcb46SDave Airlie 		track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
1856513bcb46SDave Airlie 		track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
185740b4a759SMarek Olšák 		track->tex_dirty = true;
1858551ebd83SDave Airlie 		break;
1859551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_0:
1860551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_1:
1861551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_2:
1862551ebd83SDave Airlie 		i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
1863513bcb46SDave Airlie 		track->textures[i].pitch = idx_value + 32;
186440b4a759SMarek Olšák 		track->tex_dirty = true;
1865551ebd83SDave Airlie 		break;
1866551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_0:
1867551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_1:
1868551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_2:
1869551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXFILTER_0) / 24;
1870513bcb46SDave Airlie 		track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
1871551ebd83SDave Airlie 						 >> RADEON_MAX_MIP_LEVEL_SHIFT);
1872513bcb46SDave Airlie 		tmp = (idx_value >> 23) & 0x7;
1873551ebd83SDave Airlie 		if (tmp == 2 || tmp == 6)
1874551ebd83SDave Airlie 			track->textures[i].roundup_w = false;
1875513bcb46SDave Airlie 		tmp = (idx_value >> 27) & 0x7;
1876551ebd83SDave Airlie 		if (tmp == 2 || tmp == 6)
1877551ebd83SDave Airlie 			track->textures[i].roundup_h = false;
187840b4a759SMarek Olšák 		track->tex_dirty = true;
1879551ebd83SDave Airlie 		break;
1880551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_0:
1881551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_1:
1882551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_2:
1883551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXFORMAT_0) / 24;
1884513bcb46SDave Airlie 		if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
1885551ebd83SDave Airlie 			track->textures[i].use_pitch = 1;
1886551ebd83SDave Airlie 		} else {
1887551ebd83SDave Airlie 			track->textures[i].use_pitch = 0;
1888513bcb46SDave Airlie 			track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
1889513bcb46SDave Airlie 			track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
1890551ebd83SDave Airlie 		}
1891513bcb46SDave Airlie 		if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
1892551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 2;
1893513bcb46SDave Airlie 		switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
1894551ebd83SDave Airlie 		case RADEON_TXFORMAT_I8:
1895551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGB332:
1896551ebd83SDave Airlie 		case RADEON_TXFORMAT_Y8:
1897551ebd83SDave Airlie 			track->textures[i].cpp = 1;
1898f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1899551ebd83SDave Airlie 			break;
1900551ebd83SDave Airlie 		case RADEON_TXFORMAT_AI88:
1901551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB1555:
1902551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGB565:
1903551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB4444:
1904551ebd83SDave Airlie 		case RADEON_TXFORMAT_VYUY422:
1905551ebd83SDave Airlie 		case RADEON_TXFORMAT_YVYU422:
1906551ebd83SDave Airlie 		case RADEON_TXFORMAT_SHADOW16:
1907551ebd83SDave Airlie 		case RADEON_TXFORMAT_LDUDV655:
1908551ebd83SDave Airlie 		case RADEON_TXFORMAT_DUDV88:
1909551ebd83SDave Airlie 			track->textures[i].cpp = 2;
1910f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1911551ebd83SDave Airlie 			break;
1912551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB8888:
1913551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGBA8888:
1914551ebd83SDave Airlie 		case RADEON_TXFORMAT_SHADOW32:
1915551ebd83SDave Airlie 		case RADEON_TXFORMAT_LDUDUV8888:
1916551ebd83SDave Airlie 			track->textures[i].cpp = 4;
1917f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1918551ebd83SDave Airlie 			break;
1919d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT1:
1920d785d78bSDave Airlie 			track->textures[i].cpp = 1;
1921d785d78bSDave Airlie 			track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
1922d785d78bSDave Airlie 			break;
1923d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT23:
1924d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT45:
1925d785d78bSDave Airlie 			track->textures[i].cpp = 1;
1926d785d78bSDave Airlie 			track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
1927d785d78bSDave Airlie 			break;
1928551ebd83SDave Airlie 		}
1929513bcb46SDave Airlie 		track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
1930513bcb46SDave Airlie 		track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
193140b4a759SMarek Olšák 		track->tex_dirty = true;
1932551ebd83SDave Airlie 		break;
1933551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_0:
1934551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_1:
1935551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_2:
1936513bcb46SDave Airlie 		tmp = idx_value;
1937551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
1938551ebd83SDave Airlie 		for (face = 0; face < 4; face++) {
1939551ebd83SDave Airlie 			track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
1940551ebd83SDave Airlie 			track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
1941551ebd83SDave Airlie 		}
194240b4a759SMarek Olšák 		track->tex_dirty = true;
1943551ebd83SDave Airlie 		break;
1944771fe6b9SJerome Glisse 	default:
1945551ebd83SDave Airlie 		printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1946551ebd83SDave Airlie 		       reg, idx);
1947551ebd83SDave Airlie 		return -EINVAL;
1948771fe6b9SJerome Glisse 	}
1949771fe6b9SJerome Glisse 	return 0;
1950771fe6b9SJerome Glisse }
1951771fe6b9SJerome Glisse 
1952068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1953068a117cSJerome Glisse 					 struct radeon_cs_packet *pkt,
19544c788679SJerome Glisse 					 struct radeon_bo *robj)
1955068a117cSJerome Glisse {
1956068a117cSJerome Glisse 	unsigned idx;
1957513bcb46SDave Airlie 	u32 value;
1958068a117cSJerome Glisse 	idx = pkt->idx + 1;
1959513bcb46SDave Airlie 	value = radeon_get_ib_value(p, idx + 2);
19604c788679SJerome Glisse 	if ((value + 1) > radeon_bo_size(robj)) {
1961068a117cSJerome Glisse 		DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
1962068a117cSJerome Glisse 			  "(need %u have %lu) !\n",
1963513bcb46SDave Airlie 			  value + 1,
19644c788679SJerome Glisse 			  radeon_bo_size(robj));
1965068a117cSJerome Glisse 		return -EINVAL;
1966068a117cSJerome Glisse 	}
1967068a117cSJerome Glisse 	return 0;
1968068a117cSJerome Glisse }
1969068a117cSJerome Glisse 
1970771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p,
1971771fe6b9SJerome Glisse 			      struct radeon_cs_packet *pkt)
1972771fe6b9SJerome Glisse {
1973771fe6b9SJerome Glisse 	struct radeon_cs_reloc *reloc;
1974551ebd83SDave Airlie 	struct r100_cs_track *track;
1975771fe6b9SJerome Glisse 	unsigned idx;
1976771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1977771fe6b9SJerome Glisse 	int r;
1978771fe6b9SJerome Glisse 
1979f2e39221SJerome Glisse 	ib = p->ib.ptr;
1980771fe6b9SJerome Glisse 	idx = pkt->idx + 1;
1981551ebd83SDave Airlie 	track = (struct r100_cs_track *)p->track;
1982771fe6b9SJerome Glisse 	switch (pkt->opcode) {
1983771fe6b9SJerome Glisse 	case PACKET3_3D_LOAD_VBPNTR:
1984513bcb46SDave Airlie 		r = r100_packet3_load_vbpntr(p, pkt, idx);
1985513bcb46SDave Airlie 		if (r)
1986771fe6b9SJerome Glisse 			return r;
1987771fe6b9SJerome Glisse 		break;
1988771fe6b9SJerome Glisse 	case PACKET3_INDX_BUFFER:
1989771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1990771fe6b9SJerome Glisse 		if (r) {
1991771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1992771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1993771fe6b9SJerome Glisse 			return r;
1994771fe6b9SJerome Glisse 		}
1995513bcb46SDave Airlie 		ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
1996068a117cSJerome Glisse 		r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1997068a117cSJerome Glisse 		if (r) {
1998068a117cSJerome Glisse 			return r;
1999068a117cSJerome Glisse 		}
2000771fe6b9SJerome Glisse 		break;
2001771fe6b9SJerome Glisse 	case 0x23:
2002771fe6b9SJerome Glisse 		/* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
2003771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
2004771fe6b9SJerome Glisse 		if (r) {
2005771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
2006771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
2007771fe6b9SJerome Glisse 			return r;
2008771fe6b9SJerome Glisse 		}
2009513bcb46SDave Airlie 		ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
2010551ebd83SDave Airlie 		track->num_arrays = 1;
2011513bcb46SDave Airlie 		track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
2012551ebd83SDave Airlie 
2013551ebd83SDave Airlie 		track->arrays[0].robj = reloc->robj;
2014551ebd83SDave Airlie 		track->arrays[0].esize = track->vtx_size;
2015551ebd83SDave Airlie 
2016513bcb46SDave Airlie 		track->max_indx = radeon_get_ib_value(p, idx+1);
2017551ebd83SDave Airlie 
2018513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
2019551ebd83SDave Airlie 		track->immd_dwords = pkt->count - 1;
2020551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
2021551ebd83SDave Airlie 		if (r)
2022551ebd83SDave Airlie 			return r;
2023771fe6b9SJerome Glisse 		break;
2024771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_IMMD:
2025513bcb46SDave Airlie 		if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
2026551ebd83SDave Airlie 			DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
2027551ebd83SDave Airlie 			return -EINVAL;
2028551ebd83SDave Airlie 		}
2029cf57fc7aSAlex Deucher 		track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
2030513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
2031551ebd83SDave Airlie 		track->immd_dwords = pkt->count - 1;
2032551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
2033551ebd83SDave Airlie 		if (r)
2034551ebd83SDave Airlie 			return r;
2035551ebd83SDave Airlie 		break;
2036771fe6b9SJerome Glisse 		/* triggers drawing using in-packet vertex data */
2037771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_IMMD_2:
2038513bcb46SDave Airlie 		if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
2039551ebd83SDave Airlie 			DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
2040551ebd83SDave Airlie 			return -EINVAL;
2041551ebd83SDave Airlie 		}
2042513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
2043551ebd83SDave Airlie 		track->immd_dwords = pkt->count;
2044551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
2045551ebd83SDave Airlie 		if (r)
2046551ebd83SDave Airlie 			return r;
2047551ebd83SDave Airlie 		break;
2048771fe6b9SJerome Glisse 		/* triggers drawing using in-packet vertex data */
2049771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_VBUF_2:
2050513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
2051551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
2052551ebd83SDave Airlie 		if (r)
2053551ebd83SDave Airlie 			return r;
2054551ebd83SDave Airlie 		break;
2055771fe6b9SJerome Glisse 		/* triggers drawing of vertex buffers setup elsewhere */
2056771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_INDX_2:
2057513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
2058551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
2059551ebd83SDave Airlie 		if (r)
2060551ebd83SDave Airlie 			return r;
2061551ebd83SDave Airlie 		break;
2062771fe6b9SJerome Glisse 		/* triggers drawing using indices to vertex buffer */
2063771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_VBUF:
2064513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
2065551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
2066551ebd83SDave Airlie 		if (r)
2067551ebd83SDave Airlie 			return r;
2068551ebd83SDave Airlie 		break;
2069771fe6b9SJerome Glisse 		/* triggers drawing of vertex buffers setup elsewhere */
2070771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_INDX:
2071513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
2072551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
2073551ebd83SDave Airlie 		if (r)
2074551ebd83SDave Airlie 			return r;
2075551ebd83SDave Airlie 		break;
2076771fe6b9SJerome Glisse 		/* triggers drawing using indices to vertex buffer */
2077ab9e1f59SDave Airlie 	case PACKET3_3D_CLEAR_HIZ:
2078ab9e1f59SDave Airlie 	case PACKET3_3D_CLEAR_ZMASK:
2079ab9e1f59SDave Airlie 		if (p->rdev->hyperz_filp != p->filp)
2080ab9e1f59SDave Airlie 			return -EINVAL;
2081ab9e1f59SDave Airlie 		break;
2082771fe6b9SJerome Glisse 	case PACKET3_NOP:
2083771fe6b9SJerome Glisse 		break;
2084771fe6b9SJerome Glisse 	default:
2085771fe6b9SJerome Glisse 		DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
2086771fe6b9SJerome Glisse 		return -EINVAL;
2087771fe6b9SJerome Glisse 	}
2088771fe6b9SJerome Glisse 	return 0;
2089771fe6b9SJerome Glisse }
2090771fe6b9SJerome Glisse 
2091771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p)
2092771fe6b9SJerome Glisse {
2093771fe6b9SJerome Glisse 	struct radeon_cs_packet pkt;
20949f022ddfSJerome Glisse 	struct r100_cs_track *track;
2095771fe6b9SJerome Glisse 	int r;
2096771fe6b9SJerome Glisse 
20979f022ddfSJerome Glisse 	track = kzalloc(sizeof(*track), GFP_KERNEL);
2098ce067913SDan Carpenter 	if (!track)
2099ce067913SDan Carpenter 		return -ENOMEM;
21009f022ddfSJerome Glisse 	r100_cs_track_clear(p->rdev, track);
21019f022ddfSJerome Glisse 	p->track = track;
2102771fe6b9SJerome Glisse 	do {
2103771fe6b9SJerome Glisse 		r = r100_cs_packet_parse(p, &pkt, p->idx);
2104771fe6b9SJerome Glisse 		if (r) {
2105771fe6b9SJerome Glisse 			return r;
2106771fe6b9SJerome Glisse 		}
2107771fe6b9SJerome Glisse 		p->idx += pkt.count + 2;
2108771fe6b9SJerome Glisse 		switch (pkt.type) {
2109771fe6b9SJerome Glisse 		case PACKET_TYPE0:
2110551ebd83SDave Airlie 			if (p->rdev->family >= CHIP_R200)
2111551ebd83SDave Airlie 				r = r100_cs_parse_packet0(p, &pkt,
2112551ebd83SDave Airlie 					p->rdev->config.r100.reg_safe_bm,
2113551ebd83SDave Airlie 					p->rdev->config.r100.reg_safe_bm_size,
2114551ebd83SDave Airlie 					&r200_packet0_check);
2115551ebd83SDave Airlie 			else
2116551ebd83SDave Airlie 				r = r100_cs_parse_packet0(p, &pkt,
2117551ebd83SDave Airlie 					p->rdev->config.r100.reg_safe_bm,
2118551ebd83SDave Airlie 					p->rdev->config.r100.reg_safe_bm_size,
2119551ebd83SDave Airlie 					&r100_packet0_check);
2120771fe6b9SJerome Glisse 			break;
2121771fe6b9SJerome Glisse 		case PACKET_TYPE2:
2122771fe6b9SJerome Glisse 			break;
2123771fe6b9SJerome Glisse 		case PACKET_TYPE3:
2124771fe6b9SJerome Glisse 			r = r100_packet3_check(p, &pkt);
2125771fe6b9SJerome Glisse 			break;
2126771fe6b9SJerome Glisse 		default:
2127771fe6b9SJerome Glisse 			DRM_ERROR("Unknown packet type %d !\n",
2128771fe6b9SJerome Glisse 				  pkt.type);
2129771fe6b9SJerome Glisse 			return -EINVAL;
2130771fe6b9SJerome Glisse 		}
2131*66b3543eSIlija Hadzic 		if (r)
2132771fe6b9SJerome Glisse 			return r;
2133771fe6b9SJerome Glisse 	} while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
2134771fe6b9SJerome Glisse 	return 0;
2135771fe6b9SJerome Glisse }
2136771fe6b9SJerome Glisse 
21370242f74dSAlex Deucher static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
21380242f74dSAlex Deucher {
21390242f74dSAlex Deucher 	DRM_ERROR("pitch                      %d\n", t->pitch);
21400242f74dSAlex Deucher 	DRM_ERROR("use_pitch                  %d\n", t->use_pitch);
21410242f74dSAlex Deucher 	DRM_ERROR("width                      %d\n", t->width);
21420242f74dSAlex Deucher 	DRM_ERROR("width_11                   %d\n", t->width_11);
21430242f74dSAlex Deucher 	DRM_ERROR("height                     %d\n", t->height);
21440242f74dSAlex Deucher 	DRM_ERROR("height_11                  %d\n", t->height_11);
21450242f74dSAlex Deucher 	DRM_ERROR("num levels                 %d\n", t->num_levels);
21460242f74dSAlex Deucher 	DRM_ERROR("depth                      %d\n", t->txdepth);
21470242f74dSAlex Deucher 	DRM_ERROR("bpp                        %d\n", t->cpp);
21480242f74dSAlex Deucher 	DRM_ERROR("coordinate type            %d\n", t->tex_coord_type);
21490242f74dSAlex Deucher 	DRM_ERROR("width round to power of 2  %d\n", t->roundup_w);
21500242f74dSAlex Deucher 	DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
21510242f74dSAlex Deucher 	DRM_ERROR("compress format            %d\n", t->compress_format);
21520242f74dSAlex Deucher }
21530242f74dSAlex Deucher 
21540242f74dSAlex Deucher static int r100_track_compress_size(int compress_format, int w, int h)
21550242f74dSAlex Deucher {
21560242f74dSAlex Deucher 	int block_width, block_height, block_bytes;
21570242f74dSAlex Deucher 	int wblocks, hblocks;
21580242f74dSAlex Deucher 	int min_wblocks;
21590242f74dSAlex Deucher 	int sz;
21600242f74dSAlex Deucher 
21610242f74dSAlex Deucher 	block_width = 4;
21620242f74dSAlex Deucher 	block_height = 4;
21630242f74dSAlex Deucher 
21640242f74dSAlex Deucher 	switch (compress_format) {
21650242f74dSAlex Deucher 	case R100_TRACK_COMP_DXT1:
21660242f74dSAlex Deucher 		block_bytes = 8;
21670242f74dSAlex Deucher 		min_wblocks = 4;
21680242f74dSAlex Deucher 		break;
21690242f74dSAlex Deucher 	default:
21700242f74dSAlex Deucher 	case R100_TRACK_COMP_DXT35:
21710242f74dSAlex Deucher 		block_bytes = 16;
21720242f74dSAlex Deucher 		min_wblocks = 2;
21730242f74dSAlex Deucher 		break;
21740242f74dSAlex Deucher 	}
21750242f74dSAlex Deucher 
21760242f74dSAlex Deucher 	hblocks = (h + block_height - 1) / block_height;
21770242f74dSAlex Deucher 	wblocks = (w + block_width - 1) / block_width;
21780242f74dSAlex Deucher 	if (wblocks < min_wblocks)
21790242f74dSAlex Deucher 		wblocks = min_wblocks;
21800242f74dSAlex Deucher 	sz = wblocks * hblocks * block_bytes;
21810242f74dSAlex Deucher 	return sz;
21820242f74dSAlex Deucher }
21830242f74dSAlex Deucher 
21840242f74dSAlex Deucher static int r100_cs_track_cube(struct radeon_device *rdev,
21850242f74dSAlex Deucher 			      struct r100_cs_track *track, unsigned idx)
21860242f74dSAlex Deucher {
21870242f74dSAlex Deucher 	unsigned face, w, h;
21880242f74dSAlex Deucher 	struct radeon_bo *cube_robj;
21890242f74dSAlex Deucher 	unsigned long size;
21900242f74dSAlex Deucher 	unsigned compress_format = track->textures[idx].compress_format;
21910242f74dSAlex Deucher 
21920242f74dSAlex Deucher 	for (face = 0; face < 5; face++) {
21930242f74dSAlex Deucher 		cube_robj = track->textures[idx].cube_info[face].robj;
21940242f74dSAlex Deucher 		w = track->textures[idx].cube_info[face].width;
21950242f74dSAlex Deucher 		h = track->textures[idx].cube_info[face].height;
21960242f74dSAlex Deucher 
21970242f74dSAlex Deucher 		if (compress_format) {
21980242f74dSAlex Deucher 			size = r100_track_compress_size(compress_format, w, h);
21990242f74dSAlex Deucher 		} else
22000242f74dSAlex Deucher 			size = w * h;
22010242f74dSAlex Deucher 		size *= track->textures[idx].cpp;
22020242f74dSAlex Deucher 
22030242f74dSAlex Deucher 		size += track->textures[idx].cube_info[face].offset;
22040242f74dSAlex Deucher 
22050242f74dSAlex Deucher 		if (size > radeon_bo_size(cube_robj)) {
22060242f74dSAlex Deucher 			DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
22070242f74dSAlex Deucher 				  size, radeon_bo_size(cube_robj));
22080242f74dSAlex Deucher 			r100_cs_track_texture_print(&track->textures[idx]);
22090242f74dSAlex Deucher 			return -1;
22100242f74dSAlex Deucher 		}
22110242f74dSAlex Deucher 	}
22120242f74dSAlex Deucher 	return 0;
22130242f74dSAlex Deucher }
22140242f74dSAlex Deucher 
22150242f74dSAlex Deucher static int r100_cs_track_texture_check(struct radeon_device *rdev,
22160242f74dSAlex Deucher 				       struct r100_cs_track *track)
22170242f74dSAlex Deucher {
22180242f74dSAlex Deucher 	struct radeon_bo *robj;
22190242f74dSAlex Deucher 	unsigned long size;
22200242f74dSAlex Deucher 	unsigned u, i, w, h, d;
22210242f74dSAlex Deucher 	int ret;
22220242f74dSAlex Deucher 
22230242f74dSAlex Deucher 	for (u = 0; u < track->num_texture; u++) {
22240242f74dSAlex Deucher 		if (!track->textures[u].enabled)
22250242f74dSAlex Deucher 			continue;
22260242f74dSAlex Deucher 		if (track->textures[u].lookup_disable)
22270242f74dSAlex Deucher 			continue;
22280242f74dSAlex Deucher 		robj = track->textures[u].robj;
22290242f74dSAlex Deucher 		if (robj == NULL) {
22300242f74dSAlex Deucher 			DRM_ERROR("No texture bound to unit %u\n", u);
22310242f74dSAlex Deucher 			return -EINVAL;
22320242f74dSAlex Deucher 		}
22330242f74dSAlex Deucher 		size = 0;
22340242f74dSAlex Deucher 		for (i = 0; i <= track->textures[u].num_levels; i++) {
22350242f74dSAlex Deucher 			if (track->textures[u].use_pitch) {
22360242f74dSAlex Deucher 				if (rdev->family < CHIP_R300)
22370242f74dSAlex Deucher 					w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
22380242f74dSAlex Deucher 				else
22390242f74dSAlex Deucher 					w = track->textures[u].pitch / (1 << i);
22400242f74dSAlex Deucher 			} else {
22410242f74dSAlex Deucher 				w = track->textures[u].width;
22420242f74dSAlex Deucher 				if (rdev->family >= CHIP_RV515)
22430242f74dSAlex Deucher 					w |= track->textures[u].width_11;
22440242f74dSAlex Deucher 				w = w / (1 << i);
22450242f74dSAlex Deucher 				if (track->textures[u].roundup_w)
22460242f74dSAlex Deucher 					w = roundup_pow_of_two(w);
22470242f74dSAlex Deucher 			}
22480242f74dSAlex Deucher 			h = track->textures[u].height;
22490242f74dSAlex Deucher 			if (rdev->family >= CHIP_RV515)
22500242f74dSAlex Deucher 				h |= track->textures[u].height_11;
22510242f74dSAlex Deucher 			h = h / (1 << i);
22520242f74dSAlex Deucher 			if (track->textures[u].roundup_h)
22530242f74dSAlex Deucher 				h = roundup_pow_of_two(h);
22540242f74dSAlex Deucher 			if (track->textures[u].tex_coord_type == 1) {
22550242f74dSAlex Deucher 				d = (1 << track->textures[u].txdepth) / (1 << i);
22560242f74dSAlex Deucher 				if (!d)
22570242f74dSAlex Deucher 					d = 1;
22580242f74dSAlex Deucher 			} else {
22590242f74dSAlex Deucher 				d = 1;
22600242f74dSAlex Deucher 			}
22610242f74dSAlex Deucher 			if (track->textures[u].compress_format) {
22620242f74dSAlex Deucher 
22630242f74dSAlex Deucher 				size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
22640242f74dSAlex Deucher 				/* compressed textures are block based */
22650242f74dSAlex Deucher 			} else
22660242f74dSAlex Deucher 				size += w * h * d;
22670242f74dSAlex Deucher 		}
22680242f74dSAlex Deucher 		size *= track->textures[u].cpp;
22690242f74dSAlex Deucher 
22700242f74dSAlex Deucher 		switch (track->textures[u].tex_coord_type) {
22710242f74dSAlex Deucher 		case 0:
22720242f74dSAlex Deucher 		case 1:
22730242f74dSAlex Deucher 			break;
22740242f74dSAlex Deucher 		case 2:
22750242f74dSAlex Deucher 			if (track->separate_cube) {
22760242f74dSAlex Deucher 				ret = r100_cs_track_cube(rdev, track, u);
22770242f74dSAlex Deucher 				if (ret)
22780242f74dSAlex Deucher 					return ret;
22790242f74dSAlex Deucher 			} else
22800242f74dSAlex Deucher 				size *= 6;
22810242f74dSAlex Deucher 			break;
22820242f74dSAlex Deucher 		default:
22830242f74dSAlex Deucher 			DRM_ERROR("Invalid texture coordinate type %u for unit "
22840242f74dSAlex Deucher 				  "%u\n", track->textures[u].tex_coord_type, u);
22850242f74dSAlex Deucher 			return -EINVAL;
22860242f74dSAlex Deucher 		}
22870242f74dSAlex Deucher 		if (size > radeon_bo_size(robj)) {
22880242f74dSAlex Deucher 			DRM_ERROR("Texture of unit %u needs %lu bytes but is "
22890242f74dSAlex Deucher 				  "%lu\n", u, size, radeon_bo_size(robj));
22900242f74dSAlex Deucher 			r100_cs_track_texture_print(&track->textures[u]);
22910242f74dSAlex Deucher 			return -EINVAL;
22920242f74dSAlex Deucher 		}
22930242f74dSAlex Deucher 	}
22940242f74dSAlex Deucher 	return 0;
22950242f74dSAlex Deucher }
22960242f74dSAlex Deucher 
22970242f74dSAlex Deucher int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
22980242f74dSAlex Deucher {
22990242f74dSAlex Deucher 	unsigned i;
23000242f74dSAlex Deucher 	unsigned long size;
23010242f74dSAlex Deucher 	unsigned prim_walk;
23020242f74dSAlex Deucher 	unsigned nverts;
23030242f74dSAlex Deucher 	unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
23040242f74dSAlex Deucher 
23050242f74dSAlex Deucher 	if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
23060242f74dSAlex Deucher 	    !track->blend_read_enable)
23070242f74dSAlex Deucher 		num_cb = 0;
23080242f74dSAlex Deucher 
23090242f74dSAlex Deucher 	for (i = 0; i < num_cb; i++) {
23100242f74dSAlex Deucher 		if (track->cb[i].robj == NULL) {
23110242f74dSAlex Deucher 			DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
23120242f74dSAlex Deucher 			return -EINVAL;
23130242f74dSAlex Deucher 		}
23140242f74dSAlex Deucher 		size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
23150242f74dSAlex Deucher 		size += track->cb[i].offset;
23160242f74dSAlex Deucher 		if (size > radeon_bo_size(track->cb[i].robj)) {
23170242f74dSAlex Deucher 			DRM_ERROR("[drm] Buffer too small for color buffer %d "
23180242f74dSAlex Deucher 				  "(need %lu have %lu) !\n", i, size,
23190242f74dSAlex Deucher 				  radeon_bo_size(track->cb[i].robj));
23200242f74dSAlex Deucher 			DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
23210242f74dSAlex Deucher 				  i, track->cb[i].pitch, track->cb[i].cpp,
23220242f74dSAlex Deucher 				  track->cb[i].offset, track->maxy);
23230242f74dSAlex Deucher 			return -EINVAL;
23240242f74dSAlex Deucher 		}
23250242f74dSAlex Deucher 	}
23260242f74dSAlex Deucher 	track->cb_dirty = false;
23270242f74dSAlex Deucher 
23280242f74dSAlex Deucher 	if (track->zb_dirty && track->z_enabled) {
23290242f74dSAlex Deucher 		if (track->zb.robj == NULL) {
23300242f74dSAlex Deucher 			DRM_ERROR("[drm] No buffer for z buffer !\n");
23310242f74dSAlex Deucher 			return -EINVAL;
23320242f74dSAlex Deucher 		}
23330242f74dSAlex Deucher 		size = track->zb.pitch * track->zb.cpp * track->maxy;
23340242f74dSAlex Deucher 		size += track->zb.offset;
23350242f74dSAlex Deucher 		if (size > radeon_bo_size(track->zb.robj)) {
23360242f74dSAlex Deucher 			DRM_ERROR("[drm] Buffer too small for z buffer "
23370242f74dSAlex Deucher 				  "(need %lu have %lu) !\n", size,
23380242f74dSAlex Deucher 				  radeon_bo_size(track->zb.robj));
23390242f74dSAlex Deucher 			DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
23400242f74dSAlex Deucher 				  track->zb.pitch, track->zb.cpp,
23410242f74dSAlex Deucher 				  track->zb.offset, track->maxy);
23420242f74dSAlex Deucher 			return -EINVAL;
23430242f74dSAlex Deucher 		}
23440242f74dSAlex Deucher 	}
23450242f74dSAlex Deucher 	track->zb_dirty = false;
23460242f74dSAlex Deucher 
23470242f74dSAlex Deucher 	if (track->aa_dirty && track->aaresolve) {
23480242f74dSAlex Deucher 		if (track->aa.robj == NULL) {
23490242f74dSAlex Deucher 			DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
23500242f74dSAlex Deucher 			return -EINVAL;
23510242f74dSAlex Deucher 		}
23520242f74dSAlex Deucher 		/* I believe the format comes from colorbuffer0. */
23530242f74dSAlex Deucher 		size = track->aa.pitch * track->cb[0].cpp * track->maxy;
23540242f74dSAlex Deucher 		size += track->aa.offset;
23550242f74dSAlex Deucher 		if (size > radeon_bo_size(track->aa.robj)) {
23560242f74dSAlex Deucher 			DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
23570242f74dSAlex Deucher 				  "(need %lu have %lu) !\n", i, size,
23580242f74dSAlex Deucher 				  radeon_bo_size(track->aa.robj));
23590242f74dSAlex Deucher 			DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
23600242f74dSAlex Deucher 				  i, track->aa.pitch, track->cb[0].cpp,
23610242f74dSAlex Deucher 				  track->aa.offset, track->maxy);
23620242f74dSAlex Deucher 			return -EINVAL;
23630242f74dSAlex Deucher 		}
23640242f74dSAlex Deucher 	}
23650242f74dSAlex Deucher 	track->aa_dirty = false;
23660242f74dSAlex Deucher 
23670242f74dSAlex Deucher 	prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
23680242f74dSAlex Deucher 	if (track->vap_vf_cntl & (1 << 14)) {
23690242f74dSAlex Deucher 		nverts = track->vap_alt_nverts;
23700242f74dSAlex Deucher 	} else {
23710242f74dSAlex Deucher 		nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
23720242f74dSAlex Deucher 	}
23730242f74dSAlex Deucher 	switch (prim_walk) {
23740242f74dSAlex Deucher 	case 1:
23750242f74dSAlex Deucher 		for (i = 0; i < track->num_arrays; i++) {
23760242f74dSAlex Deucher 			size = track->arrays[i].esize * track->max_indx * 4;
23770242f74dSAlex Deucher 			if (track->arrays[i].robj == NULL) {
23780242f74dSAlex Deucher 				DRM_ERROR("(PW %u) Vertex array %u no buffer "
23790242f74dSAlex Deucher 					  "bound\n", prim_walk, i);
23800242f74dSAlex Deucher 				return -EINVAL;
23810242f74dSAlex Deucher 			}
23820242f74dSAlex Deucher 			if (size > radeon_bo_size(track->arrays[i].robj)) {
23830242f74dSAlex Deucher 				dev_err(rdev->dev, "(PW %u) Vertex array %u "
23840242f74dSAlex Deucher 					"need %lu dwords have %lu dwords\n",
23850242f74dSAlex Deucher 					prim_walk, i, size >> 2,
23860242f74dSAlex Deucher 					radeon_bo_size(track->arrays[i].robj)
23870242f74dSAlex Deucher 					>> 2);
23880242f74dSAlex Deucher 				DRM_ERROR("Max indices %u\n", track->max_indx);
23890242f74dSAlex Deucher 				return -EINVAL;
23900242f74dSAlex Deucher 			}
23910242f74dSAlex Deucher 		}
23920242f74dSAlex Deucher 		break;
23930242f74dSAlex Deucher 	case 2:
23940242f74dSAlex Deucher 		for (i = 0; i < track->num_arrays; i++) {
23950242f74dSAlex Deucher 			size = track->arrays[i].esize * (nverts - 1) * 4;
23960242f74dSAlex Deucher 			if (track->arrays[i].robj == NULL) {
23970242f74dSAlex Deucher 				DRM_ERROR("(PW %u) Vertex array %u no buffer "
23980242f74dSAlex Deucher 					  "bound\n", prim_walk, i);
23990242f74dSAlex Deucher 				return -EINVAL;
24000242f74dSAlex Deucher 			}
24010242f74dSAlex Deucher 			if (size > radeon_bo_size(track->arrays[i].robj)) {
24020242f74dSAlex Deucher 				dev_err(rdev->dev, "(PW %u) Vertex array %u "
24030242f74dSAlex Deucher 					"need %lu dwords have %lu dwords\n",
24040242f74dSAlex Deucher 					prim_walk, i, size >> 2,
24050242f74dSAlex Deucher 					radeon_bo_size(track->arrays[i].robj)
24060242f74dSAlex Deucher 					>> 2);
24070242f74dSAlex Deucher 				return -EINVAL;
24080242f74dSAlex Deucher 			}
24090242f74dSAlex Deucher 		}
24100242f74dSAlex Deucher 		break;
24110242f74dSAlex Deucher 	case 3:
24120242f74dSAlex Deucher 		size = track->vtx_size * nverts;
24130242f74dSAlex Deucher 		if (size != track->immd_dwords) {
24140242f74dSAlex Deucher 			DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
24150242f74dSAlex Deucher 				  track->immd_dwords, size);
24160242f74dSAlex Deucher 			DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
24170242f74dSAlex Deucher 				  nverts, track->vtx_size);
24180242f74dSAlex Deucher 			return -EINVAL;
24190242f74dSAlex Deucher 		}
24200242f74dSAlex Deucher 		break;
24210242f74dSAlex Deucher 	default:
24220242f74dSAlex Deucher 		DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
24230242f74dSAlex Deucher 			  prim_walk);
24240242f74dSAlex Deucher 		return -EINVAL;
24250242f74dSAlex Deucher 	}
24260242f74dSAlex Deucher 
24270242f74dSAlex Deucher 	if (track->tex_dirty) {
24280242f74dSAlex Deucher 		track->tex_dirty = false;
24290242f74dSAlex Deucher 		return r100_cs_track_texture_check(rdev, track);
24300242f74dSAlex Deucher 	}
24310242f74dSAlex Deucher 	return 0;
24320242f74dSAlex Deucher }
24330242f74dSAlex Deucher 
24340242f74dSAlex Deucher void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
24350242f74dSAlex Deucher {
24360242f74dSAlex Deucher 	unsigned i, face;
24370242f74dSAlex Deucher 
24380242f74dSAlex Deucher 	track->cb_dirty = true;
24390242f74dSAlex Deucher 	track->zb_dirty = true;
24400242f74dSAlex Deucher 	track->tex_dirty = true;
24410242f74dSAlex Deucher 	track->aa_dirty = true;
24420242f74dSAlex Deucher 
24430242f74dSAlex Deucher 	if (rdev->family < CHIP_R300) {
24440242f74dSAlex Deucher 		track->num_cb = 1;
24450242f74dSAlex Deucher 		if (rdev->family <= CHIP_RS200)
24460242f74dSAlex Deucher 			track->num_texture = 3;
24470242f74dSAlex Deucher 		else
24480242f74dSAlex Deucher 			track->num_texture = 6;
24490242f74dSAlex Deucher 		track->maxy = 2048;
24500242f74dSAlex Deucher 		track->separate_cube = 1;
24510242f74dSAlex Deucher 	} else {
24520242f74dSAlex Deucher 		track->num_cb = 4;
24530242f74dSAlex Deucher 		track->num_texture = 16;
24540242f74dSAlex Deucher 		track->maxy = 4096;
24550242f74dSAlex Deucher 		track->separate_cube = 0;
24560242f74dSAlex Deucher 		track->aaresolve = false;
24570242f74dSAlex Deucher 		track->aa.robj = NULL;
24580242f74dSAlex Deucher 	}
24590242f74dSAlex Deucher 
24600242f74dSAlex Deucher 	for (i = 0; i < track->num_cb; i++) {
24610242f74dSAlex Deucher 		track->cb[i].robj = NULL;
24620242f74dSAlex Deucher 		track->cb[i].pitch = 8192;
24630242f74dSAlex Deucher 		track->cb[i].cpp = 16;
24640242f74dSAlex Deucher 		track->cb[i].offset = 0;
24650242f74dSAlex Deucher 	}
24660242f74dSAlex Deucher 	track->z_enabled = true;
24670242f74dSAlex Deucher 	track->zb.robj = NULL;
24680242f74dSAlex Deucher 	track->zb.pitch = 8192;
24690242f74dSAlex Deucher 	track->zb.cpp = 4;
24700242f74dSAlex Deucher 	track->zb.offset = 0;
24710242f74dSAlex Deucher 	track->vtx_size = 0x7F;
24720242f74dSAlex Deucher 	track->immd_dwords = 0xFFFFFFFFUL;
24730242f74dSAlex Deucher 	track->num_arrays = 11;
24740242f74dSAlex Deucher 	track->max_indx = 0x00FFFFFFUL;
24750242f74dSAlex Deucher 	for (i = 0; i < track->num_arrays; i++) {
24760242f74dSAlex Deucher 		track->arrays[i].robj = NULL;
24770242f74dSAlex Deucher 		track->arrays[i].esize = 0x7F;
24780242f74dSAlex Deucher 	}
24790242f74dSAlex Deucher 	for (i = 0; i < track->num_texture; i++) {
24800242f74dSAlex Deucher 		track->textures[i].compress_format = R100_TRACK_COMP_NONE;
24810242f74dSAlex Deucher 		track->textures[i].pitch = 16536;
24820242f74dSAlex Deucher 		track->textures[i].width = 16536;
24830242f74dSAlex Deucher 		track->textures[i].height = 16536;
24840242f74dSAlex Deucher 		track->textures[i].width_11 = 1 << 11;
24850242f74dSAlex Deucher 		track->textures[i].height_11 = 1 << 11;
24860242f74dSAlex Deucher 		track->textures[i].num_levels = 12;
24870242f74dSAlex Deucher 		if (rdev->family <= CHIP_RS200) {
24880242f74dSAlex Deucher 			track->textures[i].tex_coord_type = 0;
24890242f74dSAlex Deucher 			track->textures[i].txdepth = 0;
24900242f74dSAlex Deucher 		} else {
24910242f74dSAlex Deucher 			track->textures[i].txdepth = 16;
24920242f74dSAlex Deucher 			track->textures[i].tex_coord_type = 1;
24930242f74dSAlex Deucher 		}
24940242f74dSAlex Deucher 		track->textures[i].cpp = 64;
24950242f74dSAlex Deucher 		track->textures[i].robj = NULL;
24960242f74dSAlex Deucher 		/* CS IB emission code makes sure texture unit are disabled */
24970242f74dSAlex Deucher 		track->textures[i].enabled = false;
24980242f74dSAlex Deucher 		track->textures[i].lookup_disable = false;
24990242f74dSAlex Deucher 		track->textures[i].roundup_w = true;
25000242f74dSAlex Deucher 		track->textures[i].roundup_h = true;
25010242f74dSAlex Deucher 		if (track->separate_cube)
25020242f74dSAlex Deucher 			for (face = 0; face < 5; face++) {
25030242f74dSAlex Deucher 				track->textures[i].cube_info[face].robj = NULL;
25040242f74dSAlex Deucher 				track->textures[i].cube_info[face].width = 16536;
25050242f74dSAlex Deucher 				track->textures[i].cube_info[face].height = 16536;
25060242f74dSAlex Deucher 				track->textures[i].cube_info[face].offset = 0;
25070242f74dSAlex Deucher 			}
25080242f74dSAlex Deucher 	}
25090242f74dSAlex Deucher }
2510771fe6b9SJerome Glisse 
2511771fe6b9SJerome Glisse /*
2512771fe6b9SJerome Glisse  * Global GPU functions
2513771fe6b9SJerome Glisse  */
25141109ca09SLauri Kasanen static void r100_errata(struct radeon_device *rdev)
2515771fe6b9SJerome Glisse {
2516771fe6b9SJerome Glisse 	rdev->pll_errata = 0;
2517771fe6b9SJerome Glisse 
2518771fe6b9SJerome Glisse 	if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
2519771fe6b9SJerome Glisse 		rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
2520771fe6b9SJerome Glisse 	}
2521771fe6b9SJerome Glisse 
2522771fe6b9SJerome Glisse 	if (rdev->family == CHIP_RV100 ||
2523771fe6b9SJerome Glisse 	    rdev->family == CHIP_RS100 ||
2524771fe6b9SJerome Glisse 	    rdev->family == CHIP_RS200) {
2525771fe6b9SJerome Glisse 		rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
2526771fe6b9SJerome Glisse 	}
2527771fe6b9SJerome Glisse }
2528771fe6b9SJerome Glisse 
25291109ca09SLauri Kasanen static int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
2530771fe6b9SJerome Glisse {
2531771fe6b9SJerome Glisse 	unsigned i;
2532771fe6b9SJerome Glisse 	uint32_t tmp;
2533771fe6b9SJerome Glisse 
2534771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2535771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
2536771fe6b9SJerome Glisse 		if (tmp >= n) {
2537771fe6b9SJerome Glisse 			return 0;
2538771fe6b9SJerome Glisse 		}
2539771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2540771fe6b9SJerome Glisse 	}
2541771fe6b9SJerome Glisse 	return -1;
2542771fe6b9SJerome Glisse }
2543771fe6b9SJerome Glisse 
2544771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev)
2545771fe6b9SJerome Glisse {
2546771fe6b9SJerome Glisse 	unsigned i;
2547771fe6b9SJerome Glisse 	uint32_t tmp;
2548771fe6b9SJerome Glisse 
2549771fe6b9SJerome Glisse 	if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
2550771fe6b9SJerome Glisse 		printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
2551771fe6b9SJerome Glisse 		       " Bad things might happen.\n");
2552771fe6b9SJerome Glisse 	}
2553771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2554771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_RBBM_STATUS);
25554612dc97SAlex Deucher 		if (!(tmp & RADEON_RBBM_ACTIVE)) {
2556771fe6b9SJerome Glisse 			return 0;
2557771fe6b9SJerome Glisse 		}
2558771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2559771fe6b9SJerome Glisse 	}
2560771fe6b9SJerome Glisse 	return -1;
2561771fe6b9SJerome Glisse }
2562771fe6b9SJerome Glisse 
2563771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev)
2564771fe6b9SJerome Glisse {
2565771fe6b9SJerome Glisse 	unsigned i;
2566771fe6b9SJerome Glisse 	uint32_t tmp;
2567771fe6b9SJerome Glisse 
2568771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2569771fe6b9SJerome Glisse 		/* read MC_STATUS */
25704612dc97SAlex Deucher 		tmp = RREG32(RADEON_MC_STATUS);
25714612dc97SAlex Deucher 		if (tmp & RADEON_MC_IDLE) {
2572771fe6b9SJerome Glisse 			return 0;
2573771fe6b9SJerome Glisse 		}
2574771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2575771fe6b9SJerome Glisse 	}
2576771fe6b9SJerome Glisse 	return -1;
2577771fe6b9SJerome Glisse }
2578771fe6b9SJerome Glisse 
2579e32eb50dSChristian König bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
2580771fe6b9SJerome Glisse {
2581225758d8SJerome Glisse 	u32 rbbm_status;
2582771fe6b9SJerome Glisse 
2583225758d8SJerome Glisse 	rbbm_status = RREG32(R_000E40_RBBM_STATUS);
2584225758d8SJerome Glisse 	if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
2585069211e5SChristian König 		radeon_ring_lockup_update(ring);
2586225758d8SJerome Glisse 		return false;
2587225758d8SJerome Glisse 	}
2588225758d8SJerome Glisse 	/* force CP activities */
25897b9ef16bSChristian König 	radeon_ring_force_activity(rdev, ring);
2590069211e5SChristian König 	return radeon_ring_test_lockup(rdev, ring);
2591225758d8SJerome Glisse }
2592225758d8SJerome Glisse 
259374da01dcSAlex Deucher /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
259474da01dcSAlex Deucher void r100_enable_bm(struct radeon_device *rdev)
259574da01dcSAlex Deucher {
259674da01dcSAlex Deucher 	uint32_t tmp;
259774da01dcSAlex Deucher 	/* Enable bus mastering */
259874da01dcSAlex Deucher 	tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
259974da01dcSAlex Deucher 	WREG32(RADEON_BUS_CNTL, tmp);
260074da01dcSAlex Deucher }
260174da01dcSAlex Deucher 
260290aca4d2SJerome Glisse void r100_bm_disable(struct radeon_device *rdev)
260390aca4d2SJerome Glisse {
260490aca4d2SJerome Glisse 	u32 tmp;
260590aca4d2SJerome Glisse 
260690aca4d2SJerome Glisse 	/* disable bus mastering */
260790aca4d2SJerome Glisse 	tmp = RREG32(R_000030_BUS_CNTL);
260890aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
2609771fe6b9SJerome Glisse 	mdelay(1);
261090aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
261190aca4d2SJerome Glisse 	mdelay(1);
261290aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
261390aca4d2SJerome Glisse 	tmp = RREG32(RADEON_BUS_CNTL);
261490aca4d2SJerome Glisse 	mdelay(1);
2615642ce525SMichel Dänzer 	pci_clear_master(rdev->pdev);
261690aca4d2SJerome Glisse 	mdelay(1);
261790aca4d2SJerome Glisse }
261890aca4d2SJerome Glisse 
2619a2d07b74SJerome Glisse int r100_asic_reset(struct radeon_device *rdev)
2620771fe6b9SJerome Glisse {
262190aca4d2SJerome Glisse 	struct r100_mc_save save;
262290aca4d2SJerome Glisse 	u32 status, tmp;
262325b2ec5bSAlex Deucher 	int ret = 0;
2624771fe6b9SJerome Glisse 
262590aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
262690aca4d2SJerome Glisse 	if (!G_000E40_GUI_ACTIVE(status)) {
2627771fe6b9SJerome Glisse 		return 0;
2628771fe6b9SJerome Glisse 	}
262925b2ec5bSAlex Deucher 	r100_mc_stop(rdev, &save);
263090aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
263190aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
263290aca4d2SJerome Glisse 	/* stop CP */
263390aca4d2SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, 0);
263490aca4d2SJerome Glisse 	tmp = RREG32(RADEON_CP_RB_CNTL);
263590aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
263690aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_RPTR_WR, 0);
263790aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_WPTR, 0);
263890aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp);
263990aca4d2SJerome Glisse 	/* save PCI state */
264090aca4d2SJerome Glisse 	pci_save_state(rdev->pdev);
264190aca4d2SJerome Glisse 	/* disable bus mastering */
264290aca4d2SJerome Glisse 	r100_bm_disable(rdev);
264390aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
264490aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_RE(1) |
264590aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_PP(1) |
264690aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_RB(1));
264790aca4d2SJerome Glisse 	RREG32(R_0000F0_RBBM_SOFT_RESET);
264890aca4d2SJerome Glisse 	mdelay(500);
264990aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
265090aca4d2SJerome Glisse 	mdelay(1);
265190aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
265290aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2653771fe6b9SJerome Glisse 	/* reset CP */
265490aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
265590aca4d2SJerome Glisse 	RREG32(R_0000F0_RBBM_SOFT_RESET);
265690aca4d2SJerome Glisse 	mdelay(500);
265790aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
265890aca4d2SJerome Glisse 	mdelay(1);
265990aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
266090aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
266190aca4d2SJerome Glisse 	/* restore PCI & busmastering */
266290aca4d2SJerome Glisse 	pci_restore_state(rdev->pdev);
266390aca4d2SJerome Glisse 	r100_enable_bm(rdev);
2664771fe6b9SJerome Glisse 	/* Check if GPU is idle */
266590aca4d2SJerome Glisse 	if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
266690aca4d2SJerome Glisse 		G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
266790aca4d2SJerome Glisse 		dev_err(rdev->dev, "failed to reset GPU\n");
266825b2ec5bSAlex Deucher 		ret = -1;
266925b2ec5bSAlex Deucher 	} else
267090aca4d2SJerome Glisse 		dev_info(rdev->dev, "GPU reset succeed\n");
267125b2ec5bSAlex Deucher 	r100_mc_resume(rdev, &save);
267225b2ec5bSAlex Deucher 	return ret;
2673771fe6b9SJerome Glisse }
2674771fe6b9SJerome Glisse 
267592cde00cSAlex Deucher void r100_set_common_regs(struct radeon_device *rdev)
267692cde00cSAlex Deucher {
26772739d49cSAlex Deucher 	struct drm_device *dev = rdev->ddev;
26782739d49cSAlex Deucher 	bool force_dac2 = false;
2679d668046cSDave Airlie 	u32 tmp;
26802739d49cSAlex Deucher 
268192cde00cSAlex Deucher 	/* set these so they don't interfere with anything */
268292cde00cSAlex Deucher 	WREG32(RADEON_OV0_SCALE_CNTL, 0);
268392cde00cSAlex Deucher 	WREG32(RADEON_SUBPIC_CNTL, 0);
268492cde00cSAlex Deucher 	WREG32(RADEON_VIPH_CONTROL, 0);
268592cde00cSAlex Deucher 	WREG32(RADEON_I2C_CNTL_1, 0);
268692cde00cSAlex Deucher 	WREG32(RADEON_DVI_I2C_CNTL_1, 0);
268792cde00cSAlex Deucher 	WREG32(RADEON_CAP0_TRIG_CNTL, 0);
268892cde00cSAlex Deucher 	WREG32(RADEON_CAP1_TRIG_CNTL, 0);
26892739d49cSAlex Deucher 
26902739d49cSAlex Deucher 	/* always set up dac2 on rn50 and some rv100 as lots
26912739d49cSAlex Deucher 	 * of servers seem to wire it up to a VGA port but
26922739d49cSAlex Deucher 	 * don't report it in the bios connector
26932739d49cSAlex Deucher 	 * table.
26942739d49cSAlex Deucher 	 */
26952739d49cSAlex Deucher 	switch (dev->pdev->device) {
26962739d49cSAlex Deucher 		/* RN50 */
26972739d49cSAlex Deucher 	case 0x515e:
26982739d49cSAlex Deucher 	case 0x5969:
26992739d49cSAlex Deucher 		force_dac2 = true;
27002739d49cSAlex Deucher 		break;
27012739d49cSAlex Deucher 		/* RV100*/
27022739d49cSAlex Deucher 	case 0x5159:
27032739d49cSAlex Deucher 	case 0x515a:
27042739d49cSAlex Deucher 		/* DELL triple head servers */
27052739d49cSAlex Deucher 		if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
27062739d49cSAlex Deucher 		    ((dev->pdev->subsystem_device == 0x016c) ||
27072739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016d) ||
27082739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016e) ||
27092739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016f) ||
27102739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x0170) ||
27112739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x017d) ||
27122739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x017e) ||
27132739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x0183) ||
27142739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x018a) ||
27152739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x019a)))
27162739d49cSAlex Deucher 			force_dac2 = true;
27172739d49cSAlex Deucher 		break;
27182739d49cSAlex Deucher 	}
27192739d49cSAlex Deucher 
27202739d49cSAlex Deucher 	if (force_dac2) {
27212739d49cSAlex Deucher 		u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
27222739d49cSAlex Deucher 		u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
27232739d49cSAlex Deucher 		u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
27242739d49cSAlex Deucher 
27252739d49cSAlex Deucher 		/* For CRT on DAC2, don't turn it on if BIOS didn't
27262739d49cSAlex Deucher 		   enable it, even it's detected.
27272739d49cSAlex Deucher 		*/
27282739d49cSAlex Deucher 
27292739d49cSAlex Deucher 		/* force it to crtc0 */
27302739d49cSAlex Deucher 		dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
27312739d49cSAlex Deucher 		dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
27322739d49cSAlex Deucher 		disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
27332739d49cSAlex Deucher 
27342739d49cSAlex Deucher 		/* set up the TV DAC */
27352739d49cSAlex Deucher 		tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
27362739d49cSAlex Deucher 				 RADEON_TV_DAC_STD_MASK |
27372739d49cSAlex Deucher 				 RADEON_TV_DAC_RDACPD |
27382739d49cSAlex Deucher 				 RADEON_TV_DAC_GDACPD |
27392739d49cSAlex Deucher 				 RADEON_TV_DAC_BDACPD |
27402739d49cSAlex Deucher 				 RADEON_TV_DAC_BGADJ_MASK |
27412739d49cSAlex Deucher 				 RADEON_TV_DAC_DACADJ_MASK);
27422739d49cSAlex Deucher 		tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
27432739d49cSAlex Deucher 				RADEON_TV_DAC_NHOLD |
27442739d49cSAlex Deucher 				RADEON_TV_DAC_STD_PS2 |
27452739d49cSAlex Deucher 				(0x58 << 16));
27462739d49cSAlex Deucher 
27472739d49cSAlex Deucher 		WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
27482739d49cSAlex Deucher 		WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
27492739d49cSAlex Deucher 		WREG32(RADEON_DAC_CNTL2, dac2_cntl);
27502739d49cSAlex Deucher 	}
2751d668046cSDave Airlie 
2752d668046cSDave Airlie 	/* switch PM block to ACPI mode */
2753d668046cSDave Airlie 	tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
2754d668046cSDave Airlie 	tmp &= ~RADEON_PM_MODE_SEL;
2755d668046cSDave Airlie 	WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
2756d668046cSDave Airlie 
275792cde00cSAlex Deucher }
2758771fe6b9SJerome Glisse 
2759771fe6b9SJerome Glisse /*
2760771fe6b9SJerome Glisse  * VRAM info
2761771fe6b9SJerome Glisse  */
2762771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev)
2763771fe6b9SJerome Glisse {
2764771fe6b9SJerome Glisse 	uint32_t tmp;
2765771fe6b9SJerome Glisse 
2766771fe6b9SJerome Glisse 	rdev->mc.vram_is_ddr = false;
2767771fe6b9SJerome Glisse 	if (rdev->flags & RADEON_IS_IGP)
2768771fe6b9SJerome Glisse 		rdev->mc.vram_is_ddr = true;
2769771fe6b9SJerome Glisse 	else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
2770771fe6b9SJerome Glisse 		rdev->mc.vram_is_ddr = true;
2771771fe6b9SJerome Glisse 	if ((rdev->family == CHIP_RV100) ||
2772771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS100) ||
2773771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS200)) {
2774771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_MEM_CNTL);
2775771fe6b9SJerome Glisse 		if (tmp & RV100_HALF_MODE) {
2776771fe6b9SJerome Glisse 			rdev->mc.vram_width = 32;
2777771fe6b9SJerome Glisse 		} else {
2778771fe6b9SJerome Glisse 			rdev->mc.vram_width = 64;
2779771fe6b9SJerome Glisse 		}
2780771fe6b9SJerome Glisse 		if (rdev->flags & RADEON_SINGLE_CRTC) {
2781771fe6b9SJerome Glisse 			rdev->mc.vram_width /= 4;
2782771fe6b9SJerome Glisse 			rdev->mc.vram_is_ddr = true;
2783771fe6b9SJerome Glisse 		}
2784771fe6b9SJerome Glisse 	} else if (rdev->family <= CHIP_RV280) {
2785771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_MEM_CNTL);
2786771fe6b9SJerome Glisse 		if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
2787771fe6b9SJerome Glisse 			rdev->mc.vram_width = 128;
2788771fe6b9SJerome Glisse 		} else {
2789771fe6b9SJerome Glisse 			rdev->mc.vram_width = 64;
2790771fe6b9SJerome Glisse 		}
2791771fe6b9SJerome Glisse 	} else {
2792771fe6b9SJerome Glisse 		/* newer IGPs */
2793771fe6b9SJerome Glisse 		rdev->mc.vram_width = 128;
2794771fe6b9SJerome Glisse 	}
2795771fe6b9SJerome Glisse }
2796771fe6b9SJerome Glisse 
27972a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev)
2798771fe6b9SJerome Glisse {
27992a0f8918SDave Airlie 	u32 aper_size;
28002a0f8918SDave Airlie 	u8 byte;
28012a0f8918SDave Airlie 
28022a0f8918SDave Airlie 	aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
28032a0f8918SDave Airlie 
28042a0f8918SDave Airlie 	/* Set HDP_APER_CNTL only on cards that are known not to be broken,
28052a0f8918SDave Airlie 	 * that is has the 2nd generation multifunction PCI interface
28062a0f8918SDave Airlie 	 */
28072a0f8918SDave Airlie 	if (rdev->family == CHIP_RV280 ||
28082a0f8918SDave Airlie 	    rdev->family >= CHIP_RV350) {
28092a0f8918SDave Airlie 		WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
28102a0f8918SDave Airlie 		       ~RADEON_HDP_APER_CNTL);
28112a0f8918SDave Airlie 		DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
28122a0f8918SDave Airlie 		return aper_size * 2;
28132a0f8918SDave Airlie 	}
28142a0f8918SDave Airlie 
28152a0f8918SDave Airlie 	/* Older cards have all sorts of funny issues to deal with. First
28162a0f8918SDave Airlie 	 * check if it's a multifunction card by reading the PCI config
28172a0f8918SDave Airlie 	 * header type... Limit those to one aperture size
28182a0f8918SDave Airlie 	 */
28192a0f8918SDave Airlie 	pci_read_config_byte(rdev->pdev, 0xe, &byte);
28202a0f8918SDave Airlie 	if (byte & 0x80) {
28212a0f8918SDave Airlie 		DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
28222a0f8918SDave Airlie 		DRM_INFO("Limiting VRAM to one aperture\n");
28232a0f8918SDave Airlie 		return aper_size;
28242a0f8918SDave Airlie 	}
28252a0f8918SDave Airlie 
28262a0f8918SDave Airlie 	/* Single function older card. We read HDP_APER_CNTL to see how the BIOS
28272a0f8918SDave Airlie 	 * have set it up. We don't write this as it's broken on some ASICs but
28282a0f8918SDave Airlie 	 * we expect the BIOS to have done the right thing (might be too optimistic...)
28292a0f8918SDave Airlie 	 */
28302a0f8918SDave Airlie 	if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
28312a0f8918SDave Airlie 		return aper_size * 2;
28322a0f8918SDave Airlie 	return aper_size;
28332a0f8918SDave Airlie }
28342a0f8918SDave Airlie 
28352a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev)
28362a0f8918SDave Airlie {
28372a0f8918SDave Airlie 	u64 config_aper_size;
28382a0f8918SDave Airlie 
2839d594e46aSJerome Glisse 	/* work out accessible VRAM */
284001d73a69SJordan Crouse 	rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
284101d73a69SJordan Crouse 	rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
284251e5fcd3SJerome Glisse 	rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
284351e5fcd3SJerome Glisse 	/* FIXME we don't use the second aperture yet when we could use it */
284451e5fcd3SJerome Glisse 	if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
284551e5fcd3SJerome Glisse 		rdev->mc.visible_vram_size = rdev->mc.aper_size;
28462a0f8918SDave Airlie 	config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2847771fe6b9SJerome Glisse 	if (rdev->flags & RADEON_IS_IGP) {
2848771fe6b9SJerome Glisse 		uint32_t tom;
2849771fe6b9SJerome Glisse 		/* read NB_TOM to get the amount of ram stolen for the GPU */
2850771fe6b9SJerome Glisse 		tom = RREG32(RADEON_NB_TOM);
28517a50f01aSDave Airlie 		rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
28527a50f01aSDave Airlie 		WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
28537a50f01aSDave Airlie 		rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2854771fe6b9SJerome Glisse 	} else {
28557a50f01aSDave Airlie 		rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
2856771fe6b9SJerome Glisse 		/* Some production boards of m6 will report 0
2857771fe6b9SJerome Glisse 		 * if it's 8 MB
2858771fe6b9SJerome Glisse 		 */
28597a50f01aSDave Airlie 		if (rdev->mc.real_vram_size == 0) {
28607a50f01aSDave Airlie 			rdev->mc.real_vram_size = 8192 * 1024;
28617a50f01aSDave Airlie 			WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2862771fe6b9SJerome Glisse 		}
28632a0f8918SDave Airlie 		/* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
2864d594e46aSJerome Glisse 		 * Novell bug 204882 + along with lots of ubuntu ones
2865d594e46aSJerome Glisse 		 */
2866b7d8cce5SAlex Deucher 		if (rdev->mc.aper_size > config_aper_size)
2867b7d8cce5SAlex Deucher 			config_aper_size = rdev->mc.aper_size;
2868b7d8cce5SAlex Deucher 
28697a50f01aSDave Airlie 		if (config_aper_size > rdev->mc.real_vram_size)
28707a50f01aSDave Airlie 			rdev->mc.mc_vram_size = config_aper_size;
28717a50f01aSDave Airlie 		else
28727a50f01aSDave Airlie 			rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2873771fe6b9SJerome Glisse 	}
2874d594e46aSJerome Glisse }
28752a0f8918SDave Airlie 
287628d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state)
287728d52043SDave Airlie {
287828d52043SDave Airlie 	uint32_t temp;
287928d52043SDave Airlie 
288028d52043SDave Airlie 	temp = RREG32(RADEON_CONFIG_CNTL);
288128d52043SDave Airlie 	if (state == false) {
2882d75ee3beSAlex Deucher 		temp &= ~RADEON_CFG_VGA_RAM_EN;
2883d75ee3beSAlex Deucher 		temp |= RADEON_CFG_VGA_IO_DIS;
288428d52043SDave Airlie 	} else {
2885d75ee3beSAlex Deucher 		temp &= ~RADEON_CFG_VGA_IO_DIS;
288628d52043SDave Airlie 	}
288728d52043SDave Airlie 	WREG32(RADEON_CONFIG_CNTL, temp);
288828d52043SDave Airlie }
288928d52043SDave Airlie 
28901109ca09SLauri Kasanen static void r100_mc_init(struct radeon_device *rdev)
28912a0f8918SDave Airlie {
2892d594e46aSJerome Glisse 	u64 base;
28932a0f8918SDave Airlie 
2894d594e46aSJerome Glisse 	r100_vram_get_type(rdev);
28952a0f8918SDave Airlie 	r100_vram_init_sizes(rdev);
2896d594e46aSJerome Glisse 	base = rdev->mc.aper_base;
2897d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_IGP)
2898d594e46aSJerome Glisse 		base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
2899d594e46aSJerome Glisse 	radeon_vram_location(rdev, &rdev->mc, base);
29008d369bb1SAlex Deucher 	rdev->mc.gtt_base_align = 0;
2901d594e46aSJerome Glisse 	if (!(rdev->flags & RADEON_IS_AGP))
2902d594e46aSJerome Glisse 		radeon_gtt_location(rdev, &rdev->mc);
2903f47299c5SAlex Deucher 	radeon_update_bandwidth_info(rdev);
2904771fe6b9SJerome Glisse }
2905771fe6b9SJerome Glisse 
2906771fe6b9SJerome Glisse 
2907771fe6b9SJerome Glisse /*
2908771fe6b9SJerome Glisse  * Indirect registers accessor
2909771fe6b9SJerome Glisse  */
2910771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev)
2911771fe6b9SJerome Glisse {
29124ce9198eSAlex Deucher 	if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
2913771fe6b9SJerome Glisse 		(void)RREG32(RADEON_CLOCK_CNTL_DATA);
2914771fe6b9SJerome Glisse 		(void)RREG32(RADEON_CRTC_GEN_CNTL);
2915771fe6b9SJerome Glisse 	}
29164ce9198eSAlex Deucher }
2917771fe6b9SJerome Glisse 
2918771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev)
2919771fe6b9SJerome Glisse {
2920771fe6b9SJerome Glisse 	/* This workarounds is necessary on RV100, RS100 and RS200 chips
2921771fe6b9SJerome Glisse 	 * or the chip could hang on a subsequent access
2922771fe6b9SJerome Glisse 	 */
2923771fe6b9SJerome Glisse 	if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
29244de833c3SArnd Bergmann 		mdelay(5);
2925771fe6b9SJerome Glisse 	}
2926771fe6b9SJerome Glisse 
2927771fe6b9SJerome Glisse 	/* This function is required to workaround a hardware bug in some (all?)
2928771fe6b9SJerome Glisse 	 * revisions of the R300.  This workaround should be called after every
2929771fe6b9SJerome Glisse 	 * CLOCK_CNTL_INDEX register access.  If not, register reads afterward
2930771fe6b9SJerome Glisse 	 * may not be correct.
2931771fe6b9SJerome Glisse 	 */
2932771fe6b9SJerome Glisse 	if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
2933771fe6b9SJerome Glisse 		uint32_t save, tmp;
2934771fe6b9SJerome Glisse 
2935771fe6b9SJerome Glisse 		save = RREG32(RADEON_CLOCK_CNTL_INDEX);
2936771fe6b9SJerome Glisse 		tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
2937771fe6b9SJerome Glisse 		WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
2938771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
2939771fe6b9SJerome Glisse 		WREG32(RADEON_CLOCK_CNTL_INDEX, save);
2940771fe6b9SJerome Glisse 	}
2941771fe6b9SJerome Glisse }
2942771fe6b9SJerome Glisse 
2943771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
2944771fe6b9SJerome Glisse {
2945771fe6b9SJerome Glisse 	uint32_t data;
2946771fe6b9SJerome Glisse 
2947771fe6b9SJerome Glisse 	WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
2948771fe6b9SJerome Glisse 	r100_pll_errata_after_index(rdev);
2949771fe6b9SJerome Glisse 	data = RREG32(RADEON_CLOCK_CNTL_DATA);
2950771fe6b9SJerome Glisse 	r100_pll_errata_after_data(rdev);
2951771fe6b9SJerome Glisse 	return data;
2952771fe6b9SJerome Glisse }
2953771fe6b9SJerome Glisse 
2954771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2955771fe6b9SJerome Glisse {
2956771fe6b9SJerome Glisse 	WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
2957771fe6b9SJerome Glisse 	r100_pll_errata_after_index(rdev);
2958771fe6b9SJerome Glisse 	WREG32(RADEON_CLOCK_CNTL_DATA, v);
2959771fe6b9SJerome Glisse 	r100_pll_errata_after_data(rdev);
2960771fe6b9SJerome Glisse }
2961771fe6b9SJerome Glisse 
29621109ca09SLauri Kasanen static void r100_set_safe_registers(struct radeon_device *rdev)
2963068a117cSJerome Glisse {
2964551ebd83SDave Airlie 	if (ASIC_IS_RN50(rdev)) {
2965551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
2966551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
2967551ebd83SDave Airlie 	} else if (rdev->family < CHIP_R200) {
2968551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
2969551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
2970551ebd83SDave Airlie 	} else {
2971d4550907SJerome Glisse 		r200_set_safe_registers(rdev);
2972551ebd83SDave Airlie 	}
2973068a117cSJerome Glisse }
2974068a117cSJerome Glisse 
2975771fe6b9SJerome Glisse /*
2976771fe6b9SJerome Glisse  * Debugfs info
2977771fe6b9SJerome Glisse  */
2978771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2979771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
2980771fe6b9SJerome Glisse {
2981771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2982771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2983771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2984771fe6b9SJerome Glisse 	uint32_t reg, value;
2985771fe6b9SJerome Glisse 	unsigned i;
2986771fe6b9SJerome Glisse 
2987771fe6b9SJerome Glisse 	seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
2988771fe6b9SJerome Glisse 	seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
2989771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2990771fe6b9SJerome Glisse 	for (i = 0; i < 64; i++) {
2991771fe6b9SJerome Glisse 		WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
2992771fe6b9SJerome Glisse 		reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
2993771fe6b9SJerome Glisse 		WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
2994771fe6b9SJerome Glisse 		value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
2995771fe6b9SJerome Glisse 		seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
2996771fe6b9SJerome Glisse 	}
2997771fe6b9SJerome Glisse 	return 0;
2998771fe6b9SJerome Glisse }
2999771fe6b9SJerome Glisse 
3000771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
3001771fe6b9SJerome Glisse {
3002771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
3003771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
3004771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
3005e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
3006771fe6b9SJerome Glisse 	uint32_t rdp, wdp;
3007771fe6b9SJerome Glisse 	unsigned count, i, j;
3008771fe6b9SJerome Glisse 
3009e32eb50dSChristian König 	radeon_ring_free_size(rdev, ring);
3010771fe6b9SJerome Glisse 	rdp = RREG32(RADEON_CP_RB_RPTR);
3011771fe6b9SJerome Glisse 	wdp = RREG32(RADEON_CP_RB_WPTR);
3012e32eb50dSChristian König 	count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
3013771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
3014771fe6b9SJerome Glisse 	seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
3015771fe6b9SJerome Glisse 	seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
3016e32eb50dSChristian König 	seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
3017771fe6b9SJerome Glisse 	seq_printf(m, "%u dwords in ring\n", count);
3018771fe6b9SJerome Glisse 	for (j = 0; j <= count; j++) {
3019e32eb50dSChristian König 		i = (rdp + j) & ring->ptr_mask;
3020e32eb50dSChristian König 		seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
3021771fe6b9SJerome Glisse 	}
3022771fe6b9SJerome Glisse 	return 0;
3023771fe6b9SJerome Glisse }
3024771fe6b9SJerome Glisse 
3025771fe6b9SJerome Glisse 
3026771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
3027771fe6b9SJerome Glisse {
3028771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
3029771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
3030771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
3031771fe6b9SJerome Glisse 	uint32_t csq_stat, csq2_stat, tmp;
3032771fe6b9SJerome Glisse 	unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
3033771fe6b9SJerome Glisse 	unsigned i;
3034771fe6b9SJerome Glisse 
3035771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
3036771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
3037771fe6b9SJerome Glisse 	csq_stat = RREG32(RADEON_CP_CSQ_STAT);
3038771fe6b9SJerome Glisse 	csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
3039771fe6b9SJerome Glisse 	r_rptr = (csq_stat >> 0) & 0x3ff;
3040771fe6b9SJerome Glisse 	r_wptr = (csq_stat >> 10) & 0x3ff;
3041771fe6b9SJerome Glisse 	ib1_rptr = (csq_stat >> 20) & 0x3ff;
3042771fe6b9SJerome Glisse 	ib1_wptr = (csq2_stat >> 0) & 0x3ff;
3043771fe6b9SJerome Glisse 	ib2_rptr = (csq2_stat >> 10) & 0x3ff;
3044771fe6b9SJerome Glisse 	ib2_wptr = (csq2_stat >> 20) & 0x3ff;
3045771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
3046771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
3047771fe6b9SJerome Glisse 	seq_printf(m, "Ring rptr %u\n", r_rptr);
3048771fe6b9SJerome Glisse 	seq_printf(m, "Ring wptr %u\n", r_wptr);
3049771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
3050771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
3051771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
3052771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
3053771fe6b9SJerome Glisse 	/* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
3054771fe6b9SJerome Glisse 	 * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
3055771fe6b9SJerome Glisse 	seq_printf(m, "Ring fifo:\n");
3056771fe6b9SJerome Glisse 	for (i = 0; i < 256; i++) {
3057771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
3058771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
3059771fe6b9SJerome Glisse 		seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
3060771fe6b9SJerome Glisse 	}
3061771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 fifo:\n");
3062771fe6b9SJerome Glisse 	for (i = 256; i <= 512; i++) {
3063771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
3064771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
3065771fe6b9SJerome Glisse 		seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
3066771fe6b9SJerome Glisse 	}
3067771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 fifo:\n");
3068771fe6b9SJerome Glisse 	for (i = 640; i < ib1_wptr; i++) {
3069771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
3070771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
3071771fe6b9SJerome Glisse 		seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
3072771fe6b9SJerome Glisse 	}
3073771fe6b9SJerome Glisse 	return 0;
3074771fe6b9SJerome Glisse }
3075771fe6b9SJerome Glisse 
3076771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data)
3077771fe6b9SJerome Glisse {
3078771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
3079771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
3080771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
3081771fe6b9SJerome Glisse 	uint32_t tmp;
3082771fe6b9SJerome Glisse 
3083771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_CONFIG_MEMSIZE);
3084771fe6b9SJerome Glisse 	seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
3085771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_MC_FB_LOCATION);
3086771fe6b9SJerome Glisse 	seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
3087771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_BUS_CNTL);
3088771fe6b9SJerome Glisse 	seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
3089771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_MC_AGP_LOCATION);
3090771fe6b9SJerome Glisse 	seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
3091771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AGP_BASE);
3092771fe6b9SJerome Glisse 	seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
3093771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_HOST_PATH_CNTL);
3094771fe6b9SJerome Glisse 	seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
3095771fe6b9SJerome Glisse 	tmp = RREG32(0x01D0);
3096771fe6b9SJerome Glisse 	seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
3097771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_LO_ADDR);
3098771fe6b9SJerome Glisse 	seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
3099771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_HI_ADDR);
3100771fe6b9SJerome Glisse 	seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
3101771fe6b9SJerome Glisse 	tmp = RREG32(0x01E4);
3102771fe6b9SJerome Glisse 	seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
3103771fe6b9SJerome Glisse 	return 0;
3104771fe6b9SJerome Glisse }
3105771fe6b9SJerome Glisse 
3106771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = {
3107771fe6b9SJerome Glisse 	{"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
3108771fe6b9SJerome Glisse };
3109771fe6b9SJerome Glisse 
3110771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = {
3111771fe6b9SJerome Glisse 	{"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
3112771fe6b9SJerome Glisse 	{"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
3113771fe6b9SJerome Glisse };
3114771fe6b9SJerome Glisse 
3115771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = {
3116771fe6b9SJerome Glisse 	{"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
3117771fe6b9SJerome Glisse };
3118771fe6b9SJerome Glisse #endif
3119771fe6b9SJerome Glisse 
3120771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev)
3121771fe6b9SJerome Glisse {
3122771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
3123771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
3124771fe6b9SJerome Glisse #else
3125771fe6b9SJerome Glisse 	return 0;
3126771fe6b9SJerome Glisse #endif
3127771fe6b9SJerome Glisse }
3128771fe6b9SJerome Glisse 
3129771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev)
3130771fe6b9SJerome Glisse {
3131771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
3132771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
3133771fe6b9SJerome Glisse #else
3134771fe6b9SJerome Glisse 	return 0;
3135771fe6b9SJerome Glisse #endif
3136771fe6b9SJerome Glisse }
3137771fe6b9SJerome Glisse 
3138771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev)
3139771fe6b9SJerome Glisse {
3140771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
3141771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
3142771fe6b9SJerome Glisse #else
3143771fe6b9SJerome Glisse 	return 0;
3144771fe6b9SJerome Glisse #endif
3145771fe6b9SJerome Glisse }
3146e024e110SDave Airlie 
3147e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg,
3148e024e110SDave Airlie 			 uint32_t tiling_flags, uint32_t pitch,
3149e024e110SDave Airlie 			 uint32_t offset, uint32_t obj_size)
3150e024e110SDave Airlie {
3151e024e110SDave Airlie 	int surf_index = reg * 16;
3152e024e110SDave Airlie 	int flags = 0;
3153e024e110SDave Airlie 
3154e024e110SDave Airlie 	if (rdev->family <= CHIP_RS200) {
3155e024e110SDave Airlie 		if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
3156e024e110SDave Airlie 				 == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
3157e024e110SDave Airlie 			flags |= RADEON_SURF_TILE_COLOR_BOTH;
3158e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MACRO)
3159e024e110SDave Airlie 			flags |= RADEON_SURF_TILE_COLOR_MACRO;
3160e024e110SDave Airlie 	} else if (rdev->family <= CHIP_RV280) {
3161e024e110SDave Airlie 		if (tiling_flags & (RADEON_TILING_MACRO))
3162e024e110SDave Airlie 			flags |= R200_SURF_TILE_COLOR_MACRO;
3163e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MICRO)
3164e024e110SDave Airlie 			flags |= R200_SURF_TILE_COLOR_MICRO;
3165e024e110SDave Airlie 	} else {
3166e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MACRO)
3167e024e110SDave Airlie 			flags |= R300_SURF_TILE_MACRO;
3168e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MICRO)
3169e024e110SDave Airlie 			flags |= R300_SURF_TILE_MICRO;
3170e024e110SDave Airlie 	}
3171e024e110SDave Airlie 
3172c88f9f0cSMichel Dänzer 	if (tiling_flags & RADEON_TILING_SWAP_16BIT)
3173c88f9f0cSMichel Dänzer 		flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
3174c88f9f0cSMichel Dänzer 	if (tiling_flags & RADEON_TILING_SWAP_32BIT)
3175c88f9f0cSMichel Dänzer 		flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
3176c88f9f0cSMichel Dänzer 
3177f5c5f040SDave Airlie 	/* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
3178f5c5f040SDave Airlie 	if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
3179f5c5f040SDave Airlie 		if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
3180f5c5f040SDave Airlie 			if (ASIC_IS_RN50(rdev))
3181f5c5f040SDave Airlie 				pitch /= 16;
3182f5c5f040SDave Airlie 	}
3183f5c5f040SDave Airlie 
3184f5c5f040SDave Airlie 	/* r100/r200 divide by 16 */
3185f5c5f040SDave Airlie 	if (rdev->family < CHIP_R300)
3186f5c5f040SDave Airlie 		flags |= pitch / 16;
3187f5c5f040SDave Airlie 	else
3188f5c5f040SDave Airlie 		flags |= pitch / 8;
3189f5c5f040SDave Airlie 
3190f5c5f040SDave Airlie 
3191d9fdaafbSDave Airlie 	DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
3192e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
3193e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
3194e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
3195e024e110SDave Airlie 	return 0;
3196e024e110SDave Airlie }
3197e024e110SDave Airlie 
3198e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
3199e024e110SDave Airlie {
3200e024e110SDave Airlie 	int surf_index = reg * 16;
3201e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
3202e024e110SDave Airlie }
3203c93bb85bSJerome Glisse 
3204c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev)
3205c93bb85bSJerome Glisse {
3206c93bb85bSJerome Glisse 	fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
3207c93bb85bSJerome Glisse 	fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
3208c93bb85bSJerome Glisse 	fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
3209c93bb85bSJerome Glisse 	uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
3210c93bb85bSJerome Glisse 	fixed20_12 memtcas_ff[8] = {
321168adac5eSBen Skeggs 		dfixed_init(1),
321268adac5eSBen Skeggs 		dfixed_init(2),
321368adac5eSBen Skeggs 		dfixed_init(3),
321468adac5eSBen Skeggs 		dfixed_init(0),
321568adac5eSBen Skeggs 		dfixed_init_half(1),
321668adac5eSBen Skeggs 		dfixed_init_half(2),
321768adac5eSBen Skeggs 		dfixed_init(0),
3218c93bb85bSJerome Glisse 	};
3219c93bb85bSJerome Glisse 	fixed20_12 memtcas_rs480_ff[8] = {
322068adac5eSBen Skeggs 		dfixed_init(0),
322168adac5eSBen Skeggs 		dfixed_init(1),
322268adac5eSBen Skeggs 		dfixed_init(2),
322368adac5eSBen Skeggs 		dfixed_init(3),
322468adac5eSBen Skeggs 		dfixed_init(0),
322568adac5eSBen Skeggs 		dfixed_init_half(1),
322668adac5eSBen Skeggs 		dfixed_init_half(2),
322768adac5eSBen Skeggs 		dfixed_init_half(3),
3228c93bb85bSJerome Glisse 	};
3229c93bb85bSJerome Glisse 	fixed20_12 memtcas2_ff[8] = {
323068adac5eSBen Skeggs 		dfixed_init(0),
323168adac5eSBen Skeggs 		dfixed_init(1),
323268adac5eSBen Skeggs 		dfixed_init(2),
323368adac5eSBen Skeggs 		dfixed_init(3),
323468adac5eSBen Skeggs 		dfixed_init(4),
323568adac5eSBen Skeggs 		dfixed_init(5),
323668adac5eSBen Skeggs 		dfixed_init(6),
323768adac5eSBen Skeggs 		dfixed_init(7),
3238c93bb85bSJerome Glisse 	};
3239c93bb85bSJerome Glisse 	fixed20_12 memtrbs[8] = {
324068adac5eSBen Skeggs 		dfixed_init(1),
324168adac5eSBen Skeggs 		dfixed_init_half(1),
324268adac5eSBen Skeggs 		dfixed_init(2),
324368adac5eSBen Skeggs 		dfixed_init_half(2),
324468adac5eSBen Skeggs 		dfixed_init(3),
324568adac5eSBen Skeggs 		dfixed_init_half(3),
324668adac5eSBen Skeggs 		dfixed_init(4),
324768adac5eSBen Skeggs 		dfixed_init_half(4)
3248c93bb85bSJerome Glisse 	};
3249c93bb85bSJerome Glisse 	fixed20_12 memtrbs_r4xx[8] = {
325068adac5eSBen Skeggs 		dfixed_init(4),
325168adac5eSBen Skeggs 		dfixed_init(5),
325268adac5eSBen Skeggs 		dfixed_init(6),
325368adac5eSBen Skeggs 		dfixed_init(7),
325468adac5eSBen Skeggs 		dfixed_init(8),
325568adac5eSBen Skeggs 		dfixed_init(9),
325668adac5eSBen Skeggs 		dfixed_init(10),
325768adac5eSBen Skeggs 		dfixed_init(11)
3258c93bb85bSJerome Glisse 	};
3259c93bb85bSJerome Glisse 	fixed20_12 min_mem_eff;
3260c93bb85bSJerome Glisse 	fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
3261c93bb85bSJerome Glisse 	fixed20_12 cur_latency_mclk, cur_latency_sclk;
3262c93bb85bSJerome Glisse 	fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
3263c93bb85bSJerome Glisse 		disp_drain_rate2, read_return_rate;
3264c93bb85bSJerome Glisse 	fixed20_12 time_disp1_drop_priority;
3265c93bb85bSJerome Glisse 	int c;
3266c93bb85bSJerome Glisse 	int cur_size = 16;       /* in octawords */
3267c93bb85bSJerome Glisse 	int critical_point = 0, critical_point2;
3268c93bb85bSJerome Glisse /* 	uint32_t read_return_rate, time_disp1_drop_priority; */
3269c93bb85bSJerome Glisse 	int stop_req, max_stop_req;
3270c93bb85bSJerome Glisse 	struct drm_display_mode *mode1 = NULL;
3271c93bb85bSJerome Glisse 	struct drm_display_mode *mode2 = NULL;
3272c93bb85bSJerome Glisse 	uint32_t pixel_bytes1 = 0;
3273c93bb85bSJerome Glisse 	uint32_t pixel_bytes2 = 0;
3274c93bb85bSJerome Glisse 
3275f46c0120SAlex Deucher 	radeon_update_display_priority(rdev);
3276f46c0120SAlex Deucher 
3277c93bb85bSJerome Glisse 	if (rdev->mode_info.crtcs[0]->base.enabled) {
3278c93bb85bSJerome Glisse 		mode1 = &rdev->mode_info.crtcs[0]->base.mode;
3279c93bb85bSJerome Glisse 		pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
3280c93bb85bSJerome Glisse 	}
3281dfee5614SDave Airlie 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3282c93bb85bSJerome Glisse 		if (rdev->mode_info.crtcs[1]->base.enabled) {
3283c93bb85bSJerome Glisse 			mode2 = &rdev->mode_info.crtcs[1]->base.mode;
3284c93bb85bSJerome Glisse 			pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
3285c93bb85bSJerome Glisse 		}
3286dfee5614SDave Airlie 	}
3287c93bb85bSJerome Glisse 
328868adac5eSBen Skeggs 	min_mem_eff.full = dfixed_const_8(0);
3289c93bb85bSJerome Glisse 	/* get modes */
3290c93bb85bSJerome Glisse 	if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
3291c93bb85bSJerome Glisse 		uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
3292c93bb85bSJerome Glisse 		mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
3293c93bb85bSJerome Glisse 		mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
3294c93bb85bSJerome Glisse 		/* check crtc enables */
3295c93bb85bSJerome Glisse 		if (mode2)
3296c93bb85bSJerome Glisse 			mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
3297c93bb85bSJerome Glisse 		if (mode1)
3298c93bb85bSJerome Glisse 			mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
3299c93bb85bSJerome Glisse 		WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
3300c93bb85bSJerome Glisse 	}
3301c93bb85bSJerome Glisse 
3302c93bb85bSJerome Glisse 	/*
3303c93bb85bSJerome Glisse 	 * determine is there is enough bw for current mode
3304c93bb85bSJerome Glisse 	 */
3305f47299c5SAlex Deucher 	sclk_ff = rdev->pm.sclk;
3306f47299c5SAlex Deucher 	mclk_ff = rdev->pm.mclk;
3307c93bb85bSJerome Glisse 
3308c93bb85bSJerome Glisse 	temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
330968adac5eSBen Skeggs 	temp_ff.full = dfixed_const(temp);
331068adac5eSBen Skeggs 	mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
3311c93bb85bSJerome Glisse 
3312c93bb85bSJerome Glisse 	pix_clk.full = 0;
3313c93bb85bSJerome Glisse 	pix_clk2.full = 0;
3314c93bb85bSJerome Glisse 	peak_disp_bw.full = 0;
3315c93bb85bSJerome Glisse 	if (mode1) {
331668adac5eSBen Skeggs 		temp_ff.full = dfixed_const(1000);
331768adac5eSBen Skeggs 		pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
331868adac5eSBen Skeggs 		pix_clk.full = dfixed_div(pix_clk, temp_ff);
331968adac5eSBen Skeggs 		temp_ff.full = dfixed_const(pixel_bytes1);
332068adac5eSBen Skeggs 		peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
3321c93bb85bSJerome Glisse 	}
3322c93bb85bSJerome Glisse 	if (mode2) {
332368adac5eSBen Skeggs 		temp_ff.full = dfixed_const(1000);
332468adac5eSBen Skeggs 		pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
332568adac5eSBen Skeggs 		pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
332668adac5eSBen Skeggs 		temp_ff.full = dfixed_const(pixel_bytes2);
332768adac5eSBen Skeggs 		peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
3328c93bb85bSJerome Glisse 	}
3329c93bb85bSJerome Glisse 
333068adac5eSBen Skeggs 	mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
3331c93bb85bSJerome Glisse 	if (peak_disp_bw.full >= mem_bw.full) {
3332c93bb85bSJerome Glisse 		DRM_ERROR("You may not have enough display bandwidth for current mode\n"
3333c93bb85bSJerome Glisse 			  "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
3334c93bb85bSJerome Glisse 	}
3335c93bb85bSJerome Glisse 
3336c93bb85bSJerome Glisse 	/*  Get values from the EXT_MEM_CNTL register...converting its contents. */
3337c93bb85bSJerome Glisse 	temp = RREG32(RADEON_MEM_TIMING_CNTL);
3338c93bb85bSJerome Glisse 	if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
3339c93bb85bSJerome Glisse 		mem_trcd = ((temp >> 2) & 0x3) + 1;
3340c93bb85bSJerome Glisse 		mem_trp  = ((temp & 0x3)) + 1;
3341c93bb85bSJerome Glisse 		mem_tras = ((temp & 0x70) >> 4) + 1;
3342c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_R300 ||
3343c93bb85bSJerome Glisse 		   rdev->family == CHIP_R350) { /* r300, r350 */
3344c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 1;
3345c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 1;
3346c93bb85bSJerome Glisse 		mem_tras = ((temp >> 11) & 0xf) + 4;
3347c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_RV350 ||
3348c93bb85bSJerome Glisse 		   rdev->family <= CHIP_RV380) {
3349c93bb85bSJerome Glisse 		/* rv3x0 */
3350c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 3;
3351c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 3;
3352c93bb85bSJerome Glisse 		mem_tras = ((temp >> 11) & 0xf) + 6;
3353c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_R420 ||
3354c93bb85bSJerome Glisse 		   rdev->family == CHIP_R423 ||
3355c93bb85bSJerome Glisse 		   rdev->family == CHIP_RV410) {
3356c93bb85bSJerome Glisse 		/* r4xx */
3357c93bb85bSJerome Glisse 		mem_trcd = (temp & 0xf) + 3;
3358c93bb85bSJerome Glisse 		if (mem_trcd > 15)
3359c93bb85bSJerome Glisse 			mem_trcd = 15;
3360c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0xf) + 3;
3361c93bb85bSJerome Glisse 		if (mem_trp > 15)
3362c93bb85bSJerome Glisse 			mem_trp = 15;
3363c93bb85bSJerome Glisse 		mem_tras = ((temp >> 12) & 0x1f) + 6;
3364c93bb85bSJerome Glisse 		if (mem_tras > 31)
3365c93bb85bSJerome Glisse 			mem_tras = 31;
3366c93bb85bSJerome Glisse 	} else { /* RV200, R200 */
3367c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 1;
3368c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 1;
3369c93bb85bSJerome Glisse 		mem_tras = ((temp >> 12) & 0xf) + 4;
3370c93bb85bSJerome Glisse 	}
3371c93bb85bSJerome Glisse 	/* convert to FF */
337268adac5eSBen Skeggs 	trcd_ff.full = dfixed_const(mem_trcd);
337368adac5eSBen Skeggs 	trp_ff.full = dfixed_const(mem_trp);
337468adac5eSBen Skeggs 	tras_ff.full = dfixed_const(mem_tras);
3375c93bb85bSJerome Glisse 
3376c93bb85bSJerome Glisse 	/* Get values from the MEM_SDRAM_MODE_REG register...converting its */
3377c93bb85bSJerome Glisse 	temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
3378c93bb85bSJerome Glisse 	data = (temp & (7 << 20)) >> 20;
3379c93bb85bSJerome Glisse 	if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
3380c93bb85bSJerome Glisse 		if (rdev->family == CHIP_RS480) /* don't think rs400 */
3381c93bb85bSJerome Glisse 			tcas_ff = memtcas_rs480_ff[data];
3382c93bb85bSJerome Glisse 		else
3383c93bb85bSJerome Glisse 			tcas_ff = memtcas_ff[data];
3384c93bb85bSJerome Glisse 	} else
3385c93bb85bSJerome Glisse 		tcas_ff = memtcas2_ff[data];
3386c93bb85bSJerome Glisse 
3387c93bb85bSJerome Glisse 	if (rdev->family == CHIP_RS400 ||
3388c93bb85bSJerome Glisse 	    rdev->family == CHIP_RS480) {
3389c93bb85bSJerome Glisse 		/* extra cas latency stored in bits 23-25 0-4 clocks */
3390c93bb85bSJerome Glisse 		data = (temp >> 23) & 0x7;
3391c93bb85bSJerome Glisse 		if (data < 5)
339268adac5eSBen Skeggs 			tcas_ff.full += dfixed_const(data);
3393c93bb85bSJerome Glisse 	}
3394c93bb85bSJerome Glisse 
3395c93bb85bSJerome Glisse 	if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
3396c93bb85bSJerome Glisse 		/* on the R300, Tcas is included in Trbs.
3397c93bb85bSJerome Glisse 		 */
3398c93bb85bSJerome Glisse 		temp = RREG32(RADEON_MEM_CNTL);
3399c93bb85bSJerome Glisse 		data = (R300_MEM_NUM_CHANNELS_MASK & temp);
3400c93bb85bSJerome Glisse 		if (data == 1) {
3401c93bb85bSJerome Glisse 			if (R300_MEM_USE_CD_CH_ONLY & temp) {
3402c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_IND_INDEX);
3403c93bb85bSJerome Glisse 				temp &= ~R300_MC_IND_ADDR_MASK;
3404c93bb85bSJerome Glisse 				temp |= R300_MC_READ_CNTL_CD_mcind;
3405c93bb85bSJerome Glisse 				WREG32(R300_MC_IND_INDEX, temp);
3406c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_IND_DATA);
3407c93bb85bSJerome Glisse 				data = (R300_MEM_RBS_POSITION_C_MASK & temp);
3408c93bb85bSJerome Glisse 			} else {
3409c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_READ_CNTL_AB);
3410c93bb85bSJerome Glisse 				data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3411c93bb85bSJerome Glisse 			}
3412c93bb85bSJerome Glisse 		} else {
3413c93bb85bSJerome Glisse 			temp = RREG32(R300_MC_READ_CNTL_AB);
3414c93bb85bSJerome Glisse 			data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3415c93bb85bSJerome Glisse 		}
3416c93bb85bSJerome Glisse 		if (rdev->family == CHIP_RV410 ||
3417c93bb85bSJerome Glisse 		    rdev->family == CHIP_R420 ||
3418c93bb85bSJerome Glisse 		    rdev->family == CHIP_R423)
3419c93bb85bSJerome Glisse 			trbs_ff = memtrbs_r4xx[data];
3420c93bb85bSJerome Glisse 		else
3421c93bb85bSJerome Glisse 			trbs_ff = memtrbs[data];
3422c93bb85bSJerome Glisse 		tcas_ff.full += trbs_ff.full;
3423c93bb85bSJerome Glisse 	}
3424c93bb85bSJerome Glisse 
3425c93bb85bSJerome Glisse 	sclk_eff_ff.full = sclk_ff.full;
3426c93bb85bSJerome Glisse 
3427c93bb85bSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
3428c93bb85bSJerome Glisse 		fixed20_12 agpmode_ff;
342968adac5eSBen Skeggs 		agpmode_ff.full = dfixed_const(radeon_agpmode);
343068adac5eSBen Skeggs 		temp_ff.full = dfixed_const_666(16);
343168adac5eSBen Skeggs 		sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
3432c93bb85bSJerome Glisse 	}
3433c93bb85bSJerome Glisse 	/* TODO PCIE lanes may affect this - agpmode == 16?? */
3434c93bb85bSJerome Glisse 
3435c93bb85bSJerome Glisse 	if (ASIC_IS_R300(rdev)) {
343668adac5eSBen Skeggs 		sclk_delay_ff.full = dfixed_const(250);
3437c93bb85bSJerome Glisse 	} else {
3438c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RV100) ||
3439c93bb85bSJerome Glisse 		    rdev->flags & RADEON_IS_IGP) {
3440c93bb85bSJerome Glisse 			if (rdev->mc.vram_is_ddr)
344168adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(41);
3442c93bb85bSJerome Glisse 			else
344368adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(33);
3444c93bb85bSJerome Glisse 		} else {
3445c93bb85bSJerome Glisse 			if (rdev->mc.vram_width == 128)
344668adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(57);
3447c93bb85bSJerome Glisse 			else
344868adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(41);
3449c93bb85bSJerome Glisse 		}
3450c93bb85bSJerome Glisse 	}
3451c93bb85bSJerome Glisse 
345268adac5eSBen Skeggs 	mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
3453c93bb85bSJerome Glisse 
3454c93bb85bSJerome Glisse 	if (rdev->mc.vram_is_ddr) {
3455c93bb85bSJerome Glisse 		if (rdev->mc.vram_width == 32) {
345668adac5eSBen Skeggs 			k1.full = dfixed_const(40);
3457c93bb85bSJerome Glisse 			c  = 3;
3458c93bb85bSJerome Glisse 		} else {
345968adac5eSBen Skeggs 			k1.full = dfixed_const(20);
3460c93bb85bSJerome Glisse 			c  = 1;
3461c93bb85bSJerome Glisse 		}
3462c93bb85bSJerome Glisse 	} else {
346368adac5eSBen Skeggs 		k1.full = dfixed_const(40);
3464c93bb85bSJerome Glisse 		c  = 3;
3465c93bb85bSJerome Glisse 	}
3466c93bb85bSJerome Glisse 
346768adac5eSBen Skeggs 	temp_ff.full = dfixed_const(2);
346868adac5eSBen Skeggs 	mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
346968adac5eSBen Skeggs 	temp_ff.full = dfixed_const(c);
347068adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
347168adac5eSBen Skeggs 	temp_ff.full = dfixed_const(4);
347268adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
347368adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
3474c93bb85bSJerome Glisse 	mc_latency_mclk.full += k1.full;
3475c93bb85bSJerome Glisse 
347668adac5eSBen Skeggs 	mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
347768adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
3478c93bb85bSJerome Glisse 
3479c93bb85bSJerome Glisse 	/*
3480c93bb85bSJerome Glisse 	  HW cursor time assuming worst case of full size colour cursor.
3481c93bb85bSJerome Glisse 	*/
348268adac5eSBen Skeggs 	temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
3483c93bb85bSJerome Glisse 	temp_ff.full += trcd_ff.full;
3484c93bb85bSJerome Glisse 	if (temp_ff.full < tras_ff.full)
3485c93bb85bSJerome Glisse 		temp_ff.full = tras_ff.full;
348668adac5eSBen Skeggs 	cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
3487c93bb85bSJerome Glisse 
348868adac5eSBen Skeggs 	temp_ff.full = dfixed_const(cur_size);
348968adac5eSBen Skeggs 	cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
3490c93bb85bSJerome Glisse 	/*
3491c93bb85bSJerome Glisse 	  Find the total latency for the display data.
3492c93bb85bSJerome Glisse 	*/
349368adac5eSBen Skeggs 	disp_latency_overhead.full = dfixed_const(8);
349468adac5eSBen Skeggs 	disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
3495c93bb85bSJerome Glisse 	mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
3496c93bb85bSJerome Glisse 	mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
3497c93bb85bSJerome Glisse 
3498c93bb85bSJerome Glisse 	if (mc_latency_mclk.full > mc_latency_sclk.full)
3499c93bb85bSJerome Glisse 		disp_latency.full = mc_latency_mclk.full;
3500c93bb85bSJerome Glisse 	else
3501c93bb85bSJerome Glisse 		disp_latency.full = mc_latency_sclk.full;
3502c93bb85bSJerome Glisse 
3503c93bb85bSJerome Glisse 	/* setup Max GRPH_STOP_REQ default value */
3504c93bb85bSJerome Glisse 	if (ASIC_IS_RV100(rdev))
3505c93bb85bSJerome Glisse 		max_stop_req = 0x5c;
3506c93bb85bSJerome Glisse 	else
3507c93bb85bSJerome Glisse 		max_stop_req = 0x7c;
3508c93bb85bSJerome Glisse 
3509c93bb85bSJerome Glisse 	if (mode1) {
3510c93bb85bSJerome Glisse 		/*  CRTC1
3511c93bb85bSJerome Glisse 		    Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
3512c93bb85bSJerome Glisse 		    GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
3513c93bb85bSJerome Glisse 		*/
3514c93bb85bSJerome Glisse 		stop_req = mode1->hdisplay * pixel_bytes1 / 16;
3515c93bb85bSJerome Glisse 
3516c93bb85bSJerome Glisse 		if (stop_req > max_stop_req)
3517c93bb85bSJerome Glisse 			stop_req = max_stop_req;
3518c93bb85bSJerome Glisse 
3519c93bb85bSJerome Glisse 		/*
3520c93bb85bSJerome Glisse 		  Find the drain rate of the display buffer.
3521c93bb85bSJerome Glisse 		*/
352268adac5eSBen Skeggs 		temp_ff.full = dfixed_const((16/pixel_bytes1));
352368adac5eSBen Skeggs 		disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
3524c93bb85bSJerome Glisse 
3525c93bb85bSJerome Glisse 		/*
3526c93bb85bSJerome Glisse 		  Find the critical point of the display buffer.
3527c93bb85bSJerome Glisse 		*/
352868adac5eSBen Skeggs 		crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
352968adac5eSBen Skeggs 		crit_point_ff.full += dfixed_const_half(0);
3530c93bb85bSJerome Glisse 
353168adac5eSBen Skeggs 		critical_point = dfixed_trunc(crit_point_ff);
3532c93bb85bSJerome Glisse 
3533c93bb85bSJerome Glisse 		if (rdev->disp_priority == 2) {
3534c93bb85bSJerome Glisse 			critical_point = 0;
3535c93bb85bSJerome Glisse 		}
3536c93bb85bSJerome Glisse 
3537c93bb85bSJerome Glisse 		/*
3538c93bb85bSJerome Glisse 		  The critical point should never be above max_stop_req-4.  Setting
3539c93bb85bSJerome Glisse 		  GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
3540c93bb85bSJerome Glisse 		*/
3541c93bb85bSJerome Glisse 		if (max_stop_req - critical_point < 4)
3542c93bb85bSJerome Glisse 			critical_point = 0;
3543c93bb85bSJerome Glisse 
3544c93bb85bSJerome Glisse 		if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
3545c93bb85bSJerome Glisse 			/* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
3546c93bb85bSJerome Glisse 			critical_point = 0x10;
3547c93bb85bSJerome Glisse 		}
3548c93bb85bSJerome Glisse 
3549c93bb85bSJerome Glisse 		temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
3550c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
3551c93bb85bSJerome Glisse 		temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3552c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_START_REQ_MASK);
3553c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_R350) &&
3554c93bb85bSJerome Glisse 		    (stop_req > 0x15)) {
3555c93bb85bSJerome Glisse 			stop_req -= 0x10;
3556c93bb85bSJerome Glisse 		}
3557c93bb85bSJerome Glisse 		temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3558c93bb85bSJerome Glisse 		temp |= RADEON_GRPH_BUFFER_SIZE;
3559c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_CRITICAL_CNTL   |
3560c93bb85bSJerome Glisse 			  RADEON_GRPH_CRITICAL_AT_SOF |
3561c93bb85bSJerome Glisse 			  RADEON_GRPH_STOP_CNTL);
3562c93bb85bSJerome Glisse 		/*
3563c93bb85bSJerome Glisse 		  Write the result into the register.
3564c93bb85bSJerome Glisse 		*/
3565c93bb85bSJerome Glisse 		WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3566c93bb85bSJerome Glisse 						       (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3567c93bb85bSJerome Glisse 
3568c93bb85bSJerome Glisse #if 0
3569c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS400) ||
3570c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS480)) {
3571c93bb85bSJerome Glisse 			/* attempt to program RS400 disp regs correctly ??? */
3572c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP1_REG_CNTL);
3573c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
3574c93bb85bSJerome Glisse 				  RS400_DISP1_STOP_REQ_LEVEL_MASK);
3575c93bb85bSJerome Glisse 			WREG32(RS400_DISP1_REQ_CNTL1, (temp |
3576c93bb85bSJerome Glisse 						       (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3577c93bb85bSJerome Glisse 						       (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3578c93bb85bSJerome Glisse 			temp = RREG32(RS400_DMIF_MEM_CNTL1);
3579c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
3580c93bb85bSJerome Glisse 				  RS400_DISP1_CRITICAL_POINT_STOP_MASK);
3581c93bb85bSJerome Glisse 			WREG32(RS400_DMIF_MEM_CNTL1, (temp |
3582c93bb85bSJerome Glisse 						      (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
3583c93bb85bSJerome Glisse 						      (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
3584c93bb85bSJerome Glisse 		}
3585c93bb85bSJerome Glisse #endif
3586c93bb85bSJerome Glisse 
3587d9fdaafbSDave Airlie 		DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
3588c93bb85bSJerome Glisse 			  /* 	  (unsigned int)info->SavedReg->grph_buffer_cntl, */
3589c93bb85bSJerome Glisse 			  (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
3590c93bb85bSJerome Glisse 	}
3591c93bb85bSJerome Glisse 
3592c93bb85bSJerome Glisse 	if (mode2) {
3593c93bb85bSJerome Glisse 		u32 grph2_cntl;
3594c93bb85bSJerome Glisse 		stop_req = mode2->hdisplay * pixel_bytes2 / 16;
3595c93bb85bSJerome Glisse 
3596c93bb85bSJerome Glisse 		if (stop_req > max_stop_req)
3597c93bb85bSJerome Glisse 			stop_req = max_stop_req;
3598c93bb85bSJerome Glisse 
3599c93bb85bSJerome Glisse 		/*
3600c93bb85bSJerome Glisse 		  Find the drain rate of the display buffer.
3601c93bb85bSJerome Glisse 		*/
360268adac5eSBen Skeggs 		temp_ff.full = dfixed_const((16/pixel_bytes2));
360368adac5eSBen Skeggs 		disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
3604c93bb85bSJerome Glisse 
3605c93bb85bSJerome Glisse 		grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
3606c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
3607c93bb85bSJerome Glisse 		grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3608c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
3609c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_R350) &&
3610c93bb85bSJerome Glisse 		    (stop_req > 0x15)) {
3611c93bb85bSJerome Glisse 			stop_req -= 0x10;
3612c93bb85bSJerome Glisse 		}
3613c93bb85bSJerome Glisse 		grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3614c93bb85bSJerome Glisse 		grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
3615c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL   |
3616c93bb85bSJerome Glisse 			  RADEON_GRPH_CRITICAL_AT_SOF |
3617c93bb85bSJerome Glisse 			  RADEON_GRPH_STOP_CNTL);
3618c93bb85bSJerome Glisse 
3619c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS100) ||
3620c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS200))
3621c93bb85bSJerome Glisse 			critical_point2 = 0;
3622c93bb85bSJerome Glisse 		else {
3623c93bb85bSJerome Glisse 			temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
362468adac5eSBen Skeggs 			temp_ff.full = dfixed_const(temp);
362568adac5eSBen Skeggs 			temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
3626c93bb85bSJerome Glisse 			if (sclk_ff.full < temp_ff.full)
3627c93bb85bSJerome Glisse 				temp_ff.full = sclk_ff.full;
3628c93bb85bSJerome Glisse 
3629c93bb85bSJerome Glisse 			read_return_rate.full = temp_ff.full;
3630c93bb85bSJerome Glisse 
3631c93bb85bSJerome Glisse 			if (mode1) {
3632c93bb85bSJerome Glisse 				temp_ff.full = read_return_rate.full - disp_drain_rate.full;
363368adac5eSBen Skeggs 				time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
3634c93bb85bSJerome Glisse 			} else {
3635c93bb85bSJerome Glisse 				time_disp1_drop_priority.full = 0;
3636c93bb85bSJerome Glisse 			}
3637c93bb85bSJerome Glisse 			crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
363868adac5eSBen Skeggs 			crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
363968adac5eSBen Skeggs 			crit_point_ff.full += dfixed_const_half(0);
3640c93bb85bSJerome Glisse 
364168adac5eSBen Skeggs 			critical_point2 = dfixed_trunc(crit_point_ff);
3642c93bb85bSJerome Glisse 
3643c93bb85bSJerome Glisse 			if (rdev->disp_priority == 2) {
3644c93bb85bSJerome Glisse 				critical_point2 = 0;
3645c93bb85bSJerome Glisse 			}
3646c93bb85bSJerome Glisse 
3647c93bb85bSJerome Glisse 			if (max_stop_req - critical_point2 < 4)
3648c93bb85bSJerome Glisse 				critical_point2 = 0;
3649c93bb85bSJerome Glisse 
3650c93bb85bSJerome Glisse 		}
3651c93bb85bSJerome Glisse 
3652c93bb85bSJerome Glisse 		if (critical_point2 == 0 && rdev->family == CHIP_R300) {
3653c93bb85bSJerome Glisse 			/* some R300 cards have problem with this set to 0 */
3654c93bb85bSJerome Glisse 			critical_point2 = 0x10;
3655c93bb85bSJerome Glisse 		}
3656c93bb85bSJerome Glisse 
3657c93bb85bSJerome Glisse 		WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3658c93bb85bSJerome Glisse 						  (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3659c93bb85bSJerome Glisse 
3660c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS400) ||
3661c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS480)) {
3662c93bb85bSJerome Glisse #if 0
3663c93bb85bSJerome Glisse 			/* attempt to program RS400 disp2 regs correctly ??? */
3664c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP2_REQ_CNTL1);
3665c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
3666c93bb85bSJerome Glisse 				  RS400_DISP2_STOP_REQ_LEVEL_MASK);
3667c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL1, (temp |
3668c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3669c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3670c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP2_REQ_CNTL2);
3671c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
3672c93bb85bSJerome Glisse 				  RS400_DISP2_CRITICAL_POINT_STOP_MASK);
3673c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL2, (temp |
3674c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
3675c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
3676c93bb85bSJerome Glisse #endif
3677c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
3678c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
3679c93bb85bSJerome Glisse 			WREG32(RS400_DMIF_MEM_CNTL1,  0x29CA71DC);
3680c93bb85bSJerome Glisse 			WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
3681c93bb85bSJerome Glisse 		}
3682c93bb85bSJerome Glisse 
3683d9fdaafbSDave Airlie 		DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
3684c93bb85bSJerome Glisse 			  (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
3685c93bb85bSJerome Glisse 	}
3686c93bb85bSJerome Glisse }
3687551ebd83SDave Airlie 
3688e32eb50dSChristian König int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
36893ce0a23dSJerome Glisse {
36903ce0a23dSJerome Glisse 	uint32_t scratch;
36913ce0a23dSJerome Glisse 	uint32_t tmp = 0;
36923ce0a23dSJerome Glisse 	unsigned i;
36933ce0a23dSJerome Glisse 	int r;
36943ce0a23dSJerome Glisse 
36953ce0a23dSJerome Glisse 	r = radeon_scratch_get(rdev, &scratch);
36963ce0a23dSJerome Glisse 	if (r) {
36973ce0a23dSJerome Glisse 		DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
36983ce0a23dSJerome Glisse 		return r;
36993ce0a23dSJerome Glisse 	}
37003ce0a23dSJerome Glisse 	WREG32(scratch, 0xCAFEDEAD);
3701e32eb50dSChristian König 	r = radeon_ring_lock(rdev, ring, 2);
37023ce0a23dSJerome Glisse 	if (r) {
37033ce0a23dSJerome Glisse 		DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
37043ce0a23dSJerome Glisse 		radeon_scratch_free(rdev, scratch);
37053ce0a23dSJerome Glisse 		return r;
37063ce0a23dSJerome Glisse 	}
3707e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(scratch, 0));
3708e32eb50dSChristian König 	radeon_ring_write(ring, 0xDEADBEEF);
3709e32eb50dSChristian König 	radeon_ring_unlock_commit(rdev, ring);
37103ce0a23dSJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
37113ce0a23dSJerome Glisse 		tmp = RREG32(scratch);
37123ce0a23dSJerome Glisse 		if (tmp == 0xDEADBEEF) {
37133ce0a23dSJerome Glisse 			break;
37143ce0a23dSJerome Glisse 		}
37153ce0a23dSJerome Glisse 		DRM_UDELAY(1);
37163ce0a23dSJerome Glisse 	}
37173ce0a23dSJerome Glisse 	if (i < rdev->usec_timeout) {
37183ce0a23dSJerome Glisse 		DRM_INFO("ring test succeeded in %d usecs\n", i);
37193ce0a23dSJerome Glisse 	} else {
3720369d7ec1SAlex Deucher 		DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
37213ce0a23dSJerome Glisse 			  scratch, tmp);
37223ce0a23dSJerome Glisse 		r = -EINVAL;
37233ce0a23dSJerome Glisse 	}
37243ce0a23dSJerome Glisse 	radeon_scratch_free(rdev, scratch);
37253ce0a23dSJerome Glisse 	return r;
37263ce0a23dSJerome Glisse }
37273ce0a23dSJerome Glisse 
37283ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
37293ce0a23dSJerome Glisse {
3730e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
37317b1f2485SChristian König 
3732c7eff978SAlex Deucher 	if (ring->rptr_save_reg) {
3733c7eff978SAlex Deucher 		u32 next_rptr = ring->wptr + 2 + 3;
3734c7eff978SAlex Deucher 		radeon_ring_write(ring, PACKET0(ring->rptr_save_reg, 0));
3735c7eff978SAlex Deucher 		radeon_ring_write(ring, next_rptr);
3736c7eff978SAlex Deucher 	}
3737c7eff978SAlex Deucher 
3738e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
3739e32eb50dSChristian König 	radeon_ring_write(ring, ib->gpu_addr);
3740e32eb50dSChristian König 	radeon_ring_write(ring, ib->length_dw);
37413ce0a23dSJerome Glisse }
37423ce0a23dSJerome Glisse 
3743f712812eSAlex Deucher int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
37443ce0a23dSJerome Glisse {
3745f2e39221SJerome Glisse 	struct radeon_ib ib;
37463ce0a23dSJerome Glisse 	uint32_t scratch;
37473ce0a23dSJerome Glisse 	uint32_t tmp = 0;
37483ce0a23dSJerome Glisse 	unsigned i;
37493ce0a23dSJerome Glisse 	int r;
37503ce0a23dSJerome Glisse 
37513ce0a23dSJerome Glisse 	r = radeon_scratch_get(rdev, &scratch);
37523ce0a23dSJerome Glisse 	if (r) {
37533ce0a23dSJerome Glisse 		DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
37543ce0a23dSJerome Glisse 		return r;
37553ce0a23dSJerome Glisse 	}
37563ce0a23dSJerome Glisse 	WREG32(scratch, 0xCAFEDEAD);
37574bf3dd92SChristian König 	r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, NULL, 256);
37583ce0a23dSJerome Glisse 	if (r) {
3759af026c5bSMichel Dänzer 		DRM_ERROR("radeon: failed to get ib (%d).\n", r);
3760af026c5bSMichel Dänzer 		goto free_scratch;
37613ce0a23dSJerome Glisse 	}
3762f2e39221SJerome Glisse 	ib.ptr[0] = PACKET0(scratch, 0);
3763f2e39221SJerome Glisse 	ib.ptr[1] = 0xDEADBEEF;
3764f2e39221SJerome Glisse 	ib.ptr[2] = PACKET2(0);
3765f2e39221SJerome Glisse 	ib.ptr[3] = PACKET2(0);
3766f2e39221SJerome Glisse 	ib.ptr[4] = PACKET2(0);
3767f2e39221SJerome Glisse 	ib.ptr[5] = PACKET2(0);
3768f2e39221SJerome Glisse 	ib.ptr[6] = PACKET2(0);
3769f2e39221SJerome Glisse 	ib.ptr[7] = PACKET2(0);
3770f2e39221SJerome Glisse 	ib.length_dw = 8;
37714ef72566SChristian König 	r = radeon_ib_schedule(rdev, &ib, NULL);
37723ce0a23dSJerome Glisse 	if (r) {
3773af026c5bSMichel Dänzer 		DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
3774af026c5bSMichel Dänzer 		goto free_ib;
37753ce0a23dSJerome Glisse 	}
3776f2e39221SJerome Glisse 	r = radeon_fence_wait(ib.fence, false);
37773ce0a23dSJerome Glisse 	if (r) {
3778af026c5bSMichel Dänzer 		DRM_ERROR("radeon: fence wait failed (%d).\n", r);
3779af026c5bSMichel Dänzer 		goto free_ib;
37803ce0a23dSJerome Glisse 	}
37813ce0a23dSJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
37823ce0a23dSJerome Glisse 		tmp = RREG32(scratch);
37833ce0a23dSJerome Glisse 		if (tmp == 0xDEADBEEF) {
37843ce0a23dSJerome Glisse 			break;
37853ce0a23dSJerome Glisse 		}
37863ce0a23dSJerome Glisse 		DRM_UDELAY(1);
37873ce0a23dSJerome Glisse 	}
37883ce0a23dSJerome Glisse 	if (i < rdev->usec_timeout) {
37893ce0a23dSJerome Glisse 		DRM_INFO("ib test succeeded in %u usecs\n", i);
37903ce0a23dSJerome Glisse 	} else {
379162f288cfSPaul Bolle 		DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
37923ce0a23dSJerome Glisse 			  scratch, tmp);
37933ce0a23dSJerome Glisse 		r = -EINVAL;
37943ce0a23dSJerome Glisse 	}
3795af026c5bSMichel Dänzer free_ib:
37963ce0a23dSJerome Glisse 	radeon_ib_free(rdev, &ib);
3797af026c5bSMichel Dänzer free_scratch:
3798af026c5bSMichel Dänzer 	radeon_scratch_free(rdev, scratch);
37993ce0a23dSJerome Glisse 	return r;
38003ce0a23dSJerome Glisse }
38019f022ddfSJerome Glisse 
38029f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
38039f022ddfSJerome Glisse {
38049f022ddfSJerome Glisse 	/* Shutdown CP we shouldn't need to do that but better be safe than
38059f022ddfSJerome Glisse 	 * sorry
38069f022ddfSJerome Glisse 	 */
3807e32eb50dSChristian König 	rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
38089f022ddfSJerome Glisse 	WREG32(R_000740_CP_CSQ_CNTL, 0);
38099f022ddfSJerome Glisse 
38109f022ddfSJerome Glisse 	/* Save few CRTC registers */
3811ca6ffc64SJerome Glisse 	save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
38129f022ddfSJerome Glisse 	save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
38139f022ddfSJerome Glisse 	save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
38149f022ddfSJerome Glisse 	save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
38159f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
38169f022ddfSJerome Glisse 		save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
38179f022ddfSJerome Glisse 		save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
38189f022ddfSJerome Glisse 	}
38199f022ddfSJerome Glisse 
38209f022ddfSJerome Glisse 	/* Disable VGA aperture access */
3821ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
38229f022ddfSJerome Glisse 	/* Disable cursor, overlay, crtc */
38239f022ddfSJerome Glisse 	WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
38249f022ddfSJerome Glisse 	WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
38259f022ddfSJerome Glisse 					S_000054_CRTC_DISPLAY_DIS(1));
38269f022ddfSJerome Glisse 	WREG32(R_000050_CRTC_GEN_CNTL,
38279f022ddfSJerome Glisse 			(C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
38289f022ddfSJerome Glisse 			S_000050_CRTC_DISP_REQ_EN_B(1));
38299f022ddfSJerome Glisse 	WREG32(R_000420_OV0_SCALE_CNTL,
38309f022ddfSJerome Glisse 		C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
38319f022ddfSJerome Glisse 	WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
38329f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
38339f022ddfSJerome Glisse 		WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
38349f022ddfSJerome Glisse 						S_000360_CUR2_LOCK(1));
38359f022ddfSJerome Glisse 		WREG32(R_0003F8_CRTC2_GEN_CNTL,
38369f022ddfSJerome Glisse 			(C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
38379f022ddfSJerome Glisse 			S_0003F8_CRTC2_DISPLAY_DIS(1) |
38389f022ddfSJerome Glisse 			S_0003F8_CRTC2_DISP_REQ_EN_B(1));
38399f022ddfSJerome Glisse 		WREG32(R_000360_CUR2_OFFSET,
38409f022ddfSJerome Glisse 			C_000360_CUR2_LOCK & save->CUR2_OFFSET);
38419f022ddfSJerome Glisse 	}
38429f022ddfSJerome Glisse }
38439f022ddfSJerome Glisse 
38449f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
38459f022ddfSJerome Glisse {
38469f022ddfSJerome Glisse 	/* Update base address for crtc */
3847d594e46aSJerome Glisse 	WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
38489f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3849d594e46aSJerome Glisse 		WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
38509f022ddfSJerome Glisse 	}
38519f022ddfSJerome Glisse 	/* Restore CRTC registers */
3852ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
38539f022ddfSJerome Glisse 	WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
38549f022ddfSJerome Glisse 	WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
38559f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
38569f022ddfSJerome Glisse 		WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
38579f022ddfSJerome Glisse 	}
38589f022ddfSJerome Glisse }
3859ca6ffc64SJerome Glisse 
3860ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev)
3861ca6ffc64SJerome Glisse {
3862ca6ffc64SJerome Glisse 	u32 tmp;
3863ca6ffc64SJerome Glisse 
3864ca6ffc64SJerome Glisse 	tmp = RREG8(R_0003C2_GENMO_WT);
3865ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
3866ca6ffc64SJerome Glisse }
3867d4550907SJerome Glisse 
3868d4550907SJerome Glisse static void r100_debugfs(struct radeon_device *rdev)
3869d4550907SJerome Glisse {
3870d4550907SJerome Glisse 	int r;
3871d4550907SJerome Glisse 
3872d4550907SJerome Glisse 	r = r100_debugfs_mc_info_init(rdev);
3873d4550907SJerome Glisse 	if (r)
3874d4550907SJerome Glisse 		dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
3875d4550907SJerome Glisse }
3876d4550907SJerome Glisse 
3877d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev)
3878d4550907SJerome Glisse {
3879d4550907SJerome Glisse 	struct r100_mc_save save;
3880d4550907SJerome Glisse 
3881d4550907SJerome Glisse 	/* Stops all mc clients */
3882d4550907SJerome Glisse 	r100_mc_stop(rdev, &save);
3883d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
3884d4550907SJerome Glisse 		WREG32(R_00014C_MC_AGP_LOCATION,
3885d4550907SJerome Glisse 			S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
3886d4550907SJerome Glisse 			S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
3887d4550907SJerome Glisse 		WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
3888d4550907SJerome Glisse 		if (rdev->family > CHIP_RV200)
3889d4550907SJerome Glisse 			WREG32(R_00015C_AGP_BASE_2,
3890d4550907SJerome Glisse 				upper_32_bits(rdev->mc.agp_base) & 0xff);
3891d4550907SJerome Glisse 	} else {
3892d4550907SJerome Glisse 		WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
3893d4550907SJerome Glisse 		WREG32(R_000170_AGP_BASE, 0);
3894d4550907SJerome Glisse 		if (rdev->family > CHIP_RV200)
3895d4550907SJerome Glisse 			WREG32(R_00015C_AGP_BASE_2, 0);
3896d4550907SJerome Glisse 	}
3897d4550907SJerome Glisse 	/* Wait for mc idle */
3898d4550907SJerome Glisse 	if (r100_mc_wait_for_idle(rdev))
3899d4550907SJerome Glisse 		dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
3900d4550907SJerome Glisse 	/* Program MC, should be a 32bits limited address space */
3901d4550907SJerome Glisse 	WREG32(R_000148_MC_FB_LOCATION,
3902d4550907SJerome Glisse 		S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
3903d4550907SJerome Glisse 		S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
3904d4550907SJerome Glisse 	r100_mc_resume(rdev, &save);
3905d4550907SJerome Glisse }
3906d4550907SJerome Glisse 
39071109ca09SLauri Kasanen static void r100_clock_startup(struct radeon_device *rdev)
3908d4550907SJerome Glisse {
3909d4550907SJerome Glisse 	u32 tmp;
3910d4550907SJerome Glisse 
3911d4550907SJerome Glisse 	if (radeon_dynclks != -1 && radeon_dynclks)
3912d4550907SJerome Glisse 		radeon_legacy_set_clock_gating(rdev, 1);
3913d4550907SJerome Glisse 	/* We need to force on some of the block */
3914d4550907SJerome Glisse 	tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
3915d4550907SJerome Glisse 	tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
3916d4550907SJerome Glisse 	if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
3917d4550907SJerome Glisse 		tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
3918d4550907SJerome Glisse 	WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
3919d4550907SJerome Glisse }
3920d4550907SJerome Glisse 
3921d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev)
3922d4550907SJerome Glisse {
3923d4550907SJerome Glisse 	int r;
3924d4550907SJerome Glisse 
392592cde00cSAlex Deucher 	/* set common regs */
392692cde00cSAlex Deucher 	r100_set_common_regs(rdev);
392792cde00cSAlex Deucher 	/* program mc */
3928d4550907SJerome Glisse 	r100_mc_program(rdev);
3929d4550907SJerome Glisse 	/* Resume clock */
3930d4550907SJerome Glisse 	r100_clock_startup(rdev);
3931d4550907SJerome Glisse 	/* Initialize GART (initialize after TTM so we can allocate
3932d4550907SJerome Glisse 	 * memory through TTM but finalize after TTM) */
393317e15b0cSDave Airlie 	r100_enable_bm(rdev);
3934d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
3935d4550907SJerome Glisse 		r = r100_pci_gart_enable(rdev);
3936d4550907SJerome Glisse 		if (r)
3937d4550907SJerome Glisse 			return r;
3938d4550907SJerome Glisse 	}
3939724c80e1SAlex Deucher 
3940724c80e1SAlex Deucher 	/* allocate wb buffer */
3941724c80e1SAlex Deucher 	r = radeon_wb_init(rdev);
3942724c80e1SAlex Deucher 	if (r)
3943724c80e1SAlex Deucher 		return r;
3944724c80e1SAlex Deucher 
394530eb77f4SJerome Glisse 	r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
394630eb77f4SJerome Glisse 	if (r) {
394730eb77f4SJerome Glisse 		dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
394830eb77f4SJerome Glisse 		return r;
394930eb77f4SJerome Glisse 	}
395030eb77f4SJerome Glisse 
3951d4550907SJerome Glisse 	/* Enable IRQ */
3952d4550907SJerome Glisse 	r100_irq_set(rdev);
3953cafe6609SJerome Glisse 	rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
3954d4550907SJerome Glisse 	/* 1M ring buffer */
3955d4550907SJerome Glisse 	r = r100_cp_init(rdev, 1024 * 1024);
3956d4550907SJerome Glisse 	if (r) {
3957ec4f2ac4SPaul Bolle 		dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
3958d4550907SJerome Glisse 		return r;
3959d4550907SJerome Glisse 	}
3960b15ba512SJerome Glisse 
39612898c348SChristian König 	r = radeon_ib_pool_init(rdev);
39622898c348SChristian König 	if (r) {
39632898c348SChristian König 		dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
3964b15ba512SJerome Glisse 		return r;
39652898c348SChristian König 	}
3966b15ba512SJerome Glisse 
3967d4550907SJerome Glisse 	return 0;
3968d4550907SJerome Glisse }
3969d4550907SJerome Glisse 
3970d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev)
3971d4550907SJerome Glisse {
39726b7746e8SJerome Glisse 	int r;
39736b7746e8SJerome Glisse 
3974d4550907SJerome Glisse 	/* Make sur GART are not working */
3975d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3976d4550907SJerome Glisse 		r100_pci_gart_disable(rdev);
3977d4550907SJerome Glisse 	/* Resume clock before doing reset */
3978d4550907SJerome Glisse 	r100_clock_startup(rdev);
3979d4550907SJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
3980a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
3981d4550907SJerome Glisse 		dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3982d4550907SJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
3983d4550907SJerome Glisse 			RREG32(R_0007C0_CP_STAT));
3984d4550907SJerome Glisse 	}
3985d4550907SJerome Glisse 	/* post */
3986d4550907SJerome Glisse 	radeon_combios_asic_init(rdev->ddev);
3987d4550907SJerome Glisse 	/* Resume clock after posting */
3988d4550907SJerome Glisse 	r100_clock_startup(rdev);
3989550e2d92SDave Airlie 	/* Initialize surface registers */
3990550e2d92SDave Airlie 	radeon_surface_init(rdev);
3991b15ba512SJerome Glisse 
3992b15ba512SJerome Glisse 	rdev->accel_working = true;
39936b7746e8SJerome Glisse 	r = r100_startup(rdev);
39946b7746e8SJerome Glisse 	if (r) {
39956b7746e8SJerome Glisse 		rdev->accel_working = false;
39966b7746e8SJerome Glisse 	}
39976b7746e8SJerome Glisse 	return r;
3998d4550907SJerome Glisse }
3999d4550907SJerome Glisse 
4000d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev)
4001d4550907SJerome Glisse {
4002d4550907SJerome Glisse 	r100_cp_disable(rdev);
4003724c80e1SAlex Deucher 	radeon_wb_disable(rdev);
4004d4550907SJerome Glisse 	r100_irq_disable(rdev);
4005d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
4006d4550907SJerome Glisse 		r100_pci_gart_disable(rdev);
4007d4550907SJerome Glisse 	return 0;
4008d4550907SJerome Glisse }
4009d4550907SJerome Glisse 
4010d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev)
4011d4550907SJerome Glisse {
4012d4550907SJerome Glisse 	r100_cp_fini(rdev);
4013724c80e1SAlex Deucher 	radeon_wb_fini(rdev);
40142898c348SChristian König 	radeon_ib_pool_fini(rdev);
4015d4550907SJerome Glisse 	radeon_gem_fini(rdev);
4016d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
4017d4550907SJerome Glisse 		r100_pci_gart_fini(rdev);
4018d0269ed8SJerome Glisse 	radeon_agp_fini(rdev);
4019d4550907SJerome Glisse 	radeon_irq_kms_fini(rdev);
4020d4550907SJerome Glisse 	radeon_fence_driver_fini(rdev);
40214c788679SJerome Glisse 	radeon_bo_fini(rdev);
4022d4550907SJerome Glisse 	radeon_atombios_fini(rdev);
4023d4550907SJerome Glisse 	kfree(rdev->bios);
4024d4550907SJerome Glisse 	rdev->bios = NULL;
4025d4550907SJerome Glisse }
4026d4550907SJerome Glisse 
40274c712e6cSDave Airlie /*
40284c712e6cSDave Airlie  * Due to how kexec works, it can leave the hw fully initialised when it
40294c712e6cSDave Airlie  * boots the new kernel. However doing our init sequence with the CP and
40304c712e6cSDave Airlie  * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
40314c712e6cSDave Airlie  * do some quick sanity checks and restore sane values to avoid this
40324c712e6cSDave Airlie  * problem.
40334c712e6cSDave Airlie  */
40344c712e6cSDave Airlie void r100_restore_sanity(struct radeon_device *rdev)
40354c712e6cSDave Airlie {
40364c712e6cSDave Airlie 	u32 tmp;
40374c712e6cSDave Airlie 
40384c712e6cSDave Airlie 	tmp = RREG32(RADEON_CP_CSQ_CNTL);
40394c712e6cSDave Airlie 	if (tmp) {
40404c712e6cSDave Airlie 		WREG32(RADEON_CP_CSQ_CNTL, 0);
40414c712e6cSDave Airlie 	}
40424c712e6cSDave Airlie 	tmp = RREG32(RADEON_CP_RB_CNTL);
40434c712e6cSDave Airlie 	if (tmp) {
40444c712e6cSDave Airlie 		WREG32(RADEON_CP_RB_CNTL, 0);
40454c712e6cSDave Airlie 	}
40464c712e6cSDave Airlie 	tmp = RREG32(RADEON_SCRATCH_UMSK);
40474c712e6cSDave Airlie 	if (tmp) {
40484c712e6cSDave Airlie 		WREG32(RADEON_SCRATCH_UMSK, 0);
40494c712e6cSDave Airlie 	}
40504c712e6cSDave Airlie }
40514c712e6cSDave Airlie 
4052d4550907SJerome Glisse int r100_init(struct radeon_device *rdev)
4053d4550907SJerome Glisse {
4054d4550907SJerome Glisse 	int r;
4055d4550907SJerome Glisse 
4056d4550907SJerome Glisse 	/* Register debugfs file specific to this group of asics */
4057d4550907SJerome Glisse 	r100_debugfs(rdev);
4058d4550907SJerome Glisse 	/* Disable VGA */
4059d4550907SJerome Glisse 	r100_vga_render_disable(rdev);
4060d4550907SJerome Glisse 	/* Initialize scratch registers */
4061d4550907SJerome Glisse 	radeon_scratch_init(rdev);
4062d4550907SJerome Glisse 	/* Initialize surface registers */
4063d4550907SJerome Glisse 	radeon_surface_init(rdev);
40644c712e6cSDave Airlie 	/* sanity check some register to avoid hangs like after kexec */
40654c712e6cSDave Airlie 	r100_restore_sanity(rdev);
4066d4550907SJerome Glisse 	/* TODO: disable VGA need to use VGA request */
4067d4550907SJerome Glisse 	/* BIOS*/
4068d4550907SJerome Glisse 	if (!radeon_get_bios(rdev)) {
4069d4550907SJerome Glisse 		if (ASIC_IS_AVIVO(rdev))
4070d4550907SJerome Glisse 			return -EINVAL;
4071d4550907SJerome Glisse 	}
4072d4550907SJerome Glisse 	if (rdev->is_atom_bios) {
4073d4550907SJerome Glisse 		dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
4074d4550907SJerome Glisse 		return -EINVAL;
4075d4550907SJerome Glisse 	} else {
4076d4550907SJerome Glisse 		r = radeon_combios_init(rdev);
4077d4550907SJerome Glisse 		if (r)
4078d4550907SJerome Glisse 			return r;
4079d4550907SJerome Glisse 	}
4080d4550907SJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
4081a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
4082d4550907SJerome Glisse 		dev_warn(rdev->dev,
4083d4550907SJerome Glisse 			"GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
4084d4550907SJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
4085d4550907SJerome Glisse 			RREG32(R_0007C0_CP_STAT));
4086d4550907SJerome Glisse 	}
4087d4550907SJerome Glisse 	/* check if cards are posted or not */
408872542d77SDave Airlie 	if (radeon_boot_test_post_card(rdev) == false)
408972542d77SDave Airlie 		return -EINVAL;
4090d4550907SJerome Glisse 	/* Set asic errata */
4091d4550907SJerome Glisse 	r100_errata(rdev);
4092d4550907SJerome Glisse 	/* Initialize clocks */
4093d4550907SJerome Glisse 	radeon_get_clock_info(rdev->ddev);
4094d594e46aSJerome Glisse 	/* initialize AGP */
4095d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
4096d594e46aSJerome Glisse 		r = radeon_agp_init(rdev);
4097d594e46aSJerome Glisse 		if (r) {
4098d594e46aSJerome Glisse 			radeon_agp_disable(rdev);
4099d594e46aSJerome Glisse 		}
4100d594e46aSJerome Glisse 	}
4101d594e46aSJerome Glisse 	/* initialize VRAM */
4102d594e46aSJerome Glisse 	r100_mc_init(rdev);
4103d4550907SJerome Glisse 	/* Fence driver */
410430eb77f4SJerome Glisse 	r = radeon_fence_driver_init(rdev);
4105d4550907SJerome Glisse 	if (r)
4106d4550907SJerome Glisse 		return r;
4107d4550907SJerome Glisse 	r = radeon_irq_kms_init(rdev);
4108d4550907SJerome Glisse 	if (r)
4109d4550907SJerome Glisse 		return r;
4110d4550907SJerome Glisse 	/* Memory manager */
41114c788679SJerome Glisse 	r = radeon_bo_init(rdev);
4112d4550907SJerome Glisse 	if (r)
4113d4550907SJerome Glisse 		return r;
4114d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
4115d4550907SJerome Glisse 		r = r100_pci_gart_init(rdev);
4116d4550907SJerome Glisse 		if (r)
4117d4550907SJerome Glisse 			return r;
4118d4550907SJerome Glisse 	}
4119d4550907SJerome Glisse 	r100_set_safe_registers(rdev);
4120b15ba512SJerome Glisse 
4121d4550907SJerome Glisse 	rdev->accel_working = true;
4122d4550907SJerome Glisse 	r = r100_startup(rdev);
4123d4550907SJerome Glisse 	if (r) {
4124d4550907SJerome Glisse 		/* Somethings want wront with the accel init stop accel */
4125d4550907SJerome Glisse 		dev_err(rdev->dev, "Disabling GPU acceleration\n");
4126d4550907SJerome Glisse 		r100_cp_fini(rdev);
4127724c80e1SAlex Deucher 		radeon_wb_fini(rdev);
41282898c348SChristian König 		radeon_ib_pool_fini(rdev);
4129655efd3dSJerome Glisse 		radeon_irq_kms_fini(rdev);
4130d4550907SJerome Glisse 		if (rdev->flags & RADEON_IS_PCI)
4131d4550907SJerome Glisse 			r100_pci_gart_fini(rdev);
4132d4550907SJerome Glisse 		rdev->accel_working = false;
4133d4550907SJerome Glisse 	}
4134d4550907SJerome Glisse 	return 0;
4135d4550907SJerome Glisse }
41366fcbef7aSAndi Kleen 
41372ef9bdfeSDaniel Vetter uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
41382ef9bdfeSDaniel Vetter 		      bool always_indirect)
41396fcbef7aSAndi Kleen {
41402ef9bdfeSDaniel Vetter 	if (reg < rdev->rmmio_size && !always_indirect)
41416fcbef7aSAndi Kleen 		return readl(((void __iomem *)rdev->rmmio) + reg);
41426fcbef7aSAndi Kleen 	else {
41432c385151SDaniel Vetter 		unsigned long flags;
41442c385151SDaniel Vetter 		uint32_t ret;
41452c385151SDaniel Vetter 
41462c385151SDaniel Vetter 		spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
41476fcbef7aSAndi Kleen 		writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
41482c385151SDaniel Vetter 		ret = readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
41492c385151SDaniel Vetter 		spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
41502c385151SDaniel Vetter 
41512c385151SDaniel Vetter 		return ret;
41526fcbef7aSAndi Kleen 	}
41536fcbef7aSAndi Kleen }
41546fcbef7aSAndi Kleen 
41552ef9bdfeSDaniel Vetter void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
41562ef9bdfeSDaniel Vetter 		  bool always_indirect)
41576fcbef7aSAndi Kleen {
41582ef9bdfeSDaniel Vetter 	if (reg < rdev->rmmio_size && !always_indirect)
41596fcbef7aSAndi Kleen 		writel(v, ((void __iomem *)rdev->rmmio) + reg);
41606fcbef7aSAndi Kleen 	else {
41612c385151SDaniel Vetter 		unsigned long flags;
41622c385151SDaniel Vetter 
41632c385151SDaniel Vetter 		spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
41646fcbef7aSAndi Kleen 		writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
41656fcbef7aSAndi Kleen 		writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
41662c385151SDaniel Vetter 		spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
41676fcbef7aSAndi Kleen 	}
41686fcbef7aSAndi Kleen }
41696fcbef7aSAndi Kleen 
41706fcbef7aSAndi Kleen u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
41716fcbef7aSAndi Kleen {
41726fcbef7aSAndi Kleen 	if (reg < rdev->rio_mem_size)
41736fcbef7aSAndi Kleen 		return ioread32(rdev->rio_mem + reg);
41746fcbef7aSAndi Kleen 	else {
41756fcbef7aSAndi Kleen 		iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
41766fcbef7aSAndi Kleen 		return ioread32(rdev->rio_mem + RADEON_MM_DATA);
41776fcbef7aSAndi Kleen 	}
41786fcbef7aSAndi Kleen }
41796fcbef7aSAndi Kleen 
41806fcbef7aSAndi Kleen void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
41816fcbef7aSAndi Kleen {
41826fcbef7aSAndi Kleen 	if (reg < rdev->rio_mem_size)
41836fcbef7aSAndi Kleen 		iowrite32(v, rdev->rio_mem + reg);
41846fcbef7aSAndi Kleen 	else {
41856fcbef7aSAndi Kleen 		iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
41866fcbef7aSAndi Kleen 		iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
41876fcbef7aSAndi Kleen 	}
41886fcbef7aSAndi Kleen }
4189