xref: /openbmc/linux/drivers/gpu/drm/radeon/r100.c (revision 58e21dff53b9063563e7bb5f5a795ab2d8f61dda)
1771fe6b9SJerome Glisse /*
2771fe6b9SJerome Glisse  * Copyright 2008 Advanced Micro Devices, Inc.
3771fe6b9SJerome Glisse  * Copyright 2008 Red Hat Inc.
4771fe6b9SJerome Glisse  * Copyright 2009 Jerome Glisse.
5771fe6b9SJerome Glisse  *
6771fe6b9SJerome Glisse  * Permission is hereby granted, free of charge, to any person obtaining a
7771fe6b9SJerome Glisse  * copy of this software and associated documentation files (the "Software"),
8771fe6b9SJerome Glisse  * to deal in the Software without restriction, including without limitation
9771fe6b9SJerome Glisse  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10771fe6b9SJerome Glisse  * and/or sell copies of the Software, and to permit persons to whom the
11771fe6b9SJerome Glisse  * Software is furnished to do so, subject to the following conditions:
12771fe6b9SJerome Glisse  *
13771fe6b9SJerome Glisse  * The above copyright notice and this permission notice shall be included in
14771fe6b9SJerome Glisse  * all copies or substantial portions of the Software.
15771fe6b9SJerome Glisse  *
16771fe6b9SJerome Glisse  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17771fe6b9SJerome Glisse  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18771fe6b9SJerome Glisse  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19771fe6b9SJerome Glisse  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20771fe6b9SJerome Glisse  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21771fe6b9SJerome Glisse  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22771fe6b9SJerome Glisse  * OTHER DEALINGS IN THE SOFTWARE.
23771fe6b9SJerome Glisse  *
24771fe6b9SJerome Glisse  * Authors: Dave Airlie
25771fe6b9SJerome Glisse  *          Alex Deucher
26771fe6b9SJerome Glisse  *          Jerome Glisse
27771fe6b9SJerome Glisse  */
28771fe6b9SJerome Glisse #include <linux/seq_file.h>
295a0e3ad6STejun Heo #include <linux/slab.h>
30771fe6b9SJerome Glisse #include "drmP.h"
31771fe6b9SJerome Glisse #include "drm.h"
32771fe6b9SJerome Glisse #include "radeon_drm.h"
33771fe6b9SJerome Glisse #include "radeon_reg.h"
34771fe6b9SJerome Glisse #include "radeon.h"
35e6990375SDaniel Vetter #include "radeon_asic.h"
363ce0a23dSJerome Glisse #include "r100d.h"
37d4550907SJerome Glisse #include "rs100d.h"
38d4550907SJerome Glisse #include "rv200d.h"
39d4550907SJerome Glisse #include "rv250d.h"
403ce0a23dSJerome Glisse 
4170967ab9SBen Hutchings #include <linux/firmware.h>
4270967ab9SBen Hutchings #include <linux/platform_device.h>
4370967ab9SBen Hutchings 
44551ebd83SDave Airlie #include "r100_reg_safe.h"
45551ebd83SDave Airlie #include "rn50_reg_safe.h"
46551ebd83SDave Airlie 
4770967ab9SBen Hutchings /* Firmware Names */
4870967ab9SBen Hutchings #define FIRMWARE_R100		"radeon/R100_cp.bin"
4970967ab9SBen Hutchings #define FIRMWARE_R200		"radeon/R200_cp.bin"
5070967ab9SBen Hutchings #define FIRMWARE_R300		"radeon/R300_cp.bin"
5170967ab9SBen Hutchings #define FIRMWARE_R420		"radeon/R420_cp.bin"
5270967ab9SBen Hutchings #define FIRMWARE_RS690		"radeon/RS690_cp.bin"
5370967ab9SBen Hutchings #define FIRMWARE_RS600		"radeon/RS600_cp.bin"
5470967ab9SBen Hutchings #define FIRMWARE_R520		"radeon/R520_cp.bin"
5570967ab9SBen Hutchings 
5670967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100);
5770967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200);
5870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300);
5970967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420);
6070967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690);
6170967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600);
6270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520);
63771fe6b9SJerome Glisse 
64551ebd83SDave Airlie #include "r100_track.h"
65551ebd83SDave Airlie 
66771fe6b9SJerome Glisse /* This files gather functions specifics to:
67771fe6b9SJerome Glisse  * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
68771fe6b9SJerome Glisse  */
69771fe6b9SJerome Glisse 
70a48b9b4eSAlex Deucher void r100_get_power_state(struct radeon_device *rdev,
71a48b9b4eSAlex Deucher 			  enum radeon_pm_action action)
72a48b9b4eSAlex Deucher {
73a48b9b4eSAlex Deucher 	int i;
74a48b9b4eSAlex Deucher 	rdev->pm.can_upclock = true;
75a48b9b4eSAlex Deucher 	rdev->pm.can_downclock = true;
76a48b9b4eSAlex Deucher 
77a48b9b4eSAlex Deucher 	switch (action) {
78a48b9b4eSAlex Deucher 	case PM_ACTION_MINIMUM:
79a48b9b4eSAlex Deucher 		rdev->pm.requested_power_state_index = 0;
80a48b9b4eSAlex Deucher 		rdev->pm.can_downclock = false;
81a48b9b4eSAlex Deucher 		break;
82a48b9b4eSAlex Deucher 	case PM_ACTION_DOWNCLOCK:
83a48b9b4eSAlex Deucher 		if (rdev->pm.current_power_state_index == 0) {
84a48b9b4eSAlex Deucher 			rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
85a48b9b4eSAlex Deucher 			rdev->pm.can_downclock = false;
86a48b9b4eSAlex Deucher 		} else {
87a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
88a48b9b4eSAlex Deucher 				for (i = 0; i < rdev->pm.num_power_states; i++) {
89a48b9b4eSAlex Deucher 					if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
90a48b9b4eSAlex Deucher 						continue;
91a48b9b4eSAlex Deucher 					else if (i >= rdev->pm.current_power_state_index) {
92a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
93a48b9b4eSAlex Deucher 						break;
94a48b9b4eSAlex Deucher 					} else {
95a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = i;
96a48b9b4eSAlex Deucher 						break;
97a48b9b4eSAlex Deucher 					}
98a48b9b4eSAlex Deucher 				}
99a48b9b4eSAlex Deucher 			} else
100a48b9b4eSAlex Deucher 				rdev->pm.requested_power_state_index =
101a48b9b4eSAlex Deucher 					rdev->pm.current_power_state_index - 1;
102a48b9b4eSAlex Deucher 		}
103a48b9b4eSAlex Deucher 		break;
104a48b9b4eSAlex Deucher 	case PM_ACTION_UPCLOCK:
105a48b9b4eSAlex Deucher 		if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
106a48b9b4eSAlex Deucher 			rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
107a48b9b4eSAlex Deucher 			rdev->pm.can_upclock = false;
108a48b9b4eSAlex Deucher 		} else {
109a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
110a48b9b4eSAlex Deucher 				for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
111a48b9b4eSAlex Deucher 					if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
112a48b9b4eSAlex Deucher 						continue;
113a48b9b4eSAlex Deucher 					else if (i <= rdev->pm.current_power_state_index) {
114a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
115a48b9b4eSAlex Deucher 						break;
116a48b9b4eSAlex Deucher 					} else {
117a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = i;
118a48b9b4eSAlex Deucher 						break;
119a48b9b4eSAlex Deucher 					}
120a48b9b4eSAlex Deucher 				}
121a48b9b4eSAlex Deucher 			} else
122a48b9b4eSAlex Deucher 				rdev->pm.requested_power_state_index =
123a48b9b4eSAlex Deucher 					rdev->pm.current_power_state_index + 1;
124a48b9b4eSAlex Deucher 		}
125a48b9b4eSAlex Deucher 		break;
126*58e21dffSAlex Deucher 	case PM_ACTION_DEFAULT:
127*58e21dffSAlex Deucher 		rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
128*58e21dffSAlex Deucher 		rdev->pm.can_upclock = false;
129*58e21dffSAlex Deucher 		break;
130a48b9b4eSAlex Deucher 	case PM_ACTION_NONE:
131a48b9b4eSAlex Deucher 	default:
132a48b9b4eSAlex Deucher 		DRM_ERROR("Requested mode for not defined action\n");
133a48b9b4eSAlex Deucher 		return;
134a48b9b4eSAlex Deucher 	}
135a48b9b4eSAlex Deucher 	/* only one clock mode per power state */
136a48b9b4eSAlex Deucher 	rdev->pm.requested_clock_mode_index = 0;
137a48b9b4eSAlex Deucher 
138a48b9b4eSAlex Deucher 	DRM_INFO("Requested: e: %d m: %d p: %d\n",
139a48b9b4eSAlex Deucher 		 rdev->pm.power_state[rdev->pm.requested_power_state_index].
140a48b9b4eSAlex Deucher 		 clock_info[rdev->pm.requested_clock_mode_index].sclk,
141a48b9b4eSAlex Deucher 		 rdev->pm.power_state[rdev->pm.requested_power_state_index].
142a48b9b4eSAlex Deucher 		 clock_info[rdev->pm.requested_clock_mode_index].mclk,
143a48b9b4eSAlex Deucher 		 rdev->pm.power_state[rdev->pm.requested_power_state_index].
14479daedc9SAlex Deucher 		 pcie_lanes);
145a48b9b4eSAlex Deucher }
146a48b9b4eSAlex Deucher 
147bae6b562SAlex Deucher void r100_set_power_state(struct radeon_device *rdev)
148bae6b562SAlex Deucher {
149a48b9b4eSAlex Deucher 	u32 sclk, mclk;
150a48b9b4eSAlex Deucher 
151a48b9b4eSAlex Deucher 	if (rdev->pm.current_power_state_index == rdev->pm.requested_power_state_index)
152bae6b562SAlex Deucher 		return;
153bae6b562SAlex Deucher 
154a48b9b4eSAlex Deucher 	if (radeon_gui_idle(rdev)) {
155a48b9b4eSAlex Deucher 
156a48b9b4eSAlex Deucher 		sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
157a48b9b4eSAlex Deucher 			clock_info[rdev->pm.requested_clock_mode_index].sclk;
158a48b9b4eSAlex Deucher 		if (sclk > rdev->clock.default_sclk)
159a48b9b4eSAlex Deucher 			sclk = rdev->clock.default_sclk;
160a48b9b4eSAlex Deucher 
161a48b9b4eSAlex Deucher 		mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
162a48b9b4eSAlex Deucher 			clock_info[rdev->pm.requested_clock_mode_index].mclk;
163a48b9b4eSAlex Deucher 		if (mclk > rdev->clock.default_mclk)
164a48b9b4eSAlex Deucher 			mclk = rdev->clock.default_mclk;
165a48b9b4eSAlex Deucher 		/* don't change the mclk with multiple crtcs */
166a48b9b4eSAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
167a48b9b4eSAlex Deucher 			mclk = rdev->clock.default_mclk;
168bae6b562SAlex Deucher 
169bae6b562SAlex Deucher 		/* set pcie lanes */
170bae6b562SAlex Deucher 		/* TODO */
171bae6b562SAlex Deucher 
172bae6b562SAlex Deucher 		/* set voltage */
173bae6b562SAlex Deucher 		/* TODO */
174bae6b562SAlex Deucher 
175bae6b562SAlex Deucher 		/* set engine clock */
176a48b9b4eSAlex Deucher 		if (sclk != rdev->pm.current_sclk) {
177bae6b562SAlex Deucher 			radeon_sync_with_vblank(rdev);
178bae6b562SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, false);
179a48b9b4eSAlex Deucher 			radeon_set_engine_clock(rdev, sclk);
180bae6b562SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, true);
181a48b9b4eSAlex Deucher 			rdev->pm.current_sclk = sclk;
182a48b9b4eSAlex Deucher 			DRM_INFO("Setting: e: %d\n", sclk);
183a48b9b4eSAlex Deucher 		}
184bae6b562SAlex Deucher 
185bae6b562SAlex Deucher #if 0
186bae6b562SAlex Deucher 		/* set memory clock */
187a48b9b4eSAlex Deucher 		if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
188bae6b562SAlex Deucher 			radeon_sync_with_vblank(rdev);
189bae6b562SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, false);
190a48b9b4eSAlex Deucher 			radeon_set_memory_clock(rdev, mclk);
191bae6b562SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, true);
192a48b9b4eSAlex Deucher 			rdev->pm.current_mclk = mclk;
193a48b9b4eSAlex Deucher 			DRM_INFO("Setting: m: %d\n", mclk);
194bae6b562SAlex Deucher 		}
195bae6b562SAlex Deucher #endif
196bae6b562SAlex Deucher 
197a48b9b4eSAlex Deucher 		rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
198a48b9b4eSAlex Deucher 		rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
199a48b9b4eSAlex Deucher 	} else
200a48b9b4eSAlex Deucher 		DRM_INFO("GUI not idle!!!\n");
201bae6b562SAlex Deucher }
202bae6b562SAlex Deucher 
203def9ba9cSAlex Deucher bool r100_gui_idle(struct radeon_device *rdev)
204def9ba9cSAlex Deucher {
205def9ba9cSAlex Deucher 	if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
206def9ba9cSAlex Deucher 		return false;
207def9ba9cSAlex Deucher 	else
208def9ba9cSAlex Deucher 		return true;
209def9ba9cSAlex Deucher }
210def9ba9cSAlex Deucher 
21105a05c50SAlex Deucher /* hpd for digital panel detect/disconnect */
21205a05c50SAlex Deucher bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
21305a05c50SAlex Deucher {
21405a05c50SAlex Deucher 	bool connected = false;
21505a05c50SAlex Deucher 
21605a05c50SAlex Deucher 	switch (hpd) {
21705a05c50SAlex Deucher 	case RADEON_HPD_1:
21805a05c50SAlex Deucher 		if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
21905a05c50SAlex Deucher 			connected = true;
22005a05c50SAlex Deucher 		break;
22105a05c50SAlex Deucher 	case RADEON_HPD_2:
22205a05c50SAlex Deucher 		if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
22305a05c50SAlex Deucher 			connected = true;
22405a05c50SAlex Deucher 		break;
22505a05c50SAlex Deucher 	default:
22605a05c50SAlex Deucher 		break;
22705a05c50SAlex Deucher 	}
22805a05c50SAlex Deucher 	return connected;
22905a05c50SAlex Deucher }
23005a05c50SAlex Deucher 
23105a05c50SAlex Deucher void r100_hpd_set_polarity(struct radeon_device *rdev,
23205a05c50SAlex Deucher 			   enum radeon_hpd_id hpd)
23305a05c50SAlex Deucher {
23405a05c50SAlex Deucher 	u32 tmp;
23505a05c50SAlex Deucher 	bool connected = r100_hpd_sense(rdev, hpd);
23605a05c50SAlex Deucher 
23705a05c50SAlex Deucher 	switch (hpd) {
23805a05c50SAlex Deucher 	case RADEON_HPD_1:
23905a05c50SAlex Deucher 		tmp = RREG32(RADEON_FP_GEN_CNTL);
24005a05c50SAlex Deucher 		if (connected)
24105a05c50SAlex Deucher 			tmp &= ~RADEON_FP_DETECT_INT_POL;
24205a05c50SAlex Deucher 		else
24305a05c50SAlex Deucher 			tmp |= RADEON_FP_DETECT_INT_POL;
24405a05c50SAlex Deucher 		WREG32(RADEON_FP_GEN_CNTL, tmp);
24505a05c50SAlex Deucher 		break;
24605a05c50SAlex Deucher 	case RADEON_HPD_2:
24705a05c50SAlex Deucher 		tmp = RREG32(RADEON_FP2_GEN_CNTL);
24805a05c50SAlex Deucher 		if (connected)
24905a05c50SAlex Deucher 			tmp &= ~RADEON_FP2_DETECT_INT_POL;
25005a05c50SAlex Deucher 		else
25105a05c50SAlex Deucher 			tmp |= RADEON_FP2_DETECT_INT_POL;
25205a05c50SAlex Deucher 		WREG32(RADEON_FP2_GEN_CNTL, tmp);
25305a05c50SAlex Deucher 		break;
25405a05c50SAlex Deucher 	default:
25505a05c50SAlex Deucher 		break;
25605a05c50SAlex Deucher 	}
25705a05c50SAlex Deucher }
25805a05c50SAlex Deucher 
25905a05c50SAlex Deucher void r100_hpd_init(struct radeon_device *rdev)
26005a05c50SAlex Deucher {
26105a05c50SAlex Deucher 	struct drm_device *dev = rdev->ddev;
26205a05c50SAlex Deucher 	struct drm_connector *connector;
26305a05c50SAlex Deucher 
26405a05c50SAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
26505a05c50SAlex Deucher 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
26605a05c50SAlex Deucher 		switch (radeon_connector->hpd.hpd) {
26705a05c50SAlex Deucher 		case RADEON_HPD_1:
26805a05c50SAlex Deucher 			rdev->irq.hpd[0] = true;
26905a05c50SAlex Deucher 			break;
27005a05c50SAlex Deucher 		case RADEON_HPD_2:
27105a05c50SAlex Deucher 			rdev->irq.hpd[1] = true;
27205a05c50SAlex Deucher 			break;
27305a05c50SAlex Deucher 		default:
27405a05c50SAlex Deucher 			break;
27505a05c50SAlex Deucher 		}
27605a05c50SAlex Deucher 	}
277003e69f9SJerome Glisse 	if (rdev->irq.installed)
27805a05c50SAlex Deucher 		r100_irq_set(rdev);
27905a05c50SAlex Deucher }
28005a05c50SAlex Deucher 
28105a05c50SAlex Deucher void r100_hpd_fini(struct radeon_device *rdev)
28205a05c50SAlex Deucher {
28305a05c50SAlex Deucher 	struct drm_device *dev = rdev->ddev;
28405a05c50SAlex Deucher 	struct drm_connector *connector;
28505a05c50SAlex Deucher 
28605a05c50SAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
28705a05c50SAlex Deucher 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
28805a05c50SAlex Deucher 		switch (radeon_connector->hpd.hpd) {
28905a05c50SAlex Deucher 		case RADEON_HPD_1:
29005a05c50SAlex Deucher 			rdev->irq.hpd[0] = false;
29105a05c50SAlex Deucher 			break;
29205a05c50SAlex Deucher 		case RADEON_HPD_2:
29305a05c50SAlex Deucher 			rdev->irq.hpd[1] = false;
29405a05c50SAlex Deucher 			break;
29505a05c50SAlex Deucher 		default:
29605a05c50SAlex Deucher 			break;
29705a05c50SAlex Deucher 		}
29805a05c50SAlex Deucher 	}
29905a05c50SAlex Deucher }
30005a05c50SAlex Deucher 
301771fe6b9SJerome Glisse /*
302771fe6b9SJerome Glisse  * PCI GART
303771fe6b9SJerome Glisse  */
304771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
305771fe6b9SJerome Glisse {
306771fe6b9SJerome Glisse 	/* TODO: can we do somethings here ? */
307771fe6b9SJerome Glisse 	/* It seems hw only cache one entry so we should discard this
308771fe6b9SJerome Glisse 	 * entry otherwise if first GPU GART read hit this entry it
309771fe6b9SJerome Glisse 	 * could end up in wrong address. */
310771fe6b9SJerome Glisse }
311771fe6b9SJerome Glisse 
3124aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev)
3134aac0473SJerome Glisse {
3144aac0473SJerome Glisse 	int r;
3154aac0473SJerome Glisse 
3164aac0473SJerome Glisse 	if (rdev->gart.table.ram.ptr) {
3174aac0473SJerome Glisse 		WARN(1, "R100 PCI GART already initialized.\n");
3184aac0473SJerome Glisse 		return 0;
3194aac0473SJerome Glisse 	}
3204aac0473SJerome Glisse 	/* Initialize common gart structure */
3214aac0473SJerome Glisse 	r = radeon_gart_init(rdev);
3224aac0473SJerome Glisse 	if (r)
3234aac0473SJerome Glisse 		return r;
3244aac0473SJerome Glisse 	rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
3254aac0473SJerome Glisse 	rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
3264aac0473SJerome Glisse 	rdev->asic->gart_set_page = &r100_pci_gart_set_page;
3274aac0473SJerome Glisse 	return radeon_gart_table_ram_alloc(rdev);
3284aac0473SJerome Glisse }
3294aac0473SJerome Glisse 
33017e15b0cSDave Airlie /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
33117e15b0cSDave Airlie void r100_enable_bm(struct radeon_device *rdev)
33217e15b0cSDave Airlie {
33317e15b0cSDave Airlie 	uint32_t tmp;
33417e15b0cSDave Airlie 	/* Enable bus mastering */
33517e15b0cSDave Airlie 	tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
33617e15b0cSDave Airlie 	WREG32(RADEON_BUS_CNTL, tmp);
33717e15b0cSDave Airlie }
33817e15b0cSDave Airlie 
339771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev)
340771fe6b9SJerome Glisse {
341771fe6b9SJerome Glisse 	uint32_t tmp;
342771fe6b9SJerome Glisse 
34382568565SDave Airlie 	radeon_gart_restore(rdev);
344771fe6b9SJerome Glisse 	/* discard memory request outside of configured range */
345771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
346771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp);
347771fe6b9SJerome Glisse 	/* set address range for PCI address translate */
348d594e46aSJerome Glisse 	WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
349d594e46aSJerome Glisse 	WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
350771fe6b9SJerome Glisse 	/* set PCI GART page-table base address */
351771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
352771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
353771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp);
354771fe6b9SJerome Glisse 	r100_pci_gart_tlb_flush(rdev);
355771fe6b9SJerome Glisse 	rdev->gart.ready = true;
356771fe6b9SJerome Glisse 	return 0;
357771fe6b9SJerome Glisse }
358771fe6b9SJerome Glisse 
359771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev)
360771fe6b9SJerome Glisse {
361771fe6b9SJerome Glisse 	uint32_t tmp;
362771fe6b9SJerome Glisse 
363771fe6b9SJerome Glisse 	/* discard memory request outside of configured range */
364771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
365771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
366771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_LO_ADDR, 0);
367771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_HI_ADDR, 0);
368771fe6b9SJerome Glisse }
369771fe6b9SJerome Glisse 
370771fe6b9SJerome Glisse int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
371771fe6b9SJerome Glisse {
372771fe6b9SJerome Glisse 	if (i < 0 || i > rdev->gart.num_gpu_pages) {
373771fe6b9SJerome Glisse 		return -EINVAL;
374771fe6b9SJerome Glisse 	}
375ed10f95dSDave Airlie 	rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
376771fe6b9SJerome Glisse 	return 0;
377771fe6b9SJerome Glisse }
378771fe6b9SJerome Glisse 
3794aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev)
380771fe6b9SJerome Glisse {
381f9274562SJerome Glisse 	radeon_gart_fini(rdev);
382771fe6b9SJerome Glisse 	r100_pci_gart_disable(rdev);
3834aac0473SJerome Glisse 	radeon_gart_table_ram_free(rdev);
384771fe6b9SJerome Glisse }
385771fe6b9SJerome Glisse 
3867ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev)
3877ed220d7SMichel Dänzer {
3887ed220d7SMichel Dänzer 	uint32_t tmp = 0;
3897ed220d7SMichel Dänzer 
390003e69f9SJerome Glisse 	if (!rdev->irq.installed) {
391003e69f9SJerome Glisse 		WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
392003e69f9SJerome Glisse 		WREG32(R_000040_GEN_INT_CNTL, 0);
393003e69f9SJerome Glisse 		return -EINVAL;
394003e69f9SJerome Glisse 	}
3957ed220d7SMichel Dänzer 	if (rdev->irq.sw_int) {
3967ed220d7SMichel Dänzer 		tmp |= RADEON_SW_INT_ENABLE;
3977ed220d7SMichel Dänzer 	}
3982031f77cSAlex Deucher 	if (rdev->irq.gui_idle) {
3992031f77cSAlex Deucher 		tmp |= RADEON_GUI_IDLE_MASK;
4002031f77cSAlex Deucher 	}
4017ed220d7SMichel Dänzer 	if (rdev->irq.crtc_vblank_int[0]) {
4027ed220d7SMichel Dänzer 		tmp |= RADEON_CRTC_VBLANK_MASK;
4037ed220d7SMichel Dänzer 	}
4047ed220d7SMichel Dänzer 	if (rdev->irq.crtc_vblank_int[1]) {
4057ed220d7SMichel Dänzer 		tmp |= RADEON_CRTC2_VBLANK_MASK;
4067ed220d7SMichel Dänzer 	}
40705a05c50SAlex Deucher 	if (rdev->irq.hpd[0]) {
40805a05c50SAlex Deucher 		tmp |= RADEON_FP_DETECT_MASK;
40905a05c50SAlex Deucher 	}
41005a05c50SAlex Deucher 	if (rdev->irq.hpd[1]) {
41105a05c50SAlex Deucher 		tmp |= RADEON_FP2_DETECT_MASK;
41205a05c50SAlex Deucher 	}
4137ed220d7SMichel Dänzer 	WREG32(RADEON_GEN_INT_CNTL, tmp);
4147ed220d7SMichel Dänzer 	return 0;
4157ed220d7SMichel Dänzer }
4167ed220d7SMichel Dänzer 
4179f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev)
4189f022ddfSJerome Glisse {
4199f022ddfSJerome Glisse 	u32 tmp;
4209f022ddfSJerome Glisse 
4219f022ddfSJerome Glisse 	WREG32(R_000040_GEN_INT_CNTL, 0);
4229f022ddfSJerome Glisse 	/* Wait and acknowledge irq */
4239f022ddfSJerome Glisse 	mdelay(1);
4249f022ddfSJerome Glisse 	tmp = RREG32(R_000044_GEN_INT_STATUS);
4259f022ddfSJerome Glisse 	WREG32(R_000044_GEN_INT_STATUS, tmp);
4269f022ddfSJerome Glisse }
4279f022ddfSJerome Glisse 
4287ed220d7SMichel Dänzer static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
4297ed220d7SMichel Dänzer {
4307ed220d7SMichel Dänzer 	uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
43105a05c50SAlex Deucher 	uint32_t irq_mask = RADEON_SW_INT_TEST |
43205a05c50SAlex Deucher 		RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
43305a05c50SAlex Deucher 		RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
4347ed220d7SMichel Dänzer 
4352031f77cSAlex Deucher 	/* the interrupt works, but the status bit is permanently asserted */
4362031f77cSAlex Deucher 	if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
4372031f77cSAlex Deucher 		if (!rdev->irq.gui_idle_acked)
4382031f77cSAlex Deucher 			irq_mask |= RADEON_GUI_IDLE_STAT;
4392031f77cSAlex Deucher 	}
4402031f77cSAlex Deucher 
4417ed220d7SMichel Dänzer 	if (irqs) {
4427ed220d7SMichel Dänzer 		WREG32(RADEON_GEN_INT_STATUS, irqs);
4437ed220d7SMichel Dänzer 	}
4447ed220d7SMichel Dänzer 	return irqs & irq_mask;
4457ed220d7SMichel Dänzer }
4467ed220d7SMichel Dänzer 
4477ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev)
4487ed220d7SMichel Dänzer {
4493e5cb98dSAlex Deucher 	uint32_t status, msi_rearm;
450d4877cf2SAlex Deucher 	bool queue_hotplug = false;
4517ed220d7SMichel Dänzer 
4522031f77cSAlex Deucher 	/* reset gui idle ack.  the status bit is broken */
4532031f77cSAlex Deucher 	rdev->irq.gui_idle_acked = false;
4542031f77cSAlex Deucher 
4557ed220d7SMichel Dänzer 	status = r100_irq_ack(rdev);
4567ed220d7SMichel Dänzer 	if (!status) {
4577ed220d7SMichel Dänzer 		return IRQ_NONE;
4587ed220d7SMichel Dänzer 	}
459a513c184SJerome Glisse 	if (rdev->shutdown) {
460a513c184SJerome Glisse 		return IRQ_NONE;
461a513c184SJerome Glisse 	}
4627ed220d7SMichel Dänzer 	while (status) {
4637ed220d7SMichel Dänzer 		/* SW interrupt */
4647ed220d7SMichel Dänzer 		if (status & RADEON_SW_INT_TEST) {
4657ed220d7SMichel Dänzer 			radeon_fence_process(rdev);
4667ed220d7SMichel Dänzer 		}
4672031f77cSAlex Deucher 		/* gui idle interrupt */
4682031f77cSAlex Deucher 		if (status & RADEON_GUI_IDLE_STAT) {
4692031f77cSAlex Deucher 			rdev->irq.gui_idle_acked = true;
4702031f77cSAlex Deucher 			rdev->pm.gui_idle = true;
4712031f77cSAlex Deucher 			wake_up(&rdev->irq.idle_queue);
4722031f77cSAlex Deucher 		}
4737ed220d7SMichel Dänzer 		/* Vertical blank interrupts */
4747ed220d7SMichel Dänzer 		if (status & RADEON_CRTC_VBLANK_STAT) {
4757ed220d7SMichel Dänzer 			drm_handle_vblank(rdev->ddev, 0);
476839461d3SRafał Miłecki 			rdev->pm.vblank_sync = true;
47773a6d3fcSRafał Miłecki 			wake_up(&rdev->irq.vblank_queue);
4787ed220d7SMichel Dänzer 		}
4797ed220d7SMichel Dänzer 		if (status & RADEON_CRTC2_VBLANK_STAT) {
4807ed220d7SMichel Dänzer 			drm_handle_vblank(rdev->ddev, 1);
481839461d3SRafał Miłecki 			rdev->pm.vblank_sync = true;
48273a6d3fcSRafał Miłecki 			wake_up(&rdev->irq.vblank_queue);
4837ed220d7SMichel Dänzer 		}
48405a05c50SAlex Deucher 		if (status & RADEON_FP_DETECT_STAT) {
485d4877cf2SAlex Deucher 			queue_hotplug = true;
486d4877cf2SAlex Deucher 			DRM_DEBUG("HPD1\n");
48705a05c50SAlex Deucher 		}
48805a05c50SAlex Deucher 		if (status & RADEON_FP2_DETECT_STAT) {
489d4877cf2SAlex Deucher 			queue_hotplug = true;
490d4877cf2SAlex Deucher 			DRM_DEBUG("HPD2\n");
49105a05c50SAlex Deucher 		}
4927ed220d7SMichel Dänzer 		status = r100_irq_ack(rdev);
4937ed220d7SMichel Dänzer 	}
4942031f77cSAlex Deucher 	/* reset gui idle ack.  the status bit is broken */
4952031f77cSAlex Deucher 	rdev->irq.gui_idle_acked = false;
496d4877cf2SAlex Deucher 	if (queue_hotplug)
497d4877cf2SAlex Deucher 		queue_work(rdev->wq, &rdev->hotplug_work);
4983e5cb98dSAlex Deucher 	if (rdev->msi_enabled) {
4993e5cb98dSAlex Deucher 		switch (rdev->family) {
5003e5cb98dSAlex Deucher 		case CHIP_RS400:
5013e5cb98dSAlex Deucher 		case CHIP_RS480:
5023e5cb98dSAlex Deucher 			msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
5033e5cb98dSAlex Deucher 			WREG32(RADEON_AIC_CNTL, msi_rearm);
5043e5cb98dSAlex Deucher 			WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
5053e5cb98dSAlex Deucher 			break;
5063e5cb98dSAlex Deucher 		default:
5073e5cb98dSAlex Deucher 			msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
5083e5cb98dSAlex Deucher 			WREG32(RADEON_MSI_REARM_EN, msi_rearm);
5093e5cb98dSAlex Deucher 			WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
5103e5cb98dSAlex Deucher 			break;
5113e5cb98dSAlex Deucher 		}
5123e5cb98dSAlex Deucher 	}
5137ed220d7SMichel Dänzer 	return IRQ_HANDLED;
5147ed220d7SMichel Dänzer }
5157ed220d7SMichel Dänzer 
5167ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
5177ed220d7SMichel Dänzer {
5187ed220d7SMichel Dänzer 	if (crtc == 0)
5197ed220d7SMichel Dänzer 		return RREG32(RADEON_CRTC_CRNT_FRAME);
5207ed220d7SMichel Dänzer 	else
5217ed220d7SMichel Dänzer 		return RREG32(RADEON_CRTC2_CRNT_FRAME);
5227ed220d7SMichel Dänzer }
5237ed220d7SMichel Dänzer 
5249e5b2af7SPauli Nieminen /* Who ever call radeon_fence_emit should call ring_lock and ask
5259e5b2af7SPauli Nieminen  * for enough space (today caller are ib schedule and buffer move) */
526771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev,
527771fe6b9SJerome Glisse 			  struct radeon_fence *fence)
528771fe6b9SJerome Glisse {
5299e5b2af7SPauli Nieminen 	/* We have to make sure that caches are flushed before
5309e5b2af7SPauli Nieminen 	 * CPU might read something from VRAM. */
5319e5b2af7SPauli Nieminen 	radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
5329e5b2af7SPauli Nieminen 	radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
5339e5b2af7SPauli Nieminen 	radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
5349e5b2af7SPauli Nieminen 	radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
535771fe6b9SJerome Glisse 	/* Wait until IDLE & CLEAN */
5364612dc97SAlex Deucher 	radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
5374612dc97SAlex Deucher 	radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
538cafe6609SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
539cafe6609SJerome Glisse 	radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
540cafe6609SJerome Glisse 				RADEON_HDP_READ_BUFFER_INVALIDATE);
541cafe6609SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
542cafe6609SJerome Glisse 	radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
543771fe6b9SJerome Glisse 	/* Emit fence sequence & fire IRQ */
544771fe6b9SJerome Glisse 	radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
545771fe6b9SJerome Glisse 	radeon_ring_write(rdev, fence->seq);
546771fe6b9SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
547771fe6b9SJerome Glisse 	radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
548771fe6b9SJerome Glisse }
549771fe6b9SJerome Glisse 
550771fe6b9SJerome Glisse int r100_wb_init(struct radeon_device *rdev)
551771fe6b9SJerome Glisse {
552771fe6b9SJerome Glisse 	int r;
553771fe6b9SJerome Glisse 
554771fe6b9SJerome Glisse 	if (rdev->wb.wb_obj == NULL) {
5554c788679SJerome Glisse 		r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
556771fe6b9SJerome Glisse 					RADEON_GEM_DOMAIN_GTT,
5574c788679SJerome Glisse 					&rdev->wb.wb_obj);
558771fe6b9SJerome Glisse 		if (r) {
5594c788679SJerome Glisse 			dev_err(rdev->dev, "(%d) create WB buffer failed\n", r);
560771fe6b9SJerome Glisse 			return r;
561771fe6b9SJerome Glisse 		}
5624c788679SJerome Glisse 		r = radeon_bo_reserve(rdev->wb.wb_obj, false);
5634c788679SJerome Glisse 		if (unlikely(r != 0))
5644c788679SJerome Glisse 			return r;
5654c788679SJerome Glisse 		r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
566771fe6b9SJerome Glisse 					&rdev->wb.gpu_addr);
567771fe6b9SJerome Glisse 		if (r) {
5684c788679SJerome Glisse 			dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r);
5694c788679SJerome Glisse 			radeon_bo_unreserve(rdev->wb.wb_obj);
570771fe6b9SJerome Glisse 			return r;
571771fe6b9SJerome Glisse 		}
5724c788679SJerome Glisse 		r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
5734c788679SJerome Glisse 		radeon_bo_unreserve(rdev->wb.wb_obj);
574771fe6b9SJerome Glisse 		if (r) {
5754c788679SJerome Glisse 			dev_err(rdev->dev, "(%d) map WB buffer failed\n", r);
576771fe6b9SJerome Glisse 			return r;
577771fe6b9SJerome Glisse 		}
578771fe6b9SJerome Glisse 	}
5799f022ddfSJerome Glisse 	WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
5809f022ddfSJerome Glisse 	WREG32(R_00070C_CP_RB_RPTR_ADDR,
5819f022ddfSJerome Glisse 		S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
5829f022ddfSJerome Glisse 	WREG32(R_000770_SCRATCH_UMSK, 0xff);
583771fe6b9SJerome Glisse 	return 0;
584771fe6b9SJerome Glisse }
585771fe6b9SJerome Glisse 
5869f022ddfSJerome Glisse void r100_wb_disable(struct radeon_device *rdev)
5879f022ddfSJerome Glisse {
5889f022ddfSJerome Glisse 	WREG32(R_000770_SCRATCH_UMSK, 0);
5899f022ddfSJerome Glisse }
5909f022ddfSJerome Glisse 
591771fe6b9SJerome Glisse void r100_wb_fini(struct radeon_device *rdev)
592771fe6b9SJerome Glisse {
5934c788679SJerome Glisse 	int r;
5944c788679SJerome Glisse 
5959f022ddfSJerome Glisse 	r100_wb_disable(rdev);
596771fe6b9SJerome Glisse 	if (rdev->wb.wb_obj) {
5974c788679SJerome Glisse 		r = radeon_bo_reserve(rdev->wb.wb_obj, false);
5984c788679SJerome Glisse 		if (unlikely(r != 0)) {
5994c788679SJerome Glisse 			dev_err(rdev->dev, "(%d) can't finish WB\n", r);
6004c788679SJerome Glisse 			return;
6014c788679SJerome Glisse 		}
6024c788679SJerome Glisse 		radeon_bo_kunmap(rdev->wb.wb_obj);
6034c788679SJerome Glisse 		radeon_bo_unpin(rdev->wb.wb_obj);
6044c788679SJerome Glisse 		radeon_bo_unreserve(rdev->wb.wb_obj);
6054c788679SJerome Glisse 		radeon_bo_unref(&rdev->wb.wb_obj);
606771fe6b9SJerome Glisse 		rdev->wb.wb = NULL;
607771fe6b9SJerome Glisse 		rdev->wb.wb_obj = NULL;
608771fe6b9SJerome Glisse 	}
609771fe6b9SJerome Glisse }
610771fe6b9SJerome Glisse 
611771fe6b9SJerome Glisse int r100_copy_blit(struct radeon_device *rdev,
612771fe6b9SJerome Glisse 		   uint64_t src_offset,
613771fe6b9SJerome Glisse 		   uint64_t dst_offset,
614771fe6b9SJerome Glisse 		   unsigned num_pages,
615771fe6b9SJerome Glisse 		   struct radeon_fence *fence)
616771fe6b9SJerome Glisse {
617771fe6b9SJerome Glisse 	uint32_t cur_pages;
618771fe6b9SJerome Glisse 	uint32_t stride_bytes = PAGE_SIZE;
619771fe6b9SJerome Glisse 	uint32_t pitch;
620771fe6b9SJerome Glisse 	uint32_t stride_pixels;
621771fe6b9SJerome Glisse 	unsigned ndw;
622771fe6b9SJerome Glisse 	int num_loops;
623771fe6b9SJerome Glisse 	int r = 0;
624771fe6b9SJerome Glisse 
625771fe6b9SJerome Glisse 	/* radeon limited to 16k stride */
626771fe6b9SJerome Glisse 	stride_bytes &= 0x3fff;
627771fe6b9SJerome Glisse 	/* radeon pitch is /64 */
628771fe6b9SJerome Glisse 	pitch = stride_bytes / 64;
629771fe6b9SJerome Glisse 	stride_pixels = stride_bytes / 4;
630771fe6b9SJerome Glisse 	num_loops = DIV_ROUND_UP(num_pages, 8191);
631771fe6b9SJerome Glisse 
632771fe6b9SJerome Glisse 	/* Ask for enough room for blit + flush + fence */
633771fe6b9SJerome Glisse 	ndw = 64 + (10 * num_loops);
634771fe6b9SJerome Glisse 	r = radeon_ring_lock(rdev, ndw);
635771fe6b9SJerome Glisse 	if (r) {
636771fe6b9SJerome Glisse 		DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
637771fe6b9SJerome Glisse 		return -EINVAL;
638771fe6b9SJerome Glisse 	}
639771fe6b9SJerome Glisse 	while (num_pages > 0) {
640771fe6b9SJerome Glisse 		cur_pages = num_pages;
641771fe6b9SJerome Glisse 		if (cur_pages > 8191) {
642771fe6b9SJerome Glisse 			cur_pages = 8191;
643771fe6b9SJerome Glisse 		}
644771fe6b9SJerome Glisse 		num_pages -= cur_pages;
645771fe6b9SJerome Glisse 
646771fe6b9SJerome Glisse 		/* pages are in Y direction - height
647771fe6b9SJerome Glisse 		   page width in X direction - width */
648771fe6b9SJerome Glisse 		radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
649771fe6b9SJerome Glisse 		radeon_ring_write(rdev,
650771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
651771fe6b9SJerome Glisse 				  RADEON_GMC_DST_PITCH_OFFSET_CNTL |
652771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_CLIPPING |
653771fe6b9SJerome Glisse 				  RADEON_GMC_DST_CLIPPING |
654771fe6b9SJerome Glisse 				  RADEON_GMC_BRUSH_NONE |
655771fe6b9SJerome Glisse 				  (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
656771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_DATATYPE_COLOR |
657771fe6b9SJerome Glisse 				  RADEON_ROP3_S |
658771fe6b9SJerome Glisse 				  RADEON_DP_SRC_SOURCE_MEMORY |
659771fe6b9SJerome Glisse 				  RADEON_GMC_CLR_CMP_CNTL_DIS |
660771fe6b9SJerome Glisse 				  RADEON_GMC_WR_MSK_DIS);
661771fe6b9SJerome Glisse 		radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
662771fe6b9SJerome Glisse 		radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
663771fe6b9SJerome Glisse 		radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
664771fe6b9SJerome Glisse 		radeon_ring_write(rdev, 0);
665771fe6b9SJerome Glisse 		radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
666771fe6b9SJerome Glisse 		radeon_ring_write(rdev, num_pages);
667771fe6b9SJerome Glisse 		radeon_ring_write(rdev, num_pages);
668771fe6b9SJerome Glisse 		radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
669771fe6b9SJerome Glisse 	}
670771fe6b9SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
671771fe6b9SJerome Glisse 	radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
672771fe6b9SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
673771fe6b9SJerome Glisse 	radeon_ring_write(rdev,
674771fe6b9SJerome Glisse 			  RADEON_WAIT_2D_IDLECLEAN |
675771fe6b9SJerome Glisse 			  RADEON_WAIT_HOST_IDLECLEAN |
676771fe6b9SJerome Glisse 			  RADEON_WAIT_DMA_GUI_IDLE);
677771fe6b9SJerome Glisse 	if (fence) {
678771fe6b9SJerome Glisse 		r = radeon_fence_emit(rdev, fence);
679771fe6b9SJerome Glisse 	}
680771fe6b9SJerome Glisse 	radeon_ring_unlock_commit(rdev);
681771fe6b9SJerome Glisse 	return r;
682771fe6b9SJerome Glisse }
683771fe6b9SJerome Glisse 
68445600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev)
68545600232SJerome Glisse {
68645600232SJerome Glisse 	unsigned i;
68745600232SJerome Glisse 	u32 tmp;
68845600232SJerome Glisse 
68945600232SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
69045600232SJerome Glisse 		tmp = RREG32(R_000E40_RBBM_STATUS);
69145600232SJerome Glisse 		if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
69245600232SJerome Glisse 			return 0;
69345600232SJerome Glisse 		}
69445600232SJerome Glisse 		udelay(1);
69545600232SJerome Glisse 	}
69645600232SJerome Glisse 	return -1;
69745600232SJerome Glisse }
69845600232SJerome Glisse 
699771fe6b9SJerome Glisse void r100_ring_start(struct radeon_device *rdev)
700771fe6b9SJerome Glisse {
701771fe6b9SJerome Glisse 	int r;
702771fe6b9SJerome Glisse 
703771fe6b9SJerome Glisse 	r = radeon_ring_lock(rdev, 2);
704771fe6b9SJerome Glisse 	if (r) {
705771fe6b9SJerome Glisse 		return;
706771fe6b9SJerome Glisse 	}
707771fe6b9SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
708771fe6b9SJerome Glisse 	radeon_ring_write(rdev,
709771fe6b9SJerome Glisse 			  RADEON_ISYNC_ANY2D_IDLE3D |
710771fe6b9SJerome Glisse 			  RADEON_ISYNC_ANY3D_IDLE2D |
711771fe6b9SJerome Glisse 			  RADEON_ISYNC_WAIT_IDLEGUI |
712771fe6b9SJerome Glisse 			  RADEON_ISYNC_CPSCRATCH_IDLEGUI);
713771fe6b9SJerome Glisse 	radeon_ring_unlock_commit(rdev);
714771fe6b9SJerome Glisse }
715771fe6b9SJerome Glisse 
71670967ab9SBen Hutchings 
71770967ab9SBen Hutchings /* Load the microcode for the CP */
71870967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev)
719771fe6b9SJerome Glisse {
72070967ab9SBen Hutchings 	struct platform_device *pdev;
72170967ab9SBen Hutchings 	const char *fw_name = NULL;
72270967ab9SBen Hutchings 	int err;
723771fe6b9SJerome Glisse 
72470967ab9SBen Hutchings 	DRM_DEBUG("\n");
72570967ab9SBen Hutchings 
72670967ab9SBen Hutchings 	pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
72770967ab9SBen Hutchings 	err = IS_ERR(pdev);
72870967ab9SBen Hutchings 	if (err) {
72970967ab9SBen Hutchings 		printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
73070967ab9SBen Hutchings 		return -EINVAL;
731771fe6b9SJerome Glisse 	}
732771fe6b9SJerome Glisse 	if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
733771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
734771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS200)) {
735771fe6b9SJerome Glisse 		DRM_INFO("Loading R100 Microcode\n");
73670967ab9SBen Hutchings 		fw_name = FIRMWARE_R100;
737771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R200) ||
738771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV250) ||
739771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV280) ||
740771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS300)) {
741771fe6b9SJerome Glisse 		DRM_INFO("Loading R200 Microcode\n");
74270967ab9SBen Hutchings 		fw_name = FIRMWARE_R200;
743771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R300) ||
744771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R350) ||
745771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV350) ||
746771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV380) ||
747771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS400) ||
748771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS480)) {
749771fe6b9SJerome Glisse 		DRM_INFO("Loading R300 Microcode\n");
75070967ab9SBen Hutchings 		fw_name = FIRMWARE_R300;
751771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R420) ||
752771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R423) ||
753771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV410)) {
754771fe6b9SJerome Glisse 		DRM_INFO("Loading R400 Microcode\n");
75570967ab9SBen Hutchings 		fw_name = FIRMWARE_R420;
756771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_RS690) ||
757771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS740)) {
758771fe6b9SJerome Glisse 		DRM_INFO("Loading RS690/RS740 Microcode\n");
75970967ab9SBen Hutchings 		fw_name = FIRMWARE_RS690;
760771fe6b9SJerome Glisse 	} else if (rdev->family == CHIP_RS600) {
761771fe6b9SJerome Glisse 		DRM_INFO("Loading RS600 Microcode\n");
76270967ab9SBen Hutchings 		fw_name = FIRMWARE_RS600;
763771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_RV515) ||
764771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R520) ||
765771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV530) ||
766771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R580) ||
767771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV560) ||
768771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV570)) {
769771fe6b9SJerome Glisse 		DRM_INFO("Loading R500 Microcode\n");
77070967ab9SBen Hutchings 		fw_name = FIRMWARE_R520;
77170967ab9SBen Hutchings 	}
77270967ab9SBen Hutchings 
7733ce0a23dSJerome Glisse 	err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
77470967ab9SBen Hutchings 	platform_device_unregister(pdev);
77570967ab9SBen Hutchings 	if (err) {
77670967ab9SBen Hutchings 		printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
77770967ab9SBen Hutchings 		       fw_name);
7783ce0a23dSJerome Glisse 	} else if (rdev->me_fw->size % 8) {
77970967ab9SBen Hutchings 		printk(KERN_ERR
78070967ab9SBen Hutchings 		       "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
7813ce0a23dSJerome Glisse 		       rdev->me_fw->size, fw_name);
78270967ab9SBen Hutchings 		err = -EINVAL;
7833ce0a23dSJerome Glisse 		release_firmware(rdev->me_fw);
7843ce0a23dSJerome Glisse 		rdev->me_fw = NULL;
78570967ab9SBen Hutchings 	}
78670967ab9SBen Hutchings 	return err;
78770967ab9SBen Hutchings }
788d4550907SJerome Glisse 
78970967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev)
79070967ab9SBen Hutchings {
79170967ab9SBen Hutchings 	const __be32 *fw_data;
79270967ab9SBen Hutchings 	int i, size;
79370967ab9SBen Hutchings 
79470967ab9SBen Hutchings 	if (r100_gui_wait_for_idle(rdev)) {
79570967ab9SBen Hutchings 		printk(KERN_WARNING "Failed to wait GUI idle while "
79670967ab9SBen Hutchings 		       "programming pipes. Bad things might happen.\n");
79770967ab9SBen Hutchings 	}
79870967ab9SBen Hutchings 
7993ce0a23dSJerome Glisse 	if (rdev->me_fw) {
8003ce0a23dSJerome Glisse 		size = rdev->me_fw->size / 4;
8013ce0a23dSJerome Glisse 		fw_data = (const __be32 *)&rdev->me_fw->data[0];
80270967ab9SBen Hutchings 		WREG32(RADEON_CP_ME_RAM_ADDR, 0);
80370967ab9SBen Hutchings 		for (i = 0; i < size; i += 2) {
80470967ab9SBen Hutchings 			WREG32(RADEON_CP_ME_RAM_DATAH,
80570967ab9SBen Hutchings 			       be32_to_cpup(&fw_data[i]));
80670967ab9SBen Hutchings 			WREG32(RADEON_CP_ME_RAM_DATAL,
80770967ab9SBen Hutchings 			       be32_to_cpup(&fw_data[i + 1]));
808771fe6b9SJerome Glisse 		}
809771fe6b9SJerome Glisse 	}
810771fe6b9SJerome Glisse }
811771fe6b9SJerome Glisse 
812771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
813771fe6b9SJerome Glisse {
814771fe6b9SJerome Glisse 	unsigned rb_bufsz;
815771fe6b9SJerome Glisse 	unsigned rb_blksz;
816771fe6b9SJerome Glisse 	unsigned max_fetch;
817771fe6b9SJerome Glisse 	unsigned pre_write_timer;
818771fe6b9SJerome Glisse 	unsigned pre_write_limit;
819771fe6b9SJerome Glisse 	unsigned indirect2_start;
820771fe6b9SJerome Glisse 	unsigned indirect1_start;
821771fe6b9SJerome Glisse 	uint32_t tmp;
822771fe6b9SJerome Glisse 	int r;
823771fe6b9SJerome Glisse 
824771fe6b9SJerome Glisse 	if (r100_debugfs_cp_init(rdev)) {
825771fe6b9SJerome Glisse 		DRM_ERROR("Failed to register debugfs file for CP !\n");
826771fe6b9SJerome Glisse 	}
8273ce0a23dSJerome Glisse 	if (!rdev->me_fw) {
82870967ab9SBen Hutchings 		r = r100_cp_init_microcode(rdev);
82970967ab9SBen Hutchings 		if (r) {
83070967ab9SBen Hutchings 			DRM_ERROR("Failed to load firmware!\n");
83170967ab9SBen Hutchings 			return r;
83270967ab9SBen Hutchings 		}
83370967ab9SBen Hutchings 	}
83470967ab9SBen Hutchings 
835771fe6b9SJerome Glisse 	/* Align ring size */
836771fe6b9SJerome Glisse 	rb_bufsz = drm_order(ring_size / 8);
837771fe6b9SJerome Glisse 	ring_size = (1 << (rb_bufsz + 1)) * 4;
838771fe6b9SJerome Glisse 	r100_cp_load_microcode(rdev);
839771fe6b9SJerome Glisse 	r = radeon_ring_init(rdev, ring_size);
840771fe6b9SJerome Glisse 	if (r) {
841771fe6b9SJerome Glisse 		return r;
842771fe6b9SJerome Glisse 	}
843771fe6b9SJerome Glisse 	/* Each time the cp read 1024 bytes (16 dword/quadword) update
844771fe6b9SJerome Glisse 	 * the rptr copy in system ram */
845771fe6b9SJerome Glisse 	rb_blksz = 9;
846771fe6b9SJerome Glisse 	/* cp will read 128bytes at a time (4 dwords) */
847771fe6b9SJerome Glisse 	max_fetch = 1;
848771fe6b9SJerome Glisse 	rdev->cp.align_mask = 16 - 1;
849771fe6b9SJerome Glisse 	/* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
850771fe6b9SJerome Glisse 	pre_write_timer = 64;
851771fe6b9SJerome Glisse 	/* Force CP_RB_WPTR write if written more than one time before the
852771fe6b9SJerome Glisse 	 * delay expire
853771fe6b9SJerome Glisse 	 */
854771fe6b9SJerome Glisse 	pre_write_limit = 0;
855771fe6b9SJerome Glisse 	/* Setup the cp cache like this (cache size is 96 dwords) :
856771fe6b9SJerome Glisse 	 *	RING		0  to 15
857771fe6b9SJerome Glisse 	 *	INDIRECT1	16 to 79
858771fe6b9SJerome Glisse 	 *	INDIRECT2	80 to 95
859771fe6b9SJerome Glisse 	 * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
860771fe6b9SJerome Glisse 	 *    indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
861771fe6b9SJerome Glisse 	 *    indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
862771fe6b9SJerome Glisse 	 * Idea being that most of the gpu cmd will be through indirect1 buffer
863771fe6b9SJerome Glisse 	 * so it gets the bigger cache.
864771fe6b9SJerome Glisse 	 */
865771fe6b9SJerome Glisse 	indirect2_start = 80;
866771fe6b9SJerome Glisse 	indirect1_start = 16;
867771fe6b9SJerome Glisse 	/* cp setup */
868771fe6b9SJerome Glisse 	WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
869d6f28938SAlex Deucher 	tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
870771fe6b9SJerome Glisse 	       REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
871771fe6b9SJerome Glisse 	       REG_SET(RADEON_MAX_FETCH, max_fetch) |
872771fe6b9SJerome Glisse 	       RADEON_RB_NO_UPDATE);
873d6f28938SAlex Deucher #ifdef __BIG_ENDIAN
874d6f28938SAlex Deucher 	tmp |= RADEON_BUF_SWAP_32BIT;
875d6f28938SAlex Deucher #endif
876d6f28938SAlex Deucher 	WREG32(RADEON_CP_RB_CNTL, tmp);
877d6f28938SAlex Deucher 
878771fe6b9SJerome Glisse 	/* Set ring address */
879771fe6b9SJerome Glisse 	DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
880771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
881771fe6b9SJerome Glisse 	/* Force read & write ptr to 0 */
882771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
883771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_RPTR_WR, 0);
884771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_WPTR, 0);
885771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp);
886771fe6b9SJerome Glisse 	udelay(10);
887771fe6b9SJerome Glisse 	rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
888771fe6b9SJerome Glisse 	rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
8899e5786bdSDave Airlie 	/* protect against crazy HW on resume */
8909e5786bdSDave Airlie 	rdev->cp.wptr &= rdev->cp.ptr_mask;
891771fe6b9SJerome Glisse 	/* Set cp mode to bus mastering & enable cp*/
892771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_MODE,
893771fe6b9SJerome Glisse 	       REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
894771fe6b9SJerome Glisse 	       REG_SET(RADEON_INDIRECT1_START, indirect1_start));
895771fe6b9SJerome Glisse 	WREG32(0x718, 0);
896771fe6b9SJerome Glisse 	WREG32(0x744, 0x00004D4D);
897771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
898771fe6b9SJerome Glisse 	radeon_ring_start(rdev);
899771fe6b9SJerome Glisse 	r = radeon_ring_test(rdev);
900771fe6b9SJerome Glisse 	if (r) {
901771fe6b9SJerome Glisse 		DRM_ERROR("radeon: cp isn't working (%d).\n", r);
902771fe6b9SJerome Glisse 		return r;
903771fe6b9SJerome Glisse 	}
904771fe6b9SJerome Glisse 	rdev->cp.ready = true;
905771fe6b9SJerome Glisse 	return 0;
906771fe6b9SJerome Glisse }
907771fe6b9SJerome Glisse 
908771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev)
909771fe6b9SJerome Glisse {
91045600232SJerome Glisse 	if (r100_cp_wait_for_idle(rdev)) {
91145600232SJerome Glisse 		DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
91245600232SJerome Glisse 	}
913771fe6b9SJerome Glisse 	/* Disable ring */
914a18d7ea1SJerome Glisse 	r100_cp_disable(rdev);
915771fe6b9SJerome Glisse 	radeon_ring_fini(rdev);
916771fe6b9SJerome Glisse 	DRM_INFO("radeon: cp finalized\n");
917771fe6b9SJerome Glisse }
918771fe6b9SJerome Glisse 
919771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev)
920771fe6b9SJerome Glisse {
921771fe6b9SJerome Glisse 	/* Disable ring */
922771fe6b9SJerome Glisse 	rdev->cp.ready = false;
923771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_MODE, 0);
924771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, 0);
925771fe6b9SJerome Glisse 	if (r100_gui_wait_for_idle(rdev)) {
926771fe6b9SJerome Glisse 		printk(KERN_WARNING "Failed to wait GUI idle while "
927771fe6b9SJerome Glisse 		       "programming pipes. Bad things might happen.\n");
928771fe6b9SJerome Glisse 	}
929771fe6b9SJerome Glisse }
930771fe6b9SJerome Glisse 
9313ce0a23dSJerome Glisse void r100_cp_commit(struct radeon_device *rdev)
9323ce0a23dSJerome Glisse {
9333ce0a23dSJerome Glisse 	WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
9343ce0a23dSJerome Glisse 	(void)RREG32(RADEON_CP_RB_WPTR);
9353ce0a23dSJerome Glisse }
9363ce0a23dSJerome Glisse 
937771fe6b9SJerome Glisse 
938771fe6b9SJerome Glisse /*
939771fe6b9SJerome Glisse  * CS functions
940771fe6b9SJerome Glisse  */
941771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p,
942771fe6b9SJerome Glisse 			  struct radeon_cs_packet *pkt,
943068a117cSJerome Glisse 			  const unsigned *auth, unsigned n,
944771fe6b9SJerome Glisse 			  radeon_packet0_check_t check)
945771fe6b9SJerome Glisse {
946771fe6b9SJerome Glisse 	unsigned reg;
947771fe6b9SJerome Glisse 	unsigned i, j, m;
948771fe6b9SJerome Glisse 	unsigned idx;
949771fe6b9SJerome Glisse 	int r;
950771fe6b9SJerome Glisse 
951771fe6b9SJerome Glisse 	idx = pkt->idx + 1;
952771fe6b9SJerome Glisse 	reg = pkt->reg;
953068a117cSJerome Glisse 	/* Check that register fall into register range
954068a117cSJerome Glisse 	 * determined by the number of entry (n) in the
955068a117cSJerome Glisse 	 * safe register bitmap.
956068a117cSJerome Glisse 	 */
957771fe6b9SJerome Glisse 	if (pkt->one_reg_wr) {
958771fe6b9SJerome Glisse 		if ((reg >> 7) > n) {
959771fe6b9SJerome Glisse 			return -EINVAL;
960771fe6b9SJerome Glisse 		}
961771fe6b9SJerome Glisse 	} else {
962771fe6b9SJerome Glisse 		if (((reg + (pkt->count << 2)) >> 7) > n) {
963771fe6b9SJerome Glisse 			return -EINVAL;
964771fe6b9SJerome Glisse 		}
965771fe6b9SJerome Glisse 	}
966771fe6b9SJerome Glisse 	for (i = 0; i <= pkt->count; i++, idx++) {
967771fe6b9SJerome Glisse 		j = (reg >> 7);
968771fe6b9SJerome Glisse 		m = 1 << ((reg >> 2) & 31);
969771fe6b9SJerome Glisse 		if (auth[j] & m) {
970771fe6b9SJerome Glisse 			r = check(p, pkt, idx, reg);
971771fe6b9SJerome Glisse 			if (r) {
972771fe6b9SJerome Glisse 				return r;
973771fe6b9SJerome Glisse 			}
974771fe6b9SJerome Glisse 		}
975771fe6b9SJerome Glisse 		if (pkt->one_reg_wr) {
976771fe6b9SJerome Glisse 			if (!(auth[j] & m)) {
977771fe6b9SJerome Glisse 				break;
978771fe6b9SJerome Glisse 			}
979771fe6b9SJerome Glisse 		} else {
980771fe6b9SJerome Glisse 			reg += 4;
981771fe6b9SJerome Glisse 		}
982771fe6b9SJerome Glisse 	}
983771fe6b9SJerome Glisse 	return 0;
984771fe6b9SJerome Glisse }
985771fe6b9SJerome Glisse 
986771fe6b9SJerome Glisse void r100_cs_dump_packet(struct radeon_cs_parser *p,
987771fe6b9SJerome Glisse 			 struct radeon_cs_packet *pkt)
988771fe6b9SJerome Glisse {
989771fe6b9SJerome Glisse 	volatile uint32_t *ib;
990771fe6b9SJerome Glisse 	unsigned i;
991771fe6b9SJerome Glisse 	unsigned idx;
992771fe6b9SJerome Glisse 
993771fe6b9SJerome Glisse 	ib = p->ib->ptr;
994771fe6b9SJerome Glisse 	idx = pkt->idx;
995771fe6b9SJerome Glisse 	for (i = 0; i <= (pkt->count + 1); i++, idx++) {
996771fe6b9SJerome Glisse 		DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
997771fe6b9SJerome Glisse 	}
998771fe6b9SJerome Glisse }
999771fe6b9SJerome Glisse 
1000771fe6b9SJerome Glisse /**
1001771fe6b9SJerome Glisse  * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
1002771fe6b9SJerome Glisse  * @parser:	parser structure holding parsing context.
1003771fe6b9SJerome Glisse  * @pkt:	where to store packet informations
1004771fe6b9SJerome Glisse  *
1005771fe6b9SJerome Glisse  * Assume that chunk_ib_index is properly set. Will return -EINVAL
1006771fe6b9SJerome Glisse  * if packet is bigger than remaining ib size. or if packets is unknown.
1007771fe6b9SJerome Glisse  **/
1008771fe6b9SJerome Glisse int r100_cs_packet_parse(struct radeon_cs_parser *p,
1009771fe6b9SJerome Glisse 			 struct radeon_cs_packet *pkt,
1010771fe6b9SJerome Glisse 			 unsigned idx)
1011771fe6b9SJerome Glisse {
1012771fe6b9SJerome Glisse 	struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
1013fa99239cSRoel Kluin 	uint32_t header;
1014771fe6b9SJerome Glisse 
1015771fe6b9SJerome Glisse 	if (idx >= ib_chunk->length_dw) {
1016771fe6b9SJerome Glisse 		DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
1017771fe6b9SJerome Glisse 			  idx, ib_chunk->length_dw);
1018771fe6b9SJerome Glisse 		return -EINVAL;
1019771fe6b9SJerome Glisse 	}
1020513bcb46SDave Airlie 	header = radeon_get_ib_value(p, idx);
1021771fe6b9SJerome Glisse 	pkt->idx = idx;
1022771fe6b9SJerome Glisse 	pkt->type = CP_PACKET_GET_TYPE(header);
1023771fe6b9SJerome Glisse 	pkt->count = CP_PACKET_GET_COUNT(header);
1024771fe6b9SJerome Glisse 	switch (pkt->type) {
1025771fe6b9SJerome Glisse 	case PACKET_TYPE0:
1026771fe6b9SJerome Glisse 		pkt->reg = CP_PACKET0_GET_REG(header);
1027771fe6b9SJerome Glisse 		pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
1028771fe6b9SJerome Glisse 		break;
1029771fe6b9SJerome Glisse 	case PACKET_TYPE3:
1030771fe6b9SJerome Glisse 		pkt->opcode = CP_PACKET3_GET_OPCODE(header);
1031771fe6b9SJerome Glisse 		break;
1032771fe6b9SJerome Glisse 	case PACKET_TYPE2:
1033771fe6b9SJerome Glisse 		pkt->count = -1;
1034771fe6b9SJerome Glisse 		break;
1035771fe6b9SJerome Glisse 	default:
1036771fe6b9SJerome Glisse 		DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
1037771fe6b9SJerome Glisse 		return -EINVAL;
1038771fe6b9SJerome Glisse 	}
1039771fe6b9SJerome Glisse 	if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
1040771fe6b9SJerome Glisse 		DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
1041771fe6b9SJerome Glisse 			  pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
1042771fe6b9SJerome Glisse 		return -EINVAL;
1043771fe6b9SJerome Glisse 	}
1044771fe6b9SJerome Glisse 	return 0;
1045771fe6b9SJerome Glisse }
1046771fe6b9SJerome Glisse 
1047771fe6b9SJerome Glisse /**
1048531369e6SDave Airlie  * r100_cs_packet_next_vline() - parse userspace VLINE packet
1049531369e6SDave Airlie  * @parser:		parser structure holding parsing context.
1050531369e6SDave Airlie  *
1051531369e6SDave Airlie  * Userspace sends a special sequence for VLINE waits.
1052531369e6SDave Airlie  * PACKET0 - VLINE_START_END + value
1053531369e6SDave Airlie  * PACKET0 - WAIT_UNTIL +_value
1054531369e6SDave Airlie  * RELOC (P3) - crtc_id in reloc.
1055531369e6SDave Airlie  *
1056531369e6SDave Airlie  * This function parses this and relocates the VLINE START END
1057531369e6SDave Airlie  * and WAIT UNTIL packets to the correct crtc.
1058531369e6SDave Airlie  * It also detects a switched off crtc and nulls out the
1059531369e6SDave Airlie  * wait in that case.
1060531369e6SDave Airlie  */
1061531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
1062531369e6SDave Airlie {
1063531369e6SDave Airlie 	struct drm_mode_object *obj;
1064531369e6SDave Airlie 	struct drm_crtc *crtc;
1065531369e6SDave Airlie 	struct radeon_crtc *radeon_crtc;
1066531369e6SDave Airlie 	struct radeon_cs_packet p3reloc, waitreloc;
1067531369e6SDave Airlie 	int crtc_id;
1068531369e6SDave Airlie 	int r;
1069531369e6SDave Airlie 	uint32_t header, h_idx, reg;
1070513bcb46SDave Airlie 	volatile uint32_t *ib;
1071531369e6SDave Airlie 
1072513bcb46SDave Airlie 	ib = p->ib->ptr;
1073531369e6SDave Airlie 
1074531369e6SDave Airlie 	/* parse the wait until */
1075531369e6SDave Airlie 	r = r100_cs_packet_parse(p, &waitreloc, p->idx);
1076531369e6SDave Airlie 	if (r)
1077531369e6SDave Airlie 		return r;
1078531369e6SDave Airlie 
1079531369e6SDave Airlie 	/* check its a wait until and only 1 count */
1080531369e6SDave Airlie 	if (waitreloc.reg != RADEON_WAIT_UNTIL ||
1081531369e6SDave Airlie 	    waitreloc.count != 0) {
1082531369e6SDave Airlie 		DRM_ERROR("vline wait had illegal wait until segment\n");
1083531369e6SDave Airlie 		r = -EINVAL;
1084531369e6SDave Airlie 		return r;
1085531369e6SDave Airlie 	}
1086531369e6SDave Airlie 
1087513bcb46SDave Airlie 	if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
1088531369e6SDave Airlie 		DRM_ERROR("vline wait had illegal wait until\n");
1089531369e6SDave Airlie 		r = -EINVAL;
1090531369e6SDave Airlie 		return r;
1091531369e6SDave Airlie 	}
1092531369e6SDave Airlie 
1093531369e6SDave Airlie 	/* jump over the NOP */
109490ebd065SAlex Deucher 	r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
1095531369e6SDave Airlie 	if (r)
1096531369e6SDave Airlie 		return r;
1097531369e6SDave Airlie 
1098531369e6SDave Airlie 	h_idx = p->idx - 2;
109990ebd065SAlex Deucher 	p->idx += waitreloc.count + 2;
110090ebd065SAlex Deucher 	p->idx += p3reloc.count + 2;
1101531369e6SDave Airlie 
1102513bcb46SDave Airlie 	header = radeon_get_ib_value(p, h_idx);
1103513bcb46SDave Airlie 	crtc_id = radeon_get_ib_value(p, h_idx + 5);
1104d4ac6a05SDave Airlie 	reg = CP_PACKET0_GET_REG(header);
1105531369e6SDave Airlie 	mutex_lock(&p->rdev->ddev->mode_config.mutex);
1106531369e6SDave Airlie 	obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
1107531369e6SDave Airlie 	if (!obj) {
1108531369e6SDave Airlie 		DRM_ERROR("cannot find crtc %d\n", crtc_id);
1109531369e6SDave Airlie 		r = -EINVAL;
1110531369e6SDave Airlie 		goto out;
1111531369e6SDave Airlie 	}
1112531369e6SDave Airlie 	crtc = obj_to_crtc(obj);
1113531369e6SDave Airlie 	radeon_crtc = to_radeon_crtc(crtc);
1114531369e6SDave Airlie 	crtc_id = radeon_crtc->crtc_id;
1115531369e6SDave Airlie 
1116531369e6SDave Airlie 	if (!crtc->enabled) {
1117531369e6SDave Airlie 		/* if the CRTC isn't enabled - we need to nop out the wait until */
1118513bcb46SDave Airlie 		ib[h_idx + 2] = PACKET2(0);
1119513bcb46SDave Airlie 		ib[h_idx + 3] = PACKET2(0);
1120531369e6SDave Airlie 	} else if (crtc_id == 1) {
1121531369e6SDave Airlie 		switch (reg) {
1122531369e6SDave Airlie 		case AVIVO_D1MODE_VLINE_START_END:
112390ebd065SAlex Deucher 			header &= ~R300_CP_PACKET0_REG_MASK;
1124531369e6SDave Airlie 			header |= AVIVO_D2MODE_VLINE_START_END >> 2;
1125531369e6SDave Airlie 			break;
1126531369e6SDave Airlie 		case RADEON_CRTC_GUI_TRIG_VLINE:
112790ebd065SAlex Deucher 			header &= ~R300_CP_PACKET0_REG_MASK;
1128531369e6SDave Airlie 			header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
1129531369e6SDave Airlie 			break;
1130531369e6SDave Airlie 		default:
1131531369e6SDave Airlie 			DRM_ERROR("unknown crtc reloc\n");
1132531369e6SDave Airlie 			r = -EINVAL;
1133531369e6SDave Airlie 			goto out;
1134531369e6SDave Airlie 		}
1135513bcb46SDave Airlie 		ib[h_idx] = header;
1136513bcb46SDave Airlie 		ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
1137531369e6SDave Airlie 	}
1138531369e6SDave Airlie out:
1139531369e6SDave Airlie 	mutex_unlock(&p->rdev->ddev->mode_config.mutex);
1140531369e6SDave Airlie 	return r;
1141531369e6SDave Airlie }
1142531369e6SDave Airlie 
1143531369e6SDave Airlie /**
1144771fe6b9SJerome Glisse  * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
1145771fe6b9SJerome Glisse  * @parser:		parser structure holding parsing context.
1146771fe6b9SJerome Glisse  * @data:		pointer to relocation data
1147771fe6b9SJerome Glisse  * @offset_start:	starting offset
1148771fe6b9SJerome Glisse  * @offset_mask:	offset mask (to align start offset on)
1149771fe6b9SJerome Glisse  * @reloc:		reloc informations
1150771fe6b9SJerome Glisse  *
1151771fe6b9SJerome Glisse  * Check next packet is relocation packet3, do bo validation and compute
1152771fe6b9SJerome Glisse  * GPU offset using the provided start.
1153771fe6b9SJerome Glisse  **/
1154771fe6b9SJerome Glisse int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
1155771fe6b9SJerome Glisse 			      struct radeon_cs_reloc **cs_reloc)
1156771fe6b9SJerome Glisse {
1157771fe6b9SJerome Glisse 	struct radeon_cs_chunk *relocs_chunk;
1158771fe6b9SJerome Glisse 	struct radeon_cs_packet p3reloc;
1159771fe6b9SJerome Glisse 	unsigned idx;
1160771fe6b9SJerome Glisse 	int r;
1161771fe6b9SJerome Glisse 
1162771fe6b9SJerome Glisse 	if (p->chunk_relocs_idx == -1) {
1163771fe6b9SJerome Glisse 		DRM_ERROR("No relocation chunk !\n");
1164771fe6b9SJerome Glisse 		return -EINVAL;
1165771fe6b9SJerome Glisse 	}
1166771fe6b9SJerome Glisse 	*cs_reloc = NULL;
1167771fe6b9SJerome Glisse 	relocs_chunk = &p->chunks[p->chunk_relocs_idx];
1168771fe6b9SJerome Glisse 	r = r100_cs_packet_parse(p, &p3reloc, p->idx);
1169771fe6b9SJerome Glisse 	if (r) {
1170771fe6b9SJerome Glisse 		return r;
1171771fe6b9SJerome Glisse 	}
1172771fe6b9SJerome Glisse 	p->idx += p3reloc.count + 2;
1173771fe6b9SJerome Glisse 	if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
1174771fe6b9SJerome Glisse 		DRM_ERROR("No packet3 for relocation for packet at %d.\n",
1175771fe6b9SJerome Glisse 			  p3reloc.idx);
1176771fe6b9SJerome Glisse 		r100_cs_dump_packet(p, &p3reloc);
1177771fe6b9SJerome Glisse 		return -EINVAL;
1178771fe6b9SJerome Glisse 	}
1179513bcb46SDave Airlie 	idx = radeon_get_ib_value(p, p3reloc.idx + 1);
1180771fe6b9SJerome Glisse 	if (idx >= relocs_chunk->length_dw) {
1181771fe6b9SJerome Glisse 		DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
1182771fe6b9SJerome Glisse 			  idx, relocs_chunk->length_dw);
1183771fe6b9SJerome Glisse 		r100_cs_dump_packet(p, &p3reloc);
1184771fe6b9SJerome Glisse 		return -EINVAL;
1185771fe6b9SJerome Glisse 	}
1186771fe6b9SJerome Glisse 	/* FIXME: we assume reloc size is 4 dwords */
1187771fe6b9SJerome Glisse 	*cs_reloc = p->relocs_ptr[(idx / 4)];
1188771fe6b9SJerome Glisse 	return 0;
1189771fe6b9SJerome Glisse }
1190771fe6b9SJerome Glisse 
1191551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt)
1192551ebd83SDave Airlie {
1193551ebd83SDave Airlie 	int vtx_size;
1194551ebd83SDave Airlie 	vtx_size = 2;
1195551ebd83SDave Airlie 	/* ordered according to bits in spec */
1196551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
1197551ebd83SDave Airlie 		vtx_size++;
1198551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
1199551ebd83SDave Airlie 		vtx_size += 3;
1200551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
1201551ebd83SDave Airlie 		vtx_size++;
1202551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
1203551ebd83SDave Airlie 		vtx_size++;
1204551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
1205551ebd83SDave Airlie 		vtx_size += 3;
1206551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
1207551ebd83SDave Airlie 		vtx_size++;
1208551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
1209551ebd83SDave Airlie 		vtx_size++;
1210551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
1211551ebd83SDave Airlie 		vtx_size += 2;
1212551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
1213551ebd83SDave Airlie 		vtx_size += 2;
1214551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
1215551ebd83SDave Airlie 		vtx_size++;
1216551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
1217551ebd83SDave Airlie 		vtx_size += 2;
1218551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
1219551ebd83SDave Airlie 		vtx_size++;
1220551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
1221551ebd83SDave Airlie 		vtx_size += 2;
1222551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
1223551ebd83SDave Airlie 		vtx_size++;
1224551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
1225551ebd83SDave Airlie 		vtx_size++;
1226551ebd83SDave Airlie 	/* blend weight */
1227551ebd83SDave Airlie 	if (vtx_fmt & (0x7 << 15))
1228551ebd83SDave Airlie 		vtx_size += (vtx_fmt >> 15) & 0x7;
1229551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
1230551ebd83SDave Airlie 		vtx_size += 3;
1231551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
1232551ebd83SDave Airlie 		vtx_size += 2;
1233551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
1234551ebd83SDave Airlie 		vtx_size++;
1235551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
1236551ebd83SDave Airlie 		vtx_size++;
1237551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
1238551ebd83SDave Airlie 		vtx_size++;
1239551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
1240551ebd83SDave Airlie 		vtx_size++;
1241551ebd83SDave Airlie 	return vtx_size;
1242551ebd83SDave Airlie }
1243551ebd83SDave Airlie 
1244771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p,
1245551ebd83SDave Airlie 			      struct radeon_cs_packet *pkt,
1246551ebd83SDave Airlie 			      unsigned idx, unsigned reg)
1247771fe6b9SJerome Glisse {
1248771fe6b9SJerome Glisse 	struct radeon_cs_reloc *reloc;
1249551ebd83SDave Airlie 	struct r100_cs_track *track;
1250771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1251771fe6b9SJerome Glisse 	uint32_t tmp;
1252771fe6b9SJerome Glisse 	int r;
1253551ebd83SDave Airlie 	int i, face;
1254e024e110SDave Airlie 	u32 tile_flags = 0;
1255513bcb46SDave Airlie 	u32 idx_value;
1256771fe6b9SJerome Glisse 
1257771fe6b9SJerome Glisse 	ib = p->ib->ptr;
1258551ebd83SDave Airlie 	track = (struct r100_cs_track *)p->track;
1259551ebd83SDave Airlie 
1260513bcb46SDave Airlie 	idx_value = radeon_get_ib_value(p, idx);
1261513bcb46SDave Airlie 
1262771fe6b9SJerome Glisse 	switch (reg) {
1263531369e6SDave Airlie 	case RADEON_CRTC_GUI_TRIG_VLINE:
1264531369e6SDave Airlie 		r = r100_cs_packet_parse_vline(p);
1265531369e6SDave Airlie 		if (r) {
1266531369e6SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1267531369e6SDave Airlie 				  idx, reg);
1268531369e6SDave Airlie 			r100_cs_dump_packet(p, pkt);
1269531369e6SDave Airlie 			return r;
1270531369e6SDave Airlie 		}
1271531369e6SDave Airlie 		break;
1272771fe6b9SJerome Glisse 		/* FIXME: only allow PACKET3 blit? easier to check for out of
1273771fe6b9SJerome Glisse 		 * range access */
1274771fe6b9SJerome Glisse 	case RADEON_DST_PITCH_OFFSET:
1275771fe6b9SJerome Glisse 	case RADEON_SRC_PITCH_OFFSET:
1276551ebd83SDave Airlie 		r = r100_reloc_pitch_offset(p, pkt, idx, reg);
1277551ebd83SDave Airlie 		if (r)
1278551ebd83SDave Airlie 			return r;
1279551ebd83SDave Airlie 		break;
1280551ebd83SDave Airlie 	case RADEON_RB3D_DEPTHOFFSET:
1281771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1282771fe6b9SJerome Glisse 		if (r) {
1283771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1284771fe6b9SJerome Glisse 				  idx, reg);
1285771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1286771fe6b9SJerome Glisse 			return r;
1287771fe6b9SJerome Glisse 		}
1288551ebd83SDave Airlie 		track->zb.robj = reloc->robj;
1289513bcb46SDave Airlie 		track->zb.offset = idx_value;
1290513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1291771fe6b9SJerome Glisse 		break;
1292771fe6b9SJerome Glisse 	case RADEON_RB3D_COLOROFFSET:
1293551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1294551ebd83SDave Airlie 		if (r) {
1295551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1296551ebd83SDave Airlie 				  idx, reg);
1297551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1298551ebd83SDave Airlie 			return r;
1299551ebd83SDave Airlie 		}
1300551ebd83SDave Airlie 		track->cb[0].robj = reloc->robj;
1301513bcb46SDave Airlie 		track->cb[0].offset = idx_value;
1302513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1303551ebd83SDave Airlie 		break;
1304771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_0:
1305771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_1:
1306771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_2:
1307551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXOFFSET_0) / 24;
1308771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1309771fe6b9SJerome Glisse 		if (r) {
1310771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1311771fe6b9SJerome Glisse 				  idx, reg);
1312771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1313771fe6b9SJerome Glisse 			return r;
1314771fe6b9SJerome Glisse 		}
1315513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1316551ebd83SDave Airlie 		track->textures[i].robj = reloc->robj;
1317771fe6b9SJerome Glisse 		break;
1318551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_0:
1319551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_1:
1320551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_2:
1321551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_3:
1322551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_4:
1323551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
1324551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1325551ebd83SDave Airlie 		if (r) {
1326551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1327551ebd83SDave Airlie 				  idx, reg);
1328551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1329551ebd83SDave Airlie 			return r;
1330551ebd83SDave Airlie 		}
1331513bcb46SDave Airlie 		track->textures[0].cube_info[i].offset = idx_value;
1332513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1333551ebd83SDave Airlie 		track->textures[0].cube_info[i].robj = reloc->robj;
1334551ebd83SDave Airlie 		break;
1335551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_0:
1336551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_1:
1337551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_2:
1338551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_3:
1339551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_4:
1340551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
1341551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1342551ebd83SDave Airlie 		if (r) {
1343551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1344551ebd83SDave Airlie 				  idx, reg);
1345551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1346551ebd83SDave Airlie 			return r;
1347551ebd83SDave Airlie 		}
1348513bcb46SDave Airlie 		track->textures[1].cube_info[i].offset = idx_value;
1349513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1350551ebd83SDave Airlie 		track->textures[1].cube_info[i].robj = reloc->robj;
1351551ebd83SDave Airlie 		break;
1352551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_0:
1353551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_1:
1354551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_2:
1355551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_3:
1356551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_4:
1357551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
1358551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1359551ebd83SDave Airlie 		if (r) {
1360551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1361551ebd83SDave Airlie 				  idx, reg);
1362551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1363551ebd83SDave Airlie 			return r;
1364551ebd83SDave Airlie 		}
1365513bcb46SDave Airlie 		track->textures[2].cube_info[i].offset = idx_value;
1366513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1367551ebd83SDave Airlie 		track->textures[2].cube_info[i].robj = reloc->robj;
1368551ebd83SDave Airlie 		break;
1369551ebd83SDave Airlie 	case RADEON_RE_WIDTH_HEIGHT:
1370513bcb46SDave Airlie 		track->maxy = ((idx_value >> 16) & 0x7FF);
1371551ebd83SDave Airlie 		break;
1372e024e110SDave Airlie 	case RADEON_RB3D_COLORPITCH:
1373e024e110SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1374e024e110SDave Airlie 		if (r) {
1375e024e110SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1376e024e110SDave Airlie 				  idx, reg);
1377e024e110SDave Airlie 			r100_cs_dump_packet(p, pkt);
1378e024e110SDave Airlie 			return r;
1379e024e110SDave Airlie 		}
1380e024e110SDave Airlie 
1381e024e110SDave Airlie 		if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1382e024e110SDave Airlie 			tile_flags |= RADEON_COLOR_TILE_ENABLE;
1383e024e110SDave Airlie 		if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1384e024e110SDave Airlie 			tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
1385e024e110SDave Airlie 
1386513bcb46SDave Airlie 		tmp = idx_value & ~(0x7 << 16);
1387e024e110SDave Airlie 		tmp |= tile_flags;
1388e024e110SDave Airlie 		ib[idx] = tmp;
1389551ebd83SDave Airlie 
1390513bcb46SDave Airlie 		track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
1391551ebd83SDave Airlie 		break;
1392551ebd83SDave Airlie 	case RADEON_RB3D_DEPTHPITCH:
1393513bcb46SDave Airlie 		track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
1394551ebd83SDave Airlie 		break;
1395551ebd83SDave Airlie 	case RADEON_RB3D_CNTL:
1396513bcb46SDave Airlie 		switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
1397551ebd83SDave Airlie 		case 7:
1398551ebd83SDave Airlie 		case 8:
1399551ebd83SDave Airlie 		case 9:
1400551ebd83SDave Airlie 		case 11:
1401551ebd83SDave Airlie 		case 12:
1402551ebd83SDave Airlie 			track->cb[0].cpp = 1;
1403551ebd83SDave Airlie 			break;
1404551ebd83SDave Airlie 		case 3:
1405551ebd83SDave Airlie 		case 4:
1406551ebd83SDave Airlie 		case 15:
1407551ebd83SDave Airlie 			track->cb[0].cpp = 2;
1408551ebd83SDave Airlie 			break;
1409551ebd83SDave Airlie 		case 6:
1410551ebd83SDave Airlie 			track->cb[0].cpp = 4;
1411551ebd83SDave Airlie 			break;
1412551ebd83SDave Airlie 		default:
1413551ebd83SDave Airlie 			DRM_ERROR("Invalid color buffer format (%d) !\n",
1414513bcb46SDave Airlie 				  ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
1415551ebd83SDave Airlie 			return -EINVAL;
1416551ebd83SDave Airlie 		}
1417513bcb46SDave Airlie 		track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
1418551ebd83SDave Airlie 		break;
1419551ebd83SDave Airlie 	case RADEON_RB3D_ZSTENCILCNTL:
1420513bcb46SDave Airlie 		switch (idx_value & 0xf) {
1421551ebd83SDave Airlie 		case 0:
1422551ebd83SDave Airlie 			track->zb.cpp = 2;
1423551ebd83SDave Airlie 			break;
1424551ebd83SDave Airlie 		case 2:
1425551ebd83SDave Airlie 		case 3:
1426551ebd83SDave Airlie 		case 4:
1427551ebd83SDave Airlie 		case 5:
1428551ebd83SDave Airlie 		case 9:
1429551ebd83SDave Airlie 		case 11:
1430551ebd83SDave Airlie 			track->zb.cpp = 4;
1431551ebd83SDave Airlie 			break;
1432551ebd83SDave Airlie 		default:
1433551ebd83SDave Airlie 			break;
1434551ebd83SDave Airlie 		}
1435e024e110SDave Airlie 		break;
143617782d99SDave Airlie 	case RADEON_RB3D_ZPASS_ADDR:
143717782d99SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
143817782d99SDave Airlie 		if (r) {
143917782d99SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
144017782d99SDave Airlie 				  idx, reg);
144117782d99SDave Airlie 			r100_cs_dump_packet(p, pkt);
144217782d99SDave Airlie 			return r;
144317782d99SDave Airlie 		}
1444513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
144517782d99SDave Airlie 		break;
1446551ebd83SDave Airlie 	case RADEON_PP_CNTL:
1447551ebd83SDave Airlie 		{
1448513bcb46SDave Airlie 			uint32_t temp = idx_value >> 4;
1449551ebd83SDave Airlie 			for (i = 0; i < track->num_texture; i++)
1450551ebd83SDave Airlie 				track->textures[i].enabled = !!(temp & (1 << i));
1451551ebd83SDave Airlie 		}
1452551ebd83SDave Airlie 		break;
1453551ebd83SDave Airlie 	case RADEON_SE_VF_CNTL:
1454513bcb46SDave Airlie 		track->vap_vf_cntl = idx_value;
1455551ebd83SDave Airlie 		break;
1456551ebd83SDave Airlie 	case RADEON_SE_VTX_FMT:
1457513bcb46SDave Airlie 		track->vtx_size = r100_get_vtx_size(idx_value);
1458551ebd83SDave Airlie 		break;
1459551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_0:
1460551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_1:
1461551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_2:
1462551ebd83SDave Airlie 		i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
1463513bcb46SDave Airlie 		track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
1464513bcb46SDave Airlie 		track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
1465551ebd83SDave Airlie 		break;
1466551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_0:
1467551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_1:
1468551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_2:
1469551ebd83SDave Airlie 		i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
1470513bcb46SDave Airlie 		track->textures[i].pitch = idx_value + 32;
1471551ebd83SDave Airlie 		break;
1472551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_0:
1473551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_1:
1474551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_2:
1475551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXFILTER_0) / 24;
1476513bcb46SDave Airlie 		track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
1477551ebd83SDave Airlie 						 >> RADEON_MAX_MIP_LEVEL_SHIFT);
1478513bcb46SDave Airlie 		tmp = (idx_value >> 23) & 0x7;
1479551ebd83SDave Airlie 		if (tmp == 2 || tmp == 6)
1480551ebd83SDave Airlie 			track->textures[i].roundup_w = false;
1481513bcb46SDave Airlie 		tmp = (idx_value >> 27) & 0x7;
1482551ebd83SDave Airlie 		if (tmp == 2 || tmp == 6)
1483551ebd83SDave Airlie 			track->textures[i].roundup_h = false;
1484551ebd83SDave Airlie 		break;
1485551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_0:
1486551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_1:
1487551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_2:
1488551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXFORMAT_0) / 24;
1489513bcb46SDave Airlie 		if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
1490551ebd83SDave Airlie 			track->textures[i].use_pitch = 1;
1491551ebd83SDave Airlie 		} else {
1492551ebd83SDave Airlie 			track->textures[i].use_pitch = 0;
1493513bcb46SDave Airlie 			track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
1494513bcb46SDave Airlie 			track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
1495551ebd83SDave Airlie 		}
1496513bcb46SDave Airlie 		if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
1497551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 2;
1498513bcb46SDave Airlie 		switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
1499551ebd83SDave Airlie 		case RADEON_TXFORMAT_I8:
1500551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGB332:
1501551ebd83SDave Airlie 		case RADEON_TXFORMAT_Y8:
1502551ebd83SDave Airlie 			track->textures[i].cpp = 1;
1503551ebd83SDave Airlie 			break;
1504551ebd83SDave Airlie 		case RADEON_TXFORMAT_AI88:
1505551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB1555:
1506551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGB565:
1507551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB4444:
1508551ebd83SDave Airlie 		case RADEON_TXFORMAT_VYUY422:
1509551ebd83SDave Airlie 		case RADEON_TXFORMAT_YVYU422:
1510551ebd83SDave Airlie 		case RADEON_TXFORMAT_SHADOW16:
1511551ebd83SDave Airlie 		case RADEON_TXFORMAT_LDUDV655:
1512551ebd83SDave Airlie 		case RADEON_TXFORMAT_DUDV88:
1513551ebd83SDave Airlie 			track->textures[i].cpp = 2;
1514551ebd83SDave Airlie 			break;
1515551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB8888:
1516551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGBA8888:
1517551ebd83SDave Airlie 		case RADEON_TXFORMAT_SHADOW32:
1518551ebd83SDave Airlie 		case RADEON_TXFORMAT_LDUDUV8888:
1519551ebd83SDave Airlie 			track->textures[i].cpp = 4;
1520551ebd83SDave Airlie 			break;
1521d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT1:
1522d785d78bSDave Airlie 			track->textures[i].cpp = 1;
1523d785d78bSDave Airlie 			track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
1524d785d78bSDave Airlie 			break;
1525d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT23:
1526d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT45:
1527d785d78bSDave Airlie 			track->textures[i].cpp = 1;
1528d785d78bSDave Airlie 			track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
1529d785d78bSDave Airlie 			break;
1530551ebd83SDave Airlie 		}
1531513bcb46SDave Airlie 		track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
1532513bcb46SDave Airlie 		track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
1533551ebd83SDave Airlie 		break;
1534551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_0:
1535551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_1:
1536551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_2:
1537513bcb46SDave Airlie 		tmp = idx_value;
1538551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
1539551ebd83SDave Airlie 		for (face = 0; face < 4; face++) {
1540551ebd83SDave Airlie 			track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
1541551ebd83SDave Airlie 			track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
1542551ebd83SDave Airlie 		}
1543551ebd83SDave Airlie 		break;
1544771fe6b9SJerome Glisse 	default:
1545551ebd83SDave Airlie 		printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1546551ebd83SDave Airlie 		       reg, idx);
1547551ebd83SDave Airlie 		return -EINVAL;
1548771fe6b9SJerome Glisse 	}
1549771fe6b9SJerome Glisse 	return 0;
1550771fe6b9SJerome Glisse }
1551771fe6b9SJerome Glisse 
1552068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1553068a117cSJerome Glisse 					 struct radeon_cs_packet *pkt,
15544c788679SJerome Glisse 					 struct radeon_bo *robj)
1555068a117cSJerome Glisse {
1556068a117cSJerome Glisse 	unsigned idx;
1557513bcb46SDave Airlie 	u32 value;
1558068a117cSJerome Glisse 	idx = pkt->idx + 1;
1559513bcb46SDave Airlie 	value = radeon_get_ib_value(p, idx + 2);
15604c788679SJerome Glisse 	if ((value + 1) > radeon_bo_size(robj)) {
1561068a117cSJerome Glisse 		DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
1562068a117cSJerome Glisse 			  "(need %u have %lu) !\n",
1563513bcb46SDave Airlie 			  value + 1,
15644c788679SJerome Glisse 			  radeon_bo_size(robj));
1565068a117cSJerome Glisse 		return -EINVAL;
1566068a117cSJerome Glisse 	}
1567068a117cSJerome Glisse 	return 0;
1568068a117cSJerome Glisse }
1569068a117cSJerome Glisse 
1570771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p,
1571771fe6b9SJerome Glisse 			      struct radeon_cs_packet *pkt)
1572771fe6b9SJerome Glisse {
1573771fe6b9SJerome Glisse 	struct radeon_cs_reloc *reloc;
1574551ebd83SDave Airlie 	struct r100_cs_track *track;
1575771fe6b9SJerome Glisse 	unsigned idx;
1576771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1577771fe6b9SJerome Glisse 	int r;
1578771fe6b9SJerome Glisse 
1579771fe6b9SJerome Glisse 	ib = p->ib->ptr;
1580771fe6b9SJerome Glisse 	idx = pkt->idx + 1;
1581551ebd83SDave Airlie 	track = (struct r100_cs_track *)p->track;
1582771fe6b9SJerome Glisse 	switch (pkt->opcode) {
1583771fe6b9SJerome Glisse 	case PACKET3_3D_LOAD_VBPNTR:
1584513bcb46SDave Airlie 		r = r100_packet3_load_vbpntr(p, pkt, idx);
1585513bcb46SDave Airlie 		if (r)
1586771fe6b9SJerome Glisse 			return r;
1587771fe6b9SJerome Glisse 		break;
1588771fe6b9SJerome Glisse 	case PACKET3_INDX_BUFFER:
1589771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1590771fe6b9SJerome Glisse 		if (r) {
1591771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1592771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1593771fe6b9SJerome Glisse 			return r;
1594771fe6b9SJerome Glisse 		}
1595513bcb46SDave Airlie 		ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
1596068a117cSJerome Glisse 		r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1597068a117cSJerome Glisse 		if (r) {
1598068a117cSJerome Glisse 			return r;
1599068a117cSJerome Glisse 		}
1600771fe6b9SJerome Glisse 		break;
1601771fe6b9SJerome Glisse 	case 0x23:
1602771fe6b9SJerome Glisse 		/* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
1603771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1604771fe6b9SJerome Glisse 		if (r) {
1605771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1606771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1607771fe6b9SJerome Glisse 			return r;
1608771fe6b9SJerome Glisse 		}
1609513bcb46SDave Airlie 		ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
1610551ebd83SDave Airlie 		track->num_arrays = 1;
1611513bcb46SDave Airlie 		track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
1612551ebd83SDave Airlie 
1613551ebd83SDave Airlie 		track->arrays[0].robj = reloc->robj;
1614551ebd83SDave Airlie 		track->arrays[0].esize = track->vtx_size;
1615551ebd83SDave Airlie 
1616513bcb46SDave Airlie 		track->max_indx = radeon_get_ib_value(p, idx+1);
1617551ebd83SDave Airlie 
1618513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
1619551ebd83SDave Airlie 		track->immd_dwords = pkt->count - 1;
1620551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1621551ebd83SDave Airlie 		if (r)
1622551ebd83SDave Airlie 			return r;
1623771fe6b9SJerome Glisse 		break;
1624771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_IMMD:
1625513bcb46SDave Airlie 		if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
1626551ebd83SDave Airlie 			DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1627551ebd83SDave Airlie 			return -EINVAL;
1628551ebd83SDave Airlie 		}
1629cf57fc7aSAlex Deucher 		track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
1630513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1631551ebd83SDave Airlie 		track->immd_dwords = pkt->count - 1;
1632551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1633551ebd83SDave Airlie 		if (r)
1634551ebd83SDave Airlie 			return r;
1635551ebd83SDave Airlie 		break;
1636771fe6b9SJerome Glisse 		/* triggers drawing using in-packet vertex data */
1637771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_IMMD_2:
1638513bcb46SDave Airlie 		if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
1639551ebd83SDave Airlie 			DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1640551ebd83SDave Airlie 			return -EINVAL;
1641551ebd83SDave Airlie 		}
1642513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1643551ebd83SDave Airlie 		track->immd_dwords = pkt->count;
1644551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1645551ebd83SDave Airlie 		if (r)
1646551ebd83SDave Airlie 			return r;
1647551ebd83SDave Airlie 		break;
1648771fe6b9SJerome Glisse 		/* triggers drawing using in-packet vertex data */
1649771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_VBUF_2:
1650513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1651551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1652551ebd83SDave Airlie 		if (r)
1653551ebd83SDave Airlie 			return r;
1654551ebd83SDave Airlie 		break;
1655771fe6b9SJerome Glisse 		/* triggers drawing of vertex buffers setup elsewhere */
1656771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_INDX_2:
1657513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1658551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1659551ebd83SDave Airlie 		if (r)
1660551ebd83SDave Airlie 			return r;
1661551ebd83SDave Airlie 		break;
1662771fe6b9SJerome Glisse 		/* triggers drawing using indices to vertex buffer */
1663771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_VBUF:
1664513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1665551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1666551ebd83SDave Airlie 		if (r)
1667551ebd83SDave Airlie 			return r;
1668551ebd83SDave Airlie 		break;
1669771fe6b9SJerome Glisse 		/* triggers drawing of vertex buffers setup elsewhere */
1670771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_INDX:
1671513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1672551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1673551ebd83SDave Airlie 		if (r)
1674551ebd83SDave Airlie 			return r;
1675551ebd83SDave Airlie 		break;
1676771fe6b9SJerome Glisse 		/* triggers drawing using indices to vertex buffer */
1677771fe6b9SJerome Glisse 	case PACKET3_NOP:
1678771fe6b9SJerome Glisse 		break;
1679771fe6b9SJerome Glisse 	default:
1680771fe6b9SJerome Glisse 		DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
1681771fe6b9SJerome Glisse 		return -EINVAL;
1682771fe6b9SJerome Glisse 	}
1683771fe6b9SJerome Glisse 	return 0;
1684771fe6b9SJerome Glisse }
1685771fe6b9SJerome Glisse 
1686771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p)
1687771fe6b9SJerome Glisse {
1688771fe6b9SJerome Glisse 	struct radeon_cs_packet pkt;
16899f022ddfSJerome Glisse 	struct r100_cs_track *track;
1690771fe6b9SJerome Glisse 	int r;
1691771fe6b9SJerome Glisse 
16929f022ddfSJerome Glisse 	track = kzalloc(sizeof(*track), GFP_KERNEL);
16939f022ddfSJerome Glisse 	r100_cs_track_clear(p->rdev, track);
16949f022ddfSJerome Glisse 	p->track = track;
1695771fe6b9SJerome Glisse 	do {
1696771fe6b9SJerome Glisse 		r = r100_cs_packet_parse(p, &pkt, p->idx);
1697771fe6b9SJerome Glisse 		if (r) {
1698771fe6b9SJerome Glisse 			return r;
1699771fe6b9SJerome Glisse 		}
1700771fe6b9SJerome Glisse 		p->idx += pkt.count + 2;
1701771fe6b9SJerome Glisse 		switch (pkt.type) {
1702771fe6b9SJerome Glisse 			case PACKET_TYPE0:
1703551ebd83SDave Airlie 				if (p->rdev->family >= CHIP_R200)
1704551ebd83SDave Airlie 					r = r100_cs_parse_packet0(p, &pkt,
1705551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm,
1706551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm_size,
1707551ebd83SDave Airlie 								  &r200_packet0_check);
1708551ebd83SDave Airlie 				else
1709551ebd83SDave Airlie 					r = r100_cs_parse_packet0(p, &pkt,
1710551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm,
1711551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm_size,
1712551ebd83SDave Airlie 								  &r100_packet0_check);
1713771fe6b9SJerome Glisse 				break;
1714771fe6b9SJerome Glisse 			case PACKET_TYPE2:
1715771fe6b9SJerome Glisse 				break;
1716771fe6b9SJerome Glisse 			case PACKET_TYPE3:
1717771fe6b9SJerome Glisse 				r = r100_packet3_check(p, &pkt);
1718771fe6b9SJerome Glisse 				break;
1719771fe6b9SJerome Glisse 			default:
1720771fe6b9SJerome Glisse 				DRM_ERROR("Unknown packet type %d !\n",
1721771fe6b9SJerome Glisse 					  pkt.type);
1722771fe6b9SJerome Glisse 				return -EINVAL;
1723771fe6b9SJerome Glisse 		}
1724771fe6b9SJerome Glisse 		if (r) {
1725771fe6b9SJerome Glisse 			return r;
1726771fe6b9SJerome Glisse 		}
1727771fe6b9SJerome Glisse 	} while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
1728771fe6b9SJerome Glisse 	return 0;
1729771fe6b9SJerome Glisse }
1730771fe6b9SJerome Glisse 
1731771fe6b9SJerome Glisse 
1732771fe6b9SJerome Glisse /*
1733771fe6b9SJerome Glisse  * Global GPU functions
1734771fe6b9SJerome Glisse  */
1735771fe6b9SJerome Glisse void r100_errata(struct radeon_device *rdev)
1736771fe6b9SJerome Glisse {
1737771fe6b9SJerome Glisse 	rdev->pll_errata = 0;
1738771fe6b9SJerome Glisse 
1739771fe6b9SJerome Glisse 	if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
1740771fe6b9SJerome Glisse 		rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
1741771fe6b9SJerome Glisse 	}
1742771fe6b9SJerome Glisse 
1743771fe6b9SJerome Glisse 	if (rdev->family == CHIP_RV100 ||
1744771fe6b9SJerome Glisse 	    rdev->family == CHIP_RS100 ||
1745771fe6b9SJerome Glisse 	    rdev->family == CHIP_RS200) {
1746771fe6b9SJerome Glisse 		rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
1747771fe6b9SJerome Glisse 	}
1748771fe6b9SJerome Glisse }
1749771fe6b9SJerome Glisse 
1750771fe6b9SJerome Glisse /* Wait for vertical sync on primary CRTC */
1751771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
1752771fe6b9SJerome Glisse {
1753771fe6b9SJerome Glisse 	uint32_t crtc_gen_cntl, tmp;
1754771fe6b9SJerome Glisse 	int i;
1755771fe6b9SJerome Glisse 
1756771fe6b9SJerome Glisse 	crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
1757771fe6b9SJerome Glisse 	if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
1758771fe6b9SJerome Glisse 	    !(crtc_gen_cntl & RADEON_CRTC_EN)) {
1759771fe6b9SJerome Glisse 		return;
1760771fe6b9SJerome Glisse 	}
1761771fe6b9SJerome Glisse 	/* Clear the CRTC_VBLANK_SAVE bit */
1762771fe6b9SJerome Glisse 	WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
1763771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
1764771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CRTC_STATUS);
1765771fe6b9SJerome Glisse 		if (tmp & RADEON_CRTC_VBLANK_SAVE) {
1766771fe6b9SJerome Glisse 			return;
1767771fe6b9SJerome Glisse 		}
1768771fe6b9SJerome Glisse 		DRM_UDELAY(1);
1769771fe6b9SJerome Glisse 	}
1770771fe6b9SJerome Glisse }
1771771fe6b9SJerome Glisse 
1772771fe6b9SJerome Glisse /* Wait for vertical sync on secondary CRTC */
1773771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
1774771fe6b9SJerome Glisse {
1775771fe6b9SJerome Glisse 	uint32_t crtc2_gen_cntl, tmp;
1776771fe6b9SJerome Glisse 	int i;
1777771fe6b9SJerome Glisse 
1778771fe6b9SJerome Glisse 	crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
1779771fe6b9SJerome Glisse 	if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
1780771fe6b9SJerome Glisse 	    !(crtc2_gen_cntl & RADEON_CRTC2_EN))
1781771fe6b9SJerome Glisse 		return;
1782771fe6b9SJerome Glisse 
1783771fe6b9SJerome Glisse 	/* Clear the CRTC_VBLANK_SAVE bit */
1784771fe6b9SJerome Glisse 	WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
1785771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
1786771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CRTC2_STATUS);
1787771fe6b9SJerome Glisse 		if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
1788771fe6b9SJerome Glisse 			return;
1789771fe6b9SJerome Glisse 		}
1790771fe6b9SJerome Glisse 		DRM_UDELAY(1);
1791771fe6b9SJerome Glisse 	}
1792771fe6b9SJerome Glisse }
1793771fe6b9SJerome Glisse 
1794771fe6b9SJerome Glisse int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
1795771fe6b9SJerome Glisse {
1796771fe6b9SJerome Glisse 	unsigned i;
1797771fe6b9SJerome Glisse 	uint32_t tmp;
1798771fe6b9SJerome Glisse 
1799771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
1800771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
1801771fe6b9SJerome Glisse 		if (tmp >= n) {
1802771fe6b9SJerome Glisse 			return 0;
1803771fe6b9SJerome Glisse 		}
1804771fe6b9SJerome Glisse 		DRM_UDELAY(1);
1805771fe6b9SJerome Glisse 	}
1806771fe6b9SJerome Glisse 	return -1;
1807771fe6b9SJerome Glisse }
1808771fe6b9SJerome Glisse 
1809771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev)
1810771fe6b9SJerome Glisse {
1811771fe6b9SJerome Glisse 	unsigned i;
1812771fe6b9SJerome Glisse 	uint32_t tmp;
1813771fe6b9SJerome Glisse 
1814771fe6b9SJerome Glisse 	if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
1815771fe6b9SJerome Glisse 		printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
1816771fe6b9SJerome Glisse 		       " Bad things might happen.\n");
1817771fe6b9SJerome Glisse 	}
1818771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
1819771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_RBBM_STATUS);
18204612dc97SAlex Deucher 		if (!(tmp & RADEON_RBBM_ACTIVE)) {
1821771fe6b9SJerome Glisse 			return 0;
1822771fe6b9SJerome Glisse 		}
1823771fe6b9SJerome Glisse 		DRM_UDELAY(1);
1824771fe6b9SJerome Glisse 	}
1825771fe6b9SJerome Glisse 	return -1;
1826771fe6b9SJerome Glisse }
1827771fe6b9SJerome Glisse 
1828771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev)
1829771fe6b9SJerome Glisse {
1830771fe6b9SJerome Glisse 	unsigned i;
1831771fe6b9SJerome Glisse 	uint32_t tmp;
1832771fe6b9SJerome Glisse 
1833771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
1834771fe6b9SJerome Glisse 		/* read MC_STATUS */
18354612dc97SAlex Deucher 		tmp = RREG32(RADEON_MC_STATUS);
18364612dc97SAlex Deucher 		if (tmp & RADEON_MC_IDLE) {
1837771fe6b9SJerome Glisse 			return 0;
1838771fe6b9SJerome Glisse 		}
1839771fe6b9SJerome Glisse 		DRM_UDELAY(1);
1840771fe6b9SJerome Glisse 	}
1841771fe6b9SJerome Glisse 	return -1;
1842771fe6b9SJerome Glisse }
1843771fe6b9SJerome Glisse 
1844225758d8SJerome Glisse void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
1845771fe6b9SJerome Glisse {
1846225758d8SJerome Glisse 	lockup->last_cp_rptr = cp->rptr;
1847225758d8SJerome Glisse 	lockup->last_jiffies = jiffies;
1848771fe6b9SJerome Glisse }
1849771fe6b9SJerome Glisse 
1850225758d8SJerome Glisse /**
1851225758d8SJerome Glisse  * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
1852225758d8SJerome Glisse  * @rdev:	radeon device structure
1853225758d8SJerome Glisse  * @lockup:	r100_gpu_lockup structure holding CP lockup tracking informations
1854225758d8SJerome Glisse  * @cp:		radeon_cp structure holding CP information
1855225758d8SJerome Glisse  *
1856225758d8SJerome Glisse  * We don't need to initialize the lockup tracking information as we will either
1857225758d8SJerome Glisse  * have CP rptr to a different value of jiffies wrap around which will force
1858225758d8SJerome Glisse  * initialization of the lockup tracking informations.
1859225758d8SJerome Glisse  *
1860225758d8SJerome Glisse  * A possible false positivie is if we get call after while and last_cp_rptr ==
1861225758d8SJerome Glisse  * the current CP rptr, even if it's unlikely it might happen. To avoid this
1862225758d8SJerome Glisse  * if the elapsed time since last call is bigger than 2 second than we return
1863225758d8SJerome Glisse  * false and update the tracking information. Due to this the caller must call
1864225758d8SJerome Glisse  * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
1865225758d8SJerome Glisse  * the fencing code should be cautious about that.
1866225758d8SJerome Glisse  *
1867225758d8SJerome Glisse  * Caller should write to the ring to force CP to do something so we don't get
1868225758d8SJerome Glisse  * false positive when CP is just gived nothing to do.
1869225758d8SJerome Glisse  *
1870225758d8SJerome Glisse  **/
1871225758d8SJerome Glisse bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
1872771fe6b9SJerome Glisse {
1873225758d8SJerome Glisse 	unsigned long cjiffies, elapsed;
1874771fe6b9SJerome Glisse 
1875225758d8SJerome Glisse 	cjiffies = jiffies;
1876225758d8SJerome Glisse 	if (!time_after(cjiffies, lockup->last_jiffies)) {
1877225758d8SJerome Glisse 		/* likely a wrap around */
1878225758d8SJerome Glisse 		lockup->last_cp_rptr = cp->rptr;
1879225758d8SJerome Glisse 		lockup->last_jiffies = jiffies;
1880225758d8SJerome Glisse 		return false;
1881225758d8SJerome Glisse 	}
1882225758d8SJerome Glisse 	if (cp->rptr != lockup->last_cp_rptr) {
1883225758d8SJerome Glisse 		/* CP is still working no lockup */
1884225758d8SJerome Glisse 		lockup->last_cp_rptr = cp->rptr;
1885225758d8SJerome Glisse 		lockup->last_jiffies = jiffies;
1886225758d8SJerome Glisse 		return false;
1887225758d8SJerome Glisse 	}
1888225758d8SJerome Glisse 	elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
1889225758d8SJerome Glisse 	if (elapsed >= 3000) {
1890225758d8SJerome Glisse 		/* very likely the improbable case where current
1891225758d8SJerome Glisse 		 * rptr is equal to last recorded, a while ago, rptr
1892225758d8SJerome Glisse 		 * this is more likely a false positive update tracking
1893225758d8SJerome Glisse 		 * information which should force us to be recall at
1894225758d8SJerome Glisse 		 * latter point
1895225758d8SJerome Glisse 		 */
1896225758d8SJerome Glisse 		lockup->last_cp_rptr = cp->rptr;
1897225758d8SJerome Glisse 		lockup->last_jiffies = jiffies;
1898225758d8SJerome Glisse 		return false;
1899225758d8SJerome Glisse 	}
1900225758d8SJerome Glisse 	if (elapsed >= 1000) {
1901225758d8SJerome Glisse 		dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
1902225758d8SJerome Glisse 		return true;
1903225758d8SJerome Glisse 	}
1904225758d8SJerome Glisse 	/* give a chance to the GPU ... */
1905225758d8SJerome Glisse 	return false;
1906771fe6b9SJerome Glisse }
1907771fe6b9SJerome Glisse 
1908225758d8SJerome Glisse bool r100_gpu_is_lockup(struct radeon_device *rdev)
1909771fe6b9SJerome Glisse {
1910225758d8SJerome Glisse 	u32 rbbm_status;
1911225758d8SJerome Glisse 	int r;
1912771fe6b9SJerome Glisse 
1913225758d8SJerome Glisse 	rbbm_status = RREG32(R_000E40_RBBM_STATUS);
1914225758d8SJerome Glisse 	if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
1915225758d8SJerome Glisse 		r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp);
1916225758d8SJerome Glisse 		return false;
1917225758d8SJerome Glisse 	}
1918225758d8SJerome Glisse 	/* force CP activities */
1919225758d8SJerome Glisse 	r = radeon_ring_lock(rdev, 2);
1920225758d8SJerome Glisse 	if (!r) {
1921225758d8SJerome Glisse 		/* PACKET2 NOP */
1922225758d8SJerome Glisse 		radeon_ring_write(rdev, 0x80000000);
1923225758d8SJerome Glisse 		radeon_ring_write(rdev, 0x80000000);
1924225758d8SJerome Glisse 		radeon_ring_unlock_commit(rdev);
1925225758d8SJerome Glisse 	}
1926225758d8SJerome Glisse 	rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
1927225758d8SJerome Glisse 	return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp);
1928225758d8SJerome Glisse }
1929225758d8SJerome Glisse 
193090aca4d2SJerome Glisse void r100_bm_disable(struct radeon_device *rdev)
193190aca4d2SJerome Glisse {
193290aca4d2SJerome Glisse 	u32 tmp;
193390aca4d2SJerome Glisse 
193490aca4d2SJerome Glisse 	/* disable bus mastering */
193590aca4d2SJerome Glisse 	tmp = RREG32(R_000030_BUS_CNTL);
193690aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
1937771fe6b9SJerome Glisse 	mdelay(1);
193890aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
193990aca4d2SJerome Glisse 	mdelay(1);
194090aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
194190aca4d2SJerome Glisse 	tmp = RREG32(RADEON_BUS_CNTL);
194290aca4d2SJerome Glisse 	mdelay(1);
194390aca4d2SJerome Glisse 	pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
194490aca4d2SJerome Glisse 	pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
194590aca4d2SJerome Glisse 	mdelay(1);
194690aca4d2SJerome Glisse }
194790aca4d2SJerome Glisse 
1948a2d07b74SJerome Glisse int r100_asic_reset(struct radeon_device *rdev)
1949771fe6b9SJerome Glisse {
195090aca4d2SJerome Glisse 	struct r100_mc_save save;
195190aca4d2SJerome Glisse 	u32 status, tmp;
1952771fe6b9SJerome Glisse 
195390aca4d2SJerome Glisse 	r100_mc_stop(rdev, &save);
195490aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
195590aca4d2SJerome Glisse 	if (!G_000E40_GUI_ACTIVE(status)) {
1956771fe6b9SJerome Glisse 		return 0;
1957771fe6b9SJerome Glisse 	}
195890aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
195990aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
196090aca4d2SJerome Glisse 	/* stop CP */
196190aca4d2SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, 0);
196290aca4d2SJerome Glisse 	tmp = RREG32(RADEON_CP_RB_CNTL);
196390aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
196490aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_RPTR_WR, 0);
196590aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_WPTR, 0);
196690aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp);
196790aca4d2SJerome Glisse 	/* save PCI state */
196890aca4d2SJerome Glisse 	pci_save_state(rdev->pdev);
196990aca4d2SJerome Glisse 	/* disable bus mastering */
197090aca4d2SJerome Glisse 	r100_bm_disable(rdev);
197190aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
197290aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_RE(1) |
197390aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_PP(1) |
197490aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_RB(1));
197590aca4d2SJerome Glisse 	RREG32(R_0000F0_RBBM_SOFT_RESET);
197690aca4d2SJerome Glisse 	mdelay(500);
197790aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
197890aca4d2SJerome Glisse 	mdelay(1);
197990aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
198090aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
1981771fe6b9SJerome Glisse 	/* reset CP */
198290aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
198390aca4d2SJerome Glisse 	RREG32(R_0000F0_RBBM_SOFT_RESET);
198490aca4d2SJerome Glisse 	mdelay(500);
198590aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
198690aca4d2SJerome Glisse 	mdelay(1);
198790aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
198890aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
198990aca4d2SJerome Glisse 	/* restore PCI & busmastering */
199090aca4d2SJerome Glisse 	pci_restore_state(rdev->pdev);
199190aca4d2SJerome Glisse 	r100_enable_bm(rdev);
1992771fe6b9SJerome Glisse 	/* Check if GPU is idle */
199390aca4d2SJerome Glisse 	if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
199490aca4d2SJerome Glisse 		G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
199590aca4d2SJerome Glisse 		dev_err(rdev->dev, "failed to reset GPU\n");
199690aca4d2SJerome Glisse 		rdev->gpu_lockup = true;
1997771fe6b9SJerome Glisse 		return -1;
1998771fe6b9SJerome Glisse 	}
199990aca4d2SJerome Glisse 	r100_mc_resume(rdev, &save);
200090aca4d2SJerome Glisse 	dev_info(rdev->dev, "GPU reset succeed\n");
2001771fe6b9SJerome Glisse 	return 0;
2002771fe6b9SJerome Glisse }
2003771fe6b9SJerome Glisse 
200492cde00cSAlex Deucher void r100_set_common_regs(struct radeon_device *rdev)
200592cde00cSAlex Deucher {
20062739d49cSAlex Deucher 	struct drm_device *dev = rdev->ddev;
20072739d49cSAlex Deucher 	bool force_dac2 = false;
2008d668046cSDave Airlie 	u32 tmp;
20092739d49cSAlex Deucher 
201092cde00cSAlex Deucher 	/* set these so they don't interfere with anything */
201192cde00cSAlex Deucher 	WREG32(RADEON_OV0_SCALE_CNTL, 0);
201292cde00cSAlex Deucher 	WREG32(RADEON_SUBPIC_CNTL, 0);
201392cde00cSAlex Deucher 	WREG32(RADEON_VIPH_CONTROL, 0);
201492cde00cSAlex Deucher 	WREG32(RADEON_I2C_CNTL_1, 0);
201592cde00cSAlex Deucher 	WREG32(RADEON_DVI_I2C_CNTL_1, 0);
201692cde00cSAlex Deucher 	WREG32(RADEON_CAP0_TRIG_CNTL, 0);
201792cde00cSAlex Deucher 	WREG32(RADEON_CAP1_TRIG_CNTL, 0);
20182739d49cSAlex Deucher 
20192739d49cSAlex Deucher 	/* always set up dac2 on rn50 and some rv100 as lots
20202739d49cSAlex Deucher 	 * of servers seem to wire it up to a VGA port but
20212739d49cSAlex Deucher 	 * don't report it in the bios connector
20222739d49cSAlex Deucher 	 * table.
20232739d49cSAlex Deucher 	 */
20242739d49cSAlex Deucher 	switch (dev->pdev->device) {
20252739d49cSAlex Deucher 		/* RN50 */
20262739d49cSAlex Deucher 	case 0x515e:
20272739d49cSAlex Deucher 	case 0x5969:
20282739d49cSAlex Deucher 		force_dac2 = true;
20292739d49cSAlex Deucher 		break;
20302739d49cSAlex Deucher 		/* RV100*/
20312739d49cSAlex Deucher 	case 0x5159:
20322739d49cSAlex Deucher 	case 0x515a:
20332739d49cSAlex Deucher 		/* DELL triple head servers */
20342739d49cSAlex Deucher 		if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
20352739d49cSAlex Deucher 		    ((dev->pdev->subsystem_device == 0x016c) ||
20362739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016d) ||
20372739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016e) ||
20382739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016f) ||
20392739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x0170) ||
20402739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x017d) ||
20412739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x017e) ||
20422739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x0183) ||
20432739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x018a) ||
20442739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x019a)))
20452739d49cSAlex Deucher 			force_dac2 = true;
20462739d49cSAlex Deucher 		break;
20472739d49cSAlex Deucher 	}
20482739d49cSAlex Deucher 
20492739d49cSAlex Deucher 	if (force_dac2) {
20502739d49cSAlex Deucher 		u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
20512739d49cSAlex Deucher 		u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
20522739d49cSAlex Deucher 		u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
20532739d49cSAlex Deucher 
20542739d49cSAlex Deucher 		/* For CRT on DAC2, don't turn it on if BIOS didn't
20552739d49cSAlex Deucher 		   enable it, even it's detected.
20562739d49cSAlex Deucher 		*/
20572739d49cSAlex Deucher 
20582739d49cSAlex Deucher 		/* force it to crtc0 */
20592739d49cSAlex Deucher 		dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
20602739d49cSAlex Deucher 		dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
20612739d49cSAlex Deucher 		disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
20622739d49cSAlex Deucher 
20632739d49cSAlex Deucher 		/* set up the TV DAC */
20642739d49cSAlex Deucher 		tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
20652739d49cSAlex Deucher 				 RADEON_TV_DAC_STD_MASK |
20662739d49cSAlex Deucher 				 RADEON_TV_DAC_RDACPD |
20672739d49cSAlex Deucher 				 RADEON_TV_DAC_GDACPD |
20682739d49cSAlex Deucher 				 RADEON_TV_DAC_BDACPD |
20692739d49cSAlex Deucher 				 RADEON_TV_DAC_BGADJ_MASK |
20702739d49cSAlex Deucher 				 RADEON_TV_DAC_DACADJ_MASK);
20712739d49cSAlex Deucher 		tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
20722739d49cSAlex Deucher 				RADEON_TV_DAC_NHOLD |
20732739d49cSAlex Deucher 				RADEON_TV_DAC_STD_PS2 |
20742739d49cSAlex Deucher 				(0x58 << 16));
20752739d49cSAlex Deucher 
20762739d49cSAlex Deucher 		WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
20772739d49cSAlex Deucher 		WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
20782739d49cSAlex Deucher 		WREG32(RADEON_DAC_CNTL2, dac2_cntl);
20792739d49cSAlex Deucher 	}
2080d668046cSDave Airlie 
2081d668046cSDave Airlie 	/* switch PM block to ACPI mode */
2082d668046cSDave Airlie 	tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
2083d668046cSDave Airlie 	tmp &= ~RADEON_PM_MODE_SEL;
2084d668046cSDave Airlie 	WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
2085d668046cSDave Airlie 
208692cde00cSAlex Deucher }
2087771fe6b9SJerome Glisse 
2088771fe6b9SJerome Glisse /*
2089771fe6b9SJerome Glisse  * VRAM info
2090771fe6b9SJerome Glisse  */
2091771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev)
2092771fe6b9SJerome Glisse {
2093771fe6b9SJerome Glisse 	uint32_t tmp;
2094771fe6b9SJerome Glisse 
2095771fe6b9SJerome Glisse 	rdev->mc.vram_is_ddr = false;
2096771fe6b9SJerome Glisse 	if (rdev->flags & RADEON_IS_IGP)
2097771fe6b9SJerome Glisse 		rdev->mc.vram_is_ddr = true;
2098771fe6b9SJerome Glisse 	else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
2099771fe6b9SJerome Glisse 		rdev->mc.vram_is_ddr = true;
2100771fe6b9SJerome Glisse 	if ((rdev->family == CHIP_RV100) ||
2101771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS100) ||
2102771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS200)) {
2103771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_MEM_CNTL);
2104771fe6b9SJerome Glisse 		if (tmp & RV100_HALF_MODE) {
2105771fe6b9SJerome Glisse 			rdev->mc.vram_width = 32;
2106771fe6b9SJerome Glisse 		} else {
2107771fe6b9SJerome Glisse 			rdev->mc.vram_width = 64;
2108771fe6b9SJerome Glisse 		}
2109771fe6b9SJerome Glisse 		if (rdev->flags & RADEON_SINGLE_CRTC) {
2110771fe6b9SJerome Glisse 			rdev->mc.vram_width /= 4;
2111771fe6b9SJerome Glisse 			rdev->mc.vram_is_ddr = true;
2112771fe6b9SJerome Glisse 		}
2113771fe6b9SJerome Glisse 	} else if (rdev->family <= CHIP_RV280) {
2114771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_MEM_CNTL);
2115771fe6b9SJerome Glisse 		if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
2116771fe6b9SJerome Glisse 			rdev->mc.vram_width = 128;
2117771fe6b9SJerome Glisse 		} else {
2118771fe6b9SJerome Glisse 			rdev->mc.vram_width = 64;
2119771fe6b9SJerome Glisse 		}
2120771fe6b9SJerome Glisse 	} else {
2121771fe6b9SJerome Glisse 		/* newer IGPs */
2122771fe6b9SJerome Glisse 		rdev->mc.vram_width = 128;
2123771fe6b9SJerome Glisse 	}
2124771fe6b9SJerome Glisse }
2125771fe6b9SJerome Glisse 
21262a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev)
2127771fe6b9SJerome Glisse {
21282a0f8918SDave Airlie 	u32 aper_size;
21292a0f8918SDave Airlie 	u8 byte;
21302a0f8918SDave Airlie 
21312a0f8918SDave Airlie 	aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
21322a0f8918SDave Airlie 
21332a0f8918SDave Airlie 	/* Set HDP_APER_CNTL only on cards that are known not to be broken,
21342a0f8918SDave Airlie 	 * that is has the 2nd generation multifunction PCI interface
21352a0f8918SDave Airlie 	 */
21362a0f8918SDave Airlie 	if (rdev->family == CHIP_RV280 ||
21372a0f8918SDave Airlie 	    rdev->family >= CHIP_RV350) {
21382a0f8918SDave Airlie 		WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
21392a0f8918SDave Airlie 		       ~RADEON_HDP_APER_CNTL);
21402a0f8918SDave Airlie 		DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
21412a0f8918SDave Airlie 		return aper_size * 2;
21422a0f8918SDave Airlie 	}
21432a0f8918SDave Airlie 
21442a0f8918SDave Airlie 	/* Older cards have all sorts of funny issues to deal with. First
21452a0f8918SDave Airlie 	 * check if it's a multifunction card by reading the PCI config
21462a0f8918SDave Airlie 	 * header type... Limit those to one aperture size
21472a0f8918SDave Airlie 	 */
21482a0f8918SDave Airlie 	pci_read_config_byte(rdev->pdev, 0xe, &byte);
21492a0f8918SDave Airlie 	if (byte & 0x80) {
21502a0f8918SDave Airlie 		DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
21512a0f8918SDave Airlie 		DRM_INFO("Limiting VRAM to one aperture\n");
21522a0f8918SDave Airlie 		return aper_size;
21532a0f8918SDave Airlie 	}
21542a0f8918SDave Airlie 
21552a0f8918SDave Airlie 	/* Single function older card. We read HDP_APER_CNTL to see how the BIOS
21562a0f8918SDave Airlie 	 * have set it up. We don't write this as it's broken on some ASICs but
21572a0f8918SDave Airlie 	 * we expect the BIOS to have done the right thing (might be too optimistic...)
21582a0f8918SDave Airlie 	 */
21592a0f8918SDave Airlie 	if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
21602a0f8918SDave Airlie 		return aper_size * 2;
21612a0f8918SDave Airlie 	return aper_size;
21622a0f8918SDave Airlie }
21632a0f8918SDave Airlie 
21642a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev)
21652a0f8918SDave Airlie {
21662a0f8918SDave Airlie 	u64 config_aper_size;
21672a0f8918SDave Airlie 
2168d594e46aSJerome Glisse 	/* work out accessible VRAM */
2169d594e46aSJerome Glisse 	rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
2170d594e46aSJerome Glisse 	rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
217151e5fcd3SJerome Glisse 	rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
217251e5fcd3SJerome Glisse 	/* FIXME we don't use the second aperture yet when we could use it */
217351e5fcd3SJerome Glisse 	if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
217451e5fcd3SJerome Glisse 		rdev->mc.visible_vram_size = rdev->mc.aper_size;
21752a0f8918SDave Airlie 	config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2176771fe6b9SJerome Glisse 	if (rdev->flags & RADEON_IS_IGP) {
2177771fe6b9SJerome Glisse 		uint32_t tom;
2178771fe6b9SJerome Glisse 		/* read NB_TOM to get the amount of ram stolen for the GPU */
2179771fe6b9SJerome Glisse 		tom = RREG32(RADEON_NB_TOM);
21807a50f01aSDave Airlie 		rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
21817a50f01aSDave Airlie 		WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
21827a50f01aSDave Airlie 		rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2183771fe6b9SJerome Glisse 	} else {
21847a50f01aSDave Airlie 		rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
2185771fe6b9SJerome Glisse 		/* Some production boards of m6 will report 0
2186771fe6b9SJerome Glisse 		 * if it's 8 MB
2187771fe6b9SJerome Glisse 		 */
21887a50f01aSDave Airlie 		if (rdev->mc.real_vram_size == 0) {
21897a50f01aSDave Airlie 			rdev->mc.real_vram_size = 8192 * 1024;
21907a50f01aSDave Airlie 			WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2191771fe6b9SJerome Glisse 		}
21922a0f8918SDave Airlie 		/* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
2193d594e46aSJerome Glisse 		 * Novell bug 204882 + along with lots of ubuntu ones
2194d594e46aSJerome Glisse 		 */
21957a50f01aSDave Airlie 		if (config_aper_size > rdev->mc.real_vram_size)
21967a50f01aSDave Airlie 			rdev->mc.mc_vram_size = config_aper_size;
21977a50f01aSDave Airlie 		else
21987a50f01aSDave Airlie 			rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2199771fe6b9SJerome Glisse 	}
2200d594e46aSJerome Glisse }
22012a0f8918SDave Airlie 
220228d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state)
220328d52043SDave Airlie {
220428d52043SDave Airlie 	uint32_t temp;
220528d52043SDave Airlie 
220628d52043SDave Airlie 	temp = RREG32(RADEON_CONFIG_CNTL);
220728d52043SDave Airlie 	if (state == false) {
220828d52043SDave Airlie 		temp &= ~(1<<8);
220928d52043SDave Airlie 		temp |= (1<<9);
221028d52043SDave Airlie 	} else {
221128d52043SDave Airlie 		temp &= ~(1<<9);
221228d52043SDave Airlie 	}
221328d52043SDave Airlie 	WREG32(RADEON_CONFIG_CNTL, temp);
221428d52043SDave Airlie }
221528d52043SDave Airlie 
2216d594e46aSJerome Glisse void r100_mc_init(struct radeon_device *rdev)
22172a0f8918SDave Airlie {
2218d594e46aSJerome Glisse 	u64 base;
22192a0f8918SDave Airlie 
2220d594e46aSJerome Glisse 	r100_vram_get_type(rdev);
22212a0f8918SDave Airlie 	r100_vram_init_sizes(rdev);
2222d594e46aSJerome Glisse 	base = rdev->mc.aper_base;
2223d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_IGP)
2224d594e46aSJerome Glisse 		base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
2225d594e46aSJerome Glisse 	radeon_vram_location(rdev, &rdev->mc, base);
2226d594e46aSJerome Glisse 	if (!(rdev->flags & RADEON_IS_AGP))
2227d594e46aSJerome Glisse 		radeon_gtt_location(rdev, &rdev->mc);
2228f47299c5SAlex Deucher 	radeon_update_bandwidth_info(rdev);
2229771fe6b9SJerome Glisse }
2230771fe6b9SJerome Glisse 
2231771fe6b9SJerome Glisse 
2232771fe6b9SJerome Glisse /*
2233771fe6b9SJerome Glisse  * Indirect registers accessor
2234771fe6b9SJerome Glisse  */
2235771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev)
2236771fe6b9SJerome Glisse {
2237771fe6b9SJerome Glisse 	if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
2238771fe6b9SJerome Glisse 		return;
2239771fe6b9SJerome Glisse 	}
2240771fe6b9SJerome Glisse 	(void)RREG32(RADEON_CLOCK_CNTL_DATA);
2241771fe6b9SJerome Glisse 	(void)RREG32(RADEON_CRTC_GEN_CNTL);
2242771fe6b9SJerome Glisse }
2243771fe6b9SJerome Glisse 
2244771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev)
2245771fe6b9SJerome Glisse {
2246771fe6b9SJerome Glisse 	/* This workarounds is necessary on RV100, RS100 and RS200 chips
2247771fe6b9SJerome Glisse 	 * or the chip could hang on a subsequent access
2248771fe6b9SJerome Glisse 	 */
2249771fe6b9SJerome Glisse 	if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
2250771fe6b9SJerome Glisse 		udelay(5000);
2251771fe6b9SJerome Glisse 	}
2252771fe6b9SJerome Glisse 
2253771fe6b9SJerome Glisse 	/* This function is required to workaround a hardware bug in some (all?)
2254771fe6b9SJerome Glisse 	 * revisions of the R300.  This workaround should be called after every
2255771fe6b9SJerome Glisse 	 * CLOCK_CNTL_INDEX register access.  If not, register reads afterward
2256771fe6b9SJerome Glisse 	 * may not be correct.
2257771fe6b9SJerome Glisse 	 */
2258771fe6b9SJerome Glisse 	if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
2259771fe6b9SJerome Glisse 		uint32_t save, tmp;
2260771fe6b9SJerome Glisse 
2261771fe6b9SJerome Glisse 		save = RREG32(RADEON_CLOCK_CNTL_INDEX);
2262771fe6b9SJerome Glisse 		tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
2263771fe6b9SJerome Glisse 		WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
2264771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
2265771fe6b9SJerome Glisse 		WREG32(RADEON_CLOCK_CNTL_INDEX, save);
2266771fe6b9SJerome Glisse 	}
2267771fe6b9SJerome Glisse }
2268771fe6b9SJerome Glisse 
2269771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
2270771fe6b9SJerome Glisse {
2271771fe6b9SJerome Glisse 	uint32_t data;
2272771fe6b9SJerome Glisse 
2273771fe6b9SJerome Glisse 	WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
2274771fe6b9SJerome Glisse 	r100_pll_errata_after_index(rdev);
2275771fe6b9SJerome Glisse 	data = RREG32(RADEON_CLOCK_CNTL_DATA);
2276771fe6b9SJerome Glisse 	r100_pll_errata_after_data(rdev);
2277771fe6b9SJerome Glisse 	return data;
2278771fe6b9SJerome Glisse }
2279771fe6b9SJerome Glisse 
2280771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2281771fe6b9SJerome Glisse {
2282771fe6b9SJerome Glisse 	WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
2283771fe6b9SJerome Glisse 	r100_pll_errata_after_index(rdev);
2284771fe6b9SJerome Glisse 	WREG32(RADEON_CLOCK_CNTL_DATA, v);
2285771fe6b9SJerome Glisse 	r100_pll_errata_after_data(rdev);
2286771fe6b9SJerome Glisse }
2287771fe6b9SJerome Glisse 
2288d4550907SJerome Glisse void r100_set_safe_registers(struct radeon_device *rdev)
2289068a117cSJerome Glisse {
2290551ebd83SDave Airlie 	if (ASIC_IS_RN50(rdev)) {
2291551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
2292551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
2293551ebd83SDave Airlie 	} else if (rdev->family < CHIP_R200) {
2294551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
2295551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
2296551ebd83SDave Airlie 	} else {
2297d4550907SJerome Glisse 		r200_set_safe_registers(rdev);
2298551ebd83SDave Airlie 	}
2299068a117cSJerome Glisse }
2300068a117cSJerome Glisse 
2301771fe6b9SJerome Glisse /*
2302771fe6b9SJerome Glisse  * Debugfs info
2303771fe6b9SJerome Glisse  */
2304771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2305771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
2306771fe6b9SJerome Glisse {
2307771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2308771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2309771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2310771fe6b9SJerome Glisse 	uint32_t reg, value;
2311771fe6b9SJerome Glisse 	unsigned i;
2312771fe6b9SJerome Glisse 
2313771fe6b9SJerome Glisse 	seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
2314771fe6b9SJerome Glisse 	seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
2315771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2316771fe6b9SJerome Glisse 	for (i = 0; i < 64; i++) {
2317771fe6b9SJerome Glisse 		WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
2318771fe6b9SJerome Glisse 		reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
2319771fe6b9SJerome Glisse 		WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
2320771fe6b9SJerome Glisse 		value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
2321771fe6b9SJerome Glisse 		seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
2322771fe6b9SJerome Glisse 	}
2323771fe6b9SJerome Glisse 	return 0;
2324771fe6b9SJerome Glisse }
2325771fe6b9SJerome Glisse 
2326771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
2327771fe6b9SJerome Glisse {
2328771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2329771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2330771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2331771fe6b9SJerome Glisse 	uint32_t rdp, wdp;
2332771fe6b9SJerome Glisse 	unsigned count, i, j;
2333771fe6b9SJerome Glisse 
2334771fe6b9SJerome Glisse 	radeon_ring_free_size(rdev);
2335771fe6b9SJerome Glisse 	rdp = RREG32(RADEON_CP_RB_RPTR);
2336771fe6b9SJerome Glisse 	wdp = RREG32(RADEON_CP_RB_WPTR);
2337771fe6b9SJerome Glisse 	count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
2338771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2339771fe6b9SJerome Glisse 	seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
2340771fe6b9SJerome Glisse 	seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
2341771fe6b9SJerome Glisse 	seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
2342771fe6b9SJerome Glisse 	seq_printf(m, "%u dwords in ring\n", count);
2343771fe6b9SJerome Glisse 	for (j = 0; j <= count; j++) {
2344771fe6b9SJerome Glisse 		i = (rdp + j) & rdev->cp.ptr_mask;
2345771fe6b9SJerome Glisse 		seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
2346771fe6b9SJerome Glisse 	}
2347771fe6b9SJerome Glisse 	return 0;
2348771fe6b9SJerome Glisse }
2349771fe6b9SJerome Glisse 
2350771fe6b9SJerome Glisse 
2351771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
2352771fe6b9SJerome Glisse {
2353771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2354771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2355771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2356771fe6b9SJerome Glisse 	uint32_t csq_stat, csq2_stat, tmp;
2357771fe6b9SJerome Glisse 	unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
2358771fe6b9SJerome Glisse 	unsigned i;
2359771fe6b9SJerome Glisse 
2360771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2361771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
2362771fe6b9SJerome Glisse 	csq_stat = RREG32(RADEON_CP_CSQ_STAT);
2363771fe6b9SJerome Glisse 	csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
2364771fe6b9SJerome Glisse 	r_rptr = (csq_stat >> 0) & 0x3ff;
2365771fe6b9SJerome Glisse 	r_wptr = (csq_stat >> 10) & 0x3ff;
2366771fe6b9SJerome Glisse 	ib1_rptr = (csq_stat >> 20) & 0x3ff;
2367771fe6b9SJerome Glisse 	ib1_wptr = (csq2_stat >> 0) & 0x3ff;
2368771fe6b9SJerome Glisse 	ib2_rptr = (csq2_stat >> 10) & 0x3ff;
2369771fe6b9SJerome Glisse 	ib2_wptr = (csq2_stat >> 20) & 0x3ff;
2370771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
2371771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
2372771fe6b9SJerome Glisse 	seq_printf(m, "Ring rptr %u\n", r_rptr);
2373771fe6b9SJerome Glisse 	seq_printf(m, "Ring wptr %u\n", r_wptr);
2374771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
2375771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
2376771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
2377771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
2378771fe6b9SJerome Glisse 	/* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
2379771fe6b9SJerome Glisse 	 * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
2380771fe6b9SJerome Glisse 	seq_printf(m, "Ring fifo:\n");
2381771fe6b9SJerome Glisse 	for (i = 0; i < 256; i++) {
2382771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2383771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2384771fe6b9SJerome Glisse 		seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
2385771fe6b9SJerome Glisse 	}
2386771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 fifo:\n");
2387771fe6b9SJerome Glisse 	for (i = 256; i <= 512; i++) {
2388771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2389771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2390771fe6b9SJerome Glisse 		seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
2391771fe6b9SJerome Glisse 	}
2392771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 fifo:\n");
2393771fe6b9SJerome Glisse 	for (i = 640; i < ib1_wptr; i++) {
2394771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2395771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2396771fe6b9SJerome Glisse 		seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
2397771fe6b9SJerome Glisse 	}
2398771fe6b9SJerome Glisse 	return 0;
2399771fe6b9SJerome Glisse }
2400771fe6b9SJerome Glisse 
2401771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data)
2402771fe6b9SJerome Glisse {
2403771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2404771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2405771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2406771fe6b9SJerome Glisse 	uint32_t tmp;
2407771fe6b9SJerome Glisse 
2408771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_CONFIG_MEMSIZE);
2409771fe6b9SJerome Glisse 	seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
2410771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_MC_FB_LOCATION);
2411771fe6b9SJerome Glisse 	seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
2412771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_BUS_CNTL);
2413771fe6b9SJerome Glisse 	seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
2414771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_MC_AGP_LOCATION);
2415771fe6b9SJerome Glisse 	seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
2416771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AGP_BASE);
2417771fe6b9SJerome Glisse 	seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
2418771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_HOST_PATH_CNTL);
2419771fe6b9SJerome Glisse 	seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
2420771fe6b9SJerome Glisse 	tmp = RREG32(0x01D0);
2421771fe6b9SJerome Glisse 	seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
2422771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_LO_ADDR);
2423771fe6b9SJerome Glisse 	seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
2424771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_HI_ADDR);
2425771fe6b9SJerome Glisse 	seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
2426771fe6b9SJerome Glisse 	tmp = RREG32(0x01E4);
2427771fe6b9SJerome Glisse 	seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
2428771fe6b9SJerome Glisse 	return 0;
2429771fe6b9SJerome Glisse }
2430771fe6b9SJerome Glisse 
2431771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = {
2432771fe6b9SJerome Glisse 	{"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
2433771fe6b9SJerome Glisse };
2434771fe6b9SJerome Glisse 
2435771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = {
2436771fe6b9SJerome Glisse 	{"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
2437771fe6b9SJerome Glisse 	{"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
2438771fe6b9SJerome Glisse };
2439771fe6b9SJerome Glisse 
2440771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = {
2441771fe6b9SJerome Glisse 	{"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
2442771fe6b9SJerome Glisse };
2443771fe6b9SJerome Glisse #endif
2444771fe6b9SJerome Glisse 
2445771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev)
2446771fe6b9SJerome Glisse {
2447771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2448771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
2449771fe6b9SJerome Glisse #else
2450771fe6b9SJerome Glisse 	return 0;
2451771fe6b9SJerome Glisse #endif
2452771fe6b9SJerome Glisse }
2453771fe6b9SJerome Glisse 
2454771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev)
2455771fe6b9SJerome Glisse {
2456771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2457771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
2458771fe6b9SJerome Glisse #else
2459771fe6b9SJerome Glisse 	return 0;
2460771fe6b9SJerome Glisse #endif
2461771fe6b9SJerome Glisse }
2462771fe6b9SJerome Glisse 
2463771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev)
2464771fe6b9SJerome Glisse {
2465771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2466771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
2467771fe6b9SJerome Glisse #else
2468771fe6b9SJerome Glisse 	return 0;
2469771fe6b9SJerome Glisse #endif
2470771fe6b9SJerome Glisse }
2471e024e110SDave Airlie 
2472e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg,
2473e024e110SDave Airlie 			 uint32_t tiling_flags, uint32_t pitch,
2474e024e110SDave Airlie 			 uint32_t offset, uint32_t obj_size)
2475e024e110SDave Airlie {
2476e024e110SDave Airlie 	int surf_index = reg * 16;
2477e024e110SDave Airlie 	int flags = 0;
2478e024e110SDave Airlie 
2479e024e110SDave Airlie 	/* r100/r200 divide by 16 */
2480e024e110SDave Airlie 	if (rdev->family < CHIP_R300)
2481e024e110SDave Airlie 		flags = pitch / 16;
2482e024e110SDave Airlie 	else
2483e024e110SDave Airlie 		flags = pitch / 8;
2484e024e110SDave Airlie 
2485e024e110SDave Airlie 	if (rdev->family <= CHIP_RS200) {
2486e024e110SDave Airlie 		if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2487e024e110SDave Airlie 				 == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2488e024e110SDave Airlie 			flags |= RADEON_SURF_TILE_COLOR_BOTH;
2489e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MACRO)
2490e024e110SDave Airlie 			flags |= RADEON_SURF_TILE_COLOR_MACRO;
2491e024e110SDave Airlie 	} else if (rdev->family <= CHIP_RV280) {
2492e024e110SDave Airlie 		if (tiling_flags & (RADEON_TILING_MACRO))
2493e024e110SDave Airlie 			flags |= R200_SURF_TILE_COLOR_MACRO;
2494e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MICRO)
2495e024e110SDave Airlie 			flags |= R200_SURF_TILE_COLOR_MICRO;
2496e024e110SDave Airlie 	} else {
2497e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MACRO)
2498e024e110SDave Airlie 			flags |= R300_SURF_TILE_MACRO;
2499e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MICRO)
2500e024e110SDave Airlie 			flags |= R300_SURF_TILE_MICRO;
2501e024e110SDave Airlie 	}
2502e024e110SDave Airlie 
2503c88f9f0cSMichel Dänzer 	if (tiling_flags & RADEON_TILING_SWAP_16BIT)
2504c88f9f0cSMichel Dänzer 		flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
2505c88f9f0cSMichel Dänzer 	if (tiling_flags & RADEON_TILING_SWAP_32BIT)
2506c88f9f0cSMichel Dänzer 		flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
2507c88f9f0cSMichel Dänzer 
2508e024e110SDave Airlie 	DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
2509e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
2510e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
2511e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
2512e024e110SDave Airlie 	return 0;
2513e024e110SDave Airlie }
2514e024e110SDave Airlie 
2515e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
2516e024e110SDave Airlie {
2517e024e110SDave Airlie 	int surf_index = reg * 16;
2518e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
2519e024e110SDave Airlie }
2520c93bb85bSJerome Glisse 
2521c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev)
2522c93bb85bSJerome Glisse {
2523c93bb85bSJerome Glisse 	fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
2524c93bb85bSJerome Glisse 	fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
2525c93bb85bSJerome Glisse 	fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
2526c93bb85bSJerome Glisse 	uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
2527c93bb85bSJerome Glisse 	fixed20_12 memtcas_ff[8] = {
2528c93bb85bSJerome Glisse 		fixed_init(1),
2529c93bb85bSJerome Glisse 		fixed_init(2),
2530c93bb85bSJerome Glisse 		fixed_init(3),
2531c93bb85bSJerome Glisse 		fixed_init(0),
2532c93bb85bSJerome Glisse 		fixed_init_half(1),
2533c93bb85bSJerome Glisse 		fixed_init_half(2),
2534c93bb85bSJerome Glisse 		fixed_init(0),
2535c93bb85bSJerome Glisse 	};
2536c93bb85bSJerome Glisse 	fixed20_12 memtcas_rs480_ff[8] = {
2537c93bb85bSJerome Glisse 		fixed_init(0),
2538c93bb85bSJerome Glisse 		fixed_init(1),
2539c93bb85bSJerome Glisse 		fixed_init(2),
2540c93bb85bSJerome Glisse 		fixed_init(3),
2541c93bb85bSJerome Glisse 		fixed_init(0),
2542c93bb85bSJerome Glisse 		fixed_init_half(1),
2543c93bb85bSJerome Glisse 		fixed_init_half(2),
2544c93bb85bSJerome Glisse 		fixed_init_half(3),
2545c93bb85bSJerome Glisse 	};
2546c93bb85bSJerome Glisse 	fixed20_12 memtcas2_ff[8] = {
2547c93bb85bSJerome Glisse 		fixed_init(0),
2548c93bb85bSJerome Glisse 		fixed_init(1),
2549c93bb85bSJerome Glisse 		fixed_init(2),
2550c93bb85bSJerome Glisse 		fixed_init(3),
2551c93bb85bSJerome Glisse 		fixed_init(4),
2552c93bb85bSJerome Glisse 		fixed_init(5),
2553c93bb85bSJerome Glisse 		fixed_init(6),
2554c93bb85bSJerome Glisse 		fixed_init(7),
2555c93bb85bSJerome Glisse 	};
2556c93bb85bSJerome Glisse 	fixed20_12 memtrbs[8] = {
2557c93bb85bSJerome Glisse 		fixed_init(1),
2558c93bb85bSJerome Glisse 		fixed_init_half(1),
2559c93bb85bSJerome Glisse 		fixed_init(2),
2560c93bb85bSJerome Glisse 		fixed_init_half(2),
2561c93bb85bSJerome Glisse 		fixed_init(3),
2562c93bb85bSJerome Glisse 		fixed_init_half(3),
2563c93bb85bSJerome Glisse 		fixed_init(4),
2564c93bb85bSJerome Glisse 		fixed_init_half(4)
2565c93bb85bSJerome Glisse 	};
2566c93bb85bSJerome Glisse 	fixed20_12 memtrbs_r4xx[8] = {
2567c93bb85bSJerome Glisse 		fixed_init(4),
2568c93bb85bSJerome Glisse 		fixed_init(5),
2569c93bb85bSJerome Glisse 		fixed_init(6),
2570c93bb85bSJerome Glisse 		fixed_init(7),
2571c93bb85bSJerome Glisse 		fixed_init(8),
2572c93bb85bSJerome Glisse 		fixed_init(9),
2573c93bb85bSJerome Glisse 		fixed_init(10),
2574c93bb85bSJerome Glisse 		fixed_init(11)
2575c93bb85bSJerome Glisse 	};
2576c93bb85bSJerome Glisse 	fixed20_12 min_mem_eff;
2577c93bb85bSJerome Glisse 	fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
2578c93bb85bSJerome Glisse 	fixed20_12 cur_latency_mclk, cur_latency_sclk;
2579c93bb85bSJerome Glisse 	fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
2580c93bb85bSJerome Glisse 		disp_drain_rate2, read_return_rate;
2581c93bb85bSJerome Glisse 	fixed20_12 time_disp1_drop_priority;
2582c93bb85bSJerome Glisse 	int c;
2583c93bb85bSJerome Glisse 	int cur_size = 16;       /* in octawords */
2584c93bb85bSJerome Glisse 	int critical_point = 0, critical_point2;
2585c93bb85bSJerome Glisse /* 	uint32_t read_return_rate, time_disp1_drop_priority; */
2586c93bb85bSJerome Glisse 	int stop_req, max_stop_req;
2587c93bb85bSJerome Glisse 	struct drm_display_mode *mode1 = NULL;
2588c93bb85bSJerome Glisse 	struct drm_display_mode *mode2 = NULL;
2589c93bb85bSJerome Glisse 	uint32_t pixel_bytes1 = 0;
2590c93bb85bSJerome Glisse 	uint32_t pixel_bytes2 = 0;
2591c93bb85bSJerome Glisse 
2592f46c0120SAlex Deucher 	radeon_update_display_priority(rdev);
2593f46c0120SAlex Deucher 
2594c93bb85bSJerome Glisse 	if (rdev->mode_info.crtcs[0]->base.enabled) {
2595c93bb85bSJerome Glisse 		mode1 = &rdev->mode_info.crtcs[0]->base.mode;
2596c93bb85bSJerome Glisse 		pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
2597c93bb85bSJerome Glisse 	}
2598dfee5614SDave Airlie 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
2599c93bb85bSJerome Glisse 		if (rdev->mode_info.crtcs[1]->base.enabled) {
2600c93bb85bSJerome Glisse 			mode2 = &rdev->mode_info.crtcs[1]->base.mode;
2601c93bb85bSJerome Glisse 			pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
2602c93bb85bSJerome Glisse 		}
2603dfee5614SDave Airlie 	}
2604c93bb85bSJerome Glisse 
2605c93bb85bSJerome Glisse 	min_mem_eff.full = rfixed_const_8(0);
2606c93bb85bSJerome Glisse 	/* get modes */
2607c93bb85bSJerome Glisse 	if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
2608c93bb85bSJerome Glisse 		uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
2609c93bb85bSJerome Glisse 		mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
2610c93bb85bSJerome Glisse 		mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
2611c93bb85bSJerome Glisse 		/* check crtc enables */
2612c93bb85bSJerome Glisse 		if (mode2)
2613c93bb85bSJerome Glisse 			mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
2614c93bb85bSJerome Glisse 		if (mode1)
2615c93bb85bSJerome Glisse 			mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
2616c93bb85bSJerome Glisse 		WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
2617c93bb85bSJerome Glisse 	}
2618c93bb85bSJerome Glisse 
2619c93bb85bSJerome Glisse 	/*
2620c93bb85bSJerome Glisse 	 * determine is there is enough bw for current mode
2621c93bb85bSJerome Glisse 	 */
2622f47299c5SAlex Deucher 	sclk_ff = rdev->pm.sclk;
2623f47299c5SAlex Deucher 	mclk_ff = rdev->pm.mclk;
2624c93bb85bSJerome Glisse 
2625c93bb85bSJerome Glisse 	temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
2626c93bb85bSJerome Glisse 	temp_ff.full = rfixed_const(temp);
2627c93bb85bSJerome Glisse 	mem_bw.full = rfixed_mul(mclk_ff, temp_ff);
2628c93bb85bSJerome Glisse 
2629c93bb85bSJerome Glisse 	pix_clk.full = 0;
2630c93bb85bSJerome Glisse 	pix_clk2.full = 0;
2631c93bb85bSJerome Glisse 	peak_disp_bw.full = 0;
2632c93bb85bSJerome Glisse 	if (mode1) {
2633c93bb85bSJerome Glisse 		temp_ff.full = rfixed_const(1000);
2634c93bb85bSJerome Glisse 		pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */
2635c93bb85bSJerome Glisse 		pix_clk.full = rfixed_div(pix_clk, temp_ff);
2636c93bb85bSJerome Glisse 		temp_ff.full = rfixed_const(pixel_bytes1);
2637c93bb85bSJerome Glisse 		peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff);
2638c93bb85bSJerome Glisse 	}
2639c93bb85bSJerome Glisse 	if (mode2) {
2640c93bb85bSJerome Glisse 		temp_ff.full = rfixed_const(1000);
2641c93bb85bSJerome Glisse 		pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */
2642c93bb85bSJerome Glisse 		pix_clk2.full = rfixed_div(pix_clk2, temp_ff);
2643c93bb85bSJerome Glisse 		temp_ff.full = rfixed_const(pixel_bytes2);
2644c93bb85bSJerome Glisse 		peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff);
2645c93bb85bSJerome Glisse 	}
2646c93bb85bSJerome Glisse 
2647c93bb85bSJerome Glisse 	mem_bw.full = rfixed_mul(mem_bw, min_mem_eff);
2648c93bb85bSJerome Glisse 	if (peak_disp_bw.full >= mem_bw.full) {
2649c93bb85bSJerome Glisse 		DRM_ERROR("You may not have enough display bandwidth for current mode\n"
2650c93bb85bSJerome Glisse 			  "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
2651c93bb85bSJerome Glisse 	}
2652c93bb85bSJerome Glisse 
2653c93bb85bSJerome Glisse 	/*  Get values from the EXT_MEM_CNTL register...converting its contents. */
2654c93bb85bSJerome Glisse 	temp = RREG32(RADEON_MEM_TIMING_CNTL);
2655c93bb85bSJerome Glisse 	if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
2656c93bb85bSJerome Glisse 		mem_trcd = ((temp >> 2) & 0x3) + 1;
2657c93bb85bSJerome Glisse 		mem_trp  = ((temp & 0x3)) + 1;
2658c93bb85bSJerome Glisse 		mem_tras = ((temp & 0x70) >> 4) + 1;
2659c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_R300 ||
2660c93bb85bSJerome Glisse 		   rdev->family == CHIP_R350) { /* r300, r350 */
2661c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 1;
2662c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 1;
2663c93bb85bSJerome Glisse 		mem_tras = ((temp >> 11) & 0xf) + 4;
2664c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_RV350 ||
2665c93bb85bSJerome Glisse 		   rdev->family <= CHIP_RV380) {
2666c93bb85bSJerome Glisse 		/* rv3x0 */
2667c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 3;
2668c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 3;
2669c93bb85bSJerome Glisse 		mem_tras = ((temp >> 11) & 0xf) + 6;
2670c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_R420 ||
2671c93bb85bSJerome Glisse 		   rdev->family == CHIP_R423 ||
2672c93bb85bSJerome Glisse 		   rdev->family == CHIP_RV410) {
2673c93bb85bSJerome Glisse 		/* r4xx */
2674c93bb85bSJerome Glisse 		mem_trcd = (temp & 0xf) + 3;
2675c93bb85bSJerome Glisse 		if (mem_trcd > 15)
2676c93bb85bSJerome Glisse 			mem_trcd = 15;
2677c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0xf) + 3;
2678c93bb85bSJerome Glisse 		if (mem_trp > 15)
2679c93bb85bSJerome Glisse 			mem_trp = 15;
2680c93bb85bSJerome Glisse 		mem_tras = ((temp >> 12) & 0x1f) + 6;
2681c93bb85bSJerome Glisse 		if (mem_tras > 31)
2682c93bb85bSJerome Glisse 			mem_tras = 31;
2683c93bb85bSJerome Glisse 	} else { /* RV200, R200 */
2684c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 1;
2685c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 1;
2686c93bb85bSJerome Glisse 		mem_tras = ((temp >> 12) & 0xf) + 4;
2687c93bb85bSJerome Glisse 	}
2688c93bb85bSJerome Glisse 	/* convert to FF */
2689c93bb85bSJerome Glisse 	trcd_ff.full = rfixed_const(mem_trcd);
2690c93bb85bSJerome Glisse 	trp_ff.full = rfixed_const(mem_trp);
2691c93bb85bSJerome Glisse 	tras_ff.full = rfixed_const(mem_tras);
2692c93bb85bSJerome Glisse 
2693c93bb85bSJerome Glisse 	/* Get values from the MEM_SDRAM_MODE_REG register...converting its */
2694c93bb85bSJerome Glisse 	temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
2695c93bb85bSJerome Glisse 	data = (temp & (7 << 20)) >> 20;
2696c93bb85bSJerome Glisse 	if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
2697c93bb85bSJerome Glisse 		if (rdev->family == CHIP_RS480) /* don't think rs400 */
2698c93bb85bSJerome Glisse 			tcas_ff = memtcas_rs480_ff[data];
2699c93bb85bSJerome Glisse 		else
2700c93bb85bSJerome Glisse 			tcas_ff = memtcas_ff[data];
2701c93bb85bSJerome Glisse 	} else
2702c93bb85bSJerome Glisse 		tcas_ff = memtcas2_ff[data];
2703c93bb85bSJerome Glisse 
2704c93bb85bSJerome Glisse 	if (rdev->family == CHIP_RS400 ||
2705c93bb85bSJerome Glisse 	    rdev->family == CHIP_RS480) {
2706c93bb85bSJerome Glisse 		/* extra cas latency stored in bits 23-25 0-4 clocks */
2707c93bb85bSJerome Glisse 		data = (temp >> 23) & 0x7;
2708c93bb85bSJerome Glisse 		if (data < 5)
2709c93bb85bSJerome Glisse 			tcas_ff.full += rfixed_const(data);
2710c93bb85bSJerome Glisse 	}
2711c93bb85bSJerome Glisse 
2712c93bb85bSJerome Glisse 	if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
2713c93bb85bSJerome Glisse 		/* on the R300, Tcas is included in Trbs.
2714c93bb85bSJerome Glisse 		 */
2715c93bb85bSJerome Glisse 		temp = RREG32(RADEON_MEM_CNTL);
2716c93bb85bSJerome Glisse 		data = (R300_MEM_NUM_CHANNELS_MASK & temp);
2717c93bb85bSJerome Glisse 		if (data == 1) {
2718c93bb85bSJerome Glisse 			if (R300_MEM_USE_CD_CH_ONLY & temp) {
2719c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_IND_INDEX);
2720c93bb85bSJerome Glisse 				temp &= ~R300_MC_IND_ADDR_MASK;
2721c93bb85bSJerome Glisse 				temp |= R300_MC_READ_CNTL_CD_mcind;
2722c93bb85bSJerome Glisse 				WREG32(R300_MC_IND_INDEX, temp);
2723c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_IND_DATA);
2724c93bb85bSJerome Glisse 				data = (R300_MEM_RBS_POSITION_C_MASK & temp);
2725c93bb85bSJerome Glisse 			} else {
2726c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_READ_CNTL_AB);
2727c93bb85bSJerome Glisse 				data = (R300_MEM_RBS_POSITION_A_MASK & temp);
2728c93bb85bSJerome Glisse 			}
2729c93bb85bSJerome Glisse 		} else {
2730c93bb85bSJerome Glisse 			temp = RREG32(R300_MC_READ_CNTL_AB);
2731c93bb85bSJerome Glisse 			data = (R300_MEM_RBS_POSITION_A_MASK & temp);
2732c93bb85bSJerome Glisse 		}
2733c93bb85bSJerome Glisse 		if (rdev->family == CHIP_RV410 ||
2734c93bb85bSJerome Glisse 		    rdev->family == CHIP_R420 ||
2735c93bb85bSJerome Glisse 		    rdev->family == CHIP_R423)
2736c93bb85bSJerome Glisse 			trbs_ff = memtrbs_r4xx[data];
2737c93bb85bSJerome Glisse 		else
2738c93bb85bSJerome Glisse 			trbs_ff = memtrbs[data];
2739c93bb85bSJerome Glisse 		tcas_ff.full += trbs_ff.full;
2740c93bb85bSJerome Glisse 	}
2741c93bb85bSJerome Glisse 
2742c93bb85bSJerome Glisse 	sclk_eff_ff.full = sclk_ff.full;
2743c93bb85bSJerome Glisse 
2744c93bb85bSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
2745c93bb85bSJerome Glisse 		fixed20_12 agpmode_ff;
2746c93bb85bSJerome Glisse 		agpmode_ff.full = rfixed_const(radeon_agpmode);
2747c93bb85bSJerome Glisse 		temp_ff.full = rfixed_const_666(16);
2748c93bb85bSJerome Glisse 		sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff);
2749c93bb85bSJerome Glisse 	}
2750c93bb85bSJerome Glisse 	/* TODO PCIE lanes may affect this - agpmode == 16?? */
2751c93bb85bSJerome Glisse 
2752c93bb85bSJerome Glisse 	if (ASIC_IS_R300(rdev)) {
2753c93bb85bSJerome Glisse 		sclk_delay_ff.full = rfixed_const(250);
2754c93bb85bSJerome Glisse 	} else {
2755c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RV100) ||
2756c93bb85bSJerome Glisse 		    rdev->flags & RADEON_IS_IGP) {
2757c93bb85bSJerome Glisse 			if (rdev->mc.vram_is_ddr)
2758c93bb85bSJerome Glisse 				sclk_delay_ff.full = rfixed_const(41);
2759c93bb85bSJerome Glisse 			else
2760c93bb85bSJerome Glisse 				sclk_delay_ff.full = rfixed_const(33);
2761c93bb85bSJerome Glisse 		} else {
2762c93bb85bSJerome Glisse 			if (rdev->mc.vram_width == 128)
2763c93bb85bSJerome Glisse 				sclk_delay_ff.full = rfixed_const(57);
2764c93bb85bSJerome Glisse 			else
2765c93bb85bSJerome Glisse 				sclk_delay_ff.full = rfixed_const(41);
2766c93bb85bSJerome Glisse 		}
2767c93bb85bSJerome Glisse 	}
2768c93bb85bSJerome Glisse 
2769c93bb85bSJerome Glisse 	mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff);
2770c93bb85bSJerome Glisse 
2771c93bb85bSJerome Glisse 	if (rdev->mc.vram_is_ddr) {
2772c93bb85bSJerome Glisse 		if (rdev->mc.vram_width == 32) {
2773c93bb85bSJerome Glisse 			k1.full = rfixed_const(40);
2774c93bb85bSJerome Glisse 			c  = 3;
2775c93bb85bSJerome Glisse 		} else {
2776c93bb85bSJerome Glisse 			k1.full = rfixed_const(20);
2777c93bb85bSJerome Glisse 			c  = 1;
2778c93bb85bSJerome Glisse 		}
2779c93bb85bSJerome Glisse 	} else {
2780c93bb85bSJerome Glisse 		k1.full = rfixed_const(40);
2781c93bb85bSJerome Glisse 		c  = 3;
2782c93bb85bSJerome Glisse 	}
2783c93bb85bSJerome Glisse 
2784c93bb85bSJerome Glisse 	temp_ff.full = rfixed_const(2);
2785c93bb85bSJerome Glisse 	mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff);
2786c93bb85bSJerome Glisse 	temp_ff.full = rfixed_const(c);
2787c93bb85bSJerome Glisse 	mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff);
2788c93bb85bSJerome Glisse 	temp_ff.full = rfixed_const(4);
2789c93bb85bSJerome Glisse 	mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff);
2790c93bb85bSJerome Glisse 	mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff);
2791c93bb85bSJerome Glisse 	mc_latency_mclk.full += k1.full;
2792c93bb85bSJerome Glisse 
2793c93bb85bSJerome Glisse 	mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff);
2794c93bb85bSJerome Glisse 	mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff);
2795c93bb85bSJerome Glisse 
2796c93bb85bSJerome Glisse 	/*
2797c93bb85bSJerome Glisse 	  HW cursor time assuming worst case of full size colour cursor.
2798c93bb85bSJerome Glisse 	*/
2799c93bb85bSJerome Glisse 	temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
2800c93bb85bSJerome Glisse 	temp_ff.full += trcd_ff.full;
2801c93bb85bSJerome Glisse 	if (temp_ff.full < tras_ff.full)
2802c93bb85bSJerome Glisse 		temp_ff.full = tras_ff.full;
2803c93bb85bSJerome Glisse 	cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff);
2804c93bb85bSJerome Glisse 
2805c93bb85bSJerome Glisse 	temp_ff.full = rfixed_const(cur_size);
2806c93bb85bSJerome Glisse 	cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff);
2807c93bb85bSJerome Glisse 	/*
2808c93bb85bSJerome Glisse 	  Find the total latency for the display data.
2809c93bb85bSJerome Glisse 	*/
2810b5fc9010SMichel Dänzer 	disp_latency_overhead.full = rfixed_const(8);
2811c93bb85bSJerome Glisse 	disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff);
2812c93bb85bSJerome Glisse 	mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
2813c93bb85bSJerome Glisse 	mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
2814c93bb85bSJerome Glisse 
2815c93bb85bSJerome Glisse 	if (mc_latency_mclk.full > mc_latency_sclk.full)
2816c93bb85bSJerome Glisse 		disp_latency.full = mc_latency_mclk.full;
2817c93bb85bSJerome Glisse 	else
2818c93bb85bSJerome Glisse 		disp_latency.full = mc_latency_sclk.full;
2819c93bb85bSJerome Glisse 
2820c93bb85bSJerome Glisse 	/* setup Max GRPH_STOP_REQ default value */
2821c93bb85bSJerome Glisse 	if (ASIC_IS_RV100(rdev))
2822c93bb85bSJerome Glisse 		max_stop_req = 0x5c;
2823c93bb85bSJerome Glisse 	else
2824c93bb85bSJerome Glisse 		max_stop_req = 0x7c;
2825c93bb85bSJerome Glisse 
2826c93bb85bSJerome Glisse 	if (mode1) {
2827c93bb85bSJerome Glisse 		/*  CRTC1
2828c93bb85bSJerome Glisse 		    Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
2829c93bb85bSJerome Glisse 		    GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
2830c93bb85bSJerome Glisse 		*/
2831c93bb85bSJerome Glisse 		stop_req = mode1->hdisplay * pixel_bytes1 / 16;
2832c93bb85bSJerome Glisse 
2833c93bb85bSJerome Glisse 		if (stop_req > max_stop_req)
2834c93bb85bSJerome Glisse 			stop_req = max_stop_req;
2835c93bb85bSJerome Glisse 
2836c93bb85bSJerome Glisse 		/*
2837c93bb85bSJerome Glisse 		  Find the drain rate of the display buffer.
2838c93bb85bSJerome Glisse 		*/
2839c93bb85bSJerome Glisse 		temp_ff.full = rfixed_const((16/pixel_bytes1));
2840c93bb85bSJerome Glisse 		disp_drain_rate.full = rfixed_div(pix_clk, temp_ff);
2841c93bb85bSJerome Glisse 
2842c93bb85bSJerome Glisse 		/*
2843c93bb85bSJerome Glisse 		  Find the critical point of the display buffer.
2844c93bb85bSJerome Glisse 		*/
2845c93bb85bSJerome Glisse 		crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency);
2846c93bb85bSJerome Glisse 		crit_point_ff.full += rfixed_const_half(0);
2847c93bb85bSJerome Glisse 
2848c93bb85bSJerome Glisse 		critical_point = rfixed_trunc(crit_point_ff);
2849c93bb85bSJerome Glisse 
2850c93bb85bSJerome Glisse 		if (rdev->disp_priority == 2) {
2851c93bb85bSJerome Glisse 			critical_point = 0;
2852c93bb85bSJerome Glisse 		}
2853c93bb85bSJerome Glisse 
2854c93bb85bSJerome Glisse 		/*
2855c93bb85bSJerome Glisse 		  The critical point should never be above max_stop_req-4.  Setting
2856c93bb85bSJerome Glisse 		  GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
2857c93bb85bSJerome Glisse 		*/
2858c93bb85bSJerome Glisse 		if (max_stop_req - critical_point < 4)
2859c93bb85bSJerome Glisse 			critical_point = 0;
2860c93bb85bSJerome Glisse 
2861c93bb85bSJerome Glisse 		if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
2862c93bb85bSJerome Glisse 			/* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
2863c93bb85bSJerome Glisse 			critical_point = 0x10;
2864c93bb85bSJerome Glisse 		}
2865c93bb85bSJerome Glisse 
2866c93bb85bSJerome Glisse 		temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
2867c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
2868c93bb85bSJerome Glisse 		temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
2869c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_START_REQ_MASK);
2870c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_R350) &&
2871c93bb85bSJerome Glisse 		    (stop_req > 0x15)) {
2872c93bb85bSJerome Glisse 			stop_req -= 0x10;
2873c93bb85bSJerome Glisse 		}
2874c93bb85bSJerome Glisse 		temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
2875c93bb85bSJerome Glisse 		temp |= RADEON_GRPH_BUFFER_SIZE;
2876c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_CRITICAL_CNTL   |
2877c93bb85bSJerome Glisse 			  RADEON_GRPH_CRITICAL_AT_SOF |
2878c93bb85bSJerome Glisse 			  RADEON_GRPH_STOP_CNTL);
2879c93bb85bSJerome Glisse 		/*
2880c93bb85bSJerome Glisse 		  Write the result into the register.
2881c93bb85bSJerome Glisse 		*/
2882c93bb85bSJerome Glisse 		WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
2883c93bb85bSJerome Glisse 						       (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
2884c93bb85bSJerome Glisse 
2885c93bb85bSJerome Glisse #if 0
2886c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS400) ||
2887c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS480)) {
2888c93bb85bSJerome Glisse 			/* attempt to program RS400 disp regs correctly ??? */
2889c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP1_REG_CNTL);
2890c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
2891c93bb85bSJerome Glisse 				  RS400_DISP1_STOP_REQ_LEVEL_MASK);
2892c93bb85bSJerome Glisse 			WREG32(RS400_DISP1_REQ_CNTL1, (temp |
2893c93bb85bSJerome Glisse 						       (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
2894c93bb85bSJerome Glisse 						       (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
2895c93bb85bSJerome Glisse 			temp = RREG32(RS400_DMIF_MEM_CNTL1);
2896c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
2897c93bb85bSJerome Glisse 				  RS400_DISP1_CRITICAL_POINT_STOP_MASK);
2898c93bb85bSJerome Glisse 			WREG32(RS400_DMIF_MEM_CNTL1, (temp |
2899c93bb85bSJerome Glisse 						      (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
2900c93bb85bSJerome Glisse 						      (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
2901c93bb85bSJerome Glisse 		}
2902c93bb85bSJerome Glisse #endif
2903c93bb85bSJerome Glisse 
2904c93bb85bSJerome Glisse 		DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
2905c93bb85bSJerome Glisse 			  /* 	  (unsigned int)info->SavedReg->grph_buffer_cntl, */
2906c93bb85bSJerome Glisse 			  (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
2907c93bb85bSJerome Glisse 	}
2908c93bb85bSJerome Glisse 
2909c93bb85bSJerome Glisse 	if (mode2) {
2910c93bb85bSJerome Glisse 		u32 grph2_cntl;
2911c93bb85bSJerome Glisse 		stop_req = mode2->hdisplay * pixel_bytes2 / 16;
2912c93bb85bSJerome Glisse 
2913c93bb85bSJerome Glisse 		if (stop_req > max_stop_req)
2914c93bb85bSJerome Glisse 			stop_req = max_stop_req;
2915c93bb85bSJerome Glisse 
2916c93bb85bSJerome Glisse 		/*
2917c93bb85bSJerome Glisse 		  Find the drain rate of the display buffer.
2918c93bb85bSJerome Glisse 		*/
2919c93bb85bSJerome Glisse 		temp_ff.full = rfixed_const((16/pixel_bytes2));
2920c93bb85bSJerome Glisse 		disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff);
2921c93bb85bSJerome Glisse 
2922c93bb85bSJerome Glisse 		grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
2923c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
2924c93bb85bSJerome Glisse 		grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
2925c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
2926c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_R350) &&
2927c93bb85bSJerome Glisse 		    (stop_req > 0x15)) {
2928c93bb85bSJerome Glisse 			stop_req -= 0x10;
2929c93bb85bSJerome Glisse 		}
2930c93bb85bSJerome Glisse 		grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
2931c93bb85bSJerome Glisse 		grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
2932c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL   |
2933c93bb85bSJerome Glisse 			  RADEON_GRPH_CRITICAL_AT_SOF |
2934c93bb85bSJerome Glisse 			  RADEON_GRPH_STOP_CNTL);
2935c93bb85bSJerome Glisse 
2936c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS100) ||
2937c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS200))
2938c93bb85bSJerome Glisse 			critical_point2 = 0;
2939c93bb85bSJerome Glisse 		else {
2940c93bb85bSJerome Glisse 			temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
2941c93bb85bSJerome Glisse 			temp_ff.full = rfixed_const(temp);
2942c93bb85bSJerome Glisse 			temp_ff.full = rfixed_mul(mclk_ff, temp_ff);
2943c93bb85bSJerome Glisse 			if (sclk_ff.full < temp_ff.full)
2944c93bb85bSJerome Glisse 				temp_ff.full = sclk_ff.full;
2945c93bb85bSJerome Glisse 
2946c93bb85bSJerome Glisse 			read_return_rate.full = temp_ff.full;
2947c93bb85bSJerome Glisse 
2948c93bb85bSJerome Glisse 			if (mode1) {
2949c93bb85bSJerome Glisse 				temp_ff.full = read_return_rate.full - disp_drain_rate.full;
2950c93bb85bSJerome Glisse 				time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff);
2951c93bb85bSJerome Glisse 			} else {
2952c93bb85bSJerome Glisse 				time_disp1_drop_priority.full = 0;
2953c93bb85bSJerome Glisse 			}
2954c93bb85bSJerome Glisse 			crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
2955c93bb85bSJerome Glisse 			crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2);
2956c93bb85bSJerome Glisse 			crit_point_ff.full += rfixed_const_half(0);
2957c93bb85bSJerome Glisse 
2958c93bb85bSJerome Glisse 			critical_point2 = rfixed_trunc(crit_point_ff);
2959c93bb85bSJerome Glisse 
2960c93bb85bSJerome Glisse 			if (rdev->disp_priority == 2) {
2961c93bb85bSJerome Glisse 				critical_point2 = 0;
2962c93bb85bSJerome Glisse 			}
2963c93bb85bSJerome Glisse 
2964c93bb85bSJerome Glisse 			if (max_stop_req - critical_point2 < 4)
2965c93bb85bSJerome Glisse 				critical_point2 = 0;
2966c93bb85bSJerome Glisse 
2967c93bb85bSJerome Glisse 		}
2968c93bb85bSJerome Glisse 
2969c93bb85bSJerome Glisse 		if (critical_point2 == 0 && rdev->family == CHIP_R300) {
2970c93bb85bSJerome Glisse 			/* some R300 cards have problem with this set to 0 */
2971c93bb85bSJerome Glisse 			critical_point2 = 0x10;
2972c93bb85bSJerome Glisse 		}
2973c93bb85bSJerome Glisse 
2974c93bb85bSJerome Glisse 		WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
2975c93bb85bSJerome Glisse 						  (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
2976c93bb85bSJerome Glisse 
2977c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS400) ||
2978c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS480)) {
2979c93bb85bSJerome Glisse #if 0
2980c93bb85bSJerome Glisse 			/* attempt to program RS400 disp2 regs correctly ??? */
2981c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP2_REQ_CNTL1);
2982c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
2983c93bb85bSJerome Glisse 				  RS400_DISP2_STOP_REQ_LEVEL_MASK);
2984c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL1, (temp |
2985c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
2986c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
2987c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP2_REQ_CNTL2);
2988c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
2989c93bb85bSJerome Glisse 				  RS400_DISP2_CRITICAL_POINT_STOP_MASK);
2990c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL2, (temp |
2991c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
2992c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
2993c93bb85bSJerome Glisse #endif
2994c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
2995c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
2996c93bb85bSJerome Glisse 			WREG32(RS400_DMIF_MEM_CNTL1,  0x29CA71DC);
2997c93bb85bSJerome Glisse 			WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
2998c93bb85bSJerome Glisse 		}
2999c93bb85bSJerome Glisse 
3000c93bb85bSJerome Glisse 		DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
3001c93bb85bSJerome Glisse 			  (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
3002c93bb85bSJerome Glisse 	}
3003c93bb85bSJerome Glisse }
3004551ebd83SDave Airlie 
3005551ebd83SDave Airlie static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
3006551ebd83SDave Airlie {
3007551ebd83SDave Airlie 	DRM_ERROR("pitch                      %d\n", t->pitch);
3008ceb776bcSMathias Fröhlich 	DRM_ERROR("use_pitch                  %d\n", t->use_pitch);
3009551ebd83SDave Airlie 	DRM_ERROR("width                      %d\n", t->width);
3010ceb776bcSMathias Fröhlich 	DRM_ERROR("width_11                   %d\n", t->width_11);
3011551ebd83SDave Airlie 	DRM_ERROR("height                     %d\n", t->height);
3012ceb776bcSMathias Fröhlich 	DRM_ERROR("height_11                  %d\n", t->height_11);
3013551ebd83SDave Airlie 	DRM_ERROR("num levels                 %d\n", t->num_levels);
3014551ebd83SDave Airlie 	DRM_ERROR("depth                      %d\n", t->txdepth);
3015551ebd83SDave Airlie 	DRM_ERROR("bpp                        %d\n", t->cpp);
3016551ebd83SDave Airlie 	DRM_ERROR("coordinate type            %d\n", t->tex_coord_type);
3017551ebd83SDave Airlie 	DRM_ERROR("width round to power of 2  %d\n", t->roundup_w);
3018551ebd83SDave Airlie 	DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
3019d785d78bSDave Airlie 	DRM_ERROR("compress format            %d\n", t->compress_format);
3020551ebd83SDave Airlie }
3021551ebd83SDave Airlie 
3022551ebd83SDave Airlie static int r100_cs_track_cube(struct radeon_device *rdev,
3023551ebd83SDave Airlie 			      struct r100_cs_track *track, unsigned idx)
3024551ebd83SDave Airlie {
3025551ebd83SDave Airlie 	unsigned face, w, h;
30264c788679SJerome Glisse 	struct radeon_bo *cube_robj;
3027551ebd83SDave Airlie 	unsigned long size;
3028551ebd83SDave Airlie 
3029551ebd83SDave Airlie 	for (face = 0; face < 5; face++) {
3030551ebd83SDave Airlie 		cube_robj = track->textures[idx].cube_info[face].robj;
3031551ebd83SDave Airlie 		w = track->textures[idx].cube_info[face].width;
3032551ebd83SDave Airlie 		h = track->textures[idx].cube_info[face].height;
3033551ebd83SDave Airlie 
3034551ebd83SDave Airlie 		size = w * h;
3035551ebd83SDave Airlie 		size *= track->textures[idx].cpp;
3036551ebd83SDave Airlie 
3037551ebd83SDave Airlie 		size += track->textures[idx].cube_info[face].offset;
3038551ebd83SDave Airlie 
30394c788679SJerome Glisse 		if (size > radeon_bo_size(cube_robj)) {
3040551ebd83SDave Airlie 			DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
30414c788679SJerome Glisse 				  size, radeon_bo_size(cube_robj));
3042551ebd83SDave Airlie 			r100_cs_track_texture_print(&track->textures[idx]);
3043551ebd83SDave Airlie 			return -1;
3044551ebd83SDave Airlie 		}
3045551ebd83SDave Airlie 	}
3046551ebd83SDave Airlie 	return 0;
3047551ebd83SDave Airlie }
3048551ebd83SDave Airlie 
3049d785d78bSDave Airlie static int r100_track_compress_size(int compress_format, int w, int h)
3050d785d78bSDave Airlie {
3051d785d78bSDave Airlie 	int block_width, block_height, block_bytes;
3052d785d78bSDave Airlie 	int wblocks, hblocks;
3053d785d78bSDave Airlie 	int min_wblocks;
3054d785d78bSDave Airlie 	int sz;
3055d785d78bSDave Airlie 
3056d785d78bSDave Airlie 	block_width = 4;
3057d785d78bSDave Airlie 	block_height = 4;
3058d785d78bSDave Airlie 
3059d785d78bSDave Airlie 	switch (compress_format) {
3060d785d78bSDave Airlie 	case R100_TRACK_COMP_DXT1:
3061d785d78bSDave Airlie 		block_bytes = 8;
3062d785d78bSDave Airlie 		min_wblocks = 4;
3063d785d78bSDave Airlie 		break;
3064d785d78bSDave Airlie 	default:
3065d785d78bSDave Airlie 	case R100_TRACK_COMP_DXT35:
3066d785d78bSDave Airlie 		block_bytes = 16;
3067d785d78bSDave Airlie 		min_wblocks = 2;
3068d785d78bSDave Airlie 		break;
3069d785d78bSDave Airlie 	}
3070d785d78bSDave Airlie 
3071d785d78bSDave Airlie 	hblocks = (h + block_height - 1) / block_height;
3072d785d78bSDave Airlie 	wblocks = (w + block_width - 1) / block_width;
3073d785d78bSDave Airlie 	if (wblocks < min_wblocks)
3074d785d78bSDave Airlie 		wblocks = min_wblocks;
3075d785d78bSDave Airlie 	sz = wblocks * hblocks * block_bytes;
3076d785d78bSDave Airlie 	return sz;
3077d785d78bSDave Airlie }
3078d785d78bSDave Airlie 
3079551ebd83SDave Airlie static int r100_cs_track_texture_check(struct radeon_device *rdev,
3080551ebd83SDave Airlie 				       struct r100_cs_track *track)
3081551ebd83SDave Airlie {
30824c788679SJerome Glisse 	struct radeon_bo *robj;
3083551ebd83SDave Airlie 	unsigned long size;
3084b73c5f8bSMarek Olšák 	unsigned u, i, w, h, d;
3085551ebd83SDave Airlie 	int ret;
3086551ebd83SDave Airlie 
3087551ebd83SDave Airlie 	for (u = 0; u < track->num_texture; u++) {
3088551ebd83SDave Airlie 		if (!track->textures[u].enabled)
3089551ebd83SDave Airlie 			continue;
3090551ebd83SDave Airlie 		robj = track->textures[u].robj;
3091551ebd83SDave Airlie 		if (robj == NULL) {
3092551ebd83SDave Airlie 			DRM_ERROR("No texture bound to unit %u\n", u);
3093551ebd83SDave Airlie 			return -EINVAL;
3094551ebd83SDave Airlie 		}
3095551ebd83SDave Airlie 		size = 0;
3096551ebd83SDave Airlie 		for (i = 0; i <= track->textures[u].num_levels; i++) {
3097551ebd83SDave Airlie 			if (track->textures[u].use_pitch) {
3098551ebd83SDave Airlie 				if (rdev->family < CHIP_R300)
3099551ebd83SDave Airlie 					w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
3100551ebd83SDave Airlie 				else
3101551ebd83SDave Airlie 					w = track->textures[u].pitch / (1 << i);
3102551ebd83SDave Airlie 			} else {
3103ceb776bcSMathias Fröhlich 				w = track->textures[u].width;
3104551ebd83SDave Airlie 				if (rdev->family >= CHIP_RV515)
3105551ebd83SDave Airlie 					w |= track->textures[u].width_11;
3106ceb776bcSMathias Fröhlich 				w = w / (1 << i);
3107551ebd83SDave Airlie 				if (track->textures[u].roundup_w)
3108551ebd83SDave Airlie 					w = roundup_pow_of_two(w);
3109551ebd83SDave Airlie 			}
3110ceb776bcSMathias Fröhlich 			h = track->textures[u].height;
3111551ebd83SDave Airlie 			if (rdev->family >= CHIP_RV515)
3112551ebd83SDave Airlie 				h |= track->textures[u].height_11;
3113ceb776bcSMathias Fröhlich 			h = h / (1 << i);
3114551ebd83SDave Airlie 			if (track->textures[u].roundup_h)
3115551ebd83SDave Airlie 				h = roundup_pow_of_two(h);
3116b73c5f8bSMarek Olšák 			if (track->textures[u].tex_coord_type == 1) {
3117b73c5f8bSMarek Olšák 				d = (1 << track->textures[u].txdepth) / (1 << i);
3118b73c5f8bSMarek Olšák 				if (!d)
3119b73c5f8bSMarek Olšák 					d = 1;
3120b73c5f8bSMarek Olšák 			} else {
3121b73c5f8bSMarek Olšák 				d = 1;
3122b73c5f8bSMarek Olšák 			}
3123d785d78bSDave Airlie 			if (track->textures[u].compress_format) {
3124d785d78bSDave Airlie 
3125b73c5f8bSMarek Olšák 				size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
3126d785d78bSDave Airlie 				/* compressed textures are block based */
3127d785d78bSDave Airlie 			} else
3128b73c5f8bSMarek Olšák 				size += w * h * d;
3129551ebd83SDave Airlie 		}
3130551ebd83SDave Airlie 		size *= track->textures[u].cpp;
3131d785d78bSDave Airlie 
3132551ebd83SDave Airlie 		switch (track->textures[u].tex_coord_type) {
3133551ebd83SDave Airlie 		case 0:
3134551ebd83SDave Airlie 		case 1:
3135551ebd83SDave Airlie 			break;
3136551ebd83SDave Airlie 		case 2:
3137551ebd83SDave Airlie 			if (track->separate_cube) {
3138551ebd83SDave Airlie 				ret = r100_cs_track_cube(rdev, track, u);
3139551ebd83SDave Airlie 				if (ret)
3140551ebd83SDave Airlie 					return ret;
3141551ebd83SDave Airlie 			} else
3142551ebd83SDave Airlie 				size *= 6;
3143551ebd83SDave Airlie 			break;
3144551ebd83SDave Airlie 		default:
3145551ebd83SDave Airlie 			DRM_ERROR("Invalid texture coordinate type %u for unit "
3146551ebd83SDave Airlie 				  "%u\n", track->textures[u].tex_coord_type, u);
3147551ebd83SDave Airlie 			return -EINVAL;
3148551ebd83SDave Airlie 		}
31494c788679SJerome Glisse 		if (size > radeon_bo_size(robj)) {
3150551ebd83SDave Airlie 			DRM_ERROR("Texture of unit %u needs %lu bytes but is "
31514c788679SJerome Glisse 				  "%lu\n", u, size, radeon_bo_size(robj));
3152551ebd83SDave Airlie 			r100_cs_track_texture_print(&track->textures[u]);
3153551ebd83SDave Airlie 			return -EINVAL;
3154551ebd83SDave Airlie 		}
3155551ebd83SDave Airlie 	}
3156551ebd83SDave Airlie 	return 0;
3157551ebd83SDave Airlie }
3158551ebd83SDave Airlie 
3159551ebd83SDave Airlie int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
3160551ebd83SDave Airlie {
3161551ebd83SDave Airlie 	unsigned i;
3162551ebd83SDave Airlie 	unsigned long size;
3163551ebd83SDave Airlie 	unsigned prim_walk;
3164551ebd83SDave Airlie 	unsigned nverts;
3165551ebd83SDave Airlie 
3166551ebd83SDave Airlie 	for (i = 0; i < track->num_cb; i++) {
3167551ebd83SDave Airlie 		if (track->cb[i].robj == NULL) {
316846c64d4bSMarek Olšák 			if (!(track->fastfill || track->color_channel_mask ||
316946c64d4bSMarek Olšák 			      track->blend_read_enable)) {
317046c64d4bSMarek Olšák 				continue;
317146c64d4bSMarek Olšák 			}
3172551ebd83SDave Airlie 			DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
3173551ebd83SDave Airlie 			return -EINVAL;
3174551ebd83SDave Airlie 		}
3175551ebd83SDave Airlie 		size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
3176551ebd83SDave Airlie 		size += track->cb[i].offset;
31774c788679SJerome Glisse 		if (size > radeon_bo_size(track->cb[i].robj)) {
3178551ebd83SDave Airlie 			DRM_ERROR("[drm] Buffer too small for color buffer %d "
3179551ebd83SDave Airlie 				  "(need %lu have %lu) !\n", i, size,
31804c788679SJerome Glisse 				  radeon_bo_size(track->cb[i].robj));
3181551ebd83SDave Airlie 			DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
3182551ebd83SDave Airlie 				  i, track->cb[i].pitch, track->cb[i].cpp,
3183551ebd83SDave Airlie 				  track->cb[i].offset, track->maxy);
3184551ebd83SDave Airlie 			return -EINVAL;
3185551ebd83SDave Airlie 		}
3186551ebd83SDave Airlie 	}
3187551ebd83SDave Airlie 	if (track->z_enabled) {
3188551ebd83SDave Airlie 		if (track->zb.robj == NULL) {
3189551ebd83SDave Airlie 			DRM_ERROR("[drm] No buffer for z buffer !\n");
3190551ebd83SDave Airlie 			return -EINVAL;
3191551ebd83SDave Airlie 		}
3192551ebd83SDave Airlie 		size = track->zb.pitch * track->zb.cpp * track->maxy;
3193551ebd83SDave Airlie 		size += track->zb.offset;
31944c788679SJerome Glisse 		if (size > radeon_bo_size(track->zb.robj)) {
3195551ebd83SDave Airlie 			DRM_ERROR("[drm] Buffer too small for z buffer "
3196551ebd83SDave Airlie 				  "(need %lu have %lu) !\n", size,
31974c788679SJerome Glisse 				  radeon_bo_size(track->zb.robj));
3198551ebd83SDave Airlie 			DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
3199551ebd83SDave Airlie 				  track->zb.pitch, track->zb.cpp,
3200551ebd83SDave Airlie 				  track->zb.offset, track->maxy);
3201551ebd83SDave Airlie 			return -EINVAL;
3202551ebd83SDave Airlie 		}
3203551ebd83SDave Airlie 	}
3204551ebd83SDave Airlie 	prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
3205cae94b0aSMarek Olšák 	if (track->vap_vf_cntl & (1 << 14)) {
3206cae94b0aSMarek Olšák 		nverts = track->vap_alt_nverts;
3207cae94b0aSMarek Olšák 	} else {
3208551ebd83SDave Airlie 		nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
3209cae94b0aSMarek Olšák 	}
3210551ebd83SDave Airlie 	switch (prim_walk) {
3211551ebd83SDave Airlie 	case 1:
3212551ebd83SDave Airlie 		for (i = 0; i < track->num_arrays; i++) {
3213551ebd83SDave Airlie 			size = track->arrays[i].esize * track->max_indx * 4;
3214551ebd83SDave Airlie 			if (track->arrays[i].robj == NULL) {
3215551ebd83SDave Airlie 				DRM_ERROR("(PW %u) Vertex array %u no buffer "
3216551ebd83SDave Airlie 					  "bound\n", prim_walk, i);
3217551ebd83SDave Airlie 				return -EINVAL;
3218551ebd83SDave Airlie 			}
32194c788679SJerome Glisse 			if (size > radeon_bo_size(track->arrays[i].robj)) {
32204c788679SJerome Glisse 				dev_err(rdev->dev, "(PW %u) Vertex array %u "
32214c788679SJerome Glisse 					"need %lu dwords have %lu dwords\n",
32224c788679SJerome Glisse 					prim_walk, i, size >> 2,
32234c788679SJerome Glisse 					radeon_bo_size(track->arrays[i].robj)
32244c788679SJerome Glisse 					>> 2);
3225551ebd83SDave Airlie 				DRM_ERROR("Max indices %u\n", track->max_indx);
3226551ebd83SDave Airlie 				return -EINVAL;
3227551ebd83SDave Airlie 			}
3228551ebd83SDave Airlie 		}
3229551ebd83SDave Airlie 		break;
3230551ebd83SDave Airlie 	case 2:
3231551ebd83SDave Airlie 		for (i = 0; i < track->num_arrays; i++) {
3232551ebd83SDave Airlie 			size = track->arrays[i].esize * (nverts - 1) * 4;
3233551ebd83SDave Airlie 			if (track->arrays[i].robj == NULL) {
3234551ebd83SDave Airlie 				DRM_ERROR("(PW %u) Vertex array %u no buffer "
3235551ebd83SDave Airlie 					  "bound\n", prim_walk, i);
3236551ebd83SDave Airlie 				return -EINVAL;
3237551ebd83SDave Airlie 			}
32384c788679SJerome Glisse 			if (size > radeon_bo_size(track->arrays[i].robj)) {
32394c788679SJerome Glisse 				dev_err(rdev->dev, "(PW %u) Vertex array %u "
32404c788679SJerome Glisse 					"need %lu dwords have %lu dwords\n",
32414c788679SJerome Glisse 					prim_walk, i, size >> 2,
32424c788679SJerome Glisse 					radeon_bo_size(track->arrays[i].robj)
32434c788679SJerome Glisse 					>> 2);
3244551ebd83SDave Airlie 				return -EINVAL;
3245551ebd83SDave Airlie 			}
3246551ebd83SDave Airlie 		}
3247551ebd83SDave Airlie 		break;
3248551ebd83SDave Airlie 	case 3:
3249551ebd83SDave Airlie 		size = track->vtx_size * nverts;
3250551ebd83SDave Airlie 		if (size != track->immd_dwords) {
3251551ebd83SDave Airlie 			DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
3252551ebd83SDave Airlie 				  track->immd_dwords, size);
3253551ebd83SDave Airlie 			DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
3254551ebd83SDave Airlie 				  nverts, track->vtx_size);
3255551ebd83SDave Airlie 			return -EINVAL;
3256551ebd83SDave Airlie 		}
3257551ebd83SDave Airlie 		break;
3258551ebd83SDave Airlie 	default:
3259551ebd83SDave Airlie 		DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
3260551ebd83SDave Airlie 			  prim_walk);
3261551ebd83SDave Airlie 		return -EINVAL;
3262551ebd83SDave Airlie 	}
3263551ebd83SDave Airlie 	return r100_cs_track_texture_check(rdev, track);
3264551ebd83SDave Airlie }
3265551ebd83SDave Airlie 
3266551ebd83SDave Airlie void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
3267551ebd83SDave Airlie {
3268551ebd83SDave Airlie 	unsigned i, face;
3269551ebd83SDave Airlie 
3270551ebd83SDave Airlie 	if (rdev->family < CHIP_R300) {
3271551ebd83SDave Airlie 		track->num_cb = 1;
3272551ebd83SDave Airlie 		if (rdev->family <= CHIP_RS200)
3273551ebd83SDave Airlie 			track->num_texture = 3;
3274551ebd83SDave Airlie 		else
3275551ebd83SDave Airlie 			track->num_texture = 6;
3276551ebd83SDave Airlie 		track->maxy = 2048;
3277551ebd83SDave Airlie 		track->separate_cube = 1;
3278551ebd83SDave Airlie 	} else {
3279551ebd83SDave Airlie 		track->num_cb = 4;
3280551ebd83SDave Airlie 		track->num_texture = 16;
3281551ebd83SDave Airlie 		track->maxy = 4096;
3282551ebd83SDave Airlie 		track->separate_cube = 0;
3283551ebd83SDave Airlie 	}
3284551ebd83SDave Airlie 
3285551ebd83SDave Airlie 	for (i = 0; i < track->num_cb; i++) {
3286551ebd83SDave Airlie 		track->cb[i].robj = NULL;
3287551ebd83SDave Airlie 		track->cb[i].pitch = 8192;
3288551ebd83SDave Airlie 		track->cb[i].cpp = 16;
3289551ebd83SDave Airlie 		track->cb[i].offset = 0;
3290551ebd83SDave Airlie 	}
3291551ebd83SDave Airlie 	track->z_enabled = true;
3292551ebd83SDave Airlie 	track->zb.robj = NULL;
3293551ebd83SDave Airlie 	track->zb.pitch = 8192;
3294551ebd83SDave Airlie 	track->zb.cpp = 4;
3295551ebd83SDave Airlie 	track->zb.offset = 0;
3296551ebd83SDave Airlie 	track->vtx_size = 0x7F;
3297551ebd83SDave Airlie 	track->immd_dwords = 0xFFFFFFFFUL;
3298551ebd83SDave Airlie 	track->num_arrays = 11;
3299551ebd83SDave Airlie 	track->max_indx = 0x00FFFFFFUL;
3300551ebd83SDave Airlie 	for (i = 0; i < track->num_arrays; i++) {
3301551ebd83SDave Airlie 		track->arrays[i].robj = NULL;
3302551ebd83SDave Airlie 		track->arrays[i].esize = 0x7F;
3303551ebd83SDave Airlie 	}
3304551ebd83SDave Airlie 	for (i = 0; i < track->num_texture; i++) {
3305d785d78bSDave Airlie 		track->textures[i].compress_format = R100_TRACK_COMP_NONE;
3306551ebd83SDave Airlie 		track->textures[i].pitch = 16536;
3307551ebd83SDave Airlie 		track->textures[i].width = 16536;
3308551ebd83SDave Airlie 		track->textures[i].height = 16536;
3309551ebd83SDave Airlie 		track->textures[i].width_11 = 1 << 11;
3310551ebd83SDave Airlie 		track->textures[i].height_11 = 1 << 11;
3311551ebd83SDave Airlie 		track->textures[i].num_levels = 12;
3312551ebd83SDave Airlie 		if (rdev->family <= CHIP_RS200) {
3313551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 0;
3314551ebd83SDave Airlie 			track->textures[i].txdepth = 0;
3315551ebd83SDave Airlie 		} else {
3316551ebd83SDave Airlie 			track->textures[i].txdepth = 16;
3317551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 1;
3318551ebd83SDave Airlie 		}
3319551ebd83SDave Airlie 		track->textures[i].cpp = 64;
3320551ebd83SDave Airlie 		track->textures[i].robj = NULL;
3321551ebd83SDave Airlie 		/* CS IB emission code makes sure texture unit are disabled */
3322551ebd83SDave Airlie 		track->textures[i].enabled = false;
3323551ebd83SDave Airlie 		track->textures[i].roundup_w = true;
3324551ebd83SDave Airlie 		track->textures[i].roundup_h = true;
3325551ebd83SDave Airlie 		if (track->separate_cube)
3326551ebd83SDave Airlie 			for (face = 0; face < 5; face++) {
3327551ebd83SDave Airlie 				track->textures[i].cube_info[face].robj = NULL;
3328551ebd83SDave Airlie 				track->textures[i].cube_info[face].width = 16536;
3329551ebd83SDave Airlie 				track->textures[i].cube_info[face].height = 16536;
3330551ebd83SDave Airlie 				track->textures[i].cube_info[face].offset = 0;
3331551ebd83SDave Airlie 			}
3332551ebd83SDave Airlie 	}
3333551ebd83SDave Airlie }
33343ce0a23dSJerome Glisse 
33353ce0a23dSJerome Glisse int r100_ring_test(struct radeon_device *rdev)
33363ce0a23dSJerome Glisse {
33373ce0a23dSJerome Glisse 	uint32_t scratch;
33383ce0a23dSJerome Glisse 	uint32_t tmp = 0;
33393ce0a23dSJerome Glisse 	unsigned i;
33403ce0a23dSJerome Glisse 	int r;
33413ce0a23dSJerome Glisse 
33423ce0a23dSJerome Glisse 	r = radeon_scratch_get(rdev, &scratch);
33433ce0a23dSJerome Glisse 	if (r) {
33443ce0a23dSJerome Glisse 		DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
33453ce0a23dSJerome Glisse 		return r;
33463ce0a23dSJerome Glisse 	}
33473ce0a23dSJerome Glisse 	WREG32(scratch, 0xCAFEDEAD);
33483ce0a23dSJerome Glisse 	r = radeon_ring_lock(rdev, 2);
33493ce0a23dSJerome Glisse 	if (r) {
33503ce0a23dSJerome Glisse 		DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
33513ce0a23dSJerome Glisse 		radeon_scratch_free(rdev, scratch);
33523ce0a23dSJerome Glisse 		return r;
33533ce0a23dSJerome Glisse 	}
33543ce0a23dSJerome Glisse 	radeon_ring_write(rdev, PACKET0(scratch, 0));
33553ce0a23dSJerome Glisse 	radeon_ring_write(rdev, 0xDEADBEEF);
33563ce0a23dSJerome Glisse 	radeon_ring_unlock_commit(rdev);
33573ce0a23dSJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
33583ce0a23dSJerome Glisse 		tmp = RREG32(scratch);
33593ce0a23dSJerome Glisse 		if (tmp == 0xDEADBEEF) {
33603ce0a23dSJerome Glisse 			break;
33613ce0a23dSJerome Glisse 		}
33623ce0a23dSJerome Glisse 		DRM_UDELAY(1);
33633ce0a23dSJerome Glisse 	}
33643ce0a23dSJerome Glisse 	if (i < rdev->usec_timeout) {
33653ce0a23dSJerome Glisse 		DRM_INFO("ring test succeeded in %d usecs\n", i);
33663ce0a23dSJerome Glisse 	} else {
33673ce0a23dSJerome Glisse 		DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
33683ce0a23dSJerome Glisse 			  scratch, tmp);
33693ce0a23dSJerome Glisse 		r = -EINVAL;
33703ce0a23dSJerome Glisse 	}
33713ce0a23dSJerome Glisse 	radeon_scratch_free(rdev, scratch);
33723ce0a23dSJerome Glisse 	return r;
33733ce0a23dSJerome Glisse }
33743ce0a23dSJerome Glisse 
33753ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
33763ce0a23dSJerome Glisse {
33773ce0a23dSJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
33783ce0a23dSJerome Glisse 	radeon_ring_write(rdev, ib->gpu_addr);
33793ce0a23dSJerome Glisse 	radeon_ring_write(rdev, ib->length_dw);
33803ce0a23dSJerome Glisse }
33813ce0a23dSJerome Glisse 
33823ce0a23dSJerome Glisse int r100_ib_test(struct radeon_device *rdev)
33833ce0a23dSJerome Glisse {
33843ce0a23dSJerome Glisse 	struct radeon_ib *ib;
33853ce0a23dSJerome Glisse 	uint32_t scratch;
33863ce0a23dSJerome Glisse 	uint32_t tmp = 0;
33873ce0a23dSJerome Glisse 	unsigned i;
33883ce0a23dSJerome Glisse 	int r;
33893ce0a23dSJerome Glisse 
33903ce0a23dSJerome Glisse 	r = radeon_scratch_get(rdev, &scratch);
33913ce0a23dSJerome Glisse 	if (r) {
33923ce0a23dSJerome Glisse 		DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
33933ce0a23dSJerome Glisse 		return r;
33943ce0a23dSJerome Glisse 	}
33953ce0a23dSJerome Glisse 	WREG32(scratch, 0xCAFEDEAD);
33963ce0a23dSJerome Glisse 	r = radeon_ib_get(rdev, &ib);
33973ce0a23dSJerome Glisse 	if (r) {
33983ce0a23dSJerome Glisse 		return r;
33993ce0a23dSJerome Glisse 	}
34003ce0a23dSJerome Glisse 	ib->ptr[0] = PACKET0(scratch, 0);
34013ce0a23dSJerome Glisse 	ib->ptr[1] = 0xDEADBEEF;
34023ce0a23dSJerome Glisse 	ib->ptr[2] = PACKET2(0);
34033ce0a23dSJerome Glisse 	ib->ptr[3] = PACKET2(0);
34043ce0a23dSJerome Glisse 	ib->ptr[4] = PACKET2(0);
34053ce0a23dSJerome Glisse 	ib->ptr[5] = PACKET2(0);
34063ce0a23dSJerome Glisse 	ib->ptr[6] = PACKET2(0);
34073ce0a23dSJerome Glisse 	ib->ptr[7] = PACKET2(0);
34083ce0a23dSJerome Glisse 	ib->length_dw = 8;
34093ce0a23dSJerome Glisse 	r = radeon_ib_schedule(rdev, ib);
34103ce0a23dSJerome Glisse 	if (r) {
34113ce0a23dSJerome Glisse 		radeon_scratch_free(rdev, scratch);
34123ce0a23dSJerome Glisse 		radeon_ib_free(rdev, &ib);
34133ce0a23dSJerome Glisse 		return r;
34143ce0a23dSJerome Glisse 	}
34153ce0a23dSJerome Glisse 	r = radeon_fence_wait(ib->fence, false);
34163ce0a23dSJerome Glisse 	if (r) {
34173ce0a23dSJerome Glisse 		return r;
34183ce0a23dSJerome Glisse 	}
34193ce0a23dSJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
34203ce0a23dSJerome Glisse 		tmp = RREG32(scratch);
34213ce0a23dSJerome Glisse 		if (tmp == 0xDEADBEEF) {
34223ce0a23dSJerome Glisse 			break;
34233ce0a23dSJerome Glisse 		}
34243ce0a23dSJerome Glisse 		DRM_UDELAY(1);
34253ce0a23dSJerome Glisse 	}
34263ce0a23dSJerome Glisse 	if (i < rdev->usec_timeout) {
34273ce0a23dSJerome Glisse 		DRM_INFO("ib test succeeded in %u usecs\n", i);
34283ce0a23dSJerome Glisse 	} else {
34293ce0a23dSJerome Glisse 		DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
34303ce0a23dSJerome Glisse 			  scratch, tmp);
34313ce0a23dSJerome Glisse 		r = -EINVAL;
34323ce0a23dSJerome Glisse 	}
34333ce0a23dSJerome Glisse 	radeon_scratch_free(rdev, scratch);
34343ce0a23dSJerome Glisse 	radeon_ib_free(rdev, &ib);
34353ce0a23dSJerome Glisse 	return r;
34363ce0a23dSJerome Glisse }
34379f022ddfSJerome Glisse 
34389f022ddfSJerome Glisse void r100_ib_fini(struct radeon_device *rdev)
34399f022ddfSJerome Glisse {
34409f022ddfSJerome Glisse 	radeon_ib_pool_fini(rdev);
34419f022ddfSJerome Glisse }
34429f022ddfSJerome Glisse 
34439f022ddfSJerome Glisse int r100_ib_init(struct radeon_device *rdev)
34449f022ddfSJerome Glisse {
34459f022ddfSJerome Glisse 	int r;
34469f022ddfSJerome Glisse 
34479f022ddfSJerome Glisse 	r = radeon_ib_pool_init(rdev);
34489f022ddfSJerome Glisse 	if (r) {
34499f022ddfSJerome Glisse 		dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
34509f022ddfSJerome Glisse 		r100_ib_fini(rdev);
34519f022ddfSJerome Glisse 		return r;
34529f022ddfSJerome Glisse 	}
34539f022ddfSJerome Glisse 	r = r100_ib_test(rdev);
34549f022ddfSJerome Glisse 	if (r) {
34559f022ddfSJerome Glisse 		dev_err(rdev->dev, "failled testing IB (%d).\n", r);
34569f022ddfSJerome Glisse 		r100_ib_fini(rdev);
34579f022ddfSJerome Glisse 		return r;
34589f022ddfSJerome Glisse 	}
34599f022ddfSJerome Glisse 	return 0;
34609f022ddfSJerome Glisse }
34619f022ddfSJerome Glisse 
34629f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
34639f022ddfSJerome Glisse {
34649f022ddfSJerome Glisse 	/* Shutdown CP we shouldn't need to do that but better be safe than
34659f022ddfSJerome Glisse 	 * sorry
34669f022ddfSJerome Glisse 	 */
34679f022ddfSJerome Glisse 	rdev->cp.ready = false;
34689f022ddfSJerome Glisse 	WREG32(R_000740_CP_CSQ_CNTL, 0);
34699f022ddfSJerome Glisse 
34709f022ddfSJerome Glisse 	/* Save few CRTC registers */
3471ca6ffc64SJerome Glisse 	save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
34729f022ddfSJerome Glisse 	save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
34739f022ddfSJerome Glisse 	save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
34749f022ddfSJerome Glisse 	save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
34759f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
34769f022ddfSJerome Glisse 		save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
34779f022ddfSJerome Glisse 		save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
34789f022ddfSJerome Glisse 	}
34799f022ddfSJerome Glisse 
34809f022ddfSJerome Glisse 	/* Disable VGA aperture access */
3481ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
34829f022ddfSJerome Glisse 	/* Disable cursor, overlay, crtc */
34839f022ddfSJerome Glisse 	WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
34849f022ddfSJerome Glisse 	WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
34859f022ddfSJerome Glisse 					S_000054_CRTC_DISPLAY_DIS(1));
34869f022ddfSJerome Glisse 	WREG32(R_000050_CRTC_GEN_CNTL,
34879f022ddfSJerome Glisse 			(C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
34889f022ddfSJerome Glisse 			S_000050_CRTC_DISP_REQ_EN_B(1));
34899f022ddfSJerome Glisse 	WREG32(R_000420_OV0_SCALE_CNTL,
34909f022ddfSJerome Glisse 		C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
34919f022ddfSJerome Glisse 	WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
34929f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
34939f022ddfSJerome Glisse 		WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
34949f022ddfSJerome Glisse 						S_000360_CUR2_LOCK(1));
34959f022ddfSJerome Glisse 		WREG32(R_0003F8_CRTC2_GEN_CNTL,
34969f022ddfSJerome Glisse 			(C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
34979f022ddfSJerome Glisse 			S_0003F8_CRTC2_DISPLAY_DIS(1) |
34989f022ddfSJerome Glisse 			S_0003F8_CRTC2_DISP_REQ_EN_B(1));
34999f022ddfSJerome Glisse 		WREG32(R_000360_CUR2_OFFSET,
35009f022ddfSJerome Glisse 			C_000360_CUR2_LOCK & save->CUR2_OFFSET);
35019f022ddfSJerome Glisse 	}
35029f022ddfSJerome Glisse }
35039f022ddfSJerome Glisse 
35049f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
35059f022ddfSJerome Glisse {
35069f022ddfSJerome Glisse 	/* Update base address for crtc */
3507d594e46aSJerome Glisse 	WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
35089f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3509d594e46aSJerome Glisse 		WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
35109f022ddfSJerome Glisse 	}
35119f022ddfSJerome Glisse 	/* Restore CRTC registers */
3512ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
35139f022ddfSJerome Glisse 	WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
35149f022ddfSJerome Glisse 	WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
35159f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
35169f022ddfSJerome Glisse 		WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
35179f022ddfSJerome Glisse 	}
35189f022ddfSJerome Glisse }
3519ca6ffc64SJerome Glisse 
3520ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev)
3521ca6ffc64SJerome Glisse {
3522ca6ffc64SJerome Glisse 	u32 tmp;
3523ca6ffc64SJerome Glisse 
3524ca6ffc64SJerome Glisse 	tmp = RREG8(R_0003C2_GENMO_WT);
3525ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
3526ca6ffc64SJerome Glisse }
3527d4550907SJerome Glisse 
3528d4550907SJerome Glisse static void r100_debugfs(struct radeon_device *rdev)
3529d4550907SJerome Glisse {
3530d4550907SJerome Glisse 	int r;
3531d4550907SJerome Glisse 
3532d4550907SJerome Glisse 	r = r100_debugfs_mc_info_init(rdev);
3533d4550907SJerome Glisse 	if (r)
3534d4550907SJerome Glisse 		dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
3535d4550907SJerome Glisse }
3536d4550907SJerome Glisse 
3537d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev)
3538d4550907SJerome Glisse {
3539d4550907SJerome Glisse 	struct r100_mc_save save;
3540d4550907SJerome Glisse 
3541d4550907SJerome Glisse 	/* Stops all mc clients */
3542d4550907SJerome Glisse 	r100_mc_stop(rdev, &save);
3543d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
3544d4550907SJerome Glisse 		WREG32(R_00014C_MC_AGP_LOCATION,
3545d4550907SJerome Glisse 			S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
3546d4550907SJerome Glisse 			S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
3547d4550907SJerome Glisse 		WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
3548d4550907SJerome Glisse 		if (rdev->family > CHIP_RV200)
3549d4550907SJerome Glisse 			WREG32(R_00015C_AGP_BASE_2,
3550d4550907SJerome Glisse 				upper_32_bits(rdev->mc.agp_base) & 0xff);
3551d4550907SJerome Glisse 	} else {
3552d4550907SJerome Glisse 		WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
3553d4550907SJerome Glisse 		WREG32(R_000170_AGP_BASE, 0);
3554d4550907SJerome Glisse 		if (rdev->family > CHIP_RV200)
3555d4550907SJerome Glisse 			WREG32(R_00015C_AGP_BASE_2, 0);
3556d4550907SJerome Glisse 	}
3557d4550907SJerome Glisse 	/* Wait for mc idle */
3558d4550907SJerome Glisse 	if (r100_mc_wait_for_idle(rdev))
3559d4550907SJerome Glisse 		dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
3560d4550907SJerome Glisse 	/* Program MC, should be a 32bits limited address space */
3561d4550907SJerome Glisse 	WREG32(R_000148_MC_FB_LOCATION,
3562d4550907SJerome Glisse 		S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
3563d4550907SJerome Glisse 		S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
3564d4550907SJerome Glisse 	r100_mc_resume(rdev, &save);
3565d4550907SJerome Glisse }
3566d4550907SJerome Glisse 
3567d4550907SJerome Glisse void r100_clock_startup(struct radeon_device *rdev)
3568d4550907SJerome Glisse {
3569d4550907SJerome Glisse 	u32 tmp;
3570d4550907SJerome Glisse 
3571d4550907SJerome Glisse 	if (radeon_dynclks != -1 && radeon_dynclks)
3572d4550907SJerome Glisse 		radeon_legacy_set_clock_gating(rdev, 1);
3573d4550907SJerome Glisse 	/* We need to force on some of the block */
3574d4550907SJerome Glisse 	tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
3575d4550907SJerome Glisse 	tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
3576d4550907SJerome Glisse 	if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
3577d4550907SJerome Glisse 		tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
3578d4550907SJerome Glisse 	WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
3579d4550907SJerome Glisse }
3580d4550907SJerome Glisse 
3581d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev)
3582d4550907SJerome Glisse {
3583d4550907SJerome Glisse 	int r;
3584d4550907SJerome Glisse 
358592cde00cSAlex Deucher 	/* set common regs */
358692cde00cSAlex Deucher 	r100_set_common_regs(rdev);
358792cde00cSAlex Deucher 	/* program mc */
3588d4550907SJerome Glisse 	r100_mc_program(rdev);
3589d4550907SJerome Glisse 	/* Resume clock */
3590d4550907SJerome Glisse 	r100_clock_startup(rdev);
3591d4550907SJerome Glisse 	/* Initialize GPU configuration (# pipes, ...) */
359290aca4d2SJerome Glisse //	r100_gpu_init(rdev);
3593d4550907SJerome Glisse 	/* Initialize GART (initialize after TTM so we can allocate
3594d4550907SJerome Glisse 	 * memory through TTM but finalize after TTM) */
359517e15b0cSDave Airlie 	r100_enable_bm(rdev);
3596d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
3597d4550907SJerome Glisse 		r = r100_pci_gart_enable(rdev);
3598d4550907SJerome Glisse 		if (r)
3599d4550907SJerome Glisse 			return r;
3600d4550907SJerome Glisse 	}
3601d4550907SJerome Glisse 	/* Enable IRQ */
3602d4550907SJerome Glisse 	r100_irq_set(rdev);
3603cafe6609SJerome Glisse 	rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
3604d4550907SJerome Glisse 	/* 1M ring buffer */
3605d4550907SJerome Glisse 	r = r100_cp_init(rdev, 1024 * 1024);
3606d4550907SJerome Glisse 	if (r) {
3607d4550907SJerome Glisse 		dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
3608d4550907SJerome Glisse 		return r;
3609d4550907SJerome Glisse 	}
3610d4550907SJerome Glisse 	r = r100_wb_init(rdev);
3611d4550907SJerome Glisse 	if (r)
3612d4550907SJerome Glisse 		dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
3613d4550907SJerome Glisse 	r = r100_ib_init(rdev);
3614d4550907SJerome Glisse 	if (r) {
3615d4550907SJerome Glisse 		dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
3616d4550907SJerome Glisse 		return r;
3617d4550907SJerome Glisse 	}
3618d4550907SJerome Glisse 	return 0;
3619d4550907SJerome Glisse }
3620d4550907SJerome Glisse 
3621d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev)
3622d4550907SJerome Glisse {
3623d4550907SJerome Glisse 	/* Make sur GART are not working */
3624d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3625d4550907SJerome Glisse 		r100_pci_gart_disable(rdev);
3626d4550907SJerome Glisse 	/* Resume clock before doing reset */
3627d4550907SJerome Glisse 	r100_clock_startup(rdev);
3628d4550907SJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
3629a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
3630d4550907SJerome Glisse 		dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3631d4550907SJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
3632d4550907SJerome Glisse 			RREG32(R_0007C0_CP_STAT));
3633d4550907SJerome Glisse 	}
3634d4550907SJerome Glisse 	/* post */
3635d4550907SJerome Glisse 	radeon_combios_asic_init(rdev->ddev);
3636d4550907SJerome Glisse 	/* Resume clock after posting */
3637d4550907SJerome Glisse 	r100_clock_startup(rdev);
3638550e2d92SDave Airlie 	/* Initialize surface registers */
3639550e2d92SDave Airlie 	radeon_surface_init(rdev);
3640d4550907SJerome Glisse 	return r100_startup(rdev);
3641d4550907SJerome Glisse }
3642d4550907SJerome Glisse 
3643d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev)
3644d4550907SJerome Glisse {
3645d4550907SJerome Glisse 	r100_cp_disable(rdev);
3646d4550907SJerome Glisse 	r100_wb_disable(rdev);
3647d4550907SJerome Glisse 	r100_irq_disable(rdev);
3648d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3649d4550907SJerome Glisse 		r100_pci_gart_disable(rdev);
3650d4550907SJerome Glisse 	return 0;
3651d4550907SJerome Glisse }
3652d4550907SJerome Glisse 
3653d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev)
3654d4550907SJerome Glisse {
365529fb52caSAlex Deucher 	radeon_pm_fini(rdev);
3656d4550907SJerome Glisse 	r100_cp_fini(rdev);
3657d4550907SJerome Glisse 	r100_wb_fini(rdev);
3658d4550907SJerome Glisse 	r100_ib_fini(rdev);
3659d4550907SJerome Glisse 	radeon_gem_fini(rdev);
3660d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3661d4550907SJerome Glisse 		r100_pci_gart_fini(rdev);
3662d0269ed8SJerome Glisse 	radeon_agp_fini(rdev);
3663d4550907SJerome Glisse 	radeon_irq_kms_fini(rdev);
3664d4550907SJerome Glisse 	radeon_fence_driver_fini(rdev);
36654c788679SJerome Glisse 	radeon_bo_fini(rdev);
3666d4550907SJerome Glisse 	radeon_atombios_fini(rdev);
3667d4550907SJerome Glisse 	kfree(rdev->bios);
3668d4550907SJerome Glisse 	rdev->bios = NULL;
3669d4550907SJerome Glisse }
3670d4550907SJerome Glisse 
3671d4550907SJerome Glisse int r100_init(struct radeon_device *rdev)
3672d4550907SJerome Glisse {
3673d4550907SJerome Glisse 	int r;
3674d4550907SJerome Glisse 
3675d4550907SJerome Glisse 	/* Register debugfs file specific to this group of asics */
3676d4550907SJerome Glisse 	r100_debugfs(rdev);
3677d4550907SJerome Glisse 	/* Disable VGA */
3678d4550907SJerome Glisse 	r100_vga_render_disable(rdev);
3679d4550907SJerome Glisse 	/* Initialize scratch registers */
3680d4550907SJerome Glisse 	radeon_scratch_init(rdev);
3681d4550907SJerome Glisse 	/* Initialize surface registers */
3682d4550907SJerome Glisse 	radeon_surface_init(rdev);
3683d4550907SJerome Glisse 	/* TODO: disable VGA need to use VGA request */
3684d4550907SJerome Glisse 	/* BIOS*/
3685d4550907SJerome Glisse 	if (!radeon_get_bios(rdev)) {
3686d4550907SJerome Glisse 		if (ASIC_IS_AVIVO(rdev))
3687d4550907SJerome Glisse 			return -EINVAL;
3688d4550907SJerome Glisse 	}
3689d4550907SJerome Glisse 	if (rdev->is_atom_bios) {
3690d4550907SJerome Glisse 		dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
3691d4550907SJerome Glisse 		return -EINVAL;
3692d4550907SJerome Glisse 	} else {
3693d4550907SJerome Glisse 		r = radeon_combios_init(rdev);
3694d4550907SJerome Glisse 		if (r)
3695d4550907SJerome Glisse 			return r;
3696d4550907SJerome Glisse 	}
3697d4550907SJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
3698a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
3699d4550907SJerome Glisse 		dev_warn(rdev->dev,
3700d4550907SJerome Glisse 			"GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3701d4550907SJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
3702d4550907SJerome Glisse 			RREG32(R_0007C0_CP_STAT));
3703d4550907SJerome Glisse 	}
3704d4550907SJerome Glisse 	/* check if cards are posted or not */
370572542d77SDave Airlie 	if (radeon_boot_test_post_card(rdev) == false)
370672542d77SDave Airlie 		return -EINVAL;
3707d4550907SJerome Glisse 	/* Set asic errata */
3708d4550907SJerome Glisse 	r100_errata(rdev);
3709d4550907SJerome Glisse 	/* Initialize clocks */
3710d4550907SJerome Glisse 	radeon_get_clock_info(rdev->ddev);
37116234077dSRafał Miłecki 	/* Initialize power management */
37126234077dSRafał Miłecki 	radeon_pm_init(rdev);
3713d594e46aSJerome Glisse 	/* initialize AGP */
3714d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
3715d594e46aSJerome Glisse 		r = radeon_agp_init(rdev);
3716d594e46aSJerome Glisse 		if (r) {
3717d594e46aSJerome Glisse 			radeon_agp_disable(rdev);
3718d594e46aSJerome Glisse 		}
3719d594e46aSJerome Glisse 	}
3720d594e46aSJerome Glisse 	/* initialize VRAM */
3721d594e46aSJerome Glisse 	r100_mc_init(rdev);
3722d4550907SJerome Glisse 	/* Fence driver */
3723d4550907SJerome Glisse 	r = radeon_fence_driver_init(rdev);
3724d4550907SJerome Glisse 	if (r)
3725d4550907SJerome Glisse 		return r;
3726d4550907SJerome Glisse 	r = radeon_irq_kms_init(rdev);
3727d4550907SJerome Glisse 	if (r)
3728d4550907SJerome Glisse 		return r;
3729d4550907SJerome Glisse 	/* Memory manager */
37304c788679SJerome Glisse 	r = radeon_bo_init(rdev);
3731d4550907SJerome Glisse 	if (r)
3732d4550907SJerome Glisse 		return r;
3733d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
3734d4550907SJerome Glisse 		r = r100_pci_gart_init(rdev);
3735d4550907SJerome Glisse 		if (r)
3736d4550907SJerome Glisse 			return r;
3737d4550907SJerome Glisse 	}
3738d4550907SJerome Glisse 	r100_set_safe_registers(rdev);
3739d4550907SJerome Glisse 	rdev->accel_working = true;
3740d4550907SJerome Glisse 	r = r100_startup(rdev);
3741d4550907SJerome Glisse 	if (r) {
3742d4550907SJerome Glisse 		/* Somethings want wront with the accel init stop accel */
3743d4550907SJerome Glisse 		dev_err(rdev->dev, "Disabling GPU acceleration\n");
3744d4550907SJerome Glisse 		r100_cp_fini(rdev);
3745d4550907SJerome Glisse 		r100_wb_fini(rdev);
3746d4550907SJerome Glisse 		r100_ib_fini(rdev);
3747655efd3dSJerome Glisse 		radeon_irq_kms_fini(rdev);
3748d4550907SJerome Glisse 		if (rdev->flags & RADEON_IS_PCI)
3749d4550907SJerome Glisse 			r100_pci_gart_fini(rdev);
3750d4550907SJerome Glisse 		rdev->accel_working = false;
3751d4550907SJerome Glisse 	}
3752d4550907SJerome Glisse 	return 0;
3753d4550907SJerome Glisse }
3754