xref: /openbmc/linux/drivers/gpu/drm/radeon/r100.c (revision 57d20a43c9b30663bdbacde8294a902edef35a84)
1771fe6b9SJerome Glisse /*
2771fe6b9SJerome Glisse  * Copyright 2008 Advanced Micro Devices, Inc.
3771fe6b9SJerome Glisse  * Copyright 2008 Red Hat Inc.
4771fe6b9SJerome Glisse  * Copyright 2009 Jerome Glisse.
5771fe6b9SJerome Glisse  *
6771fe6b9SJerome Glisse  * Permission is hereby granted, free of charge, to any person obtaining a
7771fe6b9SJerome Glisse  * copy of this software and associated documentation files (the "Software"),
8771fe6b9SJerome Glisse  * to deal in the Software without restriction, including without limitation
9771fe6b9SJerome Glisse  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10771fe6b9SJerome Glisse  * and/or sell copies of the Software, and to permit persons to whom the
11771fe6b9SJerome Glisse  * Software is furnished to do so, subject to the following conditions:
12771fe6b9SJerome Glisse  *
13771fe6b9SJerome Glisse  * The above copyright notice and this permission notice shall be included in
14771fe6b9SJerome Glisse  * all copies or substantial portions of the Software.
15771fe6b9SJerome Glisse  *
16771fe6b9SJerome Glisse  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17771fe6b9SJerome Glisse  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18771fe6b9SJerome Glisse  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19771fe6b9SJerome Glisse  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20771fe6b9SJerome Glisse  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21771fe6b9SJerome Glisse  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22771fe6b9SJerome Glisse  * OTHER DEALINGS IN THE SOFTWARE.
23771fe6b9SJerome Glisse  *
24771fe6b9SJerome Glisse  * Authors: Dave Airlie
25771fe6b9SJerome Glisse  *          Alex Deucher
26771fe6b9SJerome Glisse  *          Jerome Glisse
27771fe6b9SJerome Glisse  */
28771fe6b9SJerome Glisse #include <linux/seq_file.h>
295a0e3ad6STejun Heo #include <linux/slab.h>
30760285e7SDavid Howells #include <drm/drmP.h>
31760285e7SDavid Howells #include <drm/radeon_drm.h>
32771fe6b9SJerome Glisse #include "radeon_reg.h"
33771fe6b9SJerome Glisse #include "radeon.h"
34e6990375SDaniel Vetter #include "radeon_asic.h"
353ce0a23dSJerome Glisse #include "r100d.h"
36d4550907SJerome Glisse #include "rs100d.h"
37d4550907SJerome Glisse #include "rv200d.h"
38d4550907SJerome Glisse #include "rv250d.h"
3949e02b73SAlex Deucher #include "atom.h"
403ce0a23dSJerome Glisse 
4170967ab9SBen Hutchings #include <linux/firmware.h>
42e0cd3608SPaul Gortmaker #include <linux/module.h>
4370967ab9SBen Hutchings 
44551ebd83SDave Airlie #include "r100_reg_safe.h"
45551ebd83SDave Airlie #include "rn50_reg_safe.h"
46551ebd83SDave Airlie 
4770967ab9SBen Hutchings /* Firmware Names */
4870967ab9SBen Hutchings #define FIRMWARE_R100		"radeon/R100_cp.bin"
4970967ab9SBen Hutchings #define FIRMWARE_R200		"radeon/R200_cp.bin"
5070967ab9SBen Hutchings #define FIRMWARE_R300		"radeon/R300_cp.bin"
5170967ab9SBen Hutchings #define FIRMWARE_R420		"radeon/R420_cp.bin"
5270967ab9SBen Hutchings #define FIRMWARE_RS690		"radeon/RS690_cp.bin"
5370967ab9SBen Hutchings #define FIRMWARE_RS600		"radeon/RS600_cp.bin"
5470967ab9SBen Hutchings #define FIRMWARE_R520		"radeon/R520_cp.bin"
5570967ab9SBen Hutchings 
5670967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100);
5770967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200);
5870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300);
5970967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420);
6070967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690);
6170967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600);
6270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520);
63771fe6b9SJerome Glisse 
64551ebd83SDave Airlie #include "r100_track.h"
65551ebd83SDave Airlie 
6648ef779fSAlex Deucher /* This files gather functions specifics to:
6748ef779fSAlex Deucher  * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
6848ef779fSAlex Deucher  * and others in some cases.
6948ef779fSAlex Deucher  */
7048ef779fSAlex Deucher 
712b48b968SAlex Deucher static bool r100_is_in_vblank(struct radeon_device *rdev, int crtc)
722b48b968SAlex Deucher {
732b48b968SAlex Deucher 	if (crtc == 0) {
742b48b968SAlex Deucher 		if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)
752b48b968SAlex Deucher 			return true;
762b48b968SAlex Deucher 		else
772b48b968SAlex Deucher 			return false;
782b48b968SAlex Deucher 	} else {
792b48b968SAlex Deucher 		if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)
802b48b968SAlex Deucher 			return true;
812b48b968SAlex Deucher 		else
822b48b968SAlex Deucher 			return false;
832b48b968SAlex Deucher 	}
842b48b968SAlex Deucher }
852b48b968SAlex Deucher 
862b48b968SAlex Deucher static bool r100_is_counter_moving(struct radeon_device *rdev, int crtc)
872b48b968SAlex Deucher {
882b48b968SAlex Deucher 	u32 vline1, vline2;
892b48b968SAlex Deucher 
902b48b968SAlex Deucher 	if (crtc == 0) {
912b48b968SAlex Deucher 		vline1 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
922b48b968SAlex Deucher 		vline2 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
932b48b968SAlex Deucher 	} else {
942b48b968SAlex Deucher 		vline1 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
952b48b968SAlex Deucher 		vline2 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
962b48b968SAlex Deucher 	}
972b48b968SAlex Deucher 	if (vline1 != vline2)
982b48b968SAlex Deucher 		return true;
992b48b968SAlex Deucher 	else
1002b48b968SAlex Deucher 		return false;
1012b48b968SAlex Deucher }
1022b48b968SAlex Deucher 
10348ef779fSAlex Deucher /**
10448ef779fSAlex Deucher  * r100_wait_for_vblank - vblank wait asic callback.
10548ef779fSAlex Deucher  *
10648ef779fSAlex Deucher  * @rdev: radeon_device pointer
10748ef779fSAlex Deucher  * @crtc: crtc to wait for vblank on
10848ef779fSAlex Deucher  *
10948ef779fSAlex Deucher  * Wait for vblank on the requested crtc (r1xx-r4xx).
11048ef779fSAlex Deucher  */
1113ae19b75SAlex Deucher void r100_wait_for_vblank(struct radeon_device *rdev, int crtc)
1123ae19b75SAlex Deucher {
1132b48b968SAlex Deucher 	unsigned i = 0;
1143ae19b75SAlex Deucher 
11594f768fdSAlex Deucher 	if (crtc >= rdev->num_crtc)
11694f768fdSAlex Deucher 		return;
11794f768fdSAlex Deucher 
11894f768fdSAlex Deucher 	if (crtc == 0) {
1192b48b968SAlex Deucher 		if (!(RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN))
1202b48b968SAlex Deucher 			return;
1213ae19b75SAlex Deucher 	} else {
1222b48b968SAlex Deucher 		if (!(RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN))
1232b48b968SAlex Deucher 			return;
1243ae19b75SAlex Deucher 	}
1252b48b968SAlex Deucher 
1262b48b968SAlex Deucher 	/* depending on when we hit vblank, we may be close to active; if so,
1272b48b968SAlex Deucher 	 * wait for another frame.
1282b48b968SAlex Deucher 	 */
1292b48b968SAlex Deucher 	while (r100_is_in_vblank(rdev, crtc)) {
1302b48b968SAlex Deucher 		if (i++ % 100 == 0) {
1312b48b968SAlex Deucher 			if (!r100_is_counter_moving(rdev, crtc))
1323ae19b75SAlex Deucher 				break;
1333ae19b75SAlex Deucher 		}
1343ae19b75SAlex Deucher 	}
1352b48b968SAlex Deucher 
1362b48b968SAlex Deucher 	while (!r100_is_in_vblank(rdev, crtc)) {
1372b48b968SAlex Deucher 		if (i++ % 100 == 0) {
1382b48b968SAlex Deucher 			if (!r100_is_counter_moving(rdev, crtc))
1392b48b968SAlex Deucher 				break;
1402b48b968SAlex Deucher 		}
1413ae19b75SAlex Deucher 	}
1423ae19b75SAlex Deucher }
1433ae19b75SAlex Deucher 
14448ef779fSAlex Deucher /**
14548ef779fSAlex Deucher  * r100_page_flip - pageflip callback.
14648ef779fSAlex Deucher  *
14748ef779fSAlex Deucher  * @rdev: radeon_device pointer
14848ef779fSAlex Deucher  * @crtc_id: crtc to cleanup pageflip on
14948ef779fSAlex Deucher  * @crtc_base: new address of the crtc (GPU MC address)
15048ef779fSAlex Deucher  *
15148ef779fSAlex Deucher  * Does the actual pageflip (r1xx-r4xx).
15248ef779fSAlex Deucher  * During vblank we take the crtc lock and wait for the update_pending
15348ef779fSAlex Deucher  * bit to go high, when it does, we release the lock, and allow the
15448ef779fSAlex Deucher  * double buffered update to take place.
15548ef779fSAlex Deucher  */
156157fa14dSChristian König void r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
1576f34be50SAlex Deucher {
1586f34be50SAlex Deucher 	struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
1596f34be50SAlex Deucher 	u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
160f6496479SAlex Deucher 	int i;
1616f34be50SAlex Deucher 
1626f34be50SAlex Deucher 	/* Lock the graphics update lock */
1636f34be50SAlex Deucher 	/* update the scanout addresses */
1646f34be50SAlex Deucher 	WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
1656f34be50SAlex Deucher 
166acb32506SAlex Deucher 	/* Wait for update_pending to go high. */
167f6496479SAlex Deucher 	for (i = 0; i < rdev->usec_timeout; i++) {
168f6496479SAlex Deucher 		if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
169f6496479SAlex Deucher 			break;
170f6496479SAlex Deucher 		udelay(1);
171f6496479SAlex Deucher 	}
172acb32506SAlex Deucher 	DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
1736f34be50SAlex Deucher 
1746f34be50SAlex Deucher 	/* Unlock the lock, so double-buffering can take place inside vblank */
1756f34be50SAlex Deucher 	tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
1766f34be50SAlex Deucher 	WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
1776f34be50SAlex Deucher 
178157fa14dSChristian König }
179157fa14dSChristian König 
180157fa14dSChristian König /**
181157fa14dSChristian König  * r100_page_flip_pending - check if page flip is still pending
182157fa14dSChristian König  *
183157fa14dSChristian König  * @rdev: radeon_device pointer
184157fa14dSChristian König  * @crtc_id: crtc to check
185157fa14dSChristian König  *
186157fa14dSChristian König  * Check if the last pagefilp is still pending (r1xx-r4xx).
187157fa14dSChristian König  * Returns the current update pending status.
188157fa14dSChristian König  */
189157fa14dSChristian König bool r100_page_flip_pending(struct radeon_device *rdev, int crtc_id)
190157fa14dSChristian König {
191157fa14dSChristian König 	struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
192157fa14dSChristian König 
1936f34be50SAlex Deucher 	/* Return current update_pending status: */
194157fa14dSChristian König 	return !!(RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) &
195157fa14dSChristian König 		RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET);
1966f34be50SAlex Deucher }
1976f34be50SAlex Deucher 
19848ef779fSAlex Deucher /**
19948ef779fSAlex Deucher  * r100_pm_get_dynpm_state - look up dynpm power state callback.
20048ef779fSAlex Deucher  *
20148ef779fSAlex Deucher  * @rdev: radeon_device pointer
20248ef779fSAlex Deucher  *
20348ef779fSAlex Deucher  * Look up the optimal power state based on the
20448ef779fSAlex Deucher  * current state of the GPU (r1xx-r5xx).
20548ef779fSAlex Deucher  * Used for dynpm only.
20648ef779fSAlex Deucher  */
207ce8f5370SAlex Deucher void r100_pm_get_dynpm_state(struct radeon_device *rdev)
208a48b9b4eSAlex Deucher {
209a48b9b4eSAlex Deucher 	int i;
210ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_upclock = true;
211ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_downclock = true;
212a48b9b4eSAlex Deucher 
213ce8f5370SAlex Deucher 	switch (rdev->pm.dynpm_planned_action) {
214ce8f5370SAlex Deucher 	case DYNPM_ACTION_MINIMUM:
215a48b9b4eSAlex Deucher 		rdev->pm.requested_power_state_index = 0;
216ce8f5370SAlex Deucher 		rdev->pm.dynpm_can_downclock = false;
217a48b9b4eSAlex Deucher 		break;
218ce8f5370SAlex Deucher 	case DYNPM_ACTION_DOWNCLOCK:
219a48b9b4eSAlex Deucher 		if (rdev->pm.current_power_state_index == 0) {
220a48b9b4eSAlex Deucher 			rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
221ce8f5370SAlex Deucher 			rdev->pm.dynpm_can_downclock = false;
222a48b9b4eSAlex Deucher 		} else {
223a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
224a48b9b4eSAlex Deucher 				for (i = 0; i < rdev->pm.num_power_states; i++) {
225d7311171SAlex Deucher 					if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
226a48b9b4eSAlex Deucher 						continue;
227a48b9b4eSAlex Deucher 					else if (i >= rdev->pm.current_power_state_index) {
228a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
229a48b9b4eSAlex Deucher 						break;
230a48b9b4eSAlex Deucher 					} else {
231a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = i;
232a48b9b4eSAlex Deucher 						break;
233a48b9b4eSAlex Deucher 					}
234a48b9b4eSAlex Deucher 				}
235a48b9b4eSAlex Deucher 			} else
236a48b9b4eSAlex Deucher 				rdev->pm.requested_power_state_index =
237a48b9b4eSAlex Deucher 					rdev->pm.current_power_state_index - 1;
238a48b9b4eSAlex Deucher 		}
239d7311171SAlex Deucher 		/* don't use the power state if crtcs are active and no display flag is set */
240d7311171SAlex Deucher 		if ((rdev->pm.active_crtc_count > 0) &&
241d7311171SAlex Deucher 		    (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
242d7311171SAlex Deucher 		     RADEON_PM_MODE_NO_DISPLAY)) {
243d7311171SAlex Deucher 			rdev->pm.requested_power_state_index++;
244d7311171SAlex Deucher 		}
245a48b9b4eSAlex Deucher 		break;
246ce8f5370SAlex Deucher 	case DYNPM_ACTION_UPCLOCK:
247a48b9b4eSAlex Deucher 		if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
248a48b9b4eSAlex Deucher 			rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
249ce8f5370SAlex Deucher 			rdev->pm.dynpm_can_upclock = false;
250a48b9b4eSAlex Deucher 		} else {
251a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
252a48b9b4eSAlex Deucher 				for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
253d7311171SAlex Deucher 					if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
254a48b9b4eSAlex Deucher 						continue;
255a48b9b4eSAlex Deucher 					else if (i <= rdev->pm.current_power_state_index) {
256a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
257a48b9b4eSAlex Deucher 						break;
258a48b9b4eSAlex Deucher 					} else {
259a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = i;
260a48b9b4eSAlex Deucher 						break;
261a48b9b4eSAlex Deucher 					}
262a48b9b4eSAlex Deucher 				}
263a48b9b4eSAlex Deucher 			} else
264a48b9b4eSAlex Deucher 				rdev->pm.requested_power_state_index =
265a48b9b4eSAlex Deucher 					rdev->pm.current_power_state_index + 1;
266a48b9b4eSAlex Deucher 		}
267a48b9b4eSAlex Deucher 		break;
268ce8f5370SAlex Deucher 	case DYNPM_ACTION_DEFAULT:
26958e21dffSAlex Deucher 		rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
270ce8f5370SAlex Deucher 		rdev->pm.dynpm_can_upclock = false;
27158e21dffSAlex Deucher 		break;
272ce8f5370SAlex Deucher 	case DYNPM_ACTION_NONE:
273a48b9b4eSAlex Deucher 	default:
274a48b9b4eSAlex Deucher 		DRM_ERROR("Requested mode for not defined action\n");
275a48b9b4eSAlex Deucher 		return;
276a48b9b4eSAlex Deucher 	}
277a48b9b4eSAlex Deucher 	/* only one clock mode per power state */
278a48b9b4eSAlex Deucher 	rdev->pm.requested_clock_mode_index = 0;
279a48b9b4eSAlex Deucher 
280d9fdaafbSDave Airlie 	DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
281a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
282a48b9b4eSAlex Deucher 		  clock_info[rdev->pm.requested_clock_mode_index].sclk,
283a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
284a48b9b4eSAlex Deucher 		  clock_info[rdev->pm.requested_clock_mode_index].mclk,
285a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
28679daedc9SAlex Deucher 		  pcie_lanes);
287a48b9b4eSAlex Deucher }
288a48b9b4eSAlex Deucher 
28948ef779fSAlex Deucher /**
29048ef779fSAlex Deucher  * r100_pm_init_profile - Initialize power profiles callback.
29148ef779fSAlex Deucher  *
29248ef779fSAlex Deucher  * @rdev: radeon_device pointer
29348ef779fSAlex Deucher  *
29448ef779fSAlex Deucher  * Initialize the power states used in profile mode
29548ef779fSAlex Deucher  * (r1xx-r3xx).
29648ef779fSAlex Deucher  * Used for profile mode only.
29748ef779fSAlex Deucher  */
298ce8f5370SAlex Deucher void r100_pm_init_profile(struct radeon_device *rdev)
299bae6b562SAlex Deucher {
300ce8f5370SAlex Deucher 	/* default */
301ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
302ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
303ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
304ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
305ce8f5370SAlex Deucher 	/* low sh */
306ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
307ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
308ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
309ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
310c9e75b21SAlex Deucher 	/* mid sh */
311c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
312c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
313c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
314c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
315ce8f5370SAlex Deucher 	/* high sh */
316ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
317ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
318ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
319ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
320ce8f5370SAlex Deucher 	/* low mh */
321ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
322ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
323ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
324ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
325c9e75b21SAlex Deucher 	/* mid mh */
326c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
327c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
328c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
329c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
330ce8f5370SAlex Deucher 	/* high mh */
331ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
332ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
333ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
334ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
335bae6b562SAlex Deucher }
336bae6b562SAlex Deucher 
33748ef779fSAlex Deucher /**
33848ef779fSAlex Deucher  * r100_pm_misc - set additional pm hw parameters callback.
33948ef779fSAlex Deucher  *
34048ef779fSAlex Deucher  * @rdev: radeon_device pointer
34148ef779fSAlex Deucher  *
34248ef779fSAlex Deucher  * Set non-clock parameters associated with a power state
34348ef779fSAlex Deucher  * (voltage, pcie lanes, etc.) (r1xx-r4xx).
34448ef779fSAlex Deucher  */
34549e02b73SAlex Deucher void r100_pm_misc(struct radeon_device *rdev)
34649e02b73SAlex Deucher {
34749e02b73SAlex Deucher 	int requested_index = rdev->pm.requested_power_state_index;
34849e02b73SAlex Deucher 	struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
34949e02b73SAlex Deucher 	struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
35049e02b73SAlex Deucher 	u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
35149e02b73SAlex Deucher 
35249e02b73SAlex Deucher 	if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
35349e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
35449e02b73SAlex Deucher 			tmp = RREG32(voltage->gpio.reg);
35549e02b73SAlex Deucher 			if (voltage->active_high)
35649e02b73SAlex Deucher 				tmp |= voltage->gpio.mask;
35749e02b73SAlex Deucher 			else
35849e02b73SAlex Deucher 				tmp &= ~(voltage->gpio.mask);
35949e02b73SAlex Deucher 			WREG32(voltage->gpio.reg, tmp);
36049e02b73SAlex Deucher 			if (voltage->delay)
36149e02b73SAlex Deucher 				udelay(voltage->delay);
36249e02b73SAlex Deucher 		} else {
36349e02b73SAlex Deucher 			tmp = RREG32(voltage->gpio.reg);
36449e02b73SAlex Deucher 			if (voltage->active_high)
36549e02b73SAlex Deucher 				tmp &= ~voltage->gpio.mask;
36649e02b73SAlex Deucher 			else
36749e02b73SAlex Deucher 				tmp |= voltage->gpio.mask;
36849e02b73SAlex Deucher 			WREG32(voltage->gpio.reg, tmp);
36949e02b73SAlex Deucher 			if (voltage->delay)
37049e02b73SAlex Deucher 				udelay(voltage->delay);
37149e02b73SAlex Deucher 		}
37249e02b73SAlex Deucher 	}
37349e02b73SAlex Deucher 
37449e02b73SAlex Deucher 	sclk_cntl = RREG32_PLL(SCLK_CNTL);
37549e02b73SAlex Deucher 	sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
37649e02b73SAlex Deucher 	sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
37749e02b73SAlex Deucher 	sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
37849e02b73SAlex Deucher 	sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
37949e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
38049e02b73SAlex Deucher 		sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
38149e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
38249e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
38349e02b73SAlex Deucher 		else
38449e02b73SAlex Deucher 			sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
38549e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
38649e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
38749e02b73SAlex Deucher 		else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
38849e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
38949e02b73SAlex Deucher 	} else
39049e02b73SAlex Deucher 		sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
39149e02b73SAlex Deucher 
39249e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
39349e02b73SAlex Deucher 		sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
39449e02b73SAlex Deucher 		if (voltage->delay) {
39549e02b73SAlex Deucher 			sclk_more_cntl |= VOLTAGE_DROP_SYNC;
39649e02b73SAlex Deucher 			switch (voltage->delay) {
39749e02b73SAlex Deucher 			case 33:
39849e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
39949e02b73SAlex Deucher 				break;
40049e02b73SAlex Deucher 			case 66:
40149e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
40249e02b73SAlex Deucher 				break;
40349e02b73SAlex Deucher 			case 99:
40449e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
40549e02b73SAlex Deucher 				break;
40649e02b73SAlex Deucher 			case 132:
40749e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
40849e02b73SAlex Deucher 				break;
40949e02b73SAlex Deucher 			}
41049e02b73SAlex Deucher 		} else
41149e02b73SAlex Deucher 			sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
41249e02b73SAlex Deucher 	} else
41349e02b73SAlex Deucher 		sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
41449e02b73SAlex Deucher 
41549e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
41649e02b73SAlex Deucher 		sclk_cntl &= ~FORCE_HDP;
41749e02b73SAlex Deucher 	else
41849e02b73SAlex Deucher 		sclk_cntl |= FORCE_HDP;
41949e02b73SAlex Deucher 
42049e02b73SAlex Deucher 	WREG32_PLL(SCLK_CNTL, sclk_cntl);
42149e02b73SAlex Deucher 	WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
42249e02b73SAlex Deucher 	WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
42349e02b73SAlex Deucher 
42449e02b73SAlex Deucher 	/* set pcie lanes */
42549e02b73SAlex Deucher 	if ((rdev->flags & RADEON_IS_PCIE) &&
42649e02b73SAlex Deucher 	    !(rdev->flags & RADEON_IS_IGP) &&
427798bcf73SAlex Deucher 	    rdev->asic->pm.set_pcie_lanes &&
42849e02b73SAlex Deucher 	    (ps->pcie_lanes !=
42949e02b73SAlex Deucher 	     rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
43049e02b73SAlex Deucher 		radeon_set_pcie_lanes(rdev,
43149e02b73SAlex Deucher 				      ps->pcie_lanes);
432d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
43349e02b73SAlex Deucher 	}
43449e02b73SAlex Deucher }
43549e02b73SAlex Deucher 
43648ef779fSAlex Deucher /**
43748ef779fSAlex Deucher  * r100_pm_prepare - pre-power state change callback.
43848ef779fSAlex Deucher  *
43948ef779fSAlex Deucher  * @rdev: radeon_device pointer
44048ef779fSAlex Deucher  *
44148ef779fSAlex Deucher  * Prepare for a power state change (r1xx-r4xx).
44248ef779fSAlex Deucher  */
44349e02b73SAlex Deucher void r100_pm_prepare(struct radeon_device *rdev)
44449e02b73SAlex Deucher {
44549e02b73SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
44649e02b73SAlex Deucher 	struct drm_crtc *crtc;
44749e02b73SAlex Deucher 	struct radeon_crtc *radeon_crtc;
44849e02b73SAlex Deucher 	u32 tmp;
44949e02b73SAlex Deucher 
45049e02b73SAlex Deucher 	/* disable any active CRTCs */
45149e02b73SAlex Deucher 	list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
45249e02b73SAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
45349e02b73SAlex Deucher 		if (radeon_crtc->enabled) {
45449e02b73SAlex Deucher 			if (radeon_crtc->crtc_id) {
45549e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
45649e02b73SAlex Deucher 				tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
45749e02b73SAlex Deucher 				WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
45849e02b73SAlex Deucher 			} else {
45949e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC_GEN_CNTL);
46049e02b73SAlex Deucher 				tmp |= RADEON_CRTC_DISP_REQ_EN_B;
46149e02b73SAlex Deucher 				WREG32(RADEON_CRTC_GEN_CNTL, tmp);
46249e02b73SAlex Deucher 			}
46349e02b73SAlex Deucher 		}
46449e02b73SAlex Deucher 	}
46549e02b73SAlex Deucher }
46649e02b73SAlex Deucher 
46748ef779fSAlex Deucher /**
46848ef779fSAlex Deucher  * r100_pm_finish - post-power state change callback.
46948ef779fSAlex Deucher  *
47048ef779fSAlex Deucher  * @rdev: radeon_device pointer
47148ef779fSAlex Deucher  *
47248ef779fSAlex Deucher  * Clean up after a power state change (r1xx-r4xx).
47348ef779fSAlex Deucher  */
47449e02b73SAlex Deucher void r100_pm_finish(struct radeon_device *rdev)
47549e02b73SAlex Deucher {
47649e02b73SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
47749e02b73SAlex Deucher 	struct drm_crtc *crtc;
47849e02b73SAlex Deucher 	struct radeon_crtc *radeon_crtc;
47949e02b73SAlex Deucher 	u32 tmp;
48049e02b73SAlex Deucher 
48149e02b73SAlex Deucher 	/* enable any active CRTCs */
48249e02b73SAlex Deucher 	list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
48349e02b73SAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
48449e02b73SAlex Deucher 		if (radeon_crtc->enabled) {
48549e02b73SAlex Deucher 			if (radeon_crtc->crtc_id) {
48649e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
48749e02b73SAlex Deucher 				tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
48849e02b73SAlex Deucher 				WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
48949e02b73SAlex Deucher 			} else {
49049e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC_GEN_CNTL);
49149e02b73SAlex Deucher 				tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
49249e02b73SAlex Deucher 				WREG32(RADEON_CRTC_GEN_CNTL, tmp);
49349e02b73SAlex Deucher 			}
49449e02b73SAlex Deucher 		}
49549e02b73SAlex Deucher 	}
49649e02b73SAlex Deucher }
49749e02b73SAlex Deucher 
49848ef779fSAlex Deucher /**
49948ef779fSAlex Deucher  * r100_gui_idle - gui idle callback.
50048ef779fSAlex Deucher  *
50148ef779fSAlex Deucher  * @rdev: radeon_device pointer
50248ef779fSAlex Deucher  *
50348ef779fSAlex Deucher  * Check of the GUI (2D/3D engines) are idle (r1xx-r5xx).
50448ef779fSAlex Deucher  * Returns true if idle, false if not.
50548ef779fSAlex Deucher  */
506def9ba9cSAlex Deucher bool r100_gui_idle(struct radeon_device *rdev)
507def9ba9cSAlex Deucher {
508def9ba9cSAlex Deucher 	if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
509def9ba9cSAlex Deucher 		return false;
510def9ba9cSAlex Deucher 	else
511def9ba9cSAlex Deucher 		return true;
512def9ba9cSAlex Deucher }
513def9ba9cSAlex Deucher 
51405a05c50SAlex Deucher /* hpd for digital panel detect/disconnect */
51548ef779fSAlex Deucher /**
51648ef779fSAlex Deucher  * r100_hpd_sense - hpd sense callback.
51748ef779fSAlex Deucher  *
51848ef779fSAlex Deucher  * @rdev: radeon_device pointer
51948ef779fSAlex Deucher  * @hpd: hpd (hotplug detect) pin
52048ef779fSAlex Deucher  *
52148ef779fSAlex Deucher  * Checks if a digital monitor is connected (r1xx-r4xx).
52248ef779fSAlex Deucher  * Returns true if connected, false if not connected.
52348ef779fSAlex Deucher  */
52405a05c50SAlex Deucher bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
52505a05c50SAlex Deucher {
52605a05c50SAlex Deucher 	bool connected = false;
52705a05c50SAlex Deucher 
52805a05c50SAlex Deucher 	switch (hpd) {
52905a05c50SAlex Deucher 	case RADEON_HPD_1:
53005a05c50SAlex Deucher 		if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
53105a05c50SAlex Deucher 			connected = true;
53205a05c50SAlex Deucher 		break;
53305a05c50SAlex Deucher 	case RADEON_HPD_2:
53405a05c50SAlex Deucher 		if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
53505a05c50SAlex Deucher 			connected = true;
53605a05c50SAlex Deucher 		break;
53705a05c50SAlex Deucher 	default:
53805a05c50SAlex Deucher 		break;
53905a05c50SAlex Deucher 	}
54005a05c50SAlex Deucher 	return connected;
54105a05c50SAlex Deucher }
54205a05c50SAlex Deucher 
54348ef779fSAlex Deucher /**
54448ef779fSAlex Deucher  * r100_hpd_set_polarity - hpd set polarity callback.
54548ef779fSAlex Deucher  *
54648ef779fSAlex Deucher  * @rdev: radeon_device pointer
54748ef779fSAlex Deucher  * @hpd: hpd (hotplug detect) pin
54848ef779fSAlex Deucher  *
54948ef779fSAlex Deucher  * Set the polarity of the hpd pin (r1xx-r4xx).
55048ef779fSAlex Deucher  */
55105a05c50SAlex Deucher void r100_hpd_set_polarity(struct radeon_device *rdev,
55205a05c50SAlex Deucher 			   enum radeon_hpd_id hpd)
55305a05c50SAlex Deucher {
55405a05c50SAlex Deucher 	u32 tmp;
55505a05c50SAlex Deucher 	bool connected = r100_hpd_sense(rdev, hpd);
55605a05c50SAlex Deucher 
55705a05c50SAlex Deucher 	switch (hpd) {
55805a05c50SAlex Deucher 	case RADEON_HPD_1:
55905a05c50SAlex Deucher 		tmp = RREG32(RADEON_FP_GEN_CNTL);
56005a05c50SAlex Deucher 		if (connected)
56105a05c50SAlex Deucher 			tmp &= ~RADEON_FP_DETECT_INT_POL;
56205a05c50SAlex Deucher 		else
56305a05c50SAlex Deucher 			tmp |= RADEON_FP_DETECT_INT_POL;
56405a05c50SAlex Deucher 		WREG32(RADEON_FP_GEN_CNTL, tmp);
56505a05c50SAlex Deucher 		break;
56605a05c50SAlex Deucher 	case RADEON_HPD_2:
56705a05c50SAlex Deucher 		tmp = RREG32(RADEON_FP2_GEN_CNTL);
56805a05c50SAlex Deucher 		if (connected)
56905a05c50SAlex Deucher 			tmp &= ~RADEON_FP2_DETECT_INT_POL;
57005a05c50SAlex Deucher 		else
57105a05c50SAlex Deucher 			tmp |= RADEON_FP2_DETECT_INT_POL;
57205a05c50SAlex Deucher 		WREG32(RADEON_FP2_GEN_CNTL, tmp);
57305a05c50SAlex Deucher 		break;
57405a05c50SAlex Deucher 	default:
57505a05c50SAlex Deucher 		break;
57605a05c50SAlex Deucher 	}
57705a05c50SAlex Deucher }
57805a05c50SAlex Deucher 
57948ef779fSAlex Deucher /**
58048ef779fSAlex Deucher  * r100_hpd_init - hpd setup callback.
58148ef779fSAlex Deucher  *
58248ef779fSAlex Deucher  * @rdev: radeon_device pointer
58348ef779fSAlex Deucher  *
58448ef779fSAlex Deucher  * Setup the hpd pins used by the card (r1xx-r4xx).
58548ef779fSAlex Deucher  * Set the polarity, and enable the hpd interrupts.
58648ef779fSAlex Deucher  */
58705a05c50SAlex Deucher void r100_hpd_init(struct radeon_device *rdev)
58805a05c50SAlex Deucher {
58905a05c50SAlex Deucher 	struct drm_device *dev = rdev->ddev;
59005a05c50SAlex Deucher 	struct drm_connector *connector;
591fb98257aSChristian Koenig 	unsigned enable = 0;
59205a05c50SAlex Deucher 
59305a05c50SAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
59405a05c50SAlex Deucher 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
595fb98257aSChristian Koenig 		enable |= 1 << radeon_connector->hpd.hpd;
59664912e99SAlex Deucher 		radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
59705a05c50SAlex Deucher 	}
598fb98257aSChristian Koenig 	radeon_irq_kms_enable_hpd(rdev, enable);
59905a05c50SAlex Deucher }
60005a05c50SAlex Deucher 
60148ef779fSAlex Deucher /**
60248ef779fSAlex Deucher  * r100_hpd_fini - hpd tear down callback.
60348ef779fSAlex Deucher  *
60448ef779fSAlex Deucher  * @rdev: radeon_device pointer
60548ef779fSAlex Deucher  *
60648ef779fSAlex Deucher  * Tear down the hpd pins used by the card (r1xx-r4xx).
60748ef779fSAlex Deucher  * Disable the hpd interrupts.
60848ef779fSAlex Deucher  */
60905a05c50SAlex Deucher void r100_hpd_fini(struct radeon_device *rdev)
61005a05c50SAlex Deucher {
61105a05c50SAlex Deucher 	struct drm_device *dev = rdev->ddev;
61205a05c50SAlex Deucher 	struct drm_connector *connector;
613fb98257aSChristian Koenig 	unsigned disable = 0;
61405a05c50SAlex Deucher 
61505a05c50SAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
61605a05c50SAlex Deucher 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
617fb98257aSChristian Koenig 		disable |= 1 << radeon_connector->hpd.hpd;
61805a05c50SAlex Deucher 	}
619fb98257aSChristian Koenig 	radeon_irq_kms_disable_hpd(rdev, disable);
62005a05c50SAlex Deucher }
62105a05c50SAlex Deucher 
622771fe6b9SJerome Glisse /*
623771fe6b9SJerome Glisse  * PCI GART
624771fe6b9SJerome Glisse  */
625771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
626771fe6b9SJerome Glisse {
627771fe6b9SJerome Glisse 	/* TODO: can we do somethings here ? */
628771fe6b9SJerome Glisse 	/* It seems hw only cache one entry so we should discard this
629771fe6b9SJerome Glisse 	 * entry otherwise if first GPU GART read hit this entry it
630771fe6b9SJerome Glisse 	 * could end up in wrong address. */
631771fe6b9SJerome Glisse }
632771fe6b9SJerome Glisse 
6334aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev)
6344aac0473SJerome Glisse {
6354aac0473SJerome Glisse 	int r;
6364aac0473SJerome Glisse 
637c9a1be96SJerome Glisse 	if (rdev->gart.ptr) {
638fce7d61bSJoe Perches 		WARN(1, "R100 PCI GART already initialized\n");
6394aac0473SJerome Glisse 		return 0;
6404aac0473SJerome Glisse 	}
6414aac0473SJerome Glisse 	/* Initialize common gart structure */
6424aac0473SJerome Glisse 	r = radeon_gart_init(rdev);
6434aac0473SJerome Glisse 	if (r)
6444aac0473SJerome Glisse 		return r;
6454aac0473SJerome Glisse 	rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
646c5b3b850SAlex Deucher 	rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
647c5b3b850SAlex Deucher 	rdev->asic->gart.set_page = &r100_pci_gart_set_page;
6484aac0473SJerome Glisse 	return radeon_gart_table_ram_alloc(rdev);
6494aac0473SJerome Glisse }
6504aac0473SJerome Glisse 
651771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev)
652771fe6b9SJerome Glisse {
653771fe6b9SJerome Glisse 	uint32_t tmp;
654771fe6b9SJerome Glisse 
655771fe6b9SJerome Glisse 	/* discard memory request outside of configured range */
656771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
657771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp);
658771fe6b9SJerome Glisse 	/* set address range for PCI address translate */
659d594e46aSJerome Glisse 	WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
660d594e46aSJerome Glisse 	WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
661771fe6b9SJerome Glisse 	/* set PCI GART page-table base address */
662771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
663771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
664771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp);
665771fe6b9SJerome Glisse 	r100_pci_gart_tlb_flush(rdev);
66643caf451SMichel Dänzer 	DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n",
667fcf4de5aSTormod Volden 		 (unsigned)(rdev->mc.gtt_size >> 20),
668fcf4de5aSTormod Volden 		 (unsigned long long)rdev->gart.table_addr);
669771fe6b9SJerome Glisse 	rdev->gart.ready = true;
670771fe6b9SJerome Glisse 	return 0;
671771fe6b9SJerome Glisse }
672771fe6b9SJerome Glisse 
673771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev)
674771fe6b9SJerome Glisse {
675771fe6b9SJerome Glisse 	uint32_t tmp;
676771fe6b9SJerome Glisse 
677771fe6b9SJerome Glisse 	/* discard memory request outside of configured range */
678771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
679771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
680771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_LO_ADDR, 0);
681771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_HI_ADDR, 0);
682771fe6b9SJerome Glisse }
683771fe6b9SJerome Glisse 
6847f90fc96SChristian König void r100_pci_gart_set_page(struct radeon_device *rdev, unsigned i,
68577497f27SMichel Dänzer 			    uint64_t addr, uint32_t flags)
686771fe6b9SJerome Glisse {
687c9a1be96SJerome Glisse 	u32 *gtt = rdev->gart.ptr;
688c9a1be96SJerome Glisse 	gtt[i] = cpu_to_le32(lower_32_bits(addr));
689771fe6b9SJerome Glisse }
690771fe6b9SJerome Glisse 
6914aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev)
692771fe6b9SJerome Glisse {
693f9274562SJerome Glisse 	radeon_gart_fini(rdev);
694771fe6b9SJerome Glisse 	r100_pci_gart_disable(rdev);
6954aac0473SJerome Glisse 	radeon_gart_table_ram_free(rdev);
696771fe6b9SJerome Glisse }
697771fe6b9SJerome Glisse 
6987ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev)
6997ed220d7SMichel Dänzer {
7007ed220d7SMichel Dänzer 	uint32_t tmp = 0;
7017ed220d7SMichel Dänzer 
702003e69f9SJerome Glisse 	if (!rdev->irq.installed) {
703fce7d61bSJoe Perches 		WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
704003e69f9SJerome Glisse 		WREG32(R_000040_GEN_INT_CNTL, 0);
705003e69f9SJerome Glisse 		return -EINVAL;
706003e69f9SJerome Glisse 	}
707736fc37fSChristian Koenig 	if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
7087ed220d7SMichel Dänzer 		tmp |= RADEON_SW_INT_ENABLE;
7097ed220d7SMichel Dänzer 	}
7106f34be50SAlex Deucher 	if (rdev->irq.crtc_vblank_int[0] ||
711736fc37fSChristian Koenig 	    atomic_read(&rdev->irq.pflip[0])) {
7127ed220d7SMichel Dänzer 		tmp |= RADEON_CRTC_VBLANK_MASK;
7137ed220d7SMichel Dänzer 	}
7146f34be50SAlex Deucher 	if (rdev->irq.crtc_vblank_int[1] ||
715736fc37fSChristian Koenig 	    atomic_read(&rdev->irq.pflip[1])) {
7167ed220d7SMichel Dänzer 		tmp |= RADEON_CRTC2_VBLANK_MASK;
7177ed220d7SMichel Dänzer 	}
71805a05c50SAlex Deucher 	if (rdev->irq.hpd[0]) {
71905a05c50SAlex Deucher 		tmp |= RADEON_FP_DETECT_MASK;
72005a05c50SAlex Deucher 	}
72105a05c50SAlex Deucher 	if (rdev->irq.hpd[1]) {
72205a05c50SAlex Deucher 		tmp |= RADEON_FP2_DETECT_MASK;
72305a05c50SAlex Deucher 	}
7247ed220d7SMichel Dänzer 	WREG32(RADEON_GEN_INT_CNTL, tmp);
7257ed220d7SMichel Dänzer 	return 0;
7267ed220d7SMichel Dänzer }
7277ed220d7SMichel Dänzer 
7289f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev)
7299f022ddfSJerome Glisse {
7309f022ddfSJerome Glisse 	u32 tmp;
7319f022ddfSJerome Glisse 
7329f022ddfSJerome Glisse 	WREG32(R_000040_GEN_INT_CNTL, 0);
7339f022ddfSJerome Glisse 	/* Wait and acknowledge irq */
7349f022ddfSJerome Glisse 	mdelay(1);
7359f022ddfSJerome Glisse 	tmp = RREG32(R_000044_GEN_INT_STATUS);
7369f022ddfSJerome Glisse 	WREG32(R_000044_GEN_INT_STATUS, tmp);
7379f022ddfSJerome Glisse }
7389f022ddfSJerome Glisse 
739cbdd4501SAndi Kleen static uint32_t r100_irq_ack(struct radeon_device *rdev)
7407ed220d7SMichel Dänzer {
7417ed220d7SMichel Dänzer 	uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
74205a05c50SAlex Deucher 	uint32_t irq_mask = RADEON_SW_INT_TEST |
74305a05c50SAlex Deucher 		RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
74405a05c50SAlex Deucher 		RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
7457ed220d7SMichel Dänzer 
7467ed220d7SMichel Dänzer 	if (irqs) {
7477ed220d7SMichel Dänzer 		WREG32(RADEON_GEN_INT_STATUS, irqs);
7487ed220d7SMichel Dänzer 	}
7497ed220d7SMichel Dänzer 	return irqs & irq_mask;
7507ed220d7SMichel Dänzer }
7517ed220d7SMichel Dänzer 
7527ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev)
7537ed220d7SMichel Dänzer {
7543e5cb98dSAlex Deucher 	uint32_t status, msi_rearm;
755d4877cf2SAlex Deucher 	bool queue_hotplug = false;
7567ed220d7SMichel Dänzer 
7577ed220d7SMichel Dänzer 	status = r100_irq_ack(rdev);
7587ed220d7SMichel Dänzer 	if (!status) {
7597ed220d7SMichel Dänzer 		return IRQ_NONE;
7607ed220d7SMichel Dänzer 	}
761a513c184SJerome Glisse 	if (rdev->shutdown) {
762a513c184SJerome Glisse 		return IRQ_NONE;
763a513c184SJerome Glisse 	}
7647ed220d7SMichel Dänzer 	while (status) {
7657ed220d7SMichel Dänzer 		/* SW interrupt */
7667ed220d7SMichel Dänzer 		if (status & RADEON_SW_INT_TEST) {
7677465280cSAlex Deucher 			radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
7687ed220d7SMichel Dänzer 		}
7697ed220d7SMichel Dänzer 		/* Vertical blank interrupts */
7707ed220d7SMichel Dänzer 		if (status & RADEON_CRTC_VBLANK_STAT) {
7716f34be50SAlex Deucher 			if (rdev->irq.crtc_vblank_int[0]) {
7727ed220d7SMichel Dänzer 				drm_handle_vblank(rdev->ddev, 0);
773839461d3SRafał Miłecki 				rdev->pm.vblank_sync = true;
77473a6d3fcSRafał Miłecki 				wake_up(&rdev->irq.vblank_queue);
7757ed220d7SMichel Dänzer 			}
776736fc37fSChristian Koenig 			if (atomic_read(&rdev->irq.pflip[0]))
7771a0e7918SChristian König 				radeon_crtc_handle_vblank(rdev, 0);
7786f34be50SAlex Deucher 		}
7797ed220d7SMichel Dänzer 		if (status & RADEON_CRTC2_VBLANK_STAT) {
7806f34be50SAlex Deucher 			if (rdev->irq.crtc_vblank_int[1]) {
7817ed220d7SMichel Dänzer 				drm_handle_vblank(rdev->ddev, 1);
782839461d3SRafał Miłecki 				rdev->pm.vblank_sync = true;
78373a6d3fcSRafał Miłecki 				wake_up(&rdev->irq.vblank_queue);
7847ed220d7SMichel Dänzer 			}
785736fc37fSChristian Koenig 			if (atomic_read(&rdev->irq.pflip[1]))
7861a0e7918SChristian König 				radeon_crtc_handle_vblank(rdev, 1);
7876f34be50SAlex Deucher 		}
78805a05c50SAlex Deucher 		if (status & RADEON_FP_DETECT_STAT) {
789d4877cf2SAlex Deucher 			queue_hotplug = true;
790d4877cf2SAlex Deucher 			DRM_DEBUG("HPD1\n");
79105a05c50SAlex Deucher 		}
79205a05c50SAlex Deucher 		if (status & RADEON_FP2_DETECT_STAT) {
793d4877cf2SAlex Deucher 			queue_hotplug = true;
794d4877cf2SAlex Deucher 			DRM_DEBUG("HPD2\n");
79505a05c50SAlex Deucher 		}
7967ed220d7SMichel Dänzer 		status = r100_irq_ack(rdev);
7977ed220d7SMichel Dänzer 	}
798d4877cf2SAlex Deucher 	if (queue_hotplug)
79932c87fcaSTejun Heo 		schedule_work(&rdev->hotplug_work);
8003e5cb98dSAlex Deucher 	if (rdev->msi_enabled) {
8013e5cb98dSAlex Deucher 		switch (rdev->family) {
8023e5cb98dSAlex Deucher 		case CHIP_RS400:
8033e5cb98dSAlex Deucher 		case CHIP_RS480:
8043e5cb98dSAlex Deucher 			msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
8053e5cb98dSAlex Deucher 			WREG32(RADEON_AIC_CNTL, msi_rearm);
8063e5cb98dSAlex Deucher 			WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
8073e5cb98dSAlex Deucher 			break;
8083e5cb98dSAlex Deucher 		default:
809b7f5b7deSAlex Deucher 			WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
8103e5cb98dSAlex Deucher 			break;
8113e5cb98dSAlex Deucher 		}
8123e5cb98dSAlex Deucher 	}
8137ed220d7SMichel Dänzer 	return IRQ_HANDLED;
8147ed220d7SMichel Dänzer }
8157ed220d7SMichel Dänzer 
8167ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
8177ed220d7SMichel Dänzer {
8187ed220d7SMichel Dänzer 	if (crtc == 0)
8197ed220d7SMichel Dänzer 		return RREG32(RADEON_CRTC_CRNT_FRAME);
8207ed220d7SMichel Dänzer 	else
8217ed220d7SMichel Dänzer 		return RREG32(RADEON_CRTC2_CRNT_FRAME);
8227ed220d7SMichel Dänzer }
8237ed220d7SMichel Dänzer 
8249e5b2af7SPauli Nieminen /* Who ever call radeon_fence_emit should call ring_lock and ask
8259e5b2af7SPauli Nieminen  * for enough space (today caller are ib schedule and buffer move) */
826771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev,
827771fe6b9SJerome Glisse 			  struct radeon_fence *fence)
828771fe6b9SJerome Glisse {
829e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[fence->ring];
8307b1f2485SChristian König 
8319e5b2af7SPauli Nieminen 	/* We have to make sure that caches are flushed before
8329e5b2af7SPauli Nieminen 	 * CPU might read something from VRAM. */
833e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
834e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
835e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
836e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
837771fe6b9SJerome Glisse 	/* Wait until IDLE & CLEAN */
838e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
839e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
84072a9987eSMichel Dänzer 	r100_ring_hdp_flush(rdev, ring);
841771fe6b9SJerome Glisse 	/* Emit fence sequence & fire IRQ */
842e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
843e32eb50dSChristian König 	radeon_ring_write(ring, fence->seq);
844e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
845e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_SW_INT_FIRE);
846771fe6b9SJerome Glisse }
847771fe6b9SJerome Glisse 
8481654b817SChristian König bool r100_semaphore_ring_emit(struct radeon_device *rdev,
849e32eb50dSChristian König 			      struct radeon_ring *ring,
85015d3332fSChristian König 			      struct radeon_semaphore *semaphore,
8517b1f2485SChristian König 			      bool emit_wait)
85215d3332fSChristian König {
85315d3332fSChristian König 	/* Unused on older asics, since we don't have semaphores or multiple rings */
85415d3332fSChristian König 	BUG();
8551654b817SChristian König 	return false;
85615d3332fSChristian König }
85715d3332fSChristian König 
858*57d20a43SChristian König struct radeon_fence *r100_copy_blit(struct radeon_device *rdev,
859771fe6b9SJerome Glisse 				    uint64_t src_offset,
860771fe6b9SJerome Glisse 				    uint64_t dst_offset,
861003cefe0SAlex Deucher 				    unsigned num_gpu_pages,
862*57d20a43SChristian König 				    struct reservation_object *resv)
863771fe6b9SJerome Glisse {
864e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
865*57d20a43SChristian König 	struct radeon_fence *fence;
866771fe6b9SJerome Glisse 	uint32_t cur_pages;
867003cefe0SAlex Deucher 	uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
868771fe6b9SJerome Glisse 	uint32_t pitch;
869771fe6b9SJerome Glisse 	uint32_t stride_pixels;
870771fe6b9SJerome Glisse 	unsigned ndw;
871771fe6b9SJerome Glisse 	int num_loops;
872771fe6b9SJerome Glisse 	int r = 0;
873771fe6b9SJerome Glisse 
874771fe6b9SJerome Glisse 	/* radeon limited to 16k stride */
875771fe6b9SJerome Glisse 	stride_bytes &= 0x3fff;
876771fe6b9SJerome Glisse 	/* radeon pitch is /64 */
877771fe6b9SJerome Glisse 	pitch = stride_bytes / 64;
878771fe6b9SJerome Glisse 	stride_pixels = stride_bytes / 4;
879003cefe0SAlex Deucher 	num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
880771fe6b9SJerome Glisse 
881771fe6b9SJerome Glisse 	/* Ask for enough room for blit + flush + fence */
882771fe6b9SJerome Glisse 	ndw = 64 + (10 * num_loops);
883e32eb50dSChristian König 	r = radeon_ring_lock(rdev, ring, ndw);
884771fe6b9SJerome Glisse 	if (r) {
885771fe6b9SJerome Glisse 		DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
886*57d20a43SChristian König 		return ERR_PTR(-EINVAL);
887771fe6b9SJerome Glisse 	}
888003cefe0SAlex Deucher 	while (num_gpu_pages > 0) {
889003cefe0SAlex Deucher 		cur_pages = num_gpu_pages;
890771fe6b9SJerome Glisse 		if (cur_pages > 8191) {
891771fe6b9SJerome Glisse 			cur_pages = 8191;
892771fe6b9SJerome Glisse 		}
893003cefe0SAlex Deucher 		num_gpu_pages -= cur_pages;
894771fe6b9SJerome Glisse 
895771fe6b9SJerome Glisse 		/* pages are in Y direction - height
896771fe6b9SJerome Glisse 		   page width in X direction - width */
897e32eb50dSChristian König 		radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
898e32eb50dSChristian König 		radeon_ring_write(ring,
899771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
900771fe6b9SJerome Glisse 				  RADEON_GMC_DST_PITCH_OFFSET_CNTL |
901771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_CLIPPING |
902771fe6b9SJerome Glisse 				  RADEON_GMC_DST_CLIPPING |
903771fe6b9SJerome Glisse 				  RADEON_GMC_BRUSH_NONE |
904771fe6b9SJerome Glisse 				  (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
905771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_DATATYPE_COLOR |
906771fe6b9SJerome Glisse 				  RADEON_ROP3_S |
907771fe6b9SJerome Glisse 				  RADEON_DP_SRC_SOURCE_MEMORY |
908771fe6b9SJerome Glisse 				  RADEON_GMC_CLR_CMP_CNTL_DIS |
909771fe6b9SJerome Glisse 				  RADEON_GMC_WR_MSK_DIS);
910e32eb50dSChristian König 		radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
911e32eb50dSChristian König 		radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
912e32eb50dSChristian König 		radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
913e32eb50dSChristian König 		radeon_ring_write(ring, 0);
914e32eb50dSChristian König 		radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
915e32eb50dSChristian König 		radeon_ring_write(ring, num_gpu_pages);
916e32eb50dSChristian König 		radeon_ring_write(ring, num_gpu_pages);
917e32eb50dSChristian König 		radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
918771fe6b9SJerome Glisse 	}
919e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
920e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
921e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
922e32eb50dSChristian König 	radeon_ring_write(ring,
923771fe6b9SJerome Glisse 			  RADEON_WAIT_2D_IDLECLEAN |
924771fe6b9SJerome Glisse 			  RADEON_WAIT_HOST_IDLECLEAN |
925771fe6b9SJerome Glisse 			  RADEON_WAIT_DMA_GUI_IDLE);
926*57d20a43SChristian König 	r = radeon_fence_emit(rdev, &fence, RADEON_RING_TYPE_GFX_INDEX);
927*57d20a43SChristian König 	if (r) {
928*57d20a43SChristian König 		radeon_ring_unlock_undo(rdev, ring);
929*57d20a43SChristian König 		return ERR_PTR(r);
930771fe6b9SJerome Glisse 	}
9311538a9e0SMichel Dänzer 	radeon_ring_unlock_commit(rdev, ring, false);
932*57d20a43SChristian König 	return fence;
933771fe6b9SJerome Glisse }
934771fe6b9SJerome Glisse 
93545600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev)
93645600232SJerome Glisse {
93745600232SJerome Glisse 	unsigned i;
93845600232SJerome Glisse 	u32 tmp;
93945600232SJerome Glisse 
94045600232SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
94145600232SJerome Glisse 		tmp = RREG32(R_000E40_RBBM_STATUS);
94245600232SJerome Glisse 		if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
94345600232SJerome Glisse 			return 0;
94445600232SJerome Glisse 		}
94545600232SJerome Glisse 		udelay(1);
94645600232SJerome Glisse 	}
94745600232SJerome Glisse 	return -1;
94845600232SJerome Glisse }
94945600232SJerome Glisse 
950f712812eSAlex Deucher void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
951771fe6b9SJerome Glisse {
952771fe6b9SJerome Glisse 	int r;
953771fe6b9SJerome Glisse 
954e32eb50dSChristian König 	r = radeon_ring_lock(rdev, ring, 2);
955771fe6b9SJerome Glisse 	if (r) {
956771fe6b9SJerome Glisse 		return;
957771fe6b9SJerome Glisse 	}
958e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
959e32eb50dSChristian König 	radeon_ring_write(ring,
960771fe6b9SJerome Glisse 			  RADEON_ISYNC_ANY2D_IDLE3D |
961771fe6b9SJerome Glisse 			  RADEON_ISYNC_ANY3D_IDLE2D |
962771fe6b9SJerome Glisse 			  RADEON_ISYNC_WAIT_IDLEGUI |
963771fe6b9SJerome Glisse 			  RADEON_ISYNC_CPSCRATCH_IDLEGUI);
9641538a9e0SMichel Dänzer 	radeon_ring_unlock_commit(rdev, ring, false);
965771fe6b9SJerome Glisse }
966771fe6b9SJerome Glisse 
96770967ab9SBen Hutchings 
96870967ab9SBen Hutchings /* Load the microcode for the CP */
96970967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev)
970771fe6b9SJerome Glisse {
97170967ab9SBen Hutchings 	const char *fw_name = NULL;
97270967ab9SBen Hutchings 	int err;
973771fe6b9SJerome Glisse 
974d9fdaafbSDave Airlie 	DRM_DEBUG_KMS("\n");
97570967ab9SBen Hutchings 
976771fe6b9SJerome Glisse 	if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
977771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
978771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS200)) {
979771fe6b9SJerome Glisse 		DRM_INFO("Loading R100 Microcode\n");
98070967ab9SBen Hutchings 		fw_name = FIRMWARE_R100;
981771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R200) ||
982771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV250) ||
983771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV280) ||
984771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS300)) {
985771fe6b9SJerome Glisse 		DRM_INFO("Loading R200 Microcode\n");
98670967ab9SBen Hutchings 		fw_name = FIRMWARE_R200;
987771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R300) ||
988771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R350) ||
989771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV350) ||
990771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV380) ||
991771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS400) ||
992771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS480)) {
993771fe6b9SJerome Glisse 		DRM_INFO("Loading R300 Microcode\n");
99470967ab9SBen Hutchings 		fw_name = FIRMWARE_R300;
995771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R420) ||
996771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R423) ||
997771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV410)) {
998771fe6b9SJerome Glisse 		DRM_INFO("Loading R400 Microcode\n");
99970967ab9SBen Hutchings 		fw_name = FIRMWARE_R420;
1000771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_RS690) ||
1001771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS740)) {
1002771fe6b9SJerome Glisse 		DRM_INFO("Loading RS690/RS740 Microcode\n");
100370967ab9SBen Hutchings 		fw_name = FIRMWARE_RS690;
1004771fe6b9SJerome Glisse 	} else if (rdev->family == CHIP_RS600) {
1005771fe6b9SJerome Glisse 		DRM_INFO("Loading RS600 Microcode\n");
100670967ab9SBen Hutchings 		fw_name = FIRMWARE_RS600;
1007771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_RV515) ||
1008771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R520) ||
1009771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV530) ||
1010771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R580) ||
1011771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV560) ||
1012771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV570)) {
1013771fe6b9SJerome Glisse 		DRM_INFO("Loading R500 Microcode\n");
101470967ab9SBen Hutchings 		fw_name = FIRMWARE_R520;
101570967ab9SBen Hutchings 	}
101670967ab9SBen Hutchings 
10170a168933SJerome Glisse 	err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
101870967ab9SBen Hutchings 	if (err) {
101970967ab9SBen Hutchings 		printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
102070967ab9SBen Hutchings 		       fw_name);
10213ce0a23dSJerome Glisse 	} else if (rdev->me_fw->size % 8) {
102270967ab9SBen Hutchings 		printk(KERN_ERR
102370967ab9SBen Hutchings 		       "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
10243ce0a23dSJerome Glisse 		       rdev->me_fw->size, fw_name);
102570967ab9SBen Hutchings 		err = -EINVAL;
10263ce0a23dSJerome Glisse 		release_firmware(rdev->me_fw);
10273ce0a23dSJerome Glisse 		rdev->me_fw = NULL;
102870967ab9SBen Hutchings 	}
102970967ab9SBen Hutchings 	return err;
103070967ab9SBen Hutchings }
1031d4550907SJerome Glisse 
1032ea31bf69SAlex Deucher u32 r100_gfx_get_rptr(struct radeon_device *rdev,
1033ea31bf69SAlex Deucher 		      struct radeon_ring *ring)
1034ea31bf69SAlex Deucher {
1035ea31bf69SAlex Deucher 	u32 rptr;
1036ea31bf69SAlex Deucher 
1037ea31bf69SAlex Deucher 	if (rdev->wb.enabled)
1038ea31bf69SAlex Deucher 		rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]);
1039ea31bf69SAlex Deucher 	else
1040ea31bf69SAlex Deucher 		rptr = RREG32(RADEON_CP_RB_RPTR);
1041ea31bf69SAlex Deucher 
1042ea31bf69SAlex Deucher 	return rptr;
1043ea31bf69SAlex Deucher }
1044ea31bf69SAlex Deucher 
1045ea31bf69SAlex Deucher u32 r100_gfx_get_wptr(struct radeon_device *rdev,
1046ea31bf69SAlex Deucher 		      struct radeon_ring *ring)
1047ea31bf69SAlex Deucher {
1048ea31bf69SAlex Deucher 	u32 wptr;
1049ea31bf69SAlex Deucher 
1050ea31bf69SAlex Deucher 	wptr = RREG32(RADEON_CP_RB_WPTR);
1051ea31bf69SAlex Deucher 
1052ea31bf69SAlex Deucher 	return wptr;
1053ea31bf69SAlex Deucher }
1054ea31bf69SAlex Deucher 
1055ea31bf69SAlex Deucher void r100_gfx_set_wptr(struct radeon_device *rdev,
1056ea31bf69SAlex Deucher 		       struct radeon_ring *ring)
1057ea31bf69SAlex Deucher {
1058ea31bf69SAlex Deucher 	WREG32(RADEON_CP_RB_WPTR, ring->wptr);
1059ea31bf69SAlex Deucher 	(void)RREG32(RADEON_CP_RB_WPTR);
1060ea31bf69SAlex Deucher }
1061ea31bf69SAlex Deucher 
106272a9987eSMichel Dänzer /**
106372a9987eSMichel Dänzer  * r100_ring_hdp_flush - flush Host Data Path via the ring buffer
106472a9987eSMichel Dänzer  * rdev: radeon device structure
106572a9987eSMichel Dänzer  * ring: ring buffer struct for emitting packets
106672a9987eSMichel Dänzer  */
106772a9987eSMichel Dänzer void r100_ring_hdp_flush(struct radeon_device *rdev, struct radeon_ring *ring)
106872a9987eSMichel Dänzer {
106972a9987eSMichel Dänzer 	radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
107072a9987eSMichel Dänzer 	radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
107172a9987eSMichel Dänzer 				RADEON_HDP_READ_BUFFER_INVALIDATE);
107272a9987eSMichel Dänzer 	radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
107372a9987eSMichel Dänzer 	radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
107472a9987eSMichel Dänzer }
107572a9987eSMichel Dänzer 
107670967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev)
107770967ab9SBen Hutchings {
107870967ab9SBen Hutchings 	const __be32 *fw_data;
107970967ab9SBen Hutchings 	int i, size;
108070967ab9SBen Hutchings 
108170967ab9SBen Hutchings 	if (r100_gui_wait_for_idle(rdev)) {
108270967ab9SBen Hutchings 		printk(KERN_WARNING "Failed to wait GUI idle while "
108370967ab9SBen Hutchings 		       "programming pipes. Bad things might happen.\n");
108470967ab9SBen Hutchings 	}
108570967ab9SBen Hutchings 
10863ce0a23dSJerome Glisse 	if (rdev->me_fw) {
10873ce0a23dSJerome Glisse 		size = rdev->me_fw->size / 4;
10883ce0a23dSJerome Glisse 		fw_data = (const __be32 *)&rdev->me_fw->data[0];
108970967ab9SBen Hutchings 		WREG32(RADEON_CP_ME_RAM_ADDR, 0);
109070967ab9SBen Hutchings 		for (i = 0; i < size; i += 2) {
109170967ab9SBen Hutchings 			WREG32(RADEON_CP_ME_RAM_DATAH,
109270967ab9SBen Hutchings 			       be32_to_cpup(&fw_data[i]));
109370967ab9SBen Hutchings 			WREG32(RADEON_CP_ME_RAM_DATAL,
109470967ab9SBen Hutchings 			       be32_to_cpup(&fw_data[i + 1]));
1095771fe6b9SJerome Glisse 		}
1096771fe6b9SJerome Glisse 	}
1097771fe6b9SJerome Glisse }
1098771fe6b9SJerome Glisse 
1099771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
1100771fe6b9SJerome Glisse {
1101e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
1102771fe6b9SJerome Glisse 	unsigned rb_bufsz;
1103771fe6b9SJerome Glisse 	unsigned rb_blksz;
1104771fe6b9SJerome Glisse 	unsigned max_fetch;
1105771fe6b9SJerome Glisse 	unsigned pre_write_timer;
1106771fe6b9SJerome Glisse 	unsigned pre_write_limit;
1107771fe6b9SJerome Glisse 	unsigned indirect2_start;
1108771fe6b9SJerome Glisse 	unsigned indirect1_start;
1109771fe6b9SJerome Glisse 	uint32_t tmp;
1110771fe6b9SJerome Glisse 	int r;
1111771fe6b9SJerome Glisse 
1112771fe6b9SJerome Glisse 	if (r100_debugfs_cp_init(rdev)) {
1113771fe6b9SJerome Glisse 		DRM_ERROR("Failed to register debugfs file for CP !\n");
1114771fe6b9SJerome Glisse 	}
11153ce0a23dSJerome Glisse 	if (!rdev->me_fw) {
111670967ab9SBen Hutchings 		r = r100_cp_init_microcode(rdev);
111770967ab9SBen Hutchings 		if (r) {
111870967ab9SBen Hutchings 			DRM_ERROR("Failed to load firmware!\n");
111970967ab9SBen Hutchings 			return r;
112070967ab9SBen Hutchings 		}
112170967ab9SBen Hutchings 	}
112270967ab9SBen Hutchings 
1123771fe6b9SJerome Glisse 	/* Align ring size */
1124b72a8925SDaniel Vetter 	rb_bufsz = order_base_2(ring_size / 8);
1125771fe6b9SJerome Glisse 	ring_size = (1 << (rb_bufsz + 1)) * 4;
1126771fe6b9SJerome Glisse 	r100_cp_load_microcode(rdev);
1127e32eb50dSChristian König 	r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
11282e1e6dadSChristian König 			     RADEON_CP_PACKET2);
1129771fe6b9SJerome Glisse 	if (r) {
1130771fe6b9SJerome Glisse 		return r;
1131771fe6b9SJerome Glisse 	}
1132771fe6b9SJerome Glisse 	/* Each time the cp read 1024 bytes (16 dword/quadword) update
1133771fe6b9SJerome Glisse 	 * the rptr copy in system ram */
1134771fe6b9SJerome Glisse 	rb_blksz = 9;
1135771fe6b9SJerome Glisse 	/* cp will read 128bytes at a time (4 dwords) */
1136771fe6b9SJerome Glisse 	max_fetch = 1;
1137e32eb50dSChristian König 	ring->align_mask = 16 - 1;
1138771fe6b9SJerome Glisse 	/* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
1139771fe6b9SJerome Glisse 	pre_write_timer = 64;
1140771fe6b9SJerome Glisse 	/* Force CP_RB_WPTR write if written more than one time before the
1141771fe6b9SJerome Glisse 	 * delay expire
1142771fe6b9SJerome Glisse 	 */
1143771fe6b9SJerome Glisse 	pre_write_limit = 0;
1144771fe6b9SJerome Glisse 	/* Setup the cp cache like this (cache size is 96 dwords) :
1145771fe6b9SJerome Glisse 	 *	RING		0  to 15
1146771fe6b9SJerome Glisse 	 *	INDIRECT1	16 to 79
1147771fe6b9SJerome Glisse 	 *	INDIRECT2	80 to 95
1148771fe6b9SJerome Glisse 	 * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1149771fe6b9SJerome Glisse 	 *    indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
1150771fe6b9SJerome Glisse 	 *    indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1151771fe6b9SJerome Glisse 	 * Idea being that most of the gpu cmd will be through indirect1 buffer
1152771fe6b9SJerome Glisse 	 * so it gets the bigger cache.
1153771fe6b9SJerome Glisse 	 */
1154771fe6b9SJerome Glisse 	indirect2_start = 80;
1155771fe6b9SJerome Glisse 	indirect1_start = 16;
1156771fe6b9SJerome Glisse 	/* cp setup */
1157771fe6b9SJerome Glisse 	WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
1158d6f28938SAlex Deucher 	tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
1159771fe6b9SJerome Glisse 	       REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
1160724c80e1SAlex Deucher 	       REG_SET(RADEON_MAX_FETCH, max_fetch));
1161d6f28938SAlex Deucher #ifdef __BIG_ENDIAN
1162d6f28938SAlex Deucher 	tmp |= RADEON_BUF_SWAP_32BIT;
1163d6f28938SAlex Deucher #endif
1164724c80e1SAlex Deucher 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
1165d6f28938SAlex Deucher 
1166771fe6b9SJerome Glisse 	/* Set ring address */
1167e32eb50dSChristian König 	DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
1168e32eb50dSChristian König 	WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
1169771fe6b9SJerome Glisse 	/* Force read & write ptr to 0 */
1170724c80e1SAlex Deucher 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
1171771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_RPTR_WR, 0);
1172e32eb50dSChristian König 	ring->wptr = 0;
1173e32eb50dSChristian König 	WREG32(RADEON_CP_RB_WPTR, ring->wptr);
1174724c80e1SAlex Deucher 
1175724c80e1SAlex Deucher 	/* set the wb address whether it's enabled or not */
1176724c80e1SAlex Deucher 	WREG32(R_00070C_CP_RB_RPTR_ADDR,
1177724c80e1SAlex Deucher 		S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
1178724c80e1SAlex Deucher 	WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
1179724c80e1SAlex Deucher 
1180724c80e1SAlex Deucher 	if (rdev->wb.enabled)
1181724c80e1SAlex Deucher 		WREG32(R_000770_SCRATCH_UMSK, 0xff);
1182724c80e1SAlex Deucher 	else {
1183724c80e1SAlex Deucher 		tmp |= RADEON_RB_NO_UPDATE;
1184724c80e1SAlex Deucher 		WREG32(R_000770_SCRATCH_UMSK, 0);
1185724c80e1SAlex Deucher 	}
1186724c80e1SAlex Deucher 
1187771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp);
1188771fe6b9SJerome Glisse 	udelay(10);
1189771fe6b9SJerome Glisse 	/* Set cp mode to bus mastering & enable cp*/
1190771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_MODE,
1191771fe6b9SJerome Glisse 	       REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
1192771fe6b9SJerome Glisse 	       REG_SET(RADEON_INDIRECT1_START, indirect1_start));
1193d75ee3beSAlex Deucher 	WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
1194d75ee3beSAlex Deucher 	WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
1195771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
11962099810fSDave Airlie 
11972099810fSDave Airlie 	/* at this point everything should be setup correctly to enable master */
11982099810fSDave Airlie 	pci_set_master(rdev->pdev);
11992099810fSDave Airlie 
1200f712812eSAlex Deucher 	radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
1201f712812eSAlex Deucher 	r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
1202771fe6b9SJerome Glisse 	if (r) {
1203771fe6b9SJerome Glisse 		DRM_ERROR("radeon: cp isn't working (%d).\n", r);
1204771fe6b9SJerome Glisse 		return r;
1205771fe6b9SJerome Glisse 	}
1206e32eb50dSChristian König 	ring->ready = true;
120753595338SDave Airlie 	radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
1208c7eff978SAlex Deucher 
120916c58081SSimon Kitching 	if (!ring->rptr_save_reg /* not resuming from suspend */
121016c58081SSimon Kitching 	    && radeon_ring_supports_scratch_reg(rdev, ring)) {
1211c7eff978SAlex Deucher 		r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
1212c7eff978SAlex Deucher 		if (r) {
1213c7eff978SAlex Deucher 			DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
1214c7eff978SAlex Deucher 			ring->rptr_save_reg = 0;
1215c7eff978SAlex Deucher 		}
1216c7eff978SAlex Deucher 	}
1217771fe6b9SJerome Glisse 	return 0;
1218771fe6b9SJerome Glisse }
1219771fe6b9SJerome Glisse 
1220771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev)
1221771fe6b9SJerome Glisse {
122245600232SJerome Glisse 	if (r100_cp_wait_for_idle(rdev)) {
122345600232SJerome Glisse 		DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
122445600232SJerome Glisse 	}
1225771fe6b9SJerome Glisse 	/* Disable ring */
1226a18d7ea1SJerome Glisse 	r100_cp_disable(rdev);
1227c7eff978SAlex Deucher 	radeon_scratch_free(rdev, rdev->ring[RADEON_RING_TYPE_GFX_INDEX].rptr_save_reg);
1228e32eb50dSChristian König 	radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
1229771fe6b9SJerome Glisse 	DRM_INFO("radeon: cp finalized\n");
1230771fe6b9SJerome Glisse }
1231771fe6b9SJerome Glisse 
1232771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev)
1233771fe6b9SJerome Glisse {
1234771fe6b9SJerome Glisse 	/* Disable ring */
123553595338SDave Airlie 	radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
1236e32eb50dSChristian König 	rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
1237771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_MODE, 0);
1238771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, 0);
1239724c80e1SAlex Deucher 	WREG32(R_000770_SCRATCH_UMSK, 0);
1240771fe6b9SJerome Glisse 	if (r100_gui_wait_for_idle(rdev)) {
1241771fe6b9SJerome Glisse 		printk(KERN_WARNING "Failed to wait GUI idle while "
1242771fe6b9SJerome Glisse 		       "programming pipes. Bad things might happen.\n");
1243771fe6b9SJerome Glisse 	}
1244771fe6b9SJerome Glisse }
1245771fe6b9SJerome Glisse 
1246771fe6b9SJerome Glisse /*
1247771fe6b9SJerome Glisse  * CS functions
1248771fe6b9SJerome Glisse  */
12490242f74dSAlex Deucher int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
12500242f74dSAlex Deucher 			    struct radeon_cs_packet *pkt,
12510242f74dSAlex Deucher 			    unsigned idx,
12520242f74dSAlex Deucher 			    unsigned reg)
12530242f74dSAlex Deucher {
12540242f74dSAlex Deucher 	int r;
12550242f74dSAlex Deucher 	u32 tile_flags = 0;
12560242f74dSAlex Deucher 	u32 tmp;
12570242f74dSAlex Deucher 	struct radeon_cs_reloc *reloc;
12580242f74dSAlex Deucher 	u32 value;
12590242f74dSAlex Deucher 
1260012e976dSIlija Hadzic 	r = radeon_cs_packet_next_reloc(p, &reloc, 0);
12610242f74dSAlex Deucher 	if (r) {
12620242f74dSAlex Deucher 		DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
12630242f74dSAlex Deucher 			  idx, reg);
1264c3ad63afSIlija Hadzic 		radeon_cs_dump_packet(p, pkt);
12650242f74dSAlex Deucher 		return r;
12660242f74dSAlex Deucher 	}
12670242f74dSAlex Deucher 
12680242f74dSAlex Deucher 	value = radeon_get_ib_value(p, idx);
12690242f74dSAlex Deucher 	tmp = value & 0x003fffff;
1270df0af440SChristian König 	tmp += (((u32)reloc->gpu_offset) >> 10);
12710242f74dSAlex Deucher 
12720242f74dSAlex Deucher 	if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1273df0af440SChristian König 		if (reloc->tiling_flags & RADEON_TILING_MACRO)
12740242f74dSAlex Deucher 			tile_flags |= RADEON_DST_TILE_MACRO;
1275df0af440SChristian König 		if (reloc->tiling_flags & RADEON_TILING_MICRO) {
12760242f74dSAlex Deucher 			if (reg == RADEON_SRC_PITCH_OFFSET) {
12770242f74dSAlex Deucher 				DRM_ERROR("Cannot src blit from microtiled surface\n");
1278c3ad63afSIlija Hadzic 				radeon_cs_dump_packet(p, pkt);
12790242f74dSAlex Deucher 				return -EINVAL;
12800242f74dSAlex Deucher 			}
12810242f74dSAlex Deucher 			tile_flags |= RADEON_DST_TILE_MICRO;
12820242f74dSAlex Deucher 		}
12830242f74dSAlex Deucher 
12840242f74dSAlex Deucher 		tmp |= tile_flags;
12850242f74dSAlex Deucher 		p->ib.ptr[idx] = (value & 0x3fc00000) | tmp;
12860242f74dSAlex Deucher 	} else
12870242f74dSAlex Deucher 		p->ib.ptr[idx] = (value & 0xffc00000) | tmp;
12880242f74dSAlex Deucher 	return 0;
12890242f74dSAlex Deucher }
12900242f74dSAlex Deucher 
12910242f74dSAlex Deucher int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
12920242f74dSAlex Deucher 			     struct radeon_cs_packet *pkt,
12930242f74dSAlex Deucher 			     int idx)
12940242f74dSAlex Deucher {
12950242f74dSAlex Deucher 	unsigned c, i;
12960242f74dSAlex Deucher 	struct radeon_cs_reloc *reloc;
12970242f74dSAlex Deucher 	struct r100_cs_track *track;
12980242f74dSAlex Deucher 	int r = 0;
12990242f74dSAlex Deucher 	volatile uint32_t *ib;
13000242f74dSAlex Deucher 	u32 idx_value;
13010242f74dSAlex Deucher 
13020242f74dSAlex Deucher 	ib = p->ib.ptr;
13030242f74dSAlex Deucher 	track = (struct r100_cs_track *)p->track;
13040242f74dSAlex Deucher 	c = radeon_get_ib_value(p, idx++) & 0x1F;
13050242f74dSAlex Deucher 	if (c > 16) {
13060242f74dSAlex Deucher 	    DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
13070242f74dSAlex Deucher 		      pkt->opcode);
1308c3ad63afSIlija Hadzic 	    radeon_cs_dump_packet(p, pkt);
13090242f74dSAlex Deucher 	    return -EINVAL;
13100242f74dSAlex Deucher 	}
13110242f74dSAlex Deucher 	track->num_arrays = c;
13120242f74dSAlex Deucher 	for (i = 0; i < (c - 1); i+=2, idx+=3) {
1313012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
13140242f74dSAlex Deucher 		if (r) {
13150242f74dSAlex Deucher 			DRM_ERROR("No reloc for packet3 %d\n",
13160242f74dSAlex Deucher 				  pkt->opcode);
1317c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
13180242f74dSAlex Deucher 			return r;
13190242f74dSAlex Deucher 		}
13200242f74dSAlex Deucher 		idx_value = radeon_get_ib_value(p, idx);
1321df0af440SChristian König 		ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset);
13220242f74dSAlex Deucher 
13230242f74dSAlex Deucher 		track->arrays[i + 0].esize = idx_value >> 8;
13240242f74dSAlex Deucher 		track->arrays[i + 0].robj = reloc->robj;
13250242f74dSAlex Deucher 		track->arrays[i + 0].esize &= 0x7F;
1326012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
13270242f74dSAlex Deucher 		if (r) {
13280242f74dSAlex Deucher 			DRM_ERROR("No reloc for packet3 %d\n",
13290242f74dSAlex Deucher 				  pkt->opcode);
1330c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
13310242f74dSAlex Deucher 			return r;
13320242f74dSAlex Deucher 		}
1333df0af440SChristian König 		ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->gpu_offset);
13340242f74dSAlex Deucher 		track->arrays[i + 1].robj = reloc->robj;
13350242f74dSAlex Deucher 		track->arrays[i + 1].esize = idx_value >> 24;
13360242f74dSAlex Deucher 		track->arrays[i + 1].esize &= 0x7F;
13370242f74dSAlex Deucher 	}
13380242f74dSAlex Deucher 	if (c & 1) {
1339012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
13400242f74dSAlex Deucher 		if (r) {
13410242f74dSAlex Deucher 			DRM_ERROR("No reloc for packet3 %d\n",
13420242f74dSAlex Deucher 					  pkt->opcode);
1343c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
13440242f74dSAlex Deucher 			return r;
13450242f74dSAlex Deucher 		}
13460242f74dSAlex Deucher 		idx_value = radeon_get_ib_value(p, idx);
1347df0af440SChristian König 		ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset);
13480242f74dSAlex Deucher 		track->arrays[i + 0].robj = reloc->robj;
13490242f74dSAlex Deucher 		track->arrays[i + 0].esize = idx_value >> 8;
13500242f74dSAlex Deucher 		track->arrays[i + 0].esize &= 0x7F;
13510242f74dSAlex Deucher 	}
13520242f74dSAlex Deucher 	return r;
13530242f74dSAlex Deucher }
13540242f74dSAlex Deucher 
1355771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1356771fe6b9SJerome Glisse 			  struct radeon_cs_packet *pkt,
1357068a117cSJerome Glisse 			  const unsigned *auth, unsigned n,
1358771fe6b9SJerome Glisse 			  radeon_packet0_check_t check)
1359771fe6b9SJerome Glisse {
1360771fe6b9SJerome Glisse 	unsigned reg;
1361771fe6b9SJerome Glisse 	unsigned i, j, m;
1362771fe6b9SJerome Glisse 	unsigned idx;
1363771fe6b9SJerome Glisse 	int r;
1364771fe6b9SJerome Glisse 
1365771fe6b9SJerome Glisse 	idx = pkt->idx + 1;
1366771fe6b9SJerome Glisse 	reg = pkt->reg;
1367068a117cSJerome Glisse 	/* Check that register fall into register range
1368068a117cSJerome Glisse 	 * determined by the number of entry (n) in the
1369068a117cSJerome Glisse 	 * safe register bitmap.
1370068a117cSJerome Glisse 	 */
1371771fe6b9SJerome Glisse 	if (pkt->one_reg_wr) {
1372771fe6b9SJerome Glisse 		if ((reg >> 7) > n) {
1373771fe6b9SJerome Glisse 			return -EINVAL;
1374771fe6b9SJerome Glisse 		}
1375771fe6b9SJerome Glisse 	} else {
1376771fe6b9SJerome Glisse 		if (((reg + (pkt->count << 2)) >> 7) > n) {
1377771fe6b9SJerome Glisse 			return -EINVAL;
1378771fe6b9SJerome Glisse 		}
1379771fe6b9SJerome Glisse 	}
1380771fe6b9SJerome Glisse 	for (i = 0; i <= pkt->count; i++, idx++) {
1381771fe6b9SJerome Glisse 		j = (reg >> 7);
1382771fe6b9SJerome Glisse 		m = 1 << ((reg >> 2) & 31);
1383771fe6b9SJerome Glisse 		if (auth[j] & m) {
1384771fe6b9SJerome Glisse 			r = check(p, pkt, idx, reg);
1385771fe6b9SJerome Glisse 			if (r) {
1386771fe6b9SJerome Glisse 				return r;
1387771fe6b9SJerome Glisse 			}
1388771fe6b9SJerome Glisse 		}
1389771fe6b9SJerome Glisse 		if (pkt->one_reg_wr) {
1390771fe6b9SJerome Glisse 			if (!(auth[j] & m)) {
1391771fe6b9SJerome Glisse 				break;
1392771fe6b9SJerome Glisse 			}
1393771fe6b9SJerome Glisse 		} else {
1394771fe6b9SJerome Glisse 			reg += 4;
1395771fe6b9SJerome Glisse 		}
1396771fe6b9SJerome Glisse 	}
1397771fe6b9SJerome Glisse 	return 0;
1398771fe6b9SJerome Glisse }
1399771fe6b9SJerome Glisse 
1400771fe6b9SJerome Glisse /**
1401531369e6SDave Airlie  * r100_cs_packet_next_vline() - parse userspace VLINE packet
1402531369e6SDave Airlie  * @parser:		parser structure holding parsing context.
1403531369e6SDave Airlie  *
1404531369e6SDave Airlie  * Userspace sends a special sequence for VLINE waits.
1405531369e6SDave Airlie  * PACKET0 - VLINE_START_END + value
1406531369e6SDave Airlie  * PACKET0 - WAIT_UNTIL +_value
1407531369e6SDave Airlie  * RELOC (P3) - crtc_id in reloc.
1408531369e6SDave Airlie  *
1409531369e6SDave Airlie  * This function parses this and relocates the VLINE START END
1410531369e6SDave Airlie  * and WAIT UNTIL packets to the correct crtc.
1411531369e6SDave Airlie  * It also detects a switched off crtc and nulls out the
1412531369e6SDave Airlie  * wait in that case.
1413531369e6SDave Airlie  */
1414531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
1415531369e6SDave Airlie {
1416531369e6SDave Airlie 	struct drm_crtc *crtc;
1417531369e6SDave Airlie 	struct radeon_crtc *radeon_crtc;
1418531369e6SDave Airlie 	struct radeon_cs_packet p3reloc, waitreloc;
1419531369e6SDave Airlie 	int crtc_id;
1420531369e6SDave Airlie 	int r;
1421531369e6SDave Airlie 	uint32_t header, h_idx, reg;
1422513bcb46SDave Airlie 	volatile uint32_t *ib;
1423531369e6SDave Airlie 
1424f2e39221SJerome Glisse 	ib = p->ib.ptr;
1425531369e6SDave Airlie 
1426531369e6SDave Airlie 	/* parse the wait until */
1427c38f34b5SIlija Hadzic 	r = radeon_cs_packet_parse(p, &waitreloc, p->idx);
1428531369e6SDave Airlie 	if (r)
1429531369e6SDave Airlie 		return r;
1430531369e6SDave Airlie 
1431531369e6SDave Airlie 	/* check its a wait until and only 1 count */
1432531369e6SDave Airlie 	if (waitreloc.reg != RADEON_WAIT_UNTIL ||
1433531369e6SDave Airlie 	    waitreloc.count != 0) {
1434531369e6SDave Airlie 		DRM_ERROR("vline wait had illegal wait until segment\n");
1435a3a88a66SPaul Bolle 		return -EINVAL;
1436531369e6SDave Airlie 	}
1437531369e6SDave Airlie 
1438513bcb46SDave Airlie 	if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
1439531369e6SDave Airlie 		DRM_ERROR("vline wait had illegal wait until\n");
1440a3a88a66SPaul Bolle 		return -EINVAL;
1441531369e6SDave Airlie 	}
1442531369e6SDave Airlie 
1443531369e6SDave Airlie 	/* jump over the NOP */
1444c38f34b5SIlija Hadzic 	r = radeon_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
1445531369e6SDave Airlie 	if (r)
1446531369e6SDave Airlie 		return r;
1447531369e6SDave Airlie 
1448531369e6SDave Airlie 	h_idx = p->idx - 2;
144990ebd065SAlex Deucher 	p->idx += waitreloc.count + 2;
145090ebd065SAlex Deucher 	p->idx += p3reloc.count + 2;
1451531369e6SDave Airlie 
1452513bcb46SDave Airlie 	header = radeon_get_ib_value(p, h_idx);
1453513bcb46SDave Airlie 	crtc_id = radeon_get_ib_value(p, h_idx + 5);
14544e872ae2SIlija Hadzic 	reg = R100_CP_PACKET0_GET_REG(header);
1455b957f457SRob Clark 	crtc = drm_crtc_find(p->rdev->ddev, crtc_id);
1456b957f457SRob Clark 	if (!crtc) {
1457531369e6SDave Airlie 		DRM_ERROR("cannot find crtc %d\n", crtc_id);
145810e10d34SVille Syrjälä 		return -ENOENT;
1459531369e6SDave Airlie 	}
1460531369e6SDave Airlie 	radeon_crtc = to_radeon_crtc(crtc);
1461531369e6SDave Airlie 	crtc_id = radeon_crtc->crtc_id;
1462531369e6SDave Airlie 
1463531369e6SDave Airlie 	if (!crtc->enabled) {
1464531369e6SDave Airlie 		/* if the CRTC isn't enabled - we need to nop out the wait until */
1465513bcb46SDave Airlie 		ib[h_idx + 2] = PACKET2(0);
1466513bcb46SDave Airlie 		ib[h_idx + 3] = PACKET2(0);
1467531369e6SDave Airlie 	} else if (crtc_id == 1) {
1468531369e6SDave Airlie 		switch (reg) {
1469531369e6SDave Airlie 		case AVIVO_D1MODE_VLINE_START_END:
147090ebd065SAlex Deucher 			header &= ~R300_CP_PACKET0_REG_MASK;
1471531369e6SDave Airlie 			header |= AVIVO_D2MODE_VLINE_START_END >> 2;
1472531369e6SDave Airlie 			break;
1473531369e6SDave Airlie 		case RADEON_CRTC_GUI_TRIG_VLINE:
147490ebd065SAlex Deucher 			header &= ~R300_CP_PACKET0_REG_MASK;
1475531369e6SDave Airlie 			header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
1476531369e6SDave Airlie 			break;
1477531369e6SDave Airlie 		default:
1478531369e6SDave Airlie 			DRM_ERROR("unknown crtc reloc\n");
1479a3a88a66SPaul Bolle 			return -EINVAL;
1480531369e6SDave Airlie 		}
1481513bcb46SDave Airlie 		ib[h_idx] = header;
1482513bcb46SDave Airlie 		ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
1483531369e6SDave Airlie 	}
1484a3a88a66SPaul Bolle 
1485a3a88a66SPaul Bolle 	return 0;
1486531369e6SDave Airlie }
1487531369e6SDave Airlie 
1488551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt)
1489551ebd83SDave Airlie {
1490551ebd83SDave Airlie 	int vtx_size;
1491551ebd83SDave Airlie 	vtx_size = 2;
1492551ebd83SDave Airlie 	/* ordered according to bits in spec */
1493551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
1494551ebd83SDave Airlie 		vtx_size++;
1495551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
1496551ebd83SDave Airlie 		vtx_size += 3;
1497551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
1498551ebd83SDave Airlie 		vtx_size++;
1499551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
1500551ebd83SDave Airlie 		vtx_size++;
1501551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
1502551ebd83SDave Airlie 		vtx_size += 3;
1503551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
1504551ebd83SDave Airlie 		vtx_size++;
1505551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
1506551ebd83SDave Airlie 		vtx_size++;
1507551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
1508551ebd83SDave Airlie 		vtx_size += 2;
1509551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
1510551ebd83SDave Airlie 		vtx_size += 2;
1511551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
1512551ebd83SDave Airlie 		vtx_size++;
1513551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
1514551ebd83SDave Airlie 		vtx_size += 2;
1515551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
1516551ebd83SDave Airlie 		vtx_size++;
1517551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
1518551ebd83SDave Airlie 		vtx_size += 2;
1519551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
1520551ebd83SDave Airlie 		vtx_size++;
1521551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
1522551ebd83SDave Airlie 		vtx_size++;
1523551ebd83SDave Airlie 	/* blend weight */
1524551ebd83SDave Airlie 	if (vtx_fmt & (0x7 << 15))
1525551ebd83SDave Airlie 		vtx_size += (vtx_fmt >> 15) & 0x7;
1526551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
1527551ebd83SDave Airlie 		vtx_size += 3;
1528551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
1529551ebd83SDave Airlie 		vtx_size += 2;
1530551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
1531551ebd83SDave Airlie 		vtx_size++;
1532551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
1533551ebd83SDave Airlie 		vtx_size++;
1534551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
1535551ebd83SDave Airlie 		vtx_size++;
1536551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
1537551ebd83SDave Airlie 		vtx_size++;
1538551ebd83SDave Airlie 	return vtx_size;
1539551ebd83SDave Airlie }
1540551ebd83SDave Airlie 
1541771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p,
1542551ebd83SDave Airlie 			      struct radeon_cs_packet *pkt,
1543551ebd83SDave Airlie 			      unsigned idx, unsigned reg)
1544771fe6b9SJerome Glisse {
1545771fe6b9SJerome Glisse 	struct radeon_cs_reloc *reloc;
1546551ebd83SDave Airlie 	struct r100_cs_track *track;
1547771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1548771fe6b9SJerome Glisse 	uint32_t tmp;
1549771fe6b9SJerome Glisse 	int r;
1550551ebd83SDave Airlie 	int i, face;
1551e024e110SDave Airlie 	u32 tile_flags = 0;
1552513bcb46SDave Airlie 	u32 idx_value;
1553771fe6b9SJerome Glisse 
1554f2e39221SJerome Glisse 	ib = p->ib.ptr;
1555551ebd83SDave Airlie 	track = (struct r100_cs_track *)p->track;
1556551ebd83SDave Airlie 
1557513bcb46SDave Airlie 	idx_value = radeon_get_ib_value(p, idx);
1558513bcb46SDave Airlie 
1559771fe6b9SJerome Glisse 	switch (reg) {
1560531369e6SDave Airlie 	case RADEON_CRTC_GUI_TRIG_VLINE:
1561531369e6SDave Airlie 		r = r100_cs_packet_parse_vline(p);
1562531369e6SDave Airlie 		if (r) {
1563531369e6SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1564531369e6SDave Airlie 				  idx, reg);
1565c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
1566531369e6SDave Airlie 			return r;
1567531369e6SDave Airlie 		}
1568531369e6SDave Airlie 		break;
1569771fe6b9SJerome Glisse 		/* FIXME: only allow PACKET3 blit? easier to check for out of
1570771fe6b9SJerome Glisse 		 * range access */
1571771fe6b9SJerome Glisse 	case RADEON_DST_PITCH_OFFSET:
1572771fe6b9SJerome Glisse 	case RADEON_SRC_PITCH_OFFSET:
1573551ebd83SDave Airlie 		r = r100_reloc_pitch_offset(p, pkt, idx, reg);
1574551ebd83SDave Airlie 		if (r)
1575551ebd83SDave Airlie 			return r;
1576551ebd83SDave Airlie 		break;
1577551ebd83SDave Airlie 	case RADEON_RB3D_DEPTHOFFSET:
1578012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1579771fe6b9SJerome Glisse 		if (r) {
1580771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1581771fe6b9SJerome Glisse 				  idx, reg);
1582c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
1583771fe6b9SJerome Glisse 			return r;
1584771fe6b9SJerome Glisse 		}
1585551ebd83SDave Airlie 		track->zb.robj = reloc->robj;
1586513bcb46SDave Airlie 		track->zb.offset = idx_value;
158740b4a759SMarek Olšák 		track->zb_dirty = true;
1588df0af440SChristian König 		ib[idx] = idx_value + ((u32)reloc->gpu_offset);
1589771fe6b9SJerome Glisse 		break;
1590771fe6b9SJerome Glisse 	case RADEON_RB3D_COLOROFFSET:
1591012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1592551ebd83SDave Airlie 		if (r) {
1593551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1594551ebd83SDave Airlie 				  idx, reg);
1595c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
1596551ebd83SDave Airlie 			return r;
1597551ebd83SDave Airlie 		}
1598551ebd83SDave Airlie 		track->cb[0].robj = reloc->robj;
1599513bcb46SDave Airlie 		track->cb[0].offset = idx_value;
160040b4a759SMarek Olšák 		track->cb_dirty = true;
1601df0af440SChristian König 		ib[idx] = idx_value + ((u32)reloc->gpu_offset);
1602551ebd83SDave Airlie 		break;
1603771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_0:
1604771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_1:
1605771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_2:
1606551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXOFFSET_0) / 24;
1607012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1608771fe6b9SJerome Glisse 		if (r) {
1609771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1610771fe6b9SJerome Glisse 				  idx, reg);
1611c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
1612771fe6b9SJerome Glisse 			return r;
1613771fe6b9SJerome Glisse 		}
1614f2746f83SAlex Deucher 		if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1615df0af440SChristian König 			if (reloc->tiling_flags & RADEON_TILING_MACRO)
1616f2746f83SAlex Deucher 				tile_flags |= RADEON_TXO_MACRO_TILE;
1617df0af440SChristian König 			if (reloc->tiling_flags & RADEON_TILING_MICRO)
1618f2746f83SAlex Deucher 				tile_flags |= RADEON_TXO_MICRO_TILE_X2;
1619f2746f83SAlex Deucher 
1620f2746f83SAlex Deucher 			tmp = idx_value & ~(0x7 << 2);
1621f2746f83SAlex Deucher 			tmp |= tile_flags;
1622df0af440SChristian König 			ib[idx] = tmp + ((u32)reloc->gpu_offset);
1623f2746f83SAlex Deucher 		} else
1624df0af440SChristian König 			ib[idx] = idx_value + ((u32)reloc->gpu_offset);
1625551ebd83SDave Airlie 		track->textures[i].robj = reloc->robj;
162640b4a759SMarek Olšák 		track->tex_dirty = true;
1627771fe6b9SJerome Glisse 		break;
1628551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_0:
1629551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_1:
1630551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_2:
1631551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_3:
1632551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_4:
1633551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
1634012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1635551ebd83SDave Airlie 		if (r) {
1636551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1637551ebd83SDave Airlie 				  idx, reg);
1638c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
1639551ebd83SDave Airlie 			return r;
1640551ebd83SDave Airlie 		}
1641513bcb46SDave Airlie 		track->textures[0].cube_info[i].offset = idx_value;
1642df0af440SChristian König 		ib[idx] = idx_value + ((u32)reloc->gpu_offset);
1643551ebd83SDave Airlie 		track->textures[0].cube_info[i].robj = reloc->robj;
164440b4a759SMarek Olšák 		track->tex_dirty = true;
1645551ebd83SDave Airlie 		break;
1646551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_0:
1647551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_1:
1648551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_2:
1649551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_3:
1650551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_4:
1651551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
1652012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1653551ebd83SDave Airlie 		if (r) {
1654551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1655551ebd83SDave Airlie 				  idx, reg);
1656c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
1657551ebd83SDave Airlie 			return r;
1658551ebd83SDave Airlie 		}
1659513bcb46SDave Airlie 		track->textures[1].cube_info[i].offset = idx_value;
1660df0af440SChristian König 		ib[idx] = idx_value + ((u32)reloc->gpu_offset);
1661551ebd83SDave Airlie 		track->textures[1].cube_info[i].robj = reloc->robj;
166240b4a759SMarek Olšák 		track->tex_dirty = true;
1663551ebd83SDave Airlie 		break;
1664551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_0:
1665551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_1:
1666551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_2:
1667551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_3:
1668551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_4:
1669551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
1670012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1671551ebd83SDave Airlie 		if (r) {
1672551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1673551ebd83SDave Airlie 				  idx, reg);
1674c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
1675551ebd83SDave Airlie 			return r;
1676551ebd83SDave Airlie 		}
1677513bcb46SDave Airlie 		track->textures[2].cube_info[i].offset = idx_value;
1678df0af440SChristian König 		ib[idx] = idx_value + ((u32)reloc->gpu_offset);
1679551ebd83SDave Airlie 		track->textures[2].cube_info[i].robj = reloc->robj;
168040b4a759SMarek Olšák 		track->tex_dirty = true;
1681551ebd83SDave Airlie 		break;
1682551ebd83SDave Airlie 	case RADEON_RE_WIDTH_HEIGHT:
1683513bcb46SDave Airlie 		track->maxy = ((idx_value >> 16) & 0x7FF);
168440b4a759SMarek Olšák 		track->cb_dirty = true;
168540b4a759SMarek Olšák 		track->zb_dirty = true;
1686551ebd83SDave Airlie 		break;
1687e024e110SDave Airlie 	case RADEON_RB3D_COLORPITCH:
1688012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1689e024e110SDave Airlie 		if (r) {
1690e024e110SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1691e024e110SDave Airlie 				  idx, reg);
1692c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
1693e024e110SDave Airlie 			return r;
1694e024e110SDave Airlie 		}
1695c9068eb2SAlex Deucher 		if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1696df0af440SChristian König 			if (reloc->tiling_flags & RADEON_TILING_MACRO)
1697e024e110SDave Airlie 				tile_flags |= RADEON_COLOR_TILE_ENABLE;
1698df0af440SChristian König 			if (reloc->tiling_flags & RADEON_TILING_MICRO)
1699e024e110SDave Airlie 				tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
1700e024e110SDave Airlie 
1701513bcb46SDave Airlie 			tmp = idx_value & ~(0x7 << 16);
1702e024e110SDave Airlie 			tmp |= tile_flags;
1703e024e110SDave Airlie 			ib[idx] = tmp;
1704c9068eb2SAlex Deucher 		} else
1705c9068eb2SAlex Deucher 			ib[idx] = idx_value;
1706551ebd83SDave Airlie 
1707513bcb46SDave Airlie 		track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
170840b4a759SMarek Olšák 		track->cb_dirty = true;
1709551ebd83SDave Airlie 		break;
1710551ebd83SDave Airlie 	case RADEON_RB3D_DEPTHPITCH:
1711513bcb46SDave Airlie 		track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
171240b4a759SMarek Olšák 		track->zb_dirty = true;
1713551ebd83SDave Airlie 		break;
1714551ebd83SDave Airlie 	case RADEON_RB3D_CNTL:
1715513bcb46SDave Airlie 		switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
1716551ebd83SDave Airlie 		case 7:
1717551ebd83SDave Airlie 		case 8:
1718551ebd83SDave Airlie 		case 9:
1719551ebd83SDave Airlie 		case 11:
1720551ebd83SDave Airlie 		case 12:
1721551ebd83SDave Airlie 			track->cb[0].cpp = 1;
1722551ebd83SDave Airlie 			break;
1723551ebd83SDave Airlie 		case 3:
1724551ebd83SDave Airlie 		case 4:
1725551ebd83SDave Airlie 		case 15:
1726551ebd83SDave Airlie 			track->cb[0].cpp = 2;
1727551ebd83SDave Airlie 			break;
1728551ebd83SDave Airlie 		case 6:
1729551ebd83SDave Airlie 			track->cb[0].cpp = 4;
1730551ebd83SDave Airlie 			break;
1731551ebd83SDave Airlie 		default:
1732551ebd83SDave Airlie 			DRM_ERROR("Invalid color buffer format (%d) !\n",
1733513bcb46SDave Airlie 				  ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
1734551ebd83SDave Airlie 			return -EINVAL;
1735551ebd83SDave Airlie 		}
1736513bcb46SDave Airlie 		track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
173740b4a759SMarek Olšák 		track->cb_dirty = true;
173840b4a759SMarek Olšák 		track->zb_dirty = true;
1739551ebd83SDave Airlie 		break;
1740551ebd83SDave Airlie 	case RADEON_RB3D_ZSTENCILCNTL:
1741513bcb46SDave Airlie 		switch (idx_value & 0xf) {
1742551ebd83SDave Airlie 		case 0:
1743551ebd83SDave Airlie 			track->zb.cpp = 2;
1744551ebd83SDave Airlie 			break;
1745551ebd83SDave Airlie 		case 2:
1746551ebd83SDave Airlie 		case 3:
1747551ebd83SDave Airlie 		case 4:
1748551ebd83SDave Airlie 		case 5:
1749551ebd83SDave Airlie 		case 9:
1750551ebd83SDave Airlie 		case 11:
1751551ebd83SDave Airlie 			track->zb.cpp = 4;
1752551ebd83SDave Airlie 			break;
1753551ebd83SDave Airlie 		default:
1754551ebd83SDave Airlie 			break;
1755551ebd83SDave Airlie 		}
175640b4a759SMarek Olšák 		track->zb_dirty = true;
1757e024e110SDave Airlie 		break;
175817782d99SDave Airlie 	case RADEON_RB3D_ZPASS_ADDR:
1759012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
176017782d99SDave Airlie 		if (r) {
176117782d99SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
176217782d99SDave Airlie 				  idx, reg);
1763c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
176417782d99SDave Airlie 			return r;
176517782d99SDave Airlie 		}
1766df0af440SChristian König 		ib[idx] = idx_value + ((u32)reloc->gpu_offset);
176717782d99SDave Airlie 		break;
1768551ebd83SDave Airlie 	case RADEON_PP_CNTL:
1769551ebd83SDave Airlie 		{
1770513bcb46SDave Airlie 			uint32_t temp = idx_value >> 4;
1771551ebd83SDave Airlie 			for (i = 0; i < track->num_texture; i++)
1772551ebd83SDave Airlie 				track->textures[i].enabled = !!(temp & (1 << i));
177340b4a759SMarek Olšák 			track->tex_dirty = true;
1774551ebd83SDave Airlie 		}
1775551ebd83SDave Airlie 		break;
1776551ebd83SDave Airlie 	case RADEON_SE_VF_CNTL:
1777513bcb46SDave Airlie 		track->vap_vf_cntl = idx_value;
1778551ebd83SDave Airlie 		break;
1779551ebd83SDave Airlie 	case RADEON_SE_VTX_FMT:
1780513bcb46SDave Airlie 		track->vtx_size = r100_get_vtx_size(idx_value);
1781551ebd83SDave Airlie 		break;
1782551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_0:
1783551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_1:
1784551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_2:
1785551ebd83SDave Airlie 		i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
1786513bcb46SDave Airlie 		track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
1787513bcb46SDave Airlie 		track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
178840b4a759SMarek Olšák 		track->tex_dirty = true;
1789551ebd83SDave Airlie 		break;
1790551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_0:
1791551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_1:
1792551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_2:
1793551ebd83SDave Airlie 		i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
1794513bcb46SDave Airlie 		track->textures[i].pitch = idx_value + 32;
179540b4a759SMarek Olšák 		track->tex_dirty = true;
1796551ebd83SDave Airlie 		break;
1797551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_0:
1798551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_1:
1799551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_2:
1800551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXFILTER_0) / 24;
1801513bcb46SDave Airlie 		track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
1802551ebd83SDave Airlie 						 >> RADEON_MAX_MIP_LEVEL_SHIFT);
1803513bcb46SDave Airlie 		tmp = (idx_value >> 23) & 0x7;
1804551ebd83SDave Airlie 		if (tmp == 2 || tmp == 6)
1805551ebd83SDave Airlie 			track->textures[i].roundup_w = false;
1806513bcb46SDave Airlie 		tmp = (idx_value >> 27) & 0x7;
1807551ebd83SDave Airlie 		if (tmp == 2 || tmp == 6)
1808551ebd83SDave Airlie 			track->textures[i].roundup_h = false;
180940b4a759SMarek Olšák 		track->tex_dirty = true;
1810551ebd83SDave Airlie 		break;
1811551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_0:
1812551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_1:
1813551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_2:
1814551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXFORMAT_0) / 24;
1815513bcb46SDave Airlie 		if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
1816551ebd83SDave Airlie 			track->textures[i].use_pitch = 1;
1817551ebd83SDave Airlie 		} else {
1818551ebd83SDave Airlie 			track->textures[i].use_pitch = 0;
1819513bcb46SDave Airlie 			track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
1820513bcb46SDave Airlie 			track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
1821551ebd83SDave Airlie 		}
1822513bcb46SDave Airlie 		if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
1823551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 2;
1824513bcb46SDave Airlie 		switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
1825551ebd83SDave Airlie 		case RADEON_TXFORMAT_I8:
1826551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGB332:
1827551ebd83SDave Airlie 		case RADEON_TXFORMAT_Y8:
1828551ebd83SDave Airlie 			track->textures[i].cpp = 1;
1829f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1830551ebd83SDave Airlie 			break;
1831551ebd83SDave Airlie 		case RADEON_TXFORMAT_AI88:
1832551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB1555:
1833551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGB565:
1834551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB4444:
1835551ebd83SDave Airlie 		case RADEON_TXFORMAT_VYUY422:
1836551ebd83SDave Airlie 		case RADEON_TXFORMAT_YVYU422:
1837551ebd83SDave Airlie 		case RADEON_TXFORMAT_SHADOW16:
1838551ebd83SDave Airlie 		case RADEON_TXFORMAT_LDUDV655:
1839551ebd83SDave Airlie 		case RADEON_TXFORMAT_DUDV88:
1840551ebd83SDave Airlie 			track->textures[i].cpp = 2;
1841f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1842551ebd83SDave Airlie 			break;
1843551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB8888:
1844551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGBA8888:
1845551ebd83SDave Airlie 		case RADEON_TXFORMAT_SHADOW32:
1846551ebd83SDave Airlie 		case RADEON_TXFORMAT_LDUDUV8888:
1847551ebd83SDave Airlie 			track->textures[i].cpp = 4;
1848f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1849551ebd83SDave Airlie 			break;
1850d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT1:
1851d785d78bSDave Airlie 			track->textures[i].cpp = 1;
1852d785d78bSDave Airlie 			track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
1853d785d78bSDave Airlie 			break;
1854d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT23:
1855d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT45:
1856d785d78bSDave Airlie 			track->textures[i].cpp = 1;
1857d785d78bSDave Airlie 			track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
1858d785d78bSDave Airlie 			break;
1859551ebd83SDave Airlie 		}
1860513bcb46SDave Airlie 		track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
1861513bcb46SDave Airlie 		track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
186240b4a759SMarek Olšák 		track->tex_dirty = true;
1863551ebd83SDave Airlie 		break;
1864551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_0:
1865551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_1:
1866551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_2:
1867513bcb46SDave Airlie 		tmp = idx_value;
1868551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
1869551ebd83SDave Airlie 		for (face = 0; face < 4; face++) {
1870551ebd83SDave Airlie 			track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
1871551ebd83SDave Airlie 			track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
1872551ebd83SDave Airlie 		}
187340b4a759SMarek Olšák 		track->tex_dirty = true;
1874551ebd83SDave Airlie 		break;
1875771fe6b9SJerome Glisse 	default:
1876551ebd83SDave Airlie 		printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1877551ebd83SDave Airlie 		       reg, idx);
1878551ebd83SDave Airlie 		return -EINVAL;
1879771fe6b9SJerome Glisse 	}
1880771fe6b9SJerome Glisse 	return 0;
1881771fe6b9SJerome Glisse }
1882771fe6b9SJerome Glisse 
1883068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1884068a117cSJerome Glisse 					 struct radeon_cs_packet *pkt,
18854c788679SJerome Glisse 					 struct radeon_bo *robj)
1886068a117cSJerome Glisse {
1887068a117cSJerome Glisse 	unsigned idx;
1888513bcb46SDave Airlie 	u32 value;
1889068a117cSJerome Glisse 	idx = pkt->idx + 1;
1890513bcb46SDave Airlie 	value = radeon_get_ib_value(p, idx + 2);
18914c788679SJerome Glisse 	if ((value + 1) > radeon_bo_size(robj)) {
1892068a117cSJerome Glisse 		DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
1893068a117cSJerome Glisse 			  "(need %u have %lu) !\n",
1894513bcb46SDave Airlie 			  value + 1,
18954c788679SJerome Glisse 			  radeon_bo_size(robj));
1896068a117cSJerome Glisse 		return -EINVAL;
1897068a117cSJerome Glisse 	}
1898068a117cSJerome Glisse 	return 0;
1899068a117cSJerome Glisse }
1900068a117cSJerome Glisse 
1901771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p,
1902771fe6b9SJerome Glisse 			      struct radeon_cs_packet *pkt)
1903771fe6b9SJerome Glisse {
1904771fe6b9SJerome Glisse 	struct radeon_cs_reloc *reloc;
1905551ebd83SDave Airlie 	struct r100_cs_track *track;
1906771fe6b9SJerome Glisse 	unsigned idx;
1907771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1908771fe6b9SJerome Glisse 	int r;
1909771fe6b9SJerome Glisse 
1910f2e39221SJerome Glisse 	ib = p->ib.ptr;
1911771fe6b9SJerome Glisse 	idx = pkt->idx + 1;
1912551ebd83SDave Airlie 	track = (struct r100_cs_track *)p->track;
1913771fe6b9SJerome Glisse 	switch (pkt->opcode) {
1914771fe6b9SJerome Glisse 	case PACKET3_3D_LOAD_VBPNTR:
1915513bcb46SDave Airlie 		r = r100_packet3_load_vbpntr(p, pkt, idx);
1916513bcb46SDave Airlie 		if (r)
1917771fe6b9SJerome Glisse 			return r;
1918771fe6b9SJerome Glisse 		break;
1919771fe6b9SJerome Glisse 	case PACKET3_INDX_BUFFER:
1920012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1921771fe6b9SJerome Glisse 		if (r) {
1922771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1923c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
1924771fe6b9SJerome Glisse 			return r;
1925771fe6b9SJerome Glisse 		}
1926df0af440SChristian König 		ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->gpu_offset);
1927068a117cSJerome Glisse 		r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1928068a117cSJerome Glisse 		if (r) {
1929068a117cSJerome Glisse 			return r;
1930068a117cSJerome Glisse 		}
1931771fe6b9SJerome Glisse 		break;
1932771fe6b9SJerome Glisse 	case 0x23:
1933771fe6b9SJerome Glisse 		/* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
1934012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1935771fe6b9SJerome Glisse 		if (r) {
1936771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1937c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
1938771fe6b9SJerome Glisse 			return r;
1939771fe6b9SJerome Glisse 		}
1940df0af440SChristian König 		ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->gpu_offset);
1941551ebd83SDave Airlie 		track->num_arrays = 1;
1942513bcb46SDave Airlie 		track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
1943551ebd83SDave Airlie 
1944551ebd83SDave Airlie 		track->arrays[0].robj = reloc->robj;
1945551ebd83SDave Airlie 		track->arrays[0].esize = track->vtx_size;
1946551ebd83SDave Airlie 
1947513bcb46SDave Airlie 		track->max_indx = radeon_get_ib_value(p, idx+1);
1948551ebd83SDave Airlie 
1949513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
1950551ebd83SDave Airlie 		track->immd_dwords = pkt->count - 1;
1951551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1952551ebd83SDave Airlie 		if (r)
1953551ebd83SDave Airlie 			return r;
1954771fe6b9SJerome Glisse 		break;
1955771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_IMMD:
1956513bcb46SDave Airlie 		if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
1957551ebd83SDave Airlie 			DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1958551ebd83SDave Airlie 			return -EINVAL;
1959551ebd83SDave Airlie 		}
1960cf57fc7aSAlex Deucher 		track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
1961513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1962551ebd83SDave Airlie 		track->immd_dwords = pkt->count - 1;
1963551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1964551ebd83SDave Airlie 		if (r)
1965551ebd83SDave Airlie 			return r;
1966551ebd83SDave Airlie 		break;
1967771fe6b9SJerome Glisse 		/* triggers drawing using in-packet vertex data */
1968771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_IMMD_2:
1969513bcb46SDave Airlie 		if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
1970551ebd83SDave Airlie 			DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1971551ebd83SDave Airlie 			return -EINVAL;
1972551ebd83SDave Airlie 		}
1973513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1974551ebd83SDave Airlie 		track->immd_dwords = pkt->count;
1975551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1976551ebd83SDave Airlie 		if (r)
1977551ebd83SDave Airlie 			return r;
1978551ebd83SDave Airlie 		break;
1979771fe6b9SJerome Glisse 		/* triggers drawing using in-packet vertex data */
1980771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_VBUF_2:
1981513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1982551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1983551ebd83SDave Airlie 		if (r)
1984551ebd83SDave Airlie 			return r;
1985551ebd83SDave Airlie 		break;
1986771fe6b9SJerome Glisse 		/* triggers drawing of vertex buffers setup elsewhere */
1987771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_INDX_2:
1988513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1989551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1990551ebd83SDave Airlie 		if (r)
1991551ebd83SDave Airlie 			return r;
1992551ebd83SDave Airlie 		break;
1993771fe6b9SJerome Glisse 		/* triggers drawing using indices to vertex buffer */
1994771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_VBUF:
1995513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1996551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1997551ebd83SDave Airlie 		if (r)
1998551ebd83SDave Airlie 			return r;
1999551ebd83SDave Airlie 		break;
2000771fe6b9SJerome Glisse 		/* triggers drawing of vertex buffers setup elsewhere */
2001771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_INDX:
2002513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
2003551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
2004551ebd83SDave Airlie 		if (r)
2005551ebd83SDave Airlie 			return r;
2006551ebd83SDave Airlie 		break;
2007771fe6b9SJerome Glisse 		/* triggers drawing using indices to vertex buffer */
2008ab9e1f59SDave Airlie 	case PACKET3_3D_CLEAR_HIZ:
2009ab9e1f59SDave Airlie 	case PACKET3_3D_CLEAR_ZMASK:
2010ab9e1f59SDave Airlie 		if (p->rdev->hyperz_filp != p->filp)
2011ab9e1f59SDave Airlie 			return -EINVAL;
2012ab9e1f59SDave Airlie 		break;
2013771fe6b9SJerome Glisse 	case PACKET3_NOP:
2014771fe6b9SJerome Glisse 		break;
2015771fe6b9SJerome Glisse 	default:
2016771fe6b9SJerome Glisse 		DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
2017771fe6b9SJerome Glisse 		return -EINVAL;
2018771fe6b9SJerome Glisse 	}
2019771fe6b9SJerome Glisse 	return 0;
2020771fe6b9SJerome Glisse }
2021771fe6b9SJerome Glisse 
2022771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p)
2023771fe6b9SJerome Glisse {
2024771fe6b9SJerome Glisse 	struct radeon_cs_packet pkt;
20259f022ddfSJerome Glisse 	struct r100_cs_track *track;
2026771fe6b9SJerome Glisse 	int r;
2027771fe6b9SJerome Glisse 
20289f022ddfSJerome Glisse 	track = kzalloc(sizeof(*track), GFP_KERNEL);
2029ce067913SDan Carpenter 	if (!track)
2030ce067913SDan Carpenter 		return -ENOMEM;
20319f022ddfSJerome Glisse 	r100_cs_track_clear(p->rdev, track);
20329f022ddfSJerome Glisse 	p->track = track;
2033771fe6b9SJerome Glisse 	do {
2034c38f34b5SIlija Hadzic 		r = radeon_cs_packet_parse(p, &pkt, p->idx);
2035771fe6b9SJerome Glisse 		if (r) {
2036771fe6b9SJerome Glisse 			return r;
2037771fe6b9SJerome Glisse 		}
2038771fe6b9SJerome Glisse 		p->idx += pkt.count + 2;
2039771fe6b9SJerome Glisse 		switch (pkt.type) {
20404e872ae2SIlija Hadzic 		case RADEON_PACKET_TYPE0:
2041551ebd83SDave Airlie 			if (p->rdev->family >= CHIP_R200)
2042551ebd83SDave Airlie 				r = r100_cs_parse_packet0(p, &pkt,
2043551ebd83SDave Airlie 					p->rdev->config.r100.reg_safe_bm,
2044551ebd83SDave Airlie 					p->rdev->config.r100.reg_safe_bm_size,
2045551ebd83SDave Airlie 					&r200_packet0_check);
2046551ebd83SDave Airlie 			else
2047551ebd83SDave Airlie 				r = r100_cs_parse_packet0(p, &pkt,
2048551ebd83SDave Airlie 					p->rdev->config.r100.reg_safe_bm,
2049551ebd83SDave Airlie 					p->rdev->config.r100.reg_safe_bm_size,
2050551ebd83SDave Airlie 					&r100_packet0_check);
2051771fe6b9SJerome Glisse 			break;
20524e872ae2SIlija Hadzic 		case RADEON_PACKET_TYPE2:
2053771fe6b9SJerome Glisse 			break;
20544e872ae2SIlija Hadzic 		case RADEON_PACKET_TYPE3:
2055771fe6b9SJerome Glisse 			r = r100_packet3_check(p, &pkt);
2056771fe6b9SJerome Glisse 			break;
2057771fe6b9SJerome Glisse 		default:
2058771fe6b9SJerome Glisse 			DRM_ERROR("Unknown packet type %d !\n",
2059771fe6b9SJerome Glisse 				  pkt.type);
2060771fe6b9SJerome Glisse 			return -EINVAL;
2061771fe6b9SJerome Glisse 		}
206266b3543eSIlija Hadzic 		if (r)
2063771fe6b9SJerome Glisse 			return r;
2064771fe6b9SJerome Glisse 	} while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
2065771fe6b9SJerome Glisse 	return 0;
2066771fe6b9SJerome Glisse }
2067771fe6b9SJerome Glisse 
20680242f74dSAlex Deucher static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
20690242f74dSAlex Deucher {
20700242f74dSAlex Deucher 	DRM_ERROR("pitch                      %d\n", t->pitch);
20710242f74dSAlex Deucher 	DRM_ERROR("use_pitch                  %d\n", t->use_pitch);
20720242f74dSAlex Deucher 	DRM_ERROR("width                      %d\n", t->width);
20730242f74dSAlex Deucher 	DRM_ERROR("width_11                   %d\n", t->width_11);
20740242f74dSAlex Deucher 	DRM_ERROR("height                     %d\n", t->height);
20750242f74dSAlex Deucher 	DRM_ERROR("height_11                  %d\n", t->height_11);
20760242f74dSAlex Deucher 	DRM_ERROR("num levels                 %d\n", t->num_levels);
20770242f74dSAlex Deucher 	DRM_ERROR("depth                      %d\n", t->txdepth);
20780242f74dSAlex Deucher 	DRM_ERROR("bpp                        %d\n", t->cpp);
20790242f74dSAlex Deucher 	DRM_ERROR("coordinate type            %d\n", t->tex_coord_type);
20800242f74dSAlex Deucher 	DRM_ERROR("width round to power of 2  %d\n", t->roundup_w);
20810242f74dSAlex Deucher 	DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
20820242f74dSAlex Deucher 	DRM_ERROR("compress format            %d\n", t->compress_format);
20830242f74dSAlex Deucher }
20840242f74dSAlex Deucher 
20850242f74dSAlex Deucher static int r100_track_compress_size(int compress_format, int w, int h)
20860242f74dSAlex Deucher {
20870242f74dSAlex Deucher 	int block_width, block_height, block_bytes;
20880242f74dSAlex Deucher 	int wblocks, hblocks;
20890242f74dSAlex Deucher 	int min_wblocks;
20900242f74dSAlex Deucher 	int sz;
20910242f74dSAlex Deucher 
20920242f74dSAlex Deucher 	block_width = 4;
20930242f74dSAlex Deucher 	block_height = 4;
20940242f74dSAlex Deucher 
20950242f74dSAlex Deucher 	switch (compress_format) {
20960242f74dSAlex Deucher 	case R100_TRACK_COMP_DXT1:
20970242f74dSAlex Deucher 		block_bytes = 8;
20980242f74dSAlex Deucher 		min_wblocks = 4;
20990242f74dSAlex Deucher 		break;
21000242f74dSAlex Deucher 	default:
21010242f74dSAlex Deucher 	case R100_TRACK_COMP_DXT35:
21020242f74dSAlex Deucher 		block_bytes = 16;
21030242f74dSAlex Deucher 		min_wblocks = 2;
21040242f74dSAlex Deucher 		break;
21050242f74dSAlex Deucher 	}
21060242f74dSAlex Deucher 
21070242f74dSAlex Deucher 	hblocks = (h + block_height - 1) / block_height;
21080242f74dSAlex Deucher 	wblocks = (w + block_width - 1) / block_width;
21090242f74dSAlex Deucher 	if (wblocks < min_wblocks)
21100242f74dSAlex Deucher 		wblocks = min_wblocks;
21110242f74dSAlex Deucher 	sz = wblocks * hblocks * block_bytes;
21120242f74dSAlex Deucher 	return sz;
21130242f74dSAlex Deucher }
21140242f74dSAlex Deucher 
21150242f74dSAlex Deucher static int r100_cs_track_cube(struct radeon_device *rdev,
21160242f74dSAlex Deucher 			      struct r100_cs_track *track, unsigned idx)
21170242f74dSAlex Deucher {
21180242f74dSAlex Deucher 	unsigned face, w, h;
21190242f74dSAlex Deucher 	struct radeon_bo *cube_robj;
21200242f74dSAlex Deucher 	unsigned long size;
21210242f74dSAlex Deucher 	unsigned compress_format = track->textures[idx].compress_format;
21220242f74dSAlex Deucher 
21230242f74dSAlex Deucher 	for (face = 0; face < 5; face++) {
21240242f74dSAlex Deucher 		cube_robj = track->textures[idx].cube_info[face].robj;
21250242f74dSAlex Deucher 		w = track->textures[idx].cube_info[face].width;
21260242f74dSAlex Deucher 		h = track->textures[idx].cube_info[face].height;
21270242f74dSAlex Deucher 
21280242f74dSAlex Deucher 		if (compress_format) {
21290242f74dSAlex Deucher 			size = r100_track_compress_size(compress_format, w, h);
21300242f74dSAlex Deucher 		} else
21310242f74dSAlex Deucher 			size = w * h;
21320242f74dSAlex Deucher 		size *= track->textures[idx].cpp;
21330242f74dSAlex Deucher 
21340242f74dSAlex Deucher 		size += track->textures[idx].cube_info[face].offset;
21350242f74dSAlex Deucher 
21360242f74dSAlex Deucher 		if (size > radeon_bo_size(cube_robj)) {
21370242f74dSAlex Deucher 			DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
21380242f74dSAlex Deucher 				  size, radeon_bo_size(cube_robj));
21390242f74dSAlex Deucher 			r100_cs_track_texture_print(&track->textures[idx]);
21400242f74dSAlex Deucher 			return -1;
21410242f74dSAlex Deucher 		}
21420242f74dSAlex Deucher 	}
21430242f74dSAlex Deucher 	return 0;
21440242f74dSAlex Deucher }
21450242f74dSAlex Deucher 
21460242f74dSAlex Deucher static int r100_cs_track_texture_check(struct radeon_device *rdev,
21470242f74dSAlex Deucher 				       struct r100_cs_track *track)
21480242f74dSAlex Deucher {
21490242f74dSAlex Deucher 	struct radeon_bo *robj;
21500242f74dSAlex Deucher 	unsigned long size;
21510242f74dSAlex Deucher 	unsigned u, i, w, h, d;
21520242f74dSAlex Deucher 	int ret;
21530242f74dSAlex Deucher 
21540242f74dSAlex Deucher 	for (u = 0; u < track->num_texture; u++) {
21550242f74dSAlex Deucher 		if (!track->textures[u].enabled)
21560242f74dSAlex Deucher 			continue;
21570242f74dSAlex Deucher 		if (track->textures[u].lookup_disable)
21580242f74dSAlex Deucher 			continue;
21590242f74dSAlex Deucher 		robj = track->textures[u].robj;
21600242f74dSAlex Deucher 		if (robj == NULL) {
21610242f74dSAlex Deucher 			DRM_ERROR("No texture bound to unit %u\n", u);
21620242f74dSAlex Deucher 			return -EINVAL;
21630242f74dSAlex Deucher 		}
21640242f74dSAlex Deucher 		size = 0;
21650242f74dSAlex Deucher 		for (i = 0; i <= track->textures[u].num_levels; i++) {
21660242f74dSAlex Deucher 			if (track->textures[u].use_pitch) {
21670242f74dSAlex Deucher 				if (rdev->family < CHIP_R300)
21680242f74dSAlex Deucher 					w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
21690242f74dSAlex Deucher 				else
21700242f74dSAlex Deucher 					w = track->textures[u].pitch / (1 << i);
21710242f74dSAlex Deucher 			} else {
21720242f74dSAlex Deucher 				w = track->textures[u].width;
21730242f74dSAlex Deucher 				if (rdev->family >= CHIP_RV515)
21740242f74dSAlex Deucher 					w |= track->textures[u].width_11;
21750242f74dSAlex Deucher 				w = w / (1 << i);
21760242f74dSAlex Deucher 				if (track->textures[u].roundup_w)
21770242f74dSAlex Deucher 					w = roundup_pow_of_two(w);
21780242f74dSAlex Deucher 			}
21790242f74dSAlex Deucher 			h = track->textures[u].height;
21800242f74dSAlex Deucher 			if (rdev->family >= CHIP_RV515)
21810242f74dSAlex Deucher 				h |= track->textures[u].height_11;
21820242f74dSAlex Deucher 			h = h / (1 << i);
21830242f74dSAlex Deucher 			if (track->textures[u].roundup_h)
21840242f74dSAlex Deucher 				h = roundup_pow_of_two(h);
21850242f74dSAlex Deucher 			if (track->textures[u].tex_coord_type == 1) {
21860242f74dSAlex Deucher 				d = (1 << track->textures[u].txdepth) / (1 << i);
21870242f74dSAlex Deucher 				if (!d)
21880242f74dSAlex Deucher 					d = 1;
21890242f74dSAlex Deucher 			} else {
21900242f74dSAlex Deucher 				d = 1;
21910242f74dSAlex Deucher 			}
21920242f74dSAlex Deucher 			if (track->textures[u].compress_format) {
21930242f74dSAlex Deucher 
21940242f74dSAlex Deucher 				size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
21950242f74dSAlex Deucher 				/* compressed textures are block based */
21960242f74dSAlex Deucher 			} else
21970242f74dSAlex Deucher 				size += w * h * d;
21980242f74dSAlex Deucher 		}
21990242f74dSAlex Deucher 		size *= track->textures[u].cpp;
22000242f74dSAlex Deucher 
22010242f74dSAlex Deucher 		switch (track->textures[u].tex_coord_type) {
22020242f74dSAlex Deucher 		case 0:
22030242f74dSAlex Deucher 		case 1:
22040242f74dSAlex Deucher 			break;
22050242f74dSAlex Deucher 		case 2:
22060242f74dSAlex Deucher 			if (track->separate_cube) {
22070242f74dSAlex Deucher 				ret = r100_cs_track_cube(rdev, track, u);
22080242f74dSAlex Deucher 				if (ret)
22090242f74dSAlex Deucher 					return ret;
22100242f74dSAlex Deucher 			} else
22110242f74dSAlex Deucher 				size *= 6;
22120242f74dSAlex Deucher 			break;
22130242f74dSAlex Deucher 		default:
22140242f74dSAlex Deucher 			DRM_ERROR("Invalid texture coordinate type %u for unit "
22150242f74dSAlex Deucher 				  "%u\n", track->textures[u].tex_coord_type, u);
22160242f74dSAlex Deucher 			return -EINVAL;
22170242f74dSAlex Deucher 		}
22180242f74dSAlex Deucher 		if (size > radeon_bo_size(robj)) {
22190242f74dSAlex Deucher 			DRM_ERROR("Texture of unit %u needs %lu bytes but is "
22200242f74dSAlex Deucher 				  "%lu\n", u, size, radeon_bo_size(robj));
22210242f74dSAlex Deucher 			r100_cs_track_texture_print(&track->textures[u]);
22220242f74dSAlex Deucher 			return -EINVAL;
22230242f74dSAlex Deucher 		}
22240242f74dSAlex Deucher 	}
22250242f74dSAlex Deucher 	return 0;
22260242f74dSAlex Deucher }
22270242f74dSAlex Deucher 
22280242f74dSAlex Deucher int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
22290242f74dSAlex Deucher {
22300242f74dSAlex Deucher 	unsigned i;
22310242f74dSAlex Deucher 	unsigned long size;
22320242f74dSAlex Deucher 	unsigned prim_walk;
22330242f74dSAlex Deucher 	unsigned nverts;
22340242f74dSAlex Deucher 	unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
22350242f74dSAlex Deucher 
22360242f74dSAlex Deucher 	if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
22370242f74dSAlex Deucher 	    !track->blend_read_enable)
22380242f74dSAlex Deucher 		num_cb = 0;
22390242f74dSAlex Deucher 
22400242f74dSAlex Deucher 	for (i = 0; i < num_cb; i++) {
22410242f74dSAlex Deucher 		if (track->cb[i].robj == NULL) {
22420242f74dSAlex Deucher 			DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
22430242f74dSAlex Deucher 			return -EINVAL;
22440242f74dSAlex Deucher 		}
22450242f74dSAlex Deucher 		size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
22460242f74dSAlex Deucher 		size += track->cb[i].offset;
22470242f74dSAlex Deucher 		if (size > radeon_bo_size(track->cb[i].robj)) {
22480242f74dSAlex Deucher 			DRM_ERROR("[drm] Buffer too small for color buffer %d "
22490242f74dSAlex Deucher 				  "(need %lu have %lu) !\n", i, size,
22500242f74dSAlex Deucher 				  radeon_bo_size(track->cb[i].robj));
22510242f74dSAlex Deucher 			DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
22520242f74dSAlex Deucher 				  i, track->cb[i].pitch, track->cb[i].cpp,
22530242f74dSAlex Deucher 				  track->cb[i].offset, track->maxy);
22540242f74dSAlex Deucher 			return -EINVAL;
22550242f74dSAlex Deucher 		}
22560242f74dSAlex Deucher 	}
22570242f74dSAlex Deucher 	track->cb_dirty = false;
22580242f74dSAlex Deucher 
22590242f74dSAlex Deucher 	if (track->zb_dirty && track->z_enabled) {
22600242f74dSAlex Deucher 		if (track->zb.robj == NULL) {
22610242f74dSAlex Deucher 			DRM_ERROR("[drm] No buffer for z buffer !\n");
22620242f74dSAlex Deucher 			return -EINVAL;
22630242f74dSAlex Deucher 		}
22640242f74dSAlex Deucher 		size = track->zb.pitch * track->zb.cpp * track->maxy;
22650242f74dSAlex Deucher 		size += track->zb.offset;
22660242f74dSAlex Deucher 		if (size > radeon_bo_size(track->zb.robj)) {
22670242f74dSAlex Deucher 			DRM_ERROR("[drm] Buffer too small for z buffer "
22680242f74dSAlex Deucher 				  "(need %lu have %lu) !\n", size,
22690242f74dSAlex Deucher 				  radeon_bo_size(track->zb.robj));
22700242f74dSAlex Deucher 			DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
22710242f74dSAlex Deucher 				  track->zb.pitch, track->zb.cpp,
22720242f74dSAlex Deucher 				  track->zb.offset, track->maxy);
22730242f74dSAlex Deucher 			return -EINVAL;
22740242f74dSAlex Deucher 		}
22750242f74dSAlex Deucher 	}
22760242f74dSAlex Deucher 	track->zb_dirty = false;
22770242f74dSAlex Deucher 
22780242f74dSAlex Deucher 	if (track->aa_dirty && track->aaresolve) {
22790242f74dSAlex Deucher 		if (track->aa.robj == NULL) {
22800242f74dSAlex Deucher 			DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
22810242f74dSAlex Deucher 			return -EINVAL;
22820242f74dSAlex Deucher 		}
22830242f74dSAlex Deucher 		/* I believe the format comes from colorbuffer0. */
22840242f74dSAlex Deucher 		size = track->aa.pitch * track->cb[0].cpp * track->maxy;
22850242f74dSAlex Deucher 		size += track->aa.offset;
22860242f74dSAlex Deucher 		if (size > radeon_bo_size(track->aa.robj)) {
22870242f74dSAlex Deucher 			DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
22880242f74dSAlex Deucher 				  "(need %lu have %lu) !\n", i, size,
22890242f74dSAlex Deucher 				  radeon_bo_size(track->aa.robj));
22900242f74dSAlex Deucher 			DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
22910242f74dSAlex Deucher 				  i, track->aa.pitch, track->cb[0].cpp,
22920242f74dSAlex Deucher 				  track->aa.offset, track->maxy);
22930242f74dSAlex Deucher 			return -EINVAL;
22940242f74dSAlex Deucher 		}
22950242f74dSAlex Deucher 	}
22960242f74dSAlex Deucher 	track->aa_dirty = false;
22970242f74dSAlex Deucher 
22980242f74dSAlex Deucher 	prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
22990242f74dSAlex Deucher 	if (track->vap_vf_cntl & (1 << 14)) {
23000242f74dSAlex Deucher 		nverts = track->vap_alt_nverts;
23010242f74dSAlex Deucher 	} else {
23020242f74dSAlex Deucher 		nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
23030242f74dSAlex Deucher 	}
23040242f74dSAlex Deucher 	switch (prim_walk) {
23050242f74dSAlex Deucher 	case 1:
23060242f74dSAlex Deucher 		for (i = 0; i < track->num_arrays; i++) {
23070242f74dSAlex Deucher 			size = track->arrays[i].esize * track->max_indx * 4;
23080242f74dSAlex Deucher 			if (track->arrays[i].robj == NULL) {
23090242f74dSAlex Deucher 				DRM_ERROR("(PW %u) Vertex array %u no buffer "
23100242f74dSAlex Deucher 					  "bound\n", prim_walk, i);
23110242f74dSAlex Deucher 				return -EINVAL;
23120242f74dSAlex Deucher 			}
23130242f74dSAlex Deucher 			if (size > radeon_bo_size(track->arrays[i].robj)) {
23140242f74dSAlex Deucher 				dev_err(rdev->dev, "(PW %u) Vertex array %u "
23150242f74dSAlex Deucher 					"need %lu dwords have %lu dwords\n",
23160242f74dSAlex Deucher 					prim_walk, i, size >> 2,
23170242f74dSAlex Deucher 					radeon_bo_size(track->arrays[i].robj)
23180242f74dSAlex Deucher 					>> 2);
23190242f74dSAlex Deucher 				DRM_ERROR("Max indices %u\n", track->max_indx);
23200242f74dSAlex Deucher 				return -EINVAL;
23210242f74dSAlex Deucher 			}
23220242f74dSAlex Deucher 		}
23230242f74dSAlex Deucher 		break;
23240242f74dSAlex Deucher 	case 2:
23250242f74dSAlex Deucher 		for (i = 0; i < track->num_arrays; i++) {
23260242f74dSAlex Deucher 			size = track->arrays[i].esize * (nverts - 1) * 4;
23270242f74dSAlex Deucher 			if (track->arrays[i].robj == NULL) {
23280242f74dSAlex Deucher 				DRM_ERROR("(PW %u) Vertex array %u no buffer "
23290242f74dSAlex Deucher 					  "bound\n", prim_walk, i);
23300242f74dSAlex Deucher 				return -EINVAL;
23310242f74dSAlex Deucher 			}
23320242f74dSAlex Deucher 			if (size > radeon_bo_size(track->arrays[i].robj)) {
23330242f74dSAlex Deucher 				dev_err(rdev->dev, "(PW %u) Vertex array %u "
23340242f74dSAlex Deucher 					"need %lu dwords have %lu dwords\n",
23350242f74dSAlex Deucher 					prim_walk, i, size >> 2,
23360242f74dSAlex Deucher 					radeon_bo_size(track->arrays[i].robj)
23370242f74dSAlex Deucher 					>> 2);
23380242f74dSAlex Deucher 				return -EINVAL;
23390242f74dSAlex Deucher 			}
23400242f74dSAlex Deucher 		}
23410242f74dSAlex Deucher 		break;
23420242f74dSAlex Deucher 	case 3:
23430242f74dSAlex Deucher 		size = track->vtx_size * nverts;
23440242f74dSAlex Deucher 		if (size != track->immd_dwords) {
23450242f74dSAlex Deucher 			DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
23460242f74dSAlex Deucher 				  track->immd_dwords, size);
23470242f74dSAlex Deucher 			DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
23480242f74dSAlex Deucher 				  nverts, track->vtx_size);
23490242f74dSAlex Deucher 			return -EINVAL;
23500242f74dSAlex Deucher 		}
23510242f74dSAlex Deucher 		break;
23520242f74dSAlex Deucher 	default:
23530242f74dSAlex Deucher 		DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
23540242f74dSAlex Deucher 			  prim_walk);
23550242f74dSAlex Deucher 		return -EINVAL;
23560242f74dSAlex Deucher 	}
23570242f74dSAlex Deucher 
23580242f74dSAlex Deucher 	if (track->tex_dirty) {
23590242f74dSAlex Deucher 		track->tex_dirty = false;
23600242f74dSAlex Deucher 		return r100_cs_track_texture_check(rdev, track);
23610242f74dSAlex Deucher 	}
23620242f74dSAlex Deucher 	return 0;
23630242f74dSAlex Deucher }
23640242f74dSAlex Deucher 
23650242f74dSAlex Deucher void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
23660242f74dSAlex Deucher {
23670242f74dSAlex Deucher 	unsigned i, face;
23680242f74dSAlex Deucher 
23690242f74dSAlex Deucher 	track->cb_dirty = true;
23700242f74dSAlex Deucher 	track->zb_dirty = true;
23710242f74dSAlex Deucher 	track->tex_dirty = true;
23720242f74dSAlex Deucher 	track->aa_dirty = true;
23730242f74dSAlex Deucher 
23740242f74dSAlex Deucher 	if (rdev->family < CHIP_R300) {
23750242f74dSAlex Deucher 		track->num_cb = 1;
23760242f74dSAlex Deucher 		if (rdev->family <= CHIP_RS200)
23770242f74dSAlex Deucher 			track->num_texture = 3;
23780242f74dSAlex Deucher 		else
23790242f74dSAlex Deucher 			track->num_texture = 6;
23800242f74dSAlex Deucher 		track->maxy = 2048;
23810242f74dSAlex Deucher 		track->separate_cube = 1;
23820242f74dSAlex Deucher 	} else {
23830242f74dSAlex Deucher 		track->num_cb = 4;
23840242f74dSAlex Deucher 		track->num_texture = 16;
23850242f74dSAlex Deucher 		track->maxy = 4096;
23860242f74dSAlex Deucher 		track->separate_cube = 0;
23870242f74dSAlex Deucher 		track->aaresolve = false;
23880242f74dSAlex Deucher 		track->aa.robj = NULL;
23890242f74dSAlex Deucher 	}
23900242f74dSAlex Deucher 
23910242f74dSAlex Deucher 	for (i = 0; i < track->num_cb; i++) {
23920242f74dSAlex Deucher 		track->cb[i].robj = NULL;
23930242f74dSAlex Deucher 		track->cb[i].pitch = 8192;
23940242f74dSAlex Deucher 		track->cb[i].cpp = 16;
23950242f74dSAlex Deucher 		track->cb[i].offset = 0;
23960242f74dSAlex Deucher 	}
23970242f74dSAlex Deucher 	track->z_enabled = true;
23980242f74dSAlex Deucher 	track->zb.robj = NULL;
23990242f74dSAlex Deucher 	track->zb.pitch = 8192;
24000242f74dSAlex Deucher 	track->zb.cpp = 4;
24010242f74dSAlex Deucher 	track->zb.offset = 0;
24020242f74dSAlex Deucher 	track->vtx_size = 0x7F;
24030242f74dSAlex Deucher 	track->immd_dwords = 0xFFFFFFFFUL;
24040242f74dSAlex Deucher 	track->num_arrays = 11;
24050242f74dSAlex Deucher 	track->max_indx = 0x00FFFFFFUL;
24060242f74dSAlex Deucher 	for (i = 0; i < track->num_arrays; i++) {
24070242f74dSAlex Deucher 		track->arrays[i].robj = NULL;
24080242f74dSAlex Deucher 		track->arrays[i].esize = 0x7F;
24090242f74dSAlex Deucher 	}
24100242f74dSAlex Deucher 	for (i = 0; i < track->num_texture; i++) {
24110242f74dSAlex Deucher 		track->textures[i].compress_format = R100_TRACK_COMP_NONE;
24120242f74dSAlex Deucher 		track->textures[i].pitch = 16536;
24130242f74dSAlex Deucher 		track->textures[i].width = 16536;
24140242f74dSAlex Deucher 		track->textures[i].height = 16536;
24150242f74dSAlex Deucher 		track->textures[i].width_11 = 1 << 11;
24160242f74dSAlex Deucher 		track->textures[i].height_11 = 1 << 11;
24170242f74dSAlex Deucher 		track->textures[i].num_levels = 12;
24180242f74dSAlex Deucher 		if (rdev->family <= CHIP_RS200) {
24190242f74dSAlex Deucher 			track->textures[i].tex_coord_type = 0;
24200242f74dSAlex Deucher 			track->textures[i].txdepth = 0;
24210242f74dSAlex Deucher 		} else {
24220242f74dSAlex Deucher 			track->textures[i].txdepth = 16;
24230242f74dSAlex Deucher 			track->textures[i].tex_coord_type = 1;
24240242f74dSAlex Deucher 		}
24250242f74dSAlex Deucher 		track->textures[i].cpp = 64;
24260242f74dSAlex Deucher 		track->textures[i].robj = NULL;
24270242f74dSAlex Deucher 		/* CS IB emission code makes sure texture unit are disabled */
24280242f74dSAlex Deucher 		track->textures[i].enabled = false;
24290242f74dSAlex Deucher 		track->textures[i].lookup_disable = false;
24300242f74dSAlex Deucher 		track->textures[i].roundup_w = true;
24310242f74dSAlex Deucher 		track->textures[i].roundup_h = true;
24320242f74dSAlex Deucher 		if (track->separate_cube)
24330242f74dSAlex Deucher 			for (face = 0; face < 5; face++) {
24340242f74dSAlex Deucher 				track->textures[i].cube_info[face].robj = NULL;
24350242f74dSAlex Deucher 				track->textures[i].cube_info[face].width = 16536;
24360242f74dSAlex Deucher 				track->textures[i].cube_info[face].height = 16536;
24370242f74dSAlex Deucher 				track->textures[i].cube_info[face].offset = 0;
24380242f74dSAlex Deucher 			}
24390242f74dSAlex Deucher 	}
24400242f74dSAlex Deucher }
2441771fe6b9SJerome Glisse 
2442771fe6b9SJerome Glisse /*
2443771fe6b9SJerome Glisse  * Global GPU functions
2444771fe6b9SJerome Glisse  */
24451109ca09SLauri Kasanen static void r100_errata(struct radeon_device *rdev)
2446771fe6b9SJerome Glisse {
2447771fe6b9SJerome Glisse 	rdev->pll_errata = 0;
2448771fe6b9SJerome Glisse 
2449771fe6b9SJerome Glisse 	if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
2450771fe6b9SJerome Glisse 		rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
2451771fe6b9SJerome Glisse 	}
2452771fe6b9SJerome Glisse 
2453771fe6b9SJerome Glisse 	if (rdev->family == CHIP_RV100 ||
2454771fe6b9SJerome Glisse 	    rdev->family == CHIP_RS100 ||
2455771fe6b9SJerome Glisse 	    rdev->family == CHIP_RS200) {
2456771fe6b9SJerome Glisse 		rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
2457771fe6b9SJerome Glisse 	}
2458771fe6b9SJerome Glisse }
2459771fe6b9SJerome Glisse 
24601109ca09SLauri Kasanen static int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
2461771fe6b9SJerome Glisse {
2462771fe6b9SJerome Glisse 	unsigned i;
2463771fe6b9SJerome Glisse 	uint32_t tmp;
2464771fe6b9SJerome Glisse 
2465771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2466771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
2467771fe6b9SJerome Glisse 		if (tmp >= n) {
2468771fe6b9SJerome Glisse 			return 0;
2469771fe6b9SJerome Glisse 		}
2470771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2471771fe6b9SJerome Glisse 	}
2472771fe6b9SJerome Glisse 	return -1;
2473771fe6b9SJerome Glisse }
2474771fe6b9SJerome Glisse 
2475771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev)
2476771fe6b9SJerome Glisse {
2477771fe6b9SJerome Glisse 	unsigned i;
2478771fe6b9SJerome Glisse 	uint32_t tmp;
2479771fe6b9SJerome Glisse 
2480771fe6b9SJerome Glisse 	if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
2481771fe6b9SJerome Glisse 		printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
2482771fe6b9SJerome Glisse 		       " Bad things might happen.\n");
2483771fe6b9SJerome Glisse 	}
2484771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2485771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_RBBM_STATUS);
24864612dc97SAlex Deucher 		if (!(tmp & RADEON_RBBM_ACTIVE)) {
2487771fe6b9SJerome Glisse 			return 0;
2488771fe6b9SJerome Glisse 		}
2489771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2490771fe6b9SJerome Glisse 	}
2491771fe6b9SJerome Glisse 	return -1;
2492771fe6b9SJerome Glisse }
2493771fe6b9SJerome Glisse 
2494771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev)
2495771fe6b9SJerome Glisse {
2496771fe6b9SJerome Glisse 	unsigned i;
2497771fe6b9SJerome Glisse 	uint32_t tmp;
2498771fe6b9SJerome Glisse 
2499771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2500771fe6b9SJerome Glisse 		/* read MC_STATUS */
25014612dc97SAlex Deucher 		tmp = RREG32(RADEON_MC_STATUS);
25024612dc97SAlex Deucher 		if (tmp & RADEON_MC_IDLE) {
2503771fe6b9SJerome Glisse 			return 0;
2504771fe6b9SJerome Glisse 		}
2505771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2506771fe6b9SJerome Glisse 	}
2507771fe6b9SJerome Glisse 	return -1;
2508771fe6b9SJerome Glisse }
2509771fe6b9SJerome Glisse 
2510e32eb50dSChristian König bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
2511771fe6b9SJerome Glisse {
2512225758d8SJerome Glisse 	u32 rbbm_status;
2513771fe6b9SJerome Glisse 
2514225758d8SJerome Glisse 	rbbm_status = RREG32(R_000E40_RBBM_STATUS);
2515225758d8SJerome Glisse 	if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
2516ff212f25SChristian König 		radeon_ring_lockup_update(rdev, ring);
2517225758d8SJerome Glisse 		return false;
2518225758d8SJerome Glisse 	}
2519069211e5SChristian König 	return radeon_ring_test_lockup(rdev, ring);
2520225758d8SJerome Glisse }
2521225758d8SJerome Glisse 
252274da01dcSAlex Deucher /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
252374da01dcSAlex Deucher void r100_enable_bm(struct radeon_device *rdev)
252474da01dcSAlex Deucher {
252574da01dcSAlex Deucher 	uint32_t tmp;
252674da01dcSAlex Deucher 	/* Enable bus mastering */
252774da01dcSAlex Deucher 	tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
252874da01dcSAlex Deucher 	WREG32(RADEON_BUS_CNTL, tmp);
252974da01dcSAlex Deucher }
253074da01dcSAlex Deucher 
253190aca4d2SJerome Glisse void r100_bm_disable(struct radeon_device *rdev)
253290aca4d2SJerome Glisse {
253390aca4d2SJerome Glisse 	u32 tmp;
253490aca4d2SJerome Glisse 
253590aca4d2SJerome Glisse 	/* disable bus mastering */
253690aca4d2SJerome Glisse 	tmp = RREG32(R_000030_BUS_CNTL);
253790aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
2538771fe6b9SJerome Glisse 	mdelay(1);
253990aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
254090aca4d2SJerome Glisse 	mdelay(1);
254190aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
254290aca4d2SJerome Glisse 	tmp = RREG32(RADEON_BUS_CNTL);
254390aca4d2SJerome Glisse 	mdelay(1);
2544642ce525SMichel Dänzer 	pci_clear_master(rdev->pdev);
254590aca4d2SJerome Glisse 	mdelay(1);
254690aca4d2SJerome Glisse }
254790aca4d2SJerome Glisse 
2548a2d07b74SJerome Glisse int r100_asic_reset(struct radeon_device *rdev)
2549771fe6b9SJerome Glisse {
255090aca4d2SJerome Glisse 	struct r100_mc_save save;
255190aca4d2SJerome Glisse 	u32 status, tmp;
255225b2ec5bSAlex Deucher 	int ret = 0;
2553771fe6b9SJerome Glisse 
255490aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
255590aca4d2SJerome Glisse 	if (!G_000E40_GUI_ACTIVE(status)) {
2556771fe6b9SJerome Glisse 		return 0;
2557771fe6b9SJerome Glisse 	}
255825b2ec5bSAlex Deucher 	r100_mc_stop(rdev, &save);
255990aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
256090aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
256190aca4d2SJerome Glisse 	/* stop CP */
256290aca4d2SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, 0);
256390aca4d2SJerome Glisse 	tmp = RREG32(RADEON_CP_RB_CNTL);
256490aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
256590aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_RPTR_WR, 0);
256690aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_WPTR, 0);
256790aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp);
256890aca4d2SJerome Glisse 	/* save PCI state */
256990aca4d2SJerome Glisse 	pci_save_state(rdev->pdev);
257090aca4d2SJerome Glisse 	/* disable bus mastering */
257190aca4d2SJerome Glisse 	r100_bm_disable(rdev);
257290aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
257390aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_RE(1) |
257490aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_PP(1) |
257590aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_RB(1));
257690aca4d2SJerome Glisse 	RREG32(R_0000F0_RBBM_SOFT_RESET);
257790aca4d2SJerome Glisse 	mdelay(500);
257890aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
257990aca4d2SJerome Glisse 	mdelay(1);
258090aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
258190aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2582771fe6b9SJerome Glisse 	/* reset CP */
258390aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
258490aca4d2SJerome Glisse 	RREG32(R_0000F0_RBBM_SOFT_RESET);
258590aca4d2SJerome Glisse 	mdelay(500);
258690aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
258790aca4d2SJerome Glisse 	mdelay(1);
258890aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
258990aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
259090aca4d2SJerome Glisse 	/* restore PCI & busmastering */
259190aca4d2SJerome Glisse 	pci_restore_state(rdev->pdev);
259290aca4d2SJerome Glisse 	r100_enable_bm(rdev);
2593771fe6b9SJerome Glisse 	/* Check if GPU is idle */
259490aca4d2SJerome Glisse 	if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
259590aca4d2SJerome Glisse 		G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
259690aca4d2SJerome Glisse 		dev_err(rdev->dev, "failed to reset GPU\n");
259725b2ec5bSAlex Deucher 		ret = -1;
259825b2ec5bSAlex Deucher 	} else
259990aca4d2SJerome Glisse 		dev_info(rdev->dev, "GPU reset succeed\n");
260025b2ec5bSAlex Deucher 	r100_mc_resume(rdev, &save);
260125b2ec5bSAlex Deucher 	return ret;
2602771fe6b9SJerome Glisse }
2603771fe6b9SJerome Glisse 
260492cde00cSAlex Deucher void r100_set_common_regs(struct radeon_device *rdev)
260592cde00cSAlex Deucher {
26062739d49cSAlex Deucher 	struct drm_device *dev = rdev->ddev;
26072739d49cSAlex Deucher 	bool force_dac2 = false;
2608d668046cSDave Airlie 	u32 tmp;
26092739d49cSAlex Deucher 
261092cde00cSAlex Deucher 	/* set these so they don't interfere with anything */
261192cde00cSAlex Deucher 	WREG32(RADEON_OV0_SCALE_CNTL, 0);
261292cde00cSAlex Deucher 	WREG32(RADEON_SUBPIC_CNTL, 0);
261392cde00cSAlex Deucher 	WREG32(RADEON_VIPH_CONTROL, 0);
261492cde00cSAlex Deucher 	WREG32(RADEON_I2C_CNTL_1, 0);
261592cde00cSAlex Deucher 	WREG32(RADEON_DVI_I2C_CNTL_1, 0);
261692cde00cSAlex Deucher 	WREG32(RADEON_CAP0_TRIG_CNTL, 0);
261792cde00cSAlex Deucher 	WREG32(RADEON_CAP1_TRIG_CNTL, 0);
26182739d49cSAlex Deucher 
26192739d49cSAlex Deucher 	/* always set up dac2 on rn50 and some rv100 as lots
26202739d49cSAlex Deucher 	 * of servers seem to wire it up to a VGA port but
26212739d49cSAlex Deucher 	 * don't report it in the bios connector
26222739d49cSAlex Deucher 	 * table.
26232739d49cSAlex Deucher 	 */
26242739d49cSAlex Deucher 	switch (dev->pdev->device) {
26252739d49cSAlex Deucher 		/* RN50 */
26262739d49cSAlex Deucher 	case 0x515e:
26272739d49cSAlex Deucher 	case 0x5969:
26282739d49cSAlex Deucher 		force_dac2 = true;
26292739d49cSAlex Deucher 		break;
26302739d49cSAlex Deucher 		/* RV100*/
26312739d49cSAlex Deucher 	case 0x5159:
26322739d49cSAlex Deucher 	case 0x515a:
26332739d49cSAlex Deucher 		/* DELL triple head servers */
26342739d49cSAlex Deucher 		if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
26352739d49cSAlex Deucher 		    ((dev->pdev->subsystem_device == 0x016c) ||
26362739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016d) ||
26372739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016e) ||
26382739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016f) ||
26392739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x0170) ||
26402739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x017d) ||
26412739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x017e) ||
26422739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x0183) ||
26432739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x018a) ||
26442739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x019a)))
26452739d49cSAlex Deucher 			force_dac2 = true;
26462739d49cSAlex Deucher 		break;
26472739d49cSAlex Deucher 	}
26482739d49cSAlex Deucher 
26492739d49cSAlex Deucher 	if (force_dac2) {
26502739d49cSAlex Deucher 		u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
26512739d49cSAlex Deucher 		u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
26522739d49cSAlex Deucher 		u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
26532739d49cSAlex Deucher 
26542739d49cSAlex Deucher 		/* For CRT on DAC2, don't turn it on if BIOS didn't
26552739d49cSAlex Deucher 		   enable it, even it's detected.
26562739d49cSAlex Deucher 		*/
26572739d49cSAlex Deucher 
26582739d49cSAlex Deucher 		/* force it to crtc0 */
26592739d49cSAlex Deucher 		dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
26602739d49cSAlex Deucher 		dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
26612739d49cSAlex Deucher 		disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
26622739d49cSAlex Deucher 
26632739d49cSAlex Deucher 		/* set up the TV DAC */
26642739d49cSAlex Deucher 		tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
26652739d49cSAlex Deucher 				 RADEON_TV_DAC_STD_MASK |
26662739d49cSAlex Deucher 				 RADEON_TV_DAC_RDACPD |
26672739d49cSAlex Deucher 				 RADEON_TV_DAC_GDACPD |
26682739d49cSAlex Deucher 				 RADEON_TV_DAC_BDACPD |
26692739d49cSAlex Deucher 				 RADEON_TV_DAC_BGADJ_MASK |
26702739d49cSAlex Deucher 				 RADEON_TV_DAC_DACADJ_MASK);
26712739d49cSAlex Deucher 		tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
26722739d49cSAlex Deucher 				RADEON_TV_DAC_NHOLD |
26732739d49cSAlex Deucher 				RADEON_TV_DAC_STD_PS2 |
26742739d49cSAlex Deucher 				(0x58 << 16));
26752739d49cSAlex Deucher 
26762739d49cSAlex Deucher 		WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
26772739d49cSAlex Deucher 		WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
26782739d49cSAlex Deucher 		WREG32(RADEON_DAC_CNTL2, dac2_cntl);
26792739d49cSAlex Deucher 	}
2680d668046cSDave Airlie 
2681d668046cSDave Airlie 	/* switch PM block to ACPI mode */
2682d668046cSDave Airlie 	tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
2683d668046cSDave Airlie 	tmp &= ~RADEON_PM_MODE_SEL;
2684d668046cSDave Airlie 	WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
2685d668046cSDave Airlie 
268692cde00cSAlex Deucher }
2687771fe6b9SJerome Glisse 
2688771fe6b9SJerome Glisse /*
2689771fe6b9SJerome Glisse  * VRAM info
2690771fe6b9SJerome Glisse  */
2691771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev)
2692771fe6b9SJerome Glisse {
2693771fe6b9SJerome Glisse 	uint32_t tmp;
2694771fe6b9SJerome Glisse 
2695771fe6b9SJerome Glisse 	rdev->mc.vram_is_ddr = false;
2696771fe6b9SJerome Glisse 	if (rdev->flags & RADEON_IS_IGP)
2697771fe6b9SJerome Glisse 		rdev->mc.vram_is_ddr = true;
2698771fe6b9SJerome Glisse 	else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
2699771fe6b9SJerome Glisse 		rdev->mc.vram_is_ddr = true;
2700771fe6b9SJerome Glisse 	if ((rdev->family == CHIP_RV100) ||
2701771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS100) ||
2702771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS200)) {
2703771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_MEM_CNTL);
2704771fe6b9SJerome Glisse 		if (tmp & RV100_HALF_MODE) {
2705771fe6b9SJerome Glisse 			rdev->mc.vram_width = 32;
2706771fe6b9SJerome Glisse 		} else {
2707771fe6b9SJerome Glisse 			rdev->mc.vram_width = 64;
2708771fe6b9SJerome Glisse 		}
2709771fe6b9SJerome Glisse 		if (rdev->flags & RADEON_SINGLE_CRTC) {
2710771fe6b9SJerome Glisse 			rdev->mc.vram_width /= 4;
2711771fe6b9SJerome Glisse 			rdev->mc.vram_is_ddr = true;
2712771fe6b9SJerome Glisse 		}
2713771fe6b9SJerome Glisse 	} else if (rdev->family <= CHIP_RV280) {
2714771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_MEM_CNTL);
2715771fe6b9SJerome Glisse 		if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
2716771fe6b9SJerome Glisse 			rdev->mc.vram_width = 128;
2717771fe6b9SJerome Glisse 		} else {
2718771fe6b9SJerome Glisse 			rdev->mc.vram_width = 64;
2719771fe6b9SJerome Glisse 		}
2720771fe6b9SJerome Glisse 	} else {
2721771fe6b9SJerome Glisse 		/* newer IGPs */
2722771fe6b9SJerome Glisse 		rdev->mc.vram_width = 128;
2723771fe6b9SJerome Glisse 	}
2724771fe6b9SJerome Glisse }
2725771fe6b9SJerome Glisse 
27262a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev)
2727771fe6b9SJerome Glisse {
27282a0f8918SDave Airlie 	u32 aper_size;
27292a0f8918SDave Airlie 	u8 byte;
27302a0f8918SDave Airlie 
27312a0f8918SDave Airlie 	aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
27322a0f8918SDave Airlie 
27332a0f8918SDave Airlie 	/* Set HDP_APER_CNTL only on cards that are known not to be broken,
27342a0f8918SDave Airlie 	 * that is has the 2nd generation multifunction PCI interface
27352a0f8918SDave Airlie 	 */
27362a0f8918SDave Airlie 	if (rdev->family == CHIP_RV280 ||
27372a0f8918SDave Airlie 	    rdev->family >= CHIP_RV350) {
27382a0f8918SDave Airlie 		WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
27392a0f8918SDave Airlie 		       ~RADEON_HDP_APER_CNTL);
27402a0f8918SDave Airlie 		DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
27412a0f8918SDave Airlie 		return aper_size * 2;
27422a0f8918SDave Airlie 	}
27432a0f8918SDave Airlie 
27442a0f8918SDave Airlie 	/* Older cards have all sorts of funny issues to deal with. First
27452a0f8918SDave Airlie 	 * check if it's a multifunction card by reading the PCI config
27462a0f8918SDave Airlie 	 * header type... Limit those to one aperture size
27472a0f8918SDave Airlie 	 */
27482a0f8918SDave Airlie 	pci_read_config_byte(rdev->pdev, 0xe, &byte);
27492a0f8918SDave Airlie 	if (byte & 0x80) {
27502a0f8918SDave Airlie 		DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
27512a0f8918SDave Airlie 		DRM_INFO("Limiting VRAM to one aperture\n");
27522a0f8918SDave Airlie 		return aper_size;
27532a0f8918SDave Airlie 	}
27542a0f8918SDave Airlie 
27552a0f8918SDave Airlie 	/* Single function older card. We read HDP_APER_CNTL to see how the BIOS
27562a0f8918SDave Airlie 	 * have set it up. We don't write this as it's broken on some ASICs but
27572a0f8918SDave Airlie 	 * we expect the BIOS to have done the right thing (might be too optimistic...)
27582a0f8918SDave Airlie 	 */
27592a0f8918SDave Airlie 	if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
27602a0f8918SDave Airlie 		return aper_size * 2;
27612a0f8918SDave Airlie 	return aper_size;
27622a0f8918SDave Airlie }
27632a0f8918SDave Airlie 
27642a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev)
27652a0f8918SDave Airlie {
27662a0f8918SDave Airlie 	u64 config_aper_size;
27672a0f8918SDave Airlie 
2768d594e46aSJerome Glisse 	/* work out accessible VRAM */
276901d73a69SJordan Crouse 	rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
277001d73a69SJordan Crouse 	rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
277151e5fcd3SJerome Glisse 	rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
277251e5fcd3SJerome Glisse 	/* FIXME we don't use the second aperture yet when we could use it */
277351e5fcd3SJerome Glisse 	if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
277451e5fcd3SJerome Glisse 		rdev->mc.visible_vram_size = rdev->mc.aper_size;
27752a0f8918SDave Airlie 	config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2776771fe6b9SJerome Glisse 	if (rdev->flags & RADEON_IS_IGP) {
2777771fe6b9SJerome Glisse 		uint32_t tom;
2778771fe6b9SJerome Glisse 		/* read NB_TOM to get the amount of ram stolen for the GPU */
2779771fe6b9SJerome Glisse 		tom = RREG32(RADEON_NB_TOM);
27807a50f01aSDave Airlie 		rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
27817a50f01aSDave Airlie 		WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
27827a50f01aSDave Airlie 		rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2783771fe6b9SJerome Glisse 	} else {
27847a50f01aSDave Airlie 		rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
2785771fe6b9SJerome Glisse 		/* Some production boards of m6 will report 0
2786771fe6b9SJerome Glisse 		 * if it's 8 MB
2787771fe6b9SJerome Glisse 		 */
27887a50f01aSDave Airlie 		if (rdev->mc.real_vram_size == 0) {
27897a50f01aSDave Airlie 			rdev->mc.real_vram_size = 8192 * 1024;
27907a50f01aSDave Airlie 			WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2791771fe6b9SJerome Glisse 		}
27922a0f8918SDave Airlie 		/* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
2793d594e46aSJerome Glisse 		 * Novell bug 204882 + along with lots of ubuntu ones
2794d594e46aSJerome Glisse 		 */
2795b7d8cce5SAlex Deucher 		if (rdev->mc.aper_size > config_aper_size)
2796b7d8cce5SAlex Deucher 			config_aper_size = rdev->mc.aper_size;
2797b7d8cce5SAlex Deucher 
27987a50f01aSDave Airlie 		if (config_aper_size > rdev->mc.real_vram_size)
27997a50f01aSDave Airlie 			rdev->mc.mc_vram_size = config_aper_size;
28007a50f01aSDave Airlie 		else
28017a50f01aSDave Airlie 			rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2802771fe6b9SJerome Glisse 	}
2803d594e46aSJerome Glisse }
28042a0f8918SDave Airlie 
280528d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state)
280628d52043SDave Airlie {
280728d52043SDave Airlie 	uint32_t temp;
280828d52043SDave Airlie 
280928d52043SDave Airlie 	temp = RREG32(RADEON_CONFIG_CNTL);
281028d52043SDave Airlie 	if (state == false) {
2811d75ee3beSAlex Deucher 		temp &= ~RADEON_CFG_VGA_RAM_EN;
2812d75ee3beSAlex Deucher 		temp |= RADEON_CFG_VGA_IO_DIS;
281328d52043SDave Airlie 	} else {
2814d75ee3beSAlex Deucher 		temp &= ~RADEON_CFG_VGA_IO_DIS;
281528d52043SDave Airlie 	}
281628d52043SDave Airlie 	WREG32(RADEON_CONFIG_CNTL, temp);
281728d52043SDave Airlie }
281828d52043SDave Airlie 
28191109ca09SLauri Kasanen static void r100_mc_init(struct radeon_device *rdev)
28202a0f8918SDave Airlie {
2821d594e46aSJerome Glisse 	u64 base;
28222a0f8918SDave Airlie 
2823d594e46aSJerome Glisse 	r100_vram_get_type(rdev);
28242a0f8918SDave Airlie 	r100_vram_init_sizes(rdev);
2825d594e46aSJerome Glisse 	base = rdev->mc.aper_base;
2826d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_IGP)
2827d594e46aSJerome Glisse 		base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
2828d594e46aSJerome Glisse 	radeon_vram_location(rdev, &rdev->mc, base);
28298d369bb1SAlex Deucher 	rdev->mc.gtt_base_align = 0;
2830d594e46aSJerome Glisse 	if (!(rdev->flags & RADEON_IS_AGP))
2831d594e46aSJerome Glisse 		radeon_gtt_location(rdev, &rdev->mc);
2832f47299c5SAlex Deucher 	radeon_update_bandwidth_info(rdev);
2833771fe6b9SJerome Glisse }
2834771fe6b9SJerome Glisse 
2835771fe6b9SJerome Glisse 
2836771fe6b9SJerome Glisse /*
2837771fe6b9SJerome Glisse  * Indirect registers accessor
2838771fe6b9SJerome Glisse  */
2839771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev)
2840771fe6b9SJerome Glisse {
28414ce9198eSAlex Deucher 	if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
2842771fe6b9SJerome Glisse 		(void)RREG32(RADEON_CLOCK_CNTL_DATA);
2843771fe6b9SJerome Glisse 		(void)RREG32(RADEON_CRTC_GEN_CNTL);
2844771fe6b9SJerome Glisse 	}
28454ce9198eSAlex Deucher }
2846771fe6b9SJerome Glisse 
2847771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev)
2848771fe6b9SJerome Glisse {
2849771fe6b9SJerome Glisse 	/* This workarounds is necessary on RV100, RS100 and RS200 chips
2850771fe6b9SJerome Glisse 	 * or the chip could hang on a subsequent access
2851771fe6b9SJerome Glisse 	 */
2852771fe6b9SJerome Glisse 	if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
28534de833c3SArnd Bergmann 		mdelay(5);
2854771fe6b9SJerome Glisse 	}
2855771fe6b9SJerome Glisse 
2856771fe6b9SJerome Glisse 	/* This function is required to workaround a hardware bug in some (all?)
2857771fe6b9SJerome Glisse 	 * revisions of the R300.  This workaround should be called after every
2858771fe6b9SJerome Glisse 	 * CLOCK_CNTL_INDEX register access.  If not, register reads afterward
2859771fe6b9SJerome Glisse 	 * may not be correct.
2860771fe6b9SJerome Glisse 	 */
2861771fe6b9SJerome Glisse 	if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
2862771fe6b9SJerome Glisse 		uint32_t save, tmp;
2863771fe6b9SJerome Glisse 
2864771fe6b9SJerome Glisse 		save = RREG32(RADEON_CLOCK_CNTL_INDEX);
2865771fe6b9SJerome Glisse 		tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
2866771fe6b9SJerome Glisse 		WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
2867771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
2868771fe6b9SJerome Glisse 		WREG32(RADEON_CLOCK_CNTL_INDEX, save);
2869771fe6b9SJerome Glisse 	}
2870771fe6b9SJerome Glisse }
2871771fe6b9SJerome Glisse 
2872771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
2873771fe6b9SJerome Glisse {
28740a5b7b0bSAlex Deucher 	unsigned long flags;
2875771fe6b9SJerome Glisse 	uint32_t data;
2876771fe6b9SJerome Glisse 
28770a5b7b0bSAlex Deucher 	spin_lock_irqsave(&rdev->pll_idx_lock, flags);
2878771fe6b9SJerome Glisse 	WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
2879771fe6b9SJerome Glisse 	r100_pll_errata_after_index(rdev);
2880771fe6b9SJerome Glisse 	data = RREG32(RADEON_CLOCK_CNTL_DATA);
2881771fe6b9SJerome Glisse 	r100_pll_errata_after_data(rdev);
28820a5b7b0bSAlex Deucher 	spin_unlock_irqrestore(&rdev->pll_idx_lock, flags);
2883771fe6b9SJerome Glisse 	return data;
2884771fe6b9SJerome Glisse }
2885771fe6b9SJerome Glisse 
2886771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2887771fe6b9SJerome Glisse {
28880a5b7b0bSAlex Deucher 	unsigned long flags;
28890a5b7b0bSAlex Deucher 
28900a5b7b0bSAlex Deucher 	spin_lock_irqsave(&rdev->pll_idx_lock, flags);
2891771fe6b9SJerome Glisse 	WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
2892771fe6b9SJerome Glisse 	r100_pll_errata_after_index(rdev);
2893771fe6b9SJerome Glisse 	WREG32(RADEON_CLOCK_CNTL_DATA, v);
2894771fe6b9SJerome Glisse 	r100_pll_errata_after_data(rdev);
28950a5b7b0bSAlex Deucher 	spin_unlock_irqrestore(&rdev->pll_idx_lock, flags);
2896771fe6b9SJerome Glisse }
2897771fe6b9SJerome Glisse 
28981109ca09SLauri Kasanen static void r100_set_safe_registers(struct radeon_device *rdev)
2899068a117cSJerome Glisse {
2900551ebd83SDave Airlie 	if (ASIC_IS_RN50(rdev)) {
2901551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
2902551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
2903551ebd83SDave Airlie 	} else if (rdev->family < CHIP_R200) {
2904551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
2905551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
2906551ebd83SDave Airlie 	} else {
2907d4550907SJerome Glisse 		r200_set_safe_registers(rdev);
2908551ebd83SDave Airlie 	}
2909068a117cSJerome Glisse }
2910068a117cSJerome Glisse 
2911771fe6b9SJerome Glisse /*
2912771fe6b9SJerome Glisse  * Debugfs info
2913771fe6b9SJerome Glisse  */
2914771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2915771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
2916771fe6b9SJerome Glisse {
2917771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2918771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2919771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2920771fe6b9SJerome Glisse 	uint32_t reg, value;
2921771fe6b9SJerome Glisse 	unsigned i;
2922771fe6b9SJerome Glisse 
2923771fe6b9SJerome Glisse 	seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
2924771fe6b9SJerome Glisse 	seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
2925771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2926771fe6b9SJerome Glisse 	for (i = 0; i < 64; i++) {
2927771fe6b9SJerome Glisse 		WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
2928771fe6b9SJerome Glisse 		reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
2929771fe6b9SJerome Glisse 		WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
2930771fe6b9SJerome Glisse 		value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
2931771fe6b9SJerome Glisse 		seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
2932771fe6b9SJerome Glisse 	}
2933771fe6b9SJerome Glisse 	return 0;
2934771fe6b9SJerome Glisse }
2935771fe6b9SJerome Glisse 
2936771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
2937771fe6b9SJerome Glisse {
2938771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2939771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2940771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2941e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
2942771fe6b9SJerome Glisse 	uint32_t rdp, wdp;
2943771fe6b9SJerome Glisse 	unsigned count, i, j;
2944771fe6b9SJerome Glisse 
2945e32eb50dSChristian König 	radeon_ring_free_size(rdev, ring);
2946771fe6b9SJerome Glisse 	rdp = RREG32(RADEON_CP_RB_RPTR);
2947771fe6b9SJerome Glisse 	wdp = RREG32(RADEON_CP_RB_WPTR);
2948e32eb50dSChristian König 	count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
2949771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2950771fe6b9SJerome Glisse 	seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
2951771fe6b9SJerome Glisse 	seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
2952e32eb50dSChristian König 	seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
2953771fe6b9SJerome Glisse 	seq_printf(m, "%u dwords in ring\n", count);
29540eb3448aSAlex Ivanov 	if (ring->ready) {
2955771fe6b9SJerome Glisse 		for (j = 0; j <= count; j++) {
2956e32eb50dSChristian König 			i = (rdp + j) & ring->ptr_mask;
2957e32eb50dSChristian König 			seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
2958771fe6b9SJerome Glisse 		}
29590eb3448aSAlex Ivanov 	}
2960771fe6b9SJerome Glisse 	return 0;
2961771fe6b9SJerome Glisse }
2962771fe6b9SJerome Glisse 
2963771fe6b9SJerome Glisse 
2964771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
2965771fe6b9SJerome Glisse {
2966771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2967771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2968771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2969771fe6b9SJerome Glisse 	uint32_t csq_stat, csq2_stat, tmp;
2970771fe6b9SJerome Glisse 	unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
2971771fe6b9SJerome Glisse 	unsigned i;
2972771fe6b9SJerome Glisse 
2973771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2974771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
2975771fe6b9SJerome Glisse 	csq_stat = RREG32(RADEON_CP_CSQ_STAT);
2976771fe6b9SJerome Glisse 	csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
2977771fe6b9SJerome Glisse 	r_rptr = (csq_stat >> 0) & 0x3ff;
2978771fe6b9SJerome Glisse 	r_wptr = (csq_stat >> 10) & 0x3ff;
2979771fe6b9SJerome Glisse 	ib1_rptr = (csq_stat >> 20) & 0x3ff;
2980771fe6b9SJerome Glisse 	ib1_wptr = (csq2_stat >> 0) & 0x3ff;
2981771fe6b9SJerome Glisse 	ib2_rptr = (csq2_stat >> 10) & 0x3ff;
2982771fe6b9SJerome Glisse 	ib2_wptr = (csq2_stat >> 20) & 0x3ff;
2983771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
2984771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
2985771fe6b9SJerome Glisse 	seq_printf(m, "Ring rptr %u\n", r_rptr);
2986771fe6b9SJerome Glisse 	seq_printf(m, "Ring wptr %u\n", r_wptr);
2987771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
2988771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
2989771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
2990771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
2991771fe6b9SJerome Glisse 	/* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
2992771fe6b9SJerome Glisse 	 * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
2993771fe6b9SJerome Glisse 	seq_printf(m, "Ring fifo:\n");
2994771fe6b9SJerome Glisse 	for (i = 0; i < 256; i++) {
2995771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2996771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2997771fe6b9SJerome Glisse 		seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
2998771fe6b9SJerome Glisse 	}
2999771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 fifo:\n");
3000771fe6b9SJerome Glisse 	for (i = 256; i <= 512; i++) {
3001771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
3002771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
3003771fe6b9SJerome Glisse 		seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
3004771fe6b9SJerome Glisse 	}
3005771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 fifo:\n");
3006771fe6b9SJerome Glisse 	for (i = 640; i < ib1_wptr; i++) {
3007771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
3008771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
3009771fe6b9SJerome Glisse 		seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
3010771fe6b9SJerome Glisse 	}
3011771fe6b9SJerome Glisse 	return 0;
3012771fe6b9SJerome Glisse }
3013771fe6b9SJerome Glisse 
3014771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data)
3015771fe6b9SJerome Glisse {
3016771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
3017771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
3018771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
3019771fe6b9SJerome Glisse 	uint32_t tmp;
3020771fe6b9SJerome Glisse 
3021771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_CONFIG_MEMSIZE);
3022771fe6b9SJerome Glisse 	seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
3023771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_MC_FB_LOCATION);
3024771fe6b9SJerome Glisse 	seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
3025771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_BUS_CNTL);
3026771fe6b9SJerome Glisse 	seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
3027771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_MC_AGP_LOCATION);
3028771fe6b9SJerome Glisse 	seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
3029771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AGP_BASE);
3030771fe6b9SJerome Glisse 	seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
3031771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_HOST_PATH_CNTL);
3032771fe6b9SJerome Glisse 	seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
3033771fe6b9SJerome Glisse 	tmp = RREG32(0x01D0);
3034771fe6b9SJerome Glisse 	seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
3035771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_LO_ADDR);
3036771fe6b9SJerome Glisse 	seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
3037771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_HI_ADDR);
3038771fe6b9SJerome Glisse 	seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
3039771fe6b9SJerome Glisse 	tmp = RREG32(0x01E4);
3040771fe6b9SJerome Glisse 	seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
3041771fe6b9SJerome Glisse 	return 0;
3042771fe6b9SJerome Glisse }
3043771fe6b9SJerome Glisse 
3044771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = {
3045771fe6b9SJerome Glisse 	{"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
3046771fe6b9SJerome Glisse };
3047771fe6b9SJerome Glisse 
3048771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = {
3049771fe6b9SJerome Glisse 	{"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
3050771fe6b9SJerome Glisse 	{"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
3051771fe6b9SJerome Glisse };
3052771fe6b9SJerome Glisse 
3053771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = {
3054771fe6b9SJerome Glisse 	{"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
3055771fe6b9SJerome Glisse };
3056771fe6b9SJerome Glisse #endif
3057771fe6b9SJerome Glisse 
3058771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev)
3059771fe6b9SJerome Glisse {
3060771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
3061771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
3062771fe6b9SJerome Glisse #else
3063771fe6b9SJerome Glisse 	return 0;
3064771fe6b9SJerome Glisse #endif
3065771fe6b9SJerome Glisse }
3066771fe6b9SJerome Glisse 
3067771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev)
3068771fe6b9SJerome Glisse {
3069771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
3070771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
3071771fe6b9SJerome Glisse #else
3072771fe6b9SJerome Glisse 	return 0;
3073771fe6b9SJerome Glisse #endif
3074771fe6b9SJerome Glisse }
3075771fe6b9SJerome Glisse 
3076771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev)
3077771fe6b9SJerome Glisse {
3078771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
3079771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
3080771fe6b9SJerome Glisse #else
3081771fe6b9SJerome Glisse 	return 0;
3082771fe6b9SJerome Glisse #endif
3083771fe6b9SJerome Glisse }
3084e024e110SDave Airlie 
3085e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg,
3086e024e110SDave Airlie 			 uint32_t tiling_flags, uint32_t pitch,
3087e024e110SDave Airlie 			 uint32_t offset, uint32_t obj_size)
3088e024e110SDave Airlie {
3089e024e110SDave Airlie 	int surf_index = reg * 16;
3090e024e110SDave Airlie 	int flags = 0;
3091e024e110SDave Airlie 
3092e024e110SDave Airlie 	if (rdev->family <= CHIP_RS200) {
3093e024e110SDave Airlie 		if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
3094e024e110SDave Airlie 				 == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
3095e024e110SDave Airlie 			flags |= RADEON_SURF_TILE_COLOR_BOTH;
3096e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MACRO)
3097e024e110SDave Airlie 			flags |= RADEON_SURF_TILE_COLOR_MACRO;
309867d5ced5SAlex Deucher 		/* setting pitch to 0 disables tiling */
309967d5ced5SAlex Deucher 		if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
310067d5ced5SAlex Deucher 				== 0)
310167d5ced5SAlex Deucher 			pitch = 0;
3102e024e110SDave Airlie 	} else if (rdev->family <= CHIP_RV280) {
3103e024e110SDave Airlie 		if (tiling_flags & (RADEON_TILING_MACRO))
3104e024e110SDave Airlie 			flags |= R200_SURF_TILE_COLOR_MACRO;
3105e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MICRO)
3106e024e110SDave Airlie 			flags |= R200_SURF_TILE_COLOR_MICRO;
3107e024e110SDave Airlie 	} else {
3108e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MACRO)
3109e024e110SDave Airlie 			flags |= R300_SURF_TILE_MACRO;
3110e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MICRO)
3111e024e110SDave Airlie 			flags |= R300_SURF_TILE_MICRO;
3112e024e110SDave Airlie 	}
3113e024e110SDave Airlie 
3114c88f9f0cSMichel Dänzer 	if (tiling_flags & RADEON_TILING_SWAP_16BIT)
3115c88f9f0cSMichel Dänzer 		flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
3116c88f9f0cSMichel Dänzer 	if (tiling_flags & RADEON_TILING_SWAP_32BIT)
3117c88f9f0cSMichel Dänzer 		flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
3118c88f9f0cSMichel Dänzer 
3119f5c5f040SDave Airlie 	/* r100/r200 divide by 16 */
3120f5c5f040SDave Airlie 	if (rdev->family < CHIP_R300)
3121f5c5f040SDave Airlie 		flags |= pitch / 16;
3122f5c5f040SDave Airlie 	else
3123f5c5f040SDave Airlie 		flags |= pitch / 8;
3124f5c5f040SDave Airlie 
3125f5c5f040SDave Airlie 
3126d9fdaafbSDave Airlie 	DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
3127e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
3128e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
3129e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
3130e024e110SDave Airlie 	return 0;
3131e024e110SDave Airlie }
3132e024e110SDave Airlie 
3133e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
3134e024e110SDave Airlie {
3135e024e110SDave Airlie 	int surf_index = reg * 16;
3136e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
3137e024e110SDave Airlie }
3138c93bb85bSJerome Glisse 
3139c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev)
3140c93bb85bSJerome Glisse {
3141c93bb85bSJerome Glisse 	fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
3142c93bb85bSJerome Glisse 	fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
3143c93bb85bSJerome Glisse 	fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
3144c93bb85bSJerome Glisse 	uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
3145c93bb85bSJerome Glisse 	fixed20_12 memtcas_ff[8] = {
314668adac5eSBen Skeggs 		dfixed_init(1),
314768adac5eSBen Skeggs 		dfixed_init(2),
314868adac5eSBen Skeggs 		dfixed_init(3),
314968adac5eSBen Skeggs 		dfixed_init(0),
315068adac5eSBen Skeggs 		dfixed_init_half(1),
315168adac5eSBen Skeggs 		dfixed_init_half(2),
315268adac5eSBen Skeggs 		dfixed_init(0),
3153c93bb85bSJerome Glisse 	};
3154c93bb85bSJerome Glisse 	fixed20_12 memtcas_rs480_ff[8] = {
315568adac5eSBen Skeggs 		dfixed_init(0),
315668adac5eSBen Skeggs 		dfixed_init(1),
315768adac5eSBen Skeggs 		dfixed_init(2),
315868adac5eSBen Skeggs 		dfixed_init(3),
315968adac5eSBen Skeggs 		dfixed_init(0),
316068adac5eSBen Skeggs 		dfixed_init_half(1),
316168adac5eSBen Skeggs 		dfixed_init_half(2),
316268adac5eSBen Skeggs 		dfixed_init_half(3),
3163c93bb85bSJerome Glisse 	};
3164c93bb85bSJerome Glisse 	fixed20_12 memtcas2_ff[8] = {
316568adac5eSBen Skeggs 		dfixed_init(0),
316668adac5eSBen Skeggs 		dfixed_init(1),
316768adac5eSBen Skeggs 		dfixed_init(2),
316868adac5eSBen Skeggs 		dfixed_init(3),
316968adac5eSBen Skeggs 		dfixed_init(4),
317068adac5eSBen Skeggs 		dfixed_init(5),
317168adac5eSBen Skeggs 		dfixed_init(6),
317268adac5eSBen Skeggs 		dfixed_init(7),
3173c93bb85bSJerome Glisse 	};
3174c93bb85bSJerome Glisse 	fixed20_12 memtrbs[8] = {
317568adac5eSBen Skeggs 		dfixed_init(1),
317668adac5eSBen Skeggs 		dfixed_init_half(1),
317768adac5eSBen Skeggs 		dfixed_init(2),
317868adac5eSBen Skeggs 		dfixed_init_half(2),
317968adac5eSBen Skeggs 		dfixed_init(3),
318068adac5eSBen Skeggs 		dfixed_init_half(3),
318168adac5eSBen Skeggs 		dfixed_init(4),
318268adac5eSBen Skeggs 		dfixed_init_half(4)
3183c93bb85bSJerome Glisse 	};
3184c93bb85bSJerome Glisse 	fixed20_12 memtrbs_r4xx[8] = {
318568adac5eSBen Skeggs 		dfixed_init(4),
318668adac5eSBen Skeggs 		dfixed_init(5),
318768adac5eSBen Skeggs 		dfixed_init(6),
318868adac5eSBen Skeggs 		dfixed_init(7),
318968adac5eSBen Skeggs 		dfixed_init(8),
319068adac5eSBen Skeggs 		dfixed_init(9),
319168adac5eSBen Skeggs 		dfixed_init(10),
319268adac5eSBen Skeggs 		dfixed_init(11)
3193c93bb85bSJerome Glisse 	};
3194c93bb85bSJerome Glisse 	fixed20_12 min_mem_eff;
3195c93bb85bSJerome Glisse 	fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
3196c93bb85bSJerome Glisse 	fixed20_12 cur_latency_mclk, cur_latency_sclk;
3197c93bb85bSJerome Glisse 	fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
3198c93bb85bSJerome Glisse 		disp_drain_rate2, read_return_rate;
3199c93bb85bSJerome Glisse 	fixed20_12 time_disp1_drop_priority;
3200c93bb85bSJerome Glisse 	int c;
3201c93bb85bSJerome Glisse 	int cur_size = 16;       /* in octawords */
3202c93bb85bSJerome Glisse 	int critical_point = 0, critical_point2;
3203c93bb85bSJerome Glisse /* 	uint32_t read_return_rate, time_disp1_drop_priority; */
3204c93bb85bSJerome Glisse 	int stop_req, max_stop_req;
3205c93bb85bSJerome Glisse 	struct drm_display_mode *mode1 = NULL;
3206c93bb85bSJerome Glisse 	struct drm_display_mode *mode2 = NULL;
3207c93bb85bSJerome Glisse 	uint32_t pixel_bytes1 = 0;
3208c93bb85bSJerome Glisse 	uint32_t pixel_bytes2 = 0;
3209c93bb85bSJerome Glisse 
3210f46c0120SAlex Deucher 	radeon_update_display_priority(rdev);
3211f46c0120SAlex Deucher 
3212c93bb85bSJerome Glisse 	if (rdev->mode_info.crtcs[0]->base.enabled) {
3213c93bb85bSJerome Glisse 		mode1 = &rdev->mode_info.crtcs[0]->base.mode;
3214f4510a27SMatt Roper 		pixel_bytes1 = rdev->mode_info.crtcs[0]->base.primary->fb->bits_per_pixel / 8;
3215c93bb85bSJerome Glisse 	}
3216dfee5614SDave Airlie 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3217c93bb85bSJerome Glisse 		if (rdev->mode_info.crtcs[1]->base.enabled) {
3218c93bb85bSJerome Glisse 			mode2 = &rdev->mode_info.crtcs[1]->base.mode;
3219f4510a27SMatt Roper 			pixel_bytes2 = rdev->mode_info.crtcs[1]->base.primary->fb->bits_per_pixel / 8;
3220c93bb85bSJerome Glisse 		}
3221dfee5614SDave Airlie 	}
3222c93bb85bSJerome Glisse 
322368adac5eSBen Skeggs 	min_mem_eff.full = dfixed_const_8(0);
3224c93bb85bSJerome Glisse 	/* get modes */
3225c93bb85bSJerome Glisse 	if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
3226c93bb85bSJerome Glisse 		uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
3227c93bb85bSJerome Glisse 		mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
3228c93bb85bSJerome Glisse 		mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
3229c93bb85bSJerome Glisse 		/* check crtc enables */
3230c93bb85bSJerome Glisse 		if (mode2)
3231c93bb85bSJerome Glisse 			mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
3232c93bb85bSJerome Glisse 		if (mode1)
3233c93bb85bSJerome Glisse 			mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
3234c93bb85bSJerome Glisse 		WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
3235c93bb85bSJerome Glisse 	}
3236c93bb85bSJerome Glisse 
3237c93bb85bSJerome Glisse 	/*
3238c93bb85bSJerome Glisse 	 * determine is there is enough bw for current mode
3239c93bb85bSJerome Glisse 	 */
3240f47299c5SAlex Deucher 	sclk_ff = rdev->pm.sclk;
3241f47299c5SAlex Deucher 	mclk_ff = rdev->pm.mclk;
3242c93bb85bSJerome Glisse 
3243c93bb85bSJerome Glisse 	temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
324468adac5eSBen Skeggs 	temp_ff.full = dfixed_const(temp);
324568adac5eSBen Skeggs 	mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
3246c93bb85bSJerome Glisse 
3247c93bb85bSJerome Glisse 	pix_clk.full = 0;
3248c93bb85bSJerome Glisse 	pix_clk2.full = 0;
3249c93bb85bSJerome Glisse 	peak_disp_bw.full = 0;
3250c93bb85bSJerome Glisse 	if (mode1) {
325168adac5eSBen Skeggs 		temp_ff.full = dfixed_const(1000);
325268adac5eSBen Skeggs 		pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
325368adac5eSBen Skeggs 		pix_clk.full = dfixed_div(pix_clk, temp_ff);
325468adac5eSBen Skeggs 		temp_ff.full = dfixed_const(pixel_bytes1);
325568adac5eSBen Skeggs 		peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
3256c93bb85bSJerome Glisse 	}
3257c93bb85bSJerome Glisse 	if (mode2) {
325868adac5eSBen Skeggs 		temp_ff.full = dfixed_const(1000);
325968adac5eSBen Skeggs 		pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
326068adac5eSBen Skeggs 		pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
326168adac5eSBen Skeggs 		temp_ff.full = dfixed_const(pixel_bytes2);
326268adac5eSBen Skeggs 		peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
3263c93bb85bSJerome Glisse 	}
3264c93bb85bSJerome Glisse 
326568adac5eSBen Skeggs 	mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
3266c93bb85bSJerome Glisse 	if (peak_disp_bw.full >= mem_bw.full) {
3267c93bb85bSJerome Glisse 		DRM_ERROR("You may not have enough display bandwidth for current mode\n"
3268c93bb85bSJerome Glisse 			  "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
3269c93bb85bSJerome Glisse 	}
3270c93bb85bSJerome Glisse 
3271c93bb85bSJerome Glisse 	/*  Get values from the EXT_MEM_CNTL register...converting its contents. */
3272c93bb85bSJerome Glisse 	temp = RREG32(RADEON_MEM_TIMING_CNTL);
3273c93bb85bSJerome Glisse 	if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
3274c93bb85bSJerome Glisse 		mem_trcd = ((temp >> 2) & 0x3) + 1;
3275c93bb85bSJerome Glisse 		mem_trp  = ((temp & 0x3)) + 1;
3276c93bb85bSJerome Glisse 		mem_tras = ((temp & 0x70) >> 4) + 1;
3277c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_R300 ||
3278c93bb85bSJerome Glisse 		   rdev->family == CHIP_R350) { /* r300, r350 */
3279c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 1;
3280c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 1;
3281c93bb85bSJerome Glisse 		mem_tras = ((temp >> 11) & 0xf) + 4;
3282c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_RV350 ||
3283c93bb85bSJerome Glisse 		   rdev->family <= CHIP_RV380) {
3284c93bb85bSJerome Glisse 		/* rv3x0 */
3285c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 3;
3286c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 3;
3287c93bb85bSJerome Glisse 		mem_tras = ((temp >> 11) & 0xf) + 6;
3288c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_R420 ||
3289c93bb85bSJerome Glisse 		   rdev->family == CHIP_R423 ||
3290c93bb85bSJerome Glisse 		   rdev->family == CHIP_RV410) {
3291c93bb85bSJerome Glisse 		/* r4xx */
3292c93bb85bSJerome Glisse 		mem_trcd = (temp & 0xf) + 3;
3293c93bb85bSJerome Glisse 		if (mem_trcd > 15)
3294c93bb85bSJerome Glisse 			mem_trcd = 15;
3295c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0xf) + 3;
3296c93bb85bSJerome Glisse 		if (mem_trp > 15)
3297c93bb85bSJerome Glisse 			mem_trp = 15;
3298c93bb85bSJerome Glisse 		mem_tras = ((temp >> 12) & 0x1f) + 6;
3299c93bb85bSJerome Glisse 		if (mem_tras > 31)
3300c93bb85bSJerome Glisse 			mem_tras = 31;
3301c93bb85bSJerome Glisse 	} else { /* RV200, R200 */
3302c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 1;
3303c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 1;
3304c93bb85bSJerome Glisse 		mem_tras = ((temp >> 12) & 0xf) + 4;
3305c93bb85bSJerome Glisse 	}
3306c93bb85bSJerome Glisse 	/* convert to FF */
330768adac5eSBen Skeggs 	trcd_ff.full = dfixed_const(mem_trcd);
330868adac5eSBen Skeggs 	trp_ff.full = dfixed_const(mem_trp);
330968adac5eSBen Skeggs 	tras_ff.full = dfixed_const(mem_tras);
3310c93bb85bSJerome Glisse 
3311c93bb85bSJerome Glisse 	/* Get values from the MEM_SDRAM_MODE_REG register...converting its */
3312c93bb85bSJerome Glisse 	temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
3313c93bb85bSJerome Glisse 	data = (temp & (7 << 20)) >> 20;
3314c93bb85bSJerome Glisse 	if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
3315c93bb85bSJerome Glisse 		if (rdev->family == CHIP_RS480) /* don't think rs400 */
3316c93bb85bSJerome Glisse 			tcas_ff = memtcas_rs480_ff[data];
3317c93bb85bSJerome Glisse 		else
3318c93bb85bSJerome Glisse 			tcas_ff = memtcas_ff[data];
3319c93bb85bSJerome Glisse 	} else
3320c93bb85bSJerome Glisse 		tcas_ff = memtcas2_ff[data];
3321c93bb85bSJerome Glisse 
3322c93bb85bSJerome Glisse 	if (rdev->family == CHIP_RS400 ||
3323c93bb85bSJerome Glisse 	    rdev->family == CHIP_RS480) {
3324c93bb85bSJerome Glisse 		/* extra cas latency stored in bits 23-25 0-4 clocks */
3325c93bb85bSJerome Glisse 		data = (temp >> 23) & 0x7;
3326c93bb85bSJerome Glisse 		if (data < 5)
332768adac5eSBen Skeggs 			tcas_ff.full += dfixed_const(data);
3328c93bb85bSJerome Glisse 	}
3329c93bb85bSJerome Glisse 
3330c93bb85bSJerome Glisse 	if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
3331c93bb85bSJerome Glisse 		/* on the R300, Tcas is included in Trbs.
3332c93bb85bSJerome Glisse 		 */
3333c93bb85bSJerome Glisse 		temp = RREG32(RADEON_MEM_CNTL);
3334c93bb85bSJerome Glisse 		data = (R300_MEM_NUM_CHANNELS_MASK & temp);
3335c93bb85bSJerome Glisse 		if (data == 1) {
3336c93bb85bSJerome Glisse 			if (R300_MEM_USE_CD_CH_ONLY & temp) {
3337c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_IND_INDEX);
3338c93bb85bSJerome Glisse 				temp &= ~R300_MC_IND_ADDR_MASK;
3339c93bb85bSJerome Glisse 				temp |= R300_MC_READ_CNTL_CD_mcind;
3340c93bb85bSJerome Glisse 				WREG32(R300_MC_IND_INDEX, temp);
3341c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_IND_DATA);
3342c93bb85bSJerome Glisse 				data = (R300_MEM_RBS_POSITION_C_MASK & temp);
3343c93bb85bSJerome Glisse 			} else {
3344c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_READ_CNTL_AB);
3345c93bb85bSJerome Glisse 				data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3346c93bb85bSJerome Glisse 			}
3347c93bb85bSJerome Glisse 		} else {
3348c93bb85bSJerome Glisse 			temp = RREG32(R300_MC_READ_CNTL_AB);
3349c93bb85bSJerome Glisse 			data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3350c93bb85bSJerome Glisse 		}
3351c93bb85bSJerome Glisse 		if (rdev->family == CHIP_RV410 ||
3352c93bb85bSJerome Glisse 		    rdev->family == CHIP_R420 ||
3353c93bb85bSJerome Glisse 		    rdev->family == CHIP_R423)
3354c93bb85bSJerome Glisse 			trbs_ff = memtrbs_r4xx[data];
3355c93bb85bSJerome Glisse 		else
3356c93bb85bSJerome Glisse 			trbs_ff = memtrbs[data];
3357c93bb85bSJerome Glisse 		tcas_ff.full += trbs_ff.full;
3358c93bb85bSJerome Glisse 	}
3359c93bb85bSJerome Glisse 
3360c93bb85bSJerome Glisse 	sclk_eff_ff.full = sclk_ff.full;
3361c93bb85bSJerome Glisse 
3362c93bb85bSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
3363c93bb85bSJerome Glisse 		fixed20_12 agpmode_ff;
336468adac5eSBen Skeggs 		agpmode_ff.full = dfixed_const(radeon_agpmode);
336568adac5eSBen Skeggs 		temp_ff.full = dfixed_const_666(16);
336668adac5eSBen Skeggs 		sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
3367c93bb85bSJerome Glisse 	}
3368c93bb85bSJerome Glisse 	/* TODO PCIE lanes may affect this - agpmode == 16?? */
3369c93bb85bSJerome Glisse 
3370c93bb85bSJerome Glisse 	if (ASIC_IS_R300(rdev)) {
337168adac5eSBen Skeggs 		sclk_delay_ff.full = dfixed_const(250);
3372c93bb85bSJerome Glisse 	} else {
3373c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RV100) ||
3374c93bb85bSJerome Glisse 		    rdev->flags & RADEON_IS_IGP) {
3375c93bb85bSJerome Glisse 			if (rdev->mc.vram_is_ddr)
337668adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(41);
3377c93bb85bSJerome Glisse 			else
337868adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(33);
3379c93bb85bSJerome Glisse 		} else {
3380c93bb85bSJerome Glisse 			if (rdev->mc.vram_width == 128)
338168adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(57);
3382c93bb85bSJerome Glisse 			else
338368adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(41);
3384c93bb85bSJerome Glisse 		}
3385c93bb85bSJerome Glisse 	}
3386c93bb85bSJerome Glisse 
338768adac5eSBen Skeggs 	mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
3388c93bb85bSJerome Glisse 
3389c93bb85bSJerome Glisse 	if (rdev->mc.vram_is_ddr) {
3390c93bb85bSJerome Glisse 		if (rdev->mc.vram_width == 32) {
339168adac5eSBen Skeggs 			k1.full = dfixed_const(40);
3392c93bb85bSJerome Glisse 			c  = 3;
3393c93bb85bSJerome Glisse 		} else {
339468adac5eSBen Skeggs 			k1.full = dfixed_const(20);
3395c93bb85bSJerome Glisse 			c  = 1;
3396c93bb85bSJerome Glisse 		}
3397c93bb85bSJerome Glisse 	} else {
339868adac5eSBen Skeggs 		k1.full = dfixed_const(40);
3399c93bb85bSJerome Glisse 		c  = 3;
3400c93bb85bSJerome Glisse 	}
3401c93bb85bSJerome Glisse 
340268adac5eSBen Skeggs 	temp_ff.full = dfixed_const(2);
340368adac5eSBen Skeggs 	mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
340468adac5eSBen Skeggs 	temp_ff.full = dfixed_const(c);
340568adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
340668adac5eSBen Skeggs 	temp_ff.full = dfixed_const(4);
340768adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
340868adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
3409c93bb85bSJerome Glisse 	mc_latency_mclk.full += k1.full;
3410c93bb85bSJerome Glisse 
341168adac5eSBen Skeggs 	mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
341268adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
3413c93bb85bSJerome Glisse 
3414c93bb85bSJerome Glisse 	/*
3415c93bb85bSJerome Glisse 	  HW cursor time assuming worst case of full size colour cursor.
3416c93bb85bSJerome Glisse 	*/
341768adac5eSBen Skeggs 	temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
3418c93bb85bSJerome Glisse 	temp_ff.full += trcd_ff.full;
3419c93bb85bSJerome Glisse 	if (temp_ff.full < tras_ff.full)
3420c93bb85bSJerome Glisse 		temp_ff.full = tras_ff.full;
342168adac5eSBen Skeggs 	cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
3422c93bb85bSJerome Glisse 
342368adac5eSBen Skeggs 	temp_ff.full = dfixed_const(cur_size);
342468adac5eSBen Skeggs 	cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
3425c93bb85bSJerome Glisse 	/*
3426c93bb85bSJerome Glisse 	  Find the total latency for the display data.
3427c93bb85bSJerome Glisse 	*/
342868adac5eSBen Skeggs 	disp_latency_overhead.full = dfixed_const(8);
342968adac5eSBen Skeggs 	disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
3430c93bb85bSJerome Glisse 	mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
3431c93bb85bSJerome Glisse 	mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
3432c93bb85bSJerome Glisse 
3433c93bb85bSJerome Glisse 	if (mc_latency_mclk.full > mc_latency_sclk.full)
3434c93bb85bSJerome Glisse 		disp_latency.full = mc_latency_mclk.full;
3435c93bb85bSJerome Glisse 	else
3436c93bb85bSJerome Glisse 		disp_latency.full = mc_latency_sclk.full;
3437c93bb85bSJerome Glisse 
3438c93bb85bSJerome Glisse 	/* setup Max GRPH_STOP_REQ default value */
3439c93bb85bSJerome Glisse 	if (ASIC_IS_RV100(rdev))
3440c93bb85bSJerome Glisse 		max_stop_req = 0x5c;
3441c93bb85bSJerome Glisse 	else
3442c93bb85bSJerome Glisse 		max_stop_req = 0x7c;
3443c93bb85bSJerome Glisse 
3444c93bb85bSJerome Glisse 	if (mode1) {
3445c93bb85bSJerome Glisse 		/*  CRTC1
3446c93bb85bSJerome Glisse 		    Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
3447c93bb85bSJerome Glisse 		    GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
3448c93bb85bSJerome Glisse 		*/
3449c93bb85bSJerome Glisse 		stop_req = mode1->hdisplay * pixel_bytes1 / 16;
3450c93bb85bSJerome Glisse 
3451c93bb85bSJerome Glisse 		if (stop_req > max_stop_req)
3452c93bb85bSJerome Glisse 			stop_req = max_stop_req;
3453c93bb85bSJerome Glisse 
3454c93bb85bSJerome Glisse 		/*
3455c93bb85bSJerome Glisse 		  Find the drain rate of the display buffer.
3456c93bb85bSJerome Glisse 		*/
345768adac5eSBen Skeggs 		temp_ff.full = dfixed_const((16/pixel_bytes1));
345868adac5eSBen Skeggs 		disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
3459c93bb85bSJerome Glisse 
3460c93bb85bSJerome Glisse 		/*
3461c93bb85bSJerome Glisse 		  Find the critical point of the display buffer.
3462c93bb85bSJerome Glisse 		*/
346368adac5eSBen Skeggs 		crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
346468adac5eSBen Skeggs 		crit_point_ff.full += dfixed_const_half(0);
3465c93bb85bSJerome Glisse 
346668adac5eSBen Skeggs 		critical_point = dfixed_trunc(crit_point_ff);
3467c93bb85bSJerome Glisse 
3468c93bb85bSJerome Glisse 		if (rdev->disp_priority == 2) {
3469c93bb85bSJerome Glisse 			critical_point = 0;
3470c93bb85bSJerome Glisse 		}
3471c93bb85bSJerome Glisse 
3472c93bb85bSJerome Glisse 		/*
3473c93bb85bSJerome Glisse 		  The critical point should never be above max_stop_req-4.  Setting
3474c93bb85bSJerome Glisse 		  GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
3475c93bb85bSJerome Glisse 		*/
3476c93bb85bSJerome Glisse 		if (max_stop_req - critical_point < 4)
3477c93bb85bSJerome Glisse 			critical_point = 0;
3478c93bb85bSJerome Glisse 
3479c93bb85bSJerome Glisse 		if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
3480c93bb85bSJerome Glisse 			/* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
3481c93bb85bSJerome Glisse 			critical_point = 0x10;
3482c93bb85bSJerome Glisse 		}
3483c93bb85bSJerome Glisse 
3484c93bb85bSJerome Glisse 		temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
3485c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
3486c93bb85bSJerome Glisse 		temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3487c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_START_REQ_MASK);
3488c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_R350) &&
3489c93bb85bSJerome Glisse 		    (stop_req > 0x15)) {
3490c93bb85bSJerome Glisse 			stop_req -= 0x10;
3491c93bb85bSJerome Glisse 		}
3492c93bb85bSJerome Glisse 		temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3493c93bb85bSJerome Glisse 		temp |= RADEON_GRPH_BUFFER_SIZE;
3494c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_CRITICAL_CNTL   |
3495c93bb85bSJerome Glisse 			  RADEON_GRPH_CRITICAL_AT_SOF |
3496c93bb85bSJerome Glisse 			  RADEON_GRPH_STOP_CNTL);
3497c93bb85bSJerome Glisse 		/*
3498c93bb85bSJerome Glisse 		  Write the result into the register.
3499c93bb85bSJerome Glisse 		*/
3500c93bb85bSJerome Glisse 		WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3501c93bb85bSJerome Glisse 						       (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3502c93bb85bSJerome Glisse 
3503c93bb85bSJerome Glisse #if 0
3504c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS400) ||
3505c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS480)) {
3506c93bb85bSJerome Glisse 			/* attempt to program RS400 disp regs correctly ??? */
3507c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP1_REG_CNTL);
3508c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
3509c93bb85bSJerome Glisse 				  RS400_DISP1_STOP_REQ_LEVEL_MASK);
3510c93bb85bSJerome Glisse 			WREG32(RS400_DISP1_REQ_CNTL1, (temp |
3511c93bb85bSJerome Glisse 						       (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3512c93bb85bSJerome Glisse 						       (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3513c93bb85bSJerome Glisse 			temp = RREG32(RS400_DMIF_MEM_CNTL1);
3514c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
3515c93bb85bSJerome Glisse 				  RS400_DISP1_CRITICAL_POINT_STOP_MASK);
3516c93bb85bSJerome Glisse 			WREG32(RS400_DMIF_MEM_CNTL1, (temp |
3517c93bb85bSJerome Glisse 						      (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
3518c93bb85bSJerome Glisse 						      (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
3519c93bb85bSJerome Glisse 		}
3520c93bb85bSJerome Glisse #endif
3521c93bb85bSJerome Glisse 
3522d9fdaafbSDave Airlie 		DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
3523c93bb85bSJerome Glisse 			  /* 	  (unsigned int)info->SavedReg->grph_buffer_cntl, */
3524c93bb85bSJerome Glisse 			  (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
3525c93bb85bSJerome Glisse 	}
3526c93bb85bSJerome Glisse 
3527c93bb85bSJerome Glisse 	if (mode2) {
3528c93bb85bSJerome Glisse 		u32 grph2_cntl;
3529c93bb85bSJerome Glisse 		stop_req = mode2->hdisplay * pixel_bytes2 / 16;
3530c93bb85bSJerome Glisse 
3531c93bb85bSJerome Glisse 		if (stop_req > max_stop_req)
3532c93bb85bSJerome Glisse 			stop_req = max_stop_req;
3533c93bb85bSJerome Glisse 
3534c93bb85bSJerome Glisse 		/*
3535c93bb85bSJerome Glisse 		  Find the drain rate of the display buffer.
3536c93bb85bSJerome Glisse 		*/
353768adac5eSBen Skeggs 		temp_ff.full = dfixed_const((16/pixel_bytes2));
353868adac5eSBen Skeggs 		disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
3539c93bb85bSJerome Glisse 
3540c93bb85bSJerome Glisse 		grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
3541c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
3542c93bb85bSJerome Glisse 		grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3543c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
3544c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_R350) &&
3545c93bb85bSJerome Glisse 		    (stop_req > 0x15)) {
3546c93bb85bSJerome Glisse 			stop_req -= 0x10;
3547c93bb85bSJerome Glisse 		}
3548c93bb85bSJerome Glisse 		grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3549c93bb85bSJerome Glisse 		grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
3550c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL   |
3551c93bb85bSJerome Glisse 			  RADEON_GRPH_CRITICAL_AT_SOF |
3552c93bb85bSJerome Glisse 			  RADEON_GRPH_STOP_CNTL);
3553c93bb85bSJerome Glisse 
3554c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS100) ||
3555c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS200))
3556c93bb85bSJerome Glisse 			critical_point2 = 0;
3557c93bb85bSJerome Glisse 		else {
3558c93bb85bSJerome Glisse 			temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
355968adac5eSBen Skeggs 			temp_ff.full = dfixed_const(temp);
356068adac5eSBen Skeggs 			temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
3561c93bb85bSJerome Glisse 			if (sclk_ff.full < temp_ff.full)
3562c93bb85bSJerome Glisse 				temp_ff.full = sclk_ff.full;
3563c93bb85bSJerome Glisse 
3564c93bb85bSJerome Glisse 			read_return_rate.full = temp_ff.full;
3565c93bb85bSJerome Glisse 
3566c93bb85bSJerome Glisse 			if (mode1) {
3567c93bb85bSJerome Glisse 				temp_ff.full = read_return_rate.full - disp_drain_rate.full;
356868adac5eSBen Skeggs 				time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
3569c93bb85bSJerome Glisse 			} else {
3570c93bb85bSJerome Glisse 				time_disp1_drop_priority.full = 0;
3571c93bb85bSJerome Glisse 			}
3572c93bb85bSJerome Glisse 			crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
357368adac5eSBen Skeggs 			crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
357468adac5eSBen Skeggs 			crit_point_ff.full += dfixed_const_half(0);
3575c93bb85bSJerome Glisse 
357668adac5eSBen Skeggs 			critical_point2 = dfixed_trunc(crit_point_ff);
3577c93bb85bSJerome Glisse 
3578c93bb85bSJerome Glisse 			if (rdev->disp_priority == 2) {
3579c93bb85bSJerome Glisse 				critical_point2 = 0;
3580c93bb85bSJerome Glisse 			}
3581c93bb85bSJerome Glisse 
3582c93bb85bSJerome Glisse 			if (max_stop_req - critical_point2 < 4)
3583c93bb85bSJerome Glisse 				critical_point2 = 0;
3584c93bb85bSJerome Glisse 
3585c93bb85bSJerome Glisse 		}
3586c93bb85bSJerome Glisse 
3587c93bb85bSJerome Glisse 		if (critical_point2 == 0 && rdev->family == CHIP_R300) {
3588c93bb85bSJerome Glisse 			/* some R300 cards have problem with this set to 0 */
3589c93bb85bSJerome Glisse 			critical_point2 = 0x10;
3590c93bb85bSJerome Glisse 		}
3591c93bb85bSJerome Glisse 
3592c93bb85bSJerome Glisse 		WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3593c93bb85bSJerome Glisse 						  (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3594c93bb85bSJerome Glisse 
3595c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS400) ||
3596c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS480)) {
3597c93bb85bSJerome Glisse #if 0
3598c93bb85bSJerome Glisse 			/* attempt to program RS400 disp2 regs correctly ??? */
3599c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP2_REQ_CNTL1);
3600c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
3601c93bb85bSJerome Glisse 				  RS400_DISP2_STOP_REQ_LEVEL_MASK);
3602c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL1, (temp |
3603c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3604c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3605c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP2_REQ_CNTL2);
3606c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
3607c93bb85bSJerome Glisse 				  RS400_DISP2_CRITICAL_POINT_STOP_MASK);
3608c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL2, (temp |
3609c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
3610c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
3611c93bb85bSJerome Glisse #endif
3612c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
3613c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
3614c93bb85bSJerome Glisse 			WREG32(RS400_DMIF_MEM_CNTL1,  0x29CA71DC);
3615c93bb85bSJerome Glisse 			WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
3616c93bb85bSJerome Glisse 		}
3617c93bb85bSJerome Glisse 
3618d9fdaafbSDave Airlie 		DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
3619c93bb85bSJerome Glisse 			  (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
3620c93bb85bSJerome Glisse 	}
3621c93bb85bSJerome Glisse }
3622551ebd83SDave Airlie 
3623e32eb50dSChristian König int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
36243ce0a23dSJerome Glisse {
36253ce0a23dSJerome Glisse 	uint32_t scratch;
36263ce0a23dSJerome Glisse 	uint32_t tmp = 0;
36273ce0a23dSJerome Glisse 	unsigned i;
36283ce0a23dSJerome Glisse 	int r;
36293ce0a23dSJerome Glisse 
36303ce0a23dSJerome Glisse 	r = radeon_scratch_get(rdev, &scratch);
36313ce0a23dSJerome Glisse 	if (r) {
36323ce0a23dSJerome Glisse 		DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
36333ce0a23dSJerome Glisse 		return r;
36343ce0a23dSJerome Glisse 	}
36353ce0a23dSJerome Glisse 	WREG32(scratch, 0xCAFEDEAD);
3636e32eb50dSChristian König 	r = radeon_ring_lock(rdev, ring, 2);
36373ce0a23dSJerome Glisse 	if (r) {
36383ce0a23dSJerome Glisse 		DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
36393ce0a23dSJerome Glisse 		radeon_scratch_free(rdev, scratch);
36403ce0a23dSJerome Glisse 		return r;
36413ce0a23dSJerome Glisse 	}
3642e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(scratch, 0));
3643e32eb50dSChristian König 	radeon_ring_write(ring, 0xDEADBEEF);
36441538a9e0SMichel Dänzer 	radeon_ring_unlock_commit(rdev, ring, false);
36453ce0a23dSJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
36463ce0a23dSJerome Glisse 		tmp = RREG32(scratch);
36473ce0a23dSJerome Glisse 		if (tmp == 0xDEADBEEF) {
36483ce0a23dSJerome Glisse 			break;
36493ce0a23dSJerome Glisse 		}
36503ce0a23dSJerome Glisse 		DRM_UDELAY(1);
36513ce0a23dSJerome Glisse 	}
36523ce0a23dSJerome Glisse 	if (i < rdev->usec_timeout) {
36533ce0a23dSJerome Glisse 		DRM_INFO("ring test succeeded in %d usecs\n", i);
36543ce0a23dSJerome Glisse 	} else {
3655369d7ec1SAlex Deucher 		DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
36563ce0a23dSJerome Glisse 			  scratch, tmp);
36573ce0a23dSJerome Glisse 		r = -EINVAL;
36583ce0a23dSJerome Glisse 	}
36593ce0a23dSJerome Glisse 	radeon_scratch_free(rdev, scratch);
36603ce0a23dSJerome Glisse 	return r;
36613ce0a23dSJerome Glisse }
36623ce0a23dSJerome Glisse 
36633ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
36643ce0a23dSJerome Glisse {
3665e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
36667b1f2485SChristian König 
3667c7eff978SAlex Deucher 	if (ring->rptr_save_reg) {
3668c7eff978SAlex Deucher 		u32 next_rptr = ring->wptr + 2 + 3;
3669c7eff978SAlex Deucher 		radeon_ring_write(ring, PACKET0(ring->rptr_save_reg, 0));
3670c7eff978SAlex Deucher 		radeon_ring_write(ring, next_rptr);
3671c7eff978SAlex Deucher 	}
3672c7eff978SAlex Deucher 
3673e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
3674e32eb50dSChristian König 	radeon_ring_write(ring, ib->gpu_addr);
3675e32eb50dSChristian König 	radeon_ring_write(ring, ib->length_dw);
36763ce0a23dSJerome Glisse }
36773ce0a23dSJerome Glisse 
3678f712812eSAlex Deucher int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
36793ce0a23dSJerome Glisse {
3680f2e39221SJerome Glisse 	struct radeon_ib ib;
36813ce0a23dSJerome Glisse 	uint32_t scratch;
36823ce0a23dSJerome Glisse 	uint32_t tmp = 0;
36833ce0a23dSJerome Glisse 	unsigned i;
36843ce0a23dSJerome Glisse 	int r;
36853ce0a23dSJerome Glisse 
36863ce0a23dSJerome Glisse 	r = radeon_scratch_get(rdev, &scratch);
36873ce0a23dSJerome Glisse 	if (r) {
36883ce0a23dSJerome Glisse 		DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
36893ce0a23dSJerome Glisse 		return r;
36903ce0a23dSJerome Glisse 	}
36913ce0a23dSJerome Glisse 	WREG32(scratch, 0xCAFEDEAD);
36924bf3dd92SChristian König 	r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, NULL, 256);
36933ce0a23dSJerome Glisse 	if (r) {
3694af026c5bSMichel Dänzer 		DRM_ERROR("radeon: failed to get ib (%d).\n", r);
3695af026c5bSMichel Dänzer 		goto free_scratch;
36963ce0a23dSJerome Glisse 	}
3697f2e39221SJerome Glisse 	ib.ptr[0] = PACKET0(scratch, 0);
3698f2e39221SJerome Glisse 	ib.ptr[1] = 0xDEADBEEF;
3699f2e39221SJerome Glisse 	ib.ptr[2] = PACKET2(0);
3700f2e39221SJerome Glisse 	ib.ptr[3] = PACKET2(0);
3701f2e39221SJerome Glisse 	ib.ptr[4] = PACKET2(0);
3702f2e39221SJerome Glisse 	ib.ptr[5] = PACKET2(0);
3703f2e39221SJerome Glisse 	ib.ptr[6] = PACKET2(0);
3704f2e39221SJerome Glisse 	ib.ptr[7] = PACKET2(0);
3705f2e39221SJerome Glisse 	ib.length_dw = 8;
37061538a9e0SMichel Dänzer 	r = radeon_ib_schedule(rdev, &ib, NULL, false);
37073ce0a23dSJerome Glisse 	if (r) {
3708af026c5bSMichel Dänzer 		DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
3709af026c5bSMichel Dänzer 		goto free_ib;
37103ce0a23dSJerome Glisse 	}
3711f2e39221SJerome Glisse 	r = radeon_fence_wait(ib.fence, false);
37123ce0a23dSJerome Glisse 	if (r) {
3713af026c5bSMichel Dänzer 		DRM_ERROR("radeon: fence wait failed (%d).\n", r);
3714af026c5bSMichel Dänzer 		goto free_ib;
37153ce0a23dSJerome Glisse 	}
37163ce0a23dSJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
37173ce0a23dSJerome Glisse 		tmp = RREG32(scratch);
37183ce0a23dSJerome Glisse 		if (tmp == 0xDEADBEEF) {
37193ce0a23dSJerome Glisse 			break;
37203ce0a23dSJerome Glisse 		}
37213ce0a23dSJerome Glisse 		DRM_UDELAY(1);
37223ce0a23dSJerome Glisse 	}
37233ce0a23dSJerome Glisse 	if (i < rdev->usec_timeout) {
37243ce0a23dSJerome Glisse 		DRM_INFO("ib test succeeded in %u usecs\n", i);
37253ce0a23dSJerome Glisse 	} else {
372662f288cfSPaul Bolle 		DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
37273ce0a23dSJerome Glisse 			  scratch, tmp);
37283ce0a23dSJerome Glisse 		r = -EINVAL;
37293ce0a23dSJerome Glisse 	}
3730af026c5bSMichel Dänzer free_ib:
37313ce0a23dSJerome Glisse 	radeon_ib_free(rdev, &ib);
3732af026c5bSMichel Dänzer free_scratch:
3733af026c5bSMichel Dänzer 	radeon_scratch_free(rdev, scratch);
37343ce0a23dSJerome Glisse 	return r;
37353ce0a23dSJerome Glisse }
37369f022ddfSJerome Glisse 
37379f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
37389f022ddfSJerome Glisse {
37399f022ddfSJerome Glisse 	/* Shutdown CP we shouldn't need to do that but better be safe than
37409f022ddfSJerome Glisse 	 * sorry
37419f022ddfSJerome Glisse 	 */
3742e32eb50dSChristian König 	rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
37439f022ddfSJerome Glisse 	WREG32(R_000740_CP_CSQ_CNTL, 0);
37449f022ddfSJerome Glisse 
37459f022ddfSJerome Glisse 	/* Save few CRTC registers */
3746ca6ffc64SJerome Glisse 	save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
37479f022ddfSJerome Glisse 	save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
37489f022ddfSJerome Glisse 	save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
37499f022ddfSJerome Glisse 	save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
37509f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
37519f022ddfSJerome Glisse 		save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
37529f022ddfSJerome Glisse 		save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
37539f022ddfSJerome Glisse 	}
37549f022ddfSJerome Glisse 
37559f022ddfSJerome Glisse 	/* Disable VGA aperture access */
3756ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
37579f022ddfSJerome Glisse 	/* Disable cursor, overlay, crtc */
37589f022ddfSJerome Glisse 	WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
37599f022ddfSJerome Glisse 	WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
37609f022ddfSJerome Glisse 					S_000054_CRTC_DISPLAY_DIS(1));
37619f022ddfSJerome Glisse 	WREG32(R_000050_CRTC_GEN_CNTL,
37629f022ddfSJerome Glisse 			(C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
37639f022ddfSJerome Glisse 			S_000050_CRTC_DISP_REQ_EN_B(1));
37649f022ddfSJerome Glisse 	WREG32(R_000420_OV0_SCALE_CNTL,
37659f022ddfSJerome Glisse 		C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
37669f022ddfSJerome Glisse 	WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
37679f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
37689f022ddfSJerome Glisse 		WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
37699f022ddfSJerome Glisse 						S_000360_CUR2_LOCK(1));
37709f022ddfSJerome Glisse 		WREG32(R_0003F8_CRTC2_GEN_CNTL,
37719f022ddfSJerome Glisse 			(C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
37729f022ddfSJerome Glisse 			S_0003F8_CRTC2_DISPLAY_DIS(1) |
37739f022ddfSJerome Glisse 			S_0003F8_CRTC2_DISP_REQ_EN_B(1));
37749f022ddfSJerome Glisse 		WREG32(R_000360_CUR2_OFFSET,
37759f022ddfSJerome Glisse 			C_000360_CUR2_LOCK & save->CUR2_OFFSET);
37769f022ddfSJerome Glisse 	}
37779f022ddfSJerome Glisse }
37789f022ddfSJerome Glisse 
37799f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
37809f022ddfSJerome Glisse {
37819f022ddfSJerome Glisse 	/* Update base address for crtc */
3782d594e46aSJerome Glisse 	WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
37839f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3784d594e46aSJerome Glisse 		WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
37859f022ddfSJerome Glisse 	}
37869f022ddfSJerome Glisse 	/* Restore CRTC registers */
3787ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
37889f022ddfSJerome Glisse 	WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
37899f022ddfSJerome Glisse 	WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
37909f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
37919f022ddfSJerome Glisse 		WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
37929f022ddfSJerome Glisse 	}
37939f022ddfSJerome Glisse }
3794ca6ffc64SJerome Glisse 
3795ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev)
3796ca6ffc64SJerome Glisse {
3797ca6ffc64SJerome Glisse 	u32 tmp;
3798ca6ffc64SJerome Glisse 
3799ca6ffc64SJerome Glisse 	tmp = RREG8(R_0003C2_GENMO_WT);
3800ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
3801ca6ffc64SJerome Glisse }
3802d4550907SJerome Glisse 
3803d4550907SJerome Glisse static void r100_debugfs(struct radeon_device *rdev)
3804d4550907SJerome Glisse {
3805d4550907SJerome Glisse 	int r;
3806d4550907SJerome Glisse 
3807d4550907SJerome Glisse 	r = r100_debugfs_mc_info_init(rdev);
3808d4550907SJerome Glisse 	if (r)
3809d4550907SJerome Glisse 		dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
3810d4550907SJerome Glisse }
3811d4550907SJerome Glisse 
3812d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev)
3813d4550907SJerome Glisse {
3814d4550907SJerome Glisse 	struct r100_mc_save save;
3815d4550907SJerome Glisse 
3816d4550907SJerome Glisse 	/* Stops all mc clients */
3817d4550907SJerome Glisse 	r100_mc_stop(rdev, &save);
3818d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
3819d4550907SJerome Glisse 		WREG32(R_00014C_MC_AGP_LOCATION,
3820d4550907SJerome Glisse 			S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
3821d4550907SJerome Glisse 			S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
3822d4550907SJerome Glisse 		WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
3823d4550907SJerome Glisse 		if (rdev->family > CHIP_RV200)
3824d4550907SJerome Glisse 			WREG32(R_00015C_AGP_BASE_2,
3825d4550907SJerome Glisse 				upper_32_bits(rdev->mc.agp_base) & 0xff);
3826d4550907SJerome Glisse 	} else {
3827d4550907SJerome Glisse 		WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
3828d4550907SJerome Glisse 		WREG32(R_000170_AGP_BASE, 0);
3829d4550907SJerome Glisse 		if (rdev->family > CHIP_RV200)
3830d4550907SJerome Glisse 			WREG32(R_00015C_AGP_BASE_2, 0);
3831d4550907SJerome Glisse 	}
3832d4550907SJerome Glisse 	/* Wait for mc idle */
3833d4550907SJerome Glisse 	if (r100_mc_wait_for_idle(rdev))
3834d4550907SJerome Glisse 		dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
3835d4550907SJerome Glisse 	/* Program MC, should be a 32bits limited address space */
3836d4550907SJerome Glisse 	WREG32(R_000148_MC_FB_LOCATION,
3837d4550907SJerome Glisse 		S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
3838d4550907SJerome Glisse 		S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
3839d4550907SJerome Glisse 	r100_mc_resume(rdev, &save);
3840d4550907SJerome Glisse }
3841d4550907SJerome Glisse 
38421109ca09SLauri Kasanen static void r100_clock_startup(struct radeon_device *rdev)
3843d4550907SJerome Glisse {
3844d4550907SJerome Glisse 	u32 tmp;
3845d4550907SJerome Glisse 
3846d4550907SJerome Glisse 	if (radeon_dynclks != -1 && radeon_dynclks)
3847d4550907SJerome Glisse 		radeon_legacy_set_clock_gating(rdev, 1);
3848d4550907SJerome Glisse 	/* We need to force on some of the block */
3849d4550907SJerome Glisse 	tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
3850d4550907SJerome Glisse 	tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
3851d4550907SJerome Glisse 	if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
3852d4550907SJerome Glisse 		tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
3853d4550907SJerome Glisse 	WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
3854d4550907SJerome Glisse }
3855d4550907SJerome Glisse 
3856d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev)
3857d4550907SJerome Glisse {
3858d4550907SJerome Glisse 	int r;
3859d4550907SJerome Glisse 
386092cde00cSAlex Deucher 	/* set common regs */
386192cde00cSAlex Deucher 	r100_set_common_regs(rdev);
386292cde00cSAlex Deucher 	/* program mc */
3863d4550907SJerome Glisse 	r100_mc_program(rdev);
3864d4550907SJerome Glisse 	/* Resume clock */
3865d4550907SJerome Glisse 	r100_clock_startup(rdev);
3866d4550907SJerome Glisse 	/* Initialize GART (initialize after TTM so we can allocate
3867d4550907SJerome Glisse 	 * memory through TTM but finalize after TTM) */
386817e15b0cSDave Airlie 	r100_enable_bm(rdev);
3869d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
3870d4550907SJerome Glisse 		r = r100_pci_gart_enable(rdev);
3871d4550907SJerome Glisse 		if (r)
3872d4550907SJerome Glisse 			return r;
3873d4550907SJerome Glisse 	}
3874724c80e1SAlex Deucher 
3875724c80e1SAlex Deucher 	/* allocate wb buffer */
3876724c80e1SAlex Deucher 	r = radeon_wb_init(rdev);
3877724c80e1SAlex Deucher 	if (r)
3878724c80e1SAlex Deucher 		return r;
3879724c80e1SAlex Deucher 
388030eb77f4SJerome Glisse 	r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
388130eb77f4SJerome Glisse 	if (r) {
388230eb77f4SJerome Glisse 		dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
388330eb77f4SJerome Glisse 		return r;
388430eb77f4SJerome Glisse 	}
388530eb77f4SJerome Glisse 
3886d4550907SJerome Glisse 	/* Enable IRQ */
3887e49f3959SAdis Hamzić 	if (!rdev->irq.installed) {
3888e49f3959SAdis Hamzić 		r = radeon_irq_kms_init(rdev);
3889e49f3959SAdis Hamzić 		if (r)
3890e49f3959SAdis Hamzić 			return r;
3891e49f3959SAdis Hamzić 	}
3892e49f3959SAdis Hamzić 
3893d4550907SJerome Glisse 	r100_irq_set(rdev);
3894cafe6609SJerome Glisse 	rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
3895d4550907SJerome Glisse 	/* 1M ring buffer */
3896d4550907SJerome Glisse 	r = r100_cp_init(rdev, 1024 * 1024);
3897d4550907SJerome Glisse 	if (r) {
3898ec4f2ac4SPaul Bolle 		dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
3899d4550907SJerome Glisse 		return r;
3900d4550907SJerome Glisse 	}
3901b15ba512SJerome Glisse 
39022898c348SChristian König 	r = radeon_ib_pool_init(rdev);
39032898c348SChristian König 	if (r) {
39042898c348SChristian König 		dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
3905b15ba512SJerome Glisse 		return r;
39062898c348SChristian König 	}
3907b15ba512SJerome Glisse 
3908d4550907SJerome Glisse 	return 0;
3909d4550907SJerome Glisse }
3910d4550907SJerome Glisse 
3911d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev)
3912d4550907SJerome Glisse {
39136b7746e8SJerome Glisse 	int r;
39146b7746e8SJerome Glisse 
3915d4550907SJerome Glisse 	/* Make sur GART are not working */
3916d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3917d4550907SJerome Glisse 		r100_pci_gart_disable(rdev);
3918d4550907SJerome Glisse 	/* Resume clock before doing reset */
3919d4550907SJerome Glisse 	r100_clock_startup(rdev);
3920d4550907SJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
3921a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
3922d4550907SJerome Glisse 		dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3923d4550907SJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
3924d4550907SJerome Glisse 			RREG32(R_0007C0_CP_STAT));
3925d4550907SJerome Glisse 	}
3926d4550907SJerome Glisse 	/* post */
3927d4550907SJerome Glisse 	radeon_combios_asic_init(rdev->ddev);
3928d4550907SJerome Glisse 	/* Resume clock after posting */
3929d4550907SJerome Glisse 	r100_clock_startup(rdev);
3930550e2d92SDave Airlie 	/* Initialize surface registers */
3931550e2d92SDave Airlie 	radeon_surface_init(rdev);
3932b15ba512SJerome Glisse 
3933b15ba512SJerome Glisse 	rdev->accel_working = true;
39346b7746e8SJerome Glisse 	r = r100_startup(rdev);
39356b7746e8SJerome Glisse 	if (r) {
39366b7746e8SJerome Glisse 		rdev->accel_working = false;
39376b7746e8SJerome Glisse 	}
39386b7746e8SJerome Glisse 	return r;
3939d4550907SJerome Glisse }
3940d4550907SJerome Glisse 
3941d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev)
3942d4550907SJerome Glisse {
39436c7bcceaSAlex Deucher 	radeon_pm_suspend(rdev);
3944d4550907SJerome Glisse 	r100_cp_disable(rdev);
3945724c80e1SAlex Deucher 	radeon_wb_disable(rdev);
3946d4550907SJerome Glisse 	r100_irq_disable(rdev);
3947d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3948d4550907SJerome Glisse 		r100_pci_gart_disable(rdev);
3949d4550907SJerome Glisse 	return 0;
3950d4550907SJerome Glisse }
3951d4550907SJerome Glisse 
3952d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev)
3953d4550907SJerome Glisse {
39546c7bcceaSAlex Deucher 	radeon_pm_fini(rdev);
3955d4550907SJerome Glisse 	r100_cp_fini(rdev);
3956724c80e1SAlex Deucher 	radeon_wb_fini(rdev);
39572898c348SChristian König 	radeon_ib_pool_fini(rdev);
3958d4550907SJerome Glisse 	radeon_gem_fini(rdev);
3959d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3960d4550907SJerome Glisse 		r100_pci_gart_fini(rdev);
3961d0269ed8SJerome Glisse 	radeon_agp_fini(rdev);
3962d4550907SJerome Glisse 	radeon_irq_kms_fini(rdev);
3963d4550907SJerome Glisse 	radeon_fence_driver_fini(rdev);
39644c788679SJerome Glisse 	radeon_bo_fini(rdev);
3965d4550907SJerome Glisse 	radeon_atombios_fini(rdev);
3966d4550907SJerome Glisse 	kfree(rdev->bios);
3967d4550907SJerome Glisse 	rdev->bios = NULL;
3968d4550907SJerome Glisse }
3969d4550907SJerome Glisse 
39704c712e6cSDave Airlie /*
39714c712e6cSDave Airlie  * Due to how kexec works, it can leave the hw fully initialised when it
39724c712e6cSDave Airlie  * boots the new kernel. However doing our init sequence with the CP and
39734c712e6cSDave Airlie  * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
39744c712e6cSDave Airlie  * do some quick sanity checks and restore sane values to avoid this
39754c712e6cSDave Airlie  * problem.
39764c712e6cSDave Airlie  */
39774c712e6cSDave Airlie void r100_restore_sanity(struct radeon_device *rdev)
39784c712e6cSDave Airlie {
39794c712e6cSDave Airlie 	u32 tmp;
39804c712e6cSDave Airlie 
39814c712e6cSDave Airlie 	tmp = RREG32(RADEON_CP_CSQ_CNTL);
39824c712e6cSDave Airlie 	if (tmp) {
39834c712e6cSDave Airlie 		WREG32(RADEON_CP_CSQ_CNTL, 0);
39844c712e6cSDave Airlie 	}
39854c712e6cSDave Airlie 	tmp = RREG32(RADEON_CP_RB_CNTL);
39864c712e6cSDave Airlie 	if (tmp) {
39874c712e6cSDave Airlie 		WREG32(RADEON_CP_RB_CNTL, 0);
39884c712e6cSDave Airlie 	}
39894c712e6cSDave Airlie 	tmp = RREG32(RADEON_SCRATCH_UMSK);
39904c712e6cSDave Airlie 	if (tmp) {
39914c712e6cSDave Airlie 		WREG32(RADEON_SCRATCH_UMSK, 0);
39924c712e6cSDave Airlie 	}
39934c712e6cSDave Airlie }
39944c712e6cSDave Airlie 
3995d4550907SJerome Glisse int r100_init(struct radeon_device *rdev)
3996d4550907SJerome Glisse {
3997d4550907SJerome Glisse 	int r;
3998d4550907SJerome Glisse 
3999d4550907SJerome Glisse 	/* Register debugfs file specific to this group of asics */
4000d4550907SJerome Glisse 	r100_debugfs(rdev);
4001d4550907SJerome Glisse 	/* Disable VGA */
4002d4550907SJerome Glisse 	r100_vga_render_disable(rdev);
4003d4550907SJerome Glisse 	/* Initialize scratch registers */
4004d4550907SJerome Glisse 	radeon_scratch_init(rdev);
4005d4550907SJerome Glisse 	/* Initialize surface registers */
4006d4550907SJerome Glisse 	radeon_surface_init(rdev);
40074c712e6cSDave Airlie 	/* sanity check some register to avoid hangs like after kexec */
40084c712e6cSDave Airlie 	r100_restore_sanity(rdev);
4009d4550907SJerome Glisse 	/* TODO: disable VGA need to use VGA request */
4010d4550907SJerome Glisse 	/* BIOS*/
4011d4550907SJerome Glisse 	if (!radeon_get_bios(rdev)) {
4012d4550907SJerome Glisse 		if (ASIC_IS_AVIVO(rdev))
4013d4550907SJerome Glisse 			return -EINVAL;
4014d4550907SJerome Glisse 	}
4015d4550907SJerome Glisse 	if (rdev->is_atom_bios) {
4016d4550907SJerome Glisse 		dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
4017d4550907SJerome Glisse 		return -EINVAL;
4018d4550907SJerome Glisse 	} else {
4019d4550907SJerome Glisse 		r = radeon_combios_init(rdev);
4020d4550907SJerome Glisse 		if (r)
4021d4550907SJerome Glisse 			return r;
4022d4550907SJerome Glisse 	}
4023d4550907SJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
4024a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
4025d4550907SJerome Glisse 		dev_warn(rdev->dev,
4026d4550907SJerome Glisse 			"GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
4027d4550907SJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
4028d4550907SJerome Glisse 			RREG32(R_0007C0_CP_STAT));
4029d4550907SJerome Glisse 	}
4030d4550907SJerome Glisse 	/* check if cards are posted or not */
403172542d77SDave Airlie 	if (radeon_boot_test_post_card(rdev) == false)
403272542d77SDave Airlie 		return -EINVAL;
4033d4550907SJerome Glisse 	/* Set asic errata */
4034d4550907SJerome Glisse 	r100_errata(rdev);
4035d4550907SJerome Glisse 	/* Initialize clocks */
4036d4550907SJerome Glisse 	radeon_get_clock_info(rdev->ddev);
4037d594e46aSJerome Glisse 	/* initialize AGP */
4038d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
4039d594e46aSJerome Glisse 		r = radeon_agp_init(rdev);
4040d594e46aSJerome Glisse 		if (r) {
4041d594e46aSJerome Glisse 			radeon_agp_disable(rdev);
4042d594e46aSJerome Glisse 		}
4043d594e46aSJerome Glisse 	}
4044d594e46aSJerome Glisse 	/* initialize VRAM */
4045d594e46aSJerome Glisse 	r100_mc_init(rdev);
4046d4550907SJerome Glisse 	/* Fence driver */
404730eb77f4SJerome Glisse 	r = radeon_fence_driver_init(rdev);
4048d4550907SJerome Glisse 	if (r)
4049d4550907SJerome Glisse 		return r;
4050d4550907SJerome Glisse 	/* Memory manager */
40514c788679SJerome Glisse 	r = radeon_bo_init(rdev);
4052d4550907SJerome Glisse 	if (r)
4053d4550907SJerome Glisse 		return r;
4054d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
4055d4550907SJerome Glisse 		r = r100_pci_gart_init(rdev);
4056d4550907SJerome Glisse 		if (r)
4057d4550907SJerome Glisse 			return r;
4058d4550907SJerome Glisse 	}
4059d4550907SJerome Glisse 	r100_set_safe_registers(rdev);
4060b15ba512SJerome Glisse 
40616c7bcceaSAlex Deucher 	/* Initialize power management */
40626c7bcceaSAlex Deucher 	radeon_pm_init(rdev);
40636c7bcceaSAlex Deucher 
4064d4550907SJerome Glisse 	rdev->accel_working = true;
4065d4550907SJerome Glisse 	r = r100_startup(rdev);
4066d4550907SJerome Glisse 	if (r) {
4067d4550907SJerome Glisse 		/* Somethings want wront with the accel init stop accel */
4068d4550907SJerome Glisse 		dev_err(rdev->dev, "Disabling GPU acceleration\n");
4069d4550907SJerome Glisse 		r100_cp_fini(rdev);
4070724c80e1SAlex Deucher 		radeon_wb_fini(rdev);
40712898c348SChristian König 		radeon_ib_pool_fini(rdev);
4072655efd3dSJerome Glisse 		radeon_irq_kms_fini(rdev);
4073d4550907SJerome Glisse 		if (rdev->flags & RADEON_IS_PCI)
4074d4550907SJerome Glisse 			r100_pci_gart_fini(rdev);
4075d4550907SJerome Glisse 		rdev->accel_working = false;
4076d4550907SJerome Glisse 	}
4077d4550907SJerome Glisse 	return 0;
4078d4550907SJerome Glisse }
40796fcbef7aSAndi Kleen 
40806fcbef7aSAndi Kleen u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
40816fcbef7aSAndi Kleen {
40826fcbef7aSAndi Kleen 	if (reg < rdev->rio_mem_size)
40836fcbef7aSAndi Kleen 		return ioread32(rdev->rio_mem + reg);
40846fcbef7aSAndi Kleen 	else {
40856fcbef7aSAndi Kleen 		iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
40866fcbef7aSAndi Kleen 		return ioread32(rdev->rio_mem + RADEON_MM_DATA);
40876fcbef7aSAndi Kleen 	}
40886fcbef7aSAndi Kleen }
40896fcbef7aSAndi Kleen 
40906fcbef7aSAndi Kleen void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
40916fcbef7aSAndi Kleen {
40926fcbef7aSAndi Kleen 	if (reg < rdev->rio_mem_size)
40936fcbef7aSAndi Kleen 		iowrite32(v, rdev->rio_mem + reg);
40946fcbef7aSAndi Kleen 	else {
40956fcbef7aSAndi Kleen 		iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
40966fcbef7aSAndi Kleen 		iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
40976fcbef7aSAndi Kleen 	}
40986fcbef7aSAndi Kleen }
4099