1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/seq_file.h> 295a0e3ad6STejun Heo #include <linux/slab.h> 30760285e7SDavid Howells #include <drm/drmP.h> 31760285e7SDavid Howells #include <drm/radeon_drm.h> 32771fe6b9SJerome Glisse #include "radeon_reg.h" 33771fe6b9SJerome Glisse #include "radeon.h" 34e6990375SDaniel Vetter #include "radeon_asic.h" 353ce0a23dSJerome Glisse #include "r100d.h" 36d4550907SJerome Glisse #include "rs100d.h" 37d4550907SJerome Glisse #include "rv200d.h" 38d4550907SJerome Glisse #include "rv250d.h" 3949e02b73SAlex Deucher #include "atom.h" 403ce0a23dSJerome Glisse 4170967ab9SBen Hutchings #include <linux/firmware.h> 4270967ab9SBen Hutchings #include <linux/platform_device.h> 43e0cd3608SPaul Gortmaker #include <linux/module.h> 4470967ab9SBen Hutchings 45551ebd83SDave Airlie #include "r100_reg_safe.h" 46551ebd83SDave Airlie #include "rn50_reg_safe.h" 47551ebd83SDave Airlie 4870967ab9SBen Hutchings /* Firmware Names */ 4970967ab9SBen Hutchings #define FIRMWARE_R100 "radeon/R100_cp.bin" 5070967ab9SBen Hutchings #define FIRMWARE_R200 "radeon/R200_cp.bin" 5170967ab9SBen Hutchings #define FIRMWARE_R300 "radeon/R300_cp.bin" 5270967ab9SBen Hutchings #define FIRMWARE_R420 "radeon/R420_cp.bin" 5370967ab9SBen Hutchings #define FIRMWARE_RS690 "radeon/RS690_cp.bin" 5470967ab9SBen Hutchings #define FIRMWARE_RS600 "radeon/RS600_cp.bin" 5570967ab9SBen Hutchings #define FIRMWARE_R520 "radeon/R520_cp.bin" 5670967ab9SBen Hutchings 5770967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100); 5870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200); 5970967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300); 6070967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420); 6170967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690); 6270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600); 6370967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520); 64771fe6b9SJerome Glisse 65551ebd83SDave Airlie #include "r100_track.h" 66551ebd83SDave Airlie 6748ef779fSAlex Deucher /* This files gather functions specifics to: 6848ef779fSAlex Deucher * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 6948ef779fSAlex Deucher * and others in some cases. 7048ef779fSAlex Deucher */ 7148ef779fSAlex Deucher 7248ef779fSAlex Deucher /** 7348ef779fSAlex Deucher * r100_wait_for_vblank - vblank wait asic callback. 7448ef779fSAlex Deucher * 7548ef779fSAlex Deucher * @rdev: radeon_device pointer 7648ef779fSAlex Deucher * @crtc: crtc to wait for vblank on 7748ef779fSAlex Deucher * 7848ef779fSAlex Deucher * Wait for vblank on the requested crtc (r1xx-r4xx). 7948ef779fSAlex Deucher */ 803ae19b75SAlex Deucher void r100_wait_for_vblank(struct radeon_device *rdev, int crtc) 813ae19b75SAlex Deucher { 823ae19b75SAlex Deucher int i; 833ae19b75SAlex Deucher 8494f768fdSAlex Deucher if (crtc >= rdev->num_crtc) 8594f768fdSAlex Deucher return; 8694f768fdSAlex Deucher 8794f768fdSAlex Deucher if (crtc == 0) { 883ae19b75SAlex Deucher if (RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN) { 893ae19b75SAlex Deucher for (i = 0; i < rdev->usec_timeout; i++) { 903ae19b75SAlex Deucher if (!(RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)) 913ae19b75SAlex Deucher break; 923ae19b75SAlex Deucher udelay(1); 933ae19b75SAlex Deucher } 943ae19b75SAlex Deucher for (i = 0; i < rdev->usec_timeout; i++) { 953ae19b75SAlex Deucher if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR) 963ae19b75SAlex Deucher break; 973ae19b75SAlex Deucher udelay(1); 983ae19b75SAlex Deucher } 993ae19b75SAlex Deucher } 1003ae19b75SAlex Deucher } else { 1013ae19b75SAlex Deucher if (RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN) { 1023ae19b75SAlex Deucher for (i = 0; i < rdev->usec_timeout; i++) { 1033ae19b75SAlex Deucher if (!(RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)) 1043ae19b75SAlex Deucher break; 1053ae19b75SAlex Deucher udelay(1); 1063ae19b75SAlex Deucher } 1073ae19b75SAlex Deucher for (i = 0; i < rdev->usec_timeout; i++) { 1083ae19b75SAlex Deucher if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR) 1093ae19b75SAlex Deucher break; 1103ae19b75SAlex Deucher udelay(1); 1113ae19b75SAlex Deucher } 1123ae19b75SAlex Deucher } 1133ae19b75SAlex Deucher } 1143ae19b75SAlex Deucher } 1153ae19b75SAlex Deucher 11648ef779fSAlex Deucher /** 11748ef779fSAlex Deucher * r100_pre_page_flip - pre-pageflip callback. 11848ef779fSAlex Deucher * 11948ef779fSAlex Deucher * @rdev: radeon_device pointer 12048ef779fSAlex Deucher * @crtc: crtc to prepare for pageflip on 12148ef779fSAlex Deucher * 12248ef779fSAlex Deucher * Pre-pageflip callback (r1xx-r4xx). 12348ef779fSAlex Deucher * Enables the pageflip irq (vblank irq). 124771fe6b9SJerome Glisse */ 1256f34be50SAlex Deucher void r100_pre_page_flip(struct radeon_device *rdev, int crtc) 1266f34be50SAlex Deucher { 1276f34be50SAlex Deucher /* enable the pflip int */ 1286f34be50SAlex Deucher radeon_irq_kms_pflip_irq_get(rdev, crtc); 1296f34be50SAlex Deucher } 1306f34be50SAlex Deucher 13148ef779fSAlex Deucher /** 13248ef779fSAlex Deucher * r100_post_page_flip - pos-pageflip callback. 13348ef779fSAlex Deucher * 13448ef779fSAlex Deucher * @rdev: radeon_device pointer 13548ef779fSAlex Deucher * @crtc: crtc to cleanup pageflip on 13648ef779fSAlex Deucher * 13748ef779fSAlex Deucher * Post-pageflip callback (r1xx-r4xx). 13848ef779fSAlex Deucher * Disables the pageflip irq (vblank irq). 13948ef779fSAlex Deucher */ 1406f34be50SAlex Deucher void r100_post_page_flip(struct radeon_device *rdev, int crtc) 1416f34be50SAlex Deucher { 1426f34be50SAlex Deucher /* disable the pflip int */ 1436f34be50SAlex Deucher radeon_irq_kms_pflip_irq_put(rdev, crtc); 1446f34be50SAlex Deucher } 1456f34be50SAlex Deucher 14648ef779fSAlex Deucher /** 14748ef779fSAlex Deucher * r100_page_flip - pageflip callback. 14848ef779fSAlex Deucher * 14948ef779fSAlex Deucher * @rdev: radeon_device pointer 15048ef779fSAlex Deucher * @crtc_id: crtc to cleanup pageflip on 15148ef779fSAlex Deucher * @crtc_base: new address of the crtc (GPU MC address) 15248ef779fSAlex Deucher * 15348ef779fSAlex Deucher * Does the actual pageflip (r1xx-r4xx). 15448ef779fSAlex Deucher * During vblank we take the crtc lock and wait for the update_pending 15548ef779fSAlex Deucher * bit to go high, when it does, we release the lock, and allow the 15648ef779fSAlex Deucher * double buffered update to take place. 15748ef779fSAlex Deucher * Returns the current update pending status. 15848ef779fSAlex Deucher */ 1596f34be50SAlex Deucher u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base) 1606f34be50SAlex Deucher { 1616f34be50SAlex Deucher struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id]; 1626f34be50SAlex Deucher u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK; 163f6496479SAlex Deucher int i; 1646f34be50SAlex Deucher 1656f34be50SAlex Deucher /* Lock the graphics update lock */ 1666f34be50SAlex Deucher /* update the scanout addresses */ 1676f34be50SAlex Deucher WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp); 1686f34be50SAlex Deucher 169acb32506SAlex Deucher /* Wait for update_pending to go high. */ 170f6496479SAlex Deucher for (i = 0; i < rdev->usec_timeout; i++) { 171f6496479SAlex Deucher if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET) 172f6496479SAlex Deucher break; 173f6496479SAlex Deucher udelay(1); 174f6496479SAlex Deucher } 175acb32506SAlex Deucher DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n"); 1766f34be50SAlex Deucher 1776f34be50SAlex Deucher /* Unlock the lock, so double-buffering can take place inside vblank */ 1786f34be50SAlex Deucher tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK; 1796f34be50SAlex Deucher WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp); 1806f34be50SAlex Deucher 1816f34be50SAlex Deucher /* Return current update_pending status: */ 1826f34be50SAlex Deucher return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET; 1836f34be50SAlex Deucher } 1846f34be50SAlex Deucher 18548ef779fSAlex Deucher /** 18648ef779fSAlex Deucher * r100_pm_get_dynpm_state - look up dynpm power state callback. 18748ef779fSAlex Deucher * 18848ef779fSAlex Deucher * @rdev: radeon_device pointer 18948ef779fSAlex Deucher * 19048ef779fSAlex Deucher * Look up the optimal power state based on the 19148ef779fSAlex Deucher * current state of the GPU (r1xx-r5xx). 19248ef779fSAlex Deucher * Used for dynpm only. 19348ef779fSAlex Deucher */ 194ce8f5370SAlex Deucher void r100_pm_get_dynpm_state(struct radeon_device *rdev) 195a48b9b4eSAlex Deucher { 196a48b9b4eSAlex Deucher int i; 197ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = true; 198ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = true; 199a48b9b4eSAlex Deucher 200ce8f5370SAlex Deucher switch (rdev->pm.dynpm_planned_action) { 201ce8f5370SAlex Deucher case DYNPM_ACTION_MINIMUM: 202a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 0; 203ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = false; 204a48b9b4eSAlex Deucher break; 205ce8f5370SAlex Deucher case DYNPM_ACTION_DOWNCLOCK: 206a48b9b4eSAlex Deucher if (rdev->pm.current_power_state_index == 0) { 207a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 208ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = false; 209a48b9b4eSAlex Deucher } else { 210a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 211a48b9b4eSAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 212d7311171SAlex Deucher if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 213a48b9b4eSAlex Deucher continue; 214a48b9b4eSAlex Deucher else if (i >= rdev->pm.current_power_state_index) { 215a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 216a48b9b4eSAlex Deucher break; 217a48b9b4eSAlex Deucher } else { 218a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = i; 219a48b9b4eSAlex Deucher break; 220a48b9b4eSAlex Deucher } 221a48b9b4eSAlex Deucher } 222a48b9b4eSAlex Deucher } else 223a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 224a48b9b4eSAlex Deucher rdev->pm.current_power_state_index - 1; 225a48b9b4eSAlex Deucher } 226d7311171SAlex Deucher /* don't use the power state if crtcs are active and no display flag is set */ 227d7311171SAlex Deucher if ((rdev->pm.active_crtc_count > 0) && 228d7311171SAlex Deucher (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags & 229d7311171SAlex Deucher RADEON_PM_MODE_NO_DISPLAY)) { 230d7311171SAlex Deucher rdev->pm.requested_power_state_index++; 231d7311171SAlex Deucher } 232a48b9b4eSAlex Deucher break; 233ce8f5370SAlex Deucher case DYNPM_ACTION_UPCLOCK: 234a48b9b4eSAlex Deucher if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) { 235a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 236ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = false; 237a48b9b4eSAlex Deucher } else { 238a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 239a48b9b4eSAlex Deucher for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) { 240d7311171SAlex Deucher if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 241a48b9b4eSAlex Deucher continue; 242a48b9b4eSAlex Deucher else if (i <= rdev->pm.current_power_state_index) { 243a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 244a48b9b4eSAlex Deucher break; 245a48b9b4eSAlex Deucher } else { 246a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = i; 247a48b9b4eSAlex Deucher break; 248a48b9b4eSAlex Deucher } 249a48b9b4eSAlex Deucher } 250a48b9b4eSAlex Deucher } else 251a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 252a48b9b4eSAlex Deucher rdev->pm.current_power_state_index + 1; 253a48b9b4eSAlex Deucher } 254a48b9b4eSAlex Deucher break; 255ce8f5370SAlex Deucher case DYNPM_ACTION_DEFAULT: 25658e21dffSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index; 257ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = false; 25858e21dffSAlex Deucher break; 259ce8f5370SAlex Deucher case DYNPM_ACTION_NONE: 260a48b9b4eSAlex Deucher default: 261a48b9b4eSAlex Deucher DRM_ERROR("Requested mode for not defined action\n"); 262a48b9b4eSAlex Deucher return; 263a48b9b4eSAlex Deucher } 264a48b9b4eSAlex Deucher /* only one clock mode per power state */ 265a48b9b4eSAlex Deucher rdev->pm.requested_clock_mode_index = 0; 266a48b9b4eSAlex Deucher 267d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n", 268a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 269a48b9b4eSAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].sclk, 270a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 271a48b9b4eSAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].mclk, 272a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 27379daedc9SAlex Deucher pcie_lanes); 274a48b9b4eSAlex Deucher } 275a48b9b4eSAlex Deucher 27648ef779fSAlex Deucher /** 27748ef779fSAlex Deucher * r100_pm_init_profile - Initialize power profiles callback. 27848ef779fSAlex Deucher * 27948ef779fSAlex Deucher * @rdev: radeon_device pointer 28048ef779fSAlex Deucher * 28148ef779fSAlex Deucher * Initialize the power states used in profile mode 28248ef779fSAlex Deucher * (r1xx-r3xx). 28348ef779fSAlex Deucher * Used for profile mode only. 28448ef779fSAlex Deucher */ 285ce8f5370SAlex Deucher void r100_pm_init_profile(struct radeon_device *rdev) 286bae6b562SAlex Deucher { 287ce8f5370SAlex Deucher /* default */ 288ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; 289ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 290ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0; 291ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0; 292ce8f5370SAlex Deucher /* low sh */ 293ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0; 294ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0; 295ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0; 296ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0; 297c9e75b21SAlex Deucher /* mid sh */ 298c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0; 299c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0; 300c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0; 301c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0; 302ce8f5370SAlex Deucher /* high sh */ 303ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0; 304ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 305ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0; 306ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0; 307ce8f5370SAlex Deucher /* low mh */ 308ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0; 309ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 310ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0; 311ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0; 312c9e75b21SAlex Deucher /* mid mh */ 313c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0; 314c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 315c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0; 316c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0; 317ce8f5370SAlex Deucher /* high mh */ 318ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0; 319ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 320ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0; 321ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0; 322bae6b562SAlex Deucher } 323bae6b562SAlex Deucher 32448ef779fSAlex Deucher /** 32548ef779fSAlex Deucher * r100_pm_misc - set additional pm hw parameters callback. 32648ef779fSAlex Deucher * 32748ef779fSAlex Deucher * @rdev: radeon_device pointer 32848ef779fSAlex Deucher * 32948ef779fSAlex Deucher * Set non-clock parameters associated with a power state 33048ef779fSAlex Deucher * (voltage, pcie lanes, etc.) (r1xx-r4xx). 33148ef779fSAlex Deucher */ 33249e02b73SAlex Deucher void r100_pm_misc(struct radeon_device *rdev) 33349e02b73SAlex Deucher { 33449e02b73SAlex Deucher int requested_index = rdev->pm.requested_power_state_index; 33549e02b73SAlex Deucher struct radeon_power_state *ps = &rdev->pm.power_state[requested_index]; 33649e02b73SAlex Deucher struct radeon_voltage *voltage = &ps->clock_info[0].voltage; 33749e02b73SAlex Deucher u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl; 33849e02b73SAlex Deucher 33949e02b73SAlex Deucher if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) { 34049e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) { 34149e02b73SAlex Deucher tmp = RREG32(voltage->gpio.reg); 34249e02b73SAlex Deucher if (voltage->active_high) 34349e02b73SAlex Deucher tmp |= voltage->gpio.mask; 34449e02b73SAlex Deucher else 34549e02b73SAlex Deucher tmp &= ~(voltage->gpio.mask); 34649e02b73SAlex Deucher WREG32(voltage->gpio.reg, tmp); 34749e02b73SAlex Deucher if (voltage->delay) 34849e02b73SAlex Deucher udelay(voltage->delay); 34949e02b73SAlex Deucher } else { 35049e02b73SAlex Deucher tmp = RREG32(voltage->gpio.reg); 35149e02b73SAlex Deucher if (voltage->active_high) 35249e02b73SAlex Deucher tmp &= ~voltage->gpio.mask; 35349e02b73SAlex Deucher else 35449e02b73SAlex Deucher tmp |= voltage->gpio.mask; 35549e02b73SAlex Deucher WREG32(voltage->gpio.reg, tmp); 35649e02b73SAlex Deucher if (voltage->delay) 35749e02b73SAlex Deucher udelay(voltage->delay); 35849e02b73SAlex Deucher } 35949e02b73SAlex Deucher } 36049e02b73SAlex Deucher 36149e02b73SAlex Deucher sclk_cntl = RREG32_PLL(SCLK_CNTL); 36249e02b73SAlex Deucher sclk_cntl2 = RREG32_PLL(SCLK_CNTL2); 36349e02b73SAlex Deucher sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3); 36449e02b73SAlex Deucher sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL); 36549e02b73SAlex Deucher sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3); 36649e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) { 36749e02b73SAlex Deucher sclk_more_cntl |= REDUCED_SPEED_SCLK_EN; 36849e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE) 36949e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE; 37049e02b73SAlex Deucher else 37149e02b73SAlex Deucher sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE; 37249e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) 37349e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0); 37449e02b73SAlex Deucher else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) 37549e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2); 37649e02b73SAlex Deucher } else 37749e02b73SAlex Deucher sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN; 37849e02b73SAlex Deucher 37949e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) { 38049e02b73SAlex Deucher sclk_more_cntl |= IO_CG_VOLTAGE_DROP; 38149e02b73SAlex Deucher if (voltage->delay) { 38249e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DROP_SYNC; 38349e02b73SAlex Deucher switch (voltage->delay) { 38449e02b73SAlex Deucher case 33: 38549e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(0); 38649e02b73SAlex Deucher break; 38749e02b73SAlex Deucher case 66: 38849e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(1); 38949e02b73SAlex Deucher break; 39049e02b73SAlex Deucher case 99: 39149e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(2); 39249e02b73SAlex Deucher break; 39349e02b73SAlex Deucher case 132: 39449e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(3); 39549e02b73SAlex Deucher break; 39649e02b73SAlex Deucher } 39749e02b73SAlex Deucher } else 39849e02b73SAlex Deucher sclk_more_cntl &= ~VOLTAGE_DROP_SYNC; 39949e02b73SAlex Deucher } else 40049e02b73SAlex Deucher sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP; 40149e02b73SAlex Deucher 40249e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN) 40349e02b73SAlex Deucher sclk_cntl &= ~FORCE_HDP; 40449e02b73SAlex Deucher else 40549e02b73SAlex Deucher sclk_cntl |= FORCE_HDP; 40649e02b73SAlex Deucher 40749e02b73SAlex Deucher WREG32_PLL(SCLK_CNTL, sclk_cntl); 40849e02b73SAlex Deucher WREG32_PLL(SCLK_CNTL2, sclk_cntl2); 40949e02b73SAlex Deucher WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl); 41049e02b73SAlex Deucher 41149e02b73SAlex Deucher /* set pcie lanes */ 41249e02b73SAlex Deucher if ((rdev->flags & RADEON_IS_PCIE) && 41349e02b73SAlex Deucher !(rdev->flags & RADEON_IS_IGP) && 414798bcf73SAlex Deucher rdev->asic->pm.set_pcie_lanes && 41549e02b73SAlex Deucher (ps->pcie_lanes != 41649e02b73SAlex Deucher rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) { 41749e02b73SAlex Deucher radeon_set_pcie_lanes(rdev, 41849e02b73SAlex Deucher ps->pcie_lanes); 419d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes); 42049e02b73SAlex Deucher } 42149e02b73SAlex Deucher } 42249e02b73SAlex Deucher 42348ef779fSAlex Deucher /** 42448ef779fSAlex Deucher * r100_pm_prepare - pre-power state change callback. 42548ef779fSAlex Deucher * 42648ef779fSAlex Deucher * @rdev: radeon_device pointer 42748ef779fSAlex Deucher * 42848ef779fSAlex Deucher * Prepare for a power state change (r1xx-r4xx). 42948ef779fSAlex Deucher */ 43049e02b73SAlex Deucher void r100_pm_prepare(struct radeon_device *rdev) 43149e02b73SAlex Deucher { 43249e02b73SAlex Deucher struct drm_device *ddev = rdev->ddev; 43349e02b73SAlex Deucher struct drm_crtc *crtc; 43449e02b73SAlex Deucher struct radeon_crtc *radeon_crtc; 43549e02b73SAlex Deucher u32 tmp; 43649e02b73SAlex Deucher 43749e02b73SAlex Deucher /* disable any active CRTCs */ 43849e02b73SAlex Deucher list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { 43949e02b73SAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 44049e02b73SAlex Deucher if (radeon_crtc->enabled) { 44149e02b73SAlex Deucher if (radeon_crtc->crtc_id) { 44249e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC2_GEN_CNTL); 44349e02b73SAlex Deucher tmp |= RADEON_CRTC2_DISP_REQ_EN_B; 44449e02b73SAlex Deucher WREG32(RADEON_CRTC2_GEN_CNTL, tmp); 44549e02b73SAlex Deucher } else { 44649e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC_GEN_CNTL); 44749e02b73SAlex Deucher tmp |= RADEON_CRTC_DISP_REQ_EN_B; 44849e02b73SAlex Deucher WREG32(RADEON_CRTC_GEN_CNTL, tmp); 44949e02b73SAlex Deucher } 45049e02b73SAlex Deucher } 45149e02b73SAlex Deucher } 45249e02b73SAlex Deucher } 45349e02b73SAlex Deucher 45448ef779fSAlex Deucher /** 45548ef779fSAlex Deucher * r100_pm_finish - post-power state change callback. 45648ef779fSAlex Deucher * 45748ef779fSAlex Deucher * @rdev: radeon_device pointer 45848ef779fSAlex Deucher * 45948ef779fSAlex Deucher * Clean up after a power state change (r1xx-r4xx). 46048ef779fSAlex Deucher */ 46149e02b73SAlex Deucher void r100_pm_finish(struct radeon_device *rdev) 46249e02b73SAlex Deucher { 46349e02b73SAlex Deucher struct drm_device *ddev = rdev->ddev; 46449e02b73SAlex Deucher struct drm_crtc *crtc; 46549e02b73SAlex Deucher struct radeon_crtc *radeon_crtc; 46649e02b73SAlex Deucher u32 tmp; 46749e02b73SAlex Deucher 46849e02b73SAlex Deucher /* enable any active CRTCs */ 46949e02b73SAlex Deucher list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { 47049e02b73SAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 47149e02b73SAlex Deucher if (radeon_crtc->enabled) { 47249e02b73SAlex Deucher if (radeon_crtc->crtc_id) { 47349e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC2_GEN_CNTL); 47449e02b73SAlex Deucher tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B; 47549e02b73SAlex Deucher WREG32(RADEON_CRTC2_GEN_CNTL, tmp); 47649e02b73SAlex Deucher } else { 47749e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC_GEN_CNTL); 47849e02b73SAlex Deucher tmp &= ~RADEON_CRTC_DISP_REQ_EN_B; 47949e02b73SAlex Deucher WREG32(RADEON_CRTC_GEN_CNTL, tmp); 48049e02b73SAlex Deucher } 48149e02b73SAlex Deucher } 48249e02b73SAlex Deucher } 48349e02b73SAlex Deucher } 48449e02b73SAlex Deucher 48548ef779fSAlex Deucher /** 48648ef779fSAlex Deucher * r100_gui_idle - gui idle callback. 48748ef779fSAlex Deucher * 48848ef779fSAlex Deucher * @rdev: radeon_device pointer 48948ef779fSAlex Deucher * 49048ef779fSAlex Deucher * Check of the GUI (2D/3D engines) are idle (r1xx-r5xx). 49148ef779fSAlex Deucher * Returns true if idle, false if not. 49248ef779fSAlex Deucher */ 493def9ba9cSAlex Deucher bool r100_gui_idle(struct radeon_device *rdev) 494def9ba9cSAlex Deucher { 495def9ba9cSAlex Deucher if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE) 496def9ba9cSAlex Deucher return false; 497def9ba9cSAlex Deucher else 498def9ba9cSAlex Deucher return true; 499def9ba9cSAlex Deucher } 500def9ba9cSAlex Deucher 50105a05c50SAlex Deucher /* hpd for digital panel detect/disconnect */ 50248ef779fSAlex Deucher /** 50348ef779fSAlex Deucher * r100_hpd_sense - hpd sense callback. 50448ef779fSAlex Deucher * 50548ef779fSAlex Deucher * @rdev: radeon_device pointer 50648ef779fSAlex Deucher * @hpd: hpd (hotplug detect) pin 50748ef779fSAlex Deucher * 50848ef779fSAlex Deucher * Checks if a digital monitor is connected (r1xx-r4xx). 50948ef779fSAlex Deucher * Returns true if connected, false if not connected. 51048ef779fSAlex Deucher */ 51105a05c50SAlex Deucher bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd) 51205a05c50SAlex Deucher { 51305a05c50SAlex Deucher bool connected = false; 51405a05c50SAlex Deucher 51505a05c50SAlex Deucher switch (hpd) { 51605a05c50SAlex Deucher case RADEON_HPD_1: 51705a05c50SAlex Deucher if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE) 51805a05c50SAlex Deucher connected = true; 51905a05c50SAlex Deucher break; 52005a05c50SAlex Deucher case RADEON_HPD_2: 52105a05c50SAlex Deucher if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE) 52205a05c50SAlex Deucher connected = true; 52305a05c50SAlex Deucher break; 52405a05c50SAlex Deucher default: 52505a05c50SAlex Deucher break; 52605a05c50SAlex Deucher } 52705a05c50SAlex Deucher return connected; 52805a05c50SAlex Deucher } 52905a05c50SAlex Deucher 53048ef779fSAlex Deucher /** 53148ef779fSAlex Deucher * r100_hpd_set_polarity - hpd set polarity callback. 53248ef779fSAlex Deucher * 53348ef779fSAlex Deucher * @rdev: radeon_device pointer 53448ef779fSAlex Deucher * @hpd: hpd (hotplug detect) pin 53548ef779fSAlex Deucher * 53648ef779fSAlex Deucher * Set the polarity of the hpd pin (r1xx-r4xx). 53748ef779fSAlex Deucher */ 53805a05c50SAlex Deucher void r100_hpd_set_polarity(struct radeon_device *rdev, 53905a05c50SAlex Deucher enum radeon_hpd_id hpd) 54005a05c50SAlex Deucher { 54105a05c50SAlex Deucher u32 tmp; 54205a05c50SAlex Deucher bool connected = r100_hpd_sense(rdev, hpd); 54305a05c50SAlex Deucher 54405a05c50SAlex Deucher switch (hpd) { 54505a05c50SAlex Deucher case RADEON_HPD_1: 54605a05c50SAlex Deucher tmp = RREG32(RADEON_FP_GEN_CNTL); 54705a05c50SAlex Deucher if (connected) 54805a05c50SAlex Deucher tmp &= ~RADEON_FP_DETECT_INT_POL; 54905a05c50SAlex Deucher else 55005a05c50SAlex Deucher tmp |= RADEON_FP_DETECT_INT_POL; 55105a05c50SAlex Deucher WREG32(RADEON_FP_GEN_CNTL, tmp); 55205a05c50SAlex Deucher break; 55305a05c50SAlex Deucher case RADEON_HPD_2: 55405a05c50SAlex Deucher tmp = RREG32(RADEON_FP2_GEN_CNTL); 55505a05c50SAlex Deucher if (connected) 55605a05c50SAlex Deucher tmp &= ~RADEON_FP2_DETECT_INT_POL; 55705a05c50SAlex Deucher else 55805a05c50SAlex Deucher tmp |= RADEON_FP2_DETECT_INT_POL; 55905a05c50SAlex Deucher WREG32(RADEON_FP2_GEN_CNTL, tmp); 56005a05c50SAlex Deucher break; 56105a05c50SAlex Deucher default: 56205a05c50SAlex Deucher break; 56305a05c50SAlex Deucher } 56405a05c50SAlex Deucher } 56505a05c50SAlex Deucher 56648ef779fSAlex Deucher /** 56748ef779fSAlex Deucher * r100_hpd_init - hpd setup callback. 56848ef779fSAlex Deucher * 56948ef779fSAlex Deucher * @rdev: radeon_device pointer 57048ef779fSAlex Deucher * 57148ef779fSAlex Deucher * Setup the hpd pins used by the card (r1xx-r4xx). 57248ef779fSAlex Deucher * Set the polarity, and enable the hpd interrupts. 57348ef779fSAlex Deucher */ 57405a05c50SAlex Deucher void r100_hpd_init(struct radeon_device *rdev) 57505a05c50SAlex Deucher { 57605a05c50SAlex Deucher struct drm_device *dev = rdev->ddev; 57705a05c50SAlex Deucher struct drm_connector *connector; 578fb98257aSChristian Koenig unsigned enable = 0; 57905a05c50SAlex Deucher 58005a05c50SAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 58105a05c50SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector); 582fb98257aSChristian Koenig enable |= 1 << radeon_connector->hpd.hpd; 58364912e99SAlex Deucher radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd); 58405a05c50SAlex Deucher } 585fb98257aSChristian Koenig radeon_irq_kms_enable_hpd(rdev, enable); 58605a05c50SAlex Deucher } 58705a05c50SAlex Deucher 58848ef779fSAlex Deucher /** 58948ef779fSAlex Deucher * r100_hpd_fini - hpd tear down callback. 59048ef779fSAlex Deucher * 59148ef779fSAlex Deucher * @rdev: radeon_device pointer 59248ef779fSAlex Deucher * 59348ef779fSAlex Deucher * Tear down the hpd pins used by the card (r1xx-r4xx). 59448ef779fSAlex Deucher * Disable the hpd interrupts. 59548ef779fSAlex Deucher */ 59605a05c50SAlex Deucher void r100_hpd_fini(struct radeon_device *rdev) 59705a05c50SAlex Deucher { 59805a05c50SAlex Deucher struct drm_device *dev = rdev->ddev; 59905a05c50SAlex Deucher struct drm_connector *connector; 600fb98257aSChristian Koenig unsigned disable = 0; 60105a05c50SAlex Deucher 60205a05c50SAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 60305a05c50SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector); 604fb98257aSChristian Koenig disable |= 1 << radeon_connector->hpd.hpd; 60505a05c50SAlex Deucher } 606fb98257aSChristian Koenig radeon_irq_kms_disable_hpd(rdev, disable); 60705a05c50SAlex Deucher } 60805a05c50SAlex Deucher 609771fe6b9SJerome Glisse /* 610771fe6b9SJerome Glisse * PCI GART 611771fe6b9SJerome Glisse */ 612771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev) 613771fe6b9SJerome Glisse { 614771fe6b9SJerome Glisse /* TODO: can we do somethings here ? */ 615771fe6b9SJerome Glisse /* It seems hw only cache one entry so we should discard this 616771fe6b9SJerome Glisse * entry otherwise if first GPU GART read hit this entry it 617771fe6b9SJerome Glisse * could end up in wrong address. */ 618771fe6b9SJerome Glisse } 619771fe6b9SJerome Glisse 6204aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev) 6214aac0473SJerome Glisse { 6224aac0473SJerome Glisse int r; 6234aac0473SJerome Glisse 624c9a1be96SJerome Glisse if (rdev->gart.ptr) { 625fce7d61bSJoe Perches WARN(1, "R100 PCI GART already initialized\n"); 6264aac0473SJerome Glisse return 0; 6274aac0473SJerome Glisse } 6284aac0473SJerome Glisse /* Initialize common gart structure */ 6294aac0473SJerome Glisse r = radeon_gart_init(rdev); 6304aac0473SJerome Glisse if (r) 6314aac0473SJerome Glisse return r; 6324aac0473SJerome Glisse rdev->gart.table_size = rdev->gart.num_gpu_pages * 4; 633c5b3b850SAlex Deucher rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush; 634c5b3b850SAlex Deucher rdev->asic->gart.set_page = &r100_pci_gart_set_page; 6354aac0473SJerome Glisse return radeon_gart_table_ram_alloc(rdev); 6364aac0473SJerome Glisse } 6374aac0473SJerome Glisse 638771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev) 639771fe6b9SJerome Glisse { 640771fe6b9SJerome Glisse uint32_t tmp; 641771fe6b9SJerome Glisse 64282568565SDave Airlie radeon_gart_restore(rdev); 643771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 644771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 645771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 646771fe6b9SJerome Glisse /* set address range for PCI address translate */ 647d594e46aSJerome Glisse WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start); 648d594e46aSJerome Glisse WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end); 649771fe6b9SJerome Glisse /* set PCI GART page-table base address */ 650771fe6b9SJerome Glisse WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr); 651771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN; 652771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 653771fe6b9SJerome Glisse r100_pci_gart_tlb_flush(rdev); 65443caf451SMichel Dänzer DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n", 655fcf4de5aSTormod Volden (unsigned)(rdev->mc.gtt_size >> 20), 656fcf4de5aSTormod Volden (unsigned long long)rdev->gart.table_addr); 657771fe6b9SJerome Glisse rdev->gart.ready = true; 658771fe6b9SJerome Glisse return 0; 659771fe6b9SJerome Glisse } 660771fe6b9SJerome Glisse 661771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev) 662771fe6b9SJerome Glisse { 663771fe6b9SJerome Glisse uint32_t tmp; 664771fe6b9SJerome Glisse 665771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 666771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 667771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN); 668771fe6b9SJerome Glisse WREG32(RADEON_AIC_LO_ADDR, 0); 669771fe6b9SJerome Glisse WREG32(RADEON_AIC_HI_ADDR, 0); 670771fe6b9SJerome Glisse } 671771fe6b9SJerome Glisse 672771fe6b9SJerome Glisse int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr) 673771fe6b9SJerome Glisse { 674c9a1be96SJerome Glisse u32 *gtt = rdev->gart.ptr; 675c9a1be96SJerome Glisse 676771fe6b9SJerome Glisse if (i < 0 || i > rdev->gart.num_gpu_pages) { 677771fe6b9SJerome Glisse return -EINVAL; 678771fe6b9SJerome Glisse } 679c9a1be96SJerome Glisse gtt[i] = cpu_to_le32(lower_32_bits(addr)); 680771fe6b9SJerome Glisse return 0; 681771fe6b9SJerome Glisse } 682771fe6b9SJerome Glisse 6834aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev) 684771fe6b9SJerome Glisse { 685f9274562SJerome Glisse radeon_gart_fini(rdev); 686771fe6b9SJerome Glisse r100_pci_gart_disable(rdev); 6874aac0473SJerome Glisse radeon_gart_table_ram_free(rdev); 688771fe6b9SJerome Glisse } 689771fe6b9SJerome Glisse 6907ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev) 6917ed220d7SMichel Dänzer { 6927ed220d7SMichel Dänzer uint32_t tmp = 0; 6937ed220d7SMichel Dänzer 694003e69f9SJerome Glisse if (!rdev->irq.installed) { 695fce7d61bSJoe Perches WARN(1, "Can't enable IRQ/MSI because no handler is installed\n"); 696003e69f9SJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 697003e69f9SJerome Glisse return -EINVAL; 698003e69f9SJerome Glisse } 699736fc37fSChristian Koenig if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) { 7007ed220d7SMichel Dänzer tmp |= RADEON_SW_INT_ENABLE; 7017ed220d7SMichel Dänzer } 7026f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[0] || 703736fc37fSChristian Koenig atomic_read(&rdev->irq.pflip[0])) { 7047ed220d7SMichel Dänzer tmp |= RADEON_CRTC_VBLANK_MASK; 7057ed220d7SMichel Dänzer } 7066f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[1] || 707736fc37fSChristian Koenig atomic_read(&rdev->irq.pflip[1])) { 7087ed220d7SMichel Dänzer tmp |= RADEON_CRTC2_VBLANK_MASK; 7097ed220d7SMichel Dänzer } 71005a05c50SAlex Deucher if (rdev->irq.hpd[0]) { 71105a05c50SAlex Deucher tmp |= RADEON_FP_DETECT_MASK; 71205a05c50SAlex Deucher } 71305a05c50SAlex Deucher if (rdev->irq.hpd[1]) { 71405a05c50SAlex Deucher tmp |= RADEON_FP2_DETECT_MASK; 71505a05c50SAlex Deucher } 7167ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_CNTL, tmp); 7177ed220d7SMichel Dänzer return 0; 7187ed220d7SMichel Dänzer } 7197ed220d7SMichel Dänzer 7209f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev) 7219f022ddfSJerome Glisse { 7229f022ddfSJerome Glisse u32 tmp; 7239f022ddfSJerome Glisse 7249f022ddfSJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 7259f022ddfSJerome Glisse /* Wait and acknowledge irq */ 7269f022ddfSJerome Glisse mdelay(1); 7279f022ddfSJerome Glisse tmp = RREG32(R_000044_GEN_INT_STATUS); 7289f022ddfSJerome Glisse WREG32(R_000044_GEN_INT_STATUS, tmp); 7299f022ddfSJerome Glisse } 7309f022ddfSJerome Glisse 731cbdd4501SAndi Kleen static uint32_t r100_irq_ack(struct radeon_device *rdev) 7327ed220d7SMichel Dänzer { 7337ed220d7SMichel Dänzer uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS); 73405a05c50SAlex Deucher uint32_t irq_mask = RADEON_SW_INT_TEST | 73505a05c50SAlex Deucher RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT | 73605a05c50SAlex Deucher RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT; 7377ed220d7SMichel Dänzer 7387ed220d7SMichel Dänzer if (irqs) { 7397ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_STATUS, irqs); 7407ed220d7SMichel Dänzer } 7417ed220d7SMichel Dänzer return irqs & irq_mask; 7427ed220d7SMichel Dänzer } 7437ed220d7SMichel Dänzer 7447ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev) 7457ed220d7SMichel Dänzer { 7463e5cb98dSAlex Deucher uint32_t status, msi_rearm; 747d4877cf2SAlex Deucher bool queue_hotplug = false; 7487ed220d7SMichel Dänzer 7497ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 7507ed220d7SMichel Dänzer if (!status) { 7517ed220d7SMichel Dänzer return IRQ_NONE; 7527ed220d7SMichel Dänzer } 753a513c184SJerome Glisse if (rdev->shutdown) { 754a513c184SJerome Glisse return IRQ_NONE; 755a513c184SJerome Glisse } 7567ed220d7SMichel Dänzer while (status) { 7577ed220d7SMichel Dänzer /* SW interrupt */ 7587ed220d7SMichel Dänzer if (status & RADEON_SW_INT_TEST) { 7597465280cSAlex Deucher radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX); 7607ed220d7SMichel Dänzer } 7617ed220d7SMichel Dänzer /* Vertical blank interrupts */ 7627ed220d7SMichel Dänzer if (status & RADEON_CRTC_VBLANK_STAT) { 7636f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[0]) { 7647ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 0); 765839461d3SRafał Miłecki rdev->pm.vblank_sync = true; 76673a6d3fcSRafał Miłecki wake_up(&rdev->irq.vblank_queue); 7677ed220d7SMichel Dänzer } 768736fc37fSChristian Koenig if (atomic_read(&rdev->irq.pflip[0])) 7693e4ea742SMario Kleiner radeon_crtc_handle_flip(rdev, 0); 7706f34be50SAlex Deucher } 7717ed220d7SMichel Dänzer if (status & RADEON_CRTC2_VBLANK_STAT) { 7726f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[1]) { 7737ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 1); 774839461d3SRafał Miłecki rdev->pm.vblank_sync = true; 77573a6d3fcSRafał Miłecki wake_up(&rdev->irq.vblank_queue); 7767ed220d7SMichel Dänzer } 777736fc37fSChristian Koenig if (atomic_read(&rdev->irq.pflip[1])) 7783e4ea742SMario Kleiner radeon_crtc_handle_flip(rdev, 1); 7796f34be50SAlex Deucher } 78005a05c50SAlex Deucher if (status & RADEON_FP_DETECT_STAT) { 781d4877cf2SAlex Deucher queue_hotplug = true; 782d4877cf2SAlex Deucher DRM_DEBUG("HPD1\n"); 78305a05c50SAlex Deucher } 78405a05c50SAlex Deucher if (status & RADEON_FP2_DETECT_STAT) { 785d4877cf2SAlex Deucher queue_hotplug = true; 786d4877cf2SAlex Deucher DRM_DEBUG("HPD2\n"); 78705a05c50SAlex Deucher } 7887ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 7897ed220d7SMichel Dänzer } 790d4877cf2SAlex Deucher if (queue_hotplug) 79132c87fcaSTejun Heo schedule_work(&rdev->hotplug_work); 7923e5cb98dSAlex Deucher if (rdev->msi_enabled) { 7933e5cb98dSAlex Deucher switch (rdev->family) { 7943e5cb98dSAlex Deucher case CHIP_RS400: 7953e5cb98dSAlex Deucher case CHIP_RS480: 7963e5cb98dSAlex Deucher msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM; 7973e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm); 7983e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM); 7993e5cb98dSAlex Deucher break; 8003e5cb98dSAlex Deucher default: 801b7f5b7deSAlex Deucher WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN); 8023e5cb98dSAlex Deucher break; 8033e5cb98dSAlex Deucher } 8043e5cb98dSAlex Deucher } 8057ed220d7SMichel Dänzer return IRQ_HANDLED; 8067ed220d7SMichel Dänzer } 8077ed220d7SMichel Dänzer 8087ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc) 8097ed220d7SMichel Dänzer { 8107ed220d7SMichel Dänzer if (crtc == 0) 8117ed220d7SMichel Dänzer return RREG32(RADEON_CRTC_CRNT_FRAME); 8127ed220d7SMichel Dänzer else 8137ed220d7SMichel Dänzer return RREG32(RADEON_CRTC2_CRNT_FRAME); 8147ed220d7SMichel Dänzer } 8157ed220d7SMichel Dänzer 8169e5b2af7SPauli Nieminen /* Who ever call radeon_fence_emit should call ring_lock and ask 8179e5b2af7SPauli Nieminen * for enough space (today caller are ib schedule and buffer move) */ 818771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev, 819771fe6b9SJerome Glisse struct radeon_fence *fence) 820771fe6b9SJerome Glisse { 821e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[fence->ring]; 8227b1f2485SChristian König 8239e5b2af7SPauli Nieminen /* We have to make sure that caches are flushed before 8249e5b2af7SPauli Nieminen * CPU might read something from VRAM. */ 825e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); 826e32eb50dSChristian König radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL); 827e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); 828e32eb50dSChristian König radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL); 829771fe6b9SJerome Glisse /* Wait until IDLE & CLEAN */ 830e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0)); 831e32eb50dSChristian König radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN); 832e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0)); 833e32eb50dSChristian König radeon_ring_write(ring, rdev->config.r100.hdp_cntl | 834cafe6609SJerome Glisse RADEON_HDP_READ_BUFFER_INVALIDATE); 835e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0)); 836e32eb50dSChristian König radeon_ring_write(ring, rdev->config.r100.hdp_cntl); 837771fe6b9SJerome Glisse /* Emit fence sequence & fire IRQ */ 838e32eb50dSChristian König radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0)); 839e32eb50dSChristian König radeon_ring_write(ring, fence->seq); 840e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0)); 841e32eb50dSChristian König radeon_ring_write(ring, RADEON_SW_INT_FIRE); 842771fe6b9SJerome Glisse } 843771fe6b9SJerome Glisse 84415d3332fSChristian König void r100_semaphore_ring_emit(struct radeon_device *rdev, 845e32eb50dSChristian König struct radeon_ring *ring, 84615d3332fSChristian König struct radeon_semaphore *semaphore, 8477b1f2485SChristian König bool emit_wait) 84815d3332fSChristian König { 84915d3332fSChristian König /* Unused on older asics, since we don't have semaphores or multiple rings */ 85015d3332fSChristian König BUG(); 85115d3332fSChristian König } 85215d3332fSChristian König 853771fe6b9SJerome Glisse int r100_copy_blit(struct radeon_device *rdev, 854771fe6b9SJerome Glisse uint64_t src_offset, 855771fe6b9SJerome Glisse uint64_t dst_offset, 856003cefe0SAlex Deucher unsigned num_gpu_pages, 857876dc9f3SChristian König struct radeon_fence **fence) 858771fe6b9SJerome Glisse { 859e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 860771fe6b9SJerome Glisse uint32_t cur_pages; 861003cefe0SAlex Deucher uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE; 862771fe6b9SJerome Glisse uint32_t pitch; 863771fe6b9SJerome Glisse uint32_t stride_pixels; 864771fe6b9SJerome Glisse unsigned ndw; 865771fe6b9SJerome Glisse int num_loops; 866771fe6b9SJerome Glisse int r = 0; 867771fe6b9SJerome Glisse 868771fe6b9SJerome Glisse /* radeon limited to 16k stride */ 869771fe6b9SJerome Glisse stride_bytes &= 0x3fff; 870771fe6b9SJerome Glisse /* radeon pitch is /64 */ 871771fe6b9SJerome Glisse pitch = stride_bytes / 64; 872771fe6b9SJerome Glisse stride_pixels = stride_bytes / 4; 873003cefe0SAlex Deucher num_loops = DIV_ROUND_UP(num_gpu_pages, 8191); 874771fe6b9SJerome Glisse 875771fe6b9SJerome Glisse /* Ask for enough room for blit + flush + fence */ 876771fe6b9SJerome Glisse ndw = 64 + (10 * num_loops); 877e32eb50dSChristian König r = radeon_ring_lock(rdev, ring, ndw); 878771fe6b9SJerome Glisse if (r) { 879771fe6b9SJerome Glisse DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw); 880771fe6b9SJerome Glisse return -EINVAL; 881771fe6b9SJerome Glisse } 882003cefe0SAlex Deucher while (num_gpu_pages > 0) { 883003cefe0SAlex Deucher cur_pages = num_gpu_pages; 884771fe6b9SJerome Glisse if (cur_pages > 8191) { 885771fe6b9SJerome Glisse cur_pages = 8191; 886771fe6b9SJerome Glisse } 887003cefe0SAlex Deucher num_gpu_pages -= cur_pages; 888771fe6b9SJerome Glisse 889771fe6b9SJerome Glisse /* pages are in Y direction - height 890771fe6b9SJerome Glisse page width in X direction - width */ 891e32eb50dSChristian König radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8)); 892e32eb50dSChristian König radeon_ring_write(ring, 893771fe6b9SJerome Glisse RADEON_GMC_SRC_PITCH_OFFSET_CNTL | 894771fe6b9SJerome Glisse RADEON_GMC_DST_PITCH_OFFSET_CNTL | 895771fe6b9SJerome Glisse RADEON_GMC_SRC_CLIPPING | 896771fe6b9SJerome Glisse RADEON_GMC_DST_CLIPPING | 897771fe6b9SJerome Glisse RADEON_GMC_BRUSH_NONE | 898771fe6b9SJerome Glisse (RADEON_COLOR_FORMAT_ARGB8888 << 8) | 899771fe6b9SJerome Glisse RADEON_GMC_SRC_DATATYPE_COLOR | 900771fe6b9SJerome Glisse RADEON_ROP3_S | 901771fe6b9SJerome Glisse RADEON_DP_SRC_SOURCE_MEMORY | 902771fe6b9SJerome Glisse RADEON_GMC_CLR_CMP_CNTL_DIS | 903771fe6b9SJerome Glisse RADEON_GMC_WR_MSK_DIS); 904e32eb50dSChristian König radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10)); 905e32eb50dSChristian König radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10)); 906e32eb50dSChristian König radeon_ring_write(ring, (0x1fff) | (0x1fff << 16)); 907e32eb50dSChristian König radeon_ring_write(ring, 0); 908e32eb50dSChristian König radeon_ring_write(ring, (0x1fff) | (0x1fff << 16)); 909e32eb50dSChristian König radeon_ring_write(ring, num_gpu_pages); 910e32eb50dSChristian König radeon_ring_write(ring, num_gpu_pages); 911e32eb50dSChristian König radeon_ring_write(ring, cur_pages | (stride_pixels << 16)); 912771fe6b9SJerome Glisse } 913e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0)); 914e32eb50dSChristian König radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL); 915e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0)); 916e32eb50dSChristian König radeon_ring_write(ring, 917771fe6b9SJerome Glisse RADEON_WAIT_2D_IDLECLEAN | 918771fe6b9SJerome Glisse RADEON_WAIT_HOST_IDLECLEAN | 919771fe6b9SJerome Glisse RADEON_WAIT_DMA_GUI_IDLE); 920771fe6b9SJerome Glisse if (fence) { 921876dc9f3SChristian König r = radeon_fence_emit(rdev, fence, RADEON_RING_TYPE_GFX_INDEX); 922771fe6b9SJerome Glisse } 923e32eb50dSChristian König radeon_ring_unlock_commit(rdev, ring); 924771fe6b9SJerome Glisse return r; 925771fe6b9SJerome Glisse } 926771fe6b9SJerome Glisse 92745600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev) 92845600232SJerome Glisse { 92945600232SJerome Glisse unsigned i; 93045600232SJerome Glisse u32 tmp; 93145600232SJerome Glisse 93245600232SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 93345600232SJerome Glisse tmp = RREG32(R_000E40_RBBM_STATUS); 93445600232SJerome Glisse if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) { 93545600232SJerome Glisse return 0; 93645600232SJerome Glisse } 93745600232SJerome Glisse udelay(1); 93845600232SJerome Glisse } 93945600232SJerome Glisse return -1; 94045600232SJerome Glisse } 94145600232SJerome Glisse 942f712812eSAlex Deucher void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring) 943771fe6b9SJerome Glisse { 944771fe6b9SJerome Glisse int r; 945771fe6b9SJerome Glisse 946e32eb50dSChristian König r = radeon_ring_lock(rdev, ring, 2); 947771fe6b9SJerome Glisse if (r) { 948771fe6b9SJerome Glisse return; 949771fe6b9SJerome Glisse } 950e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0)); 951e32eb50dSChristian König radeon_ring_write(ring, 952771fe6b9SJerome Glisse RADEON_ISYNC_ANY2D_IDLE3D | 953771fe6b9SJerome Glisse RADEON_ISYNC_ANY3D_IDLE2D | 954771fe6b9SJerome Glisse RADEON_ISYNC_WAIT_IDLEGUI | 955771fe6b9SJerome Glisse RADEON_ISYNC_CPSCRATCH_IDLEGUI); 956e32eb50dSChristian König radeon_ring_unlock_commit(rdev, ring); 957771fe6b9SJerome Glisse } 958771fe6b9SJerome Glisse 95970967ab9SBen Hutchings 96070967ab9SBen Hutchings /* Load the microcode for the CP */ 96170967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev) 962771fe6b9SJerome Glisse { 96370967ab9SBen Hutchings struct platform_device *pdev; 96470967ab9SBen Hutchings const char *fw_name = NULL; 96570967ab9SBen Hutchings int err; 966771fe6b9SJerome Glisse 967d9fdaafbSDave Airlie DRM_DEBUG_KMS("\n"); 96870967ab9SBen Hutchings 96970967ab9SBen Hutchings pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0); 97070967ab9SBen Hutchings err = IS_ERR(pdev); 97170967ab9SBen Hutchings if (err) { 97270967ab9SBen Hutchings printk(KERN_ERR "radeon_cp: Failed to register firmware\n"); 97370967ab9SBen Hutchings return -EINVAL; 974771fe6b9SJerome Glisse } 975771fe6b9SJerome Glisse if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) || 976771fe6b9SJerome Glisse (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) || 977771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 978771fe6b9SJerome Glisse DRM_INFO("Loading R100 Microcode\n"); 97970967ab9SBen Hutchings fw_name = FIRMWARE_R100; 980771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R200) || 981771fe6b9SJerome Glisse (rdev->family == CHIP_RV250) || 982771fe6b9SJerome Glisse (rdev->family == CHIP_RV280) || 983771fe6b9SJerome Glisse (rdev->family == CHIP_RS300)) { 984771fe6b9SJerome Glisse DRM_INFO("Loading R200 Microcode\n"); 98570967ab9SBen Hutchings fw_name = FIRMWARE_R200; 986771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R300) || 987771fe6b9SJerome Glisse (rdev->family == CHIP_R350) || 988771fe6b9SJerome Glisse (rdev->family == CHIP_RV350) || 989771fe6b9SJerome Glisse (rdev->family == CHIP_RV380) || 990771fe6b9SJerome Glisse (rdev->family == CHIP_RS400) || 991771fe6b9SJerome Glisse (rdev->family == CHIP_RS480)) { 992771fe6b9SJerome Glisse DRM_INFO("Loading R300 Microcode\n"); 99370967ab9SBen Hutchings fw_name = FIRMWARE_R300; 994771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R420) || 995771fe6b9SJerome Glisse (rdev->family == CHIP_R423) || 996771fe6b9SJerome Glisse (rdev->family == CHIP_RV410)) { 997771fe6b9SJerome Glisse DRM_INFO("Loading R400 Microcode\n"); 99870967ab9SBen Hutchings fw_name = FIRMWARE_R420; 999771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RS690) || 1000771fe6b9SJerome Glisse (rdev->family == CHIP_RS740)) { 1001771fe6b9SJerome Glisse DRM_INFO("Loading RS690/RS740 Microcode\n"); 100270967ab9SBen Hutchings fw_name = FIRMWARE_RS690; 1003771fe6b9SJerome Glisse } else if (rdev->family == CHIP_RS600) { 1004771fe6b9SJerome Glisse DRM_INFO("Loading RS600 Microcode\n"); 100570967ab9SBen Hutchings fw_name = FIRMWARE_RS600; 1006771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RV515) || 1007771fe6b9SJerome Glisse (rdev->family == CHIP_R520) || 1008771fe6b9SJerome Glisse (rdev->family == CHIP_RV530) || 1009771fe6b9SJerome Glisse (rdev->family == CHIP_R580) || 1010771fe6b9SJerome Glisse (rdev->family == CHIP_RV560) || 1011771fe6b9SJerome Glisse (rdev->family == CHIP_RV570)) { 1012771fe6b9SJerome Glisse DRM_INFO("Loading R500 Microcode\n"); 101370967ab9SBen Hutchings fw_name = FIRMWARE_R520; 101470967ab9SBen Hutchings } 101570967ab9SBen Hutchings 10163ce0a23dSJerome Glisse err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev); 101770967ab9SBen Hutchings platform_device_unregister(pdev); 101870967ab9SBen Hutchings if (err) { 101970967ab9SBen Hutchings printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n", 102070967ab9SBen Hutchings fw_name); 10213ce0a23dSJerome Glisse } else if (rdev->me_fw->size % 8) { 102270967ab9SBen Hutchings printk(KERN_ERR 102370967ab9SBen Hutchings "radeon_cp: Bogus length %zu in firmware \"%s\"\n", 10243ce0a23dSJerome Glisse rdev->me_fw->size, fw_name); 102570967ab9SBen Hutchings err = -EINVAL; 10263ce0a23dSJerome Glisse release_firmware(rdev->me_fw); 10273ce0a23dSJerome Glisse rdev->me_fw = NULL; 102870967ab9SBen Hutchings } 102970967ab9SBen Hutchings return err; 103070967ab9SBen Hutchings } 1031d4550907SJerome Glisse 103270967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev) 103370967ab9SBen Hutchings { 103470967ab9SBen Hutchings const __be32 *fw_data; 103570967ab9SBen Hutchings int i, size; 103670967ab9SBen Hutchings 103770967ab9SBen Hutchings if (r100_gui_wait_for_idle(rdev)) { 103870967ab9SBen Hutchings printk(KERN_WARNING "Failed to wait GUI idle while " 103970967ab9SBen Hutchings "programming pipes. Bad things might happen.\n"); 104070967ab9SBen Hutchings } 104170967ab9SBen Hutchings 10423ce0a23dSJerome Glisse if (rdev->me_fw) { 10433ce0a23dSJerome Glisse size = rdev->me_fw->size / 4; 10443ce0a23dSJerome Glisse fw_data = (const __be32 *)&rdev->me_fw->data[0]; 104570967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_ADDR, 0); 104670967ab9SBen Hutchings for (i = 0; i < size; i += 2) { 104770967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAH, 104870967ab9SBen Hutchings be32_to_cpup(&fw_data[i])); 104970967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAL, 105070967ab9SBen Hutchings be32_to_cpup(&fw_data[i + 1])); 1051771fe6b9SJerome Glisse } 1052771fe6b9SJerome Glisse } 1053771fe6b9SJerome Glisse } 1054771fe6b9SJerome Glisse 1055771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size) 1056771fe6b9SJerome Glisse { 1057e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 1058771fe6b9SJerome Glisse unsigned rb_bufsz; 1059771fe6b9SJerome Glisse unsigned rb_blksz; 1060771fe6b9SJerome Glisse unsigned max_fetch; 1061771fe6b9SJerome Glisse unsigned pre_write_timer; 1062771fe6b9SJerome Glisse unsigned pre_write_limit; 1063771fe6b9SJerome Glisse unsigned indirect2_start; 1064771fe6b9SJerome Glisse unsigned indirect1_start; 1065771fe6b9SJerome Glisse uint32_t tmp; 1066771fe6b9SJerome Glisse int r; 1067771fe6b9SJerome Glisse 1068771fe6b9SJerome Glisse if (r100_debugfs_cp_init(rdev)) { 1069771fe6b9SJerome Glisse DRM_ERROR("Failed to register debugfs file for CP !\n"); 1070771fe6b9SJerome Glisse } 10713ce0a23dSJerome Glisse if (!rdev->me_fw) { 107270967ab9SBen Hutchings r = r100_cp_init_microcode(rdev); 107370967ab9SBen Hutchings if (r) { 107470967ab9SBen Hutchings DRM_ERROR("Failed to load firmware!\n"); 107570967ab9SBen Hutchings return r; 107670967ab9SBen Hutchings } 107770967ab9SBen Hutchings } 107870967ab9SBen Hutchings 1079771fe6b9SJerome Glisse /* Align ring size */ 1080771fe6b9SJerome Glisse rb_bufsz = drm_order(ring_size / 8); 1081771fe6b9SJerome Glisse ring_size = (1 << (rb_bufsz + 1)) * 4; 1082771fe6b9SJerome Glisse r100_cp_load_microcode(rdev); 1083e32eb50dSChristian König r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET, 108478c5560aSAlex Deucher RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR, 108578c5560aSAlex Deucher 0, 0x7fffff, RADEON_CP_PACKET2); 1086771fe6b9SJerome Glisse if (r) { 1087771fe6b9SJerome Glisse return r; 1088771fe6b9SJerome Glisse } 1089771fe6b9SJerome Glisse /* Each time the cp read 1024 bytes (16 dword/quadword) update 1090771fe6b9SJerome Glisse * the rptr copy in system ram */ 1091771fe6b9SJerome Glisse rb_blksz = 9; 1092771fe6b9SJerome Glisse /* cp will read 128bytes at a time (4 dwords) */ 1093771fe6b9SJerome Glisse max_fetch = 1; 1094e32eb50dSChristian König ring->align_mask = 16 - 1; 1095771fe6b9SJerome Glisse /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */ 1096771fe6b9SJerome Glisse pre_write_timer = 64; 1097771fe6b9SJerome Glisse /* Force CP_RB_WPTR write if written more than one time before the 1098771fe6b9SJerome Glisse * delay expire 1099771fe6b9SJerome Glisse */ 1100771fe6b9SJerome Glisse pre_write_limit = 0; 1101771fe6b9SJerome Glisse /* Setup the cp cache like this (cache size is 96 dwords) : 1102771fe6b9SJerome Glisse * RING 0 to 15 1103771fe6b9SJerome Glisse * INDIRECT1 16 to 79 1104771fe6b9SJerome Glisse * INDIRECT2 80 to 95 1105771fe6b9SJerome Glisse * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 1106771fe6b9SJerome Glisse * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords)) 1107771fe6b9SJerome Glisse * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 1108771fe6b9SJerome Glisse * Idea being that most of the gpu cmd will be through indirect1 buffer 1109771fe6b9SJerome Glisse * so it gets the bigger cache. 1110771fe6b9SJerome Glisse */ 1111771fe6b9SJerome Glisse indirect2_start = 80; 1112771fe6b9SJerome Glisse indirect1_start = 16; 1113771fe6b9SJerome Glisse /* cp setup */ 1114771fe6b9SJerome Glisse WREG32(0x718, pre_write_timer | (pre_write_limit << 28)); 1115d6f28938SAlex Deucher tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) | 1116771fe6b9SJerome Glisse REG_SET(RADEON_RB_BLKSZ, rb_blksz) | 1117724c80e1SAlex Deucher REG_SET(RADEON_MAX_FETCH, max_fetch)); 1118d6f28938SAlex Deucher #ifdef __BIG_ENDIAN 1119d6f28938SAlex Deucher tmp |= RADEON_BUF_SWAP_32BIT; 1120d6f28938SAlex Deucher #endif 1121724c80e1SAlex Deucher WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE); 1122d6f28938SAlex Deucher 1123771fe6b9SJerome Glisse /* Set ring address */ 1124e32eb50dSChristian König DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr); 1125e32eb50dSChristian König WREG32(RADEON_CP_RB_BASE, ring->gpu_addr); 1126771fe6b9SJerome Glisse /* Force read & write ptr to 0 */ 1127724c80e1SAlex Deucher WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE); 1128771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 1129e32eb50dSChristian König ring->wptr = 0; 1130e32eb50dSChristian König WREG32(RADEON_CP_RB_WPTR, ring->wptr); 1131724c80e1SAlex Deucher 1132724c80e1SAlex Deucher /* set the wb address whether it's enabled or not */ 1133724c80e1SAlex Deucher WREG32(R_00070C_CP_RB_RPTR_ADDR, 1134724c80e1SAlex Deucher S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2)); 1135724c80e1SAlex Deucher WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET); 1136724c80e1SAlex Deucher 1137724c80e1SAlex Deucher if (rdev->wb.enabled) 1138724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0xff); 1139724c80e1SAlex Deucher else { 1140724c80e1SAlex Deucher tmp |= RADEON_RB_NO_UPDATE; 1141724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0); 1142724c80e1SAlex Deucher } 1143724c80e1SAlex Deucher 1144771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 1145771fe6b9SJerome Glisse udelay(10); 1146e32eb50dSChristian König ring->rptr = RREG32(RADEON_CP_RB_RPTR); 1147771fe6b9SJerome Glisse /* Set cp mode to bus mastering & enable cp*/ 1148771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 1149771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT2_START, indirect2_start) | 1150771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT1_START, indirect1_start)); 1151d75ee3beSAlex Deucher WREG32(RADEON_CP_RB_WPTR_DELAY, 0); 1152d75ee3beSAlex Deucher WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D); 1153771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM); 11542099810fSDave Airlie 11552099810fSDave Airlie /* at this point everything should be setup correctly to enable master */ 11562099810fSDave Airlie pci_set_master(rdev->pdev); 11572099810fSDave Airlie 1158f712812eSAlex Deucher radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]); 1159f712812eSAlex Deucher r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring); 1160771fe6b9SJerome Glisse if (r) { 1161771fe6b9SJerome Glisse DRM_ERROR("radeon: cp isn't working (%d).\n", r); 1162771fe6b9SJerome Glisse return r; 1163771fe6b9SJerome Glisse } 1164e32eb50dSChristian König ring->ready = true; 116553595338SDave Airlie radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size); 1166c7eff978SAlex Deucher 116716c58081SSimon Kitching if (!ring->rptr_save_reg /* not resuming from suspend */ 116816c58081SSimon Kitching && radeon_ring_supports_scratch_reg(rdev, ring)) { 1169c7eff978SAlex Deucher r = radeon_scratch_get(rdev, &ring->rptr_save_reg); 1170c7eff978SAlex Deucher if (r) { 1171c7eff978SAlex Deucher DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r); 1172c7eff978SAlex Deucher ring->rptr_save_reg = 0; 1173c7eff978SAlex Deucher } 1174c7eff978SAlex Deucher } 1175771fe6b9SJerome Glisse return 0; 1176771fe6b9SJerome Glisse } 1177771fe6b9SJerome Glisse 1178771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev) 1179771fe6b9SJerome Glisse { 118045600232SJerome Glisse if (r100_cp_wait_for_idle(rdev)) { 118145600232SJerome Glisse DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n"); 118245600232SJerome Glisse } 1183771fe6b9SJerome Glisse /* Disable ring */ 1184a18d7ea1SJerome Glisse r100_cp_disable(rdev); 1185c7eff978SAlex Deucher radeon_scratch_free(rdev, rdev->ring[RADEON_RING_TYPE_GFX_INDEX].rptr_save_reg); 1186e32eb50dSChristian König radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]); 1187771fe6b9SJerome Glisse DRM_INFO("radeon: cp finalized\n"); 1188771fe6b9SJerome Glisse } 1189771fe6b9SJerome Glisse 1190771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev) 1191771fe6b9SJerome Glisse { 1192771fe6b9SJerome Glisse /* Disable ring */ 119353595338SDave Airlie radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size); 1194e32eb50dSChristian König rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false; 1195771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 0); 1196771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 1197724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0); 1198771fe6b9SJerome Glisse if (r100_gui_wait_for_idle(rdev)) { 1199771fe6b9SJerome Glisse printk(KERN_WARNING "Failed to wait GUI idle while " 1200771fe6b9SJerome Glisse "programming pipes. Bad things might happen.\n"); 1201771fe6b9SJerome Glisse } 1202771fe6b9SJerome Glisse } 1203771fe6b9SJerome Glisse 1204771fe6b9SJerome Glisse /* 1205771fe6b9SJerome Glisse * CS functions 1206771fe6b9SJerome Glisse */ 12070242f74dSAlex Deucher int r100_reloc_pitch_offset(struct radeon_cs_parser *p, 12080242f74dSAlex Deucher struct radeon_cs_packet *pkt, 12090242f74dSAlex Deucher unsigned idx, 12100242f74dSAlex Deucher unsigned reg) 12110242f74dSAlex Deucher { 12120242f74dSAlex Deucher int r; 12130242f74dSAlex Deucher u32 tile_flags = 0; 12140242f74dSAlex Deucher u32 tmp; 12150242f74dSAlex Deucher struct radeon_cs_reloc *reloc; 12160242f74dSAlex Deucher u32 value; 12170242f74dSAlex Deucher 1218012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 12190242f74dSAlex Deucher if (r) { 12200242f74dSAlex Deucher DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 12210242f74dSAlex Deucher idx, reg); 1222c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 12230242f74dSAlex Deucher return r; 12240242f74dSAlex Deucher } 12250242f74dSAlex Deucher 12260242f74dSAlex Deucher value = radeon_get_ib_value(p, idx); 12270242f74dSAlex Deucher tmp = value & 0x003fffff; 12280242f74dSAlex Deucher tmp += (((u32)reloc->lobj.gpu_offset) >> 10); 12290242f74dSAlex Deucher 12300242f74dSAlex Deucher if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { 12310242f74dSAlex Deucher if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) 12320242f74dSAlex Deucher tile_flags |= RADEON_DST_TILE_MACRO; 12330242f74dSAlex Deucher if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) { 12340242f74dSAlex Deucher if (reg == RADEON_SRC_PITCH_OFFSET) { 12350242f74dSAlex Deucher DRM_ERROR("Cannot src blit from microtiled surface\n"); 1236c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 12370242f74dSAlex Deucher return -EINVAL; 12380242f74dSAlex Deucher } 12390242f74dSAlex Deucher tile_flags |= RADEON_DST_TILE_MICRO; 12400242f74dSAlex Deucher } 12410242f74dSAlex Deucher 12420242f74dSAlex Deucher tmp |= tile_flags; 12430242f74dSAlex Deucher p->ib.ptr[idx] = (value & 0x3fc00000) | tmp; 12440242f74dSAlex Deucher } else 12450242f74dSAlex Deucher p->ib.ptr[idx] = (value & 0xffc00000) | tmp; 12460242f74dSAlex Deucher return 0; 12470242f74dSAlex Deucher } 12480242f74dSAlex Deucher 12490242f74dSAlex Deucher int r100_packet3_load_vbpntr(struct radeon_cs_parser *p, 12500242f74dSAlex Deucher struct radeon_cs_packet *pkt, 12510242f74dSAlex Deucher int idx) 12520242f74dSAlex Deucher { 12530242f74dSAlex Deucher unsigned c, i; 12540242f74dSAlex Deucher struct radeon_cs_reloc *reloc; 12550242f74dSAlex Deucher struct r100_cs_track *track; 12560242f74dSAlex Deucher int r = 0; 12570242f74dSAlex Deucher volatile uint32_t *ib; 12580242f74dSAlex Deucher u32 idx_value; 12590242f74dSAlex Deucher 12600242f74dSAlex Deucher ib = p->ib.ptr; 12610242f74dSAlex Deucher track = (struct r100_cs_track *)p->track; 12620242f74dSAlex Deucher c = radeon_get_ib_value(p, idx++) & 0x1F; 12630242f74dSAlex Deucher if (c > 16) { 12640242f74dSAlex Deucher DRM_ERROR("Only 16 vertex buffers are allowed %d\n", 12650242f74dSAlex Deucher pkt->opcode); 1266c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 12670242f74dSAlex Deucher return -EINVAL; 12680242f74dSAlex Deucher } 12690242f74dSAlex Deucher track->num_arrays = c; 12700242f74dSAlex Deucher for (i = 0; i < (c - 1); i+=2, idx+=3) { 1271012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 12720242f74dSAlex Deucher if (r) { 12730242f74dSAlex Deucher DRM_ERROR("No reloc for packet3 %d\n", 12740242f74dSAlex Deucher pkt->opcode); 1275c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 12760242f74dSAlex Deucher return r; 12770242f74dSAlex Deucher } 12780242f74dSAlex Deucher idx_value = radeon_get_ib_value(p, idx); 12790242f74dSAlex Deucher ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset); 12800242f74dSAlex Deucher 12810242f74dSAlex Deucher track->arrays[i + 0].esize = idx_value >> 8; 12820242f74dSAlex Deucher track->arrays[i + 0].robj = reloc->robj; 12830242f74dSAlex Deucher track->arrays[i + 0].esize &= 0x7F; 1284012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 12850242f74dSAlex Deucher if (r) { 12860242f74dSAlex Deucher DRM_ERROR("No reloc for packet3 %d\n", 12870242f74dSAlex Deucher pkt->opcode); 1288c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 12890242f74dSAlex Deucher return r; 12900242f74dSAlex Deucher } 12910242f74dSAlex Deucher ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset); 12920242f74dSAlex Deucher track->arrays[i + 1].robj = reloc->robj; 12930242f74dSAlex Deucher track->arrays[i + 1].esize = idx_value >> 24; 12940242f74dSAlex Deucher track->arrays[i + 1].esize &= 0x7F; 12950242f74dSAlex Deucher } 12960242f74dSAlex Deucher if (c & 1) { 1297012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 12980242f74dSAlex Deucher if (r) { 12990242f74dSAlex Deucher DRM_ERROR("No reloc for packet3 %d\n", 13000242f74dSAlex Deucher pkt->opcode); 1301c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 13020242f74dSAlex Deucher return r; 13030242f74dSAlex Deucher } 13040242f74dSAlex Deucher idx_value = radeon_get_ib_value(p, idx); 13050242f74dSAlex Deucher ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset); 13060242f74dSAlex Deucher track->arrays[i + 0].robj = reloc->robj; 13070242f74dSAlex Deucher track->arrays[i + 0].esize = idx_value >> 8; 13080242f74dSAlex Deucher track->arrays[i + 0].esize &= 0x7F; 13090242f74dSAlex Deucher } 13100242f74dSAlex Deucher return r; 13110242f74dSAlex Deucher } 13120242f74dSAlex Deucher 1313771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p, 1314771fe6b9SJerome Glisse struct radeon_cs_packet *pkt, 1315068a117cSJerome Glisse const unsigned *auth, unsigned n, 1316771fe6b9SJerome Glisse radeon_packet0_check_t check) 1317771fe6b9SJerome Glisse { 1318771fe6b9SJerome Glisse unsigned reg; 1319771fe6b9SJerome Glisse unsigned i, j, m; 1320771fe6b9SJerome Glisse unsigned idx; 1321771fe6b9SJerome Glisse int r; 1322771fe6b9SJerome Glisse 1323771fe6b9SJerome Glisse idx = pkt->idx + 1; 1324771fe6b9SJerome Glisse reg = pkt->reg; 1325068a117cSJerome Glisse /* Check that register fall into register range 1326068a117cSJerome Glisse * determined by the number of entry (n) in the 1327068a117cSJerome Glisse * safe register bitmap. 1328068a117cSJerome Glisse */ 1329771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 1330771fe6b9SJerome Glisse if ((reg >> 7) > n) { 1331771fe6b9SJerome Glisse return -EINVAL; 1332771fe6b9SJerome Glisse } 1333771fe6b9SJerome Glisse } else { 1334771fe6b9SJerome Glisse if (((reg + (pkt->count << 2)) >> 7) > n) { 1335771fe6b9SJerome Glisse return -EINVAL; 1336771fe6b9SJerome Glisse } 1337771fe6b9SJerome Glisse } 1338771fe6b9SJerome Glisse for (i = 0; i <= pkt->count; i++, idx++) { 1339771fe6b9SJerome Glisse j = (reg >> 7); 1340771fe6b9SJerome Glisse m = 1 << ((reg >> 2) & 31); 1341771fe6b9SJerome Glisse if (auth[j] & m) { 1342771fe6b9SJerome Glisse r = check(p, pkt, idx, reg); 1343771fe6b9SJerome Glisse if (r) { 1344771fe6b9SJerome Glisse return r; 1345771fe6b9SJerome Glisse } 1346771fe6b9SJerome Glisse } 1347771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 1348771fe6b9SJerome Glisse if (!(auth[j] & m)) { 1349771fe6b9SJerome Glisse break; 1350771fe6b9SJerome Glisse } 1351771fe6b9SJerome Glisse } else { 1352771fe6b9SJerome Glisse reg += 4; 1353771fe6b9SJerome Glisse } 1354771fe6b9SJerome Glisse } 1355771fe6b9SJerome Glisse return 0; 1356771fe6b9SJerome Glisse } 1357771fe6b9SJerome Glisse 1358771fe6b9SJerome Glisse /** 1359531369e6SDave Airlie * r100_cs_packet_next_vline() - parse userspace VLINE packet 1360531369e6SDave Airlie * @parser: parser structure holding parsing context. 1361531369e6SDave Airlie * 1362531369e6SDave Airlie * Userspace sends a special sequence for VLINE waits. 1363531369e6SDave Airlie * PACKET0 - VLINE_START_END + value 1364531369e6SDave Airlie * PACKET0 - WAIT_UNTIL +_value 1365531369e6SDave Airlie * RELOC (P3) - crtc_id in reloc. 1366531369e6SDave Airlie * 1367531369e6SDave Airlie * This function parses this and relocates the VLINE START END 1368531369e6SDave Airlie * and WAIT UNTIL packets to the correct crtc. 1369531369e6SDave Airlie * It also detects a switched off crtc and nulls out the 1370531369e6SDave Airlie * wait in that case. 1371531369e6SDave Airlie */ 1372531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p) 1373531369e6SDave Airlie { 1374531369e6SDave Airlie struct drm_mode_object *obj; 1375531369e6SDave Airlie struct drm_crtc *crtc; 1376531369e6SDave Airlie struct radeon_crtc *radeon_crtc; 1377531369e6SDave Airlie struct radeon_cs_packet p3reloc, waitreloc; 1378531369e6SDave Airlie int crtc_id; 1379531369e6SDave Airlie int r; 1380531369e6SDave Airlie uint32_t header, h_idx, reg; 1381513bcb46SDave Airlie volatile uint32_t *ib; 1382531369e6SDave Airlie 1383f2e39221SJerome Glisse ib = p->ib.ptr; 1384531369e6SDave Airlie 1385531369e6SDave Airlie /* parse the wait until */ 1386c38f34b5SIlija Hadzic r = radeon_cs_packet_parse(p, &waitreloc, p->idx); 1387531369e6SDave Airlie if (r) 1388531369e6SDave Airlie return r; 1389531369e6SDave Airlie 1390531369e6SDave Airlie /* check its a wait until and only 1 count */ 1391531369e6SDave Airlie if (waitreloc.reg != RADEON_WAIT_UNTIL || 1392531369e6SDave Airlie waitreloc.count != 0) { 1393531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until segment\n"); 1394a3a88a66SPaul Bolle return -EINVAL; 1395531369e6SDave Airlie } 1396531369e6SDave Airlie 1397513bcb46SDave Airlie if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) { 1398531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until\n"); 1399a3a88a66SPaul Bolle return -EINVAL; 1400531369e6SDave Airlie } 1401531369e6SDave Airlie 1402531369e6SDave Airlie /* jump over the NOP */ 1403c38f34b5SIlija Hadzic r = radeon_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2); 1404531369e6SDave Airlie if (r) 1405531369e6SDave Airlie return r; 1406531369e6SDave Airlie 1407531369e6SDave Airlie h_idx = p->idx - 2; 140890ebd065SAlex Deucher p->idx += waitreloc.count + 2; 140990ebd065SAlex Deucher p->idx += p3reloc.count + 2; 1410531369e6SDave Airlie 1411513bcb46SDave Airlie header = radeon_get_ib_value(p, h_idx); 1412513bcb46SDave Airlie crtc_id = radeon_get_ib_value(p, h_idx + 5); 1413*4e872ae2SIlija Hadzic reg = R100_CP_PACKET0_GET_REG(header); 1414531369e6SDave Airlie obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC); 1415531369e6SDave Airlie if (!obj) { 1416531369e6SDave Airlie DRM_ERROR("cannot find crtc %d\n", crtc_id); 1417a3a88a66SPaul Bolle return -EINVAL; 1418531369e6SDave Airlie } 1419531369e6SDave Airlie crtc = obj_to_crtc(obj); 1420531369e6SDave Airlie radeon_crtc = to_radeon_crtc(crtc); 1421531369e6SDave Airlie crtc_id = radeon_crtc->crtc_id; 1422531369e6SDave Airlie 1423531369e6SDave Airlie if (!crtc->enabled) { 1424531369e6SDave Airlie /* if the CRTC isn't enabled - we need to nop out the wait until */ 1425513bcb46SDave Airlie ib[h_idx + 2] = PACKET2(0); 1426513bcb46SDave Airlie ib[h_idx + 3] = PACKET2(0); 1427531369e6SDave Airlie } else if (crtc_id == 1) { 1428531369e6SDave Airlie switch (reg) { 1429531369e6SDave Airlie case AVIVO_D1MODE_VLINE_START_END: 143090ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 1431531369e6SDave Airlie header |= AVIVO_D2MODE_VLINE_START_END >> 2; 1432531369e6SDave Airlie break; 1433531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 143490ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 1435531369e6SDave Airlie header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2; 1436531369e6SDave Airlie break; 1437531369e6SDave Airlie default: 1438531369e6SDave Airlie DRM_ERROR("unknown crtc reloc\n"); 1439a3a88a66SPaul Bolle return -EINVAL; 1440531369e6SDave Airlie } 1441513bcb46SDave Airlie ib[h_idx] = header; 1442513bcb46SDave Airlie ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1; 1443531369e6SDave Airlie } 1444a3a88a66SPaul Bolle 1445a3a88a66SPaul Bolle return 0; 1446531369e6SDave Airlie } 1447531369e6SDave Airlie 1448551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt) 1449551ebd83SDave Airlie { 1450551ebd83SDave Airlie int vtx_size; 1451551ebd83SDave Airlie vtx_size = 2; 1452551ebd83SDave Airlie /* ordered according to bits in spec */ 1453551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W0) 1454551ebd83SDave Airlie vtx_size++; 1455551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR) 1456551ebd83SDave Airlie vtx_size += 3; 1457551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA) 1458551ebd83SDave Airlie vtx_size++; 1459551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR) 1460551ebd83SDave Airlie vtx_size++; 1461551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC) 1462551ebd83SDave Airlie vtx_size += 3; 1463551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG) 1464551ebd83SDave Airlie vtx_size++; 1465551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC) 1466551ebd83SDave Airlie vtx_size++; 1467551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST0) 1468551ebd83SDave Airlie vtx_size += 2; 1469551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST1) 1470551ebd83SDave Airlie vtx_size += 2; 1471551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q1) 1472551ebd83SDave Airlie vtx_size++; 1473551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST2) 1474551ebd83SDave Airlie vtx_size += 2; 1475551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q2) 1476551ebd83SDave Airlie vtx_size++; 1477551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST3) 1478551ebd83SDave Airlie vtx_size += 2; 1479551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q3) 1480551ebd83SDave Airlie vtx_size++; 1481551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q0) 1482551ebd83SDave Airlie vtx_size++; 1483551ebd83SDave Airlie /* blend weight */ 1484551ebd83SDave Airlie if (vtx_fmt & (0x7 << 15)) 1485551ebd83SDave Airlie vtx_size += (vtx_fmt >> 15) & 0x7; 1486551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N0) 1487551ebd83SDave Airlie vtx_size += 3; 1488551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_XY1) 1489551ebd83SDave Airlie vtx_size += 2; 1490551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z1) 1491551ebd83SDave Airlie vtx_size++; 1492551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W1) 1493551ebd83SDave Airlie vtx_size++; 1494551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N1) 1495551ebd83SDave Airlie vtx_size++; 1496551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z) 1497551ebd83SDave Airlie vtx_size++; 1498551ebd83SDave Airlie return vtx_size; 1499551ebd83SDave Airlie } 1500551ebd83SDave Airlie 1501771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p, 1502551ebd83SDave Airlie struct radeon_cs_packet *pkt, 1503551ebd83SDave Airlie unsigned idx, unsigned reg) 1504771fe6b9SJerome Glisse { 1505771fe6b9SJerome Glisse struct radeon_cs_reloc *reloc; 1506551ebd83SDave Airlie struct r100_cs_track *track; 1507771fe6b9SJerome Glisse volatile uint32_t *ib; 1508771fe6b9SJerome Glisse uint32_t tmp; 1509771fe6b9SJerome Glisse int r; 1510551ebd83SDave Airlie int i, face; 1511e024e110SDave Airlie u32 tile_flags = 0; 1512513bcb46SDave Airlie u32 idx_value; 1513771fe6b9SJerome Glisse 1514f2e39221SJerome Glisse ib = p->ib.ptr; 1515551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1516551ebd83SDave Airlie 1517513bcb46SDave Airlie idx_value = radeon_get_ib_value(p, idx); 1518513bcb46SDave Airlie 1519771fe6b9SJerome Glisse switch (reg) { 1520531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 1521531369e6SDave Airlie r = r100_cs_packet_parse_vline(p); 1522531369e6SDave Airlie if (r) { 1523531369e6SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1524531369e6SDave Airlie idx, reg); 1525c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1526531369e6SDave Airlie return r; 1527531369e6SDave Airlie } 1528531369e6SDave Airlie break; 1529771fe6b9SJerome Glisse /* FIXME: only allow PACKET3 blit? easier to check for out of 1530771fe6b9SJerome Glisse * range access */ 1531771fe6b9SJerome Glisse case RADEON_DST_PITCH_OFFSET: 1532771fe6b9SJerome Glisse case RADEON_SRC_PITCH_OFFSET: 1533551ebd83SDave Airlie r = r100_reloc_pitch_offset(p, pkt, idx, reg); 1534551ebd83SDave Airlie if (r) 1535551ebd83SDave Airlie return r; 1536551ebd83SDave Airlie break; 1537551ebd83SDave Airlie case RADEON_RB3D_DEPTHOFFSET: 1538012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1539771fe6b9SJerome Glisse if (r) { 1540771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1541771fe6b9SJerome Glisse idx, reg); 1542c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1543771fe6b9SJerome Glisse return r; 1544771fe6b9SJerome Glisse } 1545551ebd83SDave Airlie track->zb.robj = reloc->robj; 1546513bcb46SDave Airlie track->zb.offset = idx_value; 154740b4a759SMarek Olšák track->zb_dirty = true; 1548513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1549771fe6b9SJerome Glisse break; 1550771fe6b9SJerome Glisse case RADEON_RB3D_COLOROFFSET: 1551012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1552551ebd83SDave Airlie if (r) { 1553551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1554551ebd83SDave Airlie idx, reg); 1555c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1556551ebd83SDave Airlie return r; 1557551ebd83SDave Airlie } 1558551ebd83SDave Airlie track->cb[0].robj = reloc->robj; 1559513bcb46SDave Airlie track->cb[0].offset = idx_value; 156040b4a759SMarek Olšák track->cb_dirty = true; 1561513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1562551ebd83SDave Airlie break; 1563771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_0: 1564771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_1: 1565771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_2: 1566551ebd83SDave Airlie i = (reg - RADEON_PP_TXOFFSET_0) / 24; 1567012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1568771fe6b9SJerome Glisse if (r) { 1569771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1570771fe6b9SJerome Glisse idx, reg); 1571c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1572771fe6b9SJerome Glisse return r; 1573771fe6b9SJerome Glisse } 1574f2746f83SAlex Deucher if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { 1575f2746f83SAlex Deucher if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) 1576f2746f83SAlex Deucher tile_flags |= RADEON_TXO_MACRO_TILE; 1577f2746f83SAlex Deucher if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) 1578f2746f83SAlex Deucher tile_flags |= RADEON_TXO_MICRO_TILE_X2; 1579f2746f83SAlex Deucher 1580f2746f83SAlex Deucher tmp = idx_value & ~(0x7 << 2); 1581f2746f83SAlex Deucher tmp |= tile_flags; 1582f2746f83SAlex Deucher ib[idx] = tmp + ((u32)reloc->lobj.gpu_offset); 1583f2746f83SAlex Deucher } else 1584513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1585551ebd83SDave Airlie track->textures[i].robj = reloc->robj; 158640b4a759SMarek Olšák track->tex_dirty = true; 1587771fe6b9SJerome Glisse break; 1588551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_0: 1589551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_1: 1590551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_2: 1591551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_3: 1592551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_4: 1593551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4; 1594012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1595551ebd83SDave Airlie if (r) { 1596551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1597551ebd83SDave Airlie idx, reg); 1598c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1599551ebd83SDave Airlie return r; 1600551ebd83SDave Airlie } 1601513bcb46SDave Airlie track->textures[0].cube_info[i].offset = idx_value; 1602513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1603551ebd83SDave Airlie track->textures[0].cube_info[i].robj = reloc->robj; 160440b4a759SMarek Olšák track->tex_dirty = true; 1605551ebd83SDave Airlie break; 1606551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_0: 1607551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_1: 1608551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_2: 1609551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_3: 1610551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_4: 1611551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4; 1612012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1613551ebd83SDave Airlie if (r) { 1614551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1615551ebd83SDave Airlie idx, reg); 1616c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1617551ebd83SDave Airlie return r; 1618551ebd83SDave Airlie } 1619513bcb46SDave Airlie track->textures[1].cube_info[i].offset = idx_value; 1620513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1621551ebd83SDave Airlie track->textures[1].cube_info[i].robj = reloc->robj; 162240b4a759SMarek Olšák track->tex_dirty = true; 1623551ebd83SDave Airlie break; 1624551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_0: 1625551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_1: 1626551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_2: 1627551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_3: 1628551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_4: 1629551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4; 1630012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1631551ebd83SDave Airlie if (r) { 1632551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1633551ebd83SDave Airlie idx, reg); 1634c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1635551ebd83SDave Airlie return r; 1636551ebd83SDave Airlie } 1637513bcb46SDave Airlie track->textures[2].cube_info[i].offset = idx_value; 1638513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1639551ebd83SDave Airlie track->textures[2].cube_info[i].robj = reloc->robj; 164040b4a759SMarek Olšák track->tex_dirty = true; 1641551ebd83SDave Airlie break; 1642551ebd83SDave Airlie case RADEON_RE_WIDTH_HEIGHT: 1643513bcb46SDave Airlie track->maxy = ((idx_value >> 16) & 0x7FF); 164440b4a759SMarek Olšák track->cb_dirty = true; 164540b4a759SMarek Olšák track->zb_dirty = true; 1646551ebd83SDave Airlie break; 1647e024e110SDave Airlie case RADEON_RB3D_COLORPITCH: 1648012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1649e024e110SDave Airlie if (r) { 1650e024e110SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1651e024e110SDave Airlie idx, reg); 1652c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1653e024e110SDave Airlie return r; 1654e024e110SDave Airlie } 1655c9068eb2SAlex Deucher if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { 1656e024e110SDave Airlie if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) 1657e024e110SDave Airlie tile_flags |= RADEON_COLOR_TILE_ENABLE; 1658e024e110SDave Airlie if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) 1659e024e110SDave Airlie tile_flags |= RADEON_COLOR_MICROTILE_ENABLE; 1660e024e110SDave Airlie 1661513bcb46SDave Airlie tmp = idx_value & ~(0x7 << 16); 1662e024e110SDave Airlie tmp |= tile_flags; 1663e024e110SDave Airlie ib[idx] = tmp; 1664c9068eb2SAlex Deucher } else 1665c9068eb2SAlex Deucher ib[idx] = idx_value; 1666551ebd83SDave Airlie 1667513bcb46SDave Airlie track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK; 166840b4a759SMarek Olšák track->cb_dirty = true; 1669551ebd83SDave Airlie break; 1670551ebd83SDave Airlie case RADEON_RB3D_DEPTHPITCH: 1671513bcb46SDave Airlie track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK; 167240b4a759SMarek Olšák track->zb_dirty = true; 1673551ebd83SDave Airlie break; 1674551ebd83SDave Airlie case RADEON_RB3D_CNTL: 1675513bcb46SDave Airlie switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) { 1676551ebd83SDave Airlie case 7: 1677551ebd83SDave Airlie case 8: 1678551ebd83SDave Airlie case 9: 1679551ebd83SDave Airlie case 11: 1680551ebd83SDave Airlie case 12: 1681551ebd83SDave Airlie track->cb[0].cpp = 1; 1682551ebd83SDave Airlie break; 1683551ebd83SDave Airlie case 3: 1684551ebd83SDave Airlie case 4: 1685551ebd83SDave Airlie case 15: 1686551ebd83SDave Airlie track->cb[0].cpp = 2; 1687551ebd83SDave Airlie break; 1688551ebd83SDave Airlie case 6: 1689551ebd83SDave Airlie track->cb[0].cpp = 4; 1690551ebd83SDave Airlie break; 1691551ebd83SDave Airlie default: 1692551ebd83SDave Airlie DRM_ERROR("Invalid color buffer format (%d) !\n", 1693513bcb46SDave Airlie ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f)); 1694551ebd83SDave Airlie return -EINVAL; 1695551ebd83SDave Airlie } 1696513bcb46SDave Airlie track->z_enabled = !!(idx_value & RADEON_Z_ENABLE); 169740b4a759SMarek Olšák track->cb_dirty = true; 169840b4a759SMarek Olšák track->zb_dirty = true; 1699551ebd83SDave Airlie break; 1700551ebd83SDave Airlie case RADEON_RB3D_ZSTENCILCNTL: 1701513bcb46SDave Airlie switch (idx_value & 0xf) { 1702551ebd83SDave Airlie case 0: 1703551ebd83SDave Airlie track->zb.cpp = 2; 1704551ebd83SDave Airlie break; 1705551ebd83SDave Airlie case 2: 1706551ebd83SDave Airlie case 3: 1707551ebd83SDave Airlie case 4: 1708551ebd83SDave Airlie case 5: 1709551ebd83SDave Airlie case 9: 1710551ebd83SDave Airlie case 11: 1711551ebd83SDave Airlie track->zb.cpp = 4; 1712551ebd83SDave Airlie break; 1713551ebd83SDave Airlie default: 1714551ebd83SDave Airlie break; 1715551ebd83SDave Airlie } 171640b4a759SMarek Olšák track->zb_dirty = true; 1717e024e110SDave Airlie break; 171817782d99SDave Airlie case RADEON_RB3D_ZPASS_ADDR: 1719012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 172017782d99SDave Airlie if (r) { 172117782d99SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 172217782d99SDave Airlie idx, reg); 1723c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 172417782d99SDave Airlie return r; 172517782d99SDave Airlie } 1726513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 172717782d99SDave Airlie break; 1728551ebd83SDave Airlie case RADEON_PP_CNTL: 1729551ebd83SDave Airlie { 1730513bcb46SDave Airlie uint32_t temp = idx_value >> 4; 1731551ebd83SDave Airlie for (i = 0; i < track->num_texture; i++) 1732551ebd83SDave Airlie track->textures[i].enabled = !!(temp & (1 << i)); 173340b4a759SMarek Olšák track->tex_dirty = true; 1734551ebd83SDave Airlie } 1735551ebd83SDave Airlie break; 1736551ebd83SDave Airlie case RADEON_SE_VF_CNTL: 1737513bcb46SDave Airlie track->vap_vf_cntl = idx_value; 1738551ebd83SDave Airlie break; 1739551ebd83SDave Airlie case RADEON_SE_VTX_FMT: 1740513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(idx_value); 1741551ebd83SDave Airlie break; 1742551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_0: 1743551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_1: 1744551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_2: 1745551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_SIZE_0) / 8; 1746513bcb46SDave Airlie track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1; 1747513bcb46SDave Airlie track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1; 174840b4a759SMarek Olšák track->tex_dirty = true; 1749551ebd83SDave Airlie break; 1750551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_0: 1751551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_1: 1752551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_2: 1753551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_PITCH_0) / 8; 1754513bcb46SDave Airlie track->textures[i].pitch = idx_value + 32; 175540b4a759SMarek Olšák track->tex_dirty = true; 1756551ebd83SDave Airlie break; 1757551ebd83SDave Airlie case RADEON_PP_TXFILTER_0: 1758551ebd83SDave Airlie case RADEON_PP_TXFILTER_1: 1759551ebd83SDave Airlie case RADEON_PP_TXFILTER_2: 1760551ebd83SDave Airlie i = (reg - RADEON_PP_TXFILTER_0) / 24; 1761513bcb46SDave Airlie track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK) 1762551ebd83SDave Airlie >> RADEON_MAX_MIP_LEVEL_SHIFT); 1763513bcb46SDave Airlie tmp = (idx_value >> 23) & 0x7; 1764551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1765551ebd83SDave Airlie track->textures[i].roundup_w = false; 1766513bcb46SDave Airlie tmp = (idx_value >> 27) & 0x7; 1767551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1768551ebd83SDave Airlie track->textures[i].roundup_h = false; 176940b4a759SMarek Olšák track->tex_dirty = true; 1770551ebd83SDave Airlie break; 1771551ebd83SDave Airlie case RADEON_PP_TXFORMAT_0: 1772551ebd83SDave Airlie case RADEON_PP_TXFORMAT_1: 1773551ebd83SDave Airlie case RADEON_PP_TXFORMAT_2: 1774551ebd83SDave Airlie i = (reg - RADEON_PP_TXFORMAT_0) / 24; 1775513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_NON_POWER2) { 1776551ebd83SDave Airlie track->textures[i].use_pitch = 1; 1777551ebd83SDave Airlie } else { 1778551ebd83SDave Airlie track->textures[i].use_pitch = 0; 1779513bcb46SDave Airlie track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK); 1780513bcb46SDave Airlie track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK); 1781551ebd83SDave Airlie } 1782513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE) 1783551ebd83SDave Airlie track->textures[i].tex_coord_type = 2; 1784513bcb46SDave Airlie switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) { 1785551ebd83SDave Airlie case RADEON_TXFORMAT_I8: 1786551ebd83SDave Airlie case RADEON_TXFORMAT_RGB332: 1787551ebd83SDave Airlie case RADEON_TXFORMAT_Y8: 1788551ebd83SDave Airlie track->textures[i].cpp = 1; 1789f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1790551ebd83SDave Airlie break; 1791551ebd83SDave Airlie case RADEON_TXFORMAT_AI88: 1792551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB1555: 1793551ebd83SDave Airlie case RADEON_TXFORMAT_RGB565: 1794551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB4444: 1795551ebd83SDave Airlie case RADEON_TXFORMAT_VYUY422: 1796551ebd83SDave Airlie case RADEON_TXFORMAT_YVYU422: 1797551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW16: 1798551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDV655: 1799551ebd83SDave Airlie case RADEON_TXFORMAT_DUDV88: 1800551ebd83SDave Airlie track->textures[i].cpp = 2; 1801f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1802551ebd83SDave Airlie break; 1803551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB8888: 1804551ebd83SDave Airlie case RADEON_TXFORMAT_RGBA8888: 1805551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW32: 1806551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDUV8888: 1807551ebd83SDave Airlie track->textures[i].cpp = 4; 1808f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1809551ebd83SDave Airlie break; 1810d785d78bSDave Airlie case RADEON_TXFORMAT_DXT1: 1811d785d78bSDave Airlie track->textures[i].cpp = 1; 1812d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_DXT1; 1813d785d78bSDave Airlie break; 1814d785d78bSDave Airlie case RADEON_TXFORMAT_DXT23: 1815d785d78bSDave Airlie case RADEON_TXFORMAT_DXT45: 1816d785d78bSDave Airlie track->textures[i].cpp = 1; 1817d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_DXT35; 1818d785d78bSDave Airlie break; 1819551ebd83SDave Airlie } 1820513bcb46SDave Airlie track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf); 1821513bcb46SDave Airlie track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf); 182240b4a759SMarek Olšák track->tex_dirty = true; 1823551ebd83SDave Airlie break; 1824551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_0: 1825551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_1: 1826551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_2: 1827513bcb46SDave Airlie tmp = idx_value; 1828551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_FACES_0) / 4; 1829551ebd83SDave Airlie for (face = 0; face < 4; face++) { 1830551ebd83SDave Airlie track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf); 1831551ebd83SDave Airlie track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf); 1832551ebd83SDave Airlie } 183340b4a759SMarek Olšák track->tex_dirty = true; 1834551ebd83SDave Airlie break; 1835771fe6b9SJerome Glisse default: 1836551ebd83SDave Airlie printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n", 1837551ebd83SDave Airlie reg, idx); 1838551ebd83SDave Airlie return -EINVAL; 1839771fe6b9SJerome Glisse } 1840771fe6b9SJerome Glisse return 0; 1841771fe6b9SJerome Glisse } 1842771fe6b9SJerome Glisse 1843068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p, 1844068a117cSJerome Glisse struct radeon_cs_packet *pkt, 18454c788679SJerome Glisse struct radeon_bo *robj) 1846068a117cSJerome Glisse { 1847068a117cSJerome Glisse unsigned idx; 1848513bcb46SDave Airlie u32 value; 1849068a117cSJerome Glisse idx = pkt->idx + 1; 1850513bcb46SDave Airlie value = radeon_get_ib_value(p, idx + 2); 18514c788679SJerome Glisse if ((value + 1) > radeon_bo_size(robj)) { 1852068a117cSJerome Glisse DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER " 1853068a117cSJerome Glisse "(need %u have %lu) !\n", 1854513bcb46SDave Airlie value + 1, 18554c788679SJerome Glisse radeon_bo_size(robj)); 1856068a117cSJerome Glisse return -EINVAL; 1857068a117cSJerome Glisse } 1858068a117cSJerome Glisse return 0; 1859068a117cSJerome Glisse } 1860068a117cSJerome Glisse 1861771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p, 1862771fe6b9SJerome Glisse struct radeon_cs_packet *pkt) 1863771fe6b9SJerome Glisse { 1864771fe6b9SJerome Glisse struct radeon_cs_reloc *reloc; 1865551ebd83SDave Airlie struct r100_cs_track *track; 1866771fe6b9SJerome Glisse unsigned idx; 1867771fe6b9SJerome Glisse volatile uint32_t *ib; 1868771fe6b9SJerome Glisse int r; 1869771fe6b9SJerome Glisse 1870f2e39221SJerome Glisse ib = p->ib.ptr; 1871771fe6b9SJerome Glisse idx = pkt->idx + 1; 1872551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1873771fe6b9SJerome Glisse switch (pkt->opcode) { 1874771fe6b9SJerome Glisse case PACKET3_3D_LOAD_VBPNTR: 1875513bcb46SDave Airlie r = r100_packet3_load_vbpntr(p, pkt, idx); 1876513bcb46SDave Airlie if (r) 1877771fe6b9SJerome Glisse return r; 1878771fe6b9SJerome Glisse break; 1879771fe6b9SJerome Glisse case PACKET3_INDX_BUFFER: 1880012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1881771fe6b9SJerome Glisse if (r) { 1882771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1883c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1884771fe6b9SJerome Glisse return r; 1885771fe6b9SJerome Glisse } 1886513bcb46SDave Airlie ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset); 1887068a117cSJerome Glisse r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj); 1888068a117cSJerome Glisse if (r) { 1889068a117cSJerome Glisse return r; 1890068a117cSJerome Glisse } 1891771fe6b9SJerome Glisse break; 1892771fe6b9SJerome Glisse case 0x23: 1893771fe6b9SJerome Glisse /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */ 1894012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1895771fe6b9SJerome Glisse if (r) { 1896771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1897c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1898771fe6b9SJerome Glisse return r; 1899771fe6b9SJerome Glisse } 1900513bcb46SDave Airlie ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset); 1901551ebd83SDave Airlie track->num_arrays = 1; 1902513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2)); 1903551ebd83SDave Airlie 1904551ebd83SDave Airlie track->arrays[0].robj = reloc->robj; 1905551ebd83SDave Airlie track->arrays[0].esize = track->vtx_size; 1906551ebd83SDave Airlie 1907513bcb46SDave Airlie track->max_indx = radeon_get_ib_value(p, idx+1); 1908551ebd83SDave Airlie 1909513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx+3); 1910551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1911551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1912551ebd83SDave Airlie if (r) 1913551ebd83SDave Airlie return r; 1914771fe6b9SJerome Glisse break; 1915771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD: 1916513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) { 1917551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1918551ebd83SDave Airlie return -EINVAL; 1919551ebd83SDave Airlie } 1920cf57fc7aSAlex Deucher track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0)); 1921513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1922551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1923551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1924551ebd83SDave Airlie if (r) 1925551ebd83SDave Airlie return r; 1926551ebd83SDave Airlie break; 1927771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1928771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD_2: 1929513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) { 1930551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1931551ebd83SDave Airlie return -EINVAL; 1932551ebd83SDave Airlie } 1933513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1934551ebd83SDave Airlie track->immd_dwords = pkt->count; 1935551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1936551ebd83SDave Airlie if (r) 1937551ebd83SDave Airlie return r; 1938551ebd83SDave Airlie break; 1939771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1940771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF_2: 1941513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1942551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1943551ebd83SDave Airlie if (r) 1944551ebd83SDave Airlie return r; 1945551ebd83SDave Airlie break; 1946771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 1947771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX_2: 1948513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1949551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1950551ebd83SDave Airlie if (r) 1951551ebd83SDave Airlie return r; 1952551ebd83SDave Airlie break; 1953771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 1954771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF: 1955513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1956551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1957551ebd83SDave Airlie if (r) 1958551ebd83SDave Airlie return r; 1959551ebd83SDave Airlie break; 1960771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 1961771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX: 1962513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1963551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1964551ebd83SDave Airlie if (r) 1965551ebd83SDave Airlie return r; 1966551ebd83SDave Airlie break; 1967771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 1968ab9e1f59SDave Airlie case PACKET3_3D_CLEAR_HIZ: 1969ab9e1f59SDave Airlie case PACKET3_3D_CLEAR_ZMASK: 1970ab9e1f59SDave Airlie if (p->rdev->hyperz_filp != p->filp) 1971ab9e1f59SDave Airlie return -EINVAL; 1972ab9e1f59SDave Airlie break; 1973771fe6b9SJerome Glisse case PACKET3_NOP: 1974771fe6b9SJerome Glisse break; 1975771fe6b9SJerome Glisse default: 1976771fe6b9SJerome Glisse DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode); 1977771fe6b9SJerome Glisse return -EINVAL; 1978771fe6b9SJerome Glisse } 1979771fe6b9SJerome Glisse return 0; 1980771fe6b9SJerome Glisse } 1981771fe6b9SJerome Glisse 1982771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p) 1983771fe6b9SJerome Glisse { 1984771fe6b9SJerome Glisse struct radeon_cs_packet pkt; 19859f022ddfSJerome Glisse struct r100_cs_track *track; 1986771fe6b9SJerome Glisse int r; 1987771fe6b9SJerome Glisse 19889f022ddfSJerome Glisse track = kzalloc(sizeof(*track), GFP_KERNEL); 1989ce067913SDan Carpenter if (!track) 1990ce067913SDan Carpenter return -ENOMEM; 19919f022ddfSJerome Glisse r100_cs_track_clear(p->rdev, track); 19929f022ddfSJerome Glisse p->track = track; 1993771fe6b9SJerome Glisse do { 1994c38f34b5SIlija Hadzic r = radeon_cs_packet_parse(p, &pkt, p->idx); 1995771fe6b9SJerome Glisse if (r) { 1996771fe6b9SJerome Glisse return r; 1997771fe6b9SJerome Glisse } 1998771fe6b9SJerome Glisse p->idx += pkt.count + 2; 1999771fe6b9SJerome Glisse switch (pkt.type) { 2000*4e872ae2SIlija Hadzic case RADEON_PACKET_TYPE0: 2001551ebd83SDave Airlie if (p->rdev->family >= CHIP_R200) 2002551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 2003551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 2004551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 2005551ebd83SDave Airlie &r200_packet0_check); 2006551ebd83SDave Airlie else 2007551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 2008551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 2009551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 2010551ebd83SDave Airlie &r100_packet0_check); 2011771fe6b9SJerome Glisse break; 2012*4e872ae2SIlija Hadzic case RADEON_PACKET_TYPE2: 2013771fe6b9SJerome Glisse break; 2014*4e872ae2SIlija Hadzic case RADEON_PACKET_TYPE3: 2015771fe6b9SJerome Glisse r = r100_packet3_check(p, &pkt); 2016771fe6b9SJerome Glisse break; 2017771fe6b9SJerome Glisse default: 2018771fe6b9SJerome Glisse DRM_ERROR("Unknown packet type %d !\n", 2019771fe6b9SJerome Glisse pkt.type); 2020771fe6b9SJerome Glisse return -EINVAL; 2021771fe6b9SJerome Glisse } 202266b3543eSIlija Hadzic if (r) 2023771fe6b9SJerome Glisse return r; 2024771fe6b9SJerome Glisse } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw); 2025771fe6b9SJerome Glisse return 0; 2026771fe6b9SJerome Glisse } 2027771fe6b9SJerome Glisse 20280242f74dSAlex Deucher static void r100_cs_track_texture_print(struct r100_cs_track_texture *t) 20290242f74dSAlex Deucher { 20300242f74dSAlex Deucher DRM_ERROR("pitch %d\n", t->pitch); 20310242f74dSAlex Deucher DRM_ERROR("use_pitch %d\n", t->use_pitch); 20320242f74dSAlex Deucher DRM_ERROR("width %d\n", t->width); 20330242f74dSAlex Deucher DRM_ERROR("width_11 %d\n", t->width_11); 20340242f74dSAlex Deucher DRM_ERROR("height %d\n", t->height); 20350242f74dSAlex Deucher DRM_ERROR("height_11 %d\n", t->height_11); 20360242f74dSAlex Deucher DRM_ERROR("num levels %d\n", t->num_levels); 20370242f74dSAlex Deucher DRM_ERROR("depth %d\n", t->txdepth); 20380242f74dSAlex Deucher DRM_ERROR("bpp %d\n", t->cpp); 20390242f74dSAlex Deucher DRM_ERROR("coordinate type %d\n", t->tex_coord_type); 20400242f74dSAlex Deucher DRM_ERROR("width round to power of 2 %d\n", t->roundup_w); 20410242f74dSAlex Deucher DRM_ERROR("height round to power of 2 %d\n", t->roundup_h); 20420242f74dSAlex Deucher DRM_ERROR("compress format %d\n", t->compress_format); 20430242f74dSAlex Deucher } 20440242f74dSAlex Deucher 20450242f74dSAlex Deucher static int r100_track_compress_size(int compress_format, int w, int h) 20460242f74dSAlex Deucher { 20470242f74dSAlex Deucher int block_width, block_height, block_bytes; 20480242f74dSAlex Deucher int wblocks, hblocks; 20490242f74dSAlex Deucher int min_wblocks; 20500242f74dSAlex Deucher int sz; 20510242f74dSAlex Deucher 20520242f74dSAlex Deucher block_width = 4; 20530242f74dSAlex Deucher block_height = 4; 20540242f74dSAlex Deucher 20550242f74dSAlex Deucher switch (compress_format) { 20560242f74dSAlex Deucher case R100_TRACK_COMP_DXT1: 20570242f74dSAlex Deucher block_bytes = 8; 20580242f74dSAlex Deucher min_wblocks = 4; 20590242f74dSAlex Deucher break; 20600242f74dSAlex Deucher default: 20610242f74dSAlex Deucher case R100_TRACK_COMP_DXT35: 20620242f74dSAlex Deucher block_bytes = 16; 20630242f74dSAlex Deucher min_wblocks = 2; 20640242f74dSAlex Deucher break; 20650242f74dSAlex Deucher } 20660242f74dSAlex Deucher 20670242f74dSAlex Deucher hblocks = (h + block_height - 1) / block_height; 20680242f74dSAlex Deucher wblocks = (w + block_width - 1) / block_width; 20690242f74dSAlex Deucher if (wblocks < min_wblocks) 20700242f74dSAlex Deucher wblocks = min_wblocks; 20710242f74dSAlex Deucher sz = wblocks * hblocks * block_bytes; 20720242f74dSAlex Deucher return sz; 20730242f74dSAlex Deucher } 20740242f74dSAlex Deucher 20750242f74dSAlex Deucher static int r100_cs_track_cube(struct radeon_device *rdev, 20760242f74dSAlex Deucher struct r100_cs_track *track, unsigned idx) 20770242f74dSAlex Deucher { 20780242f74dSAlex Deucher unsigned face, w, h; 20790242f74dSAlex Deucher struct radeon_bo *cube_robj; 20800242f74dSAlex Deucher unsigned long size; 20810242f74dSAlex Deucher unsigned compress_format = track->textures[idx].compress_format; 20820242f74dSAlex Deucher 20830242f74dSAlex Deucher for (face = 0; face < 5; face++) { 20840242f74dSAlex Deucher cube_robj = track->textures[idx].cube_info[face].robj; 20850242f74dSAlex Deucher w = track->textures[idx].cube_info[face].width; 20860242f74dSAlex Deucher h = track->textures[idx].cube_info[face].height; 20870242f74dSAlex Deucher 20880242f74dSAlex Deucher if (compress_format) { 20890242f74dSAlex Deucher size = r100_track_compress_size(compress_format, w, h); 20900242f74dSAlex Deucher } else 20910242f74dSAlex Deucher size = w * h; 20920242f74dSAlex Deucher size *= track->textures[idx].cpp; 20930242f74dSAlex Deucher 20940242f74dSAlex Deucher size += track->textures[idx].cube_info[face].offset; 20950242f74dSAlex Deucher 20960242f74dSAlex Deucher if (size > radeon_bo_size(cube_robj)) { 20970242f74dSAlex Deucher DRM_ERROR("Cube texture offset greater than object size %lu %lu\n", 20980242f74dSAlex Deucher size, radeon_bo_size(cube_robj)); 20990242f74dSAlex Deucher r100_cs_track_texture_print(&track->textures[idx]); 21000242f74dSAlex Deucher return -1; 21010242f74dSAlex Deucher } 21020242f74dSAlex Deucher } 21030242f74dSAlex Deucher return 0; 21040242f74dSAlex Deucher } 21050242f74dSAlex Deucher 21060242f74dSAlex Deucher static int r100_cs_track_texture_check(struct radeon_device *rdev, 21070242f74dSAlex Deucher struct r100_cs_track *track) 21080242f74dSAlex Deucher { 21090242f74dSAlex Deucher struct radeon_bo *robj; 21100242f74dSAlex Deucher unsigned long size; 21110242f74dSAlex Deucher unsigned u, i, w, h, d; 21120242f74dSAlex Deucher int ret; 21130242f74dSAlex Deucher 21140242f74dSAlex Deucher for (u = 0; u < track->num_texture; u++) { 21150242f74dSAlex Deucher if (!track->textures[u].enabled) 21160242f74dSAlex Deucher continue; 21170242f74dSAlex Deucher if (track->textures[u].lookup_disable) 21180242f74dSAlex Deucher continue; 21190242f74dSAlex Deucher robj = track->textures[u].robj; 21200242f74dSAlex Deucher if (robj == NULL) { 21210242f74dSAlex Deucher DRM_ERROR("No texture bound to unit %u\n", u); 21220242f74dSAlex Deucher return -EINVAL; 21230242f74dSAlex Deucher } 21240242f74dSAlex Deucher size = 0; 21250242f74dSAlex Deucher for (i = 0; i <= track->textures[u].num_levels; i++) { 21260242f74dSAlex Deucher if (track->textures[u].use_pitch) { 21270242f74dSAlex Deucher if (rdev->family < CHIP_R300) 21280242f74dSAlex Deucher w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i); 21290242f74dSAlex Deucher else 21300242f74dSAlex Deucher w = track->textures[u].pitch / (1 << i); 21310242f74dSAlex Deucher } else { 21320242f74dSAlex Deucher w = track->textures[u].width; 21330242f74dSAlex Deucher if (rdev->family >= CHIP_RV515) 21340242f74dSAlex Deucher w |= track->textures[u].width_11; 21350242f74dSAlex Deucher w = w / (1 << i); 21360242f74dSAlex Deucher if (track->textures[u].roundup_w) 21370242f74dSAlex Deucher w = roundup_pow_of_two(w); 21380242f74dSAlex Deucher } 21390242f74dSAlex Deucher h = track->textures[u].height; 21400242f74dSAlex Deucher if (rdev->family >= CHIP_RV515) 21410242f74dSAlex Deucher h |= track->textures[u].height_11; 21420242f74dSAlex Deucher h = h / (1 << i); 21430242f74dSAlex Deucher if (track->textures[u].roundup_h) 21440242f74dSAlex Deucher h = roundup_pow_of_two(h); 21450242f74dSAlex Deucher if (track->textures[u].tex_coord_type == 1) { 21460242f74dSAlex Deucher d = (1 << track->textures[u].txdepth) / (1 << i); 21470242f74dSAlex Deucher if (!d) 21480242f74dSAlex Deucher d = 1; 21490242f74dSAlex Deucher } else { 21500242f74dSAlex Deucher d = 1; 21510242f74dSAlex Deucher } 21520242f74dSAlex Deucher if (track->textures[u].compress_format) { 21530242f74dSAlex Deucher 21540242f74dSAlex Deucher size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d; 21550242f74dSAlex Deucher /* compressed textures are block based */ 21560242f74dSAlex Deucher } else 21570242f74dSAlex Deucher size += w * h * d; 21580242f74dSAlex Deucher } 21590242f74dSAlex Deucher size *= track->textures[u].cpp; 21600242f74dSAlex Deucher 21610242f74dSAlex Deucher switch (track->textures[u].tex_coord_type) { 21620242f74dSAlex Deucher case 0: 21630242f74dSAlex Deucher case 1: 21640242f74dSAlex Deucher break; 21650242f74dSAlex Deucher case 2: 21660242f74dSAlex Deucher if (track->separate_cube) { 21670242f74dSAlex Deucher ret = r100_cs_track_cube(rdev, track, u); 21680242f74dSAlex Deucher if (ret) 21690242f74dSAlex Deucher return ret; 21700242f74dSAlex Deucher } else 21710242f74dSAlex Deucher size *= 6; 21720242f74dSAlex Deucher break; 21730242f74dSAlex Deucher default: 21740242f74dSAlex Deucher DRM_ERROR("Invalid texture coordinate type %u for unit " 21750242f74dSAlex Deucher "%u\n", track->textures[u].tex_coord_type, u); 21760242f74dSAlex Deucher return -EINVAL; 21770242f74dSAlex Deucher } 21780242f74dSAlex Deucher if (size > radeon_bo_size(robj)) { 21790242f74dSAlex Deucher DRM_ERROR("Texture of unit %u needs %lu bytes but is " 21800242f74dSAlex Deucher "%lu\n", u, size, radeon_bo_size(robj)); 21810242f74dSAlex Deucher r100_cs_track_texture_print(&track->textures[u]); 21820242f74dSAlex Deucher return -EINVAL; 21830242f74dSAlex Deucher } 21840242f74dSAlex Deucher } 21850242f74dSAlex Deucher return 0; 21860242f74dSAlex Deucher } 21870242f74dSAlex Deucher 21880242f74dSAlex Deucher int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track) 21890242f74dSAlex Deucher { 21900242f74dSAlex Deucher unsigned i; 21910242f74dSAlex Deucher unsigned long size; 21920242f74dSAlex Deucher unsigned prim_walk; 21930242f74dSAlex Deucher unsigned nverts; 21940242f74dSAlex Deucher unsigned num_cb = track->cb_dirty ? track->num_cb : 0; 21950242f74dSAlex Deucher 21960242f74dSAlex Deucher if (num_cb && !track->zb_cb_clear && !track->color_channel_mask && 21970242f74dSAlex Deucher !track->blend_read_enable) 21980242f74dSAlex Deucher num_cb = 0; 21990242f74dSAlex Deucher 22000242f74dSAlex Deucher for (i = 0; i < num_cb; i++) { 22010242f74dSAlex Deucher if (track->cb[i].robj == NULL) { 22020242f74dSAlex Deucher DRM_ERROR("[drm] No buffer for color buffer %d !\n", i); 22030242f74dSAlex Deucher return -EINVAL; 22040242f74dSAlex Deucher } 22050242f74dSAlex Deucher size = track->cb[i].pitch * track->cb[i].cpp * track->maxy; 22060242f74dSAlex Deucher size += track->cb[i].offset; 22070242f74dSAlex Deucher if (size > radeon_bo_size(track->cb[i].robj)) { 22080242f74dSAlex Deucher DRM_ERROR("[drm] Buffer too small for color buffer %d " 22090242f74dSAlex Deucher "(need %lu have %lu) !\n", i, size, 22100242f74dSAlex Deucher radeon_bo_size(track->cb[i].robj)); 22110242f74dSAlex Deucher DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n", 22120242f74dSAlex Deucher i, track->cb[i].pitch, track->cb[i].cpp, 22130242f74dSAlex Deucher track->cb[i].offset, track->maxy); 22140242f74dSAlex Deucher return -EINVAL; 22150242f74dSAlex Deucher } 22160242f74dSAlex Deucher } 22170242f74dSAlex Deucher track->cb_dirty = false; 22180242f74dSAlex Deucher 22190242f74dSAlex Deucher if (track->zb_dirty && track->z_enabled) { 22200242f74dSAlex Deucher if (track->zb.robj == NULL) { 22210242f74dSAlex Deucher DRM_ERROR("[drm] No buffer for z buffer !\n"); 22220242f74dSAlex Deucher return -EINVAL; 22230242f74dSAlex Deucher } 22240242f74dSAlex Deucher size = track->zb.pitch * track->zb.cpp * track->maxy; 22250242f74dSAlex Deucher size += track->zb.offset; 22260242f74dSAlex Deucher if (size > radeon_bo_size(track->zb.robj)) { 22270242f74dSAlex Deucher DRM_ERROR("[drm] Buffer too small for z buffer " 22280242f74dSAlex Deucher "(need %lu have %lu) !\n", size, 22290242f74dSAlex Deucher radeon_bo_size(track->zb.robj)); 22300242f74dSAlex Deucher DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n", 22310242f74dSAlex Deucher track->zb.pitch, track->zb.cpp, 22320242f74dSAlex Deucher track->zb.offset, track->maxy); 22330242f74dSAlex Deucher return -EINVAL; 22340242f74dSAlex Deucher } 22350242f74dSAlex Deucher } 22360242f74dSAlex Deucher track->zb_dirty = false; 22370242f74dSAlex Deucher 22380242f74dSAlex Deucher if (track->aa_dirty && track->aaresolve) { 22390242f74dSAlex Deucher if (track->aa.robj == NULL) { 22400242f74dSAlex Deucher DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i); 22410242f74dSAlex Deucher return -EINVAL; 22420242f74dSAlex Deucher } 22430242f74dSAlex Deucher /* I believe the format comes from colorbuffer0. */ 22440242f74dSAlex Deucher size = track->aa.pitch * track->cb[0].cpp * track->maxy; 22450242f74dSAlex Deucher size += track->aa.offset; 22460242f74dSAlex Deucher if (size > radeon_bo_size(track->aa.robj)) { 22470242f74dSAlex Deucher DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d " 22480242f74dSAlex Deucher "(need %lu have %lu) !\n", i, size, 22490242f74dSAlex Deucher radeon_bo_size(track->aa.robj)); 22500242f74dSAlex Deucher DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n", 22510242f74dSAlex Deucher i, track->aa.pitch, track->cb[0].cpp, 22520242f74dSAlex Deucher track->aa.offset, track->maxy); 22530242f74dSAlex Deucher return -EINVAL; 22540242f74dSAlex Deucher } 22550242f74dSAlex Deucher } 22560242f74dSAlex Deucher track->aa_dirty = false; 22570242f74dSAlex Deucher 22580242f74dSAlex Deucher prim_walk = (track->vap_vf_cntl >> 4) & 0x3; 22590242f74dSAlex Deucher if (track->vap_vf_cntl & (1 << 14)) { 22600242f74dSAlex Deucher nverts = track->vap_alt_nverts; 22610242f74dSAlex Deucher } else { 22620242f74dSAlex Deucher nverts = (track->vap_vf_cntl >> 16) & 0xFFFF; 22630242f74dSAlex Deucher } 22640242f74dSAlex Deucher switch (prim_walk) { 22650242f74dSAlex Deucher case 1: 22660242f74dSAlex Deucher for (i = 0; i < track->num_arrays; i++) { 22670242f74dSAlex Deucher size = track->arrays[i].esize * track->max_indx * 4; 22680242f74dSAlex Deucher if (track->arrays[i].robj == NULL) { 22690242f74dSAlex Deucher DRM_ERROR("(PW %u) Vertex array %u no buffer " 22700242f74dSAlex Deucher "bound\n", prim_walk, i); 22710242f74dSAlex Deucher return -EINVAL; 22720242f74dSAlex Deucher } 22730242f74dSAlex Deucher if (size > radeon_bo_size(track->arrays[i].robj)) { 22740242f74dSAlex Deucher dev_err(rdev->dev, "(PW %u) Vertex array %u " 22750242f74dSAlex Deucher "need %lu dwords have %lu dwords\n", 22760242f74dSAlex Deucher prim_walk, i, size >> 2, 22770242f74dSAlex Deucher radeon_bo_size(track->arrays[i].robj) 22780242f74dSAlex Deucher >> 2); 22790242f74dSAlex Deucher DRM_ERROR("Max indices %u\n", track->max_indx); 22800242f74dSAlex Deucher return -EINVAL; 22810242f74dSAlex Deucher } 22820242f74dSAlex Deucher } 22830242f74dSAlex Deucher break; 22840242f74dSAlex Deucher case 2: 22850242f74dSAlex Deucher for (i = 0; i < track->num_arrays; i++) { 22860242f74dSAlex Deucher size = track->arrays[i].esize * (nverts - 1) * 4; 22870242f74dSAlex Deucher if (track->arrays[i].robj == NULL) { 22880242f74dSAlex Deucher DRM_ERROR("(PW %u) Vertex array %u no buffer " 22890242f74dSAlex Deucher "bound\n", prim_walk, i); 22900242f74dSAlex Deucher return -EINVAL; 22910242f74dSAlex Deucher } 22920242f74dSAlex Deucher if (size > radeon_bo_size(track->arrays[i].robj)) { 22930242f74dSAlex Deucher dev_err(rdev->dev, "(PW %u) Vertex array %u " 22940242f74dSAlex Deucher "need %lu dwords have %lu dwords\n", 22950242f74dSAlex Deucher prim_walk, i, size >> 2, 22960242f74dSAlex Deucher radeon_bo_size(track->arrays[i].robj) 22970242f74dSAlex Deucher >> 2); 22980242f74dSAlex Deucher return -EINVAL; 22990242f74dSAlex Deucher } 23000242f74dSAlex Deucher } 23010242f74dSAlex Deucher break; 23020242f74dSAlex Deucher case 3: 23030242f74dSAlex Deucher size = track->vtx_size * nverts; 23040242f74dSAlex Deucher if (size != track->immd_dwords) { 23050242f74dSAlex Deucher DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n", 23060242f74dSAlex Deucher track->immd_dwords, size); 23070242f74dSAlex Deucher DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n", 23080242f74dSAlex Deucher nverts, track->vtx_size); 23090242f74dSAlex Deucher return -EINVAL; 23100242f74dSAlex Deucher } 23110242f74dSAlex Deucher break; 23120242f74dSAlex Deucher default: 23130242f74dSAlex Deucher DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n", 23140242f74dSAlex Deucher prim_walk); 23150242f74dSAlex Deucher return -EINVAL; 23160242f74dSAlex Deucher } 23170242f74dSAlex Deucher 23180242f74dSAlex Deucher if (track->tex_dirty) { 23190242f74dSAlex Deucher track->tex_dirty = false; 23200242f74dSAlex Deucher return r100_cs_track_texture_check(rdev, track); 23210242f74dSAlex Deucher } 23220242f74dSAlex Deucher return 0; 23230242f74dSAlex Deucher } 23240242f74dSAlex Deucher 23250242f74dSAlex Deucher void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track) 23260242f74dSAlex Deucher { 23270242f74dSAlex Deucher unsigned i, face; 23280242f74dSAlex Deucher 23290242f74dSAlex Deucher track->cb_dirty = true; 23300242f74dSAlex Deucher track->zb_dirty = true; 23310242f74dSAlex Deucher track->tex_dirty = true; 23320242f74dSAlex Deucher track->aa_dirty = true; 23330242f74dSAlex Deucher 23340242f74dSAlex Deucher if (rdev->family < CHIP_R300) { 23350242f74dSAlex Deucher track->num_cb = 1; 23360242f74dSAlex Deucher if (rdev->family <= CHIP_RS200) 23370242f74dSAlex Deucher track->num_texture = 3; 23380242f74dSAlex Deucher else 23390242f74dSAlex Deucher track->num_texture = 6; 23400242f74dSAlex Deucher track->maxy = 2048; 23410242f74dSAlex Deucher track->separate_cube = 1; 23420242f74dSAlex Deucher } else { 23430242f74dSAlex Deucher track->num_cb = 4; 23440242f74dSAlex Deucher track->num_texture = 16; 23450242f74dSAlex Deucher track->maxy = 4096; 23460242f74dSAlex Deucher track->separate_cube = 0; 23470242f74dSAlex Deucher track->aaresolve = false; 23480242f74dSAlex Deucher track->aa.robj = NULL; 23490242f74dSAlex Deucher } 23500242f74dSAlex Deucher 23510242f74dSAlex Deucher for (i = 0; i < track->num_cb; i++) { 23520242f74dSAlex Deucher track->cb[i].robj = NULL; 23530242f74dSAlex Deucher track->cb[i].pitch = 8192; 23540242f74dSAlex Deucher track->cb[i].cpp = 16; 23550242f74dSAlex Deucher track->cb[i].offset = 0; 23560242f74dSAlex Deucher } 23570242f74dSAlex Deucher track->z_enabled = true; 23580242f74dSAlex Deucher track->zb.robj = NULL; 23590242f74dSAlex Deucher track->zb.pitch = 8192; 23600242f74dSAlex Deucher track->zb.cpp = 4; 23610242f74dSAlex Deucher track->zb.offset = 0; 23620242f74dSAlex Deucher track->vtx_size = 0x7F; 23630242f74dSAlex Deucher track->immd_dwords = 0xFFFFFFFFUL; 23640242f74dSAlex Deucher track->num_arrays = 11; 23650242f74dSAlex Deucher track->max_indx = 0x00FFFFFFUL; 23660242f74dSAlex Deucher for (i = 0; i < track->num_arrays; i++) { 23670242f74dSAlex Deucher track->arrays[i].robj = NULL; 23680242f74dSAlex Deucher track->arrays[i].esize = 0x7F; 23690242f74dSAlex Deucher } 23700242f74dSAlex Deucher for (i = 0; i < track->num_texture; i++) { 23710242f74dSAlex Deucher track->textures[i].compress_format = R100_TRACK_COMP_NONE; 23720242f74dSAlex Deucher track->textures[i].pitch = 16536; 23730242f74dSAlex Deucher track->textures[i].width = 16536; 23740242f74dSAlex Deucher track->textures[i].height = 16536; 23750242f74dSAlex Deucher track->textures[i].width_11 = 1 << 11; 23760242f74dSAlex Deucher track->textures[i].height_11 = 1 << 11; 23770242f74dSAlex Deucher track->textures[i].num_levels = 12; 23780242f74dSAlex Deucher if (rdev->family <= CHIP_RS200) { 23790242f74dSAlex Deucher track->textures[i].tex_coord_type = 0; 23800242f74dSAlex Deucher track->textures[i].txdepth = 0; 23810242f74dSAlex Deucher } else { 23820242f74dSAlex Deucher track->textures[i].txdepth = 16; 23830242f74dSAlex Deucher track->textures[i].tex_coord_type = 1; 23840242f74dSAlex Deucher } 23850242f74dSAlex Deucher track->textures[i].cpp = 64; 23860242f74dSAlex Deucher track->textures[i].robj = NULL; 23870242f74dSAlex Deucher /* CS IB emission code makes sure texture unit are disabled */ 23880242f74dSAlex Deucher track->textures[i].enabled = false; 23890242f74dSAlex Deucher track->textures[i].lookup_disable = false; 23900242f74dSAlex Deucher track->textures[i].roundup_w = true; 23910242f74dSAlex Deucher track->textures[i].roundup_h = true; 23920242f74dSAlex Deucher if (track->separate_cube) 23930242f74dSAlex Deucher for (face = 0; face < 5; face++) { 23940242f74dSAlex Deucher track->textures[i].cube_info[face].robj = NULL; 23950242f74dSAlex Deucher track->textures[i].cube_info[face].width = 16536; 23960242f74dSAlex Deucher track->textures[i].cube_info[face].height = 16536; 23970242f74dSAlex Deucher track->textures[i].cube_info[face].offset = 0; 23980242f74dSAlex Deucher } 23990242f74dSAlex Deucher } 24000242f74dSAlex Deucher } 2401771fe6b9SJerome Glisse 2402771fe6b9SJerome Glisse /* 2403771fe6b9SJerome Glisse * Global GPU functions 2404771fe6b9SJerome Glisse */ 24051109ca09SLauri Kasanen static void r100_errata(struct radeon_device *rdev) 2406771fe6b9SJerome Glisse { 2407771fe6b9SJerome Glisse rdev->pll_errata = 0; 2408771fe6b9SJerome Glisse 2409771fe6b9SJerome Glisse if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) { 2410771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS; 2411771fe6b9SJerome Glisse } 2412771fe6b9SJerome Glisse 2413771fe6b9SJerome Glisse if (rdev->family == CHIP_RV100 || 2414771fe6b9SJerome Glisse rdev->family == CHIP_RS100 || 2415771fe6b9SJerome Glisse rdev->family == CHIP_RS200) { 2416771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY; 2417771fe6b9SJerome Glisse } 2418771fe6b9SJerome Glisse } 2419771fe6b9SJerome Glisse 24201109ca09SLauri Kasanen static int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n) 2421771fe6b9SJerome Glisse { 2422771fe6b9SJerome Glisse unsigned i; 2423771fe6b9SJerome Glisse uint32_t tmp; 2424771fe6b9SJerome Glisse 2425771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2426771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK; 2427771fe6b9SJerome Glisse if (tmp >= n) { 2428771fe6b9SJerome Glisse return 0; 2429771fe6b9SJerome Glisse } 2430771fe6b9SJerome Glisse DRM_UDELAY(1); 2431771fe6b9SJerome Glisse } 2432771fe6b9SJerome Glisse return -1; 2433771fe6b9SJerome Glisse } 2434771fe6b9SJerome Glisse 2435771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev) 2436771fe6b9SJerome Glisse { 2437771fe6b9SJerome Glisse unsigned i; 2438771fe6b9SJerome Glisse uint32_t tmp; 2439771fe6b9SJerome Glisse 2440771fe6b9SJerome Glisse if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) { 2441771fe6b9SJerome Glisse printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !" 2442771fe6b9SJerome Glisse " Bad things might happen.\n"); 2443771fe6b9SJerome Glisse } 2444771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2445771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS); 24464612dc97SAlex Deucher if (!(tmp & RADEON_RBBM_ACTIVE)) { 2447771fe6b9SJerome Glisse return 0; 2448771fe6b9SJerome Glisse } 2449771fe6b9SJerome Glisse DRM_UDELAY(1); 2450771fe6b9SJerome Glisse } 2451771fe6b9SJerome Glisse return -1; 2452771fe6b9SJerome Glisse } 2453771fe6b9SJerome Glisse 2454771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev) 2455771fe6b9SJerome Glisse { 2456771fe6b9SJerome Glisse unsigned i; 2457771fe6b9SJerome Glisse uint32_t tmp; 2458771fe6b9SJerome Glisse 2459771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2460771fe6b9SJerome Glisse /* read MC_STATUS */ 24614612dc97SAlex Deucher tmp = RREG32(RADEON_MC_STATUS); 24624612dc97SAlex Deucher if (tmp & RADEON_MC_IDLE) { 2463771fe6b9SJerome Glisse return 0; 2464771fe6b9SJerome Glisse } 2465771fe6b9SJerome Glisse DRM_UDELAY(1); 2466771fe6b9SJerome Glisse } 2467771fe6b9SJerome Glisse return -1; 2468771fe6b9SJerome Glisse } 2469771fe6b9SJerome Glisse 2470e32eb50dSChristian König bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring) 2471771fe6b9SJerome Glisse { 2472225758d8SJerome Glisse u32 rbbm_status; 2473771fe6b9SJerome Glisse 2474225758d8SJerome Glisse rbbm_status = RREG32(R_000E40_RBBM_STATUS); 2475225758d8SJerome Glisse if (!G_000E40_GUI_ACTIVE(rbbm_status)) { 2476069211e5SChristian König radeon_ring_lockup_update(ring); 2477225758d8SJerome Glisse return false; 2478225758d8SJerome Glisse } 2479225758d8SJerome Glisse /* force CP activities */ 24807b9ef16bSChristian König radeon_ring_force_activity(rdev, ring); 2481069211e5SChristian König return radeon_ring_test_lockup(rdev, ring); 2482225758d8SJerome Glisse } 2483225758d8SJerome Glisse 248474da01dcSAlex Deucher /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */ 248574da01dcSAlex Deucher void r100_enable_bm(struct radeon_device *rdev) 248674da01dcSAlex Deucher { 248774da01dcSAlex Deucher uint32_t tmp; 248874da01dcSAlex Deucher /* Enable bus mastering */ 248974da01dcSAlex Deucher tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS; 249074da01dcSAlex Deucher WREG32(RADEON_BUS_CNTL, tmp); 249174da01dcSAlex Deucher } 249274da01dcSAlex Deucher 249390aca4d2SJerome Glisse void r100_bm_disable(struct radeon_device *rdev) 249490aca4d2SJerome Glisse { 249590aca4d2SJerome Glisse u32 tmp; 249690aca4d2SJerome Glisse 249790aca4d2SJerome Glisse /* disable bus mastering */ 249890aca4d2SJerome Glisse tmp = RREG32(R_000030_BUS_CNTL); 249990aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044); 2500771fe6b9SJerome Glisse mdelay(1); 250190aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042); 250290aca4d2SJerome Glisse mdelay(1); 250390aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040); 250490aca4d2SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 250590aca4d2SJerome Glisse mdelay(1); 2506642ce525SMichel Dänzer pci_clear_master(rdev->pdev); 250790aca4d2SJerome Glisse mdelay(1); 250890aca4d2SJerome Glisse } 250990aca4d2SJerome Glisse 2510a2d07b74SJerome Glisse int r100_asic_reset(struct radeon_device *rdev) 2511771fe6b9SJerome Glisse { 251290aca4d2SJerome Glisse struct r100_mc_save save; 251390aca4d2SJerome Glisse u32 status, tmp; 251425b2ec5bSAlex Deucher int ret = 0; 2515771fe6b9SJerome Glisse 251690aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 251790aca4d2SJerome Glisse if (!G_000E40_GUI_ACTIVE(status)) { 2518771fe6b9SJerome Glisse return 0; 2519771fe6b9SJerome Glisse } 252025b2ec5bSAlex Deucher r100_mc_stop(rdev, &save); 252190aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 252290aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 252390aca4d2SJerome Glisse /* stop CP */ 252490aca4d2SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 252590aca4d2SJerome Glisse tmp = RREG32(RADEON_CP_RB_CNTL); 252690aca4d2SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA); 252790aca4d2SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 252890aca4d2SJerome Glisse WREG32(RADEON_CP_RB_WPTR, 0); 252990aca4d2SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 253090aca4d2SJerome Glisse /* save PCI state */ 253190aca4d2SJerome Glisse pci_save_state(rdev->pdev); 253290aca4d2SJerome Glisse /* disable bus mastering */ 253390aca4d2SJerome Glisse r100_bm_disable(rdev); 253490aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) | 253590aca4d2SJerome Glisse S_0000F0_SOFT_RESET_RE(1) | 253690aca4d2SJerome Glisse S_0000F0_SOFT_RESET_PP(1) | 253790aca4d2SJerome Glisse S_0000F0_SOFT_RESET_RB(1)); 253890aca4d2SJerome Glisse RREG32(R_0000F0_RBBM_SOFT_RESET); 253990aca4d2SJerome Glisse mdelay(500); 254090aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 254190aca4d2SJerome Glisse mdelay(1); 254290aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 254390aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 2544771fe6b9SJerome Glisse /* reset CP */ 254590aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1)); 254690aca4d2SJerome Glisse RREG32(R_0000F0_RBBM_SOFT_RESET); 254790aca4d2SJerome Glisse mdelay(500); 254890aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 254990aca4d2SJerome Glisse mdelay(1); 255090aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 255190aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 255290aca4d2SJerome Glisse /* restore PCI & busmastering */ 255390aca4d2SJerome Glisse pci_restore_state(rdev->pdev); 255490aca4d2SJerome Glisse r100_enable_bm(rdev); 2555771fe6b9SJerome Glisse /* Check if GPU is idle */ 255690aca4d2SJerome Glisse if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) || 255790aca4d2SJerome Glisse G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) { 255890aca4d2SJerome Glisse dev_err(rdev->dev, "failed to reset GPU\n"); 255925b2ec5bSAlex Deucher ret = -1; 256025b2ec5bSAlex Deucher } else 256190aca4d2SJerome Glisse dev_info(rdev->dev, "GPU reset succeed\n"); 256225b2ec5bSAlex Deucher r100_mc_resume(rdev, &save); 256325b2ec5bSAlex Deucher return ret; 2564771fe6b9SJerome Glisse } 2565771fe6b9SJerome Glisse 256692cde00cSAlex Deucher void r100_set_common_regs(struct radeon_device *rdev) 256792cde00cSAlex Deucher { 25682739d49cSAlex Deucher struct drm_device *dev = rdev->ddev; 25692739d49cSAlex Deucher bool force_dac2 = false; 2570d668046cSDave Airlie u32 tmp; 25712739d49cSAlex Deucher 257292cde00cSAlex Deucher /* set these so they don't interfere with anything */ 257392cde00cSAlex Deucher WREG32(RADEON_OV0_SCALE_CNTL, 0); 257492cde00cSAlex Deucher WREG32(RADEON_SUBPIC_CNTL, 0); 257592cde00cSAlex Deucher WREG32(RADEON_VIPH_CONTROL, 0); 257692cde00cSAlex Deucher WREG32(RADEON_I2C_CNTL_1, 0); 257792cde00cSAlex Deucher WREG32(RADEON_DVI_I2C_CNTL_1, 0); 257892cde00cSAlex Deucher WREG32(RADEON_CAP0_TRIG_CNTL, 0); 257992cde00cSAlex Deucher WREG32(RADEON_CAP1_TRIG_CNTL, 0); 25802739d49cSAlex Deucher 25812739d49cSAlex Deucher /* always set up dac2 on rn50 and some rv100 as lots 25822739d49cSAlex Deucher * of servers seem to wire it up to a VGA port but 25832739d49cSAlex Deucher * don't report it in the bios connector 25842739d49cSAlex Deucher * table. 25852739d49cSAlex Deucher */ 25862739d49cSAlex Deucher switch (dev->pdev->device) { 25872739d49cSAlex Deucher /* RN50 */ 25882739d49cSAlex Deucher case 0x515e: 25892739d49cSAlex Deucher case 0x5969: 25902739d49cSAlex Deucher force_dac2 = true; 25912739d49cSAlex Deucher break; 25922739d49cSAlex Deucher /* RV100*/ 25932739d49cSAlex Deucher case 0x5159: 25942739d49cSAlex Deucher case 0x515a: 25952739d49cSAlex Deucher /* DELL triple head servers */ 25962739d49cSAlex Deucher if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) && 25972739d49cSAlex Deucher ((dev->pdev->subsystem_device == 0x016c) || 25982739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016d) || 25992739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016e) || 26002739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016f) || 26012739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x0170) || 26022739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x017d) || 26032739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x017e) || 26042739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x0183) || 26052739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x018a) || 26062739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x019a))) 26072739d49cSAlex Deucher force_dac2 = true; 26082739d49cSAlex Deucher break; 26092739d49cSAlex Deucher } 26102739d49cSAlex Deucher 26112739d49cSAlex Deucher if (force_dac2) { 26122739d49cSAlex Deucher u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG); 26132739d49cSAlex Deucher u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL); 26142739d49cSAlex Deucher u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2); 26152739d49cSAlex Deucher 26162739d49cSAlex Deucher /* For CRT on DAC2, don't turn it on if BIOS didn't 26172739d49cSAlex Deucher enable it, even it's detected. 26182739d49cSAlex Deucher */ 26192739d49cSAlex Deucher 26202739d49cSAlex Deucher /* force it to crtc0 */ 26212739d49cSAlex Deucher dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL; 26222739d49cSAlex Deucher dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL; 26232739d49cSAlex Deucher disp_hw_debug |= RADEON_CRT2_DISP1_SEL; 26242739d49cSAlex Deucher 26252739d49cSAlex Deucher /* set up the TV DAC */ 26262739d49cSAlex Deucher tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL | 26272739d49cSAlex Deucher RADEON_TV_DAC_STD_MASK | 26282739d49cSAlex Deucher RADEON_TV_DAC_RDACPD | 26292739d49cSAlex Deucher RADEON_TV_DAC_GDACPD | 26302739d49cSAlex Deucher RADEON_TV_DAC_BDACPD | 26312739d49cSAlex Deucher RADEON_TV_DAC_BGADJ_MASK | 26322739d49cSAlex Deucher RADEON_TV_DAC_DACADJ_MASK); 26332739d49cSAlex Deucher tv_dac_cntl |= (RADEON_TV_DAC_NBLANK | 26342739d49cSAlex Deucher RADEON_TV_DAC_NHOLD | 26352739d49cSAlex Deucher RADEON_TV_DAC_STD_PS2 | 26362739d49cSAlex Deucher (0x58 << 16)); 26372739d49cSAlex Deucher 26382739d49cSAlex Deucher WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl); 26392739d49cSAlex Deucher WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug); 26402739d49cSAlex Deucher WREG32(RADEON_DAC_CNTL2, dac2_cntl); 26412739d49cSAlex Deucher } 2642d668046cSDave Airlie 2643d668046cSDave Airlie /* switch PM block to ACPI mode */ 2644d668046cSDave Airlie tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL); 2645d668046cSDave Airlie tmp &= ~RADEON_PM_MODE_SEL; 2646d668046cSDave Airlie WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp); 2647d668046cSDave Airlie 264892cde00cSAlex Deucher } 2649771fe6b9SJerome Glisse 2650771fe6b9SJerome Glisse /* 2651771fe6b9SJerome Glisse * VRAM info 2652771fe6b9SJerome Glisse */ 2653771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev) 2654771fe6b9SJerome Glisse { 2655771fe6b9SJerome Glisse uint32_t tmp; 2656771fe6b9SJerome Glisse 2657771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = false; 2658771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) 2659771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2660771fe6b9SJerome Glisse else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR) 2661771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2662771fe6b9SJerome Glisse if ((rdev->family == CHIP_RV100) || 2663771fe6b9SJerome Glisse (rdev->family == CHIP_RS100) || 2664771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 2665771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 2666771fe6b9SJerome Glisse if (tmp & RV100_HALF_MODE) { 2667771fe6b9SJerome Glisse rdev->mc.vram_width = 32; 2668771fe6b9SJerome Glisse } else { 2669771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 2670771fe6b9SJerome Glisse } 2671771fe6b9SJerome Glisse if (rdev->flags & RADEON_SINGLE_CRTC) { 2672771fe6b9SJerome Glisse rdev->mc.vram_width /= 4; 2673771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2674771fe6b9SJerome Glisse } 2675771fe6b9SJerome Glisse } else if (rdev->family <= CHIP_RV280) { 2676771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 2677771fe6b9SJerome Glisse if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) { 2678771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 2679771fe6b9SJerome Glisse } else { 2680771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 2681771fe6b9SJerome Glisse } 2682771fe6b9SJerome Glisse } else { 2683771fe6b9SJerome Glisse /* newer IGPs */ 2684771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 2685771fe6b9SJerome Glisse } 2686771fe6b9SJerome Glisse } 2687771fe6b9SJerome Glisse 26882a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev) 2689771fe6b9SJerome Glisse { 26902a0f8918SDave Airlie u32 aper_size; 26912a0f8918SDave Airlie u8 byte; 26922a0f8918SDave Airlie 26932a0f8918SDave Airlie aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 26942a0f8918SDave Airlie 26952a0f8918SDave Airlie /* Set HDP_APER_CNTL only on cards that are known not to be broken, 26962a0f8918SDave Airlie * that is has the 2nd generation multifunction PCI interface 26972a0f8918SDave Airlie */ 26982a0f8918SDave Airlie if (rdev->family == CHIP_RV280 || 26992a0f8918SDave Airlie rdev->family >= CHIP_RV350) { 27002a0f8918SDave Airlie WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL, 27012a0f8918SDave Airlie ~RADEON_HDP_APER_CNTL); 27022a0f8918SDave Airlie DRM_INFO("Generation 2 PCI interface, using max accessible memory\n"); 27032a0f8918SDave Airlie return aper_size * 2; 27042a0f8918SDave Airlie } 27052a0f8918SDave Airlie 27062a0f8918SDave Airlie /* Older cards have all sorts of funny issues to deal with. First 27072a0f8918SDave Airlie * check if it's a multifunction card by reading the PCI config 27082a0f8918SDave Airlie * header type... Limit those to one aperture size 27092a0f8918SDave Airlie */ 27102a0f8918SDave Airlie pci_read_config_byte(rdev->pdev, 0xe, &byte); 27112a0f8918SDave Airlie if (byte & 0x80) { 27122a0f8918SDave Airlie DRM_INFO("Generation 1 PCI interface in multifunction mode\n"); 27132a0f8918SDave Airlie DRM_INFO("Limiting VRAM to one aperture\n"); 27142a0f8918SDave Airlie return aper_size; 27152a0f8918SDave Airlie } 27162a0f8918SDave Airlie 27172a0f8918SDave Airlie /* Single function older card. We read HDP_APER_CNTL to see how the BIOS 27182a0f8918SDave Airlie * have set it up. We don't write this as it's broken on some ASICs but 27192a0f8918SDave Airlie * we expect the BIOS to have done the right thing (might be too optimistic...) 27202a0f8918SDave Airlie */ 27212a0f8918SDave Airlie if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL) 27222a0f8918SDave Airlie return aper_size * 2; 27232a0f8918SDave Airlie return aper_size; 27242a0f8918SDave Airlie } 27252a0f8918SDave Airlie 27262a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev) 27272a0f8918SDave Airlie { 27282a0f8918SDave Airlie u64 config_aper_size; 27292a0f8918SDave Airlie 2730d594e46aSJerome Glisse /* work out accessible VRAM */ 273101d73a69SJordan Crouse rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0); 273201d73a69SJordan Crouse rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0); 273351e5fcd3SJerome Glisse rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev); 273451e5fcd3SJerome Glisse /* FIXME we don't use the second aperture yet when we could use it */ 273551e5fcd3SJerome Glisse if (rdev->mc.visible_vram_size > rdev->mc.aper_size) 273651e5fcd3SJerome Glisse rdev->mc.visible_vram_size = rdev->mc.aper_size; 27372a0f8918SDave Airlie config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 2738771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) { 2739771fe6b9SJerome Glisse uint32_t tom; 2740771fe6b9SJerome Glisse /* read NB_TOM to get the amount of ram stolen for the GPU */ 2741771fe6b9SJerome Glisse tom = RREG32(RADEON_NB_TOM); 27427a50f01aSDave Airlie rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16); 27437a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 27447a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 2745771fe6b9SJerome Glisse } else { 27467a50f01aSDave Airlie rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE); 2747771fe6b9SJerome Glisse /* Some production boards of m6 will report 0 2748771fe6b9SJerome Glisse * if it's 8 MB 2749771fe6b9SJerome Glisse */ 27507a50f01aSDave Airlie if (rdev->mc.real_vram_size == 0) { 27517a50f01aSDave Airlie rdev->mc.real_vram_size = 8192 * 1024; 27527a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 2753771fe6b9SJerome Glisse } 27542a0f8918SDave Airlie /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM - 2755d594e46aSJerome Glisse * Novell bug 204882 + along with lots of ubuntu ones 2756d594e46aSJerome Glisse */ 2757b7d8cce5SAlex Deucher if (rdev->mc.aper_size > config_aper_size) 2758b7d8cce5SAlex Deucher config_aper_size = rdev->mc.aper_size; 2759b7d8cce5SAlex Deucher 27607a50f01aSDave Airlie if (config_aper_size > rdev->mc.real_vram_size) 27617a50f01aSDave Airlie rdev->mc.mc_vram_size = config_aper_size; 27627a50f01aSDave Airlie else 27637a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 2764771fe6b9SJerome Glisse } 2765d594e46aSJerome Glisse } 27662a0f8918SDave Airlie 276728d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state) 276828d52043SDave Airlie { 276928d52043SDave Airlie uint32_t temp; 277028d52043SDave Airlie 277128d52043SDave Airlie temp = RREG32(RADEON_CONFIG_CNTL); 277228d52043SDave Airlie if (state == false) { 2773d75ee3beSAlex Deucher temp &= ~RADEON_CFG_VGA_RAM_EN; 2774d75ee3beSAlex Deucher temp |= RADEON_CFG_VGA_IO_DIS; 277528d52043SDave Airlie } else { 2776d75ee3beSAlex Deucher temp &= ~RADEON_CFG_VGA_IO_DIS; 277728d52043SDave Airlie } 277828d52043SDave Airlie WREG32(RADEON_CONFIG_CNTL, temp); 277928d52043SDave Airlie } 278028d52043SDave Airlie 27811109ca09SLauri Kasanen static void r100_mc_init(struct radeon_device *rdev) 27822a0f8918SDave Airlie { 2783d594e46aSJerome Glisse u64 base; 27842a0f8918SDave Airlie 2785d594e46aSJerome Glisse r100_vram_get_type(rdev); 27862a0f8918SDave Airlie r100_vram_init_sizes(rdev); 2787d594e46aSJerome Glisse base = rdev->mc.aper_base; 2788d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_IGP) 2789d594e46aSJerome Glisse base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16; 2790d594e46aSJerome Glisse radeon_vram_location(rdev, &rdev->mc, base); 27918d369bb1SAlex Deucher rdev->mc.gtt_base_align = 0; 2792d594e46aSJerome Glisse if (!(rdev->flags & RADEON_IS_AGP)) 2793d594e46aSJerome Glisse radeon_gtt_location(rdev, &rdev->mc); 2794f47299c5SAlex Deucher radeon_update_bandwidth_info(rdev); 2795771fe6b9SJerome Glisse } 2796771fe6b9SJerome Glisse 2797771fe6b9SJerome Glisse 2798771fe6b9SJerome Glisse /* 2799771fe6b9SJerome Glisse * Indirect registers accessor 2800771fe6b9SJerome Glisse */ 2801771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev) 2802771fe6b9SJerome Glisse { 28034ce9198eSAlex Deucher if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) { 2804771fe6b9SJerome Glisse (void)RREG32(RADEON_CLOCK_CNTL_DATA); 2805771fe6b9SJerome Glisse (void)RREG32(RADEON_CRTC_GEN_CNTL); 2806771fe6b9SJerome Glisse } 28074ce9198eSAlex Deucher } 2808771fe6b9SJerome Glisse 2809771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev) 2810771fe6b9SJerome Glisse { 2811771fe6b9SJerome Glisse /* This workarounds is necessary on RV100, RS100 and RS200 chips 2812771fe6b9SJerome Glisse * or the chip could hang on a subsequent access 2813771fe6b9SJerome Glisse */ 2814771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) { 28154de833c3SArnd Bergmann mdelay(5); 2816771fe6b9SJerome Glisse } 2817771fe6b9SJerome Glisse 2818771fe6b9SJerome Glisse /* This function is required to workaround a hardware bug in some (all?) 2819771fe6b9SJerome Glisse * revisions of the R300. This workaround should be called after every 2820771fe6b9SJerome Glisse * CLOCK_CNTL_INDEX register access. If not, register reads afterward 2821771fe6b9SJerome Glisse * may not be correct. 2822771fe6b9SJerome Glisse */ 2823771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_R300_CG) { 2824771fe6b9SJerome Glisse uint32_t save, tmp; 2825771fe6b9SJerome Glisse 2826771fe6b9SJerome Glisse save = RREG32(RADEON_CLOCK_CNTL_INDEX); 2827771fe6b9SJerome Glisse tmp = save & ~(0x3f | RADEON_PLL_WR_EN); 2828771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, tmp); 2829771fe6b9SJerome Glisse tmp = RREG32(RADEON_CLOCK_CNTL_DATA); 2830771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, save); 2831771fe6b9SJerome Glisse } 2832771fe6b9SJerome Glisse } 2833771fe6b9SJerome Glisse 2834771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg) 2835771fe6b9SJerome Glisse { 2836771fe6b9SJerome Glisse uint32_t data; 2837771fe6b9SJerome Glisse 2838771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f); 2839771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 2840771fe6b9SJerome Glisse data = RREG32(RADEON_CLOCK_CNTL_DATA); 2841771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 2842771fe6b9SJerome Glisse return data; 2843771fe6b9SJerome Glisse } 2844771fe6b9SJerome Glisse 2845771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) 2846771fe6b9SJerome Glisse { 2847771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN)); 2848771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 2849771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_DATA, v); 2850771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 2851771fe6b9SJerome Glisse } 2852771fe6b9SJerome Glisse 28531109ca09SLauri Kasanen static void r100_set_safe_registers(struct radeon_device *rdev) 2854068a117cSJerome Glisse { 2855551ebd83SDave Airlie if (ASIC_IS_RN50(rdev)) { 2856551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm; 2857551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm); 2858551ebd83SDave Airlie } else if (rdev->family < CHIP_R200) { 2859551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = r100_reg_safe_bm; 2860551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm); 2861551ebd83SDave Airlie } else { 2862d4550907SJerome Glisse r200_set_safe_registers(rdev); 2863551ebd83SDave Airlie } 2864068a117cSJerome Glisse } 2865068a117cSJerome Glisse 2866771fe6b9SJerome Glisse /* 2867771fe6b9SJerome Glisse * Debugfs info 2868771fe6b9SJerome Glisse */ 2869771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2870771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data) 2871771fe6b9SJerome Glisse { 2872771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2873771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2874771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2875771fe6b9SJerome Glisse uint32_t reg, value; 2876771fe6b9SJerome Glisse unsigned i; 2877771fe6b9SJerome Glisse 2878771fe6b9SJerome Glisse seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS)); 2879771fe6b9SJerome Glisse seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C)); 2880771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2881771fe6b9SJerome Glisse for (i = 0; i < 64; i++) { 2882771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100); 2883771fe6b9SJerome Glisse reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2; 2884771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i); 2885771fe6b9SJerome Glisse value = RREG32(RADEON_RBBM_CMDFIFO_DATA); 2886771fe6b9SJerome Glisse seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value); 2887771fe6b9SJerome Glisse } 2888771fe6b9SJerome Glisse return 0; 2889771fe6b9SJerome Glisse } 2890771fe6b9SJerome Glisse 2891771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data) 2892771fe6b9SJerome Glisse { 2893771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2894771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2895771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2896e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 2897771fe6b9SJerome Glisse uint32_t rdp, wdp; 2898771fe6b9SJerome Glisse unsigned count, i, j; 2899771fe6b9SJerome Glisse 2900e32eb50dSChristian König radeon_ring_free_size(rdev, ring); 2901771fe6b9SJerome Glisse rdp = RREG32(RADEON_CP_RB_RPTR); 2902771fe6b9SJerome Glisse wdp = RREG32(RADEON_CP_RB_WPTR); 2903e32eb50dSChristian König count = (rdp + ring->ring_size - wdp) & ring->ptr_mask; 2904771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2905771fe6b9SJerome Glisse seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp); 2906771fe6b9SJerome Glisse seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp); 2907e32eb50dSChristian König seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw); 2908771fe6b9SJerome Glisse seq_printf(m, "%u dwords in ring\n", count); 2909771fe6b9SJerome Glisse for (j = 0; j <= count; j++) { 2910e32eb50dSChristian König i = (rdp + j) & ring->ptr_mask; 2911e32eb50dSChristian König seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]); 2912771fe6b9SJerome Glisse } 2913771fe6b9SJerome Glisse return 0; 2914771fe6b9SJerome Glisse } 2915771fe6b9SJerome Glisse 2916771fe6b9SJerome Glisse 2917771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data) 2918771fe6b9SJerome Glisse { 2919771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2920771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2921771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2922771fe6b9SJerome Glisse uint32_t csq_stat, csq2_stat, tmp; 2923771fe6b9SJerome Glisse unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr; 2924771fe6b9SJerome Glisse unsigned i; 2925771fe6b9SJerome Glisse 2926771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2927771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE)); 2928771fe6b9SJerome Glisse csq_stat = RREG32(RADEON_CP_CSQ_STAT); 2929771fe6b9SJerome Glisse csq2_stat = RREG32(RADEON_CP_CSQ2_STAT); 2930771fe6b9SJerome Glisse r_rptr = (csq_stat >> 0) & 0x3ff; 2931771fe6b9SJerome Glisse r_wptr = (csq_stat >> 10) & 0x3ff; 2932771fe6b9SJerome Glisse ib1_rptr = (csq_stat >> 20) & 0x3ff; 2933771fe6b9SJerome Glisse ib1_wptr = (csq2_stat >> 0) & 0x3ff; 2934771fe6b9SJerome Glisse ib2_rptr = (csq2_stat >> 10) & 0x3ff; 2935771fe6b9SJerome Glisse ib2_wptr = (csq2_stat >> 20) & 0x3ff; 2936771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat); 2937771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat); 2938771fe6b9SJerome Glisse seq_printf(m, "Ring rptr %u\n", r_rptr); 2939771fe6b9SJerome Glisse seq_printf(m, "Ring wptr %u\n", r_wptr); 2940771fe6b9SJerome Glisse seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr); 2941771fe6b9SJerome Glisse seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr); 2942771fe6b9SJerome Glisse seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr); 2943771fe6b9SJerome Glisse seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr); 2944771fe6b9SJerome Glisse /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms 2945771fe6b9SJerome Glisse * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */ 2946771fe6b9SJerome Glisse seq_printf(m, "Ring fifo:\n"); 2947771fe6b9SJerome Glisse for (i = 0; i < 256; i++) { 2948771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2949771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2950771fe6b9SJerome Glisse seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp); 2951771fe6b9SJerome Glisse } 2952771fe6b9SJerome Glisse seq_printf(m, "Indirect1 fifo:\n"); 2953771fe6b9SJerome Glisse for (i = 256; i <= 512; i++) { 2954771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2955771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2956771fe6b9SJerome Glisse seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp); 2957771fe6b9SJerome Glisse } 2958771fe6b9SJerome Glisse seq_printf(m, "Indirect2 fifo:\n"); 2959771fe6b9SJerome Glisse for (i = 640; i < ib1_wptr; i++) { 2960771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2961771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2962771fe6b9SJerome Glisse seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp); 2963771fe6b9SJerome Glisse } 2964771fe6b9SJerome Glisse return 0; 2965771fe6b9SJerome Glisse } 2966771fe6b9SJerome Glisse 2967771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data) 2968771fe6b9SJerome Glisse { 2969771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2970771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2971771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2972771fe6b9SJerome Glisse uint32_t tmp; 2973771fe6b9SJerome Glisse 2974771fe6b9SJerome Glisse tmp = RREG32(RADEON_CONFIG_MEMSIZE); 2975771fe6b9SJerome Glisse seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp); 2976771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_FB_LOCATION); 2977771fe6b9SJerome Glisse seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp); 2978771fe6b9SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 2979771fe6b9SJerome Glisse seq_printf(m, "BUS_CNTL 0x%08x\n", tmp); 2980771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_AGP_LOCATION); 2981771fe6b9SJerome Glisse seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp); 2982771fe6b9SJerome Glisse tmp = RREG32(RADEON_AGP_BASE); 2983771fe6b9SJerome Glisse seq_printf(m, "AGP_BASE 0x%08x\n", tmp); 2984771fe6b9SJerome Glisse tmp = RREG32(RADEON_HOST_PATH_CNTL); 2985771fe6b9SJerome Glisse seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp); 2986771fe6b9SJerome Glisse tmp = RREG32(0x01D0); 2987771fe6b9SJerome Glisse seq_printf(m, "AIC_CTRL 0x%08x\n", tmp); 2988771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_LO_ADDR); 2989771fe6b9SJerome Glisse seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp); 2990771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_HI_ADDR); 2991771fe6b9SJerome Glisse seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp); 2992771fe6b9SJerome Glisse tmp = RREG32(0x01E4); 2993771fe6b9SJerome Glisse seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp); 2994771fe6b9SJerome Glisse return 0; 2995771fe6b9SJerome Glisse } 2996771fe6b9SJerome Glisse 2997771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = { 2998771fe6b9SJerome Glisse {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL}, 2999771fe6b9SJerome Glisse }; 3000771fe6b9SJerome Glisse 3001771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = { 3002771fe6b9SJerome Glisse {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL}, 3003771fe6b9SJerome Glisse {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL}, 3004771fe6b9SJerome Glisse }; 3005771fe6b9SJerome Glisse 3006771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = { 3007771fe6b9SJerome Glisse {"r100_mc_info", r100_debugfs_mc_info, 0, NULL}, 3008771fe6b9SJerome Glisse }; 3009771fe6b9SJerome Glisse #endif 3010771fe6b9SJerome Glisse 3011771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev) 3012771fe6b9SJerome Glisse { 3013771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 3014771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1); 3015771fe6b9SJerome Glisse #else 3016771fe6b9SJerome Glisse return 0; 3017771fe6b9SJerome Glisse #endif 3018771fe6b9SJerome Glisse } 3019771fe6b9SJerome Glisse 3020771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev) 3021771fe6b9SJerome Glisse { 3022771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 3023771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2); 3024771fe6b9SJerome Glisse #else 3025771fe6b9SJerome Glisse return 0; 3026771fe6b9SJerome Glisse #endif 3027771fe6b9SJerome Glisse } 3028771fe6b9SJerome Glisse 3029771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev) 3030771fe6b9SJerome Glisse { 3031771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 3032771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1); 3033771fe6b9SJerome Glisse #else 3034771fe6b9SJerome Glisse return 0; 3035771fe6b9SJerome Glisse #endif 3036771fe6b9SJerome Glisse } 3037e024e110SDave Airlie 3038e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg, 3039e024e110SDave Airlie uint32_t tiling_flags, uint32_t pitch, 3040e024e110SDave Airlie uint32_t offset, uint32_t obj_size) 3041e024e110SDave Airlie { 3042e024e110SDave Airlie int surf_index = reg * 16; 3043e024e110SDave Airlie int flags = 0; 3044e024e110SDave Airlie 3045e024e110SDave Airlie if (rdev->family <= CHIP_RS200) { 3046e024e110SDave Airlie if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 3047e024e110SDave Airlie == (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 3048e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_BOTH; 3049e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 3050e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_MACRO; 3051e024e110SDave Airlie } else if (rdev->family <= CHIP_RV280) { 3052e024e110SDave Airlie if (tiling_flags & (RADEON_TILING_MACRO)) 3053e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MACRO; 3054e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 3055e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MICRO; 3056e024e110SDave Airlie } else { 3057e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 3058e024e110SDave Airlie flags |= R300_SURF_TILE_MACRO; 3059e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 3060e024e110SDave Airlie flags |= R300_SURF_TILE_MICRO; 3061e024e110SDave Airlie } 3062e024e110SDave Airlie 3063c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_16BIT) 3064c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP; 3065c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_32BIT) 3066c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP; 3067c88f9f0cSMichel Dänzer 3068f5c5f040SDave Airlie /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */ 3069f5c5f040SDave Airlie if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) { 3070f5c5f040SDave Airlie if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO))) 3071f5c5f040SDave Airlie if (ASIC_IS_RN50(rdev)) 3072f5c5f040SDave Airlie pitch /= 16; 3073f5c5f040SDave Airlie } 3074f5c5f040SDave Airlie 3075f5c5f040SDave Airlie /* r100/r200 divide by 16 */ 3076f5c5f040SDave Airlie if (rdev->family < CHIP_R300) 3077f5c5f040SDave Airlie flags |= pitch / 16; 3078f5c5f040SDave Airlie else 3079f5c5f040SDave Airlie flags |= pitch / 8; 3080f5c5f040SDave Airlie 3081f5c5f040SDave Airlie 3082d9fdaafbSDave Airlie DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1); 3083e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, flags); 3084e024e110SDave Airlie WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset); 3085e024e110SDave Airlie WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1); 3086e024e110SDave Airlie return 0; 3087e024e110SDave Airlie } 3088e024e110SDave Airlie 3089e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg) 3090e024e110SDave Airlie { 3091e024e110SDave Airlie int surf_index = reg * 16; 3092e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, 0); 3093e024e110SDave Airlie } 3094c93bb85bSJerome Glisse 3095c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev) 3096c93bb85bSJerome Glisse { 3097c93bb85bSJerome Glisse fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff; 3098c93bb85bSJerome Glisse fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff; 3099c93bb85bSJerome Glisse fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff; 3100c93bb85bSJerome Glisse uint32_t temp, data, mem_trcd, mem_trp, mem_tras; 3101c93bb85bSJerome Glisse fixed20_12 memtcas_ff[8] = { 310268adac5eSBen Skeggs dfixed_init(1), 310368adac5eSBen Skeggs dfixed_init(2), 310468adac5eSBen Skeggs dfixed_init(3), 310568adac5eSBen Skeggs dfixed_init(0), 310668adac5eSBen Skeggs dfixed_init_half(1), 310768adac5eSBen Skeggs dfixed_init_half(2), 310868adac5eSBen Skeggs dfixed_init(0), 3109c93bb85bSJerome Glisse }; 3110c93bb85bSJerome Glisse fixed20_12 memtcas_rs480_ff[8] = { 311168adac5eSBen Skeggs dfixed_init(0), 311268adac5eSBen Skeggs dfixed_init(1), 311368adac5eSBen Skeggs dfixed_init(2), 311468adac5eSBen Skeggs dfixed_init(3), 311568adac5eSBen Skeggs dfixed_init(0), 311668adac5eSBen Skeggs dfixed_init_half(1), 311768adac5eSBen Skeggs dfixed_init_half(2), 311868adac5eSBen Skeggs dfixed_init_half(3), 3119c93bb85bSJerome Glisse }; 3120c93bb85bSJerome Glisse fixed20_12 memtcas2_ff[8] = { 312168adac5eSBen Skeggs dfixed_init(0), 312268adac5eSBen Skeggs dfixed_init(1), 312368adac5eSBen Skeggs dfixed_init(2), 312468adac5eSBen Skeggs dfixed_init(3), 312568adac5eSBen Skeggs dfixed_init(4), 312668adac5eSBen Skeggs dfixed_init(5), 312768adac5eSBen Skeggs dfixed_init(6), 312868adac5eSBen Skeggs dfixed_init(7), 3129c93bb85bSJerome Glisse }; 3130c93bb85bSJerome Glisse fixed20_12 memtrbs[8] = { 313168adac5eSBen Skeggs dfixed_init(1), 313268adac5eSBen Skeggs dfixed_init_half(1), 313368adac5eSBen Skeggs dfixed_init(2), 313468adac5eSBen Skeggs dfixed_init_half(2), 313568adac5eSBen Skeggs dfixed_init(3), 313668adac5eSBen Skeggs dfixed_init_half(3), 313768adac5eSBen Skeggs dfixed_init(4), 313868adac5eSBen Skeggs dfixed_init_half(4) 3139c93bb85bSJerome Glisse }; 3140c93bb85bSJerome Glisse fixed20_12 memtrbs_r4xx[8] = { 314168adac5eSBen Skeggs dfixed_init(4), 314268adac5eSBen Skeggs dfixed_init(5), 314368adac5eSBen Skeggs dfixed_init(6), 314468adac5eSBen Skeggs dfixed_init(7), 314568adac5eSBen Skeggs dfixed_init(8), 314668adac5eSBen Skeggs dfixed_init(9), 314768adac5eSBen Skeggs dfixed_init(10), 314868adac5eSBen Skeggs dfixed_init(11) 3149c93bb85bSJerome Glisse }; 3150c93bb85bSJerome Glisse fixed20_12 min_mem_eff; 3151c93bb85bSJerome Glisse fixed20_12 mc_latency_sclk, mc_latency_mclk, k1; 3152c93bb85bSJerome Glisse fixed20_12 cur_latency_mclk, cur_latency_sclk; 3153c93bb85bSJerome Glisse fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate, 3154c93bb85bSJerome Glisse disp_drain_rate2, read_return_rate; 3155c93bb85bSJerome Glisse fixed20_12 time_disp1_drop_priority; 3156c93bb85bSJerome Glisse int c; 3157c93bb85bSJerome Glisse int cur_size = 16; /* in octawords */ 3158c93bb85bSJerome Glisse int critical_point = 0, critical_point2; 3159c93bb85bSJerome Glisse /* uint32_t read_return_rate, time_disp1_drop_priority; */ 3160c93bb85bSJerome Glisse int stop_req, max_stop_req; 3161c93bb85bSJerome Glisse struct drm_display_mode *mode1 = NULL; 3162c93bb85bSJerome Glisse struct drm_display_mode *mode2 = NULL; 3163c93bb85bSJerome Glisse uint32_t pixel_bytes1 = 0; 3164c93bb85bSJerome Glisse uint32_t pixel_bytes2 = 0; 3165c93bb85bSJerome Glisse 3166f46c0120SAlex Deucher radeon_update_display_priority(rdev); 3167f46c0120SAlex Deucher 3168c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[0]->base.enabled) { 3169c93bb85bSJerome Glisse mode1 = &rdev->mode_info.crtcs[0]->base.mode; 3170c93bb85bSJerome Glisse pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8; 3171c93bb85bSJerome Glisse } 3172dfee5614SDave Airlie if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 3173c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[1]->base.enabled) { 3174c93bb85bSJerome Glisse mode2 = &rdev->mode_info.crtcs[1]->base.mode; 3175c93bb85bSJerome Glisse pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8; 3176c93bb85bSJerome Glisse } 3177dfee5614SDave Airlie } 3178c93bb85bSJerome Glisse 317968adac5eSBen Skeggs min_mem_eff.full = dfixed_const_8(0); 3180c93bb85bSJerome Glisse /* get modes */ 3181c93bb85bSJerome Glisse if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) { 3182c93bb85bSJerome Glisse uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER); 3183c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT); 3184c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT); 3185c93bb85bSJerome Glisse /* check crtc enables */ 3186c93bb85bSJerome Glisse if (mode2) 3187c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT); 3188c93bb85bSJerome Glisse if (mode1) 3189c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT); 3190c93bb85bSJerome Glisse WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer); 3191c93bb85bSJerome Glisse } 3192c93bb85bSJerome Glisse 3193c93bb85bSJerome Glisse /* 3194c93bb85bSJerome Glisse * determine is there is enough bw for current mode 3195c93bb85bSJerome Glisse */ 3196f47299c5SAlex Deucher sclk_ff = rdev->pm.sclk; 3197f47299c5SAlex Deucher mclk_ff = rdev->pm.mclk; 3198c93bb85bSJerome Glisse 3199c93bb85bSJerome Glisse temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1); 320068adac5eSBen Skeggs temp_ff.full = dfixed_const(temp); 320168adac5eSBen Skeggs mem_bw.full = dfixed_mul(mclk_ff, temp_ff); 3202c93bb85bSJerome Glisse 3203c93bb85bSJerome Glisse pix_clk.full = 0; 3204c93bb85bSJerome Glisse pix_clk2.full = 0; 3205c93bb85bSJerome Glisse peak_disp_bw.full = 0; 3206c93bb85bSJerome Glisse if (mode1) { 320768adac5eSBen Skeggs temp_ff.full = dfixed_const(1000); 320868adac5eSBen Skeggs pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */ 320968adac5eSBen Skeggs pix_clk.full = dfixed_div(pix_clk, temp_ff); 321068adac5eSBen Skeggs temp_ff.full = dfixed_const(pixel_bytes1); 321168adac5eSBen Skeggs peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff); 3212c93bb85bSJerome Glisse } 3213c93bb85bSJerome Glisse if (mode2) { 321468adac5eSBen Skeggs temp_ff.full = dfixed_const(1000); 321568adac5eSBen Skeggs pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */ 321668adac5eSBen Skeggs pix_clk2.full = dfixed_div(pix_clk2, temp_ff); 321768adac5eSBen Skeggs temp_ff.full = dfixed_const(pixel_bytes2); 321868adac5eSBen Skeggs peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff); 3219c93bb85bSJerome Glisse } 3220c93bb85bSJerome Glisse 322168adac5eSBen Skeggs mem_bw.full = dfixed_mul(mem_bw, min_mem_eff); 3222c93bb85bSJerome Glisse if (peak_disp_bw.full >= mem_bw.full) { 3223c93bb85bSJerome Glisse DRM_ERROR("You may not have enough display bandwidth for current mode\n" 3224c93bb85bSJerome Glisse "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n"); 3225c93bb85bSJerome Glisse } 3226c93bb85bSJerome Glisse 3227c93bb85bSJerome Glisse /* Get values from the EXT_MEM_CNTL register...converting its contents. */ 3228c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_TIMING_CNTL); 3229c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */ 3230c93bb85bSJerome Glisse mem_trcd = ((temp >> 2) & 0x3) + 1; 3231c93bb85bSJerome Glisse mem_trp = ((temp & 0x3)) + 1; 3232c93bb85bSJerome Glisse mem_tras = ((temp & 0x70) >> 4) + 1; 3233c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R300 || 3234c93bb85bSJerome Glisse rdev->family == CHIP_R350) { /* r300, r350 */ 3235c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 3236c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 3237c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 4; 3238c93bb85bSJerome Glisse } else if (rdev->family == CHIP_RV350 || 3239c93bb85bSJerome Glisse rdev->family <= CHIP_RV380) { 3240c93bb85bSJerome Glisse /* rv3x0 */ 3241c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 3; 3242c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 3; 3243c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 6; 3244c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R420 || 3245c93bb85bSJerome Glisse rdev->family == CHIP_R423 || 3246c93bb85bSJerome Glisse rdev->family == CHIP_RV410) { 3247c93bb85bSJerome Glisse /* r4xx */ 3248c93bb85bSJerome Glisse mem_trcd = (temp & 0xf) + 3; 3249c93bb85bSJerome Glisse if (mem_trcd > 15) 3250c93bb85bSJerome Glisse mem_trcd = 15; 3251c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0xf) + 3; 3252c93bb85bSJerome Glisse if (mem_trp > 15) 3253c93bb85bSJerome Glisse mem_trp = 15; 3254c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0x1f) + 6; 3255c93bb85bSJerome Glisse if (mem_tras > 31) 3256c93bb85bSJerome Glisse mem_tras = 31; 3257c93bb85bSJerome Glisse } else { /* RV200, R200 */ 3258c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 3259c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 3260c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0xf) + 4; 3261c93bb85bSJerome Glisse } 3262c93bb85bSJerome Glisse /* convert to FF */ 326368adac5eSBen Skeggs trcd_ff.full = dfixed_const(mem_trcd); 326468adac5eSBen Skeggs trp_ff.full = dfixed_const(mem_trp); 326568adac5eSBen Skeggs tras_ff.full = dfixed_const(mem_tras); 3266c93bb85bSJerome Glisse 3267c93bb85bSJerome Glisse /* Get values from the MEM_SDRAM_MODE_REG register...converting its */ 3268c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_SDRAM_MODE_REG); 3269c93bb85bSJerome Glisse data = (temp & (7 << 20)) >> 20; 3270c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) { 3271c93bb85bSJerome Glisse if (rdev->family == CHIP_RS480) /* don't think rs400 */ 3272c93bb85bSJerome Glisse tcas_ff = memtcas_rs480_ff[data]; 3273c93bb85bSJerome Glisse else 3274c93bb85bSJerome Glisse tcas_ff = memtcas_ff[data]; 3275c93bb85bSJerome Glisse } else 3276c93bb85bSJerome Glisse tcas_ff = memtcas2_ff[data]; 3277c93bb85bSJerome Glisse 3278c93bb85bSJerome Glisse if (rdev->family == CHIP_RS400 || 3279c93bb85bSJerome Glisse rdev->family == CHIP_RS480) { 3280c93bb85bSJerome Glisse /* extra cas latency stored in bits 23-25 0-4 clocks */ 3281c93bb85bSJerome Glisse data = (temp >> 23) & 0x7; 3282c93bb85bSJerome Glisse if (data < 5) 328368adac5eSBen Skeggs tcas_ff.full += dfixed_const(data); 3284c93bb85bSJerome Glisse } 3285c93bb85bSJerome Glisse 3286c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) { 3287c93bb85bSJerome Glisse /* on the R300, Tcas is included in Trbs. 3288c93bb85bSJerome Glisse */ 3289c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_CNTL); 3290c93bb85bSJerome Glisse data = (R300_MEM_NUM_CHANNELS_MASK & temp); 3291c93bb85bSJerome Glisse if (data == 1) { 3292c93bb85bSJerome Glisse if (R300_MEM_USE_CD_CH_ONLY & temp) { 3293c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_INDEX); 3294c93bb85bSJerome Glisse temp &= ~R300_MC_IND_ADDR_MASK; 3295c93bb85bSJerome Glisse temp |= R300_MC_READ_CNTL_CD_mcind; 3296c93bb85bSJerome Glisse WREG32(R300_MC_IND_INDEX, temp); 3297c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_DATA); 3298c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_C_MASK & temp); 3299c93bb85bSJerome Glisse } else { 3300c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 3301c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 3302c93bb85bSJerome Glisse } 3303c93bb85bSJerome Glisse } else { 3304c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 3305c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 3306c93bb85bSJerome Glisse } 3307c93bb85bSJerome Glisse if (rdev->family == CHIP_RV410 || 3308c93bb85bSJerome Glisse rdev->family == CHIP_R420 || 3309c93bb85bSJerome Glisse rdev->family == CHIP_R423) 3310c93bb85bSJerome Glisse trbs_ff = memtrbs_r4xx[data]; 3311c93bb85bSJerome Glisse else 3312c93bb85bSJerome Glisse trbs_ff = memtrbs[data]; 3313c93bb85bSJerome Glisse tcas_ff.full += trbs_ff.full; 3314c93bb85bSJerome Glisse } 3315c93bb85bSJerome Glisse 3316c93bb85bSJerome Glisse sclk_eff_ff.full = sclk_ff.full; 3317c93bb85bSJerome Glisse 3318c93bb85bSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3319c93bb85bSJerome Glisse fixed20_12 agpmode_ff; 332068adac5eSBen Skeggs agpmode_ff.full = dfixed_const(radeon_agpmode); 332168adac5eSBen Skeggs temp_ff.full = dfixed_const_666(16); 332268adac5eSBen Skeggs sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff); 3323c93bb85bSJerome Glisse } 3324c93bb85bSJerome Glisse /* TODO PCIE lanes may affect this - agpmode == 16?? */ 3325c93bb85bSJerome Glisse 3326c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev)) { 332768adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(250); 3328c93bb85bSJerome Glisse } else { 3329c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || 3330c93bb85bSJerome Glisse rdev->flags & RADEON_IS_IGP) { 3331c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) 333268adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(41); 3333c93bb85bSJerome Glisse else 333468adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(33); 3335c93bb85bSJerome Glisse } else { 3336c93bb85bSJerome Glisse if (rdev->mc.vram_width == 128) 333768adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(57); 3338c93bb85bSJerome Glisse else 333968adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(41); 3340c93bb85bSJerome Glisse } 3341c93bb85bSJerome Glisse } 3342c93bb85bSJerome Glisse 334368adac5eSBen Skeggs mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff); 3344c93bb85bSJerome Glisse 3345c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) { 3346c93bb85bSJerome Glisse if (rdev->mc.vram_width == 32) { 334768adac5eSBen Skeggs k1.full = dfixed_const(40); 3348c93bb85bSJerome Glisse c = 3; 3349c93bb85bSJerome Glisse } else { 335068adac5eSBen Skeggs k1.full = dfixed_const(20); 3351c93bb85bSJerome Glisse c = 1; 3352c93bb85bSJerome Glisse } 3353c93bb85bSJerome Glisse } else { 335468adac5eSBen Skeggs k1.full = dfixed_const(40); 3355c93bb85bSJerome Glisse c = 3; 3356c93bb85bSJerome Glisse } 3357c93bb85bSJerome Glisse 335868adac5eSBen Skeggs temp_ff.full = dfixed_const(2); 335968adac5eSBen Skeggs mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff); 336068adac5eSBen Skeggs temp_ff.full = dfixed_const(c); 336168adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff); 336268adac5eSBen Skeggs temp_ff.full = dfixed_const(4); 336368adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff); 336468adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff); 3365c93bb85bSJerome Glisse mc_latency_mclk.full += k1.full; 3366c93bb85bSJerome Glisse 336768adac5eSBen Skeggs mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff); 336868adac5eSBen Skeggs mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff); 3369c93bb85bSJerome Glisse 3370c93bb85bSJerome Glisse /* 3371c93bb85bSJerome Glisse HW cursor time assuming worst case of full size colour cursor. 3372c93bb85bSJerome Glisse */ 337368adac5eSBen Skeggs temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1)))); 3374c93bb85bSJerome Glisse temp_ff.full += trcd_ff.full; 3375c93bb85bSJerome Glisse if (temp_ff.full < tras_ff.full) 3376c93bb85bSJerome Glisse temp_ff.full = tras_ff.full; 337768adac5eSBen Skeggs cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff); 3378c93bb85bSJerome Glisse 337968adac5eSBen Skeggs temp_ff.full = dfixed_const(cur_size); 338068adac5eSBen Skeggs cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff); 3381c93bb85bSJerome Glisse /* 3382c93bb85bSJerome Glisse Find the total latency for the display data. 3383c93bb85bSJerome Glisse */ 338468adac5eSBen Skeggs disp_latency_overhead.full = dfixed_const(8); 338568adac5eSBen Skeggs disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff); 3386c93bb85bSJerome Glisse mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full; 3387c93bb85bSJerome Glisse mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full; 3388c93bb85bSJerome Glisse 3389c93bb85bSJerome Glisse if (mc_latency_mclk.full > mc_latency_sclk.full) 3390c93bb85bSJerome Glisse disp_latency.full = mc_latency_mclk.full; 3391c93bb85bSJerome Glisse else 3392c93bb85bSJerome Glisse disp_latency.full = mc_latency_sclk.full; 3393c93bb85bSJerome Glisse 3394c93bb85bSJerome Glisse /* setup Max GRPH_STOP_REQ default value */ 3395c93bb85bSJerome Glisse if (ASIC_IS_RV100(rdev)) 3396c93bb85bSJerome Glisse max_stop_req = 0x5c; 3397c93bb85bSJerome Glisse else 3398c93bb85bSJerome Glisse max_stop_req = 0x7c; 3399c93bb85bSJerome Glisse 3400c93bb85bSJerome Glisse if (mode1) { 3401c93bb85bSJerome Glisse /* CRTC1 3402c93bb85bSJerome Glisse Set GRPH_BUFFER_CNTL register using h/w defined optimal values. 3403c93bb85bSJerome Glisse GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ] 3404c93bb85bSJerome Glisse */ 3405c93bb85bSJerome Glisse stop_req = mode1->hdisplay * pixel_bytes1 / 16; 3406c93bb85bSJerome Glisse 3407c93bb85bSJerome Glisse if (stop_req > max_stop_req) 3408c93bb85bSJerome Glisse stop_req = max_stop_req; 3409c93bb85bSJerome Glisse 3410c93bb85bSJerome Glisse /* 3411c93bb85bSJerome Glisse Find the drain rate of the display buffer. 3412c93bb85bSJerome Glisse */ 341368adac5eSBen Skeggs temp_ff.full = dfixed_const((16/pixel_bytes1)); 341468adac5eSBen Skeggs disp_drain_rate.full = dfixed_div(pix_clk, temp_ff); 3415c93bb85bSJerome Glisse 3416c93bb85bSJerome Glisse /* 3417c93bb85bSJerome Glisse Find the critical point of the display buffer. 3418c93bb85bSJerome Glisse */ 341968adac5eSBen Skeggs crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency); 342068adac5eSBen Skeggs crit_point_ff.full += dfixed_const_half(0); 3421c93bb85bSJerome Glisse 342268adac5eSBen Skeggs critical_point = dfixed_trunc(crit_point_ff); 3423c93bb85bSJerome Glisse 3424c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 3425c93bb85bSJerome Glisse critical_point = 0; 3426c93bb85bSJerome Glisse } 3427c93bb85bSJerome Glisse 3428c93bb85bSJerome Glisse /* 3429c93bb85bSJerome Glisse The critical point should never be above max_stop_req-4. Setting 3430c93bb85bSJerome Glisse GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time. 3431c93bb85bSJerome Glisse */ 3432c93bb85bSJerome Glisse if (max_stop_req - critical_point < 4) 3433c93bb85bSJerome Glisse critical_point = 0; 3434c93bb85bSJerome Glisse 3435c93bb85bSJerome Glisse if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) { 3436c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/ 3437c93bb85bSJerome Glisse critical_point = 0x10; 3438c93bb85bSJerome Glisse } 3439c93bb85bSJerome Glisse 3440c93bb85bSJerome Glisse temp = RREG32(RADEON_GRPH_BUFFER_CNTL); 3441c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_STOP_REQ_MASK); 3442c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 3443c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_START_REQ_MASK); 3444c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 3445c93bb85bSJerome Glisse (stop_req > 0x15)) { 3446c93bb85bSJerome Glisse stop_req -= 0x10; 3447c93bb85bSJerome Glisse } 3448c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 3449c93bb85bSJerome Glisse temp |= RADEON_GRPH_BUFFER_SIZE; 3450c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_CRITICAL_CNTL | 3451c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 3452c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 3453c93bb85bSJerome Glisse /* 3454c93bb85bSJerome Glisse Write the result into the register. 3455c93bb85bSJerome Glisse */ 3456c93bb85bSJerome Glisse WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 3457c93bb85bSJerome Glisse (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 3458c93bb85bSJerome Glisse 3459c93bb85bSJerome Glisse #if 0 3460c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 3461c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 3462c93bb85bSJerome Glisse /* attempt to program RS400 disp regs correctly ??? */ 3463c93bb85bSJerome Glisse temp = RREG32(RS400_DISP1_REG_CNTL); 3464c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK | 3465c93bb85bSJerome Glisse RS400_DISP1_STOP_REQ_LEVEL_MASK); 3466c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, (temp | 3467c93bb85bSJerome Glisse (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 3468c93bb85bSJerome Glisse (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 3469c93bb85bSJerome Glisse temp = RREG32(RS400_DMIF_MEM_CNTL1); 3470c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK | 3471c93bb85bSJerome Glisse RS400_DISP1_CRITICAL_POINT_STOP_MASK); 3472c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, (temp | 3473c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) | 3474c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT))); 3475c93bb85bSJerome Glisse } 3476c93bb85bSJerome Glisse #endif 3477c93bb85bSJerome Glisse 3478d9fdaafbSDave Airlie DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n", 3479c93bb85bSJerome Glisse /* (unsigned int)info->SavedReg->grph_buffer_cntl, */ 3480c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL)); 3481c93bb85bSJerome Glisse } 3482c93bb85bSJerome Glisse 3483c93bb85bSJerome Glisse if (mode2) { 3484c93bb85bSJerome Glisse u32 grph2_cntl; 3485c93bb85bSJerome Glisse stop_req = mode2->hdisplay * pixel_bytes2 / 16; 3486c93bb85bSJerome Glisse 3487c93bb85bSJerome Glisse if (stop_req > max_stop_req) 3488c93bb85bSJerome Glisse stop_req = max_stop_req; 3489c93bb85bSJerome Glisse 3490c93bb85bSJerome Glisse /* 3491c93bb85bSJerome Glisse Find the drain rate of the display buffer. 3492c93bb85bSJerome Glisse */ 349368adac5eSBen Skeggs temp_ff.full = dfixed_const((16/pixel_bytes2)); 349468adac5eSBen Skeggs disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff); 3495c93bb85bSJerome Glisse 3496c93bb85bSJerome Glisse grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL); 3497c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK); 3498c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 3499c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK); 3500c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 3501c93bb85bSJerome Glisse (stop_req > 0x15)) { 3502c93bb85bSJerome Glisse stop_req -= 0x10; 3503c93bb85bSJerome Glisse } 3504c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 3505c93bb85bSJerome Glisse grph2_cntl |= RADEON_GRPH_BUFFER_SIZE; 3506c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL | 3507c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 3508c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 3509c93bb85bSJerome Glisse 3510c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS100) || 3511c93bb85bSJerome Glisse (rdev->family == CHIP_RS200)) 3512c93bb85bSJerome Glisse critical_point2 = 0; 3513c93bb85bSJerome Glisse else { 3514c93bb85bSJerome Glisse temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128; 351568adac5eSBen Skeggs temp_ff.full = dfixed_const(temp); 351668adac5eSBen Skeggs temp_ff.full = dfixed_mul(mclk_ff, temp_ff); 3517c93bb85bSJerome Glisse if (sclk_ff.full < temp_ff.full) 3518c93bb85bSJerome Glisse temp_ff.full = sclk_ff.full; 3519c93bb85bSJerome Glisse 3520c93bb85bSJerome Glisse read_return_rate.full = temp_ff.full; 3521c93bb85bSJerome Glisse 3522c93bb85bSJerome Glisse if (mode1) { 3523c93bb85bSJerome Glisse temp_ff.full = read_return_rate.full - disp_drain_rate.full; 352468adac5eSBen Skeggs time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff); 3525c93bb85bSJerome Glisse } else { 3526c93bb85bSJerome Glisse time_disp1_drop_priority.full = 0; 3527c93bb85bSJerome Glisse } 3528c93bb85bSJerome Glisse crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full; 352968adac5eSBen Skeggs crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2); 353068adac5eSBen Skeggs crit_point_ff.full += dfixed_const_half(0); 3531c93bb85bSJerome Glisse 353268adac5eSBen Skeggs critical_point2 = dfixed_trunc(crit_point_ff); 3533c93bb85bSJerome Glisse 3534c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 3535c93bb85bSJerome Glisse critical_point2 = 0; 3536c93bb85bSJerome Glisse } 3537c93bb85bSJerome Glisse 3538c93bb85bSJerome Glisse if (max_stop_req - critical_point2 < 4) 3539c93bb85bSJerome Glisse critical_point2 = 0; 3540c93bb85bSJerome Glisse 3541c93bb85bSJerome Glisse } 3542c93bb85bSJerome Glisse 3543c93bb85bSJerome Glisse if (critical_point2 == 0 && rdev->family == CHIP_R300) { 3544c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0 */ 3545c93bb85bSJerome Glisse critical_point2 = 0x10; 3546c93bb85bSJerome Glisse } 3547c93bb85bSJerome Glisse 3548c93bb85bSJerome Glisse WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 3549c93bb85bSJerome Glisse (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 3550c93bb85bSJerome Glisse 3551c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 3552c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 3553c93bb85bSJerome Glisse #if 0 3554c93bb85bSJerome Glisse /* attempt to program RS400 disp2 regs correctly ??? */ 3555c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL1); 3556c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK | 3557c93bb85bSJerome Glisse RS400_DISP2_STOP_REQ_LEVEL_MASK); 3558c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, (temp | 3559c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 3560c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 3561c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL2); 3562c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK | 3563c93bb85bSJerome Glisse RS400_DISP2_CRITICAL_POINT_STOP_MASK); 3564c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, (temp | 3565c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) | 3566c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT))); 3567c93bb85bSJerome Glisse #endif 3568c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC); 3569c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000); 3570c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC); 3571c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC); 3572c93bb85bSJerome Glisse } 3573c93bb85bSJerome Glisse 3574d9fdaafbSDave Airlie DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n", 3575c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL)); 3576c93bb85bSJerome Glisse } 3577c93bb85bSJerome Glisse } 3578551ebd83SDave Airlie 3579e32eb50dSChristian König int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring) 35803ce0a23dSJerome Glisse { 35813ce0a23dSJerome Glisse uint32_t scratch; 35823ce0a23dSJerome Glisse uint32_t tmp = 0; 35833ce0a23dSJerome Glisse unsigned i; 35843ce0a23dSJerome Glisse int r; 35853ce0a23dSJerome Glisse 35863ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 35873ce0a23dSJerome Glisse if (r) { 35883ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r); 35893ce0a23dSJerome Glisse return r; 35903ce0a23dSJerome Glisse } 35913ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 3592e32eb50dSChristian König r = radeon_ring_lock(rdev, ring, 2); 35933ce0a23dSJerome Glisse if (r) { 35943ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r); 35953ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 35963ce0a23dSJerome Glisse return r; 35973ce0a23dSJerome Glisse } 3598e32eb50dSChristian König radeon_ring_write(ring, PACKET0(scratch, 0)); 3599e32eb50dSChristian König radeon_ring_write(ring, 0xDEADBEEF); 3600e32eb50dSChristian König radeon_ring_unlock_commit(rdev, ring); 36013ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 36023ce0a23dSJerome Glisse tmp = RREG32(scratch); 36033ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 36043ce0a23dSJerome Glisse break; 36053ce0a23dSJerome Glisse } 36063ce0a23dSJerome Glisse DRM_UDELAY(1); 36073ce0a23dSJerome Glisse } 36083ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 36093ce0a23dSJerome Glisse DRM_INFO("ring test succeeded in %d usecs\n", i); 36103ce0a23dSJerome Glisse } else { 3611369d7ec1SAlex Deucher DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n", 36123ce0a23dSJerome Glisse scratch, tmp); 36133ce0a23dSJerome Glisse r = -EINVAL; 36143ce0a23dSJerome Glisse } 36153ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 36163ce0a23dSJerome Glisse return r; 36173ce0a23dSJerome Glisse } 36183ce0a23dSJerome Glisse 36193ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib) 36203ce0a23dSJerome Glisse { 3621e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 36227b1f2485SChristian König 3623c7eff978SAlex Deucher if (ring->rptr_save_reg) { 3624c7eff978SAlex Deucher u32 next_rptr = ring->wptr + 2 + 3; 3625c7eff978SAlex Deucher radeon_ring_write(ring, PACKET0(ring->rptr_save_reg, 0)); 3626c7eff978SAlex Deucher radeon_ring_write(ring, next_rptr); 3627c7eff978SAlex Deucher } 3628c7eff978SAlex Deucher 3629e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1)); 3630e32eb50dSChristian König radeon_ring_write(ring, ib->gpu_addr); 3631e32eb50dSChristian König radeon_ring_write(ring, ib->length_dw); 36323ce0a23dSJerome Glisse } 36333ce0a23dSJerome Glisse 3634f712812eSAlex Deucher int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring) 36353ce0a23dSJerome Glisse { 3636f2e39221SJerome Glisse struct radeon_ib ib; 36373ce0a23dSJerome Glisse uint32_t scratch; 36383ce0a23dSJerome Glisse uint32_t tmp = 0; 36393ce0a23dSJerome Glisse unsigned i; 36403ce0a23dSJerome Glisse int r; 36413ce0a23dSJerome Glisse 36423ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 36433ce0a23dSJerome Glisse if (r) { 36443ce0a23dSJerome Glisse DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r); 36453ce0a23dSJerome Glisse return r; 36463ce0a23dSJerome Glisse } 36473ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 36484bf3dd92SChristian König r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, NULL, 256); 36493ce0a23dSJerome Glisse if (r) { 3650af026c5bSMichel Dänzer DRM_ERROR("radeon: failed to get ib (%d).\n", r); 3651af026c5bSMichel Dänzer goto free_scratch; 36523ce0a23dSJerome Glisse } 3653f2e39221SJerome Glisse ib.ptr[0] = PACKET0(scratch, 0); 3654f2e39221SJerome Glisse ib.ptr[1] = 0xDEADBEEF; 3655f2e39221SJerome Glisse ib.ptr[2] = PACKET2(0); 3656f2e39221SJerome Glisse ib.ptr[3] = PACKET2(0); 3657f2e39221SJerome Glisse ib.ptr[4] = PACKET2(0); 3658f2e39221SJerome Glisse ib.ptr[5] = PACKET2(0); 3659f2e39221SJerome Glisse ib.ptr[6] = PACKET2(0); 3660f2e39221SJerome Glisse ib.ptr[7] = PACKET2(0); 3661f2e39221SJerome Glisse ib.length_dw = 8; 36624ef72566SChristian König r = radeon_ib_schedule(rdev, &ib, NULL); 36633ce0a23dSJerome Glisse if (r) { 3664af026c5bSMichel Dänzer DRM_ERROR("radeon: failed to schedule ib (%d).\n", r); 3665af026c5bSMichel Dänzer goto free_ib; 36663ce0a23dSJerome Glisse } 3667f2e39221SJerome Glisse r = radeon_fence_wait(ib.fence, false); 36683ce0a23dSJerome Glisse if (r) { 3669af026c5bSMichel Dänzer DRM_ERROR("radeon: fence wait failed (%d).\n", r); 3670af026c5bSMichel Dänzer goto free_ib; 36713ce0a23dSJerome Glisse } 36723ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 36733ce0a23dSJerome Glisse tmp = RREG32(scratch); 36743ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 36753ce0a23dSJerome Glisse break; 36763ce0a23dSJerome Glisse } 36773ce0a23dSJerome Glisse DRM_UDELAY(1); 36783ce0a23dSJerome Glisse } 36793ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 36803ce0a23dSJerome Glisse DRM_INFO("ib test succeeded in %u usecs\n", i); 36813ce0a23dSJerome Glisse } else { 368262f288cfSPaul Bolle DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n", 36833ce0a23dSJerome Glisse scratch, tmp); 36843ce0a23dSJerome Glisse r = -EINVAL; 36853ce0a23dSJerome Glisse } 3686af026c5bSMichel Dänzer free_ib: 36873ce0a23dSJerome Glisse radeon_ib_free(rdev, &ib); 3688af026c5bSMichel Dänzer free_scratch: 3689af026c5bSMichel Dänzer radeon_scratch_free(rdev, scratch); 36903ce0a23dSJerome Glisse return r; 36913ce0a23dSJerome Glisse } 36929f022ddfSJerome Glisse 36939f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save) 36949f022ddfSJerome Glisse { 36959f022ddfSJerome Glisse /* Shutdown CP we shouldn't need to do that but better be safe than 36969f022ddfSJerome Glisse * sorry 36979f022ddfSJerome Glisse */ 3698e32eb50dSChristian König rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false; 36999f022ddfSJerome Glisse WREG32(R_000740_CP_CSQ_CNTL, 0); 37009f022ddfSJerome Glisse 37019f022ddfSJerome Glisse /* Save few CRTC registers */ 3702ca6ffc64SJerome Glisse save->GENMO_WT = RREG8(R_0003C2_GENMO_WT); 37039f022ddfSJerome Glisse save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL); 37049f022ddfSJerome Glisse save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL); 37059f022ddfSJerome Glisse save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET); 37069f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 37079f022ddfSJerome Glisse save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL); 37089f022ddfSJerome Glisse save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET); 37099f022ddfSJerome Glisse } 37109f022ddfSJerome Glisse 37119f022ddfSJerome Glisse /* Disable VGA aperture access */ 3712ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT); 37139f022ddfSJerome Glisse /* Disable cursor, overlay, crtc */ 37149f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1)); 37159f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL | 37169f022ddfSJerome Glisse S_000054_CRTC_DISPLAY_DIS(1)); 37179f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, 37189f022ddfSJerome Glisse (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) | 37199f022ddfSJerome Glisse S_000050_CRTC_DISP_REQ_EN_B(1)); 37209f022ddfSJerome Glisse WREG32(R_000420_OV0_SCALE_CNTL, 37219f022ddfSJerome Glisse C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL)); 37229f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET); 37239f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 37249f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET | 37259f022ddfSJerome Glisse S_000360_CUR2_LOCK(1)); 37269f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, 37279f022ddfSJerome Glisse (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) | 37289f022ddfSJerome Glisse S_0003F8_CRTC2_DISPLAY_DIS(1) | 37299f022ddfSJerome Glisse S_0003F8_CRTC2_DISP_REQ_EN_B(1)); 37309f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, 37319f022ddfSJerome Glisse C_000360_CUR2_LOCK & save->CUR2_OFFSET); 37329f022ddfSJerome Glisse } 37339f022ddfSJerome Glisse } 37349f022ddfSJerome Glisse 37359f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save) 37369f022ddfSJerome Glisse { 37379f022ddfSJerome Glisse /* Update base address for crtc */ 3738d594e46aSJerome Glisse WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start); 37399f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 3740d594e46aSJerome Glisse WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start); 37419f022ddfSJerome Glisse } 37429f022ddfSJerome Glisse /* Restore CRTC registers */ 3743ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, save->GENMO_WT); 37449f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL); 37459f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL); 37469f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 37479f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL); 37489f022ddfSJerome Glisse } 37499f022ddfSJerome Glisse } 3750ca6ffc64SJerome Glisse 3751ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev) 3752ca6ffc64SJerome Glisse { 3753ca6ffc64SJerome Glisse u32 tmp; 3754ca6ffc64SJerome Glisse 3755ca6ffc64SJerome Glisse tmp = RREG8(R_0003C2_GENMO_WT); 3756ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp); 3757ca6ffc64SJerome Glisse } 3758d4550907SJerome Glisse 3759d4550907SJerome Glisse static void r100_debugfs(struct radeon_device *rdev) 3760d4550907SJerome Glisse { 3761d4550907SJerome Glisse int r; 3762d4550907SJerome Glisse 3763d4550907SJerome Glisse r = r100_debugfs_mc_info_init(rdev); 3764d4550907SJerome Glisse if (r) 3765d4550907SJerome Glisse dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n"); 3766d4550907SJerome Glisse } 3767d4550907SJerome Glisse 3768d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev) 3769d4550907SJerome Glisse { 3770d4550907SJerome Glisse struct r100_mc_save save; 3771d4550907SJerome Glisse 3772d4550907SJerome Glisse /* Stops all mc clients */ 3773d4550907SJerome Glisse r100_mc_stop(rdev, &save); 3774d4550907SJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3775d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 3776d4550907SJerome Glisse S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) | 3777d4550907SJerome Glisse S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16)); 3778d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base)); 3779d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3780d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 3781d4550907SJerome Glisse upper_32_bits(rdev->mc.agp_base) & 0xff); 3782d4550907SJerome Glisse } else { 3783d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF); 3784d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, 0); 3785d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3786d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 0); 3787d4550907SJerome Glisse } 3788d4550907SJerome Glisse /* Wait for mc idle */ 3789d4550907SJerome Glisse if (r100_mc_wait_for_idle(rdev)) 3790d4550907SJerome Glisse dev_warn(rdev->dev, "Wait for MC idle timeout.\n"); 3791d4550907SJerome Glisse /* Program MC, should be a 32bits limited address space */ 3792d4550907SJerome Glisse WREG32(R_000148_MC_FB_LOCATION, 3793d4550907SJerome Glisse S_000148_MC_FB_START(rdev->mc.vram_start >> 16) | 3794d4550907SJerome Glisse S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16)); 3795d4550907SJerome Glisse r100_mc_resume(rdev, &save); 3796d4550907SJerome Glisse } 3797d4550907SJerome Glisse 37981109ca09SLauri Kasanen static void r100_clock_startup(struct radeon_device *rdev) 3799d4550907SJerome Glisse { 3800d4550907SJerome Glisse u32 tmp; 3801d4550907SJerome Glisse 3802d4550907SJerome Glisse if (radeon_dynclks != -1 && radeon_dynclks) 3803d4550907SJerome Glisse radeon_legacy_set_clock_gating(rdev, 1); 3804d4550907SJerome Glisse /* We need to force on some of the block */ 3805d4550907SJerome Glisse tmp = RREG32_PLL(R_00000D_SCLK_CNTL); 3806d4550907SJerome Glisse tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1); 3807d4550907SJerome Glisse if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280)) 3808d4550907SJerome Glisse tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1); 3809d4550907SJerome Glisse WREG32_PLL(R_00000D_SCLK_CNTL, tmp); 3810d4550907SJerome Glisse } 3811d4550907SJerome Glisse 3812d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev) 3813d4550907SJerome Glisse { 3814d4550907SJerome Glisse int r; 3815d4550907SJerome Glisse 381692cde00cSAlex Deucher /* set common regs */ 381792cde00cSAlex Deucher r100_set_common_regs(rdev); 381892cde00cSAlex Deucher /* program mc */ 3819d4550907SJerome Glisse r100_mc_program(rdev); 3820d4550907SJerome Glisse /* Resume clock */ 3821d4550907SJerome Glisse r100_clock_startup(rdev); 3822d4550907SJerome Glisse /* Initialize GART (initialize after TTM so we can allocate 3823d4550907SJerome Glisse * memory through TTM but finalize after TTM) */ 382417e15b0cSDave Airlie r100_enable_bm(rdev); 3825d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 3826d4550907SJerome Glisse r = r100_pci_gart_enable(rdev); 3827d4550907SJerome Glisse if (r) 3828d4550907SJerome Glisse return r; 3829d4550907SJerome Glisse } 3830724c80e1SAlex Deucher 3831724c80e1SAlex Deucher /* allocate wb buffer */ 3832724c80e1SAlex Deucher r = radeon_wb_init(rdev); 3833724c80e1SAlex Deucher if (r) 3834724c80e1SAlex Deucher return r; 3835724c80e1SAlex Deucher 383630eb77f4SJerome Glisse r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX); 383730eb77f4SJerome Glisse if (r) { 383830eb77f4SJerome Glisse dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r); 383930eb77f4SJerome Glisse return r; 384030eb77f4SJerome Glisse } 384130eb77f4SJerome Glisse 3842d4550907SJerome Glisse /* Enable IRQ */ 3843d4550907SJerome Glisse r100_irq_set(rdev); 3844cafe6609SJerome Glisse rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL); 3845d4550907SJerome Glisse /* 1M ring buffer */ 3846d4550907SJerome Glisse r = r100_cp_init(rdev, 1024 * 1024); 3847d4550907SJerome Glisse if (r) { 3848ec4f2ac4SPaul Bolle dev_err(rdev->dev, "failed initializing CP (%d).\n", r); 3849d4550907SJerome Glisse return r; 3850d4550907SJerome Glisse } 3851b15ba512SJerome Glisse 38522898c348SChristian König r = radeon_ib_pool_init(rdev); 38532898c348SChristian König if (r) { 38542898c348SChristian König dev_err(rdev->dev, "IB initialization failed (%d).\n", r); 3855b15ba512SJerome Glisse return r; 38562898c348SChristian König } 3857b15ba512SJerome Glisse 3858d4550907SJerome Glisse return 0; 3859d4550907SJerome Glisse } 3860d4550907SJerome Glisse 3861d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev) 3862d4550907SJerome Glisse { 38636b7746e8SJerome Glisse int r; 38646b7746e8SJerome Glisse 3865d4550907SJerome Glisse /* Make sur GART are not working */ 3866d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3867d4550907SJerome Glisse r100_pci_gart_disable(rdev); 3868d4550907SJerome Glisse /* Resume clock before doing reset */ 3869d4550907SJerome Glisse r100_clock_startup(rdev); 3870d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 3871a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 3872d4550907SJerome Glisse dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 3873d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 3874d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 3875d4550907SJerome Glisse } 3876d4550907SJerome Glisse /* post */ 3877d4550907SJerome Glisse radeon_combios_asic_init(rdev->ddev); 3878d4550907SJerome Glisse /* Resume clock after posting */ 3879d4550907SJerome Glisse r100_clock_startup(rdev); 3880550e2d92SDave Airlie /* Initialize surface registers */ 3881550e2d92SDave Airlie radeon_surface_init(rdev); 3882b15ba512SJerome Glisse 3883b15ba512SJerome Glisse rdev->accel_working = true; 38846b7746e8SJerome Glisse r = r100_startup(rdev); 38856b7746e8SJerome Glisse if (r) { 38866b7746e8SJerome Glisse rdev->accel_working = false; 38876b7746e8SJerome Glisse } 38886b7746e8SJerome Glisse return r; 3889d4550907SJerome Glisse } 3890d4550907SJerome Glisse 3891d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev) 3892d4550907SJerome Glisse { 3893d4550907SJerome Glisse r100_cp_disable(rdev); 3894724c80e1SAlex Deucher radeon_wb_disable(rdev); 3895d4550907SJerome Glisse r100_irq_disable(rdev); 3896d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3897d4550907SJerome Glisse r100_pci_gart_disable(rdev); 3898d4550907SJerome Glisse return 0; 3899d4550907SJerome Glisse } 3900d4550907SJerome Glisse 3901d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev) 3902d4550907SJerome Glisse { 3903d4550907SJerome Glisse r100_cp_fini(rdev); 3904724c80e1SAlex Deucher radeon_wb_fini(rdev); 39052898c348SChristian König radeon_ib_pool_fini(rdev); 3906d4550907SJerome Glisse radeon_gem_fini(rdev); 3907d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3908d4550907SJerome Glisse r100_pci_gart_fini(rdev); 3909d0269ed8SJerome Glisse radeon_agp_fini(rdev); 3910d4550907SJerome Glisse radeon_irq_kms_fini(rdev); 3911d4550907SJerome Glisse radeon_fence_driver_fini(rdev); 39124c788679SJerome Glisse radeon_bo_fini(rdev); 3913d4550907SJerome Glisse radeon_atombios_fini(rdev); 3914d4550907SJerome Glisse kfree(rdev->bios); 3915d4550907SJerome Glisse rdev->bios = NULL; 3916d4550907SJerome Glisse } 3917d4550907SJerome Glisse 39184c712e6cSDave Airlie /* 39194c712e6cSDave Airlie * Due to how kexec works, it can leave the hw fully initialised when it 39204c712e6cSDave Airlie * boots the new kernel. However doing our init sequence with the CP and 39214c712e6cSDave Airlie * WB stuff setup causes GPU hangs on the RN50 at least. So at startup 39224c712e6cSDave Airlie * do some quick sanity checks and restore sane values to avoid this 39234c712e6cSDave Airlie * problem. 39244c712e6cSDave Airlie */ 39254c712e6cSDave Airlie void r100_restore_sanity(struct radeon_device *rdev) 39264c712e6cSDave Airlie { 39274c712e6cSDave Airlie u32 tmp; 39284c712e6cSDave Airlie 39294c712e6cSDave Airlie tmp = RREG32(RADEON_CP_CSQ_CNTL); 39304c712e6cSDave Airlie if (tmp) { 39314c712e6cSDave Airlie WREG32(RADEON_CP_CSQ_CNTL, 0); 39324c712e6cSDave Airlie } 39334c712e6cSDave Airlie tmp = RREG32(RADEON_CP_RB_CNTL); 39344c712e6cSDave Airlie if (tmp) { 39354c712e6cSDave Airlie WREG32(RADEON_CP_RB_CNTL, 0); 39364c712e6cSDave Airlie } 39374c712e6cSDave Airlie tmp = RREG32(RADEON_SCRATCH_UMSK); 39384c712e6cSDave Airlie if (tmp) { 39394c712e6cSDave Airlie WREG32(RADEON_SCRATCH_UMSK, 0); 39404c712e6cSDave Airlie } 39414c712e6cSDave Airlie } 39424c712e6cSDave Airlie 3943d4550907SJerome Glisse int r100_init(struct radeon_device *rdev) 3944d4550907SJerome Glisse { 3945d4550907SJerome Glisse int r; 3946d4550907SJerome Glisse 3947d4550907SJerome Glisse /* Register debugfs file specific to this group of asics */ 3948d4550907SJerome Glisse r100_debugfs(rdev); 3949d4550907SJerome Glisse /* Disable VGA */ 3950d4550907SJerome Glisse r100_vga_render_disable(rdev); 3951d4550907SJerome Glisse /* Initialize scratch registers */ 3952d4550907SJerome Glisse radeon_scratch_init(rdev); 3953d4550907SJerome Glisse /* Initialize surface registers */ 3954d4550907SJerome Glisse radeon_surface_init(rdev); 39554c712e6cSDave Airlie /* sanity check some register to avoid hangs like after kexec */ 39564c712e6cSDave Airlie r100_restore_sanity(rdev); 3957d4550907SJerome Glisse /* TODO: disable VGA need to use VGA request */ 3958d4550907SJerome Glisse /* BIOS*/ 3959d4550907SJerome Glisse if (!radeon_get_bios(rdev)) { 3960d4550907SJerome Glisse if (ASIC_IS_AVIVO(rdev)) 3961d4550907SJerome Glisse return -EINVAL; 3962d4550907SJerome Glisse } 3963d4550907SJerome Glisse if (rdev->is_atom_bios) { 3964d4550907SJerome Glisse dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n"); 3965d4550907SJerome Glisse return -EINVAL; 3966d4550907SJerome Glisse } else { 3967d4550907SJerome Glisse r = radeon_combios_init(rdev); 3968d4550907SJerome Glisse if (r) 3969d4550907SJerome Glisse return r; 3970d4550907SJerome Glisse } 3971d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 3972a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 3973d4550907SJerome Glisse dev_warn(rdev->dev, 3974d4550907SJerome Glisse "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 3975d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 3976d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 3977d4550907SJerome Glisse } 3978d4550907SJerome Glisse /* check if cards are posted or not */ 397972542d77SDave Airlie if (radeon_boot_test_post_card(rdev) == false) 398072542d77SDave Airlie return -EINVAL; 3981d4550907SJerome Glisse /* Set asic errata */ 3982d4550907SJerome Glisse r100_errata(rdev); 3983d4550907SJerome Glisse /* Initialize clocks */ 3984d4550907SJerome Glisse radeon_get_clock_info(rdev->ddev); 3985d594e46aSJerome Glisse /* initialize AGP */ 3986d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3987d594e46aSJerome Glisse r = radeon_agp_init(rdev); 3988d594e46aSJerome Glisse if (r) { 3989d594e46aSJerome Glisse radeon_agp_disable(rdev); 3990d594e46aSJerome Glisse } 3991d594e46aSJerome Glisse } 3992d594e46aSJerome Glisse /* initialize VRAM */ 3993d594e46aSJerome Glisse r100_mc_init(rdev); 3994d4550907SJerome Glisse /* Fence driver */ 399530eb77f4SJerome Glisse r = radeon_fence_driver_init(rdev); 3996d4550907SJerome Glisse if (r) 3997d4550907SJerome Glisse return r; 3998d4550907SJerome Glisse r = radeon_irq_kms_init(rdev); 3999d4550907SJerome Glisse if (r) 4000d4550907SJerome Glisse return r; 4001d4550907SJerome Glisse /* Memory manager */ 40024c788679SJerome Glisse r = radeon_bo_init(rdev); 4003d4550907SJerome Glisse if (r) 4004d4550907SJerome Glisse return r; 4005d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 4006d4550907SJerome Glisse r = r100_pci_gart_init(rdev); 4007d4550907SJerome Glisse if (r) 4008d4550907SJerome Glisse return r; 4009d4550907SJerome Glisse } 4010d4550907SJerome Glisse r100_set_safe_registers(rdev); 4011b15ba512SJerome Glisse 4012d4550907SJerome Glisse rdev->accel_working = true; 4013d4550907SJerome Glisse r = r100_startup(rdev); 4014d4550907SJerome Glisse if (r) { 4015d4550907SJerome Glisse /* Somethings want wront with the accel init stop accel */ 4016d4550907SJerome Glisse dev_err(rdev->dev, "Disabling GPU acceleration\n"); 4017d4550907SJerome Glisse r100_cp_fini(rdev); 4018724c80e1SAlex Deucher radeon_wb_fini(rdev); 40192898c348SChristian König radeon_ib_pool_fini(rdev); 4020655efd3dSJerome Glisse radeon_irq_kms_fini(rdev); 4021d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 4022d4550907SJerome Glisse r100_pci_gart_fini(rdev); 4023d4550907SJerome Glisse rdev->accel_working = false; 4024d4550907SJerome Glisse } 4025d4550907SJerome Glisse return 0; 4026d4550907SJerome Glisse } 40276fcbef7aSAndi Kleen 40282ef9bdfeSDaniel Vetter uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg, 40292ef9bdfeSDaniel Vetter bool always_indirect) 40306fcbef7aSAndi Kleen { 40312ef9bdfeSDaniel Vetter if (reg < rdev->rmmio_size && !always_indirect) 40326fcbef7aSAndi Kleen return readl(((void __iomem *)rdev->rmmio) + reg); 40336fcbef7aSAndi Kleen else { 40342c385151SDaniel Vetter unsigned long flags; 40352c385151SDaniel Vetter uint32_t ret; 40362c385151SDaniel Vetter 40372c385151SDaniel Vetter spin_lock_irqsave(&rdev->mmio_idx_lock, flags); 40386fcbef7aSAndi Kleen writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX); 40392c385151SDaniel Vetter ret = readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA); 40402c385151SDaniel Vetter spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags); 40412c385151SDaniel Vetter 40422c385151SDaniel Vetter return ret; 40436fcbef7aSAndi Kleen } 40446fcbef7aSAndi Kleen } 40456fcbef7aSAndi Kleen 40462ef9bdfeSDaniel Vetter void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v, 40472ef9bdfeSDaniel Vetter bool always_indirect) 40486fcbef7aSAndi Kleen { 40492ef9bdfeSDaniel Vetter if (reg < rdev->rmmio_size && !always_indirect) 40506fcbef7aSAndi Kleen writel(v, ((void __iomem *)rdev->rmmio) + reg); 40516fcbef7aSAndi Kleen else { 40522c385151SDaniel Vetter unsigned long flags; 40532c385151SDaniel Vetter 40542c385151SDaniel Vetter spin_lock_irqsave(&rdev->mmio_idx_lock, flags); 40556fcbef7aSAndi Kleen writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX); 40566fcbef7aSAndi Kleen writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA); 40572c385151SDaniel Vetter spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags); 40586fcbef7aSAndi Kleen } 40596fcbef7aSAndi Kleen } 40606fcbef7aSAndi Kleen 40616fcbef7aSAndi Kleen u32 r100_io_rreg(struct radeon_device *rdev, u32 reg) 40626fcbef7aSAndi Kleen { 40636fcbef7aSAndi Kleen if (reg < rdev->rio_mem_size) 40646fcbef7aSAndi Kleen return ioread32(rdev->rio_mem + reg); 40656fcbef7aSAndi Kleen else { 40666fcbef7aSAndi Kleen iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX); 40676fcbef7aSAndi Kleen return ioread32(rdev->rio_mem + RADEON_MM_DATA); 40686fcbef7aSAndi Kleen } 40696fcbef7aSAndi Kleen } 40706fcbef7aSAndi Kleen 40716fcbef7aSAndi Kleen void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v) 40726fcbef7aSAndi Kleen { 40736fcbef7aSAndi Kleen if (reg < rdev->rio_mem_size) 40746fcbef7aSAndi Kleen iowrite32(v, rdev->rio_mem + reg); 40756fcbef7aSAndi Kleen else { 40766fcbef7aSAndi Kleen iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX); 40776fcbef7aSAndi Kleen iowrite32(v, rdev->rio_mem + RADEON_MM_DATA); 40786fcbef7aSAndi Kleen } 40796fcbef7aSAndi Kleen } 4080