1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/seq_file.h> 295a0e3ad6STejun Heo #include <linux/slab.h> 30771fe6b9SJerome Glisse #include "drmP.h" 31771fe6b9SJerome Glisse #include "drm.h" 32771fe6b9SJerome Glisse #include "radeon_drm.h" 33771fe6b9SJerome Glisse #include "radeon_reg.h" 34771fe6b9SJerome Glisse #include "radeon.h" 35e6990375SDaniel Vetter #include "radeon_asic.h" 363ce0a23dSJerome Glisse #include "r100d.h" 37d4550907SJerome Glisse #include "rs100d.h" 38d4550907SJerome Glisse #include "rv200d.h" 39d4550907SJerome Glisse #include "rv250d.h" 4049e02b73SAlex Deucher #include "atom.h" 413ce0a23dSJerome Glisse 4270967ab9SBen Hutchings #include <linux/firmware.h> 4370967ab9SBen Hutchings #include <linux/platform_device.h> 44e0cd3608SPaul Gortmaker #include <linux/module.h> 4570967ab9SBen Hutchings 46551ebd83SDave Airlie #include "r100_reg_safe.h" 47551ebd83SDave Airlie #include "rn50_reg_safe.h" 48551ebd83SDave Airlie 4970967ab9SBen Hutchings /* Firmware Names */ 5070967ab9SBen Hutchings #define FIRMWARE_R100 "radeon/R100_cp.bin" 5170967ab9SBen Hutchings #define FIRMWARE_R200 "radeon/R200_cp.bin" 5270967ab9SBen Hutchings #define FIRMWARE_R300 "radeon/R300_cp.bin" 5370967ab9SBen Hutchings #define FIRMWARE_R420 "radeon/R420_cp.bin" 5470967ab9SBen Hutchings #define FIRMWARE_RS690 "radeon/RS690_cp.bin" 5570967ab9SBen Hutchings #define FIRMWARE_RS600 "radeon/RS600_cp.bin" 5670967ab9SBen Hutchings #define FIRMWARE_R520 "radeon/R520_cp.bin" 5770967ab9SBen Hutchings 5870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100); 5970967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200); 6070967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300); 6170967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420); 6270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690); 6370967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600); 6470967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520); 65771fe6b9SJerome Glisse 66551ebd83SDave Airlie #include "r100_track.h" 67551ebd83SDave Airlie 6848ef779fSAlex Deucher /* This files gather functions specifics to: 6948ef779fSAlex Deucher * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 7048ef779fSAlex Deucher * and others in some cases. 7148ef779fSAlex Deucher */ 7248ef779fSAlex Deucher 7348ef779fSAlex Deucher /** 7448ef779fSAlex Deucher * r100_wait_for_vblank - vblank wait asic callback. 7548ef779fSAlex Deucher * 7648ef779fSAlex Deucher * @rdev: radeon_device pointer 7748ef779fSAlex Deucher * @crtc: crtc to wait for vblank on 7848ef779fSAlex Deucher * 7948ef779fSAlex Deucher * Wait for vblank on the requested crtc (r1xx-r4xx). 8048ef779fSAlex Deucher */ 813ae19b75SAlex Deucher void r100_wait_for_vblank(struct radeon_device *rdev, int crtc) 823ae19b75SAlex Deucher { 833ae19b75SAlex Deucher int i; 843ae19b75SAlex Deucher 8594f768fdSAlex Deucher if (crtc >= rdev->num_crtc) 8694f768fdSAlex Deucher return; 8794f768fdSAlex Deucher 8894f768fdSAlex Deucher if (crtc == 0) { 893ae19b75SAlex Deucher if (RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN) { 903ae19b75SAlex Deucher for (i = 0; i < rdev->usec_timeout; i++) { 913ae19b75SAlex Deucher if (!(RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)) 923ae19b75SAlex Deucher break; 933ae19b75SAlex Deucher udelay(1); 943ae19b75SAlex Deucher } 953ae19b75SAlex Deucher for (i = 0; i < rdev->usec_timeout; i++) { 963ae19b75SAlex Deucher if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR) 973ae19b75SAlex Deucher break; 983ae19b75SAlex Deucher udelay(1); 993ae19b75SAlex Deucher } 1003ae19b75SAlex Deucher } 1013ae19b75SAlex Deucher } else { 1023ae19b75SAlex Deucher if (RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN) { 1033ae19b75SAlex Deucher for (i = 0; i < rdev->usec_timeout; i++) { 1043ae19b75SAlex Deucher if (!(RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)) 1053ae19b75SAlex Deucher break; 1063ae19b75SAlex Deucher udelay(1); 1073ae19b75SAlex Deucher } 1083ae19b75SAlex Deucher for (i = 0; i < rdev->usec_timeout; i++) { 1093ae19b75SAlex Deucher if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR) 1103ae19b75SAlex Deucher break; 1113ae19b75SAlex Deucher udelay(1); 1123ae19b75SAlex Deucher } 1133ae19b75SAlex Deucher } 1143ae19b75SAlex Deucher } 1153ae19b75SAlex Deucher } 1163ae19b75SAlex Deucher 11748ef779fSAlex Deucher /** 11848ef779fSAlex Deucher * r100_pre_page_flip - pre-pageflip callback. 11948ef779fSAlex Deucher * 12048ef779fSAlex Deucher * @rdev: radeon_device pointer 12148ef779fSAlex Deucher * @crtc: crtc to prepare for pageflip on 12248ef779fSAlex Deucher * 12348ef779fSAlex Deucher * Pre-pageflip callback (r1xx-r4xx). 12448ef779fSAlex Deucher * Enables the pageflip irq (vblank irq). 125771fe6b9SJerome Glisse */ 1266f34be50SAlex Deucher void r100_pre_page_flip(struct radeon_device *rdev, int crtc) 1276f34be50SAlex Deucher { 1286f34be50SAlex Deucher /* enable the pflip int */ 1296f34be50SAlex Deucher radeon_irq_kms_pflip_irq_get(rdev, crtc); 1306f34be50SAlex Deucher } 1316f34be50SAlex Deucher 13248ef779fSAlex Deucher /** 13348ef779fSAlex Deucher * r100_post_page_flip - pos-pageflip callback. 13448ef779fSAlex Deucher * 13548ef779fSAlex Deucher * @rdev: radeon_device pointer 13648ef779fSAlex Deucher * @crtc: crtc to cleanup pageflip on 13748ef779fSAlex Deucher * 13848ef779fSAlex Deucher * Post-pageflip callback (r1xx-r4xx). 13948ef779fSAlex Deucher * Disables the pageflip irq (vblank irq). 14048ef779fSAlex Deucher */ 1416f34be50SAlex Deucher void r100_post_page_flip(struct radeon_device *rdev, int crtc) 1426f34be50SAlex Deucher { 1436f34be50SAlex Deucher /* disable the pflip int */ 1446f34be50SAlex Deucher radeon_irq_kms_pflip_irq_put(rdev, crtc); 1456f34be50SAlex Deucher } 1466f34be50SAlex Deucher 14748ef779fSAlex Deucher /** 14848ef779fSAlex Deucher * r100_page_flip - pageflip callback. 14948ef779fSAlex Deucher * 15048ef779fSAlex Deucher * @rdev: radeon_device pointer 15148ef779fSAlex Deucher * @crtc_id: crtc to cleanup pageflip on 15248ef779fSAlex Deucher * @crtc_base: new address of the crtc (GPU MC address) 15348ef779fSAlex Deucher * 15448ef779fSAlex Deucher * Does the actual pageflip (r1xx-r4xx). 15548ef779fSAlex Deucher * During vblank we take the crtc lock and wait for the update_pending 15648ef779fSAlex Deucher * bit to go high, when it does, we release the lock, and allow the 15748ef779fSAlex Deucher * double buffered update to take place. 15848ef779fSAlex Deucher * Returns the current update pending status. 15948ef779fSAlex Deucher */ 1606f34be50SAlex Deucher u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base) 1616f34be50SAlex Deucher { 1626f34be50SAlex Deucher struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id]; 1636f34be50SAlex Deucher u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK; 164f6496479SAlex Deucher int i; 1656f34be50SAlex Deucher 1666f34be50SAlex Deucher /* Lock the graphics update lock */ 1676f34be50SAlex Deucher /* update the scanout addresses */ 1686f34be50SAlex Deucher WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp); 1696f34be50SAlex Deucher 170acb32506SAlex Deucher /* Wait for update_pending to go high. */ 171f6496479SAlex Deucher for (i = 0; i < rdev->usec_timeout; i++) { 172f6496479SAlex Deucher if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET) 173f6496479SAlex Deucher break; 174f6496479SAlex Deucher udelay(1); 175f6496479SAlex Deucher } 176acb32506SAlex Deucher DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n"); 1776f34be50SAlex Deucher 1786f34be50SAlex Deucher /* Unlock the lock, so double-buffering can take place inside vblank */ 1796f34be50SAlex Deucher tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK; 1806f34be50SAlex Deucher WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp); 1816f34be50SAlex Deucher 1826f34be50SAlex Deucher /* Return current update_pending status: */ 1836f34be50SAlex Deucher return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET; 1846f34be50SAlex Deucher } 1856f34be50SAlex Deucher 18648ef779fSAlex Deucher /** 18748ef779fSAlex Deucher * r100_pm_get_dynpm_state - look up dynpm power state callback. 18848ef779fSAlex Deucher * 18948ef779fSAlex Deucher * @rdev: radeon_device pointer 19048ef779fSAlex Deucher * 19148ef779fSAlex Deucher * Look up the optimal power state based on the 19248ef779fSAlex Deucher * current state of the GPU (r1xx-r5xx). 19348ef779fSAlex Deucher * Used for dynpm only. 19448ef779fSAlex Deucher */ 195ce8f5370SAlex Deucher void r100_pm_get_dynpm_state(struct radeon_device *rdev) 196a48b9b4eSAlex Deucher { 197a48b9b4eSAlex Deucher int i; 198ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = true; 199ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = true; 200a48b9b4eSAlex Deucher 201ce8f5370SAlex Deucher switch (rdev->pm.dynpm_planned_action) { 202ce8f5370SAlex Deucher case DYNPM_ACTION_MINIMUM: 203a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 0; 204ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = false; 205a48b9b4eSAlex Deucher break; 206ce8f5370SAlex Deucher case DYNPM_ACTION_DOWNCLOCK: 207a48b9b4eSAlex Deucher if (rdev->pm.current_power_state_index == 0) { 208a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 209ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = false; 210a48b9b4eSAlex Deucher } else { 211a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 212a48b9b4eSAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 213d7311171SAlex Deucher if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 214a48b9b4eSAlex Deucher continue; 215a48b9b4eSAlex Deucher else if (i >= rdev->pm.current_power_state_index) { 216a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 217a48b9b4eSAlex Deucher break; 218a48b9b4eSAlex Deucher } else { 219a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = i; 220a48b9b4eSAlex Deucher break; 221a48b9b4eSAlex Deucher } 222a48b9b4eSAlex Deucher } 223a48b9b4eSAlex Deucher } else 224a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 225a48b9b4eSAlex Deucher rdev->pm.current_power_state_index - 1; 226a48b9b4eSAlex Deucher } 227d7311171SAlex Deucher /* don't use the power state if crtcs are active and no display flag is set */ 228d7311171SAlex Deucher if ((rdev->pm.active_crtc_count > 0) && 229d7311171SAlex Deucher (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags & 230d7311171SAlex Deucher RADEON_PM_MODE_NO_DISPLAY)) { 231d7311171SAlex Deucher rdev->pm.requested_power_state_index++; 232d7311171SAlex Deucher } 233a48b9b4eSAlex Deucher break; 234ce8f5370SAlex Deucher case DYNPM_ACTION_UPCLOCK: 235a48b9b4eSAlex Deucher if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) { 236a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 237ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = false; 238a48b9b4eSAlex Deucher } else { 239a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 240a48b9b4eSAlex Deucher for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) { 241d7311171SAlex Deucher if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 242a48b9b4eSAlex Deucher continue; 243a48b9b4eSAlex Deucher else if (i <= rdev->pm.current_power_state_index) { 244a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 245a48b9b4eSAlex Deucher break; 246a48b9b4eSAlex Deucher } else { 247a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = i; 248a48b9b4eSAlex Deucher break; 249a48b9b4eSAlex Deucher } 250a48b9b4eSAlex Deucher } 251a48b9b4eSAlex Deucher } else 252a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 253a48b9b4eSAlex Deucher rdev->pm.current_power_state_index + 1; 254a48b9b4eSAlex Deucher } 255a48b9b4eSAlex Deucher break; 256ce8f5370SAlex Deucher case DYNPM_ACTION_DEFAULT: 25758e21dffSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index; 258ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = false; 25958e21dffSAlex Deucher break; 260ce8f5370SAlex Deucher case DYNPM_ACTION_NONE: 261a48b9b4eSAlex Deucher default: 262a48b9b4eSAlex Deucher DRM_ERROR("Requested mode for not defined action\n"); 263a48b9b4eSAlex Deucher return; 264a48b9b4eSAlex Deucher } 265a48b9b4eSAlex Deucher /* only one clock mode per power state */ 266a48b9b4eSAlex Deucher rdev->pm.requested_clock_mode_index = 0; 267a48b9b4eSAlex Deucher 268d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n", 269a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 270a48b9b4eSAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].sclk, 271a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 272a48b9b4eSAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].mclk, 273a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 27479daedc9SAlex Deucher pcie_lanes); 275a48b9b4eSAlex Deucher } 276a48b9b4eSAlex Deucher 27748ef779fSAlex Deucher /** 27848ef779fSAlex Deucher * r100_pm_init_profile - Initialize power profiles callback. 27948ef779fSAlex Deucher * 28048ef779fSAlex Deucher * @rdev: radeon_device pointer 28148ef779fSAlex Deucher * 28248ef779fSAlex Deucher * Initialize the power states used in profile mode 28348ef779fSAlex Deucher * (r1xx-r3xx). 28448ef779fSAlex Deucher * Used for profile mode only. 28548ef779fSAlex Deucher */ 286ce8f5370SAlex Deucher void r100_pm_init_profile(struct radeon_device *rdev) 287bae6b562SAlex Deucher { 288ce8f5370SAlex Deucher /* default */ 289ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; 290ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 291ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0; 292ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0; 293ce8f5370SAlex Deucher /* low sh */ 294ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0; 295ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0; 296ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0; 297ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0; 298c9e75b21SAlex Deucher /* mid sh */ 299c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0; 300c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0; 301c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0; 302c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0; 303ce8f5370SAlex Deucher /* high sh */ 304ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0; 305ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 306ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0; 307ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0; 308ce8f5370SAlex Deucher /* low mh */ 309ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0; 310ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 311ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0; 312ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0; 313c9e75b21SAlex Deucher /* mid mh */ 314c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0; 315c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 316c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0; 317c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0; 318ce8f5370SAlex Deucher /* high mh */ 319ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0; 320ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 321ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0; 322ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0; 323bae6b562SAlex Deucher } 324bae6b562SAlex Deucher 32548ef779fSAlex Deucher /** 32648ef779fSAlex Deucher * r100_pm_misc - set additional pm hw parameters callback. 32748ef779fSAlex Deucher * 32848ef779fSAlex Deucher * @rdev: radeon_device pointer 32948ef779fSAlex Deucher * 33048ef779fSAlex Deucher * Set non-clock parameters associated with a power state 33148ef779fSAlex Deucher * (voltage, pcie lanes, etc.) (r1xx-r4xx). 33248ef779fSAlex Deucher */ 33349e02b73SAlex Deucher void r100_pm_misc(struct radeon_device *rdev) 33449e02b73SAlex Deucher { 33549e02b73SAlex Deucher int requested_index = rdev->pm.requested_power_state_index; 33649e02b73SAlex Deucher struct radeon_power_state *ps = &rdev->pm.power_state[requested_index]; 33749e02b73SAlex Deucher struct radeon_voltage *voltage = &ps->clock_info[0].voltage; 33849e02b73SAlex Deucher u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl; 33949e02b73SAlex Deucher 34049e02b73SAlex Deucher if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) { 34149e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) { 34249e02b73SAlex Deucher tmp = RREG32(voltage->gpio.reg); 34349e02b73SAlex Deucher if (voltage->active_high) 34449e02b73SAlex Deucher tmp |= voltage->gpio.mask; 34549e02b73SAlex Deucher else 34649e02b73SAlex Deucher tmp &= ~(voltage->gpio.mask); 34749e02b73SAlex Deucher WREG32(voltage->gpio.reg, tmp); 34849e02b73SAlex Deucher if (voltage->delay) 34949e02b73SAlex Deucher udelay(voltage->delay); 35049e02b73SAlex Deucher } else { 35149e02b73SAlex Deucher tmp = RREG32(voltage->gpio.reg); 35249e02b73SAlex Deucher if (voltage->active_high) 35349e02b73SAlex Deucher tmp &= ~voltage->gpio.mask; 35449e02b73SAlex Deucher else 35549e02b73SAlex Deucher tmp |= voltage->gpio.mask; 35649e02b73SAlex Deucher WREG32(voltage->gpio.reg, tmp); 35749e02b73SAlex Deucher if (voltage->delay) 35849e02b73SAlex Deucher udelay(voltage->delay); 35949e02b73SAlex Deucher } 36049e02b73SAlex Deucher } 36149e02b73SAlex Deucher 36249e02b73SAlex Deucher sclk_cntl = RREG32_PLL(SCLK_CNTL); 36349e02b73SAlex Deucher sclk_cntl2 = RREG32_PLL(SCLK_CNTL2); 36449e02b73SAlex Deucher sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3); 36549e02b73SAlex Deucher sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL); 36649e02b73SAlex Deucher sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3); 36749e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) { 36849e02b73SAlex Deucher sclk_more_cntl |= REDUCED_SPEED_SCLK_EN; 36949e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE) 37049e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE; 37149e02b73SAlex Deucher else 37249e02b73SAlex Deucher sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE; 37349e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) 37449e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0); 37549e02b73SAlex Deucher else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) 37649e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2); 37749e02b73SAlex Deucher } else 37849e02b73SAlex Deucher sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN; 37949e02b73SAlex Deucher 38049e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) { 38149e02b73SAlex Deucher sclk_more_cntl |= IO_CG_VOLTAGE_DROP; 38249e02b73SAlex Deucher if (voltage->delay) { 38349e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DROP_SYNC; 38449e02b73SAlex Deucher switch (voltage->delay) { 38549e02b73SAlex Deucher case 33: 38649e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(0); 38749e02b73SAlex Deucher break; 38849e02b73SAlex Deucher case 66: 38949e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(1); 39049e02b73SAlex Deucher break; 39149e02b73SAlex Deucher case 99: 39249e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(2); 39349e02b73SAlex Deucher break; 39449e02b73SAlex Deucher case 132: 39549e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(3); 39649e02b73SAlex Deucher break; 39749e02b73SAlex Deucher } 39849e02b73SAlex Deucher } else 39949e02b73SAlex Deucher sclk_more_cntl &= ~VOLTAGE_DROP_SYNC; 40049e02b73SAlex Deucher } else 40149e02b73SAlex Deucher sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP; 40249e02b73SAlex Deucher 40349e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN) 40449e02b73SAlex Deucher sclk_cntl &= ~FORCE_HDP; 40549e02b73SAlex Deucher else 40649e02b73SAlex Deucher sclk_cntl |= FORCE_HDP; 40749e02b73SAlex Deucher 40849e02b73SAlex Deucher WREG32_PLL(SCLK_CNTL, sclk_cntl); 40949e02b73SAlex Deucher WREG32_PLL(SCLK_CNTL2, sclk_cntl2); 41049e02b73SAlex Deucher WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl); 41149e02b73SAlex Deucher 41249e02b73SAlex Deucher /* set pcie lanes */ 41349e02b73SAlex Deucher if ((rdev->flags & RADEON_IS_PCIE) && 41449e02b73SAlex Deucher !(rdev->flags & RADEON_IS_IGP) && 415798bcf73SAlex Deucher rdev->asic->pm.set_pcie_lanes && 41649e02b73SAlex Deucher (ps->pcie_lanes != 41749e02b73SAlex Deucher rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) { 41849e02b73SAlex Deucher radeon_set_pcie_lanes(rdev, 41949e02b73SAlex Deucher ps->pcie_lanes); 420d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes); 42149e02b73SAlex Deucher } 42249e02b73SAlex Deucher } 42349e02b73SAlex Deucher 42448ef779fSAlex Deucher /** 42548ef779fSAlex Deucher * r100_pm_prepare - pre-power state change callback. 42648ef779fSAlex Deucher * 42748ef779fSAlex Deucher * @rdev: radeon_device pointer 42848ef779fSAlex Deucher * 42948ef779fSAlex Deucher * Prepare for a power state change (r1xx-r4xx). 43048ef779fSAlex Deucher */ 43149e02b73SAlex Deucher void r100_pm_prepare(struct radeon_device *rdev) 43249e02b73SAlex Deucher { 43349e02b73SAlex Deucher struct drm_device *ddev = rdev->ddev; 43449e02b73SAlex Deucher struct drm_crtc *crtc; 43549e02b73SAlex Deucher struct radeon_crtc *radeon_crtc; 43649e02b73SAlex Deucher u32 tmp; 43749e02b73SAlex Deucher 43849e02b73SAlex Deucher /* disable any active CRTCs */ 43949e02b73SAlex Deucher list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { 44049e02b73SAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 44149e02b73SAlex Deucher if (radeon_crtc->enabled) { 44249e02b73SAlex Deucher if (radeon_crtc->crtc_id) { 44349e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC2_GEN_CNTL); 44449e02b73SAlex Deucher tmp |= RADEON_CRTC2_DISP_REQ_EN_B; 44549e02b73SAlex Deucher WREG32(RADEON_CRTC2_GEN_CNTL, tmp); 44649e02b73SAlex Deucher } else { 44749e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC_GEN_CNTL); 44849e02b73SAlex Deucher tmp |= RADEON_CRTC_DISP_REQ_EN_B; 44949e02b73SAlex Deucher WREG32(RADEON_CRTC_GEN_CNTL, tmp); 45049e02b73SAlex Deucher } 45149e02b73SAlex Deucher } 45249e02b73SAlex Deucher } 45349e02b73SAlex Deucher } 45449e02b73SAlex Deucher 45548ef779fSAlex Deucher /** 45648ef779fSAlex Deucher * r100_pm_finish - post-power state change callback. 45748ef779fSAlex Deucher * 45848ef779fSAlex Deucher * @rdev: radeon_device pointer 45948ef779fSAlex Deucher * 46048ef779fSAlex Deucher * Clean up after a power state change (r1xx-r4xx). 46148ef779fSAlex Deucher */ 46249e02b73SAlex Deucher void r100_pm_finish(struct radeon_device *rdev) 46349e02b73SAlex Deucher { 46449e02b73SAlex Deucher struct drm_device *ddev = rdev->ddev; 46549e02b73SAlex Deucher struct drm_crtc *crtc; 46649e02b73SAlex Deucher struct radeon_crtc *radeon_crtc; 46749e02b73SAlex Deucher u32 tmp; 46849e02b73SAlex Deucher 46949e02b73SAlex Deucher /* enable any active CRTCs */ 47049e02b73SAlex Deucher list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { 47149e02b73SAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 47249e02b73SAlex Deucher if (radeon_crtc->enabled) { 47349e02b73SAlex Deucher if (radeon_crtc->crtc_id) { 47449e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC2_GEN_CNTL); 47549e02b73SAlex Deucher tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B; 47649e02b73SAlex Deucher WREG32(RADEON_CRTC2_GEN_CNTL, tmp); 47749e02b73SAlex Deucher } else { 47849e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC_GEN_CNTL); 47949e02b73SAlex Deucher tmp &= ~RADEON_CRTC_DISP_REQ_EN_B; 48049e02b73SAlex Deucher WREG32(RADEON_CRTC_GEN_CNTL, tmp); 48149e02b73SAlex Deucher } 48249e02b73SAlex Deucher } 48349e02b73SAlex Deucher } 48449e02b73SAlex Deucher } 48549e02b73SAlex Deucher 48648ef779fSAlex Deucher /** 48748ef779fSAlex Deucher * r100_gui_idle - gui idle callback. 48848ef779fSAlex Deucher * 48948ef779fSAlex Deucher * @rdev: radeon_device pointer 49048ef779fSAlex Deucher * 49148ef779fSAlex Deucher * Check of the GUI (2D/3D engines) are idle (r1xx-r5xx). 49248ef779fSAlex Deucher * Returns true if idle, false if not. 49348ef779fSAlex Deucher */ 494def9ba9cSAlex Deucher bool r100_gui_idle(struct radeon_device *rdev) 495def9ba9cSAlex Deucher { 496def9ba9cSAlex Deucher if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE) 497def9ba9cSAlex Deucher return false; 498def9ba9cSAlex Deucher else 499def9ba9cSAlex Deucher return true; 500def9ba9cSAlex Deucher } 501def9ba9cSAlex Deucher 50205a05c50SAlex Deucher /* hpd for digital panel detect/disconnect */ 50348ef779fSAlex Deucher /** 50448ef779fSAlex Deucher * r100_hpd_sense - hpd sense callback. 50548ef779fSAlex Deucher * 50648ef779fSAlex Deucher * @rdev: radeon_device pointer 50748ef779fSAlex Deucher * @hpd: hpd (hotplug detect) pin 50848ef779fSAlex Deucher * 50948ef779fSAlex Deucher * Checks if a digital monitor is connected (r1xx-r4xx). 51048ef779fSAlex Deucher * Returns true if connected, false if not connected. 51148ef779fSAlex Deucher */ 51205a05c50SAlex Deucher bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd) 51305a05c50SAlex Deucher { 51405a05c50SAlex Deucher bool connected = false; 51505a05c50SAlex Deucher 51605a05c50SAlex Deucher switch (hpd) { 51705a05c50SAlex Deucher case RADEON_HPD_1: 51805a05c50SAlex Deucher if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE) 51905a05c50SAlex Deucher connected = true; 52005a05c50SAlex Deucher break; 52105a05c50SAlex Deucher case RADEON_HPD_2: 52205a05c50SAlex Deucher if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE) 52305a05c50SAlex Deucher connected = true; 52405a05c50SAlex Deucher break; 52505a05c50SAlex Deucher default: 52605a05c50SAlex Deucher break; 52705a05c50SAlex Deucher } 52805a05c50SAlex Deucher return connected; 52905a05c50SAlex Deucher } 53005a05c50SAlex Deucher 53148ef779fSAlex Deucher /** 53248ef779fSAlex Deucher * r100_hpd_set_polarity - hpd set polarity callback. 53348ef779fSAlex Deucher * 53448ef779fSAlex Deucher * @rdev: radeon_device pointer 53548ef779fSAlex Deucher * @hpd: hpd (hotplug detect) pin 53648ef779fSAlex Deucher * 53748ef779fSAlex Deucher * Set the polarity of the hpd pin (r1xx-r4xx). 53848ef779fSAlex Deucher */ 53905a05c50SAlex Deucher void r100_hpd_set_polarity(struct radeon_device *rdev, 54005a05c50SAlex Deucher enum radeon_hpd_id hpd) 54105a05c50SAlex Deucher { 54205a05c50SAlex Deucher u32 tmp; 54305a05c50SAlex Deucher bool connected = r100_hpd_sense(rdev, hpd); 54405a05c50SAlex Deucher 54505a05c50SAlex Deucher switch (hpd) { 54605a05c50SAlex Deucher case RADEON_HPD_1: 54705a05c50SAlex Deucher tmp = RREG32(RADEON_FP_GEN_CNTL); 54805a05c50SAlex Deucher if (connected) 54905a05c50SAlex Deucher tmp &= ~RADEON_FP_DETECT_INT_POL; 55005a05c50SAlex Deucher else 55105a05c50SAlex Deucher tmp |= RADEON_FP_DETECT_INT_POL; 55205a05c50SAlex Deucher WREG32(RADEON_FP_GEN_CNTL, tmp); 55305a05c50SAlex Deucher break; 55405a05c50SAlex Deucher case RADEON_HPD_2: 55505a05c50SAlex Deucher tmp = RREG32(RADEON_FP2_GEN_CNTL); 55605a05c50SAlex Deucher if (connected) 55705a05c50SAlex Deucher tmp &= ~RADEON_FP2_DETECT_INT_POL; 55805a05c50SAlex Deucher else 55905a05c50SAlex Deucher tmp |= RADEON_FP2_DETECT_INT_POL; 56005a05c50SAlex Deucher WREG32(RADEON_FP2_GEN_CNTL, tmp); 56105a05c50SAlex Deucher break; 56205a05c50SAlex Deucher default: 56305a05c50SAlex Deucher break; 56405a05c50SAlex Deucher } 56505a05c50SAlex Deucher } 56605a05c50SAlex Deucher 56748ef779fSAlex Deucher /** 56848ef779fSAlex Deucher * r100_hpd_init - hpd setup callback. 56948ef779fSAlex Deucher * 57048ef779fSAlex Deucher * @rdev: radeon_device pointer 57148ef779fSAlex Deucher * 57248ef779fSAlex Deucher * Setup the hpd pins used by the card (r1xx-r4xx). 57348ef779fSAlex Deucher * Set the polarity, and enable the hpd interrupts. 57448ef779fSAlex Deucher */ 57505a05c50SAlex Deucher void r100_hpd_init(struct radeon_device *rdev) 57605a05c50SAlex Deucher { 57705a05c50SAlex Deucher struct drm_device *dev = rdev->ddev; 57805a05c50SAlex Deucher struct drm_connector *connector; 579fb98257aSChristian Koenig unsigned enable = 0; 58005a05c50SAlex Deucher 58105a05c50SAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 58205a05c50SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector); 583fb98257aSChristian Koenig enable |= 1 << radeon_connector->hpd.hpd; 58464912e99SAlex Deucher radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd); 58505a05c50SAlex Deucher } 586fb98257aSChristian Koenig radeon_irq_kms_enable_hpd(rdev, enable); 58705a05c50SAlex Deucher } 58805a05c50SAlex Deucher 58948ef779fSAlex Deucher /** 59048ef779fSAlex Deucher * r100_hpd_fini - hpd tear down callback. 59148ef779fSAlex Deucher * 59248ef779fSAlex Deucher * @rdev: radeon_device pointer 59348ef779fSAlex Deucher * 59448ef779fSAlex Deucher * Tear down the hpd pins used by the card (r1xx-r4xx). 59548ef779fSAlex Deucher * Disable the hpd interrupts. 59648ef779fSAlex Deucher */ 59705a05c50SAlex Deucher void r100_hpd_fini(struct radeon_device *rdev) 59805a05c50SAlex Deucher { 59905a05c50SAlex Deucher struct drm_device *dev = rdev->ddev; 60005a05c50SAlex Deucher struct drm_connector *connector; 601fb98257aSChristian Koenig unsigned disable = 0; 60205a05c50SAlex Deucher 60305a05c50SAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 60405a05c50SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector); 605fb98257aSChristian Koenig disable |= 1 << radeon_connector->hpd.hpd; 60605a05c50SAlex Deucher } 607fb98257aSChristian Koenig radeon_irq_kms_disable_hpd(rdev, disable); 60805a05c50SAlex Deucher } 60905a05c50SAlex Deucher 610771fe6b9SJerome Glisse /* 611771fe6b9SJerome Glisse * PCI GART 612771fe6b9SJerome Glisse */ 613771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev) 614771fe6b9SJerome Glisse { 615771fe6b9SJerome Glisse /* TODO: can we do somethings here ? */ 616771fe6b9SJerome Glisse /* It seems hw only cache one entry so we should discard this 617771fe6b9SJerome Glisse * entry otherwise if first GPU GART read hit this entry it 618771fe6b9SJerome Glisse * could end up in wrong address. */ 619771fe6b9SJerome Glisse } 620771fe6b9SJerome Glisse 6214aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev) 6224aac0473SJerome Glisse { 6234aac0473SJerome Glisse int r; 6244aac0473SJerome Glisse 625c9a1be96SJerome Glisse if (rdev->gart.ptr) { 626fce7d61bSJoe Perches WARN(1, "R100 PCI GART already initialized\n"); 6274aac0473SJerome Glisse return 0; 6284aac0473SJerome Glisse } 6294aac0473SJerome Glisse /* Initialize common gart structure */ 6304aac0473SJerome Glisse r = radeon_gart_init(rdev); 6314aac0473SJerome Glisse if (r) 6324aac0473SJerome Glisse return r; 6334aac0473SJerome Glisse rdev->gart.table_size = rdev->gart.num_gpu_pages * 4; 634c5b3b850SAlex Deucher rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush; 635c5b3b850SAlex Deucher rdev->asic->gart.set_page = &r100_pci_gart_set_page; 6364aac0473SJerome Glisse return radeon_gart_table_ram_alloc(rdev); 6374aac0473SJerome Glisse } 6384aac0473SJerome Glisse 639771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev) 640771fe6b9SJerome Glisse { 641771fe6b9SJerome Glisse uint32_t tmp; 642771fe6b9SJerome Glisse 64382568565SDave Airlie radeon_gart_restore(rdev); 644771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 645771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 646771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 647771fe6b9SJerome Glisse /* set address range for PCI address translate */ 648d594e46aSJerome Glisse WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start); 649d594e46aSJerome Glisse WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end); 650771fe6b9SJerome Glisse /* set PCI GART page-table base address */ 651771fe6b9SJerome Glisse WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr); 652771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN; 653771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 654771fe6b9SJerome Glisse r100_pci_gart_tlb_flush(rdev); 65543caf451SMichel Dänzer DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n", 656fcf4de5aSTormod Volden (unsigned)(rdev->mc.gtt_size >> 20), 657fcf4de5aSTormod Volden (unsigned long long)rdev->gart.table_addr); 658771fe6b9SJerome Glisse rdev->gart.ready = true; 659771fe6b9SJerome Glisse return 0; 660771fe6b9SJerome Glisse } 661771fe6b9SJerome Glisse 662771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev) 663771fe6b9SJerome Glisse { 664771fe6b9SJerome Glisse uint32_t tmp; 665771fe6b9SJerome Glisse 666771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 667771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 668771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN); 669771fe6b9SJerome Glisse WREG32(RADEON_AIC_LO_ADDR, 0); 670771fe6b9SJerome Glisse WREG32(RADEON_AIC_HI_ADDR, 0); 671771fe6b9SJerome Glisse } 672771fe6b9SJerome Glisse 673771fe6b9SJerome Glisse int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr) 674771fe6b9SJerome Glisse { 675c9a1be96SJerome Glisse u32 *gtt = rdev->gart.ptr; 676c9a1be96SJerome Glisse 677771fe6b9SJerome Glisse if (i < 0 || i > rdev->gart.num_gpu_pages) { 678771fe6b9SJerome Glisse return -EINVAL; 679771fe6b9SJerome Glisse } 680c9a1be96SJerome Glisse gtt[i] = cpu_to_le32(lower_32_bits(addr)); 681771fe6b9SJerome Glisse return 0; 682771fe6b9SJerome Glisse } 683771fe6b9SJerome Glisse 6844aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev) 685771fe6b9SJerome Glisse { 686f9274562SJerome Glisse radeon_gart_fini(rdev); 687771fe6b9SJerome Glisse r100_pci_gart_disable(rdev); 6884aac0473SJerome Glisse radeon_gart_table_ram_free(rdev); 689771fe6b9SJerome Glisse } 690771fe6b9SJerome Glisse 6917ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev) 6927ed220d7SMichel Dänzer { 6937ed220d7SMichel Dänzer uint32_t tmp = 0; 6947ed220d7SMichel Dänzer 695003e69f9SJerome Glisse if (!rdev->irq.installed) { 696fce7d61bSJoe Perches WARN(1, "Can't enable IRQ/MSI because no handler is installed\n"); 697003e69f9SJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 698003e69f9SJerome Glisse return -EINVAL; 699003e69f9SJerome Glisse } 700736fc37fSChristian Koenig if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) { 7017ed220d7SMichel Dänzer tmp |= RADEON_SW_INT_ENABLE; 7027ed220d7SMichel Dänzer } 7036f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[0] || 704736fc37fSChristian Koenig atomic_read(&rdev->irq.pflip[0])) { 7057ed220d7SMichel Dänzer tmp |= RADEON_CRTC_VBLANK_MASK; 7067ed220d7SMichel Dänzer } 7076f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[1] || 708736fc37fSChristian Koenig atomic_read(&rdev->irq.pflip[1])) { 7097ed220d7SMichel Dänzer tmp |= RADEON_CRTC2_VBLANK_MASK; 7107ed220d7SMichel Dänzer } 71105a05c50SAlex Deucher if (rdev->irq.hpd[0]) { 71205a05c50SAlex Deucher tmp |= RADEON_FP_DETECT_MASK; 71305a05c50SAlex Deucher } 71405a05c50SAlex Deucher if (rdev->irq.hpd[1]) { 71505a05c50SAlex Deucher tmp |= RADEON_FP2_DETECT_MASK; 71605a05c50SAlex Deucher } 7177ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_CNTL, tmp); 7187ed220d7SMichel Dänzer return 0; 7197ed220d7SMichel Dänzer } 7207ed220d7SMichel Dänzer 7219f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev) 7229f022ddfSJerome Glisse { 7239f022ddfSJerome Glisse u32 tmp; 7249f022ddfSJerome Glisse 7259f022ddfSJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 7269f022ddfSJerome Glisse /* Wait and acknowledge irq */ 7279f022ddfSJerome Glisse mdelay(1); 7289f022ddfSJerome Glisse tmp = RREG32(R_000044_GEN_INT_STATUS); 7299f022ddfSJerome Glisse WREG32(R_000044_GEN_INT_STATUS, tmp); 7309f022ddfSJerome Glisse } 7319f022ddfSJerome Glisse 732cbdd4501SAndi Kleen static uint32_t r100_irq_ack(struct radeon_device *rdev) 7337ed220d7SMichel Dänzer { 7347ed220d7SMichel Dänzer uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS); 73505a05c50SAlex Deucher uint32_t irq_mask = RADEON_SW_INT_TEST | 73605a05c50SAlex Deucher RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT | 73705a05c50SAlex Deucher RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT; 7387ed220d7SMichel Dänzer 7397ed220d7SMichel Dänzer if (irqs) { 7407ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_STATUS, irqs); 7417ed220d7SMichel Dänzer } 7427ed220d7SMichel Dänzer return irqs & irq_mask; 7437ed220d7SMichel Dänzer } 7447ed220d7SMichel Dänzer 7457ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev) 7467ed220d7SMichel Dänzer { 7473e5cb98dSAlex Deucher uint32_t status, msi_rearm; 748d4877cf2SAlex Deucher bool queue_hotplug = false; 7497ed220d7SMichel Dänzer 7507ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 7517ed220d7SMichel Dänzer if (!status) { 7527ed220d7SMichel Dänzer return IRQ_NONE; 7537ed220d7SMichel Dänzer } 754a513c184SJerome Glisse if (rdev->shutdown) { 755a513c184SJerome Glisse return IRQ_NONE; 756a513c184SJerome Glisse } 7577ed220d7SMichel Dänzer while (status) { 7587ed220d7SMichel Dänzer /* SW interrupt */ 7597ed220d7SMichel Dänzer if (status & RADEON_SW_INT_TEST) { 7607465280cSAlex Deucher radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX); 7617ed220d7SMichel Dänzer } 7627ed220d7SMichel Dänzer /* Vertical blank interrupts */ 7637ed220d7SMichel Dänzer if (status & RADEON_CRTC_VBLANK_STAT) { 7646f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[0]) { 7657ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 0); 766839461d3SRafał Miłecki rdev->pm.vblank_sync = true; 76773a6d3fcSRafał Miłecki wake_up(&rdev->irq.vblank_queue); 7687ed220d7SMichel Dänzer } 769736fc37fSChristian Koenig if (atomic_read(&rdev->irq.pflip[0])) 7703e4ea742SMario Kleiner radeon_crtc_handle_flip(rdev, 0); 7716f34be50SAlex Deucher } 7727ed220d7SMichel Dänzer if (status & RADEON_CRTC2_VBLANK_STAT) { 7736f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[1]) { 7747ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 1); 775839461d3SRafał Miłecki rdev->pm.vblank_sync = true; 77673a6d3fcSRafał Miłecki wake_up(&rdev->irq.vblank_queue); 7777ed220d7SMichel Dänzer } 778736fc37fSChristian Koenig if (atomic_read(&rdev->irq.pflip[1])) 7793e4ea742SMario Kleiner radeon_crtc_handle_flip(rdev, 1); 7806f34be50SAlex Deucher } 78105a05c50SAlex Deucher if (status & RADEON_FP_DETECT_STAT) { 782d4877cf2SAlex Deucher queue_hotplug = true; 783d4877cf2SAlex Deucher DRM_DEBUG("HPD1\n"); 78405a05c50SAlex Deucher } 78505a05c50SAlex Deucher if (status & RADEON_FP2_DETECT_STAT) { 786d4877cf2SAlex Deucher queue_hotplug = true; 787d4877cf2SAlex Deucher DRM_DEBUG("HPD2\n"); 78805a05c50SAlex Deucher } 7897ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 7907ed220d7SMichel Dänzer } 791d4877cf2SAlex Deucher if (queue_hotplug) 79232c87fcaSTejun Heo schedule_work(&rdev->hotplug_work); 7933e5cb98dSAlex Deucher if (rdev->msi_enabled) { 7943e5cb98dSAlex Deucher switch (rdev->family) { 7953e5cb98dSAlex Deucher case CHIP_RS400: 7963e5cb98dSAlex Deucher case CHIP_RS480: 7973e5cb98dSAlex Deucher msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM; 7983e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm); 7993e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM); 8003e5cb98dSAlex Deucher break; 8013e5cb98dSAlex Deucher default: 802b7f5b7deSAlex Deucher WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN); 8033e5cb98dSAlex Deucher break; 8043e5cb98dSAlex Deucher } 8053e5cb98dSAlex Deucher } 8067ed220d7SMichel Dänzer return IRQ_HANDLED; 8077ed220d7SMichel Dänzer } 8087ed220d7SMichel Dänzer 8097ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc) 8107ed220d7SMichel Dänzer { 8117ed220d7SMichel Dänzer if (crtc == 0) 8127ed220d7SMichel Dänzer return RREG32(RADEON_CRTC_CRNT_FRAME); 8137ed220d7SMichel Dänzer else 8147ed220d7SMichel Dänzer return RREG32(RADEON_CRTC2_CRNT_FRAME); 8157ed220d7SMichel Dänzer } 8167ed220d7SMichel Dänzer 8179e5b2af7SPauli Nieminen /* Who ever call radeon_fence_emit should call ring_lock and ask 8189e5b2af7SPauli Nieminen * for enough space (today caller are ib schedule and buffer move) */ 819771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev, 820771fe6b9SJerome Glisse struct radeon_fence *fence) 821771fe6b9SJerome Glisse { 822e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[fence->ring]; 8237b1f2485SChristian König 8249e5b2af7SPauli Nieminen /* We have to make sure that caches are flushed before 8259e5b2af7SPauli Nieminen * CPU might read something from VRAM. */ 826e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); 827e32eb50dSChristian König radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL); 828e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); 829e32eb50dSChristian König radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL); 830771fe6b9SJerome Glisse /* Wait until IDLE & CLEAN */ 831e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0)); 832e32eb50dSChristian König radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN); 833e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0)); 834e32eb50dSChristian König radeon_ring_write(ring, rdev->config.r100.hdp_cntl | 835cafe6609SJerome Glisse RADEON_HDP_READ_BUFFER_INVALIDATE); 836e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0)); 837e32eb50dSChristian König radeon_ring_write(ring, rdev->config.r100.hdp_cntl); 838771fe6b9SJerome Glisse /* Emit fence sequence & fire IRQ */ 839e32eb50dSChristian König radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0)); 840e32eb50dSChristian König radeon_ring_write(ring, fence->seq); 841e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0)); 842e32eb50dSChristian König radeon_ring_write(ring, RADEON_SW_INT_FIRE); 843771fe6b9SJerome Glisse } 844771fe6b9SJerome Glisse 84515d3332fSChristian König void r100_semaphore_ring_emit(struct radeon_device *rdev, 846e32eb50dSChristian König struct radeon_ring *ring, 84715d3332fSChristian König struct radeon_semaphore *semaphore, 8487b1f2485SChristian König bool emit_wait) 84915d3332fSChristian König { 85015d3332fSChristian König /* Unused on older asics, since we don't have semaphores or multiple rings */ 85115d3332fSChristian König BUG(); 85215d3332fSChristian König } 85315d3332fSChristian König 854771fe6b9SJerome Glisse int r100_copy_blit(struct radeon_device *rdev, 855771fe6b9SJerome Glisse uint64_t src_offset, 856771fe6b9SJerome Glisse uint64_t dst_offset, 857003cefe0SAlex Deucher unsigned num_gpu_pages, 858876dc9f3SChristian König struct radeon_fence **fence) 859771fe6b9SJerome Glisse { 860e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 861771fe6b9SJerome Glisse uint32_t cur_pages; 862003cefe0SAlex Deucher uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE; 863771fe6b9SJerome Glisse uint32_t pitch; 864771fe6b9SJerome Glisse uint32_t stride_pixels; 865771fe6b9SJerome Glisse unsigned ndw; 866771fe6b9SJerome Glisse int num_loops; 867771fe6b9SJerome Glisse int r = 0; 868771fe6b9SJerome Glisse 869771fe6b9SJerome Glisse /* radeon limited to 16k stride */ 870771fe6b9SJerome Glisse stride_bytes &= 0x3fff; 871771fe6b9SJerome Glisse /* radeon pitch is /64 */ 872771fe6b9SJerome Glisse pitch = stride_bytes / 64; 873771fe6b9SJerome Glisse stride_pixels = stride_bytes / 4; 874003cefe0SAlex Deucher num_loops = DIV_ROUND_UP(num_gpu_pages, 8191); 875771fe6b9SJerome Glisse 876771fe6b9SJerome Glisse /* Ask for enough room for blit + flush + fence */ 877771fe6b9SJerome Glisse ndw = 64 + (10 * num_loops); 878e32eb50dSChristian König r = radeon_ring_lock(rdev, ring, ndw); 879771fe6b9SJerome Glisse if (r) { 880771fe6b9SJerome Glisse DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw); 881771fe6b9SJerome Glisse return -EINVAL; 882771fe6b9SJerome Glisse } 883003cefe0SAlex Deucher while (num_gpu_pages > 0) { 884003cefe0SAlex Deucher cur_pages = num_gpu_pages; 885771fe6b9SJerome Glisse if (cur_pages > 8191) { 886771fe6b9SJerome Glisse cur_pages = 8191; 887771fe6b9SJerome Glisse } 888003cefe0SAlex Deucher num_gpu_pages -= cur_pages; 889771fe6b9SJerome Glisse 890771fe6b9SJerome Glisse /* pages are in Y direction - height 891771fe6b9SJerome Glisse page width in X direction - width */ 892e32eb50dSChristian König radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8)); 893e32eb50dSChristian König radeon_ring_write(ring, 894771fe6b9SJerome Glisse RADEON_GMC_SRC_PITCH_OFFSET_CNTL | 895771fe6b9SJerome Glisse RADEON_GMC_DST_PITCH_OFFSET_CNTL | 896771fe6b9SJerome Glisse RADEON_GMC_SRC_CLIPPING | 897771fe6b9SJerome Glisse RADEON_GMC_DST_CLIPPING | 898771fe6b9SJerome Glisse RADEON_GMC_BRUSH_NONE | 899771fe6b9SJerome Glisse (RADEON_COLOR_FORMAT_ARGB8888 << 8) | 900771fe6b9SJerome Glisse RADEON_GMC_SRC_DATATYPE_COLOR | 901771fe6b9SJerome Glisse RADEON_ROP3_S | 902771fe6b9SJerome Glisse RADEON_DP_SRC_SOURCE_MEMORY | 903771fe6b9SJerome Glisse RADEON_GMC_CLR_CMP_CNTL_DIS | 904771fe6b9SJerome Glisse RADEON_GMC_WR_MSK_DIS); 905e32eb50dSChristian König radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10)); 906e32eb50dSChristian König radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10)); 907e32eb50dSChristian König radeon_ring_write(ring, (0x1fff) | (0x1fff << 16)); 908e32eb50dSChristian König radeon_ring_write(ring, 0); 909e32eb50dSChristian König radeon_ring_write(ring, (0x1fff) | (0x1fff << 16)); 910e32eb50dSChristian König radeon_ring_write(ring, num_gpu_pages); 911e32eb50dSChristian König radeon_ring_write(ring, num_gpu_pages); 912e32eb50dSChristian König radeon_ring_write(ring, cur_pages | (stride_pixels << 16)); 913771fe6b9SJerome Glisse } 914e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0)); 915e32eb50dSChristian König radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL); 916e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0)); 917e32eb50dSChristian König radeon_ring_write(ring, 918771fe6b9SJerome Glisse RADEON_WAIT_2D_IDLECLEAN | 919771fe6b9SJerome Glisse RADEON_WAIT_HOST_IDLECLEAN | 920771fe6b9SJerome Glisse RADEON_WAIT_DMA_GUI_IDLE); 921771fe6b9SJerome Glisse if (fence) { 922876dc9f3SChristian König r = radeon_fence_emit(rdev, fence, RADEON_RING_TYPE_GFX_INDEX); 923771fe6b9SJerome Glisse } 924e32eb50dSChristian König radeon_ring_unlock_commit(rdev, ring); 925771fe6b9SJerome Glisse return r; 926771fe6b9SJerome Glisse } 927771fe6b9SJerome Glisse 92845600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev) 92945600232SJerome Glisse { 93045600232SJerome Glisse unsigned i; 93145600232SJerome Glisse u32 tmp; 93245600232SJerome Glisse 93345600232SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 93445600232SJerome Glisse tmp = RREG32(R_000E40_RBBM_STATUS); 93545600232SJerome Glisse if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) { 93645600232SJerome Glisse return 0; 93745600232SJerome Glisse } 93845600232SJerome Glisse udelay(1); 93945600232SJerome Glisse } 94045600232SJerome Glisse return -1; 94145600232SJerome Glisse } 94245600232SJerome Glisse 943f712812eSAlex Deucher void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring) 944771fe6b9SJerome Glisse { 945771fe6b9SJerome Glisse int r; 946771fe6b9SJerome Glisse 947e32eb50dSChristian König r = radeon_ring_lock(rdev, ring, 2); 948771fe6b9SJerome Glisse if (r) { 949771fe6b9SJerome Glisse return; 950771fe6b9SJerome Glisse } 951e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0)); 952e32eb50dSChristian König radeon_ring_write(ring, 953771fe6b9SJerome Glisse RADEON_ISYNC_ANY2D_IDLE3D | 954771fe6b9SJerome Glisse RADEON_ISYNC_ANY3D_IDLE2D | 955771fe6b9SJerome Glisse RADEON_ISYNC_WAIT_IDLEGUI | 956771fe6b9SJerome Glisse RADEON_ISYNC_CPSCRATCH_IDLEGUI); 957e32eb50dSChristian König radeon_ring_unlock_commit(rdev, ring); 958771fe6b9SJerome Glisse } 959771fe6b9SJerome Glisse 96070967ab9SBen Hutchings 96170967ab9SBen Hutchings /* Load the microcode for the CP */ 96270967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev) 963771fe6b9SJerome Glisse { 96470967ab9SBen Hutchings struct platform_device *pdev; 96570967ab9SBen Hutchings const char *fw_name = NULL; 96670967ab9SBen Hutchings int err; 967771fe6b9SJerome Glisse 968d9fdaafbSDave Airlie DRM_DEBUG_KMS("\n"); 96970967ab9SBen Hutchings 97070967ab9SBen Hutchings pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0); 97170967ab9SBen Hutchings err = IS_ERR(pdev); 97270967ab9SBen Hutchings if (err) { 97370967ab9SBen Hutchings printk(KERN_ERR "radeon_cp: Failed to register firmware\n"); 97470967ab9SBen Hutchings return -EINVAL; 975771fe6b9SJerome Glisse } 976771fe6b9SJerome Glisse if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) || 977771fe6b9SJerome Glisse (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) || 978771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 979771fe6b9SJerome Glisse DRM_INFO("Loading R100 Microcode\n"); 98070967ab9SBen Hutchings fw_name = FIRMWARE_R100; 981771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R200) || 982771fe6b9SJerome Glisse (rdev->family == CHIP_RV250) || 983771fe6b9SJerome Glisse (rdev->family == CHIP_RV280) || 984771fe6b9SJerome Glisse (rdev->family == CHIP_RS300)) { 985771fe6b9SJerome Glisse DRM_INFO("Loading R200 Microcode\n"); 98670967ab9SBen Hutchings fw_name = FIRMWARE_R200; 987771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R300) || 988771fe6b9SJerome Glisse (rdev->family == CHIP_R350) || 989771fe6b9SJerome Glisse (rdev->family == CHIP_RV350) || 990771fe6b9SJerome Glisse (rdev->family == CHIP_RV380) || 991771fe6b9SJerome Glisse (rdev->family == CHIP_RS400) || 992771fe6b9SJerome Glisse (rdev->family == CHIP_RS480)) { 993771fe6b9SJerome Glisse DRM_INFO("Loading R300 Microcode\n"); 99470967ab9SBen Hutchings fw_name = FIRMWARE_R300; 995771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R420) || 996771fe6b9SJerome Glisse (rdev->family == CHIP_R423) || 997771fe6b9SJerome Glisse (rdev->family == CHIP_RV410)) { 998771fe6b9SJerome Glisse DRM_INFO("Loading R400 Microcode\n"); 99970967ab9SBen Hutchings fw_name = FIRMWARE_R420; 1000771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RS690) || 1001771fe6b9SJerome Glisse (rdev->family == CHIP_RS740)) { 1002771fe6b9SJerome Glisse DRM_INFO("Loading RS690/RS740 Microcode\n"); 100370967ab9SBen Hutchings fw_name = FIRMWARE_RS690; 1004771fe6b9SJerome Glisse } else if (rdev->family == CHIP_RS600) { 1005771fe6b9SJerome Glisse DRM_INFO("Loading RS600 Microcode\n"); 100670967ab9SBen Hutchings fw_name = FIRMWARE_RS600; 1007771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RV515) || 1008771fe6b9SJerome Glisse (rdev->family == CHIP_R520) || 1009771fe6b9SJerome Glisse (rdev->family == CHIP_RV530) || 1010771fe6b9SJerome Glisse (rdev->family == CHIP_R580) || 1011771fe6b9SJerome Glisse (rdev->family == CHIP_RV560) || 1012771fe6b9SJerome Glisse (rdev->family == CHIP_RV570)) { 1013771fe6b9SJerome Glisse DRM_INFO("Loading R500 Microcode\n"); 101470967ab9SBen Hutchings fw_name = FIRMWARE_R520; 101570967ab9SBen Hutchings } 101670967ab9SBen Hutchings 10173ce0a23dSJerome Glisse err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev); 101870967ab9SBen Hutchings platform_device_unregister(pdev); 101970967ab9SBen Hutchings if (err) { 102070967ab9SBen Hutchings printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n", 102170967ab9SBen Hutchings fw_name); 10223ce0a23dSJerome Glisse } else if (rdev->me_fw->size % 8) { 102370967ab9SBen Hutchings printk(KERN_ERR 102470967ab9SBen Hutchings "radeon_cp: Bogus length %zu in firmware \"%s\"\n", 10253ce0a23dSJerome Glisse rdev->me_fw->size, fw_name); 102670967ab9SBen Hutchings err = -EINVAL; 10273ce0a23dSJerome Glisse release_firmware(rdev->me_fw); 10283ce0a23dSJerome Glisse rdev->me_fw = NULL; 102970967ab9SBen Hutchings } 103070967ab9SBen Hutchings return err; 103170967ab9SBen Hutchings } 1032d4550907SJerome Glisse 103370967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev) 103470967ab9SBen Hutchings { 103570967ab9SBen Hutchings const __be32 *fw_data; 103670967ab9SBen Hutchings int i, size; 103770967ab9SBen Hutchings 103870967ab9SBen Hutchings if (r100_gui_wait_for_idle(rdev)) { 103970967ab9SBen Hutchings printk(KERN_WARNING "Failed to wait GUI idle while " 104070967ab9SBen Hutchings "programming pipes. Bad things might happen.\n"); 104170967ab9SBen Hutchings } 104270967ab9SBen Hutchings 10433ce0a23dSJerome Glisse if (rdev->me_fw) { 10443ce0a23dSJerome Glisse size = rdev->me_fw->size / 4; 10453ce0a23dSJerome Glisse fw_data = (const __be32 *)&rdev->me_fw->data[0]; 104670967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_ADDR, 0); 104770967ab9SBen Hutchings for (i = 0; i < size; i += 2) { 104870967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAH, 104970967ab9SBen Hutchings be32_to_cpup(&fw_data[i])); 105070967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAL, 105170967ab9SBen Hutchings be32_to_cpup(&fw_data[i + 1])); 1052771fe6b9SJerome Glisse } 1053771fe6b9SJerome Glisse } 1054771fe6b9SJerome Glisse } 1055771fe6b9SJerome Glisse 1056771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size) 1057771fe6b9SJerome Glisse { 1058e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 1059771fe6b9SJerome Glisse unsigned rb_bufsz; 1060771fe6b9SJerome Glisse unsigned rb_blksz; 1061771fe6b9SJerome Glisse unsigned max_fetch; 1062771fe6b9SJerome Glisse unsigned pre_write_timer; 1063771fe6b9SJerome Glisse unsigned pre_write_limit; 1064771fe6b9SJerome Glisse unsigned indirect2_start; 1065771fe6b9SJerome Glisse unsigned indirect1_start; 1066771fe6b9SJerome Glisse uint32_t tmp; 1067771fe6b9SJerome Glisse int r; 1068771fe6b9SJerome Glisse 1069771fe6b9SJerome Glisse if (r100_debugfs_cp_init(rdev)) { 1070771fe6b9SJerome Glisse DRM_ERROR("Failed to register debugfs file for CP !\n"); 1071771fe6b9SJerome Glisse } 10723ce0a23dSJerome Glisse if (!rdev->me_fw) { 107370967ab9SBen Hutchings r = r100_cp_init_microcode(rdev); 107470967ab9SBen Hutchings if (r) { 107570967ab9SBen Hutchings DRM_ERROR("Failed to load firmware!\n"); 107670967ab9SBen Hutchings return r; 107770967ab9SBen Hutchings } 107870967ab9SBen Hutchings } 107970967ab9SBen Hutchings 1080771fe6b9SJerome Glisse /* Align ring size */ 1081771fe6b9SJerome Glisse rb_bufsz = drm_order(ring_size / 8); 1082771fe6b9SJerome Glisse ring_size = (1 << (rb_bufsz + 1)) * 4; 1083771fe6b9SJerome Glisse r100_cp_load_microcode(rdev); 1084e32eb50dSChristian König r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET, 108578c5560aSAlex Deucher RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR, 108678c5560aSAlex Deucher 0, 0x7fffff, RADEON_CP_PACKET2); 1087771fe6b9SJerome Glisse if (r) { 1088771fe6b9SJerome Glisse return r; 1089771fe6b9SJerome Glisse } 1090771fe6b9SJerome Glisse /* Each time the cp read 1024 bytes (16 dword/quadword) update 1091771fe6b9SJerome Glisse * the rptr copy in system ram */ 1092771fe6b9SJerome Glisse rb_blksz = 9; 1093771fe6b9SJerome Glisse /* cp will read 128bytes at a time (4 dwords) */ 1094771fe6b9SJerome Glisse max_fetch = 1; 1095e32eb50dSChristian König ring->align_mask = 16 - 1; 1096771fe6b9SJerome Glisse /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */ 1097771fe6b9SJerome Glisse pre_write_timer = 64; 1098771fe6b9SJerome Glisse /* Force CP_RB_WPTR write if written more than one time before the 1099771fe6b9SJerome Glisse * delay expire 1100771fe6b9SJerome Glisse */ 1101771fe6b9SJerome Glisse pre_write_limit = 0; 1102771fe6b9SJerome Glisse /* Setup the cp cache like this (cache size is 96 dwords) : 1103771fe6b9SJerome Glisse * RING 0 to 15 1104771fe6b9SJerome Glisse * INDIRECT1 16 to 79 1105771fe6b9SJerome Glisse * INDIRECT2 80 to 95 1106771fe6b9SJerome Glisse * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 1107771fe6b9SJerome Glisse * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords)) 1108771fe6b9SJerome Glisse * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 1109771fe6b9SJerome Glisse * Idea being that most of the gpu cmd will be through indirect1 buffer 1110771fe6b9SJerome Glisse * so it gets the bigger cache. 1111771fe6b9SJerome Glisse */ 1112771fe6b9SJerome Glisse indirect2_start = 80; 1113771fe6b9SJerome Glisse indirect1_start = 16; 1114771fe6b9SJerome Glisse /* cp setup */ 1115771fe6b9SJerome Glisse WREG32(0x718, pre_write_timer | (pre_write_limit << 28)); 1116d6f28938SAlex Deucher tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) | 1117771fe6b9SJerome Glisse REG_SET(RADEON_RB_BLKSZ, rb_blksz) | 1118724c80e1SAlex Deucher REG_SET(RADEON_MAX_FETCH, max_fetch)); 1119d6f28938SAlex Deucher #ifdef __BIG_ENDIAN 1120d6f28938SAlex Deucher tmp |= RADEON_BUF_SWAP_32BIT; 1121d6f28938SAlex Deucher #endif 1122724c80e1SAlex Deucher WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE); 1123d6f28938SAlex Deucher 1124771fe6b9SJerome Glisse /* Set ring address */ 1125e32eb50dSChristian König DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr); 1126e32eb50dSChristian König WREG32(RADEON_CP_RB_BASE, ring->gpu_addr); 1127771fe6b9SJerome Glisse /* Force read & write ptr to 0 */ 1128724c80e1SAlex Deucher WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE); 1129771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 1130e32eb50dSChristian König ring->wptr = 0; 1131e32eb50dSChristian König WREG32(RADEON_CP_RB_WPTR, ring->wptr); 1132724c80e1SAlex Deucher 1133724c80e1SAlex Deucher /* set the wb address whether it's enabled or not */ 1134724c80e1SAlex Deucher WREG32(R_00070C_CP_RB_RPTR_ADDR, 1135724c80e1SAlex Deucher S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2)); 1136724c80e1SAlex Deucher WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET); 1137724c80e1SAlex Deucher 1138724c80e1SAlex Deucher if (rdev->wb.enabled) 1139724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0xff); 1140724c80e1SAlex Deucher else { 1141724c80e1SAlex Deucher tmp |= RADEON_RB_NO_UPDATE; 1142724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0); 1143724c80e1SAlex Deucher } 1144724c80e1SAlex Deucher 1145771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 1146771fe6b9SJerome Glisse udelay(10); 1147e32eb50dSChristian König ring->rptr = RREG32(RADEON_CP_RB_RPTR); 1148771fe6b9SJerome Glisse /* Set cp mode to bus mastering & enable cp*/ 1149771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 1150771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT2_START, indirect2_start) | 1151771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT1_START, indirect1_start)); 1152d75ee3beSAlex Deucher WREG32(RADEON_CP_RB_WPTR_DELAY, 0); 1153d75ee3beSAlex Deucher WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D); 1154771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM); 11552099810fSDave Airlie 11562099810fSDave Airlie /* at this point everything should be setup correctly to enable master */ 11572099810fSDave Airlie pci_set_master(rdev->pdev); 11582099810fSDave Airlie 1159f712812eSAlex Deucher radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]); 1160f712812eSAlex Deucher r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring); 1161771fe6b9SJerome Glisse if (r) { 1162771fe6b9SJerome Glisse DRM_ERROR("radeon: cp isn't working (%d).\n", r); 1163771fe6b9SJerome Glisse return r; 1164771fe6b9SJerome Glisse } 1165e32eb50dSChristian König ring->ready = true; 116653595338SDave Airlie radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size); 1167c7eff978SAlex Deucher 116816c58081SSimon Kitching if (!ring->rptr_save_reg /* not resuming from suspend */ 116916c58081SSimon Kitching && radeon_ring_supports_scratch_reg(rdev, ring)) { 1170c7eff978SAlex Deucher r = radeon_scratch_get(rdev, &ring->rptr_save_reg); 1171c7eff978SAlex Deucher if (r) { 1172c7eff978SAlex Deucher DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r); 1173c7eff978SAlex Deucher ring->rptr_save_reg = 0; 1174c7eff978SAlex Deucher } 1175c7eff978SAlex Deucher } 1176771fe6b9SJerome Glisse return 0; 1177771fe6b9SJerome Glisse } 1178771fe6b9SJerome Glisse 1179771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev) 1180771fe6b9SJerome Glisse { 118145600232SJerome Glisse if (r100_cp_wait_for_idle(rdev)) { 118245600232SJerome Glisse DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n"); 118345600232SJerome Glisse } 1184771fe6b9SJerome Glisse /* Disable ring */ 1185a18d7ea1SJerome Glisse r100_cp_disable(rdev); 1186c7eff978SAlex Deucher radeon_scratch_free(rdev, rdev->ring[RADEON_RING_TYPE_GFX_INDEX].rptr_save_reg); 1187e32eb50dSChristian König radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]); 1188771fe6b9SJerome Glisse DRM_INFO("radeon: cp finalized\n"); 1189771fe6b9SJerome Glisse } 1190771fe6b9SJerome Glisse 1191771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev) 1192771fe6b9SJerome Glisse { 1193771fe6b9SJerome Glisse /* Disable ring */ 119453595338SDave Airlie radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size); 1195e32eb50dSChristian König rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false; 1196771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 0); 1197771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 1198724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0); 1199771fe6b9SJerome Glisse if (r100_gui_wait_for_idle(rdev)) { 1200771fe6b9SJerome Glisse printk(KERN_WARNING "Failed to wait GUI idle while " 1201771fe6b9SJerome Glisse "programming pipes. Bad things might happen.\n"); 1202771fe6b9SJerome Glisse } 1203771fe6b9SJerome Glisse } 1204771fe6b9SJerome Glisse 1205771fe6b9SJerome Glisse /* 1206771fe6b9SJerome Glisse * CS functions 1207771fe6b9SJerome Glisse */ 12080242f74dSAlex Deucher int r100_reloc_pitch_offset(struct radeon_cs_parser *p, 12090242f74dSAlex Deucher struct radeon_cs_packet *pkt, 12100242f74dSAlex Deucher unsigned idx, 12110242f74dSAlex Deucher unsigned reg) 12120242f74dSAlex Deucher { 12130242f74dSAlex Deucher int r; 12140242f74dSAlex Deucher u32 tile_flags = 0; 12150242f74dSAlex Deucher u32 tmp; 12160242f74dSAlex Deucher struct radeon_cs_reloc *reloc; 12170242f74dSAlex Deucher u32 value; 12180242f74dSAlex Deucher 12190242f74dSAlex Deucher r = r100_cs_packet_next_reloc(p, &reloc); 12200242f74dSAlex Deucher if (r) { 12210242f74dSAlex Deucher DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 12220242f74dSAlex Deucher idx, reg); 12230242f74dSAlex Deucher r100_cs_dump_packet(p, pkt); 12240242f74dSAlex Deucher return r; 12250242f74dSAlex Deucher } 12260242f74dSAlex Deucher 12270242f74dSAlex Deucher value = radeon_get_ib_value(p, idx); 12280242f74dSAlex Deucher tmp = value & 0x003fffff; 12290242f74dSAlex Deucher tmp += (((u32)reloc->lobj.gpu_offset) >> 10); 12300242f74dSAlex Deucher 12310242f74dSAlex Deucher if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { 12320242f74dSAlex Deucher if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) 12330242f74dSAlex Deucher tile_flags |= RADEON_DST_TILE_MACRO; 12340242f74dSAlex Deucher if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) { 12350242f74dSAlex Deucher if (reg == RADEON_SRC_PITCH_OFFSET) { 12360242f74dSAlex Deucher DRM_ERROR("Cannot src blit from microtiled surface\n"); 12370242f74dSAlex Deucher r100_cs_dump_packet(p, pkt); 12380242f74dSAlex Deucher return -EINVAL; 12390242f74dSAlex Deucher } 12400242f74dSAlex Deucher tile_flags |= RADEON_DST_TILE_MICRO; 12410242f74dSAlex Deucher } 12420242f74dSAlex Deucher 12430242f74dSAlex Deucher tmp |= tile_flags; 12440242f74dSAlex Deucher p->ib.ptr[idx] = (value & 0x3fc00000) | tmp; 12450242f74dSAlex Deucher } else 12460242f74dSAlex Deucher p->ib.ptr[idx] = (value & 0xffc00000) | tmp; 12470242f74dSAlex Deucher return 0; 12480242f74dSAlex Deucher } 12490242f74dSAlex Deucher 12500242f74dSAlex Deucher int r100_packet3_load_vbpntr(struct radeon_cs_parser *p, 12510242f74dSAlex Deucher struct radeon_cs_packet *pkt, 12520242f74dSAlex Deucher int idx) 12530242f74dSAlex Deucher { 12540242f74dSAlex Deucher unsigned c, i; 12550242f74dSAlex Deucher struct radeon_cs_reloc *reloc; 12560242f74dSAlex Deucher struct r100_cs_track *track; 12570242f74dSAlex Deucher int r = 0; 12580242f74dSAlex Deucher volatile uint32_t *ib; 12590242f74dSAlex Deucher u32 idx_value; 12600242f74dSAlex Deucher 12610242f74dSAlex Deucher ib = p->ib.ptr; 12620242f74dSAlex Deucher track = (struct r100_cs_track *)p->track; 12630242f74dSAlex Deucher c = radeon_get_ib_value(p, idx++) & 0x1F; 12640242f74dSAlex Deucher if (c > 16) { 12650242f74dSAlex Deucher DRM_ERROR("Only 16 vertex buffers are allowed %d\n", 12660242f74dSAlex Deucher pkt->opcode); 12670242f74dSAlex Deucher r100_cs_dump_packet(p, pkt); 12680242f74dSAlex Deucher return -EINVAL; 12690242f74dSAlex Deucher } 12700242f74dSAlex Deucher track->num_arrays = c; 12710242f74dSAlex Deucher for (i = 0; i < (c - 1); i+=2, idx+=3) { 12720242f74dSAlex Deucher r = r100_cs_packet_next_reloc(p, &reloc); 12730242f74dSAlex Deucher if (r) { 12740242f74dSAlex Deucher DRM_ERROR("No reloc for packet3 %d\n", 12750242f74dSAlex Deucher pkt->opcode); 12760242f74dSAlex Deucher r100_cs_dump_packet(p, pkt); 12770242f74dSAlex Deucher return r; 12780242f74dSAlex Deucher } 12790242f74dSAlex Deucher idx_value = radeon_get_ib_value(p, idx); 12800242f74dSAlex Deucher ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset); 12810242f74dSAlex Deucher 12820242f74dSAlex Deucher track->arrays[i + 0].esize = idx_value >> 8; 12830242f74dSAlex Deucher track->arrays[i + 0].robj = reloc->robj; 12840242f74dSAlex Deucher track->arrays[i + 0].esize &= 0x7F; 12850242f74dSAlex Deucher r = r100_cs_packet_next_reloc(p, &reloc); 12860242f74dSAlex Deucher if (r) { 12870242f74dSAlex Deucher DRM_ERROR("No reloc for packet3 %d\n", 12880242f74dSAlex Deucher pkt->opcode); 12890242f74dSAlex Deucher r100_cs_dump_packet(p, pkt); 12900242f74dSAlex Deucher return r; 12910242f74dSAlex Deucher } 12920242f74dSAlex Deucher ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset); 12930242f74dSAlex Deucher track->arrays[i + 1].robj = reloc->robj; 12940242f74dSAlex Deucher track->arrays[i + 1].esize = idx_value >> 24; 12950242f74dSAlex Deucher track->arrays[i + 1].esize &= 0x7F; 12960242f74dSAlex Deucher } 12970242f74dSAlex Deucher if (c & 1) { 12980242f74dSAlex Deucher r = r100_cs_packet_next_reloc(p, &reloc); 12990242f74dSAlex Deucher if (r) { 13000242f74dSAlex Deucher DRM_ERROR("No reloc for packet3 %d\n", 13010242f74dSAlex Deucher pkt->opcode); 13020242f74dSAlex Deucher r100_cs_dump_packet(p, pkt); 13030242f74dSAlex Deucher return r; 13040242f74dSAlex Deucher } 13050242f74dSAlex Deucher idx_value = radeon_get_ib_value(p, idx); 13060242f74dSAlex Deucher ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset); 13070242f74dSAlex Deucher track->arrays[i + 0].robj = reloc->robj; 13080242f74dSAlex Deucher track->arrays[i + 0].esize = idx_value >> 8; 13090242f74dSAlex Deucher track->arrays[i + 0].esize &= 0x7F; 13100242f74dSAlex Deucher } 13110242f74dSAlex Deucher return r; 13120242f74dSAlex Deucher } 13130242f74dSAlex Deucher 1314771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p, 1315771fe6b9SJerome Glisse struct radeon_cs_packet *pkt, 1316068a117cSJerome Glisse const unsigned *auth, unsigned n, 1317771fe6b9SJerome Glisse radeon_packet0_check_t check) 1318771fe6b9SJerome Glisse { 1319771fe6b9SJerome Glisse unsigned reg; 1320771fe6b9SJerome Glisse unsigned i, j, m; 1321771fe6b9SJerome Glisse unsigned idx; 1322771fe6b9SJerome Glisse int r; 1323771fe6b9SJerome Glisse 1324771fe6b9SJerome Glisse idx = pkt->idx + 1; 1325771fe6b9SJerome Glisse reg = pkt->reg; 1326068a117cSJerome Glisse /* Check that register fall into register range 1327068a117cSJerome Glisse * determined by the number of entry (n) in the 1328068a117cSJerome Glisse * safe register bitmap. 1329068a117cSJerome Glisse */ 1330771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 1331771fe6b9SJerome Glisse if ((reg >> 7) > n) { 1332771fe6b9SJerome Glisse return -EINVAL; 1333771fe6b9SJerome Glisse } 1334771fe6b9SJerome Glisse } else { 1335771fe6b9SJerome Glisse if (((reg + (pkt->count << 2)) >> 7) > n) { 1336771fe6b9SJerome Glisse return -EINVAL; 1337771fe6b9SJerome Glisse } 1338771fe6b9SJerome Glisse } 1339771fe6b9SJerome Glisse for (i = 0; i <= pkt->count; i++, idx++) { 1340771fe6b9SJerome Glisse j = (reg >> 7); 1341771fe6b9SJerome Glisse m = 1 << ((reg >> 2) & 31); 1342771fe6b9SJerome Glisse if (auth[j] & m) { 1343771fe6b9SJerome Glisse r = check(p, pkt, idx, reg); 1344771fe6b9SJerome Glisse if (r) { 1345771fe6b9SJerome Glisse return r; 1346771fe6b9SJerome Glisse } 1347771fe6b9SJerome Glisse } 1348771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 1349771fe6b9SJerome Glisse if (!(auth[j] & m)) { 1350771fe6b9SJerome Glisse break; 1351771fe6b9SJerome Glisse } 1352771fe6b9SJerome Glisse } else { 1353771fe6b9SJerome Glisse reg += 4; 1354771fe6b9SJerome Glisse } 1355771fe6b9SJerome Glisse } 1356771fe6b9SJerome Glisse return 0; 1357771fe6b9SJerome Glisse } 1358771fe6b9SJerome Glisse 1359771fe6b9SJerome Glisse void r100_cs_dump_packet(struct radeon_cs_parser *p, 1360771fe6b9SJerome Glisse struct radeon_cs_packet *pkt) 1361771fe6b9SJerome Glisse { 1362771fe6b9SJerome Glisse volatile uint32_t *ib; 1363771fe6b9SJerome Glisse unsigned i; 1364771fe6b9SJerome Glisse unsigned idx; 1365771fe6b9SJerome Glisse 1366f2e39221SJerome Glisse ib = p->ib.ptr; 1367771fe6b9SJerome Glisse idx = pkt->idx; 1368771fe6b9SJerome Glisse for (i = 0; i <= (pkt->count + 1); i++, idx++) { 1369771fe6b9SJerome Glisse DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]); 1370771fe6b9SJerome Glisse } 1371771fe6b9SJerome Glisse } 1372771fe6b9SJerome Glisse 1373771fe6b9SJerome Glisse /** 1374771fe6b9SJerome Glisse * r100_cs_packet_parse() - parse cp packet and point ib index to next packet 1375771fe6b9SJerome Glisse * @parser: parser structure holding parsing context. 1376771fe6b9SJerome Glisse * @pkt: where to store packet informations 1377771fe6b9SJerome Glisse * 1378771fe6b9SJerome Glisse * Assume that chunk_ib_index is properly set. Will return -EINVAL 1379771fe6b9SJerome Glisse * if packet is bigger than remaining ib size. or if packets is unknown. 1380771fe6b9SJerome Glisse **/ 1381771fe6b9SJerome Glisse int r100_cs_packet_parse(struct radeon_cs_parser *p, 1382771fe6b9SJerome Glisse struct radeon_cs_packet *pkt, 1383771fe6b9SJerome Glisse unsigned idx) 1384771fe6b9SJerome Glisse { 1385771fe6b9SJerome Glisse struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx]; 1386fa99239cSRoel Kluin uint32_t header; 1387771fe6b9SJerome Glisse 1388771fe6b9SJerome Glisse if (idx >= ib_chunk->length_dw) { 1389771fe6b9SJerome Glisse DRM_ERROR("Can not parse packet at %d after CS end %d !\n", 1390771fe6b9SJerome Glisse idx, ib_chunk->length_dw); 1391771fe6b9SJerome Glisse return -EINVAL; 1392771fe6b9SJerome Glisse } 1393513bcb46SDave Airlie header = radeon_get_ib_value(p, idx); 1394771fe6b9SJerome Glisse pkt->idx = idx; 1395771fe6b9SJerome Glisse pkt->type = CP_PACKET_GET_TYPE(header); 1396771fe6b9SJerome Glisse pkt->count = CP_PACKET_GET_COUNT(header); 1397771fe6b9SJerome Glisse switch (pkt->type) { 1398771fe6b9SJerome Glisse case PACKET_TYPE0: 1399771fe6b9SJerome Glisse pkt->reg = CP_PACKET0_GET_REG(header); 1400771fe6b9SJerome Glisse pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header); 1401771fe6b9SJerome Glisse break; 1402771fe6b9SJerome Glisse case PACKET_TYPE3: 1403771fe6b9SJerome Glisse pkt->opcode = CP_PACKET3_GET_OPCODE(header); 1404771fe6b9SJerome Glisse break; 1405771fe6b9SJerome Glisse case PACKET_TYPE2: 1406771fe6b9SJerome Glisse pkt->count = -1; 1407771fe6b9SJerome Glisse break; 1408771fe6b9SJerome Glisse default: 1409771fe6b9SJerome Glisse DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx); 1410771fe6b9SJerome Glisse return -EINVAL; 1411771fe6b9SJerome Glisse } 1412771fe6b9SJerome Glisse if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) { 1413771fe6b9SJerome Glisse DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n", 1414771fe6b9SJerome Glisse pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw); 1415771fe6b9SJerome Glisse return -EINVAL; 1416771fe6b9SJerome Glisse } 1417771fe6b9SJerome Glisse return 0; 1418771fe6b9SJerome Glisse } 1419771fe6b9SJerome Glisse 1420771fe6b9SJerome Glisse /** 1421531369e6SDave Airlie * r100_cs_packet_next_vline() - parse userspace VLINE packet 1422531369e6SDave Airlie * @parser: parser structure holding parsing context. 1423531369e6SDave Airlie * 1424531369e6SDave Airlie * Userspace sends a special sequence for VLINE waits. 1425531369e6SDave Airlie * PACKET0 - VLINE_START_END + value 1426531369e6SDave Airlie * PACKET0 - WAIT_UNTIL +_value 1427531369e6SDave Airlie * RELOC (P3) - crtc_id in reloc. 1428531369e6SDave Airlie * 1429531369e6SDave Airlie * This function parses this and relocates the VLINE START END 1430531369e6SDave Airlie * and WAIT UNTIL packets to the correct crtc. 1431531369e6SDave Airlie * It also detects a switched off crtc and nulls out the 1432531369e6SDave Airlie * wait in that case. 1433531369e6SDave Airlie */ 1434531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p) 1435531369e6SDave Airlie { 1436531369e6SDave Airlie struct drm_mode_object *obj; 1437531369e6SDave Airlie struct drm_crtc *crtc; 1438531369e6SDave Airlie struct radeon_crtc *radeon_crtc; 1439531369e6SDave Airlie struct radeon_cs_packet p3reloc, waitreloc; 1440531369e6SDave Airlie int crtc_id; 1441531369e6SDave Airlie int r; 1442531369e6SDave Airlie uint32_t header, h_idx, reg; 1443513bcb46SDave Airlie volatile uint32_t *ib; 1444531369e6SDave Airlie 1445f2e39221SJerome Glisse ib = p->ib.ptr; 1446531369e6SDave Airlie 1447531369e6SDave Airlie /* parse the wait until */ 1448531369e6SDave Airlie r = r100_cs_packet_parse(p, &waitreloc, p->idx); 1449531369e6SDave Airlie if (r) 1450531369e6SDave Airlie return r; 1451531369e6SDave Airlie 1452531369e6SDave Airlie /* check its a wait until and only 1 count */ 1453531369e6SDave Airlie if (waitreloc.reg != RADEON_WAIT_UNTIL || 1454531369e6SDave Airlie waitreloc.count != 0) { 1455531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until segment\n"); 1456a3a88a66SPaul Bolle return -EINVAL; 1457531369e6SDave Airlie } 1458531369e6SDave Airlie 1459513bcb46SDave Airlie if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) { 1460531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until\n"); 1461a3a88a66SPaul Bolle return -EINVAL; 1462531369e6SDave Airlie } 1463531369e6SDave Airlie 1464531369e6SDave Airlie /* jump over the NOP */ 146590ebd065SAlex Deucher r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2); 1466531369e6SDave Airlie if (r) 1467531369e6SDave Airlie return r; 1468531369e6SDave Airlie 1469531369e6SDave Airlie h_idx = p->idx - 2; 147090ebd065SAlex Deucher p->idx += waitreloc.count + 2; 147190ebd065SAlex Deucher p->idx += p3reloc.count + 2; 1472531369e6SDave Airlie 1473513bcb46SDave Airlie header = radeon_get_ib_value(p, h_idx); 1474513bcb46SDave Airlie crtc_id = radeon_get_ib_value(p, h_idx + 5); 1475d4ac6a05SDave Airlie reg = CP_PACKET0_GET_REG(header); 1476531369e6SDave Airlie obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC); 1477531369e6SDave Airlie if (!obj) { 1478531369e6SDave Airlie DRM_ERROR("cannot find crtc %d\n", crtc_id); 1479a3a88a66SPaul Bolle return -EINVAL; 1480531369e6SDave Airlie } 1481531369e6SDave Airlie crtc = obj_to_crtc(obj); 1482531369e6SDave Airlie radeon_crtc = to_radeon_crtc(crtc); 1483531369e6SDave Airlie crtc_id = radeon_crtc->crtc_id; 1484531369e6SDave Airlie 1485531369e6SDave Airlie if (!crtc->enabled) { 1486531369e6SDave Airlie /* if the CRTC isn't enabled - we need to nop out the wait until */ 1487513bcb46SDave Airlie ib[h_idx + 2] = PACKET2(0); 1488513bcb46SDave Airlie ib[h_idx + 3] = PACKET2(0); 1489531369e6SDave Airlie } else if (crtc_id == 1) { 1490531369e6SDave Airlie switch (reg) { 1491531369e6SDave Airlie case AVIVO_D1MODE_VLINE_START_END: 149290ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 1493531369e6SDave Airlie header |= AVIVO_D2MODE_VLINE_START_END >> 2; 1494531369e6SDave Airlie break; 1495531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 149690ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 1497531369e6SDave Airlie header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2; 1498531369e6SDave Airlie break; 1499531369e6SDave Airlie default: 1500531369e6SDave Airlie DRM_ERROR("unknown crtc reloc\n"); 1501a3a88a66SPaul Bolle return -EINVAL; 1502531369e6SDave Airlie } 1503513bcb46SDave Airlie ib[h_idx] = header; 1504513bcb46SDave Airlie ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1; 1505531369e6SDave Airlie } 1506a3a88a66SPaul Bolle 1507a3a88a66SPaul Bolle return 0; 1508531369e6SDave Airlie } 1509531369e6SDave Airlie 1510531369e6SDave Airlie /** 1511771fe6b9SJerome Glisse * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3 1512771fe6b9SJerome Glisse * @parser: parser structure holding parsing context. 1513771fe6b9SJerome Glisse * @data: pointer to relocation data 1514771fe6b9SJerome Glisse * @offset_start: starting offset 1515771fe6b9SJerome Glisse * @offset_mask: offset mask (to align start offset on) 1516771fe6b9SJerome Glisse * @reloc: reloc informations 1517771fe6b9SJerome Glisse * 1518771fe6b9SJerome Glisse * Check next packet is relocation packet3, do bo validation and compute 1519771fe6b9SJerome Glisse * GPU offset using the provided start. 1520771fe6b9SJerome Glisse **/ 1521771fe6b9SJerome Glisse int r100_cs_packet_next_reloc(struct radeon_cs_parser *p, 1522771fe6b9SJerome Glisse struct radeon_cs_reloc **cs_reloc) 1523771fe6b9SJerome Glisse { 1524771fe6b9SJerome Glisse struct radeon_cs_chunk *relocs_chunk; 1525771fe6b9SJerome Glisse struct radeon_cs_packet p3reloc; 1526771fe6b9SJerome Glisse unsigned idx; 1527771fe6b9SJerome Glisse int r; 1528771fe6b9SJerome Glisse 1529771fe6b9SJerome Glisse if (p->chunk_relocs_idx == -1) { 1530771fe6b9SJerome Glisse DRM_ERROR("No relocation chunk !\n"); 1531771fe6b9SJerome Glisse return -EINVAL; 1532771fe6b9SJerome Glisse } 1533771fe6b9SJerome Glisse *cs_reloc = NULL; 1534771fe6b9SJerome Glisse relocs_chunk = &p->chunks[p->chunk_relocs_idx]; 1535771fe6b9SJerome Glisse r = r100_cs_packet_parse(p, &p3reloc, p->idx); 1536771fe6b9SJerome Glisse if (r) { 1537771fe6b9SJerome Glisse return r; 1538771fe6b9SJerome Glisse } 1539771fe6b9SJerome Glisse p->idx += p3reloc.count + 2; 1540771fe6b9SJerome Glisse if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) { 1541771fe6b9SJerome Glisse DRM_ERROR("No packet3 for relocation for packet at %d.\n", 1542771fe6b9SJerome Glisse p3reloc.idx); 1543771fe6b9SJerome Glisse r100_cs_dump_packet(p, &p3reloc); 1544771fe6b9SJerome Glisse return -EINVAL; 1545771fe6b9SJerome Glisse } 1546513bcb46SDave Airlie idx = radeon_get_ib_value(p, p3reloc.idx + 1); 1547771fe6b9SJerome Glisse if (idx >= relocs_chunk->length_dw) { 1548771fe6b9SJerome Glisse DRM_ERROR("Relocs at %d after relocations chunk end %d !\n", 1549771fe6b9SJerome Glisse idx, relocs_chunk->length_dw); 1550771fe6b9SJerome Glisse r100_cs_dump_packet(p, &p3reloc); 1551771fe6b9SJerome Glisse return -EINVAL; 1552771fe6b9SJerome Glisse } 1553771fe6b9SJerome Glisse /* FIXME: we assume reloc size is 4 dwords */ 1554771fe6b9SJerome Glisse *cs_reloc = p->relocs_ptr[(idx / 4)]; 1555771fe6b9SJerome Glisse return 0; 1556771fe6b9SJerome Glisse } 1557771fe6b9SJerome Glisse 1558551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt) 1559551ebd83SDave Airlie { 1560551ebd83SDave Airlie int vtx_size; 1561551ebd83SDave Airlie vtx_size = 2; 1562551ebd83SDave Airlie /* ordered according to bits in spec */ 1563551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W0) 1564551ebd83SDave Airlie vtx_size++; 1565551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR) 1566551ebd83SDave Airlie vtx_size += 3; 1567551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA) 1568551ebd83SDave Airlie vtx_size++; 1569551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR) 1570551ebd83SDave Airlie vtx_size++; 1571551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC) 1572551ebd83SDave Airlie vtx_size += 3; 1573551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG) 1574551ebd83SDave Airlie vtx_size++; 1575551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC) 1576551ebd83SDave Airlie vtx_size++; 1577551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST0) 1578551ebd83SDave Airlie vtx_size += 2; 1579551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST1) 1580551ebd83SDave Airlie vtx_size += 2; 1581551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q1) 1582551ebd83SDave Airlie vtx_size++; 1583551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST2) 1584551ebd83SDave Airlie vtx_size += 2; 1585551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q2) 1586551ebd83SDave Airlie vtx_size++; 1587551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST3) 1588551ebd83SDave Airlie vtx_size += 2; 1589551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q3) 1590551ebd83SDave Airlie vtx_size++; 1591551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q0) 1592551ebd83SDave Airlie vtx_size++; 1593551ebd83SDave Airlie /* blend weight */ 1594551ebd83SDave Airlie if (vtx_fmt & (0x7 << 15)) 1595551ebd83SDave Airlie vtx_size += (vtx_fmt >> 15) & 0x7; 1596551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N0) 1597551ebd83SDave Airlie vtx_size += 3; 1598551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_XY1) 1599551ebd83SDave Airlie vtx_size += 2; 1600551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z1) 1601551ebd83SDave Airlie vtx_size++; 1602551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W1) 1603551ebd83SDave Airlie vtx_size++; 1604551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N1) 1605551ebd83SDave Airlie vtx_size++; 1606551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z) 1607551ebd83SDave Airlie vtx_size++; 1608551ebd83SDave Airlie return vtx_size; 1609551ebd83SDave Airlie } 1610551ebd83SDave Airlie 1611771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p, 1612551ebd83SDave Airlie struct radeon_cs_packet *pkt, 1613551ebd83SDave Airlie unsigned idx, unsigned reg) 1614771fe6b9SJerome Glisse { 1615771fe6b9SJerome Glisse struct radeon_cs_reloc *reloc; 1616551ebd83SDave Airlie struct r100_cs_track *track; 1617771fe6b9SJerome Glisse volatile uint32_t *ib; 1618771fe6b9SJerome Glisse uint32_t tmp; 1619771fe6b9SJerome Glisse int r; 1620551ebd83SDave Airlie int i, face; 1621e024e110SDave Airlie u32 tile_flags = 0; 1622513bcb46SDave Airlie u32 idx_value; 1623771fe6b9SJerome Glisse 1624f2e39221SJerome Glisse ib = p->ib.ptr; 1625551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1626551ebd83SDave Airlie 1627513bcb46SDave Airlie idx_value = radeon_get_ib_value(p, idx); 1628513bcb46SDave Airlie 1629771fe6b9SJerome Glisse switch (reg) { 1630531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 1631531369e6SDave Airlie r = r100_cs_packet_parse_vline(p); 1632531369e6SDave Airlie if (r) { 1633531369e6SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1634531369e6SDave Airlie idx, reg); 1635531369e6SDave Airlie r100_cs_dump_packet(p, pkt); 1636531369e6SDave Airlie return r; 1637531369e6SDave Airlie } 1638531369e6SDave Airlie break; 1639771fe6b9SJerome Glisse /* FIXME: only allow PACKET3 blit? easier to check for out of 1640771fe6b9SJerome Glisse * range access */ 1641771fe6b9SJerome Glisse case RADEON_DST_PITCH_OFFSET: 1642771fe6b9SJerome Glisse case RADEON_SRC_PITCH_OFFSET: 1643551ebd83SDave Airlie r = r100_reloc_pitch_offset(p, pkt, idx, reg); 1644551ebd83SDave Airlie if (r) 1645551ebd83SDave Airlie return r; 1646551ebd83SDave Airlie break; 1647551ebd83SDave Airlie case RADEON_RB3D_DEPTHOFFSET: 1648771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1649771fe6b9SJerome Glisse if (r) { 1650771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1651771fe6b9SJerome Glisse idx, reg); 1652771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1653771fe6b9SJerome Glisse return r; 1654771fe6b9SJerome Glisse } 1655551ebd83SDave Airlie track->zb.robj = reloc->robj; 1656513bcb46SDave Airlie track->zb.offset = idx_value; 165740b4a759SMarek Olšák track->zb_dirty = true; 1658513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1659771fe6b9SJerome Glisse break; 1660771fe6b9SJerome Glisse case RADEON_RB3D_COLOROFFSET: 1661551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1662551ebd83SDave Airlie if (r) { 1663551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1664551ebd83SDave Airlie idx, reg); 1665551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1666551ebd83SDave Airlie return r; 1667551ebd83SDave Airlie } 1668551ebd83SDave Airlie track->cb[0].robj = reloc->robj; 1669513bcb46SDave Airlie track->cb[0].offset = idx_value; 167040b4a759SMarek Olšák track->cb_dirty = true; 1671513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1672551ebd83SDave Airlie break; 1673771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_0: 1674771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_1: 1675771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_2: 1676551ebd83SDave Airlie i = (reg - RADEON_PP_TXOFFSET_0) / 24; 1677771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1678771fe6b9SJerome Glisse if (r) { 1679771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1680771fe6b9SJerome Glisse idx, reg); 1681771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1682771fe6b9SJerome Glisse return r; 1683771fe6b9SJerome Glisse } 1684f2746f83SAlex Deucher if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { 1685f2746f83SAlex Deucher if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) 1686f2746f83SAlex Deucher tile_flags |= RADEON_TXO_MACRO_TILE; 1687f2746f83SAlex Deucher if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) 1688f2746f83SAlex Deucher tile_flags |= RADEON_TXO_MICRO_TILE_X2; 1689f2746f83SAlex Deucher 1690f2746f83SAlex Deucher tmp = idx_value & ~(0x7 << 2); 1691f2746f83SAlex Deucher tmp |= tile_flags; 1692f2746f83SAlex Deucher ib[idx] = tmp + ((u32)reloc->lobj.gpu_offset); 1693f2746f83SAlex Deucher } else 1694513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1695551ebd83SDave Airlie track->textures[i].robj = reloc->robj; 169640b4a759SMarek Olšák track->tex_dirty = true; 1697771fe6b9SJerome Glisse break; 1698551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_0: 1699551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_1: 1700551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_2: 1701551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_3: 1702551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_4: 1703551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4; 1704551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1705551ebd83SDave Airlie if (r) { 1706551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1707551ebd83SDave Airlie idx, reg); 1708551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1709551ebd83SDave Airlie return r; 1710551ebd83SDave Airlie } 1711513bcb46SDave Airlie track->textures[0].cube_info[i].offset = idx_value; 1712513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1713551ebd83SDave Airlie track->textures[0].cube_info[i].robj = reloc->robj; 171440b4a759SMarek Olšák track->tex_dirty = true; 1715551ebd83SDave Airlie break; 1716551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_0: 1717551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_1: 1718551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_2: 1719551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_3: 1720551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_4: 1721551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4; 1722551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1723551ebd83SDave Airlie if (r) { 1724551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1725551ebd83SDave Airlie idx, reg); 1726551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1727551ebd83SDave Airlie return r; 1728551ebd83SDave Airlie } 1729513bcb46SDave Airlie track->textures[1].cube_info[i].offset = idx_value; 1730513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1731551ebd83SDave Airlie track->textures[1].cube_info[i].robj = reloc->robj; 173240b4a759SMarek Olšák track->tex_dirty = true; 1733551ebd83SDave Airlie break; 1734551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_0: 1735551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_1: 1736551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_2: 1737551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_3: 1738551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_4: 1739551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4; 1740551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1741551ebd83SDave Airlie if (r) { 1742551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1743551ebd83SDave Airlie idx, reg); 1744551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1745551ebd83SDave Airlie return r; 1746551ebd83SDave Airlie } 1747513bcb46SDave Airlie track->textures[2].cube_info[i].offset = idx_value; 1748513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1749551ebd83SDave Airlie track->textures[2].cube_info[i].robj = reloc->robj; 175040b4a759SMarek Olšák track->tex_dirty = true; 1751551ebd83SDave Airlie break; 1752551ebd83SDave Airlie case RADEON_RE_WIDTH_HEIGHT: 1753513bcb46SDave Airlie track->maxy = ((idx_value >> 16) & 0x7FF); 175440b4a759SMarek Olšák track->cb_dirty = true; 175540b4a759SMarek Olšák track->zb_dirty = true; 1756551ebd83SDave Airlie break; 1757e024e110SDave Airlie case RADEON_RB3D_COLORPITCH: 1758e024e110SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1759e024e110SDave Airlie if (r) { 1760e024e110SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1761e024e110SDave Airlie idx, reg); 1762e024e110SDave Airlie r100_cs_dump_packet(p, pkt); 1763e024e110SDave Airlie return r; 1764e024e110SDave Airlie } 1765c9068eb2SAlex Deucher if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { 1766e024e110SDave Airlie if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) 1767e024e110SDave Airlie tile_flags |= RADEON_COLOR_TILE_ENABLE; 1768e024e110SDave Airlie if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) 1769e024e110SDave Airlie tile_flags |= RADEON_COLOR_MICROTILE_ENABLE; 1770e024e110SDave Airlie 1771513bcb46SDave Airlie tmp = idx_value & ~(0x7 << 16); 1772e024e110SDave Airlie tmp |= tile_flags; 1773e024e110SDave Airlie ib[idx] = tmp; 1774c9068eb2SAlex Deucher } else 1775c9068eb2SAlex Deucher ib[idx] = idx_value; 1776551ebd83SDave Airlie 1777513bcb46SDave Airlie track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK; 177840b4a759SMarek Olšák track->cb_dirty = true; 1779551ebd83SDave Airlie break; 1780551ebd83SDave Airlie case RADEON_RB3D_DEPTHPITCH: 1781513bcb46SDave Airlie track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK; 178240b4a759SMarek Olšák track->zb_dirty = true; 1783551ebd83SDave Airlie break; 1784551ebd83SDave Airlie case RADEON_RB3D_CNTL: 1785513bcb46SDave Airlie switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) { 1786551ebd83SDave Airlie case 7: 1787551ebd83SDave Airlie case 8: 1788551ebd83SDave Airlie case 9: 1789551ebd83SDave Airlie case 11: 1790551ebd83SDave Airlie case 12: 1791551ebd83SDave Airlie track->cb[0].cpp = 1; 1792551ebd83SDave Airlie break; 1793551ebd83SDave Airlie case 3: 1794551ebd83SDave Airlie case 4: 1795551ebd83SDave Airlie case 15: 1796551ebd83SDave Airlie track->cb[0].cpp = 2; 1797551ebd83SDave Airlie break; 1798551ebd83SDave Airlie case 6: 1799551ebd83SDave Airlie track->cb[0].cpp = 4; 1800551ebd83SDave Airlie break; 1801551ebd83SDave Airlie default: 1802551ebd83SDave Airlie DRM_ERROR("Invalid color buffer format (%d) !\n", 1803513bcb46SDave Airlie ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f)); 1804551ebd83SDave Airlie return -EINVAL; 1805551ebd83SDave Airlie } 1806513bcb46SDave Airlie track->z_enabled = !!(idx_value & RADEON_Z_ENABLE); 180740b4a759SMarek Olšák track->cb_dirty = true; 180840b4a759SMarek Olšák track->zb_dirty = true; 1809551ebd83SDave Airlie break; 1810551ebd83SDave Airlie case RADEON_RB3D_ZSTENCILCNTL: 1811513bcb46SDave Airlie switch (idx_value & 0xf) { 1812551ebd83SDave Airlie case 0: 1813551ebd83SDave Airlie track->zb.cpp = 2; 1814551ebd83SDave Airlie break; 1815551ebd83SDave Airlie case 2: 1816551ebd83SDave Airlie case 3: 1817551ebd83SDave Airlie case 4: 1818551ebd83SDave Airlie case 5: 1819551ebd83SDave Airlie case 9: 1820551ebd83SDave Airlie case 11: 1821551ebd83SDave Airlie track->zb.cpp = 4; 1822551ebd83SDave Airlie break; 1823551ebd83SDave Airlie default: 1824551ebd83SDave Airlie break; 1825551ebd83SDave Airlie } 182640b4a759SMarek Olšák track->zb_dirty = true; 1827e024e110SDave Airlie break; 182817782d99SDave Airlie case RADEON_RB3D_ZPASS_ADDR: 182917782d99SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 183017782d99SDave Airlie if (r) { 183117782d99SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 183217782d99SDave Airlie idx, reg); 183317782d99SDave Airlie r100_cs_dump_packet(p, pkt); 183417782d99SDave Airlie return r; 183517782d99SDave Airlie } 1836513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 183717782d99SDave Airlie break; 1838551ebd83SDave Airlie case RADEON_PP_CNTL: 1839551ebd83SDave Airlie { 1840513bcb46SDave Airlie uint32_t temp = idx_value >> 4; 1841551ebd83SDave Airlie for (i = 0; i < track->num_texture; i++) 1842551ebd83SDave Airlie track->textures[i].enabled = !!(temp & (1 << i)); 184340b4a759SMarek Olšák track->tex_dirty = true; 1844551ebd83SDave Airlie } 1845551ebd83SDave Airlie break; 1846551ebd83SDave Airlie case RADEON_SE_VF_CNTL: 1847513bcb46SDave Airlie track->vap_vf_cntl = idx_value; 1848551ebd83SDave Airlie break; 1849551ebd83SDave Airlie case RADEON_SE_VTX_FMT: 1850513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(idx_value); 1851551ebd83SDave Airlie break; 1852551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_0: 1853551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_1: 1854551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_2: 1855551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_SIZE_0) / 8; 1856513bcb46SDave Airlie track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1; 1857513bcb46SDave Airlie track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1; 185840b4a759SMarek Olšák track->tex_dirty = true; 1859551ebd83SDave Airlie break; 1860551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_0: 1861551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_1: 1862551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_2: 1863551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_PITCH_0) / 8; 1864513bcb46SDave Airlie track->textures[i].pitch = idx_value + 32; 186540b4a759SMarek Olšák track->tex_dirty = true; 1866551ebd83SDave Airlie break; 1867551ebd83SDave Airlie case RADEON_PP_TXFILTER_0: 1868551ebd83SDave Airlie case RADEON_PP_TXFILTER_1: 1869551ebd83SDave Airlie case RADEON_PP_TXFILTER_2: 1870551ebd83SDave Airlie i = (reg - RADEON_PP_TXFILTER_0) / 24; 1871513bcb46SDave Airlie track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK) 1872551ebd83SDave Airlie >> RADEON_MAX_MIP_LEVEL_SHIFT); 1873513bcb46SDave Airlie tmp = (idx_value >> 23) & 0x7; 1874551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1875551ebd83SDave Airlie track->textures[i].roundup_w = false; 1876513bcb46SDave Airlie tmp = (idx_value >> 27) & 0x7; 1877551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1878551ebd83SDave Airlie track->textures[i].roundup_h = false; 187940b4a759SMarek Olšák track->tex_dirty = true; 1880551ebd83SDave Airlie break; 1881551ebd83SDave Airlie case RADEON_PP_TXFORMAT_0: 1882551ebd83SDave Airlie case RADEON_PP_TXFORMAT_1: 1883551ebd83SDave Airlie case RADEON_PP_TXFORMAT_2: 1884551ebd83SDave Airlie i = (reg - RADEON_PP_TXFORMAT_0) / 24; 1885513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_NON_POWER2) { 1886551ebd83SDave Airlie track->textures[i].use_pitch = 1; 1887551ebd83SDave Airlie } else { 1888551ebd83SDave Airlie track->textures[i].use_pitch = 0; 1889513bcb46SDave Airlie track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK); 1890513bcb46SDave Airlie track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK); 1891551ebd83SDave Airlie } 1892513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE) 1893551ebd83SDave Airlie track->textures[i].tex_coord_type = 2; 1894513bcb46SDave Airlie switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) { 1895551ebd83SDave Airlie case RADEON_TXFORMAT_I8: 1896551ebd83SDave Airlie case RADEON_TXFORMAT_RGB332: 1897551ebd83SDave Airlie case RADEON_TXFORMAT_Y8: 1898551ebd83SDave Airlie track->textures[i].cpp = 1; 1899f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1900551ebd83SDave Airlie break; 1901551ebd83SDave Airlie case RADEON_TXFORMAT_AI88: 1902551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB1555: 1903551ebd83SDave Airlie case RADEON_TXFORMAT_RGB565: 1904551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB4444: 1905551ebd83SDave Airlie case RADEON_TXFORMAT_VYUY422: 1906551ebd83SDave Airlie case RADEON_TXFORMAT_YVYU422: 1907551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW16: 1908551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDV655: 1909551ebd83SDave Airlie case RADEON_TXFORMAT_DUDV88: 1910551ebd83SDave Airlie track->textures[i].cpp = 2; 1911f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1912551ebd83SDave Airlie break; 1913551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB8888: 1914551ebd83SDave Airlie case RADEON_TXFORMAT_RGBA8888: 1915551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW32: 1916551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDUV8888: 1917551ebd83SDave Airlie track->textures[i].cpp = 4; 1918f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1919551ebd83SDave Airlie break; 1920d785d78bSDave Airlie case RADEON_TXFORMAT_DXT1: 1921d785d78bSDave Airlie track->textures[i].cpp = 1; 1922d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_DXT1; 1923d785d78bSDave Airlie break; 1924d785d78bSDave Airlie case RADEON_TXFORMAT_DXT23: 1925d785d78bSDave Airlie case RADEON_TXFORMAT_DXT45: 1926d785d78bSDave Airlie track->textures[i].cpp = 1; 1927d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_DXT35; 1928d785d78bSDave Airlie break; 1929551ebd83SDave Airlie } 1930513bcb46SDave Airlie track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf); 1931513bcb46SDave Airlie track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf); 193240b4a759SMarek Olšák track->tex_dirty = true; 1933551ebd83SDave Airlie break; 1934551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_0: 1935551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_1: 1936551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_2: 1937513bcb46SDave Airlie tmp = idx_value; 1938551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_FACES_0) / 4; 1939551ebd83SDave Airlie for (face = 0; face < 4; face++) { 1940551ebd83SDave Airlie track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf); 1941551ebd83SDave Airlie track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf); 1942551ebd83SDave Airlie } 194340b4a759SMarek Olšák track->tex_dirty = true; 1944551ebd83SDave Airlie break; 1945771fe6b9SJerome Glisse default: 1946551ebd83SDave Airlie printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n", 1947551ebd83SDave Airlie reg, idx); 1948551ebd83SDave Airlie return -EINVAL; 1949771fe6b9SJerome Glisse } 1950771fe6b9SJerome Glisse return 0; 1951771fe6b9SJerome Glisse } 1952771fe6b9SJerome Glisse 1953068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p, 1954068a117cSJerome Glisse struct radeon_cs_packet *pkt, 19554c788679SJerome Glisse struct radeon_bo *robj) 1956068a117cSJerome Glisse { 1957068a117cSJerome Glisse unsigned idx; 1958513bcb46SDave Airlie u32 value; 1959068a117cSJerome Glisse idx = pkt->idx + 1; 1960513bcb46SDave Airlie value = radeon_get_ib_value(p, idx + 2); 19614c788679SJerome Glisse if ((value + 1) > radeon_bo_size(robj)) { 1962068a117cSJerome Glisse DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER " 1963068a117cSJerome Glisse "(need %u have %lu) !\n", 1964513bcb46SDave Airlie value + 1, 19654c788679SJerome Glisse radeon_bo_size(robj)); 1966068a117cSJerome Glisse return -EINVAL; 1967068a117cSJerome Glisse } 1968068a117cSJerome Glisse return 0; 1969068a117cSJerome Glisse } 1970068a117cSJerome Glisse 1971771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p, 1972771fe6b9SJerome Glisse struct radeon_cs_packet *pkt) 1973771fe6b9SJerome Glisse { 1974771fe6b9SJerome Glisse struct radeon_cs_reloc *reloc; 1975551ebd83SDave Airlie struct r100_cs_track *track; 1976771fe6b9SJerome Glisse unsigned idx; 1977771fe6b9SJerome Glisse volatile uint32_t *ib; 1978771fe6b9SJerome Glisse int r; 1979771fe6b9SJerome Glisse 1980f2e39221SJerome Glisse ib = p->ib.ptr; 1981771fe6b9SJerome Glisse idx = pkt->idx + 1; 1982551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1983771fe6b9SJerome Glisse switch (pkt->opcode) { 1984771fe6b9SJerome Glisse case PACKET3_3D_LOAD_VBPNTR: 1985513bcb46SDave Airlie r = r100_packet3_load_vbpntr(p, pkt, idx); 1986513bcb46SDave Airlie if (r) 1987771fe6b9SJerome Glisse return r; 1988771fe6b9SJerome Glisse break; 1989771fe6b9SJerome Glisse case PACKET3_INDX_BUFFER: 1990771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1991771fe6b9SJerome Glisse if (r) { 1992771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1993771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1994771fe6b9SJerome Glisse return r; 1995771fe6b9SJerome Glisse } 1996513bcb46SDave Airlie ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset); 1997068a117cSJerome Glisse r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj); 1998068a117cSJerome Glisse if (r) { 1999068a117cSJerome Glisse return r; 2000068a117cSJerome Glisse } 2001771fe6b9SJerome Glisse break; 2002771fe6b9SJerome Glisse case 0x23: 2003771fe6b9SJerome Glisse /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */ 2004771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 2005771fe6b9SJerome Glisse if (r) { 2006771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 2007771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 2008771fe6b9SJerome Glisse return r; 2009771fe6b9SJerome Glisse } 2010513bcb46SDave Airlie ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset); 2011551ebd83SDave Airlie track->num_arrays = 1; 2012513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2)); 2013551ebd83SDave Airlie 2014551ebd83SDave Airlie track->arrays[0].robj = reloc->robj; 2015551ebd83SDave Airlie track->arrays[0].esize = track->vtx_size; 2016551ebd83SDave Airlie 2017513bcb46SDave Airlie track->max_indx = radeon_get_ib_value(p, idx+1); 2018551ebd83SDave Airlie 2019513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx+3); 2020551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 2021551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 2022551ebd83SDave Airlie if (r) 2023551ebd83SDave Airlie return r; 2024771fe6b9SJerome Glisse break; 2025771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD: 2026513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) { 2027551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 2028551ebd83SDave Airlie return -EINVAL; 2029551ebd83SDave Airlie } 2030cf57fc7aSAlex Deucher track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0)); 2031513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 2032551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 2033551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 2034551ebd83SDave Airlie if (r) 2035551ebd83SDave Airlie return r; 2036551ebd83SDave Airlie break; 2037771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 2038771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD_2: 2039513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) { 2040551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 2041551ebd83SDave Airlie return -EINVAL; 2042551ebd83SDave Airlie } 2043513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 2044551ebd83SDave Airlie track->immd_dwords = pkt->count; 2045551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 2046551ebd83SDave Airlie if (r) 2047551ebd83SDave Airlie return r; 2048551ebd83SDave Airlie break; 2049771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 2050771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF_2: 2051513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 2052551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 2053551ebd83SDave Airlie if (r) 2054551ebd83SDave Airlie return r; 2055551ebd83SDave Airlie break; 2056771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 2057771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX_2: 2058513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 2059551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 2060551ebd83SDave Airlie if (r) 2061551ebd83SDave Airlie return r; 2062551ebd83SDave Airlie break; 2063771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 2064771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF: 2065513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 2066551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 2067551ebd83SDave Airlie if (r) 2068551ebd83SDave Airlie return r; 2069551ebd83SDave Airlie break; 2070771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 2071771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX: 2072513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 2073551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 2074551ebd83SDave Airlie if (r) 2075551ebd83SDave Airlie return r; 2076551ebd83SDave Airlie break; 2077771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 2078ab9e1f59SDave Airlie case PACKET3_3D_CLEAR_HIZ: 2079ab9e1f59SDave Airlie case PACKET3_3D_CLEAR_ZMASK: 2080ab9e1f59SDave Airlie if (p->rdev->hyperz_filp != p->filp) 2081ab9e1f59SDave Airlie return -EINVAL; 2082ab9e1f59SDave Airlie break; 2083771fe6b9SJerome Glisse case PACKET3_NOP: 2084771fe6b9SJerome Glisse break; 2085771fe6b9SJerome Glisse default: 2086771fe6b9SJerome Glisse DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode); 2087771fe6b9SJerome Glisse return -EINVAL; 2088771fe6b9SJerome Glisse } 2089771fe6b9SJerome Glisse return 0; 2090771fe6b9SJerome Glisse } 2091771fe6b9SJerome Glisse 2092771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p) 2093771fe6b9SJerome Glisse { 2094771fe6b9SJerome Glisse struct radeon_cs_packet pkt; 20959f022ddfSJerome Glisse struct r100_cs_track *track; 2096771fe6b9SJerome Glisse int r; 2097771fe6b9SJerome Glisse 20989f022ddfSJerome Glisse track = kzalloc(sizeof(*track), GFP_KERNEL); 2099ce067913SDan Carpenter if (!track) 2100ce067913SDan Carpenter return -ENOMEM; 21019f022ddfSJerome Glisse r100_cs_track_clear(p->rdev, track); 21029f022ddfSJerome Glisse p->track = track; 2103771fe6b9SJerome Glisse do { 2104771fe6b9SJerome Glisse r = r100_cs_packet_parse(p, &pkt, p->idx); 2105771fe6b9SJerome Glisse if (r) { 2106771fe6b9SJerome Glisse return r; 2107771fe6b9SJerome Glisse } 2108771fe6b9SJerome Glisse p->idx += pkt.count + 2; 2109771fe6b9SJerome Glisse switch (pkt.type) { 2110771fe6b9SJerome Glisse case PACKET_TYPE0: 2111551ebd83SDave Airlie if (p->rdev->family >= CHIP_R200) 2112551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 2113551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 2114551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 2115551ebd83SDave Airlie &r200_packet0_check); 2116551ebd83SDave Airlie else 2117551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 2118551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 2119551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 2120551ebd83SDave Airlie &r100_packet0_check); 2121771fe6b9SJerome Glisse break; 2122771fe6b9SJerome Glisse case PACKET_TYPE2: 2123771fe6b9SJerome Glisse break; 2124771fe6b9SJerome Glisse case PACKET_TYPE3: 2125771fe6b9SJerome Glisse r = r100_packet3_check(p, &pkt); 2126771fe6b9SJerome Glisse break; 2127771fe6b9SJerome Glisse default: 2128771fe6b9SJerome Glisse DRM_ERROR("Unknown packet type %d !\n", 2129771fe6b9SJerome Glisse pkt.type); 2130771fe6b9SJerome Glisse return -EINVAL; 2131771fe6b9SJerome Glisse } 2132771fe6b9SJerome Glisse if (r) { 2133771fe6b9SJerome Glisse return r; 2134771fe6b9SJerome Glisse } 2135771fe6b9SJerome Glisse } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw); 2136771fe6b9SJerome Glisse return 0; 2137771fe6b9SJerome Glisse } 2138771fe6b9SJerome Glisse 21390242f74dSAlex Deucher static void r100_cs_track_texture_print(struct r100_cs_track_texture *t) 21400242f74dSAlex Deucher { 21410242f74dSAlex Deucher DRM_ERROR("pitch %d\n", t->pitch); 21420242f74dSAlex Deucher DRM_ERROR("use_pitch %d\n", t->use_pitch); 21430242f74dSAlex Deucher DRM_ERROR("width %d\n", t->width); 21440242f74dSAlex Deucher DRM_ERROR("width_11 %d\n", t->width_11); 21450242f74dSAlex Deucher DRM_ERROR("height %d\n", t->height); 21460242f74dSAlex Deucher DRM_ERROR("height_11 %d\n", t->height_11); 21470242f74dSAlex Deucher DRM_ERROR("num levels %d\n", t->num_levels); 21480242f74dSAlex Deucher DRM_ERROR("depth %d\n", t->txdepth); 21490242f74dSAlex Deucher DRM_ERROR("bpp %d\n", t->cpp); 21500242f74dSAlex Deucher DRM_ERROR("coordinate type %d\n", t->tex_coord_type); 21510242f74dSAlex Deucher DRM_ERROR("width round to power of 2 %d\n", t->roundup_w); 21520242f74dSAlex Deucher DRM_ERROR("height round to power of 2 %d\n", t->roundup_h); 21530242f74dSAlex Deucher DRM_ERROR("compress format %d\n", t->compress_format); 21540242f74dSAlex Deucher } 21550242f74dSAlex Deucher 21560242f74dSAlex Deucher static int r100_track_compress_size(int compress_format, int w, int h) 21570242f74dSAlex Deucher { 21580242f74dSAlex Deucher int block_width, block_height, block_bytes; 21590242f74dSAlex Deucher int wblocks, hblocks; 21600242f74dSAlex Deucher int min_wblocks; 21610242f74dSAlex Deucher int sz; 21620242f74dSAlex Deucher 21630242f74dSAlex Deucher block_width = 4; 21640242f74dSAlex Deucher block_height = 4; 21650242f74dSAlex Deucher 21660242f74dSAlex Deucher switch (compress_format) { 21670242f74dSAlex Deucher case R100_TRACK_COMP_DXT1: 21680242f74dSAlex Deucher block_bytes = 8; 21690242f74dSAlex Deucher min_wblocks = 4; 21700242f74dSAlex Deucher break; 21710242f74dSAlex Deucher default: 21720242f74dSAlex Deucher case R100_TRACK_COMP_DXT35: 21730242f74dSAlex Deucher block_bytes = 16; 21740242f74dSAlex Deucher min_wblocks = 2; 21750242f74dSAlex Deucher break; 21760242f74dSAlex Deucher } 21770242f74dSAlex Deucher 21780242f74dSAlex Deucher hblocks = (h + block_height - 1) / block_height; 21790242f74dSAlex Deucher wblocks = (w + block_width - 1) / block_width; 21800242f74dSAlex Deucher if (wblocks < min_wblocks) 21810242f74dSAlex Deucher wblocks = min_wblocks; 21820242f74dSAlex Deucher sz = wblocks * hblocks * block_bytes; 21830242f74dSAlex Deucher return sz; 21840242f74dSAlex Deucher } 21850242f74dSAlex Deucher 21860242f74dSAlex Deucher static int r100_cs_track_cube(struct radeon_device *rdev, 21870242f74dSAlex Deucher struct r100_cs_track *track, unsigned idx) 21880242f74dSAlex Deucher { 21890242f74dSAlex Deucher unsigned face, w, h; 21900242f74dSAlex Deucher struct radeon_bo *cube_robj; 21910242f74dSAlex Deucher unsigned long size; 21920242f74dSAlex Deucher unsigned compress_format = track->textures[idx].compress_format; 21930242f74dSAlex Deucher 21940242f74dSAlex Deucher for (face = 0; face < 5; face++) { 21950242f74dSAlex Deucher cube_robj = track->textures[idx].cube_info[face].robj; 21960242f74dSAlex Deucher w = track->textures[idx].cube_info[face].width; 21970242f74dSAlex Deucher h = track->textures[idx].cube_info[face].height; 21980242f74dSAlex Deucher 21990242f74dSAlex Deucher if (compress_format) { 22000242f74dSAlex Deucher size = r100_track_compress_size(compress_format, w, h); 22010242f74dSAlex Deucher } else 22020242f74dSAlex Deucher size = w * h; 22030242f74dSAlex Deucher size *= track->textures[idx].cpp; 22040242f74dSAlex Deucher 22050242f74dSAlex Deucher size += track->textures[idx].cube_info[face].offset; 22060242f74dSAlex Deucher 22070242f74dSAlex Deucher if (size > radeon_bo_size(cube_robj)) { 22080242f74dSAlex Deucher DRM_ERROR("Cube texture offset greater than object size %lu %lu\n", 22090242f74dSAlex Deucher size, radeon_bo_size(cube_robj)); 22100242f74dSAlex Deucher r100_cs_track_texture_print(&track->textures[idx]); 22110242f74dSAlex Deucher return -1; 22120242f74dSAlex Deucher } 22130242f74dSAlex Deucher } 22140242f74dSAlex Deucher return 0; 22150242f74dSAlex Deucher } 22160242f74dSAlex Deucher 22170242f74dSAlex Deucher static int r100_cs_track_texture_check(struct radeon_device *rdev, 22180242f74dSAlex Deucher struct r100_cs_track *track) 22190242f74dSAlex Deucher { 22200242f74dSAlex Deucher struct radeon_bo *robj; 22210242f74dSAlex Deucher unsigned long size; 22220242f74dSAlex Deucher unsigned u, i, w, h, d; 22230242f74dSAlex Deucher int ret; 22240242f74dSAlex Deucher 22250242f74dSAlex Deucher for (u = 0; u < track->num_texture; u++) { 22260242f74dSAlex Deucher if (!track->textures[u].enabled) 22270242f74dSAlex Deucher continue; 22280242f74dSAlex Deucher if (track->textures[u].lookup_disable) 22290242f74dSAlex Deucher continue; 22300242f74dSAlex Deucher robj = track->textures[u].robj; 22310242f74dSAlex Deucher if (robj == NULL) { 22320242f74dSAlex Deucher DRM_ERROR("No texture bound to unit %u\n", u); 22330242f74dSAlex Deucher return -EINVAL; 22340242f74dSAlex Deucher } 22350242f74dSAlex Deucher size = 0; 22360242f74dSAlex Deucher for (i = 0; i <= track->textures[u].num_levels; i++) { 22370242f74dSAlex Deucher if (track->textures[u].use_pitch) { 22380242f74dSAlex Deucher if (rdev->family < CHIP_R300) 22390242f74dSAlex Deucher w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i); 22400242f74dSAlex Deucher else 22410242f74dSAlex Deucher w = track->textures[u].pitch / (1 << i); 22420242f74dSAlex Deucher } else { 22430242f74dSAlex Deucher w = track->textures[u].width; 22440242f74dSAlex Deucher if (rdev->family >= CHIP_RV515) 22450242f74dSAlex Deucher w |= track->textures[u].width_11; 22460242f74dSAlex Deucher w = w / (1 << i); 22470242f74dSAlex Deucher if (track->textures[u].roundup_w) 22480242f74dSAlex Deucher w = roundup_pow_of_two(w); 22490242f74dSAlex Deucher } 22500242f74dSAlex Deucher h = track->textures[u].height; 22510242f74dSAlex Deucher if (rdev->family >= CHIP_RV515) 22520242f74dSAlex Deucher h |= track->textures[u].height_11; 22530242f74dSAlex Deucher h = h / (1 << i); 22540242f74dSAlex Deucher if (track->textures[u].roundup_h) 22550242f74dSAlex Deucher h = roundup_pow_of_two(h); 22560242f74dSAlex Deucher if (track->textures[u].tex_coord_type == 1) { 22570242f74dSAlex Deucher d = (1 << track->textures[u].txdepth) / (1 << i); 22580242f74dSAlex Deucher if (!d) 22590242f74dSAlex Deucher d = 1; 22600242f74dSAlex Deucher } else { 22610242f74dSAlex Deucher d = 1; 22620242f74dSAlex Deucher } 22630242f74dSAlex Deucher if (track->textures[u].compress_format) { 22640242f74dSAlex Deucher 22650242f74dSAlex Deucher size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d; 22660242f74dSAlex Deucher /* compressed textures are block based */ 22670242f74dSAlex Deucher } else 22680242f74dSAlex Deucher size += w * h * d; 22690242f74dSAlex Deucher } 22700242f74dSAlex Deucher size *= track->textures[u].cpp; 22710242f74dSAlex Deucher 22720242f74dSAlex Deucher switch (track->textures[u].tex_coord_type) { 22730242f74dSAlex Deucher case 0: 22740242f74dSAlex Deucher case 1: 22750242f74dSAlex Deucher break; 22760242f74dSAlex Deucher case 2: 22770242f74dSAlex Deucher if (track->separate_cube) { 22780242f74dSAlex Deucher ret = r100_cs_track_cube(rdev, track, u); 22790242f74dSAlex Deucher if (ret) 22800242f74dSAlex Deucher return ret; 22810242f74dSAlex Deucher } else 22820242f74dSAlex Deucher size *= 6; 22830242f74dSAlex Deucher break; 22840242f74dSAlex Deucher default: 22850242f74dSAlex Deucher DRM_ERROR("Invalid texture coordinate type %u for unit " 22860242f74dSAlex Deucher "%u\n", track->textures[u].tex_coord_type, u); 22870242f74dSAlex Deucher return -EINVAL; 22880242f74dSAlex Deucher } 22890242f74dSAlex Deucher if (size > radeon_bo_size(robj)) { 22900242f74dSAlex Deucher DRM_ERROR("Texture of unit %u needs %lu bytes but is " 22910242f74dSAlex Deucher "%lu\n", u, size, radeon_bo_size(robj)); 22920242f74dSAlex Deucher r100_cs_track_texture_print(&track->textures[u]); 22930242f74dSAlex Deucher return -EINVAL; 22940242f74dSAlex Deucher } 22950242f74dSAlex Deucher } 22960242f74dSAlex Deucher return 0; 22970242f74dSAlex Deucher } 22980242f74dSAlex Deucher 22990242f74dSAlex Deucher int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track) 23000242f74dSAlex Deucher { 23010242f74dSAlex Deucher unsigned i; 23020242f74dSAlex Deucher unsigned long size; 23030242f74dSAlex Deucher unsigned prim_walk; 23040242f74dSAlex Deucher unsigned nverts; 23050242f74dSAlex Deucher unsigned num_cb = track->cb_dirty ? track->num_cb : 0; 23060242f74dSAlex Deucher 23070242f74dSAlex Deucher if (num_cb && !track->zb_cb_clear && !track->color_channel_mask && 23080242f74dSAlex Deucher !track->blend_read_enable) 23090242f74dSAlex Deucher num_cb = 0; 23100242f74dSAlex Deucher 23110242f74dSAlex Deucher for (i = 0; i < num_cb; i++) { 23120242f74dSAlex Deucher if (track->cb[i].robj == NULL) { 23130242f74dSAlex Deucher DRM_ERROR("[drm] No buffer for color buffer %d !\n", i); 23140242f74dSAlex Deucher return -EINVAL; 23150242f74dSAlex Deucher } 23160242f74dSAlex Deucher size = track->cb[i].pitch * track->cb[i].cpp * track->maxy; 23170242f74dSAlex Deucher size += track->cb[i].offset; 23180242f74dSAlex Deucher if (size > radeon_bo_size(track->cb[i].robj)) { 23190242f74dSAlex Deucher DRM_ERROR("[drm] Buffer too small for color buffer %d " 23200242f74dSAlex Deucher "(need %lu have %lu) !\n", i, size, 23210242f74dSAlex Deucher radeon_bo_size(track->cb[i].robj)); 23220242f74dSAlex Deucher DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n", 23230242f74dSAlex Deucher i, track->cb[i].pitch, track->cb[i].cpp, 23240242f74dSAlex Deucher track->cb[i].offset, track->maxy); 23250242f74dSAlex Deucher return -EINVAL; 23260242f74dSAlex Deucher } 23270242f74dSAlex Deucher } 23280242f74dSAlex Deucher track->cb_dirty = false; 23290242f74dSAlex Deucher 23300242f74dSAlex Deucher if (track->zb_dirty && track->z_enabled) { 23310242f74dSAlex Deucher if (track->zb.robj == NULL) { 23320242f74dSAlex Deucher DRM_ERROR("[drm] No buffer for z buffer !\n"); 23330242f74dSAlex Deucher return -EINVAL; 23340242f74dSAlex Deucher } 23350242f74dSAlex Deucher size = track->zb.pitch * track->zb.cpp * track->maxy; 23360242f74dSAlex Deucher size += track->zb.offset; 23370242f74dSAlex Deucher if (size > radeon_bo_size(track->zb.robj)) { 23380242f74dSAlex Deucher DRM_ERROR("[drm] Buffer too small for z buffer " 23390242f74dSAlex Deucher "(need %lu have %lu) !\n", size, 23400242f74dSAlex Deucher radeon_bo_size(track->zb.robj)); 23410242f74dSAlex Deucher DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n", 23420242f74dSAlex Deucher track->zb.pitch, track->zb.cpp, 23430242f74dSAlex Deucher track->zb.offset, track->maxy); 23440242f74dSAlex Deucher return -EINVAL; 23450242f74dSAlex Deucher } 23460242f74dSAlex Deucher } 23470242f74dSAlex Deucher track->zb_dirty = false; 23480242f74dSAlex Deucher 23490242f74dSAlex Deucher if (track->aa_dirty && track->aaresolve) { 23500242f74dSAlex Deucher if (track->aa.robj == NULL) { 23510242f74dSAlex Deucher DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i); 23520242f74dSAlex Deucher return -EINVAL; 23530242f74dSAlex Deucher } 23540242f74dSAlex Deucher /* I believe the format comes from colorbuffer0. */ 23550242f74dSAlex Deucher size = track->aa.pitch * track->cb[0].cpp * track->maxy; 23560242f74dSAlex Deucher size += track->aa.offset; 23570242f74dSAlex Deucher if (size > radeon_bo_size(track->aa.robj)) { 23580242f74dSAlex Deucher DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d " 23590242f74dSAlex Deucher "(need %lu have %lu) !\n", i, size, 23600242f74dSAlex Deucher radeon_bo_size(track->aa.robj)); 23610242f74dSAlex Deucher DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n", 23620242f74dSAlex Deucher i, track->aa.pitch, track->cb[0].cpp, 23630242f74dSAlex Deucher track->aa.offset, track->maxy); 23640242f74dSAlex Deucher return -EINVAL; 23650242f74dSAlex Deucher } 23660242f74dSAlex Deucher } 23670242f74dSAlex Deucher track->aa_dirty = false; 23680242f74dSAlex Deucher 23690242f74dSAlex Deucher prim_walk = (track->vap_vf_cntl >> 4) & 0x3; 23700242f74dSAlex Deucher if (track->vap_vf_cntl & (1 << 14)) { 23710242f74dSAlex Deucher nverts = track->vap_alt_nverts; 23720242f74dSAlex Deucher } else { 23730242f74dSAlex Deucher nverts = (track->vap_vf_cntl >> 16) & 0xFFFF; 23740242f74dSAlex Deucher } 23750242f74dSAlex Deucher switch (prim_walk) { 23760242f74dSAlex Deucher case 1: 23770242f74dSAlex Deucher for (i = 0; i < track->num_arrays; i++) { 23780242f74dSAlex Deucher size = track->arrays[i].esize * track->max_indx * 4; 23790242f74dSAlex Deucher if (track->arrays[i].robj == NULL) { 23800242f74dSAlex Deucher DRM_ERROR("(PW %u) Vertex array %u no buffer " 23810242f74dSAlex Deucher "bound\n", prim_walk, i); 23820242f74dSAlex Deucher return -EINVAL; 23830242f74dSAlex Deucher } 23840242f74dSAlex Deucher if (size > radeon_bo_size(track->arrays[i].robj)) { 23850242f74dSAlex Deucher dev_err(rdev->dev, "(PW %u) Vertex array %u " 23860242f74dSAlex Deucher "need %lu dwords have %lu dwords\n", 23870242f74dSAlex Deucher prim_walk, i, size >> 2, 23880242f74dSAlex Deucher radeon_bo_size(track->arrays[i].robj) 23890242f74dSAlex Deucher >> 2); 23900242f74dSAlex Deucher DRM_ERROR("Max indices %u\n", track->max_indx); 23910242f74dSAlex Deucher return -EINVAL; 23920242f74dSAlex Deucher } 23930242f74dSAlex Deucher } 23940242f74dSAlex Deucher break; 23950242f74dSAlex Deucher case 2: 23960242f74dSAlex Deucher for (i = 0; i < track->num_arrays; i++) { 23970242f74dSAlex Deucher size = track->arrays[i].esize * (nverts - 1) * 4; 23980242f74dSAlex Deucher if (track->arrays[i].robj == NULL) { 23990242f74dSAlex Deucher DRM_ERROR("(PW %u) Vertex array %u no buffer " 24000242f74dSAlex Deucher "bound\n", prim_walk, i); 24010242f74dSAlex Deucher return -EINVAL; 24020242f74dSAlex Deucher } 24030242f74dSAlex Deucher if (size > radeon_bo_size(track->arrays[i].robj)) { 24040242f74dSAlex Deucher dev_err(rdev->dev, "(PW %u) Vertex array %u " 24050242f74dSAlex Deucher "need %lu dwords have %lu dwords\n", 24060242f74dSAlex Deucher prim_walk, i, size >> 2, 24070242f74dSAlex Deucher radeon_bo_size(track->arrays[i].robj) 24080242f74dSAlex Deucher >> 2); 24090242f74dSAlex Deucher return -EINVAL; 24100242f74dSAlex Deucher } 24110242f74dSAlex Deucher } 24120242f74dSAlex Deucher break; 24130242f74dSAlex Deucher case 3: 24140242f74dSAlex Deucher size = track->vtx_size * nverts; 24150242f74dSAlex Deucher if (size != track->immd_dwords) { 24160242f74dSAlex Deucher DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n", 24170242f74dSAlex Deucher track->immd_dwords, size); 24180242f74dSAlex Deucher DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n", 24190242f74dSAlex Deucher nverts, track->vtx_size); 24200242f74dSAlex Deucher return -EINVAL; 24210242f74dSAlex Deucher } 24220242f74dSAlex Deucher break; 24230242f74dSAlex Deucher default: 24240242f74dSAlex Deucher DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n", 24250242f74dSAlex Deucher prim_walk); 24260242f74dSAlex Deucher return -EINVAL; 24270242f74dSAlex Deucher } 24280242f74dSAlex Deucher 24290242f74dSAlex Deucher if (track->tex_dirty) { 24300242f74dSAlex Deucher track->tex_dirty = false; 24310242f74dSAlex Deucher return r100_cs_track_texture_check(rdev, track); 24320242f74dSAlex Deucher } 24330242f74dSAlex Deucher return 0; 24340242f74dSAlex Deucher } 24350242f74dSAlex Deucher 24360242f74dSAlex Deucher void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track) 24370242f74dSAlex Deucher { 24380242f74dSAlex Deucher unsigned i, face; 24390242f74dSAlex Deucher 24400242f74dSAlex Deucher track->cb_dirty = true; 24410242f74dSAlex Deucher track->zb_dirty = true; 24420242f74dSAlex Deucher track->tex_dirty = true; 24430242f74dSAlex Deucher track->aa_dirty = true; 24440242f74dSAlex Deucher 24450242f74dSAlex Deucher if (rdev->family < CHIP_R300) { 24460242f74dSAlex Deucher track->num_cb = 1; 24470242f74dSAlex Deucher if (rdev->family <= CHIP_RS200) 24480242f74dSAlex Deucher track->num_texture = 3; 24490242f74dSAlex Deucher else 24500242f74dSAlex Deucher track->num_texture = 6; 24510242f74dSAlex Deucher track->maxy = 2048; 24520242f74dSAlex Deucher track->separate_cube = 1; 24530242f74dSAlex Deucher } else { 24540242f74dSAlex Deucher track->num_cb = 4; 24550242f74dSAlex Deucher track->num_texture = 16; 24560242f74dSAlex Deucher track->maxy = 4096; 24570242f74dSAlex Deucher track->separate_cube = 0; 24580242f74dSAlex Deucher track->aaresolve = false; 24590242f74dSAlex Deucher track->aa.robj = NULL; 24600242f74dSAlex Deucher } 24610242f74dSAlex Deucher 24620242f74dSAlex Deucher for (i = 0; i < track->num_cb; i++) { 24630242f74dSAlex Deucher track->cb[i].robj = NULL; 24640242f74dSAlex Deucher track->cb[i].pitch = 8192; 24650242f74dSAlex Deucher track->cb[i].cpp = 16; 24660242f74dSAlex Deucher track->cb[i].offset = 0; 24670242f74dSAlex Deucher } 24680242f74dSAlex Deucher track->z_enabled = true; 24690242f74dSAlex Deucher track->zb.robj = NULL; 24700242f74dSAlex Deucher track->zb.pitch = 8192; 24710242f74dSAlex Deucher track->zb.cpp = 4; 24720242f74dSAlex Deucher track->zb.offset = 0; 24730242f74dSAlex Deucher track->vtx_size = 0x7F; 24740242f74dSAlex Deucher track->immd_dwords = 0xFFFFFFFFUL; 24750242f74dSAlex Deucher track->num_arrays = 11; 24760242f74dSAlex Deucher track->max_indx = 0x00FFFFFFUL; 24770242f74dSAlex Deucher for (i = 0; i < track->num_arrays; i++) { 24780242f74dSAlex Deucher track->arrays[i].robj = NULL; 24790242f74dSAlex Deucher track->arrays[i].esize = 0x7F; 24800242f74dSAlex Deucher } 24810242f74dSAlex Deucher for (i = 0; i < track->num_texture; i++) { 24820242f74dSAlex Deucher track->textures[i].compress_format = R100_TRACK_COMP_NONE; 24830242f74dSAlex Deucher track->textures[i].pitch = 16536; 24840242f74dSAlex Deucher track->textures[i].width = 16536; 24850242f74dSAlex Deucher track->textures[i].height = 16536; 24860242f74dSAlex Deucher track->textures[i].width_11 = 1 << 11; 24870242f74dSAlex Deucher track->textures[i].height_11 = 1 << 11; 24880242f74dSAlex Deucher track->textures[i].num_levels = 12; 24890242f74dSAlex Deucher if (rdev->family <= CHIP_RS200) { 24900242f74dSAlex Deucher track->textures[i].tex_coord_type = 0; 24910242f74dSAlex Deucher track->textures[i].txdepth = 0; 24920242f74dSAlex Deucher } else { 24930242f74dSAlex Deucher track->textures[i].txdepth = 16; 24940242f74dSAlex Deucher track->textures[i].tex_coord_type = 1; 24950242f74dSAlex Deucher } 24960242f74dSAlex Deucher track->textures[i].cpp = 64; 24970242f74dSAlex Deucher track->textures[i].robj = NULL; 24980242f74dSAlex Deucher /* CS IB emission code makes sure texture unit are disabled */ 24990242f74dSAlex Deucher track->textures[i].enabled = false; 25000242f74dSAlex Deucher track->textures[i].lookup_disable = false; 25010242f74dSAlex Deucher track->textures[i].roundup_w = true; 25020242f74dSAlex Deucher track->textures[i].roundup_h = true; 25030242f74dSAlex Deucher if (track->separate_cube) 25040242f74dSAlex Deucher for (face = 0; face < 5; face++) { 25050242f74dSAlex Deucher track->textures[i].cube_info[face].robj = NULL; 25060242f74dSAlex Deucher track->textures[i].cube_info[face].width = 16536; 25070242f74dSAlex Deucher track->textures[i].cube_info[face].height = 16536; 25080242f74dSAlex Deucher track->textures[i].cube_info[face].offset = 0; 25090242f74dSAlex Deucher } 25100242f74dSAlex Deucher } 25110242f74dSAlex Deucher } 2512771fe6b9SJerome Glisse 2513771fe6b9SJerome Glisse /* 2514771fe6b9SJerome Glisse * Global GPU functions 2515771fe6b9SJerome Glisse */ 2516771fe6b9SJerome Glisse void r100_errata(struct radeon_device *rdev) 2517771fe6b9SJerome Glisse { 2518771fe6b9SJerome Glisse rdev->pll_errata = 0; 2519771fe6b9SJerome Glisse 2520771fe6b9SJerome Glisse if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) { 2521771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS; 2522771fe6b9SJerome Glisse } 2523771fe6b9SJerome Glisse 2524771fe6b9SJerome Glisse if (rdev->family == CHIP_RV100 || 2525771fe6b9SJerome Glisse rdev->family == CHIP_RS100 || 2526771fe6b9SJerome Glisse rdev->family == CHIP_RS200) { 2527771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY; 2528771fe6b9SJerome Glisse } 2529771fe6b9SJerome Glisse } 2530771fe6b9SJerome Glisse 2531771fe6b9SJerome Glisse /* Wait for vertical sync on primary CRTC */ 2532771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync(struct radeon_device *rdev) 2533771fe6b9SJerome Glisse { 2534771fe6b9SJerome Glisse uint32_t crtc_gen_cntl, tmp; 2535771fe6b9SJerome Glisse int i; 2536771fe6b9SJerome Glisse 2537771fe6b9SJerome Glisse crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL); 2538771fe6b9SJerome Glisse if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) || 2539771fe6b9SJerome Glisse !(crtc_gen_cntl & RADEON_CRTC_EN)) { 2540771fe6b9SJerome Glisse return; 2541771fe6b9SJerome Glisse } 2542771fe6b9SJerome Glisse /* Clear the CRTC_VBLANK_SAVE bit */ 2543771fe6b9SJerome Glisse WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR); 2544771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2545771fe6b9SJerome Glisse tmp = RREG32(RADEON_CRTC_STATUS); 2546771fe6b9SJerome Glisse if (tmp & RADEON_CRTC_VBLANK_SAVE) { 2547771fe6b9SJerome Glisse return; 2548771fe6b9SJerome Glisse } 2549771fe6b9SJerome Glisse DRM_UDELAY(1); 2550771fe6b9SJerome Glisse } 2551771fe6b9SJerome Glisse } 2552771fe6b9SJerome Glisse 2553771fe6b9SJerome Glisse /* Wait for vertical sync on secondary CRTC */ 2554771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync2(struct radeon_device *rdev) 2555771fe6b9SJerome Glisse { 2556771fe6b9SJerome Glisse uint32_t crtc2_gen_cntl, tmp; 2557771fe6b9SJerome Glisse int i; 2558771fe6b9SJerome Glisse 2559771fe6b9SJerome Glisse crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL); 2560771fe6b9SJerome Glisse if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) || 2561771fe6b9SJerome Glisse !(crtc2_gen_cntl & RADEON_CRTC2_EN)) 2562771fe6b9SJerome Glisse return; 2563771fe6b9SJerome Glisse 2564771fe6b9SJerome Glisse /* Clear the CRTC_VBLANK_SAVE bit */ 2565771fe6b9SJerome Glisse WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR); 2566771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2567771fe6b9SJerome Glisse tmp = RREG32(RADEON_CRTC2_STATUS); 2568771fe6b9SJerome Glisse if (tmp & RADEON_CRTC2_VBLANK_SAVE) { 2569771fe6b9SJerome Glisse return; 2570771fe6b9SJerome Glisse } 2571771fe6b9SJerome Glisse DRM_UDELAY(1); 2572771fe6b9SJerome Glisse } 2573771fe6b9SJerome Glisse } 2574771fe6b9SJerome Glisse 2575771fe6b9SJerome Glisse int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n) 2576771fe6b9SJerome Glisse { 2577771fe6b9SJerome Glisse unsigned i; 2578771fe6b9SJerome Glisse uint32_t tmp; 2579771fe6b9SJerome Glisse 2580771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2581771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK; 2582771fe6b9SJerome Glisse if (tmp >= n) { 2583771fe6b9SJerome Glisse return 0; 2584771fe6b9SJerome Glisse } 2585771fe6b9SJerome Glisse DRM_UDELAY(1); 2586771fe6b9SJerome Glisse } 2587771fe6b9SJerome Glisse return -1; 2588771fe6b9SJerome Glisse } 2589771fe6b9SJerome Glisse 2590771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev) 2591771fe6b9SJerome Glisse { 2592771fe6b9SJerome Glisse unsigned i; 2593771fe6b9SJerome Glisse uint32_t tmp; 2594771fe6b9SJerome Glisse 2595771fe6b9SJerome Glisse if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) { 2596771fe6b9SJerome Glisse printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !" 2597771fe6b9SJerome Glisse " Bad things might happen.\n"); 2598771fe6b9SJerome Glisse } 2599771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2600771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS); 26014612dc97SAlex Deucher if (!(tmp & RADEON_RBBM_ACTIVE)) { 2602771fe6b9SJerome Glisse return 0; 2603771fe6b9SJerome Glisse } 2604771fe6b9SJerome Glisse DRM_UDELAY(1); 2605771fe6b9SJerome Glisse } 2606771fe6b9SJerome Glisse return -1; 2607771fe6b9SJerome Glisse } 2608771fe6b9SJerome Glisse 2609771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev) 2610771fe6b9SJerome Glisse { 2611771fe6b9SJerome Glisse unsigned i; 2612771fe6b9SJerome Glisse uint32_t tmp; 2613771fe6b9SJerome Glisse 2614771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2615771fe6b9SJerome Glisse /* read MC_STATUS */ 26164612dc97SAlex Deucher tmp = RREG32(RADEON_MC_STATUS); 26174612dc97SAlex Deucher if (tmp & RADEON_MC_IDLE) { 2618771fe6b9SJerome Glisse return 0; 2619771fe6b9SJerome Glisse } 2620771fe6b9SJerome Glisse DRM_UDELAY(1); 2621771fe6b9SJerome Glisse } 2622771fe6b9SJerome Glisse return -1; 2623771fe6b9SJerome Glisse } 2624771fe6b9SJerome Glisse 2625e32eb50dSChristian König bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring) 2626771fe6b9SJerome Glisse { 2627225758d8SJerome Glisse u32 rbbm_status; 2628771fe6b9SJerome Glisse 2629225758d8SJerome Glisse rbbm_status = RREG32(R_000E40_RBBM_STATUS); 2630225758d8SJerome Glisse if (!G_000E40_GUI_ACTIVE(rbbm_status)) { 2631069211e5SChristian König radeon_ring_lockup_update(ring); 2632225758d8SJerome Glisse return false; 2633225758d8SJerome Glisse } 2634225758d8SJerome Glisse /* force CP activities */ 26357b9ef16bSChristian König radeon_ring_force_activity(rdev, ring); 2636069211e5SChristian König return radeon_ring_test_lockup(rdev, ring); 2637225758d8SJerome Glisse } 2638225758d8SJerome Glisse 263974da01dcSAlex Deucher /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */ 264074da01dcSAlex Deucher void r100_enable_bm(struct radeon_device *rdev) 264174da01dcSAlex Deucher { 264274da01dcSAlex Deucher uint32_t tmp; 264374da01dcSAlex Deucher /* Enable bus mastering */ 264474da01dcSAlex Deucher tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS; 264574da01dcSAlex Deucher WREG32(RADEON_BUS_CNTL, tmp); 264674da01dcSAlex Deucher } 264774da01dcSAlex Deucher 264890aca4d2SJerome Glisse void r100_bm_disable(struct radeon_device *rdev) 264990aca4d2SJerome Glisse { 265090aca4d2SJerome Glisse u32 tmp; 265190aca4d2SJerome Glisse 265290aca4d2SJerome Glisse /* disable bus mastering */ 265390aca4d2SJerome Glisse tmp = RREG32(R_000030_BUS_CNTL); 265490aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044); 2655771fe6b9SJerome Glisse mdelay(1); 265690aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042); 265790aca4d2SJerome Glisse mdelay(1); 265890aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040); 265990aca4d2SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 266090aca4d2SJerome Glisse mdelay(1); 2661642ce525SMichel Dänzer pci_clear_master(rdev->pdev); 266290aca4d2SJerome Glisse mdelay(1); 266390aca4d2SJerome Glisse } 266490aca4d2SJerome Glisse 2665a2d07b74SJerome Glisse int r100_asic_reset(struct radeon_device *rdev) 2666771fe6b9SJerome Glisse { 266790aca4d2SJerome Glisse struct r100_mc_save save; 266890aca4d2SJerome Glisse u32 status, tmp; 266925b2ec5bSAlex Deucher int ret = 0; 2670771fe6b9SJerome Glisse 267190aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 267290aca4d2SJerome Glisse if (!G_000E40_GUI_ACTIVE(status)) { 2673771fe6b9SJerome Glisse return 0; 2674771fe6b9SJerome Glisse } 267525b2ec5bSAlex Deucher r100_mc_stop(rdev, &save); 267690aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 267790aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 267890aca4d2SJerome Glisse /* stop CP */ 267990aca4d2SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 268090aca4d2SJerome Glisse tmp = RREG32(RADEON_CP_RB_CNTL); 268190aca4d2SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA); 268290aca4d2SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 268390aca4d2SJerome Glisse WREG32(RADEON_CP_RB_WPTR, 0); 268490aca4d2SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 268590aca4d2SJerome Glisse /* save PCI state */ 268690aca4d2SJerome Glisse pci_save_state(rdev->pdev); 268790aca4d2SJerome Glisse /* disable bus mastering */ 268890aca4d2SJerome Glisse r100_bm_disable(rdev); 268990aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) | 269090aca4d2SJerome Glisse S_0000F0_SOFT_RESET_RE(1) | 269190aca4d2SJerome Glisse S_0000F0_SOFT_RESET_PP(1) | 269290aca4d2SJerome Glisse S_0000F0_SOFT_RESET_RB(1)); 269390aca4d2SJerome Glisse RREG32(R_0000F0_RBBM_SOFT_RESET); 269490aca4d2SJerome Glisse mdelay(500); 269590aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 269690aca4d2SJerome Glisse mdelay(1); 269790aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 269890aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 2699771fe6b9SJerome Glisse /* reset CP */ 270090aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1)); 270190aca4d2SJerome Glisse RREG32(R_0000F0_RBBM_SOFT_RESET); 270290aca4d2SJerome Glisse mdelay(500); 270390aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 270490aca4d2SJerome Glisse mdelay(1); 270590aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 270690aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 270790aca4d2SJerome Glisse /* restore PCI & busmastering */ 270890aca4d2SJerome Glisse pci_restore_state(rdev->pdev); 270990aca4d2SJerome Glisse r100_enable_bm(rdev); 2710771fe6b9SJerome Glisse /* Check if GPU is idle */ 271190aca4d2SJerome Glisse if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) || 271290aca4d2SJerome Glisse G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) { 271390aca4d2SJerome Glisse dev_err(rdev->dev, "failed to reset GPU\n"); 271425b2ec5bSAlex Deucher ret = -1; 271525b2ec5bSAlex Deucher } else 271690aca4d2SJerome Glisse dev_info(rdev->dev, "GPU reset succeed\n"); 271725b2ec5bSAlex Deucher r100_mc_resume(rdev, &save); 271825b2ec5bSAlex Deucher return ret; 2719771fe6b9SJerome Glisse } 2720771fe6b9SJerome Glisse 272192cde00cSAlex Deucher void r100_set_common_regs(struct radeon_device *rdev) 272292cde00cSAlex Deucher { 27232739d49cSAlex Deucher struct drm_device *dev = rdev->ddev; 27242739d49cSAlex Deucher bool force_dac2 = false; 2725d668046cSDave Airlie u32 tmp; 27262739d49cSAlex Deucher 272792cde00cSAlex Deucher /* set these so they don't interfere with anything */ 272892cde00cSAlex Deucher WREG32(RADEON_OV0_SCALE_CNTL, 0); 272992cde00cSAlex Deucher WREG32(RADEON_SUBPIC_CNTL, 0); 273092cde00cSAlex Deucher WREG32(RADEON_VIPH_CONTROL, 0); 273192cde00cSAlex Deucher WREG32(RADEON_I2C_CNTL_1, 0); 273292cde00cSAlex Deucher WREG32(RADEON_DVI_I2C_CNTL_1, 0); 273392cde00cSAlex Deucher WREG32(RADEON_CAP0_TRIG_CNTL, 0); 273492cde00cSAlex Deucher WREG32(RADEON_CAP1_TRIG_CNTL, 0); 27352739d49cSAlex Deucher 27362739d49cSAlex Deucher /* always set up dac2 on rn50 and some rv100 as lots 27372739d49cSAlex Deucher * of servers seem to wire it up to a VGA port but 27382739d49cSAlex Deucher * don't report it in the bios connector 27392739d49cSAlex Deucher * table. 27402739d49cSAlex Deucher */ 27412739d49cSAlex Deucher switch (dev->pdev->device) { 27422739d49cSAlex Deucher /* RN50 */ 27432739d49cSAlex Deucher case 0x515e: 27442739d49cSAlex Deucher case 0x5969: 27452739d49cSAlex Deucher force_dac2 = true; 27462739d49cSAlex Deucher break; 27472739d49cSAlex Deucher /* RV100*/ 27482739d49cSAlex Deucher case 0x5159: 27492739d49cSAlex Deucher case 0x515a: 27502739d49cSAlex Deucher /* DELL triple head servers */ 27512739d49cSAlex Deucher if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) && 27522739d49cSAlex Deucher ((dev->pdev->subsystem_device == 0x016c) || 27532739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016d) || 27542739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016e) || 27552739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016f) || 27562739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x0170) || 27572739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x017d) || 27582739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x017e) || 27592739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x0183) || 27602739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x018a) || 27612739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x019a))) 27622739d49cSAlex Deucher force_dac2 = true; 27632739d49cSAlex Deucher break; 27642739d49cSAlex Deucher } 27652739d49cSAlex Deucher 27662739d49cSAlex Deucher if (force_dac2) { 27672739d49cSAlex Deucher u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG); 27682739d49cSAlex Deucher u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL); 27692739d49cSAlex Deucher u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2); 27702739d49cSAlex Deucher 27712739d49cSAlex Deucher /* For CRT on DAC2, don't turn it on if BIOS didn't 27722739d49cSAlex Deucher enable it, even it's detected. 27732739d49cSAlex Deucher */ 27742739d49cSAlex Deucher 27752739d49cSAlex Deucher /* force it to crtc0 */ 27762739d49cSAlex Deucher dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL; 27772739d49cSAlex Deucher dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL; 27782739d49cSAlex Deucher disp_hw_debug |= RADEON_CRT2_DISP1_SEL; 27792739d49cSAlex Deucher 27802739d49cSAlex Deucher /* set up the TV DAC */ 27812739d49cSAlex Deucher tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL | 27822739d49cSAlex Deucher RADEON_TV_DAC_STD_MASK | 27832739d49cSAlex Deucher RADEON_TV_DAC_RDACPD | 27842739d49cSAlex Deucher RADEON_TV_DAC_GDACPD | 27852739d49cSAlex Deucher RADEON_TV_DAC_BDACPD | 27862739d49cSAlex Deucher RADEON_TV_DAC_BGADJ_MASK | 27872739d49cSAlex Deucher RADEON_TV_DAC_DACADJ_MASK); 27882739d49cSAlex Deucher tv_dac_cntl |= (RADEON_TV_DAC_NBLANK | 27892739d49cSAlex Deucher RADEON_TV_DAC_NHOLD | 27902739d49cSAlex Deucher RADEON_TV_DAC_STD_PS2 | 27912739d49cSAlex Deucher (0x58 << 16)); 27922739d49cSAlex Deucher 27932739d49cSAlex Deucher WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl); 27942739d49cSAlex Deucher WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug); 27952739d49cSAlex Deucher WREG32(RADEON_DAC_CNTL2, dac2_cntl); 27962739d49cSAlex Deucher } 2797d668046cSDave Airlie 2798d668046cSDave Airlie /* switch PM block to ACPI mode */ 2799d668046cSDave Airlie tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL); 2800d668046cSDave Airlie tmp &= ~RADEON_PM_MODE_SEL; 2801d668046cSDave Airlie WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp); 2802d668046cSDave Airlie 280392cde00cSAlex Deucher } 2804771fe6b9SJerome Glisse 2805771fe6b9SJerome Glisse /* 2806771fe6b9SJerome Glisse * VRAM info 2807771fe6b9SJerome Glisse */ 2808771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev) 2809771fe6b9SJerome Glisse { 2810771fe6b9SJerome Glisse uint32_t tmp; 2811771fe6b9SJerome Glisse 2812771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = false; 2813771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) 2814771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2815771fe6b9SJerome Glisse else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR) 2816771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2817771fe6b9SJerome Glisse if ((rdev->family == CHIP_RV100) || 2818771fe6b9SJerome Glisse (rdev->family == CHIP_RS100) || 2819771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 2820771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 2821771fe6b9SJerome Glisse if (tmp & RV100_HALF_MODE) { 2822771fe6b9SJerome Glisse rdev->mc.vram_width = 32; 2823771fe6b9SJerome Glisse } else { 2824771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 2825771fe6b9SJerome Glisse } 2826771fe6b9SJerome Glisse if (rdev->flags & RADEON_SINGLE_CRTC) { 2827771fe6b9SJerome Glisse rdev->mc.vram_width /= 4; 2828771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2829771fe6b9SJerome Glisse } 2830771fe6b9SJerome Glisse } else if (rdev->family <= CHIP_RV280) { 2831771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 2832771fe6b9SJerome Glisse if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) { 2833771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 2834771fe6b9SJerome Glisse } else { 2835771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 2836771fe6b9SJerome Glisse } 2837771fe6b9SJerome Glisse } else { 2838771fe6b9SJerome Glisse /* newer IGPs */ 2839771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 2840771fe6b9SJerome Glisse } 2841771fe6b9SJerome Glisse } 2842771fe6b9SJerome Glisse 28432a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev) 2844771fe6b9SJerome Glisse { 28452a0f8918SDave Airlie u32 aper_size; 28462a0f8918SDave Airlie u8 byte; 28472a0f8918SDave Airlie 28482a0f8918SDave Airlie aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 28492a0f8918SDave Airlie 28502a0f8918SDave Airlie /* Set HDP_APER_CNTL only on cards that are known not to be broken, 28512a0f8918SDave Airlie * that is has the 2nd generation multifunction PCI interface 28522a0f8918SDave Airlie */ 28532a0f8918SDave Airlie if (rdev->family == CHIP_RV280 || 28542a0f8918SDave Airlie rdev->family >= CHIP_RV350) { 28552a0f8918SDave Airlie WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL, 28562a0f8918SDave Airlie ~RADEON_HDP_APER_CNTL); 28572a0f8918SDave Airlie DRM_INFO("Generation 2 PCI interface, using max accessible memory\n"); 28582a0f8918SDave Airlie return aper_size * 2; 28592a0f8918SDave Airlie } 28602a0f8918SDave Airlie 28612a0f8918SDave Airlie /* Older cards have all sorts of funny issues to deal with. First 28622a0f8918SDave Airlie * check if it's a multifunction card by reading the PCI config 28632a0f8918SDave Airlie * header type... Limit those to one aperture size 28642a0f8918SDave Airlie */ 28652a0f8918SDave Airlie pci_read_config_byte(rdev->pdev, 0xe, &byte); 28662a0f8918SDave Airlie if (byte & 0x80) { 28672a0f8918SDave Airlie DRM_INFO("Generation 1 PCI interface in multifunction mode\n"); 28682a0f8918SDave Airlie DRM_INFO("Limiting VRAM to one aperture\n"); 28692a0f8918SDave Airlie return aper_size; 28702a0f8918SDave Airlie } 28712a0f8918SDave Airlie 28722a0f8918SDave Airlie /* Single function older card. We read HDP_APER_CNTL to see how the BIOS 28732a0f8918SDave Airlie * have set it up. We don't write this as it's broken on some ASICs but 28742a0f8918SDave Airlie * we expect the BIOS to have done the right thing (might be too optimistic...) 28752a0f8918SDave Airlie */ 28762a0f8918SDave Airlie if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL) 28772a0f8918SDave Airlie return aper_size * 2; 28782a0f8918SDave Airlie return aper_size; 28792a0f8918SDave Airlie } 28802a0f8918SDave Airlie 28812a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev) 28822a0f8918SDave Airlie { 28832a0f8918SDave Airlie u64 config_aper_size; 28842a0f8918SDave Airlie 2885d594e46aSJerome Glisse /* work out accessible VRAM */ 288601d73a69SJordan Crouse rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0); 288701d73a69SJordan Crouse rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0); 288851e5fcd3SJerome Glisse rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev); 288951e5fcd3SJerome Glisse /* FIXME we don't use the second aperture yet when we could use it */ 289051e5fcd3SJerome Glisse if (rdev->mc.visible_vram_size > rdev->mc.aper_size) 289151e5fcd3SJerome Glisse rdev->mc.visible_vram_size = rdev->mc.aper_size; 28922a0f8918SDave Airlie config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 2893771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) { 2894771fe6b9SJerome Glisse uint32_t tom; 2895771fe6b9SJerome Glisse /* read NB_TOM to get the amount of ram stolen for the GPU */ 2896771fe6b9SJerome Glisse tom = RREG32(RADEON_NB_TOM); 28977a50f01aSDave Airlie rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16); 28987a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 28997a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 2900771fe6b9SJerome Glisse } else { 29017a50f01aSDave Airlie rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE); 2902771fe6b9SJerome Glisse /* Some production boards of m6 will report 0 2903771fe6b9SJerome Glisse * if it's 8 MB 2904771fe6b9SJerome Glisse */ 29057a50f01aSDave Airlie if (rdev->mc.real_vram_size == 0) { 29067a50f01aSDave Airlie rdev->mc.real_vram_size = 8192 * 1024; 29077a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 2908771fe6b9SJerome Glisse } 29092a0f8918SDave Airlie /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM - 2910d594e46aSJerome Glisse * Novell bug 204882 + along with lots of ubuntu ones 2911d594e46aSJerome Glisse */ 2912b7d8cce5SAlex Deucher if (rdev->mc.aper_size > config_aper_size) 2913b7d8cce5SAlex Deucher config_aper_size = rdev->mc.aper_size; 2914b7d8cce5SAlex Deucher 29157a50f01aSDave Airlie if (config_aper_size > rdev->mc.real_vram_size) 29167a50f01aSDave Airlie rdev->mc.mc_vram_size = config_aper_size; 29177a50f01aSDave Airlie else 29187a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 2919771fe6b9SJerome Glisse } 2920d594e46aSJerome Glisse } 29212a0f8918SDave Airlie 292228d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state) 292328d52043SDave Airlie { 292428d52043SDave Airlie uint32_t temp; 292528d52043SDave Airlie 292628d52043SDave Airlie temp = RREG32(RADEON_CONFIG_CNTL); 292728d52043SDave Airlie if (state == false) { 2928d75ee3beSAlex Deucher temp &= ~RADEON_CFG_VGA_RAM_EN; 2929d75ee3beSAlex Deucher temp |= RADEON_CFG_VGA_IO_DIS; 293028d52043SDave Airlie } else { 2931d75ee3beSAlex Deucher temp &= ~RADEON_CFG_VGA_IO_DIS; 293228d52043SDave Airlie } 293328d52043SDave Airlie WREG32(RADEON_CONFIG_CNTL, temp); 293428d52043SDave Airlie } 293528d52043SDave Airlie 2936d594e46aSJerome Glisse void r100_mc_init(struct radeon_device *rdev) 29372a0f8918SDave Airlie { 2938d594e46aSJerome Glisse u64 base; 29392a0f8918SDave Airlie 2940d594e46aSJerome Glisse r100_vram_get_type(rdev); 29412a0f8918SDave Airlie r100_vram_init_sizes(rdev); 2942d594e46aSJerome Glisse base = rdev->mc.aper_base; 2943d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_IGP) 2944d594e46aSJerome Glisse base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16; 2945d594e46aSJerome Glisse radeon_vram_location(rdev, &rdev->mc, base); 29468d369bb1SAlex Deucher rdev->mc.gtt_base_align = 0; 2947d594e46aSJerome Glisse if (!(rdev->flags & RADEON_IS_AGP)) 2948d594e46aSJerome Glisse radeon_gtt_location(rdev, &rdev->mc); 2949f47299c5SAlex Deucher radeon_update_bandwidth_info(rdev); 2950771fe6b9SJerome Glisse } 2951771fe6b9SJerome Glisse 2952771fe6b9SJerome Glisse 2953771fe6b9SJerome Glisse /* 2954771fe6b9SJerome Glisse * Indirect registers accessor 2955771fe6b9SJerome Glisse */ 2956771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev) 2957771fe6b9SJerome Glisse { 29584ce9198eSAlex Deucher if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) { 2959771fe6b9SJerome Glisse (void)RREG32(RADEON_CLOCK_CNTL_DATA); 2960771fe6b9SJerome Glisse (void)RREG32(RADEON_CRTC_GEN_CNTL); 2961771fe6b9SJerome Glisse } 29624ce9198eSAlex Deucher } 2963771fe6b9SJerome Glisse 2964771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev) 2965771fe6b9SJerome Glisse { 2966771fe6b9SJerome Glisse /* This workarounds is necessary on RV100, RS100 and RS200 chips 2967771fe6b9SJerome Glisse * or the chip could hang on a subsequent access 2968771fe6b9SJerome Glisse */ 2969771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) { 29704de833c3SArnd Bergmann mdelay(5); 2971771fe6b9SJerome Glisse } 2972771fe6b9SJerome Glisse 2973771fe6b9SJerome Glisse /* This function is required to workaround a hardware bug in some (all?) 2974771fe6b9SJerome Glisse * revisions of the R300. This workaround should be called after every 2975771fe6b9SJerome Glisse * CLOCK_CNTL_INDEX register access. If not, register reads afterward 2976771fe6b9SJerome Glisse * may not be correct. 2977771fe6b9SJerome Glisse */ 2978771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_R300_CG) { 2979771fe6b9SJerome Glisse uint32_t save, tmp; 2980771fe6b9SJerome Glisse 2981771fe6b9SJerome Glisse save = RREG32(RADEON_CLOCK_CNTL_INDEX); 2982771fe6b9SJerome Glisse tmp = save & ~(0x3f | RADEON_PLL_WR_EN); 2983771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, tmp); 2984771fe6b9SJerome Glisse tmp = RREG32(RADEON_CLOCK_CNTL_DATA); 2985771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, save); 2986771fe6b9SJerome Glisse } 2987771fe6b9SJerome Glisse } 2988771fe6b9SJerome Glisse 2989771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg) 2990771fe6b9SJerome Glisse { 2991771fe6b9SJerome Glisse uint32_t data; 2992771fe6b9SJerome Glisse 2993771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f); 2994771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 2995771fe6b9SJerome Glisse data = RREG32(RADEON_CLOCK_CNTL_DATA); 2996771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 2997771fe6b9SJerome Glisse return data; 2998771fe6b9SJerome Glisse } 2999771fe6b9SJerome Glisse 3000771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) 3001771fe6b9SJerome Glisse { 3002771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN)); 3003771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 3004771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_DATA, v); 3005771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 3006771fe6b9SJerome Glisse } 3007771fe6b9SJerome Glisse 3008d4550907SJerome Glisse void r100_set_safe_registers(struct radeon_device *rdev) 3009068a117cSJerome Glisse { 3010551ebd83SDave Airlie if (ASIC_IS_RN50(rdev)) { 3011551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm; 3012551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm); 3013551ebd83SDave Airlie } else if (rdev->family < CHIP_R200) { 3014551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = r100_reg_safe_bm; 3015551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm); 3016551ebd83SDave Airlie } else { 3017d4550907SJerome Glisse r200_set_safe_registers(rdev); 3018551ebd83SDave Airlie } 3019068a117cSJerome Glisse } 3020068a117cSJerome Glisse 3021771fe6b9SJerome Glisse /* 3022771fe6b9SJerome Glisse * Debugfs info 3023771fe6b9SJerome Glisse */ 3024771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 3025771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data) 3026771fe6b9SJerome Glisse { 3027771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 3028771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 3029771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 3030771fe6b9SJerome Glisse uint32_t reg, value; 3031771fe6b9SJerome Glisse unsigned i; 3032771fe6b9SJerome Glisse 3033771fe6b9SJerome Glisse seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS)); 3034771fe6b9SJerome Glisse seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C)); 3035771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 3036771fe6b9SJerome Glisse for (i = 0; i < 64; i++) { 3037771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100); 3038771fe6b9SJerome Glisse reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2; 3039771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i); 3040771fe6b9SJerome Glisse value = RREG32(RADEON_RBBM_CMDFIFO_DATA); 3041771fe6b9SJerome Glisse seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value); 3042771fe6b9SJerome Glisse } 3043771fe6b9SJerome Glisse return 0; 3044771fe6b9SJerome Glisse } 3045771fe6b9SJerome Glisse 3046771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data) 3047771fe6b9SJerome Glisse { 3048771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 3049771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 3050771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 3051e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 3052771fe6b9SJerome Glisse uint32_t rdp, wdp; 3053771fe6b9SJerome Glisse unsigned count, i, j; 3054771fe6b9SJerome Glisse 3055e32eb50dSChristian König radeon_ring_free_size(rdev, ring); 3056771fe6b9SJerome Glisse rdp = RREG32(RADEON_CP_RB_RPTR); 3057771fe6b9SJerome Glisse wdp = RREG32(RADEON_CP_RB_WPTR); 3058e32eb50dSChristian König count = (rdp + ring->ring_size - wdp) & ring->ptr_mask; 3059771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 3060771fe6b9SJerome Glisse seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp); 3061771fe6b9SJerome Glisse seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp); 3062e32eb50dSChristian König seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw); 3063771fe6b9SJerome Glisse seq_printf(m, "%u dwords in ring\n", count); 3064771fe6b9SJerome Glisse for (j = 0; j <= count; j++) { 3065e32eb50dSChristian König i = (rdp + j) & ring->ptr_mask; 3066e32eb50dSChristian König seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]); 3067771fe6b9SJerome Glisse } 3068771fe6b9SJerome Glisse return 0; 3069771fe6b9SJerome Glisse } 3070771fe6b9SJerome Glisse 3071771fe6b9SJerome Glisse 3072771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data) 3073771fe6b9SJerome Glisse { 3074771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 3075771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 3076771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 3077771fe6b9SJerome Glisse uint32_t csq_stat, csq2_stat, tmp; 3078771fe6b9SJerome Glisse unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr; 3079771fe6b9SJerome Glisse unsigned i; 3080771fe6b9SJerome Glisse 3081771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 3082771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE)); 3083771fe6b9SJerome Glisse csq_stat = RREG32(RADEON_CP_CSQ_STAT); 3084771fe6b9SJerome Glisse csq2_stat = RREG32(RADEON_CP_CSQ2_STAT); 3085771fe6b9SJerome Glisse r_rptr = (csq_stat >> 0) & 0x3ff; 3086771fe6b9SJerome Glisse r_wptr = (csq_stat >> 10) & 0x3ff; 3087771fe6b9SJerome Glisse ib1_rptr = (csq_stat >> 20) & 0x3ff; 3088771fe6b9SJerome Glisse ib1_wptr = (csq2_stat >> 0) & 0x3ff; 3089771fe6b9SJerome Glisse ib2_rptr = (csq2_stat >> 10) & 0x3ff; 3090771fe6b9SJerome Glisse ib2_wptr = (csq2_stat >> 20) & 0x3ff; 3091771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat); 3092771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat); 3093771fe6b9SJerome Glisse seq_printf(m, "Ring rptr %u\n", r_rptr); 3094771fe6b9SJerome Glisse seq_printf(m, "Ring wptr %u\n", r_wptr); 3095771fe6b9SJerome Glisse seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr); 3096771fe6b9SJerome Glisse seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr); 3097771fe6b9SJerome Glisse seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr); 3098771fe6b9SJerome Glisse seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr); 3099771fe6b9SJerome Glisse /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms 3100771fe6b9SJerome Glisse * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */ 3101771fe6b9SJerome Glisse seq_printf(m, "Ring fifo:\n"); 3102771fe6b9SJerome Glisse for (i = 0; i < 256; i++) { 3103771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 3104771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 3105771fe6b9SJerome Glisse seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp); 3106771fe6b9SJerome Glisse } 3107771fe6b9SJerome Glisse seq_printf(m, "Indirect1 fifo:\n"); 3108771fe6b9SJerome Glisse for (i = 256; i <= 512; i++) { 3109771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 3110771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 3111771fe6b9SJerome Glisse seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp); 3112771fe6b9SJerome Glisse } 3113771fe6b9SJerome Glisse seq_printf(m, "Indirect2 fifo:\n"); 3114771fe6b9SJerome Glisse for (i = 640; i < ib1_wptr; i++) { 3115771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 3116771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 3117771fe6b9SJerome Glisse seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp); 3118771fe6b9SJerome Glisse } 3119771fe6b9SJerome Glisse return 0; 3120771fe6b9SJerome Glisse } 3121771fe6b9SJerome Glisse 3122771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data) 3123771fe6b9SJerome Glisse { 3124771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 3125771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 3126771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 3127771fe6b9SJerome Glisse uint32_t tmp; 3128771fe6b9SJerome Glisse 3129771fe6b9SJerome Glisse tmp = RREG32(RADEON_CONFIG_MEMSIZE); 3130771fe6b9SJerome Glisse seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp); 3131771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_FB_LOCATION); 3132771fe6b9SJerome Glisse seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp); 3133771fe6b9SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 3134771fe6b9SJerome Glisse seq_printf(m, "BUS_CNTL 0x%08x\n", tmp); 3135771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_AGP_LOCATION); 3136771fe6b9SJerome Glisse seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp); 3137771fe6b9SJerome Glisse tmp = RREG32(RADEON_AGP_BASE); 3138771fe6b9SJerome Glisse seq_printf(m, "AGP_BASE 0x%08x\n", tmp); 3139771fe6b9SJerome Glisse tmp = RREG32(RADEON_HOST_PATH_CNTL); 3140771fe6b9SJerome Glisse seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp); 3141771fe6b9SJerome Glisse tmp = RREG32(0x01D0); 3142771fe6b9SJerome Glisse seq_printf(m, "AIC_CTRL 0x%08x\n", tmp); 3143771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_LO_ADDR); 3144771fe6b9SJerome Glisse seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp); 3145771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_HI_ADDR); 3146771fe6b9SJerome Glisse seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp); 3147771fe6b9SJerome Glisse tmp = RREG32(0x01E4); 3148771fe6b9SJerome Glisse seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp); 3149771fe6b9SJerome Glisse return 0; 3150771fe6b9SJerome Glisse } 3151771fe6b9SJerome Glisse 3152771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = { 3153771fe6b9SJerome Glisse {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL}, 3154771fe6b9SJerome Glisse }; 3155771fe6b9SJerome Glisse 3156771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = { 3157771fe6b9SJerome Glisse {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL}, 3158771fe6b9SJerome Glisse {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL}, 3159771fe6b9SJerome Glisse }; 3160771fe6b9SJerome Glisse 3161771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = { 3162771fe6b9SJerome Glisse {"r100_mc_info", r100_debugfs_mc_info, 0, NULL}, 3163771fe6b9SJerome Glisse }; 3164771fe6b9SJerome Glisse #endif 3165771fe6b9SJerome Glisse 3166771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev) 3167771fe6b9SJerome Glisse { 3168771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 3169771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1); 3170771fe6b9SJerome Glisse #else 3171771fe6b9SJerome Glisse return 0; 3172771fe6b9SJerome Glisse #endif 3173771fe6b9SJerome Glisse } 3174771fe6b9SJerome Glisse 3175771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev) 3176771fe6b9SJerome Glisse { 3177771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 3178771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2); 3179771fe6b9SJerome Glisse #else 3180771fe6b9SJerome Glisse return 0; 3181771fe6b9SJerome Glisse #endif 3182771fe6b9SJerome Glisse } 3183771fe6b9SJerome Glisse 3184771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev) 3185771fe6b9SJerome Glisse { 3186771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 3187771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1); 3188771fe6b9SJerome Glisse #else 3189771fe6b9SJerome Glisse return 0; 3190771fe6b9SJerome Glisse #endif 3191771fe6b9SJerome Glisse } 3192e024e110SDave Airlie 3193e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg, 3194e024e110SDave Airlie uint32_t tiling_flags, uint32_t pitch, 3195e024e110SDave Airlie uint32_t offset, uint32_t obj_size) 3196e024e110SDave Airlie { 3197e024e110SDave Airlie int surf_index = reg * 16; 3198e024e110SDave Airlie int flags = 0; 3199e024e110SDave Airlie 3200e024e110SDave Airlie if (rdev->family <= CHIP_RS200) { 3201e024e110SDave Airlie if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 3202e024e110SDave Airlie == (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 3203e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_BOTH; 3204e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 3205e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_MACRO; 3206e024e110SDave Airlie } else if (rdev->family <= CHIP_RV280) { 3207e024e110SDave Airlie if (tiling_flags & (RADEON_TILING_MACRO)) 3208e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MACRO; 3209e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 3210e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MICRO; 3211e024e110SDave Airlie } else { 3212e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 3213e024e110SDave Airlie flags |= R300_SURF_TILE_MACRO; 3214e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 3215e024e110SDave Airlie flags |= R300_SURF_TILE_MICRO; 3216e024e110SDave Airlie } 3217e024e110SDave Airlie 3218c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_16BIT) 3219c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP; 3220c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_32BIT) 3221c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP; 3222c88f9f0cSMichel Dänzer 3223f5c5f040SDave Airlie /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */ 3224f5c5f040SDave Airlie if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) { 3225f5c5f040SDave Airlie if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO))) 3226f5c5f040SDave Airlie if (ASIC_IS_RN50(rdev)) 3227f5c5f040SDave Airlie pitch /= 16; 3228f5c5f040SDave Airlie } 3229f5c5f040SDave Airlie 3230f5c5f040SDave Airlie /* r100/r200 divide by 16 */ 3231f5c5f040SDave Airlie if (rdev->family < CHIP_R300) 3232f5c5f040SDave Airlie flags |= pitch / 16; 3233f5c5f040SDave Airlie else 3234f5c5f040SDave Airlie flags |= pitch / 8; 3235f5c5f040SDave Airlie 3236f5c5f040SDave Airlie 3237d9fdaafbSDave Airlie DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1); 3238e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, flags); 3239e024e110SDave Airlie WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset); 3240e024e110SDave Airlie WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1); 3241e024e110SDave Airlie return 0; 3242e024e110SDave Airlie } 3243e024e110SDave Airlie 3244e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg) 3245e024e110SDave Airlie { 3246e024e110SDave Airlie int surf_index = reg * 16; 3247e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, 0); 3248e024e110SDave Airlie } 3249c93bb85bSJerome Glisse 3250c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev) 3251c93bb85bSJerome Glisse { 3252c93bb85bSJerome Glisse fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff; 3253c93bb85bSJerome Glisse fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff; 3254c93bb85bSJerome Glisse fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff; 3255c93bb85bSJerome Glisse uint32_t temp, data, mem_trcd, mem_trp, mem_tras; 3256c93bb85bSJerome Glisse fixed20_12 memtcas_ff[8] = { 325768adac5eSBen Skeggs dfixed_init(1), 325868adac5eSBen Skeggs dfixed_init(2), 325968adac5eSBen Skeggs dfixed_init(3), 326068adac5eSBen Skeggs dfixed_init(0), 326168adac5eSBen Skeggs dfixed_init_half(1), 326268adac5eSBen Skeggs dfixed_init_half(2), 326368adac5eSBen Skeggs dfixed_init(0), 3264c93bb85bSJerome Glisse }; 3265c93bb85bSJerome Glisse fixed20_12 memtcas_rs480_ff[8] = { 326668adac5eSBen Skeggs dfixed_init(0), 326768adac5eSBen Skeggs dfixed_init(1), 326868adac5eSBen Skeggs dfixed_init(2), 326968adac5eSBen Skeggs dfixed_init(3), 327068adac5eSBen Skeggs dfixed_init(0), 327168adac5eSBen Skeggs dfixed_init_half(1), 327268adac5eSBen Skeggs dfixed_init_half(2), 327368adac5eSBen Skeggs dfixed_init_half(3), 3274c93bb85bSJerome Glisse }; 3275c93bb85bSJerome Glisse fixed20_12 memtcas2_ff[8] = { 327668adac5eSBen Skeggs dfixed_init(0), 327768adac5eSBen Skeggs dfixed_init(1), 327868adac5eSBen Skeggs dfixed_init(2), 327968adac5eSBen Skeggs dfixed_init(3), 328068adac5eSBen Skeggs dfixed_init(4), 328168adac5eSBen Skeggs dfixed_init(5), 328268adac5eSBen Skeggs dfixed_init(6), 328368adac5eSBen Skeggs dfixed_init(7), 3284c93bb85bSJerome Glisse }; 3285c93bb85bSJerome Glisse fixed20_12 memtrbs[8] = { 328668adac5eSBen Skeggs dfixed_init(1), 328768adac5eSBen Skeggs dfixed_init_half(1), 328868adac5eSBen Skeggs dfixed_init(2), 328968adac5eSBen Skeggs dfixed_init_half(2), 329068adac5eSBen Skeggs dfixed_init(3), 329168adac5eSBen Skeggs dfixed_init_half(3), 329268adac5eSBen Skeggs dfixed_init(4), 329368adac5eSBen Skeggs dfixed_init_half(4) 3294c93bb85bSJerome Glisse }; 3295c93bb85bSJerome Glisse fixed20_12 memtrbs_r4xx[8] = { 329668adac5eSBen Skeggs dfixed_init(4), 329768adac5eSBen Skeggs dfixed_init(5), 329868adac5eSBen Skeggs dfixed_init(6), 329968adac5eSBen Skeggs dfixed_init(7), 330068adac5eSBen Skeggs dfixed_init(8), 330168adac5eSBen Skeggs dfixed_init(9), 330268adac5eSBen Skeggs dfixed_init(10), 330368adac5eSBen Skeggs dfixed_init(11) 3304c93bb85bSJerome Glisse }; 3305c93bb85bSJerome Glisse fixed20_12 min_mem_eff; 3306c93bb85bSJerome Glisse fixed20_12 mc_latency_sclk, mc_latency_mclk, k1; 3307c93bb85bSJerome Glisse fixed20_12 cur_latency_mclk, cur_latency_sclk; 3308c93bb85bSJerome Glisse fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate, 3309c93bb85bSJerome Glisse disp_drain_rate2, read_return_rate; 3310c93bb85bSJerome Glisse fixed20_12 time_disp1_drop_priority; 3311c93bb85bSJerome Glisse int c; 3312c93bb85bSJerome Glisse int cur_size = 16; /* in octawords */ 3313c93bb85bSJerome Glisse int critical_point = 0, critical_point2; 3314c93bb85bSJerome Glisse /* uint32_t read_return_rate, time_disp1_drop_priority; */ 3315c93bb85bSJerome Glisse int stop_req, max_stop_req; 3316c93bb85bSJerome Glisse struct drm_display_mode *mode1 = NULL; 3317c93bb85bSJerome Glisse struct drm_display_mode *mode2 = NULL; 3318c93bb85bSJerome Glisse uint32_t pixel_bytes1 = 0; 3319c93bb85bSJerome Glisse uint32_t pixel_bytes2 = 0; 3320c93bb85bSJerome Glisse 3321f46c0120SAlex Deucher radeon_update_display_priority(rdev); 3322f46c0120SAlex Deucher 3323c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[0]->base.enabled) { 3324c93bb85bSJerome Glisse mode1 = &rdev->mode_info.crtcs[0]->base.mode; 3325c93bb85bSJerome Glisse pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8; 3326c93bb85bSJerome Glisse } 3327dfee5614SDave Airlie if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 3328c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[1]->base.enabled) { 3329c93bb85bSJerome Glisse mode2 = &rdev->mode_info.crtcs[1]->base.mode; 3330c93bb85bSJerome Glisse pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8; 3331c93bb85bSJerome Glisse } 3332dfee5614SDave Airlie } 3333c93bb85bSJerome Glisse 333468adac5eSBen Skeggs min_mem_eff.full = dfixed_const_8(0); 3335c93bb85bSJerome Glisse /* get modes */ 3336c93bb85bSJerome Glisse if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) { 3337c93bb85bSJerome Glisse uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER); 3338c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT); 3339c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT); 3340c93bb85bSJerome Glisse /* check crtc enables */ 3341c93bb85bSJerome Glisse if (mode2) 3342c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT); 3343c93bb85bSJerome Glisse if (mode1) 3344c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT); 3345c93bb85bSJerome Glisse WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer); 3346c93bb85bSJerome Glisse } 3347c93bb85bSJerome Glisse 3348c93bb85bSJerome Glisse /* 3349c93bb85bSJerome Glisse * determine is there is enough bw for current mode 3350c93bb85bSJerome Glisse */ 3351f47299c5SAlex Deucher sclk_ff = rdev->pm.sclk; 3352f47299c5SAlex Deucher mclk_ff = rdev->pm.mclk; 3353c93bb85bSJerome Glisse 3354c93bb85bSJerome Glisse temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1); 335568adac5eSBen Skeggs temp_ff.full = dfixed_const(temp); 335668adac5eSBen Skeggs mem_bw.full = dfixed_mul(mclk_ff, temp_ff); 3357c93bb85bSJerome Glisse 3358c93bb85bSJerome Glisse pix_clk.full = 0; 3359c93bb85bSJerome Glisse pix_clk2.full = 0; 3360c93bb85bSJerome Glisse peak_disp_bw.full = 0; 3361c93bb85bSJerome Glisse if (mode1) { 336268adac5eSBen Skeggs temp_ff.full = dfixed_const(1000); 336368adac5eSBen Skeggs pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */ 336468adac5eSBen Skeggs pix_clk.full = dfixed_div(pix_clk, temp_ff); 336568adac5eSBen Skeggs temp_ff.full = dfixed_const(pixel_bytes1); 336668adac5eSBen Skeggs peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff); 3367c93bb85bSJerome Glisse } 3368c93bb85bSJerome Glisse if (mode2) { 336968adac5eSBen Skeggs temp_ff.full = dfixed_const(1000); 337068adac5eSBen Skeggs pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */ 337168adac5eSBen Skeggs pix_clk2.full = dfixed_div(pix_clk2, temp_ff); 337268adac5eSBen Skeggs temp_ff.full = dfixed_const(pixel_bytes2); 337368adac5eSBen Skeggs peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff); 3374c93bb85bSJerome Glisse } 3375c93bb85bSJerome Glisse 337668adac5eSBen Skeggs mem_bw.full = dfixed_mul(mem_bw, min_mem_eff); 3377c93bb85bSJerome Glisse if (peak_disp_bw.full >= mem_bw.full) { 3378c93bb85bSJerome Glisse DRM_ERROR("You may not have enough display bandwidth for current mode\n" 3379c93bb85bSJerome Glisse "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n"); 3380c93bb85bSJerome Glisse } 3381c93bb85bSJerome Glisse 3382c93bb85bSJerome Glisse /* Get values from the EXT_MEM_CNTL register...converting its contents. */ 3383c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_TIMING_CNTL); 3384c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */ 3385c93bb85bSJerome Glisse mem_trcd = ((temp >> 2) & 0x3) + 1; 3386c93bb85bSJerome Glisse mem_trp = ((temp & 0x3)) + 1; 3387c93bb85bSJerome Glisse mem_tras = ((temp & 0x70) >> 4) + 1; 3388c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R300 || 3389c93bb85bSJerome Glisse rdev->family == CHIP_R350) { /* r300, r350 */ 3390c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 3391c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 3392c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 4; 3393c93bb85bSJerome Glisse } else if (rdev->family == CHIP_RV350 || 3394c93bb85bSJerome Glisse rdev->family <= CHIP_RV380) { 3395c93bb85bSJerome Glisse /* rv3x0 */ 3396c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 3; 3397c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 3; 3398c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 6; 3399c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R420 || 3400c93bb85bSJerome Glisse rdev->family == CHIP_R423 || 3401c93bb85bSJerome Glisse rdev->family == CHIP_RV410) { 3402c93bb85bSJerome Glisse /* r4xx */ 3403c93bb85bSJerome Glisse mem_trcd = (temp & 0xf) + 3; 3404c93bb85bSJerome Glisse if (mem_trcd > 15) 3405c93bb85bSJerome Glisse mem_trcd = 15; 3406c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0xf) + 3; 3407c93bb85bSJerome Glisse if (mem_trp > 15) 3408c93bb85bSJerome Glisse mem_trp = 15; 3409c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0x1f) + 6; 3410c93bb85bSJerome Glisse if (mem_tras > 31) 3411c93bb85bSJerome Glisse mem_tras = 31; 3412c93bb85bSJerome Glisse } else { /* RV200, R200 */ 3413c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 3414c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 3415c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0xf) + 4; 3416c93bb85bSJerome Glisse } 3417c93bb85bSJerome Glisse /* convert to FF */ 341868adac5eSBen Skeggs trcd_ff.full = dfixed_const(mem_trcd); 341968adac5eSBen Skeggs trp_ff.full = dfixed_const(mem_trp); 342068adac5eSBen Skeggs tras_ff.full = dfixed_const(mem_tras); 3421c93bb85bSJerome Glisse 3422c93bb85bSJerome Glisse /* Get values from the MEM_SDRAM_MODE_REG register...converting its */ 3423c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_SDRAM_MODE_REG); 3424c93bb85bSJerome Glisse data = (temp & (7 << 20)) >> 20; 3425c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) { 3426c93bb85bSJerome Glisse if (rdev->family == CHIP_RS480) /* don't think rs400 */ 3427c93bb85bSJerome Glisse tcas_ff = memtcas_rs480_ff[data]; 3428c93bb85bSJerome Glisse else 3429c93bb85bSJerome Glisse tcas_ff = memtcas_ff[data]; 3430c93bb85bSJerome Glisse } else 3431c93bb85bSJerome Glisse tcas_ff = memtcas2_ff[data]; 3432c93bb85bSJerome Glisse 3433c93bb85bSJerome Glisse if (rdev->family == CHIP_RS400 || 3434c93bb85bSJerome Glisse rdev->family == CHIP_RS480) { 3435c93bb85bSJerome Glisse /* extra cas latency stored in bits 23-25 0-4 clocks */ 3436c93bb85bSJerome Glisse data = (temp >> 23) & 0x7; 3437c93bb85bSJerome Glisse if (data < 5) 343868adac5eSBen Skeggs tcas_ff.full += dfixed_const(data); 3439c93bb85bSJerome Glisse } 3440c93bb85bSJerome Glisse 3441c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) { 3442c93bb85bSJerome Glisse /* on the R300, Tcas is included in Trbs. 3443c93bb85bSJerome Glisse */ 3444c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_CNTL); 3445c93bb85bSJerome Glisse data = (R300_MEM_NUM_CHANNELS_MASK & temp); 3446c93bb85bSJerome Glisse if (data == 1) { 3447c93bb85bSJerome Glisse if (R300_MEM_USE_CD_CH_ONLY & temp) { 3448c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_INDEX); 3449c93bb85bSJerome Glisse temp &= ~R300_MC_IND_ADDR_MASK; 3450c93bb85bSJerome Glisse temp |= R300_MC_READ_CNTL_CD_mcind; 3451c93bb85bSJerome Glisse WREG32(R300_MC_IND_INDEX, temp); 3452c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_DATA); 3453c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_C_MASK & temp); 3454c93bb85bSJerome Glisse } else { 3455c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 3456c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 3457c93bb85bSJerome Glisse } 3458c93bb85bSJerome Glisse } else { 3459c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 3460c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 3461c93bb85bSJerome Glisse } 3462c93bb85bSJerome Glisse if (rdev->family == CHIP_RV410 || 3463c93bb85bSJerome Glisse rdev->family == CHIP_R420 || 3464c93bb85bSJerome Glisse rdev->family == CHIP_R423) 3465c93bb85bSJerome Glisse trbs_ff = memtrbs_r4xx[data]; 3466c93bb85bSJerome Glisse else 3467c93bb85bSJerome Glisse trbs_ff = memtrbs[data]; 3468c93bb85bSJerome Glisse tcas_ff.full += trbs_ff.full; 3469c93bb85bSJerome Glisse } 3470c93bb85bSJerome Glisse 3471c93bb85bSJerome Glisse sclk_eff_ff.full = sclk_ff.full; 3472c93bb85bSJerome Glisse 3473c93bb85bSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3474c93bb85bSJerome Glisse fixed20_12 agpmode_ff; 347568adac5eSBen Skeggs agpmode_ff.full = dfixed_const(radeon_agpmode); 347668adac5eSBen Skeggs temp_ff.full = dfixed_const_666(16); 347768adac5eSBen Skeggs sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff); 3478c93bb85bSJerome Glisse } 3479c93bb85bSJerome Glisse /* TODO PCIE lanes may affect this - agpmode == 16?? */ 3480c93bb85bSJerome Glisse 3481c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev)) { 348268adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(250); 3483c93bb85bSJerome Glisse } else { 3484c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || 3485c93bb85bSJerome Glisse rdev->flags & RADEON_IS_IGP) { 3486c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) 348768adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(41); 3488c93bb85bSJerome Glisse else 348968adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(33); 3490c93bb85bSJerome Glisse } else { 3491c93bb85bSJerome Glisse if (rdev->mc.vram_width == 128) 349268adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(57); 3493c93bb85bSJerome Glisse else 349468adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(41); 3495c93bb85bSJerome Glisse } 3496c93bb85bSJerome Glisse } 3497c93bb85bSJerome Glisse 349868adac5eSBen Skeggs mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff); 3499c93bb85bSJerome Glisse 3500c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) { 3501c93bb85bSJerome Glisse if (rdev->mc.vram_width == 32) { 350268adac5eSBen Skeggs k1.full = dfixed_const(40); 3503c93bb85bSJerome Glisse c = 3; 3504c93bb85bSJerome Glisse } else { 350568adac5eSBen Skeggs k1.full = dfixed_const(20); 3506c93bb85bSJerome Glisse c = 1; 3507c93bb85bSJerome Glisse } 3508c93bb85bSJerome Glisse } else { 350968adac5eSBen Skeggs k1.full = dfixed_const(40); 3510c93bb85bSJerome Glisse c = 3; 3511c93bb85bSJerome Glisse } 3512c93bb85bSJerome Glisse 351368adac5eSBen Skeggs temp_ff.full = dfixed_const(2); 351468adac5eSBen Skeggs mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff); 351568adac5eSBen Skeggs temp_ff.full = dfixed_const(c); 351668adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff); 351768adac5eSBen Skeggs temp_ff.full = dfixed_const(4); 351868adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff); 351968adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff); 3520c93bb85bSJerome Glisse mc_latency_mclk.full += k1.full; 3521c93bb85bSJerome Glisse 352268adac5eSBen Skeggs mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff); 352368adac5eSBen Skeggs mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff); 3524c93bb85bSJerome Glisse 3525c93bb85bSJerome Glisse /* 3526c93bb85bSJerome Glisse HW cursor time assuming worst case of full size colour cursor. 3527c93bb85bSJerome Glisse */ 352868adac5eSBen Skeggs temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1)))); 3529c93bb85bSJerome Glisse temp_ff.full += trcd_ff.full; 3530c93bb85bSJerome Glisse if (temp_ff.full < tras_ff.full) 3531c93bb85bSJerome Glisse temp_ff.full = tras_ff.full; 353268adac5eSBen Skeggs cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff); 3533c93bb85bSJerome Glisse 353468adac5eSBen Skeggs temp_ff.full = dfixed_const(cur_size); 353568adac5eSBen Skeggs cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff); 3536c93bb85bSJerome Glisse /* 3537c93bb85bSJerome Glisse Find the total latency for the display data. 3538c93bb85bSJerome Glisse */ 353968adac5eSBen Skeggs disp_latency_overhead.full = dfixed_const(8); 354068adac5eSBen Skeggs disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff); 3541c93bb85bSJerome Glisse mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full; 3542c93bb85bSJerome Glisse mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full; 3543c93bb85bSJerome Glisse 3544c93bb85bSJerome Glisse if (mc_latency_mclk.full > mc_latency_sclk.full) 3545c93bb85bSJerome Glisse disp_latency.full = mc_latency_mclk.full; 3546c93bb85bSJerome Glisse else 3547c93bb85bSJerome Glisse disp_latency.full = mc_latency_sclk.full; 3548c93bb85bSJerome Glisse 3549c93bb85bSJerome Glisse /* setup Max GRPH_STOP_REQ default value */ 3550c93bb85bSJerome Glisse if (ASIC_IS_RV100(rdev)) 3551c93bb85bSJerome Glisse max_stop_req = 0x5c; 3552c93bb85bSJerome Glisse else 3553c93bb85bSJerome Glisse max_stop_req = 0x7c; 3554c93bb85bSJerome Glisse 3555c93bb85bSJerome Glisse if (mode1) { 3556c93bb85bSJerome Glisse /* CRTC1 3557c93bb85bSJerome Glisse Set GRPH_BUFFER_CNTL register using h/w defined optimal values. 3558c93bb85bSJerome Glisse GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ] 3559c93bb85bSJerome Glisse */ 3560c93bb85bSJerome Glisse stop_req = mode1->hdisplay * pixel_bytes1 / 16; 3561c93bb85bSJerome Glisse 3562c93bb85bSJerome Glisse if (stop_req > max_stop_req) 3563c93bb85bSJerome Glisse stop_req = max_stop_req; 3564c93bb85bSJerome Glisse 3565c93bb85bSJerome Glisse /* 3566c93bb85bSJerome Glisse Find the drain rate of the display buffer. 3567c93bb85bSJerome Glisse */ 356868adac5eSBen Skeggs temp_ff.full = dfixed_const((16/pixel_bytes1)); 356968adac5eSBen Skeggs disp_drain_rate.full = dfixed_div(pix_clk, temp_ff); 3570c93bb85bSJerome Glisse 3571c93bb85bSJerome Glisse /* 3572c93bb85bSJerome Glisse Find the critical point of the display buffer. 3573c93bb85bSJerome Glisse */ 357468adac5eSBen Skeggs crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency); 357568adac5eSBen Skeggs crit_point_ff.full += dfixed_const_half(0); 3576c93bb85bSJerome Glisse 357768adac5eSBen Skeggs critical_point = dfixed_trunc(crit_point_ff); 3578c93bb85bSJerome Glisse 3579c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 3580c93bb85bSJerome Glisse critical_point = 0; 3581c93bb85bSJerome Glisse } 3582c93bb85bSJerome Glisse 3583c93bb85bSJerome Glisse /* 3584c93bb85bSJerome Glisse The critical point should never be above max_stop_req-4. Setting 3585c93bb85bSJerome Glisse GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time. 3586c93bb85bSJerome Glisse */ 3587c93bb85bSJerome Glisse if (max_stop_req - critical_point < 4) 3588c93bb85bSJerome Glisse critical_point = 0; 3589c93bb85bSJerome Glisse 3590c93bb85bSJerome Glisse if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) { 3591c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/ 3592c93bb85bSJerome Glisse critical_point = 0x10; 3593c93bb85bSJerome Glisse } 3594c93bb85bSJerome Glisse 3595c93bb85bSJerome Glisse temp = RREG32(RADEON_GRPH_BUFFER_CNTL); 3596c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_STOP_REQ_MASK); 3597c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 3598c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_START_REQ_MASK); 3599c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 3600c93bb85bSJerome Glisse (stop_req > 0x15)) { 3601c93bb85bSJerome Glisse stop_req -= 0x10; 3602c93bb85bSJerome Glisse } 3603c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 3604c93bb85bSJerome Glisse temp |= RADEON_GRPH_BUFFER_SIZE; 3605c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_CRITICAL_CNTL | 3606c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 3607c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 3608c93bb85bSJerome Glisse /* 3609c93bb85bSJerome Glisse Write the result into the register. 3610c93bb85bSJerome Glisse */ 3611c93bb85bSJerome Glisse WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 3612c93bb85bSJerome Glisse (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 3613c93bb85bSJerome Glisse 3614c93bb85bSJerome Glisse #if 0 3615c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 3616c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 3617c93bb85bSJerome Glisse /* attempt to program RS400 disp regs correctly ??? */ 3618c93bb85bSJerome Glisse temp = RREG32(RS400_DISP1_REG_CNTL); 3619c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK | 3620c93bb85bSJerome Glisse RS400_DISP1_STOP_REQ_LEVEL_MASK); 3621c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, (temp | 3622c93bb85bSJerome Glisse (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 3623c93bb85bSJerome Glisse (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 3624c93bb85bSJerome Glisse temp = RREG32(RS400_DMIF_MEM_CNTL1); 3625c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK | 3626c93bb85bSJerome Glisse RS400_DISP1_CRITICAL_POINT_STOP_MASK); 3627c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, (temp | 3628c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) | 3629c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT))); 3630c93bb85bSJerome Glisse } 3631c93bb85bSJerome Glisse #endif 3632c93bb85bSJerome Glisse 3633d9fdaafbSDave Airlie DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n", 3634c93bb85bSJerome Glisse /* (unsigned int)info->SavedReg->grph_buffer_cntl, */ 3635c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL)); 3636c93bb85bSJerome Glisse } 3637c93bb85bSJerome Glisse 3638c93bb85bSJerome Glisse if (mode2) { 3639c93bb85bSJerome Glisse u32 grph2_cntl; 3640c93bb85bSJerome Glisse stop_req = mode2->hdisplay * pixel_bytes2 / 16; 3641c93bb85bSJerome Glisse 3642c93bb85bSJerome Glisse if (stop_req > max_stop_req) 3643c93bb85bSJerome Glisse stop_req = max_stop_req; 3644c93bb85bSJerome Glisse 3645c93bb85bSJerome Glisse /* 3646c93bb85bSJerome Glisse Find the drain rate of the display buffer. 3647c93bb85bSJerome Glisse */ 364868adac5eSBen Skeggs temp_ff.full = dfixed_const((16/pixel_bytes2)); 364968adac5eSBen Skeggs disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff); 3650c93bb85bSJerome Glisse 3651c93bb85bSJerome Glisse grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL); 3652c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK); 3653c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 3654c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK); 3655c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 3656c93bb85bSJerome Glisse (stop_req > 0x15)) { 3657c93bb85bSJerome Glisse stop_req -= 0x10; 3658c93bb85bSJerome Glisse } 3659c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 3660c93bb85bSJerome Glisse grph2_cntl |= RADEON_GRPH_BUFFER_SIZE; 3661c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL | 3662c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 3663c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 3664c93bb85bSJerome Glisse 3665c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS100) || 3666c93bb85bSJerome Glisse (rdev->family == CHIP_RS200)) 3667c93bb85bSJerome Glisse critical_point2 = 0; 3668c93bb85bSJerome Glisse else { 3669c93bb85bSJerome Glisse temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128; 367068adac5eSBen Skeggs temp_ff.full = dfixed_const(temp); 367168adac5eSBen Skeggs temp_ff.full = dfixed_mul(mclk_ff, temp_ff); 3672c93bb85bSJerome Glisse if (sclk_ff.full < temp_ff.full) 3673c93bb85bSJerome Glisse temp_ff.full = sclk_ff.full; 3674c93bb85bSJerome Glisse 3675c93bb85bSJerome Glisse read_return_rate.full = temp_ff.full; 3676c93bb85bSJerome Glisse 3677c93bb85bSJerome Glisse if (mode1) { 3678c93bb85bSJerome Glisse temp_ff.full = read_return_rate.full - disp_drain_rate.full; 367968adac5eSBen Skeggs time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff); 3680c93bb85bSJerome Glisse } else { 3681c93bb85bSJerome Glisse time_disp1_drop_priority.full = 0; 3682c93bb85bSJerome Glisse } 3683c93bb85bSJerome Glisse crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full; 368468adac5eSBen Skeggs crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2); 368568adac5eSBen Skeggs crit_point_ff.full += dfixed_const_half(0); 3686c93bb85bSJerome Glisse 368768adac5eSBen Skeggs critical_point2 = dfixed_trunc(crit_point_ff); 3688c93bb85bSJerome Glisse 3689c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 3690c93bb85bSJerome Glisse critical_point2 = 0; 3691c93bb85bSJerome Glisse } 3692c93bb85bSJerome Glisse 3693c93bb85bSJerome Glisse if (max_stop_req - critical_point2 < 4) 3694c93bb85bSJerome Glisse critical_point2 = 0; 3695c93bb85bSJerome Glisse 3696c93bb85bSJerome Glisse } 3697c93bb85bSJerome Glisse 3698c93bb85bSJerome Glisse if (critical_point2 == 0 && rdev->family == CHIP_R300) { 3699c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0 */ 3700c93bb85bSJerome Glisse critical_point2 = 0x10; 3701c93bb85bSJerome Glisse } 3702c93bb85bSJerome Glisse 3703c93bb85bSJerome Glisse WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 3704c93bb85bSJerome Glisse (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 3705c93bb85bSJerome Glisse 3706c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 3707c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 3708c93bb85bSJerome Glisse #if 0 3709c93bb85bSJerome Glisse /* attempt to program RS400 disp2 regs correctly ??? */ 3710c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL1); 3711c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK | 3712c93bb85bSJerome Glisse RS400_DISP2_STOP_REQ_LEVEL_MASK); 3713c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, (temp | 3714c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 3715c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 3716c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL2); 3717c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK | 3718c93bb85bSJerome Glisse RS400_DISP2_CRITICAL_POINT_STOP_MASK); 3719c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, (temp | 3720c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) | 3721c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT))); 3722c93bb85bSJerome Glisse #endif 3723c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC); 3724c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000); 3725c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC); 3726c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC); 3727c93bb85bSJerome Glisse } 3728c93bb85bSJerome Glisse 3729d9fdaafbSDave Airlie DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n", 3730c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL)); 3731c93bb85bSJerome Glisse } 3732c93bb85bSJerome Glisse } 3733551ebd83SDave Airlie 3734e32eb50dSChristian König int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring) 37353ce0a23dSJerome Glisse { 37363ce0a23dSJerome Glisse uint32_t scratch; 37373ce0a23dSJerome Glisse uint32_t tmp = 0; 37383ce0a23dSJerome Glisse unsigned i; 37393ce0a23dSJerome Glisse int r; 37403ce0a23dSJerome Glisse 37413ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 37423ce0a23dSJerome Glisse if (r) { 37433ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r); 37443ce0a23dSJerome Glisse return r; 37453ce0a23dSJerome Glisse } 37463ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 3747e32eb50dSChristian König r = radeon_ring_lock(rdev, ring, 2); 37483ce0a23dSJerome Glisse if (r) { 37493ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r); 37503ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 37513ce0a23dSJerome Glisse return r; 37523ce0a23dSJerome Glisse } 3753e32eb50dSChristian König radeon_ring_write(ring, PACKET0(scratch, 0)); 3754e32eb50dSChristian König radeon_ring_write(ring, 0xDEADBEEF); 3755e32eb50dSChristian König radeon_ring_unlock_commit(rdev, ring); 37563ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 37573ce0a23dSJerome Glisse tmp = RREG32(scratch); 37583ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 37593ce0a23dSJerome Glisse break; 37603ce0a23dSJerome Glisse } 37613ce0a23dSJerome Glisse DRM_UDELAY(1); 37623ce0a23dSJerome Glisse } 37633ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 37643ce0a23dSJerome Glisse DRM_INFO("ring test succeeded in %d usecs\n", i); 37653ce0a23dSJerome Glisse } else { 3766369d7ec1SAlex Deucher DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n", 37673ce0a23dSJerome Glisse scratch, tmp); 37683ce0a23dSJerome Glisse r = -EINVAL; 37693ce0a23dSJerome Glisse } 37703ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 37713ce0a23dSJerome Glisse return r; 37723ce0a23dSJerome Glisse } 37733ce0a23dSJerome Glisse 37743ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib) 37753ce0a23dSJerome Glisse { 3776e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 37777b1f2485SChristian König 3778c7eff978SAlex Deucher if (ring->rptr_save_reg) { 3779c7eff978SAlex Deucher u32 next_rptr = ring->wptr + 2 + 3; 3780c7eff978SAlex Deucher radeon_ring_write(ring, PACKET0(ring->rptr_save_reg, 0)); 3781c7eff978SAlex Deucher radeon_ring_write(ring, next_rptr); 3782c7eff978SAlex Deucher } 3783c7eff978SAlex Deucher 3784e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1)); 3785e32eb50dSChristian König radeon_ring_write(ring, ib->gpu_addr); 3786e32eb50dSChristian König radeon_ring_write(ring, ib->length_dw); 37873ce0a23dSJerome Glisse } 37883ce0a23dSJerome Glisse 3789f712812eSAlex Deucher int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring) 37903ce0a23dSJerome Glisse { 3791f2e39221SJerome Glisse struct radeon_ib ib; 37923ce0a23dSJerome Glisse uint32_t scratch; 37933ce0a23dSJerome Glisse uint32_t tmp = 0; 37943ce0a23dSJerome Glisse unsigned i; 37953ce0a23dSJerome Glisse int r; 37963ce0a23dSJerome Glisse 37973ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 37983ce0a23dSJerome Glisse if (r) { 37993ce0a23dSJerome Glisse DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r); 38003ce0a23dSJerome Glisse return r; 38013ce0a23dSJerome Glisse } 38023ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 3803*4bf3dd92SChristian König r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, NULL, 256); 38043ce0a23dSJerome Glisse if (r) { 38053ce0a23dSJerome Glisse return r; 38063ce0a23dSJerome Glisse } 3807f2e39221SJerome Glisse ib.ptr[0] = PACKET0(scratch, 0); 3808f2e39221SJerome Glisse ib.ptr[1] = 0xDEADBEEF; 3809f2e39221SJerome Glisse ib.ptr[2] = PACKET2(0); 3810f2e39221SJerome Glisse ib.ptr[3] = PACKET2(0); 3811f2e39221SJerome Glisse ib.ptr[4] = PACKET2(0); 3812f2e39221SJerome Glisse ib.ptr[5] = PACKET2(0); 3813f2e39221SJerome Glisse ib.ptr[6] = PACKET2(0); 3814f2e39221SJerome Glisse ib.ptr[7] = PACKET2(0); 3815f2e39221SJerome Glisse ib.length_dw = 8; 38164ef72566SChristian König r = radeon_ib_schedule(rdev, &ib, NULL); 38173ce0a23dSJerome Glisse if (r) { 38183ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 38193ce0a23dSJerome Glisse radeon_ib_free(rdev, &ib); 38203ce0a23dSJerome Glisse return r; 38213ce0a23dSJerome Glisse } 3822f2e39221SJerome Glisse r = radeon_fence_wait(ib.fence, false); 38233ce0a23dSJerome Glisse if (r) { 38243ce0a23dSJerome Glisse return r; 38253ce0a23dSJerome Glisse } 38263ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 38273ce0a23dSJerome Glisse tmp = RREG32(scratch); 38283ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 38293ce0a23dSJerome Glisse break; 38303ce0a23dSJerome Glisse } 38313ce0a23dSJerome Glisse DRM_UDELAY(1); 38323ce0a23dSJerome Glisse } 38333ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 38343ce0a23dSJerome Glisse DRM_INFO("ib test succeeded in %u usecs\n", i); 38353ce0a23dSJerome Glisse } else { 383662f288cfSPaul Bolle DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n", 38373ce0a23dSJerome Glisse scratch, tmp); 38383ce0a23dSJerome Glisse r = -EINVAL; 38393ce0a23dSJerome Glisse } 38403ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 38413ce0a23dSJerome Glisse radeon_ib_free(rdev, &ib); 38423ce0a23dSJerome Glisse return r; 38433ce0a23dSJerome Glisse } 38449f022ddfSJerome Glisse 38459f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save) 38469f022ddfSJerome Glisse { 38479f022ddfSJerome Glisse /* Shutdown CP we shouldn't need to do that but better be safe than 38489f022ddfSJerome Glisse * sorry 38499f022ddfSJerome Glisse */ 3850e32eb50dSChristian König rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false; 38519f022ddfSJerome Glisse WREG32(R_000740_CP_CSQ_CNTL, 0); 38529f022ddfSJerome Glisse 38539f022ddfSJerome Glisse /* Save few CRTC registers */ 3854ca6ffc64SJerome Glisse save->GENMO_WT = RREG8(R_0003C2_GENMO_WT); 38559f022ddfSJerome Glisse save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL); 38569f022ddfSJerome Glisse save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL); 38579f022ddfSJerome Glisse save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET); 38589f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 38599f022ddfSJerome Glisse save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL); 38609f022ddfSJerome Glisse save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET); 38619f022ddfSJerome Glisse } 38629f022ddfSJerome Glisse 38639f022ddfSJerome Glisse /* Disable VGA aperture access */ 3864ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT); 38659f022ddfSJerome Glisse /* Disable cursor, overlay, crtc */ 38669f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1)); 38679f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL | 38689f022ddfSJerome Glisse S_000054_CRTC_DISPLAY_DIS(1)); 38699f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, 38709f022ddfSJerome Glisse (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) | 38719f022ddfSJerome Glisse S_000050_CRTC_DISP_REQ_EN_B(1)); 38729f022ddfSJerome Glisse WREG32(R_000420_OV0_SCALE_CNTL, 38739f022ddfSJerome Glisse C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL)); 38749f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET); 38759f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 38769f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET | 38779f022ddfSJerome Glisse S_000360_CUR2_LOCK(1)); 38789f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, 38799f022ddfSJerome Glisse (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) | 38809f022ddfSJerome Glisse S_0003F8_CRTC2_DISPLAY_DIS(1) | 38819f022ddfSJerome Glisse S_0003F8_CRTC2_DISP_REQ_EN_B(1)); 38829f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, 38839f022ddfSJerome Glisse C_000360_CUR2_LOCK & save->CUR2_OFFSET); 38849f022ddfSJerome Glisse } 38859f022ddfSJerome Glisse } 38869f022ddfSJerome Glisse 38879f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save) 38889f022ddfSJerome Glisse { 38899f022ddfSJerome Glisse /* Update base address for crtc */ 3890d594e46aSJerome Glisse WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start); 38919f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 3892d594e46aSJerome Glisse WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start); 38939f022ddfSJerome Glisse } 38949f022ddfSJerome Glisse /* Restore CRTC registers */ 3895ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, save->GENMO_WT); 38969f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL); 38979f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL); 38989f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 38999f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL); 39009f022ddfSJerome Glisse } 39019f022ddfSJerome Glisse } 3902ca6ffc64SJerome Glisse 3903ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev) 3904ca6ffc64SJerome Glisse { 3905ca6ffc64SJerome Glisse u32 tmp; 3906ca6ffc64SJerome Glisse 3907ca6ffc64SJerome Glisse tmp = RREG8(R_0003C2_GENMO_WT); 3908ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp); 3909ca6ffc64SJerome Glisse } 3910d4550907SJerome Glisse 3911d4550907SJerome Glisse static void r100_debugfs(struct radeon_device *rdev) 3912d4550907SJerome Glisse { 3913d4550907SJerome Glisse int r; 3914d4550907SJerome Glisse 3915d4550907SJerome Glisse r = r100_debugfs_mc_info_init(rdev); 3916d4550907SJerome Glisse if (r) 3917d4550907SJerome Glisse dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n"); 3918d4550907SJerome Glisse } 3919d4550907SJerome Glisse 3920d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev) 3921d4550907SJerome Glisse { 3922d4550907SJerome Glisse struct r100_mc_save save; 3923d4550907SJerome Glisse 3924d4550907SJerome Glisse /* Stops all mc clients */ 3925d4550907SJerome Glisse r100_mc_stop(rdev, &save); 3926d4550907SJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3927d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 3928d4550907SJerome Glisse S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) | 3929d4550907SJerome Glisse S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16)); 3930d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base)); 3931d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3932d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 3933d4550907SJerome Glisse upper_32_bits(rdev->mc.agp_base) & 0xff); 3934d4550907SJerome Glisse } else { 3935d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF); 3936d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, 0); 3937d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3938d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 0); 3939d4550907SJerome Glisse } 3940d4550907SJerome Glisse /* Wait for mc idle */ 3941d4550907SJerome Glisse if (r100_mc_wait_for_idle(rdev)) 3942d4550907SJerome Glisse dev_warn(rdev->dev, "Wait for MC idle timeout.\n"); 3943d4550907SJerome Glisse /* Program MC, should be a 32bits limited address space */ 3944d4550907SJerome Glisse WREG32(R_000148_MC_FB_LOCATION, 3945d4550907SJerome Glisse S_000148_MC_FB_START(rdev->mc.vram_start >> 16) | 3946d4550907SJerome Glisse S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16)); 3947d4550907SJerome Glisse r100_mc_resume(rdev, &save); 3948d4550907SJerome Glisse } 3949d4550907SJerome Glisse 3950d4550907SJerome Glisse void r100_clock_startup(struct radeon_device *rdev) 3951d4550907SJerome Glisse { 3952d4550907SJerome Glisse u32 tmp; 3953d4550907SJerome Glisse 3954d4550907SJerome Glisse if (radeon_dynclks != -1 && radeon_dynclks) 3955d4550907SJerome Glisse radeon_legacy_set_clock_gating(rdev, 1); 3956d4550907SJerome Glisse /* We need to force on some of the block */ 3957d4550907SJerome Glisse tmp = RREG32_PLL(R_00000D_SCLK_CNTL); 3958d4550907SJerome Glisse tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1); 3959d4550907SJerome Glisse if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280)) 3960d4550907SJerome Glisse tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1); 3961d4550907SJerome Glisse WREG32_PLL(R_00000D_SCLK_CNTL, tmp); 3962d4550907SJerome Glisse } 3963d4550907SJerome Glisse 3964d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev) 3965d4550907SJerome Glisse { 3966d4550907SJerome Glisse int r; 3967d4550907SJerome Glisse 396892cde00cSAlex Deucher /* set common regs */ 396992cde00cSAlex Deucher r100_set_common_regs(rdev); 397092cde00cSAlex Deucher /* program mc */ 3971d4550907SJerome Glisse r100_mc_program(rdev); 3972d4550907SJerome Glisse /* Resume clock */ 3973d4550907SJerome Glisse r100_clock_startup(rdev); 3974d4550907SJerome Glisse /* Initialize GART (initialize after TTM so we can allocate 3975d4550907SJerome Glisse * memory through TTM but finalize after TTM) */ 397617e15b0cSDave Airlie r100_enable_bm(rdev); 3977d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 3978d4550907SJerome Glisse r = r100_pci_gart_enable(rdev); 3979d4550907SJerome Glisse if (r) 3980d4550907SJerome Glisse return r; 3981d4550907SJerome Glisse } 3982724c80e1SAlex Deucher 3983724c80e1SAlex Deucher /* allocate wb buffer */ 3984724c80e1SAlex Deucher r = radeon_wb_init(rdev); 3985724c80e1SAlex Deucher if (r) 3986724c80e1SAlex Deucher return r; 3987724c80e1SAlex Deucher 398830eb77f4SJerome Glisse r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX); 398930eb77f4SJerome Glisse if (r) { 399030eb77f4SJerome Glisse dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r); 399130eb77f4SJerome Glisse return r; 399230eb77f4SJerome Glisse } 399330eb77f4SJerome Glisse 3994d4550907SJerome Glisse /* Enable IRQ */ 3995d4550907SJerome Glisse r100_irq_set(rdev); 3996cafe6609SJerome Glisse rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL); 3997d4550907SJerome Glisse /* 1M ring buffer */ 3998d4550907SJerome Glisse r = r100_cp_init(rdev, 1024 * 1024); 3999d4550907SJerome Glisse if (r) { 4000ec4f2ac4SPaul Bolle dev_err(rdev->dev, "failed initializing CP (%d).\n", r); 4001d4550907SJerome Glisse return r; 4002d4550907SJerome Glisse } 4003b15ba512SJerome Glisse 40042898c348SChristian König r = radeon_ib_pool_init(rdev); 40052898c348SChristian König if (r) { 40062898c348SChristian König dev_err(rdev->dev, "IB initialization failed (%d).\n", r); 4007b15ba512SJerome Glisse return r; 40082898c348SChristian König } 4009b15ba512SJerome Glisse 4010d4550907SJerome Glisse return 0; 4011d4550907SJerome Glisse } 4012d4550907SJerome Glisse 4013d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev) 4014d4550907SJerome Glisse { 40156b7746e8SJerome Glisse int r; 40166b7746e8SJerome Glisse 4017d4550907SJerome Glisse /* Make sur GART are not working */ 4018d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 4019d4550907SJerome Glisse r100_pci_gart_disable(rdev); 4020d4550907SJerome Glisse /* Resume clock before doing reset */ 4021d4550907SJerome Glisse r100_clock_startup(rdev); 4022d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 4023a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 4024d4550907SJerome Glisse dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 4025d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 4026d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 4027d4550907SJerome Glisse } 4028d4550907SJerome Glisse /* post */ 4029d4550907SJerome Glisse radeon_combios_asic_init(rdev->ddev); 4030d4550907SJerome Glisse /* Resume clock after posting */ 4031d4550907SJerome Glisse r100_clock_startup(rdev); 4032550e2d92SDave Airlie /* Initialize surface registers */ 4033550e2d92SDave Airlie radeon_surface_init(rdev); 4034b15ba512SJerome Glisse 4035b15ba512SJerome Glisse rdev->accel_working = true; 40366b7746e8SJerome Glisse r = r100_startup(rdev); 40376b7746e8SJerome Glisse if (r) { 40386b7746e8SJerome Glisse rdev->accel_working = false; 40396b7746e8SJerome Glisse } 40406b7746e8SJerome Glisse return r; 4041d4550907SJerome Glisse } 4042d4550907SJerome Glisse 4043d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev) 4044d4550907SJerome Glisse { 4045d4550907SJerome Glisse r100_cp_disable(rdev); 4046724c80e1SAlex Deucher radeon_wb_disable(rdev); 4047d4550907SJerome Glisse r100_irq_disable(rdev); 4048d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 4049d4550907SJerome Glisse r100_pci_gart_disable(rdev); 4050d4550907SJerome Glisse return 0; 4051d4550907SJerome Glisse } 4052d4550907SJerome Glisse 4053d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev) 4054d4550907SJerome Glisse { 4055d4550907SJerome Glisse r100_cp_fini(rdev); 4056724c80e1SAlex Deucher radeon_wb_fini(rdev); 40572898c348SChristian König radeon_ib_pool_fini(rdev); 4058d4550907SJerome Glisse radeon_gem_fini(rdev); 4059d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 4060d4550907SJerome Glisse r100_pci_gart_fini(rdev); 4061d0269ed8SJerome Glisse radeon_agp_fini(rdev); 4062d4550907SJerome Glisse radeon_irq_kms_fini(rdev); 4063d4550907SJerome Glisse radeon_fence_driver_fini(rdev); 40644c788679SJerome Glisse radeon_bo_fini(rdev); 4065d4550907SJerome Glisse radeon_atombios_fini(rdev); 4066d4550907SJerome Glisse kfree(rdev->bios); 4067d4550907SJerome Glisse rdev->bios = NULL; 4068d4550907SJerome Glisse } 4069d4550907SJerome Glisse 40704c712e6cSDave Airlie /* 40714c712e6cSDave Airlie * Due to how kexec works, it can leave the hw fully initialised when it 40724c712e6cSDave Airlie * boots the new kernel. However doing our init sequence with the CP and 40734c712e6cSDave Airlie * WB stuff setup causes GPU hangs on the RN50 at least. So at startup 40744c712e6cSDave Airlie * do some quick sanity checks and restore sane values to avoid this 40754c712e6cSDave Airlie * problem. 40764c712e6cSDave Airlie */ 40774c712e6cSDave Airlie void r100_restore_sanity(struct radeon_device *rdev) 40784c712e6cSDave Airlie { 40794c712e6cSDave Airlie u32 tmp; 40804c712e6cSDave Airlie 40814c712e6cSDave Airlie tmp = RREG32(RADEON_CP_CSQ_CNTL); 40824c712e6cSDave Airlie if (tmp) { 40834c712e6cSDave Airlie WREG32(RADEON_CP_CSQ_CNTL, 0); 40844c712e6cSDave Airlie } 40854c712e6cSDave Airlie tmp = RREG32(RADEON_CP_RB_CNTL); 40864c712e6cSDave Airlie if (tmp) { 40874c712e6cSDave Airlie WREG32(RADEON_CP_RB_CNTL, 0); 40884c712e6cSDave Airlie } 40894c712e6cSDave Airlie tmp = RREG32(RADEON_SCRATCH_UMSK); 40904c712e6cSDave Airlie if (tmp) { 40914c712e6cSDave Airlie WREG32(RADEON_SCRATCH_UMSK, 0); 40924c712e6cSDave Airlie } 40934c712e6cSDave Airlie } 40944c712e6cSDave Airlie 4095d4550907SJerome Glisse int r100_init(struct radeon_device *rdev) 4096d4550907SJerome Glisse { 4097d4550907SJerome Glisse int r; 4098d4550907SJerome Glisse 4099d4550907SJerome Glisse /* Register debugfs file specific to this group of asics */ 4100d4550907SJerome Glisse r100_debugfs(rdev); 4101d4550907SJerome Glisse /* Disable VGA */ 4102d4550907SJerome Glisse r100_vga_render_disable(rdev); 4103d4550907SJerome Glisse /* Initialize scratch registers */ 4104d4550907SJerome Glisse radeon_scratch_init(rdev); 4105d4550907SJerome Glisse /* Initialize surface registers */ 4106d4550907SJerome Glisse radeon_surface_init(rdev); 41074c712e6cSDave Airlie /* sanity check some register to avoid hangs like after kexec */ 41084c712e6cSDave Airlie r100_restore_sanity(rdev); 4109d4550907SJerome Glisse /* TODO: disable VGA need to use VGA request */ 4110d4550907SJerome Glisse /* BIOS*/ 4111d4550907SJerome Glisse if (!radeon_get_bios(rdev)) { 4112d4550907SJerome Glisse if (ASIC_IS_AVIVO(rdev)) 4113d4550907SJerome Glisse return -EINVAL; 4114d4550907SJerome Glisse } 4115d4550907SJerome Glisse if (rdev->is_atom_bios) { 4116d4550907SJerome Glisse dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n"); 4117d4550907SJerome Glisse return -EINVAL; 4118d4550907SJerome Glisse } else { 4119d4550907SJerome Glisse r = radeon_combios_init(rdev); 4120d4550907SJerome Glisse if (r) 4121d4550907SJerome Glisse return r; 4122d4550907SJerome Glisse } 4123d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 4124a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 4125d4550907SJerome Glisse dev_warn(rdev->dev, 4126d4550907SJerome Glisse "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 4127d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 4128d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 4129d4550907SJerome Glisse } 4130d4550907SJerome Glisse /* check if cards are posted or not */ 413172542d77SDave Airlie if (radeon_boot_test_post_card(rdev) == false) 413272542d77SDave Airlie return -EINVAL; 4133d4550907SJerome Glisse /* Set asic errata */ 4134d4550907SJerome Glisse r100_errata(rdev); 4135d4550907SJerome Glisse /* Initialize clocks */ 4136d4550907SJerome Glisse radeon_get_clock_info(rdev->ddev); 4137d594e46aSJerome Glisse /* initialize AGP */ 4138d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 4139d594e46aSJerome Glisse r = radeon_agp_init(rdev); 4140d594e46aSJerome Glisse if (r) { 4141d594e46aSJerome Glisse radeon_agp_disable(rdev); 4142d594e46aSJerome Glisse } 4143d594e46aSJerome Glisse } 4144d594e46aSJerome Glisse /* initialize VRAM */ 4145d594e46aSJerome Glisse r100_mc_init(rdev); 4146d4550907SJerome Glisse /* Fence driver */ 414730eb77f4SJerome Glisse r = radeon_fence_driver_init(rdev); 4148d4550907SJerome Glisse if (r) 4149d4550907SJerome Glisse return r; 4150d4550907SJerome Glisse r = radeon_irq_kms_init(rdev); 4151d4550907SJerome Glisse if (r) 4152d4550907SJerome Glisse return r; 4153d4550907SJerome Glisse /* Memory manager */ 41544c788679SJerome Glisse r = radeon_bo_init(rdev); 4155d4550907SJerome Glisse if (r) 4156d4550907SJerome Glisse return r; 4157d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 4158d4550907SJerome Glisse r = r100_pci_gart_init(rdev); 4159d4550907SJerome Glisse if (r) 4160d4550907SJerome Glisse return r; 4161d4550907SJerome Glisse } 4162d4550907SJerome Glisse r100_set_safe_registers(rdev); 4163b15ba512SJerome Glisse 4164d4550907SJerome Glisse rdev->accel_working = true; 4165d4550907SJerome Glisse r = r100_startup(rdev); 4166d4550907SJerome Glisse if (r) { 4167d4550907SJerome Glisse /* Somethings want wront with the accel init stop accel */ 4168d4550907SJerome Glisse dev_err(rdev->dev, "Disabling GPU acceleration\n"); 4169d4550907SJerome Glisse r100_cp_fini(rdev); 4170724c80e1SAlex Deucher radeon_wb_fini(rdev); 41712898c348SChristian König radeon_ib_pool_fini(rdev); 4172655efd3dSJerome Glisse radeon_irq_kms_fini(rdev); 4173d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 4174d4550907SJerome Glisse r100_pci_gart_fini(rdev); 4175d4550907SJerome Glisse rdev->accel_working = false; 4176d4550907SJerome Glisse } 4177d4550907SJerome Glisse return 0; 4178d4550907SJerome Glisse } 41796fcbef7aSAndi Kleen 41806fcbef7aSAndi Kleen uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg) 41816fcbef7aSAndi Kleen { 41826fcbef7aSAndi Kleen if (reg < rdev->rmmio_size) 41836fcbef7aSAndi Kleen return readl(((void __iomem *)rdev->rmmio) + reg); 41846fcbef7aSAndi Kleen else { 41856fcbef7aSAndi Kleen writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX); 41866fcbef7aSAndi Kleen return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA); 41876fcbef7aSAndi Kleen } 41886fcbef7aSAndi Kleen } 41896fcbef7aSAndi Kleen 41906fcbef7aSAndi Kleen void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) 41916fcbef7aSAndi Kleen { 41926fcbef7aSAndi Kleen if (reg < rdev->rmmio_size) 41936fcbef7aSAndi Kleen writel(v, ((void __iomem *)rdev->rmmio) + reg); 41946fcbef7aSAndi Kleen else { 41956fcbef7aSAndi Kleen writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX); 41966fcbef7aSAndi Kleen writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA); 41976fcbef7aSAndi Kleen } 41986fcbef7aSAndi Kleen } 41996fcbef7aSAndi Kleen 42006fcbef7aSAndi Kleen u32 r100_io_rreg(struct radeon_device *rdev, u32 reg) 42016fcbef7aSAndi Kleen { 42026fcbef7aSAndi Kleen if (reg < rdev->rio_mem_size) 42036fcbef7aSAndi Kleen return ioread32(rdev->rio_mem + reg); 42046fcbef7aSAndi Kleen else { 42056fcbef7aSAndi Kleen iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX); 42066fcbef7aSAndi Kleen return ioread32(rdev->rio_mem + RADEON_MM_DATA); 42076fcbef7aSAndi Kleen } 42086fcbef7aSAndi Kleen } 42096fcbef7aSAndi Kleen 42106fcbef7aSAndi Kleen void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v) 42116fcbef7aSAndi Kleen { 42126fcbef7aSAndi Kleen if (reg < rdev->rio_mem_size) 42136fcbef7aSAndi Kleen iowrite32(v, rdev->rio_mem + reg); 42146fcbef7aSAndi Kleen else { 42156fcbef7aSAndi Kleen iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX); 42166fcbef7aSAndi Kleen iowrite32(v, rdev->rio_mem + RADEON_MM_DATA); 42176fcbef7aSAndi Kleen } 42186fcbef7aSAndi Kleen } 4219