1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/seq_file.h> 295a0e3ad6STejun Heo #include <linux/slab.h> 30771fe6b9SJerome Glisse #include "drmP.h" 31771fe6b9SJerome Glisse #include "drm.h" 32771fe6b9SJerome Glisse #include "radeon_drm.h" 33771fe6b9SJerome Glisse #include "radeon_reg.h" 34771fe6b9SJerome Glisse #include "radeon.h" 35e6990375SDaniel Vetter #include "radeon_asic.h" 363ce0a23dSJerome Glisse #include "r100d.h" 37d4550907SJerome Glisse #include "rs100d.h" 38d4550907SJerome Glisse #include "rv200d.h" 39d4550907SJerome Glisse #include "rv250d.h" 4049e02b73SAlex Deucher #include "atom.h" 413ce0a23dSJerome Glisse 4270967ab9SBen Hutchings #include <linux/firmware.h> 4370967ab9SBen Hutchings #include <linux/platform_device.h> 44e0cd3608SPaul Gortmaker #include <linux/module.h> 4570967ab9SBen Hutchings 46551ebd83SDave Airlie #include "r100_reg_safe.h" 47551ebd83SDave Airlie #include "rn50_reg_safe.h" 48551ebd83SDave Airlie 4970967ab9SBen Hutchings /* Firmware Names */ 5070967ab9SBen Hutchings #define FIRMWARE_R100 "radeon/R100_cp.bin" 5170967ab9SBen Hutchings #define FIRMWARE_R200 "radeon/R200_cp.bin" 5270967ab9SBen Hutchings #define FIRMWARE_R300 "radeon/R300_cp.bin" 5370967ab9SBen Hutchings #define FIRMWARE_R420 "radeon/R420_cp.bin" 5470967ab9SBen Hutchings #define FIRMWARE_RS690 "radeon/RS690_cp.bin" 5570967ab9SBen Hutchings #define FIRMWARE_RS600 "radeon/RS600_cp.bin" 5670967ab9SBen Hutchings #define FIRMWARE_R520 "radeon/R520_cp.bin" 5770967ab9SBen Hutchings 5870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100); 5970967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200); 6070967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300); 6170967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420); 6270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690); 6370967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600); 6470967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520); 65771fe6b9SJerome Glisse 66551ebd83SDave Airlie #include "r100_track.h" 67551ebd83SDave Airlie 683ae19b75SAlex Deucher void r100_wait_for_vblank(struct radeon_device *rdev, int crtc) 693ae19b75SAlex Deucher { 703ae19b75SAlex Deucher struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc]; 713ae19b75SAlex Deucher int i; 723ae19b75SAlex Deucher 733ae19b75SAlex Deucher if (radeon_crtc->crtc_id == 0) { 743ae19b75SAlex Deucher if (RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN) { 753ae19b75SAlex Deucher for (i = 0; i < rdev->usec_timeout; i++) { 763ae19b75SAlex Deucher if (!(RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)) 773ae19b75SAlex Deucher break; 783ae19b75SAlex Deucher udelay(1); 793ae19b75SAlex Deucher } 803ae19b75SAlex Deucher for (i = 0; i < rdev->usec_timeout; i++) { 813ae19b75SAlex Deucher if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR) 823ae19b75SAlex Deucher break; 833ae19b75SAlex Deucher udelay(1); 843ae19b75SAlex Deucher } 853ae19b75SAlex Deucher } 863ae19b75SAlex Deucher } else { 873ae19b75SAlex Deucher if (RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN) { 883ae19b75SAlex Deucher for (i = 0; i < rdev->usec_timeout; i++) { 893ae19b75SAlex Deucher if (!(RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)) 903ae19b75SAlex Deucher break; 913ae19b75SAlex Deucher udelay(1); 923ae19b75SAlex Deucher } 933ae19b75SAlex Deucher for (i = 0; i < rdev->usec_timeout; i++) { 943ae19b75SAlex Deucher if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR) 953ae19b75SAlex Deucher break; 963ae19b75SAlex Deucher udelay(1); 973ae19b75SAlex Deucher } 983ae19b75SAlex Deucher } 993ae19b75SAlex Deucher } 1003ae19b75SAlex Deucher } 1013ae19b75SAlex Deucher 102771fe6b9SJerome Glisse /* This files gather functions specifics to: 103771fe6b9SJerome Glisse * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 104771fe6b9SJerome Glisse */ 105771fe6b9SJerome Glisse 106cbdd4501SAndi Kleen int r100_reloc_pitch_offset(struct radeon_cs_parser *p, 107cbdd4501SAndi Kleen struct radeon_cs_packet *pkt, 108cbdd4501SAndi Kleen unsigned idx, 109cbdd4501SAndi Kleen unsigned reg) 110cbdd4501SAndi Kleen { 111cbdd4501SAndi Kleen int r; 112cbdd4501SAndi Kleen u32 tile_flags = 0; 113cbdd4501SAndi Kleen u32 tmp; 114cbdd4501SAndi Kleen struct radeon_cs_reloc *reloc; 115cbdd4501SAndi Kleen u32 value; 116cbdd4501SAndi Kleen 117cbdd4501SAndi Kleen r = r100_cs_packet_next_reloc(p, &reloc); 118cbdd4501SAndi Kleen if (r) { 119cbdd4501SAndi Kleen DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 120cbdd4501SAndi Kleen idx, reg); 121cbdd4501SAndi Kleen r100_cs_dump_packet(p, pkt); 122cbdd4501SAndi Kleen return r; 123cbdd4501SAndi Kleen } 124c9068eb2SAlex Deucher 125cbdd4501SAndi Kleen value = radeon_get_ib_value(p, idx); 126cbdd4501SAndi Kleen tmp = value & 0x003fffff; 127cbdd4501SAndi Kleen tmp += (((u32)reloc->lobj.gpu_offset) >> 10); 128cbdd4501SAndi Kleen 129c9068eb2SAlex Deucher if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { 130cbdd4501SAndi Kleen if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) 131cbdd4501SAndi Kleen tile_flags |= RADEON_DST_TILE_MACRO; 132cbdd4501SAndi Kleen if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) { 133cbdd4501SAndi Kleen if (reg == RADEON_SRC_PITCH_OFFSET) { 134cbdd4501SAndi Kleen DRM_ERROR("Cannot src blit from microtiled surface\n"); 135cbdd4501SAndi Kleen r100_cs_dump_packet(p, pkt); 136cbdd4501SAndi Kleen return -EINVAL; 137cbdd4501SAndi Kleen } 138cbdd4501SAndi Kleen tile_flags |= RADEON_DST_TILE_MICRO; 139cbdd4501SAndi Kleen } 140cbdd4501SAndi Kleen 141cbdd4501SAndi Kleen tmp |= tile_flags; 142cbdd4501SAndi Kleen p->ib->ptr[idx] = (value & 0x3fc00000) | tmp; 143c9068eb2SAlex Deucher } else 144c9068eb2SAlex Deucher p->ib->ptr[idx] = (value & 0xffc00000) | tmp; 145cbdd4501SAndi Kleen return 0; 146cbdd4501SAndi Kleen } 147cbdd4501SAndi Kleen 148cbdd4501SAndi Kleen int r100_packet3_load_vbpntr(struct radeon_cs_parser *p, 149cbdd4501SAndi Kleen struct radeon_cs_packet *pkt, 150cbdd4501SAndi Kleen int idx) 151cbdd4501SAndi Kleen { 152cbdd4501SAndi Kleen unsigned c, i; 153cbdd4501SAndi Kleen struct radeon_cs_reloc *reloc; 154cbdd4501SAndi Kleen struct r100_cs_track *track; 155cbdd4501SAndi Kleen int r = 0; 156cbdd4501SAndi Kleen volatile uint32_t *ib; 157cbdd4501SAndi Kleen u32 idx_value; 158cbdd4501SAndi Kleen 159cbdd4501SAndi Kleen ib = p->ib->ptr; 160cbdd4501SAndi Kleen track = (struct r100_cs_track *)p->track; 161cbdd4501SAndi Kleen c = radeon_get_ib_value(p, idx++) & 0x1F; 162cbdd4501SAndi Kleen if (c > 16) { 163cbdd4501SAndi Kleen DRM_ERROR("Only 16 vertex buffers are allowed %d\n", 164cbdd4501SAndi Kleen pkt->opcode); 165cbdd4501SAndi Kleen r100_cs_dump_packet(p, pkt); 166cbdd4501SAndi Kleen return -EINVAL; 167cbdd4501SAndi Kleen } 168cbdd4501SAndi Kleen track->num_arrays = c; 169cbdd4501SAndi Kleen for (i = 0; i < (c - 1); i+=2, idx+=3) { 170cbdd4501SAndi Kleen r = r100_cs_packet_next_reloc(p, &reloc); 171cbdd4501SAndi Kleen if (r) { 172cbdd4501SAndi Kleen DRM_ERROR("No reloc for packet3 %d\n", 173cbdd4501SAndi Kleen pkt->opcode); 174cbdd4501SAndi Kleen r100_cs_dump_packet(p, pkt); 175cbdd4501SAndi Kleen return r; 176cbdd4501SAndi Kleen } 177cbdd4501SAndi Kleen idx_value = radeon_get_ib_value(p, idx); 178cbdd4501SAndi Kleen ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset); 179cbdd4501SAndi Kleen 180cbdd4501SAndi Kleen track->arrays[i + 0].esize = idx_value >> 8; 181cbdd4501SAndi Kleen track->arrays[i + 0].robj = reloc->robj; 182cbdd4501SAndi Kleen track->arrays[i + 0].esize &= 0x7F; 183cbdd4501SAndi Kleen r = r100_cs_packet_next_reloc(p, &reloc); 184cbdd4501SAndi Kleen if (r) { 185cbdd4501SAndi Kleen DRM_ERROR("No reloc for packet3 %d\n", 186cbdd4501SAndi Kleen pkt->opcode); 187cbdd4501SAndi Kleen r100_cs_dump_packet(p, pkt); 188cbdd4501SAndi Kleen return r; 189cbdd4501SAndi Kleen } 190cbdd4501SAndi Kleen ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset); 191cbdd4501SAndi Kleen track->arrays[i + 1].robj = reloc->robj; 192cbdd4501SAndi Kleen track->arrays[i + 1].esize = idx_value >> 24; 193cbdd4501SAndi Kleen track->arrays[i + 1].esize &= 0x7F; 194cbdd4501SAndi Kleen } 195cbdd4501SAndi Kleen if (c & 1) { 196cbdd4501SAndi Kleen r = r100_cs_packet_next_reloc(p, &reloc); 197cbdd4501SAndi Kleen if (r) { 198cbdd4501SAndi Kleen DRM_ERROR("No reloc for packet3 %d\n", 199cbdd4501SAndi Kleen pkt->opcode); 200cbdd4501SAndi Kleen r100_cs_dump_packet(p, pkt); 201cbdd4501SAndi Kleen return r; 202cbdd4501SAndi Kleen } 203cbdd4501SAndi Kleen idx_value = radeon_get_ib_value(p, idx); 204cbdd4501SAndi Kleen ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset); 205cbdd4501SAndi Kleen track->arrays[i + 0].robj = reloc->robj; 206cbdd4501SAndi Kleen track->arrays[i + 0].esize = idx_value >> 8; 207cbdd4501SAndi Kleen track->arrays[i + 0].esize &= 0x7F; 208cbdd4501SAndi Kleen } 209cbdd4501SAndi Kleen return r; 210cbdd4501SAndi Kleen } 211cbdd4501SAndi Kleen 2126f34be50SAlex Deucher void r100_pre_page_flip(struct radeon_device *rdev, int crtc) 2136f34be50SAlex Deucher { 2146f34be50SAlex Deucher /* enable the pflip int */ 2156f34be50SAlex Deucher radeon_irq_kms_pflip_irq_get(rdev, crtc); 2166f34be50SAlex Deucher } 2176f34be50SAlex Deucher 2186f34be50SAlex Deucher void r100_post_page_flip(struct radeon_device *rdev, int crtc) 2196f34be50SAlex Deucher { 2206f34be50SAlex Deucher /* disable the pflip int */ 2216f34be50SAlex Deucher radeon_irq_kms_pflip_irq_put(rdev, crtc); 2226f34be50SAlex Deucher } 2236f34be50SAlex Deucher 2246f34be50SAlex Deucher u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base) 2256f34be50SAlex Deucher { 2266f34be50SAlex Deucher struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id]; 2276f34be50SAlex Deucher u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK; 228f6496479SAlex Deucher int i; 2296f34be50SAlex Deucher 2306f34be50SAlex Deucher /* Lock the graphics update lock */ 2316f34be50SAlex Deucher /* update the scanout addresses */ 2326f34be50SAlex Deucher WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp); 2336f34be50SAlex Deucher 234acb32506SAlex Deucher /* Wait for update_pending to go high. */ 235f6496479SAlex Deucher for (i = 0; i < rdev->usec_timeout; i++) { 236f6496479SAlex Deucher if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET) 237f6496479SAlex Deucher break; 238f6496479SAlex Deucher udelay(1); 239f6496479SAlex Deucher } 240acb32506SAlex Deucher DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n"); 2416f34be50SAlex Deucher 2426f34be50SAlex Deucher /* Unlock the lock, so double-buffering can take place inside vblank */ 2436f34be50SAlex Deucher tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK; 2446f34be50SAlex Deucher WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp); 2456f34be50SAlex Deucher 2466f34be50SAlex Deucher /* Return current update_pending status: */ 2476f34be50SAlex Deucher return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET; 2486f34be50SAlex Deucher } 2496f34be50SAlex Deucher 250ce8f5370SAlex Deucher void r100_pm_get_dynpm_state(struct radeon_device *rdev) 251a48b9b4eSAlex Deucher { 252a48b9b4eSAlex Deucher int i; 253ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = true; 254ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = true; 255a48b9b4eSAlex Deucher 256ce8f5370SAlex Deucher switch (rdev->pm.dynpm_planned_action) { 257ce8f5370SAlex Deucher case DYNPM_ACTION_MINIMUM: 258a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 0; 259ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = false; 260a48b9b4eSAlex Deucher break; 261ce8f5370SAlex Deucher case DYNPM_ACTION_DOWNCLOCK: 262a48b9b4eSAlex Deucher if (rdev->pm.current_power_state_index == 0) { 263a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 264ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = false; 265a48b9b4eSAlex Deucher } else { 266a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 267a48b9b4eSAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 268d7311171SAlex Deucher if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 269a48b9b4eSAlex Deucher continue; 270a48b9b4eSAlex Deucher else if (i >= rdev->pm.current_power_state_index) { 271a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 272a48b9b4eSAlex Deucher break; 273a48b9b4eSAlex Deucher } else { 274a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = i; 275a48b9b4eSAlex Deucher break; 276a48b9b4eSAlex Deucher } 277a48b9b4eSAlex Deucher } 278a48b9b4eSAlex Deucher } else 279a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 280a48b9b4eSAlex Deucher rdev->pm.current_power_state_index - 1; 281a48b9b4eSAlex Deucher } 282d7311171SAlex Deucher /* don't use the power state if crtcs are active and no display flag is set */ 283d7311171SAlex Deucher if ((rdev->pm.active_crtc_count > 0) && 284d7311171SAlex Deucher (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags & 285d7311171SAlex Deucher RADEON_PM_MODE_NO_DISPLAY)) { 286d7311171SAlex Deucher rdev->pm.requested_power_state_index++; 287d7311171SAlex Deucher } 288a48b9b4eSAlex Deucher break; 289ce8f5370SAlex Deucher case DYNPM_ACTION_UPCLOCK: 290a48b9b4eSAlex Deucher if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) { 291a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 292ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = false; 293a48b9b4eSAlex Deucher } else { 294a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 295a48b9b4eSAlex Deucher for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) { 296d7311171SAlex Deucher if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 297a48b9b4eSAlex Deucher continue; 298a48b9b4eSAlex Deucher else if (i <= rdev->pm.current_power_state_index) { 299a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 300a48b9b4eSAlex Deucher break; 301a48b9b4eSAlex Deucher } else { 302a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = i; 303a48b9b4eSAlex Deucher break; 304a48b9b4eSAlex Deucher } 305a48b9b4eSAlex Deucher } 306a48b9b4eSAlex Deucher } else 307a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 308a48b9b4eSAlex Deucher rdev->pm.current_power_state_index + 1; 309a48b9b4eSAlex Deucher } 310a48b9b4eSAlex Deucher break; 311ce8f5370SAlex Deucher case DYNPM_ACTION_DEFAULT: 31258e21dffSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index; 313ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = false; 31458e21dffSAlex Deucher break; 315ce8f5370SAlex Deucher case DYNPM_ACTION_NONE: 316a48b9b4eSAlex Deucher default: 317a48b9b4eSAlex Deucher DRM_ERROR("Requested mode for not defined action\n"); 318a48b9b4eSAlex Deucher return; 319a48b9b4eSAlex Deucher } 320a48b9b4eSAlex Deucher /* only one clock mode per power state */ 321a48b9b4eSAlex Deucher rdev->pm.requested_clock_mode_index = 0; 322a48b9b4eSAlex Deucher 323d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n", 324a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 325a48b9b4eSAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].sclk, 326a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 327a48b9b4eSAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].mclk, 328a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 32979daedc9SAlex Deucher pcie_lanes); 330a48b9b4eSAlex Deucher } 331a48b9b4eSAlex Deucher 332ce8f5370SAlex Deucher void r100_pm_init_profile(struct radeon_device *rdev) 333bae6b562SAlex Deucher { 334ce8f5370SAlex Deucher /* default */ 335ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; 336ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 337ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0; 338ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0; 339ce8f5370SAlex Deucher /* low sh */ 340ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0; 341ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0; 342ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0; 343ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0; 344c9e75b21SAlex Deucher /* mid sh */ 345c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0; 346c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0; 347c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0; 348c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0; 349ce8f5370SAlex Deucher /* high sh */ 350ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0; 351ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 352ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0; 353ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0; 354ce8f5370SAlex Deucher /* low mh */ 355ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0; 356ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 357ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0; 358ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0; 359c9e75b21SAlex Deucher /* mid mh */ 360c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0; 361c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 362c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0; 363c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0; 364ce8f5370SAlex Deucher /* high mh */ 365ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0; 366ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 367ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0; 368ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0; 369bae6b562SAlex Deucher } 370bae6b562SAlex Deucher 37149e02b73SAlex Deucher void r100_pm_misc(struct radeon_device *rdev) 37249e02b73SAlex Deucher { 37349e02b73SAlex Deucher int requested_index = rdev->pm.requested_power_state_index; 37449e02b73SAlex Deucher struct radeon_power_state *ps = &rdev->pm.power_state[requested_index]; 37549e02b73SAlex Deucher struct radeon_voltage *voltage = &ps->clock_info[0].voltage; 37649e02b73SAlex Deucher u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl; 37749e02b73SAlex Deucher 37849e02b73SAlex Deucher if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) { 37949e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) { 38049e02b73SAlex Deucher tmp = RREG32(voltage->gpio.reg); 38149e02b73SAlex Deucher if (voltage->active_high) 38249e02b73SAlex Deucher tmp |= voltage->gpio.mask; 38349e02b73SAlex Deucher else 38449e02b73SAlex Deucher tmp &= ~(voltage->gpio.mask); 38549e02b73SAlex Deucher WREG32(voltage->gpio.reg, tmp); 38649e02b73SAlex Deucher if (voltage->delay) 38749e02b73SAlex Deucher udelay(voltage->delay); 38849e02b73SAlex Deucher } else { 38949e02b73SAlex Deucher tmp = RREG32(voltage->gpio.reg); 39049e02b73SAlex Deucher if (voltage->active_high) 39149e02b73SAlex Deucher tmp &= ~voltage->gpio.mask; 39249e02b73SAlex Deucher else 39349e02b73SAlex Deucher tmp |= voltage->gpio.mask; 39449e02b73SAlex Deucher WREG32(voltage->gpio.reg, tmp); 39549e02b73SAlex Deucher if (voltage->delay) 39649e02b73SAlex Deucher udelay(voltage->delay); 39749e02b73SAlex Deucher } 39849e02b73SAlex Deucher } 39949e02b73SAlex Deucher 40049e02b73SAlex Deucher sclk_cntl = RREG32_PLL(SCLK_CNTL); 40149e02b73SAlex Deucher sclk_cntl2 = RREG32_PLL(SCLK_CNTL2); 40249e02b73SAlex Deucher sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3); 40349e02b73SAlex Deucher sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL); 40449e02b73SAlex Deucher sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3); 40549e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) { 40649e02b73SAlex Deucher sclk_more_cntl |= REDUCED_SPEED_SCLK_EN; 40749e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE) 40849e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE; 40949e02b73SAlex Deucher else 41049e02b73SAlex Deucher sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE; 41149e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) 41249e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0); 41349e02b73SAlex Deucher else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) 41449e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2); 41549e02b73SAlex Deucher } else 41649e02b73SAlex Deucher sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN; 41749e02b73SAlex Deucher 41849e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) { 41949e02b73SAlex Deucher sclk_more_cntl |= IO_CG_VOLTAGE_DROP; 42049e02b73SAlex Deucher if (voltage->delay) { 42149e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DROP_SYNC; 42249e02b73SAlex Deucher switch (voltage->delay) { 42349e02b73SAlex Deucher case 33: 42449e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(0); 42549e02b73SAlex Deucher break; 42649e02b73SAlex Deucher case 66: 42749e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(1); 42849e02b73SAlex Deucher break; 42949e02b73SAlex Deucher case 99: 43049e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(2); 43149e02b73SAlex Deucher break; 43249e02b73SAlex Deucher case 132: 43349e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(3); 43449e02b73SAlex Deucher break; 43549e02b73SAlex Deucher } 43649e02b73SAlex Deucher } else 43749e02b73SAlex Deucher sclk_more_cntl &= ~VOLTAGE_DROP_SYNC; 43849e02b73SAlex Deucher } else 43949e02b73SAlex Deucher sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP; 44049e02b73SAlex Deucher 44149e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN) 44249e02b73SAlex Deucher sclk_cntl &= ~FORCE_HDP; 44349e02b73SAlex Deucher else 44449e02b73SAlex Deucher sclk_cntl |= FORCE_HDP; 44549e02b73SAlex Deucher 44649e02b73SAlex Deucher WREG32_PLL(SCLK_CNTL, sclk_cntl); 44749e02b73SAlex Deucher WREG32_PLL(SCLK_CNTL2, sclk_cntl2); 44849e02b73SAlex Deucher WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl); 44949e02b73SAlex Deucher 45049e02b73SAlex Deucher /* set pcie lanes */ 45149e02b73SAlex Deucher if ((rdev->flags & RADEON_IS_PCIE) && 45249e02b73SAlex Deucher !(rdev->flags & RADEON_IS_IGP) && 453798bcf73SAlex Deucher rdev->asic->pm.set_pcie_lanes && 45449e02b73SAlex Deucher (ps->pcie_lanes != 45549e02b73SAlex Deucher rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) { 45649e02b73SAlex Deucher radeon_set_pcie_lanes(rdev, 45749e02b73SAlex Deucher ps->pcie_lanes); 458d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes); 45949e02b73SAlex Deucher } 46049e02b73SAlex Deucher } 46149e02b73SAlex Deucher 46249e02b73SAlex Deucher void r100_pm_prepare(struct radeon_device *rdev) 46349e02b73SAlex Deucher { 46449e02b73SAlex Deucher struct drm_device *ddev = rdev->ddev; 46549e02b73SAlex Deucher struct drm_crtc *crtc; 46649e02b73SAlex Deucher struct radeon_crtc *radeon_crtc; 46749e02b73SAlex Deucher u32 tmp; 46849e02b73SAlex Deucher 46949e02b73SAlex Deucher /* disable any active CRTCs */ 47049e02b73SAlex Deucher list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { 47149e02b73SAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 47249e02b73SAlex Deucher if (radeon_crtc->enabled) { 47349e02b73SAlex Deucher if (radeon_crtc->crtc_id) { 47449e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC2_GEN_CNTL); 47549e02b73SAlex Deucher tmp |= RADEON_CRTC2_DISP_REQ_EN_B; 47649e02b73SAlex Deucher WREG32(RADEON_CRTC2_GEN_CNTL, tmp); 47749e02b73SAlex Deucher } else { 47849e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC_GEN_CNTL); 47949e02b73SAlex Deucher tmp |= RADEON_CRTC_DISP_REQ_EN_B; 48049e02b73SAlex Deucher WREG32(RADEON_CRTC_GEN_CNTL, tmp); 48149e02b73SAlex Deucher } 48249e02b73SAlex Deucher } 48349e02b73SAlex Deucher } 48449e02b73SAlex Deucher } 48549e02b73SAlex Deucher 48649e02b73SAlex Deucher void r100_pm_finish(struct radeon_device *rdev) 48749e02b73SAlex Deucher { 48849e02b73SAlex Deucher struct drm_device *ddev = rdev->ddev; 48949e02b73SAlex Deucher struct drm_crtc *crtc; 49049e02b73SAlex Deucher struct radeon_crtc *radeon_crtc; 49149e02b73SAlex Deucher u32 tmp; 49249e02b73SAlex Deucher 49349e02b73SAlex Deucher /* enable any active CRTCs */ 49449e02b73SAlex Deucher list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { 49549e02b73SAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 49649e02b73SAlex Deucher if (radeon_crtc->enabled) { 49749e02b73SAlex Deucher if (radeon_crtc->crtc_id) { 49849e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC2_GEN_CNTL); 49949e02b73SAlex Deucher tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B; 50049e02b73SAlex Deucher WREG32(RADEON_CRTC2_GEN_CNTL, tmp); 50149e02b73SAlex Deucher } else { 50249e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC_GEN_CNTL); 50349e02b73SAlex Deucher tmp &= ~RADEON_CRTC_DISP_REQ_EN_B; 50449e02b73SAlex Deucher WREG32(RADEON_CRTC_GEN_CNTL, tmp); 50549e02b73SAlex Deucher } 50649e02b73SAlex Deucher } 50749e02b73SAlex Deucher } 50849e02b73SAlex Deucher } 50949e02b73SAlex Deucher 510def9ba9cSAlex Deucher bool r100_gui_idle(struct radeon_device *rdev) 511def9ba9cSAlex Deucher { 512def9ba9cSAlex Deucher if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE) 513def9ba9cSAlex Deucher return false; 514def9ba9cSAlex Deucher else 515def9ba9cSAlex Deucher return true; 516def9ba9cSAlex Deucher } 517def9ba9cSAlex Deucher 51805a05c50SAlex Deucher /* hpd for digital panel detect/disconnect */ 51905a05c50SAlex Deucher bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd) 52005a05c50SAlex Deucher { 52105a05c50SAlex Deucher bool connected = false; 52205a05c50SAlex Deucher 52305a05c50SAlex Deucher switch (hpd) { 52405a05c50SAlex Deucher case RADEON_HPD_1: 52505a05c50SAlex Deucher if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE) 52605a05c50SAlex Deucher connected = true; 52705a05c50SAlex Deucher break; 52805a05c50SAlex Deucher case RADEON_HPD_2: 52905a05c50SAlex Deucher if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE) 53005a05c50SAlex Deucher connected = true; 53105a05c50SAlex Deucher break; 53205a05c50SAlex Deucher default: 53305a05c50SAlex Deucher break; 53405a05c50SAlex Deucher } 53505a05c50SAlex Deucher return connected; 53605a05c50SAlex Deucher } 53705a05c50SAlex Deucher 53805a05c50SAlex Deucher void r100_hpd_set_polarity(struct radeon_device *rdev, 53905a05c50SAlex Deucher enum radeon_hpd_id hpd) 54005a05c50SAlex Deucher { 54105a05c50SAlex Deucher u32 tmp; 54205a05c50SAlex Deucher bool connected = r100_hpd_sense(rdev, hpd); 54305a05c50SAlex Deucher 54405a05c50SAlex Deucher switch (hpd) { 54505a05c50SAlex Deucher case RADEON_HPD_1: 54605a05c50SAlex Deucher tmp = RREG32(RADEON_FP_GEN_CNTL); 54705a05c50SAlex Deucher if (connected) 54805a05c50SAlex Deucher tmp &= ~RADEON_FP_DETECT_INT_POL; 54905a05c50SAlex Deucher else 55005a05c50SAlex Deucher tmp |= RADEON_FP_DETECT_INT_POL; 55105a05c50SAlex Deucher WREG32(RADEON_FP_GEN_CNTL, tmp); 55205a05c50SAlex Deucher break; 55305a05c50SAlex Deucher case RADEON_HPD_2: 55405a05c50SAlex Deucher tmp = RREG32(RADEON_FP2_GEN_CNTL); 55505a05c50SAlex Deucher if (connected) 55605a05c50SAlex Deucher tmp &= ~RADEON_FP2_DETECT_INT_POL; 55705a05c50SAlex Deucher else 55805a05c50SAlex Deucher tmp |= RADEON_FP2_DETECT_INT_POL; 55905a05c50SAlex Deucher WREG32(RADEON_FP2_GEN_CNTL, tmp); 56005a05c50SAlex Deucher break; 56105a05c50SAlex Deucher default: 56205a05c50SAlex Deucher break; 56305a05c50SAlex Deucher } 56405a05c50SAlex Deucher } 56505a05c50SAlex Deucher 56605a05c50SAlex Deucher void r100_hpd_init(struct radeon_device *rdev) 56705a05c50SAlex Deucher { 56805a05c50SAlex Deucher struct drm_device *dev = rdev->ddev; 56905a05c50SAlex Deucher struct drm_connector *connector; 57005a05c50SAlex Deucher 57105a05c50SAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 57205a05c50SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector); 57305a05c50SAlex Deucher switch (radeon_connector->hpd.hpd) { 57405a05c50SAlex Deucher case RADEON_HPD_1: 57505a05c50SAlex Deucher rdev->irq.hpd[0] = true; 57605a05c50SAlex Deucher break; 57705a05c50SAlex Deucher case RADEON_HPD_2: 57805a05c50SAlex Deucher rdev->irq.hpd[1] = true; 57905a05c50SAlex Deucher break; 58005a05c50SAlex Deucher default: 58105a05c50SAlex Deucher break; 58205a05c50SAlex Deucher } 58364912e99SAlex Deucher radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd); 58405a05c50SAlex Deucher } 585003e69f9SJerome Glisse if (rdev->irq.installed) 58605a05c50SAlex Deucher r100_irq_set(rdev); 58705a05c50SAlex Deucher } 58805a05c50SAlex Deucher 58905a05c50SAlex Deucher void r100_hpd_fini(struct radeon_device *rdev) 59005a05c50SAlex Deucher { 59105a05c50SAlex Deucher struct drm_device *dev = rdev->ddev; 59205a05c50SAlex Deucher struct drm_connector *connector; 59305a05c50SAlex Deucher 59405a05c50SAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 59505a05c50SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector); 59605a05c50SAlex Deucher switch (radeon_connector->hpd.hpd) { 59705a05c50SAlex Deucher case RADEON_HPD_1: 59805a05c50SAlex Deucher rdev->irq.hpd[0] = false; 59905a05c50SAlex Deucher break; 60005a05c50SAlex Deucher case RADEON_HPD_2: 60105a05c50SAlex Deucher rdev->irq.hpd[1] = false; 60205a05c50SAlex Deucher break; 60305a05c50SAlex Deucher default: 60405a05c50SAlex Deucher break; 60505a05c50SAlex Deucher } 60605a05c50SAlex Deucher } 60705a05c50SAlex Deucher } 60805a05c50SAlex Deucher 609771fe6b9SJerome Glisse /* 610771fe6b9SJerome Glisse * PCI GART 611771fe6b9SJerome Glisse */ 612771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev) 613771fe6b9SJerome Glisse { 614771fe6b9SJerome Glisse /* TODO: can we do somethings here ? */ 615771fe6b9SJerome Glisse /* It seems hw only cache one entry so we should discard this 616771fe6b9SJerome Glisse * entry otherwise if first GPU GART read hit this entry it 617771fe6b9SJerome Glisse * could end up in wrong address. */ 618771fe6b9SJerome Glisse } 619771fe6b9SJerome Glisse 6204aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev) 6214aac0473SJerome Glisse { 6224aac0473SJerome Glisse int r; 6234aac0473SJerome Glisse 624c9a1be96SJerome Glisse if (rdev->gart.ptr) { 625fce7d61bSJoe Perches WARN(1, "R100 PCI GART already initialized\n"); 6264aac0473SJerome Glisse return 0; 6274aac0473SJerome Glisse } 6284aac0473SJerome Glisse /* Initialize common gart structure */ 6294aac0473SJerome Glisse r = radeon_gart_init(rdev); 6304aac0473SJerome Glisse if (r) 6314aac0473SJerome Glisse return r; 6324aac0473SJerome Glisse rdev->gart.table_size = rdev->gart.num_gpu_pages * 4; 633c5b3b850SAlex Deucher rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush; 634c5b3b850SAlex Deucher rdev->asic->gart.set_page = &r100_pci_gart_set_page; 6354aac0473SJerome Glisse return radeon_gart_table_ram_alloc(rdev); 6364aac0473SJerome Glisse } 6374aac0473SJerome Glisse 63817e15b0cSDave Airlie /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */ 63917e15b0cSDave Airlie void r100_enable_bm(struct radeon_device *rdev) 64017e15b0cSDave Airlie { 64117e15b0cSDave Airlie uint32_t tmp; 64217e15b0cSDave Airlie /* Enable bus mastering */ 64317e15b0cSDave Airlie tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS; 64417e15b0cSDave Airlie WREG32(RADEON_BUS_CNTL, tmp); 64517e15b0cSDave Airlie } 64617e15b0cSDave Airlie 647771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev) 648771fe6b9SJerome Glisse { 649771fe6b9SJerome Glisse uint32_t tmp; 650771fe6b9SJerome Glisse 65182568565SDave Airlie radeon_gart_restore(rdev); 652771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 653771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 654771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 655771fe6b9SJerome Glisse /* set address range for PCI address translate */ 656d594e46aSJerome Glisse WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start); 657d594e46aSJerome Glisse WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end); 658771fe6b9SJerome Glisse /* set PCI GART page-table base address */ 659771fe6b9SJerome Glisse WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr); 660771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN; 661771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 662771fe6b9SJerome Glisse r100_pci_gart_tlb_flush(rdev); 663*43caf451SMichel Dänzer DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n", 664fcf4de5aSTormod Volden (unsigned)(rdev->mc.gtt_size >> 20), 665fcf4de5aSTormod Volden (unsigned long long)rdev->gart.table_addr); 666771fe6b9SJerome Glisse rdev->gart.ready = true; 667771fe6b9SJerome Glisse return 0; 668771fe6b9SJerome Glisse } 669771fe6b9SJerome Glisse 670771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev) 671771fe6b9SJerome Glisse { 672771fe6b9SJerome Glisse uint32_t tmp; 673771fe6b9SJerome Glisse 674771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 675771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 676771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN); 677771fe6b9SJerome Glisse WREG32(RADEON_AIC_LO_ADDR, 0); 678771fe6b9SJerome Glisse WREG32(RADEON_AIC_HI_ADDR, 0); 679771fe6b9SJerome Glisse } 680771fe6b9SJerome Glisse 681771fe6b9SJerome Glisse int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr) 682771fe6b9SJerome Glisse { 683c9a1be96SJerome Glisse u32 *gtt = rdev->gart.ptr; 684c9a1be96SJerome Glisse 685771fe6b9SJerome Glisse if (i < 0 || i > rdev->gart.num_gpu_pages) { 686771fe6b9SJerome Glisse return -EINVAL; 687771fe6b9SJerome Glisse } 688c9a1be96SJerome Glisse gtt[i] = cpu_to_le32(lower_32_bits(addr)); 689771fe6b9SJerome Glisse return 0; 690771fe6b9SJerome Glisse } 691771fe6b9SJerome Glisse 6924aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev) 693771fe6b9SJerome Glisse { 694f9274562SJerome Glisse radeon_gart_fini(rdev); 695771fe6b9SJerome Glisse r100_pci_gart_disable(rdev); 6964aac0473SJerome Glisse radeon_gart_table_ram_free(rdev); 697771fe6b9SJerome Glisse } 698771fe6b9SJerome Glisse 6997ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev) 7007ed220d7SMichel Dänzer { 7017ed220d7SMichel Dänzer uint32_t tmp = 0; 7027ed220d7SMichel Dänzer 703003e69f9SJerome Glisse if (!rdev->irq.installed) { 704fce7d61bSJoe Perches WARN(1, "Can't enable IRQ/MSI because no handler is installed\n"); 705003e69f9SJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 706003e69f9SJerome Glisse return -EINVAL; 707003e69f9SJerome Glisse } 7081b37078bSAlex Deucher if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) { 7097ed220d7SMichel Dänzer tmp |= RADEON_SW_INT_ENABLE; 7107ed220d7SMichel Dänzer } 7112031f77cSAlex Deucher if (rdev->irq.gui_idle) { 7122031f77cSAlex Deucher tmp |= RADEON_GUI_IDLE_MASK; 7132031f77cSAlex Deucher } 7146f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[0] || 7156f34be50SAlex Deucher rdev->irq.pflip[0]) { 7167ed220d7SMichel Dänzer tmp |= RADEON_CRTC_VBLANK_MASK; 7177ed220d7SMichel Dänzer } 7186f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[1] || 7196f34be50SAlex Deucher rdev->irq.pflip[1]) { 7207ed220d7SMichel Dänzer tmp |= RADEON_CRTC2_VBLANK_MASK; 7217ed220d7SMichel Dänzer } 72205a05c50SAlex Deucher if (rdev->irq.hpd[0]) { 72305a05c50SAlex Deucher tmp |= RADEON_FP_DETECT_MASK; 72405a05c50SAlex Deucher } 72505a05c50SAlex Deucher if (rdev->irq.hpd[1]) { 72605a05c50SAlex Deucher tmp |= RADEON_FP2_DETECT_MASK; 72705a05c50SAlex Deucher } 7287ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_CNTL, tmp); 7297ed220d7SMichel Dänzer return 0; 7307ed220d7SMichel Dänzer } 7317ed220d7SMichel Dänzer 7329f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev) 7339f022ddfSJerome Glisse { 7349f022ddfSJerome Glisse u32 tmp; 7359f022ddfSJerome Glisse 7369f022ddfSJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 7379f022ddfSJerome Glisse /* Wait and acknowledge irq */ 7389f022ddfSJerome Glisse mdelay(1); 7399f022ddfSJerome Glisse tmp = RREG32(R_000044_GEN_INT_STATUS); 7409f022ddfSJerome Glisse WREG32(R_000044_GEN_INT_STATUS, tmp); 7419f022ddfSJerome Glisse } 7429f022ddfSJerome Glisse 743cbdd4501SAndi Kleen static uint32_t r100_irq_ack(struct radeon_device *rdev) 7447ed220d7SMichel Dänzer { 7457ed220d7SMichel Dänzer uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS); 74605a05c50SAlex Deucher uint32_t irq_mask = RADEON_SW_INT_TEST | 74705a05c50SAlex Deucher RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT | 74805a05c50SAlex Deucher RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT; 7497ed220d7SMichel Dänzer 7502031f77cSAlex Deucher /* the interrupt works, but the status bit is permanently asserted */ 7512031f77cSAlex Deucher if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) { 7522031f77cSAlex Deucher if (!rdev->irq.gui_idle_acked) 7532031f77cSAlex Deucher irq_mask |= RADEON_GUI_IDLE_STAT; 7542031f77cSAlex Deucher } 7552031f77cSAlex Deucher 7567ed220d7SMichel Dänzer if (irqs) { 7577ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_STATUS, irqs); 7587ed220d7SMichel Dänzer } 7597ed220d7SMichel Dänzer return irqs & irq_mask; 7607ed220d7SMichel Dänzer } 7617ed220d7SMichel Dänzer 7627ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev) 7637ed220d7SMichel Dänzer { 7643e5cb98dSAlex Deucher uint32_t status, msi_rearm; 765d4877cf2SAlex Deucher bool queue_hotplug = false; 7667ed220d7SMichel Dänzer 7672031f77cSAlex Deucher /* reset gui idle ack. the status bit is broken */ 7682031f77cSAlex Deucher rdev->irq.gui_idle_acked = false; 7692031f77cSAlex Deucher 7707ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 7717ed220d7SMichel Dänzer if (!status) { 7727ed220d7SMichel Dänzer return IRQ_NONE; 7737ed220d7SMichel Dänzer } 774a513c184SJerome Glisse if (rdev->shutdown) { 775a513c184SJerome Glisse return IRQ_NONE; 776a513c184SJerome Glisse } 7777ed220d7SMichel Dänzer while (status) { 7787ed220d7SMichel Dänzer /* SW interrupt */ 7797ed220d7SMichel Dänzer if (status & RADEON_SW_INT_TEST) { 7807465280cSAlex Deucher radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX); 7817ed220d7SMichel Dänzer } 7822031f77cSAlex Deucher /* gui idle interrupt */ 7832031f77cSAlex Deucher if (status & RADEON_GUI_IDLE_STAT) { 7842031f77cSAlex Deucher rdev->irq.gui_idle_acked = true; 7852031f77cSAlex Deucher rdev->pm.gui_idle = true; 7862031f77cSAlex Deucher wake_up(&rdev->irq.idle_queue); 7872031f77cSAlex Deucher } 7887ed220d7SMichel Dänzer /* Vertical blank interrupts */ 7897ed220d7SMichel Dänzer if (status & RADEON_CRTC_VBLANK_STAT) { 7906f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[0]) { 7917ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 0); 792839461d3SRafał Miłecki rdev->pm.vblank_sync = true; 79373a6d3fcSRafał Miłecki wake_up(&rdev->irq.vblank_queue); 7947ed220d7SMichel Dänzer } 7953e4ea742SMario Kleiner if (rdev->irq.pflip[0]) 7963e4ea742SMario Kleiner radeon_crtc_handle_flip(rdev, 0); 7976f34be50SAlex Deucher } 7987ed220d7SMichel Dänzer if (status & RADEON_CRTC2_VBLANK_STAT) { 7996f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[1]) { 8007ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 1); 801839461d3SRafał Miłecki rdev->pm.vblank_sync = true; 80273a6d3fcSRafał Miłecki wake_up(&rdev->irq.vblank_queue); 8037ed220d7SMichel Dänzer } 8043e4ea742SMario Kleiner if (rdev->irq.pflip[1]) 8053e4ea742SMario Kleiner radeon_crtc_handle_flip(rdev, 1); 8066f34be50SAlex Deucher } 80705a05c50SAlex Deucher if (status & RADEON_FP_DETECT_STAT) { 808d4877cf2SAlex Deucher queue_hotplug = true; 809d4877cf2SAlex Deucher DRM_DEBUG("HPD1\n"); 81005a05c50SAlex Deucher } 81105a05c50SAlex Deucher if (status & RADEON_FP2_DETECT_STAT) { 812d4877cf2SAlex Deucher queue_hotplug = true; 813d4877cf2SAlex Deucher DRM_DEBUG("HPD2\n"); 81405a05c50SAlex Deucher } 8157ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 8167ed220d7SMichel Dänzer } 8172031f77cSAlex Deucher /* reset gui idle ack. the status bit is broken */ 8182031f77cSAlex Deucher rdev->irq.gui_idle_acked = false; 819d4877cf2SAlex Deucher if (queue_hotplug) 82032c87fcaSTejun Heo schedule_work(&rdev->hotplug_work); 8213e5cb98dSAlex Deucher if (rdev->msi_enabled) { 8223e5cb98dSAlex Deucher switch (rdev->family) { 8233e5cb98dSAlex Deucher case CHIP_RS400: 8243e5cb98dSAlex Deucher case CHIP_RS480: 8253e5cb98dSAlex Deucher msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM; 8263e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm); 8273e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM); 8283e5cb98dSAlex Deucher break; 8293e5cb98dSAlex Deucher default: 830b7f5b7deSAlex Deucher WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN); 8313e5cb98dSAlex Deucher break; 8323e5cb98dSAlex Deucher } 8333e5cb98dSAlex Deucher } 8347ed220d7SMichel Dänzer return IRQ_HANDLED; 8357ed220d7SMichel Dänzer } 8367ed220d7SMichel Dänzer 8377ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc) 8387ed220d7SMichel Dänzer { 8397ed220d7SMichel Dänzer if (crtc == 0) 8407ed220d7SMichel Dänzer return RREG32(RADEON_CRTC_CRNT_FRAME); 8417ed220d7SMichel Dänzer else 8427ed220d7SMichel Dänzer return RREG32(RADEON_CRTC2_CRNT_FRAME); 8437ed220d7SMichel Dänzer } 8447ed220d7SMichel Dänzer 8459e5b2af7SPauli Nieminen /* Who ever call radeon_fence_emit should call ring_lock and ask 8469e5b2af7SPauli Nieminen * for enough space (today caller are ib schedule and buffer move) */ 847771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev, 848771fe6b9SJerome Glisse struct radeon_fence *fence) 849771fe6b9SJerome Glisse { 850e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[fence->ring]; 8517b1f2485SChristian König 8529e5b2af7SPauli Nieminen /* We have to make sure that caches are flushed before 8539e5b2af7SPauli Nieminen * CPU might read something from VRAM. */ 854e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); 855e32eb50dSChristian König radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL); 856e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); 857e32eb50dSChristian König radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL); 858771fe6b9SJerome Glisse /* Wait until IDLE & CLEAN */ 859e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0)); 860e32eb50dSChristian König radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN); 861e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0)); 862e32eb50dSChristian König radeon_ring_write(ring, rdev->config.r100.hdp_cntl | 863cafe6609SJerome Glisse RADEON_HDP_READ_BUFFER_INVALIDATE); 864e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0)); 865e32eb50dSChristian König radeon_ring_write(ring, rdev->config.r100.hdp_cntl); 866771fe6b9SJerome Glisse /* Emit fence sequence & fire IRQ */ 867e32eb50dSChristian König radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0)); 868e32eb50dSChristian König radeon_ring_write(ring, fence->seq); 869e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0)); 870e32eb50dSChristian König radeon_ring_write(ring, RADEON_SW_INT_FIRE); 871771fe6b9SJerome Glisse } 872771fe6b9SJerome Glisse 87315d3332fSChristian König void r100_semaphore_ring_emit(struct radeon_device *rdev, 874e32eb50dSChristian König struct radeon_ring *ring, 87515d3332fSChristian König struct radeon_semaphore *semaphore, 8767b1f2485SChristian König bool emit_wait) 87715d3332fSChristian König { 87815d3332fSChristian König /* Unused on older asics, since we don't have semaphores or multiple rings */ 87915d3332fSChristian König BUG(); 88015d3332fSChristian König } 88115d3332fSChristian König 882771fe6b9SJerome Glisse int r100_copy_blit(struct radeon_device *rdev, 883771fe6b9SJerome Glisse uint64_t src_offset, 884771fe6b9SJerome Glisse uint64_t dst_offset, 885003cefe0SAlex Deucher unsigned num_gpu_pages, 886771fe6b9SJerome Glisse struct radeon_fence *fence) 887771fe6b9SJerome Glisse { 888e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 889771fe6b9SJerome Glisse uint32_t cur_pages; 890003cefe0SAlex Deucher uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE; 891771fe6b9SJerome Glisse uint32_t pitch; 892771fe6b9SJerome Glisse uint32_t stride_pixels; 893771fe6b9SJerome Glisse unsigned ndw; 894771fe6b9SJerome Glisse int num_loops; 895771fe6b9SJerome Glisse int r = 0; 896771fe6b9SJerome Glisse 897771fe6b9SJerome Glisse /* radeon limited to 16k stride */ 898771fe6b9SJerome Glisse stride_bytes &= 0x3fff; 899771fe6b9SJerome Glisse /* radeon pitch is /64 */ 900771fe6b9SJerome Glisse pitch = stride_bytes / 64; 901771fe6b9SJerome Glisse stride_pixels = stride_bytes / 4; 902003cefe0SAlex Deucher num_loops = DIV_ROUND_UP(num_gpu_pages, 8191); 903771fe6b9SJerome Glisse 904771fe6b9SJerome Glisse /* Ask for enough room for blit + flush + fence */ 905771fe6b9SJerome Glisse ndw = 64 + (10 * num_loops); 906e32eb50dSChristian König r = radeon_ring_lock(rdev, ring, ndw); 907771fe6b9SJerome Glisse if (r) { 908771fe6b9SJerome Glisse DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw); 909771fe6b9SJerome Glisse return -EINVAL; 910771fe6b9SJerome Glisse } 911003cefe0SAlex Deucher while (num_gpu_pages > 0) { 912003cefe0SAlex Deucher cur_pages = num_gpu_pages; 913771fe6b9SJerome Glisse if (cur_pages > 8191) { 914771fe6b9SJerome Glisse cur_pages = 8191; 915771fe6b9SJerome Glisse } 916003cefe0SAlex Deucher num_gpu_pages -= cur_pages; 917771fe6b9SJerome Glisse 918771fe6b9SJerome Glisse /* pages are in Y direction - height 919771fe6b9SJerome Glisse page width in X direction - width */ 920e32eb50dSChristian König radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8)); 921e32eb50dSChristian König radeon_ring_write(ring, 922771fe6b9SJerome Glisse RADEON_GMC_SRC_PITCH_OFFSET_CNTL | 923771fe6b9SJerome Glisse RADEON_GMC_DST_PITCH_OFFSET_CNTL | 924771fe6b9SJerome Glisse RADEON_GMC_SRC_CLIPPING | 925771fe6b9SJerome Glisse RADEON_GMC_DST_CLIPPING | 926771fe6b9SJerome Glisse RADEON_GMC_BRUSH_NONE | 927771fe6b9SJerome Glisse (RADEON_COLOR_FORMAT_ARGB8888 << 8) | 928771fe6b9SJerome Glisse RADEON_GMC_SRC_DATATYPE_COLOR | 929771fe6b9SJerome Glisse RADEON_ROP3_S | 930771fe6b9SJerome Glisse RADEON_DP_SRC_SOURCE_MEMORY | 931771fe6b9SJerome Glisse RADEON_GMC_CLR_CMP_CNTL_DIS | 932771fe6b9SJerome Glisse RADEON_GMC_WR_MSK_DIS); 933e32eb50dSChristian König radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10)); 934e32eb50dSChristian König radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10)); 935e32eb50dSChristian König radeon_ring_write(ring, (0x1fff) | (0x1fff << 16)); 936e32eb50dSChristian König radeon_ring_write(ring, 0); 937e32eb50dSChristian König radeon_ring_write(ring, (0x1fff) | (0x1fff << 16)); 938e32eb50dSChristian König radeon_ring_write(ring, num_gpu_pages); 939e32eb50dSChristian König radeon_ring_write(ring, num_gpu_pages); 940e32eb50dSChristian König radeon_ring_write(ring, cur_pages | (stride_pixels << 16)); 941771fe6b9SJerome Glisse } 942e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0)); 943e32eb50dSChristian König radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL); 944e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0)); 945e32eb50dSChristian König radeon_ring_write(ring, 946771fe6b9SJerome Glisse RADEON_WAIT_2D_IDLECLEAN | 947771fe6b9SJerome Glisse RADEON_WAIT_HOST_IDLECLEAN | 948771fe6b9SJerome Glisse RADEON_WAIT_DMA_GUI_IDLE); 949771fe6b9SJerome Glisse if (fence) { 950771fe6b9SJerome Glisse r = radeon_fence_emit(rdev, fence); 951771fe6b9SJerome Glisse } 952e32eb50dSChristian König radeon_ring_unlock_commit(rdev, ring); 953771fe6b9SJerome Glisse return r; 954771fe6b9SJerome Glisse } 955771fe6b9SJerome Glisse 95645600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev) 95745600232SJerome Glisse { 95845600232SJerome Glisse unsigned i; 95945600232SJerome Glisse u32 tmp; 96045600232SJerome Glisse 96145600232SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 96245600232SJerome Glisse tmp = RREG32(R_000E40_RBBM_STATUS); 96345600232SJerome Glisse if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) { 96445600232SJerome Glisse return 0; 96545600232SJerome Glisse } 96645600232SJerome Glisse udelay(1); 96745600232SJerome Glisse } 96845600232SJerome Glisse return -1; 96945600232SJerome Glisse } 97045600232SJerome Glisse 971f712812eSAlex Deucher void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring) 972771fe6b9SJerome Glisse { 973771fe6b9SJerome Glisse int r; 974771fe6b9SJerome Glisse 975e32eb50dSChristian König r = radeon_ring_lock(rdev, ring, 2); 976771fe6b9SJerome Glisse if (r) { 977771fe6b9SJerome Glisse return; 978771fe6b9SJerome Glisse } 979e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0)); 980e32eb50dSChristian König radeon_ring_write(ring, 981771fe6b9SJerome Glisse RADEON_ISYNC_ANY2D_IDLE3D | 982771fe6b9SJerome Glisse RADEON_ISYNC_ANY3D_IDLE2D | 983771fe6b9SJerome Glisse RADEON_ISYNC_WAIT_IDLEGUI | 984771fe6b9SJerome Glisse RADEON_ISYNC_CPSCRATCH_IDLEGUI); 985e32eb50dSChristian König radeon_ring_unlock_commit(rdev, ring); 986771fe6b9SJerome Glisse } 987771fe6b9SJerome Glisse 98870967ab9SBen Hutchings 98970967ab9SBen Hutchings /* Load the microcode for the CP */ 99070967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev) 991771fe6b9SJerome Glisse { 99270967ab9SBen Hutchings struct platform_device *pdev; 99370967ab9SBen Hutchings const char *fw_name = NULL; 99470967ab9SBen Hutchings int err; 995771fe6b9SJerome Glisse 996d9fdaafbSDave Airlie DRM_DEBUG_KMS("\n"); 99770967ab9SBen Hutchings 99870967ab9SBen Hutchings pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0); 99970967ab9SBen Hutchings err = IS_ERR(pdev); 100070967ab9SBen Hutchings if (err) { 100170967ab9SBen Hutchings printk(KERN_ERR "radeon_cp: Failed to register firmware\n"); 100270967ab9SBen Hutchings return -EINVAL; 1003771fe6b9SJerome Glisse } 1004771fe6b9SJerome Glisse if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) || 1005771fe6b9SJerome Glisse (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) || 1006771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 1007771fe6b9SJerome Glisse DRM_INFO("Loading R100 Microcode\n"); 100870967ab9SBen Hutchings fw_name = FIRMWARE_R100; 1009771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R200) || 1010771fe6b9SJerome Glisse (rdev->family == CHIP_RV250) || 1011771fe6b9SJerome Glisse (rdev->family == CHIP_RV280) || 1012771fe6b9SJerome Glisse (rdev->family == CHIP_RS300)) { 1013771fe6b9SJerome Glisse DRM_INFO("Loading R200 Microcode\n"); 101470967ab9SBen Hutchings fw_name = FIRMWARE_R200; 1015771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R300) || 1016771fe6b9SJerome Glisse (rdev->family == CHIP_R350) || 1017771fe6b9SJerome Glisse (rdev->family == CHIP_RV350) || 1018771fe6b9SJerome Glisse (rdev->family == CHIP_RV380) || 1019771fe6b9SJerome Glisse (rdev->family == CHIP_RS400) || 1020771fe6b9SJerome Glisse (rdev->family == CHIP_RS480)) { 1021771fe6b9SJerome Glisse DRM_INFO("Loading R300 Microcode\n"); 102270967ab9SBen Hutchings fw_name = FIRMWARE_R300; 1023771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R420) || 1024771fe6b9SJerome Glisse (rdev->family == CHIP_R423) || 1025771fe6b9SJerome Glisse (rdev->family == CHIP_RV410)) { 1026771fe6b9SJerome Glisse DRM_INFO("Loading R400 Microcode\n"); 102770967ab9SBen Hutchings fw_name = FIRMWARE_R420; 1028771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RS690) || 1029771fe6b9SJerome Glisse (rdev->family == CHIP_RS740)) { 1030771fe6b9SJerome Glisse DRM_INFO("Loading RS690/RS740 Microcode\n"); 103170967ab9SBen Hutchings fw_name = FIRMWARE_RS690; 1032771fe6b9SJerome Glisse } else if (rdev->family == CHIP_RS600) { 1033771fe6b9SJerome Glisse DRM_INFO("Loading RS600 Microcode\n"); 103470967ab9SBen Hutchings fw_name = FIRMWARE_RS600; 1035771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RV515) || 1036771fe6b9SJerome Glisse (rdev->family == CHIP_R520) || 1037771fe6b9SJerome Glisse (rdev->family == CHIP_RV530) || 1038771fe6b9SJerome Glisse (rdev->family == CHIP_R580) || 1039771fe6b9SJerome Glisse (rdev->family == CHIP_RV560) || 1040771fe6b9SJerome Glisse (rdev->family == CHIP_RV570)) { 1041771fe6b9SJerome Glisse DRM_INFO("Loading R500 Microcode\n"); 104270967ab9SBen Hutchings fw_name = FIRMWARE_R520; 104370967ab9SBen Hutchings } 104470967ab9SBen Hutchings 10453ce0a23dSJerome Glisse err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev); 104670967ab9SBen Hutchings platform_device_unregister(pdev); 104770967ab9SBen Hutchings if (err) { 104870967ab9SBen Hutchings printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n", 104970967ab9SBen Hutchings fw_name); 10503ce0a23dSJerome Glisse } else if (rdev->me_fw->size % 8) { 105170967ab9SBen Hutchings printk(KERN_ERR 105270967ab9SBen Hutchings "radeon_cp: Bogus length %zu in firmware \"%s\"\n", 10533ce0a23dSJerome Glisse rdev->me_fw->size, fw_name); 105470967ab9SBen Hutchings err = -EINVAL; 10553ce0a23dSJerome Glisse release_firmware(rdev->me_fw); 10563ce0a23dSJerome Glisse rdev->me_fw = NULL; 105770967ab9SBen Hutchings } 105870967ab9SBen Hutchings return err; 105970967ab9SBen Hutchings } 1060d4550907SJerome Glisse 106170967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev) 106270967ab9SBen Hutchings { 106370967ab9SBen Hutchings const __be32 *fw_data; 106470967ab9SBen Hutchings int i, size; 106570967ab9SBen Hutchings 106670967ab9SBen Hutchings if (r100_gui_wait_for_idle(rdev)) { 106770967ab9SBen Hutchings printk(KERN_WARNING "Failed to wait GUI idle while " 106870967ab9SBen Hutchings "programming pipes. Bad things might happen.\n"); 106970967ab9SBen Hutchings } 107070967ab9SBen Hutchings 10713ce0a23dSJerome Glisse if (rdev->me_fw) { 10723ce0a23dSJerome Glisse size = rdev->me_fw->size / 4; 10733ce0a23dSJerome Glisse fw_data = (const __be32 *)&rdev->me_fw->data[0]; 107470967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_ADDR, 0); 107570967ab9SBen Hutchings for (i = 0; i < size; i += 2) { 107670967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAH, 107770967ab9SBen Hutchings be32_to_cpup(&fw_data[i])); 107870967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAL, 107970967ab9SBen Hutchings be32_to_cpup(&fw_data[i + 1])); 1080771fe6b9SJerome Glisse } 1081771fe6b9SJerome Glisse } 1082771fe6b9SJerome Glisse } 1083771fe6b9SJerome Glisse 1084771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size) 1085771fe6b9SJerome Glisse { 1086e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 1087771fe6b9SJerome Glisse unsigned rb_bufsz; 1088771fe6b9SJerome Glisse unsigned rb_blksz; 1089771fe6b9SJerome Glisse unsigned max_fetch; 1090771fe6b9SJerome Glisse unsigned pre_write_timer; 1091771fe6b9SJerome Glisse unsigned pre_write_limit; 1092771fe6b9SJerome Glisse unsigned indirect2_start; 1093771fe6b9SJerome Glisse unsigned indirect1_start; 1094771fe6b9SJerome Glisse uint32_t tmp; 1095771fe6b9SJerome Glisse int r; 1096771fe6b9SJerome Glisse 1097771fe6b9SJerome Glisse if (r100_debugfs_cp_init(rdev)) { 1098771fe6b9SJerome Glisse DRM_ERROR("Failed to register debugfs file for CP !\n"); 1099771fe6b9SJerome Glisse } 11003ce0a23dSJerome Glisse if (!rdev->me_fw) { 110170967ab9SBen Hutchings r = r100_cp_init_microcode(rdev); 110270967ab9SBen Hutchings if (r) { 110370967ab9SBen Hutchings DRM_ERROR("Failed to load firmware!\n"); 110470967ab9SBen Hutchings return r; 110570967ab9SBen Hutchings } 110670967ab9SBen Hutchings } 110770967ab9SBen Hutchings 1108771fe6b9SJerome Glisse /* Align ring size */ 1109771fe6b9SJerome Glisse rb_bufsz = drm_order(ring_size / 8); 1110771fe6b9SJerome Glisse ring_size = (1 << (rb_bufsz + 1)) * 4; 1111771fe6b9SJerome Glisse r100_cp_load_microcode(rdev); 1112e32eb50dSChristian König r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET, 111378c5560aSAlex Deucher RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR, 111478c5560aSAlex Deucher 0, 0x7fffff, RADEON_CP_PACKET2); 1115771fe6b9SJerome Glisse if (r) { 1116771fe6b9SJerome Glisse return r; 1117771fe6b9SJerome Glisse } 1118771fe6b9SJerome Glisse /* Each time the cp read 1024 bytes (16 dword/quadword) update 1119771fe6b9SJerome Glisse * the rptr copy in system ram */ 1120771fe6b9SJerome Glisse rb_blksz = 9; 1121771fe6b9SJerome Glisse /* cp will read 128bytes at a time (4 dwords) */ 1122771fe6b9SJerome Glisse max_fetch = 1; 1123e32eb50dSChristian König ring->align_mask = 16 - 1; 1124771fe6b9SJerome Glisse /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */ 1125771fe6b9SJerome Glisse pre_write_timer = 64; 1126771fe6b9SJerome Glisse /* Force CP_RB_WPTR write if written more than one time before the 1127771fe6b9SJerome Glisse * delay expire 1128771fe6b9SJerome Glisse */ 1129771fe6b9SJerome Glisse pre_write_limit = 0; 1130771fe6b9SJerome Glisse /* Setup the cp cache like this (cache size is 96 dwords) : 1131771fe6b9SJerome Glisse * RING 0 to 15 1132771fe6b9SJerome Glisse * INDIRECT1 16 to 79 1133771fe6b9SJerome Glisse * INDIRECT2 80 to 95 1134771fe6b9SJerome Glisse * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 1135771fe6b9SJerome Glisse * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords)) 1136771fe6b9SJerome Glisse * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 1137771fe6b9SJerome Glisse * Idea being that most of the gpu cmd will be through indirect1 buffer 1138771fe6b9SJerome Glisse * so it gets the bigger cache. 1139771fe6b9SJerome Glisse */ 1140771fe6b9SJerome Glisse indirect2_start = 80; 1141771fe6b9SJerome Glisse indirect1_start = 16; 1142771fe6b9SJerome Glisse /* cp setup */ 1143771fe6b9SJerome Glisse WREG32(0x718, pre_write_timer | (pre_write_limit << 28)); 1144d6f28938SAlex Deucher tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) | 1145771fe6b9SJerome Glisse REG_SET(RADEON_RB_BLKSZ, rb_blksz) | 1146724c80e1SAlex Deucher REG_SET(RADEON_MAX_FETCH, max_fetch)); 1147d6f28938SAlex Deucher #ifdef __BIG_ENDIAN 1148d6f28938SAlex Deucher tmp |= RADEON_BUF_SWAP_32BIT; 1149d6f28938SAlex Deucher #endif 1150724c80e1SAlex Deucher WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE); 1151d6f28938SAlex Deucher 1152771fe6b9SJerome Glisse /* Set ring address */ 1153e32eb50dSChristian König DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr); 1154e32eb50dSChristian König WREG32(RADEON_CP_RB_BASE, ring->gpu_addr); 1155771fe6b9SJerome Glisse /* Force read & write ptr to 0 */ 1156724c80e1SAlex Deucher WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE); 1157771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 1158e32eb50dSChristian König ring->wptr = 0; 1159e32eb50dSChristian König WREG32(RADEON_CP_RB_WPTR, ring->wptr); 1160724c80e1SAlex Deucher 1161724c80e1SAlex Deucher /* set the wb address whether it's enabled or not */ 1162724c80e1SAlex Deucher WREG32(R_00070C_CP_RB_RPTR_ADDR, 1163724c80e1SAlex Deucher S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2)); 1164724c80e1SAlex Deucher WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET); 1165724c80e1SAlex Deucher 1166724c80e1SAlex Deucher if (rdev->wb.enabled) 1167724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0xff); 1168724c80e1SAlex Deucher else { 1169724c80e1SAlex Deucher tmp |= RADEON_RB_NO_UPDATE; 1170724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0); 1171724c80e1SAlex Deucher } 1172724c80e1SAlex Deucher 1173771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 1174771fe6b9SJerome Glisse udelay(10); 1175e32eb50dSChristian König ring->rptr = RREG32(RADEON_CP_RB_RPTR); 1176771fe6b9SJerome Glisse /* Set cp mode to bus mastering & enable cp*/ 1177771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 1178771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT2_START, indirect2_start) | 1179771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT1_START, indirect1_start)); 1180d75ee3beSAlex Deucher WREG32(RADEON_CP_RB_WPTR_DELAY, 0); 1181d75ee3beSAlex Deucher WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D); 1182771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM); 11832099810fSDave Airlie 11842099810fSDave Airlie /* at this point everything should be setup correctly to enable master */ 11852099810fSDave Airlie pci_set_master(rdev->pdev); 11862099810fSDave Airlie 1187f712812eSAlex Deucher radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]); 1188f712812eSAlex Deucher r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring); 1189771fe6b9SJerome Glisse if (r) { 1190771fe6b9SJerome Glisse DRM_ERROR("radeon: cp isn't working (%d).\n", r); 1191771fe6b9SJerome Glisse return r; 1192771fe6b9SJerome Glisse } 1193e32eb50dSChristian König ring->ready = true; 119453595338SDave Airlie radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size); 1195771fe6b9SJerome Glisse return 0; 1196771fe6b9SJerome Glisse } 1197771fe6b9SJerome Glisse 1198771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev) 1199771fe6b9SJerome Glisse { 120045600232SJerome Glisse if (r100_cp_wait_for_idle(rdev)) { 120145600232SJerome Glisse DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n"); 120245600232SJerome Glisse } 1203771fe6b9SJerome Glisse /* Disable ring */ 1204a18d7ea1SJerome Glisse r100_cp_disable(rdev); 1205e32eb50dSChristian König radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]); 1206771fe6b9SJerome Glisse DRM_INFO("radeon: cp finalized\n"); 1207771fe6b9SJerome Glisse } 1208771fe6b9SJerome Glisse 1209771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev) 1210771fe6b9SJerome Glisse { 1211771fe6b9SJerome Glisse /* Disable ring */ 121253595338SDave Airlie radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size); 1213e32eb50dSChristian König rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false; 1214771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 0); 1215771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 1216724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0); 1217771fe6b9SJerome Glisse if (r100_gui_wait_for_idle(rdev)) { 1218771fe6b9SJerome Glisse printk(KERN_WARNING "Failed to wait GUI idle while " 1219771fe6b9SJerome Glisse "programming pipes. Bad things might happen.\n"); 1220771fe6b9SJerome Glisse } 1221771fe6b9SJerome Glisse } 1222771fe6b9SJerome Glisse 1223771fe6b9SJerome Glisse /* 1224771fe6b9SJerome Glisse * CS functions 1225771fe6b9SJerome Glisse */ 1226771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p, 1227771fe6b9SJerome Glisse struct radeon_cs_packet *pkt, 1228068a117cSJerome Glisse const unsigned *auth, unsigned n, 1229771fe6b9SJerome Glisse radeon_packet0_check_t check) 1230771fe6b9SJerome Glisse { 1231771fe6b9SJerome Glisse unsigned reg; 1232771fe6b9SJerome Glisse unsigned i, j, m; 1233771fe6b9SJerome Glisse unsigned idx; 1234771fe6b9SJerome Glisse int r; 1235771fe6b9SJerome Glisse 1236771fe6b9SJerome Glisse idx = pkt->idx + 1; 1237771fe6b9SJerome Glisse reg = pkt->reg; 1238068a117cSJerome Glisse /* Check that register fall into register range 1239068a117cSJerome Glisse * determined by the number of entry (n) in the 1240068a117cSJerome Glisse * safe register bitmap. 1241068a117cSJerome Glisse */ 1242771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 1243771fe6b9SJerome Glisse if ((reg >> 7) > n) { 1244771fe6b9SJerome Glisse return -EINVAL; 1245771fe6b9SJerome Glisse } 1246771fe6b9SJerome Glisse } else { 1247771fe6b9SJerome Glisse if (((reg + (pkt->count << 2)) >> 7) > n) { 1248771fe6b9SJerome Glisse return -EINVAL; 1249771fe6b9SJerome Glisse } 1250771fe6b9SJerome Glisse } 1251771fe6b9SJerome Glisse for (i = 0; i <= pkt->count; i++, idx++) { 1252771fe6b9SJerome Glisse j = (reg >> 7); 1253771fe6b9SJerome Glisse m = 1 << ((reg >> 2) & 31); 1254771fe6b9SJerome Glisse if (auth[j] & m) { 1255771fe6b9SJerome Glisse r = check(p, pkt, idx, reg); 1256771fe6b9SJerome Glisse if (r) { 1257771fe6b9SJerome Glisse return r; 1258771fe6b9SJerome Glisse } 1259771fe6b9SJerome Glisse } 1260771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 1261771fe6b9SJerome Glisse if (!(auth[j] & m)) { 1262771fe6b9SJerome Glisse break; 1263771fe6b9SJerome Glisse } 1264771fe6b9SJerome Glisse } else { 1265771fe6b9SJerome Glisse reg += 4; 1266771fe6b9SJerome Glisse } 1267771fe6b9SJerome Glisse } 1268771fe6b9SJerome Glisse return 0; 1269771fe6b9SJerome Glisse } 1270771fe6b9SJerome Glisse 1271771fe6b9SJerome Glisse void r100_cs_dump_packet(struct radeon_cs_parser *p, 1272771fe6b9SJerome Glisse struct radeon_cs_packet *pkt) 1273771fe6b9SJerome Glisse { 1274771fe6b9SJerome Glisse volatile uint32_t *ib; 1275771fe6b9SJerome Glisse unsigned i; 1276771fe6b9SJerome Glisse unsigned idx; 1277771fe6b9SJerome Glisse 1278771fe6b9SJerome Glisse ib = p->ib->ptr; 1279771fe6b9SJerome Glisse idx = pkt->idx; 1280771fe6b9SJerome Glisse for (i = 0; i <= (pkt->count + 1); i++, idx++) { 1281771fe6b9SJerome Glisse DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]); 1282771fe6b9SJerome Glisse } 1283771fe6b9SJerome Glisse } 1284771fe6b9SJerome Glisse 1285771fe6b9SJerome Glisse /** 1286771fe6b9SJerome Glisse * r100_cs_packet_parse() - parse cp packet and point ib index to next packet 1287771fe6b9SJerome Glisse * @parser: parser structure holding parsing context. 1288771fe6b9SJerome Glisse * @pkt: where to store packet informations 1289771fe6b9SJerome Glisse * 1290771fe6b9SJerome Glisse * Assume that chunk_ib_index is properly set. Will return -EINVAL 1291771fe6b9SJerome Glisse * if packet is bigger than remaining ib size. or if packets is unknown. 1292771fe6b9SJerome Glisse **/ 1293771fe6b9SJerome Glisse int r100_cs_packet_parse(struct radeon_cs_parser *p, 1294771fe6b9SJerome Glisse struct radeon_cs_packet *pkt, 1295771fe6b9SJerome Glisse unsigned idx) 1296771fe6b9SJerome Glisse { 1297771fe6b9SJerome Glisse struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx]; 1298fa99239cSRoel Kluin uint32_t header; 1299771fe6b9SJerome Glisse 1300771fe6b9SJerome Glisse if (idx >= ib_chunk->length_dw) { 1301771fe6b9SJerome Glisse DRM_ERROR("Can not parse packet at %d after CS end %d !\n", 1302771fe6b9SJerome Glisse idx, ib_chunk->length_dw); 1303771fe6b9SJerome Glisse return -EINVAL; 1304771fe6b9SJerome Glisse } 1305513bcb46SDave Airlie header = radeon_get_ib_value(p, idx); 1306771fe6b9SJerome Glisse pkt->idx = idx; 1307771fe6b9SJerome Glisse pkt->type = CP_PACKET_GET_TYPE(header); 1308771fe6b9SJerome Glisse pkt->count = CP_PACKET_GET_COUNT(header); 1309771fe6b9SJerome Glisse switch (pkt->type) { 1310771fe6b9SJerome Glisse case PACKET_TYPE0: 1311771fe6b9SJerome Glisse pkt->reg = CP_PACKET0_GET_REG(header); 1312771fe6b9SJerome Glisse pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header); 1313771fe6b9SJerome Glisse break; 1314771fe6b9SJerome Glisse case PACKET_TYPE3: 1315771fe6b9SJerome Glisse pkt->opcode = CP_PACKET3_GET_OPCODE(header); 1316771fe6b9SJerome Glisse break; 1317771fe6b9SJerome Glisse case PACKET_TYPE2: 1318771fe6b9SJerome Glisse pkt->count = -1; 1319771fe6b9SJerome Glisse break; 1320771fe6b9SJerome Glisse default: 1321771fe6b9SJerome Glisse DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx); 1322771fe6b9SJerome Glisse return -EINVAL; 1323771fe6b9SJerome Glisse } 1324771fe6b9SJerome Glisse if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) { 1325771fe6b9SJerome Glisse DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n", 1326771fe6b9SJerome Glisse pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw); 1327771fe6b9SJerome Glisse return -EINVAL; 1328771fe6b9SJerome Glisse } 1329771fe6b9SJerome Glisse return 0; 1330771fe6b9SJerome Glisse } 1331771fe6b9SJerome Glisse 1332771fe6b9SJerome Glisse /** 1333531369e6SDave Airlie * r100_cs_packet_next_vline() - parse userspace VLINE packet 1334531369e6SDave Airlie * @parser: parser structure holding parsing context. 1335531369e6SDave Airlie * 1336531369e6SDave Airlie * Userspace sends a special sequence for VLINE waits. 1337531369e6SDave Airlie * PACKET0 - VLINE_START_END + value 1338531369e6SDave Airlie * PACKET0 - WAIT_UNTIL +_value 1339531369e6SDave Airlie * RELOC (P3) - crtc_id in reloc. 1340531369e6SDave Airlie * 1341531369e6SDave Airlie * This function parses this and relocates the VLINE START END 1342531369e6SDave Airlie * and WAIT UNTIL packets to the correct crtc. 1343531369e6SDave Airlie * It also detects a switched off crtc and nulls out the 1344531369e6SDave Airlie * wait in that case. 1345531369e6SDave Airlie */ 1346531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p) 1347531369e6SDave Airlie { 1348531369e6SDave Airlie struct drm_mode_object *obj; 1349531369e6SDave Airlie struct drm_crtc *crtc; 1350531369e6SDave Airlie struct radeon_crtc *radeon_crtc; 1351531369e6SDave Airlie struct radeon_cs_packet p3reloc, waitreloc; 1352531369e6SDave Airlie int crtc_id; 1353531369e6SDave Airlie int r; 1354531369e6SDave Airlie uint32_t header, h_idx, reg; 1355513bcb46SDave Airlie volatile uint32_t *ib; 1356531369e6SDave Airlie 1357513bcb46SDave Airlie ib = p->ib->ptr; 1358531369e6SDave Airlie 1359531369e6SDave Airlie /* parse the wait until */ 1360531369e6SDave Airlie r = r100_cs_packet_parse(p, &waitreloc, p->idx); 1361531369e6SDave Airlie if (r) 1362531369e6SDave Airlie return r; 1363531369e6SDave Airlie 1364531369e6SDave Airlie /* check its a wait until and only 1 count */ 1365531369e6SDave Airlie if (waitreloc.reg != RADEON_WAIT_UNTIL || 1366531369e6SDave Airlie waitreloc.count != 0) { 1367531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until segment\n"); 1368a3a88a66SPaul Bolle return -EINVAL; 1369531369e6SDave Airlie } 1370531369e6SDave Airlie 1371513bcb46SDave Airlie if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) { 1372531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until\n"); 1373a3a88a66SPaul Bolle return -EINVAL; 1374531369e6SDave Airlie } 1375531369e6SDave Airlie 1376531369e6SDave Airlie /* jump over the NOP */ 137790ebd065SAlex Deucher r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2); 1378531369e6SDave Airlie if (r) 1379531369e6SDave Airlie return r; 1380531369e6SDave Airlie 1381531369e6SDave Airlie h_idx = p->idx - 2; 138290ebd065SAlex Deucher p->idx += waitreloc.count + 2; 138390ebd065SAlex Deucher p->idx += p3reloc.count + 2; 1384531369e6SDave Airlie 1385513bcb46SDave Airlie header = radeon_get_ib_value(p, h_idx); 1386513bcb46SDave Airlie crtc_id = radeon_get_ib_value(p, h_idx + 5); 1387d4ac6a05SDave Airlie reg = CP_PACKET0_GET_REG(header); 1388531369e6SDave Airlie obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC); 1389531369e6SDave Airlie if (!obj) { 1390531369e6SDave Airlie DRM_ERROR("cannot find crtc %d\n", crtc_id); 1391a3a88a66SPaul Bolle return -EINVAL; 1392531369e6SDave Airlie } 1393531369e6SDave Airlie crtc = obj_to_crtc(obj); 1394531369e6SDave Airlie radeon_crtc = to_radeon_crtc(crtc); 1395531369e6SDave Airlie crtc_id = radeon_crtc->crtc_id; 1396531369e6SDave Airlie 1397531369e6SDave Airlie if (!crtc->enabled) { 1398531369e6SDave Airlie /* if the CRTC isn't enabled - we need to nop out the wait until */ 1399513bcb46SDave Airlie ib[h_idx + 2] = PACKET2(0); 1400513bcb46SDave Airlie ib[h_idx + 3] = PACKET2(0); 1401531369e6SDave Airlie } else if (crtc_id == 1) { 1402531369e6SDave Airlie switch (reg) { 1403531369e6SDave Airlie case AVIVO_D1MODE_VLINE_START_END: 140490ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 1405531369e6SDave Airlie header |= AVIVO_D2MODE_VLINE_START_END >> 2; 1406531369e6SDave Airlie break; 1407531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 140890ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 1409531369e6SDave Airlie header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2; 1410531369e6SDave Airlie break; 1411531369e6SDave Airlie default: 1412531369e6SDave Airlie DRM_ERROR("unknown crtc reloc\n"); 1413a3a88a66SPaul Bolle return -EINVAL; 1414531369e6SDave Airlie } 1415513bcb46SDave Airlie ib[h_idx] = header; 1416513bcb46SDave Airlie ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1; 1417531369e6SDave Airlie } 1418a3a88a66SPaul Bolle 1419a3a88a66SPaul Bolle return 0; 1420531369e6SDave Airlie } 1421531369e6SDave Airlie 1422531369e6SDave Airlie /** 1423771fe6b9SJerome Glisse * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3 1424771fe6b9SJerome Glisse * @parser: parser structure holding parsing context. 1425771fe6b9SJerome Glisse * @data: pointer to relocation data 1426771fe6b9SJerome Glisse * @offset_start: starting offset 1427771fe6b9SJerome Glisse * @offset_mask: offset mask (to align start offset on) 1428771fe6b9SJerome Glisse * @reloc: reloc informations 1429771fe6b9SJerome Glisse * 1430771fe6b9SJerome Glisse * Check next packet is relocation packet3, do bo validation and compute 1431771fe6b9SJerome Glisse * GPU offset using the provided start. 1432771fe6b9SJerome Glisse **/ 1433771fe6b9SJerome Glisse int r100_cs_packet_next_reloc(struct radeon_cs_parser *p, 1434771fe6b9SJerome Glisse struct radeon_cs_reloc **cs_reloc) 1435771fe6b9SJerome Glisse { 1436771fe6b9SJerome Glisse struct radeon_cs_chunk *relocs_chunk; 1437771fe6b9SJerome Glisse struct radeon_cs_packet p3reloc; 1438771fe6b9SJerome Glisse unsigned idx; 1439771fe6b9SJerome Glisse int r; 1440771fe6b9SJerome Glisse 1441771fe6b9SJerome Glisse if (p->chunk_relocs_idx == -1) { 1442771fe6b9SJerome Glisse DRM_ERROR("No relocation chunk !\n"); 1443771fe6b9SJerome Glisse return -EINVAL; 1444771fe6b9SJerome Glisse } 1445771fe6b9SJerome Glisse *cs_reloc = NULL; 1446771fe6b9SJerome Glisse relocs_chunk = &p->chunks[p->chunk_relocs_idx]; 1447771fe6b9SJerome Glisse r = r100_cs_packet_parse(p, &p3reloc, p->idx); 1448771fe6b9SJerome Glisse if (r) { 1449771fe6b9SJerome Glisse return r; 1450771fe6b9SJerome Glisse } 1451771fe6b9SJerome Glisse p->idx += p3reloc.count + 2; 1452771fe6b9SJerome Glisse if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) { 1453771fe6b9SJerome Glisse DRM_ERROR("No packet3 for relocation for packet at %d.\n", 1454771fe6b9SJerome Glisse p3reloc.idx); 1455771fe6b9SJerome Glisse r100_cs_dump_packet(p, &p3reloc); 1456771fe6b9SJerome Glisse return -EINVAL; 1457771fe6b9SJerome Glisse } 1458513bcb46SDave Airlie idx = radeon_get_ib_value(p, p3reloc.idx + 1); 1459771fe6b9SJerome Glisse if (idx >= relocs_chunk->length_dw) { 1460771fe6b9SJerome Glisse DRM_ERROR("Relocs at %d after relocations chunk end %d !\n", 1461771fe6b9SJerome Glisse idx, relocs_chunk->length_dw); 1462771fe6b9SJerome Glisse r100_cs_dump_packet(p, &p3reloc); 1463771fe6b9SJerome Glisse return -EINVAL; 1464771fe6b9SJerome Glisse } 1465771fe6b9SJerome Glisse /* FIXME: we assume reloc size is 4 dwords */ 1466771fe6b9SJerome Glisse *cs_reloc = p->relocs_ptr[(idx / 4)]; 1467771fe6b9SJerome Glisse return 0; 1468771fe6b9SJerome Glisse } 1469771fe6b9SJerome Glisse 1470551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt) 1471551ebd83SDave Airlie { 1472551ebd83SDave Airlie int vtx_size; 1473551ebd83SDave Airlie vtx_size = 2; 1474551ebd83SDave Airlie /* ordered according to bits in spec */ 1475551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W0) 1476551ebd83SDave Airlie vtx_size++; 1477551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR) 1478551ebd83SDave Airlie vtx_size += 3; 1479551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA) 1480551ebd83SDave Airlie vtx_size++; 1481551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR) 1482551ebd83SDave Airlie vtx_size++; 1483551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC) 1484551ebd83SDave Airlie vtx_size += 3; 1485551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG) 1486551ebd83SDave Airlie vtx_size++; 1487551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC) 1488551ebd83SDave Airlie vtx_size++; 1489551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST0) 1490551ebd83SDave Airlie vtx_size += 2; 1491551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST1) 1492551ebd83SDave Airlie vtx_size += 2; 1493551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q1) 1494551ebd83SDave Airlie vtx_size++; 1495551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST2) 1496551ebd83SDave Airlie vtx_size += 2; 1497551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q2) 1498551ebd83SDave Airlie vtx_size++; 1499551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST3) 1500551ebd83SDave Airlie vtx_size += 2; 1501551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q3) 1502551ebd83SDave Airlie vtx_size++; 1503551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q0) 1504551ebd83SDave Airlie vtx_size++; 1505551ebd83SDave Airlie /* blend weight */ 1506551ebd83SDave Airlie if (vtx_fmt & (0x7 << 15)) 1507551ebd83SDave Airlie vtx_size += (vtx_fmt >> 15) & 0x7; 1508551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N0) 1509551ebd83SDave Airlie vtx_size += 3; 1510551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_XY1) 1511551ebd83SDave Airlie vtx_size += 2; 1512551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z1) 1513551ebd83SDave Airlie vtx_size++; 1514551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W1) 1515551ebd83SDave Airlie vtx_size++; 1516551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N1) 1517551ebd83SDave Airlie vtx_size++; 1518551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z) 1519551ebd83SDave Airlie vtx_size++; 1520551ebd83SDave Airlie return vtx_size; 1521551ebd83SDave Airlie } 1522551ebd83SDave Airlie 1523771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p, 1524551ebd83SDave Airlie struct radeon_cs_packet *pkt, 1525551ebd83SDave Airlie unsigned idx, unsigned reg) 1526771fe6b9SJerome Glisse { 1527771fe6b9SJerome Glisse struct radeon_cs_reloc *reloc; 1528551ebd83SDave Airlie struct r100_cs_track *track; 1529771fe6b9SJerome Glisse volatile uint32_t *ib; 1530771fe6b9SJerome Glisse uint32_t tmp; 1531771fe6b9SJerome Glisse int r; 1532551ebd83SDave Airlie int i, face; 1533e024e110SDave Airlie u32 tile_flags = 0; 1534513bcb46SDave Airlie u32 idx_value; 1535771fe6b9SJerome Glisse 1536771fe6b9SJerome Glisse ib = p->ib->ptr; 1537551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1538551ebd83SDave Airlie 1539513bcb46SDave Airlie idx_value = radeon_get_ib_value(p, idx); 1540513bcb46SDave Airlie 1541771fe6b9SJerome Glisse switch (reg) { 1542531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 1543531369e6SDave Airlie r = r100_cs_packet_parse_vline(p); 1544531369e6SDave Airlie if (r) { 1545531369e6SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1546531369e6SDave Airlie idx, reg); 1547531369e6SDave Airlie r100_cs_dump_packet(p, pkt); 1548531369e6SDave Airlie return r; 1549531369e6SDave Airlie } 1550531369e6SDave Airlie break; 1551771fe6b9SJerome Glisse /* FIXME: only allow PACKET3 blit? easier to check for out of 1552771fe6b9SJerome Glisse * range access */ 1553771fe6b9SJerome Glisse case RADEON_DST_PITCH_OFFSET: 1554771fe6b9SJerome Glisse case RADEON_SRC_PITCH_OFFSET: 1555551ebd83SDave Airlie r = r100_reloc_pitch_offset(p, pkt, idx, reg); 1556551ebd83SDave Airlie if (r) 1557551ebd83SDave Airlie return r; 1558551ebd83SDave Airlie break; 1559551ebd83SDave Airlie case RADEON_RB3D_DEPTHOFFSET: 1560771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1561771fe6b9SJerome Glisse if (r) { 1562771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1563771fe6b9SJerome Glisse idx, reg); 1564771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1565771fe6b9SJerome Glisse return r; 1566771fe6b9SJerome Glisse } 1567551ebd83SDave Airlie track->zb.robj = reloc->robj; 1568513bcb46SDave Airlie track->zb.offset = idx_value; 156940b4a759SMarek Olšák track->zb_dirty = true; 1570513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1571771fe6b9SJerome Glisse break; 1572771fe6b9SJerome Glisse case RADEON_RB3D_COLOROFFSET: 1573551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1574551ebd83SDave Airlie if (r) { 1575551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1576551ebd83SDave Airlie idx, reg); 1577551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1578551ebd83SDave Airlie return r; 1579551ebd83SDave Airlie } 1580551ebd83SDave Airlie track->cb[0].robj = reloc->robj; 1581513bcb46SDave Airlie track->cb[0].offset = idx_value; 158240b4a759SMarek Olšák track->cb_dirty = true; 1583513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1584551ebd83SDave Airlie break; 1585771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_0: 1586771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_1: 1587771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_2: 1588551ebd83SDave Airlie i = (reg - RADEON_PP_TXOFFSET_0) / 24; 1589771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1590771fe6b9SJerome Glisse if (r) { 1591771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1592771fe6b9SJerome Glisse idx, reg); 1593771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1594771fe6b9SJerome Glisse return r; 1595771fe6b9SJerome Glisse } 1596f2746f83SAlex Deucher if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { 1597f2746f83SAlex Deucher if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) 1598f2746f83SAlex Deucher tile_flags |= RADEON_TXO_MACRO_TILE; 1599f2746f83SAlex Deucher if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) 1600f2746f83SAlex Deucher tile_flags |= RADEON_TXO_MICRO_TILE_X2; 1601f2746f83SAlex Deucher 1602f2746f83SAlex Deucher tmp = idx_value & ~(0x7 << 2); 1603f2746f83SAlex Deucher tmp |= tile_flags; 1604f2746f83SAlex Deucher ib[idx] = tmp + ((u32)reloc->lobj.gpu_offset); 1605f2746f83SAlex Deucher } else 1606513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1607551ebd83SDave Airlie track->textures[i].robj = reloc->robj; 160840b4a759SMarek Olšák track->tex_dirty = true; 1609771fe6b9SJerome Glisse break; 1610551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_0: 1611551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_1: 1612551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_2: 1613551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_3: 1614551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_4: 1615551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4; 1616551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1617551ebd83SDave Airlie if (r) { 1618551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1619551ebd83SDave Airlie idx, reg); 1620551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1621551ebd83SDave Airlie return r; 1622551ebd83SDave Airlie } 1623513bcb46SDave Airlie track->textures[0].cube_info[i].offset = idx_value; 1624513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1625551ebd83SDave Airlie track->textures[0].cube_info[i].robj = reloc->robj; 162640b4a759SMarek Olšák track->tex_dirty = true; 1627551ebd83SDave Airlie break; 1628551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_0: 1629551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_1: 1630551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_2: 1631551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_3: 1632551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_4: 1633551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4; 1634551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1635551ebd83SDave Airlie if (r) { 1636551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1637551ebd83SDave Airlie idx, reg); 1638551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1639551ebd83SDave Airlie return r; 1640551ebd83SDave Airlie } 1641513bcb46SDave Airlie track->textures[1].cube_info[i].offset = idx_value; 1642513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1643551ebd83SDave Airlie track->textures[1].cube_info[i].robj = reloc->robj; 164440b4a759SMarek Olšák track->tex_dirty = true; 1645551ebd83SDave Airlie break; 1646551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_0: 1647551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_1: 1648551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_2: 1649551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_3: 1650551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_4: 1651551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4; 1652551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1653551ebd83SDave Airlie if (r) { 1654551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1655551ebd83SDave Airlie idx, reg); 1656551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1657551ebd83SDave Airlie return r; 1658551ebd83SDave Airlie } 1659513bcb46SDave Airlie track->textures[2].cube_info[i].offset = idx_value; 1660513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1661551ebd83SDave Airlie track->textures[2].cube_info[i].robj = reloc->robj; 166240b4a759SMarek Olšák track->tex_dirty = true; 1663551ebd83SDave Airlie break; 1664551ebd83SDave Airlie case RADEON_RE_WIDTH_HEIGHT: 1665513bcb46SDave Airlie track->maxy = ((idx_value >> 16) & 0x7FF); 166640b4a759SMarek Olšák track->cb_dirty = true; 166740b4a759SMarek Olšák track->zb_dirty = true; 1668551ebd83SDave Airlie break; 1669e024e110SDave Airlie case RADEON_RB3D_COLORPITCH: 1670e024e110SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1671e024e110SDave Airlie if (r) { 1672e024e110SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1673e024e110SDave Airlie idx, reg); 1674e024e110SDave Airlie r100_cs_dump_packet(p, pkt); 1675e024e110SDave Airlie return r; 1676e024e110SDave Airlie } 1677c9068eb2SAlex Deucher if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { 1678e024e110SDave Airlie if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) 1679e024e110SDave Airlie tile_flags |= RADEON_COLOR_TILE_ENABLE; 1680e024e110SDave Airlie if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) 1681e024e110SDave Airlie tile_flags |= RADEON_COLOR_MICROTILE_ENABLE; 1682e024e110SDave Airlie 1683513bcb46SDave Airlie tmp = idx_value & ~(0x7 << 16); 1684e024e110SDave Airlie tmp |= tile_flags; 1685e024e110SDave Airlie ib[idx] = tmp; 1686c9068eb2SAlex Deucher } else 1687c9068eb2SAlex Deucher ib[idx] = idx_value; 1688551ebd83SDave Airlie 1689513bcb46SDave Airlie track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK; 169040b4a759SMarek Olšák track->cb_dirty = true; 1691551ebd83SDave Airlie break; 1692551ebd83SDave Airlie case RADEON_RB3D_DEPTHPITCH: 1693513bcb46SDave Airlie track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK; 169440b4a759SMarek Olšák track->zb_dirty = true; 1695551ebd83SDave Airlie break; 1696551ebd83SDave Airlie case RADEON_RB3D_CNTL: 1697513bcb46SDave Airlie switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) { 1698551ebd83SDave Airlie case 7: 1699551ebd83SDave Airlie case 8: 1700551ebd83SDave Airlie case 9: 1701551ebd83SDave Airlie case 11: 1702551ebd83SDave Airlie case 12: 1703551ebd83SDave Airlie track->cb[0].cpp = 1; 1704551ebd83SDave Airlie break; 1705551ebd83SDave Airlie case 3: 1706551ebd83SDave Airlie case 4: 1707551ebd83SDave Airlie case 15: 1708551ebd83SDave Airlie track->cb[0].cpp = 2; 1709551ebd83SDave Airlie break; 1710551ebd83SDave Airlie case 6: 1711551ebd83SDave Airlie track->cb[0].cpp = 4; 1712551ebd83SDave Airlie break; 1713551ebd83SDave Airlie default: 1714551ebd83SDave Airlie DRM_ERROR("Invalid color buffer format (%d) !\n", 1715513bcb46SDave Airlie ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f)); 1716551ebd83SDave Airlie return -EINVAL; 1717551ebd83SDave Airlie } 1718513bcb46SDave Airlie track->z_enabled = !!(idx_value & RADEON_Z_ENABLE); 171940b4a759SMarek Olšák track->cb_dirty = true; 172040b4a759SMarek Olšák track->zb_dirty = true; 1721551ebd83SDave Airlie break; 1722551ebd83SDave Airlie case RADEON_RB3D_ZSTENCILCNTL: 1723513bcb46SDave Airlie switch (idx_value & 0xf) { 1724551ebd83SDave Airlie case 0: 1725551ebd83SDave Airlie track->zb.cpp = 2; 1726551ebd83SDave Airlie break; 1727551ebd83SDave Airlie case 2: 1728551ebd83SDave Airlie case 3: 1729551ebd83SDave Airlie case 4: 1730551ebd83SDave Airlie case 5: 1731551ebd83SDave Airlie case 9: 1732551ebd83SDave Airlie case 11: 1733551ebd83SDave Airlie track->zb.cpp = 4; 1734551ebd83SDave Airlie break; 1735551ebd83SDave Airlie default: 1736551ebd83SDave Airlie break; 1737551ebd83SDave Airlie } 173840b4a759SMarek Olšák track->zb_dirty = true; 1739e024e110SDave Airlie break; 174017782d99SDave Airlie case RADEON_RB3D_ZPASS_ADDR: 174117782d99SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 174217782d99SDave Airlie if (r) { 174317782d99SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 174417782d99SDave Airlie idx, reg); 174517782d99SDave Airlie r100_cs_dump_packet(p, pkt); 174617782d99SDave Airlie return r; 174717782d99SDave Airlie } 1748513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 174917782d99SDave Airlie break; 1750551ebd83SDave Airlie case RADEON_PP_CNTL: 1751551ebd83SDave Airlie { 1752513bcb46SDave Airlie uint32_t temp = idx_value >> 4; 1753551ebd83SDave Airlie for (i = 0; i < track->num_texture; i++) 1754551ebd83SDave Airlie track->textures[i].enabled = !!(temp & (1 << i)); 175540b4a759SMarek Olšák track->tex_dirty = true; 1756551ebd83SDave Airlie } 1757551ebd83SDave Airlie break; 1758551ebd83SDave Airlie case RADEON_SE_VF_CNTL: 1759513bcb46SDave Airlie track->vap_vf_cntl = idx_value; 1760551ebd83SDave Airlie break; 1761551ebd83SDave Airlie case RADEON_SE_VTX_FMT: 1762513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(idx_value); 1763551ebd83SDave Airlie break; 1764551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_0: 1765551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_1: 1766551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_2: 1767551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_SIZE_0) / 8; 1768513bcb46SDave Airlie track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1; 1769513bcb46SDave Airlie track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1; 177040b4a759SMarek Olšák track->tex_dirty = true; 1771551ebd83SDave Airlie break; 1772551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_0: 1773551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_1: 1774551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_2: 1775551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_PITCH_0) / 8; 1776513bcb46SDave Airlie track->textures[i].pitch = idx_value + 32; 177740b4a759SMarek Olšák track->tex_dirty = true; 1778551ebd83SDave Airlie break; 1779551ebd83SDave Airlie case RADEON_PP_TXFILTER_0: 1780551ebd83SDave Airlie case RADEON_PP_TXFILTER_1: 1781551ebd83SDave Airlie case RADEON_PP_TXFILTER_2: 1782551ebd83SDave Airlie i = (reg - RADEON_PP_TXFILTER_0) / 24; 1783513bcb46SDave Airlie track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK) 1784551ebd83SDave Airlie >> RADEON_MAX_MIP_LEVEL_SHIFT); 1785513bcb46SDave Airlie tmp = (idx_value >> 23) & 0x7; 1786551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1787551ebd83SDave Airlie track->textures[i].roundup_w = false; 1788513bcb46SDave Airlie tmp = (idx_value >> 27) & 0x7; 1789551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1790551ebd83SDave Airlie track->textures[i].roundup_h = false; 179140b4a759SMarek Olšák track->tex_dirty = true; 1792551ebd83SDave Airlie break; 1793551ebd83SDave Airlie case RADEON_PP_TXFORMAT_0: 1794551ebd83SDave Airlie case RADEON_PP_TXFORMAT_1: 1795551ebd83SDave Airlie case RADEON_PP_TXFORMAT_2: 1796551ebd83SDave Airlie i = (reg - RADEON_PP_TXFORMAT_0) / 24; 1797513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_NON_POWER2) { 1798551ebd83SDave Airlie track->textures[i].use_pitch = 1; 1799551ebd83SDave Airlie } else { 1800551ebd83SDave Airlie track->textures[i].use_pitch = 0; 1801513bcb46SDave Airlie track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK); 1802513bcb46SDave Airlie track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK); 1803551ebd83SDave Airlie } 1804513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE) 1805551ebd83SDave Airlie track->textures[i].tex_coord_type = 2; 1806513bcb46SDave Airlie switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) { 1807551ebd83SDave Airlie case RADEON_TXFORMAT_I8: 1808551ebd83SDave Airlie case RADEON_TXFORMAT_RGB332: 1809551ebd83SDave Airlie case RADEON_TXFORMAT_Y8: 1810551ebd83SDave Airlie track->textures[i].cpp = 1; 1811f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1812551ebd83SDave Airlie break; 1813551ebd83SDave Airlie case RADEON_TXFORMAT_AI88: 1814551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB1555: 1815551ebd83SDave Airlie case RADEON_TXFORMAT_RGB565: 1816551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB4444: 1817551ebd83SDave Airlie case RADEON_TXFORMAT_VYUY422: 1818551ebd83SDave Airlie case RADEON_TXFORMAT_YVYU422: 1819551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW16: 1820551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDV655: 1821551ebd83SDave Airlie case RADEON_TXFORMAT_DUDV88: 1822551ebd83SDave Airlie track->textures[i].cpp = 2; 1823f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1824551ebd83SDave Airlie break; 1825551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB8888: 1826551ebd83SDave Airlie case RADEON_TXFORMAT_RGBA8888: 1827551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW32: 1828551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDUV8888: 1829551ebd83SDave Airlie track->textures[i].cpp = 4; 1830f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1831551ebd83SDave Airlie break; 1832d785d78bSDave Airlie case RADEON_TXFORMAT_DXT1: 1833d785d78bSDave Airlie track->textures[i].cpp = 1; 1834d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_DXT1; 1835d785d78bSDave Airlie break; 1836d785d78bSDave Airlie case RADEON_TXFORMAT_DXT23: 1837d785d78bSDave Airlie case RADEON_TXFORMAT_DXT45: 1838d785d78bSDave Airlie track->textures[i].cpp = 1; 1839d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_DXT35; 1840d785d78bSDave Airlie break; 1841551ebd83SDave Airlie } 1842513bcb46SDave Airlie track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf); 1843513bcb46SDave Airlie track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf); 184440b4a759SMarek Olšák track->tex_dirty = true; 1845551ebd83SDave Airlie break; 1846551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_0: 1847551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_1: 1848551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_2: 1849513bcb46SDave Airlie tmp = idx_value; 1850551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_FACES_0) / 4; 1851551ebd83SDave Airlie for (face = 0; face < 4; face++) { 1852551ebd83SDave Airlie track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf); 1853551ebd83SDave Airlie track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf); 1854551ebd83SDave Airlie } 185540b4a759SMarek Olšák track->tex_dirty = true; 1856551ebd83SDave Airlie break; 1857771fe6b9SJerome Glisse default: 1858551ebd83SDave Airlie printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n", 1859551ebd83SDave Airlie reg, idx); 1860551ebd83SDave Airlie return -EINVAL; 1861771fe6b9SJerome Glisse } 1862771fe6b9SJerome Glisse return 0; 1863771fe6b9SJerome Glisse } 1864771fe6b9SJerome Glisse 1865068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p, 1866068a117cSJerome Glisse struct radeon_cs_packet *pkt, 18674c788679SJerome Glisse struct radeon_bo *robj) 1868068a117cSJerome Glisse { 1869068a117cSJerome Glisse unsigned idx; 1870513bcb46SDave Airlie u32 value; 1871068a117cSJerome Glisse idx = pkt->idx + 1; 1872513bcb46SDave Airlie value = radeon_get_ib_value(p, idx + 2); 18734c788679SJerome Glisse if ((value + 1) > radeon_bo_size(robj)) { 1874068a117cSJerome Glisse DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER " 1875068a117cSJerome Glisse "(need %u have %lu) !\n", 1876513bcb46SDave Airlie value + 1, 18774c788679SJerome Glisse radeon_bo_size(robj)); 1878068a117cSJerome Glisse return -EINVAL; 1879068a117cSJerome Glisse } 1880068a117cSJerome Glisse return 0; 1881068a117cSJerome Glisse } 1882068a117cSJerome Glisse 1883771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p, 1884771fe6b9SJerome Glisse struct radeon_cs_packet *pkt) 1885771fe6b9SJerome Glisse { 1886771fe6b9SJerome Glisse struct radeon_cs_reloc *reloc; 1887551ebd83SDave Airlie struct r100_cs_track *track; 1888771fe6b9SJerome Glisse unsigned idx; 1889771fe6b9SJerome Glisse volatile uint32_t *ib; 1890771fe6b9SJerome Glisse int r; 1891771fe6b9SJerome Glisse 1892771fe6b9SJerome Glisse ib = p->ib->ptr; 1893771fe6b9SJerome Glisse idx = pkt->idx + 1; 1894551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1895771fe6b9SJerome Glisse switch (pkt->opcode) { 1896771fe6b9SJerome Glisse case PACKET3_3D_LOAD_VBPNTR: 1897513bcb46SDave Airlie r = r100_packet3_load_vbpntr(p, pkt, idx); 1898513bcb46SDave Airlie if (r) 1899771fe6b9SJerome Glisse return r; 1900771fe6b9SJerome Glisse break; 1901771fe6b9SJerome Glisse case PACKET3_INDX_BUFFER: 1902771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1903771fe6b9SJerome Glisse if (r) { 1904771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1905771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1906771fe6b9SJerome Glisse return r; 1907771fe6b9SJerome Glisse } 1908513bcb46SDave Airlie ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset); 1909068a117cSJerome Glisse r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj); 1910068a117cSJerome Glisse if (r) { 1911068a117cSJerome Glisse return r; 1912068a117cSJerome Glisse } 1913771fe6b9SJerome Glisse break; 1914771fe6b9SJerome Glisse case 0x23: 1915771fe6b9SJerome Glisse /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */ 1916771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1917771fe6b9SJerome Glisse if (r) { 1918771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1919771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1920771fe6b9SJerome Glisse return r; 1921771fe6b9SJerome Glisse } 1922513bcb46SDave Airlie ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset); 1923551ebd83SDave Airlie track->num_arrays = 1; 1924513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2)); 1925551ebd83SDave Airlie 1926551ebd83SDave Airlie track->arrays[0].robj = reloc->robj; 1927551ebd83SDave Airlie track->arrays[0].esize = track->vtx_size; 1928551ebd83SDave Airlie 1929513bcb46SDave Airlie track->max_indx = radeon_get_ib_value(p, idx+1); 1930551ebd83SDave Airlie 1931513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx+3); 1932551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1933551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1934551ebd83SDave Airlie if (r) 1935551ebd83SDave Airlie return r; 1936771fe6b9SJerome Glisse break; 1937771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD: 1938513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) { 1939551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1940551ebd83SDave Airlie return -EINVAL; 1941551ebd83SDave Airlie } 1942cf57fc7aSAlex Deucher track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0)); 1943513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1944551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1945551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1946551ebd83SDave Airlie if (r) 1947551ebd83SDave Airlie return r; 1948551ebd83SDave Airlie break; 1949771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1950771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD_2: 1951513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) { 1952551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1953551ebd83SDave Airlie return -EINVAL; 1954551ebd83SDave Airlie } 1955513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1956551ebd83SDave Airlie track->immd_dwords = pkt->count; 1957551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1958551ebd83SDave Airlie if (r) 1959551ebd83SDave Airlie return r; 1960551ebd83SDave Airlie break; 1961771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1962771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF_2: 1963513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1964551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1965551ebd83SDave Airlie if (r) 1966551ebd83SDave Airlie return r; 1967551ebd83SDave Airlie break; 1968771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 1969771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX_2: 1970513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1971551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1972551ebd83SDave Airlie if (r) 1973551ebd83SDave Airlie return r; 1974551ebd83SDave Airlie break; 1975771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 1976771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF: 1977513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1978551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1979551ebd83SDave Airlie if (r) 1980551ebd83SDave Airlie return r; 1981551ebd83SDave Airlie break; 1982771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 1983771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX: 1984513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1985551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1986551ebd83SDave Airlie if (r) 1987551ebd83SDave Airlie return r; 1988551ebd83SDave Airlie break; 1989771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 1990ab9e1f59SDave Airlie case PACKET3_3D_CLEAR_HIZ: 1991ab9e1f59SDave Airlie case PACKET3_3D_CLEAR_ZMASK: 1992ab9e1f59SDave Airlie if (p->rdev->hyperz_filp != p->filp) 1993ab9e1f59SDave Airlie return -EINVAL; 1994ab9e1f59SDave Airlie break; 1995771fe6b9SJerome Glisse case PACKET3_NOP: 1996771fe6b9SJerome Glisse break; 1997771fe6b9SJerome Glisse default: 1998771fe6b9SJerome Glisse DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode); 1999771fe6b9SJerome Glisse return -EINVAL; 2000771fe6b9SJerome Glisse } 2001771fe6b9SJerome Glisse return 0; 2002771fe6b9SJerome Glisse } 2003771fe6b9SJerome Glisse 2004771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p) 2005771fe6b9SJerome Glisse { 2006771fe6b9SJerome Glisse struct radeon_cs_packet pkt; 20079f022ddfSJerome Glisse struct r100_cs_track *track; 2008771fe6b9SJerome Glisse int r; 2009771fe6b9SJerome Glisse 20109f022ddfSJerome Glisse track = kzalloc(sizeof(*track), GFP_KERNEL); 20119f022ddfSJerome Glisse r100_cs_track_clear(p->rdev, track); 20129f022ddfSJerome Glisse p->track = track; 2013771fe6b9SJerome Glisse do { 2014771fe6b9SJerome Glisse r = r100_cs_packet_parse(p, &pkt, p->idx); 2015771fe6b9SJerome Glisse if (r) { 2016771fe6b9SJerome Glisse return r; 2017771fe6b9SJerome Glisse } 2018771fe6b9SJerome Glisse p->idx += pkt.count + 2; 2019771fe6b9SJerome Glisse switch (pkt.type) { 2020771fe6b9SJerome Glisse case PACKET_TYPE0: 2021551ebd83SDave Airlie if (p->rdev->family >= CHIP_R200) 2022551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 2023551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 2024551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 2025551ebd83SDave Airlie &r200_packet0_check); 2026551ebd83SDave Airlie else 2027551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 2028551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 2029551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 2030551ebd83SDave Airlie &r100_packet0_check); 2031771fe6b9SJerome Glisse break; 2032771fe6b9SJerome Glisse case PACKET_TYPE2: 2033771fe6b9SJerome Glisse break; 2034771fe6b9SJerome Glisse case PACKET_TYPE3: 2035771fe6b9SJerome Glisse r = r100_packet3_check(p, &pkt); 2036771fe6b9SJerome Glisse break; 2037771fe6b9SJerome Glisse default: 2038771fe6b9SJerome Glisse DRM_ERROR("Unknown packet type %d !\n", 2039771fe6b9SJerome Glisse pkt.type); 2040771fe6b9SJerome Glisse return -EINVAL; 2041771fe6b9SJerome Glisse } 2042771fe6b9SJerome Glisse if (r) { 2043771fe6b9SJerome Glisse return r; 2044771fe6b9SJerome Glisse } 2045771fe6b9SJerome Glisse } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw); 2046771fe6b9SJerome Glisse return 0; 2047771fe6b9SJerome Glisse } 2048771fe6b9SJerome Glisse 2049771fe6b9SJerome Glisse 2050771fe6b9SJerome Glisse /* 2051771fe6b9SJerome Glisse * Global GPU functions 2052771fe6b9SJerome Glisse */ 2053771fe6b9SJerome Glisse void r100_errata(struct radeon_device *rdev) 2054771fe6b9SJerome Glisse { 2055771fe6b9SJerome Glisse rdev->pll_errata = 0; 2056771fe6b9SJerome Glisse 2057771fe6b9SJerome Glisse if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) { 2058771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS; 2059771fe6b9SJerome Glisse } 2060771fe6b9SJerome Glisse 2061771fe6b9SJerome Glisse if (rdev->family == CHIP_RV100 || 2062771fe6b9SJerome Glisse rdev->family == CHIP_RS100 || 2063771fe6b9SJerome Glisse rdev->family == CHIP_RS200) { 2064771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY; 2065771fe6b9SJerome Glisse } 2066771fe6b9SJerome Glisse } 2067771fe6b9SJerome Glisse 2068771fe6b9SJerome Glisse /* Wait for vertical sync on primary CRTC */ 2069771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync(struct radeon_device *rdev) 2070771fe6b9SJerome Glisse { 2071771fe6b9SJerome Glisse uint32_t crtc_gen_cntl, tmp; 2072771fe6b9SJerome Glisse int i; 2073771fe6b9SJerome Glisse 2074771fe6b9SJerome Glisse crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL); 2075771fe6b9SJerome Glisse if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) || 2076771fe6b9SJerome Glisse !(crtc_gen_cntl & RADEON_CRTC_EN)) { 2077771fe6b9SJerome Glisse return; 2078771fe6b9SJerome Glisse } 2079771fe6b9SJerome Glisse /* Clear the CRTC_VBLANK_SAVE bit */ 2080771fe6b9SJerome Glisse WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR); 2081771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2082771fe6b9SJerome Glisse tmp = RREG32(RADEON_CRTC_STATUS); 2083771fe6b9SJerome Glisse if (tmp & RADEON_CRTC_VBLANK_SAVE) { 2084771fe6b9SJerome Glisse return; 2085771fe6b9SJerome Glisse } 2086771fe6b9SJerome Glisse DRM_UDELAY(1); 2087771fe6b9SJerome Glisse } 2088771fe6b9SJerome Glisse } 2089771fe6b9SJerome Glisse 2090771fe6b9SJerome Glisse /* Wait for vertical sync on secondary CRTC */ 2091771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync2(struct radeon_device *rdev) 2092771fe6b9SJerome Glisse { 2093771fe6b9SJerome Glisse uint32_t crtc2_gen_cntl, tmp; 2094771fe6b9SJerome Glisse int i; 2095771fe6b9SJerome Glisse 2096771fe6b9SJerome Glisse crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL); 2097771fe6b9SJerome Glisse if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) || 2098771fe6b9SJerome Glisse !(crtc2_gen_cntl & RADEON_CRTC2_EN)) 2099771fe6b9SJerome Glisse return; 2100771fe6b9SJerome Glisse 2101771fe6b9SJerome Glisse /* Clear the CRTC_VBLANK_SAVE bit */ 2102771fe6b9SJerome Glisse WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR); 2103771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2104771fe6b9SJerome Glisse tmp = RREG32(RADEON_CRTC2_STATUS); 2105771fe6b9SJerome Glisse if (tmp & RADEON_CRTC2_VBLANK_SAVE) { 2106771fe6b9SJerome Glisse return; 2107771fe6b9SJerome Glisse } 2108771fe6b9SJerome Glisse DRM_UDELAY(1); 2109771fe6b9SJerome Glisse } 2110771fe6b9SJerome Glisse } 2111771fe6b9SJerome Glisse 2112771fe6b9SJerome Glisse int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n) 2113771fe6b9SJerome Glisse { 2114771fe6b9SJerome Glisse unsigned i; 2115771fe6b9SJerome Glisse uint32_t tmp; 2116771fe6b9SJerome Glisse 2117771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2118771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK; 2119771fe6b9SJerome Glisse if (tmp >= n) { 2120771fe6b9SJerome Glisse return 0; 2121771fe6b9SJerome Glisse } 2122771fe6b9SJerome Glisse DRM_UDELAY(1); 2123771fe6b9SJerome Glisse } 2124771fe6b9SJerome Glisse return -1; 2125771fe6b9SJerome Glisse } 2126771fe6b9SJerome Glisse 2127771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev) 2128771fe6b9SJerome Glisse { 2129771fe6b9SJerome Glisse unsigned i; 2130771fe6b9SJerome Glisse uint32_t tmp; 2131771fe6b9SJerome Glisse 2132771fe6b9SJerome Glisse if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) { 2133771fe6b9SJerome Glisse printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !" 2134771fe6b9SJerome Glisse " Bad things might happen.\n"); 2135771fe6b9SJerome Glisse } 2136771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2137771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS); 21384612dc97SAlex Deucher if (!(tmp & RADEON_RBBM_ACTIVE)) { 2139771fe6b9SJerome Glisse return 0; 2140771fe6b9SJerome Glisse } 2141771fe6b9SJerome Glisse DRM_UDELAY(1); 2142771fe6b9SJerome Glisse } 2143771fe6b9SJerome Glisse return -1; 2144771fe6b9SJerome Glisse } 2145771fe6b9SJerome Glisse 2146771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev) 2147771fe6b9SJerome Glisse { 2148771fe6b9SJerome Glisse unsigned i; 2149771fe6b9SJerome Glisse uint32_t tmp; 2150771fe6b9SJerome Glisse 2151771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2152771fe6b9SJerome Glisse /* read MC_STATUS */ 21534612dc97SAlex Deucher tmp = RREG32(RADEON_MC_STATUS); 21544612dc97SAlex Deucher if (tmp & RADEON_MC_IDLE) { 2155771fe6b9SJerome Glisse return 0; 2156771fe6b9SJerome Glisse } 2157771fe6b9SJerome Glisse DRM_UDELAY(1); 2158771fe6b9SJerome Glisse } 2159771fe6b9SJerome Glisse return -1; 2160771fe6b9SJerome Glisse } 2161771fe6b9SJerome Glisse 2162e32eb50dSChristian König bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring) 2163771fe6b9SJerome Glisse { 2164225758d8SJerome Glisse u32 rbbm_status; 2165771fe6b9SJerome Glisse 2166225758d8SJerome Glisse rbbm_status = RREG32(R_000E40_RBBM_STATUS); 2167225758d8SJerome Glisse if (!G_000E40_GUI_ACTIVE(rbbm_status)) { 2168069211e5SChristian König radeon_ring_lockup_update(ring); 2169225758d8SJerome Glisse return false; 2170225758d8SJerome Glisse } 2171225758d8SJerome Glisse /* force CP activities */ 21727b9ef16bSChristian König radeon_ring_force_activity(rdev, ring); 2173069211e5SChristian König return radeon_ring_test_lockup(rdev, ring); 2174225758d8SJerome Glisse } 2175225758d8SJerome Glisse 217690aca4d2SJerome Glisse void r100_bm_disable(struct radeon_device *rdev) 217790aca4d2SJerome Glisse { 217890aca4d2SJerome Glisse u32 tmp; 217990aca4d2SJerome Glisse 218090aca4d2SJerome Glisse /* disable bus mastering */ 218190aca4d2SJerome Glisse tmp = RREG32(R_000030_BUS_CNTL); 218290aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044); 2183771fe6b9SJerome Glisse mdelay(1); 218490aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042); 218590aca4d2SJerome Glisse mdelay(1); 218690aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040); 218790aca4d2SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 218890aca4d2SJerome Glisse mdelay(1); 2189642ce525SMichel Dänzer pci_clear_master(rdev->pdev); 219090aca4d2SJerome Glisse mdelay(1); 219190aca4d2SJerome Glisse } 219290aca4d2SJerome Glisse 2193a2d07b74SJerome Glisse int r100_asic_reset(struct radeon_device *rdev) 2194771fe6b9SJerome Glisse { 219590aca4d2SJerome Glisse struct r100_mc_save save; 219690aca4d2SJerome Glisse u32 status, tmp; 219725b2ec5bSAlex Deucher int ret = 0; 2198771fe6b9SJerome Glisse 219990aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 220090aca4d2SJerome Glisse if (!G_000E40_GUI_ACTIVE(status)) { 2201771fe6b9SJerome Glisse return 0; 2202771fe6b9SJerome Glisse } 220325b2ec5bSAlex Deucher r100_mc_stop(rdev, &save); 220490aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 220590aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 220690aca4d2SJerome Glisse /* stop CP */ 220790aca4d2SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 220890aca4d2SJerome Glisse tmp = RREG32(RADEON_CP_RB_CNTL); 220990aca4d2SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA); 221090aca4d2SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 221190aca4d2SJerome Glisse WREG32(RADEON_CP_RB_WPTR, 0); 221290aca4d2SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 221390aca4d2SJerome Glisse /* save PCI state */ 221490aca4d2SJerome Glisse pci_save_state(rdev->pdev); 221590aca4d2SJerome Glisse /* disable bus mastering */ 221690aca4d2SJerome Glisse r100_bm_disable(rdev); 221790aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) | 221890aca4d2SJerome Glisse S_0000F0_SOFT_RESET_RE(1) | 221990aca4d2SJerome Glisse S_0000F0_SOFT_RESET_PP(1) | 222090aca4d2SJerome Glisse S_0000F0_SOFT_RESET_RB(1)); 222190aca4d2SJerome Glisse RREG32(R_0000F0_RBBM_SOFT_RESET); 222290aca4d2SJerome Glisse mdelay(500); 222390aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 222490aca4d2SJerome Glisse mdelay(1); 222590aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 222690aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 2227771fe6b9SJerome Glisse /* reset CP */ 222890aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1)); 222990aca4d2SJerome Glisse RREG32(R_0000F0_RBBM_SOFT_RESET); 223090aca4d2SJerome Glisse mdelay(500); 223190aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 223290aca4d2SJerome Glisse mdelay(1); 223390aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 223490aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 223590aca4d2SJerome Glisse /* restore PCI & busmastering */ 223690aca4d2SJerome Glisse pci_restore_state(rdev->pdev); 223790aca4d2SJerome Glisse r100_enable_bm(rdev); 2238771fe6b9SJerome Glisse /* Check if GPU is idle */ 223990aca4d2SJerome Glisse if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) || 224090aca4d2SJerome Glisse G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) { 224190aca4d2SJerome Glisse dev_err(rdev->dev, "failed to reset GPU\n"); 224225b2ec5bSAlex Deucher ret = -1; 224325b2ec5bSAlex Deucher } else 224490aca4d2SJerome Glisse dev_info(rdev->dev, "GPU reset succeed\n"); 224525b2ec5bSAlex Deucher r100_mc_resume(rdev, &save); 224625b2ec5bSAlex Deucher return ret; 2247771fe6b9SJerome Glisse } 2248771fe6b9SJerome Glisse 224992cde00cSAlex Deucher void r100_set_common_regs(struct radeon_device *rdev) 225092cde00cSAlex Deucher { 22512739d49cSAlex Deucher struct drm_device *dev = rdev->ddev; 22522739d49cSAlex Deucher bool force_dac2 = false; 2253d668046cSDave Airlie u32 tmp; 22542739d49cSAlex Deucher 225592cde00cSAlex Deucher /* set these so they don't interfere with anything */ 225692cde00cSAlex Deucher WREG32(RADEON_OV0_SCALE_CNTL, 0); 225792cde00cSAlex Deucher WREG32(RADEON_SUBPIC_CNTL, 0); 225892cde00cSAlex Deucher WREG32(RADEON_VIPH_CONTROL, 0); 225992cde00cSAlex Deucher WREG32(RADEON_I2C_CNTL_1, 0); 226092cde00cSAlex Deucher WREG32(RADEON_DVI_I2C_CNTL_1, 0); 226192cde00cSAlex Deucher WREG32(RADEON_CAP0_TRIG_CNTL, 0); 226292cde00cSAlex Deucher WREG32(RADEON_CAP1_TRIG_CNTL, 0); 22632739d49cSAlex Deucher 22642739d49cSAlex Deucher /* always set up dac2 on rn50 and some rv100 as lots 22652739d49cSAlex Deucher * of servers seem to wire it up to a VGA port but 22662739d49cSAlex Deucher * don't report it in the bios connector 22672739d49cSAlex Deucher * table. 22682739d49cSAlex Deucher */ 22692739d49cSAlex Deucher switch (dev->pdev->device) { 22702739d49cSAlex Deucher /* RN50 */ 22712739d49cSAlex Deucher case 0x515e: 22722739d49cSAlex Deucher case 0x5969: 22732739d49cSAlex Deucher force_dac2 = true; 22742739d49cSAlex Deucher break; 22752739d49cSAlex Deucher /* RV100*/ 22762739d49cSAlex Deucher case 0x5159: 22772739d49cSAlex Deucher case 0x515a: 22782739d49cSAlex Deucher /* DELL triple head servers */ 22792739d49cSAlex Deucher if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) && 22802739d49cSAlex Deucher ((dev->pdev->subsystem_device == 0x016c) || 22812739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016d) || 22822739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016e) || 22832739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016f) || 22842739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x0170) || 22852739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x017d) || 22862739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x017e) || 22872739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x0183) || 22882739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x018a) || 22892739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x019a))) 22902739d49cSAlex Deucher force_dac2 = true; 22912739d49cSAlex Deucher break; 22922739d49cSAlex Deucher } 22932739d49cSAlex Deucher 22942739d49cSAlex Deucher if (force_dac2) { 22952739d49cSAlex Deucher u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG); 22962739d49cSAlex Deucher u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL); 22972739d49cSAlex Deucher u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2); 22982739d49cSAlex Deucher 22992739d49cSAlex Deucher /* For CRT on DAC2, don't turn it on if BIOS didn't 23002739d49cSAlex Deucher enable it, even it's detected. 23012739d49cSAlex Deucher */ 23022739d49cSAlex Deucher 23032739d49cSAlex Deucher /* force it to crtc0 */ 23042739d49cSAlex Deucher dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL; 23052739d49cSAlex Deucher dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL; 23062739d49cSAlex Deucher disp_hw_debug |= RADEON_CRT2_DISP1_SEL; 23072739d49cSAlex Deucher 23082739d49cSAlex Deucher /* set up the TV DAC */ 23092739d49cSAlex Deucher tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL | 23102739d49cSAlex Deucher RADEON_TV_DAC_STD_MASK | 23112739d49cSAlex Deucher RADEON_TV_DAC_RDACPD | 23122739d49cSAlex Deucher RADEON_TV_DAC_GDACPD | 23132739d49cSAlex Deucher RADEON_TV_DAC_BDACPD | 23142739d49cSAlex Deucher RADEON_TV_DAC_BGADJ_MASK | 23152739d49cSAlex Deucher RADEON_TV_DAC_DACADJ_MASK); 23162739d49cSAlex Deucher tv_dac_cntl |= (RADEON_TV_DAC_NBLANK | 23172739d49cSAlex Deucher RADEON_TV_DAC_NHOLD | 23182739d49cSAlex Deucher RADEON_TV_DAC_STD_PS2 | 23192739d49cSAlex Deucher (0x58 << 16)); 23202739d49cSAlex Deucher 23212739d49cSAlex Deucher WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl); 23222739d49cSAlex Deucher WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug); 23232739d49cSAlex Deucher WREG32(RADEON_DAC_CNTL2, dac2_cntl); 23242739d49cSAlex Deucher } 2325d668046cSDave Airlie 2326d668046cSDave Airlie /* switch PM block to ACPI mode */ 2327d668046cSDave Airlie tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL); 2328d668046cSDave Airlie tmp &= ~RADEON_PM_MODE_SEL; 2329d668046cSDave Airlie WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp); 2330d668046cSDave Airlie 233192cde00cSAlex Deucher } 2332771fe6b9SJerome Glisse 2333771fe6b9SJerome Glisse /* 2334771fe6b9SJerome Glisse * VRAM info 2335771fe6b9SJerome Glisse */ 2336771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev) 2337771fe6b9SJerome Glisse { 2338771fe6b9SJerome Glisse uint32_t tmp; 2339771fe6b9SJerome Glisse 2340771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = false; 2341771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) 2342771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2343771fe6b9SJerome Glisse else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR) 2344771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2345771fe6b9SJerome Glisse if ((rdev->family == CHIP_RV100) || 2346771fe6b9SJerome Glisse (rdev->family == CHIP_RS100) || 2347771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 2348771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 2349771fe6b9SJerome Glisse if (tmp & RV100_HALF_MODE) { 2350771fe6b9SJerome Glisse rdev->mc.vram_width = 32; 2351771fe6b9SJerome Glisse } else { 2352771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 2353771fe6b9SJerome Glisse } 2354771fe6b9SJerome Glisse if (rdev->flags & RADEON_SINGLE_CRTC) { 2355771fe6b9SJerome Glisse rdev->mc.vram_width /= 4; 2356771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2357771fe6b9SJerome Glisse } 2358771fe6b9SJerome Glisse } else if (rdev->family <= CHIP_RV280) { 2359771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 2360771fe6b9SJerome Glisse if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) { 2361771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 2362771fe6b9SJerome Glisse } else { 2363771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 2364771fe6b9SJerome Glisse } 2365771fe6b9SJerome Glisse } else { 2366771fe6b9SJerome Glisse /* newer IGPs */ 2367771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 2368771fe6b9SJerome Glisse } 2369771fe6b9SJerome Glisse } 2370771fe6b9SJerome Glisse 23712a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev) 2372771fe6b9SJerome Glisse { 23732a0f8918SDave Airlie u32 aper_size; 23742a0f8918SDave Airlie u8 byte; 23752a0f8918SDave Airlie 23762a0f8918SDave Airlie aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 23772a0f8918SDave Airlie 23782a0f8918SDave Airlie /* Set HDP_APER_CNTL only on cards that are known not to be broken, 23792a0f8918SDave Airlie * that is has the 2nd generation multifunction PCI interface 23802a0f8918SDave Airlie */ 23812a0f8918SDave Airlie if (rdev->family == CHIP_RV280 || 23822a0f8918SDave Airlie rdev->family >= CHIP_RV350) { 23832a0f8918SDave Airlie WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL, 23842a0f8918SDave Airlie ~RADEON_HDP_APER_CNTL); 23852a0f8918SDave Airlie DRM_INFO("Generation 2 PCI interface, using max accessible memory\n"); 23862a0f8918SDave Airlie return aper_size * 2; 23872a0f8918SDave Airlie } 23882a0f8918SDave Airlie 23892a0f8918SDave Airlie /* Older cards have all sorts of funny issues to deal with. First 23902a0f8918SDave Airlie * check if it's a multifunction card by reading the PCI config 23912a0f8918SDave Airlie * header type... Limit those to one aperture size 23922a0f8918SDave Airlie */ 23932a0f8918SDave Airlie pci_read_config_byte(rdev->pdev, 0xe, &byte); 23942a0f8918SDave Airlie if (byte & 0x80) { 23952a0f8918SDave Airlie DRM_INFO("Generation 1 PCI interface in multifunction mode\n"); 23962a0f8918SDave Airlie DRM_INFO("Limiting VRAM to one aperture\n"); 23972a0f8918SDave Airlie return aper_size; 23982a0f8918SDave Airlie } 23992a0f8918SDave Airlie 24002a0f8918SDave Airlie /* Single function older card. We read HDP_APER_CNTL to see how the BIOS 24012a0f8918SDave Airlie * have set it up. We don't write this as it's broken on some ASICs but 24022a0f8918SDave Airlie * we expect the BIOS to have done the right thing (might be too optimistic...) 24032a0f8918SDave Airlie */ 24042a0f8918SDave Airlie if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL) 24052a0f8918SDave Airlie return aper_size * 2; 24062a0f8918SDave Airlie return aper_size; 24072a0f8918SDave Airlie } 24082a0f8918SDave Airlie 24092a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev) 24102a0f8918SDave Airlie { 24112a0f8918SDave Airlie u64 config_aper_size; 24122a0f8918SDave Airlie 2413d594e46aSJerome Glisse /* work out accessible VRAM */ 241401d73a69SJordan Crouse rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0); 241501d73a69SJordan Crouse rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0); 241651e5fcd3SJerome Glisse rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev); 241751e5fcd3SJerome Glisse /* FIXME we don't use the second aperture yet when we could use it */ 241851e5fcd3SJerome Glisse if (rdev->mc.visible_vram_size > rdev->mc.aper_size) 241951e5fcd3SJerome Glisse rdev->mc.visible_vram_size = rdev->mc.aper_size; 24202a0f8918SDave Airlie config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 2421771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) { 2422771fe6b9SJerome Glisse uint32_t tom; 2423771fe6b9SJerome Glisse /* read NB_TOM to get the amount of ram stolen for the GPU */ 2424771fe6b9SJerome Glisse tom = RREG32(RADEON_NB_TOM); 24257a50f01aSDave Airlie rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16); 24267a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 24277a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 2428771fe6b9SJerome Glisse } else { 24297a50f01aSDave Airlie rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE); 2430771fe6b9SJerome Glisse /* Some production boards of m6 will report 0 2431771fe6b9SJerome Glisse * if it's 8 MB 2432771fe6b9SJerome Glisse */ 24337a50f01aSDave Airlie if (rdev->mc.real_vram_size == 0) { 24347a50f01aSDave Airlie rdev->mc.real_vram_size = 8192 * 1024; 24357a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 2436771fe6b9SJerome Glisse } 24372a0f8918SDave Airlie /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM - 2438d594e46aSJerome Glisse * Novell bug 204882 + along with lots of ubuntu ones 2439d594e46aSJerome Glisse */ 2440b7d8cce5SAlex Deucher if (rdev->mc.aper_size > config_aper_size) 2441b7d8cce5SAlex Deucher config_aper_size = rdev->mc.aper_size; 2442b7d8cce5SAlex Deucher 24437a50f01aSDave Airlie if (config_aper_size > rdev->mc.real_vram_size) 24447a50f01aSDave Airlie rdev->mc.mc_vram_size = config_aper_size; 24457a50f01aSDave Airlie else 24467a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 2447771fe6b9SJerome Glisse } 2448d594e46aSJerome Glisse } 24492a0f8918SDave Airlie 245028d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state) 245128d52043SDave Airlie { 245228d52043SDave Airlie uint32_t temp; 245328d52043SDave Airlie 245428d52043SDave Airlie temp = RREG32(RADEON_CONFIG_CNTL); 245528d52043SDave Airlie if (state == false) { 2456d75ee3beSAlex Deucher temp &= ~RADEON_CFG_VGA_RAM_EN; 2457d75ee3beSAlex Deucher temp |= RADEON_CFG_VGA_IO_DIS; 245828d52043SDave Airlie } else { 2459d75ee3beSAlex Deucher temp &= ~RADEON_CFG_VGA_IO_DIS; 246028d52043SDave Airlie } 246128d52043SDave Airlie WREG32(RADEON_CONFIG_CNTL, temp); 246228d52043SDave Airlie } 246328d52043SDave Airlie 2464d594e46aSJerome Glisse void r100_mc_init(struct radeon_device *rdev) 24652a0f8918SDave Airlie { 2466d594e46aSJerome Glisse u64 base; 24672a0f8918SDave Airlie 2468d594e46aSJerome Glisse r100_vram_get_type(rdev); 24692a0f8918SDave Airlie r100_vram_init_sizes(rdev); 2470d594e46aSJerome Glisse base = rdev->mc.aper_base; 2471d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_IGP) 2472d594e46aSJerome Glisse base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16; 2473d594e46aSJerome Glisse radeon_vram_location(rdev, &rdev->mc, base); 24748d369bb1SAlex Deucher rdev->mc.gtt_base_align = 0; 2475d594e46aSJerome Glisse if (!(rdev->flags & RADEON_IS_AGP)) 2476d594e46aSJerome Glisse radeon_gtt_location(rdev, &rdev->mc); 2477f47299c5SAlex Deucher radeon_update_bandwidth_info(rdev); 2478771fe6b9SJerome Glisse } 2479771fe6b9SJerome Glisse 2480771fe6b9SJerome Glisse 2481771fe6b9SJerome Glisse /* 2482771fe6b9SJerome Glisse * Indirect registers accessor 2483771fe6b9SJerome Glisse */ 2484771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev) 2485771fe6b9SJerome Glisse { 24864ce9198eSAlex Deucher if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) { 2487771fe6b9SJerome Glisse (void)RREG32(RADEON_CLOCK_CNTL_DATA); 2488771fe6b9SJerome Glisse (void)RREG32(RADEON_CRTC_GEN_CNTL); 2489771fe6b9SJerome Glisse } 24904ce9198eSAlex Deucher } 2491771fe6b9SJerome Glisse 2492771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev) 2493771fe6b9SJerome Glisse { 2494771fe6b9SJerome Glisse /* This workarounds is necessary on RV100, RS100 and RS200 chips 2495771fe6b9SJerome Glisse * or the chip could hang on a subsequent access 2496771fe6b9SJerome Glisse */ 2497771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) { 24984de833c3SArnd Bergmann mdelay(5); 2499771fe6b9SJerome Glisse } 2500771fe6b9SJerome Glisse 2501771fe6b9SJerome Glisse /* This function is required to workaround a hardware bug in some (all?) 2502771fe6b9SJerome Glisse * revisions of the R300. This workaround should be called after every 2503771fe6b9SJerome Glisse * CLOCK_CNTL_INDEX register access. If not, register reads afterward 2504771fe6b9SJerome Glisse * may not be correct. 2505771fe6b9SJerome Glisse */ 2506771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_R300_CG) { 2507771fe6b9SJerome Glisse uint32_t save, tmp; 2508771fe6b9SJerome Glisse 2509771fe6b9SJerome Glisse save = RREG32(RADEON_CLOCK_CNTL_INDEX); 2510771fe6b9SJerome Glisse tmp = save & ~(0x3f | RADEON_PLL_WR_EN); 2511771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, tmp); 2512771fe6b9SJerome Glisse tmp = RREG32(RADEON_CLOCK_CNTL_DATA); 2513771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, save); 2514771fe6b9SJerome Glisse } 2515771fe6b9SJerome Glisse } 2516771fe6b9SJerome Glisse 2517771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg) 2518771fe6b9SJerome Glisse { 2519771fe6b9SJerome Glisse uint32_t data; 2520771fe6b9SJerome Glisse 2521771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f); 2522771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 2523771fe6b9SJerome Glisse data = RREG32(RADEON_CLOCK_CNTL_DATA); 2524771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 2525771fe6b9SJerome Glisse return data; 2526771fe6b9SJerome Glisse } 2527771fe6b9SJerome Glisse 2528771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) 2529771fe6b9SJerome Glisse { 2530771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN)); 2531771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 2532771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_DATA, v); 2533771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 2534771fe6b9SJerome Glisse } 2535771fe6b9SJerome Glisse 2536d4550907SJerome Glisse void r100_set_safe_registers(struct radeon_device *rdev) 2537068a117cSJerome Glisse { 2538551ebd83SDave Airlie if (ASIC_IS_RN50(rdev)) { 2539551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm; 2540551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm); 2541551ebd83SDave Airlie } else if (rdev->family < CHIP_R200) { 2542551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = r100_reg_safe_bm; 2543551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm); 2544551ebd83SDave Airlie } else { 2545d4550907SJerome Glisse r200_set_safe_registers(rdev); 2546551ebd83SDave Airlie } 2547068a117cSJerome Glisse } 2548068a117cSJerome Glisse 2549771fe6b9SJerome Glisse /* 2550771fe6b9SJerome Glisse * Debugfs info 2551771fe6b9SJerome Glisse */ 2552771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2553771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data) 2554771fe6b9SJerome Glisse { 2555771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2556771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2557771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2558771fe6b9SJerome Glisse uint32_t reg, value; 2559771fe6b9SJerome Glisse unsigned i; 2560771fe6b9SJerome Glisse 2561771fe6b9SJerome Glisse seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS)); 2562771fe6b9SJerome Glisse seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C)); 2563771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2564771fe6b9SJerome Glisse for (i = 0; i < 64; i++) { 2565771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100); 2566771fe6b9SJerome Glisse reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2; 2567771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i); 2568771fe6b9SJerome Glisse value = RREG32(RADEON_RBBM_CMDFIFO_DATA); 2569771fe6b9SJerome Glisse seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value); 2570771fe6b9SJerome Glisse } 2571771fe6b9SJerome Glisse return 0; 2572771fe6b9SJerome Glisse } 2573771fe6b9SJerome Glisse 2574771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data) 2575771fe6b9SJerome Glisse { 2576771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2577771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2578771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2579e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 2580771fe6b9SJerome Glisse uint32_t rdp, wdp; 2581771fe6b9SJerome Glisse unsigned count, i, j; 2582771fe6b9SJerome Glisse 2583e32eb50dSChristian König radeon_ring_free_size(rdev, ring); 2584771fe6b9SJerome Glisse rdp = RREG32(RADEON_CP_RB_RPTR); 2585771fe6b9SJerome Glisse wdp = RREG32(RADEON_CP_RB_WPTR); 2586e32eb50dSChristian König count = (rdp + ring->ring_size - wdp) & ring->ptr_mask; 2587771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2588771fe6b9SJerome Glisse seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp); 2589771fe6b9SJerome Glisse seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp); 2590e32eb50dSChristian König seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw); 2591771fe6b9SJerome Glisse seq_printf(m, "%u dwords in ring\n", count); 2592771fe6b9SJerome Glisse for (j = 0; j <= count; j++) { 2593e32eb50dSChristian König i = (rdp + j) & ring->ptr_mask; 2594e32eb50dSChristian König seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]); 2595771fe6b9SJerome Glisse } 2596771fe6b9SJerome Glisse return 0; 2597771fe6b9SJerome Glisse } 2598771fe6b9SJerome Glisse 2599771fe6b9SJerome Glisse 2600771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data) 2601771fe6b9SJerome Glisse { 2602771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2603771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2604771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2605771fe6b9SJerome Glisse uint32_t csq_stat, csq2_stat, tmp; 2606771fe6b9SJerome Glisse unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr; 2607771fe6b9SJerome Glisse unsigned i; 2608771fe6b9SJerome Glisse 2609771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2610771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE)); 2611771fe6b9SJerome Glisse csq_stat = RREG32(RADEON_CP_CSQ_STAT); 2612771fe6b9SJerome Glisse csq2_stat = RREG32(RADEON_CP_CSQ2_STAT); 2613771fe6b9SJerome Glisse r_rptr = (csq_stat >> 0) & 0x3ff; 2614771fe6b9SJerome Glisse r_wptr = (csq_stat >> 10) & 0x3ff; 2615771fe6b9SJerome Glisse ib1_rptr = (csq_stat >> 20) & 0x3ff; 2616771fe6b9SJerome Glisse ib1_wptr = (csq2_stat >> 0) & 0x3ff; 2617771fe6b9SJerome Glisse ib2_rptr = (csq2_stat >> 10) & 0x3ff; 2618771fe6b9SJerome Glisse ib2_wptr = (csq2_stat >> 20) & 0x3ff; 2619771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat); 2620771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat); 2621771fe6b9SJerome Glisse seq_printf(m, "Ring rptr %u\n", r_rptr); 2622771fe6b9SJerome Glisse seq_printf(m, "Ring wptr %u\n", r_wptr); 2623771fe6b9SJerome Glisse seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr); 2624771fe6b9SJerome Glisse seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr); 2625771fe6b9SJerome Glisse seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr); 2626771fe6b9SJerome Glisse seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr); 2627771fe6b9SJerome Glisse /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms 2628771fe6b9SJerome Glisse * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */ 2629771fe6b9SJerome Glisse seq_printf(m, "Ring fifo:\n"); 2630771fe6b9SJerome Glisse for (i = 0; i < 256; i++) { 2631771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2632771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2633771fe6b9SJerome Glisse seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp); 2634771fe6b9SJerome Glisse } 2635771fe6b9SJerome Glisse seq_printf(m, "Indirect1 fifo:\n"); 2636771fe6b9SJerome Glisse for (i = 256; i <= 512; i++) { 2637771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2638771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2639771fe6b9SJerome Glisse seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp); 2640771fe6b9SJerome Glisse } 2641771fe6b9SJerome Glisse seq_printf(m, "Indirect2 fifo:\n"); 2642771fe6b9SJerome Glisse for (i = 640; i < ib1_wptr; i++) { 2643771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2644771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2645771fe6b9SJerome Glisse seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp); 2646771fe6b9SJerome Glisse } 2647771fe6b9SJerome Glisse return 0; 2648771fe6b9SJerome Glisse } 2649771fe6b9SJerome Glisse 2650771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data) 2651771fe6b9SJerome Glisse { 2652771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2653771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2654771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2655771fe6b9SJerome Glisse uint32_t tmp; 2656771fe6b9SJerome Glisse 2657771fe6b9SJerome Glisse tmp = RREG32(RADEON_CONFIG_MEMSIZE); 2658771fe6b9SJerome Glisse seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp); 2659771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_FB_LOCATION); 2660771fe6b9SJerome Glisse seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp); 2661771fe6b9SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 2662771fe6b9SJerome Glisse seq_printf(m, "BUS_CNTL 0x%08x\n", tmp); 2663771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_AGP_LOCATION); 2664771fe6b9SJerome Glisse seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp); 2665771fe6b9SJerome Glisse tmp = RREG32(RADEON_AGP_BASE); 2666771fe6b9SJerome Glisse seq_printf(m, "AGP_BASE 0x%08x\n", tmp); 2667771fe6b9SJerome Glisse tmp = RREG32(RADEON_HOST_PATH_CNTL); 2668771fe6b9SJerome Glisse seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp); 2669771fe6b9SJerome Glisse tmp = RREG32(0x01D0); 2670771fe6b9SJerome Glisse seq_printf(m, "AIC_CTRL 0x%08x\n", tmp); 2671771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_LO_ADDR); 2672771fe6b9SJerome Glisse seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp); 2673771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_HI_ADDR); 2674771fe6b9SJerome Glisse seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp); 2675771fe6b9SJerome Glisse tmp = RREG32(0x01E4); 2676771fe6b9SJerome Glisse seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp); 2677771fe6b9SJerome Glisse return 0; 2678771fe6b9SJerome Glisse } 2679771fe6b9SJerome Glisse 2680771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = { 2681771fe6b9SJerome Glisse {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL}, 2682771fe6b9SJerome Glisse }; 2683771fe6b9SJerome Glisse 2684771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = { 2685771fe6b9SJerome Glisse {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL}, 2686771fe6b9SJerome Glisse {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL}, 2687771fe6b9SJerome Glisse }; 2688771fe6b9SJerome Glisse 2689771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = { 2690771fe6b9SJerome Glisse {"r100_mc_info", r100_debugfs_mc_info, 0, NULL}, 2691771fe6b9SJerome Glisse }; 2692771fe6b9SJerome Glisse #endif 2693771fe6b9SJerome Glisse 2694771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev) 2695771fe6b9SJerome Glisse { 2696771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2697771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1); 2698771fe6b9SJerome Glisse #else 2699771fe6b9SJerome Glisse return 0; 2700771fe6b9SJerome Glisse #endif 2701771fe6b9SJerome Glisse } 2702771fe6b9SJerome Glisse 2703771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev) 2704771fe6b9SJerome Glisse { 2705771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2706771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2); 2707771fe6b9SJerome Glisse #else 2708771fe6b9SJerome Glisse return 0; 2709771fe6b9SJerome Glisse #endif 2710771fe6b9SJerome Glisse } 2711771fe6b9SJerome Glisse 2712771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev) 2713771fe6b9SJerome Glisse { 2714771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2715771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1); 2716771fe6b9SJerome Glisse #else 2717771fe6b9SJerome Glisse return 0; 2718771fe6b9SJerome Glisse #endif 2719771fe6b9SJerome Glisse } 2720e024e110SDave Airlie 2721e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg, 2722e024e110SDave Airlie uint32_t tiling_flags, uint32_t pitch, 2723e024e110SDave Airlie uint32_t offset, uint32_t obj_size) 2724e024e110SDave Airlie { 2725e024e110SDave Airlie int surf_index = reg * 16; 2726e024e110SDave Airlie int flags = 0; 2727e024e110SDave Airlie 2728e024e110SDave Airlie if (rdev->family <= CHIP_RS200) { 2729e024e110SDave Airlie if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 2730e024e110SDave Airlie == (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 2731e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_BOTH; 2732e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 2733e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_MACRO; 2734e024e110SDave Airlie } else if (rdev->family <= CHIP_RV280) { 2735e024e110SDave Airlie if (tiling_flags & (RADEON_TILING_MACRO)) 2736e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MACRO; 2737e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 2738e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MICRO; 2739e024e110SDave Airlie } else { 2740e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 2741e024e110SDave Airlie flags |= R300_SURF_TILE_MACRO; 2742e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 2743e024e110SDave Airlie flags |= R300_SURF_TILE_MICRO; 2744e024e110SDave Airlie } 2745e024e110SDave Airlie 2746c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_16BIT) 2747c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP; 2748c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_32BIT) 2749c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP; 2750c88f9f0cSMichel Dänzer 2751f5c5f040SDave Airlie /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */ 2752f5c5f040SDave Airlie if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) { 2753f5c5f040SDave Airlie if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO))) 2754f5c5f040SDave Airlie if (ASIC_IS_RN50(rdev)) 2755f5c5f040SDave Airlie pitch /= 16; 2756f5c5f040SDave Airlie } 2757f5c5f040SDave Airlie 2758f5c5f040SDave Airlie /* r100/r200 divide by 16 */ 2759f5c5f040SDave Airlie if (rdev->family < CHIP_R300) 2760f5c5f040SDave Airlie flags |= pitch / 16; 2761f5c5f040SDave Airlie else 2762f5c5f040SDave Airlie flags |= pitch / 8; 2763f5c5f040SDave Airlie 2764f5c5f040SDave Airlie 2765d9fdaafbSDave Airlie DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1); 2766e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, flags); 2767e024e110SDave Airlie WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset); 2768e024e110SDave Airlie WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1); 2769e024e110SDave Airlie return 0; 2770e024e110SDave Airlie } 2771e024e110SDave Airlie 2772e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg) 2773e024e110SDave Airlie { 2774e024e110SDave Airlie int surf_index = reg * 16; 2775e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, 0); 2776e024e110SDave Airlie } 2777c93bb85bSJerome Glisse 2778c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev) 2779c93bb85bSJerome Glisse { 2780c93bb85bSJerome Glisse fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff; 2781c93bb85bSJerome Glisse fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff; 2782c93bb85bSJerome Glisse fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff; 2783c93bb85bSJerome Glisse uint32_t temp, data, mem_trcd, mem_trp, mem_tras; 2784c93bb85bSJerome Glisse fixed20_12 memtcas_ff[8] = { 278568adac5eSBen Skeggs dfixed_init(1), 278668adac5eSBen Skeggs dfixed_init(2), 278768adac5eSBen Skeggs dfixed_init(3), 278868adac5eSBen Skeggs dfixed_init(0), 278968adac5eSBen Skeggs dfixed_init_half(1), 279068adac5eSBen Skeggs dfixed_init_half(2), 279168adac5eSBen Skeggs dfixed_init(0), 2792c93bb85bSJerome Glisse }; 2793c93bb85bSJerome Glisse fixed20_12 memtcas_rs480_ff[8] = { 279468adac5eSBen Skeggs dfixed_init(0), 279568adac5eSBen Skeggs dfixed_init(1), 279668adac5eSBen Skeggs dfixed_init(2), 279768adac5eSBen Skeggs dfixed_init(3), 279868adac5eSBen Skeggs dfixed_init(0), 279968adac5eSBen Skeggs dfixed_init_half(1), 280068adac5eSBen Skeggs dfixed_init_half(2), 280168adac5eSBen Skeggs dfixed_init_half(3), 2802c93bb85bSJerome Glisse }; 2803c93bb85bSJerome Glisse fixed20_12 memtcas2_ff[8] = { 280468adac5eSBen Skeggs dfixed_init(0), 280568adac5eSBen Skeggs dfixed_init(1), 280668adac5eSBen Skeggs dfixed_init(2), 280768adac5eSBen Skeggs dfixed_init(3), 280868adac5eSBen Skeggs dfixed_init(4), 280968adac5eSBen Skeggs dfixed_init(5), 281068adac5eSBen Skeggs dfixed_init(6), 281168adac5eSBen Skeggs dfixed_init(7), 2812c93bb85bSJerome Glisse }; 2813c93bb85bSJerome Glisse fixed20_12 memtrbs[8] = { 281468adac5eSBen Skeggs dfixed_init(1), 281568adac5eSBen Skeggs dfixed_init_half(1), 281668adac5eSBen Skeggs dfixed_init(2), 281768adac5eSBen Skeggs dfixed_init_half(2), 281868adac5eSBen Skeggs dfixed_init(3), 281968adac5eSBen Skeggs dfixed_init_half(3), 282068adac5eSBen Skeggs dfixed_init(4), 282168adac5eSBen Skeggs dfixed_init_half(4) 2822c93bb85bSJerome Glisse }; 2823c93bb85bSJerome Glisse fixed20_12 memtrbs_r4xx[8] = { 282468adac5eSBen Skeggs dfixed_init(4), 282568adac5eSBen Skeggs dfixed_init(5), 282668adac5eSBen Skeggs dfixed_init(6), 282768adac5eSBen Skeggs dfixed_init(7), 282868adac5eSBen Skeggs dfixed_init(8), 282968adac5eSBen Skeggs dfixed_init(9), 283068adac5eSBen Skeggs dfixed_init(10), 283168adac5eSBen Skeggs dfixed_init(11) 2832c93bb85bSJerome Glisse }; 2833c93bb85bSJerome Glisse fixed20_12 min_mem_eff; 2834c93bb85bSJerome Glisse fixed20_12 mc_latency_sclk, mc_latency_mclk, k1; 2835c93bb85bSJerome Glisse fixed20_12 cur_latency_mclk, cur_latency_sclk; 2836c93bb85bSJerome Glisse fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate, 2837c93bb85bSJerome Glisse disp_drain_rate2, read_return_rate; 2838c93bb85bSJerome Glisse fixed20_12 time_disp1_drop_priority; 2839c93bb85bSJerome Glisse int c; 2840c93bb85bSJerome Glisse int cur_size = 16; /* in octawords */ 2841c93bb85bSJerome Glisse int critical_point = 0, critical_point2; 2842c93bb85bSJerome Glisse /* uint32_t read_return_rate, time_disp1_drop_priority; */ 2843c93bb85bSJerome Glisse int stop_req, max_stop_req; 2844c93bb85bSJerome Glisse struct drm_display_mode *mode1 = NULL; 2845c93bb85bSJerome Glisse struct drm_display_mode *mode2 = NULL; 2846c93bb85bSJerome Glisse uint32_t pixel_bytes1 = 0; 2847c93bb85bSJerome Glisse uint32_t pixel_bytes2 = 0; 2848c93bb85bSJerome Glisse 2849f46c0120SAlex Deucher radeon_update_display_priority(rdev); 2850f46c0120SAlex Deucher 2851c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[0]->base.enabled) { 2852c93bb85bSJerome Glisse mode1 = &rdev->mode_info.crtcs[0]->base.mode; 2853c93bb85bSJerome Glisse pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8; 2854c93bb85bSJerome Glisse } 2855dfee5614SDave Airlie if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 2856c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[1]->base.enabled) { 2857c93bb85bSJerome Glisse mode2 = &rdev->mode_info.crtcs[1]->base.mode; 2858c93bb85bSJerome Glisse pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8; 2859c93bb85bSJerome Glisse } 2860dfee5614SDave Airlie } 2861c93bb85bSJerome Glisse 286268adac5eSBen Skeggs min_mem_eff.full = dfixed_const_8(0); 2863c93bb85bSJerome Glisse /* get modes */ 2864c93bb85bSJerome Glisse if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) { 2865c93bb85bSJerome Glisse uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER); 2866c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT); 2867c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT); 2868c93bb85bSJerome Glisse /* check crtc enables */ 2869c93bb85bSJerome Glisse if (mode2) 2870c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT); 2871c93bb85bSJerome Glisse if (mode1) 2872c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT); 2873c93bb85bSJerome Glisse WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer); 2874c93bb85bSJerome Glisse } 2875c93bb85bSJerome Glisse 2876c93bb85bSJerome Glisse /* 2877c93bb85bSJerome Glisse * determine is there is enough bw for current mode 2878c93bb85bSJerome Glisse */ 2879f47299c5SAlex Deucher sclk_ff = rdev->pm.sclk; 2880f47299c5SAlex Deucher mclk_ff = rdev->pm.mclk; 2881c93bb85bSJerome Glisse 2882c93bb85bSJerome Glisse temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1); 288368adac5eSBen Skeggs temp_ff.full = dfixed_const(temp); 288468adac5eSBen Skeggs mem_bw.full = dfixed_mul(mclk_ff, temp_ff); 2885c93bb85bSJerome Glisse 2886c93bb85bSJerome Glisse pix_clk.full = 0; 2887c93bb85bSJerome Glisse pix_clk2.full = 0; 2888c93bb85bSJerome Glisse peak_disp_bw.full = 0; 2889c93bb85bSJerome Glisse if (mode1) { 289068adac5eSBen Skeggs temp_ff.full = dfixed_const(1000); 289168adac5eSBen Skeggs pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */ 289268adac5eSBen Skeggs pix_clk.full = dfixed_div(pix_clk, temp_ff); 289368adac5eSBen Skeggs temp_ff.full = dfixed_const(pixel_bytes1); 289468adac5eSBen Skeggs peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff); 2895c93bb85bSJerome Glisse } 2896c93bb85bSJerome Glisse if (mode2) { 289768adac5eSBen Skeggs temp_ff.full = dfixed_const(1000); 289868adac5eSBen Skeggs pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */ 289968adac5eSBen Skeggs pix_clk2.full = dfixed_div(pix_clk2, temp_ff); 290068adac5eSBen Skeggs temp_ff.full = dfixed_const(pixel_bytes2); 290168adac5eSBen Skeggs peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff); 2902c93bb85bSJerome Glisse } 2903c93bb85bSJerome Glisse 290468adac5eSBen Skeggs mem_bw.full = dfixed_mul(mem_bw, min_mem_eff); 2905c93bb85bSJerome Glisse if (peak_disp_bw.full >= mem_bw.full) { 2906c93bb85bSJerome Glisse DRM_ERROR("You may not have enough display bandwidth for current mode\n" 2907c93bb85bSJerome Glisse "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n"); 2908c93bb85bSJerome Glisse } 2909c93bb85bSJerome Glisse 2910c93bb85bSJerome Glisse /* Get values from the EXT_MEM_CNTL register...converting its contents. */ 2911c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_TIMING_CNTL); 2912c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */ 2913c93bb85bSJerome Glisse mem_trcd = ((temp >> 2) & 0x3) + 1; 2914c93bb85bSJerome Glisse mem_trp = ((temp & 0x3)) + 1; 2915c93bb85bSJerome Glisse mem_tras = ((temp & 0x70) >> 4) + 1; 2916c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R300 || 2917c93bb85bSJerome Glisse rdev->family == CHIP_R350) { /* r300, r350 */ 2918c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 2919c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 2920c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 4; 2921c93bb85bSJerome Glisse } else if (rdev->family == CHIP_RV350 || 2922c93bb85bSJerome Glisse rdev->family <= CHIP_RV380) { 2923c93bb85bSJerome Glisse /* rv3x0 */ 2924c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 3; 2925c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 3; 2926c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 6; 2927c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R420 || 2928c93bb85bSJerome Glisse rdev->family == CHIP_R423 || 2929c93bb85bSJerome Glisse rdev->family == CHIP_RV410) { 2930c93bb85bSJerome Glisse /* r4xx */ 2931c93bb85bSJerome Glisse mem_trcd = (temp & 0xf) + 3; 2932c93bb85bSJerome Glisse if (mem_trcd > 15) 2933c93bb85bSJerome Glisse mem_trcd = 15; 2934c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0xf) + 3; 2935c93bb85bSJerome Glisse if (mem_trp > 15) 2936c93bb85bSJerome Glisse mem_trp = 15; 2937c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0x1f) + 6; 2938c93bb85bSJerome Glisse if (mem_tras > 31) 2939c93bb85bSJerome Glisse mem_tras = 31; 2940c93bb85bSJerome Glisse } else { /* RV200, R200 */ 2941c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 2942c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 2943c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0xf) + 4; 2944c93bb85bSJerome Glisse } 2945c93bb85bSJerome Glisse /* convert to FF */ 294668adac5eSBen Skeggs trcd_ff.full = dfixed_const(mem_trcd); 294768adac5eSBen Skeggs trp_ff.full = dfixed_const(mem_trp); 294868adac5eSBen Skeggs tras_ff.full = dfixed_const(mem_tras); 2949c93bb85bSJerome Glisse 2950c93bb85bSJerome Glisse /* Get values from the MEM_SDRAM_MODE_REG register...converting its */ 2951c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_SDRAM_MODE_REG); 2952c93bb85bSJerome Glisse data = (temp & (7 << 20)) >> 20; 2953c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) { 2954c93bb85bSJerome Glisse if (rdev->family == CHIP_RS480) /* don't think rs400 */ 2955c93bb85bSJerome Glisse tcas_ff = memtcas_rs480_ff[data]; 2956c93bb85bSJerome Glisse else 2957c93bb85bSJerome Glisse tcas_ff = memtcas_ff[data]; 2958c93bb85bSJerome Glisse } else 2959c93bb85bSJerome Glisse tcas_ff = memtcas2_ff[data]; 2960c93bb85bSJerome Glisse 2961c93bb85bSJerome Glisse if (rdev->family == CHIP_RS400 || 2962c93bb85bSJerome Glisse rdev->family == CHIP_RS480) { 2963c93bb85bSJerome Glisse /* extra cas latency stored in bits 23-25 0-4 clocks */ 2964c93bb85bSJerome Glisse data = (temp >> 23) & 0x7; 2965c93bb85bSJerome Glisse if (data < 5) 296668adac5eSBen Skeggs tcas_ff.full += dfixed_const(data); 2967c93bb85bSJerome Glisse } 2968c93bb85bSJerome Glisse 2969c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) { 2970c93bb85bSJerome Glisse /* on the R300, Tcas is included in Trbs. 2971c93bb85bSJerome Glisse */ 2972c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_CNTL); 2973c93bb85bSJerome Glisse data = (R300_MEM_NUM_CHANNELS_MASK & temp); 2974c93bb85bSJerome Glisse if (data == 1) { 2975c93bb85bSJerome Glisse if (R300_MEM_USE_CD_CH_ONLY & temp) { 2976c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_INDEX); 2977c93bb85bSJerome Glisse temp &= ~R300_MC_IND_ADDR_MASK; 2978c93bb85bSJerome Glisse temp |= R300_MC_READ_CNTL_CD_mcind; 2979c93bb85bSJerome Glisse WREG32(R300_MC_IND_INDEX, temp); 2980c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_DATA); 2981c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_C_MASK & temp); 2982c93bb85bSJerome Glisse } else { 2983c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 2984c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 2985c93bb85bSJerome Glisse } 2986c93bb85bSJerome Glisse } else { 2987c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 2988c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 2989c93bb85bSJerome Glisse } 2990c93bb85bSJerome Glisse if (rdev->family == CHIP_RV410 || 2991c93bb85bSJerome Glisse rdev->family == CHIP_R420 || 2992c93bb85bSJerome Glisse rdev->family == CHIP_R423) 2993c93bb85bSJerome Glisse trbs_ff = memtrbs_r4xx[data]; 2994c93bb85bSJerome Glisse else 2995c93bb85bSJerome Glisse trbs_ff = memtrbs[data]; 2996c93bb85bSJerome Glisse tcas_ff.full += trbs_ff.full; 2997c93bb85bSJerome Glisse } 2998c93bb85bSJerome Glisse 2999c93bb85bSJerome Glisse sclk_eff_ff.full = sclk_ff.full; 3000c93bb85bSJerome Glisse 3001c93bb85bSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3002c93bb85bSJerome Glisse fixed20_12 agpmode_ff; 300368adac5eSBen Skeggs agpmode_ff.full = dfixed_const(radeon_agpmode); 300468adac5eSBen Skeggs temp_ff.full = dfixed_const_666(16); 300568adac5eSBen Skeggs sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff); 3006c93bb85bSJerome Glisse } 3007c93bb85bSJerome Glisse /* TODO PCIE lanes may affect this - agpmode == 16?? */ 3008c93bb85bSJerome Glisse 3009c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev)) { 301068adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(250); 3011c93bb85bSJerome Glisse } else { 3012c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || 3013c93bb85bSJerome Glisse rdev->flags & RADEON_IS_IGP) { 3014c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) 301568adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(41); 3016c93bb85bSJerome Glisse else 301768adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(33); 3018c93bb85bSJerome Glisse } else { 3019c93bb85bSJerome Glisse if (rdev->mc.vram_width == 128) 302068adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(57); 3021c93bb85bSJerome Glisse else 302268adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(41); 3023c93bb85bSJerome Glisse } 3024c93bb85bSJerome Glisse } 3025c93bb85bSJerome Glisse 302668adac5eSBen Skeggs mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff); 3027c93bb85bSJerome Glisse 3028c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) { 3029c93bb85bSJerome Glisse if (rdev->mc.vram_width == 32) { 303068adac5eSBen Skeggs k1.full = dfixed_const(40); 3031c93bb85bSJerome Glisse c = 3; 3032c93bb85bSJerome Glisse } else { 303368adac5eSBen Skeggs k1.full = dfixed_const(20); 3034c93bb85bSJerome Glisse c = 1; 3035c93bb85bSJerome Glisse } 3036c93bb85bSJerome Glisse } else { 303768adac5eSBen Skeggs k1.full = dfixed_const(40); 3038c93bb85bSJerome Glisse c = 3; 3039c93bb85bSJerome Glisse } 3040c93bb85bSJerome Glisse 304168adac5eSBen Skeggs temp_ff.full = dfixed_const(2); 304268adac5eSBen Skeggs mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff); 304368adac5eSBen Skeggs temp_ff.full = dfixed_const(c); 304468adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff); 304568adac5eSBen Skeggs temp_ff.full = dfixed_const(4); 304668adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff); 304768adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff); 3048c93bb85bSJerome Glisse mc_latency_mclk.full += k1.full; 3049c93bb85bSJerome Glisse 305068adac5eSBen Skeggs mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff); 305168adac5eSBen Skeggs mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff); 3052c93bb85bSJerome Glisse 3053c93bb85bSJerome Glisse /* 3054c93bb85bSJerome Glisse HW cursor time assuming worst case of full size colour cursor. 3055c93bb85bSJerome Glisse */ 305668adac5eSBen Skeggs temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1)))); 3057c93bb85bSJerome Glisse temp_ff.full += trcd_ff.full; 3058c93bb85bSJerome Glisse if (temp_ff.full < tras_ff.full) 3059c93bb85bSJerome Glisse temp_ff.full = tras_ff.full; 306068adac5eSBen Skeggs cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff); 3061c93bb85bSJerome Glisse 306268adac5eSBen Skeggs temp_ff.full = dfixed_const(cur_size); 306368adac5eSBen Skeggs cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff); 3064c93bb85bSJerome Glisse /* 3065c93bb85bSJerome Glisse Find the total latency for the display data. 3066c93bb85bSJerome Glisse */ 306768adac5eSBen Skeggs disp_latency_overhead.full = dfixed_const(8); 306868adac5eSBen Skeggs disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff); 3069c93bb85bSJerome Glisse mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full; 3070c93bb85bSJerome Glisse mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full; 3071c93bb85bSJerome Glisse 3072c93bb85bSJerome Glisse if (mc_latency_mclk.full > mc_latency_sclk.full) 3073c93bb85bSJerome Glisse disp_latency.full = mc_latency_mclk.full; 3074c93bb85bSJerome Glisse else 3075c93bb85bSJerome Glisse disp_latency.full = mc_latency_sclk.full; 3076c93bb85bSJerome Glisse 3077c93bb85bSJerome Glisse /* setup Max GRPH_STOP_REQ default value */ 3078c93bb85bSJerome Glisse if (ASIC_IS_RV100(rdev)) 3079c93bb85bSJerome Glisse max_stop_req = 0x5c; 3080c93bb85bSJerome Glisse else 3081c93bb85bSJerome Glisse max_stop_req = 0x7c; 3082c93bb85bSJerome Glisse 3083c93bb85bSJerome Glisse if (mode1) { 3084c93bb85bSJerome Glisse /* CRTC1 3085c93bb85bSJerome Glisse Set GRPH_BUFFER_CNTL register using h/w defined optimal values. 3086c93bb85bSJerome Glisse GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ] 3087c93bb85bSJerome Glisse */ 3088c93bb85bSJerome Glisse stop_req = mode1->hdisplay * pixel_bytes1 / 16; 3089c93bb85bSJerome Glisse 3090c93bb85bSJerome Glisse if (stop_req > max_stop_req) 3091c93bb85bSJerome Glisse stop_req = max_stop_req; 3092c93bb85bSJerome Glisse 3093c93bb85bSJerome Glisse /* 3094c93bb85bSJerome Glisse Find the drain rate of the display buffer. 3095c93bb85bSJerome Glisse */ 309668adac5eSBen Skeggs temp_ff.full = dfixed_const((16/pixel_bytes1)); 309768adac5eSBen Skeggs disp_drain_rate.full = dfixed_div(pix_clk, temp_ff); 3098c93bb85bSJerome Glisse 3099c93bb85bSJerome Glisse /* 3100c93bb85bSJerome Glisse Find the critical point of the display buffer. 3101c93bb85bSJerome Glisse */ 310268adac5eSBen Skeggs crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency); 310368adac5eSBen Skeggs crit_point_ff.full += dfixed_const_half(0); 3104c93bb85bSJerome Glisse 310568adac5eSBen Skeggs critical_point = dfixed_trunc(crit_point_ff); 3106c93bb85bSJerome Glisse 3107c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 3108c93bb85bSJerome Glisse critical_point = 0; 3109c93bb85bSJerome Glisse } 3110c93bb85bSJerome Glisse 3111c93bb85bSJerome Glisse /* 3112c93bb85bSJerome Glisse The critical point should never be above max_stop_req-4. Setting 3113c93bb85bSJerome Glisse GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time. 3114c93bb85bSJerome Glisse */ 3115c93bb85bSJerome Glisse if (max_stop_req - critical_point < 4) 3116c93bb85bSJerome Glisse critical_point = 0; 3117c93bb85bSJerome Glisse 3118c93bb85bSJerome Glisse if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) { 3119c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/ 3120c93bb85bSJerome Glisse critical_point = 0x10; 3121c93bb85bSJerome Glisse } 3122c93bb85bSJerome Glisse 3123c93bb85bSJerome Glisse temp = RREG32(RADEON_GRPH_BUFFER_CNTL); 3124c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_STOP_REQ_MASK); 3125c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 3126c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_START_REQ_MASK); 3127c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 3128c93bb85bSJerome Glisse (stop_req > 0x15)) { 3129c93bb85bSJerome Glisse stop_req -= 0x10; 3130c93bb85bSJerome Glisse } 3131c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 3132c93bb85bSJerome Glisse temp |= RADEON_GRPH_BUFFER_SIZE; 3133c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_CRITICAL_CNTL | 3134c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 3135c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 3136c93bb85bSJerome Glisse /* 3137c93bb85bSJerome Glisse Write the result into the register. 3138c93bb85bSJerome Glisse */ 3139c93bb85bSJerome Glisse WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 3140c93bb85bSJerome Glisse (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 3141c93bb85bSJerome Glisse 3142c93bb85bSJerome Glisse #if 0 3143c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 3144c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 3145c93bb85bSJerome Glisse /* attempt to program RS400 disp regs correctly ??? */ 3146c93bb85bSJerome Glisse temp = RREG32(RS400_DISP1_REG_CNTL); 3147c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK | 3148c93bb85bSJerome Glisse RS400_DISP1_STOP_REQ_LEVEL_MASK); 3149c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, (temp | 3150c93bb85bSJerome Glisse (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 3151c93bb85bSJerome Glisse (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 3152c93bb85bSJerome Glisse temp = RREG32(RS400_DMIF_MEM_CNTL1); 3153c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK | 3154c93bb85bSJerome Glisse RS400_DISP1_CRITICAL_POINT_STOP_MASK); 3155c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, (temp | 3156c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) | 3157c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT))); 3158c93bb85bSJerome Glisse } 3159c93bb85bSJerome Glisse #endif 3160c93bb85bSJerome Glisse 3161d9fdaafbSDave Airlie DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n", 3162c93bb85bSJerome Glisse /* (unsigned int)info->SavedReg->grph_buffer_cntl, */ 3163c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL)); 3164c93bb85bSJerome Glisse } 3165c93bb85bSJerome Glisse 3166c93bb85bSJerome Glisse if (mode2) { 3167c93bb85bSJerome Glisse u32 grph2_cntl; 3168c93bb85bSJerome Glisse stop_req = mode2->hdisplay * pixel_bytes2 / 16; 3169c93bb85bSJerome Glisse 3170c93bb85bSJerome Glisse if (stop_req > max_stop_req) 3171c93bb85bSJerome Glisse stop_req = max_stop_req; 3172c93bb85bSJerome Glisse 3173c93bb85bSJerome Glisse /* 3174c93bb85bSJerome Glisse Find the drain rate of the display buffer. 3175c93bb85bSJerome Glisse */ 317668adac5eSBen Skeggs temp_ff.full = dfixed_const((16/pixel_bytes2)); 317768adac5eSBen Skeggs disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff); 3178c93bb85bSJerome Glisse 3179c93bb85bSJerome Glisse grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL); 3180c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK); 3181c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 3182c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK); 3183c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 3184c93bb85bSJerome Glisse (stop_req > 0x15)) { 3185c93bb85bSJerome Glisse stop_req -= 0x10; 3186c93bb85bSJerome Glisse } 3187c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 3188c93bb85bSJerome Glisse grph2_cntl |= RADEON_GRPH_BUFFER_SIZE; 3189c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL | 3190c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 3191c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 3192c93bb85bSJerome Glisse 3193c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS100) || 3194c93bb85bSJerome Glisse (rdev->family == CHIP_RS200)) 3195c93bb85bSJerome Glisse critical_point2 = 0; 3196c93bb85bSJerome Glisse else { 3197c93bb85bSJerome Glisse temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128; 319868adac5eSBen Skeggs temp_ff.full = dfixed_const(temp); 319968adac5eSBen Skeggs temp_ff.full = dfixed_mul(mclk_ff, temp_ff); 3200c93bb85bSJerome Glisse if (sclk_ff.full < temp_ff.full) 3201c93bb85bSJerome Glisse temp_ff.full = sclk_ff.full; 3202c93bb85bSJerome Glisse 3203c93bb85bSJerome Glisse read_return_rate.full = temp_ff.full; 3204c93bb85bSJerome Glisse 3205c93bb85bSJerome Glisse if (mode1) { 3206c93bb85bSJerome Glisse temp_ff.full = read_return_rate.full - disp_drain_rate.full; 320768adac5eSBen Skeggs time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff); 3208c93bb85bSJerome Glisse } else { 3209c93bb85bSJerome Glisse time_disp1_drop_priority.full = 0; 3210c93bb85bSJerome Glisse } 3211c93bb85bSJerome Glisse crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full; 321268adac5eSBen Skeggs crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2); 321368adac5eSBen Skeggs crit_point_ff.full += dfixed_const_half(0); 3214c93bb85bSJerome Glisse 321568adac5eSBen Skeggs critical_point2 = dfixed_trunc(crit_point_ff); 3216c93bb85bSJerome Glisse 3217c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 3218c93bb85bSJerome Glisse critical_point2 = 0; 3219c93bb85bSJerome Glisse } 3220c93bb85bSJerome Glisse 3221c93bb85bSJerome Glisse if (max_stop_req - critical_point2 < 4) 3222c93bb85bSJerome Glisse critical_point2 = 0; 3223c93bb85bSJerome Glisse 3224c93bb85bSJerome Glisse } 3225c93bb85bSJerome Glisse 3226c93bb85bSJerome Glisse if (critical_point2 == 0 && rdev->family == CHIP_R300) { 3227c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0 */ 3228c93bb85bSJerome Glisse critical_point2 = 0x10; 3229c93bb85bSJerome Glisse } 3230c93bb85bSJerome Glisse 3231c93bb85bSJerome Glisse WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 3232c93bb85bSJerome Glisse (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 3233c93bb85bSJerome Glisse 3234c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 3235c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 3236c93bb85bSJerome Glisse #if 0 3237c93bb85bSJerome Glisse /* attempt to program RS400 disp2 regs correctly ??? */ 3238c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL1); 3239c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK | 3240c93bb85bSJerome Glisse RS400_DISP2_STOP_REQ_LEVEL_MASK); 3241c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, (temp | 3242c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 3243c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 3244c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL2); 3245c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK | 3246c93bb85bSJerome Glisse RS400_DISP2_CRITICAL_POINT_STOP_MASK); 3247c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, (temp | 3248c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) | 3249c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT))); 3250c93bb85bSJerome Glisse #endif 3251c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC); 3252c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000); 3253c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC); 3254c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC); 3255c93bb85bSJerome Glisse } 3256c93bb85bSJerome Glisse 3257d9fdaafbSDave Airlie DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n", 3258c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL)); 3259c93bb85bSJerome Glisse } 3260c93bb85bSJerome Glisse } 3261551ebd83SDave Airlie 3262cbdd4501SAndi Kleen static void r100_cs_track_texture_print(struct r100_cs_track_texture *t) 3263551ebd83SDave Airlie { 3264551ebd83SDave Airlie DRM_ERROR("pitch %d\n", t->pitch); 3265ceb776bcSMathias Fröhlich DRM_ERROR("use_pitch %d\n", t->use_pitch); 3266551ebd83SDave Airlie DRM_ERROR("width %d\n", t->width); 3267ceb776bcSMathias Fröhlich DRM_ERROR("width_11 %d\n", t->width_11); 3268551ebd83SDave Airlie DRM_ERROR("height %d\n", t->height); 3269ceb776bcSMathias Fröhlich DRM_ERROR("height_11 %d\n", t->height_11); 3270551ebd83SDave Airlie DRM_ERROR("num levels %d\n", t->num_levels); 3271551ebd83SDave Airlie DRM_ERROR("depth %d\n", t->txdepth); 3272551ebd83SDave Airlie DRM_ERROR("bpp %d\n", t->cpp); 3273551ebd83SDave Airlie DRM_ERROR("coordinate type %d\n", t->tex_coord_type); 3274551ebd83SDave Airlie DRM_ERROR("width round to power of 2 %d\n", t->roundup_w); 3275551ebd83SDave Airlie DRM_ERROR("height round to power of 2 %d\n", t->roundup_h); 3276d785d78bSDave Airlie DRM_ERROR("compress format %d\n", t->compress_format); 3277551ebd83SDave Airlie } 3278551ebd83SDave Airlie 3279d785d78bSDave Airlie static int r100_track_compress_size(int compress_format, int w, int h) 3280d785d78bSDave Airlie { 3281d785d78bSDave Airlie int block_width, block_height, block_bytes; 3282d785d78bSDave Airlie int wblocks, hblocks; 3283d785d78bSDave Airlie int min_wblocks; 3284d785d78bSDave Airlie int sz; 3285d785d78bSDave Airlie 3286d785d78bSDave Airlie block_width = 4; 3287d785d78bSDave Airlie block_height = 4; 3288d785d78bSDave Airlie 3289d785d78bSDave Airlie switch (compress_format) { 3290d785d78bSDave Airlie case R100_TRACK_COMP_DXT1: 3291d785d78bSDave Airlie block_bytes = 8; 3292d785d78bSDave Airlie min_wblocks = 4; 3293d785d78bSDave Airlie break; 3294d785d78bSDave Airlie default: 3295d785d78bSDave Airlie case R100_TRACK_COMP_DXT35: 3296d785d78bSDave Airlie block_bytes = 16; 3297d785d78bSDave Airlie min_wblocks = 2; 3298d785d78bSDave Airlie break; 3299d785d78bSDave Airlie } 3300d785d78bSDave Airlie 3301d785d78bSDave Airlie hblocks = (h + block_height - 1) / block_height; 3302d785d78bSDave Airlie wblocks = (w + block_width - 1) / block_width; 3303d785d78bSDave Airlie if (wblocks < min_wblocks) 3304d785d78bSDave Airlie wblocks = min_wblocks; 3305d785d78bSDave Airlie sz = wblocks * hblocks * block_bytes; 3306d785d78bSDave Airlie return sz; 3307d785d78bSDave Airlie } 3308d785d78bSDave Airlie 330937cf6b03SRoland Scheidegger static int r100_cs_track_cube(struct radeon_device *rdev, 331037cf6b03SRoland Scheidegger struct r100_cs_track *track, unsigned idx) 331137cf6b03SRoland Scheidegger { 331237cf6b03SRoland Scheidegger unsigned face, w, h; 331337cf6b03SRoland Scheidegger struct radeon_bo *cube_robj; 331437cf6b03SRoland Scheidegger unsigned long size; 331537cf6b03SRoland Scheidegger unsigned compress_format = track->textures[idx].compress_format; 331637cf6b03SRoland Scheidegger 331737cf6b03SRoland Scheidegger for (face = 0; face < 5; face++) { 331837cf6b03SRoland Scheidegger cube_robj = track->textures[idx].cube_info[face].robj; 331937cf6b03SRoland Scheidegger w = track->textures[idx].cube_info[face].width; 332037cf6b03SRoland Scheidegger h = track->textures[idx].cube_info[face].height; 332137cf6b03SRoland Scheidegger 332237cf6b03SRoland Scheidegger if (compress_format) { 332337cf6b03SRoland Scheidegger size = r100_track_compress_size(compress_format, w, h); 332437cf6b03SRoland Scheidegger } else 332537cf6b03SRoland Scheidegger size = w * h; 332637cf6b03SRoland Scheidegger size *= track->textures[idx].cpp; 332737cf6b03SRoland Scheidegger 332837cf6b03SRoland Scheidegger size += track->textures[idx].cube_info[face].offset; 332937cf6b03SRoland Scheidegger 333037cf6b03SRoland Scheidegger if (size > radeon_bo_size(cube_robj)) { 333137cf6b03SRoland Scheidegger DRM_ERROR("Cube texture offset greater than object size %lu %lu\n", 333237cf6b03SRoland Scheidegger size, radeon_bo_size(cube_robj)); 333337cf6b03SRoland Scheidegger r100_cs_track_texture_print(&track->textures[idx]); 333437cf6b03SRoland Scheidegger return -1; 333537cf6b03SRoland Scheidegger } 333637cf6b03SRoland Scheidegger } 333737cf6b03SRoland Scheidegger return 0; 333837cf6b03SRoland Scheidegger } 333937cf6b03SRoland Scheidegger 3340551ebd83SDave Airlie static int r100_cs_track_texture_check(struct radeon_device *rdev, 3341551ebd83SDave Airlie struct r100_cs_track *track) 3342551ebd83SDave Airlie { 33434c788679SJerome Glisse struct radeon_bo *robj; 3344551ebd83SDave Airlie unsigned long size; 3345b73c5f8bSMarek Olšák unsigned u, i, w, h, d; 3346551ebd83SDave Airlie int ret; 3347551ebd83SDave Airlie 3348551ebd83SDave Airlie for (u = 0; u < track->num_texture; u++) { 3349551ebd83SDave Airlie if (!track->textures[u].enabled) 3350551ebd83SDave Airlie continue; 335143b93fbfSAlex Deucher if (track->textures[u].lookup_disable) 335243b93fbfSAlex Deucher continue; 3353551ebd83SDave Airlie robj = track->textures[u].robj; 3354551ebd83SDave Airlie if (robj == NULL) { 3355551ebd83SDave Airlie DRM_ERROR("No texture bound to unit %u\n", u); 3356551ebd83SDave Airlie return -EINVAL; 3357551ebd83SDave Airlie } 3358551ebd83SDave Airlie size = 0; 3359551ebd83SDave Airlie for (i = 0; i <= track->textures[u].num_levels; i++) { 3360551ebd83SDave Airlie if (track->textures[u].use_pitch) { 3361551ebd83SDave Airlie if (rdev->family < CHIP_R300) 3362551ebd83SDave Airlie w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i); 3363551ebd83SDave Airlie else 3364551ebd83SDave Airlie w = track->textures[u].pitch / (1 << i); 3365551ebd83SDave Airlie } else { 3366ceb776bcSMathias Fröhlich w = track->textures[u].width; 3367551ebd83SDave Airlie if (rdev->family >= CHIP_RV515) 3368551ebd83SDave Airlie w |= track->textures[u].width_11; 3369ceb776bcSMathias Fröhlich w = w / (1 << i); 3370551ebd83SDave Airlie if (track->textures[u].roundup_w) 3371551ebd83SDave Airlie w = roundup_pow_of_two(w); 3372551ebd83SDave Airlie } 3373ceb776bcSMathias Fröhlich h = track->textures[u].height; 3374551ebd83SDave Airlie if (rdev->family >= CHIP_RV515) 3375551ebd83SDave Airlie h |= track->textures[u].height_11; 3376ceb776bcSMathias Fröhlich h = h / (1 << i); 3377551ebd83SDave Airlie if (track->textures[u].roundup_h) 3378551ebd83SDave Airlie h = roundup_pow_of_two(h); 3379b73c5f8bSMarek Olšák if (track->textures[u].tex_coord_type == 1) { 3380b73c5f8bSMarek Olšák d = (1 << track->textures[u].txdepth) / (1 << i); 3381b73c5f8bSMarek Olšák if (!d) 3382b73c5f8bSMarek Olšák d = 1; 3383b73c5f8bSMarek Olšák } else { 3384b73c5f8bSMarek Olšák d = 1; 3385b73c5f8bSMarek Olšák } 3386d785d78bSDave Airlie if (track->textures[u].compress_format) { 3387d785d78bSDave Airlie 3388b73c5f8bSMarek Olšák size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d; 3389d785d78bSDave Airlie /* compressed textures are block based */ 3390d785d78bSDave Airlie } else 3391b73c5f8bSMarek Olšák size += w * h * d; 3392551ebd83SDave Airlie } 3393551ebd83SDave Airlie size *= track->textures[u].cpp; 3394d785d78bSDave Airlie 3395551ebd83SDave Airlie switch (track->textures[u].tex_coord_type) { 3396551ebd83SDave Airlie case 0: 3397551ebd83SDave Airlie case 1: 3398551ebd83SDave Airlie break; 3399551ebd83SDave Airlie case 2: 3400551ebd83SDave Airlie if (track->separate_cube) { 3401551ebd83SDave Airlie ret = r100_cs_track_cube(rdev, track, u); 3402551ebd83SDave Airlie if (ret) 3403551ebd83SDave Airlie return ret; 3404551ebd83SDave Airlie } else 3405551ebd83SDave Airlie size *= 6; 3406551ebd83SDave Airlie break; 3407551ebd83SDave Airlie default: 3408551ebd83SDave Airlie DRM_ERROR("Invalid texture coordinate type %u for unit " 3409551ebd83SDave Airlie "%u\n", track->textures[u].tex_coord_type, u); 3410551ebd83SDave Airlie return -EINVAL; 3411551ebd83SDave Airlie } 34124c788679SJerome Glisse if (size > radeon_bo_size(robj)) { 3413551ebd83SDave Airlie DRM_ERROR("Texture of unit %u needs %lu bytes but is " 34144c788679SJerome Glisse "%lu\n", u, size, radeon_bo_size(robj)); 3415551ebd83SDave Airlie r100_cs_track_texture_print(&track->textures[u]); 3416551ebd83SDave Airlie return -EINVAL; 3417551ebd83SDave Airlie } 3418551ebd83SDave Airlie } 3419551ebd83SDave Airlie return 0; 3420551ebd83SDave Airlie } 3421551ebd83SDave Airlie 3422551ebd83SDave Airlie int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track) 3423551ebd83SDave Airlie { 3424551ebd83SDave Airlie unsigned i; 3425551ebd83SDave Airlie unsigned long size; 3426551ebd83SDave Airlie unsigned prim_walk; 3427551ebd83SDave Airlie unsigned nverts; 342840b4a759SMarek Olšák unsigned num_cb = track->cb_dirty ? track->num_cb : 0; 3429551ebd83SDave Airlie 343040b4a759SMarek Olšák if (num_cb && !track->zb_cb_clear && !track->color_channel_mask && 3431a41ceb1cSMarek Olšák !track->blend_read_enable) 3432a41ceb1cSMarek Olšák num_cb = 0; 3433a41ceb1cSMarek Olšák 3434a41ceb1cSMarek Olšák for (i = 0; i < num_cb; i++) { 3435551ebd83SDave Airlie if (track->cb[i].robj == NULL) { 3436551ebd83SDave Airlie DRM_ERROR("[drm] No buffer for color buffer %d !\n", i); 3437551ebd83SDave Airlie return -EINVAL; 3438551ebd83SDave Airlie } 3439551ebd83SDave Airlie size = track->cb[i].pitch * track->cb[i].cpp * track->maxy; 3440551ebd83SDave Airlie size += track->cb[i].offset; 34414c788679SJerome Glisse if (size > radeon_bo_size(track->cb[i].robj)) { 3442551ebd83SDave Airlie DRM_ERROR("[drm] Buffer too small for color buffer %d " 3443551ebd83SDave Airlie "(need %lu have %lu) !\n", i, size, 34444c788679SJerome Glisse radeon_bo_size(track->cb[i].robj)); 3445551ebd83SDave Airlie DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n", 3446551ebd83SDave Airlie i, track->cb[i].pitch, track->cb[i].cpp, 3447551ebd83SDave Airlie track->cb[i].offset, track->maxy); 3448551ebd83SDave Airlie return -EINVAL; 3449551ebd83SDave Airlie } 3450551ebd83SDave Airlie } 345140b4a759SMarek Olšák track->cb_dirty = false; 345240b4a759SMarek Olšák 345340b4a759SMarek Olšák if (track->zb_dirty && track->z_enabled) { 3454551ebd83SDave Airlie if (track->zb.robj == NULL) { 3455551ebd83SDave Airlie DRM_ERROR("[drm] No buffer for z buffer !\n"); 3456551ebd83SDave Airlie return -EINVAL; 3457551ebd83SDave Airlie } 3458551ebd83SDave Airlie size = track->zb.pitch * track->zb.cpp * track->maxy; 3459551ebd83SDave Airlie size += track->zb.offset; 34604c788679SJerome Glisse if (size > radeon_bo_size(track->zb.robj)) { 3461551ebd83SDave Airlie DRM_ERROR("[drm] Buffer too small for z buffer " 3462551ebd83SDave Airlie "(need %lu have %lu) !\n", size, 34634c788679SJerome Glisse radeon_bo_size(track->zb.robj)); 3464551ebd83SDave Airlie DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n", 3465551ebd83SDave Airlie track->zb.pitch, track->zb.cpp, 3466551ebd83SDave Airlie track->zb.offset, track->maxy); 3467551ebd83SDave Airlie return -EINVAL; 3468551ebd83SDave Airlie } 3469551ebd83SDave Airlie } 347040b4a759SMarek Olšák track->zb_dirty = false; 347140b4a759SMarek Olšák 3472fff1ce4dSMarek Olšák if (track->aa_dirty && track->aaresolve) { 3473fff1ce4dSMarek Olšák if (track->aa.robj == NULL) { 3474fff1ce4dSMarek Olšák DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i); 3475fff1ce4dSMarek Olšák return -EINVAL; 3476fff1ce4dSMarek Olšák } 3477fff1ce4dSMarek Olšák /* I believe the format comes from colorbuffer0. */ 3478fff1ce4dSMarek Olšák size = track->aa.pitch * track->cb[0].cpp * track->maxy; 3479fff1ce4dSMarek Olšák size += track->aa.offset; 3480fff1ce4dSMarek Olšák if (size > radeon_bo_size(track->aa.robj)) { 3481fff1ce4dSMarek Olšák DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d " 3482fff1ce4dSMarek Olšák "(need %lu have %lu) !\n", i, size, 3483fff1ce4dSMarek Olšák radeon_bo_size(track->aa.robj)); 3484fff1ce4dSMarek Olšák DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n", 3485fff1ce4dSMarek Olšák i, track->aa.pitch, track->cb[0].cpp, 3486fff1ce4dSMarek Olšák track->aa.offset, track->maxy); 3487fff1ce4dSMarek Olšák return -EINVAL; 3488fff1ce4dSMarek Olšák } 3489fff1ce4dSMarek Olšák } 3490fff1ce4dSMarek Olšák track->aa_dirty = false; 3491fff1ce4dSMarek Olšák 3492551ebd83SDave Airlie prim_walk = (track->vap_vf_cntl >> 4) & 0x3; 3493cae94b0aSMarek Olšák if (track->vap_vf_cntl & (1 << 14)) { 3494cae94b0aSMarek Olšák nverts = track->vap_alt_nverts; 3495cae94b0aSMarek Olšák } else { 3496551ebd83SDave Airlie nverts = (track->vap_vf_cntl >> 16) & 0xFFFF; 3497cae94b0aSMarek Olšák } 3498551ebd83SDave Airlie switch (prim_walk) { 3499551ebd83SDave Airlie case 1: 3500551ebd83SDave Airlie for (i = 0; i < track->num_arrays; i++) { 3501551ebd83SDave Airlie size = track->arrays[i].esize * track->max_indx * 4; 3502551ebd83SDave Airlie if (track->arrays[i].robj == NULL) { 3503551ebd83SDave Airlie DRM_ERROR("(PW %u) Vertex array %u no buffer " 3504551ebd83SDave Airlie "bound\n", prim_walk, i); 3505551ebd83SDave Airlie return -EINVAL; 3506551ebd83SDave Airlie } 35074c788679SJerome Glisse if (size > radeon_bo_size(track->arrays[i].robj)) { 35084c788679SJerome Glisse dev_err(rdev->dev, "(PW %u) Vertex array %u " 35094c788679SJerome Glisse "need %lu dwords have %lu dwords\n", 35104c788679SJerome Glisse prim_walk, i, size >> 2, 35114c788679SJerome Glisse radeon_bo_size(track->arrays[i].robj) 35124c788679SJerome Glisse >> 2); 3513551ebd83SDave Airlie DRM_ERROR("Max indices %u\n", track->max_indx); 3514551ebd83SDave Airlie return -EINVAL; 3515551ebd83SDave Airlie } 3516551ebd83SDave Airlie } 3517551ebd83SDave Airlie break; 3518551ebd83SDave Airlie case 2: 3519551ebd83SDave Airlie for (i = 0; i < track->num_arrays; i++) { 3520551ebd83SDave Airlie size = track->arrays[i].esize * (nverts - 1) * 4; 3521551ebd83SDave Airlie if (track->arrays[i].robj == NULL) { 3522551ebd83SDave Airlie DRM_ERROR("(PW %u) Vertex array %u no buffer " 3523551ebd83SDave Airlie "bound\n", prim_walk, i); 3524551ebd83SDave Airlie return -EINVAL; 3525551ebd83SDave Airlie } 35264c788679SJerome Glisse if (size > radeon_bo_size(track->arrays[i].robj)) { 35274c788679SJerome Glisse dev_err(rdev->dev, "(PW %u) Vertex array %u " 35284c788679SJerome Glisse "need %lu dwords have %lu dwords\n", 35294c788679SJerome Glisse prim_walk, i, size >> 2, 35304c788679SJerome Glisse radeon_bo_size(track->arrays[i].robj) 35314c788679SJerome Glisse >> 2); 3532551ebd83SDave Airlie return -EINVAL; 3533551ebd83SDave Airlie } 3534551ebd83SDave Airlie } 3535551ebd83SDave Airlie break; 3536551ebd83SDave Airlie case 3: 3537551ebd83SDave Airlie size = track->vtx_size * nverts; 3538551ebd83SDave Airlie if (size != track->immd_dwords) { 3539551ebd83SDave Airlie DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n", 3540551ebd83SDave Airlie track->immd_dwords, size); 3541551ebd83SDave Airlie DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n", 3542551ebd83SDave Airlie nverts, track->vtx_size); 3543551ebd83SDave Airlie return -EINVAL; 3544551ebd83SDave Airlie } 3545551ebd83SDave Airlie break; 3546551ebd83SDave Airlie default: 3547551ebd83SDave Airlie DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n", 3548551ebd83SDave Airlie prim_walk); 3549551ebd83SDave Airlie return -EINVAL; 3550551ebd83SDave Airlie } 355140b4a759SMarek Olšák 355240b4a759SMarek Olšák if (track->tex_dirty) { 355340b4a759SMarek Olšák track->tex_dirty = false; 3554551ebd83SDave Airlie return r100_cs_track_texture_check(rdev, track); 3555551ebd83SDave Airlie } 355640b4a759SMarek Olšák return 0; 355740b4a759SMarek Olšák } 3558551ebd83SDave Airlie 3559551ebd83SDave Airlie void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track) 3560551ebd83SDave Airlie { 3561551ebd83SDave Airlie unsigned i, face; 3562551ebd83SDave Airlie 356340b4a759SMarek Olšák track->cb_dirty = true; 356440b4a759SMarek Olšák track->zb_dirty = true; 356540b4a759SMarek Olšák track->tex_dirty = true; 3566fff1ce4dSMarek Olšák track->aa_dirty = true; 356740b4a759SMarek Olšák 3568551ebd83SDave Airlie if (rdev->family < CHIP_R300) { 3569551ebd83SDave Airlie track->num_cb = 1; 3570551ebd83SDave Airlie if (rdev->family <= CHIP_RS200) 3571551ebd83SDave Airlie track->num_texture = 3; 3572551ebd83SDave Airlie else 3573551ebd83SDave Airlie track->num_texture = 6; 3574551ebd83SDave Airlie track->maxy = 2048; 3575551ebd83SDave Airlie track->separate_cube = 1; 3576551ebd83SDave Airlie } else { 3577551ebd83SDave Airlie track->num_cb = 4; 3578551ebd83SDave Airlie track->num_texture = 16; 3579551ebd83SDave Airlie track->maxy = 4096; 3580551ebd83SDave Airlie track->separate_cube = 0; 358145e4039cSDave Airlie track->aaresolve = false; 3582fff1ce4dSMarek Olšák track->aa.robj = NULL; 3583551ebd83SDave Airlie } 3584551ebd83SDave Airlie 3585551ebd83SDave Airlie for (i = 0; i < track->num_cb; i++) { 3586551ebd83SDave Airlie track->cb[i].robj = NULL; 3587551ebd83SDave Airlie track->cb[i].pitch = 8192; 3588551ebd83SDave Airlie track->cb[i].cpp = 16; 3589551ebd83SDave Airlie track->cb[i].offset = 0; 3590551ebd83SDave Airlie } 3591551ebd83SDave Airlie track->z_enabled = true; 3592551ebd83SDave Airlie track->zb.robj = NULL; 3593551ebd83SDave Airlie track->zb.pitch = 8192; 3594551ebd83SDave Airlie track->zb.cpp = 4; 3595551ebd83SDave Airlie track->zb.offset = 0; 3596551ebd83SDave Airlie track->vtx_size = 0x7F; 3597551ebd83SDave Airlie track->immd_dwords = 0xFFFFFFFFUL; 3598551ebd83SDave Airlie track->num_arrays = 11; 3599551ebd83SDave Airlie track->max_indx = 0x00FFFFFFUL; 3600551ebd83SDave Airlie for (i = 0; i < track->num_arrays; i++) { 3601551ebd83SDave Airlie track->arrays[i].robj = NULL; 3602551ebd83SDave Airlie track->arrays[i].esize = 0x7F; 3603551ebd83SDave Airlie } 3604551ebd83SDave Airlie for (i = 0; i < track->num_texture; i++) { 3605d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_NONE; 3606551ebd83SDave Airlie track->textures[i].pitch = 16536; 3607551ebd83SDave Airlie track->textures[i].width = 16536; 3608551ebd83SDave Airlie track->textures[i].height = 16536; 3609551ebd83SDave Airlie track->textures[i].width_11 = 1 << 11; 3610551ebd83SDave Airlie track->textures[i].height_11 = 1 << 11; 3611551ebd83SDave Airlie track->textures[i].num_levels = 12; 3612551ebd83SDave Airlie if (rdev->family <= CHIP_RS200) { 3613551ebd83SDave Airlie track->textures[i].tex_coord_type = 0; 3614551ebd83SDave Airlie track->textures[i].txdepth = 0; 3615551ebd83SDave Airlie } else { 3616551ebd83SDave Airlie track->textures[i].txdepth = 16; 3617551ebd83SDave Airlie track->textures[i].tex_coord_type = 1; 3618551ebd83SDave Airlie } 3619551ebd83SDave Airlie track->textures[i].cpp = 64; 3620551ebd83SDave Airlie track->textures[i].robj = NULL; 3621551ebd83SDave Airlie /* CS IB emission code makes sure texture unit are disabled */ 3622551ebd83SDave Airlie track->textures[i].enabled = false; 362343b93fbfSAlex Deucher track->textures[i].lookup_disable = false; 3624551ebd83SDave Airlie track->textures[i].roundup_w = true; 3625551ebd83SDave Airlie track->textures[i].roundup_h = true; 3626551ebd83SDave Airlie if (track->separate_cube) 3627551ebd83SDave Airlie for (face = 0; face < 5; face++) { 3628551ebd83SDave Airlie track->textures[i].cube_info[face].robj = NULL; 3629551ebd83SDave Airlie track->textures[i].cube_info[face].width = 16536; 3630551ebd83SDave Airlie track->textures[i].cube_info[face].height = 16536; 3631551ebd83SDave Airlie track->textures[i].cube_info[face].offset = 0; 3632551ebd83SDave Airlie } 3633551ebd83SDave Airlie } 3634551ebd83SDave Airlie } 36353ce0a23dSJerome Glisse 3636e32eb50dSChristian König int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring) 36373ce0a23dSJerome Glisse { 36383ce0a23dSJerome Glisse uint32_t scratch; 36393ce0a23dSJerome Glisse uint32_t tmp = 0; 36403ce0a23dSJerome Glisse unsigned i; 36413ce0a23dSJerome Glisse int r; 36423ce0a23dSJerome Glisse 36433ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 36443ce0a23dSJerome Glisse if (r) { 36453ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r); 36463ce0a23dSJerome Glisse return r; 36473ce0a23dSJerome Glisse } 36483ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 3649e32eb50dSChristian König r = radeon_ring_lock(rdev, ring, 2); 36503ce0a23dSJerome Glisse if (r) { 36513ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r); 36523ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 36533ce0a23dSJerome Glisse return r; 36543ce0a23dSJerome Glisse } 3655e32eb50dSChristian König radeon_ring_write(ring, PACKET0(scratch, 0)); 3656e32eb50dSChristian König radeon_ring_write(ring, 0xDEADBEEF); 3657e32eb50dSChristian König radeon_ring_unlock_commit(rdev, ring); 36583ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 36593ce0a23dSJerome Glisse tmp = RREG32(scratch); 36603ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 36613ce0a23dSJerome Glisse break; 36623ce0a23dSJerome Glisse } 36633ce0a23dSJerome Glisse DRM_UDELAY(1); 36643ce0a23dSJerome Glisse } 36653ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 36663ce0a23dSJerome Glisse DRM_INFO("ring test succeeded in %d usecs\n", i); 36673ce0a23dSJerome Glisse } else { 3668369d7ec1SAlex Deucher DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n", 36693ce0a23dSJerome Glisse scratch, tmp); 36703ce0a23dSJerome Glisse r = -EINVAL; 36713ce0a23dSJerome Glisse } 36723ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 36733ce0a23dSJerome Glisse return r; 36743ce0a23dSJerome Glisse } 36753ce0a23dSJerome Glisse 36763ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib) 36773ce0a23dSJerome Glisse { 3678e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 36797b1f2485SChristian König 3680e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1)); 3681e32eb50dSChristian König radeon_ring_write(ring, ib->gpu_addr); 3682e32eb50dSChristian König radeon_ring_write(ring, ib->length_dw); 36833ce0a23dSJerome Glisse } 36843ce0a23dSJerome Glisse 3685f712812eSAlex Deucher int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring) 36863ce0a23dSJerome Glisse { 36873ce0a23dSJerome Glisse struct radeon_ib *ib; 36883ce0a23dSJerome Glisse uint32_t scratch; 36893ce0a23dSJerome Glisse uint32_t tmp = 0; 36903ce0a23dSJerome Glisse unsigned i; 36913ce0a23dSJerome Glisse int r; 36923ce0a23dSJerome Glisse 36933ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 36943ce0a23dSJerome Glisse if (r) { 36953ce0a23dSJerome Glisse DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r); 36963ce0a23dSJerome Glisse return r; 36973ce0a23dSJerome Glisse } 36983ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 369969e130a6SJerome Glisse r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, 256); 37003ce0a23dSJerome Glisse if (r) { 37013ce0a23dSJerome Glisse return r; 37023ce0a23dSJerome Glisse } 37033ce0a23dSJerome Glisse ib->ptr[0] = PACKET0(scratch, 0); 37043ce0a23dSJerome Glisse ib->ptr[1] = 0xDEADBEEF; 37053ce0a23dSJerome Glisse ib->ptr[2] = PACKET2(0); 37063ce0a23dSJerome Glisse ib->ptr[3] = PACKET2(0); 37073ce0a23dSJerome Glisse ib->ptr[4] = PACKET2(0); 37083ce0a23dSJerome Glisse ib->ptr[5] = PACKET2(0); 37093ce0a23dSJerome Glisse ib->ptr[6] = PACKET2(0); 37103ce0a23dSJerome Glisse ib->ptr[7] = PACKET2(0); 37113ce0a23dSJerome Glisse ib->length_dw = 8; 37123ce0a23dSJerome Glisse r = radeon_ib_schedule(rdev, ib); 37133ce0a23dSJerome Glisse if (r) { 37143ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 37153ce0a23dSJerome Glisse radeon_ib_free(rdev, &ib); 37163ce0a23dSJerome Glisse return r; 37173ce0a23dSJerome Glisse } 37183ce0a23dSJerome Glisse r = radeon_fence_wait(ib->fence, false); 37193ce0a23dSJerome Glisse if (r) { 37203ce0a23dSJerome Glisse return r; 37213ce0a23dSJerome Glisse } 37223ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 37233ce0a23dSJerome Glisse tmp = RREG32(scratch); 37243ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 37253ce0a23dSJerome Glisse break; 37263ce0a23dSJerome Glisse } 37273ce0a23dSJerome Glisse DRM_UDELAY(1); 37283ce0a23dSJerome Glisse } 37293ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 37303ce0a23dSJerome Glisse DRM_INFO("ib test succeeded in %u usecs\n", i); 37313ce0a23dSJerome Glisse } else { 373262f288cfSPaul Bolle DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n", 37333ce0a23dSJerome Glisse scratch, tmp); 37343ce0a23dSJerome Glisse r = -EINVAL; 37353ce0a23dSJerome Glisse } 37363ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 37373ce0a23dSJerome Glisse radeon_ib_free(rdev, &ib); 37383ce0a23dSJerome Glisse return r; 37393ce0a23dSJerome Glisse } 37409f022ddfSJerome Glisse 37419f022ddfSJerome Glisse void r100_ib_fini(struct radeon_device *rdev) 37429f022ddfSJerome Glisse { 3743b15ba512SJerome Glisse radeon_ib_pool_suspend(rdev); 37449f022ddfSJerome Glisse radeon_ib_pool_fini(rdev); 37459f022ddfSJerome Glisse } 37469f022ddfSJerome Glisse 37479f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save) 37489f022ddfSJerome Glisse { 37499f022ddfSJerome Glisse /* Shutdown CP we shouldn't need to do that but better be safe than 37509f022ddfSJerome Glisse * sorry 37519f022ddfSJerome Glisse */ 3752e32eb50dSChristian König rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false; 37539f022ddfSJerome Glisse WREG32(R_000740_CP_CSQ_CNTL, 0); 37549f022ddfSJerome Glisse 37559f022ddfSJerome Glisse /* Save few CRTC registers */ 3756ca6ffc64SJerome Glisse save->GENMO_WT = RREG8(R_0003C2_GENMO_WT); 37579f022ddfSJerome Glisse save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL); 37589f022ddfSJerome Glisse save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL); 37599f022ddfSJerome Glisse save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET); 37609f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 37619f022ddfSJerome Glisse save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL); 37629f022ddfSJerome Glisse save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET); 37639f022ddfSJerome Glisse } 37649f022ddfSJerome Glisse 37659f022ddfSJerome Glisse /* Disable VGA aperture access */ 3766ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT); 37679f022ddfSJerome Glisse /* Disable cursor, overlay, crtc */ 37689f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1)); 37699f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL | 37709f022ddfSJerome Glisse S_000054_CRTC_DISPLAY_DIS(1)); 37719f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, 37729f022ddfSJerome Glisse (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) | 37739f022ddfSJerome Glisse S_000050_CRTC_DISP_REQ_EN_B(1)); 37749f022ddfSJerome Glisse WREG32(R_000420_OV0_SCALE_CNTL, 37759f022ddfSJerome Glisse C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL)); 37769f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET); 37779f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 37789f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET | 37799f022ddfSJerome Glisse S_000360_CUR2_LOCK(1)); 37809f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, 37819f022ddfSJerome Glisse (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) | 37829f022ddfSJerome Glisse S_0003F8_CRTC2_DISPLAY_DIS(1) | 37839f022ddfSJerome Glisse S_0003F8_CRTC2_DISP_REQ_EN_B(1)); 37849f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, 37859f022ddfSJerome Glisse C_000360_CUR2_LOCK & save->CUR2_OFFSET); 37869f022ddfSJerome Glisse } 37879f022ddfSJerome Glisse } 37889f022ddfSJerome Glisse 37899f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save) 37909f022ddfSJerome Glisse { 37919f022ddfSJerome Glisse /* Update base address for crtc */ 3792d594e46aSJerome Glisse WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start); 37939f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 3794d594e46aSJerome Glisse WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start); 37959f022ddfSJerome Glisse } 37969f022ddfSJerome Glisse /* Restore CRTC registers */ 3797ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, save->GENMO_WT); 37989f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL); 37999f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL); 38009f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 38019f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL); 38029f022ddfSJerome Glisse } 38039f022ddfSJerome Glisse } 3804ca6ffc64SJerome Glisse 3805ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev) 3806ca6ffc64SJerome Glisse { 3807ca6ffc64SJerome Glisse u32 tmp; 3808ca6ffc64SJerome Glisse 3809ca6ffc64SJerome Glisse tmp = RREG8(R_0003C2_GENMO_WT); 3810ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp); 3811ca6ffc64SJerome Glisse } 3812d4550907SJerome Glisse 3813d4550907SJerome Glisse static void r100_debugfs(struct radeon_device *rdev) 3814d4550907SJerome Glisse { 3815d4550907SJerome Glisse int r; 3816d4550907SJerome Glisse 3817d4550907SJerome Glisse r = r100_debugfs_mc_info_init(rdev); 3818d4550907SJerome Glisse if (r) 3819d4550907SJerome Glisse dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n"); 3820d4550907SJerome Glisse } 3821d4550907SJerome Glisse 3822d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev) 3823d4550907SJerome Glisse { 3824d4550907SJerome Glisse struct r100_mc_save save; 3825d4550907SJerome Glisse 3826d4550907SJerome Glisse /* Stops all mc clients */ 3827d4550907SJerome Glisse r100_mc_stop(rdev, &save); 3828d4550907SJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3829d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 3830d4550907SJerome Glisse S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) | 3831d4550907SJerome Glisse S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16)); 3832d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base)); 3833d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3834d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 3835d4550907SJerome Glisse upper_32_bits(rdev->mc.agp_base) & 0xff); 3836d4550907SJerome Glisse } else { 3837d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF); 3838d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, 0); 3839d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3840d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 0); 3841d4550907SJerome Glisse } 3842d4550907SJerome Glisse /* Wait for mc idle */ 3843d4550907SJerome Glisse if (r100_mc_wait_for_idle(rdev)) 3844d4550907SJerome Glisse dev_warn(rdev->dev, "Wait for MC idle timeout.\n"); 3845d4550907SJerome Glisse /* Program MC, should be a 32bits limited address space */ 3846d4550907SJerome Glisse WREG32(R_000148_MC_FB_LOCATION, 3847d4550907SJerome Glisse S_000148_MC_FB_START(rdev->mc.vram_start >> 16) | 3848d4550907SJerome Glisse S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16)); 3849d4550907SJerome Glisse r100_mc_resume(rdev, &save); 3850d4550907SJerome Glisse } 3851d4550907SJerome Glisse 3852d4550907SJerome Glisse void r100_clock_startup(struct radeon_device *rdev) 3853d4550907SJerome Glisse { 3854d4550907SJerome Glisse u32 tmp; 3855d4550907SJerome Glisse 3856d4550907SJerome Glisse if (radeon_dynclks != -1 && radeon_dynclks) 3857d4550907SJerome Glisse radeon_legacy_set_clock_gating(rdev, 1); 3858d4550907SJerome Glisse /* We need to force on some of the block */ 3859d4550907SJerome Glisse tmp = RREG32_PLL(R_00000D_SCLK_CNTL); 3860d4550907SJerome Glisse tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1); 3861d4550907SJerome Glisse if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280)) 3862d4550907SJerome Glisse tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1); 3863d4550907SJerome Glisse WREG32_PLL(R_00000D_SCLK_CNTL, tmp); 3864d4550907SJerome Glisse } 3865d4550907SJerome Glisse 3866d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev) 3867d4550907SJerome Glisse { 3868d4550907SJerome Glisse int r; 3869d4550907SJerome Glisse 387092cde00cSAlex Deucher /* set common regs */ 387192cde00cSAlex Deucher r100_set_common_regs(rdev); 387292cde00cSAlex Deucher /* program mc */ 3873d4550907SJerome Glisse r100_mc_program(rdev); 3874d4550907SJerome Glisse /* Resume clock */ 3875d4550907SJerome Glisse r100_clock_startup(rdev); 3876d4550907SJerome Glisse /* Initialize GART (initialize after TTM so we can allocate 3877d4550907SJerome Glisse * memory through TTM but finalize after TTM) */ 387817e15b0cSDave Airlie r100_enable_bm(rdev); 3879d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 3880d4550907SJerome Glisse r = r100_pci_gart_enable(rdev); 3881d4550907SJerome Glisse if (r) 3882d4550907SJerome Glisse return r; 3883d4550907SJerome Glisse } 3884724c80e1SAlex Deucher 3885724c80e1SAlex Deucher /* allocate wb buffer */ 3886724c80e1SAlex Deucher r = radeon_wb_init(rdev); 3887724c80e1SAlex Deucher if (r) 3888724c80e1SAlex Deucher return r; 3889724c80e1SAlex Deucher 389030eb77f4SJerome Glisse r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX); 389130eb77f4SJerome Glisse if (r) { 389230eb77f4SJerome Glisse dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r); 389330eb77f4SJerome Glisse return r; 389430eb77f4SJerome Glisse } 389530eb77f4SJerome Glisse 3896d4550907SJerome Glisse /* Enable IRQ */ 3897d4550907SJerome Glisse r100_irq_set(rdev); 3898cafe6609SJerome Glisse rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL); 3899d4550907SJerome Glisse /* 1M ring buffer */ 3900d4550907SJerome Glisse r = r100_cp_init(rdev, 1024 * 1024); 3901d4550907SJerome Glisse if (r) { 3902ec4f2ac4SPaul Bolle dev_err(rdev->dev, "failed initializing CP (%d).\n", r); 3903d4550907SJerome Glisse return r; 3904d4550907SJerome Glisse } 3905b15ba512SJerome Glisse 3906b15ba512SJerome Glisse r = radeon_ib_pool_start(rdev); 3907b15ba512SJerome Glisse if (r) 3908b15ba512SJerome Glisse return r; 3909b15ba512SJerome Glisse 39107bd560e8SChristian König r = radeon_ib_ring_tests(rdev); 39117bd560e8SChristian König if (r) 3912d4550907SJerome Glisse return r; 3913b15ba512SJerome Glisse 3914d4550907SJerome Glisse return 0; 3915d4550907SJerome Glisse } 3916d4550907SJerome Glisse 3917d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev) 3918d4550907SJerome Glisse { 39196b7746e8SJerome Glisse int r; 39206b7746e8SJerome Glisse 3921d4550907SJerome Glisse /* Make sur GART are not working */ 3922d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3923d4550907SJerome Glisse r100_pci_gart_disable(rdev); 3924d4550907SJerome Glisse /* Resume clock before doing reset */ 3925d4550907SJerome Glisse r100_clock_startup(rdev); 3926d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 3927a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 3928d4550907SJerome Glisse dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 3929d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 3930d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 3931d4550907SJerome Glisse } 3932d4550907SJerome Glisse /* post */ 3933d4550907SJerome Glisse radeon_combios_asic_init(rdev->ddev); 3934d4550907SJerome Glisse /* Resume clock after posting */ 3935d4550907SJerome Glisse r100_clock_startup(rdev); 3936550e2d92SDave Airlie /* Initialize surface registers */ 3937550e2d92SDave Airlie radeon_surface_init(rdev); 3938b15ba512SJerome Glisse 3939b15ba512SJerome Glisse rdev->accel_working = true; 39406b7746e8SJerome Glisse r = r100_startup(rdev); 39416b7746e8SJerome Glisse if (r) { 39426b7746e8SJerome Glisse rdev->accel_working = false; 39436b7746e8SJerome Glisse } 39446b7746e8SJerome Glisse return r; 3945d4550907SJerome Glisse } 3946d4550907SJerome Glisse 3947d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev) 3948d4550907SJerome Glisse { 3949b15ba512SJerome Glisse radeon_ib_pool_suspend(rdev); 3950d4550907SJerome Glisse r100_cp_disable(rdev); 3951724c80e1SAlex Deucher radeon_wb_disable(rdev); 3952d4550907SJerome Glisse r100_irq_disable(rdev); 3953d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3954d4550907SJerome Glisse r100_pci_gart_disable(rdev); 3955d4550907SJerome Glisse return 0; 3956d4550907SJerome Glisse } 3957d4550907SJerome Glisse 3958d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev) 3959d4550907SJerome Glisse { 3960d4550907SJerome Glisse r100_cp_fini(rdev); 3961724c80e1SAlex Deucher radeon_wb_fini(rdev); 3962d4550907SJerome Glisse r100_ib_fini(rdev); 3963d4550907SJerome Glisse radeon_gem_fini(rdev); 3964d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3965d4550907SJerome Glisse r100_pci_gart_fini(rdev); 3966d0269ed8SJerome Glisse radeon_agp_fini(rdev); 3967d4550907SJerome Glisse radeon_irq_kms_fini(rdev); 3968d4550907SJerome Glisse radeon_fence_driver_fini(rdev); 39694c788679SJerome Glisse radeon_bo_fini(rdev); 3970d4550907SJerome Glisse radeon_atombios_fini(rdev); 3971d4550907SJerome Glisse kfree(rdev->bios); 3972d4550907SJerome Glisse rdev->bios = NULL; 3973d4550907SJerome Glisse } 3974d4550907SJerome Glisse 39754c712e6cSDave Airlie /* 39764c712e6cSDave Airlie * Due to how kexec works, it can leave the hw fully initialised when it 39774c712e6cSDave Airlie * boots the new kernel. However doing our init sequence with the CP and 39784c712e6cSDave Airlie * WB stuff setup causes GPU hangs on the RN50 at least. So at startup 39794c712e6cSDave Airlie * do some quick sanity checks and restore sane values to avoid this 39804c712e6cSDave Airlie * problem. 39814c712e6cSDave Airlie */ 39824c712e6cSDave Airlie void r100_restore_sanity(struct radeon_device *rdev) 39834c712e6cSDave Airlie { 39844c712e6cSDave Airlie u32 tmp; 39854c712e6cSDave Airlie 39864c712e6cSDave Airlie tmp = RREG32(RADEON_CP_CSQ_CNTL); 39874c712e6cSDave Airlie if (tmp) { 39884c712e6cSDave Airlie WREG32(RADEON_CP_CSQ_CNTL, 0); 39894c712e6cSDave Airlie } 39904c712e6cSDave Airlie tmp = RREG32(RADEON_CP_RB_CNTL); 39914c712e6cSDave Airlie if (tmp) { 39924c712e6cSDave Airlie WREG32(RADEON_CP_RB_CNTL, 0); 39934c712e6cSDave Airlie } 39944c712e6cSDave Airlie tmp = RREG32(RADEON_SCRATCH_UMSK); 39954c712e6cSDave Airlie if (tmp) { 39964c712e6cSDave Airlie WREG32(RADEON_SCRATCH_UMSK, 0); 39974c712e6cSDave Airlie } 39984c712e6cSDave Airlie } 39994c712e6cSDave Airlie 4000d4550907SJerome Glisse int r100_init(struct radeon_device *rdev) 4001d4550907SJerome Glisse { 4002d4550907SJerome Glisse int r; 4003d4550907SJerome Glisse 4004d4550907SJerome Glisse /* Register debugfs file specific to this group of asics */ 4005d4550907SJerome Glisse r100_debugfs(rdev); 4006d4550907SJerome Glisse /* Disable VGA */ 4007d4550907SJerome Glisse r100_vga_render_disable(rdev); 4008d4550907SJerome Glisse /* Initialize scratch registers */ 4009d4550907SJerome Glisse radeon_scratch_init(rdev); 4010d4550907SJerome Glisse /* Initialize surface registers */ 4011d4550907SJerome Glisse radeon_surface_init(rdev); 40124c712e6cSDave Airlie /* sanity check some register to avoid hangs like after kexec */ 40134c712e6cSDave Airlie r100_restore_sanity(rdev); 4014d4550907SJerome Glisse /* TODO: disable VGA need to use VGA request */ 4015d4550907SJerome Glisse /* BIOS*/ 4016d4550907SJerome Glisse if (!radeon_get_bios(rdev)) { 4017d4550907SJerome Glisse if (ASIC_IS_AVIVO(rdev)) 4018d4550907SJerome Glisse return -EINVAL; 4019d4550907SJerome Glisse } 4020d4550907SJerome Glisse if (rdev->is_atom_bios) { 4021d4550907SJerome Glisse dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n"); 4022d4550907SJerome Glisse return -EINVAL; 4023d4550907SJerome Glisse } else { 4024d4550907SJerome Glisse r = radeon_combios_init(rdev); 4025d4550907SJerome Glisse if (r) 4026d4550907SJerome Glisse return r; 4027d4550907SJerome Glisse } 4028d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 4029a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 4030d4550907SJerome Glisse dev_warn(rdev->dev, 4031d4550907SJerome Glisse "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 4032d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 4033d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 4034d4550907SJerome Glisse } 4035d4550907SJerome Glisse /* check if cards are posted or not */ 403672542d77SDave Airlie if (radeon_boot_test_post_card(rdev) == false) 403772542d77SDave Airlie return -EINVAL; 4038d4550907SJerome Glisse /* Set asic errata */ 4039d4550907SJerome Glisse r100_errata(rdev); 4040d4550907SJerome Glisse /* Initialize clocks */ 4041d4550907SJerome Glisse radeon_get_clock_info(rdev->ddev); 4042d594e46aSJerome Glisse /* initialize AGP */ 4043d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 4044d594e46aSJerome Glisse r = radeon_agp_init(rdev); 4045d594e46aSJerome Glisse if (r) { 4046d594e46aSJerome Glisse radeon_agp_disable(rdev); 4047d594e46aSJerome Glisse } 4048d594e46aSJerome Glisse } 4049d594e46aSJerome Glisse /* initialize VRAM */ 4050d594e46aSJerome Glisse r100_mc_init(rdev); 4051d4550907SJerome Glisse /* Fence driver */ 405230eb77f4SJerome Glisse r = radeon_fence_driver_init(rdev); 4053d4550907SJerome Glisse if (r) 4054d4550907SJerome Glisse return r; 4055d4550907SJerome Glisse r = radeon_irq_kms_init(rdev); 4056d4550907SJerome Glisse if (r) 4057d4550907SJerome Glisse return r; 4058d4550907SJerome Glisse /* Memory manager */ 40594c788679SJerome Glisse r = radeon_bo_init(rdev); 4060d4550907SJerome Glisse if (r) 4061d4550907SJerome Glisse return r; 4062d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 4063d4550907SJerome Glisse r = r100_pci_gart_init(rdev); 4064d4550907SJerome Glisse if (r) 4065d4550907SJerome Glisse return r; 4066d4550907SJerome Glisse } 4067d4550907SJerome Glisse r100_set_safe_registers(rdev); 4068b15ba512SJerome Glisse 4069b15ba512SJerome Glisse r = radeon_ib_pool_init(rdev); 4070d4550907SJerome Glisse rdev->accel_working = true; 4071b15ba512SJerome Glisse if (r) { 4072b15ba512SJerome Glisse dev_err(rdev->dev, "IB initialization failed (%d).\n", r); 4073b15ba512SJerome Glisse rdev->accel_working = false; 4074b15ba512SJerome Glisse } 4075b15ba512SJerome Glisse 4076d4550907SJerome Glisse r = r100_startup(rdev); 4077d4550907SJerome Glisse if (r) { 4078d4550907SJerome Glisse /* Somethings want wront with the accel init stop accel */ 4079d4550907SJerome Glisse dev_err(rdev->dev, "Disabling GPU acceleration\n"); 4080d4550907SJerome Glisse r100_cp_fini(rdev); 4081724c80e1SAlex Deucher radeon_wb_fini(rdev); 4082d4550907SJerome Glisse r100_ib_fini(rdev); 4083655efd3dSJerome Glisse radeon_irq_kms_fini(rdev); 4084d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 4085d4550907SJerome Glisse r100_pci_gart_fini(rdev); 4086d4550907SJerome Glisse rdev->accel_working = false; 4087d4550907SJerome Glisse } 4088d4550907SJerome Glisse return 0; 4089d4550907SJerome Glisse } 40906fcbef7aSAndi Kleen 40916fcbef7aSAndi Kleen uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg) 40926fcbef7aSAndi Kleen { 40936fcbef7aSAndi Kleen if (reg < rdev->rmmio_size) 40946fcbef7aSAndi Kleen return readl(((void __iomem *)rdev->rmmio) + reg); 40956fcbef7aSAndi Kleen else { 40966fcbef7aSAndi Kleen writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX); 40976fcbef7aSAndi Kleen return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA); 40986fcbef7aSAndi Kleen } 40996fcbef7aSAndi Kleen } 41006fcbef7aSAndi Kleen 41016fcbef7aSAndi Kleen void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) 41026fcbef7aSAndi Kleen { 41036fcbef7aSAndi Kleen if (reg < rdev->rmmio_size) 41046fcbef7aSAndi Kleen writel(v, ((void __iomem *)rdev->rmmio) + reg); 41056fcbef7aSAndi Kleen else { 41066fcbef7aSAndi Kleen writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX); 41076fcbef7aSAndi Kleen writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA); 41086fcbef7aSAndi Kleen } 41096fcbef7aSAndi Kleen } 41106fcbef7aSAndi Kleen 41116fcbef7aSAndi Kleen u32 r100_io_rreg(struct radeon_device *rdev, u32 reg) 41126fcbef7aSAndi Kleen { 41136fcbef7aSAndi Kleen if (reg < rdev->rio_mem_size) 41146fcbef7aSAndi Kleen return ioread32(rdev->rio_mem + reg); 41156fcbef7aSAndi Kleen else { 41166fcbef7aSAndi Kleen iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX); 41176fcbef7aSAndi Kleen return ioread32(rdev->rio_mem + RADEON_MM_DATA); 41186fcbef7aSAndi Kleen } 41196fcbef7aSAndi Kleen } 41206fcbef7aSAndi Kleen 41216fcbef7aSAndi Kleen void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v) 41226fcbef7aSAndi Kleen { 41236fcbef7aSAndi Kleen if (reg < rdev->rio_mem_size) 41246fcbef7aSAndi Kleen iowrite32(v, rdev->rio_mem + reg); 41256fcbef7aSAndi Kleen else { 41266fcbef7aSAndi Kleen iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX); 41276fcbef7aSAndi Kleen iowrite32(v, rdev->rio_mem + RADEON_MM_DATA); 41286fcbef7aSAndi Kleen } 41296fcbef7aSAndi Kleen } 4130