1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/seq_file.h> 295a0e3ad6STejun Heo #include <linux/slab.h> 30760285e7SDavid Howells #include <drm/drmP.h> 31760285e7SDavid Howells #include <drm/radeon_drm.h> 32771fe6b9SJerome Glisse #include "radeon_reg.h" 33771fe6b9SJerome Glisse #include "radeon.h" 34e6990375SDaniel Vetter #include "radeon_asic.h" 353ce0a23dSJerome Glisse #include "r100d.h" 36d4550907SJerome Glisse #include "rs100d.h" 37d4550907SJerome Glisse #include "rv200d.h" 38d4550907SJerome Glisse #include "rv250d.h" 3949e02b73SAlex Deucher #include "atom.h" 403ce0a23dSJerome Glisse 4170967ab9SBen Hutchings #include <linux/firmware.h> 4270967ab9SBen Hutchings #include <linux/platform_device.h> 43e0cd3608SPaul Gortmaker #include <linux/module.h> 4470967ab9SBen Hutchings 45551ebd83SDave Airlie #include "r100_reg_safe.h" 46551ebd83SDave Airlie #include "rn50_reg_safe.h" 47551ebd83SDave Airlie 4870967ab9SBen Hutchings /* Firmware Names */ 4970967ab9SBen Hutchings #define FIRMWARE_R100 "radeon/R100_cp.bin" 5070967ab9SBen Hutchings #define FIRMWARE_R200 "radeon/R200_cp.bin" 5170967ab9SBen Hutchings #define FIRMWARE_R300 "radeon/R300_cp.bin" 5270967ab9SBen Hutchings #define FIRMWARE_R420 "radeon/R420_cp.bin" 5370967ab9SBen Hutchings #define FIRMWARE_RS690 "radeon/RS690_cp.bin" 5470967ab9SBen Hutchings #define FIRMWARE_RS600 "radeon/RS600_cp.bin" 5570967ab9SBen Hutchings #define FIRMWARE_R520 "radeon/R520_cp.bin" 5670967ab9SBen Hutchings 5770967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100); 5870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200); 5970967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300); 6070967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420); 6170967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690); 6270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600); 6370967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520); 64771fe6b9SJerome Glisse 65551ebd83SDave Airlie #include "r100_track.h" 66551ebd83SDave Airlie 6748ef779fSAlex Deucher /* This files gather functions specifics to: 6848ef779fSAlex Deucher * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 6948ef779fSAlex Deucher * and others in some cases. 7048ef779fSAlex Deucher */ 7148ef779fSAlex Deucher 72*2b48b968SAlex Deucher static bool r100_is_in_vblank(struct radeon_device *rdev, int crtc) 73*2b48b968SAlex Deucher { 74*2b48b968SAlex Deucher if (crtc == 0) { 75*2b48b968SAlex Deucher if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR) 76*2b48b968SAlex Deucher return true; 77*2b48b968SAlex Deucher else 78*2b48b968SAlex Deucher return false; 79*2b48b968SAlex Deucher } else { 80*2b48b968SAlex Deucher if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR) 81*2b48b968SAlex Deucher return true; 82*2b48b968SAlex Deucher else 83*2b48b968SAlex Deucher return false; 84*2b48b968SAlex Deucher } 85*2b48b968SAlex Deucher } 86*2b48b968SAlex Deucher 87*2b48b968SAlex Deucher static bool r100_is_counter_moving(struct radeon_device *rdev, int crtc) 88*2b48b968SAlex Deucher { 89*2b48b968SAlex Deucher u32 vline1, vline2; 90*2b48b968SAlex Deucher 91*2b48b968SAlex Deucher if (crtc == 0) { 92*2b48b968SAlex Deucher vline1 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; 93*2b48b968SAlex Deucher vline2 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; 94*2b48b968SAlex Deucher } else { 95*2b48b968SAlex Deucher vline1 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; 96*2b48b968SAlex Deucher vline2 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; 97*2b48b968SAlex Deucher } 98*2b48b968SAlex Deucher if (vline1 != vline2) 99*2b48b968SAlex Deucher return true; 100*2b48b968SAlex Deucher else 101*2b48b968SAlex Deucher return false; 102*2b48b968SAlex Deucher } 103*2b48b968SAlex Deucher 10448ef779fSAlex Deucher /** 10548ef779fSAlex Deucher * r100_wait_for_vblank - vblank wait asic callback. 10648ef779fSAlex Deucher * 10748ef779fSAlex Deucher * @rdev: radeon_device pointer 10848ef779fSAlex Deucher * @crtc: crtc to wait for vblank on 10948ef779fSAlex Deucher * 11048ef779fSAlex Deucher * Wait for vblank on the requested crtc (r1xx-r4xx). 11148ef779fSAlex Deucher */ 1123ae19b75SAlex Deucher void r100_wait_for_vblank(struct radeon_device *rdev, int crtc) 1133ae19b75SAlex Deucher { 114*2b48b968SAlex Deucher unsigned i = 0; 1153ae19b75SAlex Deucher 11694f768fdSAlex Deucher if (crtc >= rdev->num_crtc) 11794f768fdSAlex Deucher return; 11894f768fdSAlex Deucher 11994f768fdSAlex Deucher if (crtc == 0) { 120*2b48b968SAlex Deucher if (!(RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN)) 121*2b48b968SAlex Deucher return; 1223ae19b75SAlex Deucher } else { 123*2b48b968SAlex Deucher if (!(RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN)) 124*2b48b968SAlex Deucher return; 1253ae19b75SAlex Deucher } 126*2b48b968SAlex Deucher 127*2b48b968SAlex Deucher /* depending on when we hit vblank, we may be close to active; if so, 128*2b48b968SAlex Deucher * wait for another frame. 129*2b48b968SAlex Deucher */ 130*2b48b968SAlex Deucher while (r100_is_in_vblank(rdev, crtc)) { 131*2b48b968SAlex Deucher if (i++ % 100 == 0) { 132*2b48b968SAlex Deucher if (!r100_is_counter_moving(rdev, crtc)) 1333ae19b75SAlex Deucher break; 1343ae19b75SAlex Deucher } 1353ae19b75SAlex Deucher } 136*2b48b968SAlex Deucher 137*2b48b968SAlex Deucher while (!r100_is_in_vblank(rdev, crtc)) { 138*2b48b968SAlex Deucher if (i++ % 100 == 0) { 139*2b48b968SAlex Deucher if (!r100_is_counter_moving(rdev, crtc)) 140*2b48b968SAlex Deucher break; 141*2b48b968SAlex Deucher } 1423ae19b75SAlex Deucher } 1433ae19b75SAlex Deucher } 1443ae19b75SAlex Deucher 14548ef779fSAlex Deucher /** 14648ef779fSAlex Deucher * r100_pre_page_flip - pre-pageflip callback. 14748ef779fSAlex Deucher * 14848ef779fSAlex Deucher * @rdev: radeon_device pointer 14948ef779fSAlex Deucher * @crtc: crtc to prepare for pageflip on 15048ef779fSAlex Deucher * 15148ef779fSAlex Deucher * Pre-pageflip callback (r1xx-r4xx). 15248ef779fSAlex Deucher * Enables the pageflip irq (vblank irq). 153771fe6b9SJerome Glisse */ 1546f34be50SAlex Deucher void r100_pre_page_flip(struct radeon_device *rdev, int crtc) 1556f34be50SAlex Deucher { 1566f34be50SAlex Deucher /* enable the pflip int */ 1576f34be50SAlex Deucher radeon_irq_kms_pflip_irq_get(rdev, crtc); 1586f34be50SAlex Deucher } 1596f34be50SAlex Deucher 16048ef779fSAlex Deucher /** 16148ef779fSAlex Deucher * r100_post_page_flip - pos-pageflip callback. 16248ef779fSAlex Deucher * 16348ef779fSAlex Deucher * @rdev: radeon_device pointer 16448ef779fSAlex Deucher * @crtc: crtc to cleanup pageflip on 16548ef779fSAlex Deucher * 16648ef779fSAlex Deucher * Post-pageflip callback (r1xx-r4xx). 16748ef779fSAlex Deucher * Disables the pageflip irq (vblank irq). 16848ef779fSAlex Deucher */ 1696f34be50SAlex Deucher void r100_post_page_flip(struct radeon_device *rdev, int crtc) 1706f34be50SAlex Deucher { 1716f34be50SAlex Deucher /* disable the pflip int */ 1726f34be50SAlex Deucher radeon_irq_kms_pflip_irq_put(rdev, crtc); 1736f34be50SAlex Deucher } 1746f34be50SAlex Deucher 17548ef779fSAlex Deucher /** 17648ef779fSAlex Deucher * r100_page_flip - pageflip callback. 17748ef779fSAlex Deucher * 17848ef779fSAlex Deucher * @rdev: radeon_device pointer 17948ef779fSAlex Deucher * @crtc_id: crtc to cleanup pageflip on 18048ef779fSAlex Deucher * @crtc_base: new address of the crtc (GPU MC address) 18148ef779fSAlex Deucher * 18248ef779fSAlex Deucher * Does the actual pageflip (r1xx-r4xx). 18348ef779fSAlex Deucher * During vblank we take the crtc lock and wait for the update_pending 18448ef779fSAlex Deucher * bit to go high, when it does, we release the lock, and allow the 18548ef779fSAlex Deucher * double buffered update to take place. 18648ef779fSAlex Deucher * Returns the current update pending status. 18748ef779fSAlex Deucher */ 1886f34be50SAlex Deucher u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base) 1896f34be50SAlex Deucher { 1906f34be50SAlex Deucher struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id]; 1916f34be50SAlex Deucher u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK; 192f6496479SAlex Deucher int i; 1936f34be50SAlex Deucher 1946f34be50SAlex Deucher /* Lock the graphics update lock */ 1956f34be50SAlex Deucher /* update the scanout addresses */ 1966f34be50SAlex Deucher WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp); 1976f34be50SAlex Deucher 198acb32506SAlex Deucher /* Wait for update_pending to go high. */ 199f6496479SAlex Deucher for (i = 0; i < rdev->usec_timeout; i++) { 200f6496479SAlex Deucher if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET) 201f6496479SAlex Deucher break; 202f6496479SAlex Deucher udelay(1); 203f6496479SAlex Deucher } 204acb32506SAlex Deucher DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n"); 2056f34be50SAlex Deucher 2066f34be50SAlex Deucher /* Unlock the lock, so double-buffering can take place inside vblank */ 2076f34be50SAlex Deucher tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK; 2086f34be50SAlex Deucher WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp); 2096f34be50SAlex Deucher 2106f34be50SAlex Deucher /* Return current update_pending status: */ 2116f34be50SAlex Deucher return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET; 2126f34be50SAlex Deucher } 2136f34be50SAlex Deucher 21448ef779fSAlex Deucher /** 21548ef779fSAlex Deucher * r100_pm_get_dynpm_state - look up dynpm power state callback. 21648ef779fSAlex Deucher * 21748ef779fSAlex Deucher * @rdev: radeon_device pointer 21848ef779fSAlex Deucher * 21948ef779fSAlex Deucher * Look up the optimal power state based on the 22048ef779fSAlex Deucher * current state of the GPU (r1xx-r5xx). 22148ef779fSAlex Deucher * Used for dynpm only. 22248ef779fSAlex Deucher */ 223ce8f5370SAlex Deucher void r100_pm_get_dynpm_state(struct radeon_device *rdev) 224a48b9b4eSAlex Deucher { 225a48b9b4eSAlex Deucher int i; 226ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = true; 227ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = true; 228a48b9b4eSAlex Deucher 229ce8f5370SAlex Deucher switch (rdev->pm.dynpm_planned_action) { 230ce8f5370SAlex Deucher case DYNPM_ACTION_MINIMUM: 231a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 0; 232ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = false; 233a48b9b4eSAlex Deucher break; 234ce8f5370SAlex Deucher case DYNPM_ACTION_DOWNCLOCK: 235a48b9b4eSAlex Deucher if (rdev->pm.current_power_state_index == 0) { 236a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 237ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = false; 238a48b9b4eSAlex Deucher } else { 239a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 240a48b9b4eSAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 241d7311171SAlex Deucher if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 242a48b9b4eSAlex Deucher continue; 243a48b9b4eSAlex Deucher else if (i >= rdev->pm.current_power_state_index) { 244a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 245a48b9b4eSAlex Deucher break; 246a48b9b4eSAlex Deucher } else { 247a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = i; 248a48b9b4eSAlex Deucher break; 249a48b9b4eSAlex Deucher } 250a48b9b4eSAlex Deucher } 251a48b9b4eSAlex Deucher } else 252a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 253a48b9b4eSAlex Deucher rdev->pm.current_power_state_index - 1; 254a48b9b4eSAlex Deucher } 255d7311171SAlex Deucher /* don't use the power state if crtcs are active and no display flag is set */ 256d7311171SAlex Deucher if ((rdev->pm.active_crtc_count > 0) && 257d7311171SAlex Deucher (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags & 258d7311171SAlex Deucher RADEON_PM_MODE_NO_DISPLAY)) { 259d7311171SAlex Deucher rdev->pm.requested_power_state_index++; 260d7311171SAlex Deucher } 261a48b9b4eSAlex Deucher break; 262ce8f5370SAlex Deucher case DYNPM_ACTION_UPCLOCK: 263a48b9b4eSAlex Deucher if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) { 264a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 265ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = false; 266a48b9b4eSAlex Deucher } else { 267a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 268a48b9b4eSAlex Deucher for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) { 269d7311171SAlex Deucher if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 270a48b9b4eSAlex Deucher continue; 271a48b9b4eSAlex Deucher else if (i <= rdev->pm.current_power_state_index) { 272a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 273a48b9b4eSAlex Deucher break; 274a48b9b4eSAlex Deucher } else { 275a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = i; 276a48b9b4eSAlex Deucher break; 277a48b9b4eSAlex Deucher } 278a48b9b4eSAlex Deucher } 279a48b9b4eSAlex Deucher } else 280a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 281a48b9b4eSAlex Deucher rdev->pm.current_power_state_index + 1; 282a48b9b4eSAlex Deucher } 283a48b9b4eSAlex Deucher break; 284ce8f5370SAlex Deucher case DYNPM_ACTION_DEFAULT: 28558e21dffSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index; 286ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = false; 28758e21dffSAlex Deucher break; 288ce8f5370SAlex Deucher case DYNPM_ACTION_NONE: 289a48b9b4eSAlex Deucher default: 290a48b9b4eSAlex Deucher DRM_ERROR("Requested mode for not defined action\n"); 291a48b9b4eSAlex Deucher return; 292a48b9b4eSAlex Deucher } 293a48b9b4eSAlex Deucher /* only one clock mode per power state */ 294a48b9b4eSAlex Deucher rdev->pm.requested_clock_mode_index = 0; 295a48b9b4eSAlex Deucher 296d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n", 297a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 298a48b9b4eSAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].sclk, 299a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 300a48b9b4eSAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].mclk, 301a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 30279daedc9SAlex Deucher pcie_lanes); 303a48b9b4eSAlex Deucher } 304a48b9b4eSAlex Deucher 30548ef779fSAlex Deucher /** 30648ef779fSAlex Deucher * r100_pm_init_profile - Initialize power profiles callback. 30748ef779fSAlex Deucher * 30848ef779fSAlex Deucher * @rdev: radeon_device pointer 30948ef779fSAlex Deucher * 31048ef779fSAlex Deucher * Initialize the power states used in profile mode 31148ef779fSAlex Deucher * (r1xx-r3xx). 31248ef779fSAlex Deucher * Used for profile mode only. 31348ef779fSAlex Deucher */ 314ce8f5370SAlex Deucher void r100_pm_init_profile(struct radeon_device *rdev) 315bae6b562SAlex Deucher { 316ce8f5370SAlex Deucher /* default */ 317ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; 318ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 319ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0; 320ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0; 321ce8f5370SAlex Deucher /* low sh */ 322ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0; 323ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0; 324ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0; 325ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0; 326c9e75b21SAlex Deucher /* mid sh */ 327c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0; 328c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0; 329c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0; 330c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0; 331ce8f5370SAlex Deucher /* high sh */ 332ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0; 333ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 334ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0; 335ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0; 336ce8f5370SAlex Deucher /* low mh */ 337ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0; 338ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 339ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0; 340ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0; 341c9e75b21SAlex Deucher /* mid mh */ 342c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0; 343c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 344c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0; 345c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0; 346ce8f5370SAlex Deucher /* high mh */ 347ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0; 348ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 349ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0; 350ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0; 351bae6b562SAlex Deucher } 352bae6b562SAlex Deucher 35348ef779fSAlex Deucher /** 35448ef779fSAlex Deucher * r100_pm_misc - set additional pm hw parameters callback. 35548ef779fSAlex Deucher * 35648ef779fSAlex Deucher * @rdev: radeon_device pointer 35748ef779fSAlex Deucher * 35848ef779fSAlex Deucher * Set non-clock parameters associated with a power state 35948ef779fSAlex Deucher * (voltage, pcie lanes, etc.) (r1xx-r4xx). 36048ef779fSAlex Deucher */ 36149e02b73SAlex Deucher void r100_pm_misc(struct radeon_device *rdev) 36249e02b73SAlex Deucher { 36349e02b73SAlex Deucher int requested_index = rdev->pm.requested_power_state_index; 36449e02b73SAlex Deucher struct radeon_power_state *ps = &rdev->pm.power_state[requested_index]; 36549e02b73SAlex Deucher struct radeon_voltage *voltage = &ps->clock_info[0].voltage; 36649e02b73SAlex Deucher u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl; 36749e02b73SAlex Deucher 36849e02b73SAlex Deucher if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) { 36949e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) { 37049e02b73SAlex Deucher tmp = RREG32(voltage->gpio.reg); 37149e02b73SAlex Deucher if (voltage->active_high) 37249e02b73SAlex Deucher tmp |= voltage->gpio.mask; 37349e02b73SAlex Deucher else 37449e02b73SAlex Deucher tmp &= ~(voltage->gpio.mask); 37549e02b73SAlex Deucher WREG32(voltage->gpio.reg, tmp); 37649e02b73SAlex Deucher if (voltage->delay) 37749e02b73SAlex Deucher udelay(voltage->delay); 37849e02b73SAlex Deucher } else { 37949e02b73SAlex Deucher tmp = RREG32(voltage->gpio.reg); 38049e02b73SAlex Deucher if (voltage->active_high) 38149e02b73SAlex Deucher tmp &= ~voltage->gpio.mask; 38249e02b73SAlex Deucher else 38349e02b73SAlex Deucher tmp |= voltage->gpio.mask; 38449e02b73SAlex Deucher WREG32(voltage->gpio.reg, tmp); 38549e02b73SAlex Deucher if (voltage->delay) 38649e02b73SAlex Deucher udelay(voltage->delay); 38749e02b73SAlex Deucher } 38849e02b73SAlex Deucher } 38949e02b73SAlex Deucher 39049e02b73SAlex Deucher sclk_cntl = RREG32_PLL(SCLK_CNTL); 39149e02b73SAlex Deucher sclk_cntl2 = RREG32_PLL(SCLK_CNTL2); 39249e02b73SAlex Deucher sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3); 39349e02b73SAlex Deucher sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL); 39449e02b73SAlex Deucher sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3); 39549e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) { 39649e02b73SAlex Deucher sclk_more_cntl |= REDUCED_SPEED_SCLK_EN; 39749e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE) 39849e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE; 39949e02b73SAlex Deucher else 40049e02b73SAlex Deucher sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE; 40149e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) 40249e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0); 40349e02b73SAlex Deucher else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) 40449e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2); 40549e02b73SAlex Deucher } else 40649e02b73SAlex Deucher sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN; 40749e02b73SAlex Deucher 40849e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) { 40949e02b73SAlex Deucher sclk_more_cntl |= IO_CG_VOLTAGE_DROP; 41049e02b73SAlex Deucher if (voltage->delay) { 41149e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DROP_SYNC; 41249e02b73SAlex Deucher switch (voltage->delay) { 41349e02b73SAlex Deucher case 33: 41449e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(0); 41549e02b73SAlex Deucher break; 41649e02b73SAlex Deucher case 66: 41749e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(1); 41849e02b73SAlex Deucher break; 41949e02b73SAlex Deucher case 99: 42049e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(2); 42149e02b73SAlex Deucher break; 42249e02b73SAlex Deucher case 132: 42349e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(3); 42449e02b73SAlex Deucher break; 42549e02b73SAlex Deucher } 42649e02b73SAlex Deucher } else 42749e02b73SAlex Deucher sclk_more_cntl &= ~VOLTAGE_DROP_SYNC; 42849e02b73SAlex Deucher } else 42949e02b73SAlex Deucher sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP; 43049e02b73SAlex Deucher 43149e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN) 43249e02b73SAlex Deucher sclk_cntl &= ~FORCE_HDP; 43349e02b73SAlex Deucher else 43449e02b73SAlex Deucher sclk_cntl |= FORCE_HDP; 43549e02b73SAlex Deucher 43649e02b73SAlex Deucher WREG32_PLL(SCLK_CNTL, sclk_cntl); 43749e02b73SAlex Deucher WREG32_PLL(SCLK_CNTL2, sclk_cntl2); 43849e02b73SAlex Deucher WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl); 43949e02b73SAlex Deucher 44049e02b73SAlex Deucher /* set pcie lanes */ 44149e02b73SAlex Deucher if ((rdev->flags & RADEON_IS_PCIE) && 44249e02b73SAlex Deucher !(rdev->flags & RADEON_IS_IGP) && 443798bcf73SAlex Deucher rdev->asic->pm.set_pcie_lanes && 44449e02b73SAlex Deucher (ps->pcie_lanes != 44549e02b73SAlex Deucher rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) { 44649e02b73SAlex Deucher radeon_set_pcie_lanes(rdev, 44749e02b73SAlex Deucher ps->pcie_lanes); 448d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes); 44949e02b73SAlex Deucher } 45049e02b73SAlex Deucher } 45149e02b73SAlex Deucher 45248ef779fSAlex Deucher /** 45348ef779fSAlex Deucher * r100_pm_prepare - pre-power state change callback. 45448ef779fSAlex Deucher * 45548ef779fSAlex Deucher * @rdev: radeon_device pointer 45648ef779fSAlex Deucher * 45748ef779fSAlex Deucher * Prepare for a power state change (r1xx-r4xx). 45848ef779fSAlex Deucher */ 45949e02b73SAlex Deucher void r100_pm_prepare(struct radeon_device *rdev) 46049e02b73SAlex Deucher { 46149e02b73SAlex Deucher struct drm_device *ddev = rdev->ddev; 46249e02b73SAlex Deucher struct drm_crtc *crtc; 46349e02b73SAlex Deucher struct radeon_crtc *radeon_crtc; 46449e02b73SAlex Deucher u32 tmp; 46549e02b73SAlex Deucher 46649e02b73SAlex Deucher /* disable any active CRTCs */ 46749e02b73SAlex Deucher list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { 46849e02b73SAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 46949e02b73SAlex Deucher if (radeon_crtc->enabled) { 47049e02b73SAlex Deucher if (radeon_crtc->crtc_id) { 47149e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC2_GEN_CNTL); 47249e02b73SAlex Deucher tmp |= RADEON_CRTC2_DISP_REQ_EN_B; 47349e02b73SAlex Deucher WREG32(RADEON_CRTC2_GEN_CNTL, tmp); 47449e02b73SAlex Deucher } else { 47549e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC_GEN_CNTL); 47649e02b73SAlex Deucher tmp |= RADEON_CRTC_DISP_REQ_EN_B; 47749e02b73SAlex Deucher WREG32(RADEON_CRTC_GEN_CNTL, tmp); 47849e02b73SAlex Deucher } 47949e02b73SAlex Deucher } 48049e02b73SAlex Deucher } 48149e02b73SAlex Deucher } 48249e02b73SAlex Deucher 48348ef779fSAlex Deucher /** 48448ef779fSAlex Deucher * r100_pm_finish - post-power state change callback. 48548ef779fSAlex Deucher * 48648ef779fSAlex Deucher * @rdev: radeon_device pointer 48748ef779fSAlex Deucher * 48848ef779fSAlex Deucher * Clean up after a power state change (r1xx-r4xx). 48948ef779fSAlex Deucher */ 49049e02b73SAlex Deucher void r100_pm_finish(struct radeon_device *rdev) 49149e02b73SAlex Deucher { 49249e02b73SAlex Deucher struct drm_device *ddev = rdev->ddev; 49349e02b73SAlex Deucher struct drm_crtc *crtc; 49449e02b73SAlex Deucher struct radeon_crtc *radeon_crtc; 49549e02b73SAlex Deucher u32 tmp; 49649e02b73SAlex Deucher 49749e02b73SAlex Deucher /* enable any active CRTCs */ 49849e02b73SAlex Deucher list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { 49949e02b73SAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 50049e02b73SAlex Deucher if (radeon_crtc->enabled) { 50149e02b73SAlex Deucher if (radeon_crtc->crtc_id) { 50249e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC2_GEN_CNTL); 50349e02b73SAlex Deucher tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B; 50449e02b73SAlex Deucher WREG32(RADEON_CRTC2_GEN_CNTL, tmp); 50549e02b73SAlex Deucher } else { 50649e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC_GEN_CNTL); 50749e02b73SAlex Deucher tmp &= ~RADEON_CRTC_DISP_REQ_EN_B; 50849e02b73SAlex Deucher WREG32(RADEON_CRTC_GEN_CNTL, tmp); 50949e02b73SAlex Deucher } 51049e02b73SAlex Deucher } 51149e02b73SAlex Deucher } 51249e02b73SAlex Deucher } 51349e02b73SAlex Deucher 51448ef779fSAlex Deucher /** 51548ef779fSAlex Deucher * r100_gui_idle - gui idle callback. 51648ef779fSAlex Deucher * 51748ef779fSAlex Deucher * @rdev: radeon_device pointer 51848ef779fSAlex Deucher * 51948ef779fSAlex Deucher * Check of the GUI (2D/3D engines) are idle (r1xx-r5xx). 52048ef779fSAlex Deucher * Returns true if idle, false if not. 52148ef779fSAlex Deucher */ 522def9ba9cSAlex Deucher bool r100_gui_idle(struct radeon_device *rdev) 523def9ba9cSAlex Deucher { 524def9ba9cSAlex Deucher if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE) 525def9ba9cSAlex Deucher return false; 526def9ba9cSAlex Deucher else 527def9ba9cSAlex Deucher return true; 528def9ba9cSAlex Deucher } 529def9ba9cSAlex Deucher 53005a05c50SAlex Deucher /* hpd for digital panel detect/disconnect */ 53148ef779fSAlex Deucher /** 53248ef779fSAlex Deucher * r100_hpd_sense - hpd sense callback. 53348ef779fSAlex Deucher * 53448ef779fSAlex Deucher * @rdev: radeon_device pointer 53548ef779fSAlex Deucher * @hpd: hpd (hotplug detect) pin 53648ef779fSAlex Deucher * 53748ef779fSAlex Deucher * Checks if a digital monitor is connected (r1xx-r4xx). 53848ef779fSAlex Deucher * Returns true if connected, false if not connected. 53948ef779fSAlex Deucher */ 54005a05c50SAlex Deucher bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd) 54105a05c50SAlex Deucher { 54205a05c50SAlex Deucher bool connected = false; 54305a05c50SAlex Deucher 54405a05c50SAlex Deucher switch (hpd) { 54505a05c50SAlex Deucher case RADEON_HPD_1: 54605a05c50SAlex Deucher if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE) 54705a05c50SAlex Deucher connected = true; 54805a05c50SAlex Deucher break; 54905a05c50SAlex Deucher case RADEON_HPD_2: 55005a05c50SAlex Deucher if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE) 55105a05c50SAlex Deucher connected = true; 55205a05c50SAlex Deucher break; 55305a05c50SAlex Deucher default: 55405a05c50SAlex Deucher break; 55505a05c50SAlex Deucher } 55605a05c50SAlex Deucher return connected; 55705a05c50SAlex Deucher } 55805a05c50SAlex Deucher 55948ef779fSAlex Deucher /** 56048ef779fSAlex Deucher * r100_hpd_set_polarity - hpd set polarity callback. 56148ef779fSAlex Deucher * 56248ef779fSAlex Deucher * @rdev: radeon_device pointer 56348ef779fSAlex Deucher * @hpd: hpd (hotplug detect) pin 56448ef779fSAlex Deucher * 56548ef779fSAlex Deucher * Set the polarity of the hpd pin (r1xx-r4xx). 56648ef779fSAlex Deucher */ 56705a05c50SAlex Deucher void r100_hpd_set_polarity(struct radeon_device *rdev, 56805a05c50SAlex Deucher enum radeon_hpd_id hpd) 56905a05c50SAlex Deucher { 57005a05c50SAlex Deucher u32 tmp; 57105a05c50SAlex Deucher bool connected = r100_hpd_sense(rdev, hpd); 57205a05c50SAlex Deucher 57305a05c50SAlex Deucher switch (hpd) { 57405a05c50SAlex Deucher case RADEON_HPD_1: 57505a05c50SAlex Deucher tmp = RREG32(RADEON_FP_GEN_CNTL); 57605a05c50SAlex Deucher if (connected) 57705a05c50SAlex Deucher tmp &= ~RADEON_FP_DETECT_INT_POL; 57805a05c50SAlex Deucher else 57905a05c50SAlex Deucher tmp |= RADEON_FP_DETECT_INT_POL; 58005a05c50SAlex Deucher WREG32(RADEON_FP_GEN_CNTL, tmp); 58105a05c50SAlex Deucher break; 58205a05c50SAlex Deucher case RADEON_HPD_2: 58305a05c50SAlex Deucher tmp = RREG32(RADEON_FP2_GEN_CNTL); 58405a05c50SAlex Deucher if (connected) 58505a05c50SAlex Deucher tmp &= ~RADEON_FP2_DETECT_INT_POL; 58605a05c50SAlex Deucher else 58705a05c50SAlex Deucher tmp |= RADEON_FP2_DETECT_INT_POL; 58805a05c50SAlex Deucher WREG32(RADEON_FP2_GEN_CNTL, tmp); 58905a05c50SAlex Deucher break; 59005a05c50SAlex Deucher default: 59105a05c50SAlex Deucher break; 59205a05c50SAlex Deucher } 59305a05c50SAlex Deucher } 59405a05c50SAlex Deucher 59548ef779fSAlex Deucher /** 59648ef779fSAlex Deucher * r100_hpd_init - hpd setup callback. 59748ef779fSAlex Deucher * 59848ef779fSAlex Deucher * @rdev: radeon_device pointer 59948ef779fSAlex Deucher * 60048ef779fSAlex Deucher * Setup the hpd pins used by the card (r1xx-r4xx). 60148ef779fSAlex Deucher * Set the polarity, and enable the hpd interrupts. 60248ef779fSAlex Deucher */ 60305a05c50SAlex Deucher void r100_hpd_init(struct radeon_device *rdev) 60405a05c50SAlex Deucher { 60505a05c50SAlex Deucher struct drm_device *dev = rdev->ddev; 60605a05c50SAlex Deucher struct drm_connector *connector; 607fb98257aSChristian Koenig unsigned enable = 0; 60805a05c50SAlex Deucher 60905a05c50SAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 61005a05c50SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector); 611fb98257aSChristian Koenig enable |= 1 << radeon_connector->hpd.hpd; 61264912e99SAlex Deucher radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd); 61305a05c50SAlex Deucher } 614fb98257aSChristian Koenig radeon_irq_kms_enable_hpd(rdev, enable); 61505a05c50SAlex Deucher } 61605a05c50SAlex Deucher 61748ef779fSAlex Deucher /** 61848ef779fSAlex Deucher * r100_hpd_fini - hpd tear down callback. 61948ef779fSAlex Deucher * 62048ef779fSAlex Deucher * @rdev: radeon_device pointer 62148ef779fSAlex Deucher * 62248ef779fSAlex Deucher * Tear down the hpd pins used by the card (r1xx-r4xx). 62348ef779fSAlex Deucher * Disable the hpd interrupts. 62448ef779fSAlex Deucher */ 62505a05c50SAlex Deucher void r100_hpd_fini(struct radeon_device *rdev) 62605a05c50SAlex Deucher { 62705a05c50SAlex Deucher struct drm_device *dev = rdev->ddev; 62805a05c50SAlex Deucher struct drm_connector *connector; 629fb98257aSChristian Koenig unsigned disable = 0; 63005a05c50SAlex Deucher 63105a05c50SAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 63205a05c50SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector); 633fb98257aSChristian Koenig disable |= 1 << radeon_connector->hpd.hpd; 63405a05c50SAlex Deucher } 635fb98257aSChristian Koenig radeon_irq_kms_disable_hpd(rdev, disable); 63605a05c50SAlex Deucher } 63705a05c50SAlex Deucher 638771fe6b9SJerome Glisse /* 639771fe6b9SJerome Glisse * PCI GART 640771fe6b9SJerome Glisse */ 641771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev) 642771fe6b9SJerome Glisse { 643771fe6b9SJerome Glisse /* TODO: can we do somethings here ? */ 644771fe6b9SJerome Glisse /* It seems hw only cache one entry so we should discard this 645771fe6b9SJerome Glisse * entry otherwise if first GPU GART read hit this entry it 646771fe6b9SJerome Glisse * could end up in wrong address. */ 647771fe6b9SJerome Glisse } 648771fe6b9SJerome Glisse 6494aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev) 6504aac0473SJerome Glisse { 6514aac0473SJerome Glisse int r; 6524aac0473SJerome Glisse 653c9a1be96SJerome Glisse if (rdev->gart.ptr) { 654fce7d61bSJoe Perches WARN(1, "R100 PCI GART already initialized\n"); 6554aac0473SJerome Glisse return 0; 6564aac0473SJerome Glisse } 6574aac0473SJerome Glisse /* Initialize common gart structure */ 6584aac0473SJerome Glisse r = radeon_gart_init(rdev); 6594aac0473SJerome Glisse if (r) 6604aac0473SJerome Glisse return r; 6614aac0473SJerome Glisse rdev->gart.table_size = rdev->gart.num_gpu_pages * 4; 662c5b3b850SAlex Deucher rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush; 663c5b3b850SAlex Deucher rdev->asic->gart.set_page = &r100_pci_gart_set_page; 6644aac0473SJerome Glisse return radeon_gart_table_ram_alloc(rdev); 6654aac0473SJerome Glisse } 6664aac0473SJerome Glisse 667771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev) 668771fe6b9SJerome Glisse { 669771fe6b9SJerome Glisse uint32_t tmp; 670771fe6b9SJerome Glisse 67182568565SDave Airlie radeon_gart_restore(rdev); 672771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 673771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 674771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 675771fe6b9SJerome Glisse /* set address range for PCI address translate */ 676d594e46aSJerome Glisse WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start); 677d594e46aSJerome Glisse WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end); 678771fe6b9SJerome Glisse /* set PCI GART page-table base address */ 679771fe6b9SJerome Glisse WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr); 680771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN; 681771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 682771fe6b9SJerome Glisse r100_pci_gart_tlb_flush(rdev); 68343caf451SMichel Dänzer DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n", 684fcf4de5aSTormod Volden (unsigned)(rdev->mc.gtt_size >> 20), 685fcf4de5aSTormod Volden (unsigned long long)rdev->gart.table_addr); 686771fe6b9SJerome Glisse rdev->gart.ready = true; 687771fe6b9SJerome Glisse return 0; 688771fe6b9SJerome Glisse } 689771fe6b9SJerome Glisse 690771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev) 691771fe6b9SJerome Glisse { 692771fe6b9SJerome Glisse uint32_t tmp; 693771fe6b9SJerome Glisse 694771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 695771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 696771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN); 697771fe6b9SJerome Glisse WREG32(RADEON_AIC_LO_ADDR, 0); 698771fe6b9SJerome Glisse WREG32(RADEON_AIC_HI_ADDR, 0); 699771fe6b9SJerome Glisse } 700771fe6b9SJerome Glisse 701771fe6b9SJerome Glisse int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr) 702771fe6b9SJerome Glisse { 703c9a1be96SJerome Glisse u32 *gtt = rdev->gart.ptr; 704c9a1be96SJerome Glisse 705771fe6b9SJerome Glisse if (i < 0 || i > rdev->gart.num_gpu_pages) { 706771fe6b9SJerome Glisse return -EINVAL; 707771fe6b9SJerome Glisse } 708c9a1be96SJerome Glisse gtt[i] = cpu_to_le32(lower_32_bits(addr)); 709771fe6b9SJerome Glisse return 0; 710771fe6b9SJerome Glisse } 711771fe6b9SJerome Glisse 7124aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev) 713771fe6b9SJerome Glisse { 714f9274562SJerome Glisse radeon_gart_fini(rdev); 715771fe6b9SJerome Glisse r100_pci_gart_disable(rdev); 7164aac0473SJerome Glisse radeon_gart_table_ram_free(rdev); 717771fe6b9SJerome Glisse } 718771fe6b9SJerome Glisse 7197ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev) 7207ed220d7SMichel Dänzer { 7217ed220d7SMichel Dänzer uint32_t tmp = 0; 7227ed220d7SMichel Dänzer 723003e69f9SJerome Glisse if (!rdev->irq.installed) { 724fce7d61bSJoe Perches WARN(1, "Can't enable IRQ/MSI because no handler is installed\n"); 725003e69f9SJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 726003e69f9SJerome Glisse return -EINVAL; 727003e69f9SJerome Glisse } 728736fc37fSChristian Koenig if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) { 7297ed220d7SMichel Dänzer tmp |= RADEON_SW_INT_ENABLE; 7307ed220d7SMichel Dänzer } 7316f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[0] || 732736fc37fSChristian Koenig atomic_read(&rdev->irq.pflip[0])) { 7337ed220d7SMichel Dänzer tmp |= RADEON_CRTC_VBLANK_MASK; 7347ed220d7SMichel Dänzer } 7356f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[1] || 736736fc37fSChristian Koenig atomic_read(&rdev->irq.pflip[1])) { 7377ed220d7SMichel Dänzer tmp |= RADEON_CRTC2_VBLANK_MASK; 7387ed220d7SMichel Dänzer } 73905a05c50SAlex Deucher if (rdev->irq.hpd[0]) { 74005a05c50SAlex Deucher tmp |= RADEON_FP_DETECT_MASK; 74105a05c50SAlex Deucher } 74205a05c50SAlex Deucher if (rdev->irq.hpd[1]) { 74305a05c50SAlex Deucher tmp |= RADEON_FP2_DETECT_MASK; 74405a05c50SAlex Deucher } 7457ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_CNTL, tmp); 7467ed220d7SMichel Dänzer return 0; 7477ed220d7SMichel Dänzer } 7487ed220d7SMichel Dänzer 7499f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev) 7509f022ddfSJerome Glisse { 7519f022ddfSJerome Glisse u32 tmp; 7529f022ddfSJerome Glisse 7539f022ddfSJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 7549f022ddfSJerome Glisse /* Wait and acknowledge irq */ 7559f022ddfSJerome Glisse mdelay(1); 7569f022ddfSJerome Glisse tmp = RREG32(R_000044_GEN_INT_STATUS); 7579f022ddfSJerome Glisse WREG32(R_000044_GEN_INT_STATUS, tmp); 7589f022ddfSJerome Glisse } 7599f022ddfSJerome Glisse 760cbdd4501SAndi Kleen static uint32_t r100_irq_ack(struct radeon_device *rdev) 7617ed220d7SMichel Dänzer { 7627ed220d7SMichel Dänzer uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS); 76305a05c50SAlex Deucher uint32_t irq_mask = RADEON_SW_INT_TEST | 76405a05c50SAlex Deucher RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT | 76505a05c50SAlex Deucher RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT; 7667ed220d7SMichel Dänzer 7677ed220d7SMichel Dänzer if (irqs) { 7687ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_STATUS, irqs); 7697ed220d7SMichel Dänzer } 7707ed220d7SMichel Dänzer return irqs & irq_mask; 7717ed220d7SMichel Dänzer } 7727ed220d7SMichel Dänzer 7737ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev) 7747ed220d7SMichel Dänzer { 7753e5cb98dSAlex Deucher uint32_t status, msi_rearm; 776d4877cf2SAlex Deucher bool queue_hotplug = false; 7777ed220d7SMichel Dänzer 7787ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 7797ed220d7SMichel Dänzer if (!status) { 7807ed220d7SMichel Dänzer return IRQ_NONE; 7817ed220d7SMichel Dänzer } 782a513c184SJerome Glisse if (rdev->shutdown) { 783a513c184SJerome Glisse return IRQ_NONE; 784a513c184SJerome Glisse } 7857ed220d7SMichel Dänzer while (status) { 7867ed220d7SMichel Dänzer /* SW interrupt */ 7877ed220d7SMichel Dänzer if (status & RADEON_SW_INT_TEST) { 7887465280cSAlex Deucher radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX); 7897ed220d7SMichel Dänzer } 7907ed220d7SMichel Dänzer /* Vertical blank interrupts */ 7917ed220d7SMichel Dänzer if (status & RADEON_CRTC_VBLANK_STAT) { 7926f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[0]) { 7937ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 0); 794839461d3SRafał Miłecki rdev->pm.vblank_sync = true; 79573a6d3fcSRafał Miłecki wake_up(&rdev->irq.vblank_queue); 7967ed220d7SMichel Dänzer } 797736fc37fSChristian Koenig if (atomic_read(&rdev->irq.pflip[0])) 7983e4ea742SMario Kleiner radeon_crtc_handle_flip(rdev, 0); 7996f34be50SAlex Deucher } 8007ed220d7SMichel Dänzer if (status & RADEON_CRTC2_VBLANK_STAT) { 8016f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[1]) { 8027ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 1); 803839461d3SRafał Miłecki rdev->pm.vblank_sync = true; 80473a6d3fcSRafał Miłecki wake_up(&rdev->irq.vblank_queue); 8057ed220d7SMichel Dänzer } 806736fc37fSChristian Koenig if (atomic_read(&rdev->irq.pflip[1])) 8073e4ea742SMario Kleiner radeon_crtc_handle_flip(rdev, 1); 8086f34be50SAlex Deucher } 80905a05c50SAlex Deucher if (status & RADEON_FP_DETECT_STAT) { 810d4877cf2SAlex Deucher queue_hotplug = true; 811d4877cf2SAlex Deucher DRM_DEBUG("HPD1\n"); 81205a05c50SAlex Deucher } 81305a05c50SAlex Deucher if (status & RADEON_FP2_DETECT_STAT) { 814d4877cf2SAlex Deucher queue_hotplug = true; 815d4877cf2SAlex Deucher DRM_DEBUG("HPD2\n"); 81605a05c50SAlex Deucher } 8177ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 8187ed220d7SMichel Dänzer } 819d4877cf2SAlex Deucher if (queue_hotplug) 82032c87fcaSTejun Heo schedule_work(&rdev->hotplug_work); 8213e5cb98dSAlex Deucher if (rdev->msi_enabled) { 8223e5cb98dSAlex Deucher switch (rdev->family) { 8233e5cb98dSAlex Deucher case CHIP_RS400: 8243e5cb98dSAlex Deucher case CHIP_RS480: 8253e5cb98dSAlex Deucher msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM; 8263e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm); 8273e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM); 8283e5cb98dSAlex Deucher break; 8293e5cb98dSAlex Deucher default: 830b7f5b7deSAlex Deucher WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN); 8313e5cb98dSAlex Deucher break; 8323e5cb98dSAlex Deucher } 8333e5cb98dSAlex Deucher } 8347ed220d7SMichel Dänzer return IRQ_HANDLED; 8357ed220d7SMichel Dänzer } 8367ed220d7SMichel Dänzer 8377ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc) 8387ed220d7SMichel Dänzer { 8397ed220d7SMichel Dänzer if (crtc == 0) 8407ed220d7SMichel Dänzer return RREG32(RADEON_CRTC_CRNT_FRAME); 8417ed220d7SMichel Dänzer else 8427ed220d7SMichel Dänzer return RREG32(RADEON_CRTC2_CRNT_FRAME); 8437ed220d7SMichel Dänzer } 8447ed220d7SMichel Dänzer 8459e5b2af7SPauli Nieminen /* Who ever call radeon_fence_emit should call ring_lock and ask 8469e5b2af7SPauli Nieminen * for enough space (today caller are ib schedule and buffer move) */ 847771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev, 848771fe6b9SJerome Glisse struct radeon_fence *fence) 849771fe6b9SJerome Glisse { 850e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[fence->ring]; 8517b1f2485SChristian König 8529e5b2af7SPauli Nieminen /* We have to make sure that caches are flushed before 8539e5b2af7SPauli Nieminen * CPU might read something from VRAM. */ 854e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); 855e32eb50dSChristian König radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL); 856e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); 857e32eb50dSChristian König radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL); 858771fe6b9SJerome Glisse /* Wait until IDLE & CLEAN */ 859e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0)); 860e32eb50dSChristian König radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN); 861e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0)); 862e32eb50dSChristian König radeon_ring_write(ring, rdev->config.r100.hdp_cntl | 863cafe6609SJerome Glisse RADEON_HDP_READ_BUFFER_INVALIDATE); 864e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0)); 865e32eb50dSChristian König radeon_ring_write(ring, rdev->config.r100.hdp_cntl); 866771fe6b9SJerome Glisse /* Emit fence sequence & fire IRQ */ 867e32eb50dSChristian König radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0)); 868e32eb50dSChristian König radeon_ring_write(ring, fence->seq); 869e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0)); 870e32eb50dSChristian König radeon_ring_write(ring, RADEON_SW_INT_FIRE); 871771fe6b9SJerome Glisse } 872771fe6b9SJerome Glisse 87315d3332fSChristian König void r100_semaphore_ring_emit(struct radeon_device *rdev, 874e32eb50dSChristian König struct radeon_ring *ring, 87515d3332fSChristian König struct radeon_semaphore *semaphore, 8767b1f2485SChristian König bool emit_wait) 87715d3332fSChristian König { 87815d3332fSChristian König /* Unused on older asics, since we don't have semaphores or multiple rings */ 87915d3332fSChristian König BUG(); 88015d3332fSChristian König } 88115d3332fSChristian König 882771fe6b9SJerome Glisse int r100_copy_blit(struct radeon_device *rdev, 883771fe6b9SJerome Glisse uint64_t src_offset, 884771fe6b9SJerome Glisse uint64_t dst_offset, 885003cefe0SAlex Deucher unsigned num_gpu_pages, 886876dc9f3SChristian König struct radeon_fence **fence) 887771fe6b9SJerome Glisse { 888e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 889771fe6b9SJerome Glisse uint32_t cur_pages; 890003cefe0SAlex Deucher uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE; 891771fe6b9SJerome Glisse uint32_t pitch; 892771fe6b9SJerome Glisse uint32_t stride_pixels; 893771fe6b9SJerome Glisse unsigned ndw; 894771fe6b9SJerome Glisse int num_loops; 895771fe6b9SJerome Glisse int r = 0; 896771fe6b9SJerome Glisse 897771fe6b9SJerome Glisse /* radeon limited to 16k stride */ 898771fe6b9SJerome Glisse stride_bytes &= 0x3fff; 899771fe6b9SJerome Glisse /* radeon pitch is /64 */ 900771fe6b9SJerome Glisse pitch = stride_bytes / 64; 901771fe6b9SJerome Glisse stride_pixels = stride_bytes / 4; 902003cefe0SAlex Deucher num_loops = DIV_ROUND_UP(num_gpu_pages, 8191); 903771fe6b9SJerome Glisse 904771fe6b9SJerome Glisse /* Ask for enough room for blit + flush + fence */ 905771fe6b9SJerome Glisse ndw = 64 + (10 * num_loops); 906e32eb50dSChristian König r = radeon_ring_lock(rdev, ring, ndw); 907771fe6b9SJerome Glisse if (r) { 908771fe6b9SJerome Glisse DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw); 909771fe6b9SJerome Glisse return -EINVAL; 910771fe6b9SJerome Glisse } 911003cefe0SAlex Deucher while (num_gpu_pages > 0) { 912003cefe0SAlex Deucher cur_pages = num_gpu_pages; 913771fe6b9SJerome Glisse if (cur_pages > 8191) { 914771fe6b9SJerome Glisse cur_pages = 8191; 915771fe6b9SJerome Glisse } 916003cefe0SAlex Deucher num_gpu_pages -= cur_pages; 917771fe6b9SJerome Glisse 918771fe6b9SJerome Glisse /* pages are in Y direction - height 919771fe6b9SJerome Glisse page width in X direction - width */ 920e32eb50dSChristian König radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8)); 921e32eb50dSChristian König radeon_ring_write(ring, 922771fe6b9SJerome Glisse RADEON_GMC_SRC_PITCH_OFFSET_CNTL | 923771fe6b9SJerome Glisse RADEON_GMC_DST_PITCH_OFFSET_CNTL | 924771fe6b9SJerome Glisse RADEON_GMC_SRC_CLIPPING | 925771fe6b9SJerome Glisse RADEON_GMC_DST_CLIPPING | 926771fe6b9SJerome Glisse RADEON_GMC_BRUSH_NONE | 927771fe6b9SJerome Glisse (RADEON_COLOR_FORMAT_ARGB8888 << 8) | 928771fe6b9SJerome Glisse RADEON_GMC_SRC_DATATYPE_COLOR | 929771fe6b9SJerome Glisse RADEON_ROP3_S | 930771fe6b9SJerome Glisse RADEON_DP_SRC_SOURCE_MEMORY | 931771fe6b9SJerome Glisse RADEON_GMC_CLR_CMP_CNTL_DIS | 932771fe6b9SJerome Glisse RADEON_GMC_WR_MSK_DIS); 933e32eb50dSChristian König radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10)); 934e32eb50dSChristian König radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10)); 935e32eb50dSChristian König radeon_ring_write(ring, (0x1fff) | (0x1fff << 16)); 936e32eb50dSChristian König radeon_ring_write(ring, 0); 937e32eb50dSChristian König radeon_ring_write(ring, (0x1fff) | (0x1fff << 16)); 938e32eb50dSChristian König radeon_ring_write(ring, num_gpu_pages); 939e32eb50dSChristian König radeon_ring_write(ring, num_gpu_pages); 940e32eb50dSChristian König radeon_ring_write(ring, cur_pages | (stride_pixels << 16)); 941771fe6b9SJerome Glisse } 942e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0)); 943e32eb50dSChristian König radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL); 944e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0)); 945e32eb50dSChristian König radeon_ring_write(ring, 946771fe6b9SJerome Glisse RADEON_WAIT_2D_IDLECLEAN | 947771fe6b9SJerome Glisse RADEON_WAIT_HOST_IDLECLEAN | 948771fe6b9SJerome Glisse RADEON_WAIT_DMA_GUI_IDLE); 949771fe6b9SJerome Glisse if (fence) { 950876dc9f3SChristian König r = radeon_fence_emit(rdev, fence, RADEON_RING_TYPE_GFX_INDEX); 951771fe6b9SJerome Glisse } 952e32eb50dSChristian König radeon_ring_unlock_commit(rdev, ring); 953771fe6b9SJerome Glisse return r; 954771fe6b9SJerome Glisse } 955771fe6b9SJerome Glisse 95645600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev) 95745600232SJerome Glisse { 95845600232SJerome Glisse unsigned i; 95945600232SJerome Glisse u32 tmp; 96045600232SJerome Glisse 96145600232SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 96245600232SJerome Glisse tmp = RREG32(R_000E40_RBBM_STATUS); 96345600232SJerome Glisse if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) { 96445600232SJerome Glisse return 0; 96545600232SJerome Glisse } 96645600232SJerome Glisse udelay(1); 96745600232SJerome Glisse } 96845600232SJerome Glisse return -1; 96945600232SJerome Glisse } 97045600232SJerome Glisse 971f712812eSAlex Deucher void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring) 972771fe6b9SJerome Glisse { 973771fe6b9SJerome Glisse int r; 974771fe6b9SJerome Glisse 975e32eb50dSChristian König r = radeon_ring_lock(rdev, ring, 2); 976771fe6b9SJerome Glisse if (r) { 977771fe6b9SJerome Glisse return; 978771fe6b9SJerome Glisse } 979e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0)); 980e32eb50dSChristian König radeon_ring_write(ring, 981771fe6b9SJerome Glisse RADEON_ISYNC_ANY2D_IDLE3D | 982771fe6b9SJerome Glisse RADEON_ISYNC_ANY3D_IDLE2D | 983771fe6b9SJerome Glisse RADEON_ISYNC_WAIT_IDLEGUI | 984771fe6b9SJerome Glisse RADEON_ISYNC_CPSCRATCH_IDLEGUI); 985e32eb50dSChristian König radeon_ring_unlock_commit(rdev, ring); 986771fe6b9SJerome Glisse } 987771fe6b9SJerome Glisse 98870967ab9SBen Hutchings 98970967ab9SBen Hutchings /* Load the microcode for the CP */ 99070967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev) 991771fe6b9SJerome Glisse { 99270967ab9SBen Hutchings struct platform_device *pdev; 99370967ab9SBen Hutchings const char *fw_name = NULL; 99470967ab9SBen Hutchings int err; 995771fe6b9SJerome Glisse 996d9fdaafbSDave Airlie DRM_DEBUG_KMS("\n"); 99770967ab9SBen Hutchings 99870967ab9SBen Hutchings pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0); 99970967ab9SBen Hutchings err = IS_ERR(pdev); 100070967ab9SBen Hutchings if (err) { 100170967ab9SBen Hutchings printk(KERN_ERR "radeon_cp: Failed to register firmware\n"); 100270967ab9SBen Hutchings return -EINVAL; 1003771fe6b9SJerome Glisse } 1004771fe6b9SJerome Glisse if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) || 1005771fe6b9SJerome Glisse (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) || 1006771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 1007771fe6b9SJerome Glisse DRM_INFO("Loading R100 Microcode\n"); 100870967ab9SBen Hutchings fw_name = FIRMWARE_R100; 1009771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R200) || 1010771fe6b9SJerome Glisse (rdev->family == CHIP_RV250) || 1011771fe6b9SJerome Glisse (rdev->family == CHIP_RV280) || 1012771fe6b9SJerome Glisse (rdev->family == CHIP_RS300)) { 1013771fe6b9SJerome Glisse DRM_INFO("Loading R200 Microcode\n"); 101470967ab9SBen Hutchings fw_name = FIRMWARE_R200; 1015771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R300) || 1016771fe6b9SJerome Glisse (rdev->family == CHIP_R350) || 1017771fe6b9SJerome Glisse (rdev->family == CHIP_RV350) || 1018771fe6b9SJerome Glisse (rdev->family == CHIP_RV380) || 1019771fe6b9SJerome Glisse (rdev->family == CHIP_RS400) || 1020771fe6b9SJerome Glisse (rdev->family == CHIP_RS480)) { 1021771fe6b9SJerome Glisse DRM_INFO("Loading R300 Microcode\n"); 102270967ab9SBen Hutchings fw_name = FIRMWARE_R300; 1023771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R420) || 1024771fe6b9SJerome Glisse (rdev->family == CHIP_R423) || 1025771fe6b9SJerome Glisse (rdev->family == CHIP_RV410)) { 1026771fe6b9SJerome Glisse DRM_INFO("Loading R400 Microcode\n"); 102770967ab9SBen Hutchings fw_name = FIRMWARE_R420; 1028771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RS690) || 1029771fe6b9SJerome Glisse (rdev->family == CHIP_RS740)) { 1030771fe6b9SJerome Glisse DRM_INFO("Loading RS690/RS740 Microcode\n"); 103170967ab9SBen Hutchings fw_name = FIRMWARE_RS690; 1032771fe6b9SJerome Glisse } else if (rdev->family == CHIP_RS600) { 1033771fe6b9SJerome Glisse DRM_INFO("Loading RS600 Microcode\n"); 103470967ab9SBen Hutchings fw_name = FIRMWARE_RS600; 1035771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RV515) || 1036771fe6b9SJerome Glisse (rdev->family == CHIP_R520) || 1037771fe6b9SJerome Glisse (rdev->family == CHIP_RV530) || 1038771fe6b9SJerome Glisse (rdev->family == CHIP_R580) || 1039771fe6b9SJerome Glisse (rdev->family == CHIP_RV560) || 1040771fe6b9SJerome Glisse (rdev->family == CHIP_RV570)) { 1041771fe6b9SJerome Glisse DRM_INFO("Loading R500 Microcode\n"); 104270967ab9SBen Hutchings fw_name = FIRMWARE_R520; 104370967ab9SBen Hutchings } 104470967ab9SBen Hutchings 10453ce0a23dSJerome Glisse err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev); 104670967ab9SBen Hutchings platform_device_unregister(pdev); 104770967ab9SBen Hutchings if (err) { 104870967ab9SBen Hutchings printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n", 104970967ab9SBen Hutchings fw_name); 10503ce0a23dSJerome Glisse } else if (rdev->me_fw->size % 8) { 105170967ab9SBen Hutchings printk(KERN_ERR 105270967ab9SBen Hutchings "radeon_cp: Bogus length %zu in firmware \"%s\"\n", 10533ce0a23dSJerome Glisse rdev->me_fw->size, fw_name); 105470967ab9SBen Hutchings err = -EINVAL; 10553ce0a23dSJerome Glisse release_firmware(rdev->me_fw); 10563ce0a23dSJerome Glisse rdev->me_fw = NULL; 105770967ab9SBen Hutchings } 105870967ab9SBen Hutchings return err; 105970967ab9SBen Hutchings } 1060d4550907SJerome Glisse 106170967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev) 106270967ab9SBen Hutchings { 106370967ab9SBen Hutchings const __be32 *fw_data; 106470967ab9SBen Hutchings int i, size; 106570967ab9SBen Hutchings 106670967ab9SBen Hutchings if (r100_gui_wait_for_idle(rdev)) { 106770967ab9SBen Hutchings printk(KERN_WARNING "Failed to wait GUI idle while " 106870967ab9SBen Hutchings "programming pipes. Bad things might happen.\n"); 106970967ab9SBen Hutchings } 107070967ab9SBen Hutchings 10713ce0a23dSJerome Glisse if (rdev->me_fw) { 10723ce0a23dSJerome Glisse size = rdev->me_fw->size / 4; 10733ce0a23dSJerome Glisse fw_data = (const __be32 *)&rdev->me_fw->data[0]; 107470967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_ADDR, 0); 107570967ab9SBen Hutchings for (i = 0; i < size; i += 2) { 107670967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAH, 107770967ab9SBen Hutchings be32_to_cpup(&fw_data[i])); 107870967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAL, 107970967ab9SBen Hutchings be32_to_cpup(&fw_data[i + 1])); 1080771fe6b9SJerome Glisse } 1081771fe6b9SJerome Glisse } 1082771fe6b9SJerome Glisse } 1083771fe6b9SJerome Glisse 1084771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size) 1085771fe6b9SJerome Glisse { 1086e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 1087771fe6b9SJerome Glisse unsigned rb_bufsz; 1088771fe6b9SJerome Glisse unsigned rb_blksz; 1089771fe6b9SJerome Glisse unsigned max_fetch; 1090771fe6b9SJerome Glisse unsigned pre_write_timer; 1091771fe6b9SJerome Glisse unsigned pre_write_limit; 1092771fe6b9SJerome Glisse unsigned indirect2_start; 1093771fe6b9SJerome Glisse unsigned indirect1_start; 1094771fe6b9SJerome Glisse uint32_t tmp; 1095771fe6b9SJerome Glisse int r; 1096771fe6b9SJerome Glisse 1097771fe6b9SJerome Glisse if (r100_debugfs_cp_init(rdev)) { 1098771fe6b9SJerome Glisse DRM_ERROR("Failed to register debugfs file for CP !\n"); 1099771fe6b9SJerome Glisse } 11003ce0a23dSJerome Glisse if (!rdev->me_fw) { 110170967ab9SBen Hutchings r = r100_cp_init_microcode(rdev); 110270967ab9SBen Hutchings if (r) { 110370967ab9SBen Hutchings DRM_ERROR("Failed to load firmware!\n"); 110470967ab9SBen Hutchings return r; 110570967ab9SBen Hutchings } 110670967ab9SBen Hutchings } 110770967ab9SBen Hutchings 1108771fe6b9SJerome Glisse /* Align ring size */ 1109771fe6b9SJerome Glisse rb_bufsz = drm_order(ring_size / 8); 1110771fe6b9SJerome Glisse ring_size = (1 << (rb_bufsz + 1)) * 4; 1111771fe6b9SJerome Glisse r100_cp_load_microcode(rdev); 1112e32eb50dSChristian König r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET, 111378c5560aSAlex Deucher RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR, 111478c5560aSAlex Deucher 0, 0x7fffff, RADEON_CP_PACKET2); 1115771fe6b9SJerome Glisse if (r) { 1116771fe6b9SJerome Glisse return r; 1117771fe6b9SJerome Glisse } 1118771fe6b9SJerome Glisse /* Each time the cp read 1024 bytes (16 dword/quadword) update 1119771fe6b9SJerome Glisse * the rptr copy in system ram */ 1120771fe6b9SJerome Glisse rb_blksz = 9; 1121771fe6b9SJerome Glisse /* cp will read 128bytes at a time (4 dwords) */ 1122771fe6b9SJerome Glisse max_fetch = 1; 1123e32eb50dSChristian König ring->align_mask = 16 - 1; 1124771fe6b9SJerome Glisse /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */ 1125771fe6b9SJerome Glisse pre_write_timer = 64; 1126771fe6b9SJerome Glisse /* Force CP_RB_WPTR write if written more than one time before the 1127771fe6b9SJerome Glisse * delay expire 1128771fe6b9SJerome Glisse */ 1129771fe6b9SJerome Glisse pre_write_limit = 0; 1130771fe6b9SJerome Glisse /* Setup the cp cache like this (cache size is 96 dwords) : 1131771fe6b9SJerome Glisse * RING 0 to 15 1132771fe6b9SJerome Glisse * INDIRECT1 16 to 79 1133771fe6b9SJerome Glisse * INDIRECT2 80 to 95 1134771fe6b9SJerome Glisse * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 1135771fe6b9SJerome Glisse * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords)) 1136771fe6b9SJerome Glisse * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 1137771fe6b9SJerome Glisse * Idea being that most of the gpu cmd will be through indirect1 buffer 1138771fe6b9SJerome Glisse * so it gets the bigger cache. 1139771fe6b9SJerome Glisse */ 1140771fe6b9SJerome Glisse indirect2_start = 80; 1141771fe6b9SJerome Glisse indirect1_start = 16; 1142771fe6b9SJerome Glisse /* cp setup */ 1143771fe6b9SJerome Glisse WREG32(0x718, pre_write_timer | (pre_write_limit << 28)); 1144d6f28938SAlex Deucher tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) | 1145771fe6b9SJerome Glisse REG_SET(RADEON_RB_BLKSZ, rb_blksz) | 1146724c80e1SAlex Deucher REG_SET(RADEON_MAX_FETCH, max_fetch)); 1147d6f28938SAlex Deucher #ifdef __BIG_ENDIAN 1148d6f28938SAlex Deucher tmp |= RADEON_BUF_SWAP_32BIT; 1149d6f28938SAlex Deucher #endif 1150724c80e1SAlex Deucher WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE); 1151d6f28938SAlex Deucher 1152771fe6b9SJerome Glisse /* Set ring address */ 1153e32eb50dSChristian König DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr); 1154e32eb50dSChristian König WREG32(RADEON_CP_RB_BASE, ring->gpu_addr); 1155771fe6b9SJerome Glisse /* Force read & write ptr to 0 */ 1156724c80e1SAlex Deucher WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE); 1157771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 1158e32eb50dSChristian König ring->wptr = 0; 1159e32eb50dSChristian König WREG32(RADEON_CP_RB_WPTR, ring->wptr); 1160724c80e1SAlex Deucher 1161724c80e1SAlex Deucher /* set the wb address whether it's enabled or not */ 1162724c80e1SAlex Deucher WREG32(R_00070C_CP_RB_RPTR_ADDR, 1163724c80e1SAlex Deucher S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2)); 1164724c80e1SAlex Deucher WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET); 1165724c80e1SAlex Deucher 1166724c80e1SAlex Deucher if (rdev->wb.enabled) 1167724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0xff); 1168724c80e1SAlex Deucher else { 1169724c80e1SAlex Deucher tmp |= RADEON_RB_NO_UPDATE; 1170724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0); 1171724c80e1SAlex Deucher } 1172724c80e1SAlex Deucher 1173771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 1174771fe6b9SJerome Glisse udelay(10); 1175e32eb50dSChristian König ring->rptr = RREG32(RADEON_CP_RB_RPTR); 1176771fe6b9SJerome Glisse /* Set cp mode to bus mastering & enable cp*/ 1177771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 1178771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT2_START, indirect2_start) | 1179771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT1_START, indirect1_start)); 1180d75ee3beSAlex Deucher WREG32(RADEON_CP_RB_WPTR_DELAY, 0); 1181d75ee3beSAlex Deucher WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D); 1182771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM); 11832099810fSDave Airlie 11842099810fSDave Airlie /* at this point everything should be setup correctly to enable master */ 11852099810fSDave Airlie pci_set_master(rdev->pdev); 11862099810fSDave Airlie 1187f712812eSAlex Deucher radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]); 1188f712812eSAlex Deucher r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring); 1189771fe6b9SJerome Glisse if (r) { 1190771fe6b9SJerome Glisse DRM_ERROR("radeon: cp isn't working (%d).\n", r); 1191771fe6b9SJerome Glisse return r; 1192771fe6b9SJerome Glisse } 1193e32eb50dSChristian König ring->ready = true; 119453595338SDave Airlie radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size); 1195c7eff978SAlex Deucher 119616c58081SSimon Kitching if (!ring->rptr_save_reg /* not resuming from suspend */ 119716c58081SSimon Kitching && radeon_ring_supports_scratch_reg(rdev, ring)) { 1198c7eff978SAlex Deucher r = radeon_scratch_get(rdev, &ring->rptr_save_reg); 1199c7eff978SAlex Deucher if (r) { 1200c7eff978SAlex Deucher DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r); 1201c7eff978SAlex Deucher ring->rptr_save_reg = 0; 1202c7eff978SAlex Deucher } 1203c7eff978SAlex Deucher } 1204771fe6b9SJerome Glisse return 0; 1205771fe6b9SJerome Glisse } 1206771fe6b9SJerome Glisse 1207771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev) 1208771fe6b9SJerome Glisse { 120945600232SJerome Glisse if (r100_cp_wait_for_idle(rdev)) { 121045600232SJerome Glisse DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n"); 121145600232SJerome Glisse } 1212771fe6b9SJerome Glisse /* Disable ring */ 1213a18d7ea1SJerome Glisse r100_cp_disable(rdev); 1214c7eff978SAlex Deucher radeon_scratch_free(rdev, rdev->ring[RADEON_RING_TYPE_GFX_INDEX].rptr_save_reg); 1215e32eb50dSChristian König radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]); 1216771fe6b9SJerome Glisse DRM_INFO("radeon: cp finalized\n"); 1217771fe6b9SJerome Glisse } 1218771fe6b9SJerome Glisse 1219771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev) 1220771fe6b9SJerome Glisse { 1221771fe6b9SJerome Glisse /* Disable ring */ 122253595338SDave Airlie radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size); 1223e32eb50dSChristian König rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false; 1224771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 0); 1225771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 1226724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0); 1227771fe6b9SJerome Glisse if (r100_gui_wait_for_idle(rdev)) { 1228771fe6b9SJerome Glisse printk(KERN_WARNING "Failed to wait GUI idle while " 1229771fe6b9SJerome Glisse "programming pipes. Bad things might happen.\n"); 1230771fe6b9SJerome Glisse } 1231771fe6b9SJerome Glisse } 1232771fe6b9SJerome Glisse 1233771fe6b9SJerome Glisse /* 1234771fe6b9SJerome Glisse * CS functions 1235771fe6b9SJerome Glisse */ 12360242f74dSAlex Deucher int r100_reloc_pitch_offset(struct radeon_cs_parser *p, 12370242f74dSAlex Deucher struct radeon_cs_packet *pkt, 12380242f74dSAlex Deucher unsigned idx, 12390242f74dSAlex Deucher unsigned reg) 12400242f74dSAlex Deucher { 12410242f74dSAlex Deucher int r; 12420242f74dSAlex Deucher u32 tile_flags = 0; 12430242f74dSAlex Deucher u32 tmp; 12440242f74dSAlex Deucher struct radeon_cs_reloc *reloc; 12450242f74dSAlex Deucher u32 value; 12460242f74dSAlex Deucher 1247012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 12480242f74dSAlex Deucher if (r) { 12490242f74dSAlex Deucher DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 12500242f74dSAlex Deucher idx, reg); 1251c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 12520242f74dSAlex Deucher return r; 12530242f74dSAlex Deucher } 12540242f74dSAlex Deucher 12550242f74dSAlex Deucher value = radeon_get_ib_value(p, idx); 12560242f74dSAlex Deucher tmp = value & 0x003fffff; 12570242f74dSAlex Deucher tmp += (((u32)reloc->lobj.gpu_offset) >> 10); 12580242f74dSAlex Deucher 12590242f74dSAlex Deucher if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { 12600242f74dSAlex Deucher if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) 12610242f74dSAlex Deucher tile_flags |= RADEON_DST_TILE_MACRO; 12620242f74dSAlex Deucher if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) { 12630242f74dSAlex Deucher if (reg == RADEON_SRC_PITCH_OFFSET) { 12640242f74dSAlex Deucher DRM_ERROR("Cannot src blit from microtiled surface\n"); 1265c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 12660242f74dSAlex Deucher return -EINVAL; 12670242f74dSAlex Deucher } 12680242f74dSAlex Deucher tile_flags |= RADEON_DST_TILE_MICRO; 12690242f74dSAlex Deucher } 12700242f74dSAlex Deucher 12710242f74dSAlex Deucher tmp |= tile_flags; 12720242f74dSAlex Deucher p->ib.ptr[idx] = (value & 0x3fc00000) | tmp; 12730242f74dSAlex Deucher } else 12740242f74dSAlex Deucher p->ib.ptr[idx] = (value & 0xffc00000) | tmp; 12750242f74dSAlex Deucher return 0; 12760242f74dSAlex Deucher } 12770242f74dSAlex Deucher 12780242f74dSAlex Deucher int r100_packet3_load_vbpntr(struct radeon_cs_parser *p, 12790242f74dSAlex Deucher struct radeon_cs_packet *pkt, 12800242f74dSAlex Deucher int idx) 12810242f74dSAlex Deucher { 12820242f74dSAlex Deucher unsigned c, i; 12830242f74dSAlex Deucher struct radeon_cs_reloc *reloc; 12840242f74dSAlex Deucher struct r100_cs_track *track; 12850242f74dSAlex Deucher int r = 0; 12860242f74dSAlex Deucher volatile uint32_t *ib; 12870242f74dSAlex Deucher u32 idx_value; 12880242f74dSAlex Deucher 12890242f74dSAlex Deucher ib = p->ib.ptr; 12900242f74dSAlex Deucher track = (struct r100_cs_track *)p->track; 12910242f74dSAlex Deucher c = radeon_get_ib_value(p, idx++) & 0x1F; 12920242f74dSAlex Deucher if (c > 16) { 12930242f74dSAlex Deucher DRM_ERROR("Only 16 vertex buffers are allowed %d\n", 12940242f74dSAlex Deucher pkt->opcode); 1295c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 12960242f74dSAlex Deucher return -EINVAL; 12970242f74dSAlex Deucher } 12980242f74dSAlex Deucher track->num_arrays = c; 12990242f74dSAlex Deucher for (i = 0; i < (c - 1); i+=2, idx+=3) { 1300012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 13010242f74dSAlex Deucher if (r) { 13020242f74dSAlex Deucher DRM_ERROR("No reloc for packet3 %d\n", 13030242f74dSAlex Deucher pkt->opcode); 1304c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 13050242f74dSAlex Deucher return r; 13060242f74dSAlex Deucher } 13070242f74dSAlex Deucher idx_value = radeon_get_ib_value(p, idx); 13080242f74dSAlex Deucher ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset); 13090242f74dSAlex Deucher 13100242f74dSAlex Deucher track->arrays[i + 0].esize = idx_value >> 8; 13110242f74dSAlex Deucher track->arrays[i + 0].robj = reloc->robj; 13120242f74dSAlex Deucher track->arrays[i + 0].esize &= 0x7F; 1313012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 13140242f74dSAlex Deucher if (r) { 13150242f74dSAlex Deucher DRM_ERROR("No reloc for packet3 %d\n", 13160242f74dSAlex Deucher pkt->opcode); 1317c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 13180242f74dSAlex Deucher return r; 13190242f74dSAlex Deucher } 13200242f74dSAlex Deucher ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset); 13210242f74dSAlex Deucher track->arrays[i + 1].robj = reloc->robj; 13220242f74dSAlex Deucher track->arrays[i + 1].esize = idx_value >> 24; 13230242f74dSAlex Deucher track->arrays[i + 1].esize &= 0x7F; 13240242f74dSAlex Deucher } 13250242f74dSAlex Deucher if (c & 1) { 1326012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 13270242f74dSAlex Deucher if (r) { 13280242f74dSAlex Deucher DRM_ERROR("No reloc for packet3 %d\n", 13290242f74dSAlex Deucher pkt->opcode); 1330c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 13310242f74dSAlex Deucher return r; 13320242f74dSAlex Deucher } 13330242f74dSAlex Deucher idx_value = radeon_get_ib_value(p, idx); 13340242f74dSAlex Deucher ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset); 13350242f74dSAlex Deucher track->arrays[i + 0].robj = reloc->robj; 13360242f74dSAlex Deucher track->arrays[i + 0].esize = idx_value >> 8; 13370242f74dSAlex Deucher track->arrays[i + 0].esize &= 0x7F; 13380242f74dSAlex Deucher } 13390242f74dSAlex Deucher return r; 13400242f74dSAlex Deucher } 13410242f74dSAlex Deucher 1342771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p, 1343771fe6b9SJerome Glisse struct radeon_cs_packet *pkt, 1344068a117cSJerome Glisse const unsigned *auth, unsigned n, 1345771fe6b9SJerome Glisse radeon_packet0_check_t check) 1346771fe6b9SJerome Glisse { 1347771fe6b9SJerome Glisse unsigned reg; 1348771fe6b9SJerome Glisse unsigned i, j, m; 1349771fe6b9SJerome Glisse unsigned idx; 1350771fe6b9SJerome Glisse int r; 1351771fe6b9SJerome Glisse 1352771fe6b9SJerome Glisse idx = pkt->idx + 1; 1353771fe6b9SJerome Glisse reg = pkt->reg; 1354068a117cSJerome Glisse /* Check that register fall into register range 1355068a117cSJerome Glisse * determined by the number of entry (n) in the 1356068a117cSJerome Glisse * safe register bitmap. 1357068a117cSJerome Glisse */ 1358771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 1359771fe6b9SJerome Glisse if ((reg >> 7) > n) { 1360771fe6b9SJerome Glisse return -EINVAL; 1361771fe6b9SJerome Glisse } 1362771fe6b9SJerome Glisse } else { 1363771fe6b9SJerome Glisse if (((reg + (pkt->count << 2)) >> 7) > n) { 1364771fe6b9SJerome Glisse return -EINVAL; 1365771fe6b9SJerome Glisse } 1366771fe6b9SJerome Glisse } 1367771fe6b9SJerome Glisse for (i = 0; i <= pkt->count; i++, idx++) { 1368771fe6b9SJerome Glisse j = (reg >> 7); 1369771fe6b9SJerome Glisse m = 1 << ((reg >> 2) & 31); 1370771fe6b9SJerome Glisse if (auth[j] & m) { 1371771fe6b9SJerome Glisse r = check(p, pkt, idx, reg); 1372771fe6b9SJerome Glisse if (r) { 1373771fe6b9SJerome Glisse return r; 1374771fe6b9SJerome Glisse } 1375771fe6b9SJerome Glisse } 1376771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 1377771fe6b9SJerome Glisse if (!(auth[j] & m)) { 1378771fe6b9SJerome Glisse break; 1379771fe6b9SJerome Glisse } 1380771fe6b9SJerome Glisse } else { 1381771fe6b9SJerome Glisse reg += 4; 1382771fe6b9SJerome Glisse } 1383771fe6b9SJerome Glisse } 1384771fe6b9SJerome Glisse return 0; 1385771fe6b9SJerome Glisse } 1386771fe6b9SJerome Glisse 1387771fe6b9SJerome Glisse /** 1388531369e6SDave Airlie * r100_cs_packet_next_vline() - parse userspace VLINE packet 1389531369e6SDave Airlie * @parser: parser structure holding parsing context. 1390531369e6SDave Airlie * 1391531369e6SDave Airlie * Userspace sends a special sequence for VLINE waits. 1392531369e6SDave Airlie * PACKET0 - VLINE_START_END + value 1393531369e6SDave Airlie * PACKET0 - WAIT_UNTIL +_value 1394531369e6SDave Airlie * RELOC (P3) - crtc_id in reloc. 1395531369e6SDave Airlie * 1396531369e6SDave Airlie * This function parses this and relocates the VLINE START END 1397531369e6SDave Airlie * and WAIT UNTIL packets to the correct crtc. 1398531369e6SDave Airlie * It also detects a switched off crtc and nulls out the 1399531369e6SDave Airlie * wait in that case. 1400531369e6SDave Airlie */ 1401531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p) 1402531369e6SDave Airlie { 1403531369e6SDave Airlie struct drm_mode_object *obj; 1404531369e6SDave Airlie struct drm_crtc *crtc; 1405531369e6SDave Airlie struct radeon_crtc *radeon_crtc; 1406531369e6SDave Airlie struct radeon_cs_packet p3reloc, waitreloc; 1407531369e6SDave Airlie int crtc_id; 1408531369e6SDave Airlie int r; 1409531369e6SDave Airlie uint32_t header, h_idx, reg; 1410513bcb46SDave Airlie volatile uint32_t *ib; 1411531369e6SDave Airlie 1412f2e39221SJerome Glisse ib = p->ib.ptr; 1413531369e6SDave Airlie 1414531369e6SDave Airlie /* parse the wait until */ 1415c38f34b5SIlija Hadzic r = radeon_cs_packet_parse(p, &waitreloc, p->idx); 1416531369e6SDave Airlie if (r) 1417531369e6SDave Airlie return r; 1418531369e6SDave Airlie 1419531369e6SDave Airlie /* check its a wait until and only 1 count */ 1420531369e6SDave Airlie if (waitreloc.reg != RADEON_WAIT_UNTIL || 1421531369e6SDave Airlie waitreloc.count != 0) { 1422531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until segment\n"); 1423a3a88a66SPaul Bolle return -EINVAL; 1424531369e6SDave Airlie } 1425531369e6SDave Airlie 1426513bcb46SDave Airlie if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) { 1427531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until\n"); 1428a3a88a66SPaul Bolle return -EINVAL; 1429531369e6SDave Airlie } 1430531369e6SDave Airlie 1431531369e6SDave Airlie /* jump over the NOP */ 1432c38f34b5SIlija Hadzic r = radeon_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2); 1433531369e6SDave Airlie if (r) 1434531369e6SDave Airlie return r; 1435531369e6SDave Airlie 1436531369e6SDave Airlie h_idx = p->idx - 2; 143790ebd065SAlex Deucher p->idx += waitreloc.count + 2; 143890ebd065SAlex Deucher p->idx += p3reloc.count + 2; 1439531369e6SDave Airlie 1440513bcb46SDave Airlie header = radeon_get_ib_value(p, h_idx); 1441513bcb46SDave Airlie crtc_id = radeon_get_ib_value(p, h_idx + 5); 14424e872ae2SIlija Hadzic reg = R100_CP_PACKET0_GET_REG(header); 1443531369e6SDave Airlie obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC); 1444531369e6SDave Airlie if (!obj) { 1445531369e6SDave Airlie DRM_ERROR("cannot find crtc %d\n", crtc_id); 1446a3a88a66SPaul Bolle return -EINVAL; 1447531369e6SDave Airlie } 1448531369e6SDave Airlie crtc = obj_to_crtc(obj); 1449531369e6SDave Airlie radeon_crtc = to_radeon_crtc(crtc); 1450531369e6SDave Airlie crtc_id = radeon_crtc->crtc_id; 1451531369e6SDave Airlie 1452531369e6SDave Airlie if (!crtc->enabled) { 1453531369e6SDave Airlie /* if the CRTC isn't enabled - we need to nop out the wait until */ 1454513bcb46SDave Airlie ib[h_idx + 2] = PACKET2(0); 1455513bcb46SDave Airlie ib[h_idx + 3] = PACKET2(0); 1456531369e6SDave Airlie } else if (crtc_id == 1) { 1457531369e6SDave Airlie switch (reg) { 1458531369e6SDave Airlie case AVIVO_D1MODE_VLINE_START_END: 145990ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 1460531369e6SDave Airlie header |= AVIVO_D2MODE_VLINE_START_END >> 2; 1461531369e6SDave Airlie break; 1462531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 146390ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 1464531369e6SDave Airlie header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2; 1465531369e6SDave Airlie break; 1466531369e6SDave Airlie default: 1467531369e6SDave Airlie DRM_ERROR("unknown crtc reloc\n"); 1468a3a88a66SPaul Bolle return -EINVAL; 1469531369e6SDave Airlie } 1470513bcb46SDave Airlie ib[h_idx] = header; 1471513bcb46SDave Airlie ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1; 1472531369e6SDave Airlie } 1473a3a88a66SPaul Bolle 1474a3a88a66SPaul Bolle return 0; 1475531369e6SDave Airlie } 1476531369e6SDave Airlie 1477551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt) 1478551ebd83SDave Airlie { 1479551ebd83SDave Airlie int vtx_size; 1480551ebd83SDave Airlie vtx_size = 2; 1481551ebd83SDave Airlie /* ordered according to bits in spec */ 1482551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W0) 1483551ebd83SDave Airlie vtx_size++; 1484551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR) 1485551ebd83SDave Airlie vtx_size += 3; 1486551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA) 1487551ebd83SDave Airlie vtx_size++; 1488551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR) 1489551ebd83SDave Airlie vtx_size++; 1490551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC) 1491551ebd83SDave Airlie vtx_size += 3; 1492551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG) 1493551ebd83SDave Airlie vtx_size++; 1494551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC) 1495551ebd83SDave Airlie vtx_size++; 1496551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST0) 1497551ebd83SDave Airlie vtx_size += 2; 1498551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST1) 1499551ebd83SDave Airlie vtx_size += 2; 1500551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q1) 1501551ebd83SDave Airlie vtx_size++; 1502551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST2) 1503551ebd83SDave Airlie vtx_size += 2; 1504551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q2) 1505551ebd83SDave Airlie vtx_size++; 1506551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST3) 1507551ebd83SDave Airlie vtx_size += 2; 1508551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q3) 1509551ebd83SDave Airlie vtx_size++; 1510551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q0) 1511551ebd83SDave Airlie vtx_size++; 1512551ebd83SDave Airlie /* blend weight */ 1513551ebd83SDave Airlie if (vtx_fmt & (0x7 << 15)) 1514551ebd83SDave Airlie vtx_size += (vtx_fmt >> 15) & 0x7; 1515551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N0) 1516551ebd83SDave Airlie vtx_size += 3; 1517551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_XY1) 1518551ebd83SDave Airlie vtx_size += 2; 1519551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z1) 1520551ebd83SDave Airlie vtx_size++; 1521551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W1) 1522551ebd83SDave Airlie vtx_size++; 1523551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N1) 1524551ebd83SDave Airlie vtx_size++; 1525551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z) 1526551ebd83SDave Airlie vtx_size++; 1527551ebd83SDave Airlie return vtx_size; 1528551ebd83SDave Airlie } 1529551ebd83SDave Airlie 1530771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p, 1531551ebd83SDave Airlie struct radeon_cs_packet *pkt, 1532551ebd83SDave Airlie unsigned idx, unsigned reg) 1533771fe6b9SJerome Glisse { 1534771fe6b9SJerome Glisse struct radeon_cs_reloc *reloc; 1535551ebd83SDave Airlie struct r100_cs_track *track; 1536771fe6b9SJerome Glisse volatile uint32_t *ib; 1537771fe6b9SJerome Glisse uint32_t tmp; 1538771fe6b9SJerome Glisse int r; 1539551ebd83SDave Airlie int i, face; 1540e024e110SDave Airlie u32 tile_flags = 0; 1541513bcb46SDave Airlie u32 idx_value; 1542771fe6b9SJerome Glisse 1543f2e39221SJerome Glisse ib = p->ib.ptr; 1544551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1545551ebd83SDave Airlie 1546513bcb46SDave Airlie idx_value = radeon_get_ib_value(p, idx); 1547513bcb46SDave Airlie 1548771fe6b9SJerome Glisse switch (reg) { 1549531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 1550531369e6SDave Airlie r = r100_cs_packet_parse_vline(p); 1551531369e6SDave Airlie if (r) { 1552531369e6SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1553531369e6SDave Airlie idx, reg); 1554c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1555531369e6SDave Airlie return r; 1556531369e6SDave Airlie } 1557531369e6SDave Airlie break; 1558771fe6b9SJerome Glisse /* FIXME: only allow PACKET3 blit? easier to check for out of 1559771fe6b9SJerome Glisse * range access */ 1560771fe6b9SJerome Glisse case RADEON_DST_PITCH_OFFSET: 1561771fe6b9SJerome Glisse case RADEON_SRC_PITCH_OFFSET: 1562551ebd83SDave Airlie r = r100_reloc_pitch_offset(p, pkt, idx, reg); 1563551ebd83SDave Airlie if (r) 1564551ebd83SDave Airlie return r; 1565551ebd83SDave Airlie break; 1566551ebd83SDave Airlie case RADEON_RB3D_DEPTHOFFSET: 1567012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1568771fe6b9SJerome Glisse if (r) { 1569771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1570771fe6b9SJerome Glisse idx, reg); 1571c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1572771fe6b9SJerome Glisse return r; 1573771fe6b9SJerome Glisse } 1574551ebd83SDave Airlie track->zb.robj = reloc->robj; 1575513bcb46SDave Airlie track->zb.offset = idx_value; 157640b4a759SMarek Olšák track->zb_dirty = true; 1577513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1578771fe6b9SJerome Glisse break; 1579771fe6b9SJerome Glisse case RADEON_RB3D_COLOROFFSET: 1580012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1581551ebd83SDave Airlie if (r) { 1582551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1583551ebd83SDave Airlie idx, reg); 1584c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1585551ebd83SDave Airlie return r; 1586551ebd83SDave Airlie } 1587551ebd83SDave Airlie track->cb[0].robj = reloc->robj; 1588513bcb46SDave Airlie track->cb[0].offset = idx_value; 158940b4a759SMarek Olšák track->cb_dirty = true; 1590513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1591551ebd83SDave Airlie break; 1592771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_0: 1593771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_1: 1594771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_2: 1595551ebd83SDave Airlie i = (reg - RADEON_PP_TXOFFSET_0) / 24; 1596012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1597771fe6b9SJerome Glisse if (r) { 1598771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1599771fe6b9SJerome Glisse idx, reg); 1600c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1601771fe6b9SJerome Glisse return r; 1602771fe6b9SJerome Glisse } 1603f2746f83SAlex Deucher if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { 1604f2746f83SAlex Deucher if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) 1605f2746f83SAlex Deucher tile_flags |= RADEON_TXO_MACRO_TILE; 1606f2746f83SAlex Deucher if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) 1607f2746f83SAlex Deucher tile_flags |= RADEON_TXO_MICRO_TILE_X2; 1608f2746f83SAlex Deucher 1609f2746f83SAlex Deucher tmp = idx_value & ~(0x7 << 2); 1610f2746f83SAlex Deucher tmp |= tile_flags; 1611f2746f83SAlex Deucher ib[idx] = tmp + ((u32)reloc->lobj.gpu_offset); 1612f2746f83SAlex Deucher } else 1613513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1614551ebd83SDave Airlie track->textures[i].robj = reloc->robj; 161540b4a759SMarek Olšák track->tex_dirty = true; 1616771fe6b9SJerome Glisse break; 1617551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_0: 1618551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_1: 1619551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_2: 1620551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_3: 1621551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_4: 1622551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4; 1623012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1624551ebd83SDave Airlie if (r) { 1625551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1626551ebd83SDave Airlie idx, reg); 1627c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1628551ebd83SDave Airlie return r; 1629551ebd83SDave Airlie } 1630513bcb46SDave Airlie track->textures[0].cube_info[i].offset = idx_value; 1631513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1632551ebd83SDave Airlie track->textures[0].cube_info[i].robj = reloc->robj; 163340b4a759SMarek Olšák track->tex_dirty = true; 1634551ebd83SDave Airlie break; 1635551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_0: 1636551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_1: 1637551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_2: 1638551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_3: 1639551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_4: 1640551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4; 1641012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1642551ebd83SDave Airlie if (r) { 1643551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1644551ebd83SDave Airlie idx, reg); 1645c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1646551ebd83SDave Airlie return r; 1647551ebd83SDave Airlie } 1648513bcb46SDave Airlie track->textures[1].cube_info[i].offset = idx_value; 1649513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1650551ebd83SDave Airlie track->textures[1].cube_info[i].robj = reloc->robj; 165140b4a759SMarek Olšák track->tex_dirty = true; 1652551ebd83SDave Airlie break; 1653551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_0: 1654551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_1: 1655551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_2: 1656551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_3: 1657551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_4: 1658551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4; 1659012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1660551ebd83SDave Airlie if (r) { 1661551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1662551ebd83SDave Airlie idx, reg); 1663c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1664551ebd83SDave Airlie return r; 1665551ebd83SDave Airlie } 1666513bcb46SDave Airlie track->textures[2].cube_info[i].offset = idx_value; 1667513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1668551ebd83SDave Airlie track->textures[2].cube_info[i].robj = reloc->robj; 166940b4a759SMarek Olšák track->tex_dirty = true; 1670551ebd83SDave Airlie break; 1671551ebd83SDave Airlie case RADEON_RE_WIDTH_HEIGHT: 1672513bcb46SDave Airlie track->maxy = ((idx_value >> 16) & 0x7FF); 167340b4a759SMarek Olšák track->cb_dirty = true; 167440b4a759SMarek Olšák track->zb_dirty = true; 1675551ebd83SDave Airlie break; 1676e024e110SDave Airlie case RADEON_RB3D_COLORPITCH: 1677012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1678e024e110SDave Airlie if (r) { 1679e024e110SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1680e024e110SDave Airlie idx, reg); 1681c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1682e024e110SDave Airlie return r; 1683e024e110SDave Airlie } 1684c9068eb2SAlex Deucher if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { 1685e024e110SDave Airlie if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) 1686e024e110SDave Airlie tile_flags |= RADEON_COLOR_TILE_ENABLE; 1687e024e110SDave Airlie if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) 1688e024e110SDave Airlie tile_flags |= RADEON_COLOR_MICROTILE_ENABLE; 1689e024e110SDave Airlie 1690513bcb46SDave Airlie tmp = idx_value & ~(0x7 << 16); 1691e024e110SDave Airlie tmp |= tile_flags; 1692e024e110SDave Airlie ib[idx] = tmp; 1693c9068eb2SAlex Deucher } else 1694c9068eb2SAlex Deucher ib[idx] = idx_value; 1695551ebd83SDave Airlie 1696513bcb46SDave Airlie track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK; 169740b4a759SMarek Olšák track->cb_dirty = true; 1698551ebd83SDave Airlie break; 1699551ebd83SDave Airlie case RADEON_RB3D_DEPTHPITCH: 1700513bcb46SDave Airlie track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK; 170140b4a759SMarek Olšák track->zb_dirty = true; 1702551ebd83SDave Airlie break; 1703551ebd83SDave Airlie case RADEON_RB3D_CNTL: 1704513bcb46SDave Airlie switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) { 1705551ebd83SDave Airlie case 7: 1706551ebd83SDave Airlie case 8: 1707551ebd83SDave Airlie case 9: 1708551ebd83SDave Airlie case 11: 1709551ebd83SDave Airlie case 12: 1710551ebd83SDave Airlie track->cb[0].cpp = 1; 1711551ebd83SDave Airlie break; 1712551ebd83SDave Airlie case 3: 1713551ebd83SDave Airlie case 4: 1714551ebd83SDave Airlie case 15: 1715551ebd83SDave Airlie track->cb[0].cpp = 2; 1716551ebd83SDave Airlie break; 1717551ebd83SDave Airlie case 6: 1718551ebd83SDave Airlie track->cb[0].cpp = 4; 1719551ebd83SDave Airlie break; 1720551ebd83SDave Airlie default: 1721551ebd83SDave Airlie DRM_ERROR("Invalid color buffer format (%d) !\n", 1722513bcb46SDave Airlie ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f)); 1723551ebd83SDave Airlie return -EINVAL; 1724551ebd83SDave Airlie } 1725513bcb46SDave Airlie track->z_enabled = !!(idx_value & RADEON_Z_ENABLE); 172640b4a759SMarek Olšák track->cb_dirty = true; 172740b4a759SMarek Olšák track->zb_dirty = true; 1728551ebd83SDave Airlie break; 1729551ebd83SDave Airlie case RADEON_RB3D_ZSTENCILCNTL: 1730513bcb46SDave Airlie switch (idx_value & 0xf) { 1731551ebd83SDave Airlie case 0: 1732551ebd83SDave Airlie track->zb.cpp = 2; 1733551ebd83SDave Airlie break; 1734551ebd83SDave Airlie case 2: 1735551ebd83SDave Airlie case 3: 1736551ebd83SDave Airlie case 4: 1737551ebd83SDave Airlie case 5: 1738551ebd83SDave Airlie case 9: 1739551ebd83SDave Airlie case 11: 1740551ebd83SDave Airlie track->zb.cpp = 4; 1741551ebd83SDave Airlie break; 1742551ebd83SDave Airlie default: 1743551ebd83SDave Airlie break; 1744551ebd83SDave Airlie } 174540b4a759SMarek Olšák track->zb_dirty = true; 1746e024e110SDave Airlie break; 174717782d99SDave Airlie case RADEON_RB3D_ZPASS_ADDR: 1748012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 174917782d99SDave Airlie if (r) { 175017782d99SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 175117782d99SDave Airlie idx, reg); 1752c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 175317782d99SDave Airlie return r; 175417782d99SDave Airlie } 1755513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 175617782d99SDave Airlie break; 1757551ebd83SDave Airlie case RADEON_PP_CNTL: 1758551ebd83SDave Airlie { 1759513bcb46SDave Airlie uint32_t temp = idx_value >> 4; 1760551ebd83SDave Airlie for (i = 0; i < track->num_texture; i++) 1761551ebd83SDave Airlie track->textures[i].enabled = !!(temp & (1 << i)); 176240b4a759SMarek Olšák track->tex_dirty = true; 1763551ebd83SDave Airlie } 1764551ebd83SDave Airlie break; 1765551ebd83SDave Airlie case RADEON_SE_VF_CNTL: 1766513bcb46SDave Airlie track->vap_vf_cntl = idx_value; 1767551ebd83SDave Airlie break; 1768551ebd83SDave Airlie case RADEON_SE_VTX_FMT: 1769513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(idx_value); 1770551ebd83SDave Airlie break; 1771551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_0: 1772551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_1: 1773551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_2: 1774551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_SIZE_0) / 8; 1775513bcb46SDave Airlie track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1; 1776513bcb46SDave Airlie track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1; 177740b4a759SMarek Olšák track->tex_dirty = true; 1778551ebd83SDave Airlie break; 1779551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_0: 1780551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_1: 1781551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_2: 1782551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_PITCH_0) / 8; 1783513bcb46SDave Airlie track->textures[i].pitch = idx_value + 32; 178440b4a759SMarek Olšák track->tex_dirty = true; 1785551ebd83SDave Airlie break; 1786551ebd83SDave Airlie case RADEON_PP_TXFILTER_0: 1787551ebd83SDave Airlie case RADEON_PP_TXFILTER_1: 1788551ebd83SDave Airlie case RADEON_PP_TXFILTER_2: 1789551ebd83SDave Airlie i = (reg - RADEON_PP_TXFILTER_0) / 24; 1790513bcb46SDave Airlie track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK) 1791551ebd83SDave Airlie >> RADEON_MAX_MIP_LEVEL_SHIFT); 1792513bcb46SDave Airlie tmp = (idx_value >> 23) & 0x7; 1793551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1794551ebd83SDave Airlie track->textures[i].roundup_w = false; 1795513bcb46SDave Airlie tmp = (idx_value >> 27) & 0x7; 1796551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1797551ebd83SDave Airlie track->textures[i].roundup_h = false; 179840b4a759SMarek Olšák track->tex_dirty = true; 1799551ebd83SDave Airlie break; 1800551ebd83SDave Airlie case RADEON_PP_TXFORMAT_0: 1801551ebd83SDave Airlie case RADEON_PP_TXFORMAT_1: 1802551ebd83SDave Airlie case RADEON_PP_TXFORMAT_2: 1803551ebd83SDave Airlie i = (reg - RADEON_PP_TXFORMAT_0) / 24; 1804513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_NON_POWER2) { 1805551ebd83SDave Airlie track->textures[i].use_pitch = 1; 1806551ebd83SDave Airlie } else { 1807551ebd83SDave Airlie track->textures[i].use_pitch = 0; 1808513bcb46SDave Airlie track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK); 1809513bcb46SDave Airlie track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK); 1810551ebd83SDave Airlie } 1811513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE) 1812551ebd83SDave Airlie track->textures[i].tex_coord_type = 2; 1813513bcb46SDave Airlie switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) { 1814551ebd83SDave Airlie case RADEON_TXFORMAT_I8: 1815551ebd83SDave Airlie case RADEON_TXFORMAT_RGB332: 1816551ebd83SDave Airlie case RADEON_TXFORMAT_Y8: 1817551ebd83SDave Airlie track->textures[i].cpp = 1; 1818f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1819551ebd83SDave Airlie break; 1820551ebd83SDave Airlie case RADEON_TXFORMAT_AI88: 1821551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB1555: 1822551ebd83SDave Airlie case RADEON_TXFORMAT_RGB565: 1823551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB4444: 1824551ebd83SDave Airlie case RADEON_TXFORMAT_VYUY422: 1825551ebd83SDave Airlie case RADEON_TXFORMAT_YVYU422: 1826551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW16: 1827551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDV655: 1828551ebd83SDave Airlie case RADEON_TXFORMAT_DUDV88: 1829551ebd83SDave Airlie track->textures[i].cpp = 2; 1830f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1831551ebd83SDave Airlie break; 1832551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB8888: 1833551ebd83SDave Airlie case RADEON_TXFORMAT_RGBA8888: 1834551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW32: 1835551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDUV8888: 1836551ebd83SDave Airlie track->textures[i].cpp = 4; 1837f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1838551ebd83SDave Airlie break; 1839d785d78bSDave Airlie case RADEON_TXFORMAT_DXT1: 1840d785d78bSDave Airlie track->textures[i].cpp = 1; 1841d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_DXT1; 1842d785d78bSDave Airlie break; 1843d785d78bSDave Airlie case RADEON_TXFORMAT_DXT23: 1844d785d78bSDave Airlie case RADEON_TXFORMAT_DXT45: 1845d785d78bSDave Airlie track->textures[i].cpp = 1; 1846d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_DXT35; 1847d785d78bSDave Airlie break; 1848551ebd83SDave Airlie } 1849513bcb46SDave Airlie track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf); 1850513bcb46SDave Airlie track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf); 185140b4a759SMarek Olšák track->tex_dirty = true; 1852551ebd83SDave Airlie break; 1853551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_0: 1854551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_1: 1855551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_2: 1856513bcb46SDave Airlie tmp = idx_value; 1857551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_FACES_0) / 4; 1858551ebd83SDave Airlie for (face = 0; face < 4; face++) { 1859551ebd83SDave Airlie track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf); 1860551ebd83SDave Airlie track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf); 1861551ebd83SDave Airlie } 186240b4a759SMarek Olšák track->tex_dirty = true; 1863551ebd83SDave Airlie break; 1864771fe6b9SJerome Glisse default: 1865551ebd83SDave Airlie printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n", 1866551ebd83SDave Airlie reg, idx); 1867551ebd83SDave Airlie return -EINVAL; 1868771fe6b9SJerome Glisse } 1869771fe6b9SJerome Glisse return 0; 1870771fe6b9SJerome Glisse } 1871771fe6b9SJerome Glisse 1872068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p, 1873068a117cSJerome Glisse struct radeon_cs_packet *pkt, 18744c788679SJerome Glisse struct radeon_bo *robj) 1875068a117cSJerome Glisse { 1876068a117cSJerome Glisse unsigned idx; 1877513bcb46SDave Airlie u32 value; 1878068a117cSJerome Glisse idx = pkt->idx + 1; 1879513bcb46SDave Airlie value = radeon_get_ib_value(p, idx + 2); 18804c788679SJerome Glisse if ((value + 1) > radeon_bo_size(robj)) { 1881068a117cSJerome Glisse DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER " 1882068a117cSJerome Glisse "(need %u have %lu) !\n", 1883513bcb46SDave Airlie value + 1, 18844c788679SJerome Glisse radeon_bo_size(robj)); 1885068a117cSJerome Glisse return -EINVAL; 1886068a117cSJerome Glisse } 1887068a117cSJerome Glisse return 0; 1888068a117cSJerome Glisse } 1889068a117cSJerome Glisse 1890771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p, 1891771fe6b9SJerome Glisse struct radeon_cs_packet *pkt) 1892771fe6b9SJerome Glisse { 1893771fe6b9SJerome Glisse struct radeon_cs_reloc *reloc; 1894551ebd83SDave Airlie struct r100_cs_track *track; 1895771fe6b9SJerome Glisse unsigned idx; 1896771fe6b9SJerome Glisse volatile uint32_t *ib; 1897771fe6b9SJerome Glisse int r; 1898771fe6b9SJerome Glisse 1899f2e39221SJerome Glisse ib = p->ib.ptr; 1900771fe6b9SJerome Glisse idx = pkt->idx + 1; 1901551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1902771fe6b9SJerome Glisse switch (pkt->opcode) { 1903771fe6b9SJerome Glisse case PACKET3_3D_LOAD_VBPNTR: 1904513bcb46SDave Airlie r = r100_packet3_load_vbpntr(p, pkt, idx); 1905513bcb46SDave Airlie if (r) 1906771fe6b9SJerome Glisse return r; 1907771fe6b9SJerome Glisse break; 1908771fe6b9SJerome Glisse case PACKET3_INDX_BUFFER: 1909012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1910771fe6b9SJerome Glisse if (r) { 1911771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1912c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1913771fe6b9SJerome Glisse return r; 1914771fe6b9SJerome Glisse } 1915513bcb46SDave Airlie ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset); 1916068a117cSJerome Glisse r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj); 1917068a117cSJerome Glisse if (r) { 1918068a117cSJerome Glisse return r; 1919068a117cSJerome Glisse } 1920771fe6b9SJerome Glisse break; 1921771fe6b9SJerome Glisse case 0x23: 1922771fe6b9SJerome Glisse /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */ 1923012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1924771fe6b9SJerome Glisse if (r) { 1925771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1926c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1927771fe6b9SJerome Glisse return r; 1928771fe6b9SJerome Glisse } 1929513bcb46SDave Airlie ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset); 1930551ebd83SDave Airlie track->num_arrays = 1; 1931513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2)); 1932551ebd83SDave Airlie 1933551ebd83SDave Airlie track->arrays[0].robj = reloc->robj; 1934551ebd83SDave Airlie track->arrays[0].esize = track->vtx_size; 1935551ebd83SDave Airlie 1936513bcb46SDave Airlie track->max_indx = radeon_get_ib_value(p, idx+1); 1937551ebd83SDave Airlie 1938513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx+3); 1939551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1940551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1941551ebd83SDave Airlie if (r) 1942551ebd83SDave Airlie return r; 1943771fe6b9SJerome Glisse break; 1944771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD: 1945513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) { 1946551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1947551ebd83SDave Airlie return -EINVAL; 1948551ebd83SDave Airlie } 1949cf57fc7aSAlex Deucher track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0)); 1950513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1951551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1952551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1953551ebd83SDave Airlie if (r) 1954551ebd83SDave Airlie return r; 1955551ebd83SDave Airlie break; 1956771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1957771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD_2: 1958513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) { 1959551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1960551ebd83SDave Airlie return -EINVAL; 1961551ebd83SDave Airlie } 1962513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1963551ebd83SDave Airlie track->immd_dwords = pkt->count; 1964551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1965551ebd83SDave Airlie if (r) 1966551ebd83SDave Airlie return r; 1967551ebd83SDave Airlie break; 1968771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1969771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF_2: 1970513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1971551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1972551ebd83SDave Airlie if (r) 1973551ebd83SDave Airlie return r; 1974551ebd83SDave Airlie break; 1975771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 1976771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX_2: 1977513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1978551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1979551ebd83SDave Airlie if (r) 1980551ebd83SDave Airlie return r; 1981551ebd83SDave Airlie break; 1982771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 1983771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF: 1984513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1985551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1986551ebd83SDave Airlie if (r) 1987551ebd83SDave Airlie return r; 1988551ebd83SDave Airlie break; 1989771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 1990771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX: 1991513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1992551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1993551ebd83SDave Airlie if (r) 1994551ebd83SDave Airlie return r; 1995551ebd83SDave Airlie break; 1996771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 1997ab9e1f59SDave Airlie case PACKET3_3D_CLEAR_HIZ: 1998ab9e1f59SDave Airlie case PACKET3_3D_CLEAR_ZMASK: 1999ab9e1f59SDave Airlie if (p->rdev->hyperz_filp != p->filp) 2000ab9e1f59SDave Airlie return -EINVAL; 2001ab9e1f59SDave Airlie break; 2002771fe6b9SJerome Glisse case PACKET3_NOP: 2003771fe6b9SJerome Glisse break; 2004771fe6b9SJerome Glisse default: 2005771fe6b9SJerome Glisse DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode); 2006771fe6b9SJerome Glisse return -EINVAL; 2007771fe6b9SJerome Glisse } 2008771fe6b9SJerome Glisse return 0; 2009771fe6b9SJerome Glisse } 2010771fe6b9SJerome Glisse 2011771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p) 2012771fe6b9SJerome Glisse { 2013771fe6b9SJerome Glisse struct radeon_cs_packet pkt; 20149f022ddfSJerome Glisse struct r100_cs_track *track; 2015771fe6b9SJerome Glisse int r; 2016771fe6b9SJerome Glisse 20179f022ddfSJerome Glisse track = kzalloc(sizeof(*track), GFP_KERNEL); 2018ce067913SDan Carpenter if (!track) 2019ce067913SDan Carpenter return -ENOMEM; 20209f022ddfSJerome Glisse r100_cs_track_clear(p->rdev, track); 20219f022ddfSJerome Glisse p->track = track; 2022771fe6b9SJerome Glisse do { 2023c38f34b5SIlija Hadzic r = radeon_cs_packet_parse(p, &pkt, p->idx); 2024771fe6b9SJerome Glisse if (r) { 2025771fe6b9SJerome Glisse return r; 2026771fe6b9SJerome Glisse } 2027771fe6b9SJerome Glisse p->idx += pkt.count + 2; 2028771fe6b9SJerome Glisse switch (pkt.type) { 20294e872ae2SIlija Hadzic case RADEON_PACKET_TYPE0: 2030551ebd83SDave Airlie if (p->rdev->family >= CHIP_R200) 2031551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 2032551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 2033551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 2034551ebd83SDave Airlie &r200_packet0_check); 2035551ebd83SDave Airlie else 2036551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 2037551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 2038551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 2039551ebd83SDave Airlie &r100_packet0_check); 2040771fe6b9SJerome Glisse break; 20414e872ae2SIlija Hadzic case RADEON_PACKET_TYPE2: 2042771fe6b9SJerome Glisse break; 20434e872ae2SIlija Hadzic case RADEON_PACKET_TYPE3: 2044771fe6b9SJerome Glisse r = r100_packet3_check(p, &pkt); 2045771fe6b9SJerome Glisse break; 2046771fe6b9SJerome Glisse default: 2047771fe6b9SJerome Glisse DRM_ERROR("Unknown packet type %d !\n", 2048771fe6b9SJerome Glisse pkt.type); 2049771fe6b9SJerome Glisse return -EINVAL; 2050771fe6b9SJerome Glisse } 205166b3543eSIlija Hadzic if (r) 2052771fe6b9SJerome Glisse return r; 2053771fe6b9SJerome Glisse } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw); 2054771fe6b9SJerome Glisse return 0; 2055771fe6b9SJerome Glisse } 2056771fe6b9SJerome Glisse 20570242f74dSAlex Deucher static void r100_cs_track_texture_print(struct r100_cs_track_texture *t) 20580242f74dSAlex Deucher { 20590242f74dSAlex Deucher DRM_ERROR("pitch %d\n", t->pitch); 20600242f74dSAlex Deucher DRM_ERROR("use_pitch %d\n", t->use_pitch); 20610242f74dSAlex Deucher DRM_ERROR("width %d\n", t->width); 20620242f74dSAlex Deucher DRM_ERROR("width_11 %d\n", t->width_11); 20630242f74dSAlex Deucher DRM_ERROR("height %d\n", t->height); 20640242f74dSAlex Deucher DRM_ERROR("height_11 %d\n", t->height_11); 20650242f74dSAlex Deucher DRM_ERROR("num levels %d\n", t->num_levels); 20660242f74dSAlex Deucher DRM_ERROR("depth %d\n", t->txdepth); 20670242f74dSAlex Deucher DRM_ERROR("bpp %d\n", t->cpp); 20680242f74dSAlex Deucher DRM_ERROR("coordinate type %d\n", t->tex_coord_type); 20690242f74dSAlex Deucher DRM_ERROR("width round to power of 2 %d\n", t->roundup_w); 20700242f74dSAlex Deucher DRM_ERROR("height round to power of 2 %d\n", t->roundup_h); 20710242f74dSAlex Deucher DRM_ERROR("compress format %d\n", t->compress_format); 20720242f74dSAlex Deucher } 20730242f74dSAlex Deucher 20740242f74dSAlex Deucher static int r100_track_compress_size(int compress_format, int w, int h) 20750242f74dSAlex Deucher { 20760242f74dSAlex Deucher int block_width, block_height, block_bytes; 20770242f74dSAlex Deucher int wblocks, hblocks; 20780242f74dSAlex Deucher int min_wblocks; 20790242f74dSAlex Deucher int sz; 20800242f74dSAlex Deucher 20810242f74dSAlex Deucher block_width = 4; 20820242f74dSAlex Deucher block_height = 4; 20830242f74dSAlex Deucher 20840242f74dSAlex Deucher switch (compress_format) { 20850242f74dSAlex Deucher case R100_TRACK_COMP_DXT1: 20860242f74dSAlex Deucher block_bytes = 8; 20870242f74dSAlex Deucher min_wblocks = 4; 20880242f74dSAlex Deucher break; 20890242f74dSAlex Deucher default: 20900242f74dSAlex Deucher case R100_TRACK_COMP_DXT35: 20910242f74dSAlex Deucher block_bytes = 16; 20920242f74dSAlex Deucher min_wblocks = 2; 20930242f74dSAlex Deucher break; 20940242f74dSAlex Deucher } 20950242f74dSAlex Deucher 20960242f74dSAlex Deucher hblocks = (h + block_height - 1) / block_height; 20970242f74dSAlex Deucher wblocks = (w + block_width - 1) / block_width; 20980242f74dSAlex Deucher if (wblocks < min_wblocks) 20990242f74dSAlex Deucher wblocks = min_wblocks; 21000242f74dSAlex Deucher sz = wblocks * hblocks * block_bytes; 21010242f74dSAlex Deucher return sz; 21020242f74dSAlex Deucher } 21030242f74dSAlex Deucher 21040242f74dSAlex Deucher static int r100_cs_track_cube(struct radeon_device *rdev, 21050242f74dSAlex Deucher struct r100_cs_track *track, unsigned idx) 21060242f74dSAlex Deucher { 21070242f74dSAlex Deucher unsigned face, w, h; 21080242f74dSAlex Deucher struct radeon_bo *cube_robj; 21090242f74dSAlex Deucher unsigned long size; 21100242f74dSAlex Deucher unsigned compress_format = track->textures[idx].compress_format; 21110242f74dSAlex Deucher 21120242f74dSAlex Deucher for (face = 0; face < 5; face++) { 21130242f74dSAlex Deucher cube_robj = track->textures[idx].cube_info[face].robj; 21140242f74dSAlex Deucher w = track->textures[idx].cube_info[face].width; 21150242f74dSAlex Deucher h = track->textures[idx].cube_info[face].height; 21160242f74dSAlex Deucher 21170242f74dSAlex Deucher if (compress_format) { 21180242f74dSAlex Deucher size = r100_track_compress_size(compress_format, w, h); 21190242f74dSAlex Deucher } else 21200242f74dSAlex Deucher size = w * h; 21210242f74dSAlex Deucher size *= track->textures[idx].cpp; 21220242f74dSAlex Deucher 21230242f74dSAlex Deucher size += track->textures[idx].cube_info[face].offset; 21240242f74dSAlex Deucher 21250242f74dSAlex Deucher if (size > radeon_bo_size(cube_robj)) { 21260242f74dSAlex Deucher DRM_ERROR("Cube texture offset greater than object size %lu %lu\n", 21270242f74dSAlex Deucher size, radeon_bo_size(cube_robj)); 21280242f74dSAlex Deucher r100_cs_track_texture_print(&track->textures[idx]); 21290242f74dSAlex Deucher return -1; 21300242f74dSAlex Deucher } 21310242f74dSAlex Deucher } 21320242f74dSAlex Deucher return 0; 21330242f74dSAlex Deucher } 21340242f74dSAlex Deucher 21350242f74dSAlex Deucher static int r100_cs_track_texture_check(struct radeon_device *rdev, 21360242f74dSAlex Deucher struct r100_cs_track *track) 21370242f74dSAlex Deucher { 21380242f74dSAlex Deucher struct radeon_bo *robj; 21390242f74dSAlex Deucher unsigned long size; 21400242f74dSAlex Deucher unsigned u, i, w, h, d; 21410242f74dSAlex Deucher int ret; 21420242f74dSAlex Deucher 21430242f74dSAlex Deucher for (u = 0; u < track->num_texture; u++) { 21440242f74dSAlex Deucher if (!track->textures[u].enabled) 21450242f74dSAlex Deucher continue; 21460242f74dSAlex Deucher if (track->textures[u].lookup_disable) 21470242f74dSAlex Deucher continue; 21480242f74dSAlex Deucher robj = track->textures[u].robj; 21490242f74dSAlex Deucher if (robj == NULL) { 21500242f74dSAlex Deucher DRM_ERROR("No texture bound to unit %u\n", u); 21510242f74dSAlex Deucher return -EINVAL; 21520242f74dSAlex Deucher } 21530242f74dSAlex Deucher size = 0; 21540242f74dSAlex Deucher for (i = 0; i <= track->textures[u].num_levels; i++) { 21550242f74dSAlex Deucher if (track->textures[u].use_pitch) { 21560242f74dSAlex Deucher if (rdev->family < CHIP_R300) 21570242f74dSAlex Deucher w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i); 21580242f74dSAlex Deucher else 21590242f74dSAlex Deucher w = track->textures[u].pitch / (1 << i); 21600242f74dSAlex Deucher } else { 21610242f74dSAlex Deucher w = track->textures[u].width; 21620242f74dSAlex Deucher if (rdev->family >= CHIP_RV515) 21630242f74dSAlex Deucher w |= track->textures[u].width_11; 21640242f74dSAlex Deucher w = w / (1 << i); 21650242f74dSAlex Deucher if (track->textures[u].roundup_w) 21660242f74dSAlex Deucher w = roundup_pow_of_two(w); 21670242f74dSAlex Deucher } 21680242f74dSAlex Deucher h = track->textures[u].height; 21690242f74dSAlex Deucher if (rdev->family >= CHIP_RV515) 21700242f74dSAlex Deucher h |= track->textures[u].height_11; 21710242f74dSAlex Deucher h = h / (1 << i); 21720242f74dSAlex Deucher if (track->textures[u].roundup_h) 21730242f74dSAlex Deucher h = roundup_pow_of_two(h); 21740242f74dSAlex Deucher if (track->textures[u].tex_coord_type == 1) { 21750242f74dSAlex Deucher d = (1 << track->textures[u].txdepth) / (1 << i); 21760242f74dSAlex Deucher if (!d) 21770242f74dSAlex Deucher d = 1; 21780242f74dSAlex Deucher } else { 21790242f74dSAlex Deucher d = 1; 21800242f74dSAlex Deucher } 21810242f74dSAlex Deucher if (track->textures[u].compress_format) { 21820242f74dSAlex Deucher 21830242f74dSAlex Deucher size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d; 21840242f74dSAlex Deucher /* compressed textures are block based */ 21850242f74dSAlex Deucher } else 21860242f74dSAlex Deucher size += w * h * d; 21870242f74dSAlex Deucher } 21880242f74dSAlex Deucher size *= track->textures[u].cpp; 21890242f74dSAlex Deucher 21900242f74dSAlex Deucher switch (track->textures[u].tex_coord_type) { 21910242f74dSAlex Deucher case 0: 21920242f74dSAlex Deucher case 1: 21930242f74dSAlex Deucher break; 21940242f74dSAlex Deucher case 2: 21950242f74dSAlex Deucher if (track->separate_cube) { 21960242f74dSAlex Deucher ret = r100_cs_track_cube(rdev, track, u); 21970242f74dSAlex Deucher if (ret) 21980242f74dSAlex Deucher return ret; 21990242f74dSAlex Deucher } else 22000242f74dSAlex Deucher size *= 6; 22010242f74dSAlex Deucher break; 22020242f74dSAlex Deucher default: 22030242f74dSAlex Deucher DRM_ERROR("Invalid texture coordinate type %u for unit " 22040242f74dSAlex Deucher "%u\n", track->textures[u].tex_coord_type, u); 22050242f74dSAlex Deucher return -EINVAL; 22060242f74dSAlex Deucher } 22070242f74dSAlex Deucher if (size > radeon_bo_size(robj)) { 22080242f74dSAlex Deucher DRM_ERROR("Texture of unit %u needs %lu bytes but is " 22090242f74dSAlex Deucher "%lu\n", u, size, radeon_bo_size(robj)); 22100242f74dSAlex Deucher r100_cs_track_texture_print(&track->textures[u]); 22110242f74dSAlex Deucher return -EINVAL; 22120242f74dSAlex Deucher } 22130242f74dSAlex Deucher } 22140242f74dSAlex Deucher return 0; 22150242f74dSAlex Deucher } 22160242f74dSAlex Deucher 22170242f74dSAlex Deucher int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track) 22180242f74dSAlex Deucher { 22190242f74dSAlex Deucher unsigned i; 22200242f74dSAlex Deucher unsigned long size; 22210242f74dSAlex Deucher unsigned prim_walk; 22220242f74dSAlex Deucher unsigned nverts; 22230242f74dSAlex Deucher unsigned num_cb = track->cb_dirty ? track->num_cb : 0; 22240242f74dSAlex Deucher 22250242f74dSAlex Deucher if (num_cb && !track->zb_cb_clear && !track->color_channel_mask && 22260242f74dSAlex Deucher !track->blend_read_enable) 22270242f74dSAlex Deucher num_cb = 0; 22280242f74dSAlex Deucher 22290242f74dSAlex Deucher for (i = 0; i < num_cb; i++) { 22300242f74dSAlex Deucher if (track->cb[i].robj == NULL) { 22310242f74dSAlex Deucher DRM_ERROR("[drm] No buffer for color buffer %d !\n", i); 22320242f74dSAlex Deucher return -EINVAL; 22330242f74dSAlex Deucher } 22340242f74dSAlex Deucher size = track->cb[i].pitch * track->cb[i].cpp * track->maxy; 22350242f74dSAlex Deucher size += track->cb[i].offset; 22360242f74dSAlex Deucher if (size > radeon_bo_size(track->cb[i].robj)) { 22370242f74dSAlex Deucher DRM_ERROR("[drm] Buffer too small for color buffer %d " 22380242f74dSAlex Deucher "(need %lu have %lu) !\n", i, size, 22390242f74dSAlex Deucher radeon_bo_size(track->cb[i].robj)); 22400242f74dSAlex Deucher DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n", 22410242f74dSAlex Deucher i, track->cb[i].pitch, track->cb[i].cpp, 22420242f74dSAlex Deucher track->cb[i].offset, track->maxy); 22430242f74dSAlex Deucher return -EINVAL; 22440242f74dSAlex Deucher } 22450242f74dSAlex Deucher } 22460242f74dSAlex Deucher track->cb_dirty = false; 22470242f74dSAlex Deucher 22480242f74dSAlex Deucher if (track->zb_dirty && track->z_enabled) { 22490242f74dSAlex Deucher if (track->zb.robj == NULL) { 22500242f74dSAlex Deucher DRM_ERROR("[drm] No buffer for z buffer !\n"); 22510242f74dSAlex Deucher return -EINVAL; 22520242f74dSAlex Deucher } 22530242f74dSAlex Deucher size = track->zb.pitch * track->zb.cpp * track->maxy; 22540242f74dSAlex Deucher size += track->zb.offset; 22550242f74dSAlex Deucher if (size > radeon_bo_size(track->zb.robj)) { 22560242f74dSAlex Deucher DRM_ERROR("[drm] Buffer too small for z buffer " 22570242f74dSAlex Deucher "(need %lu have %lu) !\n", size, 22580242f74dSAlex Deucher radeon_bo_size(track->zb.robj)); 22590242f74dSAlex Deucher DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n", 22600242f74dSAlex Deucher track->zb.pitch, track->zb.cpp, 22610242f74dSAlex Deucher track->zb.offset, track->maxy); 22620242f74dSAlex Deucher return -EINVAL; 22630242f74dSAlex Deucher } 22640242f74dSAlex Deucher } 22650242f74dSAlex Deucher track->zb_dirty = false; 22660242f74dSAlex Deucher 22670242f74dSAlex Deucher if (track->aa_dirty && track->aaresolve) { 22680242f74dSAlex Deucher if (track->aa.robj == NULL) { 22690242f74dSAlex Deucher DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i); 22700242f74dSAlex Deucher return -EINVAL; 22710242f74dSAlex Deucher } 22720242f74dSAlex Deucher /* I believe the format comes from colorbuffer0. */ 22730242f74dSAlex Deucher size = track->aa.pitch * track->cb[0].cpp * track->maxy; 22740242f74dSAlex Deucher size += track->aa.offset; 22750242f74dSAlex Deucher if (size > radeon_bo_size(track->aa.robj)) { 22760242f74dSAlex Deucher DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d " 22770242f74dSAlex Deucher "(need %lu have %lu) !\n", i, size, 22780242f74dSAlex Deucher radeon_bo_size(track->aa.robj)); 22790242f74dSAlex Deucher DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n", 22800242f74dSAlex Deucher i, track->aa.pitch, track->cb[0].cpp, 22810242f74dSAlex Deucher track->aa.offset, track->maxy); 22820242f74dSAlex Deucher return -EINVAL; 22830242f74dSAlex Deucher } 22840242f74dSAlex Deucher } 22850242f74dSAlex Deucher track->aa_dirty = false; 22860242f74dSAlex Deucher 22870242f74dSAlex Deucher prim_walk = (track->vap_vf_cntl >> 4) & 0x3; 22880242f74dSAlex Deucher if (track->vap_vf_cntl & (1 << 14)) { 22890242f74dSAlex Deucher nverts = track->vap_alt_nverts; 22900242f74dSAlex Deucher } else { 22910242f74dSAlex Deucher nverts = (track->vap_vf_cntl >> 16) & 0xFFFF; 22920242f74dSAlex Deucher } 22930242f74dSAlex Deucher switch (prim_walk) { 22940242f74dSAlex Deucher case 1: 22950242f74dSAlex Deucher for (i = 0; i < track->num_arrays; i++) { 22960242f74dSAlex Deucher size = track->arrays[i].esize * track->max_indx * 4; 22970242f74dSAlex Deucher if (track->arrays[i].robj == NULL) { 22980242f74dSAlex Deucher DRM_ERROR("(PW %u) Vertex array %u no buffer " 22990242f74dSAlex Deucher "bound\n", prim_walk, i); 23000242f74dSAlex Deucher return -EINVAL; 23010242f74dSAlex Deucher } 23020242f74dSAlex Deucher if (size > radeon_bo_size(track->arrays[i].robj)) { 23030242f74dSAlex Deucher dev_err(rdev->dev, "(PW %u) Vertex array %u " 23040242f74dSAlex Deucher "need %lu dwords have %lu dwords\n", 23050242f74dSAlex Deucher prim_walk, i, size >> 2, 23060242f74dSAlex Deucher radeon_bo_size(track->arrays[i].robj) 23070242f74dSAlex Deucher >> 2); 23080242f74dSAlex Deucher DRM_ERROR("Max indices %u\n", track->max_indx); 23090242f74dSAlex Deucher return -EINVAL; 23100242f74dSAlex Deucher } 23110242f74dSAlex Deucher } 23120242f74dSAlex Deucher break; 23130242f74dSAlex Deucher case 2: 23140242f74dSAlex Deucher for (i = 0; i < track->num_arrays; i++) { 23150242f74dSAlex Deucher size = track->arrays[i].esize * (nverts - 1) * 4; 23160242f74dSAlex Deucher if (track->arrays[i].robj == NULL) { 23170242f74dSAlex Deucher DRM_ERROR("(PW %u) Vertex array %u no buffer " 23180242f74dSAlex Deucher "bound\n", prim_walk, i); 23190242f74dSAlex Deucher return -EINVAL; 23200242f74dSAlex Deucher } 23210242f74dSAlex Deucher if (size > radeon_bo_size(track->arrays[i].robj)) { 23220242f74dSAlex Deucher dev_err(rdev->dev, "(PW %u) Vertex array %u " 23230242f74dSAlex Deucher "need %lu dwords have %lu dwords\n", 23240242f74dSAlex Deucher prim_walk, i, size >> 2, 23250242f74dSAlex Deucher radeon_bo_size(track->arrays[i].robj) 23260242f74dSAlex Deucher >> 2); 23270242f74dSAlex Deucher return -EINVAL; 23280242f74dSAlex Deucher } 23290242f74dSAlex Deucher } 23300242f74dSAlex Deucher break; 23310242f74dSAlex Deucher case 3: 23320242f74dSAlex Deucher size = track->vtx_size * nverts; 23330242f74dSAlex Deucher if (size != track->immd_dwords) { 23340242f74dSAlex Deucher DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n", 23350242f74dSAlex Deucher track->immd_dwords, size); 23360242f74dSAlex Deucher DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n", 23370242f74dSAlex Deucher nverts, track->vtx_size); 23380242f74dSAlex Deucher return -EINVAL; 23390242f74dSAlex Deucher } 23400242f74dSAlex Deucher break; 23410242f74dSAlex Deucher default: 23420242f74dSAlex Deucher DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n", 23430242f74dSAlex Deucher prim_walk); 23440242f74dSAlex Deucher return -EINVAL; 23450242f74dSAlex Deucher } 23460242f74dSAlex Deucher 23470242f74dSAlex Deucher if (track->tex_dirty) { 23480242f74dSAlex Deucher track->tex_dirty = false; 23490242f74dSAlex Deucher return r100_cs_track_texture_check(rdev, track); 23500242f74dSAlex Deucher } 23510242f74dSAlex Deucher return 0; 23520242f74dSAlex Deucher } 23530242f74dSAlex Deucher 23540242f74dSAlex Deucher void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track) 23550242f74dSAlex Deucher { 23560242f74dSAlex Deucher unsigned i, face; 23570242f74dSAlex Deucher 23580242f74dSAlex Deucher track->cb_dirty = true; 23590242f74dSAlex Deucher track->zb_dirty = true; 23600242f74dSAlex Deucher track->tex_dirty = true; 23610242f74dSAlex Deucher track->aa_dirty = true; 23620242f74dSAlex Deucher 23630242f74dSAlex Deucher if (rdev->family < CHIP_R300) { 23640242f74dSAlex Deucher track->num_cb = 1; 23650242f74dSAlex Deucher if (rdev->family <= CHIP_RS200) 23660242f74dSAlex Deucher track->num_texture = 3; 23670242f74dSAlex Deucher else 23680242f74dSAlex Deucher track->num_texture = 6; 23690242f74dSAlex Deucher track->maxy = 2048; 23700242f74dSAlex Deucher track->separate_cube = 1; 23710242f74dSAlex Deucher } else { 23720242f74dSAlex Deucher track->num_cb = 4; 23730242f74dSAlex Deucher track->num_texture = 16; 23740242f74dSAlex Deucher track->maxy = 4096; 23750242f74dSAlex Deucher track->separate_cube = 0; 23760242f74dSAlex Deucher track->aaresolve = false; 23770242f74dSAlex Deucher track->aa.robj = NULL; 23780242f74dSAlex Deucher } 23790242f74dSAlex Deucher 23800242f74dSAlex Deucher for (i = 0; i < track->num_cb; i++) { 23810242f74dSAlex Deucher track->cb[i].robj = NULL; 23820242f74dSAlex Deucher track->cb[i].pitch = 8192; 23830242f74dSAlex Deucher track->cb[i].cpp = 16; 23840242f74dSAlex Deucher track->cb[i].offset = 0; 23850242f74dSAlex Deucher } 23860242f74dSAlex Deucher track->z_enabled = true; 23870242f74dSAlex Deucher track->zb.robj = NULL; 23880242f74dSAlex Deucher track->zb.pitch = 8192; 23890242f74dSAlex Deucher track->zb.cpp = 4; 23900242f74dSAlex Deucher track->zb.offset = 0; 23910242f74dSAlex Deucher track->vtx_size = 0x7F; 23920242f74dSAlex Deucher track->immd_dwords = 0xFFFFFFFFUL; 23930242f74dSAlex Deucher track->num_arrays = 11; 23940242f74dSAlex Deucher track->max_indx = 0x00FFFFFFUL; 23950242f74dSAlex Deucher for (i = 0; i < track->num_arrays; i++) { 23960242f74dSAlex Deucher track->arrays[i].robj = NULL; 23970242f74dSAlex Deucher track->arrays[i].esize = 0x7F; 23980242f74dSAlex Deucher } 23990242f74dSAlex Deucher for (i = 0; i < track->num_texture; i++) { 24000242f74dSAlex Deucher track->textures[i].compress_format = R100_TRACK_COMP_NONE; 24010242f74dSAlex Deucher track->textures[i].pitch = 16536; 24020242f74dSAlex Deucher track->textures[i].width = 16536; 24030242f74dSAlex Deucher track->textures[i].height = 16536; 24040242f74dSAlex Deucher track->textures[i].width_11 = 1 << 11; 24050242f74dSAlex Deucher track->textures[i].height_11 = 1 << 11; 24060242f74dSAlex Deucher track->textures[i].num_levels = 12; 24070242f74dSAlex Deucher if (rdev->family <= CHIP_RS200) { 24080242f74dSAlex Deucher track->textures[i].tex_coord_type = 0; 24090242f74dSAlex Deucher track->textures[i].txdepth = 0; 24100242f74dSAlex Deucher } else { 24110242f74dSAlex Deucher track->textures[i].txdepth = 16; 24120242f74dSAlex Deucher track->textures[i].tex_coord_type = 1; 24130242f74dSAlex Deucher } 24140242f74dSAlex Deucher track->textures[i].cpp = 64; 24150242f74dSAlex Deucher track->textures[i].robj = NULL; 24160242f74dSAlex Deucher /* CS IB emission code makes sure texture unit are disabled */ 24170242f74dSAlex Deucher track->textures[i].enabled = false; 24180242f74dSAlex Deucher track->textures[i].lookup_disable = false; 24190242f74dSAlex Deucher track->textures[i].roundup_w = true; 24200242f74dSAlex Deucher track->textures[i].roundup_h = true; 24210242f74dSAlex Deucher if (track->separate_cube) 24220242f74dSAlex Deucher for (face = 0; face < 5; face++) { 24230242f74dSAlex Deucher track->textures[i].cube_info[face].robj = NULL; 24240242f74dSAlex Deucher track->textures[i].cube_info[face].width = 16536; 24250242f74dSAlex Deucher track->textures[i].cube_info[face].height = 16536; 24260242f74dSAlex Deucher track->textures[i].cube_info[face].offset = 0; 24270242f74dSAlex Deucher } 24280242f74dSAlex Deucher } 24290242f74dSAlex Deucher } 2430771fe6b9SJerome Glisse 2431771fe6b9SJerome Glisse /* 2432771fe6b9SJerome Glisse * Global GPU functions 2433771fe6b9SJerome Glisse */ 24341109ca09SLauri Kasanen static void r100_errata(struct radeon_device *rdev) 2435771fe6b9SJerome Glisse { 2436771fe6b9SJerome Glisse rdev->pll_errata = 0; 2437771fe6b9SJerome Glisse 2438771fe6b9SJerome Glisse if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) { 2439771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS; 2440771fe6b9SJerome Glisse } 2441771fe6b9SJerome Glisse 2442771fe6b9SJerome Glisse if (rdev->family == CHIP_RV100 || 2443771fe6b9SJerome Glisse rdev->family == CHIP_RS100 || 2444771fe6b9SJerome Glisse rdev->family == CHIP_RS200) { 2445771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY; 2446771fe6b9SJerome Glisse } 2447771fe6b9SJerome Glisse } 2448771fe6b9SJerome Glisse 24491109ca09SLauri Kasanen static int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n) 2450771fe6b9SJerome Glisse { 2451771fe6b9SJerome Glisse unsigned i; 2452771fe6b9SJerome Glisse uint32_t tmp; 2453771fe6b9SJerome Glisse 2454771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2455771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK; 2456771fe6b9SJerome Glisse if (tmp >= n) { 2457771fe6b9SJerome Glisse return 0; 2458771fe6b9SJerome Glisse } 2459771fe6b9SJerome Glisse DRM_UDELAY(1); 2460771fe6b9SJerome Glisse } 2461771fe6b9SJerome Glisse return -1; 2462771fe6b9SJerome Glisse } 2463771fe6b9SJerome Glisse 2464771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev) 2465771fe6b9SJerome Glisse { 2466771fe6b9SJerome Glisse unsigned i; 2467771fe6b9SJerome Glisse uint32_t tmp; 2468771fe6b9SJerome Glisse 2469771fe6b9SJerome Glisse if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) { 2470771fe6b9SJerome Glisse printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !" 2471771fe6b9SJerome Glisse " Bad things might happen.\n"); 2472771fe6b9SJerome Glisse } 2473771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2474771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS); 24754612dc97SAlex Deucher if (!(tmp & RADEON_RBBM_ACTIVE)) { 2476771fe6b9SJerome Glisse return 0; 2477771fe6b9SJerome Glisse } 2478771fe6b9SJerome Glisse DRM_UDELAY(1); 2479771fe6b9SJerome Glisse } 2480771fe6b9SJerome Glisse return -1; 2481771fe6b9SJerome Glisse } 2482771fe6b9SJerome Glisse 2483771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev) 2484771fe6b9SJerome Glisse { 2485771fe6b9SJerome Glisse unsigned i; 2486771fe6b9SJerome Glisse uint32_t tmp; 2487771fe6b9SJerome Glisse 2488771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2489771fe6b9SJerome Glisse /* read MC_STATUS */ 24904612dc97SAlex Deucher tmp = RREG32(RADEON_MC_STATUS); 24914612dc97SAlex Deucher if (tmp & RADEON_MC_IDLE) { 2492771fe6b9SJerome Glisse return 0; 2493771fe6b9SJerome Glisse } 2494771fe6b9SJerome Glisse DRM_UDELAY(1); 2495771fe6b9SJerome Glisse } 2496771fe6b9SJerome Glisse return -1; 2497771fe6b9SJerome Glisse } 2498771fe6b9SJerome Glisse 2499e32eb50dSChristian König bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring) 2500771fe6b9SJerome Glisse { 2501225758d8SJerome Glisse u32 rbbm_status; 2502771fe6b9SJerome Glisse 2503225758d8SJerome Glisse rbbm_status = RREG32(R_000E40_RBBM_STATUS); 2504225758d8SJerome Glisse if (!G_000E40_GUI_ACTIVE(rbbm_status)) { 2505069211e5SChristian König radeon_ring_lockup_update(ring); 2506225758d8SJerome Glisse return false; 2507225758d8SJerome Glisse } 2508225758d8SJerome Glisse /* force CP activities */ 25097b9ef16bSChristian König radeon_ring_force_activity(rdev, ring); 2510069211e5SChristian König return radeon_ring_test_lockup(rdev, ring); 2511225758d8SJerome Glisse } 2512225758d8SJerome Glisse 251374da01dcSAlex Deucher /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */ 251474da01dcSAlex Deucher void r100_enable_bm(struct radeon_device *rdev) 251574da01dcSAlex Deucher { 251674da01dcSAlex Deucher uint32_t tmp; 251774da01dcSAlex Deucher /* Enable bus mastering */ 251874da01dcSAlex Deucher tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS; 251974da01dcSAlex Deucher WREG32(RADEON_BUS_CNTL, tmp); 252074da01dcSAlex Deucher } 252174da01dcSAlex Deucher 252290aca4d2SJerome Glisse void r100_bm_disable(struct radeon_device *rdev) 252390aca4d2SJerome Glisse { 252490aca4d2SJerome Glisse u32 tmp; 252590aca4d2SJerome Glisse 252690aca4d2SJerome Glisse /* disable bus mastering */ 252790aca4d2SJerome Glisse tmp = RREG32(R_000030_BUS_CNTL); 252890aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044); 2529771fe6b9SJerome Glisse mdelay(1); 253090aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042); 253190aca4d2SJerome Glisse mdelay(1); 253290aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040); 253390aca4d2SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 253490aca4d2SJerome Glisse mdelay(1); 2535642ce525SMichel Dänzer pci_clear_master(rdev->pdev); 253690aca4d2SJerome Glisse mdelay(1); 253790aca4d2SJerome Glisse } 253890aca4d2SJerome Glisse 2539a2d07b74SJerome Glisse int r100_asic_reset(struct radeon_device *rdev) 2540771fe6b9SJerome Glisse { 254190aca4d2SJerome Glisse struct r100_mc_save save; 254290aca4d2SJerome Glisse u32 status, tmp; 254325b2ec5bSAlex Deucher int ret = 0; 2544771fe6b9SJerome Glisse 254590aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 254690aca4d2SJerome Glisse if (!G_000E40_GUI_ACTIVE(status)) { 2547771fe6b9SJerome Glisse return 0; 2548771fe6b9SJerome Glisse } 254925b2ec5bSAlex Deucher r100_mc_stop(rdev, &save); 255090aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 255190aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 255290aca4d2SJerome Glisse /* stop CP */ 255390aca4d2SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 255490aca4d2SJerome Glisse tmp = RREG32(RADEON_CP_RB_CNTL); 255590aca4d2SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA); 255690aca4d2SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 255790aca4d2SJerome Glisse WREG32(RADEON_CP_RB_WPTR, 0); 255890aca4d2SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 255990aca4d2SJerome Glisse /* save PCI state */ 256090aca4d2SJerome Glisse pci_save_state(rdev->pdev); 256190aca4d2SJerome Glisse /* disable bus mastering */ 256290aca4d2SJerome Glisse r100_bm_disable(rdev); 256390aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) | 256490aca4d2SJerome Glisse S_0000F0_SOFT_RESET_RE(1) | 256590aca4d2SJerome Glisse S_0000F0_SOFT_RESET_PP(1) | 256690aca4d2SJerome Glisse S_0000F0_SOFT_RESET_RB(1)); 256790aca4d2SJerome Glisse RREG32(R_0000F0_RBBM_SOFT_RESET); 256890aca4d2SJerome Glisse mdelay(500); 256990aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 257090aca4d2SJerome Glisse mdelay(1); 257190aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 257290aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 2573771fe6b9SJerome Glisse /* reset CP */ 257490aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1)); 257590aca4d2SJerome Glisse RREG32(R_0000F0_RBBM_SOFT_RESET); 257690aca4d2SJerome Glisse mdelay(500); 257790aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 257890aca4d2SJerome Glisse mdelay(1); 257990aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 258090aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 258190aca4d2SJerome Glisse /* restore PCI & busmastering */ 258290aca4d2SJerome Glisse pci_restore_state(rdev->pdev); 258390aca4d2SJerome Glisse r100_enable_bm(rdev); 2584771fe6b9SJerome Glisse /* Check if GPU is idle */ 258590aca4d2SJerome Glisse if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) || 258690aca4d2SJerome Glisse G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) { 258790aca4d2SJerome Glisse dev_err(rdev->dev, "failed to reset GPU\n"); 258825b2ec5bSAlex Deucher ret = -1; 258925b2ec5bSAlex Deucher } else 259090aca4d2SJerome Glisse dev_info(rdev->dev, "GPU reset succeed\n"); 259125b2ec5bSAlex Deucher r100_mc_resume(rdev, &save); 259225b2ec5bSAlex Deucher return ret; 2593771fe6b9SJerome Glisse } 2594771fe6b9SJerome Glisse 259592cde00cSAlex Deucher void r100_set_common_regs(struct radeon_device *rdev) 259692cde00cSAlex Deucher { 25972739d49cSAlex Deucher struct drm_device *dev = rdev->ddev; 25982739d49cSAlex Deucher bool force_dac2 = false; 2599d668046cSDave Airlie u32 tmp; 26002739d49cSAlex Deucher 260192cde00cSAlex Deucher /* set these so they don't interfere with anything */ 260292cde00cSAlex Deucher WREG32(RADEON_OV0_SCALE_CNTL, 0); 260392cde00cSAlex Deucher WREG32(RADEON_SUBPIC_CNTL, 0); 260492cde00cSAlex Deucher WREG32(RADEON_VIPH_CONTROL, 0); 260592cde00cSAlex Deucher WREG32(RADEON_I2C_CNTL_1, 0); 260692cde00cSAlex Deucher WREG32(RADEON_DVI_I2C_CNTL_1, 0); 260792cde00cSAlex Deucher WREG32(RADEON_CAP0_TRIG_CNTL, 0); 260892cde00cSAlex Deucher WREG32(RADEON_CAP1_TRIG_CNTL, 0); 26092739d49cSAlex Deucher 26102739d49cSAlex Deucher /* always set up dac2 on rn50 and some rv100 as lots 26112739d49cSAlex Deucher * of servers seem to wire it up to a VGA port but 26122739d49cSAlex Deucher * don't report it in the bios connector 26132739d49cSAlex Deucher * table. 26142739d49cSAlex Deucher */ 26152739d49cSAlex Deucher switch (dev->pdev->device) { 26162739d49cSAlex Deucher /* RN50 */ 26172739d49cSAlex Deucher case 0x515e: 26182739d49cSAlex Deucher case 0x5969: 26192739d49cSAlex Deucher force_dac2 = true; 26202739d49cSAlex Deucher break; 26212739d49cSAlex Deucher /* RV100*/ 26222739d49cSAlex Deucher case 0x5159: 26232739d49cSAlex Deucher case 0x515a: 26242739d49cSAlex Deucher /* DELL triple head servers */ 26252739d49cSAlex Deucher if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) && 26262739d49cSAlex Deucher ((dev->pdev->subsystem_device == 0x016c) || 26272739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016d) || 26282739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016e) || 26292739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016f) || 26302739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x0170) || 26312739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x017d) || 26322739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x017e) || 26332739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x0183) || 26342739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x018a) || 26352739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x019a))) 26362739d49cSAlex Deucher force_dac2 = true; 26372739d49cSAlex Deucher break; 26382739d49cSAlex Deucher } 26392739d49cSAlex Deucher 26402739d49cSAlex Deucher if (force_dac2) { 26412739d49cSAlex Deucher u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG); 26422739d49cSAlex Deucher u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL); 26432739d49cSAlex Deucher u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2); 26442739d49cSAlex Deucher 26452739d49cSAlex Deucher /* For CRT on DAC2, don't turn it on if BIOS didn't 26462739d49cSAlex Deucher enable it, even it's detected. 26472739d49cSAlex Deucher */ 26482739d49cSAlex Deucher 26492739d49cSAlex Deucher /* force it to crtc0 */ 26502739d49cSAlex Deucher dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL; 26512739d49cSAlex Deucher dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL; 26522739d49cSAlex Deucher disp_hw_debug |= RADEON_CRT2_DISP1_SEL; 26532739d49cSAlex Deucher 26542739d49cSAlex Deucher /* set up the TV DAC */ 26552739d49cSAlex Deucher tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL | 26562739d49cSAlex Deucher RADEON_TV_DAC_STD_MASK | 26572739d49cSAlex Deucher RADEON_TV_DAC_RDACPD | 26582739d49cSAlex Deucher RADEON_TV_DAC_GDACPD | 26592739d49cSAlex Deucher RADEON_TV_DAC_BDACPD | 26602739d49cSAlex Deucher RADEON_TV_DAC_BGADJ_MASK | 26612739d49cSAlex Deucher RADEON_TV_DAC_DACADJ_MASK); 26622739d49cSAlex Deucher tv_dac_cntl |= (RADEON_TV_DAC_NBLANK | 26632739d49cSAlex Deucher RADEON_TV_DAC_NHOLD | 26642739d49cSAlex Deucher RADEON_TV_DAC_STD_PS2 | 26652739d49cSAlex Deucher (0x58 << 16)); 26662739d49cSAlex Deucher 26672739d49cSAlex Deucher WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl); 26682739d49cSAlex Deucher WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug); 26692739d49cSAlex Deucher WREG32(RADEON_DAC_CNTL2, dac2_cntl); 26702739d49cSAlex Deucher } 2671d668046cSDave Airlie 2672d668046cSDave Airlie /* switch PM block to ACPI mode */ 2673d668046cSDave Airlie tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL); 2674d668046cSDave Airlie tmp &= ~RADEON_PM_MODE_SEL; 2675d668046cSDave Airlie WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp); 2676d668046cSDave Airlie 267792cde00cSAlex Deucher } 2678771fe6b9SJerome Glisse 2679771fe6b9SJerome Glisse /* 2680771fe6b9SJerome Glisse * VRAM info 2681771fe6b9SJerome Glisse */ 2682771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev) 2683771fe6b9SJerome Glisse { 2684771fe6b9SJerome Glisse uint32_t tmp; 2685771fe6b9SJerome Glisse 2686771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = false; 2687771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) 2688771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2689771fe6b9SJerome Glisse else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR) 2690771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2691771fe6b9SJerome Glisse if ((rdev->family == CHIP_RV100) || 2692771fe6b9SJerome Glisse (rdev->family == CHIP_RS100) || 2693771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 2694771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 2695771fe6b9SJerome Glisse if (tmp & RV100_HALF_MODE) { 2696771fe6b9SJerome Glisse rdev->mc.vram_width = 32; 2697771fe6b9SJerome Glisse } else { 2698771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 2699771fe6b9SJerome Glisse } 2700771fe6b9SJerome Glisse if (rdev->flags & RADEON_SINGLE_CRTC) { 2701771fe6b9SJerome Glisse rdev->mc.vram_width /= 4; 2702771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2703771fe6b9SJerome Glisse } 2704771fe6b9SJerome Glisse } else if (rdev->family <= CHIP_RV280) { 2705771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 2706771fe6b9SJerome Glisse if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) { 2707771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 2708771fe6b9SJerome Glisse } else { 2709771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 2710771fe6b9SJerome Glisse } 2711771fe6b9SJerome Glisse } else { 2712771fe6b9SJerome Glisse /* newer IGPs */ 2713771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 2714771fe6b9SJerome Glisse } 2715771fe6b9SJerome Glisse } 2716771fe6b9SJerome Glisse 27172a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev) 2718771fe6b9SJerome Glisse { 27192a0f8918SDave Airlie u32 aper_size; 27202a0f8918SDave Airlie u8 byte; 27212a0f8918SDave Airlie 27222a0f8918SDave Airlie aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 27232a0f8918SDave Airlie 27242a0f8918SDave Airlie /* Set HDP_APER_CNTL only on cards that are known not to be broken, 27252a0f8918SDave Airlie * that is has the 2nd generation multifunction PCI interface 27262a0f8918SDave Airlie */ 27272a0f8918SDave Airlie if (rdev->family == CHIP_RV280 || 27282a0f8918SDave Airlie rdev->family >= CHIP_RV350) { 27292a0f8918SDave Airlie WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL, 27302a0f8918SDave Airlie ~RADEON_HDP_APER_CNTL); 27312a0f8918SDave Airlie DRM_INFO("Generation 2 PCI interface, using max accessible memory\n"); 27322a0f8918SDave Airlie return aper_size * 2; 27332a0f8918SDave Airlie } 27342a0f8918SDave Airlie 27352a0f8918SDave Airlie /* Older cards have all sorts of funny issues to deal with. First 27362a0f8918SDave Airlie * check if it's a multifunction card by reading the PCI config 27372a0f8918SDave Airlie * header type... Limit those to one aperture size 27382a0f8918SDave Airlie */ 27392a0f8918SDave Airlie pci_read_config_byte(rdev->pdev, 0xe, &byte); 27402a0f8918SDave Airlie if (byte & 0x80) { 27412a0f8918SDave Airlie DRM_INFO("Generation 1 PCI interface in multifunction mode\n"); 27422a0f8918SDave Airlie DRM_INFO("Limiting VRAM to one aperture\n"); 27432a0f8918SDave Airlie return aper_size; 27442a0f8918SDave Airlie } 27452a0f8918SDave Airlie 27462a0f8918SDave Airlie /* Single function older card. We read HDP_APER_CNTL to see how the BIOS 27472a0f8918SDave Airlie * have set it up. We don't write this as it's broken on some ASICs but 27482a0f8918SDave Airlie * we expect the BIOS to have done the right thing (might be too optimistic...) 27492a0f8918SDave Airlie */ 27502a0f8918SDave Airlie if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL) 27512a0f8918SDave Airlie return aper_size * 2; 27522a0f8918SDave Airlie return aper_size; 27532a0f8918SDave Airlie } 27542a0f8918SDave Airlie 27552a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev) 27562a0f8918SDave Airlie { 27572a0f8918SDave Airlie u64 config_aper_size; 27582a0f8918SDave Airlie 2759d594e46aSJerome Glisse /* work out accessible VRAM */ 276001d73a69SJordan Crouse rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0); 276101d73a69SJordan Crouse rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0); 276251e5fcd3SJerome Glisse rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev); 276351e5fcd3SJerome Glisse /* FIXME we don't use the second aperture yet when we could use it */ 276451e5fcd3SJerome Glisse if (rdev->mc.visible_vram_size > rdev->mc.aper_size) 276551e5fcd3SJerome Glisse rdev->mc.visible_vram_size = rdev->mc.aper_size; 27662a0f8918SDave Airlie config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 2767771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) { 2768771fe6b9SJerome Glisse uint32_t tom; 2769771fe6b9SJerome Glisse /* read NB_TOM to get the amount of ram stolen for the GPU */ 2770771fe6b9SJerome Glisse tom = RREG32(RADEON_NB_TOM); 27717a50f01aSDave Airlie rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16); 27727a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 27737a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 2774771fe6b9SJerome Glisse } else { 27757a50f01aSDave Airlie rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE); 2776771fe6b9SJerome Glisse /* Some production boards of m6 will report 0 2777771fe6b9SJerome Glisse * if it's 8 MB 2778771fe6b9SJerome Glisse */ 27797a50f01aSDave Airlie if (rdev->mc.real_vram_size == 0) { 27807a50f01aSDave Airlie rdev->mc.real_vram_size = 8192 * 1024; 27817a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 2782771fe6b9SJerome Glisse } 27832a0f8918SDave Airlie /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM - 2784d594e46aSJerome Glisse * Novell bug 204882 + along with lots of ubuntu ones 2785d594e46aSJerome Glisse */ 2786b7d8cce5SAlex Deucher if (rdev->mc.aper_size > config_aper_size) 2787b7d8cce5SAlex Deucher config_aper_size = rdev->mc.aper_size; 2788b7d8cce5SAlex Deucher 27897a50f01aSDave Airlie if (config_aper_size > rdev->mc.real_vram_size) 27907a50f01aSDave Airlie rdev->mc.mc_vram_size = config_aper_size; 27917a50f01aSDave Airlie else 27927a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 2793771fe6b9SJerome Glisse } 2794d594e46aSJerome Glisse } 27952a0f8918SDave Airlie 279628d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state) 279728d52043SDave Airlie { 279828d52043SDave Airlie uint32_t temp; 279928d52043SDave Airlie 280028d52043SDave Airlie temp = RREG32(RADEON_CONFIG_CNTL); 280128d52043SDave Airlie if (state == false) { 2802d75ee3beSAlex Deucher temp &= ~RADEON_CFG_VGA_RAM_EN; 2803d75ee3beSAlex Deucher temp |= RADEON_CFG_VGA_IO_DIS; 280428d52043SDave Airlie } else { 2805d75ee3beSAlex Deucher temp &= ~RADEON_CFG_VGA_IO_DIS; 280628d52043SDave Airlie } 280728d52043SDave Airlie WREG32(RADEON_CONFIG_CNTL, temp); 280828d52043SDave Airlie } 280928d52043SDave Airlie 28101109ca09SLauri Kasanen static void r100_mc_init(struct radeon_device *rdev) 28112a0f8918SDave Airlie { 2812d594e46aSJerome Glisse u64 base; 28132a0f8918SDave Airlie 2814d594e46aSJerome Glisse r100_vram_get_type(rdev); 28152a0f8918SDave Airlie r100_vram_init_sizes(rdev); 2816d594e46aSJerome Glisse base = rdev->mc.aper_base; 2817d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_IGP) 2818d594e46aSJerome Glisse base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16; 2819d594e46aSJerome Glisse radeon_vram_location(rdev, &rdev->mc, base); 28208d369bb1SAlex Deucher rdev->mc.gtt_base_align = 0; 2821d594e46aSJerome Glisse if (!(rdev->flags & RADEON_IS_AGP)) 2822d594e46aSJerome Glisse radeon_gtt_location(rdev, &rdev->mc); 2823f47299c5SAlex Deucher radeon_update_bandwidth_info(rdev); 2824771fe6b9SJerome Glisse } 2825771fe6b9SJerome Glisse 2826771fe6b9SJerome Glisse 2827771fe6b9SJerome Glisse /* 2828771fe6b9SJerome Glisse * Indirect registers accessor 2829771fe6b9SJerome Glisse */ 2830771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev) 2831771fe6b9SJerome Glisse { 28324ce9198eSAlex Deucher if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) { 2833771fe6b9SJerome Glisse (void)RREG32(RADEON_CLOCK_CNTL_DATA); 2834771fe6b9SJerome Glisse (void)RREG32(RADEON_CRTC_GEN_CNTL); 2835771fe6b9SJerome Glisse } 28364ce9198eSAlex Deucher } 2837771fe6b9SJerome Glisse 2838771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev) 2839771fe6b9SJerome Glisse { 2840771fe6b9SJerome Glisse /* This workarounds is necessary on RV100, RS100 and RS200 chips 2841771fe6b9SJerome Glisse * or the chip could hang on a subsequent access 2842771fe6b9SJerome Glisse */ 2843771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) { 28444de833c3SArnd Bergmann mdelay(5); 2845771fe6b9SJerome Glisse } 2846771fe6b9SJerome Glisse 2847771fe6b9SJerome Glisse /* This function is required to workaround a hardware bug in some (all?) 2848771fe6b9SJerome Glisse * revisions of the R300. This workaround should be called after every 2849771fe6b9SJerome Glisse * CLOCK_CNTL_INDEX register access. If not, register reads afterward 2850771fe6b9SJerome Glisse * may not be correct. 2851771fe6b9SJerome Glisse */ 2852771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_R300_CG) { 2853771fe6b9SJerome Glisse uint32_t save, tmp; 2854771fe6b9SJerome Glisse 2855771fe6b9SJerome Glisse save = RREG32(RADEON_CLOCK_CNTL_INDEX); 2856771fe6b9SJerome Glisse tmp = save & ~(0x3f | RADEON_PLL_WR_EN); 2857771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, tmp); 2858771fe6b9SJerome Glisse tmp = RREG32(RADEON_CLOCK_CNTL_DATA); 2859771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, save); 2860771fe6b9SJerome Glisse } 2861771fe6b9SJerome Glisse } 2862771fe6b9SJerome Glisse 2863771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg) 2864771fe6b9SJerome Glisse { 2865771fe6b9SJerome Glisse uint32_t data; 2866771fe6b9SJerome Glisse 2867771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f); 2868771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 2869771fe6b9SJerome Glisse data = RREG32(RADEON_CLOCK_CNTL_DATA); 2870771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 2871771fe6b9SJerome Glisse return data; 2872771fe6b9SJerome Glisse } 2873771fe6b9SJerome Glisse 2874771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) 2875771fe6b9SJerome Glisse { 2876771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN)); 2877771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 2878771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_DATA, v); 2879771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 2880771fe6b9SJerome Glisse } 2881771fe6b9SJerome Glisse 28821109ca09SLauri Kasanen static void r100_set_safe_registers(struct radeon_device *rdev) 2883068a117cSJerome Glisse { 2884551ebd83SDave Airlie if (ASIC_IS_RN50(rdev)) { 2885551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm; 2886551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm); 2887551ebd83SDave Airlie } else if (rdev->family < CHIP_R200) { 2888551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = r100_reg_safe_bm; 2889551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm); 2890551ebd83SDave Airlie } else { 2891d4550907SJerome Glisse r200_set_safe_registers(rdev); 2892551ebd83SDave Airlie } 2893068a117cSJerome Glisse } 2894068a117cSJerome Glisse 2895771fe6b9SJerome Glisse /* 2896771fe6b9SJerome Glisse * Debugfs info 2897771fe6b9SJerome Glisse */ 2898771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2899771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data) 2900771fe6b9SJerome Glisse { 2901771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2902771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2903771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2904771fe6b9SJerome Glisse uint32_t reg, value; 2905771fe6b9SJerome Glisse unsigned i; 2906771fe6b9SJerome Glisse 2907771fe6b9SJerome Glisse seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS)); 2908771fe6b9SJerome Glisse seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C)); 2909771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2910771fe6b9SJerome Glisse for (i = 0; i < 64; i++) { 2911771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100); 2912771fe6b9SJerome Glisse reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2; 2913771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i); 2914771fe6b9SJerome Glisse value = RREG32(RADEON_RBBM_CMDFIFO_DATA); 2915771fe6b9SJerome Glisse seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value); 2916771fe6b9SJerome Glisse } 2917771fe6b9SJerome Glisse return 0; 2918771fe6b9SJerome Glisse } 2919771fe6b9SJerome Glisse 2920771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data) 2921771fe6b9SJerome Glisse { 2922771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2923771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2924771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2925e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 2926771fe6b9SJerome Glisse uint32_t rdp, wdp; 2927771fe6b9SJerome Glisse unsigned count, i, j; 2928771fe6b9SJerome Glisse 2929e32eb50dSChristian König radeon_ring_free_size(rdev, ring); 2930771fe6b9SJerome Glisse rdp = RREG32(RADEON_CP_RB_RPTR); 2931771fe6b9SJerome Glisse wdp = RREG32(RADEON_CP_RB_WPTR); 2932e32eb50dSChristian König count = (rdp + ring->ring_size - wdp) & ring->ptr_mask; 2933771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2934771fe6b9SJerome Glisse seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp); 2935771fe6b9SJerome Glisse seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp); 2936e32eb50dSChristian König seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw); 2937771fe6b9SJerome Glisse seq_printf(m, "%u dwords in ring\n", count); 2938771fe6b9SJerome Glisse for (j = 0; j <= count; j++) { 2939e32eb50dSChristian König i = (rdp + j) & ring->ptr_mask; 2940e32eb50dSChristian König seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]); 2941771fe6b9SJerome Glisse } 2942771fe6b9SJerome Glisse return 0; 2943771fe6b9SJerome Glisse } 2944771fe6b9SJerome Glisse 2945771fe6b9SJerome Glisse 2946771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data) 2947771fe6b9SJerome Glisse { 2948771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2949771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2950771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2951771fe6b9SJerome Glisse uint32_t csq_stat, csq2_stat, tmp; 2952771fe6b9SJerome Glisse unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr; 2953771fe6b9SJerome Glisse unsigned i; 2954771fe6b9SJerome Glisse 2955771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2956771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE)); 2957771fe6b9SJerome Glisse csq_stat = RREG32(RADEON_CP_CSQ_STAT); 2958771fe6b9SJerome Glisse csq2_stat = RREG32(RADEON_CP_CSQ2_STAT); 2959771fe6b9SJerome Glisse r_rptr = (csq_stat >> 0) & 0x3ff; 2960771fe6b9SJerome Glisse r_wptr = (csq_stat >> 10) & 0x3ff; 2961771fe6b9SJerome Glisse ib1_rptr = (csq_stat >> 20) & 0x3ff; 2962771fe6b9SJerome Glisse ib1_wptr = (csq2_stat >> 0) & 0x3ff; 2963771fe6b9SJerome Glisse ib2_rptr = (csq2_stat >> 10) & 0x3ff; 2964771fe6b9SJerome Glisse ib2_wptr = (csq2_stat >> 20) & 0x3ff; 2965771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat); 2966771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat); 2967771fe6b9SJerome Glisse seq_printf(m, "Ring rptr %u\n", r_rptr); 2968771fe6b9SJerome Glisse seq_printf(m, "Ring wptr %u\n", r_wptr); 2969771fe6b9SJerome Glisse seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr); 2970771fe6b9SJerome Glisse seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr); 2971771fe6b9SJerome Glisse seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr); 2972771fe6b9SJerome Glisse seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr); 2973771fe6b9SJerome Glisse /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms 2974771fe6b9SJerome Glisse * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */ 2975771fe6b9SJerome Glisse seq_printf(m, "Ring fifo:\n"); 2976771fe6b9SJerome Glisse for (i = 0; i < 256; i++) { 2977771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2978771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2979771fe6b9SJerome Glisse seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp); 2980771fe6b9SJerome Glisse } 2981771fe6b9SJerome Glisse seq_printf(m, "Indirect1 fifo:\n"); 2982771fe6b9SJerome Glisse for (i = 256; i <= 512; i++) { 2983771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2984771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2985771fe6b9SJerome Glisse seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp); 2986771fe6b9SJerome Glisse } 2987771fe6b9SJerome Glisse seq_printf(m, "Indirect2 fifo:\n"); 2988771fe6b9SJerome Glisse for (i = 640; i < ib1_wptr; i++) { 2989771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2990771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2991771fe6b9SJerome Glisse seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp); 2992771fe6b9SJerome Glisse } 2993771fe6b9SJerome Glisse return 0; 2994771fe6b9SJerome Glisse } 2995771fe6b9SJerome Glisse 2996771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data) 2997771fe6b9SJerome Glisse { 2998771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2999771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 3000771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 3001771fe6b9SJerome Glisse uint32_t tmp; 3002771fe6b9SJerome Glisse 3003771fe6b9SJerome Glisse tmp = RREG32(RADEON_CONFIG_MEMSIZE); 3004771fe6b9SJerome Glisse seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp); 3005771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_FB_LOCATION); 3006771fe6b9SJerome Glisse seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp); 3007771fe6b9SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 3008771fe6b9SJerome Glisse seq_printf(m, "BUS_CNTL 0x%08x\n", tmp); 3009771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_AGP_LOCATION); 3010771fe6b9SJerome Glisse seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp); 3011771fe6b9SJerome Glisse tmp = RREG32(RADEON_AGP_BASE); 3012771fe6b9SJerome Glisse seq_printf(m, "AGP_BASE 0x%08x\n", tmp); 3013771fe6b9SJerome Glisse tmp = RREG32(RADEON_HOST_PATH_CNTL); 3014771fe6b9SJerome Glisse seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp); 3015771fe6b9SJerome Glisse tmp = RREG32(0x01D0); 3016771fe6b9SJerome Glisse seq_printf(m, "AIC_CTRL 0x%08x\n", tmp); 3017771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_LO_ADDR); 3018771fe6b9SJerome Glisse seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp); 3019771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_HI_ADDR); 3020771fe6b9SJerome Glisse seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp); 3021771fe6b9SJerome Glisse tmp = RREG32(0x01E4); 3022771fe6b9SJerome Glisse seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp); 3023771fe6b9SJerome Glisse return 0; 3024771fe6b9SJerome Glisse } 3025771fe6b9SJerome Glisse 3026771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = { 3027771fe6b9SJerome Glisse {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL}, 3028771fe6b9SJerome Glisse }; 3029771fe6b9SJerome Glisse 3030771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = { 3031771fe6b9SJerome Glisse {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL}, 3032771fe6b9SJerome Glisse {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL}, 3033771fe6b9SJerome Glisse }; 3034771fe6b9SJerome Glisse 3035771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = { 3036771fe6b9SJerome Glisse {"r100_mc_info", r100_debugfs_mc_info, 0, NULL}, 3037771fe6b9SJerome Glisse }; 3038771fe6b9SJerome Glisse #endif 3039771fe6b9SJerome Glisse 3040771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev) 3041771fe6b9SJerome Glisse { 3042771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 3043771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1); 3044771fe6b9SJerome Glisse #else 3045771fe6b9SJerome Glisse return 0; 3046771fe6b9SJerome Glisse #endif 3047771fe6b9SJerome Glisse } 3048771fe6b9SJerome Glisse 3049771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev) 3050771fe6b9SJerome Glisse { 3051771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 3052771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2); 3053771fe6b9SJerome Glisse #else 3054771fe6b9SJerome Glisse return 0; 3055771fe6b9SJerome Glisse #endif 3056771fe6b9SJerome Glisse } 3057771fe6b9SJerome Glisse 3058771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev) 3059771fe6b9SJerome Glisse { 3060771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 3061771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1); 3062771fe6b9SJerome Glisse #else 3063771fe6b9SJerome Glisse return 0; 3064771fe6b9SJerome Glisse #endif 3065771fe6b9SJerome Glisse } 3066e024e110SDave Airlie 3067e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg, 3068e024e110SDave Airlie uint32_t tiling_flags, uint32_t pitch, 3069e024e110SDave Airlie uint32_t offset, uint32_t obj_size) 3070e024e110SDave Airlie { 3071e024e110SDave Airlie int surf_index = reg * 16; 3072e024e110SDave Airlie int flags = 0; 3073e024e110SDave Airlie 3074e024e110SDave Airlie if (rdev->family <= CHIP_RS200) { 3075e024e110SDave Airlie if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 3076e024e110SDave Airlie == (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 3077e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_BOTH; 3078e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 3079e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_MACRO; 3080e024e110SDave Airlie } else if (rdev->family <= CHIP_RV280) { 3081e024e110SDave Airlie if (tiling_flags & (RADEON_TILING_MACRO)) 3082e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MACRO; 3083e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 3084e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MICRO; 3085e024e110SDave Airlie } else { 3086e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 3087e024e110SDave Airlie flags |= R300_SURF_TILE_MACRO; 3088e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 3089e024e110SDave Airlie flags |= R300_SURF_TILE_MICRO; 3090e024e110SDave Airlie } 3091e024e110SDave Airlie 3092c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_16BIT) 3093c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP; 3094c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_32BIT) 3095c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP; 3096c88f9f0cSMichel Dänzer 3097f5c5f040SDave Airlie /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */ 3098f5c5f040SDave Airlie if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) { 3099f5c5f040SDave Airlie if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO))) 3100f5c5f040SDave Airlie if (ASIC_IS_RN50(rdev)) 3101f5c5f040SDave Airlie pitch /= 16; 3102f5c5f040SDave Airlie } 3103f5c5f040SDave Airlie 3104f5c5f040SDave Airlie /* r100/r200 divide by 16 */ 3105f5c5f040SDave Airlie if (rdev->family < CHIP_R300) 3106f5c5f040SDave Airlie flags |= pitch / 16; 3107f5c5f040SDave Airlie else 3108f5c5f040SDave Airlie flags |= pitch / 8; 3109f5c5f040SDave Airlie 3110f5c5f040SDave Airlie 3111d9fdaafbSDave Airlie DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1); 3112e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, flags); 3113e024e110SDave Airlie WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset); 3114e024e110SDave Airlie WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1); 3115e024e110SDave Airlie return 0; 3116e024e110SDave Airlie } 3117e024e110SDave Airlie 3118e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg) 3119e024e110SDave Airlie { 3120e024e110SDave Airlie int surf_index = reg * 16; 3121e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, 0); 3122e024e110SDave Airlie } 3123c93bb85bSJerome Glisse 3124c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev) 3125c93bb85bSJerome Glisse { 3126c93bb85bSJerome Glisse fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff; 3127c93bb85bSJerome Glisse fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff; 3128c93bb85bSJerome Glisse fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff; 3129c93bb85bSJerome Glisse uint32_t temp, data, mem_trcd, mem_trp, mem_tras; 3130c93bb85bSJerome Glisse fixed20_12 memtcas_ff[8] = { 313168adac5eSBen Skeggs dfixed_init(1), 313268adac5eSBen Skeggs dfixed_init(2), 313368adac5eSBen Skeggs dfixed_init(3), 313468adac5eSBen Skeggs dfixed_init(0), 313568adac5eSBen Skeggs dfixed_init_half(1), 313668adac5eSBen Skeggs dfixed_init_half(2), 313768adac5eSBen Skeggs dfixed_init(0), 3138c93bb85bSJerome Glisse }; 3139c93bb85bSJerome Glisse fixed20_12 memtcas_rs480_ff[8] = { 314068adac5eSBen Skeggs dfixed_init(0), 314168adac5eSBen Skeggs dfixed_init(1), 314268adac5eSBen Skeggs dfixed_init(2), 314368adac5eSBen Skeggs dfixed_init(3), 314468adac5eSBen Skeggs dfixed_init(0), 314568adac5eSBen Skeggs dfixed_init_half(1), 314668adac5eSBen Skeggs dfixed_init_half(2), 314768adac5eSBen Skeggs dfixed_init_half(3), 3148c93bb85bSJerome Glisse }; 3149c93bb85bSJerome Glisse fixed20_12 memtcas2_ff[8] = { 315068adac5eSBen Skeggs dfixed_init(0), 315168adac5eSBen Skeggs dfixed_init(1), 315268adac5eSBen Skeggs dfixed_init(2), 315368adac5eSBen Skeggs dfixed_init(3), 315468adac5eSBen Skeggs dfixed_init(4), 315568adac5eSBen Skeggs dfixed_init(5), 315668adac5eSBen Skeggs dfixed_init(6), 315768adac5eSBen Skeggs dfixed_init(7), 3158c93bb85bSJerome Glisse }; 3159c93bb85bSJerome Glisse fixed20_12 memtrbs[8] = { 316068adac5eSBen Skeggs dfixed_init(1), 316168adac5eSBen Skeggs dfixed_init_half(1), 316268adac5eSBen Skeggs dfixed_init(2), 316368adac5eSBen Skeggs dfixed_init_half(2), 316468adac5eSBen Skeggs dfixed_init(3), 316568adac5eSBen Skeggs dfixed_init_half(3), 316668adac5eSBen Skeggs dfixed_init(4), 316768adac5eSBen Skeggs dfixed_init_half(4) 3168c93bb85bSJerome Glisse }; 3169c93bb85bSJerome Glisse fixed20_12 memtrbs_r4xx[8] = { 317068adac5eSBen Skeggs dfixed_init(4), 317168adac5eSBen Skeggs dfixed_init(5), 317268adac5eSBen Skeggs dfixed_init(6), 317368adac5eSBen Skeggs dfixed_init(7), 317468adac5eSBen Skeggs dfixed_init(8), 317568adac5eSBen Skeggs dfixed_init(9), 317668adac5eSBen Skeggs dfixed_init(10), 317768adac5eSBen Skeggs dfixed_init(11) 3178c93bb85bSJerome Glisse }; 3179c93bb85bSJerome Glisse fixed20_12 min_mem_eff; 3180c93bb85bSJerome Glisse fixed20_12 mc_latency_sclk, mc_latency_mclk, k1; 3181c93bb85bSJerome Glisse fixed20_12 cur_latency_mclk, cur_latency_sclk; 3182c93bb85bSJerome Glisse fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate, 3183c93bb85bSJerome Glisse disp_drain_rate2, read_return_rate; 3184c93bb85bSJerome Glisse fixed20_12 time_disp1_drop_priority; 3185c93bb85bSJerome Glisse int c; 3186c93bb85bSJerome Glisse int cur_size = 16; /* in octawords */ 3187c93bb85bSJerome Glisse int critical_point = 0, critical_point2; 3188c93bb85bSJerome Glisse /* uint32_t read_return_rate, time_disp1_drop_priority; */ 3189c93bb85bSJerome Glisse int stop_req, max_stop_req; 3190c93bb85bSJerome Glisse struct drm_display_mode *mode1 = NULL; 3191c93bb85bSJerome Glisse struct drm_display_mode *mode2 = NULL; 3192c93bb85bSJerome Glisse uint32_t pixel_bytes1 = 0; 3193c93bb85bSJerome Glisse uint32_t pixel_bytes2 = 0; 3194c93bb85bSJerome Glisse 3195f46c0120SAlex Deucher radeon_update_display_priority(rdev); 3196f46c0120SAlex Deucher 3197c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[0]->base.enabled) { 3198c93bb85bSJerome Glisse mode1 = &rdev->mode_info.crtcs[0]->base.mode; 3199c93bb85bSJerome Glisse pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8; 3200c93bb85bSJerome Glisse } 3201dfee5614SDave Airlie if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 3202c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[1]->base.enabled) { 3203c93bb85bSJerome Glisse mode2 = &rdev->mode_info.crtcs[1]->base.mode; 3204c93bb85bSJerome Glisse pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8; 3205c93bb85bSJerome Glisse } 3206dfee5614SDave Airlie } 3207c93bb85bSJerome Glisse 320868adac5eSBen Skeggs min_mem_eff.full = dfixed_const_8(0); 3209c93bb85bSJerome Glisse /* get modes */ 3210c93bb85bSJerome Glisse if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) { 3211c93bb85bSJerome Glisse uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER); 3212c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT); 3213c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT); 3214c93bb85bSJerome Glisse /* check crtc enables */ 3215c93bb85bSJerome Glisse if (mode2) 3216c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT); 3217c93bb85bSJerome Glisse if (mode1) 3218c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT); 3219c93bb85bSJerome Glisse WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer); 3220c93bb85bSJerome Glisse } 3221c93bb85bSJerome Glisse 3222c93bb85bSJerome Glisse /* 3223c93bb85bSJerome Glisse * determine is there is enough bw for current mode 3224c93bb85bSJerome Glisse */ 3225f47299c5SAlex Deucher sclk_ff = rdev->pm.sclk; 3226f47299c5SAlex Deucher mclk_ff = rdev->pm.mclk; 3227c93bb85bSJerome Glisse 3228c93bb85bSJerome Glisse temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1); 322968adac5eSBen Skeggs temp_ff.full = dfixed_const(temp); 323068adac5eSBen Skeggs mem_bw.full = dfixed_mul(mclk_ff, temp_ff); 3231c93bb85bSJerome Glisse 3232c93bb85bSJerome Glisse pix_clk.full = 0; 3233c93bb85bSJerome Glisse pix_clk2.full = 0; 3234c93bb85bSJerome Glisse peak_disp_bw.full = 0; 3235c93bb85bSJerome Glisse if (mode1) { 323668adac5eSBen Skeggs temp_ff.full = dfixed_const(1000); 323768adac5eSBen Skeggs pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */ 323868adac5eSBen Skeggs pix_clk.full = dfixed_div(pix_clk, temp_ff); 323968adac5eSBen Skeggs temp_ff.full = dfixed_const(pixel_bytes1); 324068adac5eSBen Skeggs peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff); 3241c93bb85bSJerome Glisse } 3242c93bb85bSJerome Glisse if (mode2) { 324368adac5eSBen Skeggs temp_ff.full = dfixed_const(1000); 324468adac5eSBen Skeggs pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */ 324568adac5eSBen Skeggs pix_clk2.full = dfixed_div(pix_clk2, temp_ff); 324668adac5eSBen Skeggs temp_ff.full = dfixed_const(pixel_bytes2); 324768adac5eSBen Skeggs peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff); 3248c93bb85bSJerome Glisse } 3249c93bb85bSJerome Glisse 325068adac5eSBen Skeggs mem_bw.full = dfixed_mul(mem_bw, min_mem_eff); 3251c93bb85bSJerome Glisse if (peak_disp_bw.full >= mem_bw.full) { 3252c93bb85bSJerome Glisse DRM_ERROR("You may not have enough display bandwidth for current mode\n" 3253c93bb85bSJerome Glisse "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n"); 3254c93bb85bSJerome Glisse } 3255c93bb85bSJerome Glisse 3256c93bb85bSJerome Glisse /* Get values from the EXT_MEM_CNTL register...converting its contents. */ 3257c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_TIMING_CNTL); 3258c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */ 3259c93bb85bSJerome Glisse mem_trcd = ((temp >> 2) & 0x3) + 1; 3260c93bb85bSJerome Glisse mem_trp = ((temp & 0x3)) + 1; 3261c93bb85bSJerome Glisse mem_tras = ((temp & 0x70) >> 4) + 1; 3262c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R300 || 3263c93bb85bSJerome Glisse rdev->family == CHIP_R350) { /* r300, r350 */ 3264c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 3265c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 3266c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 4; 3267c93bb85bSJerome Glisse } else if (rdev->family == CHIP_RV350 || 3268c93bb85bSJerome Glisse rdev->family <= CHIP_RV380) { 3269c93bb85bSJerome Glisse /* rv3x0 */ 3270c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 3; 3271c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 3; 3272c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 6; 3273c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R420 || 3274c93bb85bSJerome Glisse rdev->family == CHIP_R423 || 3275c93bb85bSJerome Glisse rdev->family == CHIP_RV410) { 3276c93bb85bSJerome Glisse /* r4xx */ 3277c93bb85bSJerome Glisse mem_trcd = (temp & 0xf) + 3; 3278c93bb85bSJerome Glisse if (mem_trcd > 15) 3279c93bb85bSJerome Glisse mem_trcd = 15; 3280c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0xf) + 3; 3281c93bb85bSJerome Glisse if (mem_trp > 15) 3282c93bb85bSJerome Glisse mem_trp = 15; 3283c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0x1f) + 6; 3284c93bb85bSJerome Glisse if (mem_tras > 31) 3285c93bb85bSJerome Glisse mem_tras = 31; 3286c93bb85bSJerome Glisse } else { /* RV200, R200 */ 3287c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 3288c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 3289c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0xf) + 4; 3290c93bb85bSJerome Glisse } 3291c93bb85bSJerome Glisse /* convert to FF */ 329268adac5eSBen Skeggs trcd_ff.full = dfixed_const(mem_trcd); 329368adac5eSBen Skeggs trp_ff.full = dfixed_const(mem_trp); 329468adac5eSBen Skeggs tras_ff.full = dfixed_const(mem_tras); 3295c93bb85bSJerome Glisse 3296c93bb85bSJerome Glisse /* Get values from the MEM_SDRAM_MODE_REG register...converting its */ 3297c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_SDRAM_MODE_REG); 3298c93bb85bSJerome Glisse data = (temp & (7 << 20)) >> 20; 3299c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) { 3300c93bb85bSJerome Glisse if (rdev->family == CHIP_RS480) /* don't think rs400 */ 3301c93bb85bSJerome Glisse tcas_ff = memtcas_rs480_ff[data]; 3302c93bb85bSJerome Glisse else 3303c93bb85bSJerome Glisse tcas_ff = memtcas_ff[data]; 3304c93bb85bSJerome Glisse } else 3305c93bb85bSJerome Glisse tcas_ff = memtcas2_ff[data]; 3306c93bb85bSJerome Glisse 3307c93bb85bSJerome Glisse if (rdev->family == CHIP_RS400 || 3308c93bb85bSJerome Glisse rdev->family == CHIP_RS480) { 3309c93bb85bSJerome Glisse /* extra cas latency stored in bits 23-25 0-4 clocks */ 3310c93bb85bSJerome Glisse data = (temp >> 23) & 0x7; 3311c93bb85bSJerome Glisse if (data < 5) 331268adac5eSBen Skeggs tcas_ff.full += dfixed_const(data); 3313c93bb85bSJerome Glisse } 3314c93bb85bSJerome Glisse 3315c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) { 3316c93bb85bSJerome Glisse /* on the R300, Tcas is included in Trbs. 3317c93bb85bSJerome Glisse */ 3318c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_CNTL); 3319c93bb85bSJerome Glisse data = (R300_MEM_NUM_CHANNELS_MASK & temp); 3320c93bb85bSJerome Glisse if (data == 1) { 3321c93bb85bSJerome Glisse if (R300_MEM_USE_CD_CH_ONLY & temp) { 3322c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_INDEX); 3323c93bb85bSJerome Glisse temp &= ~R300_MC_IND_ADDR_MASK; 3324c93bb85bSJerome Glisse temp |= R300_MC_READ_CNTL_CD_mcind; 3325c93bb85bSJerome Glisse WREG32(R300_MC_IND_INDEX, temp); 3326c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_DATA); 3327c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_C_MASK & temp); 3328c93bb85bSJerome Glisse } else { 3329c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 3330c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 3331c93bb85bSJerome Glisse } 3332c93bb85bSJerome Glisse } else { 3333c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 3334c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 3335c93bb85bSJerome Glisse } 3336c93bb85bSJerome Glisse if (rdev->family == CHIP_RV410 || 3337c93bb85bSJerome Glisse rdev->family == CHIP_R420 || 3338c93bb85bSJerome Glisse rdev->family == CHIP_R423) 3339c93bb85bSJerome Glisse trbs_ff = memtrbs_r4xx[data]; 3340c93bb85bSJerome Glisse else 3341c93bb85bSJerome Glisse trbs_ff = memtrbs[data]; 3342c93bb85bSJerome Glisse tcas_ff.full += trbs_ff.full; 3343c93bb85bSJerome Glisse } 3344c93bb85bSJerome Glisse 3345c93bb85bSJerome Glisse sclk_eff_ff.full = sclk_ff.full; 3346c93bb85bSJerome Glisse 3347c93bb85bSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3348c93bb85bSJerome Glisse fixed20_12 agpmode_ff; 334968adac5eSBen Skeggs agpmode_ff.full = dfixed_const(radeon_agpmode); 335068adac5eSBen Skeggs temp_ff.full = dfixed_const_666(16); 335168adac5eSBen Skeggs sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff); 3352c93bb85bSJerome Glisse } 3353c93bb85bSJerome Glisse /* TODO PCIE lanes may affect this - agpmode == 16?? */ 3354c93bb85bSJerome Glisse 3355c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev)) { 335668adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(250); 3357c93bb85bSJerome Glisse } else { 3358c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || 3359c93bb85bSJerome Glisse rdev->flags & RADEON_IS_IGP) { 3360c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) 336168adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(41); 3362c93bb85bSJerome Glisse else 336368adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(33); 3364c93bb85bSJerome Glisse } else { 3365c93bb85bSJerome Glisse if (rdev->mc.vram_width == 128) 336668adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(57); 3367c93bb85bSJerome Glisse else 336868adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(41); 3369c93bb85bSJerome Glisse } 3370c93bb85bSJerome Glisse } 3371c93bb85bSJerome Glisse 337268adac5eSBen Skeggs mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff); 3373c93bb85bSJerome Glisse 3374c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) { 3375c93bb85bSJerome Glisse if (rdev->mc.vram_width == 32) { 337668adac5eSBen Skeggs k1.full = dfixed_const(40); 3377c93bb85bSJerome Glisse c = 3; 3378c93bb85bSJerome Glisse } else { 337968adac5eSBen Skeggs k1.full = dfixed_const(20); 3380c93bb85bSJerome Glisse c = 1; 3381c93bb85bSJerome Glisse } 3382c93bb85bSJerome Glisse } else { 338368adac5eSBen Skeggs k1.full = dfixed_const(40); 3384c93bb85bSJerome Glisse c = 3; 3385c93bb85bSJerome Glisse } 3386c93bb85bSJerome Glisse 338768adac5eSBen Skeggs temp_ff.full = dfixed_const(2); 338868adac5eSBen Skeggs mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff); 338968adac5eSBen Skeggs temp_ff.full = dfixed_const(c); 339068adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff); 339168adac5eSBen Skeggs temp_ff.full = dfixed_const(4); 339268adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff); 339368adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff); 3394c93bb85bSJerome Glisse mc_latency_mclk.full += k1.full; 3395c93bb85bSJerome Glisse 339668adac5eSBen Skeggs mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff); 339768adac5eSBen Skeggs mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff); 3398c93bb85bSJerome Glisse 3399c93bb85bSJerome Glisse /* 3400c93bb85bSJerome Glisse HW cursor time assuming worst case of full size colour cursor. 3401c93bb85bSJerome Glisse */ 340268adac5eSBen Skeggs temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1)))); 3403c93bb85bSJerome Glisse temp_ff.full += trcd_ff.full; 3404c93bb85bSJerome Glisse if (temp_ff.full < tras_ff.full) 3405c93bb85bSJerome Glisse temp_ff.full = tras_ff.full; 340668adac5eSBen Skeggs cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff); 3407c93bb85bSJerome Glisse 340868adac5eSBen Skeggs temp_ff.full = dfixed_const(cur_size); 340968adac5eSBen Skeggs cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff); 3410c93bb85bSJerome Glisse /* 3411c93bb85bSJerome Glisse Find the total latency for the display data. 3412c93bb85bSJerome Glisse */ 341368adac5eSBen Skeggs disp_latency_overhead.full = dfixed_const(8); 341468adac5eSBen Skeggs disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff); 3415c93bb85bSJerome Glisse mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full; 3416c93bb85bSJerome Glisse mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full; 3417c93bb85bSJerome Glisse 3418c93bb85bSJerome Glisse if (mc_latency_mclk.full > mc_latency_sclk.full) 3419c93bb85bSJerome Glisse disp_latency.full = mc_latency_mclk.full; 3420c93bb85bSJerome Glisse else 3421c93bb85bSJerome Glisse disp_latency.full = mc_latency_sclk.full; 3422c93bb85bSJerome Glisse 3423c93bb85bSJerome Glisse /* setup Max GRPH_STOP_REQ default value */ 3424c93bb85bSJerome Glisse if (ASIC_IS_RV100(rdev)) 3425c93bb85bSJerome Glisse max_stop_req = 0x5c; 3426c93bb85bSJerome Glisse else 3427c93bb85bSJerome Glisse max_stop_req = 0x7c; 3428c93bb85bSJerome Glisse 3429c93bb85bSJerome Glisse if (mode1) { 3430c93bb85bSJerome Glisse /* CRTC1 3431c93bb85bSJerome Glisse Set GRPH_BUFFER_CNTL register using h/w defined optimal values. 3432c93bb85bSJerome Glisse GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ] 3433c93bb85bSJerome Glisse */ 3434c93bb85bSJerome Glisse stop_req = mode1->hdisplay * pixel_bytes1 / 16; 3435c93bb85bSJerome Glisse 3436c93bb85bSJerome Glisse if (stop_req > max_stop_req) 3437c93bb85bSJerome Glisse stop_req = max_stop_req; 3438c93bb85bSJerome Glisse 3439c93bb85bSJerome Glisse /* 3440c93bb85bSJerome Glisse Find the drain rate of the display buffer. 3441c93bb85bSJerome Glisse */ 344268adac5eSBen Skeggs temp_ff.full = dfixed_const((16/pixel_bytes1)); 344368adac5eSBen Skeggs disp_drain_rate.full = dfixed_div(pix_clk, temp_ff); 3444c93bb85bSJerome Glisse 3445c93bb85bSJerome Glisse /* 3446c93bb85bSJerome Glisse Find the critical point of the display buffer. 3447c93bb85bSJerome Glisse */ 344868adac5eSBen Skeggs crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency); 344968adac5eSBen Skeggs crit_point_ff.full += dfixed_const_half(0); 3450c93bb85bSJerome Glisse 345168adac5eSBen Skeggs critical_point = dfixed_trunc(crit_point_ff); 3452c93bb85bSJerome Glisse 3453c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 3454c93bb85bSJerome Glisse critical_point = 0; 3455c93bb85bSJerome Glisse } 3456c93bb85bSJerome Glisse 3457c93bb85bSJerome Glisse /* 3458c93bb85bSJerome Glisse The critical point should never be above max_stop_req-4. Setting 3459c93bb85bSJerome Glisse GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time. 3460c93bb85bSJerome Glisse */ 3461c93bb85bSJerome Glisse if (max_stop_req - critical_point < 4) 3462c93bb85bSJerome Glisse critical_point = 0; 3463c93bb85bSJerome Glisse 3464c93bb85bSJerome Glisse if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) { 3465c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/ 3466c93bb85bSJerome Glisse critical_point = 0x10; 3467c93bb85bSJerome Glisse } 3468c93bb85bSJerome Glisse 3469c93bb85bSJerome Glisse temp = RREG32(RADEON_GRPH_BUFFER_CNTL); 3470c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_STOP_REQ_MASK); 3471c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 3472c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_START_REQ_MASK); 3473c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 3474c93bb85bSJerome Glisse (stop_req > 0x15)) { 3475c93bb85bSJerome Glisse stop_req -= 0x10; 3476c93bb85bSJerome Glisse } 3477c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 3478c93bb85bSJerome Glisse temp |= RADEON_GRPH_BUFFER_SIZE; 3479c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_CRITICAL_CNTL | 3480c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 3481c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 3482c93bb85bSJerome Glisse /* 3483c93bb85bSJerome Glisse Write the result into the register. 3484c93bb85bSJerome Glisse */ 3485c93bb85bSJerome Glisse WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 3486c93bb85bSJerome Glisse (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 3487c93bb85bSJerome Glisse 3488c93bb85bSJerome Glisse #if 0 3489c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 3490c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 3491c93bb85bSJerome Glisse /* attempt to program RS400 disp regs correctly ??? */ 3492c93bb85bSJerome Glisse temp = RREG32(RS400_DISP1_REG_CNTL); 3493c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK | 3494c93bb85bSJerome Glisse RS400_DISP1_STOP_REQ_LEVEL_MASK); 3495c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, (temp | 3496c93bb85bSJerome Glisse (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 3497c93bb85bSJerome Glisse (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 3498c93bb85bSJerome Glisse temp = RREG32(RS400_DMIF_MEM_CNTL1); 3499c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK | 3500c93bb85bSJerome Glisse RS400_DISP1_CRITICAL_POINT_STOP_MASK); 3501c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, (temp | 3502c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) | 3503c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT))); 3504c93bb85bSJerome Glisse } 3505c93bb85bSJerome Glisse #endif 3506c93bb85bSJerome Glisse 3507d9fdaafbSDave Airlie DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n", 3508c93bb85bSJerome Glisse /* (unsigned int)info->SavedReg->grph_buffer_cntl, */ 3509c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL)); 3510c93bb85bSJerome Glisse } 3511c93bb85bSJerome Glisse 3512c93bb85bSJerome Glisse if (mode2) { 3513c93bb85bSJerome Glisse u32 grph2_cntl; 3514c93bb85bSJerome Glisse stop_req = mode2->hdisplay * pixel_bytes2 / 16; 3515c93bb85bSJerome Glisse 3516c93bb85bSJerome Glisse if (stop_req > max_stop_req) 3517c93bb85bSJerome Glisse stop_req = max_stop_req; 3518c93bb85bSJerome Glisse 3519c93bb85bSJerome Glisse /* 3520c93bb85bSJerome Glisse Find the drain rate of the display buffer. 3521c93bb85bSJerome Glisse */ 352268adac5eSBen Skeggs temp_ff.full = dfixed_const((16/pixel_bytes2)); 352368adac5eSBen Skeggs disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff); 3524c93bb85bSJerome Glisse 3525c93bb85bSJerome Glisse grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL); 3526c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK); 3527c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 3528c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK); 3529c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 3530c93bb85bSJerome Glisse (stop_req > 0x15)) { 3531c93bb85bSJerome Glisse stop_req -= 0x10; 3532c93bb85bSJerome Glisse } 3533c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 3534c93bb85bSJerome Glisse grph2_cntl |= RADEON_GRPH_BUFFER_SIZE; 3535c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL | 3536c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 3537c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 3538c93bb85bSJerome Glisse 3539c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS100) || 3540c93bb85bSJerome Glisse (rdev->family == CHIP_RS200)) 3541c93bb85bSJerome Glisse critical_point2 = 0; 3542c93bb85bSJerome Glisse else { 3543c93bb85bSJerome Glisse temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128; 354468adac5eSBen Skeggs temp_ff.full = dfixed_const(temp); 354568adac5eSBen Skeggs temp_ff.full = dfixed_mul(mclk_ff, temp_ff); 3546c93bb85bSJerome Glisse if (sclk_ff.full < temp_ff.full) 3547c93bb85bSJerome Glisse temp_ff.full = sclk_ff.full; 3548c93bb85bSJerome Glisse 3549c93bb85bSJerome Glisse read_return_rate.full = temp_ff.full; 3550c93bb85bSJerome Glisse 3551c93bb85bSJerome Glisse if (mode1) { 3552c93bb85bSJerome Glisse temp_ff.full = read_return_rate.full - disp_drain_rate.full; 355368adac5eSBen Skeggs time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff); 3554c93bb85bSJerome Glisse } else { 3555c93bb85bSJerome Glisse time_disp1_drop_priority.full = 0; 3556c93bb85bSJerome Glisse } 3557c93bb85bSJerome Glisse crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full; 355868adac5eSBen Skeggs crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2); 355968adac5eSBen Skeggs crit_point_ff.full += dfixed_const_half(0); 3560c93bb85bSJerome Glisse 356168adac5eSBen Skeggs critical_point2 = dfixed_trunc(crit_point_ff); 3562c93bb85bSJerome Glisse 3563c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 3564c93bb85bSJerome Glisse critical_point2 = 0; 3565c93bb85bSJerome Glisse } 3566c93bb85bSJerome Glisse 3567c93bb85bSJerome Glisse if (max_stop_req - critical_point2 < 4) 3568c93bb85bSJerome Glisse critical_point2 = 0; 3569c93bb85bSJerome Glisse 3570c93bb85bSJerome Glisse } 3571c93bb85bSJerome Glisse 3572c93bb85bSJerome Glisse if (critical_point2 == 0 && rdev->family == CHIP_R300) { 3573c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0 */ 3574c93bb85bSJerome Glisse critical_point2 = 0x10; 3575c93bb85bSJerome Glisse } 3576c93bb85bSJerome Glisse 3577c93bb85bSJerome Glisse WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 3578c93bb85bSJerome Glisse (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 3579c93bb85bSJerome Glisse 3580c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 3581c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 3582c93bb85bSJerome Glisse #if 0 3583c93bb85bSJerome Glisse /* attempt to program RS400 disp2 regs correctly ??? */ 3584c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL1); 3585c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK | 3586c93bb85bSJerome Glisse RS400_DISP2_STOP_REQ_LEVEL_MASK); 3587c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, (temp | 3588c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 3589c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 3590c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL2); 3591c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK | 3592c93bb85bSJerome Glisse RS400_DISP2_CRITICAL_POINT_STOP_MASK); 3593c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, (temp | 3594c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) | 3595c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT))); 3596c93bb85bSJerome Glisse #endif 3597c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC); 3598c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000); 3599c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC); 3600c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC); 3601c93bb85bSJerome Glisse } 3602c93bb85bSJerome Glisse 3603d9fdaafbSDave Airlie DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n", 3604c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL)); 3605c93bb85bSJerome Glisse } 3606c93bb85bSJerome Glisse } 3607551ebd83SDave Airlie 3608e32eb50dSChristian König int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring) 36093ce0a23dSJerome Glisse { 36103ce0a23dSJerome Glisse uint32_t scratch; 36113ce0a23dSJerome Glisse uint32_t tmp = 0; 36123ce0a23dSJerome Glisse unsigned i; 36133ce0a23dSJerome Glisse int r; 36143ce0a23dSJerome Glisse 36153ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 36163ce0a23dSJerome Glisse if (r) { 36173ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r); 36183ce0a23dSJerome Glisse return r; 36193ce0a23dSJerome Glisse } 36203ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 3621e32eb50dSChristian König r = radeon_ring_lock(rdev, ring, 2); 36223ce0a23dSJerome Glisse if (r) { 36233ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r); 36243ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 36253ce0a23dSJerome Glisse return r; 36263ce0a23dSJerome Glisse } 3627e32eb50dSChristian König radeon_ring_write(ring, PACKET0(scratch, 0)); 3628e32eb50dSChristian König radeon_ring_write(ring, 0xDEADBEEF); 3629e32eb50dSChristian König radeon_ring_unlock_commit(rdev, ring); 36303ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 36313ce0a23dSJerome Glisse tmp = RREG32(scratch); 36323ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 36333ce0a23dSJerome Glisse break; 36343ce0a23dSJerome Glisse } 36353ce0a23dSJerome Glisse DRM_UDELAY(1); 36363ce0a23dSJerome Glisse } 36373ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 36383ce0a23dSJerome Glisse DRM_INFO("ring test succeeded in %d usecs\n", i); 36393ce0a23dSJerome Glisse } else { 3640369d7ec1SAlex Deucher DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n", 36413ce0a23dSJerome Glisse scratch, tmp); 36423ce0a23dSJerome Glisse r = -EINVAL; 36433ce0a23dSJerome Glisse } 36443ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 36453ce0a23dSJerome Glisse return r; 36463ce0a23dSJerome Glisse } 36473ce0a23dSJerome Glisse 36483ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib) 36493ce0a23dSJerome Glisse { 3650e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 36517b1f2485SChristian König 3652c7eff978SAlex Deucher if (ring->rptr_save_reg) { 3653c7eff978SAlex Deucher u32 next_rptr = ring->wptr + 2 + 3; 3654c7eff978SAlex Deucher radeon_ring_write(ring, PACKET0(ring->rptr_save_reg, 0)); 3655c7eff978SAlex Deucher radeon_ring_write(ring, next_rptr); 3656c7eff978SAlex Deucher } 3657c7eff978SAlex Deucher 3658e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1)); 3659e32eb50dSChristian König radeon_ring_write(ring, ib->gpu_addr); 3660e32eb50dSChristian König radeon_ring_write(ring, ib->length_dw); 36613ce0a23dSJerome Glisse } 36623ce0a23dSJerome Glisse 3663f712812eSAlex Deucher int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring) 36643ce0a23dSJerome Glisse { 3665f2e39221SJerome Glisse struct radeon_ib ib; 36663ce0a23dSJerome Glisse uint32_t scratch; 36673ce0a23dSJerome Glisse uint32_t tmp = 0; 36683ce0a23dSJerome Glisse unsigned i; 36693ce0a23dSJerome Glisse int r; 36703ce0a23dSJerome Glisse 36713ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 36723ce0a23dSJerome Glisse if (r) { 36733ce0a23dSJerome Glisse DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r); 36743ce0a23dSJerome Glisse return r; 36753ce0a23dSJerome Glisse } 36763ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 36774bf3dd92SChristian König r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, NULL, 256); 36783ce0a23dSJerome Glisse if (r) { 3679af026c5bSMichel Dänzer DRM_ERROR("radeon: failed to get ib (%d).\n", r); 3680af026c5bSMichel Dänzer goto free_scratch; 36813ce0a23dSJerome Glisse } 3682f2e39221SJerome Glisse ib.ptr[0] = PACKET0(scratch, 0); 3683f2e39221SJerome Glisse ib.ptr[1] = 0xDEADBEEF; 3684f2e39221SJerome Glisse ib.ptr[2] = PACKET2(0); 3685f2e39221SJerome Glisse ib.ptr[3] = PACKET2(0); 3686f2e39221SJerome Glisse ib.ptr[4] = PACKET2(0); 3687f2e39221SJerome Glisse ib.ptr[5] = PACKET2(0); 3688f2e39221SJerome Glisse ib.ptr[6] = PACKET2(0); 3689f2e39221SJerome Glisse ib.ptr[7] = PACKET2(0); 3690f2e39221SJerome Glisse ib.length_dw = 8; 36914ef72566SChristian König r = radeon_ib_schedule(rdev, &ib, NULL); 36923ce0a23dSJerome Glisse if (r) { 3693af026c5bSMichel Dänzer DRM_ERROR("radeon: failed to schedule ib (%d).\n", r); 3694af026c5bSMichel Dänzer goto free_ib; 36953ce0a23dSJerome Glisse } 3696f2e39221SJerome Glisse r = radeon_fence_wait(ib.fence, false); 36973ce0a23dSJerome Glisse if (r) { 3698af026c5bSMichel Dänzer DRM_ERROR("radeon: fence wait failed (%d).\n", r); 3699af026c5bSMichel Dänzer goto free_ib; 37003ce0a23dSJerome Glisse } 37013ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 37023ce0a23dSJerome Glisse tmp = RREG32(scratch); 37033ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 37043ce0a23dSJerome Glisse break; 37053ce0a23dSJerome Glisse } 37063ce0a23dSJerome Glisse DRM_UDELAY(1); 37073ce0a23dSJerome Glisse } 37083ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 37093ce0a23dSJerome Glisse DRM_INFO("ib test succeeded in %u usecs\n", i); 37103ce0a23dSJerome Glisse } else { 371162f288cfSPaul Bolle DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n", 37123ce0a23dSJerome Glisse scratch, tmp); 37133ce0a23dSJerome Glisse r = -EINVAL; 37143ce0a23dSJerome Glisse } 3715af026c5bSMichel Dänzer free_ib: 37163ce0a23dSJerome Glisse radeon_ib_free(rdev, &ib); 3717af026c5bSMichel Dänzer free_scratch: 3718af026c5bSMichel Dänzer radeon_scratch_free(rdev, scratch); 37193ce0a23dSJerome Glisse return r; 37203ce0a23dSJerome Glisse } 37219f022ddfSJerome Glisse 37229f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save) 37239f022ddfSJerome Glisse { 37249f022ddfSJerome Glisse /* Shutdown CP we shouldn't need to do that but better be safe than 37259f022ddfSJerome Glisse * sorry 37269f022ddfSJerome Glisse */ 3727e32eb50dSChristian König rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false; 37289f022ddfSJerome Glisse WREG32(R_000740_CP_CSQ_CNTL, 0); 37299f022ddfSJerome Glisse 37309f022ddfSJerome Glisse /* Save few CRTC registers */ 3731ca6ffc64SJerome Glisse save->GENMO_WT = RREG8(R_0003C2_GENMO_WT); 37329f022ddfSJerome Glisse save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL); 37339f022ddfSJerome Glisse save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL); 37349f022ddfSJerome Glisse save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET); 37359f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 37369f022ddfSJerome Glisse save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL); 37379f022ddfSJerome Glisse save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET); 37389f022ddfSJerome Glisse } 37399f022ddfSJerome Glisse 37409f022ddfSJerome Glisse /* Disable VGA aperture access */ 3741ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT); 37429f022ddfSJerome Glisse /* Disable cursor, overlay, crtc */ 37439f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1)); 37449f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL | 37459f022ddfSJerome Glisse S_000054_CRTC_DISPLAY_DIS(1)); 37469f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, 37479f022ddfSJerome Glisse (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) | 37489f022ddfSJerome Glisse S_000050_CRTC_DISP_REQ_EN_B(1)); 37499f022ddfSJerome Glisse WREG32(R_000420_OV0_SCALE_CNTL, 37509f022ddfSJerome Glisse C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL)); 37519f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET); 37529f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 37539f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET | 37549f022ddfSJerome Glisse S_000360_CUR2_LOCK(1)); 37559f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, 37569f022ddfSJerome Glisse (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) | 37579f022ddfSJerome Glisse S_0003F8_CRTC2_DISPLAY_DIS(1) | 37589f022ddfSJerome Glisse S_0003F8_CRTC2_DISP_REQ_EN_B(1)); 37599f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, 37609f022ddfSJerome Glisse C_000360_CUR2_LOCK & save->CUR2_OFFSET); 37619f022ddfSJerome Glisse } 37629f022ddfSJerome Glisse } 37639f022ddfSJerome Glisse 37649f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save) 37659f022ddfSJerome Glisse { 37669f022ddfSJerome Glisse /* Update base address for crtc */ 3767d594e46aSJerome Glisse WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start); 37689f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 3769d594e46aSJerome Glisse WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start); 37709f022ddfSJerome Glisse } 37719f022ddfSJerome Glisse /* Restore CRTC registers */ 3772ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, save->GENMO_WT); 37739f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL); 37749f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL); 37759f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 37769f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL); 37779f022ddfSJerome Glisse } 37789f022ddfSJerome Glisse } 3779ca6ffc64SJerome Glisse 3780ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev) 3781ca6ffc64SJerome Glisse { 3782ca6ffc64SJerome Glisse u32 tmp; 3783ca6ffc64SJerome Glisse 3784ca6ffc64SJerome Glisse tmp = RREG8(R_0003C2_GENMO_WT); 3785ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp); 3786ca6ffc64SJerome Glisse } 3787d4550907SJerome Glisse 3788d4550907SJerome Glisse static void r100_debugfs(struct radeon_device *rdev) 3789d4550907SJerome Glisse { 3790d4550907SJerome Glisse int r; 3791d4550907SJerome Glisse 3792d4550907SJerome Glisse r = r100_debugfs_mc_info_init(rdev); 3793d4550907SJerome Glisse if (r) 3794d4550907SJerome Glisse dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n"); 3795d4550907SJerome Glisse } 3796d4550907SJerome Glisse 3797d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev) 3798d4550907SJerome Glisse { 3799d4550907SJerome Glisse struct r100_mc_save save; 3800d4550907SJerome Glisse 3801d4550907SJerome Glisse /* Stops all mc clients */ 3802d4550907SJerome Glisse r100_mc_stop(rdev, &save); 3803d4550907SJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3804d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 3805d4550907SJerome Glisse S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) | 3806d4550907SJerome Glisse S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16)); 3807d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base)); 3808d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3809d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 3810d4550907SJerome Glisse upper_32_bits(rdev->mc.agp_base) & 0xff); 3811d4550907SJerome Glisse } else { 3812d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF); 3813d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, 0); 3814d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3815d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 0); 3816d4550907SJerome Glisse } 3817d4550907SJerome Glisse /* Wait for mc idle */ 3818d4550907SJerome Glisse if (r100_mc_wait_for_idle(rdev)) 3819d4550907SJerome Glisse dev_warn(rdev->dev, "Wait for MC idle timeout.\n"); 3820d4550907SJerome Glisse /* Program MC, should be a 32bits limited address space */ 3821d4550907SJerome Glisse WREG32(R_000148_MC_FB_LOCATION, 3822d4550907SJerome Glisse S_000148_MC_FB_START(rdev->mc.vram_start >> 16) | 3823d4550907SJerome Glisse S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16)); 3824d4550907SJerome Glisse r100_mc_resume(rdev, &save); 3825d4550907SJerome Glisse } 3826d4550907SJerome Glisse 38271109ca09SLauri Kasanen static void r100_clock_startup(struct radeon_device *rdev) 3828d4550907SJerome Glisse { 3829d4550907SJerome Glisse u32 tmp; 3830d4550907SJerome Glisse 3831d4550907SJerome Glisse if (radeon_dynclks != -1 && radeon_dynclks) 3832d4550907SJerome Glisse radeon_legacy_set_clock_gating(rdev, 1); 3833d4550907SJerome Glisse /* We need to force on some of the block */ 3834d4550907SJerome Glisse tmp = RREG32_PLL(R_00000D_SCLK_CNTL); 3835d4550907SJerome Glisse tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1); 3836d4550907SJerome Glisse if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280)) 3837d4550907SJerome Glisse tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1); 3838d4550907SJerome Glisse WREG32_PLL(R_00000D_SCLK_CNTL, tmp); 3839d4550907SJerome Glisse } 3840d4550907SJerome Glisse 3841d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev) 3842d4550907SJerome Glisse { 3843d4550907SJerome Glisse int r; 3844d4550907SJerome Glisse 384592cde00cSAlex Deucher /* set common regs */ 384692cde00cSAlex Deucher r100_set_common_regs(rdev); 384792cde00cSAlex Deucher /* program mc */ 3848d4550907SJerome Glisse r100_mc_program(rdev); 3849d4550907SJerome Glisse /* Resume clock */ 3850d4550907SJerome Glisse r100_clock_startup(rdev); 3851d4550907SJerome Glisse /* Initialize GART (initialize after TTM so we can allocate 3852d4550907SJerome Glisse * memory through TTM but finalize after TTM) */ 385317e15b0cSDave Airlie r100_enable_bm(rdev); 3854d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 3855d4550907SJerome Glisse r = r100_pci_gart_enable(rdev); 3856d4550907SJerome Glisse if (r) 3857d4550907SJerome Glisse return r; 3858d4550907SJerome Glisse } 3859724c80e1SAlex Deucher 3860724c80e1SAlex Deucher /* allocate wb buffer */ 3861724c80e1SAlex Deucher r = radeon_wb_init(rdev); 3862724c80e1SAlex Deucher if (r) 3863724c80e1SAlex Deucher return r; 3864724c80e1SAlex Deucher 386530eb77f4SJerome Glisse r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX); 386630eb77f4SJerome Glisse if (r) { 386730eb77f4SJerome Glisse dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r); 386830eb77f4SJerome Glisse return r; 386930eb77f4SJerome Glisse } 387030eb77f4SJerome Glisse 3871d4550907SJerome Glisse /* Enable IRQ */ 3872d4550907SJerome Glisse r100_irq_set(rdev); 3873cafe6609SJerome Glisse rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL); 3874d4550907SJerome Glisse /* 1M ring buffer */ 3875d4550907SJerome Glisse r = r100_cp_init(rdev, 1024 * 1024); 3876d4550907SJerome Glisse if (r) { 3877ec4f2ac4SPaul Bolle dev_err(rdev->dev, "failed initializing CP (%d).\n", r); 3878d4550907SJerome Glisse return r; 3879d4550907SJerome Glisse } 3880b15ba512SJerome Glisse 38812898c348SChristian König r = radeon_ib_pool_init(rdev); 38822898c348SChristian König if (r) { 38832898c348SChristian König dev_err(rdev->dev, "IB initialization failed (%d).\n", r); 3884b15ba512SJerome Glisse return r; 38852898c348SChristian König } 3886b15ba512SJerome Glisse 3887d4550907SJerome Glisse return 0; 3888d4550907SJerome Glisse } 3889d4550907SJerome Glisse 3890d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev) 3891d4550907SJerome Glisse { 38926b7746e8SJerome Glisse int r; 38936b7746e8SJerome Glisse 3894d4550907SJerome Glisse /* Make sur GART are not working */ 3895d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3896d4550907SJerome Glisse r100_pci_gart_disable(rdev); 3897d4550907SJerome Glisse /* Resume clock before doing reset */ 3898d4550907SJerome Glisse r100_clock_startup(rdev); 3899d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 3900a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 3901d4550907SJerome Glisse dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 3902d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 3903d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 3904d4550907SJerome Glisse } 3905d4550907SJerome Glisse /* post */ 3906d4550907SJerome Glisse radeon_combios_asic_init(rdev->ddev); 3907d4550907SJerome Glisse /* Resume clock after posting */ 3908d4550907SJerome Glisse r100_clock_startup(rdev); 3909550e2d92SDave Airlie /* Initialize surface registers */ 3910550e2d92SDave Airlie radeon_surface_init(rdev); 3911b15ba512SJerome Glisse 3912b15ba512SJerome Glisse rdev->accel_working = true; 39136b7746e8SJerome Glisse r = r100_startup(rdev); 39146b7746e8SJerome Glisse if (r) { 39156b7746e8SJerome Glisse rdev->accel_working = false; 39166b7746e8SJerome Glisse } 39176b7746e8SJerome Glisse return r; 3918d4550907SJerome Glisse } 3919d4550907SJerome Glisse 3920d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev) 3921d4550907SJerome Glisse { 3922d4550907SJerome Glisse r100_cp_disable(rdev); 3923724c80e1SAlex Deucher radeon_wb_disable(rdev); 3924d4550907SJerome Glisse r100_irq_disable(rdev); 3925d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3926d4550907SJerome Glisse r100_pci_gart_disable(rdev); 3927d4550907SJerome Glisse return 0; 3928d4550907SJerome Glisse } 3929d4550907SJerome Glisse 3930d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev) 3931d4550907SJerome Glisse { 3932d4550907SJerome Glisse r100_cp_fini(rdev); 3933724c80e1SAlex Deucher radeon_wb_fini(rdev); 39342898c348SChristian König radeon_ib_pool_fini(rdev); 3935d4550907SJerome Glisse radeon_gem_fini(rdev); 3936d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3937d4550907SJerome Glisse r100_pci_gart_fini(rdev); 3938d0269ed8SJerome Glisse radeon_agp_fini(rdev); 3939d4550907SJerome Glisse radeon_irq_kms_fini(rdev); 3940d4550907SJerome Glisse radeon_fence_driver_fini(rdev); 39414c788679SJerome Glisse radeon_bo_fini(rdev); 3942d4550907SJerome Glisse radeon_atombios_fini(rdev); 3943d4550907SJerome Glisse kfree(rdev->bios); 3944d4550907SJerome Glisse rdev->bios = NULL; 3945d4550907SJerome Glisse } 3946d4550907SJerome Glisse 39474c712e6cSDave Airlie /* 39484c712e6cSDave Airlie * Due to how kexec works, it can leave the hw fully initialised when it 39494c712e6cSDave Airlie * boots the new kernel. However doing our init sequence with the CP and 39504c712e6cSDave Airlie * WB stuff setup causes GPU hangs on the RN50 at least. So at startup 39514c712e6cSDave Airlie * do some quick sanity checks and restore sane values to avoid this 39524c712e6cSDave Airlie * problem. 39534c712e6cSDave Airlie */ 39544c712e6cSDave Airlie void r100_restore_sanity(struct radeon_device *rdev) 39554c712e6cSDave Airlie { 39564c712e6cSDave Airlie u32 tmp; 39574c712e6cSDave Airlie 39584c712e6cSDave Airlie tmp = RREG32(RADEON_CP_CSQ_CNTL); 39594c712e6cSDave Airlie if (tmp) { 39604c712e6cSDave Airlie WREG32(RADEON_CP_CSQ_CNTL, 0); 39614c712e6cSDave Airlie } 39624c712e6cSDave Airlie tmp = RREG32(RADEON_CP_RB_CNTL); 39634c712e6cSDave Airlie if (tmp) { 39644c712e6cSDave Airlie WREG32(RADEON_CP_RB_CNTL, 0); 39654c712e6cSDave Airlie } 39664c712e6cSDave Airlie tmp = RREG32(RADEON_SCRATCH_UMSK); 39674c712e6cSDave Airlie if (tmp) { 39684c712e6cSDave Airlie WREG32(RADEON_SCRATCH_UMSK, 0); 39694c712e6cSDave Airlie } 39704c712e6cSDave Airlie } 39714c712e6cSDave Airlie 3972d4550907SJerome Glisse int r100_init(struct radeon_device *rdev) 3973d4550907SJerome Glisse { 3974d4550907SJerome Glisse int r; 3975d4550907SJerome Glisse 3976d4550907SJerome Glisse /* Register debugfs file specific to this group of asics */ 3977d4550907SJerome Glisse r100_debugfs(rdev); 3978d4550907SJerome Glisse /* Disable VGA */ 3979d4550907SJerome Glisse r100_vga_render_disable(rdev); 3980d4550907SJerome Glisse /* Initialize scratch registers */ 3981d4550907SJerome Glisse radeon_scratch_init(rdev); 3982d4550907SJerome Glisse /* Initialize surface registers */ 3983d4550907SJerome Glisse radeon_surface_init(rdev); 39844c712e6cSDave Airlie /* sanity check some register to avoid hangs like after kexec */ 39854c712e6cSDave Airlie r100_restore_sanity(rdev); 3986d4550907SJerome Glisse /* TODO: disable VGA need to use VGA request */ 3987d4550907SJerome Glisse /* BIOS*/ 3988d4550907SJerome Glisse if (!radeon_get_bios(rdev)) { 3989d4550907SJerome Glisse if (ASIC_IS_AVIVO(rdev)) 3990d4550907SJerome Glisse return -EINVAL; 3991d4550907SJerome Glisse } 3992d4550907SJerome Glisse if (rdev->is_atom_bios) { 3993d4550907SJerome Glisse dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n"); 3994d4550907SJerome Glisse return -EINVAL; 3995d4550907SJerome Glisse } else { 3996d4550907SJerome Glisse r = radeon_combios_init(rdev); 3997d4550907SJerome Glisse if (r) 3998d4550907SJerome Glisse return r; 3999d4550907SJerome Glisse } 4000d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 4001a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 4002d4550907SJerome Glisse dev_warn(rdev->dev, 4003d4550907SJerome Glisse "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 4004d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 4005d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 4006d4550907SJerome Glisse } 4007d4550907SJerome Glisse /* check if cards are posted or not */ 400872542d77SDave Airlie if (radeon_boot_test_post_card(rdev) == false) 400972542d77SDave Airlie return -EINVAL; 4010d4550907SJerome Glisse /* Set asic errata */ 4011d4550907SJerome Glisse r100_errata(rdev); 4012d4550907SJerome Glisse /* Initialize clocks */ 4013d4550907SJerome Glisse radeon_get_clock_info(rdev->ddev); 4014d594e46aSJerome Glisse /* initialize AGP */ 4015d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 4016d594e46aSJerome Glisse r = radeon_agp_init(rdev); 4017d594e46aSJerome Glisse if (r) { 4018d594e46aSJerome Glisse radeon_agp_disable(rdev); 4019d594e46aSJerome Glisse } 4020d594e46aSJerome Glisse } 4021d594e46aSJerome Glisse /* initialize VRAM */ 4022d594e46aSJerome Glisse r100_mc_init(rdev); 4023d4550907SJerome Glisse /* Fence driver */ 402430eb77f4SJerome Glisse r = radeon_fence_driver_init(rdev); 4025d4550907SJerome Glisse if (r) 4026d4550907SJerome Glisse return r; 4027d4550907SJerome Glisse r = radeon_irq_kms_init(rdev); 4028d4550907SJerome Glisse if (r) 4029d4550907SJerome Glisse return r; 4030d4550907SJerome Glisse /* Memory manager */ 40314c788679SJerome Glisse r = radeon_bo_init(rdev); 4032d4550907SJerome Glisse if (r) 4033d4550907SJerome Glisse return r; 4034d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 4035d4550907SJerome Glisse r = r100_pci_gart_init(rdev); 4036d4550907SJerome Glisse if (r) 4037d4550907SJerome Glisse return r; 4038d4550907SJerome Glisse } 4039d4550907SJerome Glisse r100_set_safe_registers(rdev); 4040b15ba512SJerome Glisse 4041d4550907SJerome Glisse rdev->accel_working = true; 4042d4550907SJerome Glisse r = r100_startup(rdev); 4043d4550907SJerome Glisse if (r) { 4044d4550907SJerome Glisse /* Somethings want wront with the accel init stop accel */ 4045d4550907SJerome Glisse dev_err(rdev->dev, "Disabling GPU acceleration\n"); 4046d4550907SJerome Glisse r100_cp_fini(rdev); 4047724c80e1SAlex Deucher radeon_wb_fini(rdev); 40482898c348SChristian König radeon_ib_pool_fini(rdev); 4049655efd3dSJerome Glisse radeon_irq_kms_fini(rdev); 4050d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 4051d4550907SJerome Glisse r100_pci_gart_fini(rdev); 4052d4550907SJerome Glisse rdev->accel_working = false; 4053d4550907SJerome Glisse } 4054d4550907SJerome Glisse return 0; 4055d4550907SJerome Glisse } 40566fcbef7aSAndi Kleen 40572ef9bdfeSDaniel Vetter uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg, 40582ef9bdfeSDaniel Vetter bool always_indirect) 40596fcbef7aSAndi Kleen { 40602ef9bdfeSDaniel Vetter if (reg < rdev->rmmio_size && !always_indirect) 40616fcbef7aSAndi Kleen return readl(((void __iomem *)rdev->rmmio) + reg); 40626fcbef7aSAndi Kleen else { 40632c385151SDaniel Vetter unsigned long flags; 40642c385151SDaniel Vetter uint32_t ret; 40652c385151SDaniel Vetter 40662c385151SDaniel Vetter spin_lock_irqsave(&rdev->mmio_idx_lock, flags); 40676fcbef7aSAndi Kleen writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX); 40682c385151SDaniel Vetter ret = readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA); 40692c385151SDaniel Vetter spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags); 40702c385151SDaniel Vetter 40712c385151SDaniel Vetter return ret; 40726fcbef7aSAndi Kleen } 40736fcbef7aSAndi Kleen } 40746fcbef7aSAndi Kleen 40752ef9bdfeSDaniel Vetter void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v, 40762ef9bdfeSDaniel Vetter bool always_indirect) 40776fcbef7aSAndi Kleen { 40782ef9bdfeSDaniel Vetter if (reg < rdev->rmmio_size && !always_indirect) 40796fcbef7aSAndi Kleen writel(v, ((void __iomem *)rdev->rmmio) + reg); 40806fcbef7aSAndi Kleen else { 40812c385151SDaniel Vetter unsigned long flags; 40822c385151SDaniel Vetter 40832c385151SDaniel Vetter spin_lock_irqsave(&rdev->mmio_idx_lock, flags); 40846fcbef7aSAndi Kleen writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX); 40856fcbef7aSAndi Kleen writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA); 40862c385151SDaniel Vetter spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags); 40876fcbef7aSAndi Kleen } 40886fcbef7aSAndi Kleen } 40896fcbef7aSAndi Kleen 40906fcbef7aSAndi Kleen u32 r100_io_rreg(struct radeon_device *rdev, u32 reg) 40916fcbef7aSAndi Kleen { 40926fcbef7aSAndi Kleen if (reg < rdev->rio_mem_size) 40936fcbef7aSAndi Kleen return ioread32(rdev->rio_mem + reg); 40946fcbef7aSAndi Kleen else { 40956fcbef7aSAndi Kleen iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX); 40966fcbef7aSAndi Kleen return ioread32(rdev->rio_mem + RADEON_MM_DATA); 40976fcbef7aSAndi Kleen } 40986fcbef7aSAndi Kleen } 40996fcbef7aSAndi Kleen 41006fcbef7aSAndi Kleen void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v) 41016fcbef7aSAndi Kleen { 41026fcbef7aSAndi Kleen if (reg < rdev->rio_mem_size) 41036fcbef7aSAndi Kleen iowrite32(v, rdev->rio_mem + reg); 41046fcbef7aSAndi Kleen else { 41056fcbef7aSAndi Kleen iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX); 41066fcbef7aSAndi Kleen iowrite32(v, rdev->rio_mem + RADEON_MM_DATA); 41076fcbef7aSAndi Kleen } 41086fcbef7aSAndi Kleen } 4109