xref: /openbmc/linux/drivers/gpu/drm/radeon/r100.c (revision 2099810f903caa1920f3ef6014fb7f36e4786490)
1771fe6b9SJerome Glisse /*
2771fe6b9SJerome Glisse  * Copyright 2008 Advanced Micro Devices, Inc.
3771fe6b9SJerome Glisse  * Copyright 2008 Red Hat Inc.
4771fe6b9SJerome Glisse  * Copyright 2009 Jerome Glisse.
5771fe6b9SJerome Glisse  *
6771fe6b9SJerome Glisse  * Permission is hereby granted, free of charge, to any person obtaining a
7771fe6b9SJerome Glisse  * copy of this software and associated documentation files (the "Software"),
8771fe6b9SJerome Glisse  * to deal in the Software without restriction, including without limitation
9771fe6b9SJerome Glisse  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10771fe6b9SJerome Glisse  * and/or sell copies of the Software, and to permit persons to whom the
11771fe6b9SJerome Glisse  * Software is furnished to do so, subject to the following conditions:
12771fe6b9SJerome Glisse  *
13771fe6b9SJerome Glisse  * The above copyright notice and this permission notice shall be included in
14771fe6b9SJerome Glisse  * all copies or substantial portions of the Software.
15771fe6b9SJerome Glisse  *
16771fe6b9SJerome Glisse  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17771fe6b9SJerome Glisse  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18771fe6b9SJerome Glisse  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19771fe6b9SJerome Glisse  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20771fe6b9SJerome Glisse  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21771fe6b9SJerome Glisse  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22771fe6b9SJerome Glisse  * OTHER DEALINGS IN THE SOFTWARE.
23771fe6b9SJerome Glisse  *
24771fe6b9SJerome Glisse  * Authors: Dave Airlie
25771fe6b9SJerome Glisse  *          Alex Deucher
26771fe6b9SJerome Glisse  *          Jerome Glisse
27771fe6b9SJerome Glisse  */
28771fe6b9SJerome Glisse #include <linux/seq_file.h>
295a0e3ad6STejun Heo #include <linux/slab.h>
30771fe6b9SJerome Glisse #include "drmP.h"
31771fe6b9SJerome Glisse #include "drm.h"
32771fe6b9SJerome Glisse #include "radeon_drm.h"
33771fe6b9SJerome Glisse #include "radeon_reg.h"
34771fe6b9SJerome Glisse #include "radeon.h"
35e6990375SDaniel Vetter #include "radeon_asic.h"
363ce0a23dSJerome Glisse #include "r100d.h"
37d4550907SJerome Glisse #include "rs100d.h"
38d4550907SJerome Glisse #include "rv200d.h"
39d4550907SJerome Glisse #include "rv250d.h"
4049e02b73SAlex Deucher #include "atom.h"
413ce0a23dSJerome Glisse 
4270967ab9SBen Hutchings #include <linux/firmware.h>
4370967ab9SBen Hutchings #include <linux/platform_device.h>
44e0cd3608SPaul Gortmaker #include <linux/module.h>
4570967ab9SBen Hutchings 
46551ebd83SDave Airlie #include "r100_reg_safe.h"
47551ebd83SDave Airlie #include "rn50_reg_safe.h"
48551ebd83SDave Airlie 
4970967ab9SBen Hutchings /* Firmware Names */
5070967ab9SBen Hutchings #define FIRMWARE_R100		"radeon/R100_cp.bin"
5170967ab9SBen Hutchings #define FIRMWARE_R200		"radeon/R200_cp.bin"
5270967ab9SBen Hutchings #define FIRMWARE_R300		"radeon/R300_cp.bin"
5370967ab9SBen Hutchings #define FIRMWARE_R420		"radeon/R420_cp.bin"
5470967ab9SBen Hutchings #define FIRMWARE_RS690		"radeon/RS690_cp.bin"
5570967ab9SBen Hutchings #define FIRMWARE_RS600		"radeon/RS600_cp.bin"
5670967ab9SBen Hutchings #define FIRMWARE_R520		"radeon/R520_cp.bin"
5770967ab9SBen Hutchings 
5870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100);
5970967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200);
6070967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300);
6170967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420);
6270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690);
6370967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600);
6470967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520);
65771fe6b9SJerome Glisse 
66551ebd83SDave Airlie #include "r100_track.h"
67551ebd83SDave Airlie 
683ae19b75SAlex Deucher void r100_wait_for_vblank(struct radeon_device *rdev, int crtc)
693ae19b75SAlex Deucher {
703ae19b75SAlex Deucher 	struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
713ae19b75SAlex Deucher 	int i;
723ae19b75SAlex Deucher 
733ae19b75SAlex Deucher 	if (radeon_crtc->crtc_id == 0) {
743ae19b75SAlex Deucher 		if (RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN) {
753ae19b75SAlex Deucher 			for (i = 0; i < rdev->usec_timeout; i++) {
763ae19b75SAlex Deucher 				if (!(RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR))
773ae19b75SAlex Deucher 					break;
783ae19b75SAlex Deucher 				udelay(1);
793ae19b75SAlex Deucher 			}
803ae19b75SAlex Deucher 			for (i = 0; i < rdev->usec_timeout; i++) {
813ae19b75SAlex Deucher 				if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)
823ae19b75SAlex Deucher 					break;
833ae19b75SAlex Deucher 				udelay(1);
843ae19b75SAlex Deucher 			}
853ae19b75SAlex Deucher 		}
863ae19b75SAlex Deucher 	} else {
873ae19b75SAlex Deucher 		if (RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN) {
883ae19b75SAlex Deucher 			for (i = 0; i < rdev->usec_timeout; i++) {
893ae19b75SAlex Deucher 				if (!(RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR))
903ae19b75SAlex Deucher 					break;
913ae19b75SAlex Deucher 				udelay(1);
923ae19b75SAlex Deucher 			}
933ae19b75SAlex Deucher 			for (i = 0; i < rdev->usec_timeout; i++) {
943ae19b75SAlex Deucher 				if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)
953ae19b75SAlex Deucher 					break;
963ae19b75SAlex Deucher 				udelay(1);
973ae19b75SAlex Deucher 			}
983ae19b75SAlex Deucher 		}
993ae19b75SAlex Deucher 	}
1003ae19b75SAlex Deucher }
1013ae19b75SAlex Deucher 
102771fe6b9SJerome Glisse /* This files gather functions specifics to:
103771fe6b9SJerome Glisse  * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
104771fe6b9SJerome Glisse  */
105771fe6b9SJerome Glisse 
106cbdd4501SAndi Kleen int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
107cbdd4501SAndi Kleen 			    struct radeon_cs_packet *pkt,
108cbdd4501SAndi Kleen 			    unsigned idx,
109cbdd4501SAndi Kleen 			    unsigned reg)
110cbdd4501SAndi Kleen {
111cbdd4501SAndi Kleen 	int r;
112cbdd4501SAndi Kleen 	u32 tile_flags = 0;
113cbdd4501SAndi Kleen 	u32 tmp;
114cbdd4501SAndi Kleen 	struct radeon_cs_reloc *reloc;
115cbdd4501SAndi Kleen 	u32 value;
116cbdd4501SAndi Kleen 
117cbdd4501SAndi Kleen 	r = r100_cs_packet_next_reloc(p, &reloc);
118cbdd4501SAndi Kleen 	if (r) {
119cbdd4501SAndi Kleen 		DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
120cbdd4501SAndi Kleen 			  idx, reg);
121cbdd4501SAndi Kleen 		r100_cs_dump_packet(p, pkt);
122cbdd4501SAndi Kleen 		return r;
123cbdd4501SAndi Kleen 	}
124c9068eb2SAlex Deucher 
125cbdd4501SAndi Kleen 	value = radeon_get_ib_value(p, idx);
126cbdd4501SAndi Kleen 	tmp = value & 0x003fffff;
127cbdd4501SAndi Kleen 	tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
128cbdd4501SAndi Kleen 
129c9068eb2SAlex Deucher 	if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
130cbdd4501SAndi Kleen 		if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
131cbdd4501SAndi Kleen 			tile_flags |= RADEON_DST_TILE_MACRO;
132cbdd4501SAndi Kleen 		if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
133cbdd4501SAndi Kleen 			if (reg == RADEON_SRC_PITCH_OFFSET) {
134cbdd4501SAndi Kleen 				DRM_ERROR("Cannot src blit from microtiled surface\n");
135cbdd4501SAndi Kleen 				r100_cs_dump_packet(p, pkt);
136cbdd4501SAndi Kleen 				return -EINVAL;
137cbdd4501SAndi Kleen 			}
138cbdd4501SAndi Kleen 			tile_flags |= RADEON_DST_TILE_MICRO;
139cbdd4501SAndi Kleen 		}
140cbdd4501SAndi Kleen 
141cbdd4501SAndi Kleen 		tmp |= tile_flags;
142cbdd4501SAndi Kleen 		p->ib->ptr[idx] = (value & 0x3fc00000) | tmp;
143c9068eb2SAlex Deucher 	} else
144c9068eb2SAlex Deucher 		p->ib->ptr[idx] = (value & 0xffc00000) | tmp;
145cbdd4501SAndi Kleen 	return 0;
146cbdd4501SAndi Kleen }
147cbdd4501SAndi Kleen 
148cbdd4501SAndi Kleen int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
149cbdd4501SAndi Kleen 			     struct radeon_cs_packet *pkt,
150cbdd4501SAndi Kleen 			     int idx)
151cbdd4501SAndi Kleen {
152cbdd4501SAndi Kleen 	unsigned c, i;
153cbdd4501SAndi Kleen 	struct radeon_cs_reloc *reloc;
154cbdd4501SAndi Kleen 	struct r100_cs_track *track;
155cbdd4501SAndi Kleen 	int r = 0;
156cbdd4501SAndi Kleen 	volatile uint32_t *ib;
157cbdd4501SAndi Kleen 	u32 idx_value;
158cbdd4501SAndi Kleen 
159cbdd4501SAndi Kleen 	ib = p->ib->ptr;
160cbdd4501SAndi Kleen 	track = (struct r100_cs_track *)p->track;
161cbdd4501SAndi Kleen 	c = radeon_get_ib_value(p, idx++) & 0x1F;
162cbdd4501SAndi Kleen 	if (c > 16) {
163cbdd4501SAndi Kleen 	    DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
164cbdd4501SAndi Kleen 		      pkt->opcode);
165cbdd4501SAndi Kleen 	    r100_cs_dump_packet(p, pkt);
166cbdd4501SAndi Kleen 	    return -EINVAL;
167cbdd4501SAndi Kleen 	}
168cbdd4501SAndi Kleen 	track->num_arrays = c;
169cbdd4501SAndi Kleen 	for (i = 0; i < (c - 1); i+=2, idx+=3) {
170cbdd4501SAndi Kleen 		r = r100_cs_packet_next_reloc(p, &reloc);
171cbdd4501SAndi Kleen 		if (r) {
172cbdd4501SAndi Kleen 			DRM_ERROR("No reloc for packet3 %d\n",
173cbdd4501SAndi Kleen 				  pkt->opcode);
174cbdd4501SAndi Kleen 			r100_cs_dump_packet(p, pkt);
175cbdd4501SAndi Kleen 			return r;
176cbdd4501SAndi Kleen 		}
177cbdd4501SAndi Kleen 		idx_value = radeon_get_ib_value(p, idx);
178cbdd4501SAndi Kleen 		ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
179cbdd4501SAndi Kleen 
180cbdd4501SAndi Kleen 		track->arrays[i + 0].esize = idx_value >> 8;
181cbdd4501SAndi Kleen 		track->arrays[i + 0].robj = reloc->robj;
182cbdd4501SAndi Kleen 		track->arrays[i + 0].esize &= 0x7F;
183cbdd4501SAndi Kleen 		r = r100_cs_packet_next_reloc(p, &reloc);
184cbdd4501SAndi Kleen 		if (r) {
185cbdd4501SAndi Kleen 			DRM_ERROR("No reloc for packet3 %d\n",
186cbdd4501SAndi Kleen 				  pkt->opcode);
187cbdd4501SAndi Kleen 			r100_cs_dump_packet(p, pkt);
188cbdd4501SAndi Kleen 			return r;
189cbdd4501SAndi Kleen 		}
190cbdd4501SAndi Kleen 		ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
191cbdd4501SAndi Kleen 		track->arrays[i + 1].robj = reloc->robj;
192cbdd4501SAndi Kleen 		track->arrays[i + 1].esize = idx_value >> 24;
193cbdd4501SAndi Kleen 		track->arrays[i + 1].esize &= 0x7F;
194cbdd4501SAndi Kleen 	}
195cbdd4501SAndi Kleen 	if (c & 1) {
196cbdd4501SAndi Kleen 		r = r100_cs_packet_next_reloc(p, &reloc);
197cbdd4501SAndi Kleen 		if (r) {
198cbdd4501SAndi Kleen 			DRM_ERROR("No reloc for packet3 %d\n",
199cbdd4501SAndi Kleen 					  pkt->opcode);
200cbdd4501SAndi Kleen 			r100_cs_dump_packet(p, pkt);
201cbdd4501SAndi Kleen 			return r;
202cbdd4501SAndi Kleen 		}
203cbdd4501SAndi Kleen 		idx_value = radeon_get_ib_value(p, idx);
204cbdd4501SAndi Kleen 		ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
205cbdd4501SAndi Kleen 		track->arrays[i + 0].robj = reloc->robj;
206cbdd4501SAndi Kleen 		track->arrays[i + 0].esize = idx_value >> 8;
207cbdd4501SAndi Kleen 		track->arrays[i + 0].esize &= 0x7F;
208cbdd4501SAndi Kleen 	}
209cbdd4501SAndi Kleen 	return r;
210cbdd4501SAndi Kleen }
211cbdd4501SAndi Kleen 
2126f34be50SAlex Deucher void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
2136f34be50SAlex Deucher {
2146f34be50SAlex Deucher 	/* enable the pflip int */
2156f34be50SAlex Deucher 	radeon_irq_kms_pflip_irq_get(rdev, crtc);
2166f34be50SAlex Deucher }
2176f34be50SAlex Deucher 
2186f34be50SAlex Deucher void r100_post_page_flip(struct radeon_device *rdev, int crtc)
2196f34be50SAlex Deucher {
2206f34be50SAlex Deucher 	/* disable the pflip int */
2216f34be50SAlex Deucher 	radeon_irq_kms_pflip_irq_put(rdev, crtc);
2226f34be50SAlex Deucher }
2236f34be50SAlex Deucher 
2246f34be50SAlex Deucher u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
2256f34be50SAlex Deucher {
2266f34be50SAlex Deucher 	struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
2276f34be50SAlex Deucher 	u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
228f6496479SAlex Deucher 	int i;
2296f34be50SAlex Deucher 
2306f34be50SAlex Deucher 	/* Lock the graphics update lock */
2316f34be50SAlex Deucher 	/* update the scanout addresses */
2326f34be50SAlex Deucher 	WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
2336f34be50SAlex Deucher 
234acb32506SAlex Deucher 	/* Wait for update_pending to go high. */
235f6496479SAlex Deucher 	for (i = 0; i < rdev->usec_timeout; i++) {
236f6496479SAlex Deucher 		if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
237f6496479SAlex Deucher 			break;
238f6496479SAlex Deucher 		udelay(1);
239f6496479SAlex Deucher 	}
240acb32506SAlex Deucher 	DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
2416f34be50SAlex Deucher 
2426f34be50SAlex Deucher 	/* Unlock the lock, so double-buffering can take place inside vblank */
2436f34be50SAlex Deucher 	tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
2446f34be50SAlex Deucher 	WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
2456f34be50SAlex Deucher 
2466f34be50SAlex Deucher 	/* Return current update_pending status: */
2476f34be50SAlex Deucher 	return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
2486f34be50SAlex Deucher }
2496f34be50SAlex Deucher 
250ce8f5370SAlex Deucher void r100_pm_get_dynpm_state(struct radeon_device *rdev)
251a48b9b4eSAlex Deucher {
252a48b9b4eSAlex Deucher 	int i;
253ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_upclock = true;
254ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_downclock = true;
255a48b9b4eSAlex Deucher 
256ce8f5370SAlex Deucher 	switch (rdev->pm.dynpm_planned_action) {
257ce8f5370SAlex Deucher 	case DYNPM_ACTION_MINIMUM:
258a48b9b4eSAlex Deucher 		rdev->pm.requested_power_state_index = 0;
259ce8f5370SAlex Deucher 		rdev->pm.dynpm_can_downclock = false;
260a48b9b4eSAlex Deucher 		break;
261ce8f5370SAlex Deucher 	case DYNPM_ACTION_DOWNCLOCK:
262a48b9b4eSAlex Deucher 		if (rdev->pm.current_power_state_index == 0) {
263a48b9b4eSAlex Deucher 			rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
264ce8f5370SAlex Deucher 			rdev->pm.dynpm_can_downclock = false;
265a48b9b4eSAlex Deucher 		} else {
266a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
267a48b9b4eSAlex Deucher 				for (i = 0; i < rdev->pm.num_power_states; i++) {
268d7311171SAlex Deucher 					if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
269a48b9b4eSAlex Deucher 						continue;
270a48b9b4eSAlex Deucher 					else if (i >= rdev->pm.current_power_state_index) {
271a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
272a48b9b4eSAlex Deucher 						break;
273a48b9b4eSAlex Deucher 					} else {
274a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = i;
275a48b9b4eSAlex Deucher 						break;
276a48b9b4eSAlex Deucher 					}
277a48b9b4eSAlex Deucher 				}
278a48b9b4eSAlex Deucher 			} else
279a48b9b4eSAlex Deucher 				rdev->pm.requested_power_state_index =
280a48b9b4eSAlex Deucher 					rdev->pm.current_power_state_index - 1;
281a48b9b4eSAlex Deucher 		}
282d7311171SAlex Deucher 		/* don't use the power state if crtcs are active and no display flag is set */
283d7311171SAlex Deucher 		if ((rdev->pm.active_crtc_count > 0) &&
284d7311171SAlex Deucher 		    (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
285d7311171SAlex Deucher 		     RADEON_PM_MODE_NO_DISPLAY)) {
286d7311171SAlex Deucher 			rdev->pm.requested_power_state_index++;
287d7311171SAlex Deucher 		}
288a48b9b4eSAlex Deucher 		break;
289ce8f5370SAlex Deucher 	case DYNPM_ACTION_UPCLOCK:
290a48b9b4eSAlex Deucher 		if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
291a48b9b4eSAlex Deucher 			rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
292ce8f5370SAlex Deucher 			rdev->pm.dynpm_can_upclock = false;
293a48b9b4eSAlex Deucher 		} else {
294a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
295a48b9b4eSAlex Deucher 				for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
296d7311171SAlex Deucher 					if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
297a48b9b4eSAlex Deucher 						continue;
298a48b9b4eSAlex Deucher 					else if (i <= rdev->pm.current_power_state_index) {
299a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
300a48b9b4eSAlex Deucher 						break;
301a48b9b4eSAlex Deucher 					} else {
302a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = i;
303a48b9b4eSAlex Deucher 						break;
304a48b9b4eSAlex Deucher 					}
305a48b9b4eSAlex Deucher 				}
306a48b9b4eSAlex Deucher 			} else
307a48b9b4eSAlex Deucher 				rdev->pm.requested_power_state_index =
308a48b9b4eSAlex Deucher 					rdev->pm.current_power_state_index + 1;
309a48b9b4eSAlex Deucher 		}
310a48b9b4eSAlex Deucher 		break;
311ce8f5370SAlex Deucher 	case DYNPM_ACTION_DEFAULT:
31258e21dffSAlex Deucher 		rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
313ce8f5370SAlex Deucher 		rdev->pm.dynpm_can_upclock = false;
31458e21dffSAlex Deucher 		break;
315ce8f5370SAlex Deucher 	case DYNPM_ACTION_NONE:
316a48b9b4eSAlex Deucher 	default:
317a48b9b4eSAlex Deucher 		DRM_ERROR("Requested mode for not defined action\n");
318a48b9b4eSAlex Deucher 		return;
319a48b9b4eSAlex Deucher 	}
320a48b9b4eSAlex Deucher 	/* only one clock mode per power state */
321a48b9b4eSAlex Deucher 	rdev->pm.requested_clock_mode_index = 0;
322a48b9b4eSAlex Deucher 
323d9fdaafbSDave Airlie 	DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
324a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
325a48b9b4eSAlex Deucher 		  clock_info[rdev->pm.requested_clock_mode_index].sclk,
326a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
327a48b9b4eSAlex Deucher 		  clock_info[rdev->pm.requested_clock_mode_index].mclk,
328a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
32979daedc9SAlex Deucher 		  pcie_lanes);
330a48b9b4eSAlex Deucher }
331a48b9b4eSAlex Deucher 
332ce8f5370SAlex Deucher void r100_pm_init_profile(struct radeon_device *rdev)
333bae6b562SAlex Deucher {
334ce8f5370SAlex Deucher 	/* default */
335ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
336ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
337ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
338ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
339ce8f5370SAlex Deucher 	/* low sh */
340ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
341ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
342ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
343ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
344c9e75b21SAlex Deucher 	/* mid sh */
345c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
346c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
347c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
348c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
349ce8f5370SAlex Deucher 	/* high sh */
350ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
351ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
352ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
353ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
354ce8f5370SAlex Deucher 	/* low mh */
355ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
356ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
357ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
358ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
359c9e75b21SAlex Deucher 	/* mid mh */
360c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
361c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
362c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
363c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
364ce8f5370SAlex Deucher 	/* high mh */
365ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
366ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
367ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
368ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
369bae6b562SAlex Deucher }
370bae6b562SAlex Deucher 
37149e02b73SAlex Deucher void r100_pm_misc(struct radeon_device *rdev)
37249e02b73SAlex Deucher {
37349e02b73SAlex Deucher 	int requested_index = rdev->pm.requested_power_state_index;
37449e02b73SAlex Deucher 	struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
37549e02b73SAlex Deucher 	struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
37649e02b73SAlex Deucher 	u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
37749e02b73SAlex Deucher 
37849e02b73SAlex Deucher 	if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
37949e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
38049e02b73SAlex Deucher 			tmp = RREG32(voltage->gpio.reg);
38149e02b73SAlex Deucher 			if (voltage->active_high)
38249e02b73SAlex Deucher 				tmp |= voltage->gpio.mask;
38349e02b73SAlex Deucher 			else
38449e02b73SAlex Deucher 				tmp &= ~(voltage->gpio.mask);
38549e02b73SAlex Deucher 			WREG32(voltage->gpio.reg, tmp);
38649e02b73SAlex Deucher 			if (voltage->delay)
38749e02b73SAlex Deucher 				udelay(voltage->delay);
38849e02b73SAlex Deucher 		} else {
38949e02b73SAlex Deucher 			tmp = RREG32(voltage->gpio.reg);
39049e02b73SAlex Deucher 			if (voltage->active_high)
39149e02b73SAlex Deucher 				tmp &= ~voltage->gpio.mask;
39249e02b73SAlex Deucher 			else
39349e02b73SAlex Deucher 				tmp |= voltage->gpio.mask;
39449e02b73SAlex Deucher 			WREG32(voltage->gpio.reg, tmp);
39549e02b73SAlex Deucher 			if (voltage->delay)
39649e02b73SAlex Deucher 				udelay(voltage->delay);
39749e02b73SAlex Deucher 		}
39849e02b73SAlex Deucher 	}
39949e02b73SAlex Deucher 
40049e02b73SAlex Deucher 	sclk_cntl = RREG32_PLL(SCLK_CNTL);
40149e02b73SAlex Deucher 	sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
40249e02b73SAlex Deucher 	sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
40349e02b73SAlex Deucher 	sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
40449e02b73SAlex Deucher 	sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
40549e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
40649e02b73SAlex Deucher 		sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
40749e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
40849e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
40949e02b73SAlex Deucher 		else
41049e02b73SAlex Deucher 			sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
41149e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
41249e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
41349e02b73SAlex Deucher 		else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
41449e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
41549e02b73SAlex Deucher 	} else
41649e02b73SAlex Deucher 		sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
41749e02b73SAlex Deucher 
41849e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
41949e02b73SAlex Deucher 		sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
42049e02b73SAlex Deucher 		if (voltage->delay) {
42149e02b73SAlex Deucher 			sclk_more_cntl |= VOLTAGE_DROP_SYNC;
42249e02b73SAlex Deucher 			switch (voltage->delay) {
42349e02b73SAlex Deucher 			case 33:
42449e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
42549e02b73SAlex Deucher 				break;
42649e02b73SAlex Deucher 			case 66:
42749e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
42849e02b73SAlex Deucher 				break;
42949e02b73SAlex Deucher 			case 99:
43049e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
43149e02b73SAlex Deucher 				break;
43249e02b73SAlex Deucher 			case 132:
43349e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
43449e02b73SAlex Deucher 				break;
43549e02b73SAlex Deucher 			}
43649e02b73SAlex Deucher 		} else
43749e02b73SAlex Deucher 			sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
43849e02b73SAlex Deucher 	} else
43949e02b73SAlex Deucher 		sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
44049e02b73SAlex Deucher 
44149e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
44249e02b73SAlex Deucher 		sclk_cntl &= ~FORCE_HDP;
44349e02b73SAlex Deucher 	else
44449e02b73SAlex Deucher 		sclk_cntl |= FORCE_HDP;
44549e02b73SAlex Deucher 
44649e02b73SAlex Deucher 	WREG32_PLL(SCLK_CNTL, sclk_cntl);
44749e02b73SAlex Deucher 	WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
44849e02b73SAlex Deucher 	WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
44949e02b73SAlex Deucher 
45049e02b73SAlex Deucher 	/* set pcie lanes */
45149e02b73SAlex Deucher 	if ((rdev->flags & RADEON_IS_PCIE) &&
45249e02b73SAlex Deucher 	    !(rdev->flags & RADEON_IS_IGP) &&
453798bcf73SAlex Deucher 	    rdev->asic->pm.set_pcie_lanes &&
45449e02b73SAlex Deucher 	    (ps->pcie_lanes !=
45549e02b73SAlex Deucher 	     rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
45649e02b73SAlex Deucher 		radeon_set_pcie_lanes(rdev,
45749e02b73SAlex Deucher 				      ps->pcie_lanes);
458d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
45949e02b73SAlex Deucher 	}
46049e02b73SAlex Deucher }
46149e02b73SAlex Deucher 
46249e02b73SAlex Deucher void r100_pm_prepare(struct radeon_device *rdev)
46349e02b73SAlex Deucher {
46449e02b73SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
46549e02b73SAlex Deucher 	struct drm_crtc *crtc;
46649e02b73SAlex Deucher 	struct radeon_crtc *radeon_crtc;
46749e02b73SAlex Deucher 	u32 tmp;
46849e02b73SAlex Deucher 
46949e02b73SAlex Deucher 	/* disable any active CRTCs */
47049e02b73SAlex Deucher 	list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
47149e02b73SAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
47249e02b73SAlex Deucher 		if (radeon_crtc->enabled) {
47349e02b73SAlex Deucher 			if (radeon_crtc->crtc_id) {
47449e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
47549e02b73SAlex Deucher 				tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
47649e02b73SAlex Deucher 				WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
47749e02b73SAlex Deucher 			} else {
47849e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC_GEN_CNTL);
47949e02b73SAlex Deucher 				tmp |= RADEON_CRTC_DISP_REQ_EN_B;
48049e02b73SAlex Deucher 				WREG32(RADEON_CRTC_GEN_CNTL, tmp);
48149e02b73SAlex Deucher 			}
48249e02b73SAlex Deucher 		}
48349e02b73SAlex Deucher 	}
48449e02b73SAlex Deucher }
48549e02b73SAlex Deucher 
48649e02b73SAlex Deucher void r100_pm_finish(struct radeon_device *rdev)
48749e02b73SAlex Deucher {
48849e02b73SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
48949e02b73SAlex Deucher 	struct drm_crtc *crtc;
49049e02b73SAlex Deucher 	struct radeon_crtc *radeon_crtc;
49149e02b73SAlex Deucher 	u32 tmp;
49249e02b73SAlex Deucher 
49349e02b73SAlex Deucher 	/* enable any active CRTCs */
49449e02b73SAlex Deucher 	list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
49549e02b73SAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
49649e02b73SAlex Deucher 		if (radeon_crtc->enabled) {
49749e02b73SAlex Deucher 			if (radeon_crtc->crtc_id) {
49849e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
49949e02b73SAlex Deucher 				tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
50049e02b73SAlex Deucher 				WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
50149e02b73SAlex Deucher 			} else {
50249e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC_GEN_CNTL);
50349e02b73SAlex Deucher 				tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
50449e02b73SAlex Deucher 				WREG32(RADEON_CRTC_GEN_CNTL, tmp);
50549e02b73SAlex Deucher 			}
50649e02b73SAlex Deucher 		}
50749e02b73SAlex Deucher 	}
50849e02b73SAlex Deucher }
50949e02b73SAlex Deucher 
510def9ba9cSAlex Deucher bool r100_gui_idle(struct radeon_device *rdev)
511def9ba9cSAlex Deucher {
512def9ba9cSAlex Deucher 	if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
513def9ba9cSAlex Deucher 		return false;
514def9ba9cSAlex Deucher 	else
515def9ba9cSAlex Deucher 		return true;
516def9ba9cSAlex Deucher }
517def9ba9cSAlex Deucher 
51805a05c50SAlex Deucher /* hpd for digital panel detect/disconnect */
51905a05c50SAlex Deucher bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
52005a05c50SAlex Deucher {
52105a05c50SAlex Deucher 	bool connected = false;
52205a05c50SAlex Deucher 
52305a05c50SAlex Deucher 	switch (hpd) {
52405a05c50SAlex Deucher 	case RADEON_HPD_1:
52505a05c50SAlex Deucher 		if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
52605a05c50SAlex Deucher 			connected = true;
52705a05c50SAlex Deucher 		break;
52805a05c50SAlex Deucher 	case RADEON_HPD_2:
52905a05c50SAlex Deucher 		if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
53005a05c50SAlex Deucher 			connected = true;
53105a05c50SAlex Deucher 		break;
53205a05c50SAlex Deucher 	default:
53305a05c50SAlex Deucher 		break;
53405a05c50SAlex Deucher 	}
53505a05c50SAlex Deucher 	return connected;
53605a05c50SAlex Deucher }
53705a05c50SAlex Deucher 
53805a05c50SAlex Deucher void r100_hpd_set_polarity(struct radeon_device *rdev,
53905a05c50SAlex Deucher 			   enum radeon_hpd_id hpd)
54005a05c50SAlex Deucher {
54105a05c50SAlex Deucher 	u32 tmp;
54205a05c50SAlex Deucher 	bool connected = r100_hpd_sense(rdev, hpd);
54305a05c50SAlex Deucher 
54405a05c50SAlex Deucher 	switch (hpd) {
54505a05c50SAlex Deucher 	case RADEON_HPD_1:
54605a05c50SAlex Deucher 		tmp = RREG32(RADEON_FP_GEN_CNTL);
54705a05c50SAlex Deucher 		if (connected)
54805a05c50SAlex Deucher 			tmp &= ~RADEON_FP_DETECT_INT_POL;
54905a05c50SAlex Deucher 		else
55005a05c50SAlex Deucher 			tmp |= RADEON_FP_DETECT_INT_POL;
55105a05c50SAlex Deucher 		WREG32(RADEON_FP_GEN_CNTL, tmp);
55205a05c50SAlex Deucher 		break;
55305a05c50SAlex Deucher 	case RADEON_HPD_2:
55405a05c50SAlex Deucher 		tmp = RREG32(RADEON_FP2_GEN_CNTL);
55505a05c50SAlex Deucher 		if (connected)
55605a05c50SAlex Deucher 			tmp &= ~RADEON_FP2_DETECT_INT_POL;
55705a05c50SAlex Deucher 		else
55805a05c50SAlex Deucher 			tmp |= RADEON_FP2_DETECT_INT_POL;
55905a05c50SAlex Deucher 		WREG32(RADEON_FP2_GEN_CNTL, tmp);
56005a05c50SAlex Deucher 		break;
56105a05c50SAlex Deucher 	default:
56205a05c50SAlex Deucher 		break;
56305a05c50SAlex Deucher 	}
56405a05c50SAlex Deucher }
56505a05c50SAlex Deucher 
56605a05c50SAlex Deucher void r100_hpd_init(struct radeon_device *rdev)
56705a05c50SAlex Deucher {
56805a05c50SAlex Deucher 	struct drm_device *dev = rdev->ddev;
56905a05c50SAlex Deucher 	struct drm_connector *connector;
57005a05c50SAlex Deucher 
57105a05c50SAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
57205a05c50SAlex Deucher 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
57305a05c50SAlex Deucher 		switch (radeon_connector->hpd.hpd) {
57405a05c50SAlex Deucher 		case RADEON_HPD_1:
57505a05c50SAlex Deucher 			rdev->irq.hpd[0] = true;
57605a05c50SAlex Deucher 			break;
57705a05c50SAlex Deucher 		case RADEON_HPD_2:
57805a05c50SAlex Deucher 			rdev->irq.hpd[1] = true;
57905a05c50SAlex Deucher 			break;
58005a05c50SAlex Deucher 		default:
58105a05c50SAlex Deucher 			break;
58205a05c50SAlex Deucher 		}
58364912e99SAlex Deucher 		radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
58405a05c50SAlex Deucher 	}
585003e69f9SJerome Glisse 	if (rdev->irq.installed)
58605a05c50SAlex Deucher 		r100_irq_set(rdev);
58705a05c50SAlex Deucher }
58805a05c50SAlex Deucher 
58905a05c50SAlex Deucher void r100_hpd_fini(struct radeon_device *rdev)
59005a05c50SAlex Deucher {
59105a05c50SAlex Deucher 	struct drm_device *dev = rdev->ddev;
59205a05c50SAlex Deucher 	struct drm_connector *connector;
59305a05c50SAlex Deucher 
59405a05c50SAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
59505a05c50SAlex Deucher 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
59605a05c50SAlex Deucher 		switch (radeon_connector->hpd.hpd) {
59705a05c50SAlex Deucher 		case RADEON_HPD_1:
59805a05c50SAlex Deucher 			rdev->irq.hpd[0] = false;
59905a05c50SAlex Deucher 			break;
60005a05c50SAlex Deucher 		case RADEON_HPD_2:
60105a05c50SAlex Deucher 			rdev->irq.hpd[1] = false;
60205a05c50SAlex Deucher 			break;
60305a05c50SAlex Deucher 		default:
60405a05c50SAlex Deucher 			break;
60505a05c50SAlex Deucher 		}
60605a05c50SAlex Deucher 	}
60705a05c50SAlex Deucher }
60805a05c50SAlex Deucher 
609771fe6b9SJerome Glisse /*
610771fe6b9SJerome Glisse  * PCI GART
611771fe6b9SJerome Glisse  */
612771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
613771fe6b9SJerome Glisse {
614771fe6b9SJerome Glisse 	/* TODO: can we do somethings here ? */
615771fe6b9SJerome Glisse 	/* It seems hw only cache one entry so we should discard this
616771fe6b9SJerome Glisse 	 * entry otherwise if first GPU GART read hit this entry it
617771fe6b9SJerome Glisse 	 * could end up in wrong address. */
618771fe6b9SJerome Glisse }
619771fe6b9SJerome Glisse 
6204aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev)
6214aac0473SJerome Glisse {
6224aac0473SJerome Glisse 	int r;
6234aac0473SJerome Glisse 
624c9a1be96SJerome Glisse 	if (rdev->gart.ptr) {
625fce7d61bSJoe Perches 		WARN(1, "R100 PCI GART already initialized\n");
6264aac0473SJerome Glisse 		return 0;
6274aac0473SJerome Glisse 	}
6284aac0473SJerome Glisse 	/* Initialize common gart structure */
6294aac0473SJerome Glisse 	r = radeon_gart_init(rdev);
6304aac0473SJerome Glisse 	if (r)
6314aac0473SJerome Glisse 		return r;
6324aac0473SJerome Glisse 	rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
633c5b3b850SAlex Deucher 	rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
634c5b3b850SAlex Deucher 	rdev->asic->gart.set_page = &r100_pci_gart_set_page;
6354aac0473SJerome Glisse 	return radeon_gart_table_ram_alloc(rdev);
6364aac0473SJerome Glisse }
6374aac0473SJerome Glisse 
63817e15b0cSDave Airlie /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
63917e15b0cSDave Airlie void r100_enable_bm(struct radeon_device *rdev)
64017e15b0cSDave Airlie {
64117e15b0cSDave Airlie 	uint32_t tmp;
64217e15b0cSDave Airlie 	/* Enable bus mastering */
64317e15b0cSDave Airlie 	tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
64417e15b0cSDave Airlie 	WREG32(RADEON_BUS_CNTL, tmp);
64517e15b0cSDave Airlie }
64617e15b0cSDave Airlie 
647771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev)
648771fe6b9SJerome Glisse {
649771fe6b9SJerome Glisse 	uint32_t tmp;
650771fe6b9SJerome Glisse 
65182568565SDave Airlie 	radeon_gart_restore(rdev);
652771fe6b9SJerome Glisse 	/* discard memory request outside of configured range */
653771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
654771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp);
655771fe6b9SJerome Glisse 	/* set address range for PCI address translate */
656d594e46aSJerome Glisse 	WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
657d594e46aSJerome Glisse 	WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
658771fe6b9SJerome Glisse 	/* set PCI GART page-table base address */
659771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
660771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
661771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp);
662771fe6b9SJerome Glisse 	r100_pci_gart_tlb_flush(rdev);
663fcf4de5aSTormod Volden 	DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
664fcf4de5aSTormod Volden 		 (unsigned)(rdev->mc.gtt_size >> 20),
665fcf4de5aSTormod Volden 		 (unsigned long long)rdev->gart.table_addr);
666771fe6b9SJerome Glisse 	rdev->gart.ready = true;
667771fe6b9SJerome Glisse 	return 0;
668771fe6b9SJerome Glisse }
669771fe6b9SJerome Glisse 
670771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev)
671771fe6b9SJerome Glisse {
672771fe6b9SJerome Glisse 	uint32_t tmp;
673771fe6b9SJerome Glisse 
674771fe6b9SJerome Glisse 	/* discard memory request outside of configured range */
675771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
676771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
677771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_LO_ADDR, 0);
678771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_HI_ADDR, 0);
679771fe6b9SJerome Glisse }
680771fe6b9SJerome Glisse 
681771fe6b9SJerome Glisse int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
682771fe6b9SJerome Glisse {
683c9a1be96SJerome Glisse 	u32 *gtt = rdev->gart.ptr;
684c9a1be96SJerome Glisse 
685771fe6b9SJerome Glisse 	if (i < 0 || i > rdev->gart.num_gpu_pages) {
686771fe6b9SJerome Glisse 		return -EINVAL;
687771fe6b9SJerome Glisse 	}
688c9a1be96SJerome Glisse 	gtt[i] = cpu_to_le32(lower_32_bits(addr));
689771fe6b9SJerome Glisse 	return 0;
690771fe6b9SJerome Glisse }
691771fe6b9SJerome Glisse 
6924aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev)
693771fe6b9SJerome Glisse {
694f9274562SJerome Glisse 	radeon_gart_fini(rdev);
695771fe6b9SJerome Glisse 	r100_pci_gart_disable(rdev);
6964aac0473SJerome Glisse 	radeon_gart_table_ram_free(rdev);
697771fe6b9SJerome Glisse }
698771fe6b9SJerome Glisse 
6997ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev)
7007ed220d7SMichel Dänzer {
7017ed220d7SMichel Dänzer 	uint32_t tmp = 0;
7027ed220d7SMichel Dänzer 
703003e69f9SJerome Glisse 	if (!rdev->irq.installed) {
704fce7d61bSJoe Perches 		WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
705003e69f9SJerome Glisse 		WREG32(R_000040_GEN_INT_CNTL, 0);
706003e69f9SJerome Glisse 		return -EINVAL;
707003e69f9SJerome Glisse 	}
7081b37078bSAlex Deucher 	if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
7097ed220d7SMichel Dänzer 		tmp |= RADEON_SW_INT_ENABLE;
7107ed220d7SMichel Dänzer 	}
7112031f77cSAlex Deucher 	if (rdev->irq.gui_idle) {
7122031f77cSAlex Deucher 		tmp |= RADEON_GUI_IDLE_MASK;
7132031f77cSAlex Deucher 	}
7146f34be50SAlex Deucher 	if (rdev->irq.crtc_vblank_int[0] ||
7156f34be50SAlex Deucher 	    rdev->irq.pflip[0]) {
7167ed220d7SMichel Dänzer 		tmp |= RADEON_CRTC_VBLANK_MASK;
7177ed220d7SMichel Dänzer 	}
7186f34be50SAlex Deucher 	if (rdev->irq.crtc_vblank_int[1] ||
7196f34be50SAlex Deucher 	    rdev->irq.pflip[1]) {
7207ed220d7SMichel Dänzer 		tmp |= RADEON_CRTC2_VBLANK_MASK;
7217ed220d7SMichel Dänzer 	}
72205a05c50SAlex Deucher 	if (rdev->irq.hpd[0]) {
72305a05c50SAlex Deucher 		tmp |= RADEON_FP_DETECT_MASK;
72405a05c50SAlex Deucher 	}
72505a05c50SAlex Deucher 	if (rdev->irq.hpd[1]) {
72605a05c50SAlex Deucher 		tmp |= RADEON_FP2_DETECT_MASK;
72705a05c50SAlex Deucher 	}
7287ed220d7SMichel Dänzer 	WREG32(RADEON_GEN_INT_CNTL, tmp);
7297ed220d7SMichel Dänzer 	return 0;
7307ed220d7SMichel Dänzer }
7317ed220d7SMichel Dänzer 
7329f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev)
7339f022ddfSJerome Glisse {
7349f022ddfSJerome Glisse 	u32 tmp;
7359f022ddfSJerome Glisse 
7369f022ddfSJerome Glisse 	WREG32(R_000040_GEN_INT_CNTL, 0);
7379f022ddfSJerome Glisse 	/* Wait and acknowledge irq */
7389f022ddfSJerome Glisse 	mdelay(1);
7399f022ddfSJerome Glisse 	tmp = RREG32(R_000044_GEN_INT_STATUS);
7409f022ddfSJerome Glisse 	WREG32(R_000044_GEN_INT_STATUS, tmp);
7419f022ddfSJerome Glisse }
7429f022ddfSJerome Glisse 
743cbdd4501SAndi Kleen static uint32_t r100_irq_ack(struct radeon_device *rdev)
7447ed220d7SMichel Dänzer {
7457ed220d7SMichel Dänzer 	uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
74605a05c50SAlex Deucher 	uint32_t irq_mask = RADEON_SW_INT_TEST |
74705a05c50SAlex Deucher 		RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
74805a05c50SAlex Deucher 		RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
7497ed220d7SMichel Dänzer 
7502031f77cSAlex Deucher 	/* the interrupt works, but the status bit is permanently asserted */
7512031f77cSAlex Deucher 	if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
7522031f77cSAlex Deucher 		if (!rdev->irq.gui_idle_acked)
7532031f77cSAlex Deucher 			irq_mask |= RADEON_GUI_IDLE_STAT;
7542031f77cSAlex Deucher 	}
7552031f77cSAlex Deucher 
7567ed220d7SMichel Dänzer 	if (irqs) {
7577ed220d7SMichel Dänzer 		WREG32(RADEON_GEN_INT_STATUS, irqs);
7587ed220d7SMichel Dänzer 	}
7597ed220d7SMichel Dänzer 	return irqs & irq_mask;
7607ed220d7SMichel Dänzer }
7617ed220d7SMichel Dänzer 
7627ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev)
7637ed220d7SMichel Dänzer {
7643e5cb98dSAlex Deucher 	uint32_t status, msi_rearm;
765d4877cf2SAlex Deucher 	bool queue_hotplug = false;
7667ed220d7SMichel Dänzer 
7672031f77cSAlex Deucher 	/* reset gui idle ack.  the status bit is broken */
7682031f77cSAlex Deucher 	rdev->irq.gui_idle_acked = false;
7692031f77cSAlex Deucher 
7707ed220d7SMichel Dänzer 	status = r100_irq_ack(rdev);
7717ed220d7SMichel Dänzer 	if (!status) {
7727ed220d7SMichel Dänzer 		return IRQ_NONE;
7737ed220d7SMichel Dänzer 	}
774a513c184SJerome Glisse 	if (rdev->shutdown) {
775a513c184SJerome Glisse 		return IRQ_NONE;
776a513c184SJerome Glisse 	}
7777ed220d7SMichel Dänzer 	while (status) {
7787ed220d7SMichel Dänzer 		/* SW interrupt */
7797ed220d7SMichel Dänzer 		if (status & RADEON_SW_INT_TEST) {
7807465280cSAlex Deucher 			radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
7817ed220d7SMichel Dänzer 		}
7822031f77cSAlex Deucher 		/* gui idle interrupt */
7832031f77cSAlex Deucher 		if (status & RADEON_GUI_IDLE_STAT) {
7842031f77cSAlex Deucher 			rdev->irq.gui_idle_acked = true;
7852031f77cSAlex Deucher 			rdev->pm.gui_idle = true;
7862031f77cSAlex Deucher 			wake_up(&rdev->irq.idle_queue);
7872031f77cSAlex Deucher 		}
7887ed220d7SMichel Dänzer 		/* Vertical blank interrupts */
7897ed220d7SMichel Dänzer 		if (status & RADEON_CRTC_VBLANK_STAT) {
7906f34be50SAlex Deucher 			if (rdev->irq.crtc_vblank_int[0]) {
7917ed220d7SMichel Dänzer 				drm_handle_vblank(rdev->ddev, 0);
792839461d3SRafał Miłecki 				rdev->pm.vblank_sync = true;
79373a6d3fcSRafał Miłecki 				wake_up(&rdev->irq.vblank_queue);
7947ed220d7SMichel Dänzer 			}
7953e4ea742SMario Kleiner 			if (rdev->irq.pflip[0])
7963e4ea742SMario Kleiner 				radeon_crtc_handle_flip(rdev, 0);
7976f34be50SAlex Deucher 		}
7987ed220d7SMichel Dänzer 		if (status & RADEON_CRTC2_VBLANK_STAT) {
7996f34be50SAlex Deucher 			if (rdev->irq.crtc_vblank_int[1]) {
8007ed220d7SMichel Dänzer 				drm_handle_vblank(rdev->ddev, 1);
801839461d3SRafał Miłecki 				rdev->pm.vblank_sync = true;
80273a6d3fcSRafał Miłecki 				wake_up(&rdev->irq.vblank_queue);
8037ed220d7SMichel Dänzer 			}
8043e4ea742SMario Kleiner 			if (rdev->irq.pflip[1])
8053e4ea742SMario Kleiner 				radeon_crtc_handle_flip(rdev, 1);
8066f34be50SAlex Deucher 		}
80705a05c50SAlex Deucher 		if (status & RADEON_FP_DETECT_STAT) {
808d4877cf2SAlex Deucher 			queue_hotplug = true;
809d4877cf2SAlex Deucher 			DRM_DEBUG("HPD1\n");
81005a05c50SAlex Deucher 		}
81105a05c50SAlex Deucher 		if (status & RADEON_FP2_DETECT_STAT) {
812d4877cf2SAlex Deucher 			queue_hotplug = true;
813d4877cf2SAlex Deucher 			DRM_DEBUG("HPD2\n");
81405a05c50SAlex Deucher 		}
8157ed220d7SMichel Dänzer 		status = r100_irq_ack(rdev);
8167ed220d7SMichel Dänzer 	}
8172031f77cSAlex Deucher 	/* reset gui idle ack.  the status bit is broken */
8182031f77cSAlex Deucher 	rdev->irq.gui_idle_acked = false;
819d4877cf2SAlex Deucher 	if (queue_hotplug)
82032c87fcaSTejun Heo 		schedule_work(&rdev->hotplug_work);
8213e5cb98dSAlex Deucher 	if (rdev->msi_enabled) {
8223e5cb98dSAlex Deucher 		switch (rdev->family) {
8233e5cb98dSAlex Deucher 		case CHIP_RS400:
8243e5cb98dSAlex Deucher 		case CHIP_RS480:
8253e5cb98dSAlex Deucher 			msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
8263e5cb98dSAlex Deucher 			WREG32(RADEON_AIC_CNTL, msi_rearm);
8273e5cb98dSAlex Deucher 			WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
8283e5cb98dSAlex Deucher 			break;
8293e5cb98dSAlex Deucher 		default:
830b7f5b7deSAlex Deucher 			WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
8313e5cb98dSAlex Deucher 			break;
8323e5cb98dSAlex Deucher 		}
8333e5cb98dSAlex Deucher 	}
8347ed220d7SMichel Dänzer 	return IRQ_HANDLED;
8357ed220d7SMichel Dänzer }
8367ed220d7SMichel Dänzer 
8377ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
8387ed220d7SMichel Dänzer {
8397ed220d7SMichel Dänzer 	if (crtc == 0)
8407ed220d7SMichel Dänzer 		return RREG32(RADEON_CRTC_CRNT_FRAME);
8417ed220d7SMichel Dänzer 	else
8427ed220d7SMichel Dänzer 		return RREG32(RADEON_CRTC2_CRNT_FRAME);
8437ed220d7SMichel Dänzer }
8447ed220d7SMichel Dänzer 
8459e5b2af7SPauli Nieminen /* Who ever call radeon_fence_emit should call ring_lock and ask
8469e5b2af7SPauli Nieminen  * for enough space (today caller are ib schedule and buffer move) */
847771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev,
848771fe6b9SJerome Glisse 			  struct radeon_fence *fence)
849771fe6b9SJerome Glisse {
850e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[fence->ring];
8517b1f2485SChristian König 
8529e5b2af7SPauli Nieminen 	/* We have to make sure that caches are flushed before
8539e5b2af7SPauli Nieminen 	 * CPU might read something from VRAM. */
854e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
855e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
856e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
857e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
858771fe6b9SJerome Glisse 	/* Wait until IDLE & CLEAN */
859e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
860e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
861e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
862e32eb50dSChristian König 	radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
863cafe6609SJerome Glisse 				RADEON_HDP_READ_BUFFER_INVALIDATE);
864e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
865e32eb50dSChristian König 	radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
866771fe6b9SJerome Glisse 	/* Emit fence sequence & fire IRQ */
867e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
868e32eb50dSChristian König 	radeon_ring_write(ring, fence->seq);
869e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
870e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_SW_INT_FIRE);
871771fe6b9SJerome Glisse }
872771fe6b9SJerome Glisse 
87315d3332fSChristian König void r100_semaphore_ring_emit(struct radeon_device *rdev,
874e32eb50dSChristian König 			      struct radeon_ring *ring,
87515d3332fSChristian König 			      struct radeon_semaphore *semaphore,
8767b1f2485SChristian König 			      bool emit_wait)
87715d3332fSChristian König {
87815d3332fSChristian König 	/* Unused on older asics, since we don't have semaphores or multiple rings */
87915d3332fSChristian König 	BUG();
88015d3332fSChristian König }
88115d3332fSChristian König 
882771fe6b9SJerome Glisse int r100_copy_blit(struct radeon_device *rdev,
883771fe6b9SJerome Glisse 		   uint64_t src_offset,
884771fe6b9SJerome Glisse 		   uint64_t dst_offset,
885003cefe0SAlex Deucher 		   unsigned num_gpu_pages,
886771fe6b9SJerome Glisse 		   struct radeon_fence *fence)
887771fe6b9SJerome Glisse {
888e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
889771fe6b9SJerome Glisse 	uint32_t cur_pages;
890003cefe0SAlex Deucher 	uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
891771fe6b9SJerome Glisse 	uint32_t pitch;
892771fe6b9SJerome Glisse 	uint32_t stride_pixels;
893771fe6b9SJerome Glisse 	unsigned ndw;
894771fe6b9SJerome Glisse 	int num_loops;
895771fe6b9SJerome Glisse 	int r = 0;
896771fe6b9SJerome Glisse 
897771fe6b9SJerome Glisse 	/* radeon limited to 16k stride */
898771fe6b9SJerome Glisse 	stride_bytes &= 0x3fff;
899771fe6b9SJerome Glisse 	/* radeon pitch is /64 */
900771fe6b9SJerome Glisse 	pitch = stride_bytes / 64;
901771fe6b9SJerome Glisse 	stride_pixels = stride_bytes / 4;
902003cefe0SAlex Deucher 	num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
903771fe6b9SJerome Glisse 
904771fe6b9SJerome Glisse 	/* Ask for enough room for blit + flush + fence */
905771fe6b9SJerome Glisse 	ndw = 64 + (10 * num_loops);
906e32eb50dSChristian König 	r = radeon_ring_lock(rdev, ring, ndw);
907771fe6b9SJerome Glisse 	if (r) {
908771fe6b9SJerome Glisse 		DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
909771fe6b9SJerome Glisse 		return -EINVAL;
910771fe6b9SJerome Glisse 	}
911003cefe0SAlex Deucher 	while (num_gpu_pages > 0) {
912003cefe0SAlex Deucher 		cur_pages = num_gpu_pages;
913771fe6b9SJerome Glisse 		if (cur_pages > 8191) {
914771fe6b9SJerome Glisse 			cur_pages = 8191;
915771fe6b9SJerome Glisse 		}
916003cefe0SAlex Deucher 		num_gpu_pages -= cur_pages;
917771fe6b9SJerome Glisse 
918771fe6b9SJerome Glisse 		/* pages are in Y direction - height
919771fe6b9SJerome Glisse 		   page width in X direction - width */
920e32eb50dSChristian König 		radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
921e32eb50dSChristian König 		radeon_ring_write(ring,
922771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
923771fe6b9SJerome Glisse 				  RADEON_GMC_DST_PITCH_OFFSET_CNTL |
924771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_CLIPPING |
925771fe6b9SJerome Glisse 				  RADEON_GMC_DST_CLIPPING |
926771fe6b9SJerome Glisse 				  RADEON_GMC_BRUSH_NONE |
927771fe6b9SJerome Glisse 				  (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
928771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_DATATYPE_COLOR |
929771fe6b9SJerome Glisse 				  RADEON_ROP3_S |
930771fe6b9SJerome Glisse 				  RADEON_DP_SRC_SOURCE_MEMORY |
931771fe6b9SJerome Glisse 				  RADEON_GMC_CLR_CMP_CNTL_DIS |
932771fe6b9SJerome Glisse 				  RADEON_GMC_WR_MSK_DIS);
933e32eb50dSChristian König 		radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
934e32eb50dSChristian König 		radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
935e32eb50dSChristian König 		radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
936e32eb50dSChristian König 		radeon_ring_write(ring, 0);
937e32eb50dSChristian König 		radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
938e32eb50dSChristian König 		radeon_ring_write(ring, num_gpu_pages);
939e32eb50dSChristian König 		radeon_ring_write(ring, num_gpu_pages);
940e32eb50dSChristian König 		radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
941771fe6b9SJerome Glisse 	}
942e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
943e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
944e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
945e32eb50dSChristian König 	radeon_ring_write(ring,
946771fe6b9SJerome Glisse 			  RADEON_WAIT_2D_IDLECLEAN |
947771fe6b9SJerome Glisse 			  RADEON_WAIT_HOST_IDLECLEAN |
948771fe6b9SJerome Glisse 			  RADEON_WAIT_DMA_GUI_IDLE);
949771fe6b9SJerome Glisse 	if (fence) {
950771fe6b9SJerome Glisse 		r = radeon_fence_emit(rdev, fence);
951771fe6b9SJerome Glisse 	}
952e32eb50dSChristian König 	radeon_ring_unlock_commit(rdev, ring);
953771fe6b9SJerome Glisse 	return r;
954771fe6b9SJerome Glisse }
955771fe6b9SJerome Glisse 
95645600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev)
95745600232SJerome Glisse {
95845600232SJerome Glisse 	unsigned i;
95945600232SJerome Glisse 	u32 tmp;
96045600232SJerome Glisse 
96145600232SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
96245600232SJerome Glisse 		tmp = RREG32(R_000E40_RBBM_STATUS);
96345600232SJerome Glisse 		if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
96445600232SJerome Glisse 			return 0;
96545600232SJerome Glisse 		}
96645600232SJerome Glisse 		udelay(1);
96745600232SJerome Glisse 	}
96845600232SJerome Glisse 	return -1;
96945600232SJerome Glisse }
97045600232SJerome Glisse 
971f712812eSAlex Deucher void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
972771fe6b9SJerome Glisse {
973771fe6b9SJerome Glisse 	int r;
974771fe6b9SJerome Glisse 
975e32eb50dSChristian König 	r = radeon_ring_lock(rdev, ring, 2);
976771fe6b9SJerome Glisse 	if (r) {
977771fe6b9SJerome Glisse 		return;
978771fe6b9SJerome Glisse 	}
979e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
980e32eb50dSChristian König 	radeon_ring_write(ring,
981771fe6b9SJerome Glisse 			  RADEON_ISYNC_ANY2D_IDLE3D |
982771fe6b9SJerome Glisse 			  RADEON_ISYNC_ANY3D_IDLE2D |
983771fe6b9SJerome Glisse 			  RADEON_ISYNC_WAIT_IDLEGUI |
984771fe6b9SJerome Glisse 			  RADEON_ISYNC_CPSCRATCH_IDLEGUI);
985e32eb50dSChristian König 	radeon_ring_unlock_commit(rdev, ring);
986771fe6b9SJerome Glisse }
987771fe6b9SJerome Glisse 
98870967ab9SBen Hutchings 
98970967ab9SBen Hutchings /* Load the microcode for the CP */
99070967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev)
991771fe6b9SJerome Glisse {
99270967ab9SBen Hutchings 	struct platform_device *pdev;
99370967ab9SBen Hutchings 	const char *fw_name = NULL;
99470967ab9SBen Hutchings 	int err;
995771fe6b9SJerome Glisse 
996d9fdaafbSDave Airlie 	DRM_DEBUG_KMS("\n");
99770967ab9SBen Hutchings 
99870967ab9SBen Hutchings 	pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
99970967ab9SBen Hutchings 	err = IS_ERR(pdev);
100070967ab9SBen Hutchings 	if (err) {
100170967ab9SBen Hutchings 		printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
100270967ab9SBen Hutchings 		return -EINVAL;
1003771fe6b9SJerome Glisse 	}
1004771fe6b9SJerome Glisse 	if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
1005771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
1006771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS200)) {
1007771fe6b9SJerome Glisse 		DRM_INFO("Loading R100 Microcode\n");
100870967ab9SBen Hutchings 		fw_name = FIRMWARE_R100;
1009771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R200) ||
1010771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV250) ||
1011771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV280) ||
1012771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS300)) {
1013771fe6b9SJerome Glisse 		DRM_INFO("Loading R200 Microcode\n");
101470967ab9SBen Hutchings 		fw_name = FIRMWARE_R200;
1015771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R300) ||
1016771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R350) ||
1017771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV350) ||
1018771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV380) ||
1019771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS400) ||
1020771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS480)) {
1021771fe6b9SJerome Glisse 		DRM_INFO("Loading R300 Microcode\n");
102270967ab9SBen Hutchings 		fw_name = FIRMWARE_R300;
1023771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R420) ||
1024771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R423) ||
1025771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV410)) {
1026771fe6b9SJerome Glisse 		DRM_INFO("Loading R400 Microcode\n");
102770967ab9SBen Hutchings 		fw_name = FIRMWARE_R420;
1028771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_RS690) ||
1029771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS740)) {
1030771fe6b9SJerome Glisse 		DRM_INFO("Loading RS690/RS740 Microcode\n");
103170967ab9SBen Hutchings 		fw_name = FIRMWARE_RS690;
1032771fe6b9SJerome Glisse 	} else if (rdev->family == CHIP_RS600) {
1033771fe6b9SJerome Glisse 		DRM_INFO("Loading RS600 Microcode\n");
103470967ab9SBen Hutchings 		fw_name = FIRMWARE_RS600;
1035771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_RV515) ||
1036771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R520) ||
1037771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV530) ||
1038771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R580) ||
1039771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV560) ||
1040771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV570)) {
1041771fe6b9SJerome Glisse 		DRM_INFO("Loading R500 Microcode\n");
104270967ab9SBen Hutchings 		fw_name = FIRMWARE_R520;
104370967ab9SBen Hutchings 	}
104470967ab9SBen Hutchings 
10453ce0a23dSJerome Glisse 	err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
104670967ab9SBen Hutchings 	platform_device_unregister(pdev);
104770967ab9SBen Hutchings 	if (err) {
104870967ab9SBen Hutchings 		printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
104970967ab9SBen Hutchings 		       fw_name);
10503ce0a23dSJerome Glisse 	} else if (rdev->me_fw->size % 8) {
105170967ab9SBen Hutchings 		printk(KERN_ERR
105270967ab9SBen Hutchings 		       "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
10533ce0a23dSJerome Glisse 		       rdev->me_fw->size, fw_name);
105470967ab9SBen Hutchings 		err = -EINVAL;
10553ce0a23dSJerome Glisse 		release_firmware(rdev->me_fw);
10563ce0a23dSJerome Glisse 		rdev->me_fw = NULL;
105770967ab9SBen Hutchings 	}
105870967ab9SBen Hutchings 	return err;
105970967ab9SBen Hutchings }
1060d4550907SJerome Glisse 
106170967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev)
106270967ab9SBen Hutchings {
106370967ab9SBen Hutchings 	const __be32 *fw_data;
106470967ab9SBen Hutchings 	int i, size;
106570967ab9SBen Hutchings 
106670967ab9SBen Hutchings 	if (r100_gui_wait_for_idle(rdev)) {
106770967ab9SBen Hutchings 		printk(KERN_WARNING "Failed to wait GUI idle while "
106870967ab9SBen Hutchings 		       "programming pipes. Bad things might happen.\n");
106970967ab9SBen Hutchings 	}
107070967ab9SBen Hutchings 
10713ce0a23dSJerome Glisse 	if (rdev->me_fw) {
10723ce0a23dSJerome Glisse 		size = rdev->me_fw->size / 4;
10733ce0a23dSJerome Glisse 		fw_data = (const __be32 *)&rdev->me_fw->data[0];
107470967ab9SBen Hutchings 		WREG32(RADEON_CP_ME_RAM_ADDR, 0);
107570967ab9SBen Hutchings 		for (i = 0; i < size; i += 2) {
107670967ab9SBen Hutchings 			WREG32(RADEON_CP_ME_RAM_DATAH,
107770967ab9SBen Hutchings 			       be32_to_cpup(&fw_data[i]));
107870967ab9SBen Hutchings 			WREG32(RADEON_CP_ME_RAM_DATAL,
107970967ab9SBen Hutchings 			       be32_to_cpup(&fw_data[i + 1]));
1080771fe6b9SJerome Glisse 		}
1081771fe6b9SJerome Glisse 	}
1082771fe6b9SJerome Glisse }
1083771fe6b9SJerome Glisse 
1084771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
1085771fe6b9SJerome Glisse {
1086e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
1087771fe6b9SJerome Glisse 	unsigned rb_bufsz;
1088771fe6b9SJerome Glisse 	unsigned rb_blksz;
1089771fe6b9SJerome Glisse 	unsigned max_fetch;
1090771fe6b9SJerome Glisse 	unsigned pre_write_timer;
1091771fe6b9SJerome Glisse 	unsigned pre_write_limit;
1092771fe6b9SJerome Glisse 	unsigned indirect2_start;
1093771fe6b9SJerome Glisse 	unsigned indirect1_start;
1094771fe6b9SJerome Glisse 	uint32_t tmp;
1095771fe6b9SJerome Glisse 	int r;
1096771fe6b9SJerome Glisse 
1097771fe6b9SJerome Glisse 	if (r100_debugfs_cp_init(rdev)) {
1098771fe6b9SJerome Glisse 		DRM_ERROR("Failed to register debugfs file for CP !\n");
1099771fe6b9SJerome Glisse 	}
11003ce0a23dSJerome Glisse 	if (!rdev->me_fw) {
110170967ab9SBen Hutchings 		r = r100_cp_init_microcode(rdev);
110270967ab9SBen Hutchings 		if (r) {
110370967ab9SBen Hutchings 			DRM_ERROR("Failed to load firmware!\n");
110470967ab9SBen Hutchings 			return r;
110570967ab9SBen Hutchings 		}
110670967ab9SBen Hutchings 	}
110770967ab9SBen Hutchings 
1108771fe6b9SJerome Glisse 	/* Align ring size */
1109771fe6b9SJerome Glisse 	rb_bufsz = drm_order(ring_size / 8);
1110771fe6b9SJerome Glisse 	ring_size = (1 << (rb_bufsz + 1)) * 4;
1111771fe6b9SJerome Glisse 	r100_cp_load_microcode(rdev);
1112e32eb50dSChristian König 	r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
111378c5560aSAlex Deucher 			     RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR,
111478c5560aSAlex Deucher 			     0, 0x7fffff, RADEON_CP_PACKET2);
1115771fe6b9SJerome Glisse 	if (r) {
1116771fe6b9SJerome Glisse 		return r;
1117771fe6b9SJerome Glisse 	}
1118771fe6b9SJerome Glisse 	/* Each time the cp read 1024 bytes (16 dword/quadword) update
1119771fe6b9SJerome Glisse 	 * the rptr copy in system ram */
1120771fe6b9SJerome Glisse 	rb_blksz = 9;
1121771fe6b9SJerome Glisse 	/* cp will read 128bytes at a time (4 dwords) */
1122771fe6b9SJerome Glisse 	max_fetch = 1;
1123e32eb50dSChristian König 	ring->align_mask = 16 - 1;
1124771fe6b9SJerome Glisse 	/* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
1125771fe6b9SJerome Glisse 	pre_write_timer = 64;
1126771fe6b9SJerome Glisse 	/* Force CP_RB_WPTR write if written more than one time before the
1127771fe6b9SJerome Glisse 	 * delay expire
1128771fe6b9SJerome Glisse 	 */
1129771fe6b9SJerome Glisse 	pre_write_limit = 0;
1130771fe6b9SJerome Glisse 	/* Setup the cp cache like this (cache size is 96 dwords) :
1131771fe6b9SJerome Glisse 	 *	RING		0  to 15
1132771fe6b9SJerome Glisse 	 *	INDIRECT1	16 to 79
1133771fe6b9SJerome Glisse 	 *	INDIRECT2	80 to 95
1134771fe6b9SJerome Glisse 	 * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1135771fe6b9SJerome Glisse 	 *    indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
1136771fe6b9SJerome Glisse 	 *    indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1137771fe6b9SJerome Glisse 	 * Idea being that most of the gpu cmd will be through indirect1 buffer
1138771fe6b9SJerome Glisse 	 * so it gets the bigger cache.
1139771fe6b9SJerome Glisse 	 */
1140771fe6b9SJerome Glisse 	indirect2_start = 80;
1141771fe6b9SJerome Glisse 	indirect1_start = 16;
1142771fe6b9SJerome Glisse 	/* cp setup */
1143771fe6b9SJerome Glisse 	WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
1144d6f28938SAlex Deucher 	tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
1145771fe6b9SJerome Glisse 	       REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
1146724c80e1SAlex Deucher 	       REG_SET(RADEON_MAX_FETCH, max_fetch));
1147d6f28938SAlex Deucher #ifdef __BIG_ENDIAN
1148d6f28938SAlex Deucher 	tmp |= RADEON_BUF_SWAP_32BIT;
1149d6f28938SAlex Deucher #endif
1150724c80e1SAlex Deucher 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
1151d6f28938SAlex Deucher 
1152771fe6b9SJerome Glisse 	/* Set ring address */
1153e32eb50dSChristian König 	DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
1154e32eb50dSChristian König 	WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
1155771fe6b9SJerome Glisse 	/* Force read & write ptr to 0 */
1156724c80e1SAlex Deucher 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
1157771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_RPTR_WR, 0);
1158e32eb50dSChristian König 	ring->wptr = 0;
1159e32eb50dSChristian König 	WREG32(RADEON_CP_RB_WPTR, ring->wptr);
1160724c80e1SAlex Deucher 
1161724c80e1SAlex Deucher 	/* set the wb address whether it's enabled or not */
1162724c80e1SAlex Deucher 	WREG32(R_00070C_CP_RB_RPTR_ADDR,
1163724c80e1SAlex Deucher 		S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
1164724c80e1SAlex Deucher 	WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
1165724c80e1SAlex Deucher 
1166724c80e1SAlex Deucher 	if (rdev->wb.enabled)
1167724c80e1SAlex Deucher 		WREG32(R_000770_SCRATCH_UMSK, 0xff);
1168724c80e1SAlex Deucher 	else {
1169724c80e1SAlex Deucher 		tmp |= RADEON_RB_NO_UPDATE;
1170724c80e1SAlex Deucher 		WREG32(R_000770_SCRATCH_UMSK, 0);
1171724c80e1SAlex Deucher 	}
1172724c80e1SAlex Deucher 
1173771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp);
1174771fe6b9SJerome Glisse 	udelay(10);
1175e32eb50dSChristian König 	ring->rptr = RREG32(RADEON_CP_RB_RPTR);
1176771fe6b9SJerome Glisse 	/* Set cp mode to bus mastering & enable cp*/
1177771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_MODE,
1178771fe6b9SJerome Glisse 	       REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
1179771fe6b9SJerome Glisse 	       REG_SET(RADEON_INDIRECT1_START, indirect1_start));
1180d75ee3beSAlex Deucher 	WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
1181d75ee3beSAlex Deucher 	WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
1182771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
1183*2099810fSDave Airlie 
1184*2099810fSDave Airlie 	/* at this point everything should be setup correctly to enable master */
1185*2099810fSDave Airlie 	pci_set_master(rdev->pdev);
1186*2099810fSDave Airlie 
1187f712812eSAlex Deucher 	radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
1188f712812eSAlex Deucher 	r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
1189771fe6b9SJerome Glisse 	if (r) {
1190771fe6b9SJerome Glisse 		DRM_ERROR("radeon: cp isn't working (%d).\n", r);
1191771fe6b9SJerome Glisse 		return r;
1192771fe6b9SJerome Glisse 	}
1193e32eb50dSChristian König 	ring->ready = true;
119453595338SDave Airlie 	radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
1195771fe6b9SJerome Glisse 	return 0;
1196771fe6b9SJerome Glisse }
1197771fe6b9SJerome Glisse 
1198771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev)
1199771fe6b9SJerome Glisse {
120045600232SJerome Glisse 	if (r100_cp_wait_for_idle(rdev)) {
120145600232SJerome Glisse 		DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
120245600232SJerome Glisse 	}
1203771fe6b9SJerome Glisse 	/* Disable ring */
1204a18d7ea1SJerome Glisse 	r100_cp_disable(rdev);
1205e32eb50dSChristian König 	radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
1206771fe6b9SJerome Glisse 	DRM_INFO("radeon: cp finalized\n");
1207771fe6b9SJerome Glisse }
1208771fe6b9SJerome Glisse 
1209771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev)
1210771fe6b9SJerome Glisse {
1211771fe6b9SJerome Glisse 	/* Disable ring */
121253595338SDave Airlie 	radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
1213e32eb50dSChristian König 	rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
1214771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_MODE, 0);
1215771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, 0);
1216724c80e1SAlex Deucher 	WREG32(R_000770_SCRATCH_UMSK, 0);
1217771fe6b9SJerome Glisse 	if (r100_gui_wait_for_idle(rdev)) {
1218771fe6b9SJerome Glisse 		printk(KERN_WARNING "Failed to wait GUI idle while "
1219771fe6b9SJerome Glisse 		       "programming pipes. Bad things might happen.\n");
1220771fe6b9SJerome Glisse 	}
1221771fe6b9SJerome Glisse }
1222771fe6b9SJerome Glisse 
1223771fe6b9SJerome Glisse /*
1224771fe6b9SJerome Glisse  * CS functions
1225771fe6b9SJerome Glisse  */
1226771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1227771fe6b9SJerome Glisse 			  struct radeon_cs_packet *pkt,
1228068a117cSJerome Glisse 			  const unsigned *auth, unsigned n,
1229771fe6b9SJerome Glisse 			  radeon_packet0_check_t check)
1230771fe6b9SJerome Glisse {
1231771fe6b9SJerome Glisse 	unsigned reg;
1232771fe6b9SJerome Glisse 	unsigned i, j, m;
1233771fe6b9SJerome Glisse 	unsigned idx;
1234771fe6b9SJerome Glisse 	int r;
1235771fe6b9SJerome Glisse 
1236771fe6b9SJerome Glisse 	idx = pkt->idx + 1;
1237771fe6b9SJerome Glisse 	reg = pkt->reg;
1238068a117cSJerome Glisse 	/* Check that register fall into register range
1239068a117cSJerome Glisse 	 * determined by the number of entry (n) in the
1240068a117cSJerome Glisse 	 * safe register bitmap.
1241068a117cSJerome Glisse 	 */
1242771fe6b9SJerome Glisse 	if (pkt->one_reg_wr) {
1243771fe6b9SJerome Glisse 		if ((reg >> 7) > n) {
1244771fe6b9SJerome Glisse 			return -EINVAL;
1245771fe6b9SJerome Glisse 		}
1246771fe6b9SJerome Glisse 	} else {
1247771fe6b9SJerome Glisse 		if (((reg + (pkt->count << 2)) >> 7) > n) {
1248771fe6b9SJerome Glisse 			return -EINVAL;
1249771fe6b9SJerome Glisse 		}
1250771fe6b9SJerome Glisse 	}
1251771fe6b9SJerome Glisse 	for (i = 0; i <= pkt->count; i++, idx++) {
1252771fe6b9SJerome Glisse 		j = (reg >> 7);
1253771fe6b9SJerome Glisse 		m = 1 << ((reg >> 2) & 31);
1254771fe6b9SJerome Glisse 		if (auth[j] & m) {
1255771fe6b9SJerome Glisse 			r = check(p, pkt, idx, reg);
1256771fe6b9SJerome Glisse 			if (r) {
1257771fe6b9SJerome Glisse 				return r;
1258771fe6b9SJerome Glisse 			}
1259771fe6b9SJerome Glisse 		}
1260771fe6b9SJerome Glisse 		if (pkt->one_reg_wr) {
1261771fe6b9SJerome Glisse 			if (!(auth[j] & m)) {
1262771fe6b9SJerome Glisse 				break;
1263771fe6b9SJerome Glisse 			}
1264771fe6b9SJerome Glisse 		} else {
1265771fe6b9SJerome Glisse 			reg += 4;
1266771fe6b9SJerome Glisse 		}
1267771fe6b9SJerome Glisse 	}
1268771fe6b9SJerome Glisse 	return 0;
1269771fe6b9SJerome Glisse }
1270771fe6b9SJerome Glisse 
1271771fe6b9SJerome Glisse void r100_cs_dump_packet(struct radeon_cs_parser *p,
1272771fe6b9SJerome Glisse 			 struct radeon_cs_packet *pkt)
1273771fe6b9SJerome Glisse {
1274771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1275771fe6b9SJerome Glisse 	unsigned i;
1276771fe6b9SJerome Glisse 	unsigned idx;
1277771fe6b9SJerome Glisse 
1278771fe6b9SJerome Glisse 	ib = p->ib->ptr;
1279771fe6b9SJerome Glisse 	idx = pkt->idx;
1280771fe6b9SJerome Glisse 	for (i = 0; i <= (pkt->count + 1); i++, idx++) {
1281771fe6b9SJerome Glisse 		DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
1282771fe6b9SJerome Glisse 	}
1283771fe6b9SJerome Glisse }
1284771fe6b9SJerome Glisse 
1285771fe6b9SJerome Glisse /**
1286771fe6b9SJerome Glisse  * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
1287771fe6b9SJerome Glisse  * @parser:	parser structure holding parsing context.
1288771fe6b9SJerome Glisse  * @pkt:	where to store packet informations
1289771fe6b9SJerome Glisse  *
1290771fe6b9SJerome Glisse  * Assume that chunk_ib_index is properly set. Will return -EINVAL
1291771fe6b9SJerome Glisse  * if packet is bigger than remaining ib size. or if packets is unknown.
1292771fe6b9SJerome Glisse  **/
1293771fe6b9SJerome Glisse int r100_cs_packet_parse(struct radeon_cs_parser *p,
1294771fe6b9SJerome Glisse 			 struct radeon_cs_packet *pkt,
1295771fe6b9SJerome Glisse 			 unsigned idx)
1296771fe6b9SJerome Glisse {
1297771fe6b9SJerome Glisse 	struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
1298fa99239cSRoel Kluin 	uint32_t header;
1299771fe6b9SJerome Glisse 
1300771fe6b9SJerome Glisse 	if (idx >= ib_chunk->length_dw) {
1301771fe6b9SJerome Glisse 		DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
1302771fe6b9SJerome Glisse 			  idx, ib_chunk->length_dw);
1303771fe6b9SJerome Glisse 		return -EINVAL;
1304771fe6b9SJerome Glisse 	}
1305513bcb46SDave Airlie 	header = radeon_get_ib_value(p, idx);
1306771fe6b9SJerome Glisse 	pkt->idx = idx;
1307771fe6b9SJerome Glisse 	pkt->type = CP_PACKET_GET_TYPE(header);
1308771fe6b9SJerome Glisse 	pkt->count = CP_PACKET_GET_COUNT(header);
1309771fe6b9SJerome Glisse 	switch (pkt->type) {
1310771fe6b9SJerome Glisse 	case PACKET_TYPE0:
1311771fe6b9SJerome Glisse 		pkt->reg = CP_PACKET0_GET_REG(header);
1312771fe6b9SJerome Glisse 		pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
1313771fe6b9SJerome Glisse 		break;
1314771fe6b9SJerome Glisse 	case PACKET_TYPE3:
1315771fe6b9SJerome Glisse 		pkt->opcode = CP_PACKET3_GET_OPCODE(header);
1316771fe6b9SJerome Glisse 		break;
1317771fe6b9SJerome Glisse 	case PACKET_TYPE2:
1318771fe6b9SJerome Glisse 		pkt->count = -1;
1319771fe6b9SJerome Glisse 		break;
1320771fe6b9SJerome Glisse 	default:
1321771fe6b9SJerome Glisse 		DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
1322771fe6b9SJerome Glisse 		return -EINVAL;
1323771fe6b9SJerome Glisse 	}
1324771fe6b9SJerome Glisse 	if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
1325771fe6b9SJerome Glisse 		DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
1326771fe6b9SJerome Glisse 			  pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
1327771fe6b9SJerome Glisse 		return -EINVAL;
1328771fe6b9SJerome Glisse 	}
1329771fe6b9SJerome Glisse 	return 0;
1330771fe6b9SJerome Glisse }
1331771fe6b9SJerome Glisse 
1332771fe6b9SJerome Glisse /**
1333531369e6SDave Airlie  * r100_cs_packet_next_vline() - parse userspace VLINE packet
1334531369e6SDave Airlie  * @parser:		parser structure holding parsing context.
1335531369e6SDave Airlie  *
1336531369e6SDave Airlie  * Userspace sends a special sequence for VLINE waits.
1337531369e6SDave Airlie  * PACKET0 - VLINE_START_END + value
1338531369e6SDave Airlie  * PACKET0 - WAIT_UNTIL +_value
1339531369e6SDave Airlie  * RELOC (P3) - crtc_id in reloc.
1340531369e6SDave Airlie  *
1341531369e6SDave Airlie  * This function parses this and relocates the VLINE START END
1342531369e6SDave Airlie  * and WAIT UNTIL packets to the correct crtc.
1343531369e6SDave Airlie  * It also detects a switched off crtc and nulls out the
1344531369e6SDave Airlie  * wait in that case.
1345531369e6SDave Airlie  */
1346531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
1347531369e6SDave Airlie {
1348531369e6SDave Airlie 	struct drm_mode_object *obj;
1349531369e6SDave Airlie 	struct drm_crtc *crtc;
1350531369e6SDave Airlie 	struct radeon_crtc *radeon_crtc;
1351531369e6SDave Airlie 	struct radeon_cs_packet p3reloc, waitreloc;
1352531369e6SDave Airlie 	int crtc_id;
1353531369e6SDave Airlie 	int r;
1354531369e6SDave Airlie 	uint32_t header, h_idx, reg;
1355513bcb46SDave Airlie 	volatile uint32_t *ib;
1356531369e6SDave Airlie 
1357513bcb46SDave Airlie 	ib = p->ib->ptr;
1358531369e6SDave Airlie 
1359531369e6SDave Airlie 	/* parse the wait until */
1360531369e6SDave Airlie 	r = r100_cs_packet_parse(p, &waitreloc, p->idx);
1361531369e6SDave Airlie 	if (r)
1362531369e6SDave Airlie 		return r;
1363531369e6SDave Airlie 
1364531369e6SDave Airlie 	/* check its a wait until and only 1 count */
1365531369e6SDave Airlie 	if (waitreloc.reg != RADEON_WAIT_UNTIL ||
1366531369e6SDave Airlie 	    waitreloc.count != 0) {
1367531369e6SDave Airlie 		DRM_ERROR("vline wait had illegal wait until segment\n");
1368a3a88a66SPaul Bolle 		return -EINVAL;
1369531369e6SDave Airlie 	}
1370531369e6SDave Airlie 
1371513bcb46SDave Airlie 	if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
1372531369e6SDave Airlie 		DRM_ERROR("vline wait had illegal wait until\n");
1373a3a88a66SPaul Bolle 		return -EINVAL;
1374531369e6SDave Airlie 	}
1375531369e6SDave Airlie 
1376531369e6SDave Airlie 	/* jump over the NOP */
137790ebd065SAlex Deucher 	r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
1378531369e6SDave Airlie 	if (r)
1379531369e6SDave Airlie 		return r;
1380531369e6SDave Airlie 
1381531369e6SDave Airlie 	h_idx = p->idx - 2;
138290ebd065SAlex Deucher 	p->idx += waitreloc.count + 2;
138390ebd065SAlex Deucher 	p->idx += p3reloc.count + 2;
1384531369e6SDave Airlie 
1385513bcb46SDave Airlie 	header = radeon_get_ib_value(p, h_idx);
1386513bcb46SDave Airlie 	crtc_id = radeon_get_ib_value(p, h_idx + 5);
1387d4ac6a05SDave Airlie 	reg = CP_PACKET0_GET_REG(header);
1388531369e6SDave Airlie 	obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
1389531369e6SDave Airlie 	if (!obj) {
1390531369e6SDave Airlie 		DRM_ERROR("cannot find crtc %d\n", crtc_id);
1391a3a88a66SPaul Bolle 		return -EINVAL;
1392531369e6SDave Airlie 	}
1393531369e6SDave Airlie 	crtc = obj_to_crtc(obj);
1394531369e6SDave Airlie 	radeon_crtc = to_radeon_crtc(crtc);
1395531369e6SDave Airlie 	crtc_id = radeon_crtc->crtc_id;
1396531369e6SDave Airlie 
1397531369e6SDave Airlie 	if (!crtc->enabled) {
1398531369e6SDave Airlie 		/* if the CRTC isn't enabled - we need to nop out the wait until */
1399513bcb46SDave Airlie 		ib[h_idx + 2] = PACKET2(0);
1400513bcb46SDave Airlie 		ib[h_idx + 3] = PACKET2(0);
1401531369e6SDave Airlie 	} else if (crtc_id == 1) {
1402531369e6SDave Airlie 		switch (reg) {
1403531369e6SDave Airlie 		case AVIVO_D1MODE_VLINE_START_END:
140490ebd065SAlex Deucher 			header &= ~R300_CP_PACKET0_REG_MASK;
1405531369e6SDave Airlie 			header |= AVIVO_D2MODE_VLINE_START_END >> 2;
1406531369e6SDave Airlie 			break;
1407531369e6SDave Airlie 		case RADEON_CRTC_GUI_TRIG_VLINE:
140890ebd065SAlex Deucher 			header &= ~R300_CP_PACKET0_REG_MASK;
1409531369e6SDave Airlie 			header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
1410531369e6SDave Airlie 			break;
1411531369e6SDave Airlie 		default:
1412531369e6SDave Airlie 			DRM_ERROR("unknown crtc reloc\n");
1413a3a88a66SPaul Bolle 			return -EINVAL;
1414531369e6SDave Airlie 		}
1415513bcb46SDave Airlie 		ib[h_idx] = header;
1416513bcb46SDave Airlie 		ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
1417531369e6SDave Airlie 	}
1418a3a88a66SPaul Bolle 
1419a3a88a66SPaul Bolle 	return 0;
1420531369e6SDave Airlie }
1421531369e6SDave Airlie 
1422531369e6SDave Airlie /**
1423771fe6b9SJerome Glisse  * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
1424771fe6b9SJerome Glisse  * @parser:		parser structure holding parsing context.
1425771fe6b9SJerome Glisse  * @data:		pointer to relocation data
1426771fe6b9SJerome Glisse  * @offset_start:	starting offset
1427771fe6b9SJerome Glisse  * @offset_mask:	offset mask (to align start offset on)
1428771fe6b9SJerome Glisse  * @reloc:		reloc informations
1429771fe6b9SJerome Glisse  *
1430771fe6b9SJerome Glisse  * Check next packet is relocation packet3, do bo validation and compute
1431771fe6b9SJerome Glisse  * GPU offset using the provided start.
1432771fe6b9SJerome Glisse  **/
1433771fe6b9SJerome Glisse int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
1434771fe6b9SJerome Glisse 			      struct radeon_cs_reloc **cs_reloc)
1435771fe6b9SJerome Glisse {
1436771fe6b9SJerome Glisse 	struct radeon_cs_chunk *relocs_chunk;
1437771fe6b9SJerome Glisse 	struct radeon_cs_packet p3reloc;
1438771fe6b9SJerome Glisse 	unsigned idx;
1439771fe6b9SJerome Glisse 	int r;
1440771fe6b9SJerome Glisse 
1441771fe6b9SJerome Glisse 	if (p->chunk_relocs_idx == -1) {
1442771fe6b9SJerome Glisse 		DRM_ERROR("No relocation chunk !\n");
1443771fe6b9SJerome Glisse 		return -EINVAL;
1444771fe6b9SJerome Glisse 	}
1445771fe6b9SJerome Glisse 	*cs_reloc = NULL;
1446771fe6b9SJerome Glisse 	relocs_chunk = &p->chunks[p->chunk_relocs_idx];
1447771fe6b9SJerome Glisse 	r = r100_cs_packet_parse(p, &p3reloc, p->idx);
1448771fe6b9SJerome Glisse 	if (r) {
1449771fe6b9SJerome Glisse 		return r;
1450771fe6b9SJerome Glisse 	}
1451771fe6b9SJerome Glisse 	p->idx += p3reloc.count + 2;
1452771fe6b9SJerome Glisse 	if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
1453771fe6b9SJerome Glisse 		DRM_ERROR("No packet3 for relocation for packet at %d.\n",
1454771fe6b9SJerome Glisse 			  p3reloc.idx);
1455771fe6b9SJerome Glisse 		r100_cs_dump_packet(p, &p3reloc);
1456771fe6b9SJerome Glisse 		return -EINVAL;
1457771fe6b9SJerome Glisse 	}
1458513bcb46SDave Airlie 	idx = radeon_get_ib_value(p, p3reloc.idx + 1);
1459771fe6b9SJerome Glisse 	if (idx >= relocs_chunk->length_dw) {
1460771fe6b9SJerome Glisse 		DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
1461771fe6b9SJerome Glisse 			  idx, relocs_chunk->length_dw);
1462771fe6b9SJerome Glisse 		r100_cs_dump_packet(p, &p3reloc);
1463771fe6b9SJerome Glisse 		return -EINVAL;
1464771fe6b9SJerome Glisse 	}
1465771fe6b9SJerome Glisse 	/* FIXME: we assume reloc size is 4 dwords */
1466771fe6b9SJerome Glisse 	*cs_reloc = p->relocs_ptr[(idx / 4)];
1467771fe6b9SJerome Glisse 	return 0;
1468771fe6b9SJerome Glisse }
1469771fe6b9SJerome Glisse 
1470551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt)
1471551ebd83SDave Airlie {
1472551ebd83SDave Airlie 	int vtx_size;
1473551ebd83SDave Airlie 	vtx_size = 2;
1474551ebd83SDave Airlie 	/* ordered according to bits in spec */
1475551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
1476551ebd83SDave Airlie 		vtx_size++;
1477551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
1478551ebd83SDave Airlie 		vtx_size += 3;
1479551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
1480551ebd83SDave Airlie 		vtx_size++;
1481551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
1482551ebd83SDave Airlie 		vtx_size++;
1483551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
1484551ebd83SDave Airlie 		vtx_size += 3;
1485551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
1486551ebd83SDave Airlie 		vtx_size++;
1487551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
1488551ebd83SDave Airlie 		vtx_size++;
1489551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
1490551ebd83SDave Airlie 		vtx_size += 2;
1491551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
1492551ebd83SDave Airlie 		vtx_size += 2;
1493551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
1494551ebd83SDave Airlie 		vtx_size++;
1495551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
1496551ebd83SDave Airlie 		vtx_size += 2;
1497551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
1498551ebd83SDave Airlie 		vtx_size++;
1499551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
1500551ebd83SDave Airlie 		vtx_size += 2;
1501551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
1502551ebd83SDave Airlie 		vtx_size++;
1503551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
1504551ebd83SDave Airlie 		vtx_size++;
1505551ebd83SDave Airlie 	/* blend weight */
1506551ebd83SDave Airlie 	if (vtx_fmt & (0x7 << 15))
1507551ebd83SDave Airlie 		vtx_size += (vtx_fmt >> 15) & 0x7;
1508551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
1509551ebd83SDave Airlie 		vtx_size += 3;
1510551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
1511551ebd83SDave Airlie 		vtx_size += 2;
1512551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
1513551ebd83SDave Airlie 		vtx_size++;
1514551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
1515551ebd83SDave Airlie 		vtx_size++;
1516551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
1517551ebd83SDave Airlie 		vtx_size++;
1518551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
1519551ebd83SDave Airlie 		vtx_size++;
1520551ebd83SDave Airlie 	return vtx_size;
1521551ebd83SDave Airlie }
1522551ebd83SDave Airlie 
1523771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p,
1524551ebd83SDave Airlie 			      struct radeon_cs_packet *pkt,
1525551ebd83SDave Airlie 			      unsigned idx, unsigned reg)
1526771fe6b9SJerome Glisse {
1527771fe6b9SJerome Glisse 	struct radeon_cs_reloc *reloc;
1528551ebd83SDave Airlie 	struct r100_cs_track *track;
1529771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1530771fe6b9SJerome Glisse 	uint32_t tmp;
1531771fe6b9SJerome Glisse 	int r;
1532551ebd83SDave Airlie 	int i, face;
1533e024e110SDave Airlie 	u32 tile_flags = 0;
1534513bcb46SDave Airlie 	u32 idx_value;
1535771fe6b9SJerome Glisse 
1536771fe6b9SJerome Glisse 	ib = p->ib->ptr;
1537551ebd83SDave Airlie 	track = (struct r100_cs_track *)p->track;
1538551ebd83SDave Airlie 
1539513bcb46SDave Airlie 	idx_value = radeon_get_ib_value(p, idx);
1540513bcb46SDave Airlie 
1541771fe6b9SJerome Glisse 	switch (reg) {
1542531369e6SDave Airlie 	case RADEON_CRTC_GUI_TRIG_VLINE:
1543531369e6SDave Airlie 		r = r100_cs_packet_parse_vline(p);
1544531369e6SDave Airlie 		if (r) {
1545531369e6SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1546531369e6SDave Airlie 				  idx, reg);
1547531369e6SDave Airlie 			r100_cs_dump_packet(p, pkt);
1548531369e6SDave Airlie 			return r;
1549531369e6SDave Airlie 		}
1550531369e6SDave Airlie 		break;
1551771fe6b9SJerome Glisse 		/* FIXME: only allow PACKET3 blit? easier to check for out of
1552771fe6b9SJerome Glisse 		 * range access */
1553771fe6b9SJerome Glisse 	case RADEON_DST_PITCH_OFFSET:
1554771fe6b9SJerome Glisse 	case RADEON_SRC_PITCH_OFFSET:
1555551ebd83SDave Airlie 		r = r100_reloc_pitch_offset(p, pkt, idx, reg);
1556551ebd83SDave Airlie 		if (r)
1557551ebd83SDave Airlie 			return r;
1558551ebd83SDave Airlie 		break;
1559551ebd83SDave Airlie 	case RADEON_RB3D_DEPTHOFFSET:
1560771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1561771fe6b9SJerome Glisse 		if (r) {
1562771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1563771fe6b9SJerome Glisse 				  idx, reg);
1564771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1565771fe6b9SJerome Glisse 			return r;
1566771fe6b9SJerome Glisse 		}
1567551ebd83SDave Airlie 		track->zb.robj = reloc->robj;
1568513bcb46SDave Airlie 		track->zb.offset = idx_value;
156940b4a759SMarek Olšák 		track->zb_dirty = true;
1570513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1571771fe6b9SJerome Glisse 		break;
1572771fe6b9SJerome Glisse 	case RADEON_RB3D_COLOROFFSET:
1573551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1574551ebd83SDave Airlie 		if (r) {
1575551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1576551ebd83SDave Airlie 				  idx, reg);
1577551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1578551ebd83SDave Airlie 			return r;
1579551ebd83SDave Airlie 		}
1580551ebd83SDave Airlie 		track->cb[0].robj = reloc->robj;
1581513bcb46SDave Airlie 		track->cb[0].offset = idx_value;
158240b4a759SMarek Olšák 		track->cb_dirty = true;
1583513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1584551ebd83SDave Airlie 		break;
1585771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_0:
1586771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_1:
1587771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_2:
1588551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXOFFSET_0) / 24;
1589771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1590771fe6b9SJerome Glisse 		if (r) {
1591771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1592771fe6b9SJerome Glisse 				  idx, reg);
1593771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1594771fe6b9SJerome Glisse 			return r;
1595771fe6b9SJerome Glisse 		}
1596f2746f83SAlex Deucher 		if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1597f2746f83SAlex Deucher 			if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1598f2746f83SAlex Deucher 				tile_flags |= RADEON_TXO_MACRO_TILE;
1599f2746f83SAlex Deucher 			if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1600f2746f83SAlex Deucher 				tile_flags |= RADEON_TXO_MICRO_TILE_X2;
1601f2746f83SAlex Deucher 
1602f2746f83SAlex Deucher 			tmp = idx_value & ~(0x7 << 2);
1603f2746f83SAlex Deucher 			tmp |= tile_flags;
1604f2746f83SAlex Deucher 			ib[idx] = tmp + ((u32)reloc->lobj.gpu_offset);
1605f2746f83SAlex Deucher 		} else
1606513bcb46SDave Airlie 			ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1607551ebd83SDave Airlie 		track->textures[i].robj = reloc->robj;
160840b4a759SMarek Olšák 		track->tex_dirty = true;
1609771fe6b9SJerome Glisse 		break;
1610551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_0:
1611551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_1:
1612551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_2:
1613551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_3:
1614551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_4:
1615551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
1616551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1617551ebd83SDave Airlie 		if (r) {
1618551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1619551ebd83SDave Airlie 				  idx, reg);
1620551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1621551ebd83SDave Airlie 			return r;
1622551ebd83SDave Airlie 		}
1623513bcb46SDave Airlie 		track->textures[0].cube_info[i].offset = idx_value;
1624513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1625551ebd83SDave Airlie 		track->textures[0].cube_info[i].robj = reloc->robj;
162640b4a759SMarek Olšák 		track->tex_dirty = true;
1627551ebd83SDave Airlie 		break;
1628551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_0:
1629551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_1:
1630551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_2:
1631551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_3:
1632551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_4:
1633551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
1634551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1635551ebd83SDave Airlie 		if (r) {
1636551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1637551ebd83SDave Airlie 				  idx, reg);
1638551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1639551ebd83SDave Airlie 			return r;
1640551ebd83SDave Airlie 		}
1641513bcb46SDave Airlie 		track->textures[1].cube_info[i].offset = idx_value;
1642513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1643551ebd83SDave Airlie 		track->textures[1].cube_info[i].robj = reloc->robj;
164440b4a759SMarek Olšák 		track->tex_dirty = true;
1645551ebd83SDave Airlie 		break;
1646551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_0:
1647551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_1:
1648551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_2:
1649551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_3:
1650551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_4:
1651551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
1652551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1653551ebd83SDave Airlie 		if (r) {
1654551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1655551ebd83SDave Airlie 				  idx, reg);
1656551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1657551ebd83SDave Airlie 			return r;
1658551ebd83SDave Airlie 		}
1659513bcb46SDave Airlie 		track->textures[2].cube_info[i].offset = idx_value;
1660513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1661551ebd83SDave Airlie 		track->textures[2].cube_info[i].robj = reloc->robj;
166240b4a759SMarek Olšák 		track->tex_dirty = true;
1663551ebd83SDave Airlie 		break;
1664551ebd83SDave Airlie 	case RADEON_RE_WIDTH_HEIGHT:
1665513bcb46SDave Airlie 		track->maxy = ((idx_value >> 16) & 0x7FF);
166640b4a759SMarek Olšák 		track->cb_dirty = true;
166740b4a759SMarek Olšák 		track->zb_dirty = true;
1668551ebd83SDave Airlie 		break;
1669e024e110SDave Airlie 	case RADEON_RB3D_COLORPITCH:
1670e024e110SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1671e024e110SDave Airlie 		if (r) {
1672e024e110SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1673e024e110SDave Airlie 				  idx, reg);
1674e024e110SDave Airlie 			r100_cs_dump_packet(p, pkt);
1675e024e110SDave Airlie 			return r;
1676e024e110SDave Airlie 		}
1677c9068eb2SAlex Deucher 		if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1678e024e110SDave Airlie 			if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1679e024e110SDave Airlie 				tile_flags |= RADEON_COLOR_TILE_ENABLE;
1680e024e110SDave Airlie 			if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1681e024e110SDave Airlie 				tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
1682e024e110SDave Airlie 
1683513bcb46SDave Airlie 			tmp = idx_value & ~(0x7 << 16);
1684e024e110SDave Airlie 			tmp |= tile_flags;
1685e024e110SDave Airlie 			ib[idx] = tmp;
1686c9068eb2SAlex Deucher 		} else
1687c9068eb2SAlex Deucher 			ib[idx] = idx_value;
1688551ebd83SDave Airlie 
1689513bcb46SDave Airlie 		track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
169040b4a759SMarek Olšák 		track->cb_dirty = true;
1691551ebd83SDave Airlie 		break;
1692551ebd83SDave Airlie 	case RADEON_RB3D_DEPTHPITCH:
1693513bcb46SDave Airlie 		track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
169440b4a759SMarek Olšák 		track->zb_dirty = true;
1695551ebd83SDave Airlie 		break;
1696551ebd83SDave Airlie 	case RADEON_RB3D_CNTL:
1697513bcb46SDave Airlie 		switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
1698551ebd83SDave Airlie 		case 7:
1699551ebd83SDave Airlie 		case 8:
1700551ebd83SDave Airlie 		case 9:
1701551ebd83SDave Airlie 		case 11:
1702551ebd83SDave Airlie 		case 12:
1703551ebd83SDave Airlie 			track->cb[0].cpp = 1;
1704551ebd83SDave Airlie 			break;
1705551ebd83SDave Airlie 		case 3:
1706551ebd83SDave Airlie 		case 4:
1707551ebd83SDave Airlie 		case 15:
1708551ebd83SDave Airlie 			track->cb[0].cpp = 2;
1709551ebd83SDave Airlie 			break;
1710551ebd83SDave Airlie 		case 6:
1711551ebd83SDave Airlie 			track->cb[0].cpp = 4;
1712551ebd83SDave Airlie 			break;
1713551ebd83SDave Airlie 		default:
1714551ebd83SDave Airlie 			DRM_ERROR("Invalid color buffer format (%d) !\n",
1715513bcb46SDave Airlie 				  ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
1716551ebd83SDave Airlie 			return -EINVAL;
1717551ebd83SDave Airlie 		}
1718513bcb46SDave Airlie 		track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
171940b4a759SMarek Olšák 		track->cb_dirty = true;
172040b4a759SMarek Olšák 		track->zb_dirty = true;
1721551ebd83SDave Airlie 		break;
1722551ebd83SDave Airlie 	case RADEON_RB3D_ZSTENCILCNTL:
1723513bcb46SDave Airlie 		switch (idx_value & 0xf) {
1724551ebd83SDave Airlie 		case 0:
1725551ebd83SDave Airlie 			track->zb.cpp = 2;
1726551ebd83SDave Airlie 			break;
1727551ebd83SDave Airlie 		case 2:
1728551ebd83SDave Airlie 		case 3:
1729551ebd83SDave Airlie 		case 4:
1730551ebd83SDave Airlie 		case 5:
1731551ebd83SDave Airlie 		case 9:
1732551ebd83SDave Airlie 		case 11:
1733551ebd83SDave Airlie 			track->zb.cpp = 4;
1734551ebd83SDave Airlie 			break;
1735551ebd83SDave Airlie 		default:
1736551ebd83SDave Airlie 			break;
1737551ebd83SDave Airlie 		}
173840b4a759SMarek Olšák 		track->zb_dirty = true;
1739e024e110SDave Airlie 		break;
174017782d99SDave Airlie 	case RADEON_RB3D_ZPASS_ADDR:
174117782d99SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
174217782d99SDave Airlie 		if (r) {
174317782d99SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
174417782d99SDave Airlie 				  idx, reg);
174517782d99SDave Airlie 			r100_cs_dump_packet(p, pkt);
174617782d99SDave Airlie 			return r;
174717782d99SDave Airlie 		}
1748513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
174917782d99SDave Airlie 		break;
1750551ebd83SDave Airlie 	case RADEON_PP_CNTL:
1751551ebd83SDave Airlie 		{
1752513bcb46SDave Airlie 			uint32_t temp = idx_value >> 4;
1753551ebd83SDave Airlie 			for (i = 0; i < track->num_texture; i++)
1754551ebd83SDave Airlie 				track->textures[i].enabled = !!(temp & (1 << i));
175540b4a759SMarek Olšák 			track->tex_dirty = true;
1756551ebd83SDave Airlie 		}
1757551ebd83SDave Airlie 		break;
1758551ebd83SDave Airlie 	case RADEON_SE_VF_CNTL:
1759513bcb46SDave Airlie 		track->vap_vf_cntl = idx_value;
1760551ebd83SDave Airlie 		break;
1761551ebd83SDave Airlie 	case RADEON_SE_VTX_FMT:
1762513bcb46SDave Airlie 		track->vtx_size = r100_get_vtx_size(idx_value);
1763551ebd83SDave Airlie 		break;
1764551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_0:
1765551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_1:
1766551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_2:
1767551ebd83SDave Airlie 		i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
1768513bcb46SDave Airlie 		track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
1769513bcb46SDave Airlie 		track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
177040b4a759SMarek Olšák 		track->tex_dirty = true;
1771551ebd83SDave Airlie 		break;
1772551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_0:
1773551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_1:
1774551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_2:
1775551ebd83SDave Airlie 		i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
1776513bcb46SDave Airlie 		track->textures[i].pitch = idx_value + 32;
177740b4a759SMarek Olšák 		track->tex_dirty = true;
1778551ebd83SDave Airlie 		break;
1779551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_0:
1780551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_1:
1781551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_2:
1782551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXFILTER_0) / 24;
1783513bcb46SDave Airlie 		track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
1784551ebd83SDave Airlie 						 >> RADEON_MAX_MIP_LEVEL_SHIFT);
1785513bcb46SDave Airlie 		tmp = (idx_value >> 23) & 0x7;
1786551ebd83SDave Airlie 		if (tmp == 2 || tmp == 6)
1787551ebd83SDave Airlie 			track->textures[i].roundup_w = false;
1788513bcb46SDave Airlie 		tmp = (idx_value >> 27) & 0x7;
1789551ebd83SDave Airlie 		if (tmp == 2 || tmp == 6)
1790551ebd83SDave Airlie 			track->textures[i].roundup_h = false;
179140b4a759SMarek Olšák 		track->tex_dirty = true;
1792551ebd83SDave Airlie 		break;
1793551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_0:
1794551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_1:
1795551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_2:
1796551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXFORMAT_0) / 24;
1797513bcb46SDave Airlie 		if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
1798551ebd83SDave Airlie 			track->textures[i].use_pitch = 1;
1799551ebd83SDave Airlie 		} else {
1800551ebd83SDave Airlie 			track->textures[i].use_pitch = 0;
1801513bcb46SDave Airlie 			track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
1802513bcb46SDave Airlie 			track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
1803551ebd83SDave Airlie 		}
1804513bcb46SDave Airlie 		if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
1805551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 2;
1806513bcb46SDave Airlie 		switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
1807551ebd83SDave Airlie 		case RADEON_TXFORMAT_I8:
1808551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGB332:
1809551ebd83SDave Airlie 		case RADEON_TXFORMAT_Y8:
1810551ebd83SDave Airlie 			track->textures[i].cpp = 1;
1811f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1812551ebd83SDave Airlie 			break;
1813551ebd83SDave Airlie 		case RADEON_TXFORMAT_AI88:
1814551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB1555:
1815551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGB565:
1816551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB4444:
1817551ebd83SDave Airlie 		case RADEON_TXFORMAT_VYUY422:
1818551ebd83SDave Airlie 		case RADEON_TXFORMAT_YVYU422:
1819551ebd83SDave Airlie 		case RADEON_TXFORMAT_SHADOW16:
1820551ebd83SDave Airlie 		case RADEON_TXFORMAT_LDUDV655:
1821551ebd83SDave Airlie 		case RADEON_TXFORMAT_DUDV88:
1822551ebd83SDave Airlie 			track->textures[i].cpp = 2;
1823f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1824551ebd83SDave Airlie 			break;
1825551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB8888:
1826551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGBA8888:
1827551ebd83SDave Airlie 		case RADEON_TXFORMAT_SHADOW32:
1828551ebd83SDave Airlie 		case RADEON_TXFORMAT_LDUDUV8888:
1829551ebd83SDave Airlie 			track->textures[i].cpp = 4;
1830f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1831551ebd83SDave Airlie 			break;
1832d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT1:
1833d785d78bSDave Airlie 			track->textures[i].cpp = 1;
1834d785d78bSDave Airlie 			track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
1835d785d78bSDave Airlie 			break;
1836d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT23:
1837d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT45:
1838d785d78bSDave Airlie 			track->textures[i].cpp = 1;
1839d785d78bSDave Airlie 			track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
1840d785d78bSDave Airlie 			break;
1841551ebd83SDave Airlie 		}
1842513bcb46SDave Airlie 		track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
1843513bcb46SDave Airlie 		track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
184440b4a759SMarek Olšák 		track->tex_dirty = true;
1845551ebd83SDave Airlie 		break;
1846551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_0:
1847551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_1:
1848551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_2:
1849513bcb46SDave Airlie 		tmp = idx_value;
1850551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
1851551ebd83SDave Airlie 		for (face = 0; face < 4; face++) {
1852551ebd83SDave Airlie 			track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
1853551ebd83SDave Airlie 			track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
1854551ebd83SDave Airlie 		}
185540b4a759SMarek Olšák 		track->tex_dirty = true;
1856551ebd83SDave Airlie 		break;
1857771fe6b9SJerome Glisse 	default:
1858551ebd83SDave Airlie 		printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1859551ebd83SDave Airlie 		       reg, idx);
1860551ebd83SDave Airlie 		return -EINVAL;
1861771fe6b9SJerome Glisse 	}
1862771fe6b9SJerome Glisse 	return 0;
1863771fe6b9SJerome Glisse }
1864771fe6b9SJerome Glisse 
1865068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1866068a117cSJerome Glisse 					 struct radeon_cs_packet *pkt,
18674c788679SJerome Glisse 					 struct radeon_bo *robj)
1868068a117cSJerome Glisse {
1869068a117cSJerome Glisse 	unsigned idx;
1870513bcb46SDave Airlie 	u32 value;
1871068a117cSJerome Glisse 	idx = pkt->idx + 1;
1872513bcb46SDave Airlie 	value = radeon_get_ib_value(p, idx + 2);
18734c788679SJerome Glisse 	if ((value + 1) > radeon_bo_size(robj)) {
1874068a117cSJerome Glisse 		DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
1875068a117cSJerome Glisse 			  "(need %u have %lu) !\n",
1876513bcb46SDave Airlie 			  value + 1,
18774c788679SJerome Glisse 			  radeon_bo_size(robj));
1878068a117cSJerome Glisse 		return -EINVAL;
1879068a117cSJerome Glisse 	}
1880068a117cSJerome Glisse 	return 0;
1881068a117cSJerome Glisse }
1882068a117cSJerome Glisse 
1883771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p,
1884771fe6b9SJerome Glisse 			      struct radeon_cs_packet *pkt)
1885771fe6b9SJerome Glisse {
1886771fe6b9SJerome Glisse 	struct radeon_cs_reloc *reloc;
1887551ebd83SDave Airlie 	struct r100_cs_track *track;
1888771fe6b9SJerome Glisse 	unsigned idx;
1889771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1890771fe6b9SJerome Glisse 	int r;
1891771fe6b9SJerome Glisse 
1892771fe6b9SJerome Glisse 	ib = p->ib->ptr;
1893771fe6b9SJerome Glisse 	idx = pkt->idx + 1;
1894551ebd83SDave Airlie 	track = (struct r100_cs_track *)p->track;
1895771fe6b9SJerome Glisse 	switch (pkt->opcode) {
1896771fe6b9SJerome Glisse 	case PACKET3_3D_LOAD_VBPNTR:
1897513bcb46SDave Airlie 		r = r100_packet3_load_vbpntr(p, pkt, idx);
1898513bcb46SDave Airlie 		if (r)
1899771fe6b9SJerome Glisse 			return r;
1900771fe6b9SJerome Glisse 		break;
1901771fe6b9SJerome Glisse 	case PACKET3_INDX_BUFFER:
1902771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1903771fe6b9SJerome Glisse 		if (r) {
1904771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1905771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1906771fe6b9SJerome Glisse 			return r;
1907771fe6b9SJerome Glisse 		}
1908513bcb46SDave Airlie 		ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
1909068a117cSJerome Glisse 		r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1910068a117cSJerome Glisse 		if (r) {
1911068a117cSJerome Glisse 			return r;
1912068a117cSJerome Glisse 		}
1913771fe6b9SJerome Glisse 		break;
1914771fe6b9SJerome Glisse 	case 0x23:
1915771fe6b9SJerome Glisse 		/* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
1916771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1917771fe6b9SJerome Glisse 		if (r) {
1918771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1919771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1920771fe6b9SJerome Glisse 			return r;
1921771fe6b9SJerome Glisse 		}
1922513bcb46SDave Airlie 		ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
1923551ebd83SDave Airlie 		track->num_arrays = 1;
1924513bcb46SDave Airlie 		track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
1925551ebd83SDave Airlie 
1926551ebd83SDave Airlie 		track->arrays[0].robj = reloc->robj;
1927551ebd83SDave Airlie 		track->arrays[0].esize = track->vtx_size;
1928551ebd83SDave Airlie 
1929513bcb46SDave Airlie 		track->max_indx = radeon_get_ib_value(p, idx+1);
1930551ebd83SDave Airlie 
1931513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
1932551ebd83SDave Airlie 		track->immd_dwords = pkt->count - 1;
1933551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1934551ebd83SDave Airlie 		if (r)
1935551ebd83SDave Airlie 			return r;
1936771fe6b9SJerome Glisse 		break;
1937771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_IMMD:
1938513bcb46SDave Airlie 		if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
1939551ebd83SDave Airlie 			DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1940551ebd83SDave Airlie 			return -EINVAL;
1941551ebd83SDave Airlie 		}
1942cf57fc7aSAlex Deucher 		track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
1943513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1944551ebd83SDave Airlie 		track->immd_dwords = pkt->count - 1;
1945551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1946551ebd83SDave Airlie 		if (r)
1947551ebd83SDave Airlie 			return r;
1948551ebd83SDave Airlie 		break;
1949771fe6b9SJerome Glisse 		/* triggers drawing using in-packet vertex data */
1950771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_IMMD_2:
1951513bcb46SDave Airlie 		if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
1952551ebd83SDave Airlie 			DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1953551ebd83SDave Airlie 			return -EINVAL;
1954551ebd83SDave Airlie 		}
1955513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1956551ebd83SDave Airlie 		track->immd_dwords = pkt->count;
1957551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1958551ebd83SDave Airlie 		if (r)
1959551ebd83SDave Airlie 			return r;
1960551ebd83SDave Airlie 		break;
1961771fe6b9SJerome Glisse 		/* triggers drawing using in-packet vertex data */
1962771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_VBUF_2:
1963513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1964551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1965551ebd83SDave Airlie 		if (r)
1966551ebd83SDave Airlie 			return r;
1967551ebd83SDave Airlie 		break;
1968771fe6b9SJerome Glisse 		/* triggers drawing of vertex buffers setup elsewhere */
1969771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_INDX_2:
1970513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1971551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1972551ebd83SDave Airlie 		if (r)
1973551ebd83SDave Airlie 			return r;
1974551ebd83SDave Airlie 		break;
1975771fe6b9SJerome Glisse 		/* triggers drawing using indices to vertex buffer */
1976771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_VBUF:
1977513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1978551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1979551ebd83SDave Airlie 		if (r)
1980551ebd83SDave Airlie 			return r;
1981551ebd83SDave Airlie 		break;
1982771fe6b9SJerome Glisse 		/* triggers drawing of vertex buffers setup elsewhere */
1983771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_INDX:
1984513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1985551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1986551ebd83SDave Airlie 		if (r)
1987551ebd83SDave Airlie 			return r;
1988551ebd83SDave Airlie 		break;
1989771fe6b9SJerome Glisse 		/* triggers drawing using indices to vertex buffer */
1990ab9e1f59SDave Airlie 	case PACKET3_3D_CLEAR_HIZ:
1991ab9e1f59SDave Airlie 	case PACKET3_3D_CLEAR_ZMASK:
1992ab9e1f59SDave Airlie 		if (p->rdev->hyperz_filp != p->filp)
1993ab9e1f59SDave Airlie 			return -EINVAL;
1994ab9e1f59SDave Airlie 		break;
1995771fe6b9SJerome Glisse 	case PACKET3_NOP:
1996771fe6b9SJerome Glisse 		break;
1997771fe6b9SJerome Glisse 	default:
1998771fe6b9SJerome Glisse 		DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
1999771fe6b9SJerome Glisse 		return -EINVAL;
2000771fe6b9SJerome Glisse 	}
2001771fe6b9SJerome Glisse 	return 0;
2002771fe6b9SJerome Glisse }
2003771fe6b9SJerome Glisse 
2004771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p)
2005771fe6b9SJerome Glisse {
2006771fe6b9SJerome Glisse 	struct radeon_cs_packet pkt;
20079f022ddfSJerome Glisse 	struct r100_cs_track *track;
2008771fe6b9SJerome Glisse 	int r;
2009771fe6b9SJerome Glisse 
20109f022ddfSJerome Glisse 	track = kzalloc(sizeof(*track), GFP_KERNEL);
20119f022ddfSJerome Glisse 	r100_cs_track_clear(p->rdev, track);
20129f022ddfSJerome Glisse 	p->track = track;
2013771fe6b9SJerome Glisse 	do {
2014771fe6b9SJerome Glisse 		r = r100_cs_packet_parse(p, &pkt, p->idx);
2015771fe6b9SJerome Glisse 		if (r) {
2016771fe6b9SJerome Glisse 			return r;
2017771fe6b9SJerome Glisse 		}
2018771fe6b9SJerome Glisse 		p->idx += pkt.count + 2;
2019771fe6b9SJerome Glisse 		switch (pkt.type) {
2020771fe6b9SJerome Glisse 			case PACKET_TYPE0:
2021551ebd83SDave Airlie 				if (p->rdev->family >= CHIP_R200)
2022551ebd83SDave Airlie 					r = r100_cs_parse_packet0(p, &pkt,
2023551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm,
2024551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm_size,
2025551ebd83SDave Airlie 								  &r200_packet0_check);
2026551ebd83SDave Airlie 				else
2027551ebd83SDave Airlie 					r = r100_cs_parse_packet0(p, &pkt,
2028551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm,
2029551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm_size,
2030551ebd83SDave Airlie 								  &r100_packet0_check);
2031771fe6b9SJerome Glisse 				break;
2032771fe6b9SJerome Glisse 			case PACKET_TYPE2:
2033771fe6b9SJerome Glisse 				break;
2034771fe6b9SJerome Glisse 			case PACKET_TYPE3:
2035771fe6b9SJerome Glisse 				r = r100_packet3_check(p, &pkt);
2036771fe6b9SJerome Glisse 				break;
2037771fe6b9SJerome Glisse 			default:
2038771fe6b9SJerome Glisse 				DRM_ERROR("Unknown packet type %d !\n",
2039771fe6b9SJerome Glisse 					  pkt.type);
2040771fe6b9SJerome Glisse 				return -EINVAL;
2041771fe6b9SJerome Glisse 		}
2042771fe6b9SJerome Glisse 		if (r) {
2043771fe6b9SJerome Glisse 			return r;
2044771fe6b9SJerome Glisse 		}
2045771fe6b9SJerome Glisse 	} while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
2046771fe6b9SJerome Glisse 	return 0;
2047771fe6b9SJerome Glisse }
2048771fe6b9SJerome Glisse 
2049771fe6b9SJerome Glisse 
2050771fe6b9SJerome Glisse /*
2051771fe6b9SJerome Glisse  * Global GPU functions
2052771fe6b9SJerome Glisse  */
2053771fe6b9SJerome Glisse void r100_errata(struct radeon_device *rdev)
2054771fe6b9SJerome Glisse {
2055771fe6b9SJerome Glisse 	rdev->pll_errata = 0;
2056771fe6b9SJerome Glisse 
2057771fe6b9SJerome Glisse 	if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
2058771fe6b9SJerome Glisse 		rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
2059771fe6b9SJerome Glisse 	}
2060771fe6b9SJerome Glisse 
2061771fe6b9SJerome Glisse 	if (rdev->family == CHIP_RV100 ||
2062771fe6b9SJerome Glisse 	    rdev->family == CHIP_RS100 ||
2063771fe6b9SJerome Glisse 	    rdev->family == CHIP_RS200) {
2064771fe6b9SJerome Glisse 		rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
2065771fe6b9SJerome Glisse 	}
2066771fe6b9SJerome Glisse }
2067771fe6b9SJerome Glisse 
2068771fe6b9SJerome Glisse /* Wait for vertical sync on primary CRTC */
2069771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
2070771fe6b9SJerome Glisse {
2071771fe6b9SJerome Glisse 	uint32_t crtc_gen_cntl, tmp;
2072771fe6b9SJerome Glisse 	int i;
2073771fe6b9SJerome Glisse 
2074771fe6b9SJerome Glisse 	crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
2075771fe6b9SJerome Glisse 	if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
2076771fe6b9SJerome Glisse 	    !(crtc_gen_cntl & RADEON_CRTC_EN)) {
2077771fe6b9SJerome Glisse 		return;
2078771fe6b9SJerome Glisse 	}
2079771fe6b9SJerome Glisse 	/* Clear the CRTC_VBLANK_SAVE bit */
2080771fe6b9SJerome Glisse 	WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
2081771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2082771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CRTC_STATUS);
2083771fe6b9SJerome Glisse 		if (tmp & RADEON_CRTC_VBLANK_SAVE) {
2084771fe6b9SJerome Glisse 			return;
2085771fe6b9SJerome Glisse 		}
2086771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2087771fe6b9SJerome Glisse 	}
2088771fe6b9SJerome Glisse }
2089771fe6b9SJerome Glisse 
2090771fe6b9SJerome Glisse /* Wait for vertical sync on secondary CRTC */
2091771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
2092771fe6b9SJerome Glisse {
2093771fe6b9SJerome Glisse 	uint32_t crtc2_gen_cntl, tmp;
2094771fe6b9SJerome Glisse 	int i;
2095771fe6b9SJerome Glisse 
2096771fe6b9SJerome Glisse 	crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
2097771fe6b9SJerome Glisse 	if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
2098771fe6b9SJerome Glisse 	    !(crtc2_gen_cntl & RADEON_CRTC2_EN))
2099771fe6b9SJerome Glisse 		return;
2100771fe6b9SJerome Glisse 
2101771fe6b9SJerome Glisse 	/* Clear the CRTC_VBLANK_SAVE bit */
2102771fe6b9SJerome Glisse 	WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
2103771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2104771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CRTC2_STATUS);
2105771fe6b9SJerome Glisse 		if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
2106771fe6b9SJerome Glisse 			return;
2107771fe6b9SJerome Glisse 		}
2108771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2109771fe6b9SJerome Glisse 	}
2110771fe6b9SJerome Glisse }
2111771fe6b9SJerome Glisse 
2112771fe6b9SJerome Glisse int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
2113771fe6b9SJerome Glisse {
2114771fe6b9SJerome Glisse 	unsigned i;
2115771fe6b9SJerome Glisse 	uint32_t tmp;
2116771fe6b9SJerome Glisse 
2117771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2118771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
2119771fe6b9SJerome Glisse 		if (tmp >= n) {
2120771fe6b9SJerome Glisse 			return 0;
2121771fe6b9SJerome Glisse 		}
2122771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2123771fe6b9SJerome Glisse 	}
2124771fe6b9SJerome Glisse 	return -1;
2125771fe6b9SJerome Glisse }
2126771fe6b9SJerome Glisse 
2127771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev)
2128771fe6b9SJerome Glisse {
2129771fe6b9SJerome Glisse 	unsigned i;
2130771fe6b9SJerome Glisse 	uint32_t tmp;
2131771fe6b9SJerome Glisse 
2132771fe6b9SJerome Glisse 	if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
2133771fe6b9SJerome Glisse 		printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
2134771fe6b9SJerome Glisse 		       " Bad things might happen.\n");
2135771fe6b9SJerome Glisse 	}
2136771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2137771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_RBBM_STATUS);
21384612dc97SAlex Deucher 		if (!(tmp & RADEON_RBBM_ACTIVE)) {
2139771fe6b9SJerome Glisse 			return 0;
2140771fe6b9SJerome Glisse 		}
2141771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2142771fe6b9SJerome Glisse 	}
2143771fe6b9SJerome Glisse 	return -1;
2144771fe6b9SJerome Glisse }
2145771fe6b9SJerome Glisse 
2146771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev)
2147771fe6b9SJerome Glisse {
2148771fe6b9SJerome Glisse 	unsigned i;
2149771fe6b9SJerome Glisse 	uint32_t tmp;
2150771fe6b9SJerome Glisse 
2151771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2152771fe6b9SJerome Glisse 		/* read MC_STATUS */
21534612dc97SAlex Deucher 		tmp = RREG32(RADEON_MC_STATUS);
21544612dc97SAlex Deucher 		if (tmp & RADEON_MC_IDLE) {
2155771fe6b9SJerome Glisse 			return 0;
2156771fe6b9SJerome Glisse 		}
2157771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2158771fe6b9SJerome Glisse 	}
2159771fe6b9SJerome Glisse 	return -1;
2160771fe6b9SJerome Glisse }
2161771fe6b9SJerome Glisse 
2162e32eb50dSChristian König void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_ring *ring)
2163771fe6b9SJerome Glisse {
2164e32eb50dSChristian König 	lockup->last_cp_rptr = ring->rptr;
2165225758d8SJerome Glisse 	lockup->last_jiffies = jiffies;
2166771fe6b9SJerome Glisse }
2167771fe6b9SJerome Glisse 
2168225758d8SJerome Glisse /**
2169225758d8SJerome Glisse  * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
2170225758d8SJerome Glisse  * @rdev:	radeon device structure
2171225758d8SJerome Glisse  * @lockup:	r100_gpu_lockup structure holding CP lockup tracking informations
2172225758d8SJerome Glisse  * @cp:		radeon_cp structure holding CP information
2173225758d8SJerome Glisse  *
2174225758d8SJerome Glisse  * We don't need to initialize the lockup tracking information as we will either
2175225758d8SJerome Glisse  * have CP rptr to a different value of jiffies wrap around which will force
2176225758d8SJerome Glisse  * initialization of the lockup tracking informations.
2177225758d8SJerome Glisse  *
2178225758d8SJerome Glisse  * A possible false positivie is if we get call after while and last_cp_rptr ==
2179225758d8SJerome Glisse  * the current CP rptr, even if it's unlikely it might happen. To avoid this
2180225758d8SJerome Glisse  * if the elapsed time since last call is bigger than 2 second than we return
2181225758d8SJerome Glisse  * false and update the tracking information. Due to this the caller must call
2182225758d8SJerome Glisse  * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
2183225758d8SJerome Glisse  * the fencing code should be cautious about that.
2184225758d8SJerome Glisse  *
2185225758d8SJerome Glisse  * Caller should write to the ring to force CP to do something so we don't get
2186225758d8SJerome Glisse  * false positive when CP is just gived nothing to do.
2187225758d8SJerome Glisse  *
2188225758d8SJerome Glisse  **/
2189e32eb50dSChristian König bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_ring *ring)
2190771fe6b9SJerome Glisse {
2191225758d8SJerome Glisse 	unsigned long cjiffies, elapsed;
2192771fe6b9SJerome Glisse 
2193225758d8SJerome Glisse 	cjiffies = jiffies;
2194225758d8SJerome Glisse 	if (!time_after(cjiffies, lockup->last_jiffies)) {
2195225758d8SJerome Glisse 		/* likely a wrap around */
2196e32eb50dSChristian König 		lockup->last_cp_rptr = ring->rptr;
2197225758d8SJerome Glisse 		lockup->last_jiffies = jiffies;
2198225758d8SJerome Glisse 		return false;
2199225758d8SJerome Glisse 	}
2200e32eb50dSChristian König 	if (ring->rptr != lockup->last_cp_rptr) {
2201225758d8SJerome Glisse 		/* CP is still working no lockup */
2202e32eb50dSChristian König 		lockup->last_cp_rptr = ring->rptr;
2203225758d8SJerome Glisse 		lockup->last_jiffies = jiffies;
2204225758d8SJerome Glisse 		return false;
2205225758d8SJerome Glisse 	}
2206225758d8SJerome Glisse 	elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
2207ec00efb7SMarek Olšák 	if (elapsed >= 10000) {
2208225758d8SJerome Glisse 		dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
2209225758d8SJerome Glisse 		return true;
2210225758d8SJerome Glisse 	}
2211225758d8SJerome Glisse 	/* give a chance to the GPU ... */
2212225758d8SJerome Glisse 	return false;
2213771fe6b9SJerome Glisse }
2214771fe6b9SJerome Glisse 
2215e32eb50dSChristian König bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
2216771fe6b9SJerome Glisse {
2217225758d8SJerome Glisse 	u32 rbbm_status;
2218225758d8SJerome Glisse 	int r;
2219771fe6b9SJerome Glisse 
2220225758d8SJerome Glisse 	rbbm_status = RREG32(R_000E40_RBBM_STATUS);
2221225758d8SJerome Glisse 	if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
2222e32eb50dSChristian König 		r100_gpu_lockup_update(&rdev->config.r100.lockup, ring);
2223225758d8SJerome Glisse 		return false;
2224225758d8SJerome Glisse 	}
2225225758d8SJerome Glisse 	/* force CP activities */
2226e32eb50dSChristian König 	r = radeon_ring_lock(rdev, ring, 2);
2227225758d8SJerome Glisse 	if (!r) {
2228225758d8SJerome Glisse 		/* PACKET2 NOP */
2229e32eb50dSChristian König 		radeon_ring_write(ring, 0x80000000);
2230e32eb50dSChristian König 		radeon_ring_write(ring, 0x80000000);
2231e32eb50dSChristian König 		radeon_ring_unlock_commit(rdev, ring);
2232225758d8SJerome Glisse 	}
2233e32eb50dSChristian König 	ring->rptr = RREG32(ring->rptr_reg);
2234e32eb50dSChristian König 	return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, ring);
2235225758d8SJerome Glisse }
2236225758d8SJerome Glisse 
223790aca4d2SJerome Glisse void r100_bm_disable(struct radeon_device *rdev)
223890aca4d2SJerome Glisse {
223990aca4d2SJerome Glisse 	u32 tmp;
224090aca4d2SJerome Glisse 
224190aca4d2SJerome Glisse 	/* disable bus mastering */
224290aca4d2SJerome Glisse 	tmp = RREG32(R_000030_BUS_CNTL);
224390aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
2244771fe6b9SJerome Glisse 	mdelay(1);
224590aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
224690aca4d2SJerome Glisse 	mdelay(1);
224790aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
224890aca4d2SJerome Glisse 	tmp = RREG32(RADEON_BUS_CNTL);
224990aca4d2SJerome Glisse 	mdelay(1);
2250642ce525SMichel Dänzer 	pci_clear_master(rdev->pdev);
225190aca4d2SJerome Glisse 	mdelay(1);
225290aca4d2SJerome Glisse }
225390aca4d2SJerome Glisse 
2254a2d07b74SJerome Glisse int r100_asic_reset(struct radeon_device *rdev)
2255771fe6b9SJerome Glisse {
225690aca4d2SJerome Glisse 	struct r100_mc_save save;
225790aca4d2SJerome Glisse 	u32 status, tmp;
225825b2ec5bSAlex Deucher 	int ret = 0;
2259771fe6b9SJerome Glisse 
226090aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
226190aca4d2SJerome Glisse 	if (!G_000E40_GUI_ACTIVE(status)) {
2262771fe6b9SJerome Glisse 		return 0;
2263771fe6b9SJerome Glisse 	}
226425b2ec5bSAlex Deucher 	r100_mc_stop(rdev, &save);
226590aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
226690aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
226790aca4d2SJerome Glisse 	/* stop CP */
226890aca4d2SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, 0);
226990aca4d2SJerome Glisse 	tmp = RREG32(RADEON_CP_RB_CNTL);
227090aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
227190aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_RPTR_WR, 0);
227290aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_WPTR, 0);
227390aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp);
227490aca4d2SJerome Glisse 	/* save PCI state */
227590aca4d2SJerome Glisse 	pci_save_state(rdev->pdev);
227690aca4d2SJerome Glisse 	/* disable bus mastering */
227790aca4d2SJerome Glisse 	r100_bm_disable(rdev);
227890aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
227990aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_RE(1) |
228090aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_PP(1) |
228190aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_RB(1));
228290aca4d2SJerome Glisse 	RREG32(R_0000F0_RBBM_SOFT_RESET);
228390aca4d2SJerome Glisse 	mdelay(500);
228490aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
228590aca4d2SJerome Glisse 	mdelay(1);
228690aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
228790aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2288771fe6b9SJerome Glisse 	/* reset CP */
228990aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
229090aca4d2SJerome Glisse 	RREG32(R_0000F0_RBBM_SOFT_RESET);
229190aca4d2SJerome Glisse 	mdelay(500);
229290aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
229390aca4d2SJerome Glisse 	mdelay(1);
229490aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
229590aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
229690aca4d2SJerome Glisse 	/* restore PCI & busmastering */
229790aca4d2SJerome Glisse 	pci_restore_state(rdev->pdev);
229890aca4d2SJerome Glisse 	r100_enable_bm(rdev);
2299771fe6b9SJerome Glisse 	/* Check if GPU is idle */
230090aca4d2SJerome Glisse 	if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
230190aca4d2SJerome Glisse 		G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
230290aca4d2SJerome Glisse 		dev_err(rdev->dev, "failed to reset GPU\n");
230390aca4d2SJerome Glisse 		rdev->gpu_lockup = true;
230425b2ec5bSAlex Deucher 		ret = -1;
230525b2ec5bSAlex Deucher 	} else
230690aca4d2SJerome Glisse 		dev_info(rdev->dev, "GPU reset succeed\n");
230725b2ec5bSAlex Deucher 	r100_mc_resume(rdev, &save);
230825b2ec5bSAlex Deucher 	return ret;
2309771fe6b9SJerome Glisse }
2310771fe6b9SJerome Glisse 
231192cde00cSAlex Deucher void r100_set_common_regs(struct radeon_device *rdev)
231292cde00cSAlex Deucher {
23132739d49cSAlex Deucher 	struct drm_device *dev = rdev->ddev;
23142739d49cSAlex Deucher 	bool force_dac2 = false;
2315d668046cSDave Airlie 	u32 tmp;
23162739d49cSAlex Deucher 
231792cde00cSAlex Deucher 	/* set these so they don't interfere with anything */
231892cde00cSAlex Deucher 	WREG32(RADEON_OV0_SCALE_CNTL, 0);
231992cde00cSAlex Deucher 	WREG32(RADEON_SUBPIC_CNTL, 0);
232092cde00cSAlex Deucher 	WREG32(RADEON_VIPH_CONTROL, 0);
232192cde00cSAlex Deucher 	WREG32(RADEON_I2C_CNTL_1, 0);
232292cde00cSAlex Deucher 	WREG32(RADEON_DVI_I2C_CNTL_1, 0);
232392cde00cSAlex Deucher 	WREG32(RADEON_CAP0_TRIG_CNTL, 0);
232492cde00cSAlex Deucher 	WREG32(RADEON_CAP1_TRIG_CNTL, 0);
23252739d49cSAlex Deucher 
23262739d49cSAlex Deucher 	/* always set up dac2 on rn50 and some rv100 as lots
23272739d49cSAlex Deucher 	 * of servers seem to wire it up to a VGA port but
23282739d49cSAlex Deucher 	 * don't report it in the bios connector
23292739d49cSAlex Deucher 	 * table.
23302739d49cSAlex Deucher 	 */
23312739d49cSAlex Deucher 	switch (dev->pdev->device) {
23322739d49cSAlex Deucher 		/* RN50 */
23332739d49cSAlex Deucher 	case 0x515e:
23342739d49cSAlex Deucher 	case 0x5969:
23352739d49cSAlex Deucher 		force_dac2 = true;
23362739d49cSAlex Deucher 		break;
23372739d49cSAlex Deucher 		/* RV100*/
23382739d49cSAlex Deucher 	case 0x5159:
23392739d49cSAlex Deucher 	case 0x515a:
23402739d49cSAlex Deucher 		/* DELL triple head servers */
23412739d49cSAlex Deucher 		if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
23422739d49cSAlex Deucher 		    ((dev->pdev->subsystem_device == 0x016c) ||
23432739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016d) ||
23442739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016e) ||
23452739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016f) ||
23462739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x0170) ||
23472739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x017d) ||
23482739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x017e) ||
23492739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x0183) ||
23502739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x018a) ||
23512739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x019a)))
23522739d49cSAlex Deucher 			force_dac2 = true;
23532739d49cSAlex Deucher 		break;
23542739d49cSAlex Deucher 	}
23552739d49cSAlex Deucher 
23562739d49cSAlex Deucher 	if (force_dac2) {
23572739d49cSAlex Deucher 		u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
23582739d49cSAlex Deucher 		u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
23592739d49cSAlex Deucher 		u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
23602739d49cSAlex Deucher 
23612739d49cSAlex Deucher 		/* For CRT on DAC2, don't turn it on if BIOS didn't
23622739d49cSAlex Deucher 		   enable it, even it's detected.
23632739d49cSAlex Deucher 		*/
23642739d49cSAlex Deucher 
23652739d49cSAlex Deucher 		/* force it to crtc0 */
23662739d49cSAlex Deucher 		dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
23672739d49cSAlex Deucher 		dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
23682739d49cSAlex Deucher 		disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
23692739d49cSAlex Deucher 
23702739d49cSAlex Deucher 		/* set up the TV DAC */
23712739d49cSAlex Deucher 		tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
23722739d49cSAlex Deucher 				 RADEON_TV_DAC_STD_MASK |
23732739d49cSAlex Deucher 				 RADEON_TV_DAC_RDACPD |
23742739d49cSAlex Deucher 				 RADEON_TV_DAC_GDACPD |
23752739d49cSAlex Deucher 				 RADEON_TV_DAC_BDACPD |
23762739d49cSAlex Deucher 				 RADEON_TV_DAC_BGADJ_MASK |
23772739d49cSAlex Deucher 				 RADEON_TV_DAC_DACADJ_MASK);
23782739d49cSAlex Deucher 		tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
23792739d49cSAlex Deucher 				RADEON_TV_DAC_NHOLD |
23802739d49cSAlex Deucher 				RADEON_TV_DAC_STD_PS2 |
23812739d49cSAlex Deucher 				(0x58 << 16));
23822739d49cSAlex Deucher 
23832739d49cSAlex Deucher 		WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
23842739d49cSAlex Deucher 		WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
23852739d49cSAlex Deucher 		WREG32(RADEON_DAC_CNTL2, dac2_cntl);
23862739d49cSAlex Deucher 	}
2387d668046cSDave Airlie 
2388d668046cSDave Airlie 	/* switch PM block to ACPI mode */
2389d668046cSDave Airlie 	tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
2390d668046cSDave Airlie 	tmp &= ~RADEON_PM_MODE_SEL;
2391d668046cSDave Airlie 	WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
2392d668046cSDave Airlie 
239392cde00cSAlex Deucher }
2394771fe6b9SJerome Glisse 
2395771fe6b9SJerome Glisse /*
2396771fe6b9SJerome Glisse  * VRAM info
2397771fe6b9SJerome Glisse  */
2398771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev)
2399771fe6b9SJerome Glisse {
2400771fe6b9SJerome Glisse 	uint32_t tmp;
2401771fe6b9SJerome Glisse 
2402771fe6b9SJerome Glisse 	rdev->mc.vram_is_ddr = false;
2403771fe6b9SJerome Glisse 	if (rdev->flags & RADEON_IS_IGP)
2404771fe6b9SJerome Glisse 		rdev->mc.vram_is_ddr = true;
2405771fe6b9SJerome Glisse 	else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
2406771fe6b9SJerome Glisse 		rdev->mc.vram_is_ddr = true;
2407771fe6b9SJerome Glisse 	if ((rdev->family == CHIP_RV100) ||
2408771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS100) ||
2409771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS200)) {
2410771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_MEM_CNTL);
2411771fe6b9SJerome Glisse 		if (tmp & RV100_HALF_MODE) {
2412771fe6b9SJerome Glisse 			rdev->mc.vram_width = 32;
2413771fe6b9SJerome Glisse 		} else {
2414771fe6b9SJerome Glisse 			rdev->mc.vram_width = 64;
2415771fe6b9SJerome Glisse 		}
2416771fe6b9SJerome Glisse 		if (rdev->flags & RADEON_SINGLE_CRTC) {
2417771fe6b9SJerome Glisse 			rdev->mc.vram_width /= 4;
2418771fe6b9SJerome Glisse 			rdev->mc.vram_is_ddr = true;
2419771fe6b9SJerome Glisse 		}
2420771fe6b9SJerome Glisse 	} else if (rdev->family <= CHIP_RV280) {
2421771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_MEM_CNTL);
2422771fe6b9SJerome Glisse 		if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
2423771fe6b9SJerome Glisse 			rdev->mc.vram_width = 128;
2424771fe6b9SJerome Glisse 		} else {
2425771fe6b9SJerome Glisse 			rdev->mc.vram_width = 64;
2426771fe6b9SJerome Glisse 		}
2427771fe6b9SJerome Glisse 	} else {
2428771fe6b9SJerome Glisse 		/* newer IGPs */
2429771fe6b9SJerome Glisse 		rdev->mc.vram_width = 128;
2430771fe6b9SJerome Glisse 	}
2431771fe6b9SJerome Glisse }
2432771fe6b9SJerome Glisse 
24332a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev)
2434771fe6b9SJerome Glisse {
24352a0f8918SDave Airlie 	u32 aper_size;
24362a0f8918SDave Airlie 	u8 byte;
24372a0f8918SDave Airlie 
24382a0f8918SDave Airlie 	aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
24392a0f8918SDave Airlie 
24402a0f8918SDave Airlie 	/* Set HDP_APER_CNTL only on cards that are known not to be broken,
24412a0f8918SDave Airlie 	 * that is has the 2nd generation multifunction PCI interface
24422a0f8918SDave Airlie 	 */
24432a0f8918SDave Airlie 	if (rdev->family == CHIP_RV280 ||
24442a0f8918SDave Airlie 	    rdev->family >= CHIP_RV350) {
24452a0f8918SDave Airlie 		WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
24462a0f8918SDave Airlie 		       ~RADEON_HDP_APER_CNTL);
24472a0f8918SDave Airlie 		DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
24482a0f8918SDave Airlie 		return aper_size * 2;
24492a0f8918SDave Airlie 	}
24502a0f8918SDave Airlie 
24512a0f8918SDave Airlie 	/* Older cards have all sorts of funny issues to deal with. First
24522a0f8918SDave Airlie 	 * check if it's a multifunction card by reading the PCI config
24532a0f8918SDave Airlie 	 * header type... Limit those to one aperture size
24542a0f8918SDave Airlie 	 */
24552a0f8918SDave Airlie 	pci_read_config_byte(rdev->pdev, 0xe, &byte);
24562a0f8918SDave Airlie 	if (byte & 0x80) {
24572a0f8918SDave Airlie 		DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
24582a0f8918SDave Airlie 		DRM_INFO("Limiting VRAM to one aperture\n");
24592a0f8918SDave Airlie 		return aper_size;
24602a0f8918SDave Airlie 	}
24612a0f8918SDave Airlie 
24622a0f8918SDave Airlie 	/* Single function older card. We read HDP_APER_CNTL to see how the BIOS
24632a0f8918SDave Airlie 	 * have set it up. We don't write this as it's broken on some ASICs but
24642a0f8918SDave Airlie 	 * we expect the BIOS to have done the right thing (might be too optimistic...)
24652a0f8918SDave Airlie 	 */
24662a0f8918SDave Airlie 	if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
24672a0f8918SDave Airlie 		return aper_size * 2;
24682a0f8918SDave Airlie 	return aper_size;
24692a0f8918SDave Airlie }
24702a0f8918SDave Airlie 
24712a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev)
24722a0f8918SDave Airlie {
24732a0f8918SDave Airlie 	u64 config_aper_size;
24742a0f8918SDave Airlie 
2475d594e46aSJerome Glisse 	/* work out accessible VRAM */
247601d73a69SJordan Crouse 	rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
247701d73a69SJordan Crouse 	rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
247851e5fcd3SJerome Glisse 	rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
247951e5fcd3SJerome Glisse 	/* FIXME we don't use the second aperture yet when we could use it */
248051e5fcd3SJerome Glisse 	if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
248151e5fcd3SJerome Glisse 		rdev->mc.visible_vram_size = rdev->mc.aper_size;
24822a0f8918SDave Airlie 	config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2483771fe6b9SJerome Glisse 	if (rdev->flags & RADEON_IS_IGP) {
2484771fe6b9SJerome Glisse 		uint32_t tom;
2485771fe6b9SJerome Glisse 		/* read NB_TOM to get the amount of ram stolen for the GPU */
2486771fe6b9SJerome Glisse 		tom = RREG32(RADEON_NB_TOM);
24877a50f01aSDave Airlie 		rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
24887a50f01aSDave Airlie 		WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
24897a50f01aSDave Airlie 		rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2490771fe6b9SJerome Glisse 	} else {
24917a50f01aSDave Airlie 		rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
2492771fe6b9SJerome Glisse 		/* Some production boards of m6 will report 0
2493771fe6b9SJerome Glisse 		 * if it's 8 MB
2494771fe6b9SJerome Glisse 		 */
24957a50f01aSDave Airlie 		if (rdev->mc.real_vram_size == 0) {
24967a50f01aSDave Airlie 			rdev->mc.real_vram_size = 8192 * 1024;
24977a50f01aSDave Airlie 			WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2498771fe6b9SJerome Glisse 		}
24992a0f8918SDave Airlie 		/* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
2500d594e46aSJerome Glisse 		 * Novell bug 204882 + along with lots of ubuntu ones
2501d594e46aSJerome Glisse 		 */
2502b7d8cce5SAlex Deucher 		if (rdev->mc.aper_size > config_aper_size)
2503b7d8cce5SAlex Deucher 			config_aper_size = rdev->mc.aper_size;
2504b7d8cce5SAlex Deucher 
25057a50f01aSDave Airlie 		if (config_aper_size > rdev->mc.real_vram_size)
25067a50f01aSDave Airlie 			rdev->mc.mc_vram_size = config_aper_size;
25077a50f01aSDave Airlie 		else
25087a50f01aSDave Airlie 			rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2509771fe6b9SJerome Glisse 	}
2510d594e46aSJerome Glisse }
25112a0f8918SDave Airlie 
251228d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state)
251328d52043SDave Airlie {
251428d52043SDave Airlie 	uint32_t temp;
251528d52043SDave Airlie 
251628d52043SDave Airlie 	temp = RREG32(RADEON_CONFIG_CNTL);
251728d52043SDave Airlie 	if (state == false) {
2518d75ee3beSAlex Deucher 		temp &= ~RADEON_CFG_VGA_RAM_EN;
2519d75ee3beSAlex Deucher 		temp |= RADEON_CFG_VGA_IO_DIS;
252028d52043SDave Airlie 	} else {
2521d75ee3beSAlex Deucher 		temp &= ~RADEON_CFG_VGA_IO_DIS;
252228d52043SDave Airlie 	}
252328d52043SDave Airlie 	WREG32(RADEON_CONFIG_CNTL, temp);
252428d52043SDave Airlie }
252528d52043SDave Airlie 
2526d594e46aSJerome Glisse void r100_mc_init(struct radeon_device *rdev)
25272a0f8918SDave Airlie {
2528d594e46aSJerome Glisse 	u64 base;
25292a0f8918SDave Airlie 
2530d594e46aSJerome Glisse 	r100_vram_get_type(rdev);
25312a0f8918SDave Airlie 	r100_vram_init_sizes(rdev);
2532d594e46aSJerome Glisse 	base = rdev->mc.aper_base;
2533d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_IGP)
2534d594e46aSJerome Glisse 		base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
2535d594e46aSJerome Glisse 	radeon_vram_location(rdev, &rdev->mc, base);
25368d369bb1SAlex Deucher 	rdev->mc.gtt_base_align = 0;
2537d594e46aSJerome Glisse 	if (!(rdev->flags & RADEON_IS_AGP))
2538d594e46aSJerome Glisse 		radeon_gtt_location(rdev, &rdev->mc);
2539f47299c5SAlex Deucher 	radeon_update_bandwidth_info(rdev);
2540771fe6b9SJerome Glisse }
2541771fe6b9SJerome Glisse 
2542771fe6b9SJerome Glisse 
2543771fe6b9SJerome Glisse /*
2544771fe6b9SJerome Glisse  * Indirect registers accessor
2545771fe6b9SJerome Glisse  */
2546771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev)
2547771fe6b9SJerome Glisse {
25484ce9198eSAlex Deucher 	if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
2549771fe6b9SJerome Glisse 		(void)RREG32(RADEON_CLOCK_CNTL_DATA);
2550771fe6b9SJerome Glisse 		(void)RREG32(RADEON_CRTC_GEN_CNTL);
2551771fe6b9SJerome Glisse 	}
25524ce9198eSAlex Deucher }
2553771fe6b9SJerome Glisse 
2554771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev)
2555771fe6b9SJerome Glisse {
2556771fe6b9SJerome Glisse 	/* This workarounds is necessary on RV100, RS100 and RS200 chips
2557771fe6b9SJerome Glisse 	 * or the chip could hang on a subsequent access
2558771fe6b9SJerome Glisse 	 */
2559771fe6b9SJerome Glisse 	if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
2560771fe6b9SJerome Glisse 		udelay(5000);
2561771fe6b9SJerome Glisse 	}
2562771fe6b9SJerome Glisse 
2563771fe6b9SJerome Glisse 	/* This function is required to workaround a hardware bug in some (all?)
2564771fe6b9SJerome Glisse 	 * revisions of the R300.  This workaround should be called after every
2565771fe6b9SJerome Glisse 	 * CLOCK_CNTL_INDEX register access.  If not, register reads afterward
2566771fe6b9SJerome Glisse 	 * may not be correct.
2567771fe6b9SJerome Glisse 	 */
2568771fe6b9SJerome Glisse 	if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
2569771fe6b9SJerome Glisse 		uint32_t save, tmp;
2570771fe6b9SJerome Glisse 
2571771fe6b9SJerome Glisse 		save = RREG32(RADEON_CLOCK_CNTL_INDEX);
2572771fe6b9SJerome Glisse 		tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
2573771fe6b9SJerome Glisse 		WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
2574771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
2575771fe6b9SJerome Glisse 		WREG32(RADEON_CLOCK_CNTL_INDEX, save);
2576771fe6b9SJerome Glisse 	}
2577771fe6b9SJerome Glisse }
2578771fe6b9SJerome Glisse 
2579771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
2580771fe6b9SJerome Glisse {
2581771fe6b9SJerome Glisse 	uint32_t data;
2582771fe6b9SJerome Glisse 
2583771fe6b9SJerome Glisse 	WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
2584771fe6b9SJerome Glisse 	r100_pll_errata_after_index(rdev);
2585771fe6b9SJerome Glisse 	data = RREG32(RADEON_CLOCK_CNTL_DATA);
2586771fe6b9SJerome Glisse 	r100_pll_errata_after_data(rdev);
2587771fe6b9SJerome Glisse 	return data;
2588771fe6b9SJerome Glisse }
2589771fe6b9SJerome Glisse 
2590771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2591771fe6b9SJerome Glisse {
2592771fe6b9SJerome Glisse 	WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
2593771fe6b9SJerome Glisse 	r100_pll_errata_after_index(rdev);
2594771fe6b9SJerome Glisse 	WREG32(RADEON_CLOCK_CNTL_DATA, v);
2595771fe6b9SJerome Glisse 	r100_pll_errata_after_data(rdev);
2596771fe6b9SJerome Glisse }
2597771fe6b9SJerome Glisse 
2598d4550907SJerome Glisse void r100_set_safe_registers(struct radeon_device *rdev)
2599068a117cSJerome Glisse {
2600551ebd83SDave Airlie 	if (ASIC_IS_RN50(rdev)) {
2601551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
2602551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
2603551ebd83SDave Airlie 	} else if (rdev->family < CHIP_R200) {
2604551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
2605551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
2606551ebd83SDave Airlie 	} else {
2607d4550907SJerome Glisse 		r200_set_safe_registers(rdev);
2608551ebd83SDave Airlie 	}
2609068a117cSJerome Glisse }
2610068a117cSJerome Glisse 
2611771fe6b9SJerome Glisse /*
2612771fe6b9SJerome Glisse  * Debugfs info
2613771fe6b9SJerome Glisse  */
2614771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2615771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
2616771fe6b9SJerome Glisse {
2617771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2618771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2619771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2620771fe6b9SJerome Glisse 	uint32_t reg, value;
2621771fe6b9SJerome Glisse 	unsigned i;
2622771fe6b9SJerome Glisse 
2623771fe6b9SJerome Glisse 	seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
2624771fe6b9SJerome Glisse 	seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
2625771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2626771fe6b9SJerome Glisse 	for (i = 0; i < 64; i++) {
2627771fe6b9SJerome Glisse 		WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
2628771fe6b9SJerome Glisse 		reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
2629771fe6b9SJerome Glisse 		WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
2630771fe6b9SJerome Glisse 		value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
2631771fe6b9SJerome Glisse 		seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
2632771fe6b9SJerome Glisse 	}
2633771fe6b9SJerome Glisse 	return 0;
2634771fe6b9SJerome Glisse }
2635771fe6b9SJerome Glisse 
2636771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
2637771fe6b9SJerome Glisse {
2638771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2639771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2640771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2641e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
2642771fe6b9SJerome Glisse 	uint32_t rdp, wdp;
2643771fe6b9SJerome Glisse 	unsigned count, i, j;
2644771fe6b9SJerome Glisse 
2645e32eb50dSChristian König 	radeon_ring_free_size(rdev, ring);
2646771fe6b9SJerome Glisse 	rdp = RREG32(RADEON_CP_RB_RPTR);
2647771fe6b9SJerome Glisse 	wdp = RREG32(RADEON_CP_RB_WPTR);
2648e32eb50dSChristian König 	count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
2649771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2650771fe6b9SJerome Glisse 	seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
2651771fe6b9SJerome Glisse 	seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
2652e32eb50dSChristian König 	seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
2653771fe6b9SJerome Glisse 	seq_printf(m, "%u dwords in ring\n", count);
2654771fe6b9SJerome Glisse 	for (j = 0; j <= count; j++) {
2655e32eb50dSChristian König 		i = (rdp + j) & ring->ptr_mask;
2656e32eb50dSChristian König 		seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
2657771fe6b9SJerome Glisse 	}
2658771fe6b9SJerome Glisse 	return 0;
2659771fe6b9SJerome Glisse }
2660771fe6b9SJerome Glisse 
2661771fe6b9SJerome Glisse 
2662771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
2663771fe6b9SJerome Glisse {
2664771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2665771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2666771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2667771fe6b9SJerome Glisse 	uint32_t csq_stat, csq2_stat, tmp;
2668771fe6b9SJerome Glisse 	unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
2669771fe6b9SJerome Glisse 	unsigned i;
2670771fe6b9SJerome Glisse 
2671771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2672771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
2673771fe6b9SJerome Glisse 	csq_stat = RREG32(RADEON_CP_CSQ_STAT);
2674771fe6b9SJerome Glisse 	csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
2675771fe6b9SJerome Glisse 	r_rptr = (csq_stat >> 0) & 0x3ff;
2676771fe6b9SJerome Glisse 	r_wptr = (csq_stat >> 10) & 0x3ff;
2677771fe6b9SJerome Glisse 	ib1_rptr = (csq_stat >> 20) & 0x3ff;
2678771fe6b9SJerome Glisse 	ib1_wptr = (csq2_stat >> 0) & 0x3ff;
2679771fe6b9SJerome Glisse 	ib2_rptr = (csq2_stat >> 10) & 0x3ff;
2680771fe6b9SJerome Glisse 	ib2_wptr = (csq2_stat >> 20) & 0x3ff;
2681771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
2682771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
2683771fe6b9SJerome Glisse 	seq_printf(m, "Ring rptr %u\n", r_rptr);
2684771fe6b9SJerome Glisse 	seq_printf(m, "Ring wptr %u\n", r_wptr);
2685771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
2686771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
2687771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
2688771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
2689771fe6b9SJerome Glisse 	/* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
2690771fe6b9SJerome Glisse 	 * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
2691771fe6b9SJerome Glisse 	seq_printf(m, "Ring fifo:\n");
2692771fe6b9SJerome Glisse 	for (i = 0; i < 256; i++) {
2693771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2694771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2695771fe6b9SJerome Glisse 		seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
2696771fe6b9SJerome Glisse 	}
2697771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 fifo:\n");
2698771fe6b9SJerome Glisse 	for (i = 256; i <= 512; i++) {
2699771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2700771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2701771fe6b9SJerome Glisse 		seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
2702771fe6b9SJerome Glisse 	}
2703771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 fifo:\n");
2704771fe6b9SJerome Glisse 	for (i = 640; i < ib1_wptr; i++) {
2705771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2706771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2707771fe6b9SJerome Glisse 		seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
2708771fe6b9SJerome Glisse 	}
2709771fe6b9SJerome Glisse 	return 0;
2710771fe6b9SJerome Glisse }
2711771fe6b9SJerome Glisse 
2712771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data)
2713771fe6b9SJerome Glisse {
2714771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2715771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2716771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2717771fe6b9SJerome Glisse 	uint32_t tmp;
2718771fe6b9SJerome Glisse 
2719771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_CONFIG_MEMSIZE);
2720771fe6b9SJerome Glisse 	seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
2721771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_MC_FB_LOCATION);
2722771fe6b9SJerome Glisse 	seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
2723771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_BUS_CNTL);
2724771fe6b9SJerome Glisse 	seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
2725771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_MC_AGP_LOCATION);
2726771fe6b9SJerome Glisse 	seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
2727771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AGP_BASE);
2728771fe6b9SJerome Glisse 	seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
2729771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_HOST_PATH_CNTL);
2730771fe6b9SJerome Glisse 	seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
2731771fe6b9SJerome Glisse 	tmp = RREG32(0x01D0);
2732771fe6b9SJerome Glisse 	seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
2733771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_LO_ADDR);
2734771fe6b9SJerome Glisse 	seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
2735771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_HI_ADDR);
2736771fe6b9SJerome Glisse 	seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
2737771fe6b9SJerome Glisse 	tmp = RREG32(0x01E4);
2738771fe6b9SJerome Glisse 	seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
2739771fe6b9SJerome Glisse 	return 0;
2740771fe6b9SJerome Glisse }
2741771fe6b9SJerome Glisse 
2742771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = {
2743771fe6b9SJerome Glisse 	{"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
2744771fe6b9SJerome Glisse };
2745771fe6b9SJerome Glisse 
2746771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = {
2747771fe6b9SJerome Glisse 	{"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
2748771fe6b9SJerome Glisse 	{"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
2749771fe6b9SJerome Glisse };
2750771fe6b9SJerome Glisse 
2751771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = {
2752771fe6b9SJerome Glisse 	{"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
2753771fe6b9SJerome Glisse };
2754771fe6b9SJerome Glisse #endif
2755771fe6b9SJerome Glisse 
2756771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev)
2757771fe6b9SJerome Glisse {
2758771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2759771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
2760771fe6b9SJerome Glisse #else
2761771fe6b9SJerome Glisse 	return 0;
2762771fe6b9SJerome Glisse #endif
2763771fe6b9SJerome Glisse }
2764771fe6b9SJerome Glisse 
2765771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev)
2766771fe6b9SJerome Glisse {
2767771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2768771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
2769771fe6b9SJerome Glisse #else
2770771fe6b9SJerome Glisse 	return 0;
2771771fe6b9SJerome Glisse #endif
2772771fe6b9SJerome Glisse }
2773771fe6b9SJerome Glisse 
2774771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev)
2775771fe6b9SJerome Glisse {
2776771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2777771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
2778771fe6b9SJerome Glisse #else
2779771fe6b9SJerome Glisse 	return 0;
2780771fe6b9SJerome Glisse #endif
2781771fe6b9SJerome Glisse }
2782e024e110SDave Airlie 
2783e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg,
2784e024e110SDave Airlie 			 uint32_t tiling_flags, uint32_t pitch,
2785e024e110SDave Airlie 			 uint32_t offset, uint32_t obj_size)
2786e024e110SDave Airlie {
2787e024e110SDave Airlie 	int surf_index = reg * 16;
2788e024e110SDave Airlie 	int flags = 0;
2789e024e110SDave Airlie 
2790e024e110SDave Airlie 	if (rdev->family <= CHIP_RS200) {
2791e024e110SDave Airlie 		if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2792e024e110SDave Airlie 				 == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2793e024e110SDave Airlie 			flags |= RADEON_SURF_TILE_COLOR_BOTH;
2794e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MACRO)
2795e024e110SDave Airlie 			flags |= RADEON_SURF_TILE_COLOR_MACRO;
2796e024e110SDave Airlie 	} else if (rdev->family <= CHIP_RV280) {
2797e024e110SDave Airlie 		if (tiling_flags & (RADEON_TILING_MACRO))
2798e024e110SDave Airlie 			flags |= R200_SURF_TILE_COLOR_MACRO;
2799e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MICRO)
2800e024e110SDave Airlie 			flags |= R200_SURF_TILE_COLOR_MICRO;
2801e024e110SDave Airlie 	} else {
2802e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MACRO)
2803e024e110SDave Airlie 			flags |= R300_SURF_TILE_MACRO;
2804e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MICRO)
2805e024e110SDave Airlie 			flags |= R300_SURF_TILE_MICRO;
2806e024e110SDave Airlie 	}
2807e024e110SDave Airlie 
2808c88f9f0cSMichel Dänzer 	if (tiling_flags & RADEON_TILING_SWAP_16BIT)
2809c88f9f0cSMichel Dänzer 		flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
2810c88f9f0cSMichel Dänzer 	if (tiling_flags & RADEON_TILING_SWAP_32BIT)
2811c88f9f0cSMichel Dänzer 		flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
2812c88f9f0cSMichel Dänzer 
2813f5c5f040SDave Airlie 	/* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
2814f5c5f040SDave Airlie 	if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
2815f5c5f040SDave Airlie 		if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
2816f5c5f040SDave Airlie 			if (ASIC_IS_RN50(rdev))
2817f5c5f040SDave Airlie 				pitch /= 16;
2818f5c5f040SDave Airlie 	}
2819f5c5f040SDave Airlie 
2820f5c5f040SDave Airlie 	/* r100/r200 divide by 16 */
2821f5c5f040SDave Airlie 	if (rdev->family < CHIP_R300)
2822f5c5f040SDave Airlie 		flags |= pitch / 16;
2823f5c5f040SDave Airlie 	else
2824f5c5f040SDave Airlie 		flags |= pitch / 8;
2825f5c5f040SDave Airlie 
2826f5c5f040SDave Airlie 
2827d9fdaafbSDave Airlie 	DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
2828e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
2829e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
2830e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
2831e024e110SDave Airlie 	return 0;
2832e024e110SDave Airlie }
2833e024e110SDave Airlie 
2834e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
2835e024e110SDave Airlie {
2836e024e110SDave Airlie 	int surf_index = reg * 16;
2837e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
2838e024e110SDave Airlie }
2839c93bb85bSJerome Glisse 
2840c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev)
2841c93bb85bSJerome Glisse {
2842c93bb85bSJerome Glisse 	fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
2843c93bb85bSJerome Glisse 	fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
2844c93bb85bSJerome Glisse 	fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
2845c93bb85bSJerome Glisse 	uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
2846c93bb85bSJerome Glisse 	fixed20_12 memtcas_ff[8] = {
284768adac5eSBen Skeggs 		dfixed_init(1),
284868adac5eSBen Skeggs 		dfixed_init(2),
284968adac5eSBen Skeggs 		dfixed_init(3),
285068adac5eSBen Skeggs 		dfixed_init(0),
285168adac5eSBen Skeggs 		dfixed_init_half(1),
285268adac5eSBen Skeggs 		dfixed_init_half(2),
285368adac5eSBen Skeggs 		dfixed_init(0),
2854c93bb85bSJerome Glisse 	};
2855c93bb85bSJerome Glisse 	fixed20_12 memtcas_rs480_ff[8] = {
285668adac5eSBen Skeggs 		dfixed_init(0),
285768adac5eSBen Skeggs 		dfixed_init(1),
285868adac5eSBen Skeggs 		dfixed_init(2),
285968adac5eSBen Skeggs 		dfixed_init(3),
286068adac5eSBen Skeggs 		dfixed_init(0),
286168adac5eSBen Skeggs 		dfixed_init_half(1),
286268adac5eSBen Skeggs 		dfixed_init_half(2),
286368adac5eSBen Skeggs 		dfixed_init_half(3),
2864c93bb85bSJerome Glisse 	};
2865c93bb85bSJerome Glisse 	fixed20_12 memtcas2_ff[8] = {
286668adac5eSBen Skeggs 		dfixed_init(0),
286768adac5eSBen Skeggs 		dfixed_init(1),
286868adac5eSBen Skeggs 		dfixed_init(2),
286968adac5eSBen Skeggs 		dfixed_init(3),
287068adac5eSBen Skeggs 		dfixed_init(4),
287168adac5eSBen Skeggs 		dfixed_init(5),
287268adac5eSBen Skeggs 		dfixed_init(6),
287368adac5eSBen Skeggs 		dfixed_init(7),
2874c93bb85bSJerome Glisse 	};
2875c93bb85bSJerome Glisse 	fixed20_12 memtrbs[8] = {
287668adac5eSBen Skeggs 		dfixed_init(1),
287768adac5eSBen Skeggs 		dfixed_init_half(1),
287868adac5eSBen Skeggs 		dfixed_init(2),
287968adac5eSBen Skeggs 		dfixed_init_half(2),
288068adac5eSBen Skeggs 		dfixed_init(3),
288168adac5eSBen Skeggs 		dfixed_init_half(3),
288268adac5eSBen Skeggs 		dfixed_init(4),
288368adac5eSBen Skeggs 		dfixed_init_half(4)
2884c93bb85bSJerome Glisse 	};
2885c93bb85bSJerome Glisse 	fixed20_12 memtrbs_r4xx[8] = {
288668adac5eSBen Skeggs 		dfixed_init(4),
288768adac5eSBen Skeggs 		dfixed_init(5),
288868adac5eSBen Skeggs 		dfixed_init(6),
288968adac5eSBen Skeggs 		dfixed_init(7),
289068adac5eSBen Skeggs 		dfixed_init(8),
289168adac5eSBen Skeggs 		dfixed_init(9),
289268adac5eSBen Skeggs 		dfixed_init(10),
289368adac5eSBen Skeggs 		dfixed_init(11)
2894c93bb85bSJerome Glisse 	};
2895c93bb85bSJerome Glisse 	fixed20_12 min_mem_eff;
2896c93bb85bSJerome Glisse 	fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
2897c93bb85bSJerome Glisse 	fixed20_12 cur_latency_mclk, cur_latency_sclk;
2898c93bb85bSJerome Glisse 	fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
2899c93bb85bSJerome Glisse 		disp_drain_rate2, read_return_rate;
2900c93bb85bSJerome Glisse 	fixed20_12 time_disp1_drop_priority;
2901c93bb85bSJerome Glisse 	int c;
2902c93bb85bSJerome Glisse 	int cur_size = 16;       /* in octawords */
2903c93bb85bSJerome Glisse 	int critical_point = 0, critical_point2;
2904c93bb85bSJerome Glisse /* 	uint32_t read_return_rate, time_disp1_drop_priority; */
2905c93bb85bSJerome Glisse 	int stop_req, max_stop_req;
2906c93bb85bSJerome Glisse 	struct drm_display_mode *mode1 = NULL;
2907c93bb85bSJerome Glisse 	struct drm_display_mode *mode2 = NULL;
2908c93bb85bSJerome Glisse 	uint32_t pixel_bytes1 = 0;
2909c93bb85bSJerome Glisse 	uint32_t pixel_bytes2 = 0;
2910c93bb85bSJerome Glisse 
2911f46c0120SAlex Deucher 	radeon_update_display_priority(rdev);
2912f46c0120SAlex Deucher 
2913c93bb85bSJerome Glisse 	if (rdev->mode_info.crtcs[0]->base.enabled) {
2914c93bb85bSJerome Glisse 		mode1 = &rdev->mode_info.crtcs[0]->base.mode;
2915c93bb85bSJerome Glisse 		pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
2916c93bb85bSJerome Glisse 	}
2917dfee5614SDave Airlie 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
2918c93bb85bSJerome Glisse 		if (rdev->mode_info.crtcs[1]->base.enabled) {
2919c93bb85bSJerome Glisse 			mode2 = &rdev->mode_info.crtcs[1]->base.mode;
2920c93bb85bSJerome Glisse 			pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
2921c93bb85bSJerome Glisse 		}
2922dfee5614SDave Airlie 	}
2923c93bb85bSJerome Glisse 
292468adac5eSBen Skeggs 	min_mem_eff.full = dfixed_const_8(0);
2925c93bb85bSJerome Glisse 	/* get modes */
2926c93bb85bSJerome Glisse 	if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
2927c93bb85bSJerome Glisse 		uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
2928c93bb85bSJerome Glisse 		mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
2929c93bb85bSJerome Glisse 		mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
2930c93bb85bSJerome Glisse 		/* check crtc enables */
2931c93bb85bSJerome Glisse 		if (mode2)
2932c93bb85bSJerome Glisse 			mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
2933c93bb85bSJerome Glisse 		if (mode1)
2934c93bb85bSJerome Glisse 			mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
2935c93bb85bSJerome Glisse 		WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
2936c93bb85bSJerome Glisse 	}
2937c93bb85bSJerome Glisse 
2938c93bb85bSJerome Glisse 	/*
2939c93bb85bSJerome Glisse 	 * determine is there is enough bw for current mode
2940c93bb85bSJerome Glisse 	 */
2941f47299c5SAlex Deucher 	sclk_ff = rdev->pm.sclk;
2942f47299c5SAlex Deucher 	mclk_ff = rdev->pm.mclk;
2943c93bb85bSJerome Glisse 
2944c93bb85bSJerome Glisse 	temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
294568adac5eSBen Skeggs 	temp_ff.full = dfixed_const(temp);
294668adac5eSBen Skeggs 	mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
2947c93bb85bSJerome Glisse 
2948c93bb85bSJerome Glisse 	pix_clk.full = 0;
2949c93bb85bSJerome Glisse 	pix_clk2.full = 0;
2950c93bb85bSJerome Glisse 	peak_disp_bw.full = 0;
2951c93bb85bSJerome Glisse 	if (mode1) {
295268adac5eSBen Skeggs 		temp_ff.full = dfixed_const(1000);
295368adac5eSBen Skeggs 		pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
295468adac5eSBen Skeggs 		pix_clk.full = dfixed_div(pix_clk, temp_ff);
295568adac5eSBen Skeggs 		temp_ff.full = dfixed_const(pixel_bytes1);
295668adac5eSBen Skeggs 		peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
2957c93bb85bSJerome Glisse 	}
2958c93bb85bSJerome Glisse 	if (mode2) {
295968adac5eSBen Skeggs 		temp_ff.full = dfixed_const(1000);
296068adac5eSBen Skeggs 		pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
296168adac5eSBen Skeggs 		pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
296268adac5eSBen Skeggs 		temp_ff.full = dfixed_const(pixel_bytes2);
296368adac5eSBen Skeggs 		peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
2964c93bb85bSJerome Glisse 	}
2965c93bb85bSJerome Glisse 
296668adac5eSBen Skeggs 	mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
2967c93bb85bSJerome Glisse 	if (peak_disp_bw.full >= mem_bw.full) {
2968c93bb85bSJerome Glisse 		DRM_ERROR("You may not have enough display bandwidth for current mode\n"
2969c93bb85bSJerome Glisse 			  "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
2970c93bb85bSJerome Glisse 	}
2971c93bb85bSJerome Glisse 
2972c93bb85bSJerome Glisse 	/*  Get values from the EXT_MEM_CNTL register...converting its contents. */
2973c93bb85bSJerome Glisse 	temp = RREG32(RADEON_MEM_TIMING_CNTL);
2974c93bb85bSJerome Glisse 	if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
2975c93bb85bSJerome Glisse 		mem_trcd = ((temp >> 2) & 0x3) + 1;
2976c93bb85bSJerome Glisse 		mem_trp  = ((temp & 0x3)) + 1;
2977c93bb85bSJerome Glisse 		mem_tras = ((temp & 0x70) >> 4) + 1;
2978c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_R300 ||
2979c93bb85bSJerome Glisse 		   rdev->family == CHIP_R350) { /* r300, r350 */
2980c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 1;
2981c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 1;
2982c93bb85bSJerome Glisse 		mem_tras = ((temp >> 11) & 0xf) + 4;
2983c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_RV350 ||
2984c93bb85bSJerome Glisse 		   rdev->family <= CHIP_RV380) {
2985c93bb85bSJerome Glisse 		/* rv3x0 */
2986c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 3;
2987c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 3;
2988c93bb85bSJerome Glisse 		mem_tras = ((temp >> 11) & 0xf) + 6;
2989c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_R420 ||
2990c93bb85bSJerome Glisse 		   rdev->family == CHIP_R423 ||
2991c93bb85bSJerome Glisse 		   rdev->family == CHIP_RV410) {
2992c93bb85bSJerome Glisse 		/* r4xx */
2993c93bb85bSJerome Glisse 		mem_trcd = (temp & 0xf) + 3;
2994c93bb85bSJerome Glisse 		if (mem_trcd > 15)
2995c93bb85bSJerome Glisse 			mem_trcd = 15;
2996c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0xf) + 3;
2997c93bb85bSJerome Glisse 		if (mem_trp > 15)
2998c93bb85bSJerome Glisse 			mem_trp = 15;
2999c93bb85bSJerome Glisse 		mem_tras = ((temp >> 12) & 0x1f) + 6;
3000c93bb85bSJerome Glisse 		if (mem_tras > 31)
3001c93bb85bSJerome Glisse 			mem_tras = 31;
3002c93bb85bSJerome Glisse 	} else { /* RV200, R200 */
3003c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 1;
3004c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 1;
3005c93bb85bSJerome Glisse 		mem_tras = ((temp >> 12) & 0xf) + 4;
3006c93bb85bSJerome Glisse 	}
3007c93bb85bSJerome Glisse 	/* convert to FF */
300868adac5eSBen Skeggs 	trcd_ff.full = dfixed_const(mem_trcd);
300968adac5eSBen Skeggs 	trp_ff.full = dfixed_const(mem_trp);
301068adac5eSBen Skeggs 	tras_ff.full = dfixed_const(mem_tras);
3011c93bb85bSJerome Glisse 
3012c93bb85bSJerome Glisse 	/* Get values from the MEM_SDRAM_MODE_REG register...converting its */
3013c93bb85bSJerome Glisse 	temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
3014c93bb85bSJerome Glisse 	data = (temp & (7 << 20)) >> 20;
3015c93bb85bSJerome Glisse 	if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
3016c93bb85bSJerome Glisse 		if (rdev->family == CHIP_RS480) /* don't think rs400 */
3017c93bb85bSJerome Glisse 			tcas_ff = memtcas_rs480_ff[data];
3018c93bb85bSJerome Glisse 		else
3019c93bb85bSJerome Glisse 			tcas_ff = memtcas_ff[data];
3020c93bb85bSJerome Glisse 	} else
3021c93bb85bSJerome Glisse 		tcas_ff = memtcas2_ff[data];
3022c93bb85bSJerome Glisse 
3023c93bb85bSJerome Glisse 	if (rdev->family == CHIP_RS400 ||
3024c93bb85bSJerome Glisse 	    rdev->family == CHIP_RS480) {
3025c93bb85bSJerome Glisse 		/* extra cas latency stored in bits 23-25 0-4 clocks */
3026c93bb85bSJerome Glisse 		data = (temp >> 23) & 0x7;
3027c93bb85bSJerome Glisse 		if (data < 5)
302868adac5eSBen Skeggs 			tcas_ff.full += dfixed_const(data);
3029c93bb85bSJerome Glisse 	}
3030c93bb85bSJerome Glisse 
3031c93bb85bSJerome Glisse 	if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
3032c93bb85bSJerome Glisse 		/* on the R300, Tcas is included in Trbs.
3033c93bb85bSJerome Glisse 		 */
3034c93bb85bSJerome Glisse 		temp = RREG32(RADEON_MEM_CNTL);
3035c93bb85bSJerome Glisse 		data = (R300_MEM_NUM_CHANNELS_MASK & temp);
3036c93bb85bSJerome Glisse 		if (data == 1) {
3037c93bb85bSJerome Glisse 			if (R300_MEM_USE_CD_CH_ONLY & temp) {
3038c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_IND_INDEX);
3039c93bb85bSJerome Glisse 				temp &= ~R300_MC_IND_ADDR_MASK;
3040c93bb85bSJerome Glisse 				temp |= R300_MC_READ_CNTL_CD_mcind;
3041c93bb85bSJerome Glisse 				WREG32(R300_MC_IND_INDEX, temp);
3042c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_IND_DATA);
3043c93bb85bSJerome Glisse 				data = (R300_MEM_RBS_POSITION_C_MASK & temp);
3044c93bb85bSJerome Glisse 			} else {
3045c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_READ_CNTL_AB);
3046c93bb85bSJerome Glisse 				data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3047c93bb85bSJerome Glisse 			}
3048c93bb85bSJerome Glisse 		} else {
3049c93bb85bSJerome Glisse 			temp = RREG32(R300_MC_READ_CNTL_AB);
3050c93bb85bSJerome Glisse 			data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3051c93bb85bSJerome Glisse 		}
3052c93bb85bSJerome Glisse 		if (rdev->family == CHIP_RV410 ||
3053c93bb85bSJerome Glisse 		    rdev->family == CHIP_R420 ||
3054c93bb85bSJerome Glisse 		    rdev->family == CHIP_R423)
3055c93bb85bSJerome Glisse 			trbs_ff = memtrbs_r4xx[data];
3056c93bb85bSJerome Glisse 		else
3057c93bb85bSJerome Glisse 			trbs_ff = memtrbs[data];
3058c93bb85bSJerome Glisse 		tcas_ff.full += trbs_ff.full;
3059c93bb85bSJerome Glisse 	}
3060c93bb85bSJerome Glisse 
3061c93bb85bSJerome Glisse 	sclk_eff_ff.full = sclk_ff.full;
3062c93bb85bSJerome Glisse 
3063c93bb85bSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
3064c93bb85bSJerome Glisse 		fixed20_12 agpmode_ff;
306568adac5eSBen Skeggs 		agpmode_ff.full = dfixed_const(radeon_agpmode);
306668adac5eSBen Skeggs 		temp_ff.full = dfixed_const_666(16);
306768adac5eSBen Skeggs 		sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
3068c93bb85bSJerome Glisse 	}
3069c93bb85bSJerome Glisse 	/* TODO PCIE lanes may affect this - agpmode == 16?? */
3070c93bb85bSJerome Glisse 
3071c93bb85bSJerome Glisse 	if (ASIC_IS_R300(rdev)) {
307268adac5eSBen Skeggs 		sclk_delay_ff.full = dfixed_const(250);
3073c93bb85bSJerome Glisse 	} else {
3074c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RV100) ||
3075c93bb85bSJerome Glisse 		    rdev->flags & RADEON_IS_IGP) {
3076c93bb85bSJerome Glisse 			if (rdev->mc.vram_is_ddr)
307768adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(41);
3078c93bb85bSJerome Glisse 			else
307968adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(33);
3080c93bb85bSJerome Glisse 		} else {
3081c93bb85bSJerome Glisse 			if (rdev->mc.vram_width == 128)
308268adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(57);
3083c93bb85bSJerome Glisse 			else
308468adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(41);
3085c93bb85bSJerome Glisse 		}
3086c93bb85bSJerome Glisse 	}
3087c93bb85bSJerome Glisse 
308868adac5eSBen Skeggs 	mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
3089c93bb85bSJerome Glisse 
3090c93bb85bSJerome Glisse 	if (rdev->mc.vram_is_ddr) {
3091c93bb85bSJerome Glisse 		if (rdev->mc.vram_width == 32) {
309268adac5eSBen Skeggs 			k1.full = dfixed_const(40);
3093c93bb85bSJerome Glisse 			c  = 3;
3094c93bb85bSJerome Glisse 		} else {
309568adac5eSBen Skeggs 			k1.full = dfixed_const(20);
3096c93bb85bSJerome Glisse 			c  = 1;
3097c93bb85bSJerome Glisse 		}
3098c93bb85bSJerome Glisse 	} else {
309968adac5eSBen Skeggs 		k1.full = dfixed_const(40);
3100c93bb85bSJerome Glisse 		c  = 3;
3101c93bb85bSJerome Glisse 	}
3102c93bb85bSJerome Glisse 
310368adac5eSBen Skeggs 	temp_ff.full = dfixed_const(2);
310468adac5eSBen Skeggs 	mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
310568adac5eSBen Skeggs 	temp_ff.full = dfixed_const(c);
310668adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
310768adac5eSBen Skeggs 	temp_ff.full = dfixed_const(4);
310868adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
310968adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
3110c93bb85bSJerome Glisse 	mc_latency_mclk.full += k1.full;
3111c93bb85bSJerome Glisse 
311268adac5eSBen Skeggs 	mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
311368adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
3114c93bb85bSJerome Glisse 
3115c93bb85bSJerome Glisse 	/*
3116c93bb85bSJerome Glisse 	  HW cursor time assuming worst case of full size colour cursor.
3117c93bb85bSJerome Glisse 	*/
311868adac5eSBen Skeggs 	temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
3119c93bb85bSJerome Glisse 	temp_ff.full += trcd_ff.full;
3120c93bb85bSJerome Glisse 	if (temp_ff.full < tras_ff.full)
3121c93bb85bSJerome Glisse 		temp_ff.full = tras_ff.full;
312268adac5eSBen Skeggs 	cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
3123c93bb85bSJerome Glisse 
312468adac5eSBen Skeggs 	temp_ff.full = dfixed_const(cur_size);
312568adac5eSBen Skeggs 	cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
3126c93bb85bSJerome Glisse 	/*
3127c93bb85bSJerome Glisse 	  Find the total latency for the display data.
3128c93bb85bSJerome Glisse 	*/
312968adac5eSBen Skeggs 	disp_latency_overhead.full = dfixed_const(8);
313068adac5eSBen Skeggs 	disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
3131c93bb85bSJerome Glisse 	mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
3132c93bb85bSJerome Glisse 	mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
3133c93bb85bSJerome Glisse 
3134c93bb85bSJerome Glisse 	if (mc_latency_mclk.full > mc_latency_sclk.full)
3135c93bb85bSJerome Glisse 		disp_latency.full = mc_latency_mclk.full;
3136c93bb85bSJerome Glisse 	else
3137c93bb85bSJerome Glisse 		disp_latency.full = mc_latency_sclk.full;
3138c93bb85bSJerome Glisse 
3139c93bb85bSJerome Glisse 	/* setup Max GRPH_STOP_REQ default value */
3140c93bb85bSJerome Glisse 	if (ASIC_IS_RV100(rdev))
3141c93bb85bSJerome Glisse 		max_stop_req = 0x5c;
3142c93bb85bSJerome Glisse 	else
3143c93bb85bSJerome Glisse 		max_stop_req = 0x7c;
3144c93bb85bSJerome Glisse 
3145c93bb85bSJerome Glisse 	if (mode1) {
3146c93bb85bSJerome Glisse 		/*  CRTC1
3147c93bb85bSJerome Glisse 		    Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
3148c93bb85bSJerome Glisse 		    GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
3149c93bb85bSJerome Glisse 		*/
3150c93bb85bSJerome Glisse 		stop_req = mode1->hdisplay * pixel_bytes1 / 16;
3151c93bb85bSJerome Glisse 
3152c93bb85bSJerome Glisse 		if (stop_req > max_stop_req)
3153c93bb85bSJerome Glisse 			stop_req = max_stop_req;
3154c93bb85bSJerome Glisse 
3155c93bb85bSJerome Glisse 		/*
3156c93bb85bSJerome Glisse 		  Find the drain rate of the display buffer.
3157c93bb85bSJerome Glisse 		*/
315868adac5eSBen Skeggs 		temp_ff.full = dfixed_const((16/pixel_bytes1));
315968adac5eSBen Skeggs 		disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
3160c93bb85bSJerome Glisse 
3161c93bb85bSJerome Glisse 		/*
3162c93bb85bSJerome Glisse 		  Find the critical point of the display buffer.
3163c93bb85bSJerome Glisse 		*/
316468adac5eSBen Skeggs 		crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
316568adac5eSBen Skeggs 		crit_point_ff.full += dfixed_const_half(0);
3166c93bb85bSJerome Glisse 
316768adac5eSBen Skeggs 		critical_point = dfixed_trunc(crit_point_ff);
3168c93bb85bSJerome Glisse 
3169c93bb85bSJerome Glisse 		if (rdev->disp_priority == 2) {
3170c93bb85bSJerome Glisse 			critical_point = 0;
3171c93bb85bSJerome Glisse 		}
3172c93bb85bSJerome Glisse 
3173c93bb85bSJerome Glisse 		/*
3174c93bb85bSJerome Glisse 		  The critical point should never be above max_stop_req-4.  Setting
3175c93bb85bSJerome Glisse 		  GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
3176c93bb85bSJerome Glisse 		*/
3177c93bb85bSJerome Glisse 		if (max_stop_req - critical_point < 4)
3178c93bb85bSJerome Glisse 			critical_point = 0;
3179c93bb85bSJerome Glisse 
3180c93bb85bSJerome Glisse 		if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
3181c93bb85bSJerome Glisse 			/* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
3182c93bb85bSJerome Glisse 			critical_point = 0x10;
3183c93bb85bSJerome Glisse 		}
3184c93bb85bSJerome Glisse 
3185c93bb85bSJerome Glisse 		temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
3186c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
3187c93bb85bSJerome Glisse 		temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3188c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_START_REQ_MASK);
3189c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_R350) &&
3190c93bb85bSJerome Glisse 		    (stop_req > 0x15)) {
3191c93bb85bSJerome Glisse 			stop_req -= 0x10;
3192c93bb85bSJerome Glisse 		}
3193c93bb85bSJerome Glisse 		temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3194c93bb85bSJerome Glisse 		temp |= RADEON_GRPH_BUFFER_SIZE;
3195c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_CRITICAL_CNTL   |
3196c93bb85bSJerome Glisse 			  RADEON_GRPH_CRITICAL_AT_SOF |
3197c93bb85bSJerome Glisse 			  RADEON_GRPH_STOP_CNTL);
3198c93bb85bSJerome Glisse 		/*
3199c93bb85bSJerome Glisse 		  Write the result into the register.
3200c93bb85bSJerome Glisse 		*/
3201c93bb85bSJerome Glisse 		WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3202c93bb85bSJerome Glisse 						       (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3203c93bb85bSJerome Glisse 
3204c93bb85bSJerome Glisse #if 0
3205c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS400) ||
3206c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS480)) {
3207c93bb85bSJerome Glisse 			/* attempt to program RS400 disp regs correctly ??? */
3208c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP1_REG_CNTL);
3209c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
3210c93bb85bSJerome Glisse 				  RS400_DISP1_STOP_REQ_LEVEL_MASK);
3211c93bb85bSJerome Glisse 			WREG32(RS400_DISP1_REQ_CNTL1, (temp |
3212c93bb85bSJerome Glisse 						       (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3213c93bb85bSJerome Glisse 						       (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3214c93bb85bSJerome Glisse 			temp = RREG32(RS400_DMIF_MEM_CNTL1);
3215c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
3216c93bb85bSJerome Glisse 				  RS400_DISP1_CRITICAL_POINT_STOP_MASK);
3217c93bb85bSJerome Glisse 			WREG32(RS400_DMIF_MEM_CNTL1, (temp |
3218c93bb85bSJerome Glisse 						      (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
3219c93bb85bSJerome Glisse 						      (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
3220c93bb85bSJerome Glisse 		}
3221c93bb85bSJerome Glisse #endif
3222c93bb85bSJerome Glisse 
3223d9fdaafbSDave Airlie 		DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
3224c93bb85bSJerome Glisse 			  /* 	  (unsigned int)info->SavedReg->grph_buffer_cntl, */
3225c93bb85bSJerome Glisse 			  (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
3226c93bb85bSJerome Glisse 	}
3227c93bb85bSJerome Glisse 
3228c93bb85bSJerome Glisse 	if (mode2) {
3229c93bb85bSJerome Glisse 		u32 grph2_cntl;
3230c93bb85bSJerome Glisse 		stop_req = mode2->hdisplay * pixel_bytes2 / 16;
3231c93bb85bSJerome Glisse 
3232c93bb85bSJerome Glisse 		if (stop_req > max_stop_req)
3233c93bb85bSJerome Glisse 			stop_req = max_stop_req;
3234c93bb85bSJerome Glisse 
3235c93bb85bSJerome Glisse 		/*
3236c93bb85bSJerome Glisse 		  Find the drain rate of the display buffer.
3237c93bb85bSJerome Glisse 		*/
323868adac5eSBen Skeggs 		temp_ff.full = dfixed_const((16/pixel_bytes2));
323968adac5eSBen Skeggs 		disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
3240c93bb85bSJerome Glisse 
3241c93bb85bSJerome Glisse 		grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
3242c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
3243c93bb85bSJerome Glisse 		grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3244c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
3245c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_R350) &&
3246c93bb85bSJerome Glisse 		    (stop_req > 0x15)) {
3247c93bb85bSJerome Glisse 			stop_req -= 0x10;
3248c93bb85bSJerome Glisse 		}
3249c93bb85bSJerome Glisse 		grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3250c93bb85bSJerome Glisse 		grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
3251c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL   |
3252c93bb85bSJerome Glisse 			  RADEON_GRPH_CRITICAL_AT_SOF |
3253c93bb85bSJerome Glisse 			  RADEON_GRPH_STOP_CNTL);
3254c93bb85bSJerome Glisse 
3255c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS100) ||
3256c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS200))
3257c93bb85bSJerome Glisse 			critical_point2 = 0;
3258c93bb85bSJerome Glisse 		else {
3259c93bb85bSJerome Glisse 			temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
326068adac5eSBen Skeggs 			temp_ff.full = dfixed_const(temp);
326168adac5eSBen Skeggs 			temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
3262c93bb85bSJerome Glisse 			if (sclk_ff.full < temp_ff.full)
3263c93bb85bSJerome Glisse 				temp_ff.full = sclk_ff.full;
3264c93bb85bSJerome Glisse 
3265c93bb85bSJerome Glisse 			read_return_rate.full = temp_ff.full;
3266c93bb85bSJerome Glisse 
3267c93bb85bSJerome Glisse 			if (mode1) {
3268c93bb85bSJerome Glisse 				temp_ff.full = read_return_rate.full - disp_drain_rate.full;
326968adac5eSBen Skeggs 				time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
3270c93bb85bSJerome Glisse 			} else {
3271c93bb85bSJerome Glisse 				time_disp1_drop_priority.full = 0;
3272c93bb85bSJerome Glisse 			}
3273c93bb85bSJerome Glisse 			crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
327468adac5eSBen Skeggs 			crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
327568adac5eSBen Skeggs 			crit_point_ff.full += dfixed_const_half(0);
3276c93bb85bSJerome Glisse 
327768adac5eSBen Skeggs 			critical_point2 = dfixed_trunc(crit_point_ff);
3278c93bb85bSJerome Glisse 
3279c93bb85bSJerome Glisse 			if (rdev->disp_priority == 2) {
3280c93bb85bSJerome Glisse 				critical_point2 = 0;
3281c93bb85bSJerome Glisse 			}
3282c93bb85bSJerome Glisse 
3283c93bb85bSJerome Glisse 			if (max_stop_req - critical_point2 < 4)
3284c93bb85bSJerome Glisse 				critical_point2 = 0;
3285c93bb85bSJerome Glisse 
3286c93bb85bSJerome Glisse 		}
3287c93bb85bSJerome Glisse 
3288c93bb85bSJerome Glisse 		if (critical_point2 == 0 && rdev->family == CHIP_R300) {
3289c93bb85bSJerome Glisse 			/* some R300 cards have problem with this set to 0 */
3290c93bb85bSJerome Glisse 			critical_point2 = 0x10;
3291c93bb85bSJerome Glisse 		}
3292c93bb85bSJerome Glisse 
3293c93bb85bSJerome Glisse 		WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3294c93bb85bSJerome Glisse 						  (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3295c93bb85bSJerome Glisse 
3296c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS400) ||
3297c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS480)) {
3298c93bb85bSJerome Glisse #if 0
3299c93bb85bSJerome Glisse 			/* attempt to program RS400 disp2 regs correctly ??? */
3300c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP2_REQ_CNTL1);
3301c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
3302c93bb85bSJerome Glisse 				  RS400_DISP2_STOP_REQ_LEVEL_MASK);
3303c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL1, (temp |
3304c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3305c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3306c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP2_REQ_CNTL2);
3307c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
3308c93bb85bSJerome Glisse 				  RS400_DISP2_CRITICAL_POINT_STOP_MASK);
3309c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL2, (temp |
3310c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
3311c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
3312c93bb85bSJerome Glisse #endif
3313c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
3314c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
3315c93bb85bSJerome Glisse 			WREG32(RS400_DMIF_MEM_CNTL1,  0x29CA71DC);
3316c93bb85bSJerome Glisse 			WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
3317c93bb85bSJerome Glisse 		}
3318c93bb85bSJerome Glisse 
3319d9fdaafbSDave Airlie 		DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
3320c93bb85bSJerome Glisse 			  (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
3321c93bb85bSJerome Glisse 	}
3322c93bb85bSJerome Glisse }
3323551ebd83SDave Airlie 
3324cbdd4501SAndi Kleen static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
3325551ebd83SDave Airlie {
3326551ebd83SDave Airlie 	DRM_ERROR("pitch                      %d\n", t->pitch);
3327ceb776bcSMathias Fröhlich 	DRM_ERROR("use_pitch                  %d\n", t->use_pitch);
3328551ebd83SDave Airlie 	DRM_ERROR("width                      %d\n", t->width);
3329ceb776bcSMathias Fröhlich 	DRM_ERROR("width_11                   %d\n", t->width_11);
3330551ebd83SDave Airlie 	DRM_ERROR("height                     %d\n", t->height);
3331ceb776bcSMathias Fröhlich 	DRM_ERROR("height_11                  %d\n", t->height_11);
3332551ebd83SDave Airlie 	DRM_ERROR("num levels                 %d\n", t->num_levels);
3333551ebd83SDave Airlie 	DRM_ERROR("depth                      %d\n", t->txdepth);
3334551ebd83SDave Airlie 	DRM_ERROR("bpp                        %d\n", t->cpp);
3335551ebd83SDave Airlie 	DRM_ERROR("coordinate type            %d\n", t->tex_coord_type);
3336551ebd83SDave Airlie 	DRM_ERROR("width round to power of 2  %d\n", t->roundup_w);
3337551ebd83SDave Airlie 	DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
3338d785d78bSDave Airlie 	DRM_ERROR("compress format            %d\n", t->compress_format);
3339551ebd83SDave Airlie }
3340551ebd83SDave Airlie 
3341d785d78bSDave Airlie static int r100_track_compress_size(int compress_format, int w, int h)
3342d785d78bSDave Airlie {
3343d785d78bSDave Airlie 	int block_width, block_height, block_bytes;
3344d785d78bSDave Airlie 	int wblocks, hblocks;
3345d785d78bSDave Airlie 	int min_wblocks;
3346d785d78bSDave Airlie 	int sz;
3347d785d78bSDave Airlie 
3348d785d78bSDave Airlie 	block_width = 4;
3349d785d78bSDave Airlie 	block_height = 4;
3350d785d78bSDave Airlie 
3351d785d78bSDave Airlie 	switch (compress_format) {
3352d785d78bSDave Airlie 	case R100_TRACK_COMP_DXT1:
3353d785d78bSDave Airlie 		block_bytes = 8;
3354d785d78bSDave Airlie 		min_wblocks = 4;
3355d785d78bSDave Airlie 		break;
3356d785d78bSDave Airlie 	default:
3357d785d78bSDave Airlie 	case R100_TRACK_COMP_DXT35:
3358d785d78bSDave Airlie 		block_bytes = 16;
3359d785d78bSDave Airlie 		min_wblocks = 2;
3360d785d78bSDave Airlie 		break;
3361d785d78bSDave Airlie 	}
3362d785d78bSDave Airlie 
3363d785d78bSDave Airlie 	hblocks = (h + block_height - 1) / block_height;
3364d785d78bSDave Airlie 	wblocks = (w + block_width - 1) / block_width;
3365d785d78bSDave Airlie 	if (wblocks < min_wblocks)
3366d785d78bSDave Airlie 		wblocks = min_wblocks;
3367d785d78bSDave Airlie 	sz = wblocks * hblocks * block_bytes;
3368d785d78bSDave Airlie 	return sz;
3369d785d78bSDave Airlie }
3370d785d78bSDave Airlie 
337137cf6b03SRoland Scheidegger static int r100_cs_track_cube(struct radeon_device *rdev,
337237cf6b03SRoland Scheidegger 			      struct r100_cs_track *track, unsigned idx)
337337cf6b03SRoland Scheidegger {
337437cf6b03SRoland Scheidegger 	unsigned face, w, h;
337537cf6b03SRoland Scheidegger 	struct radeon_bo *cube_robj;
337637cf6b03SRoland Scheidegger 	unsigned long size;
337737cf6b03SRoland Scheidegger 	unsigned compress_format = track->textures[idx].compress_format;
337837cf6b03SRoland Scheidegger 
337937cf6b03SRoland Scheidegger 	for (face = 0; face < 5; face++) {
338037cf6b03SRoland Scheidegger 		cube_robj = track->textures[idx].cube_info[face].robj;
338137cf6b03SRoland Scheidegger 		w = track->textures[idx].cube_info[face].width;
338237cf6b03SRoland Scheidegger 		h = track->textures[idx].cube_info[face].height;
338337cf6b03SRoland Scheidegger 
338437cf6b03SRoland Scheidegger 		if (compress_format) {
338537cf6b03SRoland Scheidegger 			size = r100_track_compress_size(compress_format, w, h);
338637cf6b03SRoland Scheidegger 		} else
338737cf6b03SRoland Scheidegger 			size = w * h;
338837cf6b03SRoland Scheidegger 		size *= track->textures[idx].cpp;
338937cf6b03SRoland Scheidegger 
339037cf6b03SRoland Scheidegger 		size += track->textures[idx].cube_info[face].offset;
339137cf6b03SRoland Scheidegger 
339237cf6b03SRoland Scheidegger 		if (size > radeon_bo_size(cube_robj)) {
339337cf6b03SRoland Scheidegger 			DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
339437cf6b03SRoland Scheidegger 				  size, radeon_bo_size(cube_robj));
339537cf6b03SRoland Scheidegger 			r100_cs_track_texture_print(&track->textures[idx]);
339637cf6b03SRoland Scheidegger 			return -1;
339737cf6b03SRoland Scheidegger 		}
339837cf6b03SRoland Scheidegger 	}
339937cf6b03SRoland Scheidegger 	return 0;
340037cf6b03SRoland Scheidegger }
340137cf6b03SRoland Scheidegger 
3402551ebd83SDave Airlie static int r100_cs_track_texture_check(struct radeon_device *rdev,
3403551ebd83SDave Airlie 				       struct r100_cs_track *track)
3404551ebd83SDave Airlie {
34054c788679SJerome Glisse 	struct radeon_bo *robj;
3406551ebd83SDave Airlie 	unsigned long size;
3407b73c5f8bSMarek Olšák 	unsigned u, i, w, h, d;
3408551ebd83SDave Airlie 	int ret;
3409551ebd83SDave Airlie 
3410551ebd83SDave Airlie 	for (u = 0; u < track->num_texture; u++) {
3411551ebd83SDave Airlie 		if (!track->textures[u].enabled)
3412551ebd83SDave Airlie 			continue;
341343b93fbfSAlex Deucher 		if (track->textures[u].lookup_disable)
341443b93fbfSAlex Deucher 			continue;
3415551ebd83SDave Airlie 		robj = track->textures[u].robj;
3416551ebd83SDave Airlie 		if (robj == NULL) {
3417551ebd83SDave Airlie 			DRM_ERROR("No texture bound to unit %u\n", u);
3418551ebd83SDave Airlie 			return -EINVAL;
3419551ebd83SDave Airlie 		}
3420551ebd83SDave Airlie 		size = 0;
3421551ebd83SDave Airlie 		for (i = 0; i <= track->textures[u].num_levels; i++) {
3422551ebd83SDave Airlie 			if (track->textures[u].use_pitch) {
3423551ebd83SDave Airlie 				if (rdev->family < CHIP_R300)
3424551ebd83SDave Airlie 					w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
3425551ebd83SDave Airlie 				else
3426551ebd83SDave Airlie 					w = track->textures[u].pitch / (1 << i);
3427551ebd83SDave Airlie 			} else {
3428ceb776bcSMathias Fröhlich 				w = track->textures[u].width;
3429551ebd83SDave Airlie 				if (rdev->family >= CHIP_RV515)
3430551ebd83SDave Airlie 					w |= track->textures[u].width_11;
3431ceb776bcSMathias Fröhlich 				w = w / (1 << i);
3432551ebd83SDave Airlie 				if (track->textures[u].roundup_w)
3433551ebd83SDave Airlie 					w = roundup_pow_of_two(w);
3434551ebd83SDave Airlie 			}
3435ceb776bcSMathias Fröhlich 			h = track->textures[u].height;
3436551ebd83SDave Airlie 			if (rdev->family >= CHIP_RV515)
3437551ebd83SDave Airlie 				h |= track->textures[u].height_11;
3438ceb776bcSMathias Fröhlich 			h = h / (1 << i);
3439551ebd83SDave Airlie 			if (track->textures[u].roundup_h)
3440551ebd83SDave Airlie 				h = roundup_pow_of_two(h);
3441b73c5f8bSMarek Olšák 			if (track->textures[u].tex_coord_type == 1) {
3442b73c5f8bSMarek Olšák 				d = (1 << track->textures[u].txdepth) / (1 << i);
3443b73c5f8bSMarek Olšák 				if (!d)
3444b73c5f8bSMarek Olšák 					d = 1;
3445b73c5f8bSMarek Olšák 			} else {
3446b73c5f8bSMarek Olšák 				d = 1;
3447b73c5f8bSMarek Olšák 			}
3448d785d78bSDave Airlie 			if (track->textures[u].compress_format) {
3449d785d78bSDave Airlie 
3450b73c5f8bSMarek Olšák 				size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
3451d785d78bSDave Airlie 				/* compressed textures are block based */
3452d785d78bSDave Airlie 			} else
3453b73c5f8bSMarek Olšák 				size += w * h * d;
3454551ebd83SDave Airlie 		}
3455551ebd83SDave Airlie 		size *= track->textures[u].cpp;
3456d785d78bSDave Airlie 
3457551ebd83SDave Airlie 		switch (track->textures[u].tex_coord_type) {
3458551ebd83SDave Airlie 		case 0:
3459551ebd83SDave Airlie 		case 1:
3460551ebd83SDave Airlie 			break;
3461551ebd83SDave Airlie 		case 2:
3462551ebd83SDave Airlie 			if (track->separate_cube) {
3463551ebd83SDave Airlie 				ret = r100_cs_track_cube(rdev, track, u);
3464551ebd83SDave Airlie 				if (ret)
3465551ebd83SDave Airlie 					return ret;
3466551ebd83SDave Airlie 			} else
3467551ebd83SDave Airlie 				size *= 6;
3468551ebd83SDave Airlie 			break;
3469551ebd83SDave Airlie 		default:
3470551ebd83SDave Airlie 			DRM_ERROR("Invalid texture coordinate type %u for unit "
3471551ebd83SDave Airlie 				  "%u\n", track->textures[u].tex_coord_type, u);
3472551ebd83SDave Airlie 			return -EINVAL;
3473551ebd83SDave Airlie 		}
34744c788679SJerome Glisse 		if (size > radeon_bo_size(robj)) {
3475551ebd83SDave Airlie 			DRM_ERROR("Texture of unit %u needs %lu bytes but is "
34764c788679SJerome Glisse 				  "%lu\n", u, size, radeon_bo_size(robj));
3477551ebd83SDave Airlie 			r100_cs_track_texture_print(&track->textures[u]);
3478551ebd83SDave Airlie 			return -EINVAL;
3479551ebd83SDave Airlie 		}
3480551ebd83SDave Airlie 	}
3481551ebd83SDave Airlie 	return 0;
3482551ebd83SDave Airlie }
3483551ebd83SDave Airlie 
3484551ebd83SDave Airlie int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
3485551ebd83SDave Airlie {
3486551ebd83SDave Airlie 	unsigned i;
3487551ebd83SDave Airlie 	unsigned long size;
3488551ebd83SDave Airlie 	unsigned prim_walk;
3489551ebd83SDave Airlie 	unsigned nverts;
349040b4a759SMarek Olšák 	unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
3491551ebd83SDave Airlie 
349240b4a759SMarek Olšák 	if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
3493a41ceb1cSMarek Olšák 	    !track->blend_read_enable)
3494a41ceb1cSMarek Olšák 		num_cb = 0;
3495a41ceb1cSMarek Olšák 
3496a41ceb1cSMarek Olšák 	for (i = 0; i < num_cb; i++) {
3497551ebd83SDave Airlie 		if (track->cb[i].robj == NULL) {
3498551ebd83SDave Airlie 			DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
3499551ebd83SDave Airlie 			return -EINVAL;
3500551ebd83SDave Airlie 		}
3501551ebd83SDave Airlie 		size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
3502551ebd83SDave Airlie 		size += track->cb[i].offset;
35034c788679SJerome Glisse 		if (size > radeon_bo_size(track->cb[i].robj)) {
3504551ebd83SDave Airlie 			DRM_ERROR("[drm] Buffer too small for color buffer %d "
3505551ebd83SDave Airlie 				  "(need %lu have %lu) !\n", i, size,
35064c788679SJerome Glisse 				  radeon_bo_size(track->cb[i].robj));
3507551ebd83SDave Airlie 			DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
3508551ebd83SDave Airlie 				  i, track->cb[i].pitch, track->cb[i].cpp,
3509551ebd83SDave Airlie 				  track->cb[i].offset, track->maxy);
3510551ebd83SDave Airlie 			return -EINVAL;
3511551ebd83SDave Airlie 		}
3512551ebd83SDave Airlie 	}
351340b4a759SMarek Olšák 	track->cb_dirty = false;
351440b4a759SMarek Olšák 
351540b4a759SMarek Olšák 	if (track->zb_dirty && track->z_enabled) {
3516551ebd83SDave Airlie 		if (track->zb.robj == NULL) {
3517551ebd83SDave Airlie 			DRM_ERROR("[drm] No buffer for z buffer !\n");
3518551ebd83SDave Airlie 			return -EINVAL;
3519551ebd83SDave Airlie 		}
3520551ebd83SDave Airlie 		size = track->zb.pitch * track->zb.cpp * track->maxy;
3521551ebd83SDave Airlie 		size += track->zb.offset;
35224c788679SJerome Glisse 		if (size > radeon_bo_size(track->zb.robj)) {
3523551ebd83SDave Airlie 			DRM_ERROR("[drm] Buffer too small for z buffer "
3524551ebd83SDave Airlie 				  "(need %lu have %lu) !\n", size,
35254c788679SJerome Glisse 				  radeon_bo_size(track->zb.robj));
3526551ebd83SDave Airlie 			DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
3527551ebd83SDave Airlie 				  track->zb.pitch, track->zb.cpp,
3528551ebd83SDave Airlie 				  track->zb.offset, track->maxy);
3529551ebd83SDave Airlie 			return -EINVAL;
3530551ebd83SDave Airlie 		}
3531551ebd83SDave Airlie 	}
353240b4a759SMarek Olšák 	track->zb_dirty = false;
353340b4a759SMarek Olšák 
3534fff1ce4dSMarek Olšák 	if (track->aa_dirty && track->aaresolve) {
3535fff1ce4dSMarek Olšák 		if (track->aa.robj == NULL) {
3536fff1ce4dSMarek Olšák 			DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
3537fff1ce4dSMarek Olšák 			return -EINVAL;
3538fff1ce4dSMarek Olšák 		}
3539fff1ce4dSMarek Olšák 		/* I believe the format comes from colorbuffer0. */
3540fff1ce4dSMarek Olšák 		size = track->aa.pitch * track->cb[0].cpp * track->maxy;
3541fff1ce4dSMarek Olšák 		size += track->aa.offset;
3542fff1ce4dSMarek Olšák 		if (size > radeon_bo_size(track->aa.robj)) {
3543fff1ce4dSMarek Olšák 			DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
3544fff1ce4dSMarek Olšák 				  "(need %lu have %lu) !\n", i, size,
3545fff1ce4dSMarek Olšák 				  radeon_bo_size(track->aa.robj));
3546fff1ce4dSMarek Olšák 			DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
3547fff1ce4dSMarek Olšák 				  i, track->aa.pitch, track->cb[0].cpp,
3548fff1ce4dSMarek Olšák 				  track->aa.offset, track->maxy);
3549fff1ce4dSMarek Olšák 			return -EINVAL;
3550fff1ce4dSMarek Olšák 		}
3551fff1ce4dSMarek Olšák 	}
3552fff1ce4dSMarek Olšák 	track->aa_dirty = false;
3553fff1ce4dSMarek Olšák 
3554551ebd83SDave Airlie 	prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
3555cae94b0aSMarek Olšák 	if (track->vap_vf_cntl & (1 << 14)) {
3556cae94b0aSMarek Olšák 		nverts = track->vap_alt_nverts;
3557cae94b0aSMarek Olšák 	} else {
3558551ebd83SDave Airlie 		nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
3559cae94b0aSMarek Olšák 	}
3560551ebd83SDave Airlie 	switch (prim_walk) {
3561551ebd83SDave Airlie 	case 1:
3562551ebd83SDave Airlie 		for (i = 0; i < track->num_arrays; i++) {
3563551ebd83SDave Airlie 			size = track->arrays[i].esize * track->max_indx * 4;
3564551ebd83SDave Airlie 			if (track->arrays[i].robj == NULL) {
3565551ebd83SDave Airlie 				DRM_ERROR("(PW %u) Vertex array %u no buffer "
3566551ebd83SDave Airlie 					  "bound\n", prim_walk, i);
3567551ebd83SDave Airlie 				return -EINVAL;
3568551ebd83SDave Airlie 			}
35694c788679SJerome Glisse 			if (size > radeon_bo_size(track->arrays[i].robj)) {
35704c788679SJerome Glisse 				dev_err(rdev->dev, "(PW %u) Vertex array %u "
35714c788679SJerome Glisse 					"need %lu dwords have %lu dwords\n",
35724c788679SJerome Glisse 					prim_walk, i, size >> 2,
35734c788679SJerome Glisse 					radeon_bo_size(track->arrays[i].robj)
35744c788679SJerome Glisse 					>> 2);
3575551ebd83SDave Airlie 				DRM_ERROR("Max indices %u\n", track->max_indx);
3576551ebd83SDave Airlie 				return -EINVAL;
3577551ebd83SDave Airlie 			}
3578551ebd83SDave Airlie 		}
3579551ebd83SDave Airlie 		break;
3580551ebd83SDave Airlie 	case 2:
3581551ebd83SDave Airlie 		for (i = 0; i < track->num_arrays; i++) {
3582551ebd83SDave Airlie 			size = track->arrays[i].esize * (nverts - 1) * 4;
3583551ebd83SDave Airlie 			if (track->arrays[i].robj == NULL) {
3584551ebd83SDave Airlie 				DRM_ERROR("(PW %u) Vertex array %u no buffer "
3585551ebd83SDave Airlie 					  "bound\n", prim_walk, i);
3586551ebd83SDave Airlie 				return -EINVAL;
3587551ebd83SDave Airlie 			}
35884c788679SJerome Glisse 			if (size > radeon_bo_size(track->arrays[i].robj)) {
35894c788679SJerome Glisse 				dev_err(rdev->dev, "(PW %u) Vertex array %u "
35904c788679SJerome Glisse 					"need %lu dwords have %lu dwords\n",
35914c788679SJerome Glisse 					prim_walk, i, size >> 2,
35924c788679SJerome Glisse 					radeon_bo_size(track->arrays[i].robj)
35934c788679SJerome Glisse 					>> 2);
3594551ebd83SDave Airlie 				return -EINVAL;
3595551ebd83SDave Airlie 			}
3596551ebd83SDave Airlie 		}
3597551ebd83SDave Airlie 		break;
3598551ebd83SDave Airlie 	case 3:
3599551ebd83SDave Airlie 		size = track->vtx_size * nverts;
3600551ebd83SDave Airlie 		if (size != track->immd_dwords) {
3601551ebd83SDave Airlie 			DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
3602551ebd83SDave Airlie 				  track->immd_dwords, size);
3603551ebd83SDave Airlie 			DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
3604551ebd83SDave Airlie 				  nverts, track->vtx_size);
3605551ebd83SDave Airlie 			return -EINVAL;
3606551ebd83SDave Airlie 		}
3607551ebd83SDave Airlie 		break;
3608551ebd83SDave Airlie 	default:
3609551ebd83SDave Airlie 		DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
3610551ebd83SDave Airlie 			  prim_walk);
3611551ebd83SDave Airlie 		return -EINVAL;
3612551ebd83SDave Airlie 	}
361340b4a759SMarek Olšák 
361440b4a759SMarek Olšák 	if (track->tex_dirty) {
361540b4a759SMarek Olšák 		track->tex_dirty = false;
3616551ebd83SDave Airlie 		return r100_cs_track_texture_check(rdev, track);
3617551ebd83SDave Airlie 	}
361840b4a759SMarek Olšák 	return 0;
361940b4a759SMarek Olšák }
3620551ebd83SDave Airlie 
3621551ebd83SDave Airlie void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
3622551ebd83SDave Airlie {
3623551ebd83SDave Airlie 	unsigned i, face;
3624551ebd83SDave Airlie 
362540b4a759SMarek Olšák 	track->cb_dirty = true;
362640b4a759SMarek Olšák 	track->zb_dirty = true;
362740b4a759SMarek Olšák 	track->tex_dirty = true;
3628fff1ce4dSMarek Olšák 	track->aa_dirty = true;
362940b4a759SMarek Olšák 
3630551ebd83SDave Airlie 	if (rdev->family < CHIP_R300) {
3631551ebd83SDave Airlie 		track->num_cb = 1;
3632551ebd83SDave Airlie 		if (rdev->family <= CHIP_RS200)
3633551ebd83SDave Airlie 			track->num_texture = 3;
3634551ebd83SDave Airlie 		else
3635551ebd83SDave Airlie 			track->num_texture = 6;
3636551ebd83SDave Airlie 		track->maxy = 2048;
3637551ebd83SDave Airlie 		track->separate_cube = 1;
3638551ebd83SDave Airlie 	} else {
3639551ebd83SDave Airlie 		track->num_cb = 4;
3640551ebd83SDave Airlie 		track->num_texture = 16;
3641551ebd83SDave Airlie 		track->maxy = 4096;
3642551ebd83SDave Airlie 		track->separate_cube = 0;
364345e4039cSDave Airlie 		track->aaresolve = false;
3644fff1ce4dSMarek Olšák 		track->aa.robj = NULL;
3645551ebd83SDave Airlie 	}
3646551ebd83SDave Airlie 
3647551ebd83SDave Airlie 	for (i = 0; i < track->num_cb; i++) {
3648551ebd83SDave Airlie 		track->cb[i].robj = NULL;
3649551ebd83SDave Airlie 		track->cb[i].pitch = 8192;
3650551ebd83SDave Airlie 		track->cb[i].cpp = 16;
3651551ebd83SDave Airlie 		track->cb[i].offset = 0;
3652551ebd83SDave Airlie 	}
3653551ebd83SDave Airlie 	track->z_enabled = true;
3654551ebd83SDave Airlie 	track->zb.robj = NULL;
3655551ebd83SDave Airlie 	track->zb.pitch = 8192;
3656551ebd83SDave Airlie 	track->zb.cpp = 4;
3657551ebd83SDave Airlie 	track->zb.offset = 0;
3658551ebd83SDave Airlie 	track->vtx_size = 0x7F;
3659551ebd83SDave Airlie 	track->immd_dwords = 0xFFFFFFFFUL;
3660551ebd83SDave Airlie 	track->num_arrays = 11;
3661551ebd83SDave Airlie 	track->max_indx = 0x00FFFFFFUL;
3662551ebd83SDave Airlie 	for (i = 0; i < track->num_arrays; i++) {
3663551ebd83SDave Airlie 		track->arrays[i].robj = NULL;
3664551ebd83SDave Airlie 		track->arrays[i].esize = 0x7F;
3665551ebd83SDave Airlie 	}
3666551ebd83SDave Airlie 	for (i = 0; i < track->num_texture; i++) {
3667d785d78bSDave Airlie 		track->textures[i].compress_format = R100_TRACK_COMP_NONE;
3668551ebd83SDave Airlie 		track->textures[i].pitch = 16536;
3669551ebd83SDave Airlie 		track->textures[i].width = 16536;
3670551ebd83SDave Airlie 		track->textures[i].height = 16536;
3671551ebd83SDave Airlie 		track->textures[i].width_11 = 1 << 11;
3672551ebd83SDave Airlie 		track->textures[i].height_11 = 1 << 11;
3673551ebd83SDave Airlie 		track->textures[i].num_levels = 12;
3674551ebd83SDave Airlie 		if (rdev->family <= CHIP_RS200) {
3675551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 0;
3676551ebd83SDave Airlie 			track->textures[i].txdepth = 0;
3677551ebd83SDave Airlie 		} else {
3678551ebd83SDave Airlie 			track->textures[i].txdepth = 16;
3679551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 1;
3680551ebd83SDave Airlie 		}
3681551ebd83SDave Airlie 		track->textures[i].cpp = 64;
3682551ebd83SDave Airlie 		track->textures[i].robj = NULL;
3683551ebd83SDave Airlie 		/* CS IB emission code makes sure texture unit are disabled */
3684551ebd83SDave Airlie 		track->textures[i].enabled = false;
368543b93fbfSAlex Deucher 		track->textures[i].lookup_disable = false;
3686551ebd83SDave Airlie 		track->textures[i].roundup_w = true;
3687551ebd83SDave Airlie 		track->textures[i].roundup_h = true;
3688551ebd83SDave Airlie 		if (track->separate_cube)
3689551ebd83SDave Airlie 			for (face = 0; face < 5; face++) {
3690551ebd83SDave Airlie 				track->textures[i].cube_info[face].robj = NULL;
3691551ebd83SDave Airlie 				track->textures[i].cube_info[face].width = 16536;
3692551ebd83SDave Airlie 				track->textures[i].cube_info[face].height = 16536;
3693551ebd83SDave Airlie 				track->textures[i].cube_info[face].offset = 0;
3694551ebd83SDave Airlie 			}
3695551ebd83SDave Airlie 	}
3696551ebd83SDave Airlie }
36973ce0a23dSJerome Glisse 
3698e32eb50dSChristian König int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
36993ce0a23dSJerome Glisse {
37003ce0a23dSJerome Glisse 	uint32_t scratch;
37013ce0a23dSJerome Glisse 	uint32_t tmp = 0;
37023ce0a23dSJerome Glisse 	unsigned i;
37033ce0a23dSJerome Glisse 	int r;
37043ce0a23dSJerome Glisse 
37053ce0a23dSJerome Glisse 	r = radeon_scratch_get(rdev, &scratch);
37063ce0a23dSJerome Glisse 	if (r) {
37073ce0a23dSJerome Glisse 		DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
37083ce0a23dSJerome Glisse 		return r;
37093ce0a23dSJerome Glisse 	}
37103ce0a23dSJerome Glisse 	WREG32(scratch, 0xCAFEDEAD);
3711e32eb50dSChristian König 	r = radeon_ring_lock(rdev, ring, 2);
37123ce0a23dSJerome Glisse 	if (r) {
37133ce0a23dSJerome Glisse 		DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
37143ce0a23dSJerome Glisse 		radeon_scratch_free(rdev, scratch);
37153ce0a23dSJerome Glisse 		return r;
37163ce0a23dSJerome Glisse 	}
3717e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(scratch, 0));
3718e32eb50dSChristian König 	radeon_ring_write(ring, 0xDEADBEEF);
3719e32eb50dSChristian König 	radeon_ring_unlock_commit(rdev, ring);
37203ce0a23dSJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
37213ce0a23dSJerome Glisse 		tmp = RREG32(scratch);
37223ce0a23dSJerome Glisse 		if (tmp == 0xDEADBEEF) {
37233ce0a23dSJerome Glisse 			break;
37243ce0a23dSJerome Glisse 		}
37253ce0a23dSJerome Glisse 		DRM_UDELAY(1);
37263ce0a23dSJerome Glisse 	}
37273ce0a23dSJerome Glisse 	if (i < rdev->usec_timeout) {
37283ce0a23dSJerome Glisse 		DRM_INFO("ring test succeeded in %d usecs\n", i);
37293ce0a23dSJerome Glisse 	} else {
3730369d7ec1SAlex Deucher 		DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
37313ce0a23dSJerome Glisse 			  scratch, tmp);
37323ce0a23dSJerome Glisse 		r = -EINVAL;
37333ce0a23dSJerome Glisse 	}
37343ce0a23dSJerome Glisse 	radeon_scratch_free(rdev, scratch);
37353ce0a23dSJerome Glisse 	return r;
37363ce0a23dSJerome Glisse }
37373ce0a23dSJerome Glisse 
37383ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
37393ce0a23dSJerome Glisse {
3740e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
37417b1f2485SChristian König 
3742e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
3743e32eb50dSChristian König 	radeon_ring_write(ring, ib->gpu_addr);
3744e32eb50dSChristian König 	radeon_ring_write(ring, ib->length_dw);
37453ce0a23dSJerome Glisse }
37463ce0a23dSJerome Glisse 
3747f712812eSAlex Deucher int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
37483ce0a23dSJerome Glisse {
37493ce0a23dSJerome Glisse 	struct radeon_ib *ib;
37503ce0a23dSJerome Glisse 	uint32_t scratch;
37513ce0a23dSJerome Glisse 	uint32_t tmp = 0;
37523ce0a23dSJerome Glisse 	unsigned i;
37533ce0a23dSJerome Glisse 	int r;
37543ce0a23dSJerome Glisse 
37553ce0a23dSJerome Glisse 	r = radeon_scratch_get(rdev, &scratch);
37563ce0a23dSJerome Glisse 	if (r) {
37573ce0a23dSJerome Glisse 		DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
37583ce0a23dSJerome Glisse 		return r;
37593ce0a23dSJerome Glisse 	}
37603ce0a23dSJerome Glisse 	WREG32(scratch, 0xCAFEDEAD);
376169e130a6SJerome Glisse 	r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, 256);
37623ce0a23dSJerome Glisse 	if (r) {
37633ce0a23dSJerome Glisse 		return r;
37643ce0a23dSJerome Glisse 	}
37653ce0a23dSJerome Glisse 	ib->ptr[0] = PACKET0(scratch, 0);
37663ce0a23dSJerome Glisse 	ib->ptr[1] = 0xDEADBEEF;
37673ce0a23dSJerome Glisse 	ib->ptr[2] = PACKET2(0);
37683ce0a23dSJerome Glisse 	ib->ptr[3] = PACKET2(0);
37693ce0a23dSJerome Glisse 	ib->ptr[4] = PACKET2(0);
37703ce0a23dSJerome Glisse 	ib->ptr[5] = PACKET2(0);
37713ce0a23dSJerome Glisse 	ib->ptr[6] = PACKET2(0);
37723ce0a23dSJerome Glisse 	ib->ptr[7] = PACKET2(0);
37733ce0a23dSJerome Glisse 	ib->length_dw = 8;
37743ce0a23dSJerome Glisse 	r = radeon_ib_schedule(rdev, ib);
37753ce0a23dSJerome Glisse 	if (r) {
37763ce0a23dSJerome Glisse 		radeon_scratch_free(rdev, scratch);
37773ce0a23dSJerome Glisse 		radeon_ib_free(rdev, &ib);
37783ce0a23dSJerome Glisse 		return r;
37793ce0a23dSJerome Glisse 	}
37803ce0a23dSJerome Glisse 	r = radeon_fence_wait(ib->fence, false);
37813ce0a23dSJerome Glisse 	if (r) {
37823ce0a23dSJerome Glisse 		return r;
37833ce0a23dSJerome Glisse 	}
37843ce0a23dSJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
37853ce0a23dSJerome Glisse 		tmp = RREG32(scratch);
37863ce0a23dSJerome Glisse 		if (tmp == 0xDEADBEEF) {
37873ce0a23dSJerome Glisse 			break;
37883ce0a23dSJerome Glisse 		}
37893ce0a23dSJerome Glisse 		DRM_UDELAY(1);
37903ce0a23dSJerome Glisse 	}
37913ce0a23dSJerome Glisse 	if (i < rdev->usec_timeout) {
37923ce0a23dSJerome Glisse 		DRM_INFO("ib test succeeded in %u usecs\n", i);
37933ce0a23dSJerome Glisse 	} else {
379462f288cfSPaul Bolle 		DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
37953ce0a23dSJerome Glisse 			  scratch, tmp);
37963ce0a23dSJerome Glisse 		r = -EINVAL;
37973ce0a23dSJerome Glisse 	}
37983ce0a23dSJerome Glisse 	radeon_scratch_free(rdev, scratch);
37993ce0a23dSJerome Glisse 	radeon_ib_free(rdev, &ib);
38003ce0a23dSJerome Glisse 	return r;
38013ce0a23dSJerome Glisse }
38029f022ddfSJerome Glisse 
38039f022ddfSJerome Glisse void r100_ib_fini(struct radeon_device *rdev)
38049f022ddfSJerome Glisse {
3805b15ba512SJerome Glisse 	radeon_ib_pool_suspend(rdev);
38069f022ddfSJerome Glisse 	radeon_ib_pool_fini(rdev);
38079f022ddfSJerome Glisse }
38089f022ddfSJerome Glisse 
38099f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
38109f022ddfSJerome Glisse {
38119f022ddfSJerome Glisse 	/* Shutdown CP we shouldn't need to do that but better be safe than
38129f022ddfSJerome Glisse 	 * sorry
38139f022ddfSJerome Glisse 	 */
3814e32eb50dSChristian König 	rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
38159f022ddfSJerome Glisse 	WREG32(R_000740_CP_CSQ_CNTL, 0);
38169f022ddfSJerome Glisse 
38179f022ddfSJerome Glisse 	/* Save few CRTC registers */
3818ca6ffc64SJerome Glisse 	save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
38199f022ddfSJerome Glisse 	save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
38209f022ddfSJerome Glisse 	save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
38219f022ddfSJerome Glisse 	save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
38229f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
38239f022ddfSJerome Glisse 		save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
38249f022ddfSJerome Glisse 		save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
38259f022ddfSJerome Glisse 	}
38269f022ddfSJerome Glisse 
38279f022ddfSJerome Glisse 	/* Disable VGA aperture access */
3828ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
38299f022ddfSJerome Glisse 	/* Disable cursor, overlay, crtc */
38309f022ddfSJerome Glisse 	WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
38319f022ddfSJerome Glisse 	WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
38329f022ddfSJerome Glisse 					S_000054_CRTC_DISPLAY_DIS(1));
38339f022ddfSJerome Glisse 	WREG32(R_000050_CRTC_GEN_CNTL,
38349f022ddfSJerome Glisse 			(C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
38359f022ddfSJerome Glisse 			S_000050_CRTC_DISP_REQ_EN_B(1));
38369f022ddfSJerome Glisse 	WREG32(R_000420_OV0_SCALE_CNTL,
38379f022ddfSJerome Glisse 		C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
38389f022ddfSJerome Glisse 	WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
38399f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
38409f022ddfSJerome Glisse 		WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
38419f022ddfSJerome Glisse 						S_000360_CUR2_LOCK(1));
38429f022ddfSJerome Glisse 		WREG32(R_0003F8_CRTC2_GEN_CNTL,
38439f022ddfSJerome Glisse 			(C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
38449f022ddfSJerome Glisse 			S_0003F8_CRTC2_DISPLAY_DIS(1) |
38459f022ddfSJerome Glisse 			S_0003F8_CRTC2_DISP_REQ_EN_B(1));
38469f022ddfSJerome Glisse 		WREG32(R_000360_CUR2_OFFSET,
38479f022ddfSJerome Glisse 			C_000360_CUR2_LOCK & save->CUR2_OFFSET);
38489f022ddfSJerome Glisse 	}
38499f022ddfSJerome Glisse }
38509f022ddfSJerome Glisse 
38519f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
38529f022ddfSJerome Glisse {
38539f022ddfSJerome Glisse 	/* Update base address for crtc */
3854d594e46aSJerome Glisse 	WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
38559f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3856d594e46aSJerome Glisse 		WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
38579f022ddfSJerome Glisse 	}
38589f022ddfSJerome Glisse 	/* Restore CRTC registers */
3859ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
38609f022ddfSJerome Glisse 	WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
38619f022ddfSJerome Glisse 	WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
38629f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
38639f022ddfSJerome Glisse 		WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
38649f022ddfSJerome Glisse 	}
38659f022ddfSJerome Glisse }
3866ca6ffc64SJerome Glisse 
3867ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev)
3868ca6ffc64SJerome Glisse {
3869ca6ffc64SJerome Glisse 	u32 tmp;
3870ca6ffc64SJerome Glisse 
3871ca6ffc64SJerome Glisse 	tmp = RREG8(R_0003C2_GENMO_WT);
3872ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
3873ca6ffc64SJerome Glisse }
3874d4550907SJerome Glisse 
3875d4550907SJerome Glisse static void r100_debugfs(struct radeon_device *rdev)
3876d4550907SJerome Glisse {
3877d4550907SJerome Glisse 	int r;
3878d4550907SJerome Glisse 
3879d4550907SJerome Glisse 	r = r100_debugfs_mc_info_init(rdev);
3880d4550907SJerome Glisse 	if (r)
3881d4550907SJerome Glisse 		dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
3882d4550907SJerome Glisse }
3883d4550907SJerome Glisse 
3884d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev)
3885d4550907SJerome Glisse {
3886d4550907SJerome Glisse 	struct r100_mc_save save;
3887d4550907SJerome Glisse 
3888d4550907SJerome Glisse 	/* Stops all mc clients */
3889d4550907SJerome Glisse 	r100_mc_stop(rdev, &save);
3890d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
3891d4550907SJerome Glisse 		WREG32(R_00014C_MC_AGP_LOCATION,
3892d4550907SJerome Glisse 			S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
3893d4550907SJerome Glisse 			S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
3894d4550907SJerome Glisse 		WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
3895d4550907SJerome Glisse 		if (rdev->family > CHIP_RV200)
3896d4550907SJerome Glisse 			WREG32(R_00015C_AGP_BASE_2,
3897d4550907SJerome Glisse 				upper_32_bits(rdev->mc.agp_base) & 0xff);
3898d4550907SJerome Glisse 	} else {
3899d4550907SJerome Glisse 		WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
3900d4550907SJerome Glisse 		WREG32(R_000170_AGP_BASE, 0);
3901d4550907SJerome Glisse 		if (rdev->family > CHIP_RV200)
3902d4550907SJerome Glisse 			WREG32(R_00015C_AGP_BASE_2, 0);
3903d4550907SJerome Glisse 	}
3904d4550907SJerome Glisse 	/* Wait for mc idle */
3905d4550907SJerome Glisse 	if (r100_mc_wait_for_idle(rdev))
3906d4550907SJerome Glisse 		dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
3907d4550907SJerome Glisse 	/* Program MC, should be a 32bits limited address space */
3908d4550907SJerome Glisse 	WREG32(R_000148_MC_FB_LOCATION,
3909d4550907SJerome Glisse 		S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
3910d4550907SJerome Glisse 		S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
3911d4550907SJerome Glisse 	r100_mc_resume(rdev, &save);
3912d4550907SJerome Glisse }
3913d4550907SJerome Glisse 
3914d4550907SJerome Glisse void r100_clock_startup(struct radeon_device *rdev)
3915d4550907SJerome Glisse {
3916d4550907SJerome Glisse 	u32 tmp;
3917d4550907SJerome Glisse 
3918d4550907SJerome Glisse 	if (radeon_dynclks != -1 && radeon_dynclks)
3919d4550907SJerome Glisse 		radeon_legacy_set_clock_gating(rdev, 1);
3920d4550907SJerome Glisse 	/* We need to force on some of the block */
3921d4550907SJerome Glisse 	tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
3922d4550907SJerome Glisse 	tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
3923d4550907SJerome Glisse 	if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
3924d4550907SJerome Glisse 		tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
3925d4550907SJerome Glisse 	WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
3926d4550907SJerome Glisse }
3927d4550907SJerome Glisse 
3928d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev)
3929d4550907SJerome Glisse {
3930d4550907SJerome Glisse 	int r;
3931d4550907SJerome Glisse 
393292cde00cSAlex Deucher 	/* set common regs */
393392cde00cSAlex Deucher 	r100_set_common_regs(rdev);
393492cde00cSAlex Deucher 	/* program mc */
3935d4550907SJerome Glisse 	r100_mc_program(rdev);
3936d4550907SJerome Glisse 	/* Resume clock */
3937d4550907SJerome Glisse 	r100_clock_startup(rdev);
3938d4550907SJerome Glisse 	/* Initialize GART (initialize after TTM so we can allocate
3939d4550907SJerome Glisse 	 * memory through TTM but finalize after TTM) */
394017e15b0cSDave Airlie 	r100_enable_bm(rdev);
3941d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
3942d4550907SJerome Glisse 		r = r100_pci_gart_enable(rdev);
3943d4550907SJerome Glisse 		if (r)
3944d4550907SJerome Glisse 			return r;
3945d4550907SJerome Glisse 	}
3946724c80e1SAlex Deucher 
3947724c80e1SAlex Deucher 	/* allocate wb buffer */
3948724c80e1SAlex Deucher 	r = radeon_wb_init(rdev);
3949724c80e1SAlex Deucher 	if (r)
3950724c80e1SAlex Deucher 		return r;
3951724c80e1SAlex Deucher 
395230eb77f4SJerome Glisse 	r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
395330eb77f4SJerome Glisse 	if (r) {
395430eb77f4SJerome Glisse 		dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
395530eb77f4SJerome Glisse 		return r;
395630eb77f4SJerome Glisse 	}
395730eb77f4SJerome Glisse 
3958d4550907SJerome Glisse 	/* Enable IRQ */
3959d4550907SJerome Glisse 	r100_irq_set(rdev);
3960cafe6609SJerome Glisse 	rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
3961d4550907SJerome Glisse 	/* 1M ring buffer */
3962d4550907SJerome Glisse 	r = r100_cp_init(rdev, 1024 * 1024);
3963d4550907SJerome Glisse 	if (r) {
3964ec4f2ac4SPaul Bolle 		dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
3965d4550907SJerome Glisse 		return r;
3966d4550907SJerome Glisse 	}
3967b15ba512SJerome Glisse 
3968b15ba512SJerome Glisse 	r = radeon_ib_pool_start(rdev);
3969b15ba512SJerome Glisse 	if (r)
3970b15ba512SJerome Glisse 		return r;
3971b15ba512SJerome Glisse 
3972f712812eSAlex Deucher 	r = radeon_ib_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
3973d4550907SJerome Glisse 	if (r) {
3974b15ba512SJerome Glisse 		dev_err(rdev->dev, "failed testing IB (%d).\n", r);
3975b15ba512SJerome Glisse 		rdev->accel_working = false;
3976d4550907SJerome Glisse 		return r;
3977d4550907SJerome Glisse 	}
3978b15ba512SJerome Glisse 
3979d4550907SJerome Glisse 	return 0;
3980d4550907SJerome Glisse }
3981d4550907SJerome Glisse 
3982d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev)
3983d4550907SJerome Glisse {
39846b7746e8SJerome Glisse 	int r;
39856b7746e8SJerome Glisse 
3986d4550907SJerome Glisse 	/* Make sur GART are not working */
3987d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3988d4550907SJerome Glisse 		r100_pci_gart_disable(rdev);
3989d4550907SJerome Glisse 	/* Resume clock before doing reset */
3990d4550907SJerome Glisse 	r100_clock_startup(rdev);
3991d4550907SJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
3992a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
3993d4550907SJerome Glisse 		dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3994d4550907SJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
3995d4550907SJerome Glisse 			RREG32(R_0007C0_CP_STAT));
3996d4550907SJerome Glisse 	}
3997d4550907SJerome Glisse 	/* post */
3998d4550907SJerome Glisse 	radeon_combios_asic_init(rdev->ddev);
3999d4550907SJerome Glisse 	/* Resume clock after posting */
4000d4550907SJerome Glisse 	r100_clock_startup(rdev);
4001550e2d92SDave Airlie 	/* Initialize surface registers */
4002550e2d92SDave Airlie 	radeon_surface_init(rdev);
4003b15ba512SJerome Glisse 
4004b15ba512SJerome Glisse 	rdev->accel_working = true;
40056b7746e8SJerome Glisse 	r = r100_startup(rdev);
40066b7746e8SJerome Glisse 	if (r) {
40076b7746e8SJerome Glisse 		rdev->accel_working = false;
40086b7746e8SJerome Glisse 	}
40096b7746e8SJerome Glisse 	return r;
4010d4550907SJerome Glisse }
4011d4550907SJerome Glisse 
4012d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev)
4013d4550907SJerome Glisse {
4014b15ba512SJerome Glisse 	radeon_ib_pool_suspend(rdev);
4015d4550907SJerome Glisse 	r100_cp_disable(rdev);
4016724c80e1SAlex Deucher 	radeon_wb_disable(rdev);
4017d4550907SJerome Glisse 	r100_irq_disable(rdev);
4018d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
4019d4550907SJerome Glisse 		r100_pci_gart_disable(rdev);
4020d4550907SJerome Glisse 	return 0;
4021d4550907SJerome Glisse }
4022d4550907SJerome Glisse 
4023d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev)
4024d4550907SJerome Glisse {
4025d4550907SJerome Glisse 	r100_cp_fini(rdev);
4026724c80e1SAlex Deucher 	radeon_wb_fini(rdev);
4027d4550907SJerome Glisse 	r100_ib_fini(rdev);
4028d4550907SJerome Glisse 	radeon_gem_fini(rdev);
4029d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
4030d4550907SJerome Glisse 		r100_pci_gart_fini(rdev);
4031d0269ed8SJerome Glisse 	radeon_agp_fini(rdev);
4032d4550907SJerome Glisse 	radeon_irq_kms_fini(rdev);
4033d4550907SJerome Glisse 	radeon_fence_driver_fini(rdev);
40344c788679SJerome Glisse 	radeon_bo_fini(rdev);
4035d4550907SJerome Glisse 	radeon_atombios_fini(rdev);
4036d4550907SJerome Glisse 	kfree(rdev->bios);
4037d4550907SJerome Glisse 	rdev->bios = NULL;
4038d4550907SJerome Glisse }
4039d4550907SJerome Glisse 
40404c712e6cSDave Airlie /*
40414c712e6cSDave Airlie  * Due to how kexec works, it can leave the hw fully initialised when it
40424c712e6cSDave Airlie  * boots the new kernel. However doing our init sequence with the CP and
40434c712e6cSDave Airlie  * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
40444c712e6cSDave Airlie  * do some quick sanity checks and restore sane values to avoid this
40454c712e6cSDave Airlie  * problem.
40464c712e6cSDave Airlie  */
40474c712e6cSDave Airlie void r100_restore_sanity(struct radeon_device *rdev)
40484c712e6cSDave Airlie {
40494c712e6cSDave Airlie 	u32 tmp;
40504c712e6cSDave Airlie 
40514c712e6cSDave Airlie 	tmp = RREG32(RADEON_CP_CSQ_CNTL);
40524c712e6cSDave Airlie 	if (tmp) {
40534c712e6cSDave Airlie 		WREG32(RADEON_CP_CSQ_CNTL, 0);
40544c712e6cSDave Airlie 	}
40554c712e6cSDave Airlie 	tmp = RREG32(RADEON_CP_RB_CNTL);
40564c712e6cSDave Airlie 	if (tmp) {
40574c712e6cSDave Airlie 		WREG32(RADEON_CP_RB_CNTL, 0);
40584c712e6cSDave Airlie 	}
40594c712e6cSDave Airlie 	tmp = RREG32(RADEON_SCRATCH_UMSK);
40604c712e6cSDave Airlie 	if (tmp) {
40614c712e6cSDave Airlie 		WREG32(RADEON_SCRATCH_UMSK, 0);
40624c712e6cSDave Airlie 	}
40634c712e6cSDave Airlie }
40644c712e6cSDave Airlie 
4065d4550907SJerome Glisse int r100_init(struct radeon_device *rdev)
4066d4550907SJerome Glisse {
4067d4550907SJerome Glisse 	int r;
4068d4550907SJerome Glisse 
4069d4550907SJerome Glisse 	/* Register debugfs file specific to this group of asics */
4070d4550907SJerome Glisse 	r100_debugfs(rdev);
4071d4550907SJerome Glisse 	/* Disable VGA */
4072d4550907SJerome Glisse 	r100_vga_render_disable(rdev);
4073d4550907SJerome Glisse 	/* Initialize scratch registers */
4074d4550907SJerome Glisse 	radeon_scratch_init(rdev);
4075d4550907SJerome Glisse 	/* Initialize surface registers */
4076d4550907SJerome Glisse 	radeon_surface_init(rdev);
40774c712e6cSDave Airlie 	/* sanity check some register to avoid hangs like after kexec */
40784c712e6cSDave Airlie 	r100_restore_sanity(rdev);
4079d4550907SJerome Glisse 	/* TODO: disable VGA need to use VGA request */
4080d4550907SJerome Glisse 	/* BIOS*/
4081d4550907SJerome Glisse 	if (!radeon_get_bios(rdev)) {
4082d4550907SJerome Glisse 		if (ASIC_IS_AVIVO(rdev))
4083d4550907SJerome Glisse 			return -EINVAL;
4084d4550907SJerome Glisse 	}
4085d4550907SJerome Glisse 	if (rdev->is_atom_bios) {
4086d4550907SJerome Glisse 		dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
4087d4550907SJerome Glisse 		return -EINVAL;
4088d4550907SJerome Glisse 	} else {
4089d4550907SJerome Glisse 		r = radeon_combios_init(rdev);
4090d4550907SJerome Glisse 		if (r)
4091d4550907SJerome Glisse 			return r;
4092d4550907SJerome Glisse 	}
4093d4550907SJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
4094a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
4095d4550907SJerome Glisse 		dev_warn(rdev->dev,
4096d4550907SJerome Glisse 			"GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
4097d4550907SJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
4098d4550907SJerome Glisse 			RREG32(R_0007C0_CP_STAT));
4099d4550907SJerome Glisse 	}
4100d4550907SJerome Glisse 	/* check if cards are posted or not */
410172542d77SDave Airlie 	if (radeon_boot_test_post_card(rdev) == false)
410272542d77SDave Airlie 		return -EINVAL;
4103d4550907SJerome Glisse 	/* Set asic errata */
4104d4550907SJerome Glisse 	r100_errata(rdev);
4105d4550907SJerome Glisse 	/* Initialize clocks */
4106d4550907SJerome Glisse 	radeon_get_clock_info(rdev->ddev);
4107d594e46aSJerome Glisse 	/* initialize AGP */
4108d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
4109d594e46aSJerome Glisse 		r = radeon_agp_init(rdev);
4110d594e46aSJerome Glisse 		if (r) {
4111d594e46aSJerome Glisse 			radeon_agp_disable(rdev);
4112d594e46aSJerome Glisse 		}
4113d594e46aSJerome Glisse 	}
4114d594e46aSJerome Glisse 	/* initialize VRAM */
4115d594e46aSJerome Glisse 	r100_mc_init(rdev);
4116d4550907SJerome Glisse 	/* Fence driver */
411730eb77f4SJerome Glisse 	r = radeon_fence_driver_init(rdev);
4118d4550907SJerome Glisse 	if (r)
4119d4550907SJerome Glisse 		return r;
4120d4550907SJerome Glisse 	r = radeon_irq_kms_init(rdev);
4121d4550907SJerome Glisse 	if (r)
4122d4550907SJerome Glisse 		return r;
4123d4550907SJerome Glisse 	/* Memory manager */
41244c788679SJerome Glisse 	r = radeon_bo_init(rdev);
4125d4550907SJerome Glisse 	if (r)
4126d4550907SJerome Glisse 		return r;
4127d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
4128d4550907SJerome Glisse 		r = r100_pci_gart_init(rdev);
4129d4550907SJerome Glisse 		if (r)
4130d4550907SJerome Glisse 			return r;
4131d4550907SJerome Glisse 	}
4132d4550907SJerome Glisse 	r100_set_safe_registers(rdev);
4133b15ba512SJerome Glisse 
4134b15ba512SJerome Glisse 	r = radeon_ib_pool_init(rdev);
4135d4550907SJerome Glisse 	rdev->accel_working = true;
4136b15ba512SJerome Glisse 	if (r) {
4137b15ba512SJerome Glisse 		dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
4138b15ba512SJerome Glisse 		rdev->accel_working = false;
4139b15ba512SJerome Glisse 	}
4140b15ba512SJerome Glisse 
4141d4550907SJerome Glisse 	r = r100_startup(rdev);
4142d4550907SJerome Glisse 	if (r) {
4143d4550907SJerome Glisse 		/* Somethings want wront with the accel init stop accel */
4144d4550907SJerome Glisse 		dev_err(rdev->dev, "Disabling GPU acceleration\n");
4145d4550907SJerome Glisse 		r100_cp_fini(rdev);
4146724c80e1SAlex Deucher 		radeon_wb_fini(rdev);
4147d4550907SJerome Glisse 		r100_ib_fini(rdev);
4148655efd3dSJerome Glisse 		radeon_irq_kms_fini(rdev);
4149d4550907SJerome Glisse 		if (rdev->flags & RADEON_IS_PCI)
4150d4550907SJerome Glisse 			r100_pci_gart_fini(rdev);
4151d4550907SJerome Glisse 		rdev->accel_working = false;
4152d4550907SJerome Glisse 	}
4153d4550907SJerome Glisse 	return 0;
4154d4550907SJerome Glisse }
41556fcbef7aSAndi Kleen 
41566fcbef7aSAndi Kleen uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
41576fcbef7aSAndi Kleen {
41586fcbef7aSAndi Kleen 	if (reg < rdev->rmmio_size)
41596fcbef7aSAndi Kleen 		return readl(((void __iomem *)rdev->rmmio) + reg);
41606fcbef7aSAndi Kleen 	else {
41616fcbef7aSAndi Kleen 		writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
41626fcbef7aSAndi Kleen 		return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
41636fcbef7aSAndi Kleen 	}
41646fcbef7aSAndi Kleen }
41656fcbef7aSAndi Kleen 
41666fcbef7aSAndi Kleen void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
41676fcbef7aSAndi Kleen {
41686fcbef7aSAndi Kleen 	if (reg < rdev->rmmio_size)
41696fcbef7aSAndi Kleen 		writel(v, ((void __iomem *)rdev->rmmio) + reg);
41706fcbef7aSAndi Kleen 	else {
41716fcbef7aSAndi Kleen 		writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
41726fcbef7aSAndi Kleen 		writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
41736fcbef7aSAndi Kleen 	}
41746fcbef7aSAndi Kleen }
41756fcbef7aSAndi Kleen 
41766fcbef7aSAndi Kleen u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
41776fcbef7aSAndi Kleen {
41786fcbef7aSAndi Kleen 	if (reg < rdev->rio_mem_size)
41796fcbef7aSAndi Kleen 		return ioread32(rdev->rio_mem + reg);
41806fcbef7aSAndi Kleen 	else {
41816fcbef7aSAndi Kleen 		iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
41826fcbef7aSAndi Kleen 		return ioread32(rdev->rio_mem + RADEON_MM_DATA);
41836fcbef7aSAndi Kleen 	}
41846fcbef7aSAndi Kleen }
41856fcbef7aSAndi Kleen 
41866fcbef7aSAndi Kleen void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
41876fcbef7aSAndi Kleen {
41886fcbef7aSAndi Kleen 	if (reg < rdev->rio_mem_size)
41896fcbef7aSAndi Kleen 		iowrite32(v, rdev->rio_mem + reg);
41906fcbef7aSAndi Kleen 	else {
41916fcbef7aSAndi Kleen 		iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
41926fcbef7aSAndi Kleen 		iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
41936fcbef7aSAndi Kleen 	}
41946fcbef7aSAndi Kleen }
4195