1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/seq_file.h> 29771fe6b9SJerome Glisse #include "drmP.h" 30771fe6b9SJerome Glisse #include "drm.h" 31771fe6b9SJerome Glisse #include "radeon_drm.h" 32771fe6b9SJerome Glisse #include "radeon_reg.h" 33771fe6b9SJerome Glisse #include "radeon.h" 343ce0a23dSJerome Glisse #include "r100d.h" 35d4550907SJerome Glisse #include "rs100d.h" 36d4550907SJerome Glisse #include "rv200d.h" 37d4550907SJerome Glisse #include "rv250d.h" 383ce0a23dSJerome Glisse 3970967ab9SBen Hutchings #include <linux/firmware.h> 4070967ab9SBen Hutchings #include <linux/platform_device.h> 4170967ab9SBen Hutchings 42551ebd83SDave Airlie #include "r100_reg_safe.h" 43551ebd83SDave Airlie #include "rn50_reg_safe.h" 44551ebd83SDave Airlie 4570967ab9SBen Hutchings /* Firmware Names */ 4670967ab9SBen Hutchings #define FIRMWARE_R100 "radeon/R100_cp.bin" 4770967ab9SBen Hutchings #define FIRMWARE_R200 "radeon/R200_cp.bin" 4870967ab9SBen Hutchings #define FIRMWARE_R300 "radeon/R300_cp.bin" 4970967ab9SBen Hutchings #define FIRMWARE_R420 "radeon/R420_cp.bin" 5070967ab9SBen Hutchings #define FIRMWARE_RS690 "radeon/RS690_cp.bin" 5170967ab9SBen Hutchings #define FIRMWARE_RS600 "radeon/RS600_cp.bin" 5270967ab9SBen Hutchings #define FIRMWARE_R520 "radeon/R520_cp.bin" 5370967ab9SBen Hutchings 5470967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100); 5570967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200); 5670967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300); 5770967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420); 5870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690); 5970967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600); 6070967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520); 61771fe6b9SJerome Glisse 62551ebd83SDave Airlie #include "r100_track.h" 63551ebd83SDave Airlie 64771fe6b9SJerome Glisse /* This files gather functions specifics to: 65771fe6b9SJerome Glisse * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 66771fe6b9SJerome Glisse */ 67771fe6b9SJerome Glisse 68771fe6b9SJerome Glisse /* 69771fe6b9SJerome Glisse * PCI GART 70771fe6b9SJerome Glisse */ 71771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev) 72771fe6b9SJerome Glisse { 73771fe6b9SJerome Glisse /* TODO: can we do somethings here ? */ 74771fe6b9SJerome Glisse /* It seems hw only cache one entry so we should discard this 75771fe6b9SJerome Glisse * entry otherwise if first GPU GART read hit this entry it 76771fe6b9SJerome Glisse * could end up in wrong address. */ 77771fe6b9SJerome Glisse } 78771fe6b9SJerome Glisse 794aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev) 804aac0473SJerome Glisse { 814aac0473SJerome Glisse int r; 824aac0473SJerome Glisse 834aac0473SJerome Glisse if (rdev->gart.table.ram.ptr) { 844aac0473SJerome Glisse WARN(1, "R100 PCI GART already initialized.\n"); 854aac0473SJerome Glisse return 0; 864aac0473SJerome Glisse } 874aac0473SJerome Glisse /* Initialize common gart structure */ 884aac0473SJerome Glisse r = radeon_gart_init(rdev); 894aac0473SJerome Glisse if (r) 904aac0473SJerome Glisse return r; 914aac0473SJerome Glisse rdev->gart.table_size = rdev->gart.num_gpu_pages * 4; 924aac0473SJerome Glisse rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush; 934aac0473SJerome Glisse rdev->asic->gart_set_page = &r100_pci_gart_set_page; 944aac0473SJerome Glisse return radeon_gart_table_ram_alloc(rdev); 954aac0473SJerome Glisse } 964aac0473SJerome Glisse 97*17e15b0cSDave Airlie /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */ 98*17e15b0cSDave Airlie void r100_enable_bm(struct radeon_device *rdev) 99*17e15b0cSDave Airlie { 100*17e15b0cSDave Airlie uint32_t tmp; 101*17e15b0cSDave Airlie /* Enable bus mastering */ 102*17e15b0cSDave Airlie tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS; 103*17e15b0cSDave Airlie WREG32(RADEON_BUS_CNTL, tmp); 104*17e15b0cSDave Airlie } 105*17e15b0cSDave Airlie 106771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev) 107771fe6b9SJerome Glisse { 108771fe6b9SJerome Glisse uint32_t tmp; 109771fe6b9SJerome Glisse 110771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 111771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 112771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 113771fe6b9SJerome Glisse /* set address range for PCI address translate */ 114771fe6b9SJerome Glisse WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_location); 115771fe6b9SJerome Glisse tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1; 116771fe6b9SJerome Glisse WREG32(RADEON_AIC_HI_ADDR, tmp); 117771fe6b9SJerome Glisse /* set PCI GART page-table base address */ 118771fe6b9SJerome Glisse WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr); 119771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN; 120771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 121771fe6b9SJerome Glisse r100_pci_gart_tlb_flush(rdev); 122771fe6b9SJerome Glisse rdev->gart.ready = true; 123771fe6b9SJerome Glisse return 0; 124771fe6b9SJerome Glisse } 125771fe6b9SJerome Glisse 126771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev) 127771fe6b9SJerome Glisse { 128771fe6b9SJerome Glisse uint32_t tmp; 129771fe6b9SJerome Glisse 130771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 131771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 132771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN); 133771fe6b9SJerome Glisse WREG32(RADEON_AIC_LO_ADDR, 0); 134771fe6b9SJerome Glisse WREG32(RADEON_AIC_HI_ADDR, 0); 135771fe6b9SJerome Glisse } 136771fe6b9SJerome Glisse 137771fe6b9SJerome Glisse int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr) 138771fe6b9SJerome Glisse { 139771fe6b9SJerome Glisse if (i < 0 || i > rdev->gart.num_gpu_pages) { 140771fe6b9SJerome Glisse return -EINVAL; 141771fe6b9SJerome Glisse } 142ed10f95dSDave Airlie rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr)); 143771fe6b9SJerome Glisse return 0; 144771fe6b9SJerome Glisse } 145771fe6b9SJerome Glisse 1464aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev) 147771fe6b9SJerome Glisse { 148771fe6b9SJerome Glisse r100_pci_gart_disable(rdev); 1494aac0473SJerome Glisse radeon_gart_table_ram_free(rdev); 1504aac0473SJerome Glisse radeon_gart_fini(rdev); 151771fe6b9SJerome Glisse } 152771fe6b9SJerome Glisse 1537ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev) 1547ed220d7SMichel Dänzer { 1557ed220d7SMichel Dänzer uint32_t tmp = 0; 1567ed220d7SMichel Dänzer 1577ed220d7SMichel Dänzer if (rdev->irq.sw_int) { 1587ed220d7SMichel Dänzer tmp |= RADEON_SW_INT_ENABLE; 1597ed220d7SMichel Dänzer } 1607ed220d7SMichel Dänzer if (rdev->irq.crtc_vblank_int[0]) { 1617ed220d7SMichel Dänzer tmp |= RADEON_CRTC_VBLANK_MASK; 1627ed220d7SMichel Dänzer } 1637ed220d7SMichel Dänzer if (rdev->irq.crtc_vblank_int[1]) { 1647ed220d7SMichel Dänzer tmp |= RADEON_CRTC2_VBLANK_MASK; 1657ed220d7SMichel Dänzer } 1667ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_CNTL, tmp); 1677ed220d7SMichel Dänzer return 0; 1687ed220d7SMichel Dänzer } 1697ed220d7SMichel Dänzer 1709f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev) 1719f022ddfSJerome Glisse { 1729f022ddfSJerome Glisse u32 tmp; 1739f022ddfSJerome Glisse 1749f022ddfSJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 1759f022ddfSJerome Glisse /* Wait and acknowledge irq */ 1769f022ddfSJerome Glisse mdelay(1); 1779f022ddfSJerome Glisse tmp = RREG32(R_000044_GEN_INT_STATUS); 1789f022ddfSJerome Glisse WREG32(R_000044_GEN_INT_STATUS, tmp); 1799f022ddfSJerome Glisse } 1809f022ddfSJerome Glisse 1817ed220d7SMichel Dänzer static inline uint32_t r100_irq_ack(struct radeon_device *rdev) 1827ed220d7SMichel Dänzer { 1837ed220d7SMichel Dänzer uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS); 1847ed220d7SMichel Dänzer uint32_t irq_mask = RADEON_SW_INT_TEST | RADEON_CRTC_VBLANK_STAT | 1857ed220d7SMichel Dänzer RADEON_CRTC2_VBLANK_STAT; 1867ed220d7SMichel Dänzer 1877ed220d7SMichel Dänzer if (irqs) { 1887ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_STATUS, irqs); 1897ed220d7SMichel Dänzer } 1907ed220d7SMichel Dänzer return irqs & irq_mask; 1917ed220d7SMichel Dänzer } 1927ed220d7SMichel Dänzer 1937ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev) 1947ed220d7SMichel Dänzer { 1953e5cb98dSAlex Deucher uint32_t status, msi_rearm; 1967ed220d7SMichel Dänzer 1977ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 1987ed220d7SMichel Dänzer if (!status) { 1997ed220d7SMichel Dänzer return IRQ_NONE; 2007ed220d7SMichel Dänzer } 201a513c184SJerome Glisse if (rdev->shutdown) { 202a513c184SJerome Glisse return IRQ_NONE; 203a513c184SJerome Glisse } 2047ed220d7SMichel Dänzer while (status) { 2057ed220d7SMichel Dänzer /* SW interrupt */ 2067ed220d7SMichel Dänzer if (status & RADEON_SW_INT_TEST) { 2077ed220d7SMichel Dänzer radeon_fence_process(rdev); 2087ed220d7SMichel Dänzer } 2097ed220d7SMichel Dänzer /* Vertical blank interrupts */ 2107ed220d7SMichel Dänzer if (status & RADEON_CRTC_VBLANK_STAT) { 2117ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 0); 2127ed220d7SMichel Dänzer } 2137ed220d7SMichel Dänzer if (status & RADEON_CRTC2_VBLANK_STAT) { 2147ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 1); 2157ed220d7SMichel Dänzer } 2167ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 2177ed220d7SMichel Dänzer } 2183e5cb98dSAlex Deucher if (rdev->msi_enabled) { 2193e5cb98dSAlex Deucher switch (rdev->family) { 2203e5cb98dSAlex Deucher case CHIP_RS400: 2213e5cb98dSAlex Deucher case CHIP_RS480: 2223e5cb98dSAlex Deucher msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM; 2233e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm); 2243e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM); 2253e5cb98dSAlex Deucher break; 2263e5cb98dSAlex Deucher default: 2273e5cb98dSAlex Deucher msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN; 2283e5cb98dSAlex Deucher WREG32(RADEON_MSI_REARM_EN, msi_rearm); 2293e5cb98dSAlex Deucher WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN); 2303e5cb98dSAlex Deucher break; 2313e5cb98dSAlex Deucher } 2323e5cb98dSAlex Deucher } 2337ed220d7SMichel Dänzer return IRQ_HANDLED; 2347ed220d7SMichel Dänzer } 2357ed220d7SMichel Dänzer 2367ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc) 2377ed220d7SMichel Dänzer { 2387ed220d7SMichel Dänzer if (crtc == 0) 2397ed220d7SMichel Dänzer return RREG32(RADEON_CRTC_CRNT_FRAME); 2407ed220d7SMichel Dänzer else 2417ed220d7SMichel Dänzer return RREG32(RADEON_CRTC2_CRNT_FRAME); 2427ed220d7SMichel Dänzer } 2437ed220d7SMichel Dänzer 244771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev, 245771fe6b9SJerome Glisse struct radeon_fence *fence) 246771fe6b9SJerome Glisse { 247771fe6b9SJerome Glisse /* Who ever call radeon_fence_emit should call ring_lock and ask 248771fe6b9SJerome Glisse * for enough space (today caller are ib schedule and buffer move) */ 249771fe6b9SJerome Glisse /* Wait until IDLE & CLEAN */ 250771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(0x1720, 0)); 251771fe6b9SJerome Glisse radeon_ring_write(rdev, (1 << 16) | (1 << 17)); 252771fe6b9SJerome Glisse /* Emit fence sequence & fire IRQ */ 253771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0)); 254771fe6b9SJerome Glisse radeon_ring_write(rdev, fence->seq); 255771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0)); 256771fe6b9SJerome Glisse radeon_ring_write(rdev, RADEON_SW_INT_FIRE); 257771fe6b9SJerome Glisse } 258771fe6b9SJerome Glisse 259771fe6b9SJerome Glisse int r100_wb_init(struct radeon_device *rdev) 260771fe6b9SJerome Glisse { 261771fe6b9SJerome Glisse int r; 262771fe6b9SJerome Glisse 263771fe6b9SJerome Glisse if (rdev->wb.wb_obj == NULL) { 264a77f1718SMatt Turner r = radeon_object_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, 265771fe6b9SJerome Glisse true, 266771fe6b9SJerome Glisse RADEON_GEM_DOMAIN_GTT, 267771fe6b9SJerome Glisse false, &rdev->wb.wb_obj); 268771fe6b9SJerome Glisse if (r) { 269771fe6b9SJerome Glisse DRM_ERROR("radeon: failed to create WB buffer (%d).\n", r); 270771fe6b9SJerome Glisse return r; 271771fe6b9SJerome Glisse } 272771fe6b9SJerome Glisse r = radeon_object_pin(rdev->wb.wb_obj, 273771fe6b9SJerome Glisse RADEON_GEM_DOMAIN_GTT, 274771fe6b9SJerome Glisse &rdev->wb.gpu_addr); 275771fe6b9SJerome Glisse if (r) { 276771fe6b9SJerome Glisse DRM_ERROR("radeon: failed to pin WB buffer (%d).\n", r); 277771fe6b9SJerome Glisse return r; 278771fe6b9SJerome Glisse } 279771fe6b9SJerome Glisse r = radeon_object_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb); 280771fe6b9SJerome Glisse if (r) { 281771fe6b9SJerome Glisse DRM_ERROR("radeon: failed to map WB buffer (%d).\n", r); 282771fe6b9SJerome Glisse return r; 283771fe6b9SJerome Glisse } 284771fe6b9SJerome Glisse } 2859f022ddfSJerome Glisse WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr); 2869f022ddfSJerome Glisse WREG32(R_00070C_CP_RB_RPTR_ADDR, 2879f022ddfSJerome Glisse S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2)); 2889f022ddfSJerome Glisse WREG32(R_000770_SCRATCH_UMSK, 0xff); 289771fe6b9SJerome Glisse return 0; 290771fe6b9SJerome Glisse } 291771fe6b9SJerome Glisse 2929f022ddfSJerome Glisse void r100_wb_disable(struct radeon_device *rdev) 2939f022ddfSJerome Glisse { 2949f022ddfSJerome Glisse WREG32(R_000770_SCRATCH_UMSK, 0); 2959f022ddfSJerome Glisse } 2969f022ddfSJerome Glisse 297771fe6b9SJerome Glisse void r100_wb_fini(struct radeon_device *rdev) 298771fe6b9SJerome Glisse { 2999f022ddfSJerome Glisse r100_wb_disable(rdev); 300771fe6b9SJerome Glisse if (rdev->wb.wb_obj) { 301771fe6b9SJerome Glisse radeon_object_kunmap(rdev->wb.wb_obj); 302771fe6b9SJerome Glisse radeon_object_unpin(rdev->wb.wb_obj); 303771fe6b9SJerome Glisse radeon_object_unref(&rdev->wb.wb_obj); 304771fe6b9SJerome Glisse rdev->wb.wb = NULL; 305771fe6b9SJerome Glisse rdev->wb.wb_obj = NULL; 306771fe6b9SJerome Glisse } 307771fe6b9SJerome Glisse } 308771fe6b9SJerome Glisse 309771fe6b9SJerome Glisse int r100_copy_blit(struct radeon_device *rdev, 310771fe6b9SJerome Glisse uint64_t src_offset, 311771fe6b9SJerome Glisse uint64_t dst_offset, 312771fe6b9SJerome Glisse unsigned num_pages, 313771fe6b9SJerome Glisse struct radeon_fence *fence) 314771fe6b9SJerome Glisse { 315771fe6b9SJerome Glisse uint32_t cur_pages; 316771fe6b9SJerome Glisse uint32_t stride_bytes = PAGE_SIZE; 317771fe6b9SJerome Glisse uint32_t pitch; 318771fe6b9SJerome Glisse uint32_t stride_pixels; 319771fe6b9SJerome Glisse unsigned ndw; 320771fe6b9SJerome Glisse int num_loops; 321771fe6b9SJerome Glisse int r = 0; 322771fe6b9SJerome Glisse 323771fe6b9SJerome Glisse /* radeon limited to 16k stride */ 324771fe6b9SJerome Glisse stride_bytes &= 0x3fff; 325771fe6b9SJerome Glisse /* radeon pitch is /64 */ 326771fe6b9SJerome Glisse pitch = stride_bytes / 64; 327771fe6b9SJerome Glisse stride_pixels = stride_bytes / 4; 328771fe6b9SJerome Glisse num_loops = DIV_ROUND_UP(num_pages, 8191); 329771fe6b9SJerome Glisse 330771fe6b9SJerome Glisse /* Ask for enough room for blit + flush + fence */ 331771fe6b9SJerome Glisse ndw = 64 + (10 * num_loops); 332771fe6b9SJerome Glisse r = radeon_ring_lock(rdev, ndw); 333771fe6b9SJerome Glisse if (r) { 334771fe6b9SJerome Glisse DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw); 335771fe6b9SJerome Glisse return -EINVAL; 336771fe6b9SJerome Glisse } 337771fe6b9SJerome Glisse while (num_pages > 0) { 338771fe6b9SJerome Glisse cur_pages = num_pages; 339771fe6b9SJerome Glisse if (cur_pages > 8191) { 340771fe6b9SJerome Glisse cur_pages = 8191; 341771fe6b9SJerome Glisse } 342771fe6b9SJerome Glisse num_pages -= cur_pages; 343771fe6b9SJerome Glisse 344771fe6b9SJerome Glisse /* pages are in Y direction - height 345771fe6b9SJerome Glisse page width in X direction - width */ 346771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8)); 347771fe6b9SJerome Glisse radeon_ring_write(rdev, 348771fe6b9SJerome Glisse RADEON_GMC_SRC_PITCH_OFFSET_CNTL | 349771fe6b9SJerome Glisse RADEON_GMC_DST_PITCH_OFFSET_CNTL | 350771fe6b9SJerome Glisse RADEON_GMC_SRC_CLIPPING | 351771fe6b9SJerome Glisse RADEON_GMC_DST_CLIPPING | 352771fe6b9SJerome Glisse RADEON_GMC_BRUSH_NONE | 353771fe6b9SJerome Glisse (RADEON_COLOR_FORMAT_ARGB8888 << 8) | 354771fe6b9SJerome Glisse RADEON_GMC_SRC_DATATYPE_COLOR | 355771fe6b9SJerome Glisse RADEON_ROP3_S | 356771fe6b9SJerome Glisse RADEON_DP_SRC_SOURCE_MEMORY | 357771fe6b9SJerome Glisse RADEON_GMC_CLR_CMP_CNTL_DIS | 358771fe6b9SJerome Glisse RADEON_GMC_WR_MSK_DIS); 359771fe6b9SJerome Glisse radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10)); 360771fe6b9SJerome Glisse radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10)); 361771fe6b9SJerome Glisse radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16)); 362771fe6b9SJerome Glisse radeon_ring_write(rdev, 0); 363771fe6b9SJerome Glisse radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16)); 364771fe6b9SJerome Glisse radeon_ring_write(rdev, num_pages); 365771fe6b9SJerome Glisse radeon_ring_write(rdev, num_pages); 366771fe6b9SJerome Glisse radeon_ring_write(rdev, cur_pages | (stride_pixels << 16)); 367771fe6b9SJerome Glisse } 368771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0)); 369771fe6b9SJerome Glisse radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL); 370771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0)); 371771fe6b9SJerome Glisse radeon_ring_write(rdev, 372771fe6b9SJerome Glisse RADEON_WAIT_2D_IDLECLEAN | 373771fe6b9SJerome Glisse RADEON_WAIT_HOST_IDLECLEAN | 374771fe6b9SJerome Glisse RADEON_WAIT_DMA_GUI_IDLE); 375771fe6b9SJerome Glisse if (fence) { 376771fe6b9SJerome Glisse r = radeon_fence_emit(rdev, fence); 377771fe6b9SJerome Glisse } 378771fe6b9SJerome Glisse radeon_ring_unlock_commit(rdev); 379771fe6b9SJerome Glisse return r; 380771fe6b9SJerome Glisse } 381771fe6b9SJerome Glisse 38245600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev) 38345600232SJerome Glisse { 38445600232SJerome Glisse unsigned i; 38545600232SJerome Glisse u32 tmp; 38645600232SJerome Glisse 38745600232SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 38845600232SJerome Glisse tmp = RREG32(R_000E40_RBBM_STATUS); 38945600232SJerome Glisse if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) { 39045600232SJerome Glisse return 0; 39145600232SJerome Glisse } 39245600232SJerome Glisse udelay(1); 39345600232SJerome Glisse } 39445600232SJerome Glisse return -1; 39545600232SJerome Glisse } 39645600232SJerome Glisse 397771fe6b9SJerome Glisse void r100_ring_start(struct radeon_device *rdev) 398771fe6b9SJerome Glisse { 399771fe6b9SJerome Glisse int r; 400771fe6b9SJerome Glisse 401771fe6b9SJerome Glisse r = radeon_ring_lock(rdev, 2); 402771fe6b9SJerome Glisse if (r) { 403771fe6b9SJerome Glisse return; 404771fe6b9SJerome Glisse } 405771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0)); 406771fe6b9SJerome Glisse radeon_ring_write(rdev, 407771fe6b9SJerome Glisse RADEON_ISYNC_ANY2D_IDLE3D | 408771fe6b9SJerome Glisse RADEON_ISYNC_ANY3D_IDLE2D | 409771fe6b9SJerome Glisse RADEON_ISYNC_WAIT_IDLEGUI | 410771fe6b9SJerome Glisse RADEON_ISYNC_CPSCRATCH_IDLEGUI); 411771fe6b9SJerome Glisse radeon_ring_unlock_commit(rdev); 412771fe6b9SJerome Glisse } 413771fe6b9SJerome Glisse 41470967ab9SBen Hutchings 41570967ab9SBen Hutchings /* Load the microcode for the CP */ 41670967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev) 417771fe6b9SJerome Glisse { 41870967ab9SBen Hutchings struct platform_device *pdev; 41970967ab9SBen Hutchings const char *fw_name = NULL; 42070967ab9SBen Hutchings int err; 421771fe6b9SJerome Glisse 42270967ab9SBen Hutchings DRM_DEBUG("\n"); 42370967ab9SBen Hutchings 42470967ab9SBen Hutchings pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0); 42570967ab9SBen Hutchings err = IS_ERR(pdev); 42670967ab9SBen Hutchings if (err) { 42770967ab9SBen Hutchings printk(KERN_ERR "radeon_cp: Failed to register firmware\n"); 42870967ab9SBen Hutchings return -EINVAL; 429771fe6b9SJerome Glisse } 430771fe6b9SJerome Glisse if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) || 431771fe6b9SJerome Glisse (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) || 432771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 433771fe6b9SJerome Glisse DRM_INFO("Loading R100 Microcode\n"); 43470967ab9SBen Hutchings fw_name = FIRMWARE_R100; 435771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R200) || 436771fe6b9SJerome Glisse (rdev->family == CHIP_RV250) || 437771fe6b9SJerome Glisse (rdev->family == CHIP_RV280) || 438771fe6b9SJerome Glisse (rdev->family == CHIP_RS300)) { 439771fe6b9SJerome Glisse DRM_INFO("Loading R200 Microcode\n"); 44070967ab9SBen Hutchings fw_name = FIRMWARE_R200; 441771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R300) || 442771fe6b9SJerome Glisse (rdev->family == CHIP_R350) || 443771fe6b9SJerome Glisse (rdev->family == CHIP_RV350) || 444771fe6b9SJerome Glisse (rdev->family == CHIP_RV380) || 445771fe6b9SJerome Glisse (rdev->family == CHIP_RS400) || 446771fe6b9SJerome Glisse (rdev->family == CHIP_RS480)) { 447771fe6b9SJerome Glisse DRM_INFO("Loading R300 Microcode\n"); 44870967ab9SBen Hutchings fw_name = FIRMWARE_R300; 449771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R420) || 450771fe6b9SJerome Glisse (rdev->family == CHIP_R423) || 451771fe6b9SJerome Glisse (rdev->family == CHIP_RV410)) { 452771fe6b9SJerome Glisse DRM_INFO("Loading R400 Microcode\n"); 45370967ab9SBen Hutchings fw_name = FIRMWARE_R420; 454771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RS690) || 455771fe6b9SJerome Glisse (rdev->family == CHIP_RS740)) { 456771fe6b9SJerome Glisse DRM_INFO("Loading RS690/RS740 Microcode\n"); 45770967ab9SBen Hutchings fw_name = FIRMWARE_RS690; 458771fe6b9SJerome Glisse } else if (rdev->family == CHIP_RS600) { 459771fe6b9SJerome Glisse DRM_INFO("Loading RS600 Microcode\n"); 46070967ab9SBen Hutchings fw_name = FIRMWARE_RS600; 461771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RV515) || 462771fe6b9SJerome Glisse (rdev->family == CHIP_R520) || 463771fe6b9SJerome Glisse (rdev->family == CHIP_RV530) || 464771fe6b9SJerome Glisse (rdev->family == CHIP_R580) || 465771fe6b9SJerome Glisse (rdev->family == CHIP_RV560) || 466771fe6b9SJerome Glisse (rdev->family == CHIP_RV570)) { 467771fe6b9SJerome Glisse DRM_INFO("Loading R500 Microcode\n"); 46870967ab9SBen Hutchings fw_name = FIRMWARE_R520; 46970967ab9SBen Hutchings } 47070967ab9SBen Hutchings 4713ce0a23dSJerome Glisse err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev); 47270967ab9SBen Hutchings platform_device_unregister(pdev); 47370967ab9SBen Hutchings if (err) { 47470967ab9SBen Hutchings printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n", 47570967ab9SBen Hutchings fw_name); 4763ce0a23dSJerome Glisse } else if (rdev->me_fw->size % 8) { 47770967ab9SBen Hutchings printk(KERN_ERR 47870967ab9SBen Hutchings "radeon_cp: Bogus length %zu in firmware \"%s\"\n", 4793ce0a23dSJerome Glisse rdev->me_fw->size, fw_name); 48070967ab9SBen Hutchings err = -EINVAL; 4813ce0a23dSJerome Glisse release_firmware(rdev->me_fw); 4823ce0a23dSJerome Glisse rdev->me_fw = NULL; 48370967ab9SBen Hutchings } 48470967ab9SBen Hutchings return err; 48570967ab9SBen Hutchings } 486d4550907SJerome Glisse 48770967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev) 48870967ab9SBen Hutchings { 48970967ab9SBen Hutchings const __be32 *fw_data; 49070967ab9SBen Hutchings int i, size; 49170967ab9SBen Hutchings 49270967ab9SBen Hutchings if (r100_gui_wait_for_idle(rdev)) { 49370967ab9SBen Hutchings printk(KERN_WARNING "Failed to wait GUI idle while " 49470967ab9SBen Hutchings "programming pipes. Bad things might happen.\n"); 49570967ab9SBen Hutchings } 49670967ab9SBen Hutchings 4973ce0a23dSJerome Glisse if (rdev->me_fw) { 4983ce0a23dSJerome Glisse size = rdev->me_fw->size / 4; 4993ce0a23dSJerome Glisse fw_data = (const __be32 *)&rdev->me_fw->data[0]; 50070967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_ADDR, 0); 50170967ab9SBen Hutchings for (i = 0; i < size; i += 2) { 50270967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAH, 50370967ab9SBen Hutchings be32_to_cpup(&fw_data[i])); 50470967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAL, 50570967ab9SBen Hutchings be32_to_cpup(&fw_data[i + 1])); 506771fe6b9SJerome Glisse } 507771fe6b9SJerome Glisse } 508771fe6b9SJerome Glisse } 509771fe6b9SJerome Glisse 510771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size) 511771fe6b9SJerome Glisse { 512771fe6b9SJerome Glisse unsigned rb_bufsz; 513771fe6b9SJerome Glisse unsigned rb_blksz; 514771fe6b9SJerome Glisse unsigned max_fetch; 515771fe6b9SJerome Glisse unsigned pre_write_timer; 516771fe6b9SJerome Glisse unsigned pre_write_limit; 517771fe6b9SJerome Glisse unsigned indirect2_start; 518771fe6b9SJerome Glisse unsigned indirect1_start; 519771fe6b9SJerome Glisse uint32_t tmp; 520771fe6b9SJerome Glisse int r; 521771fe6b9SJerome Glisse 522771fe6b9SJerome Glisse if (r100_debugfs_cp_init(rdev)) { 523771fe6b9SJerome Glisse DRM_ERROR("Failed to register debugfs file for CP !\n"); 524771fe6b9SJerome Glisse } 525771fe6b9SJerome Glisse /* Reset CP */ 526771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_STAT); 527771fe6b9SJerome Glisse if ((tmp & (1 << 31))) { 528771fe6b9SJerome Glisse DRM_INFO("radeon: cp busy (0x%08X) resetting\n", tmp); 529771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 0); 530771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 531771fe6b9SJerome Glisse WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP); 532771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_SOFT_RESET); 533771fe6b9SJerome Glisse mdelay(2); 534771fe6b9SJerome Glisse WREG32(RADEON_RBBM_SOFT_RESET, 0); 535771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_SOFT_RESET); 536771fe6b9SJerome Glisse mdelay(2); 537771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_STAT); 538771fe6b9SJerome Glisse if ((tmp & (1 << 31))) { 539771fe6b9SJerome Glisse DRM_INFO("radeon: cp reset failed (0x%08X)\n", tmp); 540771fe6b9SJerome Glisse } 541771fe6b9SJerome Glisse } else { 542771fe6b9SJerome Glisse DRM_INFO("radeon: cp idle (0x%08X)\n", tmp); 543771fe6b9SJerome Glisse } 54470967ab9SBen Hutchings 5453ce0a23dSJerome Glisse if (!rdev->me_fw) { 54670967ab9SBen Hutchings r = r100_cp_init_microcode(rdev); 54770967ab9SBen Hutchings if (r) { 54870967ab9SBen Hutchings DRM_ERROR("Failed to load firmware!\n"); 54970967ab9SBen Hutchings return r; 55070967ab9SBen Hutchings } 55170967ab9SBen Hutchings } 55270967ab9SBen Hutchings 553771fe6b9SJerome Glisse /* Align ring size */ 554771fe6b9SJerome Glisse rb_bufsz = drm_order(ring_size / 8); 555771fe6b9SJerome Glisse ring_size = (1 << (rb_bufsz + 1)) * 4; 556771fe6b9SJerome Glisse r100_cp_load_microcode(rdev); 557771fe6b9SJerome Glisse r = radeon_ring_init(rdev, ring_size); 558771fe6b9SJerome Glisse if (r) { 559771fe6b9SJerome Glisse return r; 560771fe6b9SJerome Glisse } 561771fe6b9SJerome Glisse /* Each time the cp read 1024 bytes (16 dword/quadword) update 562771fe6b9SJerome Glisse * the rptr copy in system ram */ 563771fe6b9SJerome Glisse rb_blksz = 9; 564771fe6b9SJerome Glisse /* cp will read 128bytes at a time (4 dwords) */ 565771fe6b9SJerome Glisse max_fetch = 1; 566771fe6b9SJerome Glisse rdev->cp.align_mask = 16 - 1; 567771fe6b9SJerome Glisse /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */ 568771fe6b9SJerome Glisse pre_write_timer = 64; 569771fe6b9SJerome Glisse /* Force CP_RB_WPTR write if written more than one time before the 570771fe6b9SJerome Glisse * delay expire 571771fe6b9SJerome Glisse */ 572771fe6b9SJerome Glisse pre_write_limit = 0; 573771fe6b9SJerome Glisse /* Setup the cp cache like this (cache size is 96 dwords) : 574771fe6b9SJerome Glisse * RING 0 to 15 575771fe6b9SJerome Glisse * INDIRECT1 16 to 79 576771fe6b9SJerome Glisse * INDIRECT2 80 to 95 577771fe6b9SJerome Glisse * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 578771fe6b9SJerome Glisse * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords)) 579771fe6b9SJerome Glisse * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 580771fe6b9SJerome Glisse * Idea being that most of the gpu cmd will be through indirect1 buffer 581771fe6b9SJerome Glisse * so it gets the bigger cache. 582771fe6b9SJerome Glisse */ 583771fe6b9SJerome Glisse indirect2_start = 80; 584771fe6b9SJerome Glisse indirect1_start = 16; 585771fe6b9SJerome Glisse /* cp setup */ 586771fe6b9SJerome Glisse WREG32(0x718, pre_write_timer | (pre_write_limit << 28)); 587d6f28938SAlex Deucher tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) | 588771fe6b9SJerome Glisse REG_SET(RADEON_RB_BLKSZ, rb_blksz) | 589771fe6b9SJerome Glisse REG_SET(RADEON_MAX_FETCH, max_fetch) | 590771fe6b9SJerome Glisse RADEON_RB_NO_UPDATE); 591d6f28938SAlex Deucher #ifdef __BIG_ENDIAN 592d6f28938SAlex Deucher tmp |= RADEON_BUF_SWAP_32BIT; 593d6f28938SAlex Deucher #endif 594d6f28938SAlex Deucher WREG32(RADEON_CP_RB_CNTL, tmp); 595d6f28938SAlex Deucher 596771fe6b9SJerome Glisse /* Set ring address */ 597771fe6b9SJerome Glisse DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr); 598771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr); 599771fe6b9SJerome Glisse /* Force read & write ptr to 0 */ 600771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA); 601771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 602771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_WPTR, 0); 603771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 604771fe6b9SJerome Glisse udelay(10); 605771fe6b9SJerome Glisse rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR); 606771fe6b9SJerome Glisse rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR); 607771fe6b9SJerome Glisse /* Set cp mode to bus mastering & enable cp*/ 608771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 609771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT2_START, indirect2_start) | 610771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT1_START, indirect1_start)); 611771fe6b9SJerome Glisse WREG32(0x718, 0); 612771fe6b9SJerome Glisse WREG32(0x744, 0x00004D4D); 613771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM); 614771fe6b9SJerome Glisse radeon_ring_start(rdev); 615771fe6b9SJerome Glisse r = radeon_ring_test(rdev); 616771fe6b9SJerome Glisse if (r) { 617771fe6b9SJerome Glisse DRM_ERROR("radeon: cp isn't working (%d).\n", r); 618771fe6b9SJerome Glisse return r; 619771fe6b9SJerome Glisse } 620771fe6b9SJerome Glisse rdev->cp.ready = true; 621771fe6b9SJerome Glisse return 0; 622771fe6b9SJerome Glisse } 623771fe6b9SJerome Glisse 624771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev) 625771fe6b9SJerome Glisse { 62645600232SJerome Glisse if (r100_cp_wait_for_idle(rdev)) { 62745600232SJerome Glisse DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n"); 62845600232SJerome Glisse } 629771fe6b9SJerome Glisse /* Disable ring */ 630a18d7ea1SJerome Glisse r100_cp_disable(rdev); 631771fe6b9SJerome Glisse radeon_ring_fini(rdev); 632771fe6b9SJerome Glisse DRM_INFO("radeon: cp finalized\n"); 633771fe6b9SJerome Glisse } 634771fe6b9SJerome Glisse 635771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev) 636771fe6b9SJerome Glisse { 637771fe6b9SJerome Glisse /* Disable ring */ 638771fe6b9SJerome Glisse rdev->cp.ready = false; 639771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 0); 640771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 641771fe6b9SJerome Glisse if (r100_gui_wait_for_idle(rdev)) { 642771fe6b9SJerome Glisse printk(KERN_WARNING "Failed to wait GUI idle while " 643771fe6b9SJerome Glisse "programming pipes. Bad things might happen.\n"); 644771fe6b9SJerome Glisse } 645771fe6b9SJerome Glisse } 646771fe6b9SJerome Glisse 647771fe6b9SJerome Glisse int r100_cp_reset(struct radeon_device *rdev) 648771fe6b9SJerome Glisse { 649771fe6b9SJerome Glisse uint32_t tmp; 650771fe6b9SJerome Glisse bool reinit_cp; 651771fe6b9SJerome Glisse int i; 652771fe6b9SJerome Glisse 653771fe6b9SJerome Glisse reinit_cp = rdev->cp.ready; 654771fe6b9SJerome Glisse rdev->cp.ready = false; 655771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 0); 656771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 657771fe6b9SJerome Glisse WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP); 658771fe6b9SJerome Glisse (void)RREG32(RADEON_RBBM_SOFT_RESET); 659771fe6b9SJerome Glisse udelay(200); 660771fe6b9SJerome Glisse WREG32(RADEON_RBBM_SOFT_RESET, 0); 661771fe6b9SJerome Glisse /* Wait to prevent race in RBBM_STATUS */ 662771fe6b9SJerome Glisse mdelay(1); 663771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 664771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS); 665771fe6b9SJerome Glisse if (!(tmp & (1 << 16))) { 666771fe6b9SJerome Glisse DRM_INFO("CP reset succeed (RBBM_STATUS=0x%08X)\n", 667771fe6b9SJerome Glisse tmp); 668771fe6b9SJerome Glisse if (reinit_cp) { 669771fe6b9SJerome Glisse return r100_cp_init(rdev, rdev->cp.ring_size); 670771fe6b9SJerome Glisse } 671771fe6b9SJerome Glisse return 0; 672771fe6b9SJerome Glisse } 673771fe6b9SJerome Glisse DRM_UDELAY(1); 674771fe6b9SJerome Glisse } 675771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS); 676771fe6b9SJerome Glisse DRM_ERROR("Failed to reset CP (RBBM_STATUS=0x%08X)!\n", tmp); 677771fe6b9SJerome Glisse return -1; 678771fe6b9SJerome Glisse } 679771fe6b9SJerome Glisse 6803ce0a23dSJerome Glisse void r100_cp_commit(struct radeon_device *rdev) 6813ce0a23dSJerome Glisse { 6823ce0a23dSJerome Glisse WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr); 6833ce0a23dSJerome Glisse (void)RREG32(RADEON_CP_RB_WPTR); 6843ce0a23dSJerome Glisse } 6853ce0a23dSJerome Glisse 686771fe6b9SJerome Glisse 687771fe6b9SJerome Glisse /* 688771fe6b9SJerome Glisse * CS functions 689771fe6b9SJerome Glisse */ 690771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p, 691771fe6b9SJerome Glisse struct radeon_cs_packet *pkt, 692068a117cSJerome Glisse const unsigned *auth, unsigned n, 693771fe6b9SJerome Glisse radeon_packet0_check_t check) 694771fe6b9SJerome Glisse { 695771fe6b9SJerome Glisse unsigned reg; 696771fe6b9SJerome Glisse unsigned i, j, m; 697771fe6b9SJerome Glisse unsigned idx; 698771fe6b9SJerome Glisse int r; 699771fe6b9SJerome Glisse 700771fe6b9SJerome Glisse idx = pkt->idx + 1; 701771fe6b9SJerome Glisse reg = pkt->reg; 702068a117cSJerome Glisse /* Check that register fall into register range 703068a117cSJerome Glisse * determined by the number of entry (n) in the 704068a117cSJerome Glisse * safe register bitmap. 705068a117cSJerome Glisse */ 706771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 707771fe6b9SJerome Glisse if ((reg >> 7) > n) { 708771fe6b9SJerome Glisse return -EINVAL; 709771fe6b9SJerome Glisse } 710771fe6b9SJerome Glisse } else { 711771fe6b9SJerome Glisse if (((reg + (pkt->count << 2)) >> 7) > n) { 712771fe6b9SJerome Glisse return -EINVAL; 713771fe6b9SJerome Glisse } 714771fe6b9SJerome Glisse } 715771fe6b9SJerome Glisse for (i = 0; i <= pkt->count; i++, idx++) { 716771fe6b9SJerome Glisse j = (reg >> 7); 717771fe6b9SJerome Glisse m = 1 << ((reg >> 2) & 31); 718771fe6b9SJerome Glisse if (auth[j] & m) { 719771fe6b9SJerome Glisse r = check(p, pkt, idx, reg); 720771fe6b9SJerome Glisse if (r) { 721771fe6b9SJerome Glisse return r; 722771fe6b9SJerome Glisse } 723771fe6b9SJerome Glisse } 724771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 725771fe6b9SJerome Glisse if (!(auth[j] & m)) { 726771fe6b9SJerome Glisse break; 727771fe6b9SJerome Glisse } 728771fe6b9SJerome Glisse } else { 729771fe6b9SJerome Glisse reg += 4; 730771fe6b9SJerome Glisse } 731771fe6b9SJerome Glisse } 732771fe6b9SJerome Glisse return 0; 733771fe6b9SJerome Glisse } 734771fe6b9SJerome Glisse 735771fe6b9SJerome Glisse void r100_cs_dump_packet(struct radeon_cs_parser *p, 736771fe6b9SJerome Glisse struct radeon_cs_packet *pkt) 737771fe6b9SJerome Glisse { 738771fe6b9SJerome Glisse volatile uint32_t *ib; 739771fe6b9SJerome Glisse unsigned i; 740771fe6b9SJerome Glisse unsigned idx; 741771fe6b9SJerome Glisse 742771fe6b9SJerome Glisse ib = p->ib->ptr; 743771fe6b9SJerome Glisse idx = pkt->idx; 744771fe6b9SJerome Glisse for (i = 0; i <= (pkt->count + 1); i++, idx++) { 745771fe6b9SJerome Glisse DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]); 746771fe6b9SJerome Glisse } 747771fe6b9SJerome Glisse } 748771fe6b9SJerome Glisse 749771fe6b9SJerome Glisse /** 750771fe6b9SJerome Glisse * r100_cs_packet_parse() - parse cp packet and point ib index to next packet 751771fe6b9SJerome Glisse * @parser: parser structure holding parsing context. 752771fe6b9SJerome Glisse * @pkt: where to store packet informations 753771fe6b9SJerome Glisse * 754771fe6b9SJerome Glisse * Assume that chunk_ib_index is properly set. Will return -EINVAL 755771fe6b9SJerome Glisse * if packet is bigger than remaining ib size. or if packets is unknown. 756771fe6b9SJerome Glisse **/ 757771fe6b9SJerome Glisse int r100_cs_packet_parse(struct radeon_cs_parser *p, 758771fe6b9SJerome Glisse struct radeon_cs_packet *pkt, 759771fe6b9SJerome Glisse unsigned idx) 760771fe6b9SJerome Glisse { 761771fe6b9SJerome Glisse struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx]; 762fa99239cSRoel Kluin uint32_t header; 763771fe6b9SJerome Glisse 764771fe6b9SJerome Glisse if (idx >= ib_chunk->length_dw) { 765771fe6b9SJerome Glisse DRM_ERROR("Can not parse packet at %d after CS end %d !\n", 766771fe6b9SJerome Glisse idx, ib_chunk->length_dw); 767771fe6b9SJerome Glisse return -EINVAL; 768771fe6b9SJerome Glisse } 769513bcb46SDave Airlie header = radeon_get_ib_value(p, idx); 770771fe6b9SJerome Glisse pkt->idx = idx; 771771fe6b9SJerome Glisse pkt->type = CP_PACKET_GET_TYPE(header); 772771fe6b9SJerome Glisse pkt->count = CP_PACKET_GET_COUNT(header); 773771fe6b9SJerome Glisse switch (pkt->type) { 774771fe6b9SJerome Glisse case PACKET_TYPE0: 775771fe6b9SJerome Glisse pkt->reg = CP_PACKET0_GET_REG(header); 776771fe6b9SJerome Glisse pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header); 777771fe6b9SJerome Glisse break; 778771fe6b9SJerome Glisse case PACKET_TYPE3: 779771fe6b9SJerome Glisse pkt->opcode = CP_PACKET3_GET_OPCODE(header); 780771fe6b9SJerome Glisse break; 781771fe6b9SJerome Glisse case PACKET_TYPE2: 782771fe6b9SJerome Glisse pkt->count = -1; 783771fe6b9SJerome Glisse break; 784771fe6b9SJerome Glisse default: 785771fe6b9SJerome Glisse DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx); 786771fe6b9SJerome Glisse return -EINVAL; 787771fe6b9SJerome Glisse } 788771fe6b9SJerome Glisse if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) { 789771fe6b9SJerome Glisse DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n", 790771fe6b9SJerome Glisse pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw); 791771fe6b9SJerome Glisse return -EINVAL; 792771fe6b9SJerome Glisse } 793771fe6b9SJerome Glisse return 0; 794771fe6b9SJerome Glisse } 795771fe6b9SJerome Glisse 796771fe6b9SJerome Glisse /** 797531369e6SDave Airlie * r100_cs_packet_next_vline() - parse userspace VLINE packet 798531369e6SDave Airlie * @parser: parser structure holding parsing context. 799531369e6SDave Airlie * 800531369e6SDave Airlie * Userspace sends a special sequence for VLINE waits. 801531369e6SDave Airlie * PACKET0 - VLINE_START_END + value 802531369e6SDave Airlie * PACKET0 - WAIT_UNTIL +_value 803531369e6SDave Airlie * RELOC (P3) - crtc_id in reloc. 804531369e6SDave Airlie * 805531369e6SDave Airlie * This function parses this and relocates the VLINE START END 806531369e6SDave Airlie * and WAIT UNTIL packets to the correct crtc. 807531369e6SDave Airlie * It also detects a switched off crtc and nulls out the 808531369e6SDave Airlie * wait in that case. 809531369e6SDave Airlie */ 810531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p) 811531369e6SDave Airlie { 812531369e6SDave Airlie struct drm_mode_object *obj; 813531369e6SDave Airlie struct drm_crtc *crtc; 814531369e6SDave Airlie struct radeon_crtc *radeon_crtc; 815531369e6SDave Airlie struct radeon_cs_packet p3reloc, waitreloc; 816531369e6SDave Airlie int crtc_id; 817531369e6SDave Airlie int r; 818531369e6SDave Airlie uint32_t header, h_idx, reg; 819513bcb46SDave Airlie volatile uint32_t *ib; 820531369e6SDave Airlie 821513bcb46SDave Airlie ib = p->ib->ptr; 822531369e6SDave Airlie 823531369e6SDave Airlie /* parse the wait until */ 824531369e6SDave Airlie r = r100_cs_packet_parse(p, &waitreloc, p->idx); 825531369e6SDave Airlie if (r) 826531369e6SDave Airlie return r; 827531369e6SDave Airlie 828531369e6SDave Airlie /* check its a wait until and only 1 count */ 829531369e6SDave Airlie if (waitreloc.reg != RADEON_WAIT_UNTIL || 830531369e6SDave Airlie waitreloc.count != 0) { 831531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until segment\n"); 832531369e6SDave Airlie r = -EINVAL; 833531369e6SDave Airlie return r; 834531369e6SDave Airlie } 835531369e6SDave Airlie 836513bcb46SDave Airlie if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) { 837531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until\n"); 838531369e6SDave Airlie r = -EINVAL; 839531369e6SDave Airlie return r; 840531369e6SDave Airlie } 841531369e6SDave Airlie 842531369e6SDave Airlie /* jump over the NOP */ 84390ebd065SAlex Deucher r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2); 844531369e6SDave Airlie if (r) 845531369e6SDave Airlie return r; 846531369e6SDave Airlie 847531369e6SDave Airlie h_idx = p->idx - 2; 84890ebd065SAlex Deucher p->idx += waitreloc.count + 2; 84990ebd065SAlex Deucher p->idx += p3reloc.count + 2; 850531369e6SDave Airlie 851513bcb46SDave Airlie header = radeon_get_ib_value(p, h_idx); 852513bcb46SDave Airlie crtc_id = radeon_get_ib_value(p, h_idx + 5); 853d4ac6a05SDave Airlie reg = CP_PACKET0_GET_REG(header); 854531369e6SDave Airlie mutex_lock(&p->rdev->ddev->mode_config.mutex); 855531369e6SDave Airlie obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC); 856531369e6SDave Airlie if (!obj) { 857531369e6SDave Airlie DRM_ERROR("cannot find crtc %d\n", crtc_id); 858531369e6SDave Airlie r = -EINVAL; 859531369e6SDave Airlie goto out; 860531369e6SDave Airlie } 861531369e6SDave Airlie crtc = obj_to_crtc(obj); 862531369e6SDave Airlie radeon_crtc = to_radeon_crtc(crtc); 863531369e6SDave Airlie crtc_id = radeon_crtc->crtc_id; 864531369e6SDave Airlie 865531369e6SDave Airlie if (!crtc->enabled) { 866531369e6SDave Airlie /* if the CRTC isn't enabled - we need to nop out the wait until */ 867513bcb46SDave Airlie ib[h_idx + 2] = PACKET2(0); 868513bcb46SDave Airlie ib[h_idx + 3] = PACKET2(0); 869531369e6SDave Airlie } else if (crtc_id == 1) { 870531369e6SDave Airlie switch (reg) { 871531369e6SDave Airlie case AVIVO_D1MODE_VLINE_START_END: 87290ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 873531369e6SDave Airlie header |= AVIVO_D2MODE_VLINE_START_END >> 2; 874531369e6SDave Airlie break; 875531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 87690ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 877531369e6SDave Airlie header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2; 878531369e6SDave Airlie break; 879531369e6SDave Airlie default: 880531369e6SDave Airlie DRM_ERROR("unknown crtc reloc\n"); 881531369e6SDave Airlie r = -EINVAL; 882531369e6SDave Airlie goto out; 883531369e6SDave Airlie } 884513bcb46SDave Airlie ib[h_idx] = header; 885513bcb46SDave Airlie ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1; 886531369e6SDave Airlie } 887531369e6SDave Airlie out: 888531369e6SDave Airlie mutex_unlock(&p->rdev->ddev->mode_config.mutex); 889531369e6SDave Airlie return r; 890531369e6SDave Airlie } 891531369e6SDave Airlie 892531369e6SDave Airlie /** 893771fe6b9SJerome Glisse * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3 894771fe6b9SJerome Glisse * @parser: parser structure holding parsing context. 895771fe6b9SJerome Glisse * @data: pointer to relocation data 896771fe6b9SJerome Glisse * @offset_start: starting offset 897771fe6b9SJerome Glisse * @offset_mask: offset mask (to align start offset on) 898771fe6b9SJerome Glisse * @reloc: reloc informations 899771fe6b9SJerome Glisse * 900771fe6b9SJerome Glisse * Check next packet is relocation packet3, do bo validation and compute 901771fe6b9SJerome Glisse * GPU offset using the provided start. 902771fe6b9SJerome Glisse **/ 903771fe6b9SJerome Glisse int r100_cs_packet_next_reloc(struct radeon_cs_parser *p, 904771fe6b9SJerome Glisse struct radeon_cs_reloc **cs_reloc) 905771fe6b9SJerome Glisse { 906771fe6b9SJerome Glisse struct radeon_cs_chunk *relocs_chunk; 907771fe6b9SJerome Glisse struct radeon_cs_packet p3reloc; 908771fe6b9SJerome Glisse unsigned idx; 909771fe6b9SJerome Glisse int r; 910771fe6b9SJerome Glisse 911771fe6b9SJerome Glisse if (p->chunk_relocs_idx == -1) { 912771fe6b9SJerome Glisse DRM_ERROR("No relocation chunk !\n"); 913771fe6b9SJerome Glisse return -EINVAL; 914771fe6b9SJerome Glisse } 915771fe6b9SJerome Glisse *cs_reloc = NULL; 916771fe6b9SJerome Glisse relocs_chunk = &p->chunks[p->chunk_relocs_idx]; 917771fe6b9SJerome Glisse r = r100_cs_packet_parse(p, &p3reloc, p->idx); 918771fe6b9SJerome Glisse if (r) { 919771fe6b9SJerome Glisse return r; 920771fe6b9SJerome Glisse } 921771fe6b9SJerome Glisse p->idx += p3reloc.count + 2; 922771fe6b9SJerome Glisse if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) { 923771fe6b9SJerome Glisse DRM_ERROR("No packet3 for relocation for packet at %d.\n", 924771fe6b9SJerome Glisse p3reloc.idx); 925771fe6b9SJerome Glisse r100_cs_dump_packet(p, &p3reloc); 926771fe6b9SJerome Glisse return -EINVAL; 927771fe6b9SJerome Glisse } 928513bcb46SDave Airlie idx = radeon_get_ib_value(p, p3reloc.idx + 1); 929771fe6b9SJerome Glisse if (idx >= relocs_chunk->length_dw) { 930771fe6b9SJerome Glisse DRM_ERROR("Relocs at %d after relocations chunk end %d !\n", 931771fe6b9SJerome Glisse idx, relocs_chunk->length_dw); 932771fe6b9SJerome Glisse r100_cs_dump_packet(p, &p3reloc); 933771fe6b9SJerome Glisse return -EINVAL; 934771fe6b9SJerome Glisse } 935771fe6b9SJerome Glisse /* FIXME: we assume reloc size is 4 dwords */ 936771fe6b9SJerome Glisse *cs_reloc = p->relocs_ptr[(idx / 4)]; 937771fe6b9SJerome Glisse return 0; 938771fe6b9SJerome Glisse } 939771fe6b9SJerome Glisse 940551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt) 941551ebd83SDave Airlie { 942551ebd83SDave Airlie int vtx_size; 943551ebd83SDave Airlie vtx_size = 2; 944551ebd83SDave Airlie /* ordered according to bits in spec */ 945551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W0) 946551ebd83SDave Airlie vtx_size++; 947551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR) 948551ebd83SDave Airlie vtx_size += 3; 949551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA) 950551ebd83SDave Airlie vtx_size++; 951551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR) 952551ebd83SDave Airlie vtx_size++; 953551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC) 954551ebd83SDave Airlie vtx_size += 3; 955551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG) 956551ebd83SDave Airlie vtx_size++; 957551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC) 958551ebd83SDave Airlie vtx_size++; 959551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST0) 960551ebd83SDave Airlie vtx_size += 2; 961551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST1) 962551ebd83SDave Airlie vtx_size += 2; 963551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q1) 964551ebd83SDave Airlie vtx_size++; 965551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST2) 966551ebd83SDave Airlie vtx_size += 2; 967551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q2) 968551ebd83SDave Airlie vtx_size++; 969551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST3) 970551ebd83SDave Airlie vtx_size += 2; 971551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q3) 972551ebd83SDave Airlie vtx_size++; 973551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q0) 974551ebd83SDave Airlie vtx_size++; 975551ebd83SDave Airlie /* blend weight */ 976551ebd83SDave Airlie if (vtx_fmt & (0x7 << 15)) 977551ebd83SDave Airlie vtx_size += (vtx_fmt >> 15) & 0x7; 978551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N0) 979551ebd83SDave Airlie vtx_size += 3; 980551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_XY1) 981551ebd83SDave Airlie vtx_size += 2; 982551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z1) 983551ebd83SDave Airlie vtx_size++; 984551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W1) 985551ebd83SDave Airlie vtx_size++; 986551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N1) 987551ebd83SDave Airlie vtx_size++; 988551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z) 989551ebd83SDave Airlie vtx_size++; 990551ebd83SDave Airlie return vtx_size; 991551ebd83SDave Airlie } 992551ebd83SDave Airlie 993771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p, 994551ebd83SDave Airlie struct radeon_cs_packet *pkt, 995551ebd83SDave Airlie unsigned idx, unsigned reg) 996771fe6b9SJerome Glisse { 997771fe6b9SJerome Glisse struct radeon_cs_reloc *reloc; 998551ebd83SDave Airlie struct r100_cs_track *track; 999771fe6b9SJerome Glisse volatile uint32_t *ib; 1000771fe6b9SJerome Glisse uint32_t tmp; 1001771fe6b9SJerome Glisse int r; 1002551ebd83SDave Airlie int i, face; 1003e024e110SDave Airlie u32 tile_flags = 0; 1004513bcb46SDave Airlie u32 idx_value; 1005771fe6b9SJerome Glisse 1006771fe6b9SJerome Glisse ib = p->ib->ptr; 1007551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1008551ebd83SDave Airlie 1009513bcb46SDave Airlie idx_value = radeon_get_ib_value(p, idx); 1010513bcb46SDave Airlie 1011771fe6b9SJerome Glisse switch (reg) { 1012531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 1013531369e6SDave Airlie r = r100_cs_packet_parse_vline(p); 1014531369e6SDave Airlie if (r) { 1015531369e6SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1016531369e6SDave Airlie idx, reg); 1017531369e6SDave Airlie r100_cs_dump_packet(p, pkt); 1018531369e6SDave Airlie return r; 1019531369e6SDave Airlie } 1020531369e6SDave Airlie break; 1021771fe6b9SJerome Glisse /* FIXME: only allow PACKET3 blit? easier to check for out of 1022771fe6b9SJerome Glisse * range access */ 1023771fe6b9SJerome Glisse case RADEON_DST_PITCH_OFFSET: 1024771fe6b9SJerome Glisse case RADEON_SRC_PITCH_OFFSET: 1025551ebd83SDave Airlie r = r100_reloc_pitch_offset(p, pkt, idx, reg); 1026551ebd83SDave Airlie if (r) 1027551ebd83SDave Airlie return r; 1028551ebd83SDave Airlie break; 1029551ebd83SDave Airlie case RADEON_RB3D_DEPTHOFFSET: 1030771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1031771fe6b9SJerome Glisse if (r) { 1032771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1033771fe6b9SJerome Glisse idx, reg); 1034771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1035771fe6b9SJerome Glisse return r; 1036771fe6b9SJerome Glisse } 1037551ebd83SDave Airlie track->zb.robj = reloc->robj; 1038513bcb46SDave Airlie track->zb.offset = idx_value; 1039513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1040771fe6b9SJerome Glisse break; 1041771fe6b9SJerome Glisse case RADEON_RB3D_COLOROFFSET: 1042551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1043551ebd83SDave Airlie if (r) { 1044551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1045551ebd83SDave Airlie idx, reg); 1046551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1047551ebd83SDave Airlie return r; 1048551ebd83SDave Airlie } 1049551ebd83SDave Airlie track->cb[0].robj = reloc->robj; 1050513bcb46SDave Airlie track->cb[0].offset = idx_value; 1051513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1052551ebd83SDave Airlie break; 1053771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_0: 1054771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_1: 1055771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_2: 1056551ebd83SDave Airlie i = (reg - RADEON_PP_TXOFFSET_0) / 24; 1057771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1058771fe6b9SJerome Glisse if (r) { 1059771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1060771fe6b9SJerome Glisse idx, reg); 1061771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1062771fe6b9SJerome Glisse return r; 1063771fe6b9SJerome Glisse } 1064513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1065551ebd83SDave Airlie track->textures[i].robj = reloc->robj; 1066771fe6b9SJerome Glisse break; 1067551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_0: 1068551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_1: 1069551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_2: 1070551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_3: 1071551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_4: 1072551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4; 1073551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1074551ebd83SDave Airlie if (r) { 1075551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1076551ebd83SDave Airlie idx, reg); 1077551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1078551ebd83SDave Airlie return r; 1079551ebd83SDave Airlie } 1080513bcb46SDave Airlie track->textures[0].cube_info[i].offset = idx_value; 1081513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1082551ebd83SDave Airlie track->textures[0].cube_info[i].robj = reloc->robj; 1083551ebd83SDave Airlie break; 1084551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_0: 1085551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_1: 1086551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_2: 1087551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_3: 1088551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_4: 1089551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4; 1090551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1091551ebd83SDave Airlie if (r) { 1092551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1093551ebd83SDave Airlie idx, reg); 1094551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1095551ebd83SDave Airlie return r; 1096551ebd83SDave Airlie } 1097513bcb46SDave Airlie track->textures[1].cube_info[i].offset = idx_value; 1098513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1099551ebd83SDave Airlie track->textures[1].cube_info[i].robj = reloc->robj; 1100551ebd83SDave Airlie break; 1101551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_0: 1102551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_1: 1103551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_2: 1104551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_3: 1105551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_4: 1106551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4; 1107551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1108551ebd83SDave Airlie if (r) { 1109551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1110551ebd83SDave Airlie idx, reg); 1111551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1112551ebd83SDave Airlie return r; 1113551ebd83SDave Airlie } 1114513bcb46SDave Airlie track->textures[2].cube_info[i].offset = idx_value; 1115513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1116551ebd83SDave Airlie track->textures[2].cube_info[i].robj = reloc->robj; 1117551ebd83SDave Airlie break; 1118551ebd83SDave Airlie case RADEON_RE_WIDTH_HEIGHT: 1119513bcb46SDave Airlie track->maxy = ((idx_value >> 16) & 0x7FF); 1120551ebd83SDave Airlie break; 1121e024e110SDave Airlie case RADEON_RB3D_COLORPITCH: 1122e024e110SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1123e024e110SDave Airlie if (r) { 1124e024e110SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1125e024e110SDave Airlie idx, reg); 1126e024e110SDave Airlie r100_cs_dump_packet(p, pkt); 1127e024e110SDave Airlie return r; 1128e024e110SDave Airlie } 1129e024e110SDave Airlie 1130e024e110SDave Airlie if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) 1131e024e110SDave Airlie tile_flags |= RADEON_COLOR_TILE_ENABLE; 1132e024e110SDave Airlie if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) 1133e024e110SDave Airlie tile_flags |= RADEON_COLOR_MICROTILE_ENABLE; 1134e024e110SDave Airlie 1135513bcb46SDave Airlie tmp = idx_value & ~(0x7 << 16); 1136e024e110SDave Airlie tmp |= tile_flags; 1137e024e110SDave Airlie ib[idx] = tmp; 1138551ebd83SDave Airlie 1139513bcb46SDave Airlie track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK; 1140551ebd83SDave Airlie break; 1141551ebd83SDave Airlie case RADEON_RB3D_DEPTHPITCH: 1142513bcb46SDave Airlie track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK; 1143551ebd83SDave Airlie break; 1144551ebd83SDave Airlie case RADEON_RB3D_CNTL: 1145513bcb46SDave Airlie switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) { 1146551ebd83SDave Airlie case 7: 1147551ebd83SDave Airlie case 8: 1148551ebd83SDave Airlie case 9: 1149551ebd83SDave Airlie case 11: 1150551ebd83SDave Airlie case 12: 1151551ebd83SDave Airlie track->cb[0].cpp = 1; 1152551ebd83SDave Airlie break; 1153551ebd83SDave Airlie case 3: 1154551ebd83SDave Airlie case 4: 1155551ebd83SDave Airlie case 15: 1156551ebd83SDave Airlie track->cb[0].cpp = 2; 1157551ebd83SDave Airlie break; 1158551ebd83SDave Airlie case 6: 1159551ebd83SDave Airlie track->cb[0].cpp = 4; 1160551ebd83SDave Airlie break; 1161551ebd83SDave Airlie default: 1162551ebd83SDave Airlie DRM_ERROR("Invalid color buffer format (%d) !\n", 1163513bcb46SDave Airlie ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f)); 1164551ebd83SDave Airlie return -EINVAL; 1165551ebd83SDave Airlie } 1166513bcb46SDave Airlie track->z_enabled = !!(idx_value & RADEON_Z_ENABLE); 1167551ebd83SDave Airlie break; 1168551ebd83SDave Airlie case RADEON_RB3D_ZSTENCILCNTL: 1169513bcb46SDave Airlie switch (idx_value & 0xf) { 1170551ebd83SDave Airlie case 0: 1171551ebd83SDave Airlie track->zb.cpp = 2; 1172551ebd83SDave Airlie break; 1173551ebd83SDave Airlie case 2: 1174551ebd83SDave Airlie case 3: 1175551ebd83SDave Airlie case 4: 1176551ebd83SDave Airlie case 5: 1177551ebd83SDave Airlie case 9: 1178551ebd83SDave Airlie case 11: 1179551ebd83SDave Airlie track->zb.cpp = 4; 1180551ebd83SDave Airlie break; 1181551ebd83SDave Airlie default: 1182551ebd83SDave Airlie break; 1183551ebd83SDave Airlie } 1184e024e110SDave Airlie break; 118517782d99SDave Airlie case RADEON_RB3D_ZPASS_ADDR: 118617782d99SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 118717782d99SDave Airlie if (r) { 118817782d99SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 118917782d99SDave Airlie idx, reg); 119017782d99SDave Airlie r100_cs_dump_packet(p, pkt); 119117782d99SDave Airlie return r; 119217782d99SDave Airlie } 1193513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 119417782d99SDave Airlie break; 1195551ebd83SDave Airlie case RADEON_PP_CNTL: 1196551ebd83SDave Airlie { 1197513bcb46SDave Airlie uint32_t temp = idx_value >> 4; 1198551ebd83SDave Airlie for (i = 0; i < track->num_texture; i++) 1199551ebd83SDave Airlie track->textures[i].enabled = !!(temp & (1 << i)); 1200551ebd83SDave Airlie } 1201551ebd83SDave Airlie break; 1202551ebd83SDave Airlie case RADEON_SE_VF_CNTL: 1203513bcb46SDave Airlie track->vap_vf_cntl = idx_value; 1204551ebd83SDave Airlie break; 1205551ebd83SDave Airlie case RADEON_SE_VTX_FMT: 1206513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(idx_value); 1207551ebd83SDave Airlie break; 1208551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_0: 1209551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_1: 1210551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_2: 1211551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_SIZE_0) / 8; 1212513bcb46SDave Airlie track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1; 1213513bcb46SDave Airlie track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1; 1214551ebd83SDave Airlie break; 1215551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_0: 1216551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_1: 1217551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_2: 1218551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_PITCH_0) / 8; 1219513bcb46SDave Airlie track->textures[i].pitch = idx_value + 32; 1220551ebd83SDave Airlie break; 1221551ebd83SDave Airlie case RADEON_PP_TXFILTER_0: 1222551ebd83SDave Airlie case RADEON_PP_TXFILTER_1: 1223551ebd83SDave Airlie case RADEON_PP_TXFILTER_2: 1224551ebd83SDave Airlie i = (reg - RADEON_PP_TXFILTER_0) / 24; 1225513bcb46SDave Airlie track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK) 1226551ebd83SDave Airlie >> RADEON_MAX_MIP_LEVEL_SHIFT); 1227513bcb46SDave Airlie tmp = (idx_value >> 23) & 0x7; 1228551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1229551ebd83SDave Airlie track->textures[i].roundup_w = false; 1230513bcb46SDave Airlie tmp = (idx_value >> 27) & 0x7; 1231551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1232551ebd83SDave Airlie track->textures[i].roundup_h = false; 1233551ebd83SDave Airlie break; 1234551ebd83SDave Airlie case RADEON_PP_TXFORMAT_0: 1235551ebd83SDave Airlie case RADEON_PP_TXFORMAT_1: 1236551ebd83SDave Airlie case RADEON_PP_TXFORMAT_2: 1237551ebd83SDave Airlie i = (reg - RADEON_PP_TXFORMAT_0) / 24; 1238513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_NON_POWER2) { 1239551ebd83SDave Airlie track->textures[i].use_pitch = 1; 1240551ebd83SDave Airlie } else { 1241551ebd83SDave Airlie track->textures[i].use_pitch = 0; 1242513bcb46SDave Airlie track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK); 1243513bcb46SDave Airlie track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK); 1244551ebd83SDave Airlie } 1245513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE) 1246551ebd83SDave Airlie track->textures[i].tex_coord_type = 2; 1247513bcb46SDave Airlie switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) { 1248551ebd83SDave Airlie case RADEON_TXFORMAT_I8: 1249551ebd83SDave Airlie case RADEON_TXFORMAT_RGB332: 1250551ebd83SDave Airlie case RADEON_TXFORMAT_Y8: 1251551ebd83SDave Airlie track->textures[i].cpp = 1; 1252551ebd83SDave Airlie break; 1253551ebd83SDave Airlie case RADEON_TXFORMAT_AI88: 1254551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB1555: 1255551ebd83SDave Airlie case RADEON_TXFORMAT_RGB565: 1256551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB4444: 1257551ebd83SDave Airlie case RADEON_TXFORMAT_VYUY422: 1258551ebd83SDave Airlie case RADEON_TXFORMAT_YVYU422: 1259551ebd83SDave Airlie case RADEON_TXFORMAT_DXT1: 1260551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW16: 1261551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDV655: 1262551ebd83SDave Airlie case RADEON_TXFORMAT_DUDV88: 1263551ebd83SDave Airlie track->textures[i].cpp = 2; 1264551ebd83SDave Airlie break; 1265551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB8888: 1266551ebd83SDave Airlie case RADEON_TXFORMAT_RGBA8888: 1267551ebd83SDave Airlie case RADEON_TXFORMAT_DXT23: 1268551ebd83SDave Airlie case RADEON_TXFORMAT_DXT45: 1269551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW32: 1270551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDUV8888: 1271551ebd83SDave Airlie track->textures[i].cpp = 4; 1272551ebd83SDave Airlie break; 1273551ebd83SDave Airlie } 1274513bcb46SDave Airlie track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf); 1275513bcb46SDave Airlie track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf); 1276551ebd83SDave Airlie break; 1277551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_0: 1278551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_1: 1279551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_2: 1280513bcb46SDave Airlie tmp = idx_value; 1281551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_FACES_0) / 4; 1282551ebd83SDave Airlie for (face = 0; face < 4; face++) { 1283551ebd83SDave Airlie track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf); 1284551ebd83SDave Airlie track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf); 1285551ebd83SDave Airlie } 1286551ebd83SDave Airlie break; 1287771fe6b9SJerome Glisse default: 1288551ebd83SDave Airlie printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n", 1289551ebd83SDave Airlie reg, idx); 1290551ebd83SDave Airlie return -EINVAL; 1291771fe6b9SJerome Glisse } 1292771fe6b9SJerome Glisse return 0; 1293771fe6b9SJerome Glisse } 1294771fe6b9SJerome Glisse 1295068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p, 1296068a117cSJerome Glisse struct radeon_cs_packet *pkt, 1297068a117cSJerome Glisse struct radeon_object *robj) 1298068a117cSJerome Glisse { 1299068a117cSJerome Glisse unsigned idx; 1300513bcb46SDave Airlie u32 value; 1301068a117cSJerome Glisse idx = pkt->idx + 1; 1302513bcb46SDave Airlie value = radeon_get_ib_value(p, idx + 2); 1303513bcb46SDave Airlie if ((value + 1) > radeon_object_size(robj)) { 1304068a117cSJerome Glisse DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER " 1305068a117cSJerome Glisse "(need %u have %lu) !\n", 1306513bcb46SDave Airlie value + 1, 1307068a117cSJerome Glisse radeon_object_size(robj)); 1308068a117cSJerome Glisse return -EINVAL; 1309068a117cSJerome Glisse } 1310068a117cSJerome Glisse return 0; 1311068a117cSJerome Glisse } 1312068a117cSJerome Glisse 1313771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p, 1314771fe6b9SJerome Glisse struct radeon_cs_packet *pkt) 1315771fe6b9SJerome Glisse { 1316771fe6b9SJerome Glisse struct radeon_cs_reloc *reloc; 1317551ebd83SDave Airlie struct r100_cs_track *track; 1318771fe6b9SJerome Glisse unsigned idx; 1319771fe6b9SJerome Glisse volatile uint32_t *ib; 1320771fe6b9SJerome Glisse int r; 1321771fe6b9SJerome Glisse 1322771fe6b9SJerome Glisse ib = p->ib->ptr; 1323771fe6b9SJerome Glisse idx = pkt->idx + 1; 1324551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1325771fe6b9SJerome Glisse switch (pkt->opcode) { 1326771fe6b9SJerome Glisse case PACKET3_3D_LOAD_VBPNTR: 1327513bcb46SDave Airlie r = r100_packet3_load_vbpntr(p, pkt, idx); 1328513bcb46SDave Airlie if (r) 1329771fe6b9SJerome Glisse return r; 1330771fe6b9SJerome Glisse break; 1331771fe6b9SJerome Glisse case PACKET3_INDX_BUFFER: 1332771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1333771fe6b9SJerome Glisse if (r) { 1334771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1335771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1336771fe6b9SJerome Glisse return r; 1337771fe6b9SJerome Glisse } 1338513bcb46SDave Airlie ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset); 1339068a117cSJerome Glisse r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj); 1340068a117cSJerome Glisse if (r) { 1341068a117cSJerome Glisse return r; 1342068a117cSJerome Glisse } 1343771fe6b9SJerome Glisse break; 1344771fe6b9SJerome Glisse case 0x23: 1345771fe6b9SJerome Glisse /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */ 1346771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1347771fe6b9SJerome Glisse if (r) { 1348771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1349771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1350771fe6b9SJerome Glisse return r; 1351771fe6b9SJerome Glisse } 1352513bcb46SDave Airlie ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset); 1353551ebd83SDave Airlie track->num_arrays = 1; 1354513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2)); 1355551ebd83SDave Airlie 1356551ebd83SDave Airlie track->arrays[0].robj = reloc->robj; 1357551ebd83SDave Airlie track->arrays[0].esize = track->vtx_size; 1358551ebd83SDave Airlie 1359513bcb46SDave Airlie track->max_indx = radeon_get_ib_value(p, idx+1); 1360551ebd83SDave Airlie 1361513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx+3); 1362551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1363551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1364551ebd83SDave Airlie if (r) 1365551ebd83SDave Airlie return r; 1366771fe6b9SJerome Glisse break; 1367771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD: 1368513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) { 1369551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1370551ebd83SDave Airlie return -EINVAL; 1371551ebd83SDave Airlie } 1372513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1373551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1374551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1375551ebd83SDave Airlie if (r) 1376551ebd83SDave Airlie return r; 1377551ebd83SDave Airlie break; 1378771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1379771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD_2: 1380513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) { 1381551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1382551ebd83SDave Airlie return -EINVAL; 1383551ebd83SDave Airlie } 1384513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1385551ebd83SDave Airlie track->immd_dwords = pkt->count; 1386551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1387551ebd83SDave Airlie if (r) 1388551ebd83SDave Airlie return r; 1389551ebd83SDave Airlie break; 1390771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1391771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF_2: 1392513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1393551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1394551ebd83SDave Airlie if (r) 1395551ebd83SDave Airlie return r; 1396551ebd83SDave Airlie break; 1397771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 1398771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX_2: 1399513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1400551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1401551ebd83SDave Airlie if (r) 1402551ebd83SDave Airlie return r; 1403551ebd83SDave Airlie break; 1404771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 1405771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF: 1406513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1407551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1408551ebd83SDave Airlie if (r) 1409551ebd83SDave Airlie return r; 1410551ebd83SDave Airlie break; 1411771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 1412771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX: 1413513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1414551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1415551ebd83SDave Airlie if (r) 1416551ebd83SDave Airlie return r; 1417551ebd83SDave Airlie break; 1418771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 1419771fe6b9SJerome Glisse case PACKET3_NOP: 1420771fe6b9SJerome Glisse break; 1421771fe6b9SJerome Glisse default: 1422771fe6b9SJerome Glisse DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode); 1423771fe6b9SJerome Glisse return -EINVAL; 1424771fe6b9SJerome Glisse } 1425771fe6b9SJerome Glisse return 0; 1426771fe6b9SJerome Glisse } 1427771fe6b9SJerome Glisse 1428771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p) 1429771fe6b9SJerome Glisse { 1430771fe6b9SJerome Glisse struct radeon_cs_packet pkt; 14319f022ddfSJerome Glisse struct r100_cs_track *track; 1432771fe6b9SJerome Glisse int r; 1433771fe6b9SJerome Glisse 14349f022ddfSJerome Glisse track = kzalloc(sizeof(*track), GFP_KERNEL); 14359f022ddfSJerome Glisse r100_cs_track_clear(p->rdev, track); 14369f022ddfSJerome Glisse p->track = track; 1437771fe6b9SJerome Glisse do { 1438771fe6b9SJerome Glisse r = r100_cs_packet_parse(p, &pkt, p->idx); 1439771fe6b9SJerome Glisse if (r) { 1440771fe6b9SJerome Glisse return r; 1441771fe6b9SJerome Glisse } 1442771fe6b9SJerome Glisse p->idx += pkt.count + 2; 1443771fe6b9SJerome Glisse switch (pkt.type) { 1444771fe6b9SJerome Glisse case PACKET_TYPE0: 1445551ebd83SDave Airlie if (p->rdev->family >= CHIP_R200) 1446551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 1447551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 1448551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 1449551ebd83SDave Airlie &r200_packet0_check); 1450551ebd83SDave Airlie else 1451551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 1452551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 1453551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 1454551ebd83SDave Airlie &r100_packet0_check); 1455771fe6b9SJerome Glisse break; 1456771fe6b9SJerome Glisse case PACKET_TYPE2: 1457771fe6b9SJerome Glisse break; 1458771fe6b9SJerome Glisse case PACKET_TYPE3: 1459771fe6b9SJerome Glisse r = r100_packet3_check(p, &pkt); 1460771fe6b9SJerome Glisse break; 1461771fe6b9SJerome Glisse default: 1462771fe6b9SJerome Glisse DRM_ERROR("Unknown packet type %d !\n", 1463771fe6b9SJerome Glisse pkt.type); 1464771fe6b9SJerome Glisse return -EINVAL; 1465771fe6b9SJerome Glisse } 1466771fe6b9SJerome Glisse if (r) { 1467771fe6b9SJerome Glisse return r; 1468771fe6b9SJerome Glisse } 1469771fe6b9SJerome Glisse } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw); 1470771fe6b9SJerome Glisse return 0; 1471771fe6b9SJerome Glisse } 1472771fe6b9SJerome Glisse 1473771fe6b9SJerome Glisse 1474771fe6b9SJerome Glisse /* 1475771fe6b9SJerome Glisse * Global GPU functions 1476771fe6b9SJerome Glisse */ 1477771fe6b9SJerome Glisse void r100_errata(struct radeon_device *rdev) 1478771fe6b9SJerome Glisse { 1479771fe6b9SJerome Glisse rdev->pll_errata = 0; 1480771fe6b9SJerome Glisse 1481771fe6b9SJerome Glisse if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) { 1482771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS; 1483771fe6b9SJerome Glisse } 1484771fe6b9SJerome Glisse 1485771fe6b9SJerome Glisse if (rdev->family == CHIP_RV100 || 1486771fe6b9SJerome Glisse rdev->family == CHIP_RS100 || 1487771fe6b9SJerome Glisse rdev->family == CHIP_RS200) { 1488771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY; 1489771fe6b9SJerome Glisse } 1490771fe6b9SJerome Glisse } 1491771fe6b9SJerome Glisse 1492771fe6b9SJerome Glisse /* Wait for vertical sync on primary CRTC */ 1493771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync(struct radeon_device *rdev) 1494771fe6b9SJerome Glisse { 1495771fe6b9SJerome Glisse uint32_t crtc_gen_cntl, tmp; 1496771fe6b9SJerome Glisse int i; 1497771fe6b9SJerome Glisse 1498771fe6b9SJerome Glisse crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL); 1499771fe6b9SJerome Glisse if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) || 1500771fe6b9SJerome Glisse !(crtc_gen_cntl & RADEON_CRTC_EN)) { 1501771fe6b9SJerome Glisse return; 1502771fe6b9SJerome Glisse } 1503771fe6b9SJerome Glisse /* Clear the CRTC_VBLANK_SAVE bit */ 1504771fe6b9SJerome Glisse WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR); 1505771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1506771fe6b9SJerome Glisse tmp = RREG32(RADEON_CRTC_STATUS); 1507771fe6b9SJerome Glisse if (tmp & RADEON_CRTC_VBLANK_SAVE) { 1508771fe6b9SJerome Glisse return; 1509771fe6b9SJerome Glisse } 1510771fe6b9SJerome Glisse DRM_UDELAY(1); 1511771fe6b9SJerome Glisse } 1512771fe6b9SJerome Glisse } 1513771fe6b9SJerome Glisse 1514771fe6b9SJerome Glisse /* Wait for vertical sync on secondary CRTC */ 1515771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync2(struct radeon_device *rdev) 1516771fe6b9SJerome Glisse { 1517771fe6b9SJerome Glisse uint32_t crtc2_gen_cntl, tmp; 1518771fe6b9SJerome Glisse int i; 1519771fe6b9SJerome Glisse 1520771fe6b9SJerome Glisse crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL); 1521771fe6b9SJerome Glisse if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) || 1522771fe6b9SJerome Glisse !(crtc2_gen_cntl & RADEON_CRTC2_EN)) 1523771fe6b9SJerome Glisse return; 1524771fe6b9SJerome Glisse 1525771fe6b9SJerome Glisse /* Clear the CRTC_VBLANK_SAVE bit */ 1526771fe6b9SJerome Glisse WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR); 1527771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1528771fe6b9SJerome Glisse tmp = RREG32(RADEON_CRTC2_STATUS); 1529771fe6b9SJerome Glisse if (tmp & RADEON_CRTC2_VBLANK_SAVE) { 1530771fe6b9SJerome Glisse return; 1531771fe6b9SJerome Glisse } 1532771fe6b9SJerome Glisse DRM_UDELAY(1); 1533771fe6b9SJerome Glisse } 1534771fe6b9SJerome Glisse } 1535771fe6b9SJerome Glisse 1536771fe6b9SJerome Glisse int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n) 1537771fe6b9SJerome Glisse { 1538771fe6b9SJerome Glisse unsigned i; 1539771fe6b9SJerome Glisse uint32_t tmp; 1540771fe6b9SJerome Glisse 1541771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1542771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK; 1543771fe6b9SJerome Glisse if (tmp >= n) { 1544771fe6b9SJerome Glisse return 0; 1545771fe6b9SJerome Glisse } 1546771fe6b9SJerome Glisse DRM_UDELAY(1); 1547771fe6b9SJerome Glisse } 1548771fe6b9SJerome Glisse return -1; 1549771fe6b9SJerome Glisse } 1550771fe6b9SJerome Glisse 1551771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev) 1552771fe6b9SJerome Glisse { 1553771fe6b9SJerome Glisse unsigned i; 1554771fe6b9SJerome Glisse uint32_t tmp; 1555771fe6b9SJerome Glisse 1556771fe6b9SJerome Glisse if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) { 1557771fe6b9SJerome Glisse printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !" 1558771fe6b9SJerome Glisse " Bad things might happen.\n"); 1559771fe6b9SJerome Glisse } 1560771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1561771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS); 1562771fe6b9SJerome Glisse if (!(tmp & (1 << 31))) { 1563771fe6b9SJerome Glisse return 0; 1564771fe6b9SJerome Glisse } 1565771fe6b9SJerome Glisse DRM_UDELAY(1); 1566771fe6b9SJerome Glisse } 1567771fe6b9SJerome Glisse return -1; 1568771fe6b9SJerome Glisse } 1569771fe6b9SJerome Glisse 1570771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev) 1571771fe6b9SJerome Glisse { 1572771fe6b9SJerome Glisse unsigned i; 1573771fe6b9SJerome Glisse uint32_t tmp; 1574771fe6b9SJerome Glisse 1575771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1576771fe6b9SJerome Glisse /* read MC_STATUS */ 1577771fe6b9SJerome Glisse tmp = RREG32(0x0150); 1578771fe6b9SJerome Glisse if (tmp & (1 << 2)) { 1579771fe6b9SJerome Glisse return 0; 1580771fe6b9SJerome Glisse } 1581771fe6b9SJerome Glisse DRM_UDELAY(1); 1582771fe6b9SJerome Glisse } 1583771fe6b9SJerome Glisse return -1; 1584771fe6b9SJerome Glisse } 1585771fe6b9SJerome Glisse 1586771fe6b9SJerome Glisse void r100_gpu_init(struct radeon_device *rdev) 1587771fe6b9SJerome Glisse { 1588771fe6b9SJerome Glisse /* TODO: anythings to do here ? pipes ? */ 1589771fe6b9SJerome Glisse r100_hdp_reset(rdev); 1590771fe6b9SJerome Glisse } 1591771fe6b9SJerome Glisse 1592771fe6b9SJerome Glisse void r100_hdp_reset(struct radeon_device *rdev) 1593771fe6b9SJerome Glisse { 1594771fe6b9SJerome Glisse uint32_t tmp; 1595771fe6b9SJerome Glisse 1596771fe6b9SJerome Glisse tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL; 1597771fe6b9SJerome Glisse tmp |= (7 << 28); 1598771fe6b9SJerome Glisse WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE); 1599771fe6b9SJerome Glisse (void)RREG32(RADEON_HOST_PATH_CNTL); 1600771fe6b9SJerome Glisse udelay(200); 1601771fe6b9SJerome Glisse WREG32(RADEON_RBBM_SOFT_RESET, 0); 1602771fe6b9SJerome Glisse WREG32(RADEON_HOST_PATH_CNTL, tmp); 1603771fe6b9SJerome Glisse (void)RREG32(RADEON_HOST_PATH_CNTL); 1604771fe6b9SJerome Glisse } 1605771fe6b9SJerome Glisse 1606771fe6b9SJerome Glisse int r100_rb2d_reset(struct radeon_device *rdev) 1607771fe6b9SJerome Glisse { 1608771fe6b9SJerome Glisse uint32_t tmp; 1609771fe6b9SJerome Glisse int i; 1610771fe6b9SJerome Glisse 1611771fe6b9SJerome Glisse WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_E2); 1612771fe6b9SJerome Glisse (void)RREG32(RADEON_RBBM_SOFT_RESET); 1613771fe6b9SJerome Glisse udelay(200); 1614771fe6b9SJerome Glisse WREG32(RADEON_RBBM_SOFT_RESET, 0); 1615771fe6b9SJerome Glisse /* Wait to prevent race in RBBM_STATUS */ 1616771fe6b9SJerome Glisse mdelay(1); 1617771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1618771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS); 1619771fe6b9SJerome Glisse if (!(tmp & (1 << 26))) { 1620771fe6b9SJerome Glisse DRM_INFO("RB2D reset succeed (RBBM_STATUS=0x%08X)\n", 1621771fe6b9SJerome Glisse tmp); 1622771fe6b9SJerome Glisse return 0; 1623771fe6b9SJerome Glisse } 1624771fe6b9SJerome Glisse DRM_UDELAY(1); 1625771fe6b9SJerome Glisse } 1626771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS); 1627771fe6b9SJerome Glisse DRM_ERROR("Failed to reset RB2D (RBBM_STATUS=0x%08X)!\n", tmp); 1628771fe6b9SJerome Glisse return -1; 1629771fe6b9SJerome Glisse } 1630771fe6b9SJerome Glisse 1631771fe6b9SJerome Glisse int r100_gpu_reset(struct radeon_device *rdev) 1632771fe6b9SJerome Glisse { 1633771fe6b9SJerome Glisse uint32_t status; 1634771fe6b9SJerome Glisse 1635771fe6b9SJerome Glisse /* reset order likely matter */ 1636771fe6b9SJerome Glisse status = RREG32(RADEON_RBBM_STATUS); 1637771fe6b9SJerome Glisse /* reset HDP */ 1638771fe6b9SJerome Glisse r100_hdp_reset(rdev); 1639771fe6b9SJerome Glisse /* reset rb2d */ 1640771fe6b9SJerome Glisse if (status & ((1 << 17) | (1 << 18) | (1 << 27))) { 1641771fe6b9SJerome Glisse r100_rb2d_reset(rdev); 1642771fe6b9SJerome Glisse } 1643771fe6b9SJerome Glisse /* TODO: reset 3D engine */ 1644771fe6b9SJerome Glisse /* reset CP */ 1645771fe6b9SJerome Glisse status = RREG32(RADEON_RBBM_STATUS); 1646771fe6b9SJerome Glisse if (status & (1 << 16)) { 1647771fe6b9SJerome Glisse r100_cp_reset(rdev); 1648771fe6b9SJerome Glisse } 1649771fe6b9SJerome Glisse /* Check if GPU is idle */ 1650771fe6b9SJerome Glisse status = RREG32(RADEON_RBBM_STATUS); 1651771fe6b9SJerome Glisse if (status & (1 << 31)) { 1652771fe6b9SJerome Glisse DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status); 1653771fe6b9SJerome Glisse return -1; 1654771fe6b9SJerome Glisse } 1655771fe6b9SJerome Glisse DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status); 1656771fe6b9SJerome Glisse return 0; 1657771fe6b9SJerome Glisse } 1658771fe6b9SJerome Glisse 1659771fe6b9SJerome Glisse 1660771fe6b9SJerome Glisse /* 1661771fe6b9SJerome Glisse * VRAM info 1662771fe6b9SJerome Glisse */ 1663771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev) 1664771fe6b9SJerome Glisse { 1665771fe6b9SJerome Glisse uint32_t tmp; 1666771fe6b9SJerome Glisse 1667771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = false; 1668771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) 1669771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 1670771fe6b9SJerome Glisse else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR) 1671771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 1672771fe6b9SJerome Glisse if ((rdev->family == CHIP_RV100) || 1673771fe6b9SJerome Glisse (rdev->family == CHIP_RS100) || 1674771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 1675771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 1676771fe6b9SJerome Glisse if (tmp & RV100_HALF_MODE) { 1677771fe6b9SJerome Glisse rdev->mc.vram_width = 32; 1678771fe6b9SJerome Glisse } else { 1679771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 1680771fe6b9SJerome Glisse } 1681771fe6b9SJerome Glisse if (rdev->flags & RADEON_SINGLE_CRTC) { 1682771fe6b9SJerome Glisse rdev->mc.vram_width /= 4; 1683771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 1684771fe6b9SJerome Glisse } 1685771fe6b9SJerome Glisse } else if (rdev->family <= CHIP_RV280) { 1686771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 1687771fe6b9SJerome Glisse if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) { 1688771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 1689771fe6b9SJerome Glisse } else { 1690771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 1691771fe6b9SJerome Glisse } 1692771fe6b9SJerome Glisse } else { 1693771fe6b9SJerome Glisse /* newer IGPs */ 1694771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 1695771fe6b9SJerome Glisse } 1696771fe6b9SJerome Glisse } 1697771fe6b9SJerome Glisse 16982a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev) 1699771fe6b9SJerome Glisse { 17002a0f8918SDave Airlie u32 aper_size; 17012a0f8918SDave Airlie u8 byte; 17022a0f8918SDave Airlie 17032a0f8918SDave Airlie aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 17042a0f8918SDave Airlie 17052a0f8918SDave Airlie /* Set HDP_APER_CNTL only on cards that are known not to be broken, 17062a0f8918SDave Airlie * that is has the 2nd generation multifunction PCI interface 17072a0f8918SDave Airlie */ 17082a0f8918SDave Airlie if (rdev->family == CHIP_RV280 || 17092a0f8918SDave Airlie rdev->family >= CHIP_RV350) { 17102a0f8918SDave Airlie WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL, 17112a0f8918SDave Airlie ~RADEON_HDP_APER_CNTL); 17122a0f8918SDave Airlie DRM_INFO("Generation 2 PCI interface, using max accessible memory\n"); 17132a0f8918SDave Airlie return aper_size * 2; 17142a0f8918SDave Airlie } 17152a0f8918SDave Airlie 17162a0f8918SDave Airlie /* Older cards have all sorts of funny issues to deal with. First 17172a0f8918SDave Airlie * check if it's a multifunction card by reading the PCI config 17182a0f8918SDave Airlie * header type... Limit those to one aperture size 17192a0f8918SDave Airlie */ 17202a0f8918SDave Airlie pci_read_config_byte(rdev->pdev, 0xe, &byte); 17212a0f8918SDave Airlie if (byte & 0x80) { 17222a0f8918SDave Airlie DRM_INFO("Generation 1 PCI interface in multifunction mode\n"); 17232a0f8918SDave Airlie DRM_INFO("Limiting VRAM to one aperture\n"); 17242a0f8918SDave Airlie return aper_size; 17252a0f8918SDave Airlie } 17262a0f8918SDave Airlie 17272a0f8918SDave Airlie /* Single function older card. We read HDP_APER_CNTL to see how the BIOS 17282a0f8918SDave Airlie * have set it up. We don't write this as it's broken on some ASICs but 17292a0f8918SDave Airlie * we expect the BIOS to have done the right thing (might be too optimistic...) 17302a0f8918SDave Airlie */ 17312a0f8918SDave Airlie if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL) 17322a0f8918SDave Airlie return aper_size * 2; 17332a0f8918SDave Airlie return aper_size; 17342a0f8918SDave Airlie } 17352a0f8918SDave Airlie 17362a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev) 17372a0f8918SDave Airlie { 17382a0f8918SDave Airlie u64 config_aper_size; 17392a0f8918SDave Airlie u32 accessible; 17402a0f8918SDave Airlie 17412a0f8918SDave Airlie config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 1742771fe6b9SJerome Glisse 1743771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) { 1744771fe6b9SJerome Glisse uint32_t tom; 1745771fe6b9SJerome Glisse /* read NB_TOM to get the amount of ram stolen for the GPU */ 1746771fe6b9SJerome Glisse tom = RREG32(RADEON_NB_TOM); 17477a50f01aSDave Airlie rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16); 17483e43d821SDave Airlie /* for IGPs we need to keep VRAM where it was put by the BIOS */ 17493e43d821SDave Airlie rdev->mc.vram_location = (tom & 0xffff) << 16; 17507a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 17517a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 1752771fe6b9SJerome Glisse } else { 17537a50f01aSDave Airlie rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE); 1754771fe6b9SJerome Glisse /* Some production boards of m6 will report 0 1755771fe6b9SJerome Glisse * if it's 8 MB 1756771fe6b9SJerome Glisse */ 17577a50f01aSDave Airlie if (rdev->mc.real_vram_size == 0) { 17587a50f01aSDave Airlie rdev->mc.real_vram_size = 8192 * 1024; 17597a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 1760771fe6b9SJerome Glisse } 17613e43d821SDave Airlie /* let driver place VRAM */ 17623e43d821SDave Airlie rdev->mc.vram_location = 0xFFFFFFFFUL; 17632a0f8918SDave Airlie /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM - 17642a0f8918SDave Airlie * Novell bug 204882 + along with lots of ubuntu ones */ 17657a50f01aSDave Airlie if (config_aper_size > rdev->mc.real_vram_size) 17667a50f01aSDave Airlie rdev->mc.mc_vram_size = config_aper_size; 17677a50f01aSDave Airlie else 17687a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 1769771fe6b9SJerome Glisse } 1770771fe6b9SJerome Glisse 17712a0f8918SDave Airlie /* work out accessible VRAM */ 17722a0f8918SDave Airlie accessible = r100_get_accessible_vram(rdev); 17732a0f8918SDave Airlie 1774771fe6b9SJerome Glisse rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0); 1775771fe6b9SJerome Glisse rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0); 17762a0f8918SDave Airlie 17772a0f8918SDave Airlie if (accessible > rdev->mc.aper_size) 17782a0f8918SDave Airlie accessible = rdev->mc.aper_size; 17792a0f8918SDave Airlie 17807a50f01aSDave Airlie if (rdev->mc.mc_vram_size > rdev->mc.aper_size) 17817a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.aper_size; 17827a50f01aSDave Airlie 17837a50f01aSDave Airlie if (rdev->mc.real_vram_size > rdev->mc.aper_size) 17847a50f01aSDave Airlie rdev->mc.real_vram_size = rdev->mc.aper_size; 17852a0f8918SDave Airlie } 17862a0f8918SDave Airlie 178728d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state) 178828d52043SDave Airlie { 178928d52043SDave Airlie uint32_t temp; 179028d52043SDave Airlie 179128d52043SDave Airlie temp = RREG32(RADEON_CONFIG_CNTL); 179228d52043SDave Airlie if (state == false) { 179328d52043SDave Airlie temp &= ~(1<<8); 179428d52043SDave Airlie temp |= (1<<9); 179528d52043SDave Airlie } else { 179628d52043SDave Airlie temp &= ~(1<<9); 179728d52043SDave Airlie } 179828d52043SDave Airlie WREG32(RADEON_CONFIG_CNTL, temp); 179928d52043SDave Airlie } 180028d52043SDave Airlie 18012a0f8918SDave Airlie void r100_vram_info(struct radeon_device *rdev) 18022a0f8918SDave Airlie { 18032a0f8918SDave Airlie r100_vram_get_type(rdev); 18042a0f8918SDave Airlie 18052a0f8918SDave Airlie r100_vram_init_sizes(rdev); 1806771fe6b9SJerome Glisse } 1807771fe6b9SJerome Glisse 1808771fe6b9SJerome Glisse 1809771fe6b9SJerome Glisse /* 1810771fe6b9SJerome Glisse * Indirect registers accessor 1811771fe6b9SJerome Glisse */ 1812771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev) 1813771fe6b9SJerome Glisse { 1814771fe6b9SJerome Glisse if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) { 1815771fe6b9SJerome Glisse return; 1816771fe6b9SJerome Glisse } 1817771fe6b9SJerome Glisse (void)RREG32(RADEON_CLOCK_CNTL_DATA); 1818771fe6b9SJerome Glisse (void)RREG32(RADEON_CRTC_GEN_CNTL); 1819771fe6b9SJerome Glisse } 1820771fe6b9SJerome Glisse 1821771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev) 1822771fe6b9SJerome Glisse { 1823771fe6b9SJerome Glisse /* This workarounds is necessary on RV100, RS100 and RS200 chips 1824771fe6b9SJerome Glisse * or the chip could hang on a subsequent access 1825771fe6b9SJerome Glisse */ 1826771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) { 1827771fe6b9SJerome Glisse udelay(5000); 1828771fe6b9SJerome Glisse } 1829771fe6b9SJerome Glisse 1830771fe6b9SJerome Glisse /* This function is required to workaround a hardware bug in some (all?) 1831771fe6b9SJerome Glisse * revisions of the R300. This workaround should be called after every 1832771fe6b9SJerome Glisse * CLOCK_CNTL_INDEX register access. If not, register reads afterward 1833771fe6b9SJerome Glisse * may not be correct. 1834771fe6b9SJerome Glisse */ 1835771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_R300_CG) { 1836771fe6b9SJerome Glisse uint32_t save, tmp; 1837771fe6b9SJerome Glisse 1838771fe6b9SJerome Glisse save = RREG32(RADEON_CLOCK_CNTL_INDEX); 1839771fe6b9SJerome Glisse tmp = save & ~(0x3f | RADEON_PLL_WR_EN); 1840771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, tmp); 1841771fe6b9SJerome Glisse tmp = RREG32(RADEON_CLOCK_CNTL_DATA); 1842771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, save); 1843771fe6b9SJerome Glisse } 1844771fe6b9SJerome Glisse } 1845771fe6b9SJerome Glisse 1846771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg) 1847771fe6b9SJerome Glisse { 1848771fe6b9SJerome Glisse uint32_t data; 1849771fe6b9SJerome Glisse 1850771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f); 1851771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 1852771fe6b9SJerome Glisse data = RREG32(RADEON_CLOCK_CNTL_DATA); 1853771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 1854771fe6b9SJerome Glisse return data; 1855771fe6b9SJerome Glisse } 1856771fe6b9SJerome Glisse 1857771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) 1858771fe6b9SJerome Glisse { 1859771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN)); 1860771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 1861771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_DATA, v); 1862771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 1863771fe6b9SJerome Glisse } 1864771fe6b9SJerome Glisse 1865d4550907SJerome Glisse void r100_set_safe_registers(struct radeon_device *rdev) 1866068a117cSJerome Glisse { 1867551ebd83SDave Airlie if (ASIC_IS_RN50(rdev)) { 1868551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm; 1869551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm); 1870551ebd83SDave Airlie } else if (rdev->family < CHIP_R200) { 1871551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = r100_reg_safe_bm; 1872551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm); 1873551ebd83SDave Airlie } else { 1874d4550907SJerome Glisse r200_set_safe_registers(rdev); 1875551ebd83SDave Airlie } 1876068a117cSJerome Glisse } 1877068a117cSJerome Glisse 1878771fe6b9SJerome Glisse /* 1879771fe6b9SJerome Glisse * Debugfs info 1880771fe6b9SJerome Glisse */ 1881771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 1882771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data) 1883771fe6b9SJerome Glisse { 1884771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 1885771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 1886771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 1887771fe6b9SJerome Glisse uint32_t reg, value; 1888771fe6b9SJerome Glisse unsigned i; 1889771fe6b9SJerome Glisse 1890771fe6b9SJerome Glisse seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS)); 1891771fe6b9SJerome Glisse seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C)); 1892771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 1893771fe6b9SJerome Glisse for (i = 0; i < 64; i++) { 1894771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100); 1895771fe6b9SJerome Glisse reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2; 1896771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i); 1897771fe6b9SJerome Glisse value = RREG32(RADEON_RBBM_CMDFIFO_DATA); 1898771fe6b9SJerome Glisse seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value); 1899771fe6b9SJerome Glisse } 1900771fe6b9SJerome Glisse return 0; 1901771fe6b9SJerome Glisse } 1902771fe6b9SJerome Glisse 1903771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data) 1904771fe6b9SJerome Glisse { 1905771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 1906771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 1907771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 1908771fe6b9SJerome Glisse uint32_t rdp, wdp; 1909771fe6b9SJerome Glisse unsigned count, i, j; 1910771fe6b9SJerome Glisse 1911771fe6b9SJerome Glisse radeon_ring_free_size(rdev); 1912771fe6b9SJerome Glisse rdp = RREG32(RADEON_CP_RB_RPTR); 1913771fe6b9SJerome Glisse wdp = RREG32(RADEON_CP_RB_WPTR); 1914771fe6b9SJerome Glisse count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask; 1915771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 1916771fe6b9SJerome Glisse seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp); 1917771fe6b9SJerome Glisse seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp); 1918771fe6b9SJerome Glisse seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw); 1919771fe6b9SJerome Glisse seq_printf(m, "%u dwords in ring\n", count); 1920771fe6b9SJerome Glisse for (j = 0; j <= count; j++) { 1921771fe6b9SJerome Glisse i = (rdp + j) & rdev->cp.ptr_mask; 1922771fe6b9SJerome Glisse seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]); 1923771fe6b9SJerome Glisse } 1924771fe6b9SJerome Glisse return 0; 1925771fe6b9SJerome Glisse } 1926771fe6b9SJerome Glisse 1927771fe6b9SJerome Glisse 1928771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data) 1929771fe6b9SJerome Glisse { 1930771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 1931771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 1932771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 1933771fe6b9SJerome Glisse uint32_t csq_stat, csq2_stat, tmp; 1934771fe6b9SJerome Glisse unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr; 1935771fe6b9SJerome Glisse unsigned i; 1936771fe6b9SJerome Glisse 1937771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 1938771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE)); 1939771fe6b9SJerome Glisse csq_stat = RREG32(RADEON_CP_CSQ_STAT); 1940771fe6b9SJerome Glisse csq2_stat = RREG32(RADEON_CP_CSQ2_STAT); 1941771fe6b9SJerome Glisse r_rptr = (csq_stat >> 0) & 0x3ff; 1942771fe6b9SJerome Glisse r_wptr = (csq_stat >> 10) & 0x3ff; 1943771fe6b9SJerome Glisse ib1_rptr = (csq_stat >> 20) & 0x3ff; 1944771fe6b9SJerome Glisse ib1_wptr = (csq2_stat >> 0) & 0x3ff; 1945771fe6b9SJerome Glisse ib2_rptr = (csq2_stat >> 10) & 0x3ff; 1946771fe6b9SJerome Glisse ib2_wptr = (csq2_stat >> 20) & 0x3ff; 1947771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat); 1948771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat); 1949771fe6b9SJerome Glisse seq_printf(m, "Ring rptr %u\n", r_rptr); 1950771fe6b9SJerome Glisse seq_printf(m, "Ring wptr %u\n", r_wptr); 1951771fe6b9SJerome Glisse seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr); 1952771fe6b9SJerome Glisse seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr); 1953771fe6b9SJerome Glisse seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr); 1954771fe6b9SJerome Glisse seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr); 1955771fe6b9SJerome Glisse /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms 1956771fe6b9SJerome Glisse * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */ 1957771fe6b9SJerome Glisse seq_printf(m, "Ring fifo:\n"); 1958771fe6b9SJerome Glisse for (i = 0; i < 256; i++) { 1959771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 1960771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 1961771fe6b9SJerome Glisse seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp); 1962771fe6b9SJerome Glisse } 1963771fe6b9SJerome Glisse seq_printf(m, "Indirect1 fifo:\n"); 1964771fe6b9SJerome Glisse for (i = 256; i <= 512; i++) { 1965771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 1966771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 1967771fe6b9SJerome Glisse seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp); 1968771fe6b9SJerome Glisse } 1969771fe6b9SJerome Glisse seq_printf(m, "Indirect2 fifo:\n"); 1970771fe6b9SJerome Glisse for (i = 640; i < ib1_wptr; i++) { 1971771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 1972771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 1973771fe6b9SJerome Glisse seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp); 1974771fe6b9SJerome Glisse } 1975771fe6b9SJerome Glisse return 0; 1976771fe6b9SJerome Glisse } 1977771fe6b9SJerome Glisse 1978771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data) 1979771fe6b9SJerome Glisse { 1980771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 1981771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 1982771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 1983771fe6b9SJerome Glisse uint32_t tmp; 1984771fe6b9SJerome Glisse 1985771fe6b9SJerome Glisse tmp = RREG32(RADEON_CONFIG_MEMSIZE); 1986771fe6b9SJerome Glisse seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp); 1987771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_FB_LOCATION); 1988771fe6b9SJerome Glisse seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp); 1989771fe6b9SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 1990771fe6b9SJerome Glisse seq_printf(m, "BUS_CNTL 0x%08x\n", tmp); 1991771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_AGP_LOCATION); 1992771fe6b9SJerome Glisse seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp); 1993771fe6b9SJerome Glisse tmp = RREG32(RADEON_AGP_BASE); 1994771fe6b9SJerome Glisse seq_printf(m, "AGP_BASE 0x%08x\n", tmp); 1995771fe6b9SJerome Glisse tmp = RREG32(RADEON_HOST_PATH_CNTL); 1996771fe6b9SJerome Glisse seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp); 1997771fe6b9SJerome Glisse tmp = RREG32(0x01D0); 1998771fe6b9SJerome Glisse seq_printf(m, "AIC_CTRL 0x%08x\n", tmp); 1999771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_LO_ADDR); 2000771fe6b9SJerome Glisse seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp); 2001771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_HI_ADDR); 2002771fe6b9SJerome Glisse seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp); 2003771fe6b9SJerome Glisse tmp = RREG32(0x01E4); 2004771fe6b9SJerome Glisse seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp); 2005771fe6b9SJerome Glisse return 0; 2006771fe6b9SJerome Glisse } 2007771fe6b9SJerome Glisse 2008771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = { 2009771fe6b9SJerome Glisse {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL}, 2010771fe6b9SJerome Glisse }; 2011771fe6b9SJerome Glisse 2012771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = { 2013771fe6b9SJerome Glisse {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL}, 2014771fe6b9SJerome Glisse {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL}, 2015771fe6b9SJerome Glisse }; 2016771fe6b9SJerome Glisse 2017771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = { 2018771fe6b9SJerome Glisse {"r100_mc_info", r100_debugfs_mc_info, 0, NULL}, 2019771fe6b9SJerome Glisse }; 2020771fe6b9SJerome Glisse #endif 2021771fe6b9SJerome Glisse 2022771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev) 2023771fe6b9SJerome Glisse { 2024771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2025771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1); 2026771fe6b9SJerome Glisse #else 2027771fe6b9SJerome Glisse return 0; 2028771fe6b9SJerome Glisse #endif 2029771fe6b9SJerome Glisse } 2030771fe6b9SJerome Glisse 2031771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev) 2032771fe6b9SJerome Glisse { 2033771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2034771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2); 2035771fe6b9SJerome Glisse #else 2036771fe6b9SJerome Glisse return 0; 2037771fe6b9SJerome Glisse #endif 2038771fe6b9SJerome Glisse } 2039771fe6b9SJerome Glisse 2040771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev) 2041771fe6b9SJerome Glisse { 2042771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2043771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1); 2044771fe6b9SJerome Glisse #else 2045771fe6b9SJerome Glisse return 0; 2046771fe6b9SJerome Glisse #endif 2047771fe6b9SJerome Glisse } 2048e024e110SDave Airlie 2049e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg, 2050e024e110SDave Airlie uint32_t tiling_flags, uint32_t pitch, 2051e024e110SDave Airlie uint32_t offset, uint32_t obj_size) 2052e024e110SDave Airlie { 2053e024e110SDave Airlie int surf_index = reg * 16; 2054e024e110SDave Airlie int flags = 0; 2055e024e110SDave Airlie 2056e024e110SDave Airlie /* r100/r200 divide by 16 */ 2057e024e110SDave Airlie if (rdev->family < CHIP_R300) 2058e024e110SDave Airlie flags = pitch / 16; 2059e024e110SDave Airlie else 2060e024e110SDave Airlie flags = pitch / 8; 2061e024e110SDave Airlie 2062e024e110SDave Airlie if (rdev->family <= CHIP_RS200) { 2063e024e110SDave Airlie if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 2064e024e110SDave Airlie == (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 2065e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_BOTH; 2066e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 2067e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_MACRO; 2068e024e110SDave Airlie } else if (rdev->family <= CHIP_RV280) { 2069e024e110SDave Airlie if (tiling_flags & (RADEON_TILING_MACRO)) 2070e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MACRO; 2071e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 2072e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MICRO; 2073e024e110SDave Airlie } else { 2074e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 2075e024e110SDave Airlie flags |= R300_SURF_TILE_MACRO; 2076e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 2077e024e110SDave Airlie flags |= R300_SURF_TILE_MICRO; 2078e024e110SDave Airlie } 2079e024e110SDave Airlie 2080c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_16BIT) 2081c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP; 2082c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_32BIT) 2083c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP; 2084c88f9f0cSMichel Dänzer 2085e024e110SDave Airlie DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1); 2086e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, flags); 2087e024e110SDave Airlie WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset); 2088e024e110SDave Airlie WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1); 2089e024e110SDave Airlie return 0; 2090e024e110SDave Airlie } 2091e024e110SDave Airlie 2092e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg) 2093e024e110SDave Airlie { 2094e024e110SDave Airlie int surf_index = reg * 16; 2095e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, 0); 2096e024e110SDave Airlie } 2097c93bb85bSJerome Glisse 2098c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev) 2099c93bb85bSJerome Glisse { 2100c93bb85bSJerome Glisse fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff; 2101c93bb85bSJerome Glisse fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff; 2102c93bb85bSJerome Glisse fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff; 2103c93bb85bSJerome Glisse uint32_t temp, data, mem_trcd, mem_trp, mem_tras; 2104c93bb85bSJerome Glisse fixed20_12 memtcas_ff[8] = { 2105c93bb85bSJerome Glisse fixed_init(1), 2106c93bb85bSJerome Glisse fixed_init(2), 2107c93bb85bSJerome Glisse fixed_init(3), 2108c93bb85bSJerome Glisse fixed_init(0), 2109c93bb85bSJerome Glisse fixed_init_half(1), 2110c93bb85bSJerome Glisse fixed_init_half(2), 2111c93bb85bSJerome Glisse fixed_init(0), 2112c93bb85bSJerome Glisse }; 2113c93bb85bSJerome Glisse fixed20_12 memtcas_rs480_ff[8] = { 2114c93bb85bSJerome Glisse fixed_init(0), 2115c93bb85bSJerome Glisse fixed_init(1), 2116c93bb85bSJerome Glisse fixed_init(2), 2117c93bb85bSJerome Glisse fixed_init(3), 2118c93bb85bSJerome Glisse fixed_init(0), 2119c93bb85bSJerome Glisse fixed_init_half(1), 2120c93bb85bSJerome Glisse fixed_init_half(2), 2121c93bb85bSJerome Glisse fixed_init_half(3), 2122c93bb85bSJerome Glisse }; 2123c93bb85bSJerome Glisse fixed20_12 memtcas2_ff[8] = { 2124c93bb85bSJerome Glisse fixed_init(0), 2125c93bb85bSJerome Glisse fixed_init(1), 2126c93bb85bSJerome Glisse fixed_init(2), 2127c93bb85bSJerome Glisse fixed_init(3), 2128c93bb85bSJerome Glisse fixed_init(4), 2129c93bb85bSJerome Glisse fixed_init(5), 2130c93bb85bSJerome Glisse fixed_init(6), 2131c93bb85bSJerome Glisse fixed_init(7), 2132c93bb85bSJerome Glisse }; 2133c93bb85bSJerome Glisse fixed20_12 memtrbs[8] = { 2134c93bb85bSJerome Glisse fixed_init(1), 2135c93bb85bSJerome Glisse fixed_init_half(1), 2136c93bb85bSJerome Glisse fixed_init(2), 2137c93bb85bSJerome Glisse fixed_init_half(2), 2138c93bb85bSJerome Glisse fixed_init(3), 2139c93bb85bSJerome Glisse fixed_init_half(3), 2140c93bb85bSJerome Glisse fixed_init(4), 2141c93bb85bSJerome Glisse fixed_init_half(4) 2142c93bb85bSJerome Glisse }; 2143c93bb85bSJerome Glisse fixed20_12 memtrbs_r4xx[8] = { 2144c93bb85bSJerome Glisse fixed_init(4), 2145c93bb85bSJerome Glisse fixed_init(5), 2146c93bb85bSJerome Glisse fixed_init(6), 2147c93bb85bSJerome Glisse fixed_init(7), 2148c93bb85bSJerome Glisse fixed_init(8), 2149c93bb85bSJerome Glisse fixed_init(9), 2150c93bb85bSJerome Glisse fixed_init(10), 2151c93bb85bSJerome Glisse fixed_init(11) 2152c93bb85bSJerome Glisse }; 2153c93bb85bSJerome Glisse fixed20_12 min_mem_eff; 2154c93bb85bSJerome Glisse fixed20_12 mc_latency_sclk, mc_latency_mclk, k1; 2155c93bb85bSJerome Glisse fixed20_12 cur_latency_mclk, cur_latency_sclk; 2156c93bb85bSJerome Glisse fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate, 2157c93bb85bSJerome Glisse disp_drain_rate2, read_return_rate; 2158c93bb85bSJerome Glisse fixed20_12 time_disp1_drop_priority; 2159c93bb85bSJerome Glisse int c; 2160c93bb85bSJerome Glisse int cur_size = 16; /* in octawords */ 2161c93bb85bSJerome Glisse int critical_point = 0, critical_point2; 2162c93bb85bSJerome Glisse /* uint32_t read_return_rate, time_disp1_drop_priority; */ 2163c93bb85bSJerome Glisse int stop_req, max_stop_req; 2164c93bb85bSJerome Glisse struct drm_display_mode *mode1 = NULL; 2165c93bb85bSJerome Glisse struct drm_display_mode *mode2 = NULL; 2166c93bb85bSJerome Glisse uint32_t pixel_bytes1 = 0; 2167c93bb85bSJerome Glisse uint32_t pixel_bytes2 = 0; 2168c93bb85bSJerome Glisse 2169c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[0]->base.enabled) { 2170c93bb85bSJerome Glisse mode1 = &rdev->mode_info.crtcs[0]->base.mode; 2171c93bb85bSJerome Glisse pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8; 2172c93bb85bSJerome Glisse } 2173dfee5614SDave Airlie if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 2174c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[1]->base.enabled) { 2175c93bb85bSJerome Glisse mode2 = &rdev->mode_info.crtcs[1]->base.mode; 2176c93bb85bSJerome Glisse pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8; 2177c93bb85bSJerome Glisse } 2178dfee5614SDave Airlie } 2179c93bb85bSJerome Glisse 2180c93bb85bSJerome Glisse min_mem_eff.full = rfixed_const_8(0); 2181c93bb85bSJerome Glisse /* get modes */ 2182c93bb85bSJerome Glisse if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) { 2183c93bb85bSJerome Glisse uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER); 2184c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT); 2185c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT); 2186c93bb85bSJerome Glisse /* check crtc enables */ 2187c93bb85bSJerome Glisse if (mode2) 2188c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT); 2189c93bb85bSJerome Glisse if (mode1) 2190c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT); 2191c93bb85bSJerome Glisse WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer); 2192c93bb85bSJerome Glisse } 2193c93bb85bSJerome Glisse 2194c93bb85bSJerome Glisse /* 2195c93bb85bSJerome Glisse * determine is there is enough bw for current mode 2196c93bb85bSJerome Glisse */ 2197c93bb85bSJerome Glisse mclk_ff.full = rfixed_const(rdev->clock.default_mclk); 2198c93bb85bSJerome Glisse temp_ff.full = rfixed_const(100); 2199c93bb85bSJerome Glisse mclk_ff.full = rfixed_div(mclk_ff, temp_ff); 2200c93bb85bSJerome Glisse sclk_ff.full = rfixed_const(rdev->clock.default_sclk); 2201c93bb85bSJerome Glisse sclk_ff.full = rfixed_div(sclk_ff, temp_ff); 2202c93bb85bSJerome Glisse 2203c93bb85bSJerome Glisse temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1); 2204c93bb85bSJerome Glisse temp_ff.full = rfixed_const(temp); 2205c93bb85bSJerome Glisse mem_bw.full = rfixed_mul(mclk_ff, temp_ff); 2206c93bb85bSJerome Glisse 2207c93bb85bSJerome Glisse pix_clk.full = 0; 2208c93bb85bSJerome Glisse pix_clk2.full = 0; 2209c93bb85bSJerome Glisse peak_disp_bw.full = 0; 2210c93bb85bSJerome Glisse if (mode1) { 2211c93bb85bSJerome Glisse temp_ff.full = rfixed_const(1000); 2212c93bb85bSJerome Glisse pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */ 2213c93bb85bSJerome Glisse pix_clk.full = rfixed_div(pix_clk, temp_ff); 2214c93bb85bSJerome Glisse temp_ff.full = rfixed_const(pixel_bytes1); 2215c93bb85bSJerome Glisse peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff); 2216c93bb85bSJerome Glisse } 2217c93bb85bSJerome Glisse if (mode2) { 2218c93bb85bSJerome Glisse temp_ff.full = rfixed_const(1000); 2219c93bb85bSJerome Glisse pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */ 2220c93bb85bSJerome Glisse pix_clk2.full = rfixed_div(pix_clk2, temp_ff); 2221c93bb85bSJerome Glisse temp_ff.full = rfixed_const(pixel_bytes2); 2222c93bb85bSJerome Glisse peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff); 2223c93bb85bSJerome Glisse } 2224c93bb85bSJerome Glisse 2225c93bb85bSJerome Glisse mem_bw.full = rfixed_mul(mem_bw, min_mem_eff); 2226c93bb85bSJerome Glisse if (peak_disp_bw.full >= mem_bw.full) { 2227c93bb85bSJerome Glisse DRM_ERROR("You may not have enough display bandwidth for current mode\n" 2228c93bb85bSJerome Glisse "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n"); 2229c93bb85bSJerome Glisse } 2230c93bb85bSJerome Glisse 2231c93bb85bSJerome Glisse /* Get values from the EXT_MEM_CNTL register...converting its contents. */ 2232c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_TIMING_CNTL); 2233c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */ 2234c93bb85bSJerome Glisse mem_trcd = ((temp >> 2) & 0x3) + 1; 2235c93bb85bSJerome Glisse mem_trp = ((temp & 0x3)) + 1; 2236c93bb85bSJerome Glisse mem_tras = ((temp & 0x70) >> 4) + 1; 2237c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R300 || 2238c93bb85bSJerome Glisse rdev->family == CHIP_R350) { /* r300, r350 */ 2239c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 2240c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 2241c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 4; 2242c93bb85bSJerome Glisse } else if (rdev->family == CHIP_RV350 || 2243c93bb85bSJerome Glisse rdev->family <= CHIP_RV380) { 2244c93bb85bSJerome Glisse /* rv3x0 */ 2245c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 3; 2246c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 3; 2247c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 6; 2248c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R420 || 2249c93bb85bSJerome Glisse rdev->family == CHIP_R423 || 2250c93bb85bSJerome Glisse rdev->family == CHIP_RV410) { 2251c93bb85bSJerome Glisse /* r4xx */ 2252c93bb85bSJerome Glisse mem_trcd = (temp & 0xf) + 3; 2253c93bb85bSJerome Glisse if (mem_trcd > 15) 2254c93bb85bSJerome Glisse mem_trcd = 15; 2255c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0xf) + 3; 2256c93bb85bSJerome Glisse if (mem_trp > 15) 2257c93bb85bSJerome Glisse mem_trp = 15; 2258c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0x1f) + 6; 2259c93bb85bSJerome Glisse if (mem_tras > 31) 2260c93bb85bSJerome Glisse mem_tras = 31; 2261c93bb85bSJerome Glisse } else { /* RV200, R200 */ 2262c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 2263c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 2264c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0xf) + 4; 2265c93bb85bSJerome Glisse } 2266c93bb85bSJerome Glisse /* convert to FF */ 2267c93bb85bSJerome Glisse trcd_ff.full = rfixed_const(mem_trcd); 2268c93bb85bSJerome Glisse trp_ff.full = rfixed_const(mem_trp); 2269c93bb85bSJerome Glisse tras_ff.full = rfixed_const(mem_tras); 2270c93bb85bSJerome Glisse 2271c93bb85bSJerome Glisse /* Get values from the MEM_SDRAM_MODE_REG register...converting its */ 2272c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_SDRAM_MODE_REG); 2273c93bb85bSJerome Glisse data = (temp & (7 << 20)) >> 20; 2274c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) { 2275c93bb85bSJerome Glisse if (rdev->family == CHIP_RS480) /* don't think rs400 */ 2276c93bb85bSJerome Glisse tcas_ff = memtcas_rs480_ff[data]; 2277c93bb85bSJerome Glisse else 2278c93bb85bSJerome Glisse tcas_ff = memtcas_ff[data]; 2279c93bb85bSJerome Glisse } else 2280c93bb85bSJerome Glisse tcas_ff = memtcas2_ff[data]; 2281c93bb85bSJerome Glisse 2282c93bb85bSJerome Glisse if (rdev->family == CHIP_RS400 || 2283c93bb85bSJerome Glisse rdev->family == CHIP_RS480) { 2284c93bb85bSJerome Glisse /* extra cas latency stored in bits 23-25 0-4 clocks */ 2285c93bb85bSJerome Glisse data = (temp >> 23) & 0x7; 2286c93bb85bSJerome Glisse if (data < 5) 2287c93bb85bSJerome Glisse tcas_ff.full += rfixed_const(data); 2288c93bb85bSJerome Glisse } 2289c93bb85bSJerome Glisse 2290c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) { 2291c93bb85bSJerome Glisse /* on the R300, Tcas is included in Trbs. 2292c93bb85bSJerome Glisse */ 2293c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_CNTL); 2294c93bb85bSJerome Glisse data = (R300_MEM_NUM_CHANNELS_MASK & temp); 2295c93bb85bSJerome Glisse if (data == 1) { 2296c93bb85bSJerome Glisse if (R300_MEM_USE_CD_CH_ONLY & temp) { 2297c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_INDEX); 2298c93bb85bSJerome Glisse temp &= ~R300_MC_IND_ADDR_MASK; 2299c93bb85bSJerome Glisse temp |= R300_MC_READ_CNTL_CD_mcind; 2300c93bb85bSJerome Glisse WREG32(R300_MC_IND_INDEX, temp); 2301c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_DATA); 2302c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_C_MASK & temp); 2303c93bb85bSJerome Glisse } else { 2304c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 2305c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 2306c93bb85bSJerome Glisse } 2307c93bb85bSJerome Glisse } else { 2308c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 2309c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 2310c93bb85bSJerome Glisse } 2311c93bb85bSJerome Glisse if (rdev->family == CHIP_RV410 || 2312c93bb85bSJerome Glisse rdev->family == CHIP_R420 || 2313c93bb85bSJerome Glisse rdev->family == CHIP_R423) 2314c93bb85bSJerome Glisse trbs_ff = memtrbs_r4xx[data]; 2315c93bb85bSJerome Glisse else 2316c93bb85bSJerome Glisse trbs_ff = memtrbs[data]; 2317c93bb85bSJerome Glisse tcas_ff.full += trbs_ff.full; 2318c93bb85bSJerome Glisse } 2319c93bb85bSJerome Glisse 2320c93bb85bSJerome Glisse sclk_eff_ff.full = sclk_ff.full; 2321c93bb85bSJerome Glisse 2322c93bb85bSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 2323c93bb85bSJerome Glisse fixed20_12 agpmode_ff; 2324c93bb85bSJerome Glisse agpmode_ff.full = rfixed_const(radeon_agpmode); 2325c93bb85bSJerome Glisse temp_ff.full = rfixed_const_666(16); 2326c93bb85bSJerome Glisse sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff); 2327c93bb85bSJerome Glisse } 2328c93bb85bSJerome Glisse /* TODO PCIE lanes may affect this - agpmode == 16?? */ 2329c93bb85bSJerome Glisse 2330c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev)) { 2331c93bb85bSJerome Glisse sclk_delay_ff.full = rfixed_const(250); 2332c93bb85bSJerome Glisse } else { 2333c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || 2334c93bb85bSJerome Glisse rdev->flags & RADEON_IS_IGP) { 2335c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) 2336c93bb85bSJerome Glisse sclk_delay_ff.full = rfixed_const(41); 2337c93bb85bSJerome Glisse else 2338c93bb85bSJerome Glisse sclk_delay_ff.full = rfixed_const(33); 2339c93bb85bSJerome Glisse } else { 2340c93bb85bSJerome Glisse if (rdev->mc.vram_width == 128) 2341c93bb85bSJerome Glisse sclk_delay_ff.full = rfixed_const(57); 2342c93bb85bSJerome Glisse else 2343c93bb85bSJerome Glisse sclk_delay_ff.full = rfixed_const(41); 2344c93bb85bSJerome Glisse } 2345c93bb85bSJerome Glisse } 2346c93bb85bSJerome Glisse 2347c93bb85bSJerome Glisse mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff); 2348c93bb85bSJerome Glisse 2349c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) { 2350c93bb85bSJerome Glisse if (rdev->mc.vram_width == 32) { 2351c93bb85bSJerome Glisse k1.full = rfixed_const(40); 2352c93bb85bSJerome Glisse c = 3; 2353c93bb85bSJerome Glisse } else { 2354c93bb85bSJerome Glisse k1.full = rfixed_const(20); 2355c93bb85bSJerome Glisse c = 1; 2356c93bb85bSJerome Glisse } 2357c93bb85bSJerome Glisse } else { 2358c93bb85bSJerome Glisse k1.full = rfixed_const(40); 2359c93bb85bSJerome Glisse c = 3; 2360c93bb85bSJerome Glisse } 2361c93bb85bSJerome Glisse 2362c93bb85bSJerome Glisse temp_ff.full = rfixed_const(2); 2363c93bb85bSJerome Glisse mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff); 2364c93bb85bSJerome Glisse temp_ff.full = rfixed_const(c); 2365c93bb85bSJerome Glisse mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff); 2366c93bb85bSJerome Glisse temp_ff.full = rfixed_const(4); 2367c93bb85bSJerome Glisse mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff); 2368c93bb85bSJerome Glisse mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff); 2369c93bb85bSJerome Glisse mc_latency_mclk.full += k1.full; 2370c93bb85bSJerome Glisse 2371c93bb85bSJerome Glisse mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff); 2372c93bb85bSJerome Glisse mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff); 2373c93bb85bSJerome Glisse 2374c93bb85bSJerome Glisse /* 2375c93bb85bSJerome Glisse HW cursor time assuming worst case of full size colour cursor. 2376c93bb85bSJerome Glisse */ 2377c93bb85bSJerome Glisse temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1)))); 2378c93bb85bSJerome Glisse temp_ff.full += trcd_ff.full; 2379c93bb85bSJerome Glisse if (temp_ff.full < tras_ff.full) 2380c93bb85bSJerome Glisse temp_ff.full = tras_ff.full; 2381c93bb85bSJerome Glisse cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff); 2382c93bb85bSJerome Glisse 2383c93bb85bSJerome Glisse temp_ff.full = rfixed_const(cur_size); 2384c93bb85bSJerome Glisse cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff); 2385c93bb85bSJerome Glisse /* 2386c93bb85bSJerome Glisse Find the total latency for the display data. 2387c93bb85bSJerome Glisse */ 2388b5fc9010SMichel Dänzer disp_latency_overhead.full = rfixed_const(8); 2389c93bb85bSJerome Glisse disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff); 2390c93bb85bSJerome Glisse mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full; 2391c93bb85bSJerome Glisse mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full; 2392c93bb85bSJerome Glisse 2393c93bb85bSJerome Glisse if (mc_latency_mclk.full > mc_latency_sclk.full) 2394c93bb85bSJerome Glisse disp_latency.full = mc_latency_mclk.full; 2395c93bb85bSJerome Glisse else 2396c93bb85bSJerome Glisse disp_latency.full = mc_latency_sclk.full; 2397c93bb85bSJerome Glisse 2398c93bb85bSJerome Glisse /* setup Max GRPH_STOP_REQ default value */ 2399c93bb85bSJerome Glisse if (ASIC_IS_RV100(rdev)) 2400c93bb85bSJerome Glisse max_stop_req = 0x5c; 2401c93bb85bSJerome Glisse else 2402c93bb85bSJerome Glisse max_stop_req = 0x7c; 2403c93bb85bSJerome Glisse 2404c93bb85bSJerome Glisse if (mode1) { 2405c93bb85bSJerome Glisse /* CRTC1 2406c93bb85bSJerome Glisse Set GRPH_BUFFER_CNTL register using h/w defined optimal values. 2407c93bb85bSJerome Glisse GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ] 2408c93bb85bSJerome Glisse */ 2409c93bb85bSJerome Glisse stop_req = mode1->hdisplay * pixel_bytes1 / 16; 2410c93bb85bSJerome Glisse 2411c93bb85bSJerome Glisse if (stop_req > max_stop_req) 2412c93bb85bSJerome Glisse stop_req = max_stop_req; 2413c93bb85bSJerome Glisse 2414c93bb85bSJerome Glisse /* 2415c93bb85bSJerome Glisse Find the drain rate of the display buffer. 2416c93bb85bSJerome Glisse */ 2417c93bb85bSJerome Glisse temp_ff.full = rfixed_const((16/pixel_bytes1)); 2418c93bb85bSJerome Glisse disp_drain_rate.full = rfixed_div(pix_clk, temp_ff); 2419c93bb85bSJerome Glisse 2420c93bb85bSJerome Glisse /* 2421c93bb85bSJerome Glisse Find the critical point of the display buffer. 2422c93bb85bSJerome Glisse */ 2423c93bb85bSJerome Glisse crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency); 2424c93bb85bSJerome Glisse crit_point_ff.full += rfixed_const_half(0); 2425c93bb85bSJerome Glisse 2426c93bb85bSJerome Glisse critical_point = rfixed_trunc(crit_point_ff); 2427c93bb85bSJerome Glisse 2428c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 2429c93bb85bSJerome Glisse critical_point = 0; 2430c93bb85bSJerome Glisse } 2431c93bb85bSJerome Glisse 2432c93bb85bSJerome Glisse /* 2433c93bb85bSJerome Glisse The critical point should never be above max_stop_req-4. Setting 2434c93bb85bSJerome Glisse GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time. 2435c93bb85bSJerome Glisse */ 2436c93bb85bSJerome Glisse if (max_stop_req - critical_point < 4) 2437c93bb85bSJerome Glisse critical_point = 0; 2438c93bb85bSJerome Glisse 2439c93bb85bSJerome Glisse if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) { 2440c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/ 2441c93bb85bSJerome Glisse critical_point = 0x10; 2442c93bb85bSJerome Glisse } 2443c93bb85bSJerome Glisse 2444c93bb85bSJerome Glisse temp = RREG32(RADEON_GRPH_BUFFER_CNTL); 2445c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_STOP_REQ_MASK); 2446c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 2447c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_START_REQ_MASK); 2448c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 2449c93bb85bSJerome Glisse (stop_req > 0x15)) { 2450c93bb85bSJerome Glisse stop_req -= 0x10; 2451c93bb85bSJerome Glisse } 2452c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 2453c93bb85bSJerome Glisse temp |= RADEON_GRPH_BUFFER_SIZE; 2454c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_CRITICAL_CNTL | 2455c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 2456c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 2457c93bb85bSJerome Glisse /* 2458c93bb85bSJerome Glisse Write the result into the register. 2459c93bb85bSJerome Glisse */ 2460c93bb85bSJerome Glisse WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 2461c93bb85bSJerome Glisse (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 2462c93bb85bSJerome Glisse 2463c93bb85bSJerome Glisse #if 0 2464c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 2465c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 2466c93bb85bSJerome Glisse /* attempt to program RS400 disp regs correctly ??? */ 2467c93bb85bSJerome Glisse temp = RREG32(RS400_DISP1_REG_CNTL); 2468c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK | 2469c93bb85bSJerome Glisse RS400_DISP1_STOP_REQ_LEVEL_MASK); 2470c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, (temp | 2471c93bb85bSJerome Glisse (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 2472c93bb85bSJerome Glisse (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 2473c93bb85bSJerome Glisse temp = RREG32(RS400_DMIF_MEM_CNTL1); 2474c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK | 2475c93bb85bSJerome Glisse RS400_DISP1_CRITICAL_POINT_STOP_MASK); 2476c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, (temp | 2477c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) | 2478c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT))); 2479c93bb85bSJerome Glisse } 2480c93bb85bSJerome Glisse #endif 2481c93bb85bSJerome Glisse 2482c93bb85bSJerome Glisse DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n", 2483c93bb85bSJerome Glisse /* (unsigned int)info->SavedReg->grph_buffer_cntl, */ 2484c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL)); 2485c93bb85bSJerome Glisse } 2486c93bb85bSJerome Glisse 2487c93bb85bSJerome Glisse if (mode2) { 2488c93bb85bSJerome Glisse u32 grph2_cntl; 2489c93bb85bSJerome Glisse stop_req = mode2->hdisplay * pixel_bytes2 / 16; 2490c93bb85bSJerome Glisse 2491c93bb85bSJerome Glisse if (stop_req > max_stop_req) 2492c93bb85bSJerome Glisse stop_req = max_stop_req; 2493c93bb85bSJerome Glisse 2494c93bb85bSJerome Glisse /* 2495c93bb85bSJerome Glisse Find the drain rate of the display buffer. 2496c93bb85bSJerome Glisse */ 2497c93bb85bSJerome Glisse temp_ff.full = rfixed_const((16/pixel_bytes2)); 2498c93bb85bSJerome Glisse disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff); 2499c93bb85bSJerome Glisse 2500c93bb85bSJerome Glisse grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL); 2501c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK); 2502c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 2503c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK); 2504c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 2505c93bb85bSJerome Glisse (stop_req > 0x15)) { 2506c93bb85bSJerome Glisse stop_req -= 0x10; 2507c93bb85bSJerome Glisse } 2508c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 2509c93bb85bSJerome Glisse grph2_cntl |= RADEON_GRPH_BUFFER_SIZE; 2510c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL | 2511c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 2512c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 2513c93bb85bSJerome Glisse 2514c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS100) || 2515c93bb85bSJerome Glisse (rdev->family == CHIP_RS200)) 2516c93bb85bSJerome Glisse critical_point2 = 0; 2517c93bb85bSJerome Glisse else { 2518c93bb85bSJerome Glisse temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128; 2519c93bb85bSJerome Glisse temp_ff.full = rfixed_const(temp); 2520c93bb85bSJerome Glisse temp_ff.full = rfixed_mul(mclk_ff, temp_ff); 2521c93bb85bSJerome Glisse if (sclk_ff.full < temp_ff.full) 2522c93bb85bSJerome Glisse temp_ff.full = sclk_ff.full; 2523c93bb85bSJerome Glisse 2524c93bb85bSJerome Glisse read_return_rate.full = temp_ff.full; 2525c93bb85bSJerome Glisse 2526c93bb85bSJerome Glisse if (mode1) { 2527c93bb85bSJerome Glisse temp_ff.full = read_return_rate.full - disp_drain_rate.full; 2528c93bb85bSJerome Glisse time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff); 2529c93bb85bSJerome Glisse } else { 2530c93bb85bSJerome Glisse time_disp1_drop_priority.full = 0; 2531c93bb85bSJerome Glisse } 2532c93bb85bSJerome Glisse crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full; 2533c93bb85bSJerome Glisse crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2); 2534c93bb85bSJerome Glisse crit_point_ff.full += rfixed_const_half(0); 2535c93bb85bSJerome Glisse 2536c93bb85bSJerome Glisse critical_point2 = rfixed_trunc(crit_point_ff); 2537c93bb85bSJerome Glisse 2538c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 2539c93bb85bSJerome Glisse critical_point2 = 0; 2540c93bb85bSJerome Glisse } 2541c93bb85bSJerome Glisse 2542c93bb85bSJerome Glisse if (max_stop_req - critical_point2 < 4) 2543c93bb85bSJerome Glisse critical_point2 = 0; 2544c93bb85bSJerome Glisse 2545c93bb85bSJerome Glisse } 2546c93bb85bSJerome Glisse 2547c93bb85bSJerome Glisse if (critical_point2 == 0 && rdev->family == CHIP_R300) { 2548c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0 */ 2549c93bb85bSJerome Glisse critical_point2 = 0x10; 2550c93bb85bSJerome Glisse } 2551c93bb85bSJerome Glisse 2552c93bb85bSJerome Glisse WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 2553c93bb85bSJerome Glisse (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 2554c93bb85bSJerome Glisse 2555c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 2556c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 2557c93bb85bSJerome Glisse #if 0 2558c93bb85bSJerome Glisse /* attempt to program RS400 disp2 regs correctly ??? */ 2559c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL1); 2560c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK | 2561c93bb85bSJerome Glisse RS400_DISP2_STOP_REQ_LEVEL_MASK); 2562c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, (temp | 2563c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 2564c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 2565c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL2); 2566c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK | 2567c93bb85bSJerome Glisse RS400_DISP2_CRITICAL_POINT_STOP_MASK); 2568c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, (temp | 2569c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) | 2570c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT))); 2571c93bb85bSJerome Glisse #endif 2572c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC); 2573c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000); 2574c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC); 2575c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC); 2576c93bb85bSJerome Glisse } 2577c93bb85bSJerome Glisse 2578c93bb85bSJerome Glisse DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n", 2579c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL)); 2580c93bb85bSJerome Glisse } 2581c93bb85bSJerome Glisse } 2582551ebd83SDave Airlie 2583551ebd83SDave Airlie static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t) 2584551ebd83SDave Airlie { 2585551ebd83SDave Airlie DRM_ERROR("pitch %d\n", t->pitch); 2586ceb776bcSMathias Fröhlich DRM_ERROR("use_pitch %d\n", t->use_pitch); 2587551ebd83SDave Airlie DRM_ERROR("width %d\n", t->width); 2588ceb776bcSMathias Fröhlich DRM_ERROR("width_11 %d\n", t->width_11); 2589551ebd83SDave Airlie DRM_ERROR("height %d\n", t->height); 2590ceb776bcSMathias Fröhlich DRM_ERROR("height_11 %d\n", t->height_11); 2591551ebd83SDave Airlie DRM_ERROR("num levels %d\n", t->num_levels); 2592551ebd83SDave Airlie DRM_ERROR("depth %d\n", t->txdepth); 2593551ebd83SDave Airlie DRM_ERROR("bpp %d\n", t->cpp); 2594551ebd83SDave Airlie DRM_ERROR("coordinate type %d\n", t->tex_coord_type); 2595551ebd83SDave Airlie DRM_ERROR("width round to power of 2 %d\n", t->roundup_w); 2596551ebd83SDave Airlie DRM_ERROR("height round to power of 2 %d\n", t->roundup_h); 2597551ebd83SDave Airlie } 2598551ebd83SDave Airlie 2599551ebd83SDave Airlie static int r100_cs_track_cube(struct radeon_device *rdev, 2600551ebd83SDave Airlie struct r100_cs_track *track, unsigned idx) 2601551ebd83SDave Airlie { 2602551ebd83SDave Airlie unsigned face, w, h; 2603551ebd83SDave Airlie struct radeon_object *cube_robj; 2604551ebd83SDave Airlie unsigned long size; 2605551ebd83SDave Airlie 2606551ebd83SDave Airlie for (face = 0; face < 5; face++) { 2607551ebd83SDave Airlie cube_robj = track->textures[idx].cube_info[face].robj; 2608551ebd83SDave Airlie w = track->textures[idx].cube_info[face].width; 2609551ebd83SDave Airlie h = track->textures[idx].cube_info[face].height; 2610551ebd83SDave Airlie 2611551ebd83SDave Airlie size = w * h; 2612551ebd83SDave Airlie size *= track->textures[idx].cpp; 2613551ebd83SDave Airlie 2614551ebd83SDave Airlie size += track->textures[idx].cube_info[face].offset; 2615551ebd83SDave Airlie 2616551ebd83SDave Airlie if (size > radeon_object_size(cube_robj)) { 2617551ebd83SDave Airlie DRM_ERROR("Cube texture offset greater than object size %lu %lu\n", 2618551ebd83SDave Airlie size, radeon_object_size(cube_robj)); 2619551ebd83SDave Airlie r100_cs_track_texture_print(&track->textures[idx]); 2620551ebd83SDave Airlie return -1; 2621551ebd83SDave Airlie } 2622551ebd83SDave Airlie } 2623551ebd83SDave Airlie return 0; 2624551ebd83SDave Airlie } 2625551ebd83SDave Airlie 2626551ebd83SDave Airlie static int r100_cs_track_texture_check(struct radeon_device *rdev, 2627551ebd83SDave Airlie struct r100_cs_track *track) 2628551ebd83SDave Airlie { 2629551ebd83SDave Airlie struct radeon_object *robj; 2630551ebd83SDave Airlie unsigned long size; 2631551ebd83SDave Airlie unsigned u, i, w, h; 2632551ebd83SDave Airlie int ret; 2633551ebd83SDave Airlie 2634551ebd83SDave Airlie for (u = 0; u < track->num_texture; u++) { 2635551ebd83SDave Airlie if (!track->textures[u].enabled) 2636551ebd83SDave Airlie continue; 2637551ebd83SDave Airlie robj = track->textures[u].robj; 2638551ebd83SDave Airlie if (robj == NULL) { 2639551ebd83SDave Airlie DRM_ERROR("No texture bound to unit %u\n", u); 2640551ebd83SDave Airlie return -EINVAL; 2641551ebd83SDave Airlie } 2642551ebd83SDave Airlie size = 0; 2643551ebd83SDave Airlie for (i = 0; i <= track->textures[u].num_levels; i++) { 2644551ebd83SDave Airlie if (track->textures[u].use_pitch) { 2645551ebd83SDave Airlie if (rdev->family < CHIP_R300) 2646551ebd83SDave Airlie w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i); 2647551ebd83SDave Airlie else 2648551ebd83SDave Airlie w = track->textures[u].pitch / (1 << i); 2649551ebd83SDave Airlie } else { 2650ceb776bcSMathias Fröhlich w = track->textures[u].width; 2651551ebd83SDave Airlie if (rdev->family >= CHIP_RV515) 2652551ebd83SDave Airlie w |= track->textures[u].width_11; 2653ceb776bcSMathias Fröhlich w = w / (1 << i); 2654551ebd83SDave Airlie if (track->textures[u].roundup_w) 2655551ebd83SDave Airlie w = roundup_pow_of_two(w); 2656551ebd83SDave Airlie } 2657ceb776bcSMathias Fröhlich h = track->textures[u].height; 2658551ebd83SDave Airlie if (rdev->family >= CHIP_RV515) 2659551ebd83SDave Airlie h |= track->textures[u].height_11; 2660ceb776bcSMathias Fröhlich h = h / (1 << i); 2661551ebd83SDave Airlie if (track->textures[u].roundup_h) 2662551ebd83SDave Airlie h = roundup_pow_of_two(h); 2663551ebd83SDave Airlie size += w * h; 2664551ebd83SDave Airlie } 2665551ebd83SDave Airlie size *= track->textures[u].cpp; 2666551ebd83SDave Airlie switch (track->textures[u].tex_coord_type) { 2667551ebd83SDave Airlie case 0: 2668551ebd83SDave Airlie break; 2669551ebd83SDave Airlie case 1: 2670551ebd83SDave Airlie size *= (1 << track->textures[u].txdepth); 2671551ebd83SDave Airlie break; 2672551ebd83SDave Airlie case 2: 2673551ebd83SDave Airlie if (track->separate_cube) { 2674551ebd83SDave Airlie ret = r100_cs_track_cube(rdev, track, u); 2675551ebd83SDave Airlie if (ret) 2676551ebd83SDave Airlie return ret; 2677551ebd83SDave Airlie } else 2678551ebd83SDave Airlie size *= 6; 2679551ebd83SDave Airlie break; 2680551ebd83SDave Airlie default: 2681551ebd83SDave Airlie DRM_ERROR("Invalid texture coordinate type %u for unit " 2682551ebd83SDave Airlie "%u\n", track->textures[u].tex_coord_type, u); 2683551ebd83SDave Airlie return -EINVAL; 2684551ebd83SDave Airlie } 2685551ebd83SDave Airlie if (size > radeon_object_size(robj)) { 2686551ebd83SDave Airlie DRM_ERROR("Texture of unit %u needs %lu bytes but is " 2687551ebd83SDave Airlie "%lu\n", u, size, radeon_object_size(robj)); 2688551ebd83SDave Airlie r100_cs_track_texture_print(&track->textures[u]); 2689551ebd83SDave Airlie return -EINVAL; 2690551ebd83SDave Airlie } 2691551ebd83SDave Airlie } 2692551ebd83SDave Airlie return 0; 2693551ebd83SDave Airlie } 2694551ebd83SDave Airlie 2695551ebd83SDave Airlie int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track) 2696551ebd83SDave Airlie { 2697551ebd83SDave Airlie unsigned i; 2698551ebd83SDave Airlie unsigned long size; 2699551ebd83SDave Airlie unsigned prim_walk; 2700551ebd83SDave Airlie unsigned nverts; 2701551ebd83SDave Airlie 2702551ebd83SDave Airlie for (i = 0; i < track->num_cb; i++) { 2703551ebd83SDave Airlie if (track->cb[i].robj == NULL) { 2704551ebd83SDave Airlie DRM_ERROR("[drm] No buffer for color buffer %d !\n", i); 2705551ebd83SDave Airlie return -EINVAL; 2706551ebd83SDave Airlie } 2707551ebd83SDave Airlie size = track->cb[i].pitch * track->cb[i].cpp * track->maxy; 2708551ebd83SDave Airlie size += track->cb[i].offset; 2709551ebd83SDave Airlie if (size > radeon_object_size(track->cb[i].robj)) { 2710551ebd83SDave Airlie DRM_ERROR("[drm] Buffer too small for color buffer %d " 2711551ebd83SDave Airlie "(need %lu have %lu) !\n", i, size, 2712551ebd83SDave Airlie radeon_object_size(track->cb[i].robj)); 2713551ebd83SDave Airlie DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n", 2714551ebd83SDave Airlie i, track->cb[i].pitch, track->cb[i].cpp, 2715551ebd83SDave Airlie track->cb[i].offset, track->maxy); 2716551ebd83SDave Airlie return -EINVAL; 2717551ebd83SDave Airlie } 2718551ebd83SDave Airlie } 2719551ebd83SDave Airlie if (track->z_enabled) { 2720551ebd83SDave Airlie if (track->zb.robj == NULL) { 2721551ebd83SDave Airlie DRM_ERROR("[drm] No buffer for z buffer !\n"); 2722551ebd83SDave Airlie return -EINVAL; 2723551ebd83SDave Airlie } 2724551ebd83SDave Airlie size = track->zb.pitch * track->zb.cpp * track->maxy; 2725551ebd83SDave Airlie size += track->zb.offset; 2726551ebd83SDave Airlie if (size > radeon_object_size(track->zb.robj)) { 2727551ebd83SDave Airlie DRM_ERROR("[drm] Buffer too small for z buffer " 2728551ebd83SDave Airlie "(need %lu have %lu) !\n", size, 2729551ebd83SDave Airlie radeon_object_size(track->zb.robj)); 2730551ebd83SDave Airlie DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n", 2731551ebd83SDave Airlie track->zb.pitch, track->zb.cpp, 2732551ebd83SDave Airlie track->zb.offset, track->maxy); 2733551ebd83SDave Airlie return -EINVAL; 2734551ebd83SDave Airlie } 2735551ebd83SDave Airlie } 2736551ebd83SDave Airlie prim_walk = (track->vap_vf_cntl >> 4) & 0x3; 2737551ebd83SDave Airlie nverts = (track->vap_vf_cntl >> 16) & 0xFFFF; 2738551ebd83SDave Airlie switch (prim_walk) { 2739551ebd83SDave Airlie case 1: 2740551ebd83SDave Airlie for (i = 0; i < track->num_arrays; i++) { 2741551ebd83SDave Airlie size = track->arrays[i].esize * track->max_indx * 4; 2742551ebd83SDave Airlie if (track->arrays[i].robj == NULL) { 2743551ebd83SDave Airlie DRM_ERROR("(PW %u) Vertex array %u no buffer " 2744551ebd83SDave Airlie "bound\n", prim_walk, i); 2745551ebd83SDave Airlie return -EINVAL; 2746551ebd83SDave Airlie } 2747551ebd83SDave Airlie if (size > radeon_object_size(track->arrays[i].robj)) { 2748551ebd83SDave Airlie DRM_ERROR("(PW %u) Vertex array %u need %lu dwords " 2749551ebd83SDave Airlie "have %lu dwords\n", prim_walk, i, 2750551ebd83SDave Airlie size >> 2, 2751551ebd83SDave Airlie radeon_object_size(track->arrays[i].robj) >> 2); 2752551ebd83SDave Airlie DRM_ERROR("Max indices %u\n", track->max_indx); 2753551ebd83SDave Airlie return -EINVAL; 2754551ebd83SDave Airlie } 2755551ebd83SDave Airlie } 2756551ebd83SDave Airlie break; 2757551ebd83SDave Airlie case 2: 2758551ebd83SDave Airlie for (i = 0; i < track->num_arrays; i++) { 2759551ebd83SDave Airlie size = track->arrays[i].esize * (nverts - 1) * 4; 2760551ebd83SDave Airlie if (track->arrays[i].robj == NULL) { 2761551ebd83SDave Airlie DRM_ERROR("(PW %u) Vertex array %u no buffer " 2762551ebd83SDave Airlie "bound\n", prim_walk, i); 2763551ebd83SDave Airlie return -EINVAL; 2764551ebd83SDave Airlie } 2765551ebd83SDave Airlie if (size > radeon_object_size(track->arrays[i].robj)) { 2766551ebd83SDave Airlie DRM_ERROR("(PW %u) Vertex array %u need %lu dwords " 2767551ebd83SDave Airlie "have %lu dwords\n", prim_walk, i, size >> 2, 2768551ebd83SDave Airlie radeon_object_size(track->arrays[i].robj) >> 2); 2769551ebd83SDave Airlie return -EINVAL; 2770551ebd83SDave Airlie } 2771551ebd83SDave Airlie } 2772551ebd83SDave Airlie break; 2773551ebd83SDave Airlie case 3: 2774551ebd83SDave Airlie size = track->vtx_size * nverts; 2775551ebd83SDave Airlie if (size != track->immd_dwords) { 2776551ebd83SDave Airlie DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n", 2777551ebd83SDave Airlie track->immd_dwords, size); 2778551ebd83SDave Airlie DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n", 2779551ebd83SDave Airlie nverts, track->vtx_size); 2780551ebd83SDave Airlie return -EINVAL; 2781551ebd83SDave Airlie } 2782551ebd83SDave Airlie break; 2783551ebd83SDave Airlie default: 2784551ebd83SDave Airlie DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n", 2785551ebd83SDave Airlie prim_walk); 2786551ebd83SDave Airlie return -EINVAL; 2787551ebd83SDave Airlie } 2788551ebd83SDave Airlie return r100_cs_track_texture_check(rdev, track); 2789551ebd83SDave Airlie } 2790551ebd83SDave Airlie 2791551ebd83SDave Airlie void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track) 2792551ebd83SDave Airlie { 2793551ebd83SDave Airlie unsigned i, face; 2794551ebd83SDave Airlie 2795551ebd83SDave Airlie if (rdev->family < CHIP_R300) { 2796551ebd83SDave Airlie track->num_cb = 1; 2797551ebd83SDave Airlie if (rdev->family <= CHIP_RS200) 2798551ebd83SDave Airlie track->num_texture = 3; 2799551ebd83SDave Airlie else 2800551ebd83SDave Airlie track->num_texture = 6; 2801551ebd83SDave Airlie track->maxy = 2048; 2802551ebd83SDave Airlie track->separate_cube = 1; 2803551ebd83SDave Airlie } else { 2804551ebd83SDave Airlie track->num_cb = 4; 2805551ebd83SDave Airlie track->num_texture = 16; 2806551ebd83SDave Airlie track->maxy = 4096; 2807551ebd83SDave Airlie track->separate_cube = 0; 2808551ebd83SDave Airlie } 2809551ebd83SDave Airlie 2810551ebd83SDave Airlie for (i = 0; i < track->num_cb; i++) { 2811551ebd83SDave Airlie track->cb[i].robj = NULL; 2812551ebd83SDave Airlie track->cb[i].pitch = 8192; 2813551ebd83SDave Airlie track->cb[i].cpp = 16; 2814551ebd83SDave Airlie track->cb[i].offset = 0; 2815551ebd83SDave Airlie } 2816551ebd83SDave Airlie track->z_enabled = true; 2817551ebd83SDave Airlie track->zb.robj = NULL; 2818551ebd83SDave Airlie track->zb.pitch = 8192; 2819551ebd83SDave Airlie track->zb.cpp = 4; 2820551ebd83SDave Airlie track->zb.offset = 0; 2821551ebd83SDave Airlie track->vtx_size = 0x7F; 2822551ebd83SDave Airlie track->immd_dwords = 0xFFFFFFFFUL; 2823551ebd83SDave Airlie track->num_arrays = 11; 2824551ebd83SDave Airlie track->max_indx = 0x00FFFFFFUL; 2825551ebd83SDave Airlie for (i = 0; i < track->num_arrays; i++) { 2826551ebd83SDave Airlie track->arrays[i].robj = NULL; 2827551ebd83SDave Airlie track->arrays[i].esize = 0x7F; 2828551ebd83SDave Airlie } 2829551ebd83SDave Airlie for (i = 0; i < track->num_texture; i++) { 2830551ebd83SDave Airlie track->textures[i].pitch = 16536; 2831551ebd83SDave Airlie track->textures[i].width = 16536; 2832551ebd83SDave Airlie track->textures[i].height = 16536; 2833551ebd83SDave Airlie track->textures[i].width_11 = 1 << 11; 2834551ebd83SDave Airlie track->textures[i].height_11 = 1 << 11; 2835551ebd83SDave Airlie track->textures[i].num_levels = 12; 2836551ebd83SDave Airlie if (rdev->family <= CHIP_RS200) { 2837551ebd83SDave Airlie track->textures[i].tex_coord_type = 0; 2838551ebd83SDave Airlie track->textures[i].txdepth = 0; 2839551ebd83SDave Airlie } else { 2840551ebd83SDave Airlie track->textures[i].txdepth = 16; 2841551ebd83SDave Airlie track->textures[i].tex_coord_type = 1; 2842551ebd83SDave Airlie } 2843551ebd83SDave Airlie track->textures[i].cpp = 64; 2844551ebd83SDave Airlie track->textures[i].robj = NULL; 2845551ebd83SDave Airlie /* CS IB emission code makes sure texture unit are disabled */ 2846551ebd83SDave Airlie track->textures[i].enabled = false; 2847551ebd83SDave Airlie track->textures[i].roundup_w = true; 2848551ebd83SDave Airlie track->textures[i].roundup_h = true; 2849551ebd83SDave Airlie if (track->separate_cube) 2850551ebd83SDave Airlie for (face = 0; face < 5; face++) { 2851551ebd83SDave Airlie track->textures[i].cube_info[face].robj = NULL; 2852551ebd83SDave Airlie track->textures[i].cube_info[face].width = 16536; 2853551ebd83SDave Airlie track->textures[i].cube_info[face].height = 16536; 2854551ebd83SDave Airlie track->textures[i].cube_info[face].offset = 0; 2855551ebd83SDave Airlie } 2856551ebd83SDave Airlie } 2857551ebd83SDave Airlie } 28583ce0a23dSJerome Glisse 28593ce0a23dSJerome Glisse int r100_ring_test(struct radeon_device *rdev) 28603ce0a23dSJerome Glisse { 28613ce0a23dSJerome Glisse uint32_t scratch; 28623ce0a23dSJerome Glisse uint32_t tmp = 0; 28633ce0a23dSJerome Glisse unsigned i; 28643ce0a23dSJerome Glisse int r; 28653ce0a23dSJerome Glisse 28663ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 28673ce0a23dSJerome Glisse if (r) { 28683ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r); 28693ce0a23dSJerome Glisse return r; 28703ce0a23dSJerome Glisse } 28713ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 28723ce0a23dSJerome Glisse r = radeon_ring_lock(rdev, 2); 28733ce0a23dSJerome Glisse if (r) { 28743ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r); 28753ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 28763ce0a23dSJerome Glisse return r; 28773ce0a23dSJerome Glisse } 28783ce0a23dSJerome Glisse radeon_ring_write(rdev, PACKET0(scratch, 0)); 28793ce0a23dSJerome Glisse radeon_ring_write(rdev, 0xDEADBEEF); 28803ce0a23dSJerome Glisse radeon_ring_unlock_commit(rdev); 28813ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 28823ce0a23dSJerome Glisse tmp = RREG32(scratch); 28833ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 28843ce0a23dSJerome Glisse break; 28853ce0a23dSJerome Glisse } 28863ce0a23dSJerome Glisse DRM_UDELAY(1); 28873ce0a23dSJerome Glisse } 28883ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 28893ce0a23dSJerome Glisse DRM_INFO("ring test succeeded in %d usecs\n", i); 28903ce0a23dSJerome Glisse } else { 28913ce0a23dSJerome Glisse DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n", 28923ce0a23dSJerome Glisse scratch, tmp); 28933ce0a23dSJerome Glisse r = -EINVAL; 28943ce0a23dSJerome Glisse } 28953ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 28963ce0a23dSJerome Glisse return r; 28973ce0a23dSJerome Glisse } 28983ce0a23dSJerome Glisse 28993ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib) 29003ce0a23dSJerome Glisse { 29013ce0a23dSJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1)); 29023ce0a23dSJerome Glisse radeon_ring_write(rdev, ib->gpu_addr); 29033ce0a23dSJerome Glisse radeon_ring_write(rdev, ib->length_dw); 29043ce0a23dSJerome Glisse } 29053ce0a23dSJerome Glisse 29063ce0a23dSJerome Glisse int r100_ib_test(struct radeon_device *rdev) 29073ce0a23dSJerome Glisse { 29083ce0a23dSJerome Glisse struct radeon_ib *ib; 29093ce0a23dSJerome Glisse uint32_t scratch; 29103ce0a23dSJerome Glisse uint32_t tmp = 0; 29113ce0a23dSJerome Glisse unsigned i; 29123ce0a23dSJerome Glisse int r; 29133ce0a23dSJerome Glisse 29143ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 29153ce0a23dSJerome Glisse if (r) { 29163ce0a23dSJerome Glisse DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r); 29173ce0a23dSJerome Glisse return r; 29183ce0a23dSJerome Glisse } 29193ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 29203ce0a23dSJerome Glisse r = radeon_ib_get(rdev, &ib); 29213ce0a23dSJerome Glisse if (r) { 29223ce0a23dSJerome Glisse return r; 29233ce0a23dSJerome Glisse } 29243ce0a23dSJerome Glisse ib->ptr[0] = PACKET0(scratch, 0); 29253ce0a23dSJerome Glisse ib->ptr[1] = 0xDEADBEEF; 29263ce0a23dSJerome Glisse ib->ptr[2] = PACKET2(0); 29273ce0a23dSJerome Glisse ib->ptr[3] = PACKET2(0); 29283ce0a23dSJerome Glisse ib->ptr[4] = PACKET2(0); 29293ce0a23dSJerome Glisse ib->ptr[5] = PACKET2(0); 29303ce0a23dSJerome Glisse ib->ptr[6] = PACKET2(0); 29313ce0a23dSJerome Glisse ib->ptr[7] = PACKET2(0); 29323ce0a23dSJerome Glisse ib->length_dw = 8; 29333ce0a23dSJerome Glisse r = radeon_ib_schedule(rdev, ib); 29343ce0a23dSJerome Glisse if (r) { 29353ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 29363ce0a23dSJerome Glisse radeon_ib_free(rdev, &ib); 29373ce0a23dSJerome Glisse return r; 29383ce0a23dSJerome Glisse } 29393ce0a23dSJerome Glisse r = radeon_fence_wait(ib->fence, false); 29403ce0a23dSJerome Glisse if (r) { 29413ce0a23dSJerome Glisse return r; 29423ce0a23dSJerome Glisse } 29433ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 29443ce0a23dSJerome Glisse tmp = RREG32(scratch); 29453ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 29463ce0a23dSJerome Glisse break; 29473ce0a23dSJerome Glisse } 29483ce0a23dSJerome Glisse DRM_UDELAY(1); 29493ce0a23dSJerome Glisse } 29503ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 29513ce0a23dSJerome Glisse DRM_INFO("ib test succeeded in %u usecs\n", i); 29523ce0a23dSJerome Glisse } else { 29533ce0a23dSJerome Glisse DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n", 29543ce0a23dSJerome Glisse scratch, tmp); 29553ce0a23dSJerome Glisse r = -EINVAL; 29563ce0a23dSJerome Glisse } 29573ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 29583ce0a23dSJerome Glisse radeon_ib_free(rdev, &ib); 29593ce0a23dSJerome Glisse return r; 29603ce0a23dSJerome Glisse } 29619f022ddfSJerome Glisse 29629f022ddfSJerome Glisse void r100_ib_fini(struct radeon_device *rdev) 29639f022ddfSJerome Glisse { 29649f022ddfSJerome Glisse radeon_ib_pool_fini(rdev); 29659f022ddfSJerome Glisse } 29669f022ddfSJerome Glisse 29679f022ddfSJerome Glisse int r100_ib_init(struct radeon_device *rdev) 29689f022ddfSJerome Glisse { 29699f022ddfSJerome Glisse int r; 29709f022ddfSJerome Glisse 29719f022ddfSJerome Glisse r = radeon_ib_pool_init(rdev); 29729f022ddfSJerome Glisse if (r) { 29739f022ddfSJerome Glisse dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r); 29749f022ddfSJerome Glisse r100_ib_fini(rdev); 29759f022ddfSJerome Glisse return r; 29769f022ddfSJerome Glisse } 29779f022ddfSJerome Glisse r = r100_ib_test(rdev); 29789f022ddfSJerome Glisse if (r) { 29799f022ddfSJerome Glisse dev_err(rdev->dev, "failled testing IB (%d).\n", r); 29809f022ddfSJerome Glisse r100_ib_fini(rdev); 29819f022ddfSJerome Glisse return r; 29829f022ddfSJerome Glisse } 29839f022ddfSJerome Glisse return 0; 29849f022ddfSJerome Glisse } 29859f022ddfSJerome Glisse 29869f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save) 29879f022ddfSJerome Glisse { 29889f022ddfSJerome Glisse /* Shutdown CP we shouldn't need to do that but better be safe than 29899f022ddfSJerome Glisse * sorry 29909f022ddfSJerome Glisse */ 29919f022ddfSJerome Glisse rdev->cp.ready = false; 29929f022ddfSJerome Glisse WREG32(R_000740_CP_CSQ_CNTL, 0); 29939f022ddfSJerome Glisse 29949f022ddfSJerome Glisse /* Save few CRTC registers */ 2995ca6ffc64SJerome Glisse save->GENMO_WT = RREG8(R_0003C2_GENMO_WT); 29969f022ddfSJerome Glisse save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL); 29979f022ddfSJerome Glisse save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL); 29989f022ddfSJerome Glisse save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET); 29999f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 30009f022ddfSJerome Glisse save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL); 30019f022ddfSJerome Glisse save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET); 30029f022ddfSJerome Glisse } 30039f022ddfSJerome Glisse 30049f022ddfSJerome Glisse /* Disable VGA aperture access */ 3005ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT); 30069f022ddfSJerome Glisse /* Disable cursor, overlay, crtc */ 30079f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1)); 30089f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL | 30099f022ddfSJerome Glisse S_000054_CRTC_DISPLAY_DIS(1)); 30109f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, 30119f022ddfSJerome Glisse (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) | 30129f022ddfSJerome Glisse S_000050_CRTC_DISP_REQ_EN_B(1)); 30139f022ddfSJerome Glisse WREG32(R_000420_OV0_SCALE_CNTL, 30149f022ddfSJerome Glisse C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL)); 30159f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET); 30169f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 30179f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET | 30189f022ddfSJerome Glisse S_000360_CUR2_LOCK(1)); 30199f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, 30209f022ddfSJerome Glisse (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) | 30219f022ddfSJerome Glisse S_0003F8_CRTC2_DISPLAY_DIS(1) | 30229f022ddfSJerome Glisse S_0003F8_CRTC2_DISP_REQ_EN_B(1)); 30239f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, 30249f022ddfSJerome Glisse C_000360_CUR2_LOCK & save->CUR2_OFFSET); 30259f022ddfSJerome Glisse } 30269f022ddfSJerome Glisse } 30279f022ddfSJerome Glisse 30289f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save) 30299f022ddfSJerome Glisse { 30309f022ddfSJerome Glisse /* Update base address for crtc */ 30319f022ddfSJerome Glisse WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_location); 30329f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 30339f022ddfSJerome Glisse WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, 30349f022ddfSJerome Glisse rdev->mc.vram_location); 30359f022ddfSJerome Glisse } 30369f022ddfSJerome Glisse /* Restore CRTC registers */ 3037ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, save->GENMO_WT); 30389f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL); 30399f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL); 30409f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 30419f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL); 30429f022ddfSJerome Glisse } 30439f022ddfSJerome Glisse } 3044ca6ffc64SJerome Glisse 3045ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev) 3046ca6ffc64SJerome Glisse { 3047ca6ffc64SJerome Glisse u32 tmp; 3048ca6ffc64SJerome Glisse 3049ca6ffc64SJerome Glisse tmp = RREG8(R_0003C2_GENMO_WT); 3050ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp); 3051ca6ffc64SJerome Glisse } 3052d4550907SJerome Glisse 3053d4550907SJerome Glisse static void r100_debugfs(struct radeon_device *rdev) 3054d4550907SJerome Glisse { 3055d4550907SJerome Glisse int r; 3056d4550907SJerome Glisse 3057d4550907SJerome Glisse r = r100_debugfs_mc_info_init(rdev); 3058d4550907SJerome Glisse if (r) 3059d4550907SJerome Glisse dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n"); 3060d4550907SJerome Glisse } 3061d4550907SJerome Glisse 3062d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev) 3063d4550907SJerome Glisse { 3064d4550907SJerome Glisse struct r100_mc_save save; 3065d4550907SJerome Glisse 3066d4550907SJerome Glisse /* Stops all mc clients */ 3067d4550907SJerome Glisse r100_mc_stop(rdev, &save); 3068d4550907SJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3069d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 3070d4550907SJerome Glisse S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) | 3071d4550907SJerome Glisse S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16)); 3072d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base)); 3073d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3074d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 3075d4550907SJerome Glisse upper_32_bits(rdev->mc.agp_base) & 0xff); 3076d4550907SJerome Glisse } else { 3077d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF); 3078d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, 0); 3079d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3080d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 0); 3081d4550907SJerome Glisse } 3082d4550907SJerome Glisse /* Wait for mc idle */ 3083d4550907SJerome Glisse if (r100_mc_wait_for_idle(rdev)) 3084d4550907SJerome Glisse dev_warn(rdev->dev, "Wait for MC idle timeout.\n"); 3085d4550907SJerome Glisse /* Program MC, should be a 32bits limited address space */ 3086d4550907SJerome Glisse WREG32(R_000148_MC_FB_LOCATION, 3087d4550907SJerome Glisse S_000148_MC_FB_START(rdev->mc.vram_start >> 16) | 3088d4550907SJerome Glisse S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16)); 3089d4550907SJerome Glisse r100_mc_resume(rdev, &save); 3090d4550907SJerome Glisse } 3091d4550907SJerome Glisse 3092d4550907SJerome Glisse void r100_clock_startup(struct radeon_device *rdev) 3093d4550907SJerome Glisse { 3094d4550907SJerome Glisse u32 tmp; 3095d4550907SJerome Glisse 3096d4550907SJerome Glisse if (radeon_dynclks != -1 && radeon_dynclks) 3097d4550907SJerome Glisse radeon_legacy_set_clock_gating(rdev, 1); 3098d4550907SJerome Glisse /* We need to force on some of the block */ 3099d4550907SJerome Glisse tmp = RREG32_PLL(R_00000D_SCLK_CNTL); 3100d4550907SJerome Glisse tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1); 3101d4550907SJerome Glisse if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280)) 3102d4550907SJerome Glisse tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1); 3103d4550907SJerome Glisse WREG32_PLL(R_00000D_SCLK_CNTL, tmp); 3104d4550907SJerome Glisse } 3105d4550907SJerome Glisse 3106d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev) 3107d4550907SJerome Glisse { 3108d4550907SJerome Glisse int r; 3109d4550907SJerome Glisse 3110d4550907SJerome Glisse r100_mc_program(rdev); 3111d4550907SJerome Glisse /* Resume clock */ 3112d4550907SJerome Glisse r100_clock_startup(rdev); 3113d4550907SJerome Glisse /* Initialize GPU configuration (# pipes, ...) */ 3114d4550907SJerome Glisse r100_gpu_init(rdev); 3115d4550907SJerome Glisse /* Initialize GART (initialize after TTM so we can allocate 3116d4550907SJerome Glisse * memory through TTM but finalize after TTM) */ 3117*17e15b0cSDave Airlie r100_enable_bm(rdev); 3118d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 3119d4550907SJerome Glisse r = r100_pci_gart_enable(rdev); 3120d4550907SJerome Glisse if (r) 3121d4550907SJerome Glisse return r; 3122d4550907SJerome Glisse } 3123d4550907SJerome Glisse /* Enable IRQ */ 3124d4550907SJerome Glisse rdev->irq.sw_int = true; 3125d4550907SJerome Glisse r100_irq_set(rdev); 3126d4550907SJerome Glisse /* 1M ring buffer */ 3127d4550907SJerome Glisse r = r100_cp_init(rdev, 1024 * 1024); 3128d4550907SJerome Glisse if (r) { 3129d4550907SJerome Glisse dev_err(rdev->dev, "failled initializing CP (%d).\n", r); 3130d4550907SJerome Glisse return r; 3131d4550907SJerome Glisse } 3132d4550907SJerome Glisse r = r100_wb_init(rdev); 3133d4550907SJerome Glisse if (r) 3134d4550907SJerome Glisse dev_err(rdev->dev, "failled initializing WB (%d).\n", r); 3135d4550907SJerome Glisse r = r100_ib_init(rdev); 3136d4550907SJerome Glisse if (r) { 3137d4550907SJerome Glisse dev_err(rdev->dev, "failled initializing IB (%d).\n", r); 3138d4550907SJerome Glisse return r; 3139d4550907SJerome Glisse } 3140d4550907SJerome Glisse return 0; 3141d4550907SJerome Glisse } 3142d4550907SJerome Glisse 3143d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev) 3144d4550907SJerome Glisse { 3145d4550907SJerome Glisse /* Make sur GART are not working */ 3146d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3147d4550907SJerome Glisse r100_pci_gart_disable(rdev); 3148d4550907SJerome Glisse /* Resume clock before doing reset */ 3149d4550907SJerome Glisse r100_clock_startup(rdev); 3150d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 3151d4550907SJerome Glisse if (radeon_gpu_reset(rdev)) { 3152d4550907SJerome Glisse dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 3153d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 3154d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 3155d4550907SJerome Glisse } 3156d4550907SJerome Glisse /* post */ 3157d4550907SJerome Glisse radeon_combios_asic_init(rdev->ddev); 3158d4550907SJerome Glisse /* Resume clock after posting */ 3159d4550907SJerome Glisse r100_clock_startup(rdev); 3160d4550907SJerome Glisse return r100_startup(rdev); 3161d4550907SJerome Glisse } 3162d4550907SJerome Glisse 3163d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev) 3164d4550907SJerome Glisse { 3165d4550907SJerome Glisse r100_cp_disable(rdev); 3166d4550907SJerome Glisse r100_wb_disable(rdev); 3167d4550907SJerome Glisse r100_irq_disable(rdev); 3168d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3169d4550907SJerome Glisse r100_pci_gart_disable(rdev); 3170d4550907SJerome Glisse return 0; 3171d4550907SJerome Glisse } 3172d4550907SJerome Glisse 3173d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev) 3174d4550907SJerome Glisse { 3175d4550907SJerome Glisse r100_suspend(rdev); 3176d4550907SJerome Glisse r100_cp_fini(rdev); 3177d4550907SJerome Glisse r100_wb_fini(rdev); 3178d4550907SJerome Glisse r100_ib_fini(rdev); 3179d4550907SJerome Glisse radeon_gem_fini(rdev); 3180d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3181d4550907SJerome Glisse r100_pci_gart_fini(rdev); 3182d4550907SJerome Glisse radeon_irq_kms_fini(rdev); 3183d4550907SJerome Glisse radeon_fence_driver_fini(rdev); 3184d4550907SJerome Glisse radeon_object_fini(rdev); 3185d4550907SJerome Glisse radeon_atombios_fini(rdev); 3186d4550907SJerome Glisse kfree(rdev->bios); 3187d4550907SJerome Glisse rdev->bios = NULL; 3188d4550907SJerome Glisse } 3189d4550907SJerome Glisse 3190d4550907SJerome Glisse int r100_mc_init(struct radeon_device *rdev) 3191d4550907SJerome Glisse { 3192d4550907SJerome Glisse int r; 3193d4550907SJerome Glisse u32 tmp; 3194d4550907SJerome Glisse 3195d4550907SJerome Glisse /* Setup GPU memory space */ 3196d4550907SJerome Glisse rdev->mc.vram_location = 0xFFFFFFFFUL; 3197d4550907SJerome Glisse rdev->mc.gtt_location = 0xFFFFFFFFUL; 3198d4550907SJerome Glisse if (rdev->flags & RADEON_IS_IGP) { 3199d4550907SJerome Glisse tmp = G_00015C_MC_FB_START(RREG32(R_00015C_NB_TOM)); 3200d4550907SJerome Glisse rdev->mc.vram_location = tmp << 16; 3201d4550907SJerome Glisse } 3202d4550907SJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3203d4550907SJerome Glisse r = radeon_agp_init(rdev); 3204d4550907SJerome Glisse if (r) { 3205d4550907SJerome Glisse printk(KERN_WARNING "[drm] Disabling AGP\n"); 3206d4550907SJerome Glisse rdev->flags &= ~RADEON_IS_AGP; 3207d4550907SJerome Glisse rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024; 3208d4550907SJerome Glisse } else { 3209d4550907SJerome Glisse rdev->mc.gtt_location = rdev->mc.agp_base; 3210d4550907SJerome Glisse } 3211d4550907SJerome Glisse } 3212d4550907SJerome Glisse r = radeon_mc_setup(rdev); 3213d4550907SJerome Glisse if (r) 3214d4550907SJerome Glisse return r; 3215d4550907SJerome Glisse return 0; 3216d4550907SJerome Glisse } 3217d4550907SJerome Glisse 3218d4550907SJerome Glisse int r100_init(struct radeon_device *rdev) 3219d4550907SJerome Glisse { 3220d4550907SJerome Glisse int r; 3221d4550907SJerome Glisse 3222d4550907SJerome Glisse /* Register debugfs file specific to this group of asics */ 3223d4550907SJerome Glisse r100_debugfs(rdev); 3224d4550907SJerome Glisse /* Disable VGA */ 3225d4550907SJerome Glisse r100_vga_render_disable(rdev); 3226d4550907SJerome Glisse /* Initialize scratch registers */ 3227d4550907SJerome Glisse radeon_scratch_init(rdev); 3228d4550907SJerome Glisse /* Initialize surface registers */ 3229d4550907SJerome Glisse radeon_surface_init(rdev); 3230d4550907SJerome Glisse /* TODO: disable VGA need to use VGA request */ 3231d4550907SJerome Glisse /* BIOS*/ 3232d4550907SJerome Glisse if (!radeon_get_bios(rdev)) { 3233d4550907SJerome Glisse if (ASIC_IS_AVIVO(rdev)) 3234d4550907SJerome Glisse return -EINVAL; 3235d4550907SJerome Glisse } 3236d4550907SJerome Glisse if (rdev->is_atom_bios) { 3237d4550907SJerome Glisse dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n"); 3238d4550907SJerome Glisse return -EINVAL; 3239d4550907SJerome Glisse } else { 3240d4550907SJerome Glisse r = radeon_combios_init(rdev); 3241d4550907SJerome Glisse if (r) 3242d4550907SJerome Glisse return r; 3243d4550907SJerome Glisse } 3244d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 3245d4550907SJerome Glisse if (radeon_gpu_reset(rdev)) { 3246d4550907SJerome Glisse dev_warn(rdev->dev, 3247d4550907SJerome Glisse "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 3248d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 3249d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 3250d4550907SJerome Glisse } 3251d4550907SJerome Glisse /* check if cards are posted or not */ 3252d4550907SJerome Glisse if (!radeon_card_posted(rdev) && rdev->bios) { 3253d4550907SJerome Glisse DRM_INFO("GPU not posted. posting now...\n"); 3254d4550907SJerome Glisse radeon_combios_asic_init(rdev->ddev); 3255d4550907SJerome Glisse } 3256d4550907SJerome Glisse /* Set asic errata */ 3257d4550907SJerome Glisse r100_errata(rdev); 3258d4550907SJerome Glisse /* Initialize clocks */ 3259d4550907SJerome Glisse radeon_get_clock_info(rdev->ddev); 3260d4550907SJerome Glisse /* Get vram informations */ 3261d4550907SJerome Glisse r100_vram_info(rdev); 3262d4550907SJerome Glisse /* Initialize memory controller (also test AGP) */ 3263d4550907SJerome Glisse r = r100_mc_init(rdev); 3264d4550907SJerome Glisse if (r) 3265d4550907SJerome Glisse return r; 3266d4550907SJerome Glisse /* Fence driver */ 3267d4550907SJerome Glisse r = radeon_fence_driver_init(rdev); 3268d4550907SJerome Glisse if (r) 3269d4550907SJerome Glisse return r; 3270d4550907SJerome Glisse r = radeon_irq_kms_init(rdev); 3271d4550907SJerome Glisse if (r) 3272d4550907SJerome Glisse return r; 3273d4550907SJerome Glisse /* Memory manager */ 3274d4550907SJerome Glisse r = radeon_object_init(rdev); 3275d4550907SJerome Glisse if (r) 3276d4550907SJerome Glisse return r; 3277d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 3278d4550907SJerome Glisse r = r100_pci_gart_init(rdev); 3279d4550907SJerome Glisse if (r) 3280d4550907SJerome Glisse return r; 3281d4550907SJerome Glisse } 3282d4550907SJerome Glisse r100_set_safe_registers(rdev); 3283d4550907SJerome Glisse rdev->accel_working = true; 3284d4550907SJerome Glisse r = r100_startup(rdev); 3285d4550907SJerome Glisse if (r) { 3286d4550907SJerome Glisse /* Somethings want wront with the accel init stop accel */ 3287d4550907SJerome Glisse dev_err(rdev->dev, "Disabling GPU acceleration\n"); 3288d4550907SJerome Glisse r100_suspend(rdev); 3289d4550907SJerome Glisse r100_cp_fini(rdev); 3290d4550907SJerome Glisse r100_wb_fini(rdev); 3291d4550907SJerome Glisse r100_ib_fini(rdev); 3292d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3293d4550907SJerome Glisse r100_pci_gart_fini(rdev); 3294d4550907SJerome Glisse radeon_irq_kms_fini(rdev); 3295d4550907SJerome Glisse rdev->accel_working = false; 3296d4550907SJerome Glisse } 3297d4550907SJerome Glisse return 0; 3298d4550907SJerome Glisse } 3299