xref: /openbmc/linux/drivers/gpu/drm/radeon/r100.c (revision 16c58081eb95e35f284421176f355eccfc773bbe)
1771fe6b9SJerome Glisse /*
2771fe6b9SJerome Glisse  * Copyright 2008 Advanced Micro Devices, Inc.
3771fe6b9SJerome Glisse  * Copyright 2008 Red Hat Inc.
4771fe6b9SJerome Glisse  * Copyright 2009 Jerome Glisse.
5771fe6b9SJerome Glisse  *
6771fe6b9SJerome Glisse  * Permission is hereby granted, free of charge, to any person obtaining a
7771fe6b9SJerome Glisse  * copy of this software and associated documentation files (the "Software"),
8771fe6b9SJerome Glisse  * to deal in the Software without restriction, including without limitation
9771fe6b9SJerome Glisse  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10771fe6b9SJerome Glisse  * and/or sell copies of the Software, and to permit persons to whom the
11771fe6b9SJerome Glisse  * Software is furnished to do so, subject to the following conditions:
12771fe6b9SJerome Glisse  *
13771fe6b9SJerome Glisse  * The above copyright notice and this permission notice shall be included in
14771fe6b9SJerome Glisse  * all copies or substantial portions of the Software.
15771fe6b9SJerome Glisse  *
16771fe6b9SJerome Glisse  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17771fe6b9SJerome Glisse  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18771fe6b9SJerome Glisse  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19771fe6b9SJerome Glisse  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20771fe6b9SJerome Glisse  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21771fe6b9SJerome Glisse  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22771fe6b9SJerome Glisse  * OTHER DEALINGS IN THE SOFTWARE.
23771fe6b9SJerome Glisse  *
24771fe6b9SJerome Glisse  * Authors: Dave Airlie
25771fe6b9SJerome Glisse  *          Alex Deucher
26771fe6b9SJerome Glisse  *          Jerome Glisse
27771fe6b9SJerome Glisse  */
28771fe6b9SJerome Glisse #include <linux/seq_file.h>
295a0e3ad6STejun Heo #include <linux/slab.h>
30771fe6b9SJerome Glisse #include "drmP.h"
31771fe6b9SJerome Glisse #include "drm.h"
32771fe6b9SJerome Glisse #include "radeon_drm.h"
33771fe6b9SJerome Glisse #include "radeon_reg.h"
34771fe6b9SJerome Glisse #include "radeon.h"
35e6990375SDaniel Vetter #include "radeon_asic.h"
363ce0a23dSJerome Glisse #include "r100d.h"
37d4550907SJerome Glisse #include "rs100d.h"
38d4550907SJerome Glisse #include "rv200d.h"
39d4550907SJerome Glisse #include "rv250d.h"
4049e02b73SAlex Deucher #include "atom.h"
413ce0a23dSJerome Glisse 
4270967ab9SBen Hutchings #include <linux/firmware.h>
4370967ab9SBen Hutchings #include <linux/platform_device.h>
44e0cd3608SPaul Gortmaker #include <linux/module.h>
4570967ab9SBen Hutchings 
46551ebd83SDave Airlie #include "r100_reg_safe.h"
47551ebd83SDave Airlie #include "rn50_reg_safe.h"
48551ebd83SDave Airlie 
4970967ab9SBen Hutchings /* Firmware Names */
5070967ab9SBen Hutchings #define FIRMWARE_R100		"radeon/R100_cp.bin"
5170967ab9SBen Hutchings #define FIRMWARE_R200		"radeon/R200_cp.bin"
5270967ab9SBen Hutchings #define FIRMWARE_R300		"radeon/R300_cp.bin"
5370967ab9SBen Hutchings #define FIRMWARE_R420		"radeon/R420_cp.bin"
5470967ab9SBen Hutchings #define FIRMWARE_RS690		"radeon/RS690_cp.bin"
5570967ab9SBen Hutchings #define FIRMWARE_RS600		"radeon/RS600_cp.bin"
5670967ab9SBen Hutchings #define FIRMWARE_R520		"radeon/R520_cp.bin"
5770967ab9SBen Hutchings 
5870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100);
5970967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200);
6070967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300);
6170967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420);
6270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690);
6370967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600);
6470967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520);
65771fe6b9SJerome Glisse 
66551ebd83SDave Airlie #include "r100_track.h"
67551ebd83SDave Airlie 
6848ef779fSAlex Deucher /* This files gather functions specifics to:
6948ef779fSAlex Deucher  * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
7048ef779fSAlex Deucher  * and others in some cases.
7148ef779fSAlex Deucher  */
7248ef779fSAlex Deucher 
7348ef779fSAlex Deucher /**
7448ef779fSAlex Deucher  * r100_wait_for_vblank - vblank wait asic callback.
7548ef779fSAlex Deucher  *
7648ef779fSAlex Deucher  * @rdev: radeon_device pointer
7748ef779fSAlex Deucher  * @crtc: crtc to wait for vblank on
7848ef779fSAlex Deucher  *
7948ef779fSAlex Deucher  * Wait for vblank on the requested crtc (r1xx-r4xx).
8048ef779fSAlex Deucher  */
813ae19b75SAlex Deucher void r100_wait_for_vblank(struct radeon_device *rdev, int crtc)
823ae19b75SAlex Deucher {
833ae19b75SAlex Deucher 	struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
843ae19b75SAlex Deucher 	int i;
853ae19b75SAlex Deucher 
863ae19b75SAlex Deucher 	if (radeon_crtc->crtc_id == 0) {
873ae19b75SAlex Deucher 		if (RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN) {
883ae19b75SAlex Deucher 			for (i = 0; i < rdev->usec_timeout; i++) {
893ae19b75SAlex Deucher 				if (!(RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR))
903ae19b75SAlex Deucher 					break;
913ae19b75SAlex Deucher 				udelay(1);
923ae19b75SAlex Deucher 			}
933ae19b75SAlex Deucher 			for (i = 0; i < rdev->usec_timeout; i++) {
943ae19b75SAlex Deucher 				if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)
953ae19b75SAlex Deucher 					break;
963ae19b75SAlex Deucher 				udelay(1);
973ae19b75SAlex Deucher 			}
983ae19b75SAlex Deucher 		}
993ae19b75SAlex Deucher 	} else {
1003ae19b75SAlex Deucher 		if (RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN) {
1013ae19b75SAlex Deucher 			for (i = 0; i < rdev->usec_timeout; i++) {
1023ae19b75SAlex Deucher 				if (!(RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR))
1033ae19b75SAlex Deucher 					break;
1043ae19b75SAlex Deucher 				udelay(1);
1053ae19b75SAlex Deucher 			}
1063ae19b75SAlex Deucher 			for (i = 0; i < rdev->usec_timeout; i++) {
1073ae19b75SAlex Deucher 				if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)
1083ae19b75SAlex Deucher 					break;
1093ae19b75SAlex Deucher 				udelay(1);
1103ae19b75SAlex Deucher 			}
1113ae19b75SAlex Deucher 		}
1123ae19b75SAlex Deucher 	}
1133ae19b75SAlex Deucher }
1143ae19b75SAlex Deucher 
11548ef779fSAlex Deucher /**
11648ef779fSAlex Deucher  * r100_pre_page_flip - pre-pageflip callback.
11748ef779fSAlex Deucher  *
11848ef779fSAlex Deucher  * @rdev: radeon_device pointer
11948ef779fSAlex Deucher  * @crtc: crtc to prepare for pageflip on
12048ef779fSAlex Deucher  *
12148ef779fSAlex Deucher  * Pre-pageflip callback (r1xx-r4xx).
12248ef779fSAlex Deucher  * Enables the pageflip irq (vblank irq).
123771fe6b9SJerome Glisse  */
1246f34be50SAlex Deucher void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
1256f34be50SAlex Deucher {
1266f34be50SAlex Deucher 	/* enable the pflip int */
1276f34be50SAlex Deucher 	radeon_irq_kms_pflip_irq_get(rdev, crtc);
1286f34be50SAlex Deucher }
1296f34be50SAlex Deucher 
13048ef779fSAlex Deucher /**
13148ef779fSAlex Deucher  * r100_post_page_flip - pos-pageflip callback.
13248ef779fSAlex Deucher  *
13348ef779fSAlex Deucher  * @rdev: radeon_device pointer
13448ef779fSAlex Deucher  * @crtc: crtc to cleanup pageflip on
13548ef779fSAlex Deucher  *
13648ef779fSAlex Deucher  * Post-pageflip callback (r1xx-r4xx).
13748ef779fSAlex Deucher  * Disables the pageflip irq (vblank irq).
13848ef779fSAlex Deucher  */
1396f34be50SAlex Deucher void r100_post_page_flip(struct radeon_device *rdev, int crtc)
1406f34be50SAlex Deucher {
1416f34be50SAlex Deucher 	/* disable the pflip int */
1426f34be50SAlex Deucher 	radeon_irq_kms_pflip_irq_put(rdev, crtc);
1436f34be50SAlex Deucher }
1446f34be50SAlex Deucher 
14548ef779fSAlex Deucher /**
14648ef779fSAlex Deucher  * r100_page_flip - pageflip callback.
14748ef779fSAlex Deucher  *
14848ef779fSAlex Deucher  * @rdev: radeon_device pointer
14948ef779fSAlex Deucher  * @crtc_id: crtc to cleanup pageflip on
15048ef779fSAlex Deucher  * @crtc_base: new address of the crtc (GPU MC address)
15148ef779fSAlex Deucher  *
15248ef779fSAlex Deucher  * Does the actual pageflip (r1xx-r4xx).
15348ef779fSAlex Deucher  * During vblank we take the crtc lock and wait for the update_pending
15448ef779fSAlex Deucher  * bit to go high, when it does, we release the lock, and allow the
15548ef779fSAlex Deucher  * double buffered update to take place.
15648ef779fSAlex Deucher  * Returns the current update pending status.
15748ef779fSAlex Deucher  */
1586f34be50SAlex Deucher u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
1596f34be50SAlex Deucher {
1606f34be50SAlex Deucher 	struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
1616f34be50SAlex Deucher 	u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
162f6496479SAlex Deucher 	int i;
1636f34be50SAlex Deucher 
1646f34be50SAlex Deucher 	/* Lock the graphics update lock */
1656f34be50SAlex Deucher 	/* update the scanout addresses */
1666f34be50SAlex Deucher 	WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
1676f34be50SAlex Deucher 
168acb32506SAlex Deucher 	/* Wait for update_pending to go high. */
169f6496479SAlex Deucher 	for (i = 0; i < rdev->usec_timeout; i++) {
170f6496479SAlex Deucher 		if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
171f6496479SAlex Deucher 			break;
172f6496479SAlex Deucher 		udelay(1);
173f6496479SAlex Deucher 	}
174acb32506SAlex Deucher 	DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
1756f34be50SAlex Deucher 
1766f34be50SAlex Deucher 	/* Unlock the lock, so double-buffering can take place inside vblank */
1776f34be50SAlex Deucher 	tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
1786f34be50SAlex Deucher 	WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
1796f34be50SAlex Deucher 
1806f34be50SAlex Deucher 	/* Return current update_pending status: */
1816f34be50SAlex Deucher 	return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
1826f34be50SAlex Deucher }
1836f34be50SAlex Deucher 
18448ef779fSAlex Deucher /**
18548ef779fSAlex Deucher  * r100_pm_get_dynpm_state - look up dynpm power state callback.
18648ef779fSAlex Deucher  *
18748ef779fSAlex Deucher  * @rdev: radeon_device pointer
18848ef779fSAlex Deucher  *
18948ef779fSAlex Deucher  * Look up the optimal power state based on the
19048ef779fSAlex Deucher  * current state of the GPU (r1xx-r5xx).
19148ef779fSAlex Deucher  * Used for dynpm only.
19248ef779fSAlex Deucher  */
193ce8f5370SAlex Deucher void r100_pm_get_dynpm_state(struct radeon_device *rdev)
194a48b9b4eSAlex Deucher {
195a48b9b4eSAlex Deucher 	int i;
196ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_upclock = true;
197ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_downclock = true;
198a48b9b4eSAlex Deucher 
199ce8f5370SAlex Deucher 	switch (rdev->pm.dynpm_planned_action) {
200ce8f5370SAlex Deucher 	case DYNPM_ACTION_MINIMUM:
201a48b9b4eSAlex Deucher 		rdev->pm.requested_power_state_index = 0;
202ce8f5370SAlex Deucher 		rdev->pm.dynpm_can_downclock = false;
203a48b9b4eSAlex Deucher 		break;
204ce8f5370SAlex Deucher 	case DYNPM_ACTION_DOWNCLOCK:
205a48b9b4eSAlex Deucher 		if (rdev->pm.current_power_state_index == 0) {
206a48b9b4eSAlex Deucher 			rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
207ce8f5370SAlex Deucher 			rdev->pm.dynpm_can_downclock = false;
208a48b9b4eSAlex Deucher 		} else {
209a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
210a48b9b4eSAlex Deucher 				for (i = 0; i < rdev->pm.num_power_states; i++) {
211d7311171SAlex Deucher 					if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
212a48b9b4eSAlex Deucher 						continue;
213a48b9b4eSAlex Deucher 					else if (i >= rdev->pm.current_power_state_index) {
214a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
215a48b9b4eSAlex Deucher 						break;
216a48b9b4eSAlex Deucher 					} else {
217a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = i;
218a48b9b4eSAlex Deucher 						break;
219a48b9b4eSAlex Deucher 					}
220a48b9b4eSAlex Deucher 				}
221a48b9b4eSAlex Deucher 			} else
222a48b9b4eSAlex Deucher 				rdev->pm.requested_power_state_index =
223a48b9b4eSAlex Deucher 					rdev->pm.current_power_state_index - 1;
224a48b9b4eSAlex Deucher 		}
225d7311171SAlex Deucher 		/* don't use the power state if crtcs are active and no display flag is set */
226d7311171SAlex Deucher 		if ((rdev->pm.active_crtc_count > 0) &&
227d7311171SAlex Deucher 		    (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
228d7311171SAlex Deucher 		     RADEON_PM_MODE_NO_DISPLAY)) {
229d7311171SAlex Deucher 			rdev->pm.requested_power_state_index++;
230d7311171SAlex Deucher 		}
231a48b9b4eSAlex Deucher 		break;
232ce8f5370SAlex Deucher 	case DYNPM_ACTION_UPCLOCK:
233a48b9b4eSAlex Deucher 		if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
234a48b9b4eSAlex Deucher 			rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
235ce8f5370SAlex Deucher 			rdev->pm.dynpm_can_upclock = false;
236a48b9b4eSAlex Deucher 		} else {
237a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
238a48b9b4eSAlex Deucher 				for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
239d7311171SAlex Deucher 					if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
240a48b9b4eSAlex Deucher 						continue;
241a48b9b4eSAlex Deucher 					else if (i <= rdev->pm.current_power_state_index) {
242a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
243a48b9b4eSAlex Deucher 						break;
244a48b9b4eSAlex Deucher 					} else {
245a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = i;
246a48b9b4eSAlex Deucher 						break;
247a48b9b4eSAlex Deucher 					}
248a48b9b4eSAlex Deucher 				}
249a48b9b4eSAlex Deucher 			} else
250a48b9b4eSAlex Deucher 				rdev->pm.requested_power_state_index =
251a48b9b4eSAlex Deucher 					rdev->pm.current_power_state_index + 1;
252a48b9b4eSAlex Deucher 		}
253a48b9b4eSAlex Deucher 		break;
254ce8f5370SAlex Deucher 	case DYNPM_ACTION_DEFAULT:
25558e21dffSAlex Deucher 		rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
256ce8f5370SAlex Deucher 		rdev->pm.dynpm_can_upclock = false;
25758e21dffSAlex Deucher 		break;
258ce8f5370SAlex Deucher 	case DYNPM_ACTION_NONE:
259a48b9b4eSAlex Deucher 	default:
260a48b9b4eSAlex Deucher 		DRM_ERROR("Requested mode for not defined action\n");
261a48b9b4eSAlex Deucher 		return;
262a48b9b4eSAlex Deucher 	}
263a48b9b4eSAlex Deucher 	/* only one clock mode per power state */
264a48b9b4eSAlex Deucher 	rdev->pm.requested_clock_mode_index = 0;
265a48b9b4eSAlex Deucher 
266d9fdaafbSDave Airlie 	DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
267a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
268a48b9b4eSAlex Deucher 		  clock_info[rdev->pm.requested_clock_mode_index].sclk,
269a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
270a48b9b4eSAlex Deucher 		  clock_info[rdev->pm.requested_clock_mode_index].mclk,
271a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
27279daedc9SAlex Deucher 		  pcie_lanes);
273a48b9b4eSAlex Deucher }
274a48b9b4eSAlex Deucher 
27548ef779fSAlex Deucher /**
27648ef779fSAlex Deucher  * r100_pm_init_profile - Initialize power profiles callback.
27748ef779fSAlex Deucher  *
27848ef779fSAlex Deucher  * @rdev: radeon_device pointer
27948ef779fSAlex Deucher  *
28048ef779fSAlex Deucher  * Initialize the power states used in profile mode
28148ef779fSAlex Deucher  * (r1xx-r3xx).
28248ef779fSAlex Deucher  * Used for profile mode only.
28348ef779fSAlex Deucher  */
284ce8f5370SAlex Deucher void r100_pm_init_profile(struct radeon_device *rdev)
285bae6b562SAlex Deucher {
286ce8f5370SAlex Deucher 	/* default */
287ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
288ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
289ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
290ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
291ce8f5370SAlex Deucher 	/* low sh */
292ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
293ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
294ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
295ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
296c9e75b21SAlex Deucher 	/* mid sh */
297c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
298c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
299c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
300c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
301ce8f5370SAlex Deucher 	/* high sh */
302ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
303ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
304ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
305ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
306ce8f5370SAlex Deucher 	/* low mh */
307ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
308ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
309ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
310ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
311c9e75b21SAlex Deucher 	/* mid mh */
312c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
313c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
314c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
315c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
316ce8f5370SAlex Deucher 	/* high mh */
317ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
318ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
319ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
320ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
321bae6b562SAlex Deucher }
322bae6b562SAlex Deucher 
32348ef779fSAlex Deucher /**
32448ef779fSAlex Deucher  * r100_pm_misc - set additional pm hw parameters callback.
32548ef779fSAlex Deucher  *
32648ef779fSAlex Deucher  * @rdev: radeon_device pointer
32748ef779fSAlex Deucher  *
32848ef779fSAlex Deucher  * Set non-clock parameters associated with a power state
32948ef779fSAlex Deucher  * (voltage, pcie lanes, etc.) (r1xx-r4xx).
33048ef779fSAlex Deucher  */
33149e02b73SAlex Deucher void r100_pm_misc(struct radeon_device *rdev)
33249e02b73SAlex Deucher {
33349e02b73SAlex Deucher 	int requested_index = rdev->pm.requested_power_state_index;
33449e02b73SAlex Deucher 	struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
33549e02b73SAlex Deucher 	struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
33649e02b73SAlex Deucher 	u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
33749e02b73SAlex Deucher 
33849e02b73SAlex Deucher 	if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
33949e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
34049e02b73SAlex Deucher 			tmp = RREG32(voltage->gpio.reg);
34149e02b73SAlex Deucher 			if (voltage->active_high)
34249e02b73SAlex Deucher 				tmp |= voltage->gpio.mask;
34349e02b73SAlex Deucher 			else
34449e02b73SAlex Deucher 				tmp &= ~(voltage->gpio.mask);
34549e02b73SAlex Deucher 			WREG32(voltage->gpio.reg, tmp);
34649e02b73SAlex Deucher 			if (voltage->delay)
34749e02b73SAlex Deucher 				udelay(voltage->delay);
34849e02b73SAlex Deucher 		} else {
34949e02b73SAlex Deucher 			tmp = RREG32(voltage->gpio.reg);
35049e02b73SAlex Deucher 			if (voltage->active_high)
35149e02b73SAlex Deucher 				tmp &= ~voltage->gpio.mask;
35249e02b73SAlex Deucher 			else
35349e02b73SAlex Deucher 				tmp |= voltage->gpio.mask;
35449e02b73SAlex Deucher 			WREG32(voltage->gpio.reg, tmp);
35549e02b73SAlex Deucher 			if (voltage->delay)
35649e02b73SAlex Deucher 				udelay(voltage->delay);
35749e02b73SAlex Deucher 		}
35849e02b73SAlex Deucher 	}
35949e02b73SAlex Deucher 
36049e02b73SAlex Deucher 	sclk_cntl = RREG32_PLL(SCLK_CNTL);
36149e02b73SAlex Deucher 	sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
36249e02b73SAlex Deucher 	sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
36349e02b73SAlex Deucher 	sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
36449e02b73SAlex Deucher 	sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
36549e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
36649e02b73SAlex Deucher 		sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
36749e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
36849e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
36949e02b73SAlex Deucher 		else
37049e02b73SAlex Deucher 			sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
37149e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
37249e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
37349e02b73SAlex Deucher 		else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
37449e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
37549e02b73SAlex Deucher 	} else
37649e02b73SAlex Deucher 		sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
37749e02b73SAlex Deucher 
37849e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
37949e02b73SAlex Deucher 		sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
38049e02b73SAlex Deucher 		if (voltage->delay) {
38149e02b73SAlex Deucher 			sclk_more_cntl |= VOLTAGE_DROP_SYNC;
38249e02b73SAlex Deucher 			switch (voltage->delay) {
38349e02b73SAlex Deucher 			case 33:
38449e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
38549e02b73SAlex Deucher 				break;
38649e02b73SAlex Deucher 			case 66:
38749e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
38849e02b73SAlex Deucher 				break;
38949e02b73SAlex Deucher 			case 99:
39049e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
39149e02b73SAlex Deucher 				break;
39249e02b73SAlex Deucher 			case 132:
39349e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
39449e02b73SAlex Deucher 				break;
39549e02b73SAlex Deucher 			}
39649e02b73SAlex Deucher 		} else
39749e02b73SAlex Deucher 			sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
39849e02b73SAlex Deucher 	} else
39949e02b73SAlex Deucher 		sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
40049e02b73SAlex Deucher 
40149e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
40249e02b73SAlex Deucher 		sclk_cntl &= ~FORCE_HDP;
40349e02b73SAlex Deucher 	else
40449e02b73SAlex Deucher 		sclk_cntl |= FORCE_HDP;
40549e02b73SAlex Deucher 
40649e02b73SAlex Deucher 	WREG32_PLL(SCLK_CNTL, sclk_cntl);
40749e02b73SAlex Deucher 	WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
40849e02b73SAlex Deucher 	WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
40949e02b73SAlex Deucher 
41049e02b73SAlex Deucher 	/* set pcie lanes */
41149e02b73SAlex Deucher 	if ((rdev->flags & RADEON_IS_PCIE) &&
41249e02b73SAlex Deucher 	    !(rdev->flags & RADEON_IS_IGP) &&
413798bcf73SAlex Deucher 	    rdev->asic->pm.set_pcie_lanes &&
41449e02b73SAlex Deucher 	    (ps->pcie_lanes !=
41549e02b73SAlex Deucher 	     rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
41649e02b73SAlex Deucher 		radeon_set_pcie_lanes(rdev,
41749e02b73SAlex Deucher 				      ps->pcie_lanes);
418d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
41949e02b73SAlex Deucher 	}
42049e02b73SAlex Deucher }
42149e02b73SAlex Deucher 
42248ef779fSAlex Deucher /**
42348ef779fSAlex Deucher  * r100_pm_prepare - pre-power state change callback.
42448ef779fSAlex Deucher  *
42548ef779fSAlex Deucher  * @rdev: radeon_device pointer
42648ef779fSAlex Deucher  *
42748ef779fSAlex Deucher  * Prepare for a power state change (r1xx-r4xx).
42848ef779fSAlex Deucher  */
42949e02b73SAlex Deucher void r100_pm_prepare(struct radeon_device *rdev)
43049e02b73SAlex Deucher {
43149e02b73SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
43249e02b73SAlex Deucher 	struct drm_crtc *crtc;
43349e02b73SAlex Deucher 	struct radeon_crtc *radeon_crtc;
43449e02b73SAlex Deucher 	u32 tmp;
43549e02b73SAlex Deucher 
43649e02b73SAlex Deucher 	/* disable any active CRTCs */
43749e02b73SAlex Deucher 	list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
43849e02b73SAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
43949e02b73SAlex Deucher 		if (radeon_crtc->enabled) {
44049e02b73SAlex Deucher 			if (radeon_crtc->crtc_id) {
44149e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
44249e02b73SAlex Deucher 				tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
44349e02b73SAlex Deucher 				WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
44449e02b73SAlex Deucher 			} else {
44549e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC_GEN_CNTL);
44649e02b73SAlex Deucher 				tmp |= RADEON_CRTC_DISP_REQ_EN_B;
44749e02b73SAlex Deucher 				WREG32(RADEON_CRTC_GEN_CNTL, tmp);
44849e02b73SAlex Deucher 			}
44949e02b73SAlex Deucher 		}
45049e02b73SAlex Deucher 	}
45149e02b73SAlex Deucher }
45249e02b73SAlex Deucher 
45348ef779fSAlex Deucher /**
45448ef779fSAlex Deucher  * r100_pm_finish - post-power state change callback.
45548ef779fSAlex Deucher  *
45648ef779fSAlex Deucher  * @rdev: radeon_device pointer
45748ef779fSAlex Deucher  *
45848ef779fSAlex Deucher  * Clean up after a power state change (r1xx-r4xx).
45948ef779fSAlex Deucher  */
46049e02b73SAlex Deucher void r100_pm_finish(struct radeon_device *rdev)
46149e02b73SAlex Deucher {
46249e02b73SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
46349e02b73SAlex Deucher 	struct drm_crtc *crtc;
46449e02b73SAlex Deucher 	struct radeon_crtc *radeon_crtc;
46549e02b73SAlex Deucher 	u32 tmp;
46649e02b73SAlex Deucher 
46749e02b73SAlex Deucher 	/* enable any active CRTCs */
46849e02b73SAlex Deucher 	list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
46949e02b73SAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
47049e02b73SAlex Deucher 		if (radeon_crtc->enabled) {
47149e02b73SAlex Deucher 			if (radeon_crtc->crtc_id) {
47249e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
47349e02b73SAlex Deucher 				tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
47449e02b73SAlex Deucher 				WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
47549e02b73SAlex Deucher 			} else {
47649e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC_GEN_CNTL);
47749e02b73SAlex Deucher 				tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
47849e02b73SAlex Deucher 				WREG32(RADEON_CRTC_GEN_CNTL, tmp);
47949e02b73SAlex Deucher 			}
48049e02b73SAlex Deucher 		}
48149e02b73SAlex Deucher 	}
48249e02b73SAlex Deucher }
48349e02b73SAlex Deucher 
48448ef779fSAlex Deucher /**
48548ef779fSAlex Deucher  * r100_gui_idle - gui idle callback.
48648ef779fSAlex Deucher  *
48748ef779fSAlex Deucher  * @rdev: radeon_device pointer
48848ef779fSAlex Deucher  *
48948ef779fSAlex Deucher  * Check of the GUI (2D/3D engines) are idle (r1xx-r5xx).
49048ef779fSAlex Deucher  * Returns true if idle, false if not.
49148ef779fSAlex Deucher  */
492def9ba9cSAlex Deucher bool r100_gui_idle(struct radeon_device *rdev)
493def9ba9cSAlex Deucher {
494def9ba9cSAlex Deucher 	if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
495def9ba9cSAlex Deucher 		return false;
496def9ba9cSAlex Deucher 	else
497def9ba9cSAlex Deucher 		return true;
498def9ba9cSAlex Deucher }
499def9ba9cSAlex Deucher 
50005a05c50SAlex Deucher /* hpd for digital panel detect/disconnect */
50148ef779fSAlex Deucher /**
50248ef779fSAlex Deucher  * r100_hpd_sense - hpd sense callback.
50348ef779fSAlex Deucher  *
50448ef779fSAlex Deucher  * @rdev: radeon_device pointer
50548ef779fSAlex Deucher  * @hpd: hpd (hotplug detect) pin
50648ef779fSAlex Deucher  *
50748ef779fSAlex Deucher  * Checks if a digital monitor is connected (r1xx-r4xx).
50848ef779fSAlex Deucher  * Returns true if connected, false if not connected.
50948ef779fSAlex Deucher  */
51005a05c50SAlex Deucher bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
51105a05c50SAlex Deucher {
51205a05c50SAlex Deucher 	bool connected = false;
51305a05c50SAlex Deucher 
51405a05c50SAlex Deucher 	switch (hpd) {
51505a05c50SAlex Deucher 	case RADEON_HPD_1:
51605a05c50SAlex Deucher 		if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
51705a05c50SAlex Deucher 			connected = true;
51805a05c50SAlex Deucher 		break;
51905a05c50SAlex Deucher 	case RADEON_HPD_2:
52005a05c50SAlex Deucher 		if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
52105a05c50SAlex Deucher 			connected = true;
52205a05c50SAlex Deucher 		break;
52305a05c50SAlex Deucher 	default:
52405a05c50SAlex Deucher 		break;
52505a05c50SAlex Deucher 	}
52605a05c50SAlex Deucher 	return connected;
52705a05c50SAlex Deucher }
52805a05c50SAlex Deucher 
52948ef779fSAlex Deucher /**
53048ef779fSAlex Deucher  * r100_hpd_set_polarity - hpd set polarity callback.
53148ef779fSAlex Deucher  *
53248ef779fSAlex Deucher  * @rdev: radeon_device pointer
53348ef779fSAlex Deucher  * @hpd: hpd (hotplug detect) pin
53448ef779fSAlex Deucher  *
53548ef779fSAlex Deucher  * Set the polarity of the hpd pin (r1xx-r4xx).
53648ef779fSAlex Deucher  */
53705a05c50SAlex Deucher void r100_hpd_set_polarity(struct radeon_device *rdev,
53805a05c50SAlex Deucher 			   enum radeon_hpd_id hpd)
53905a05c50SAlex Deucher {
54005a05c50SAlex Deucher 	u32 tmp;
54105a05c50SAlex Deucher 	bool connected = r100_hpd_sense(rdev, hpd);
54205a05c50SAlex Deucher 
54305a05c50SAlex Deucher 	switch (hpd) {
54405a05c50SAlex Deucher 	case RADEON_HPD_1:
54505a05c50SAlex Deucher 		tmp = RREG32(RADEON_FP_GEN_CNTL);
54605a05c50SAlex Deucher 		if (connected)
54705a05c50SAlex Deucher 			tmp &= ~RADEON_FP_DETECT_INT_POL;
54805a05c50SAlex Deucher 		else
54905a05c50SAlex Deucher 			tmp |= RADEON_FP_DETECT_INT_POL;
55005a05c50SAlex Deucher 		WREG32(RADEON_FP_GEN_CNTL, tmp);
55105a05c50SAlex Deucher 		break;
55205a05c50SAlex Deucher 	case RADEON_HPD_2:
55305a05c50SAlex Deucher 		tmp = RREG32(RADEON_FP2_GEN_CNTL);
55405a05c50SAlex Deucher 		if (connected)
55505a05c50SAlex Deucher 			tmp &= ~RADEON_FP2_DETECT_INT_POL;
55605a05c50SAlex Deucher 		else
55705a05c50SAlex Deucher 			tmp |= RADEON_FP2_DETECT_INT_POL;
55805a05c50SAlex Deucher 		WREG32(RADEON_FP2_GEN_CNTL, tmp);
55905a05c50SAlex Deucher 		break;
56005a05c50SAlex Deucher 	default:
56105a05c50SAlex Deucher 		break;
56205a05c50SAlex Deucher 	}
56305a05c50SAlex Deucher }
56405a05c50SAlex Deucher 
56548ef779fSAlex Deucher /**
56648ef779fSAlex Deucher  * r100_hpd_init - hpd setup callback.
56748ef779fSAlex Deucher  *
56848ef779fSAlex Deucher  * @rdev: radeon_device pointer
56948ef779fSAlex Deucher  *
57048ef779fSAlex Deucher  * Setup the hpd pins used by the card (r1xx-r4xx).
57148ef779fSAlex Deucher  * Set the polarity, and enable the hpd interrupts.
57248ef779fSAlex Deucher  */
57305a05c50SAlex Deucher void r100_hpd_init(struct radeon_device *rdev)
57405a05c50SAlex Deucher {
57505a05c50SAlex Deucher 	struct drm_device *dev = rdev->ddev;
57605a05c50SAlex Deucher 	struct drm_connector *connector;
577fb98257aSChristian Koenig 	unsigned enable = 0;
57805a05c50SAlex Deucher 
57905a05c50SAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
58005a05c50SAlex Deucher 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
581fb98257aSChristian Koenig 		enable |= 1 << radeon_connector->hpd.hpd;
58264912e99SAlex Deucher 		radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
58305a05c50SAlex Deucher 	}
584fb98257aSChristian Koenig 	radeon_irq_kms_enable_hpd(rdev, enable);
58505a05c50SAlex Deucher }
58605a05c50SAlex Deucher 
58748ef779fSAlex Deucher /**
58848ef779fSAlex Deucher  * r100_hpd_fini - hpd tear down callback.
58948ef779fSAlex Deucher  *
59048ef779fSAlex Deucher  * @rdev: radeon_device pointer
59148ef779fSAlex Deucher  *
59248ef779fSAlex Deucher  * Tear down the hpd pins used by the card (r1xx-r4xx).
59348ef779fSAlex Deucher  * Disable the hpd interrupts.
59448ef779fSAlex Deucher  */
59505a05c50SAlex Deucher void r100_hpd_fini(struct radeon_device *rdev)
59605a05c50SAlex Deucher {
59705a05c50SAlex Deucher 	struct drm_device *dev = rdev->ddev;
59805a05c50SAlex Deucher 	struct drm_connector *connector;
599fb98257aSChristian Koenig 	unsigned disable = 0;
60005a05c50SAlex Deucher 
60105a05c50SAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
60205a05c50SAlex Deucher 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
603fb98257aSChristian Koenig 		disable |= 1 << radeon_connector->hpd.hpd;
60405a05c50SAlex Deucher 	}
605fb98257aSChristian Koenig 	radeon_irq_kms_disable_hpd(rdev, disable);
60605a05c50SAlex Deucher }
60705a05c50SAlex Deucher 
608771fe6b9SJerome Glisse /*
609771fe6b9SJerome Glisse  * PCI GART
610771fe6b9SJerome Glisse  */
611771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
612771fe6b9SJerome Glisse {
613771fe6b9SJerome Glisse 	/* TODO: can we do somethings here ? */
614771fe6b9SJerome Glisse 	/* It seems hw only cache one entry so we should discard this
615771fe6b9SJerome Glisse 	 * entry otherwise if first GPU GART read hit this entry it
616771fe6b9SJerome Glisse 	 * could end up in wrong address. */
617771fe6b9SJerome Glisse }
618771fe6b9SJerome Glisse 
6194aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev)
6204aac0473SJerome Glisse {
6214aac0473SJerome Glisse 	int r;
6224aac0473SJerome Glisse 
623c9a1be96SJerome Glisse 	if (rdev->gart.ptr) {
624fce7d61bSJoe Perches 		WARN(1, "R100 PCI GART already initialized\n");
6254aac0473SJerome Glisse 		return 0;
6264aac0473SJerome Glisse 	}
6274aac0473SJerome Glisse 	/* Initialize common gart structure */
6284aac0473SJerome Glisse 	r = radeon_gart_init(rdev);
6294aac0473SJerome Glisse 	if (r)
6304aac0473SJerome Glisse 		return r;
6314aac0473SJerome Glisse 	rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
632c5b3b850SAlex Deucher 	rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
633c5b3b850SAlex Deucher 	rdev->asic->gart.set_page = &r100_pci_gart_set_page;
6344aac0473SJerome Glisse 	return radeon_gart_table_ram_alloc(rdev);
6354aac0473SJerome Glisse }
6364aac0473SJerome Glisse 
637771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev)
638771fe6b9SJerome Glisse {
639771fe6b9SJerome Glisse 	uint32_t tmp;
640771fe6b9SJerome Glisse 
64182568565SDave Airlie 	radeon_gart_restore(rdev);
642771fe6b9SJerome Glisse 	/* discard memory request outside of configured range */
643771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
644771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp);
645771fe6b9SJerome Glisse 	/* set address range for PCI address translate */
646d594e46aSJerome Glisse 	WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
647d594e46aSJerome Glisse 	WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
648771fe6b9SJerome Glisse 	/* set PCI GART page-table base address */
649771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
650771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
651771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp);
652771fe6b9SJerome Glisse 	r100_pci_gart_tlb_flush(rdev);
65343caf451SMichel Dänzer 	DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n",
654fcf4de5aSTormod Volden 		 (unsigned)(rdev->mc.gtt_size >> 20),
655fcf4de5aSTormod Volden 		 (unsigned long long)rdev->gart.table_addr);
656771fe6b9SJerome Glisse 	rdev->gart.ready = true;
657771fe6b9SJerome Glisse 	return 0;
658771fe6b9SJerome Glisse }
659771fe6b9SJerome Glisse 
660771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev)
661771fe6b9SJerome Glisse {
662771fe6b9SJerome Glisse 	uint32_t tmp;
663771fe6b9SJerome Glisse 
664771fe6b9SJerome Glisse 	/* discard memory request outside of configured range */
665771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
666771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
667771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_LO_ADDR, 0);
668771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_HI_ADDR, 0);
669771fe6b9SJerome Glisse }
670771fe6b9SJerome Glisse 
671771fe6b9SJerome Glisse int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
672771fe6b9SJerome Glisse {
673c9a1be96SJerome Glisse 	u32 *gtt = rdev->gart.ptr;
674c9a1be96SJerome Glisse 
675771fe6b9SJerome Glisse 	if (i < 0 || i > rdev->gart.num_gpu_pages) {
676771fe6b9SJerome Glisse 		return -EINVAL;
677771fe6b9SJerome Glisse 	}
678c9a1be96SJerome Glisse 	gtt[i] = cpu_to_le32(lower_32_bits(addr));
679771fe6b9SJerome Glisse 	return 0;
680771fe6b9SJerome Glisse }
681771fe6b9SJerome Glisse 
6824aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev)
683771fe6b9SJerome Glisse {
684f9274562SJerome Glisse 	radeon_gart_fini(rdev);
685771fe6b9SJerome Glisse 	r100_pci_gart_disable(rdev);
6864aac0473SJerome Glisse 	radeon_gart_table_ram_free(rdev);
687771fe6b9SJerome Glisse }
688771fe6b9SJerome Glisse 
6897ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev)
6907ed220d7SMichel Dänzer {
6917ed220d7SMichel Dänzer 	uint32_t tmp = 0;
6927ed220d7SMichel Dänzer 
693003e69f9SJerome Glisse 	if (!rdev->irq.installed) {
694fce7d61bSJoe Perches 		WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
695003e69f9SJerome Glisse 		WREG32(R_000040_GEN_INT_CNTL, 0);
696003e69f9SJerome Glisse 		return -EINVAL;
697003e69f9SJerome Glisse 	}
698736fc37fSChristian Koenig 	if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
6997ed220d7SMichel Dänzer 		tmp |= RADEON_SW_INT_ENABLE;
7007ed220d7SMichel Dänzer 	}
7012031f77cSAlex Deucher 	if (rdev->irq.gui_idle) {
7022031f77cSAlex Deucher 		tmp |= RADEON_GUI_IDLE_MASK;
7032031f77cSAlex Deucher 	}
7046f34be50SAlex Deucher 	if (rdev->irq.crtc_vblank_int[0] ||
705736fc37fSChristian Koenig 	    atomic_read(&rdev->irq.pflip[0])) {
7067ed220d7SMichel Dänzer 		tmp |= RADEON_CRTC_VBLANK_MASK;
7077ed220d7SMichel Dänzer 	}
7086f34be50SAlex Deucher 	if (rdev->irq.crtc_vblank_int[1] ||
709736fc37fSChristian Koenig 	    atomic_read(&rdev->irq.pflip[1])) {
7107ed220d7SMichel Dänzer 		tmp |= RADEON_CRTC2_VBLANK_MASK;
7117ed220d7SMichel Dänzer 	}
71205a05c50SAlex Deucher 	if (rdev->irq.hpd[0]) {
71305a05c50SAlex Deucher 		tmp |= RADEON_FP_DETECT_MASK;
71405a05c50SAlex Deucher 	}
71505a05c50SAlex Deucher 	if (rdev->irq.hpd[1]) {
71605a05c50SAlex Deucher 		tmp |= RADEON_FP2_DETECT_MASK;
71705a05c50SAlex Deucher 	}
7187ed220d7SMichel Dänzer 	WREG32(RADEON_GEN_INT_CNTL, tmp);
7197ed220d7SMichel Dänzer 	return 0;
7207ed220d7SMichel Dänzer }
7217ed220d7SMichel Dänzer 
7229f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev)
7239f022ddfSJerome Glisse {
7249f022ddfSJerome Glisse 	u32 tmp;
7259f022ddfSJerome Glisse 
7269f022ddfSJerome Glisse 	WREG32(R_000040_GEN_INT_CNTL, 0);
7279f022ddfSJerome Glisse 	/* Wait and acknowledge irq */
7289f022ddfSJerome Glisse 	mdelay(1);
7299f022ddfSJerome Glisse 	tmp = RREG32(R_000044_GEN_INT_STATUS);
7309f022ddfSJerome Glisse 	WREG32(R_000044_GEN_INT_STATUS, tmp);
7319f022ddfSJerome Glisse }
7329f022ddfSJerome Glisse 
733cbdd4501SAndi Kleen static uint32_t r100_irq_ack(struct radeon_device *rdev)
7347ed220d7SMichel Dänzer {
7357ed220d7SMichel Dänzer 	uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
73605a05c50SAlex Deucher 	uint32_t irq_mask = RADEON_SW_INT_TEST |
73705a05c50SAlex Deucher 		RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
73805a05c50SAlex Deucher 		RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
7397ed220d7SMichel Dänzer 
7402031f77cSAlex Deucher 	/* the interrupt works, but the status bit is permanently asserted */
7412031f77cSAlex Deucher 	if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
7422031f77cSAlex Deucher 		if (!rdev->irq.gui_idle_acked)
7432031f77cSAlex Deucher 			irq_mask |= RADEON_GUI_IDLE_STAT;
7442031f77cSAlex Deucher 	}
7452031f77cSAlex Deucher 
7467ed220d7SMichel Dänzer 	if (irqs) {
7477ed220d7SMichel Dänzer 		WREG32(RADEON_GEN_INT_STATUS, irqs);
7487ed220d7SMichel Dänzer 	}
7497ed220d7SMichel Dänzer 	return irqs & irq_mask;
7507ed220d7SMichel Dänzer }
7517ed220d7SMichel Dänzer 
7527ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev)
7537ed220d7SMichel Dänzer {
7543e5cb98dSAlex Deucher 	uint32_t status, msi_rearm;
755d4877cf2SAlex Deucher 	bool queue_hotplug = false;
7567ed220d7SMichel Dänzer 
7572031f77cSAlex Deucher 	/* reset gui idle ack.  the status bit is broken */
7582031f77cSAlex Deucher 	rdev->irq.gui_idle_acked = false;
7592031f77cSAlex Deucher 
7607ed220d7SMichel Dänzer 	status = r100_irq_ack(rdev);
7617ed220d7SMichel Dänzer 	if (!status) {
7627ed220d7SMichel Dänzer 		return IRQ_NONE;
7637ed220d7SMichel Dänzer 	}
764a513c184SJerome Glisse 	if (rdev->shutdown) {
765a513c184SJerome Glisse 		return IRQ_NONE;
766a513c184SJerome Glisse 	}
7677ed220d7SMichel Dänzer 	while (status) {
7687ed220d7SMichel Dänzer 		/* SW interrupt */
7697ed220d7SMichel Dänzer 		if (status & RADEON_SW_INT_TEST) {
7707465280cSAlex Deucher 			radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
7717ed220d7SMichel Dänzer 		}
7722031f77cSAlex Deucher 		/* gui idle interrupt */
7732031f77cSAlex Deucher 		if (status & RADEON_GUI_IDLE_STAT) {
7742031f77cSAlex Deucher 			rdev->irq.gui_idle_acked = true;
7752031f77cSAlex Deucher 			wake_up(&rdev->irq.idle_queue);
7762031f77cSAlex Deucher 		}
7777ed220d7SMichel Dänzer 		/* Vertical blank interrupts */
7787ed220d7SMichel Dänzer 		if (status & RADEON_CRTC_VBLANK_STAT) {
7796f34be50SAlex Deucher 			if (rdev->irq.crtc_vblank_int[0]) {
7807ed220d7SMichel Dänzer 				drm_handle_vblank(rdev->ddev, 0);
781839461d3SRafał Miłecki 				rdev->pm.vblank_sync = true;
78273a6d3fcSRafał Miłecki 				wake_up(&rdev->irq.vblank_queue);
7837ed220d7SMichel Dänzer 			}
784736fc37fSChristian Koenig 			if (atomic_read(&rdev->irq.pflip[0]))
7853e4ea742SMario Kleiner 				radeon_crtc_handle_flip(rdev, 0);
7866f34be50SAlex Deucher 		}
7877ed220d7SMichel Dänzer 		if (status & RADEON_CRTC2_VBLANK_STAT) {
7886f34be50SAlex Deucher 			if (rdev->irq.crtc_vblank_int[1]) {
7897ed220d7SMichel Dänzer 				drm_handle_vblank(rdev->ddev, 1);
790839461d3SRafał Miłecki 				rdev->pm.vblank_sync = true;
79173a6d3fcSRafał Miłecki 				wake_up(&rdev->irq.vblank_queue);
7927ed220d7SMichel Dänzer 			}
793736fc37fSChristian Koenig 			if (atomic_read(&rdev->irq.pflip[1]))
7943e4ea742SMario Kleiner 				radeon_crtc_handle_flip(rdev, 1);
7956f34be50SAlex Deucher 		}
79605a05c50SAlex Deucher 		if (status & RADEON_FP_DETECT_STAT) {
797d4877cf2SAlex Deucher 			queue_hotplug = true;
798d4877cf2SAlex Deucher 			DRM_DEBUG("HPD1\n");
79905a05c50SAlex Deucher 		}
80005a05c50SAlex Deucher 		if (status & RADEON_FP2_DETECT_STAT) {
801d4877cf2SAlex Deucher 			queue_hotplug = true;
802d4877cf2SAlex Deucher 			DRM_DEBUG("HPD2\n");
80305a05c50SAlex Deucher 		}
8047ed220d7SMichel Dänzer 		status = r100_irq_ack(rdev);
8057ed220d7SMichel Dänzer 	}
8062031f77cSAlex Deucher 	/* reset gui idle ack.  the status bit is broken */
8072031f77cSAlex Deucher 	rdev->irq.gui_idle_acked = false;
808d4877cf2SAlex Deucher 	if (queue_hotplug)
80932c87fcaSTejun Heo 		schedule_work(&rdev->hotplug_work);
8103e5cb98dSAlex Deucher 	if (rdev->msi_enabled) {
8113e5cb98dSAlex Deucher 		switch (rdev->family) {
8123e5cb98dSAlex Deucher 		case CHIP_RS400:
8133e5cb98dSAlex Deucher 		case CHIP_RS480:
8143e5cb98dSAlex Deucher 			msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
8153e5cb98dSAlex Deucher 			WREG32(RADEON_AIC_CNTL, msi_rearm);
8163e5cb98dSAlex Deucher 			WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
8173e5cb98dSAlex Deucher 			break;
8183e5cb98dSAlex Deucher 		default:
819b7f5b7deSAlex Deucher 			WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
8203e5cb98dSAlex Deucher 			break;
8213e5cb98dSAlex Deucher 		}
8223e5cb98dSAlex Deucher 	}
8237ed220d7SMichel Dänzer 	return IRQ_HANDLED;
8247ed220d7SMichel Dänzer }
8257ed220d7SMichel Dänzer 
8267ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
8277ed220d7SMichel Dänzer {
8287ed220d7SMichel Dänzer 	if (crtc == 0)
8297ed220d7SMichel Dänzer 		return RREG32(RADEON_CRTC_CRNT_FRAME);
8307ed220d7SMichel Dänzer 	else
8317ed220d7SMichel Dänzer 		return RREG32(RADEON_CRTC2_CRNT_FRAME);
8327ed220d7SMichel Dänzer }
8337ed220d7SMichel Dänzer 
8349e5b2af7SPauli Nieminen /* Who ever call radeon_fence_emit should call ring_lock and ask
8359e5b2af7SPauli Nieminen  * for enough space (today caller are ib schedule and buffer move) */
836771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev,
837771fe6b9SJerome Glisse 			  struct radeon_fence *fence)
838771fe6b9SJerome Glisse {
839e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[fence->ring];
8407b1f2485SChristian König 
8419e5b2af7SPauli Nieminen 	/* We have to make sure that caches are flushed before
8429e5b2af7SPauli Nieminen 	 * CPU might read something from VRAM. */
843e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
844e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
845e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
846e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
847771fe6b9SJerome Glisse 	/* Wait until IDLE & CLEAN */
848e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
849e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
850e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
851e32eb50dSChristian König 	radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
852cafe6609SJerome Glisse 				RADEON_HDP_READ_BUFFER_INVALIDATE);
853e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
854e32eb50dSChristian König 	radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
855771fe6b9SJerome Glisse 	/* Emit fence sequence & fire IRQ */
856e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
857e32eb50dSChristian König 	radeon_ring_write(ring, fence->seq);
858e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
859e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_SW_INT_FIRE);
860771fe6b9SJerome Glisse }
861771fe6b9SJerome Glisse 
86215d3332fSChristian König void r100_semaphore_ring_emit(struct radeon_device *rdev,
863e32eb50dSChristian König 			      struct radeon_ring *ring,
86415d3332fSChristian König 			      struct radeon_semaphore *semaphore,
8657b1f2485SChristian König 			      bool emit_wait)
86615d3332fSChristian König {
86715d3332fSChristian König 	/* Unused on older asics, since we don't have semaphores or multiple rings */
86815d3332fSChristian König 	BUG();
86915d3332fSChristian König }
87015d3332fSChristian König 
871771fe6b9SJerome Glisse int r100_copy_blit(struct radeon_device *rdev,
872771fe6b9SJerome Glisse 		   uint64_t src_offset,
873771fe6b9SJerome Glisse 		   uint64_t dst_offset,
874003cefe0SAlex Deucher 		   unsigned num_gpu_pages,
875876dc9f3SChristian König 		   struct radeon_fence **fence)
876771fe6b9SJerome Glisse {
877e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
878771fe6b9SJerome Glisse 	uint32_t cur_pages;
879003cefe0SAlex Deucher 	uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
880771fe6b9SJerome Glisse 	uint32_t pitch;
881771fe6b9SJerome Glisse 	uint32_t stride_pixels;
882771fe6b9SJerome Glisse 	unsigned ndw;
883771fe6b9SJerome Glisse 	int num_loops;
884771fe6b9SJerome Glisse 	int r = 0;
885771fe6b9SJerome Glisse 
886771fe6b9SJerome Glisse 	/* radeon limited to 16k stride */
887771fe6b9SJerome Glisse 	stride_bytes &= 0x3fff;
888771fe6b9SJerome Glisse 	/* radeon pitch is /64 */
889771fe6b9SJerome Glisse 	pitch = stride_bytes / 64;
890771fe6b9SJerome Glisse 	stride_pixels = stride_bytes / 4;
891003cefe0SAlex Deucher 	num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
892771fe6b9SJerome Glisse 
893771fe6b9SJerome Glisse 	/* Ask for enough room for blit + flush + fence */
894771fe6b9SJerome Glisse 	ndw = 64 + (10 * num_loops);
895e32eb50dSChristian König 	r = radeon_ring_lock(rdev, ring, ndw);
896771fe6b9SJerome Glisse 	if (r) {
897771fe6b9SJerome Glisse 		DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
898771fe6b9SJerome Glisse 		return -EINVAL;
899771fe6b9SJerome Glisse 	}
900003cefe0SAlex Deucher 	while (num_gpu_pages > 0) {
901003cefe0SAlex Deucher 		cur_pages = num_gpu_pages;
902771fe6b9SJerome Glisse 		if (cur_pages > 8191) {
903771fe6b9SJerome Glisse 			cur_pages = 8191;
904771fe6b9SJerome Glisse 		}
905003cefe0SAlex Deucher 		num_gpu_pages -= cur_pages;
906771fe6b9SJerome Glisse 
907771fe6b9SJerome Glisse 		/* pages are in Y direction - height
908771fe6b9SJerome Glisse 		   page width in X direction - width */
909e32eb50dSChristian König 		radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
910e32eb50dSChristian König 		radeon_ring_write(ring,
911771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
912771fe6b9SJerome Glisse 				  RADEON_GMC_DST_PITCH_OFFSET_CNTL |
913771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_CLIPPING |
914771fe6b9SJerome Glisse 				  RADEON_GMC_DST_CLIPPING |
915771fe6b9SJerome Glisse 				  RADEON_GMC_BRUSH_NONE |
916771fe6b9SJerome Glisse 				  (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
917771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_DATATYPE_COLOR |
918771fe6b9SJerome Glisse 				  RADEON_ROP3_S |
919771fe6b9SJerome Glisse 				  RADEON_DP_SRC_SOURCE_MEMORY |
920771fe6b9SJerome Glisse 				  RADEON_GMC_CLR_CMP_CNTL_DIS |
921771fe6b9SJerome Glisse 				  RADEON_GMC_WR_MSK_DIS);
922e32eb50dSChristian König 		radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
923e32eb50dSChristian König 		radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
924e32eb50dSChristian König 		radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
925e32eb50dSChristian König 		radeon_ring_write(ring, 0);
926e32eb50dSChristian König 		radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
927e32eb50dSChristian König 		radeon_ring_write(ring, num_gpu_pages);
928e32eb50dSChristian König 		radeon_ring_write(ring, num_gpu_pages);
929e32eb50dSChristian König 		radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
930771fe6b9SJerome Glisse 	}
931e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
932e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
933e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
934e32eb50dSChristian König 	radeon_ring_write(ring,
935771fe6b9SJerome Glisse 			  RADEON_WAIT_2D_IDLECLEAN |
936771fe6b9SJerome Glisse 			  RADEON_WAIT_HOST_IDLECLEAN |
937771fe6b9SJerome Glisse 			  RADEON_WAIT_DMA_GUI_IDLE);
938771fe6b9SJerome Glisse 	if (fence) {
939876dc9f3SChristian König 		r = radeon_fence_emit(rdev, fence, RADEON_RING_TYPE_GFX_INDEX);
940771fe6b9SJerome Glisse 	}
941e32eb50dSChristian König 	radeon_ring_unlock_commit(rdev, ring);
942771fe6b9SJerome Glisse 	return r;
943771fe6b9SJerome Glisse }
944771fe6b9SJerome Glisse 
94545600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev)
94645600232SJerome Glisse {
94745600232SJerome Glisse 	unsigned i;
94845600232SJerome Glisse 	u32 tmp;
94945600232SJerome Glisse 
95045600232SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
95145600232SJerome Glisse 		tmp = RREG32(R_000E40_RBBM_STATUS);
95245600232SJerome Glisse 		if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
95345600232SJerome Glisse 			return 0;
95445600232SJerome Glisse 		}
95545600232SJerome Glisse 		udelay(1);
95645600232SJerome Glisse 	}
95745600232SJerome Glisse 	return -1;
95845600232SJerome Glisse }
95945600232SJerome Glisse 
960f712812eSAlex Deucher void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
961771fe6b9SJerome Glisse {
962771fe6b9SJerome Glisse 	int r;
963771fe6b9SJerome Glisse 
964e32eb50dSChristian König 	r = radeon_ring_lock(rdev, ring, 2);
965771fe6b9SJerome Glisse 	if (r) {
966771fe6b9SJerome Glisse 		return;
967771fe6b9SJerome Glisse 	}
968e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
969e32eb50dSChristian König 	radeon_ring_write(ring,
970771fe6b9SJerome Glisse 			  RADEON_ISYNC_ANY2D_IDLE3D |
971771fe6b9SJerome Glisse 			  RADEON_ISYNC_ANY3D_IDLE2D |
972771fe6b9SJerome Glisse 			  RADEON_ISYNC_WAIT_IDLEGUI |
973771fe6b9SJerome Glisse 			  RADEON_ISYNC_CPSCRATCH_IDLEGUI);
974e32eb50dSChristian König 	radeon_ring_unlock_commit(rdev, ring);
975771fe6b9SJerome Glisse }
976771fe6b9SJerome Glisse 
97770967ab9SBen Hutchings 
97870967ab9SBen Hutchings /* Load the microcode for the CP */
97970967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev)
980771fe6b9SJerome Glisse {
98170967ab9SBen Hutchings 	struct platform_device *pdev;
98270967ab9SBen Hutchings 	const char *fw_name = NULL;
98370967ab9SBen Hutchings 	int err;
984771fe6b9SJerome Glisse 
985d9fdaafbSDave Airlie 	DRM_DEBUG_KMS("\n");
98670967ab9SBen Hutchings 
98770967ab9SBen Hutchings 	pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
98870967ab9SBen Hutchings 	err = IS_ERR(pdev);
98970967ab9SBen Hutchings 	if (err) {
99070967ab9SBen Hutchings 		printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
99170967ab9SBen Hutchings 		return -EINVAL;
992771fe6b9SJerome Glisse 	}
993771fe6b9SJerome Glisse 	if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
994771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
995771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS200)) {
996771fe6b9SJerome Glisse 		DRM_INFO("Loading R100 Microcode\n");
99770967ab9SBen Hutchings 		fw_name = FIRMWARE_R100;
998771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R200) ||
999771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV250) ||
1000771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV280) ||
1001771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS300)) {
1002771fe6b9SJerome Glisse 		DRM_INFO("Loading R200 Microcode\n");
100370967ab9SBen Hutchings 		fw_name = FIRMWARE_R200;
1004771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R300) ||
1005771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R350) ||
1006771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV350) ||
1007771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV380) ||
1008771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS400) ||
1009771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS480)) {
1010771fe6b9SJerome Glisse 		DRM_INFO("Loading R300 Microcode\n");
101170967ab9SBen Hutchings 		fw_name = FIRMWARE_R300;
1012771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R420) ||
1013771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R423) ||
1014771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV410)) {
1015771fe6b9SJerome Glisse 		DRM_INFO("Loading R400 Microcode\n");
101670967ab9SBen Hutchings 		fw_name = FIRMWARE_R420;
1017771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_RS690) ||
1018771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS740)) {
1019771fe6b9SJerome Glisse 		DRM_INFO("Loading RS690/RS740 Microcode\n");
102070967ab9SBen Hutchings 		fw_name = FIRMWARE_RS690;
1021771fe6b9SJerome Glisse 	} else if (rdev->family == CHIP_RS600) {
1022771fe6b9SJerome Glisse 		DRM_INFO("Loading RS600 Microcode\n");
102370967ab9SBen Hutchings 		fw_name = FIRMWARE_RS600;
1024771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_RV515) ||
1025771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R520) ||
1026771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV530) ||
1027771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R580) ||
1028771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV560) ||
1029771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV570)) {
1030771fe6b9SJerome Glisse 		DRM_INFO("Loading R500 Microcode\n");
103170967ab9SBen Hutchings 		fw_name = FIRMWARE_R520;
103270967ab9SBen Hutchings 	}
103370967ab9SBen Hutchings 
10343ce0a23dSJerome Glisse 	err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
103570967ab9SBen Hutchings 	platform_device_unregister(pdev);
103670967ab9SBen Hutchings 	if (err) {
103770967ab9SBen Hutchings 		printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
103870967ab9SBen Hutchings 		       fw_name);
10393ce0a23dSJerome Glisse 	} else if (rdev->me_fw->size % 8) {
104070967ab9SBen Hutchings 		printk(KERN_ERR
104170967ab9SBen Hutchings 		       "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
10423ce0a23dSJerome Glisse 		       rdev->me_fw->size, fw_name);
104370967ab9SBen Hutchings 		err = -EINVAL;
10443ce0a23dSJerome Glisse 		release_firmware(rdev->me_fw);
10453ce0a23dSJerome Glisse 		rdev->me_fw = NULL;
104670967ab9SBen Hutchings 	}
104770967ab9SBen Hutchings 	return err;
104870967ab9SBen Hutchings }
1049d4550907SJerome Glisse 
105070967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev)
105170967ab9SBen Hutchings {
105270967ab9SBen Hutchings 	const __be32 *fw_data;
105370967ab9SBen Hutchings 	int i, size;
105470967ab9SBen Hutchings 
105570967ab9SBen Hutchings 	if (r100_gui_wait_for_idle(rdev)) {
105670967ab9SBen Hutchings 		printk(KERN_WARNING "Failed to wait GUI idle while "
105770967ab9SBen Hutchings 		       "programming pipes. Bad things might happen.\n");
105870967ab9SBen Hutchings 	}
105970967ab9SBen Hutchings 
10603ce0a23dSJerome Glisse 	if (rdev->me_fw) {
10613ce0a23dSJerome Glisse 		size = rdev->me_fw->size / 4;
10623ce0a23dSJerome Glisse 		fw_data = (const __be32 *)&rdev->me_fw->data[0];
106370967ab9SBen Hutchings 		WREG32(RADEON_CP_ME_RAM_ADDR, 0);
106470967ab9SBen Hutchings 		for (i = 0; i < size; i += 2) {
106570967ab9SBen Hutchings 			WREG32(RADEON_CP_ME_RAM_DATAH,
106670967ab9SBen Hutchings 			       be32_to_cpup(&fw_data[i]));
106770967ab9SBen Hutchings 			WREG32(RADEON_CP_ME_RAM_DATAL,
106870967ab9SBen Hutchings 			       be32_to_cpup(&fw_data[i + 1]));
1069771fe6b9SJerome Glisse 		}
1070771fe6b9SJerome Glisse 	}
1071771fe6b9SJerome Glisse }
1072771fe6b9SJerome Glisse 
1073771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
1074771fe6b9SJerome Glisse {
1075e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
1076771fe6b9SJerome Glisse 	unsigned rb_bufsz;
1077771fe6b9SJerome Glisse 	unsigned rb_blksz;
1078771fe6b9SJerome Glisse 	unsigned max_fetch;
1079771fe6b9SJerome Glisse 	unsigned pre_write_timer;
1080771fe6b9SJerome Glisse 	unsigned pre_write_limit;
1081771fe6b9SJerome Glisse 	unsigned indirect2_start;
1082771fe6b9SJerome Glisse 	unsigned indirect1_start;
1083771fe6b9SJerome Glisse 	uint32_t tmp;
1084771fe6b9SJerome Glisse 	int r;
1085771fe6b9SJerome Glisse 
1086771fe6b9SJerome Glisse 	if (r100_debugfs_cp_init(rdev)) {
1087771fe6b9SJerome Glisse 		DRM_ERROR("Failed to register debugfs file for CP !\n");
1088771fe6b9SJerome Glisse 	}
10893ce0a23dSJerome Glisse 	if (!rdev->me_fw) {
109070967ab9SBen Hutchings 		r = r100_cp_init_microcode(rdev);
109170967ab9SBen Hutchings 		if (r) {
109270967ab9SBen Hutchings 			DRM_ERROR("Failed to load firmware!\n");
109370967ab9SBen Hutchings 			return r;
109470967ab9SBen Hutchings 		}
109570967ab9SBen Hutchings 	}
109670967ab9SBen Hutchings 
1097771fe6b9SJerome Glisse 	/* Align ring size */
1098771fe6b9SJerome Glisse 	rb_bufsz = drm_order(ring_size / 8);
1099771fe6b9SJerome Glisse 	ring_size = (1 << (rb_bufsz + 1)) * 4;
1100771fe6b9SJerome Glisse 	r100_cp_load_microcode(rdev);
1101e32eb50dSChristian König 	r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
110278c5560aSAlex Deucher 			     RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR,
110378c5560aSAlex Deucher 			     0, 0x7fffff, RADEON_CP_PACKET2);
1104771fe6b9SJerome Glisse 	if (r) {
1105771fe6b9SJerome Glisse 		return r;
1106771fe6b9SJerome Glisse 	}
1107771fe6b9SJerome Glisse 	/* Each time the cp read 1024 bytes (16 dword/quadword) update
1108771fe6b9SJerome Glisse 	 * the rptr copy in system ram */
1109771fe6b9SJerome Glisse 	rb_blksz = 9;
1110771fe6b9SJerome Glisse 	/* cp will read 128bytes at a time (4 dwords) */
1111771fe6b9SJerome Glisse 	max_fetch = 1;
1112e32eb50dSChristian König 	ring->align_mask = 16 - 1;
1113771fe6b9SJerome Glisse 	/* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
1114771fe6b9SJerome Glisse 	pre_write_timer = 64;
1115771fe6b9SJerome Glisse 	/* Force CP_RB_WPTR write if written more than one time before the
1116771fe6b9SJerome Glisse 	 * delay expire
1117771fe6b9SJerome Glisse 	 */
1118771fe6b9SJerome Glisse 	pre_write_limit = 0;
1119771fe6b9SJerome Glisse 	/* Setup the cp cache like this (cache size is 96 dwords) :
1120771fe6b9SJerome Glisse 	 *	RING		0  to 15
1121771fe6b9SJerome Glisse 	 *	INDIRECT1	16 to 79
1122771fe6b9SJerome Glisse 	 *	INDIRECT2	80 to 95
1123771fe6b9SJerome Glisse 	 * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1124771fe6b9SJerome Glisse 	 *    indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
1125771fe6b9SJerome Glisse 	 *    indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1126771fe6b9SJerome Glisse 	 * Idea being that most of the gpu cmd will be through indirect1 buffer
1127771fe6b9SJerome Glisse 	 * so it gets the bigger cache.
1128771fe6b9SJerome Glisse 	 */
1129771fe6b9SJerome Glisse 	indirect2_start = 80;
1130771fe6b9SJerome Glisse 	indirect1_start = 16;
1131771fe6b9SJerome Glisse 	/* cp setup */
1132771fe6b9SJerome Glisse 	WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
1133d6f28938SAlex Deucher 	tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
1134771fe6b9SJerome Glisse 	       REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
1135724c80e1SAlex Deucher 	       REG_SET(RADEON_MAX_FETCH, max_fetch));
1136d6f28938SAlex Deucher #ifdef __BIG_ENDIAN
1137d6f28938SAlex Deucher 	tmp |= RADEON_BUF_SWAP_32BIT;
1138d6f28938SAlex Deucher #endif
1139724c80e1SAlex Deucher 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
1140d6f28938SAlex Deucher 
1141771fe6b9SJerome Glisse 	/* Set ring address */
1142e32eb50dSChristian König 	DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
1143e32eb50dSChristian König 	WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
1144771fe6b9SJerome Glisse 	/* Force read & write ptr to 0 */
1145724c80e1SAlex Deucher 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
1146771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_RPTR_WR, 0);
1147e32eb50dSChristian König 	ring->wptr = 0;
1148e32eb50dSChristian König 	WREG32(RADEON_CP_RB_WPTR, ring->wptr);
1149724c80e1SAlex Deucher 
1150724c80e1SAlex Deucher 	/* set the wb address whether it's enabled or not */
1151724c80e1SAlex Deucher 	WREG32(R_00070C_CP_RB_RPTR_ADDR,
1152724c80e1SAlex Deucher 		S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
1153724c80e1SAlex Deucher 	WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
1154724c80e1SAlex Deucher 
1155724c80e1SAlex Deucher 	if (rdev->wb.enabled)
1156724c80e1SAlex Deucher 		WREG32(R_000770_SCRATCH_UMSK, 0xff);
1157724c80e1SAlex Deucher 	else {
1158724c80e1SAlex Deucher 		tmp |= RADEON_RB_NO_UPDATE;
1159724c80e1SAlex Deucher 		WREG32(R_000770_SCRATCH_UMSK, 0);
1160724c80e1SAlex Deucher 	}
1161724c80e1SAlex Deucher 
1162771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp);
1163771fe6b9SJerome Glisse 	udelay(10);
1164e32eb50dSChristian König 	ring->rptr = RREG32(RADEON_CP_RB_RPTR);
1165771fe6b9SJerome Glisse 	/* Set cp mode to bus mastering & enable cp*/
1166771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_MODE,
1167771fe6b9SJerome Glisse 	       REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
1168771fe6b9SJerome Glisse 	       REG_SET(RADEON_INDIRECT1_START, indirect1_start));
1169d75ee3beSAlex Deucher 	WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
1170d75ee3beSAlex Deucher 	WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
1171771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
11722099810fSDave Airlie 
11732099810fSDave Airlie 	/* at this point everything should be setup correctly to enable master */
11742099810fSDave Airlie 	pci_set_master(rdev->pdev);
11752099810fSDave Airlie 
1176f712812eSAlex Deucher 	radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
1177f712812eSAlex Deucher 	r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
1178771fe6b9SJerome Glisse 	if (r) {
1179771fe6b9SJerome Glisse 		DRM_ERROR("radeon: cp isn't working (%d).\n", r);
1180771fe6b9SJerome Glisse 		return r;
1181771fe6b9SJerome Glisse 	}
1182e32eb50dSChristian König 	ring->ready = true;
118353595338SDave Airlie 	radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
1184c7eff978SAlex Deucher 
1185*16c58081SSimon Kitching 	if (!ring->rptr_save_reg /* not resuming from suspend */
1186*16c58081SSimon Kitching 	    && radeon_ring_supports_scratch_reg(rdev, ring)) {
1187c7eff978SAlex Deucher 		r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
1188c7eff978SAlex Deucher 		if (r) {
1189c7eff978SAlex Deucher 			DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
1190c7eff978SAlex Deucher 			ring->rptr_save_reg = 0;
1191c7eff978SAlex Deucher 		}
1192c7eff978SAlex Deucher 	}
1193771fe6b9SJerome Glisse 	return 0;
1194771fe6b9SJerome Glisse }
1195771fe6b9SJerome Glisse 
1196771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev)
1197771fe6b9SJerome Glisse {
119845600232SJerome Glisse 	if (r100_cp_wait_for_idle(rdev)) {
119945600232SJerome Glisse 		DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
120045600232SJerome Glisse 	}
1201771fe6b9SJerome Glisse 	/* Disable ring */
1202a18d7ea1SJerome Glisse 	r100_cp_disable(rdev);
1203c7eff978SAlex Deucher 	radeon_scratch_free(rdev, rdev->ring[RADEON_RING_TYPE_GFX_INDEX].rptr_save_reg);
1204e32eb50dSChristian König 	radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
1205771fe6b9SJerome Glisse 	DRM_INFO("radeon: cp finalized\n");
1206771fe6b9SJerome Glisse }
1207771fe6b9SJerome Glisse 
1208771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev)
1209771fe6b9SJerome Glisse {
1210771fe6b9SJerome Glisse 	/* Disable ring */
121153595338SDave Airlie 	radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
1212e32eb50dSChristian König 	rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
1213771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_MODE, 0);
1214771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, 0);
1215724c80e1SAlex Deucher 	WREG32(R_000770_SCRATCH_UMSK, 0);
1216771fe6b9SJerome Glisse 	if (r100_gui_wait_for_idle(rdev)) {
1217771fe6b9SJerome Glisse 		printk(KERN_WARNING "Failed to wait GUI idle while "
1218771fe6b9SJerome Glisse 		       "programming pipes. Bad things might happen.\n");
1219771fe6b9SJerome Glisse 	}
1220771fe6b9SJerome Glisse }
1221771fe6b9SJerome Glisse 
1222771fe6b9SJerome Glisse /*
1223771fe6b9SJerome Glisse  * CS functions
1224771fe6b9SJerome Glisse  */
12250242f74dSAlex Deucher int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
12260242f74dSAlex Deucher 			    struct radeon_cs_packet *pkt,
12270242f74dSAlex Deucher 			    unsigned idx,
12280242f74dSAlex Deucher 			    unsigned reg)
12290242f74dSAlex Deucher {
12300242f74dSAlex Deucher 	int r;
12310242f74dSAlex Deucher 	u32 tile_flags = 0;
12320242f74dSAlex Deucher 	u32 tmp;
12330242f74dSAlex Deucher 	struct radeon_cs_reloc *reloc;
12340242f74dSAlex Deucher 	u32 value;
12350242f74dSAlex Deucher 
12360242f74dSAlex Deucher 	r = r100_cs_packet_next_reloc(p, &reloc);
12370242f74dSAlex Deucher 	if (r) {
12380242f74dSAlex Deucher 		DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
12390242f74dSAlex Deucher 			  idx, reg);
12400242f74dSAlex Deucher 		r100_cs_dump_packet(p, pkt);
12410242f74dSAlex Deucher 		return r;
12420242f74dSAlex Deucher 	}
12430242f74dSAlex Deucher 
12440242f74dSAlex Deucher 	value = radeon_get_ib_value(p, idx);
12450242f74dSAlex Deucher 	tmp = value & 0x003fffff;
12460242f74dSAlex Deucher 	tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
12470242f74dSAlex Deucher 
12480242f74dSAlex Deucher 	if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
12490242f74dSAlex Deucher 		if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
12500242f74dSAlex Deucher 			tile_flags |= RADEON_DST_TILE_MACRO;
12510242f74dSAlex Deucher 		if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
12520242f74dSAlex Deucher 			if (reg == RADEON_SRC_PITCH_OFFSET) {
12530242f74dSAlex Deucher 				DRM_ERROR("Cannot src blit from microtiled surface\n");
12540242f74dSAlex Deucher 				r100_cs_dump_packet(p, pkt);
12550242f74dSAlex Deucher 				return -EINVAL;
12560242f74dSAlex Deucher 			}
12570242f74dSAlex Deucher 			tile_flags |= RADEON_DST_TILE_MICRO;
12580242f74dSAlex Deucher 		}
12590242f74dSAlex Deucher 
12600242f74dSAlex Deucher 		tmp |= tile_flags;
12610242f74dSAlex Deucher 		p->ib.ptr[idx] = (value & 0x3fc00000) | tmp;
12620242f74dSAlex Deucher 	} else
12630242f74dSAlex Deucher 		p->ib.ptr[idx] = (value & 0xffc00000) | tmp;
12640242f74dSAlex Deucher 	return 0;
12650242f74dSAlex Deucher }
12660242f74dSAlex Deucher 
12670242f74dSAlex Deucher int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
12680242f74dSAlex Deucher 			     struct radeon_cs_packet *pkt,
12690242f74dSAlex Deucher 			     int idx)
12700242f74dSAlex Deucher {
12710242f74dSAlex Deucher 	unsigned c, i;
12720242f74dSAlex Deucher 	struct radeon_cs_reloc *reloc;
12730242f74dSAlex Deucher 	struct r100_cs_track *track;
12740242f74dSAlex Deucher 	int r = 0;
12750242f74dSAlex Deucher 	volatile uint32_t *ib;
12760242f74dSAlex Deucher 	u32 idx_value;
12770242f74dSAlex Deucher 
12780242f74dSAlex Deucher 	ib = p->ib.ptr;
12790242f74dSAlex Deucher 	track = (struct r100_cs_track *)p->track;
12800242f74dSAlex Deucher 	c = radeon_get_ib_value(p, idx++) & 0x1F;
12810242f74dSAlex Deucher 	if (c > 16) {
12820242f74dSAlex Deucher 	    DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
12830242f74dSAlex Deucher 		      pkt->opcode);
12840242f74dSAlex Deucher 	    r100_cs_dump_packet(p, pkt);
12850242f74dSAlex Deucher 	    return -EINVAL;
12860242f74dSAlex Deucher 	}
12870242f74dSAlex Deucher 	track->num_arrays = c;
12880242f74dSAlex Deucher 	for (i = 0; i < (c - 1); i+=2, idx+=3) {
12890242f74dSAlex Deucher 		r = r100_cs_packet_next_reloc(p, &reloc);
12900242f74dSAlex Deucher 		if (r) {
12910242f74dSAlex Deucher 			DRM_ERROR("No reloc for packet3 %d\n",
12920242f74dSAlex Deucher 				  pkt->opcode);
12930242f74dSAlex Deucher 			r100_cs_dump_packet(p, pkt);
12940242f74dSAlex Deucher 			return r;
12950242f74dSAlex Deucher 		}
12960242f74dSAlex Deucher 		idx_value = radeon_get_ib_value(p, idx);
12970242f74dSAlex Deucher 		ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
12980242f74dSAlex Deucher 
12990242f74dSAlex Deucher 		track->arrays[i + 0].esize = idx_value >> 8;
13000242f74dSAlex Deucher 		track->arrays[i + 0].robj = reloc->robj;
13010242f74dSAlex Deucher 		track->arrays[i + 0].esize &= 0x7F;
13020242f74dSAlex Deucher 		r = r100_cs_packet_next_reloc(p, &reloc);
13030242f74dSAlex Deucher 		if (r) {
13040242f74dSAlex Deucher 			DRM_ERROR("No reloc for packet3 %d\n",
13050242f74dSAlex Deucher 				  pkt->opcode);
13060242f74dSAlex Deucher 			r100_cs_dump_packet(p, pkt);
13070242f74dSAlex Deucher 			return r;
13080242f74dSAlex Deucher 		}
13090242f74dSAlex Deucher 		ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
13100242f74dSAlex Deucher 		track->arrays[i + 1].robj = reloc->robj;
13110242f74dSAlex Deucher 		track->arrays[i + 1].esize = idx_value >> 24;
13120242f74dSAlex Deucher 		track->arrays[i + 1].esize &= 0x7F;
13130242f74dSAlex Deucher 	}
13140242f74dSAlex Deucher 	if (c & 1) {
13150242f74dSAlex Deucher 		r = r100_cs_packet_next_reloc(p, &reloc);
13160242f74dSAlex Deucher 		if (r) {
13170242f74dSAlex Deucher 			DRM_ERROR("No reloc for packet3 %d\n",
13180242f74dSAlex Deucher 					  pkt->opcode);
13190242f74dSAlex Deucher 			r100_cs_dump_packet(p, pkt);
13200242f74dSAlex Deucher 			return r;
13210242f74dSAlex Deucher 		}
13220242f74dSAlex Deucher 		idx_value = radeon_get_ib_value(p, idx);
13230242f74dSAlex Deucher 		ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
13240242f74dSAlex Deucher 		track->arrays[i + 0].robj = reloc->robj;
13250242f74dSAlex Deucher 		track->arrays[i + 0].esize = idx_value >> 8;
13260242f74dSAlex Deucher 		track->arrays[i + 0].esize &= 0x7F;
13270242f74dSAlex Deucher 	}
13280242f74dSAlex Deucher 	return r;
13290242f74dSAlex Deucher }
13300242f74dSAlex Deucher 
1331771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1332771fe6b9SJerome Glisse 			  struct radeon_cs_packet *pkt,
1333068a117cSJerome Glisse 			  const unsigned *auth, unsigned n,
1334771fe6b9SJerome Glisse 			  radeon_packet0_check_t check)
1335771fe6b9SJerome Glisse {
1336771fe6b9SJerome Glisse 	unsigned reg;
1337771fe6b9SJerome Glisse 	unsigned i, j, m;
1338771fe6b9SJerome Glisse 	unsigned idx;
1339771fe6b9SJerome Glisse 	int r;
1340771fe6b9SJerome Glisse 
1341771fe6b9SJerome Glisse 	idx = pkt->idx + 1;
1342771fe6b9SJerome Glisse 	reg = pkt->reg;
1343068a117cSJerome Glisse 	/* Check that register fall into register range
1344068a117cSJerome Glisse 	 * determined by the number of entry (n) in the
1345068a117cSJerome Glisse 	 * safe register bitmap.
1346068a117cSJerome Glisse 	 */
1347771fe6b9SJerome Glisse 	if (pkt->one_reg_wr) {
1348771fe6b9SJerome Glisse 		if ((reg >> 7) > n) {
1349771fe6b9SJerome Glisse 			return -EINVAL;
1350771fe6b9SJerome Glisse 		}
1351771fe6b9SJerome Glisse 	} else {
1352771fe6b9SJerome Glisse 		if (((reg + (pkt->count << 2)) >> 7) > n) {
1353771fe6b9SJerome Glisse 			return -EINVAL;
1354771fe6b9SJerome Glisse 		}
1355771fe6b9SJerome Glisse 	}
1356771fe6b9SJerome Glisse 	for (i = 0; i <= pkt->count; i++, idx++) {
1357771fe6b9SJerome Glisse 		j = (reg >> 7);
1358771fe6b9SJerome Glisse 		m = 1 << ((reg >> 2) & 31);
1359771fe6b9SJerome Glisse 		if (auth[j] & m) {
1360771fe6b9SJerome Glisse 			r = check(p, pkt, idx, reg);
1361771fe6b9SJerome Glisse 			if (r) {
1362771fe6b9SJerome Glisse 				return r;
1363771fe6b9SJerome Glisse 			}
1364771fe6b9SJerome Glisse 		}
1365771fe6b9SJerome Glisse 		if (pkt->one_reg_wr) {
1366771fe6b9SJerome Glisse 			if (!(auth[j] & m)) {
1367771fe6b9SJerome Glisse 				break;
1368771fe6b9SJerome Glisse 			}
1369771fe6b9SJerome Glisse 		} else {
1370771fe6b9SJerome Glisse 			reg += 4;
1371771fe6b9SJerome Glisse 		}
1372771fe6b9SJerome Glisse 	}
1373771fe6b9SJerome Glisse 	return 0;
1374771fe6b9SJerome Glisse }
1375771fe6b9SJerome Glisse 
1376771fe6b9SJerome Glisse void r100_cs_dump_packet(struct radeon_cs_parser *p,
1377771fe6b9SJerome Glisse 			 struct radeon_cs_packet *pkt)
1378771fe6b9SJerome Glisse {
1379771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1380771fe6b9SJerome Glisse 	unsigned i;
1381771fe6b9SJerome Glisse 	unsigned idx;
1382771fe6b9SJerome Glisse 
1383f2e39221SJerome Glisse 	ib = p->ib.ptr;
1384771fe6b9SJerome Glisse 	idx = pkt->idx;
1385771fe6b9SJerome Glisse 	for (i = 0; i <= (pkt->count + 1); i++, idx++) {
1386771fe6b9SJerome Glisse 		DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
1387771fe6b9SJerome Glisse 	}
1388771fe6b9SJerome Glisse }
1389771fe6b9SJerome Glisse 
1390771fe6b9SJerome Glisse /**
1391771fe6b9SJerome Glisse  * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
1392771fe6b9SJerome Glisse  * @parser:	parser structure holding parsing context.
1393771fe6b9SJerome Glisse  * @pkt:	where to store packet informations
1394771fe6b9SJerome Glisse  *
1395771fe6b9SJerome Glisse  * Assume that chunk_ib_index is properly set. Will return -EINVAL
1396771fe6b9SJerome Glisse  * if packet is bigger than remaining ib size. or if packets is unknown.
1397771fe6b9SJerome Glisse  **/
1398771fe6b9SJerome Glisse int r100_cs_packet_parse(struct radeon_cs_parser *p,
1399771fe6b9SJerome Glisse 			 struct radeon_cs_packet *pkt,
1400771fe6b9SJerome Glisse 			 unsigned idx)
1401771fe6b9SJerome Glisse {
1402771fe6b9SJerome Glisse 	struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
1403fa99239cSRoel Kluin 	uint32_t header;
1404771fe6b9SJerome Glisse 
1405771fe6b9SJerome Glisse 	if (idx >= ib_chunk->length_dw) {
1406771fe6b9SJerome Glisse 		DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
1407771fe6b9SJerome Glisse 			  idx, ib_chunk->length_dw);
1408771fe6b9SJerome Glisse 		return -EINVAL;
1409771fe6b9SJerome Glisse 	}
1410513bcb46SDave Airlie 	header = radeon_get_ib_value(p, idx);
1411771fe6b9SJerome Glisse 	pkt->idx = idx;
1412771fe6b9SJerome Glisse 	pkt->type = CP_PACKET_GET_TYPE(header);
1413771fe6b9SJerome Glisse 	pkt->count = CP_PACKET_GET_COUNT(header);
1414771fe6b9SJerome Glisse 	switch (pkt->type) {
1415771fe6b9SJerome Glisse 	case PACKET_TYPE0:
1416771fe6b9SJerome Glisse 		pkt->reg = CP_PACKET0_GET_REG(header);
1417771fe6b9SJerome Glisse 		pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
1418771fe6b9SJerome Glisse 		break;
1419771fe6b9SJerome Glisse 	case PACKET_TYPE3:
1420771fe6b9SJerome Glisse 		pkt->opcode = CP_PACKET3_GET_OPCODE(header);
1421771fe6b9SJerome Glisse 		break;
1422771fe6b9SJerome Glisse 	case PACKET_TYPE2:
1423771fe6b9SJerome Glisse 		pkt->count = -1;
1424771fe6b9SJerome Glisse 		break;
1425771fe6b9SJerome Glisse 	default:
1426771fe6b9SJerome Glisse 		DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
1427771fe6b9SJerome Glisse 		return -EINVAL;
1428771fe6b9SJerome Glisse 	}
1429771fe6b9SJerome Glisse 	if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
1430771fe6b9SJerome Glisse 		DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
1431771fe6b9SJerome Glisse 			  pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
1432771fe6b9SJerome Glisse 		return -EINVAL;
1433771fe6b9SJerome Glisse 	}
1434771fe6b9SJerome Glisse 	return 0;
1435771fe6b9SJerome Glisse }
1436771fe6b9SJerome Glisse 
1437771fe6b9SJerome Glisse /**
1438531369e6SDave Airlie  * r100_cs_packet_next_vline() - parse userspace VLINE packet
1439531369e6SDave Airlie  * @parser:		parser structure holding parsing context.
1440531369e6SDave Airlie  *
1441531369e6SDave Airlie  * Userspace sends a special sequence for VLINE waits.
1442531369e6SDave Airlie  * PACKET0 - VLINE_START_END + value
1443531369e6SDave Airlie  * PACKET0 - WAIT_UNTIL +_value
1444531369e6SDave Airlie  * RELOC (P3) - crtc_id in reloc.
1445531369e6SDave Airlie  *
1446531369e6SDave Airlie  * This function parses this and relocates the VLINE START END
1447531369e6SDave Airlie  * and WAIT UNTIL packets to the correct crtc.
1448531369e6SDave Airlie  * It also detects a switched off crtc and nulls out the
1449531369e6SDave Airlie  * wait in that case.
1450531369e6SDave Airlie  */
1451531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
1452531369e6SDave Airlie {
1453531369e6SDave Airlie 	struct drm_mode_object *obj;
1454531369e6SDave Airlie 	struct drm_crtc *crtc;
1455531369e6SDave Airlie 	struct radeon_crtc *radeon_crtc;
1456531369e6SDave Airlie 	struct radeon_cs_packet p3reloc, waitreloc;
1457531369e6SDave Airlie 	int crtc_id;
1458531369e6SDave Airlie 	int r;
1459531369e6SDave Airlie 	uint32_t header, h_idx, reg;
1460513bcb46SDave Airlie 	volatile uint32_t *ib;
1461531369e6SDave Airlie 
1462f2e39221SJerome Glisse 	ib = p->ib.ptr;
1463531369e6SDave Airlie 
1464531369e6SDave Airlie 	/* parse the wait until */
1465531369e6SDave Airlie 	r = r100_cs_packet_parse(p, &waitreloc, p->idx);
1466531369e6SDave Airlie 	if (r)
1467531369e6SDave Airlie 		return r;
1468531369e6SDave Airlie 
1469531369e6SDave Airlie 	/* check its a wait until and only 1 count */
1470531369e6SDave Airlie 	if (waitreloc.reg != RADEON_WAIT_UNTIL ||
1471531369e6SDave Airlie 	    waitreloc.count != 0) {
1472531369e6SDave Airlie 		DRM_ERROR("vline wait had illegal wait until segment\n");
1473a3a88a66SPaul Bolle 		return -EINVAL;
1474531369e6SDave Airlie 	}
1475531369e6SDave Airlie 
1476513bcb46SDave Airlie 	if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
1477531369e6SDave Airlie 		DRM_ERROR("vline wait had illegal wait until\n");
1478a3a88a66SPaul Bolle 		return -EINVAL;
1479531369e6SDave Airlie 	}
1480531369e6SDave Airlie 
1481531369e6SDave Airlie 	/* jump over the NOP */
148290ebd065SAlex Deucher 	r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
1483531369e6SDave Airlie 	if (r)
1484531369e6SDave Airlie 		return r;
1485531369e6SDave Airlie 
1486531369e6SDave Airlie 	h_idx = p->idx - 2;
148790ebd065SAlex Deucher 	p->idx += waitreloc.count + 2;
148890ebd065SAlex Deucher 	p->idx += p3reloc.count + 2;
1489531369e6SDave Airlie 
1490513bcb46SDave Airlie 	header = radeon_get_ib_value(p, h_idx);
1491513bcb46SDave Airlie 	crtc_id = radeon_get_ib_value(p, h_idx + 5);
1492d4ac6a05SDave Airlie 	reg = CP_PACKET0_GET_REG(header);
1493531369e6SDave Airlie 	obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
1494531369e6SDave Airlie 	if (!obj) {
1495531369e6SDave Airlie 		DRM_ERROR("cannot find crtc %d\n", crtc_id);
1496a3a88a66SPaul Bolle 		return -EINVAL;
1497531369e6SDave Airlie 	}
1498531369e6SDave Airlie 	crtc = obj_to_crtc(obj);
1499531369e6SDave Airlie 	radeon_crtc = to_radeon_crtc(crtc);
1500531369e6SDave Airlie 	crtc_id = radeon_crtc->crtc_id;
1501531369e6SDave Airlie 
1502531369e6SDave Airlie 	if (!crtc->enabled) {
1503531369e6SDave Airlie 		/* if the CRTC isn't enabled - we need to nop out the wait until */
1504513bcb46SDave Airlie 		ib[h_idx + 2] = PACKET2(0);
1505513bcb46SDave Airlie 		ib[h_idx + 3] = PACKET2(0);
1506531369e6SDave Airlie 	} else if (crtc_id == 1) {
1507531369e6SDave Airlie 		switch (reg) {
1508531369e6SDave Airlie 		case AVIVO_D1MODE_VLINE_START_END:
150990ebd065SAlex Deucher 			header &= ~R300_CP_PACKET0_REG_MASK;
1510531369e6SDave Airlie 			header |= AVIVO_D2MODE_VLINE_START_END >> 2;
1511531369e6SDave Airlie 			break;
1512531369e6SDave Airlie 		case RADEON_CRTC_GUI_TRIG_VLINE:
151390ebd065SAlex Deucher 			header &= ~R300_CP_PACKET0_REG_MASK;
1514531369e6SDave Airlie 			header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
1515531369e6SDave Airlie 			break;
1516531369e6SDave Airlie 		default:
1517531369e6SDave Airlie 			DRM_ERROR("unknown crtc reloc\n");
1518a3a88a66SPaul Bolle 			return -EINVAL;
1519531369e6SDave Airlie 		}
1520513bcb46SDave Airlie 		ib[h_idx] = header;
1521513bcb46SDave Airlie 		ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
1522531369e6SDave Airlie 	}
1523a3a88a66SPaul Bolle 
1524a3a88a66SPaul Bolle 	return 0;
1525531369e6SDave Airlie }
1526531369e6SDave Airlie 
1527531369e6SDave Airlie /**
1528771fe6b9SJerome Glisse  * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
1529771fe6b9SJerome Glisse  * @parser:		parser structure holding parsing context.
1530771fe6b9SJerome Glisse  * @data:		pointer to relocation data
1531771fe6b9SJerome Glisse  * @offset_start:	starting offset
1532771fe6b9SJerome Glisse  * @offset_mask:	offset mask (to align start offset on)
1533771fe6b9SJerome Glisse  * @reloc:		reloc informations
1534771fe6b9SJerome Glisse  *
1535771fe6b9SJerome Glisse  * Check next packet is relocation packet3, do bo validation and compute
1536771fe6b9SJerome Glisse  * GPU offset using the provided start.
1537771fe6b9SJerome Glisse  **/
1538771fe6b9SJerome Glisse int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
1539771fe6b9SJerome Glisse 			      struct radeon_cs_reloc **cs_reloc)
1540771fe6b9SJerome Glisse {
1541771fe6b9SJerome Glisse 	struct radeon_cs_chunk *relocs_chunk;
1542771fe6b9SJerome Glisse 	struct radeon_cs_packet p3reloc;
1543771fe6b9SJerome Glisse 	unsigned idx;
1544771fe6b9SJerome Glisse 	int r;
1545771fe6b9SJerome Glisse 
1546771fe6b9SJerome Glisse 	if (p->chunk_relocs_idx == -1) {
1547771fe6b9SJerome Glisse 		DRM_ERROR("No relocation chunk !\n");
1548771fe6b9SJerome Glisse 		return -EINVAL;
1549771fe6b9SJerome Glisse 	}
1550771fe6b9SJerome Glisse 	*cs_reloc = NULL;
1551771fe6b9SJerome Glisse 	relocs_chunk = &p->chunks[p->chunk_relocs_idx];
1552771fe6b9SJerome Glisse 	r = r100_cs_packet_parse(p, &p3reloc, p->idx);
1553771fe6b9SJerome Glisse 	if (r) {
1554771fe6b9SJerome Glisse 		return r;
1555771fe6b9SJerome Glisse 	}
1556771fe6b9SJerome Glisse 	p->idx += p3reloc.count + 2;
1557771fe6b9SJerome Glisse 	if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
1558771fe6b9SJerome Glisse 		DRM_ERROR("No packet3 for relocation for packet at %d.\n",
1559771fe6b9SJerome Glisse 			  p3reloc.idx);
1560771fe6b9SJerome Glisse 		r100_cs_dump_packet(p, &p3reloc);
1561771fe6b9SJerome Glisse 		return -EINVAL;
1562771fe6b9SJerome Glisse 	}
1563513bcb46SDave Airlie 	idx = radeon_get_ib_value(p, p3reloc.idx + 1);
1564771fe6b9SJerome Glisse 	if (idx >= relocs_chunk->length_dw) {
1565771fe6b9SJerome Glisse 		DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
1566771fe6b9SJerome Glisse 			  idx, relocs_chunk->length_dw);
1567771fe6b9SJerome Glisse 		r100_cs_dump_packet(p, &p3reloc);
1568771fe6b9SJerome Glisse 		return -EINVAL;
1569771fe6b9SJerome Glisse 	}
1570771fe6b9SJerome Glisse 	/* FIXME: we assume reloc size is 4 dwords */
1571771fe6b9SJerome Glisse 	*cs_reloc = p->relocs_ptr[(idx / 4)];
1572771fe6b9SJerome Glisse 	return 0;
1573771fe6b9SJerome Glisse }
1574771fe6b9SJerome Glisse 
1575551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt)
1576551ebd83SDave Airlie {
1577551ebd83SDave Airlie 	int vtx_size;
1578551ebd83SDave Airlie 	vtx_size = 2;
1579551ebd83SDave Airlie 	/* ordered according to bits in spec */
1580551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
1581551ebd83SDave Airlie 		vtx_size++;
1582551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
1583551ebd83SDave Airlie 		vtx_size += 3;
1584551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
1585551ebd83SDave Airlie 		vtx_size++;
1586551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
1587551ebd83SDave Airlie 		vtx_size++;
1588551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
1589551ebd83SDave Airlie 		vtx_size += 3;
1590551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
1591551ebd83SDave Airlie 		vtx_size++;
1592551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
1593551ebd83SDave Airlie 		vtx_size++;
1594551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
1595551ebd83SDave Airlie 		vtx_size += 2;
1596551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
1597551ebd83SDave Airlie 		vtx_size += 2;
1598551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
1599551ebd83SDave Airlie 		vtx_size++;
1600551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
1601551ebd83SDave Airlie 		vtx_size += 2;
1602551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
1603551ebd83SDave Airlie 		vtx_size++;
1604551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
1605551ebd83SDave Airlie 		vtx_size += 2;
1606551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
1607551ebd83SDave Airlie 		vtx_size++;
1608551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
1609551ebd83SDave Airlie 		vtx_size++;
1610551ebd83SDave Airlie 	/* blend weight */
1611551ebd83SDave Airlie 	if (vtx_fmt & (0x7 << 15))
1612551ebd83SDave Airlie 		vtx_size += (vtx_fmt >> 15) & 0x7;
1613551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
1614551ebd83SDave Airlie 		vtx_size += 3;
1615551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
1616551ebd83SDave Airlie 		vtx_size += 2;
1617551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
1618551ebd83SDave Airlie 		vtx_size++;
1619551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
1620551ebd83SDave Airlie 		vtx_size++;
1621551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
1622551ebd83SDave Airlie 		vtx_size++;
1623551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
1624551ebd83SDave Airlie 		vtx_size++;
1625551ebd83SDave Airlie 	return vtx_size;
1626551ebd83SDave Airlie }
1627551ebd83SDave Airlie 
1628771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p,
1629551ebd83SDave Airlie 			      struct radeon_cs_packet *pkt,
1630551ebd83SDave Airlie 			      unsigned idx, unsigned reg)
1631771fe6b9SJerome Glisse {
1632771fe6b9SJerome Glisse 	struct radeon_cs_reloc *reloc;
1633551ebd83SDave Airlie 	struct r100_cs_track *track;
1634771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1635771fe6b9SJerome Glisse 	uint32_t tmp;
1636771fe6b9SJerome Glisse 	int r;
1637551ebd83SDave Airlie 	int i, face;
1638e024e110SDave Airlie 	u32 tile_flags = 0;
1639513bcb46SDave Airlie 	u32 idx_value;
1640771fe6b9SJerome Glisse 
1641f2e39221SJerome Glisse 	ib = p->ib.ptr;
1642551ebd83SDave Airlie 	track = (struct r100_cs_track *)p->track;
1643551ebd83SDave Airlie 
1644513bcb46SDave Airlie 	idx_value = radeon_get_ib_value(p, idx);
1645513bcb46SDave Airlie 
1646771fe6b9SJerome Glisse 	switch (reg) {
1647531369e6SDave Airlie 	case RADEON_CRTC_GUI_TRIG_VLINE:
1648531369e6SDave Airlie 		r = r100_cs_packet_parse_vline(p);
1649531369e6SDave Airlie 		if (r) {
1650531369e6SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1651531369e6SDave Airlie 				  idx, reg);
1652531369e6SDave Airlie 			r100_cs_dump_packet(p, pkt);
1653531369e6SDave Airlie 			return r;
1654531369e6SDave Airlie 		}
1655531369e6SDave Airlie 		break;
1656771fe6b9SJerome Glisse 		/* FIXME: only allow PACKET3 blit? easier to check for out of
1657771fe6b9SJerome Glisse 		 * range access */
1658771fe6b9SJerome Glisse 	case RADEON_DST_PITCH_OFFSET:
1659771fe6b9SJerome Glisse 	case RADEON_SRC_PITCH_OFFSET:
1660551ebd83SDave Airlie 		r = r100_reloc_pitch_offset(p, pkt, idx, reg);
1661551ebd83SDave Airlie 		if (r)
1662551ebd83SDave Airlie 			return r;
1663551ebd83SDave Airlie 		break;
1664551ebd83SDave Airlie 	case RADEON_RB3D_DEPTHOFFSET:
1665771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1666771fe6b9SJerome Glisse 		if (r) {
1667771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1668771fe6b9SJerome Glisse 				  idx, reg);
1669771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1670771fe6b9SJerome Glisse 			return r;
1671771fe6b9SJerome Glisse 		}
1672551ebd83SDave Airlie 		track->zb.robj = reloc->robj;
1673513bcb46SDave Airlie 		track->zb.offset = idx_value;
167440b4a759SMarek Olšák 		track->zb_dirty = true;
1675513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1676771fe6b9SJerome Glisse 		break;
1677771fe6b9SJerome Glisse 	case RADEON_RB3D_COLOROFFSET:
1678551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1679551ebd83SDave Airlie 		if (r) {
1680551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1681551ebd83SDave Airlie 				  idx, reg);
1682551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1683551ebd83SDave Airlie 			return r;
1684551ebd83SDave Airlie 		}
1685551ebd83SDave Airlie 		track->cb[0].robj = reloc->robj;
1686513bcb46SDave Airlie 		track->cb[0].offset = idx_value;
168740b4a759SMarek Olšák 		track->cb_dirty = true;
1688513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1689551ebd83SDave Airlie 		break;
1690771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_0:
1691771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_1:
1692771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_2:
1693551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXOFFSET_0) / 24;
1694771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1695771fe6b9SJerome Glisse 		if (r) {
1696771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1697771fe6b9SJerome Glisse 				  idx, reg);
1698771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1699771fe6b9SJerome Glisse 			return r;
1700771fe6b9SJerome Glisse 		}
1701f2746f83SAlex Deucher 		if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1702f2746f83SAlex Deucher 			if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1703f2746f83SAlex Deucher 				tile_flags |= RADEON_TXO_MACRO_TILE;
1704f2746f83SAlex Deucher 			if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1705f2746f83SAlex Deucher 				tile_flags |= RADEON_TXO_MICRO_TILE_X2;
1706f2746f83SAlex Deucher 
1707f2746f83SAlex Deucher 			tmp = idx_value & ~(0x7 << 2);
1708f2746f83SAlex Deucher 			tmp |= tile_flags;
1709f2746f83SAlex Deucher 			ib[idx] = tmp + ((u32)reloc->lobj.gpu_offset);
1710f2746f83SAlex Deucher 		} else
1711513bcb46SDave Airlie 			ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1712551ebd83SDave Airlie 		track->textures[i].robj = reloc->robj;
171340b4a759SMarek Olšák 		track->tex_dirty = true;
1714771fe6b9SJerome Glisse 		break;
1715551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_0:
1716551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_1:
1717551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_2:
1718551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_3:
1719551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_4:
1720551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
1721551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1722551ebd83SDave Airlie 		if (r) {
1723551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1724551ebd83SDave Airlie 				  idx, reg);
1725551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1726551ebd83SDave Airlie 			return r;
1727551ebd83SDave Airlie 		}
1728513bcb46SDave Airlie 		track->textures[0].cube_info[i].offset = idx_value;
1729513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1730551ebd83SDave Airlie 		track->textures[0].cube_info[i].robj = reloc->robj;
173140b4a759SMarek Olšák 		track->tex_dirty = true;
1732551ebd83SDave Airlie 		break;
1733551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_0:
1734551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_1:
1735551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_2:
1736551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_3:
1737551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_4:
1738551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
1739551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1740551ebd83SDave Airlie 		if (r) {
1741551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1742551ebd83SDave Airlie 				  idx, reg);
1743551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1744551ebd83SDave Airlie 			return r;
1745551ebd83SDave Airlie 		}
1746513bcb46SDave Airlie 		track->textures[1].cube_info[i].offset = idx_value;
1747513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1748551ebd83SDave Airlie 		track->textures[1].cube_info[i].robj = reloc->robj;
174940b4a759SMarek Olšák 		track->tex_dirty = true;
1750551ebd83SDave Airlie 		break;
1751551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_0:
1752551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_1:
1753551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_2:
1754551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_3:
1755551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_4:
1756551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
1757551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1758551ebd83SDave Airlie 		if (r) {
1759551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1760551ebd83SDave Airlie 				  idx, reg);
1761551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1762551ebd83SDave Airlie 			return r;
1763551ebd83SDave Airlie 		}
1764513bcb46SDave Airlie 		track->textures[2].cube_info[i].offset = idx_value;
1765513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1766551ebd83SDave Airlie 		track->textures[2].cube_info[i].robj = reloc->robj;
176740b4a759SMarek Olšák 		track->tex_dirty = true;
1768551ebd83SDave Airlie 		break;
1769551ebd83SDave Airlie 	case RADEON_RE_WIDTH_HEIGHT:
1770513bcb46SDave Airlie 		track->maxy = ((idx_value >> 16) & 0x7FF);
177140b4a759SMarek Olšák 		track->cb_dirty = true;
177240b4a759SMarek Olšák 		track->zb_dirty = true;
1773551ebd83SDave Airlie 		break;
1774e024e110SDave Airlie 	case RADEON_RB3D_COLORPITCH:
1775e024e110SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1776e024e110SDave Airlie 		if (r) {
1777e024e110SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1778e024e110SDave Airlie 				  idx, reg);
1779e024e110SDave Airlie 			r100_cs_dump_packet(p, pkt);
1780e024e110SDave Airlie 			return r;
1781e024e110SDave Airlie 		}
1782c9068eb2SAlex Deucher 		if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1783e024e110SDave Airlie 			if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1784e024e110SDave Airlie 				tile_flags |= RADEON_COLOR_TILE_ENABLE;
1785e024e110SDave Airlie 			if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1786e024e110SDave Airlie 				tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
1787e024e110SDave Airlie 
1788513bcb46SDave Airlie 			tmp = idx_value & ~(0x7 << 16);
1789e024e110SDave Airlie 			tmp |= tile_flags;
1790e024e110SDave Airlie 			ib[idx] = tmp;
1791c9068eb2SAlex Deucher 		} else
1792c9068eb2SAlex Deucher 			ib[idx] = idx_value;
1793551ebd83SDave Airlie 
1794513bcb46SDave Airlie 		track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
179540b4a759SMarek Olšák 		track->cb_dirty = true;
1796551ebd83SDave Airlie 		break;
1797551ebd83SDave Airlie 	case RADEON_RB3D_DEPTHPITCH:
1798513bcb46SDave Airlie 		track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
179940b4a759SMarek Olšák 		track->zb_dirty = true;
1800551ebd83SDave Airlie 		break;
1801551ebd83SDave Airlie 	case RADEON_RB3D_CNTL:
1802513bcb46SDave Airlie 		switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
1803551ebd83SDave Airlie 		case 7:
1804551ebd83SDave Airlie 		case 8:
1805551ebd83SDave Airlie 		case 9:
1806551ebd83SDave Airlie 		case 11:
1807551ebd83SDave Airlie 		case 12:
1808551ebd83SDave Airlie 			track->cb[0].cpp = 1;
1809551ebd83SDave Airlie 			break;
1810551ebd83SDave Airlie 		case 3:
1811551ebd83SDave Airlie 		case 4:
1812551ebd83SDave Airlie 		case 15:
1813551ebd83SDave Airlie 			track->cb[0].cpp = 2;
1814551ebd83SDave Airlie 			break;
1815551ebd83SDave Airlie 		case 6:
1816551ebd83SDave Airlie 			track->cb[0].cpp = 4;
1817551ebd83SDave Airlie 			break;
1818551ebd83SDave Airlie 		default:
1819551ebd83SDave Airlie 			DRM_ERROR("Invalid color buffer format (%d) !\n",
1820513bcb46SDave Airlie 				  ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
1821551ebd83SDave Airlie 			return -EINVAL;
1822551ebd83SDave Airlie 		}
1823513bcb46SDave Airlie 		track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
182440b4a759SMarek Olšák 		track->cb_dirty = true;
182540b4a759SMarek Olšák 		track->zb_dirty = true;
1826551ebd83SDave Airlie 		break;
1827551ebd83SDave Airlie 	case RADEON_RB3D_ZSTENCILCNTL:
1828513bcb46SDave Airlie 		switch (idx_value & 0xf) {
1829551ebd83SDave Airlie 		case 0:
1830551ebd83SDave Airlie 			track->zb.cpp = 2;
1831551ebd83SDave Airlie 			break;
1832551ebd83SDave Airlie 		case 2:
1833551ebd83SDave Airlie 		case 3:
1834551ebd83SDave Airlie 		case 4:
1835551ebd83SDave Airlie 		case 5:
1836551ebd83SDave Airlie 		case 9:
1837551ebd83SDave Airlie 		case 11:
1838551ebd83SDave Airlie 			track->zb.cpp = 4;
1839551ebd83SDave Airlie 			break;
1840551ebd83SDave Airlie 		default:
1841551ebd83SDave Airlie 			break;
1842551ebd83SDave Airlie 		}
184340b4a759SMarek Olšák 		track->zb_dirty = true;
1844e024e110SDave Airlie 		break;
184517782d99SDave Airlie 	case RADEON_RB3D_ZPASS_ADDR:
184617782d99SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
184717782d99SDave Airlie 		if (r) {
184817782d99SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
184917782d99SDave Airlie 				  idx, reg);
185017782d99SDave Airlie 			r100_cs_dump_packet(p, pkt);
185117782d99SDave Airlie 			return r;
185217782d99SDave Airlie 		}
1853513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
185417782d99SDave Airlie 		break;
1855551ebd83SDave Airlie 	case RADEON_PP_CNTL:
1856551ebd83SDave Airlie 		{
1857513bcb46SDave Airlie 			uint32_t temp = idx_value >> 4;
1858551ebd83SDave Airlie 			for (i = 0; i < track->num_texture; i++)
1859551ebd83SDave Airlie 				track->textures[i].enabled = !!(temp & (1 << i));
186040b4a759SMarek Olšák 			track->tex_dirty = true;
1861551ebd83SDave Airlie 		}
1862551ebd83SDave Airlie 		break;
1863551ebd83SDave Airlie 	case RADEON_SE_VF_CNTL:
1864513bcb46SDave Airlie 		track->vap_vf_cntl = idx_value;
1865551ebd83SDave Airlie 		break;
1866551ebd83SDave Airlie 	case RADEON_SE_VTX_FMT:
1867513bcb46SDave Airlie 		track->vtx_size = r100_get_vtx_size(idx_value);
1868551ebd83SDave Airlie 		break;
1869551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_0:
1870551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_1:
1871551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_2:
1872551ebd83SDave Airlie 		i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
1873513bcb46SDave Airlie 		track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
1874513bcb46SDave Airlie 		track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
187540b4a759SMarek Olšák 		track->tex_dirty = true;
1876551ebd83SDave Airlie 		break;
1877551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_0:
1878551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_1:
1879551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_2:
1880551ebd83SDave Airlie 		i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
1881513bcb46SDave Airlie 		track->textures[i].pitch = idx_value + 32;
188240b4a759SMarek Olšák 		track->tex_dirty = true;
1883551ebd83SDave Airlie 		break;
1884551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_0:
1885551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_1:
1886551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_2:
1887551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXFILTER_0) / 24;
1888513bcb46SDave Airlie 		track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
1889551ebd83SDave Airlie 						 >> RADEON_MAX_MIP_LEVEL_SHIFT);
1890513bcb46SDave Airlie 		tmp = (idx_value >> 23) & 0x7;
1891551ebd83SDave Airlie 		if (tmp == 2 || tmp == 6)
1892551ebd83SDave Airlie 			track->textures[i].roundup_w = false;
1893513bcb46SDave Airlie 		tmp = (idx_value >> 27) & 0x7;
1894551ebd83SDave Airlie 		if (tmp == 2 || tmp == 6)
1895551ebd83SDave Airlie 			track->textures[i].roundup_h = false;
189640b4a759SMarek Olšák 		track->tex_dirty = true;
1897551ebd83SDave Airlie 		break;
1898551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_0:
1899551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_1:
1900551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_2:
1901551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXFORMAT_0) / 24;
1902513bcb46SDave Airlie 		if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
1903551ebd83SDave Airlie 			track->textures[i].use_pitch = 1;
1904551ebd83SDave Airlie 		} else {
1905551ebd83SDave Airlie 			track->textures[i].use_pitch = 0;
1906513bcb46SDave Airlie 			track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
1907513bcb46SDave Airlie 			track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
1908551ebd83SDave Airlie 		}
1909513bcb46SDave Airlie 		if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
1910551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 2;
1911513bcb46SDave Airlie 		switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
1912551ebd83SDave Airlie 		case RADEON_TXFORMAT_I8:
1913551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGB332:
1914551ebd83SDave Airlie 		case RADEON_TXFORMAT_Y8:
1915551ebd83SDave Airlie 			track->textures[i].cpp = 1;
1916f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1917551ebd83SDave Airlie 			break;
1918551ebd83SDave Airlie 		case RADEON_TXFORMAT_AI88:
1919551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB1555:
1920551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGB565:
1921551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB4444:
1922551ebd83SDave Airlie 		case RADEON_TXFORMAT_VYUY422:
1923551ebd83SDave Airlie 		case RADEON_TXFORMAT_YVYU422:
1924551ebd83SDave Airlie 		case RADEON_TXFORMAT_SHADOW16:
1925551ebd83SDave Airlie 		case RADEON_TXFORMAT_LDUDV655:
1926551ebd83SDave Airlie 		case RADEON_TXFORMAT_DUDV88:
1927551ebd83SDave Airlie 			track->textures[i].cpp = 2;
1928f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1929551ebd83SDave Airlie 			break;
1930551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB8888:
1931551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGBA8888:
1932551ebd83SDave Airlie 		case RADEON_TXFORMAT_SHADOW32:
1933551ebd83SDave Airlie 		case RADEON_TXFORMAT_LDUDUV8888:
1934551ebd83SDave Airlie 			track->textures[i].cpp = 4;
1935f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1936551ebd83SDave Airlie 			break;
1937d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT1:
1938d785d78bSDave Airlie 			track->textures[i].cpp = 1;
1939d785d78bSDave Airlie 			track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
1940d785d78bSDave Airlie 			break;
1941d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT23:
1942d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT45:
1943d785d78bSDave Airlie 			track->textures[i].cpp = 1;
1944d785d78bSDave Airlie 			track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
1945d785d78bSDave Airlie 			break;
1946551ebd83SDave Airlie 		}
1947513bcb46SDave Airlie 		track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
1948513bcb46SDave Airlie 		track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
194940b4a759SMarek Olšák 		track->tex_dirty = true;
1950551ebd83SDave Airlie 		break;
1951551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_0:
1952551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_1:
1953551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_2:
1954513bcb46SDave Airlie 		tmp = idx_value;
1955551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
1956551ebd83SDave Airlie 		for (face = 0; face < 4; face++) {
1957551ebd83SDave Airlie 			track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
1958551ebd83SDave Airlie 			track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
1959551ebd83SDave Airlie 		}
196040b4a759SMarek Olšák 		track->tex_dirty = true;
1961551ebd83SDave Airlie 		break;
1962771fe6b9SJerome Glisse 	default:
1963551ebd83SDave Airlie 		printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1964551ebd83SDave Airlie 		       reg, idx);
1965551ebd83SDave Airlie 		return -EINVAL;
1966771fe6b9SJerome Glisse 	}
1967771fe6b9SJerome Glisse 	return 0;
1968771fe6b9SJerome Glisse }
1969771fe6b9SJerome Glisse 
1970068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1971068a117cSJerome Glisse 					 struct radeon_cs_packet *pkt,
19724c788679SJerome Glisse 					 struct radeon_bo *robj)
1973068a117cSJerome Glisse {
1974068a117cSJerome Glisse 	unsigned idx;
1975513bcb46SDave Airlie 	u32 value;
1976068a117cSJerome Glisse 	idx = pkt->idx + 1;
1977513bcb46SDave Airlie 	value = radeon_get_ib_value(p, idx + 2);
19784c788679SJerome Glisse 	if ((value + 1) > radeon_bo_size(robj)) {
1979068a117cSJerome Glisse 		DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
1980068a117cSJerome Glisse 			  "(need %u have %lu) !\n",
1981513bcb46SDave Airlie 			  value + 1,
19824c788679SJerome Glisse 			  radeon_bo_size(robj));
1983068a117cSJerome Glisse 		return -EINVAL;
1984068a117cSJerome Glisse 	}
1985068a117cSJerome Glisse 	return 0;
1986068a117cSJerome Glisse }
1987068a117cSJerome Glisse 
1988771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p,
1989771fe6b9SJerome Glisse 			      struct radeon_cs_packet *pkt)
1990771fe6b9SJerome Glisse {
1991771fe6b9SJerome Glisse 	struct radeon_cs_reloc *reloc;
1992551ebd83SDave Airlie 	struct r100_cs_track *track;
1993771fe6b9SJerome Glisse 	unsigned idx;
1994771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1995771fe6b9SJerome Glisse 	int r;
1996771fe6b9SJerome Glisse 
1997f2e39221SJerome Glisse 	ib = p->ib.ptr;
1998771fe6b9SJerome Glisse 	idx = pkt->idx + 1;
1999551ebd83SDave Airlie 	track = (struct r100_cs_track *)p->track;
2000771fe6b9SJerome Glisse 	switch (pkt->opcode) {
2001771fe6b9SJerome Glisse 	case PACKET3_3D_LOAD_VBPNTR:
2002513bcb46SDave Airlie 		r = r100_packet3_load_vbpntr(p, pkt, idx);
2003513bcb46SDave Airlie 		if (r)
2004771fe6b9SJerome Glisse 			return r;
2005771fe6b9SJerome Glisse 		break;
2006771fe6b9SJerome Glisse 	case PACKET3_INDX_BUFFER:
2007771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
2008771fe6b9SJerome Glisse 		if (r) {
2009771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
2010771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
2011771fe6b9SJerome Glisse 			return r;
2012771fe6b9SJerome Glisse 		}
2013513bcb46SDave Airlie 		ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
2014068a117cSJerome Glisse 		r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
2015068a117cSJerome Glisse 		if (r) {
2016068a117cSJerome Glisse 			return r;
2017068a117cSJerome Glisse 		}
2018771fe6b9SJerome Glisse 		break;
2019771fe6b9SJerome Glisse 	case 0x23:
2020771fe6b9SJerome Glisse 		/* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
2021771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
2022771fe6b9SJerome Glisse 		if (r) {
2023771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
2024771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
2025771fe6b9SJerome Glisse 			return r;
2026771fe6b9SJerome Glisse 		}
2027513bcb46SDave Airlie 		ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
2028551ebd83SDave Airlie 		track->num_arrays = 1;
2029513bcb46SDave Airlie 		track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
2030551ebd83SDave Airlie 
2031551ebd83SDave Airlie 		track->arrays[0].robj = reloc->robj;
2032551ebd83SDave Airlie 		track->arrays[0].esize = track->vtx_size;
2033551ebd83SDave Airlie 
2034513bcb46SDave Airlie 		track->max_indx = radeon_get_ib_value(p, idx+1);
2035551ebd83SDave Airlie 
2036513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
2037551ebd83SDave Airlie 		track->immd_dwords = pkt->count - 1;
2038551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
2039551ebd83SDave Airlie 		if (r)
2040551ebd83SDave Airlie 			return r;
2041771fe6b9SJerome Glisse 		break;
2042771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_IMMD:
2043513bcb46SDave Airlie 		if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
2044551ebd83SDave Airlie 			DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
2045551ebd83SDave Airlie 			return -EINVAL;
2046551ebd83SDave Airlie 		}
2047cf57fc7aSAlex Deucher 		track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
2048513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
2049551ebd83SDave Airlie 		track->immd_dwords = pkt->count - 1;
2050551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
2051551ebd83SDave Airlie 		if (r)
2052551ebd83SDave Airlie 			return r;
2053551ebd83SDave Airlie 		break;
2054771fe6b9SJerome Glisse 		/* triggers drawing using in-packet vertex data */
2055771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_IMMD_2:
2056513bcb46SDave Airlie 		if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
2057551ebd83SDave Airlie 			DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
2058551ebd83SDave Airlie 			return -EINVAL;
2059551ebd83SDave Airlie 		}
2060513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
2061551ebd83SDave Airlie 		track->immd_dwords = pkt->count;
2062551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
2063551ebd83SDave Airlie 		if (r)
2064551ebd83SDave Airlie 			return r;
2065551ebd83SDave Airlie 		break;
2066771fe6b9SJerome Glisse 		/* triggers drawing using in-packet vertex data */
2067771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_VBUF_2:
2068513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
2069551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
2070551ebd83SDave Airlie 		if (r)
2071551ebd83SDave Airlie 			return r;
2072551ebd83SDave Airlie 		break;
2073771fe6b9SJerome Glisse 		/* triggers drawing of vertex buffers setup elsewhere */
2074771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_INDX_2:
2075513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
2076551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
2077551ebd83SDave Airlie 		if (r)
2078551ebd83SDave Airlie 			return r;
2079551ebd83SDave Airlie 		break;
2080771fe6b9SJerome Glisse 		/* triggers drawing using indices to vertex buffer */
2081771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_VBUF:
2082513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
2083551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
2084551ebd83SDave Airlie 		if (r)
2085551ebd83SDave Airlie 			return r;
2086551ebd83SDave Airlie 		break;
2087771fe6b9SJerome Glisse 		/* triggers drawing of vertex buffers setup elsewhere */
2088771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_INDX:
2089513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
2090551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
2091551ebd83SDave Airlie 		if (r)
2092551ebd83SDave Airlie 			return r;
2093551ebd83SDave Airlie 		break;
2094771fe6b9SJerome Glisse 		/* triggers drawing using indices to vertex buffer */
2095ab9e1f59SDave Airlie 	case PACKET3_3D_CLEAR_HIZ:
2096ab9e1f59SDave Airlie 	case PACKET3_3D_CLEAR_ZMASK:
2097ab9e1f59SDave Airlie 		if (p->rdev->hyperz_filp != p->filp)
2098ab9e1f59SDave Airlie 			return -EINVAL;
2099ab9e1f59SDave Airlie 		break;
2100771fe6b9SJerome Glisse 	case PACKET3_NOP:
2101771fe6b9SJerome Glisse 		break;
2102771fe6b9SJerome Glisse 	default:
2103771fe6b9SJerome Glisse 		DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
2104771fe6b9SJerome Glisse 		return -EINVAL;
2105771fe6b9SJerome Glisse 	}
2106771fe6b9SJerome Glisse 	return 0;
2107771fe6b9SJerome Glisse }
2108771fe6b9SJerome Glisse 
2109771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p)
2110771fe6b9SJerome Glisse {
2111771fe6b9SJerome Glisse 	struct radeon_cs_packet pkt;
21129f022ddfSJerome Glisse 	struct r100_cs_track *track;
2113771fe6b9SJerome Glisse 	int r;
2114771fe6b9SJerome Glisse 
21159f022ddfSJerome Glisse 	track = kzalloc(sizeof(*track), GFP_KERNEL);
2116ce067913SDan Carpenter 	if (!track)
2117ce067913SDan Carpenter 		return -ENOMEM;
21189f022ddfSJerome Glisse 	r100_cs_track_clear(p->rdev, track);
21199f022ddfSJerome Glisse 	p->track = track;
2120771fe6b9SJerome Glisse 	do {
2121771fe6b9SJerome Glisse 		r = r100_cs_packet_parse(p, &pkt, p->idx);
2122771fe6b9SJerome Glisse 		if (r) {
2123771fe6b9SJerome Glisse 			return r;
2124771fe6b9SJerome Glisse 		}
2125771fe6b9SJerome Glisse 		p->idx += pkt.count + 2;
2126771fe6b9SJerome Glisse 		switch (pkt.type) {
2127771fe6b9SJerome Glisse 			case PACKET_TYPE0:
2128551ebd83SDave Airlie 				if (p->rdev->family >= CHIP_R200)
2129551ebd83SDave Airlie 					r = r100_cs_parse_packet0(p, &pkt,
2130551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm,
2131551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm_size,
2132551ebd83SDave Airlie 								  &r200_packet0_check);
2133551ebd83SDave Airlie 				else
2134551ebd83SDave Airlie 					r = r100_cs_parse_packet0(p, &pkt,
2135551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm,
2136551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm_size,
2137551ebd83SDave Airlie 								  &r100_packet0_check);
2138771fe6b9SJerome Glisse 				break;
2139771fe6b9SJerome Glisse 			case PACKET_TYPE2:
2140771fe6b9SJerome Glisse 				break;
2141771fe6b9SJerome Glisse 			case PACKET_TYPE3:
2142771fe6b9SJerome Glisse 				r = r100_packet3_check(p, &pkt);
2143771fe6b9SJerome Glisse 				break;
2144771fe6b9SJerome Glisse 			default:
2145771fe6b9SJerome Glisse 				DRM_ERROR("Unknown packet type %d !\n",
2146771fe6b9SJerome Glisse 					  pkt.type);
2147771fe6b9SJerome Glisse 				return -EINVAL;
2148771fe6b9SJerome Glisse 		}
2149771fe6b9SJerome Glisse 		if (r) {
2150771fe6b9SJerome Glisse 			return r;
2151771fe6b9SJerome Glisse 		}
2152771fe6b9SJerome Glisse 	} while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
2153771fe6b9SJerome Glisse 	return 0;
2154771fe6b9SJerome Glisse }
2155771fe6b9SJerome Glisse 
21560242f74dSAlex Deucher static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
21570242f74dSAlex Deucher {
21580242f74dSAlex Deucher 	DRM_ERROR("pitch                      %d\n", t->pitch);
21590242f74dSAlex Deucher 	DRM_ERROR("use_pitch                  %d\n", t->use_pitch);
21600242f74dSAlex Deucher 	DRM_ERROR("width                      %d\n", t->width);
21610242f74dSAlex Deucher 	DRM_ERROR("width_11                   %d\n", t->width_11);
21620242f74dSAlex Deucher 	DRM_ERROR("height                     %d\n", t->height);
21630242f74dSAlex Deucher 	DRM_ERROR("height_11                  %d\n", t->height_11);
21640242f74dSAlex Deucher 	DRM_ERROR("num levels                 %d\n", t->num_levels);
21650242f74dSAlex Deucher 	DRM_ERROR("depth                      %d\n", t->txdepth);
21660242f74dSAlex Deucher 	DRM_ERROR("bpp                        %d\n", t->cpp);
21670242f74dSAlex Deucher 	DRM_ERROR("coordinate type            %d\n", t->tex_coord_type);
21680242f74dSAlex Deucher 	DRM_ERROR("width round to power of 2  %d\n", t->roundup_w);
21690242f74dSAlex Deucher 	DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
21700242f74dSAlex Deucher 	DRM_ERROR("compress format            %d\n", t->compress_format);
21710242f74dSAlex Deucher }
21720242f74dSAlex Deucher 
21730242f74dSAlex Deucher static int r100_track_compress_size(int compress_format, int w, int h)
21740242f74dSAlex Deucher {
21750242f74dSAlex Deucher 	int block_width, block_height, block_bytes;
21760242f74dSAlex Deucher 	int wblocks, hblocks;
21770242f74dSAlex Deucher 	int min_wblocks;
21780242f74dSAlex Deucher 	int sz;
21790242f74dSAlex Deucher 
21800242f74dSAlex Deucher 	block_width = 4;
21810242f74dSAlex Deucher 	block_height = 4;
21820242f74dSAlex Deucher 
21830242f74dSAlex Deucher 	switch (compress_format) {
21840242f74dSAlex Deucher 	case R100_TRACK_COMP_DXT1:
21850242f74dSAlex Deucher 		block_bytes = 8;
21860242f74dSAlex Deucher 		min_wblocks = 4;
21870242f74dSAlex Deucher 		break;
21880242f74dSAlex Deucher 	default:
21890242f74dSAlex Deucher 	case R100_TRACK_COMP_DXT35:
21900242f74dSAlex Deucher 		block_bytes = 16;
21910242f74dSAlex Deucher 		min_wblocks = 2;
21920242f74dSAlex Deucher 		break;
21930242f74dSAlex Deucher 	}
21940242f74dSAlex Deucher 
21950242f74dSAlex Deucher 	hblocks = (h + block_height - 1) / block_height;
21960242f74dSAlex Deucher 	wblocks = (w + block_width - 1) / block_width;
21970242f74dSAlex Deucher 	if (wblocks < min_wblocks)
21980242f74dSAlex Deucher 		wblocks = min_wblocks;
21990242f74dSAlex Deucher 	sz = wblocks * hblocks * block_bytes;
22000242f74dSAlex Deucher 	return sz;
22010242f74dSAlex Deucher }
22020242f74dSAlex Deucher 
22030242f74dSAlex Deucher static int r100_cs_track_cube(struct radeon_device *rdev,
22040242f74dSAlex Deucher 			      struct r100_cs_track *track, unsigned idx)
22050242f74dSAlex Deucher {
22060242f74dSAlex Deucher 	unsigned face, w, h;
22070242f74dSAlex Deucher 	struct radeon_bo *cube_robj;
22080242f74dSAlex Deucher 	unsigned long size;
22090242f74dSAlex Deucher 	unsigned compress_format = track->textures[idx].compress_format;
22100242f74dSAlex Deucher 
22110242f74dSAlex Deucher 	for (face = 0; face < 5; face++) {
22120242f74dSAlex Deucher 		cube_robj = track->textures[idx].cube_info[face].robj;
22130242f74dSAlex Deucher 		w = track->textures[idx].cube_info[face].width;
22140242f74dSAlex Deucher 		h = track->textures[idx].cube_info[face].height;
22150242f74dSAlex Deucher 
22160242f74dSAlex Deucher 		if (compress_format) {
22170242f74dSAlex Deucher 			size = r100_track_compress_size(compress_format, w, h);
22180242f74dSAlex Deucher 		} else
22190242f74dSAlex Deucher 			size = w * h;
22200242f74dSAlex Deucher 		size *= track->textures[idx].cpp;
22210242f74dSAlex Deucher 
22220242f74dSAlex Deucher 		size += track->textures[idx].cube_info[face].offset;
22230242f74dSAlex Deucher 
22240242f74dSAlex Deucher 		if (size > radeon_bo_size(cube_robj)) {
22250242f74dSAlex Deucher 			DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
22260242f74dSAlex Deucher 				  size, radeon_bo_size(cube_robj));
22270242f74dSAlex Deucher 			r100_cs_track_texture_print(&track->textures[idx]);
22280242f74dSAlex Deucher 			return -1;
22290242f74dSAlex Deucher 		}
22300242f74dSAlex Deucher 	}
22310242f74dSAlex Deucher 	return 0;
22320242f74dSAlex Deucher }
22330242f74dSAlex Deucher 
22340242f74dSAlex Deucher static int r100_cs_track_texture_check(struct radeon_device *rdev,
22350242f74dSAlex Deucher 				       struct r100_cs_track *track)
22360242f74dSAlex Deucher {
22370242f74dSAlex Deucher 	struct radeon_bo *robj;
22380242f74dSAlex Deucher 	unsigned long size;
22390242f74dSAlex Deucher 	unsigned u, i, w, h, d;
22400242f74dSAlex Deucher 	int ret;
22410242f74dSAlex Deucher 
22420242f74dSAlex Deucher 	for (u = 0; u < track->num_texture; u++) {
22430242f74dSAlex Deucher 		if (!track->textures[u].enabled)
22440242f74dSAlex Deucher 			continue;
22450242f74dSAlex Deucher 		if (track->textures[u].lookup_disable)
22460242f74dSAlex Deucher 			continue;
22470242f74dSAlex Deucher 		robj = track->textures[u].robj;
22480242f74dSAlex Deucher 		if (robj == NULL) {
22490242f74dSAlex Deucher 			DRM_ERROR("No texture bound to unit %u\n", u);
22500242f74dSAlex Deucher 			return -EINVAL;
22510242f74dSAlex Deucher 		}
22520242f74dSAlex Deucher 		size = 0;
22530242f74dSAlex Deucher 		for (i = 0; i <= track->textures[u].num_levels; i++) {
22540242f74dSAlex Deucher 			if (track->textures[u].use_pitch) {
22550242f74dSAlex Deucher 				if (rdev->family < CHIP_R300)
22560242f74dSAlex Deucher 					w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
22570242f74dSAlex Deucher 				else
22580242f74dSAlex Deucher 					w = track->textures[u].pitch / (1 << i);
22590242f74dSAlex Deucher 			} else {
22600242f74dSAlex Deucher 				w = track->textures[u].width;
22610242f74dSAlex Deucher 				if (rdev->family >= CHIP_RV515)
22620242f74dSAlex Deucher 					w |= track->textures[u].width_11;
22630242f74dSAlex Deucher 				w = w / (1 << i);
22640242f74dSAlex Deucher 				if (track->textures[u].roundup_w)
22650242f74dSAlex Deucher 					w = roundup_pow_of_two(w);
22660242f74dSAlex Deucher 			}
22670242f74dSAlex Deucher 			h = track->textures[u].height;
22680242f74dSAlex Deucher 			if (rdev->family >= CHIP_RV515)
22690242f74dSAlex Deucher 				h |= track->textures[u].height_11;
22700242f74dSAlex Deucher 			h = h / (1 << i);
22710242f74dSAlex Deucher 			if (track->textures[u].roundup_h)
22720242f74dSAlex Deucher 				h = roundup_pow_of_two(h);
22730242f74dSAlex Deucher 			if (track->textures[u].tex_coord_type == 1) {
22740242f74dSAlex Deucher 				d = (1 << track->textures[u].txdepth) / (1 << i);
22750242f74dSAlex Deucher 				if (!d)
22760242f74dSAlex Deucher 					d = 1;
22770242f74dSAlex Deucher 			} else {
22780242f74dSAlex Deucher 				d = 1;
22790242f74dSAlex Deucher 			}
22800242f74dSAlex Deucher 			if (track->textures[u].compress_format) {
22810242f74dSAlex Deucher 
22820242f74dSAlex Deucher 				size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
22830242f74dSAlex Deucher 				/* compressed textures are block based */
22840242f74dSAlex Deucher 			} else
22850242f74dSAlex Deucher 				size += w * h * d;
22860242f74dSAlex Deucher 		}
22870242f74dSAlex Deucher 		size *= track->textures[u].cpp;
22880242f74dSAlex Deucher 
22890242f74dSAlex Deucher 		switch (track->textures[u].tex_coord_type) {
22900242f74dSAlex Deucher 		case 0:
22910242f74dSAlex Deucher 		case 1:
22920242f74dSAlex Deucher 			break;
22930242f74dSAlex Deucher 		case 2:
22940242f74dSAlex Deucher 			if (track->separate_cube) {
22950242f74dSAlex Deucher 				ret = r100_cs_track_cube(rdev, track, u);
22960242f74dSAlex Deucher 				if (ret)
22970242f74dSAlex Deucher 					return ret;
22980242f74dSAlex Deucher 			} else
22990242f74dSAlex Deucher 				size *= 6;
23000242f74dSAlex Deucher 			break;
23010242f74dSAlex Deucher 		default:
23020242f74dSAlex Deucher 			DRM_ERROR("Invalid texture coordinate type %u for unit "
23030242f74dSAlex Deucher 				  "%u\n", track->textures[u].tex_coord_type, u);
23040242f74dSAlex Deucher 			return -EINVAL;
23050242f74dSAlex Deucher 		}
23060242f74dSAlex Deucher 		if (size > radeon_bo_size(robj)) {
23070242f74dSAlex Deucher 			DRM_ERROR("Texture of unit %u needs %lu bytes but is "
23080242f74dSAlex Deucher 				  "%lu\n", u, size, radeon_bo_size(robj));
23090242f74dSAlex Deucher 			r100_cs_track_texture_print(&track->textures[u]);
23100242f74dSAlex Deucher 			return -EINVAL;
23110242f74dSAlex Deucher 		}
23120242f74dSAlex Deucher 	}
23130242f74dSAlex Deucher 	return 0;
23140242f74dSAlex Deucher }
23150242f74dSAlex Deucher 
23160242f74dSAlex Deucher int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
23170242f74dSAlex Deucher {
23180242f74dSAlex Deucher 	unsigned i;
23190242f74dSAlex Deucher 	unsigned long size;
23200242f74dSAlex Deucher 	unsigned prim_walk;
23210242f74dSAlex Deucher 	unsigned nverts;
23220242f74dSAlex Deucher 	unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
23230242f74dSAlex Deucher 
23240242f74dSAlex Deucher 	if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
23250242f74dSAlex Deucher 	    !track->blend_read_enable)
23260242f74dSAlex Deucher 		num_cb = 0;
23270242f74dSAlex Deucher 
23280242f74dSAlex Deucher 	for (i = 0; i < num_cb; i++) {
23290242f74dSAlex Deucher 		if (track->cb[i].robj == NULL) {
23300242f74dSAlex Deucher 			DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
23310242f74dSAlex Deucher 			return -EINVAL;
23320242f74dSAlex Deucher 		}
23330242f74dSAlex Deucher 		size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
23340242f74dSAlex Deucher 		size += track->cb[i].offset;
23350242f74dSAlex Deucher 		if (size > radeon_bo_size(track->cb[i].robj)) {
23360242f74dSAlex Deucher 			DRM_ERROR("[drm] Buffer too small for color buffer %d "
23370242f74dSAlex Deucher 				  "(need %lu have %lu) !\n", i, size,
23380242f74dSAlex Deucher 				  radeon_bo_size(track->cb[i].robj));
23390242f74dSAlex Deucher 			DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
23400242f74dSAlex Deucher 				  i, track->cb[i].pitch, track->cb[i].cpp,
23410242f74dSAlex Deucher 				  track->cb[i].offset, track->maxy);
23420242f74dSAlex Deucher 			return -EINVAL;
23430242f74dSAlex Deucher 		}
23440242f74dSAlex Deucher 	}
23450242f74dSAlex Deucher 	track->cb_dirty = false;
23460242f74dSAlex Deucher 
23470242f74dSAlex Deucher 	if (track->zb_dirty && track->z_enabled) {
23480242f74dSAlex Deucher 		if (track->zb.robj == NULL) {
23490242f74dSAlex Deucher 			DRM_ERROR("[drm] No buffer for z buffer !\n");
23500242f74dSAlex Deucher 			return -EINVAL;
23510242f74dSAlex Deucher 		}
23520242f74dSAlex Deucher 		size = track->zb.pitch * track->zb.cpp * track->maxy;
23530242f74dSAlex Deucher 		size += track->zb.offset;
23540242f74dSAlex Deucher 		if (size > radeon_bo_size(track->zb.robj)) {
23550242f74dSAlex Deucher 			DRM_ERROR("[drm] Buffer too small for z buffer "
23560242f74dSAlex Deucher 				  "(need %lu have %lu) !\n", size,
23570242f74dSAlex Deucher 				  radeon_bo_size(track->zb.robj));
23580242f74dSAlex Deucher 			DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
23590242f74dSAlex Deucher 				  track->zb.pitch, track->zb.cpp,
23600242f74dSAlex Deucher 				  track->zb.offset, track->maxy);
23610242f74dSAlex Deucher 			return -EINVAL;
23620242f74dSAlex Deucher 		}
23630242f74dSAlex Deucher 	}
23640242f74dSAlex Deucher 	track->zb_dirty = false;
23650242f74dSAlex Deucher 
23660242f74dSAlex Deucher 	if (track->aa_dirty && track->aaresolve) {
23670242f74dSAlex Deucher 		if (track->aa.robj == NULL) {
23680242f74dSAlex Deucher 			DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
23690242f74dSAlex Deucher 			return -EINVAL;
23700242f74dSAlex Deucher 		}
23710242f74dSAlex Deucher 		/* I believe the format comes from colorbuffer0. */
23720242f74dSAlex Deucher 		size = track->aa.pitch * track->cb[0].cpp * track->maxy;
23730242f74dSAlex Deucher 		size += track->aa.offset;
23740242f74dSAlex Deucher 		if (size > radeon_bo_size(track->aa.robj)) {
23750242f74dSAlex Deucher 			DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
23760242f74dSAlex Deucher 				  "(need %lu have %lu) !\n", i, size,
23770242f74dSAlex Deucher 				  radeon_bo_size(track->aa.robj));
23780242f74dSAlex Deucher 			DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
23790242f74dSAlex Deucher 				  i, track->aa.pitch, track->cb[0].cpp,
23800242f74dSAlex Deucher 				  track->aa.offset, track->maxy);
23810242f74dSAlex Deucher 			return -EINVAL;
23820242f74dSAlex Deucher 		}
23830242f74dSAlex Deucher 	}
23840242f74dSAlex Deucher 	track->aa_dirty = false;
23850242f74dSAlex Deucher 
23860242f74dSAlex Deucher 	prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
23870242f74dSAlex Deucher 	if (track->vap_vf_cntl & (1 << 14)) {
23880242f74dSAlex Deucher 		nverts = track->vap_alt_nverts;
23890242f74dSAlex Deucher 	} else {
23900242f74dSAlex Deucher 		nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
23910242f74dSAlex Deucher 	}
23920242f74dSAlex Deucher 	switch (prim_walk) {
23930242f74dSAlex Deucher 	case 1:
23940242f74dSAlex Deucher 		for (i = 0; i < track->num_arrays; i++) {
23950242f74dSAlex Deucher 			size = track->arrays[i].esize * track->max_indx * 4;
23960242f74dSAlex Deucher 			if (track->arrays[i].robj == NULL) {
23970242f74dSAlex Deucher 				DRM_ERROR("(PW %u) Vertex array %u no buffer "
23980242f74dSAlex Deucher 					  "bound\n", prim_walk, i);
23990242f74dSAlex Deucher 				return -EINVAL;
24000242f74dSAlex Deucher 			}
24010242f74dSAlex Deucher 			if (size > radeon_bo_size(track->arrays[i].robj)) {
24020242f74dSAlex Deucher 				dev_err(rdev->dev, "(PW %u) Vertex array %u "
24030242f74dSAlex Deucher 					"need %lu dwords have %lu dwords\n",
24040242f74dSAlex Deucher 					prim_walk, i, size >> 2,
24050242f74dSAlex Deucher 					radeon_bo_size(track->arrays[i].robj)
24060242f74dSAlex Deucher 					>> 2);
24070242f74dSAlex Deucher 				DRM_ERROR("Max indices %u\n", track->max_indx);
24080242f74dSAlex Deucher 				return -EINVAL;
24090242f74dSAlex Deucher 			}
24100242f74dSAlex Deucher 		}
24110242f74dSAlex Deucher 		break;
24120242f74dSAlex Deucher 	case 2:
24130242f74dSAlex Deucher 		for (i = 0; i < track->num_arrays; i++) {
24140242f74dSAlex Deucher 			size = track->arrays[i].esize * (nverts - 1) * 4;
24150242f74dSAlex Deucher 			if (track->arrays[i].robj == NULL) {
24160242f74dSAlex Deucher 				DRM_ERROR("(PW %u) Vertex array %u no buffer "
24170242f74dSAlex Deucher 					  "bound\n", prim_walk, i);
24180242f74dSAlex Deucher 				return -EINVAL;
24190242f74dSAlex Deucher 			}
24200242f74dSAlex Deucher 			if (size > radeon_bo_size(track->arrays[i].robj)) {
24210242f74dSAlex Deucher 				dev_err(rdev->dev, "(PW %u) Vertex array %u "
24220242f74dSAlex Deucher 					"need %lu dwords have %lu dwords\n",
24230242f74dSAlex Deucher 					prim_walk, i, size >> 2,
24240242f74dSAlex Deucher 					radeon_bo_size(track->arrays[i].robj)
24250242f74dSAlex Deucher 					>> 2);
24260242f74dSAlex Deucher 				return -EINVAL;
24270242f74dSAlex Deucher 			}
24280242f74dSAlex Deucher 		}
24290242f74dSAlex Deucher 		break;
24300242f74dSAlex Deucher 	case 3:
24310242f74dSAlex Deucher 		size = track->vtx_size * nverts;
24320242f74dSAlex Deucher 		if (size != track->immd_dwords) {
24330242f74dSAlex Deucher 			DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
24340242f74dSAlex Deucher 				  track->immd_dwords, size);
24350242f74dSAlex Deucher 			DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
24360242f74dSAlex Deucher 				  nverts, track->vtx_size);
24370242f74dSAlex Deucher 			return -EINVAL;
24380242f74dSAlex Deucher 		}
24390242f74dSAlex Deucher 		break;
24400242f74dSAlex Deucher 	default:
24410242f74dSAlex Deucher 		DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
24420242f74dSAlex Deucher 			  prim_walk);
24430242f74dSAlex Deucher 		return -EINVAL;
24440242f74dSAlex Deucher 	}
24450242f74dSAlex Deucher 
24460242f74dSAlex Deucher 	if (track->tex_dirty) {
24470242f74dSAlex Deucher 		track->tex_dirty = false;
24480242f74dSAlex Deucher 		return r100_cs_track_texture_check(rdev, track);
24490242f74dSAlex Deucher 	}
24500242f74dSAlex Deucher 	return 0;
24510242f74dSAlex Deucher }
24520242f74dSAlex Deucher 
24530242f74dSAlex Deucher void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
24540242f74dSAlex Deucher {
24550242f74dSAlex Deucher 	unsigned i, face;
24560242f74dSAlex Deucher 
24570242f74dSAlex Deucher 	track->cb_dirty = true;
24580242f74dSAlex Deucher 	track->zb_dirty = true;
24590242f74dSAlex Deucher 	track->tex_dirty = true;
24600242f74dSAlex Deucher 	track->aa_dirty = true;
24610242f74dSAlex Deucher 
24620242f74dSAlex Deucher 	if (rdev->family < CHIP_R300) {
24630242f74dSAlex Deucher 		track->num_cb = 1;
24640242f74dSAlex Deucher 		if (rdev->family <= CHIP_RS200)
24650242f74dSAlex Deucher 			track->num_texture = 3;
24660242f74dSAlex Deucher 		else
24670242f74dSAlex Deucher 			track->num_texture = 6;
24680242f74dSAlex Deucher 		track->maxy = 2048;
24690242f74dSAlex Deucher 		track->separate_cube = 1;
24700242f74dSAlex Deucher 	} else {
24710242f74dSAlex Deucher 		track->num_cb = 4;
24720242f74dSAlex Deucher 		track->num_texture = 16;
24730242f74dSAlex Deucher 		track->maxy = 4096;
24740242f74dSAlex Deucher 		track->separate_cube = 0;
24750242f74dSAlex Deucher 		track->aaresolve = false;
24760242f74dSAlex Deucher 		track->aa.robj = NULL;
24770242f74dSAlex Deucher 	}
24780242f74dSAlex Deucher 
24790242f74dSAlex Deucher 	for (i = 0; i < track->num_cb; i++) {
24800242f74dSAlex Deucher 		track->cb[i].robj = NULL;
24810242f74dSAlex Deucher 		track->cb[i].pitch = 8192;
24820242f74dSAlex Deucher 		track->cb[i].cpp = 16;
24830242f74dSAlex Deucher 		track->cb[i].offset = 0;
24840242f74dSAlex Deucher 	}
24850242f74dSAlex Deucher 	track->z_enabled = true;
24860242f74dSAlex Deucher 	track->zb.robj = NULL;
24870242f74dSAlex Deucher 	track->zb.pitch = 8192;
24880242f74dSAlex Deucher 	track->zb.cpp = 4;
24890242f74dSAlex Deucher 	track->zb.offset = 0;
24900242f74dSAlex Deucher 	track->vtx_size = 0x7F;
24910242f74dSAlex Deucher 	track->immd_dwords = 0xFFFFFFFFUL;
24920242f74dSAlex Deucher 	track->num_arrays = 11;
24930242f74dSAlex Deucher 	track->max_indx = 0x00FFFFFFUL;
24940242f74dSAlex Deucher 	for (i = 0; i < track->num_arrays; i++) {
24950242f74dSAlex Deucher 		track->arrays[i].robj = NULL;
24960242f74dSAlex Deucher 		track->arrays[i].esize = 0x7F;
24970242f74dSAlex Deucher 	}
24980242f74dSAlex Deucher 	for (i = 0; i < track->num_texture; i++) {
24990242f74dSAlex Deucher 		track->textures[i].compress_format = R100_TRACK_COMP_NONE;
25000242f74dSAlex Deucher 		track->textures[i].pitch = 16536;
25010242f74dSAlex Deucher 		track->textures[i].width = 16536;
25020242f74dSAlex Deucher 		track->textures[i].height = 16536;
25030242f74dSAlex Deucher 		track->textures[i].width_11 = 1 << 11;
25040242f74dSAlex Deucher 		track->textures[i].height_11 = 1 << 11;
25050242f74dSAlex Deucher 		track->textures[i].num_levels = 12;
25060242f74dSAlex Deucher 		if (rdev->family <= CHIP_RS200) {
25070242f74dSAlex Deucher 			track->textures[i].tex_coord_type = 0;
25080242f74dSAlex Deucher 			track->textures[i].txdepth = 0;
25090242f74dSAlex Deucher 		} else {
25100242f74dSAlex Deucher 			track->textures[i].txdepth = 16;
25110242f74dSAlex Deucher 			track->textures[i].tex_coord_type = 1;
25120242f74dSAlex Deucher 		}
25130242f74dSAlex Deucher 		track->textures[i].cpp = 64;
25140242f74dSAlex Deucher 		track->textures[i].robj = NULL;
25150242f74dSAlex Deucher 		/* CS IB emission code makes sure texture unit are disabled */
25160242f74dSAlex Deucher 		track->textures[i].enabled = false;
25170242f74dSAlex Deucher 		track->textures[i].lookup_disable = false;
25180242f74dSAlex Deucher 		track->textures[i].roundup_w = true;
25190242f74dSAlex Deucher 		track->textures[i].roundup_h = true;
25200242f74dSAlex Deucher 		if (track->separate_cube)
25210242f74dSAlex Deucher 			for (face = 0; face < 5; face++) {
25220242f74dSAlex Deucher 				track->textures[i].cube_info[face].robj = NULL;
25230242f74dSAlex Deucher 				track->textures[i].cube_info[face].width = 16536;
25240242f74dSAlex Deucher 				track->textures[i].cube_info[face].height = 16536;
25250242f74dSAlex Deucher 				track->textures[i].cube_info[face].offset = 0;
25260242f74dSAlex Deucher 			}
25270242f74dSAlex Deucher 	}
25280242f74dSAlex Deucher }
2529771fe6b9SJerome Glisse 
2530771fe6b9SJerome Glisse /*
2531771fe6b9SJerome Glisse  * Global GPU functions
2532771fe6b9SJerome Glisse  */
2533771fe6b9SJerome Glisse void r100_errata(struct radeon_device *rdev)
2534771fe6b9SJerome Glisse {
2535771fe6b9SJerome Glisse 	rdev->pll_errata = 0;
2536771fe6b9SJerome Glisse 
2537771fe6b9SJerome Glisse 	if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
2538771fe6b9SJerome Glisse 		rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
2539771fe6b9SJerome Glisse 	}
2540771fe6b9SJerome Glisse 
2541771fe6b9SJerome Glisse 	if (rdev->family == CHIP_RV100 ||
2542771fe6b9SJerome Glisse 	    rdev->family == CHIP_RS100 ||
2543771fe6b9SJerome Glisse 	    rdev->family == CHIP_RS200) {
2544771fe6b9SJerome Glisse 		rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
2545771fe6b9SJerome Glisse 	}
2546771fe6b9SJerome Glisse }
2547771fe6b9SJerome Glisse 
2548771fe6b9SJerome Glisse /* Wait for vertical sync on primary CRTC */
2549771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
2550771fe6b9SJerome Glisse {
2551771fe6b9SJerome Glisse 	uint32_t crtc_gen_cntl, tmp;
2552771fe6b9SJerome Glisse 	int i;
2553771fe6b9SJerome Glisse 
2554771fe6b9SJerome Glisse 	crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
2555771fe6b9SJerome Glisse 	if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
2556771fe6b9SJerome Glisse 	    !(crtc_gen_cntl & RADEON_CRTC_EN)) {
2557771fe6b9SJerome Glisse 		return;
2558771fe6b9SJerome Glisse 	}
2559771fe6b9SJerome Glisse 	/* Clear the CRTC_VBLANK_SAVE bit */
2560771fe6b9SJerome Glisse 	WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
2561771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2562771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CRTC_STATUS);
2563771fe6b9SJerome Glisse 		if (tmp & RADEON_CRTC_VBLANK_SAVE) {
2564771fe6b9SJerome Glisse 			return;
2565771fe6b9SJerome Glisse 		}
2566771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2567771fe6b9SJerome Glisse 	}
2568771fe6b9SJerome Glisse }
2569771fe6b9SJerome Glisse 
2570771fe6b9SJerome Glisse /* Wait for vertical sync on secondary CRTC */
2571771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
2572771fe6b9SJerome Glisse {
2573771fe6b9SJerome Glisse 	uint32_t crtc2_gen_cntl, tmp;
2574771fe6b9SJerome Glisse 	int i;
2575771fe6b9SJerome Glisse 
2576771fe6b9SJerome Glisse 	crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
2577771fe6b9SJerome Glisse 	if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
2578771fe6b9SJerome Glisse 	    !(crtc2_gen_cntl & RADEON_CRTC2_EN))
2579771fe6b9SJerome Glisse 		return;
2580771fe6b9SJerome Glisse 
2581771fe6b9SJerome Glisse 	/* Clear the CRTC_VBLANK_SAVE bit */
2582771fe6b9SJerome Glisse 	WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
2583771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2584771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CRTC2_STATUS);
2585771fe6b9SJerome Glisse 		if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
2586771fe6b9SJerome Glisse 			return;
2587771fe6b9SJerome Glisse 		}
2588771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2589771fe6b9SJerome Glisse 	}
2590771fe6b9SJerome Glisse }
2591771fe6b9SJerome Glisse 
2592771fe6b9SJerome Glisse int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
2593771fe6b9SJerome Glisse {
2594771fe6b9SJerome Glisse 	unsigned i;
2595771fe6b9SJerome Glisse 	uint32_t tmp;
2596771fe6b9SJerome Glisse 
2597771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2598771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
2599771fe6b9SJerome Glisse 		if (tmp >= n) {
2600771fe6b9SJerome Glisse 			return 0;
2601771fe6b9SJerome Glisse 		}
2602771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2603771fe6b9SJerome Glisse 	}
2604771fe6b9SJerome Glisse 	return -1;
2605771fe6b9SJerome Glisse }
2606771fe6b9SJerome Glisse 
2607771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev)
2608771fe6b9SJerome Glisse {
2609771fe6b9SJerome Glisse 	unsigned i;
2610771fe6b9SJerome Glisse 	uint32_t tmp;
2611771fe6b9SJerome Glisse 
2612771fe6b9SJerome Glisse 	if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
2613771fe6b9SJerome Glisse 		printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
2614771fe6b9SJerome Glisse 		       " Bad things might happen.\n");
2615771fe6b9SJerome Glisse 	}
2616771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2617771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_RBBM_STATUS);
26184612dc97SAlex Deucher 		if (!(tmp & RADEON_RBBM_ACTIVE)) {
2619771fe6b9SJerome Glisse 			return 0;
2620771fe6b9SJerome Glisse 		}
2621771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2622771fe6b9SJerome Glisse 	}
2623771fe6b9SJerome Glisse 	return -1;
2624771fe6b9SJerome Glisse }
2625771fe6b9SJerome Glisse 
2626771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev)
2627771fe6b9SJerome Glisse {
2628771fe6b9SJerome Glisse 	unsigned i;
2629771fe6b9SJerome Glisse 	uint32_t tmp;
2630771fe6b9SJerome Glisse 
2631771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2632771fe6b9SJerome Glisse 		/* read MC_STATUS */
26334612dc97SAlex Deucher 		tmp = RREG32(RADEON_MC_STATUS);
26344612dc97SAlex Deucher 		if (tmp & RADEON_MC_IDLE) {
2635771fe6b9SJerome Glisse 			return 0;
2636771fe6b9SJerome Glisse 		}
2637771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2638771fe6b9SJerome Glisse 	}
2639771fe6b9SJerome Glisse 	return -1;
2640771fe6b9SJerome Glisse }
2641771fe6b9SJerome Glisse 
2642e32eb50dSChristian König bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
2643771fe6b9SJerome Glisse {
2644225758d8SJerome Glisse 	u32 rbbm_status;
2645771fe6b9SJerome Glisse 
2646225758d8SJerome Glisse 	rbbm_status = RREG32(R_000E40_RBBM_STATUS);
2647225758d8SJerome Glisse 	if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
2648069211e5SChristian König 		radeon_ring_lockup_update(ring);
2649225758d8SJerome Glisse 		return false;
2650225758d8SJerome Glisse 	}
2651225758d8SJerome Glisse 	/* force CP activities */
26527b9ef16bSChristian König 	radeon_ring_force_activity(rdev, ring);
2653069211e5SChristian König 	return radeon_ring_test_lockup(rdev, ring);
2654225758d8SJerome Glisse }
2655225758d8SJerome Glisse 
265674da01dcSAlex Deucher /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
265774da01dcSAlex Deucher void r100_enable_bm(struct radeon_device *rdev)
265874da01dcSAlex Deucher {
265974da01dcSAlex Deucher 	uint32_t tmp;
266074da01dcSAlex Deucher 	/* Enable bus mastering */
266174da01dcSAlex Deucher 	tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
266274da01dcSAlex Deucher 	WREG32(RADEON_BUS_CNTL, tmp);
266374da01dcSAlex Deucher }
266474da01dcSAlex Deucher 
266590aca4d2SJerome Glisse void r100_bm_disable(struct radeon_device *rdev)
266690aca4d2SJerome Glisse {
266790aca4d2SJerome Glisse 	u32 tmp;
266890aca4d2SJerome Glisse 
266990aca4d2SJerome Glisse 	/* disable bus mastering */
267090aca4d2SJerome Glisse 	tmp = RREG32(R_000030_BUS_CNTL);
267190aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
2672771fe6b9SJerome Glisse 	mdelay(1);
267390aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
267490aca4d2SJerome Glisse 	mdelay(1);
267590aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
267690aca4d2SJerome Glisse 	tmp = RREG32(RADEON_BUS_CNTL);
267790aca4d2SJerome Glisse 	mdelay(1);
2678642ce525SMichel Dänzer 	pci_clear_master(rdev->pdev);
267990aca4d2SJerome Glisse 	mdelay(1);
268090aca4d2SJerome Glisse }
268190aca4d2SJerome Glisse 
2682a2d07b74SJerome Glisse int r100_asic_reset(struct radeon_device *rdev)
2683771fe6b9SJerome Glisse {
268490aca4d2SJerome Glisse 	struct r100_mc_save save;
268590aca4d2SJerome Glisse 	u32 status, tmp;
268625b2ec5bSAlex Deucher 	int ret = 0;
2687771fe6b9SJerome Glisse 
268890aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
268990aca4d2SJerome Glisse 	if (!G_000E40_GUI_ACTIVE(status)) {
2690771fe6b9SJerome Glisse 		return 0;
2691771fe6b9SJerome Glisse 	}
269225b2ec5bSAlex Deucher 	r100_mc_stop(rdev, &save);
269390aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
269490aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
269590aca4d2SJerome Glisse 	/* stop CP */
269690aca4d2SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, 0);
269790aca4d2SJerome Glisse 	tmp = RREG32(RADEON_CP_RB_CNTL);
269890aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
269990aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_RPTR_WR, 0);
270090aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_WPTR, 0);
270190aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp);
270290aca4d2SJerome Glisse 	/* save PCI state */
270390aca4d2SJerome Glisse 	pci_save_state(rdev->pdev);
270490aca4d2SJerome Glisse 	/* disable bus mastering */
270590aca4d2SJerome Glisse 	r100_bm_disable(rdev);
270690aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
270790aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_RE(1) |
270890aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_PP(1) |
270990aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_RB(1));
271090aca4d2SJerome Glisse 	RREG32(R_0000F0_RBBM_SOFT_RESET);
271190aca4d2SJerome Glisse 	mdelay(500);
271290aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
271390aca4d2SJerome Glisse 	mdelay(1);
271490aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
271590aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2716771fe6b9SJerome Glisse 	/* reset CP */
271790aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
271890aca4d2SJerome Glisse 	RREG32(R_0000F0_RBBM_SOFT_RESET);
271990aca4d2SJerome Glisse 	mdelay(500);
272090aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
272190aca4d2SJerome Glisse 	mdelay(1);
272290aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
272390aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
272490aca4d2SJerome Glisse 	/* restore PCI & busmastering */
272590aca4d2SJerome Glisse 	pci_restore_state(rdev->pdev);
272690aca4d2SJerome Glisse 	r100_enable_bm(rdev);
2727771fe6b9SJerome Glisse 	/* Check if GPU is idle */
272890aca4d2SJerome Glisse 	if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
272990aca4d2SJerome Glisse 		G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
273090aca4d2SJerome Glisse 		dev_err(rdev->dev, "failed to reset GPU\n");
273125b2ec5bSAlex Deucher 		ret = -1;
273225b2ec5bSAlex Deucher 	} else
273390aca4d2SJerome Glisse 		dev_info(rdev->dev, "GPU reset succeed\n");
273425b2ec5bSAlex Deucher 	r100_mc_resume(rdev, &save);
273525b2ec5bSAlex Deucher 	return ret;
2736771fe6b9SJerome Glisse }
2737771fe6b9SJerome Glisse 
273892cde00cSAlex Deucher void r100_set_common_regs(struct radeon_device *rdev)
273992cde00cSAlex Deucher {
27402739d49cSAlex Deucher 	struct drm_device *dev = rdev->ddev;
27412739d49cSAlex Deucher 	bool force_dac2 = false;
2742d668046cSDave Airlie 	u32 tmp;
27432739d49cSAlex Deucher 
274492cde00cSAlex Deucher 	/* set these so they don't interfere with anything */
274592cde00cSAlex Deucher 	WREG32(RADEON_OV0_SCALE_CNTL, 0);
274692cde00cSAlex Deucher 	WREG32(RADEON_SUBPIC_CNTL, 0);
274792cde00cSAlex Deucher 	WREG32(RADEON_VIPH_CONTROL, 0);
274892cde00cSAlex Deucher 	WREG32(RADEON_I2C_CNTL_1, 0);
274992cde00cSAlex Deucher 	WREG32(RADEON_DVI_I2C_CNTL_1, 0);
275092cde00cSAlex Deucher 	WREG32(RADEON_CAP0_TRIG_CNTL, 0);
275192cde00cSAlex Deucher 	WREG32(RADEON_CAP1_TRIG_CNTL, 0);
27522739d49cSAlex Deucher 
27532739d49cSAlex Deucher 	/* always set up dac2 on rn50 and some rv100 as lots
27542739d49cSAlex Deucher 	 * of servers seem to wire it up to a VGA port but
27552739d49cSAlex Deucher 	 * don't report it in the bios connector
27562739d49cSAlex Deucher 	 * table.
27572739d49cSAlex Deucher 	 */
27582739d49cSAlex Deucher 	switch (dev->pdev->device) {
27592739d49cSAlex Deucher 		/* RN50 */
27602739d49cSAlex Deucher 	case 0x515e:
27612739d49cSAlex Deucher 	case 0x5969:
27622739d49cSAlex Deucher 		force_dac2 = true;
27632739d49cSAlex Deucher 		break;
27642739d49cSAlex Deucher 		/* RV100*/
27652739d49cSAlex Deucher 	case 0x5159:
27662739d49cSAlex Deucher 	case 0x515a:
27672739d49cSAlex Deucher 		/* DELL triple head servers */
27682739d49cSAlex Deucher 		if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
27692739d49cSAlex Deucher 		    ((dev->pdev->subsystem_device == 0x016c) ||
27702739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016d) ||
27712739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016e) ||
27722739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016f) ||
27732739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x0170) ||
27742739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x017d) ||
27752739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x017e) ||
27762739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x0183) ||
27772739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x018a) ||
27782739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x019a)))
27792739d49cSAlex Deucher 			force_dac2 = true;
27802739d49cSAlex Deucher 		break;
27812739d49cSAlex Deucher 	}
27822739d49cSAlex Deucher 
27832739d49cSAlex Deucher 	if (force_dac2) {
27842739d49cSAlex Deucher 		u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
27852739d49cSAlex Deucher 		u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
27862739d49cSAlex Deucher 		u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
27872739d49cSAlex Deucher 
27882739d49cSAlex Deucher 		/* For CRT on DAC2, don't turn it on if BIOS didn't
27892739d49cSAlex Deucher 		   enable it, even it's detected.
27902739d49cSAlex Deucher 		*/
27912739d49cSAlex Deucher 
27922739d49cSAlex Deucher 		/* force it to crtc0 */
27932739d49cSAlex Deucher 		dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
27942739d49cSAlex Deucher 		dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
27952739d49cSAlex Deucher 		disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
27962739d49cSAlex Deucher 
27972739d49cSAlex Deucher 		/* set up the TV DAC */
27982739d49cSAlex Deucher 		tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
27992739d49cSAlex Deucher 				 RADEON_TV_DAC_STD_MASK |
28002739d49cSAlex Deucher 				 RADEON_TV_DAC_RDACPD |
28012739d49cSAlex Deucher 				 RADEON_TV_DAC_GDACPD |
28022739d49cSAlex Deucher 				 RADEON_TV_DAC_BDACPD |
28032739d49cSAlex Deucher 				 RADEON_TV_DAC_BGADJ_MASK |
28042739d49cSAlex Deucher 				 RADEON_TV_DAC_DACADJ_MASK);
28052739d49cSAlex Deucher 		tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
28062739d49cSAlex Deucher 				RADEON_TV_DAC_NHOLD |
28072739d49cSAlex Deucher 				RADEON_TV_DAC_STD_PS2 |
28082739d49cSAlex Deucher 				(0x58 << 16));
28092739d49cSAlex Deucher 
28102739d49cSAlex Deucher 		WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
28112739d49cSAlex Deucher 		WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
28122739d49cSAlex Deucher 		WREG32(RADEON_DAC_CNTL2, dac2_cntl);
28132739d49cSAlex Deucher 	}
2814d668046cSDave Airlie 
2815d668046cSDave Airlie 	/* switch PM block to ACPI mode */
2816d668046cSDave Airlie 	tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
2817d668046cSDave Airlie 	tmp &= ~RADEON_PM_MODE_SEL;
2818d668046cSDave Airlie 	WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
2819d668046cSDave Airlie 
282092cde00cSAlex Deucher }
2821771fe6b9SJerome Glisse 
2822771fe6b9SJerome Glisse /*
2823771fe6b9SJerome Glisse  * VRAM info
2824771fe6b9SJerome Glisse  */
2825771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev)
2826771fe6b9SJerome Glisse {
2827771fe6b9SJerome Glisse 	uint32_t tmp;
2828771fe6b9SJerome Glisse 
2829771fe6b9SJerome Glisse 	rdev->mc.vram_is_ddr = false;
2830771fe6b9SJerome Glisse 	if (rdev->flags & RADEON_IS_IGP)
2831771fe6b9SJerome Glisse 		rdev->mc.vram_is_ddr = true;
2832771fe6b9SJerome Glisse 	else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
2833771fe6b9SJerome Glisse 		rdev->mc.vram_is_ddr = true;
2834771fe6b9SJerome Glisse 	if ((rdev->family == CHIP_RV100) ||
2835771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS100) ||
2836771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS200)) {
2837771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_MEM_CNTL);
2838771fe6b9SJerome Glisse 		if (tmp & RV100_HALF_MODE) {
2839771fe6b9SJerome Glisse 			rdev->mc.vram_width = 32;
2840771fe6b9SJerome Glisse 		} else {
2841771fe6b9SJerome Glisse 			rdev->mc.vram_width = 64;
2842771fe6b9SJerome Glisse 		}
2843771fe6b9SJerome Glisse 		if (rdev->flags & RADEON_SINGLE_CRTC) {
2844771fe6b9SJerome Glisse 			rdev->mc.vram_width /= 4;
2845771fe6b9SJerome Glisse 			rdev->mc.vram_is_ddr = true;
2846771fe6b9SJerome Glisse 		}
2847771fe6b9SJerome Glisse 	} else if (rdev->family <= CHIP_RV280) {
2848771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_MEM_CNTL);
2849771fe6b9SJerome Glisse 		if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
2850771fe6b9SJerome Glisse 			rdev->mc.vram_width = 128;
2851771fe6b9SJerome Glisse 		} else {
2852771fe6b9SJerome Glisse 			rdev->mc.vram_width = 64;
2853771fe6b9SJerome Glisse 		}
2854771fe6b9SJerome Glisse 	} else {
2855771fe6b9SJerome Glisse 		/* newer IGPs */
2856771fe6b9SJerome Glisse 		rdev->mc.vram_width = 128;
2857771fe6b9SJerome Glisse 	}
2858771fe6b9SJerome Glisse }
2859771fe6b9SJerome Glisse 
28602a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev)
2861771fe6b9SJerome Glisse {
28622a0f8918SDave Airlie 	u32 aper_size;
28632a0f8918SDave Airlie 	u8 byte;
28642a0f8918SDave Airlie 
28652a0f8918SDave Airlie 	aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
28662a0f8918SDave Airlie 
28672a0f8918SDave Airlie 	/* Set HDP_APER_CNTL only on cards that are known not to be broken,
28682a0f8918SDave Airlie 	 * that is has the 2nd generation multifunction PCI interface
28692a0f8918SDave Airlie 	 */
28702a0f8918SDave Airlie 	if (rdev->family == CHIP_RV280 ||
28712a0f8918SDave Airlie 	    rdev->family >= CHIP_RV350) {
28722a0f8918SDave Airlie 		WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
28732a0f8918SDave Airlie 		       ~RADEON_HDP_APER_CNTL);
28742a0f8918SDave Airlie 		DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
28752a0f8918SDave Airlie 		return aper_size * 2;
28762a0f8918SDave Airlie 	}
28772a0f8918SDave Airlie 
28782a0f8918SDave Airlie 	/* Older cards have all sorts of funny issues to deal with. First
28792a0f8918SDave Airlie 	 * check if it's a multifunction card by reading the PCI config
28802a0f8918SDave Airlie 	 * header type... Limit those to one aperture size
28812a0f8918SDave Airlie 	 */
28822a0f8918SDave Airlie 	pci_read_config_byte(rdev->pdev, 0xe, &byte);
28832a0f8918SDave Airlie 	if (byte & 0x80) {
28842a0f8918SDave Airlie 		DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
28852a0f8918SDave Airlie 		DRM_INFO("Limiting VRAM to one aperture\n");
28862a0f8918SDave Airlie 		return aper_size;
28872a0f8918SDave Airlie 	}
28882a0f8918SDave Airlie 
28892a0f8918SDave Airlie 	/* Single function older card. We read HDP_APER_CNTL to see how the BIOS
28902a0f8918SDave Airlie 	 * have set it up. We don't write this as it's broken on some ASICs but
28912a0f8918SDave Airlie 	 * we expect the BIOS to have done the right thing (might be too optimistic...)
28922a0f8918SDave Airlie 	 */
28932a0f8918SDave Airlie 	if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
28942a0f8918SDave Airlie 		return aper_size * 2;
28952a0f8918SDave Airlie 	return aper_size;
28962a0f8918SDave Airlie }
28972a0f8918SDave Airlie 
28982a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev)
28992a0f8918SDave Airlie {
29002a0f8918SDave Airlie 	u64 config_aper_size;
29012a0f8918SDave Airlie 
2902d594e46aSJerome Glisse 	/* work out accessible VRAM */
290301d73a69SJordan Crouse 	rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
290401d73a69SJordan Crouse 	rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
290551e5fcd3SJerome Glisse 	rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
290651e5fcd3SJerome Glisse 	/* FIXME we don't use the second aperture yet when we could use it */
290751e5fcd3SJerome Glisse 	if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
290851e5fcd3SJerome Glisse 		rdev->mc.visible_vram_size = rdev->mc.aper_size;
29092a0f8918SDave Airlie 	config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2910771fe6b9SJerome Glisse 	if (rdev->flags & RADEON_IS_IGP) {
2911771fe6b9SJerome Glisse 		uint32_t tom;
2912771fe6b9SJerome Glisse 		/* read NB_TOM to get the amount of ram stolen for the GPU */
2913771fe6b9SJerome Glisse 		tom = RREG32(RADEON_NB_TOM);
29147a50f01aSDave Airlie 		rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
29157a50f01aSDave Airlie 		WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
29167a50f01aSDave Airlie 		rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2917771fe6b9SJerome Glisse 	} else {
29187a50f01aSDave Airlie 		rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
2919771fe6b9SJerome Glisse 		/* Some production boards of m6 will report 0
2920771fe6b9SJerome Glisse 		 * if it's 8 MB
2921771fe6b9SJerome Glisse 		 */
29227a50f01aSDave Airlie 		if (rdev->mc.real_vram_size == 0) {
29237a50f01aSDave Airlie 			rdev->mc.real_vram_size = 8192 * 1024;
29247a50f01aSDave Airlie 			WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2925771fe6b9SJerome Glisse 		}
29262a0f8918SDave Airlie 		/* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
2927d594e46aSJerome Glisse 		 * Novell bug 204882 + along with lots of ubuntu ones
2928d594e46aSJerome Glisse 		 */
2929b7d8cce5SAlex Deucher 		if (rdev->mc.aper_size > config_aper_size)
2930b7d8cce5SAlex Deucher 			config_aper_size = rdev->mc.aper_size;
2931b7d8cce5SAlex Deucher 
29327a50f01aSDave Airlie 		if (config_aper_size > rdev->mc.real_vram_size)
29337a50f01aSDave Airlie 			rdev->mc.mc_vram_size = config_aper_size;
29347a50f01aSDave Airlie 		else
29357a50f01aSDave Airlie 			rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2936771fe6b9SJerome Glisse 	}
2937d594e46aSJerome Glisse }
29382a0f8918SDave Airlie 
293928d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state)
294028d52043SDave Airlie {
294128d52043SDave Airlie 	uint32_t temp;
294228d52043SDave Airlie 
294328d52043SDave Airlie 	temp = RREG32(RADEON_CONFIG_CNTL);
294428d52043SDave Airlie 	if (state == false) {
2945d75ee3beSAlex Deucher 		temp &= ~RADEON_CFG_VGA_RAM_EN;
2946d75ee3beSAlex Deucher 		temp |= RADEON_CFG_VGA_IO_DIS;
294728d52043SDave Airlie 	} else {
2948d75ee3beSAlex Deucher 		temp &= ~RADEON_CFG_VGA_IO_DIS;
294928d52043SDave Airlie 	}
295028d52043SDave Airlie 	WREG32(RADEON_CONFIG_CNTL, temp);
295128d52043SDave Airlie }
295228d52043SDave Airlie 
2953d594e46aSJerome Glisse void r100_mc_init(struct radeon_device *rdev)
29542a0f8918SDave Airlie {
2955d594e46aSJerome Glisse 	u64 base;
29562a0f8918SDave Airlie 
2957d594e46aSJerome Glisse 	r100_vram_get_type(rdev);
29582a0f8918SDave Airlie 	r100_vram_init_sizes(rdev);
2959d594e46aSJerome Glisse 	base = rdev->mc.aper_base;
2960d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_IGP)
2961d594e46aSJerome Glisse 		base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
2962d594e46aSJerome Glisse 	radeon_vram_location(rdev, &rdev->mc, base);
29638d369bb1SAlex Deucher 	rdev->mc.gtt_base_align = 0;
2964d594e46aSJerome Glisse 	if (!(rdev->flags & RADEON_IS_AGP))
2965d594e46aSJerome Glisse 		radeon_gtt_location(rdev, &rdev->mc);
2966f47299c5SAlex Deucher 	radeon_update_bandwidth_info(rdev);
2967771fe6b9SJerome Glisse }
2968771fe6b9SJerome Glisse 
2969771fe6b9SJerome Glisse 
2970771fe6b9SJerome Glisse /*
2971771fe6b9SJerome Glisse  * Indirect registers accessor
2972771fe6b9SJerome Glisse  */
2973771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev)
2974771fe6b9SJerome Glisse {
29754ce9198eSAlex Deucher 	if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
2976771fe6b9SJerome Glisse 		(void)RREG32(RADEON_CLOCK_CNTL_DATA);
2977771fe6b9SJerome Glisse 		(void)RREG32(RADEON_CRTC_GEN_CNTL);
2978771fe6b9SJerome Glisse 	}
29794ce9198eSAlex Deucher }
2980771fe6b9SJerome Glisse 
2981771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev)
2982771fe6b9SJerome Glisse {
2983771fe6b9SJerome Glisse 	/* This workarounds is necessary on RV100, RS100 and RS200 chips
2984771fe6b9SJerome Glisse 	 * or the chip could hang on a subsequent access
2985771fe6b9SJerome Glisse 	 */
2986771fe6b9SJerome Glisse 	if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
29874de833c3SArnd Bergmann 		mdelay(5);
2988771fe6b9SJerome Glisse 	}
2989771fe6b9SJerome Glisse 
2990771fe6b9SJerome Glisse 	/* This function is required to workaround a hardware bug in some (all?)
2991771fe6b9SJerome Glisse 	 * revisions of the R300.  This workaround should be called after every
2992771fe6b9SJerome Glisse 	 * CLOCK_CNTL_INDEX register access.  If not, register reads afterward
2993771fe6b9SJerome Glisse 	 * may not be correct.
2994771fe6b9SJerome Glisse 	 */
2995771fe6b9SJerome Glisse 	if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
2996771fe6b9SJerome Glisse 		uint32_t save, tmp;
2997771fe6b9SJerome Glisse 
2998771fe6b9SJerome Glisse 		save = RREG32(RADEON_CLOCK_CNTL_INDEX);
2999771fe6b9SJerome Glisse 		tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
3000771fe6b9SJerome Glisse 		WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
3001771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
3002771fe6b9SJerome Glisse 		WREG32(RADEON_CLOCK_CNTL_INDEX, save);
3003771fe6b9SJerome Glisse 	}
3004771fe6b9SJerome Glisse }
3005771fe6b9SJerome Glisse 
3006771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
3007771fe6b9SJerome Glisse {
3008771fe6b9SJerome Glisse 	uint32_t data;
3009771fe6b9SJerome Glisse 
3010771fe6b9SJerome Glisse 	WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
3011771fe6b9SJerome Glisse 	r100_pll_errata_after_index(rdev);
3012771fe6b9SJerome Glisse 	data = RREG32(RADEON_CLOCK_CNTL_DATA);
3013771fe6b9SJerome Glisse 	r100_pll_errata_after_data(rdev);
3014771fe6b9SJerome Glisse 	return data;
3015771fe6b9SJerome Glisse }
3016771fe6b9SJerome Glisse 
3017771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
3018771fe6b9SJerome Glisse {
3019771fe6b9SJerome Glisse 	WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
3020771fe6b9SJerome Glisse 	r100_pll_errata_after_index(rdev);
3021771fe6b9SJerome Glisse 	WREG32(RADEON_CLOCK_CNTL_DATA, v);
3022771fe6b9SJerome Glisse 	r100_pll_errata_after_data(rdev);
3023771fe6b9SJerome Glisse }
3024771fe6b9SJerome Glisse 
3025d4550907SJerome Glisse void r100_set_safe_registers(struct radeon_device *rdev)
3026068a117cSJerome Glisse {
3027551ebd83SDave Airlie 	if (ASIC_IS_RN50(rdev)) {
3028551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
3029551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
3030551ebd83SDave Airlie 	} else if (rdev->family < CHIP_R200) {
3031551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
3032551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
3033551ebd83SDave Airlie 	} else {
3034d4550907SJerome Glisse 		r200_set_safe_registers(rdev);
3035551ebd83SDave Airlie 	}
3036068a117cSJerome Glisse }
3037068a117cSJerome Glisse 
3038771fe6b9SJerome Glisse /*
3039771fe6b9SJerome Glisse  * Debugfs info
3040771fe6b9SJerome Glisse  */
3041771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
3042771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
3043771fe6b9SJerome Glisse {
3044771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
3045771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
3046771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
3047771fe6b9SJerome Glisse 	uint32_t reg, value;
3048771fe6b9SJerome Glisse 	unsigned i;
3049771fe6b9SJerome Glisse 
3050771fe6b9SJerome Glisse 	seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
3051771fe6b9SJerome Glisse 	seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
3052771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
3053771fe6b9SJerome Glisse 	for (i = 0; i < 64; i++) {
3054771fe6b9SJerome Glisse 		WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
3055771fe6b9SJerome Glisse 		reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
3056771fe6b9SJerome Glisse 		WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
3057771fe6b9SJerome Glisse 		value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
3058771fe6b9SJerome Glisse 		seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
3059771fe6b9SJerome Glisse 	}
3060771fe6b9SJerome Glisse 	return 0;
3061771fe6b9SJerome Glisse }
3062771fe6b9SJerome Glisse 
3063771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
3064771fe6b9SJerome Glisse {
3065771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
3066771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
3067771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
3068e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
3069771fe6b9SJerome Glisse 	uint32_t rdp, wdp;
3070771fe6b9SJerome Glisse 	unsigned count, i, j;
3071771fe6b9SJerome Glisse 
3072e32eb50dSChristian König 	radeon_ring_free_size(rdev, ring);
3073771fe6b9SJerome Glisse 	rdp = RREG32(RADEON_CP_RB_RPTR);
3074771fe6b9SJerome Glisse 	wdp = RREG32(RADEON_CP_RB_WPTR);
3075e32eb50dSChristian König 	count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
3076771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
3077771fe6b9SJerome Glisse 	seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
3078771fe6b9SJerome Glisse 	seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
3079e32eb50dSChristian König 	seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
3080771fe6b9SJerome Glisse 	seq_printf(m, "%u dwords in ring\n", count);
3081771fe6b9SJerome Glisse 	for (j = 0; j <= count; j++) {
3082e32eb50dSChristian König 		i = (rdp + j) & ring->ptr_mask;
3083e32eb50dSChristian König 		seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
3084771fe6b9SJerome Glisse 	}
3085771fe6b9SJerome Glisse 	return 0;
3086771fe6b9SJerome Glisse }
3087771fe6b9SJerome Glisse 
3088771fe6b9SJerome Glisse 
3089771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
3090771fe6b9SJerome Glisse {
3091771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
3092771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
3093771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
3094771fe6b9SJerome Glisse 	uint32_t csq_stat, csq2_stat, tmp;
3095771fe6b9SJerome Glisse 	unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
3096771fe6b9SJerome Glisse 	unsigned i;
3097771fe6b9SJerome Glisse 
3098771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
3099771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
3100771fe6b9SJerome Glisse 	csq_stat = RREG32(RADEON_CP_CSQ_STAT);
3101771fe6b9SJerome Glisse 	csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
3102771fe6b9SJerome Glisse 	r_rptr = (csq_stat >> 0) & 0x3ff;
3103771fe6b9SJerome Glisse 	r_wptr = (csq_stat >> 10) & 0x3ff;
3104771fe6b9SJerome Glisse 	ib1_rptr = (csq_stat >> 20) & 0x3ff;
3105771fe6b9SJerome Glisse 	ib1_wptr = (csq2_stat >> 0) & 0x3ff;
3106771fe6b9SJerome Glisse 	ib2_rptr = (csq2_stat >> 10) & 0x3ff;
3107771fe6b9SJerome Glisse 	ib2_wptr = (csq2_stat >> 20) & 0x3ff;
3108771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
3109771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
3110771fe6b9SJerome Glisse 	seq_printf(m, "Ring rptr %u\n", r_rptr);
3111771fe6b9SJerome Glisse 	seq_printf(m, "Ring wptr %u\n", r_wptr);
3112771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
3113771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
3114771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
3115771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
3116771fe6b9SJerome Glisse 	/* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
3117771fe6b9SJerome Glisse 	 * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
3118771fe6b9SJerome Glisse 	seq_printf(m, "Ring fifo:\n");
3119771fe6b9SJerome Glisse 	for (i = 0; i < 256; i++) {
3120771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
3121771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
3122771fe6b9SJerome Glisse 		seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
3123771fe6b9SJerome Glisse 	}
3124771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 fifo:\n");
3125771fe6b9SJerome Glisse 	for (i = 256; i <= 512; i++) {
3126771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
3127771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
3128771fe6b9SJerome Glisse 		seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
3129771fe6b9SJerome Glisse 	}
3130771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 fifo:\n");
3131771fe6b9SJerome Glisse 	for (i = 640; i < ib1_wptr; i++) {
3132771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
3133771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
3134771fe6b9SJerome Glisse 		seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
3135771fe6b9SJerome Glisse 	}
3136771fe6b9SJerome Glisse 	return 0;
3137771fe6b9SJerome Glisse }
3138771fe6b9SJerome Glisse 
3139771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data)
3140771fe6b9SJerome Glisse {
3141771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
3142771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
3143771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
3144771fe6b9SJerome Glisse 	uint32_t tmp;
3145771fe6b9SJerome Glisse 
3146771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_CONFIG_MEMSIZE);
3147771fe6b9SJerome Glisse 	seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
3148771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_MC_FB_LOCATION);
3149771fe6b9SJerome Glisse 	seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
3150771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_BUS_CNTL);
3151771fe6b9SJerome Glisse 	seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
3152771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_MC_AGP_LOCATION);
3153771fe6b9SJerome Glisse 	seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
3154771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AGP_BASE);
3155771fe6b9SJerome Glisse 	seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
3156771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_HOST_PATH_CNTL);
3157771fe6b9SJerome Glisse 	seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
3158771fe6b9SJerome Glisse 	tmp = RREG32(0x01D0);
3159771fe6b9SJerome Glisse 	seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
3160771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_LO_ADDR);
3161771fe6b9SJerome Glisse 	seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
3162771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_HI_ADDR);
3163771fe6b9SJerome Glisse 	seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
3164771fe6b9SJerome Glisse 	tmp = RREG32(0x01E4);
3165771fe6b9SJerome Glisse 	seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
3166771fe6b9SJerome Glisse 	return 0;
3167771fe6b9SJerome Glisse }
3168771fe6b9SJerome Glisse 
3169771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = {
3170771fe6b9SJerome Glisse 	{"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
3171771fe6b9SJerome Glisse };
3172771fe6b9SJerome Glisse 
3173771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = {
3174771fe6b9SJerome Glisse 	{"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
3175771fe6b9SJerome Glisse 	{"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
3176771fe6b9SJerome Glisse };
3177771fe6b9SJerome Glisse 
3178771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = {
3179771fe6b9SJerome Glisse 	{"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
3180771fe6b9SJerome Glisse };
3181771fe6b9SJerome Glisse #endif
3182771fe6b9SJerome Glisse 
3183771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev)
3184771fe6b9SJerome Glisse {
3185771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
3186771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
3187771fe6b9SJerome Glisse #else
3188771fe6b9SJerome Glisse 	return 0;
3189771fe6b9SJerome Glisse #endif
3190771fe6b9SJerome Glisse }
3191771fe6b9SJerome Glisse 
3192771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev)
3193771fe6b9SJerome Glisse {
3194771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
3195771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
3196771fe6b9SJerome Glisse #else
3197771fe6b9SJerome Glisse 	return 0;
3198771fe6b9SJerome Glisse #endif
3199771fe6b9SJerome Glisse }
3200771fe6b9SJerome Glisse 
3201771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev)
3202771fe6b9SJerome Glisse {
3203771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
3204771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
3205771fe6b9SJerome Glisse #else
3206771fe6b9SJerome Glisse 	return 0;
3207771fe6b9SJerome Glisse #endif
3208771fe6b9SJerome Glisse }
3209e024e110SDave Airlie 
3210e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg,
3211e024e110SDave Airlie 			 uint32_t tiling_flags, uint32_t pitch,
3212e024e110SDave Airlie 			 uint32_t offset, uint32_t obj_size)
3213e024e110SDave Airlie {
3214e024e110SDave Airlie 	int surf_index = reg * 16;
3215e024e110SDave Airlie 	int flags = 0;
3216e024e110SDave Airlie 
3217e024e110SDave Airlie 	if (rdev->family <= CHIP_RS200) {
3218e024e110SDave Airlie 		if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
3219e024e110SDave Airlie 				 == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
3220e024e110SDave Airlie 			flags |= RADEON_SURF_TILE_COLOR_BOTH;
3221e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MACRO)
3222e024e110SDave Airlie 			flags |= RADEON_SURF_TILE_COLOR_MACRO;
3223e024e110SDave Airlie 	} else if (rdev->family <= CHIP_RV280) {
3224e024e110SDave Airlie 		if (tiling_flags & (RADEON_TILING_MACRO))
3225e024e110SDave Airlie 			flags |= R200_SURF_TILE_COLOR_MACRO;
3226e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MICRO)
3227e024e110SDave Airlie 			flags |= R200_SURF_TILE_COLOR_MICRO;
3228e024e110SDave Airlie 	} else {
3229e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MACRO)
3230e024e110SDave Airlie 			flags |= R300_SURF_TILE_MACRO;
3231e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MICRO)
3232e024e110SDave Airlie 			flags |= R300_SURF_TILE_MICRO;
3233e024e110SDave Airlie 	}
3234e024e110SDave Airlie 
3235c88f9f0cSMichel Dänzer 	if (tiling_flags & RADEON_TILING_SWAP_16BIT)
3236c88f9f0cSMichel Dänzer 		flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
3237c88f9f0cSMichel Dänzer 	if (tiling_flags & RADEON_TILING_SWAP_32BIT)
3238c88f9f0cSMichel Dänzer 		flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
3239c88f9f0cSMichel Dänzer 
3240f5c5f040SDave Airlie 	/* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
3241f5c5f040SDave Airlie 	if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
3242f5c5f040SDave Airlie 		if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
3243f5c5f040SDave Airlie 			if (ASIC_IS_RN50(rdev))
3244f5c5f040SDave Airlie 				pitch /= 16;
3245f5c5f040SDave Airlie 	}
3246f5c5f040SDave Airlie 
3247f5c5f040SDave Airlie 	/* r100/r200 divide by 16 */
3248f5c5f040SDave Airlie 	if (rdev->family < CHIP_R300)
3249f5c5f040SDave Airlie 		flags |= pitch / 16;
3250f5c5f040SDave Airlie 	else
3251f5c5f040SDave Airlie 		flags |= pitch / 8;
3252f5c5f040SDave Airlie 
3253f5c5f040SDave Airlie 
3254d9fdaafbSDave Airlie 	DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
3255e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
3256e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
3257e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
3258e024e110SDave Airlie 	return 0;
3259e024e110SDave Airlie }
3260e024e110SDave Airlie 
3261e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
3262e024e110SDave Airlie {
3263e024e110SDave Airlie 	int surf_index = reg * 16;
3264e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
3265e024e110SDave Airlie }
3266c93bb85bSJerome Glisse 
3267c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev)
3268c93bb85bSJerome Glisse {
3269c93bb85bSJerome Glisse 	fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
3270c93bb85bSJerome Glisse 	fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
3271c93bb85bSJerome Glisse 	fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
3272c93bb85bSJerome Glisse 	uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
3273c93bb85bSJerome Glisse 	fixed20_12 memtcas_ff[8] = {
327468adac5eSBen Skeggs 		dfixed_init(1),
327568adac5eSBen Skeggs 		dfixed_init(2),
327668adac5eSBen Skeggs 		dfixed_init(3),
327768adac5eSBen Skeggs 		dfixed_init(0),
327868adac5eSBen Skeggs 		dfixed_init_half(1),
327968adac5eSBen Skeggs 		dfixed_init_half(2),
328068adac5eSBen Skeggs 		dfixed_init(0),
3281c93bb85bSJerome Glisse 	};
3282c93bb85bSJerome Glisse 	fixed20_12 memtcas_rs480_ff[8] = {
328368adac5eSBen Skeggs 		dfixed_init(0),
328468adac5eSBen Skeggs 		dfixed_init(1),
328568adac5eSBen Skeggs 		dfixed_init(2),
328668adac5eSBen Skeggs 		dfixed_init(3),
328768adac5eSBen Skeggs 		dfixed_init(0),
328868adac5eSBen Skeggs 		dfixed_init_half(1),
328968adac5eSBen Skeggs 		dfixed_init_half(2),
329068adac5eSBen Skeggs 		dfixed_init_half(3),
3291c93bb85bSJerome Glisse 	};
3292c93bb85bSJerome Glisse 	fixed20_12 memtcas2_ff[8] = {
329368adac5eSBen Skeggs 		dfixed_init(0),
329468adac5eSBen Skeggs 		dfixed_init(1),
329568adac5eSBen Skeggs 		dfixed_init(2),
329668adac5eSBen Skeggs 		dfixed_init(3),
329768adac5eSBen Skeggs 		dfixed_init(4),
329868adac5eSBen Skeggs 		dfixed_init(5),
329968adac5eSBen Skeggs 		dfixed_init(6),
330068adac5eSBen Skeggs 		dfixed_init(7),
3301c93bb85bSJerome Glisse 	};
3302c93bb85bSJerome Glisse 	fixed20_12 memtrbs[8] = {
330368adac5eSBen Skeggs 		dfixed_init(1),
330468adac5eSBen Skeggs 		dfixed_init_half(1),
330568adac5eSBen Skeggs 		dfixed_init(2),
330668adac5eSBen Skeggs 		dfixed_init_half(2),
330768adac5eSBen Skeggs 		dfixed_init(3),
330868adac5eSBen Skeggs 		dfixed_init_half(3),
330968adac5eSBen Skeggs 		dfixed_init(4),
331068adac5eSBen Skeggs 		dfixed_init_half(4)
3311c93bb85bSJerome Glisse 	};
3312c93bb85bSJerome Glisse 	fixed20_12 memtrbs_r4xx[8] = {
331368adac5eSBen Skeggs 		dfixed_init(4),
331468adac5eSBen Skeggs 		dfixed_init(5),
331568adac5eSBen Skeggs 		dfixed_init(6),
331668adac5eSBen Skeggs 		dfixed_init(7),
331768adac5eSBen Skeggs 		dfixed_init(8),
331868adac5eSBen Skeggs 		dfixed_init(9),
331968adac5eSBen Skeggs 		dfixed_init(10),
332068adac5eSBen Skeggs 		dfixed_init(11)
3321c93bb85bSJerome Glisse 	};
3322c93bb85bSJerome Glisse 	fixed20_12 min_mem_eff;
3323c93bb85bSJerome Glisse 	fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
3324c93bb85bSJerome Glisse 	fixed20_12 cur_latency_mclk, cur_latency_sclk;
3325c93bb85bSJerome Glisse 	fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
3326c93bb85bSJerome Glisse 		disp_drain_rate2, read_return_rate;
3327c93bb85bSJerome Glisse 	fixed20_12 time_disp1_drop_priority;
3328c93bb85bSJerome Glisse 	int c;
3329c93bb85bSJerome Glisse 	int cur_size = 16;       /* in octawords */
3330c93bb85bSJerome Glisse 	int critical_point = 0, critical_point2;
3331c93bb85bSJerome Glisse /* 	uint32_t read_return_rate, time_disp1_drop_priority; */
3332c93bb85bSJerome Glisse 	int stop_req, max_stop_req;
3333c93bb85bSJerome Glisse 	struct drm_display_mode *mode1 = NULL;
3334c93bb85bSJerome Glisse 	struct drm_display_mode *mode2 = NULL;
3335c93bb85bSJerome Glisse 	uint32_t pixel_bytes1 = 0;
3336c93bb85bSJerome Glisse 	uint32_t pixel_bytes2 = 0;
3337c93bb85bSJerome Glisse 
3338f46c0120SAlex Deucher 	radeon_update_display_priority(rdev);
3339f46c0120SAlex Deucher 
3340c93bb85bSJerome Glisse 	if (rdev->mode_info.crtcs[0]->base.enabled) {
3341c93bb85bSJerome Glisse 		mode1 = &rdev->mode_info.crtcs[0]->base.mode;
3342c93bb85bSJerome Glisse 		pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
3343c93bb85bSJerome Glisse 	}
3344dfee5614SDave Airlie 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3345c93bb85bSJerome Glisse 		if (rdev->mode_info.crtcs[1]->base.enabled) {
3346c93bb85bSJerome Glisse 			mode2 = &rdev->mode_info.crtcs[1]->base.mode;
3347c93bb85bSJerome Glisse 			pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
3348c93bb85bSJerome Glisse 		}
3349dfee5614SDave Airlie 	}
3350c93bb85bSJerome Glisse 
335168adac5eSBen Skeggs 	min_mem_eff.full = dfixed_const_8(0);
3352c93bb85bSJerome Glisse 	/* get modes */
3353c93bb85bSJerome Glisse 	if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
3354c93bb85bSJerome Glisse 		uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
3355c93bb85bSJerome Glisse 		mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
3356c93bb85bSJerome Glisse 		mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
3357c93bb85bSJerome Glisse 		/* check crtc enables */
3358c93bb85bSJerome Glisse 		if (mode2)
3359c93bb85bSJerome Glisse 			mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
3360c93bb85bSJerome Glisse 		if (mode1)
3361c93bb85bSJerome Glisse 			mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
3362c93bb85bSJerome Glisse 		WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
3363c93bb85bSJerome Glisse 	}
3364c93bb85bSJerome Glisse 
3365c93bb85bSJerome Glisse 	/*
3366c93bb85bSJerome Glisse 	 * determine is there is enough bw for current mode
3367c93bb85bSJerome Glisse 	 */
3368f47299c5SAlex Deucher 	sclk_ff = rdev->pm.sclk;
3369f47299c5SAlex Deucher 	mclk_ff = rdev->pm.mclk;
3370c93bb85bSJerome Glisse 
3371c93bb85bSJerome Glisse 	temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
337268adac5eSBen Skeggs 	temp_ff.full = dfixed_const(temp);
337368adac5eSBen Skeggs 	mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
3374c93bb85bSJerome Glisse 
3375c93bb85bSJerome Glisse 	pix_clk.full = 0;
3376c93bb85bSJerome Glisse 	pix_clk2.full = 0;
3377c93bb85bSJerome Glisse 	peak_disp_bw.full = 0;
3378c93bb85bSJerome Glisse 	if (mode1) {
337968adac5eSBen Skeggs 		temp_ff.full = dfixed_const(1000);
338068adac5eSBen Skeggs 		pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
338168adac5eSBen Skeggs 		pix_clk.full = dfixed_div(pix_clk, temp_ff);
338268adac5eSBen Skeggs 		temp_ff.full = dfixed_const(pixel_bytes1);
338368adac5eSBen Skeggs 		peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
3384c93bb85bSJerome Glisse 	}
3385c93bb85bSJerome Glisse 	if (mode2) {
338668adac5eSBen Skeggs 		temp_ff.full = dfixed_const(1000);
338768adac5eSBen Skeggs 		pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
338868adac5eSBen Skeggs 		pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
338968adac5eSBen Skeggs 		temp_ff.full = dfixed_const(pixel_bytes2);
339068adac5eSBen Skeggs 		peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
3391c93bb85bSJerome Glisse 	}
3392c93bb85bSJerome Glisse 
339368adac5eSBen Skeggs 	mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
3394c93bb85bSJerome Glisse 	if (peak_disp_bw.full >= mem_bw.full) {
3395c93bb85bSJerome Glisse 		DRM_ERROR("You may not have enough display bandwidth for current mode\n"
3396c93bb85bSJerome Glisse 			  "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
3397c93bb85bSJerome Glisse 	}
3398c93bb85bSJerome Glisse 
3399c93bb85bSJerome Glisse 	/*  Get values from the EXT_MEM_CNTL register...converting its contents. */
3400c93bb85bSJerome Glisse 	temp = RREG32(RADEON_MEM_TIMING_CNTL);
3401c93bb85bSJerome Glisse 	if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
3402c93bb85bSJerome Glisse 		mem_trcd = ((temp >> 2) & 0x3) + 1;
3403c93bb85bSJerome Glisse 		mem_trp  = ((temp & 0x3)) + 1;
3404c93bb85bSJerome Glisse 		mem_tras = ((temp & 0x70) >> 4) + 1;
3405c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_R300 ||
3406c93bb85bSJerome Glisse 		   rdev->family == CHIP_R350) { /* r300, r350 */
3407c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 1;
3408c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 1;
3409c93bb85bSJerome Glisse 		mem_tras = ((temp >> 11) & 0xf) + 4;
3410c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_RV350 ||
3411c93bb85bSJerome Glisse 		   rdev->family <= CHIP_RV380) {
3412c93bb85bSJerome Glisse 		/* rv3x0 */
3413c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 3;
3414c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 3;
3415c93bb85bSJerome Glisse 		mem_tras = ((temp >> 11) & 0xf) + 6;
3416c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_R420 ||
3417c93bb85bSJerome Glisse 		   rdev->family == CHIP_R423 ||
3418c93bb85bSJerome Glisse 		   rdev->family == CHIP_RV410) {
3419c93bb85bSJerome Glisse 		/* r4xx */
3420c93bb85bSJerome Glisse 		mem_trcd = (temp & 0xf) + 3;
3421c93bb85bSJerome Glisse 		if (mem_trcd > 15)
3422c93bb85bSJerome Glisse 			mem_trcd = 15;
3423c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0xf) + 3;
3424c93bb85bSJerome Glisse 		if (mem_trp > 15)
3425c93bb85bSJerome Glisse 			mem_trp = 15;
3426c93bb85bSJerome Glisse 		mem_tras = ((temp >> 12) & 0x1f) + 6;
3427c93bb85bSJerome Glisse 		if (mem_tras > 31)
3428c93bb85bSJerome Glisse 			mem_tras = 31;
3429c93bb85bSJerome Glisse 	} else { /* RV200, R200 */
3430c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 1;
3431c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 1;
3432c93bb85bSJerome Glisse 		mem_tras = ((temp >> 12) & 0xf) + 4;
3433c93bb85bSJerome Glisse 	}
3434c93bb85bSJerome Glisse 	/* convert to FF */
343568adac5eSBen Skeggs 	trcd_ff.full = dfixed_const(mem_trcd);
343668adac5eSBen Skeggs 	trp_ff.full = dfixed_const(mem_trp);
343768adac5eSBen Skeggs 	tras_ff.full = dfixed_const(mem_tras);
3438c93bb85bSJerome Glisse 
3439c93bb85bSJerome Glisse 	/* Get values from the MEM_SDRAM_MODE_REG register...converting its */
3440c93bb85bSJerome Glisse 	temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
3441c93bb85bSJerome Glisse 	data = (temp & (7 << 20)) >> 20;
3442c93bb85bSJerome Glisse 	if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
3443c93bb85bSJerome Glisse 		if (rdev->family == CHIP_RS480) /* don't think rs400 */
3444c93bb85bSJerome Glisse 			tcas_ff = memtcas_rs480_ff[data];
3445c93bb85bSJerome Glisse 		else
3446c93bb85bSJerome Glisse 			tcas_ff = memtcas_ff[data];
3447c93bb85bSJerome Glisse 	} else
3448c93bb85bSJerome Glisse 		tcas_ff = memtcas2_ff[data];
3449c93bb85bSJerome Glisse 
3450c93bb85bSJerome Glisse 	if (rdev->family == CHIP_RS400 ||
3451c93bb85bSJerome Glisse 	    rdev->family == CHIP_RS480) {
3452c93bb85bSJerome Glisse 		/* extra cas latency stored in bits 23-25 0-4 clocks */
3453c93bb85bSJerome Glisse 		data = (temp >> 23) & 0x7;
3454c93bb85bSJerome Glisse 		if (data < 5)
345568adac5eSBen Skeggs 			tcas_ff.full += dfixed_const(data);
3456c93bb85bSJerome Glisse 	}
3457c93bb85bSJerome Glisse 
3458c93bb85bSJerome Glisse 	if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
3459c93bb85bSJerome Glisse 		/* on the R300, Tcas is included in Trbs.
3460c93bb85bSJerome Glisse 		 */
3461c93bb85bSJerome Glisse 		temp = RREG32(RADEON_MEM_CNTL);
3462c93bb85bSJerome Glisse 		data = (R300_MEM_NUM_CHANNELS_MASK & temp);
3463c93bb85bSJerome Glisse 		if (data == 1) {
3464c93bb85bSJerome Glisse 			if (R300_MEM_USE_CD_CH_ONLY & temp) {
3465c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_IND_INDEX);
3466c93bb85bSJerome Glisse 				temp &= ~R300_MC_IND_ADDR_MASK;
3467c93bb85bSJerome Glisse 				temp |= R300_MC_READ_CNTL_CD_mcind;
3468c93bb85bSJerome Glisse 				WREG32(R300_MC_IND_INDEX, temp);
3469c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_IND_DATA);
3470c93bb85bSJerome Glisse 				data = (R300_MEM_RBS_POSITION_C_MASK & temp);
3471c93bb85bSJerome Glisse 			} else {
3472c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_READ_CNTL_AB);
3473c93bb85bSJerome Glisse 				data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3474c93bb85bSJerome Glisse 			}
3475c93bb85bSJerome Glisse 		} else {
3476c93bb85bSJerome Glisse 			temp = RREG32(R300_MC_READ_CNTL_AB);
3477c93bb85bSJerome Glisse 			data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3478c93bb85bSJerome Glisse 		}
3479c93bb85bSJerome Glisse 		if (rdev->family == CHIP_RV410 ||
3480c93bb85bSJerome Glisse 		    rdev->family == CHIP_R420 ||
3481c93bb85bSJerome Glisse 		    rdev->family == CHIP_R423)
3482c93bb85bSJerome Glisse 			trbs_ff = memtrbs_r4xx[data];
3483c93bb85bSJerome Glisse 		else
3484c93bb85bSJerome Glisse 			trbs_ff = memtrbs[data];
3485c93bb85bSJerome Glisse 		tcas_ff.full += trbs_ff.full;
3486c93bb85bSJerome Glisse 	}
3487c93bb85bSJerome Glisse 
3488c93bb85bSJerome Glisse 	sclk_eff_ff.full = sclk_ff.full;
3489c93bb85bSJerome Glisse 
3490c93bb85bSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
3491c93bb85bSJerome Glisse 		fixed20_12 agpmode_ff;
349268adac5eSBen Skeggs 		agpmode_ff.full = dfixed_const(radeon_agpmode);
349368adac5eSBen Skeggs 		temp_ff.full = dfixed_const_666(16);
349468adac5eSBen Skeggs 		sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
3495c93bb85bSJerome Glisse 	}
3496c93bb85bSJerome Glisse 	/* TODO PCIE lanes may affect this - agpmode == 16?? */
3497c93bb85bSJerome Glisse 
3498c93bb85bSJerome Glisse 	if (ASIC_IS_R300(rdev)) {
349968adac5eSBen Skeggs 		sclk_delay_ff.full = dfixed_const(250);
3500c93bb85bSJerome Glisse 	} else {
3501c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RV100) ||
3502c93bb85bSJerome Glisse 		    rdev->flags & RADEON_IS_IGP) {
3503c93bb85bSJerome Glisse 			if (rdev->mc.vram_is_ddr)
350468adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(41);
3505c93bb85bSJerome Glisse 			else
350668adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(33);
3507c93bb85bSJerome Glisse 		} else {
3508c93bb85bSJerome Glisse 			if (rdev->mc.vram_width == 128)
350968adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(57);
3510c93bb85bSJerome Glisse 			else
351168adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(41);
3512c93bb85bSJerome Glisse 		}
3513c93bb85bSJerome Glisse 	}
3514c93bb85bSJerome Glisse 
351568adac5eSBen Skeggs 	mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
3516c93bb85bSJerome Glisse 
3517c93bb85bSJerome Glisse 	if (rdev->mc.vram_is_ddr) {
3518c93bb85bSJerome Glisse 		if (rdev->mc.vram_width == 32) {
351968adac5eSBen Skeggs 			k1.full = dfixed_const(40);
3520c93bb85bSJerome Glisse 			c  = 3;
3521c93bb85bSJerome Glisse 		} else {
352268adac5eSBen Skeggs 			k1.full = dfixed_const(20);
3523c93bb85bSJerome Glisse 			c  = 1;
3524c93bb85bSJerome Glisse 		}
3525c93bb85bSJerome Glisse 	} else {
352668adac5eSBen Skeggs 		k1.full = dfixed_const(40);
3527c93bb85bSJerome Glisse 		c  = 3;
3528c93bb85bSJerome Glisse 	}
3529c93bb85bSJerome Glisse 
353068adac5eSBen Skeggs 	temp_ff.full = dfixed_const(2);
353168adac5eSBen Skeggs 	mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
353268adac5eSBen Skeggs 	temp_ff.full = dfixed_const(c);
353368adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
353468adac5eSBen Skeggs 	temp_ff.full = dfixed_const(4);
353568adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
353668adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
3537c93bb85bSJerome Glisse 	mc_latency_mclk.full += k1.full;
3538c93bb85bSJerome Glisse 
353968adac5eSBen Skeggs 	mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
354068adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
3541c93bb85bSJerome Glisse 
3542c93bb85bSJerome Glisse 	/*
3543c93bb85bSJerome Glisse 	  HW cursor time assuming worst case of full size colour cursor.
3544c93bb85bSJerome Glisse 	*/
354568adac5eSBen Skeggs 	temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
3546c93bb85bSJerome Glisse 	temp_ff.full += trcd_ff.full;
3547c93bb85bSJerome Glisse 	if (temp_ff.full < tras_ff.full)
3548c93bb85bSJerome Glisse 		temp_ff.full = tras_ff.full;
354968adac5eSBen Skeggs 	cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
3550c93bb85bSJerome Glisse 
355168adac5eSBen Skeggs 	temp_ff.full = dfixed_const(cur_size);
355268adac5eSBen Skeggs 	cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
3553c93bb85bSJerome Glisse 	/*
3554c93bb85bSJerome Glisse 	  Find the total latency for the display data.
3555c93bb85bSJerome Glisse 	*/
355668adac5eSBen Skeggs 	disp_latency_overhead.full = dfixed_const(8);
355768adac5eSBen Skeggs 	disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
3558c93bb85bSJerome Glisse 	mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
3559c93bb85bSJerome Glisse 	mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
3560c93bb85bSJerome Glisse 
3561c93bb85bSJerome Glisse 	if (mc_latency_mclk.full > mc_latency_sclk.full)
3562c93bb85bSJerome Glisse 		disp_latency.full = mc_latency_mclk.full;
3563c93bb85bSJerome Glisse 	else
3564c93bb85bSJerome Glisse 		disp_latency.full = mc_latency_sclk.full;
3565c93bb85bSJerome Glisse 
3566c93bb85bSJerome Glisse 	/* setup Max GRPH_STOP_REQ default value */
3567c93bb85bSJerome Glisse 	if (ASIC_IS_RV100(rdev))
3568c93bb85bSJerome Glisse 		max_stop_req = 0x5c;
3569c93bb85bSJerome Glisse 	else
3570c93bb85bSJerome Glisse 		max_stop_req = 0x7c;
3571c93bb85bSJerome Glisse 
3572c93bb85bSJerome Glisse 	if (mode1) {
3573c93bb85bSJerome Glisse 		/*  CRTC1
3574c93bb85bSJerome Glisse 		    Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
3575c93bb85bSJerome Glisse 		    GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
3576c93bb85bSJerome Glisse 		*/
3577c93bb85bSJerome Glisse 		stop_req = mode1->hdisplay * pixel_bytes1 / 16;
3578c93bb85bSJerome Glisse 
3579c93bb85bSJerome Glisse 		if (stop_req > max_stop_req)
3580c93bb85bSJerome Glisse 			stop_req = max_stop_req;
3581c93bb85bSJerome Glisse 
3582c93bb85bSJerome Glisse 		/*
3583c93bb85bSJerome Glisse 		  Find the drain rate of the display buffer.
3584c93bb85bSJerome Glisse 		*/
358568adac5eSBen Skeggs 		temp_ff.full = dfixed_const((16/pixel_bytes1));
358668adac5eSBen Skeggs 		disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
3587c93bb85bSJerome Glisse 
3588c93bb85bSJerome Glisse 		/*
3589c93bb85bSJerome Glisse 		  Find the critical point of the display buffer.
3590c93bb85bSJerome Glisse 		*/
359168adac5eSBen Skeggs 		crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
359268adac5eSBen Skeggs 		crit_point_ff.full += dfixed_const_half(0);
3593c93bb85bSJerome Glisse 
359468adac5eSBen Skeggs 		critical_point = dfixed_trunc(crit_point_ff);
3595c93bb85bSJerome Glisse 
3596c93bb85bSJerome Glisse 		if (rdev->disp_priority == 2) {
3597c93bb85bSJerome Glisse 			critical_point = 0;
3598c93bb85bSJerome Glisse 		}
3599c93bb85bSJerome Glisse 
3600c93bb85bSJerome Glisse 		/*
3601c93bb85bSJerome Glisse 		  The critical point should never be above max_stop_req-4.  Setting
3602c93bb85bSJerome Glisse 		  GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
3603c93bb85bSJerome Glisse 		*/
3604c93bb85bSJerome Glisse 		if (max_stop_req - critical_point < 4)
3605c93bb85bSJerome Glisse 			critical_point = 0;
3606c93bb85bSJerome Glisse 
3607c93bb85bSJerome Glisse 		if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
3608c93bb85bSJerome Glisse 			/* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
3609c93bb85bSJerome Glisse 			critical_point = 0x10;
3610c93bb85bSJerome Glisse 		}
3611c93bb85bSJerome Glisse 
3612c93bb85bSJerome Glisse 		temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
3613c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
3614c93bb85bSJerome Glisse 		temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3615c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_START_REQ_MASK);
3616c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_R350) &&
3617c93bb85bSJerome Glisse 		    (stop_req > 0x15)) {
3618c93bb85bSJerome Glisse 			stop_req -= 0x10;
3619c93bb85bSJerome Glisse 		}
3620c93bb85bSJerome Glisse 		temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3621c93bb85bSJerome Glisse 		temp |= RADEON_GRPH_BUFFER_SIZE;
3622c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_CRITICAL_CNTL   |
3623c93bb85bSJerome Glisse 			  RADEON_GRPH_CRITICAL_AT_SOF |
3624c93bb85bSJerome Glisse 			  RADEON_GRPH_STOP_CNTL);
3625c93bb85bSJerome Glisse 		/*
3626c93bb85bSJerome Glisse 		  Write the result into the register.
3627c93bb85bSJerome Glisse 		*/
3628c93bb85bSJerome Glisse 		WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3629c93bb85bSJerome Glisse 						       (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3630c93bb85bSJerome Glisse 
3631c93bb85bSJerome Glisse #if 0
3632c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS400) ||
3633c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS480)) {
3634c93bb85bSJerome Glisse 			/* attempt to program RS400 disp regs correctly ??? */
3635c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP1_REG_CNTL);
3636c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
3637c93bb85bSJerome Glisse 				  RS400_DISP1_STOP_REQ_LEVEL_MASK);
3638c93bb85bSJerome Glisse 			WREG32(RS400_DISP1_REQ_CNTL1, (temp |
3639c93bb85bSJerome Glisse 						       (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3640c93bb85bSJerome Glisse 						       (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3641c93bb85bSJerome Glisse 			temp = RREG32(RS400_DMIF_MEM_CNTL1);
3642c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
3643c93bb85bSJerome Glisse 				  RS400_DISP1_CRITICAL_POINT_STOP_MASK);
3644c93bb85bSJerome Glisse 			WREG32(RS400_DMIF_MEM_CNTL1, (temp |
3645c93bb85bSJerome Glisse 						      (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
3646c93bb85bSJerome Glisse 						      (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
3647c93bb85bSJerome Glisse 		}
3648c93bb85bSJerome Glisse #endif
3649c93bb85bSJerome Glisse 
3650d9fdaafbSDave Airlie 		DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
3651c93bb85bSJerome Glisse 			  /* 	  (unsigned int)info->SavedReg->grph_buffer_cntl, */
3652c93bb85bSJerome Glisse 			  (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
3653c93bb85bSJerome Glisse 	}
3654c93bb85bSJerome Glisse 
3655c93bb85bSJerome Glisse 	if (mode2) {
3656c93bb85bSJerome Glisse 		u32 grph2_cntl;
3657c93bb85bSJerome Glisse 		stop_req = mode2->hdisplay * pixel_bytes2 / 16;
3658c93bb85bSJerome Glisse 
3659c93bb85bSJerome Glisse 		if (stop_req > max_stop_req)
3660c93bb85bSJerome Glisse 			stop_req = max_stop_req;
3661c93bb85bSJerome Glisse 
3662c93bb85bSJerome Glisse 		/*
3663c93bb85bSJerome Glisse 		  Find the drain rate of the display buffer.
3664c93bb85bSJerome Glisse 		*/
366568adac5eSBen Skeggs 		temp_ff.full = dfixed_const((16/pixel_bytes2));
366668adac5eSBen Skeggs 		disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
3667c93bb85bSJerome Glisse 
3668c93bb85bSJerome Glisse 		grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
3669c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
3670c93bb85bSJerome Glisse 		grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3671c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
3672c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_R350) &&
3673c93bb85bSJerome Glisse 		    (stop_req > 0x15)) {
3674c93bb85bSJerome Glisse 			stop_req -= 0x10;
3675c93bb85bSJerome Glisse 		}
3676c93bb85bSJerome Glisse 		grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3677c93bb85bSJerome Glisse 		grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
3678c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL   |
3679c93bb85bSJerome Glisse 			  RADEON_GRPH_CRITICAL_AT_SOF |
3680c93bb85bSJerome Glisse 			  RADEON_GRPH_STOP_CNTL);
3681c93bb85bSJerome Glisse 
3682c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS100) ||
3683c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS200))
3684c93bb85bSJerome Glisse 			critical_point2 = 0;
3685c93bb85bSJerome Glisse 		else {
3686c93bb85bSJerome Glisse 			temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
368768adac5eSBen Skeggs 			temp_ff.full = dfixed_const(temp);
368868adac5eSBen Skeggs 			temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
3689c93bb85bSJerome Glisse 			if (sclk_ff.full < temp_ff.full)
3690c93bb85bSJerome Glisse 				temp_ff.full = sclk_ff.full;
3691c93bb85bSJerome Glisse 
3692c93bb85bSJerome Glisse 			read_return_rate.full = temp_ff.full;
3693c93bb85bSJerome Glisse 
3694c93bb85bSJerome Glisse 			if (mode1) {
3695c93bb85bSJerome Glisse 				temp_ff.full = read_return_rate.full - disp_drain_rate.full;
369668adac5eSBen Skeggs 				time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
3697c93bb85bSJerome Glisse 			} else {
3698c93bb85bSJerome Glisse 				time_disp1_drop_priority.full = 0;
3699c93bb85bSJerome Glisse 			}
3700c93bb85bSJerome Glisse 			crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
370168adac5eSBen Skeggs 			crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
370268adac5eSBen Skeggs 			crit_point_ff.full += dfixed_const_half(0);
3703c93bb85bSJerome Glisse 
370468adac5eSBen Skeggs 			critical_point2 = dfixed_trunc(crit_point_ff);
3705c93bb85bSJerome Glisse 
3706c93bb85bSJerome Glisse 			if (rdev->disp_priority == 2) {
3707c93bb85bSJerome Glisse 				critical_point2 = 0;
3708c93bb85bSJerome Glisse 			}
3709c93bb85bSJerome Glisse 
3710c93bb85bSJerome Glisse 			if (max_stop_req - critical_point2 < 4)
3711c93bb85bSJerome Glisse 				critical_point2 = 0;
3712c93bb85bSJerome Glisse 
3713c93bb85bSJerome Glisse 		}
3714c93bb85bSJerome Glisse 
3715c93bb85bSJerome Glisse 		if (critical_point2 == 0 && rdev->family == CHIP_R300) {
3716c93bb85bSJerome Glisse 			/* some R300 cards have problem with this set to 0 */
3717c93bb85bSJerome Glisse 			critical_point2 = 0x10;
3718c93bb85bSJerome Glisse 		}
3719c93bb85bSJerome Glisse 
3720c93bb85bSJerome Glisse 		WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3721c93bb85bSJerome Glisse 						  (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3722c93bb85bSJerome Glisse 
3723c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS400) ||
3724c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS480)) {
3725c93bb85bSJerome Glisse #if 0
3726c93bb85bSJerome Glisse 			/* attempt to program RS400 disp2 regs correctly ??? */
3727c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP2_REQ_CNTL1);
3728c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
3729c93bb85bSJerome Glisse 				  RS400_DISP2_STOP_REQ_LEVEL_MASK);
3730c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL1, (temp |
3731c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3732c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3733c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP2_REQ_CNTL2);
3734c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
3735c93bb85bSJerome Glisse 				  RS400_DISP2_CRITICAL_POINT_STOP_MASK);
3736c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL2, (temp |
3737c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
3738c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
3739c93bb85bSJerome Glisse #endif
3740c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
3741c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
3742c93bb85bSJerome Glisse 			WREG32(RS400_DMIF_MEM_CNTL1,  0x29CA71DC);
3743c93bb85bSJerome Glisse 			WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
3744c93bb85bSJerome Glisse 		}
3745c93bb85bSJerome Glisse 
3746d9fdaafbSDave Airlie 		DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
3747c93bb85bSJerome Glisse 			  (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
3748c93bb85bSJerome Glisse 	}
3749c93bb85bSJerome Glisse }
3750551ebd83SDave Airlie 
3751e32eb50dSChristian König int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
37523ce0a23dSJerome Glisse {
37533ce0a23dSJerome Glisse 	uint32_t scratch;
37543ce0a23dSJerome Glisse 	uint32_t tmp = 0;
37553ce0a23dSJerome Glisse 	unsigned i;
37563ce0a23dSJerome Glisse 	int r;
37573ce0a23dSJerome Glisse 
37583ce0a23dSJerome Glisse 	r = radeon_scratch_get(rdev, &scratch);
37593ce0a23dSJerome Glisse 	if (r) {
37603ce0a23dSJerome Glisse 		DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
37613ce0a23dSJerome Glisse 		return r;
37623ce0a23dSJerome Glisse 	}
37633ce0a23dSJerome Glisse 	WREG32(scratch, 0xCAFEDEAD);
3764e32eb50dSChristian König 	r = radeon_ring_lock(rdev, ring, 2);
37653ce0a23dSJerome Glisse 	if (r) {
37663ce0a23dSJerome Glisse 		DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
37673ce0a23dSJerome Glisse 		radeon_scratch_free(rdev, scratch);
37683ce0a23dSJerome Glisse 		return r;
37693ce0a23dSJerome Glisse 	}
3770e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(scratch, 0));
3771e32eb50dSChristian König 	radeon_ring_write(ring, 0xDEADBEEF);
3772e32eb50dSChristian König 	radeon_ring_unlock_commit(rdev, ring);
37733ce0a23dSJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
37743ce0a23dSJerome Glisse 		tmp = RREG32(scratch);
37753ce0a23dSJerome Glisse 		if (tmp == 0xDEADBEEF) {
37763ce0a23dSJerome Glisse 			break;
37773ce0a23dSJerome Glisse 		}
37783ce0a23dSJerome Glisse 		DRM_UDELAY(1);
37793ce0a23dSJerome Glisse 	}
37803ce0a23dSJerome Glisse 	if (i < rdev->usec_timeout) {
37813ce0a23dSJerome Glisse 		DRM_INFO("ring test succeeded in %d usecs\n", i);
37823ce0a23dSJerome Glisse 	} else {
3783369d7ec1SAlex Deucher 		DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
37843ce0a23dSJerome Glisse 			  scratch, tmp);
37853ce0a23dSJerome Glisse 		r = -EINVAL;
37863ce0a23dSJerome Glisse 	}
37873ce0a23dSJerome Glisse 	radeon_scratch_free(rdev, scratch);
37883ce0a23dSJerome Glisse 	return r;
37893ce0a23dSJerome Glisse }
37903ce0a23dSJerome Glisse 
37913ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
37923ce0a23dSJerome Glisse {
3793e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
37947b1f2485SChristian König 
3795c7eff978SAlex Deucher 	if (ring->rptr_save_reg) {
3796c7eff978SAlex Deucher 		u32 next_rptr = ring->wptr + 2 + 3;
3797c7eff978SAlex Deucher 		radeon_ring_write(ring, PACKET0(ring->rptr_save_reg, 0));
3798c7eff978SAlex Deucher 		radeon_ring_write(ring, next_rptr);
3799c7eff978SAlex Deucher 	}
3800c7eff978SAlex Deucher 
3801e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
3802e32eb50dSChristian König 	radeon_ring_write(ring, ib->gpu_addr);
3803e32eb50dSChristian König 	radeon_ring_write(ring, ib->length_dw);
38043ce0a23dSJerome Glisse }
38053ce0a23dSJerome Glisse 
3806f712812eSAlex Deucher int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
38073ce0a23dSJerome Glisse {
3808f2e39221SJerome Glisse 	struct radeon_ib ib;
38093ce0a23dSJerome Glisse 	uint32_t scratch;
38103ce0a23dSJerome Glisse 	uint32_t tmp = 0;
38113ce0a23dSJerome Glisse 	unsigned i;
38123ce0a23dSJerome Glisse 	int r;
38133ce0a23dSJerome Glisse 
38143ce0a23dSJerome Glisse 	r = radeon_scratch_get(rdev, &scratch);
38153ce0a23dSJerome Glisse 	if (r) {
38163ce0a23dSJerome Glisse 		DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
38173ce0a23dSJerome Glisse 		return r;
38183ce0a23dSJerome Glisse 	}
38193ce0a23dSJerome Glisse 	WREG32(scratch, 0xCAFEDEAD);
382069e130a6SJerome Glisse 	r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, 256);
38213ce0a23dSJerome Glisse 	if (r) {
38223ce0a23dSJerome Glisse 		return r;
38233ce0a23dSJerome Glisse 	}
3824f2e39221SJerome Glisse 	ib.ptr[0] = PACKET0(scratch, 0);
3825f2e39221SJerome Glisse 	ib.ptr[1] = 0xDEADBEEF;
3826f2e39221SJerome Glisse 	ib.ptr[2] = PACKET2(0);
3827f2e39221SJerome Glisse 	ib.ptr[3] = PACKET2(0);
3828f2e39221SJerome Glisse 	ib.ptr[4] = PACKET2(0);
3829f2e39221SJerome Glisse 	ib.ptr[5] = PACKET2(0);
3830f2e39221SJerome Glisse 	ib.ptr[6] = PACKET2(0);
3831f2e39221SJerome Glisse 	ib.ptr[7] = PACKET2(0);
3832f2e39221SJerome Glisse 	ib.length_dw = 8;
38334ef72566SChristian König 	r = radeon_ib_schedule(rdev, &ib, NULL);
38343ce0a23dSJerome Glisse 	if (r) {
38353ce0a23dSJerome Glisse 		radeon_scratch_free(rdev, scratch);
38363ce0a23dSJerome Glisse 		radeon_ib_free(rdev, &ib);
38373ce0a23dSJerome Glisse 		return r;
38383ce0a23dSJerome Glisse 	}
3839f2e39221SJerome Glisse 	r = radeon_fence_wait(ib.fence, false);
38403ce0a23dSJerome Glisse 	if (r) {
38413ce0a23dSJerome Glisse 		return r;
38423ce0a23dSJerome Glisse 	}
38433ce0a23dSJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
38443ce0a23dSJerome Glisse 		tmp = RREG32(scratch);
38453ce0a23dSJerome Glisse 		if (tmp == 0xDEADBEEF) {
38463ce0a23dSJerome Glisse 			break;
38473ce0a23dSJerome Glisse 		}
38483ce0a23dSJerome Glisse 		DRM_UDELAY(1);
38493ce0a23dSJerome Glisse 	}
38503ce0a23dSJerome Glisse 	if (i < rdev->usec_timeout) {
38513ce0a23dSJerome Glisse 		DRM_INFO("ib test succeeded in %u usecs\n", i);
38523ce0a23dSJerome Glisse 	} else {
385362f288cfSPaul Bolle 		DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
38543ce0a23dSJerome Glisse 			  scratch, tmp);
38553ce0a23dSJerome Glisse 		r = -EINVAL;
38563ce0a23dSJerome Glisse 	}
38573ce0a23dSJerome Glisse 	radeon_scratch_free(rdev, scratch);
38583ce0a23dSJerome Glisse 	radeon_ib_free(rdev, &ib);
38593ce0a23dSJerome Glisse 	return r;
38603ce0a23dSJerome Glisse }
38619f022ddfSJerome Glisse 
38629f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
38639f022ddfSJerome Glisse {
38649f022ddfSJerome Glisse 	/* Shutdown CP we shouldn't need to do that but better be safe than
38659f022ddfSJerome Glisse 	 * sorry
38669f022ddfSJerome Glisse 	 */
3867e32eb50dSChristian König 	rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
38689f022ddfSJerome Glisse 	WREG32(R_000740_CP_CSQ_CNTL, 0);
38699f022ddfSJerome Glisse 
38709f022ddfSJerome Glisse 	/* Save few CRTC registers */
3871ca6ffc64SJerome Glisse 	save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
38729f022ddfSJerome Glisse 	save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
38739f022ddfSJerome Glisse 	save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
38749f022ddfSJerome Glisse 	save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
38759f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
38769f022ddfSJerome Glisse 		save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
38779f022ddfSJerome Glisse 		save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
38789f022ddfSJerome Glisse 	}
38799f022ddfSJerome Glisse 
38809f022ddfSJerome Glisse 	/* Disable VGA aperture access */
3881ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
38829f022ddfSJerome Glisse 	/* Disable cursor, overlay, crtc */
38839f022ddfSJerome Glisse 	WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
38849f022ddfSJerome Glisse 	WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
38859f022ddfSJerome Glisse 					S_000054_CRTC_DISPLAY_DIS(1));
38869f022ddfSJerome Glisse 	WREG32(R_000050_CRTC_GEN_CNTL,
38879f022ddfSJerome Glisse 			(C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
38889f022ddfSJerome Glisse 			S_000050_CRTC_DISP_REQ_EN_B(1));
38899f022ddfSJerome Glisse 	WREG32(R_000420_OV0_SCALE_CNTL,
38909f022ddfSJerome Glisse 		C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
38919f022ddfSJerome Glisse 	WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
38929f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
38939f022ddfSJerome Glisse 		WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
38949f022ddfSJerome Glisse 						S_000360_CUR2_LOCK(1));
38959f022ddfSJerome Glisse 		WREG32(R_0003F8_CRTC2_GEN_CNTL,
38969f022ddfSJerome Glisse 			(C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
38979f022ddfSJerome Glisse 			S_0003F8_CRTC2_DISPLAY_DIS(1) |
38989f022ddfSJerome Glisse 			S_0003F8_CRTC2_DISP_REQ_EN_B(1));
38999f022ddfSJerome Glisse 		WREG32(R_000360_CUR2_OFFSET,
39009f022ddfSJerome Glisse 			C_000360_CUR2_LOCK & save->CUR2_OFFSET);
39019f022ddfSJerome Glisse 	}
39029f022ddfSJerome Glisse }
39039f022ddfSJerome Glisse 
39049f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
39059f022ddfSJerome Glisse {
39069f022ddfSJerome Glisse 	/* Update base address for crtc */
3907d594e46aSJerome Glisse 	WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
39089f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3909d594e46aSJerome Glisse 		WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
39109f022ddfSJerome Glisse 	}
39119f022ddfSJerome Glisse 	/* Restore CRTC registers */
3912ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
39139f022ddfSJerome Glisse 	WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
39149f022ddfSJerome Glisse 	WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
39159f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
39169f022ddfSJerome Glisse 		WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
39179f022ddfSJerome Glisse 	}
39189f022ddfSJerome Glisse }
3919ca6ffc64SJerome Glisse 
3920ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev)
3921ca6ffc64SJerome Glisse {
3922ca6ffc64SJerome Glisse 	u32 tmp;
3923ca6ffc64SJerome Glisse 
3924ca6ffc64SJerome Glisse 	tmp = RREG8(R_0003C2_GENMO_WT);
3925ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
3926ca6ffc64SJerome Glisse }
3927d4550907SJerome Glisse 
3928d4550907SJerome Glisse static void r100_debugfs(struct radeon_device *rdev)
3929d4550907SJerome Glisse {
3930d4550907SJerome Glisse 	int r;
3931d4550907SJerome Glisse 
3932d4550907SJerome Glisse 	r = r100_debugfs_mc_info_init(rdev);
3933d4550907SJerome Glisse 	if (r)
3934d4550907SJerome Glisse 		dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
3935d4550907SJerome Glisse }
3936d4550907SJerome Glisse 
3937d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev)
3938d4550907SJerome Glisse {
3939d4550907SJerome Glisse 	struct r100_mc_save save;
3940d4550907SJerome Glisse 
3941d4550907SJerome Glisse 	/* Stops all mc clients */
3942d4550907SJerome Glisse 	r100_mc_stop(rdev, &save);
3943d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
3944d4550907SJerome Glisse 		WREG32(R_00014C_MC_AGP_LOCATION,
3945d4550907SJerome Glisse 			S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
3946d4550907SJerome Glisse 			S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
3947d4550907SJerome Glisse 		WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
3948d4550907SJerome Glisse 		if (rdev->family > CHIP_RV200)
3949d4550907SJerome Glisse 			WREG32(R_00015C_AGP_BASE_2,
3950d4550907SJerome Glisse 				upper_32_bits(rdev->mc.agp_base) & 0xff);
3951d4550907SJerome Glisse 	} else {
3952d4550907SJerome Glisse 		WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
3953d4550907SJerome Glisse 		WREG32(R_000170_AGP_BASE, 0);
3954d4550907SJerome Glisse 		if (rdev->family > CHIP_RV200)
3955d4550907SJerome Glisse 			WREG32(R_00015C_AGP_BASE_2, 0);
3956d4550907SJerome Glisse 	}
3957d4550907SJerome Glisse 	/* Wait for mc idle */
3958d4550907SJerome Glisse 	if (r100_mc_wait_for_idle(rdev))
3959d4550907SJerome Glisse 		dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
3960d4550907SJerome Glisse 	/* Program MC, should be a 32bits limited address space */
3961d4550907SJerome Glisse 	WREG32(R_000148_MC_FB_LOCATION,
3962d4550907SJerome Glisse 		S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
3963d4550907SJerome Glisse 		S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
3964d4550907SJerome Glisse 	r100_mc_resume(rdev, &save);
3965d4550907SJerome Glisse }
3966d4550907SJerome Glisse 
3967d4550907SJerome Glisse void r100_clock_startup(struct radeon_device *rdev)
3968d4550907SJerome Glisse {
3969d4550907SJerome Glisse 	u32 tmp;
3970d4550907SJerome Glisse 
3971d4550907SJerome Glisse 	if (radeon_dynclks != -1 && radeon_dynclks)
3972d4550907SJerome Glisse 		radeon_legacy_set_clock_gating(rdev, 1);
3973d4550907SJerome Glisse 	/* We need to force on some of the block */
3974d4550907SJerome Glisse 	tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
3975d4550907SJerome Glisse 	tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
3976d4550907SJerome Glisse 	if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
3977d4550907SJerome Glisse 		tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
3978d4550907SJerome Glisse 	WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
3979d4550907SJerome Glisse }
3980d4550907SJerome Glisse 
3981d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev)
3982d4550907SJerome Glisse {
3983d4550907SJerome Glisse 	int r;
3984d4550907SJerome Glisse 
398592cde00cSAlex Deucher 	/* set common regs */
398692cde00cSAlex Deucher 	r100_set_common_regs(rdev);
398792cde00cSAlex Deucher 	/* program mc */
3988d4550907SJerome Glisse 	r100_mc_program(rdev);
3989d4550907SJerome Glisse 	/* Resume clock */
3990d4550907SJerome Glisse 	r100_clock_startup(rdev);
3991d4550907SJerome Glisse 	/* Initialize GART (initialize after TTM so we can allocate
3992d4550907SJerome Glisse 	 * memory through TTM but finalize after TTM) */
399317e15b0cSDave Airlie 	r100_enable_bm(rdev);
3994d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
3995d4550907SJerome Glisse 		r = r100_pci_gart_enable(rdev);
3996d4550907SJerome Glisse 		if (r)
3997d4550907SJerome Glisse 			return r;
3998d4550907SJerome Glisse 	}
3999724c80e1SAlex Deucher 
4000724c80e1SAlex Deucher 	/* allocate wb buffer */
4001724c80e1SAlex Deucher 	r = radeon_wb_init(rdev);
4002724c80e1SAlex Deucher 	if (r)
4003724c80e1SAlex Deucher 		return r;
4004724c80e1SAlex Deucher 
400530eb77f4SJerome Glisse 	r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
400630eb77f4SJerome Glisse 	if (r) {
400730eb77f4SJerome Glisse 		dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
400830eb77f4SJerome Glisse 		return r;
400930eb77f4SJerome Glisse 	}
401030eb77f4SJerome Glisse 
4011d4550907SJerome Glisse 	/* Enable IRQ */
4012d4550907SJerome Glisse 	r100_irq_set(rdev);
4013cafe6609SJerome Glisse 	rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
4014d4550907SJerome Glisse 	/* 1M ring buffer */
4015d4550907SJerome Glisse 	r = r100_cp_init(rdev, 1024 * 1024);
4016d4550907SJerome Glisse 	if (r) {
4017ec4f2ac4SPaul Bolle 		dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
4018d4550907SJerome Glisse 		return r;
4019d4550907SJerome Glisse 	}
4020b15ba512SJerome Glisse 
40212898c348SChristian König 	r = radeon_ib_pool_init(rdev);
40222898c348SChristian König 	if (r) {
40232898c348SChristian König 		dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
4024b15ba512SJerome Glisse 		return r;
40252898c348SChristian König 	}
4026b15ba512SJerome Glisse 
4027d4550907SJerome Glisse 	return 0;
4028d4550907SJerome Glisse }
4029d4550907SJerome Glisse 
4030d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev)
4031d4550907SJerome Glisse {
40326b7746e8SJerome Glisse 	int r;
40336b7746e8SJerome Glisse 
4034d4550907SJerome Glisse 	/* Make sur GART are not working */
4035d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
4036d4550907SJerome Glisse 		r100_pci_gart_disable(rdev);
4037d4550907SJerome Glisse 	/* Resume clock before doing reset */
4038d4550907SJerome Glisse 	r100_clock_startup(rdev);
4039d4550907SJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
4040a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
4041d4550907SJerome Glisse 		dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
4042d4550907SJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
4043d4550907SJerome Glisse 			RREG32(R_0007C0_CP_STAT));
4044d4550907SJerome Glisse 	}
4045d4550907SJerome Glisse 	/* post */
4046d4550907SJerome Glisse 	radeon_combios_asic_init(rdev->ddev);
4047d4550907SJerome Glisse 	/* Resume clock after posting */
4048d4550907SJerome Glisse 	r100_clock_startup(rdev);
4049550e2d92SDave Airlie 	/* Initialize surface registers */
4050550e2d92SDave Airlie 	radeon_surface_init(rdev);
4051b15ba512SJerome Glisse 
4052b15ba512SJerome Glisse 	rdev->accel_working = true;
40536b7746e8SJerome Glisse 	r = r100_startup(rdev);
40546b7746e8SJerome Glisse 	if (r) {
40556b7746e8SJerome Glisse 		rdev->accel_working = false;
40566b7746e8SJerome Glisse 	}
40576b7746e8SJerome Glisse 	return r;
4058d4550907SJerome Glisse }
4059d4550907SJerome Glisse 
4060d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev)
4061d4550907SJerome Glisse {
4062d4550907SJerome Glisse 	r100_cp_disable(rdev);
4063724c80e1SAlex Deucher 	radeon_wb_disable(rdev);
4064d4550907SJerome Glisse 	r100_irq_disable(rdev);
4065d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
4066d4550907SJerome Glisse 		r100_pci_gart_disable(rdev);
4067d4550907SJerome Glisse 	return 0;
4068d4550907SJerome Glisse }
4069d4550907SJerome Glisse 
4070d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev)
4071d4550907SJerome Glisse {
4072d4550907SJerome Glisse 	r100_cp_fini(rdev);
4073724c80e1SAlex Deucher 	radeon_wb_fini(rdev);
40742898c348SChristian König 	radeon_ib_pool_fini(rdev);
4075d4550907SJerome Glisse 	radeon_gem_fini(rdev);
4076d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
4077d4550907SJerome Glisse 		r100_pci_gart_fini(rdev);
4078d0269ed8SJerome Glisse 	radeon_agp_fini(rdev);
4079d4550907SJerome Glisse 	radeon_irq_kms_fini(rdev);
4080d4550907SJerome Glisse 	radeon_fence_driver_fini(rdev);
40814c788679SJerome Glisse 	radeon_bo_fini(rdev);
4082d4550907SJerome Glisse 	radeon_atombios_fini(rdev);
4083d4550907SJerome Glisse 	kfree(rdev->bios);
4084d4550907SJerome Glisse 	rdev->bios = NULL;
4085d4550907SJerome Glisse }
4086d4550907SJerome Glisse 
40874c712e6cSDave Airlie /*
40884c712e6cSDave Airlie  * Due to how kexec works, it can leave the hw fully initialised when it
40894c712e6cSDave Airlie  * boots the new kernel. However doing our init sequence with the CP and
40904c712e6cSDave Airlie  * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
40914c712e6cSDave Airlie  * do some quick sanity checks and restore sane values to avoid this
40924c712e6cSDave Airlie  * problem.
40934c712e6cSDave Airlie  */
40944c712e6cSDave Airlie void r100_restore_sanity(struct radeon_device *rdev)
40954c712e6cSDave Airlie {
40964c712e6cSDave Airlie 	u32 tmp;
40974c712e6cSDave Airlie 
40984c712e6cSDave Airlie 	tmp = RREG32(RADEON_CP_CSQ_CNTL);
40994c712e6cSDave Airlie 	if (tmp) {
41004c712e6cSDave Airlie 		WREG32(RADEON_CP_CSQ_CNTL, 0);
41014c712e6cSDave Airlie 	}
41024c712e6cSDave Airlie 	tmp = RREG32(RADEON_CP_RB_CNTL);
41034c712e6cSDave Airlie 	if (tmp) {
41044c712e6cSDave Airlie 		WREG32(RADEON_CP_RB_CNTL, 0);
41054c712e6cSDave Airlie 	}
41064c712e6cSDave Airlie 	tmp = RREG32(RADEON_SCRATCH_UMSK);
41074c712e6cSDave Airlie 	if (tmp) {
41084c712e6cSDave Airlie 		WREG32(RADEON_SCRATCH_UMSK, 0);
41094c712e6cSDave Airlie 	}
41104c712e6cSDave Airlie }
41114c712e6cSDave Airlie 
4112d4550907SJerome Glisse int r100_init(struct radeon_device *rdev)
4113d4550907SJerome Glisse {
4114d4550907SJerome Glisse 	int r;
4115d4550907SJerome Glisse 
4116d4550907SJerome Glisse 	/* Register debugfs file specific to this group of asics */
4117d4550907SJerome Glisse 	r100_debugfs(rdev);
4118d4550907SJerome Glisse 	/* Disable VGA */
4119d4550907SJerome Glisse 	r100_vga_render_disable(rdev);
4120d4550907SJerome Glisse 	/* Initialize scratch registers */
4121d4550907SJerome Glisse 	radeon_scratch_init(rdev);
4122d4550907SJerome Glisse 	/* Initialize surface registers */
4123d4550907SJerome Glisse 	radeon_surface_init(rdev);
41244c712e6cSDave Airlie 	/* sanity check some register to avoid hangs like after kexec */
41254c712e6cSDave Airlie 	r100_restore_sanity(rdev);
4126d4550907SJerome Glisse 	/* TODO: disable VGA need to use VGA request */
4127d4550907SJerome Glisse 	/* BIOS*/
4128d4550907SJerome Glisse 	if (!radeon_get_bios(rdev)) {
4129d4550907SJerome Glisse 		if (ASIC_IS_AVIVO(rdev))
4130d4550907SJerome Glisse 			return -EINVAL;
4131d4550907SJerome Glisse 	}
4132d4550907SJerome Glisse 	if (rdev->is_atom_bios) {
4133d4550907SJerome Glisse 		dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
4134d4550907SJerome Glisse 		return -EINVAL;
4135d4550907SJerome Glisse 	} else {
4136d4550907SJerome Glisse 		r = radeon_combios_init(rdev);
4137d4550907SJerome Glisse 		if (r)
4138d4550907SJerome Glisse 			return r;
4139d4550907SJerome Glisse 	}
4140d4550907SJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
4141a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
4142d4550907SJerome Glisse 		dev_warn(rdev->dev,
4143d4550907SJerome Glisse 			"GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
4144d4550907SJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
4145d4550907SJerome Glisse 			RREG32(R_0007C0_CP_STAT));
4146d4550907SJerome Glisse 	}
4147d4550907SJerome Glisse 	/* check if cards are posted or not */
414872542d77SDave Airlie 	if (radeon_boot_test_post_card(rdev) == false)
414972542d77SDave Airlie 		return -EINVAL;
4150d4550907SJerome Glisse 	/* Set asic errata */
4151d4550907SJerome Glisse 	r100_errata(rdev);
4152d4550907SJerome Glisse 	/* Initialize clocks */
4153d4550907SJerome Glisse 	radeon_get_clock_info(rdev->ddev);
4154d594e46aSJerome Glisse 	/* initialize AGP */
4155d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
4156d594e46aSJerome Glisse 		r = radeon_agp_init(rdev);
4157d594e46aSJerome Glisse 		if (r) {
4158d594e46aSJerome Glisse 			radeon_agp_disable(rdev);
4159d594e46aSJerome Glisse 		}
4160d594e46aSJerome Glisse 	}
4161d594e46aSJerome Glisse 	/* initialize VRAM */
4162d594e46aSJerome Glisse 	r100_mc_init(rdev);
4163d4550907SJerome Glisse 	/* Fence driver */
416430eb77f4SJerome Glisse 	r = radeon_fence_driver_init(rdev);
4165d4550907SJerome Glisse 	if (r)
4166d4550907SJerome Glisse 		return r;
4167d4550907SJerome Glisse 	r = radeon_irq_kms_init(rdev);
4168d4550907SJerome Glisse 	if (r)
4169d4550907SJerome Glisse 		return r;
4170d4550907SJerome Glisse 	/* Memory manager */
41714c788679SJerome Glisse 	r = radeon_bo_init(rdev);
4172d4550907SJerome Glisse 	if (r)
4173d4550907SJerome Glisse 		return r;
4174d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
4175d4550907SJerome Glisse 		r = r100_pci_gart_init(rdev);
4176d4550907SJerome Glisse 		if (r)
4177d4550907SJerome Glisse 			return r;
4178d4550907SJerome Glisse 	}
4179d4550907SJerome Glisse 	r100_set_safe_registers(rdev);
4180b15ba512SJerome Glisse 
4181d4550907SJerome Glisse 	rdev->accel_working = true;
4182d4550907SJerome Glisse 	r = r100_startup(rdev);
4183d4550907SJerome Glisse 	if (r) {
4184d4550907SJerome Glisse 		/* Somethings want wront with the accel init stop accel */
4185d4550907SJerome Glisse 		dev_err(rdev->dev, "Disabling GPU acceleration\n");
4186d4550907SJerome Glisse 		r100_cp_fini(rdev);
4187724c80e1SAlex Deucher 		radeon_wb_fini(rdev);
41882898c348SChristian König 		radeon_ib_pool_fini(rdev);
4189655efd3dSJerome Glisse 		radeon_irq_kms_fini(rdev);
4190d4550907SJerome Glisse 		if (rdev->flags & RADEON_IS_PCI)
4191d4550907SJerome Glisse 			r100_pci_gart_fini(rdev);
4192d4550907SJerome Glisse 		rdev->accel_working = false;
4193d4550907SJerome Glisse 	}
4194d4550907SJerome Glisse 	return 0;
4195d4550907SJerome Glisse }
41966fcbef7aSAndi Kleen 
41976fcbef7aSAndi Kleen uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
41986fcbef7aSAndi Kleen {
41996fcbef7aSAndi Kleen 	if (reg < rdev->rmmio_size)
42006fcbef7aSAndi Kleen 		return readl(((void __iomem *)rdev->rmmio) + reg);
42016fcbef7aSAndi Kleen 	else {
42026fcbef7aSAndi Kleen 		writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
42036fcbef7aSAndi Kleen 		return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
42046fcbef7aSAndi Kleen 	}
42056fcbef7aSAndi Kleen }
42066fcbef7aSAndi Kleen 
42076fcbef7aSAndi Kleen void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
42086fcbef7aSAndi Kleen {
42096fcbef7aSAndi Kleen 	if (reg < rdev->rmmio_size)
42106fcbef7aSAndi Kleen 		writel(v, ((void __iomem *)rdev->rmmio) + reg);
42116fcbef7aSAndi Kleen 	else {
42126fcbef7aSAndi Kleen 		writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
42136fcbef7aSAndi Kleen 		writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
42146fcbef7aSAndi Kleen 	}
42156fcbef7aSAndi Kleen }
42166fcbef7aSAndi Kleen 
42176fcbef7aSAndi Kleen u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
42186fcbef7aSAndi Kleen {
42196fcbef7aSAndi Kleen 	if (reg < rdev->rio_mem_size)
42206fcbef7aSAndi Kleen 		return ioread32(rdev->rio_mem + reg);
42216fcbef7aSAndi Kleen 	else {
42226fcbef7aSAndi Kleen 		iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
42236fcbef7aSAndi Kleen 		return ioread32(rdev->rio_mem + RADEON_MM_DATA);
42246fcbef7aSAndi Kleen 	}
42256fcbef7aSAndi Kleen }
42266fcbef7aSAndi Kleen 
42276fcbef7aSAndi Kleen void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
42286fcbef7aSAndi Kleen {
42296fcbef7aSAndi Kleen 	if (reg < rdev->rio_mem_size)
42306fcbef7aSAndi Kleen 		iowrite32(v, rdev->rio_mem + reg);
42316fcbef7aSAndi Kleen 	else {
42326fcbef7aSAndi Kleen 		iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
42336fcbef7aSAndi Kleen 		iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
42346fcbef7aSAndi Kleen 	}
42356fcbef7aSAndi Kleen }
4236