1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28c182615fSSam Ravnborg 2970967ab9SBen Hutchings #include <linux/firmware.h> 30e0cd3608SPaul Gortmaker #include <linux/module.h> 312ef79416SThomas Zimmermann #include <linux/pci.h> 322ef79416SThomas Zimmermann #include <linux/seq_file.h> 332ef79416SThomas Zimmermann #include <linux/slab.h> 3470967ab9SBen Hutchings 35c182615fSSam Ravnborg #include <drm/drm_debugfs.h> 36c182615fSSam Ravnborg #include <drm/drm_device.h> 37c182615fSSam Ravnborg #include <drm/drm_file.h> 38c182615fSSam Ravnborg #include <drm/drm_fourcc.h> 39c182615fSSam Ravnborg #include <drm/drm_vblank.h> 40c182615fSSam Ravnborg #include <drm/radeon_drm.h> 41c182615fSSam Ravnborg 42c182615fSSam Ravnborg #include "atom.h" 43551ebd83SDave Airlie #include "r100_reg_safe.h" 44c182615fSSam Ravnborg #include "r100d.h" 45c182615fSSam Ravnborg #include "radeon.h" 46c182615fSSam Ravnborg #include "radeon_asic.h" 47c182615fSSam Ravnborg #include "radeon_reg.h" 48551ebd83SDave Airlie #include "rn50_reg_safe.h" 49c182615fSSam Ravnborg #include "rs100d.h" 50c182615fSSam Ravnborg #include "rv200d.h" 51c182615fSSam Ravnborg #include "rv250d.h" 52551ebd83SDave Airlie 5370967ab9SBen Hutchings /* Firmware Names */ 5470967ab9SBen Hutchings #define FIRMWARE_R100 "radeon/R100_cp.bin" 5570967ab9SBen Hutchings #define FIRMWARE_R200 "radeon/R200_cp.bin" 5670967ab9SBen Hutchings #define FIRMWARE_R300 "radeon/R300_cp.bin" 5770967ab9SBen Hutchings #define FIRMWARE_R420 "radeon/R420_cp.bin" 5870967ab9SBen Hutchings #define FIRMWARE_RS690 "radeon/RS690_cp.bin" 5970967ab9SBen Hutchings #define FIRMWARE_RS600 "radeon/RS600_cp.bin" 6070967ab9SBen Hutchings #define FIRMWARE_R520 "radeon/R520_cp.bin" 6170967ab9SBen Hutchings 6270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100); 6370967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200); 6470967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300); 6570967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420); 6670967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690); 6770967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600); 6870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520); 69771fe6b9SJerome Glisse 70551ebd83SDave Airlie #include "r100_track.h" 71551ebd83SDave Airlie 7248ef779fSAlex Deucher /* This files gather functions specifics to: 7348ef779fSAlex Deucher * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 7448ef779fSAlex Deucher * and others in some cases. 7548ef779fSAlex Deucher */ 7648ef779fSAlex Deucher 772b48b968SAlex Deucher static bool r100_is_in_vblank(struct radeon_device *rdev, int crtc) 782b48b968SAlex Deucher { 792b48b968SAlex Deucher if (crtc == 0) { 802b48b968SAlex Deucher if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR) 812b48b968SAlex Deucher return true; 822b48b968SAlex Deucher else 832b48b968SAlex Deucher return false; 842b48b968SAlex Deucher } else { 852b48b968SAlex Deucher if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR) 862b48b968SAlex Deucher return true; 872b48b968SAlex Deucher else 882b48b968SAlex Deucher return false; 892b48b968SAlex Deucher } 902b48b968SAlex Deucher } 912b48b968SAlex Deucher 922b48b968SAlex Deucher static bool r100_is_counter_moving(struct radeon_device *rdev, int crtc) 932b48b968SAlex Deucher { 942b48b968SAlex Deucher u32 vline1, vline2; 952b48b968SAlex Deucher 962b48b968SAlex Deucher if (crtc == 0) { 972b48b968SAlex Deucher vline1 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; 982b48b968SAlex Deucher vline2 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; 992b48b968SAlex Deucher } else { 1002b48b968SAlex Deucher vline1 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; 1012b48b968SAlex Deucher vline2 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; 1022b48b968SAlex Deucher } 1032b48b968SAlex Deucher if (vline1 != vline2) 1042b48b968SAlex Deucher return true; 1052b48b968SAlex Deucher else 1062b48b968SAlex Deucher return false; 1072b48b968SAlex Deucher } 1082b48b968SAlex Deucher 10948ef779fSAlex Deucher /** 11048ef779fSAlex Deucher * r100_wait_for_vblank - vblank wait asic callback. 11148ef779fSAlex Deucher * 11248ef779fSAlex Deucher * @rdev: radeon_device pointer 11348ef779fSAlex Deucher * @crtc: crtc to wait for vblank on 11448ef779fSAlex Deucher * 11548ef779fSAlex Deucher * Wait for vblank on the requested crtc (r1xx-r4xx). 11648ef779fSAlex Deucher */ 1173ae19b75SAlex Deucher void r100_wait_for_vblank(struct radeon_device *rdev, int crtc) 1183ae19b75SAlex Deucher { 1192b48b968SAlex Deucher unsigned i = 0; 1203ae19b75SAlex Deucher 12194f768fdSAlex Deucher if (crtc >= rdev->num_crtc) 12294f768fdSAlex Deucher return; 12394f768fdSAlex Deucher 12494f768fdSAlex Deucher if (crtc == 0) { 1252b48b968SAlex Deucher if (!(RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN)) 1262b48b968SAlex Deucher return; 1273ae19b75SAlex Deucher } else { 1282b48b968SAlex Deucher if (!(RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN)) 1292b48b968SAlex Deucher return; 1303ae19b75SAlex Deucher } 1312b48b968SAlex Deucher 1322b48b968SAlex Deucher /* depending on when we hit vblank, we may be close to active; if so, 1332b48b968SAlex Deucher * wait for another frame. 1342b48b968SAlex Deucher */ 1352b48b968SAlex Deucher while (r100_is_in_vblank(rdev, crtc)) { 1362b48b968SAlex Deucher if (i++ % 100 == 0) { 1372b48b968SAlex Deucher if (!r100_is_counter_moving(rdev, crtc)) 1383ae19b75SAlex Deucher break; 1393ae19b75SAlex Deucher } 1403ae19b75SAlex Deucher } 1412b48b968SAlex Deucher 1422b48b968SAlex Deucher while (!r100_is_in_vblank(rdev, crtc)) { 1432b48b968SAlex Deucher if (i++ % 100 == 0) { 1442b48b968SAlex Deucher if (!r100_is_counter_moving(rdev, crtc)) 1452b48b968SAlex Deucher break; 1462b48b968SAlex Deucher } 1473ae19b75SAlex Deucher } 1483ae19b75SAlex Deucher } 1493ae19b75SAlex Deucher 15048ef779fSAlex Deucher /** 15148ef779fSAlex Deucher * r100_page_flip - pageflip callback. 15248ef779fSAlex Deucher * 15348ef779fSAlex Deucher * @rdev: radeon_device pointer 15448ef779fSAlex Deucher * @crtc_id: crtc to cleanup pageflip on 15548ef779fSAlex Deucher * @crtc_base: new address of the crtc (GPU MC address) 156*0d8357c2SLee Jones * @async: asynchronous flip 15748ef779fSAlex Deucher * 15848ef779fSAlex Deucher * Does the actual pageflip (r1xx-r4xx). 15948ef779fSAlex Deucher * During vblank we take the crtc lock and wait for the update_pending 16048ef779fSAlex Deucher * bit to go high, when it does, we release the lock, and allow the 16148ef779fSAlex Deucher * double buffered update to take place. 16248ef779fSAlex Deucher */ 163c63dd758SMichel Dänzer void r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base, bool async) 1646f34be50SAlex Deucher { 1656f34be50SAlex Deucher struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id]; 1666f34be50SAlex Deucher u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK; 167f6496479SAlex Deucher int i; 1686f34be50SAlex Deucher 1696f34be50SAlex Deucher /* Lock the graphics update lock */ 1706f34be50SAlex Deucher /* update the scanout addresses */ 1716f34be50SAlex Deucher WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp); 1726f34be50SAlex Deucher 173acb32506SAlex Deucher /* Wait for update_pending to go high. */ 174f6496479SAlex Deucher for (i = 0; i < rdev->usec_timeout; i++) { 175f6496479SAlex Deucher if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET) 176f6496479SAlex Deucher break; 177f6496479SAlex Deucher udelay(1); 178f6496479SAlex Deucher } 179acb32506SAlex Deucher DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n"); 1806f34be50SAlex Deucher 1816f34be50SAlex Deucher /* Unlock the lock, so double-buffering can take place inside vblank */ 1826f34be50SAlex Deucher tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK; 1836f34be50SAlex Deucher WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp); 1846f34be50SAlex Deucher 185157fa14dSChristian König } 186157fa14dSChristian König 187157fa14dSChristian König /** 188157fa14dSChristian König * r100_page_flip_pending - check if page flip is still pending 189157fa14dSChristian König * 190157fa14dSChristian König * @rdev: radeon_device pointer 191157fa14dSChristian König * @crtc_id: crtc to check 192157fa14dSChristian König * 193157fa14dSChristian König * Check if the last pagefilp is still pending (r1xx-r4xx). 194157fa14dSChristian König * Returns the current update pending status. 195157fa14dSChristian König */ 196157fa14dSChristian König bool r100_page_flip_pending(struct radeon_device *rdev, int crtc_id) 197157fa14dSChristian König { 198157fa14dSChristian König struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id]; 199157fa14dSChristian König 2006f34be50SAlex Deucher /* Return current update_pending status: */ 201157fa14dSChristian König return !!(RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & 202157fa14dSChristian König RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET); 2036f34be50SAlex Deucher } 2046f34be50SAlex Deucher 20548ef779fSAlex Deucher /** 20648ef779fSAlex Deucher * r100_pm_get_dynpm_state - look up dynpm power state callback. 20748ef779fSAlex Deucher * 20848ef779fSAlex Deucher * @rdev: radeon_device pointer 20948ef779fSAlex Deucher * 21048ef779fSAlex Deucher * Look up the optimal power state based on the 21148ef779fSAlex Deucher * current state of the GPU (r1xx-r5xx). 21248ef779fSAlex Deucher * Used for dynpm only. 21348ef779fSAlex Deucher */ 214ce8f5370SAlex Deucher void r100_pm_get_dynpm_state(struct radeon_device *rdev) 215a48b9b4eSAlex Deucher { 216a48b9b4eSAlex Deucher int i; 217ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = true; 218ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = true; 219a48b9b4eSAlex Deucher 220ce8f5370SAlex Deucher switch (rdev->pm.dynpm_planned_action) { 221ce8f5370SAlex Deucher case DYNPM_ACTION_MINIMUM: 222a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 0; 223ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = false; 224a48b9b4eSAlex Deucher break; 225ce8f5370SAlex Deucher case DYNPM_ACTION_DOWNCLOCK: 226a48b9b4eSAlex Deucher if (rdev->pm.current_power_state_index == 0) { 227a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 228ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = false; 229a48b9b4eSAlex Deucher } else { 230a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 231a48b9b4eSAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 232d7311171SAlex Deucher if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 233a48b9b4eSAlex Deucher continue; 234a48b9b4eSAlex Deucher else if (i >= rdev->pm.current_power_state_index) { 235a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 236a48b9b4eSAlex Deucher break; 237a48b9b4eSAlex Deucher } else { 238a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = i; 239a48b9b4eSAlex Deucher break; 240a48b9b4eSAlex Deucher } 241a48b9b4eSAlex Deucher } 242a48b9b4eSAlex Deucher } else 243a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 244a48b9b4eSAlex Deucher rdev->pm.current_power_state_index - 1; 245a48b9b4eSAlex Deucher } 246d7311171SAlex Deucher /* don't use the power state if crtcs are active and no display flag is set */ 247d7311171SAlex Deucher if ((rdev->pm.active_crtc_count > 0) && 248d7311171SAlex Deucher (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags & 249d7311171SAlex Deucher RADEON_PM_MODE_NO_DISPLAY)) { 250d7311171SAlex Deucher rdev->pm.requested_power_state_index++; 251d7311171SAlex Deucher } 252a48b9b4eSAlex Deucher break; 253ce8f5370SAlex Deucher case DYNPM_ACTION_UPCLOCK: 254a48b9b4eSAlex Deucher if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) { 255a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 256ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = false; 257a48b9b4eSAlex Deucher } else { 258a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 259a48b9b4eSAlex Deucher for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) { 260d7311171SAlex Deucher if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 261a48b9b4eSAlex Deucher continue; 262a48b9b4eSAlex Deucher else if (i <= rdev->pm.current_power_state_index) { 263a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 264a48b9b4eSAlex Deucher break; 265a48b9b4eSAlex Deucher } else { 266a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = i; 267a48b9b4eSAlex Deucher break; 268a48b9b4eSAlex Deucher } 269a48b9b4eSAlex Deucher } 270a48b9b4eSAlex Deucher } else 271a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 272a48b9b4eSAlex Deucher rdev->pm.current_power_state_index + 1; 273a48b9b4eSAlex Deucher } 274a48b9b4eSAlex Deucher break; 275ce8f5370SAlex Deucher case DYNPM_ACTION_DEFAULT: 27658e21dffSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index; 277ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = false; 27858e21dffSAlex Deucher break; 279ce8f5370SAlex Deucher case DYNPM_ACTION_NONE: 280a48b9b4eSAlex Deucher default: 281a48b9b4eSAlex Deucher DRM_ERROR("Requested mode for not defined action\n"); 282a48b9b4eSAlex Deucher return; 283a48b9b4eSAlex Deucher } 284a48b9b4eSAlex Deucher /* only one clock mode per power state */ 285a48b9b4eSAlex Deucher rdev->pm.requested_clock_mode_index = 0; 286a48b9b4eSAlex Deucher 287d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n", 288a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 289a48b9b4eSAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].sclk, 290a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 291a48b9b4eSAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].mclk, 292a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 29379daedc9SAlex Deucher pcie_lanes); 294a48b9b4eSAlex Deucher } 295a48b9b4eSAlex Deucher 29648ef779fSAlex Deucher /** 29748ef779fSAlex Deucher * r100_pm_init_profile - Initialize power profiles callback. 29848ef779fSAlex Deucher * 29948ef779fSAlex Deucher * @rdev: radeon_device pointer 30048ef779fSAlex Deucher * 30148ef779fSAlex Deucher * Initialize the power states used in profile mode 30248ef779fSAlex Deucher * (r1xx-r3xx). 30348ef779fSAlex Deucher * Used for profile mode only. 30448ef779fSAlex Deucher */ 305ce8f5370SAlex Deucher void r100_pm_init_profile(struct radeon_device *rdev) 306bae6b562SAlex Deucher { 307ce8f5370SAlex Deucher /* default */ 308ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; 309ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 310ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0; 311ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0; 312ce8f5370SAlex Deucher /* low sh */ 313ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0; 314ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0; 315ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0; 316ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0; 317c9e75b21SAlex Deucher /* mid sh */ 318c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0; 319c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0; 320c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0; 321c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0; 322ce8f5370SAlex Deucher /* high sh */ 323ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0; 324ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 325ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0; 326ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0; 327ce8f5370SAlex Deucher /* low mh */ 328ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0; 329ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 330ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0; 331ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0; 332c9e75b21SAlex Deucher /* mid mh */ 333c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0; 334c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 335c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0; 336c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0; 337ce8f5370SAlex Deucher /* high mh */ 338ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0; 339ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 340ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0; 341ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0; 342bae6b562SAlex Deucher } 343bae6b562SAlex Deucher 34448ef779fSAlex Deucher /** 34548ef779fSAlex Deucher * r100_pm_misc - set additional pm hw parameters callback. 34648ef779fSAlex Deucher * 34748ef779fSAlex Deucher * @rdev: radeon_device pointer 34848ef779fSAlex Deucher * 34948ef779fSAlex Deucher * Set non-clock parameters associated with a power state 35048ef779fSAlex Deucher * (voltage, pcie lanes, etc.) (r1xx-r4xx). 35148ef779fSAlex Deucher */ 35249e02b73SAlex Deucher void r100_pm_misc(struct radeon_device *rdev) 35349e02b73SAlex Deucher { 35449e02b73SAlex Deucher int requested_index = rdev->pm.requested_power_state_index; 35549e02b73SAlex Deucher struct radeon_power_state *ps = &rdev->pm.power_state[requested_index]; 35649e02b73SAlex Deucher struct radeon_voltage *voltage = &ps->clock_info[0].voltage; 35749e02b73SAlex Deucher u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl; 35849e02b73SAlex Deucher 35949e02b73SAlex Deucher if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) { 36049e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) { 36149e02b73SAlex Deucher tmp = RREG32(voltage->gpio.reg); 36249e02b73SAlex Deucher if (voltage->active_high) 36349e02b73SAlex Deucher tmp |= voltage->gpio.mask; 36449e02b73SAlex Deucher else 36549e02b73SAlex Deucher tmp &= ~(voltage->gpio.mask); 36649e02b73SAlex Deucher WREG32(voltage->gpio.reg, tmp); 36749e02b73SAlex Deucher if (voltage->delay) 36849e02b73SAlex Deucher udelay(voltage->delay); 36949e02b73SAlex Deucher } else { 37049e02b73SAlex Deucher tmp = RREG32(voltage->gpio.reg); 37149e02b73SAlex Deucher if (voltage->active_high) 37249e02b73SAlex Deucher tmp &= ~voltage->gpio.mask; 37349e02b73SAlex Deucher else 37449e02b73SAlex Deucher tmp |= voltage->gpio.mask; 37549e02b73SAlex Deucher WREG32(voltage->gpio.reg, tmp); 37649e02b73SAlex Deucher if (voltage->delay) 37749e02b73SAlex Deucher udelay(voltage->delay); 37849e02b73SAlex Deucher } 37949e02b73SAlex Deucher } 38049e02b73SAlex Deucher 38149e02b73SAlex Deucher sclk_cntl = RREG32_PLL(SCLK_CNTL); 38249e02b73SAlex Deucher sclk_cntl2 = RREG32_PLL(SCLK_CNTL2); 38349e02b73SAlex Deucher sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3); 38449e02b73SAlex Deucher sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL); 38549e02b73SAlex Deucher sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3); 38649e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) { 38749e02b73SAlex Deucher sclk_more_cntl |= REDUCED_SPEED_SCLK_EN; 38849e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE) 38949e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE; 39049e02b73SAlex Deucher else 39149e02b73SAlex Deucher sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE; 39249e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) 39349e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0); 39449e02b73SAlex Deucher else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) 39549e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2); 39649e02b73SAlex Deucher } else 39749e02b73SAlex Deucher sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN; 39849e02b73SAlex Deucher 39949e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) { 40049e02b73SAlex Deucher sclk_more_cntl |= IO_CG_VOLTAGE_DROP; 40149e02b73SAlex Deucher if (voltage->delay) { 40249e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DROP_SYNC; 40349e02b73SAlex Deucher switch (voltage->delay) { 40449e02b73SAlex Deucher case 33: 40549e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(0); 40649e02b73SAlex Deucher break; 40749e02b73SAlex Deucher case 66: 40849e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(1); 40949e02b73SAlex Deucher break; 41049e02b73SAlex Deucher case 99: 41149e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(2); 41249e02b73SAlex Deucher break; 41349e02b73SAlex Deucher case 132: 41449e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(3); 41549e02b73SAlex Deucher break; 41649e02b73SAlex Deucher } 41749e02b73SAlex Deucher } else 41849e02b73SAlex Deucher sclk_more_cntl &= ~VOLTAGE_DROP_SYNC; 41949e02b73SAlex Deucher } else 42049e02b73SAlex Deucher sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP; 42149e02b73SAlex Deucher 42249e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN) 42349e02b73SAlex Deucher sclk_cntl &= ~FORCE_HDP; 42449e02b73SAlex Deucher else 42549e02b73SAlex Deucher sclk_cntl |= FORCE_HDP; 42649e02b73SAlex Deucher 42749e02b73SAlex Deucher WREG32_PLL(SCLK_CNTL, sclk_cntl); 42849e02b73SAlex Deucher WREG32_PLL(SCLK_CNTL2, sclk_cntl2); 42949e02b73SAlex Deucher WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl); 43049e02b73SAlex Deucher 43149e02b73SAlex Deucher /* set pcie lanes */ 43249e02b73SAlex Deucher if ((rdev->flags & RADEON_IS_PCIE) && 43349e02b73SAlex Deucher !(rdev->flags & RADEON_IS_IGP) && 434798bcf73SAlex Deucher rdev->asic->pm.set_pcie_lanes && 43549e02b73SAlex Deucher (ps->pcie_lanes != 43649e02b73SAlex Deucher rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) { 43749e02b73SAlex Deucher radeon_set_pcie_lanes(rdev, 43849e02b73SAlex Deucher ps->pcie_lanes); 439d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes); 44049e02b73SAlex Deucher } 44149e02b73SAlex Deucher } 44249e02b73SAlex Deucher 44348ef779fSAlex Deucher /** 44448ef779fSAlex Deucher * r100_pm_prepare - pre-power state change callback. 44548ef779fSAlex Deucher * 44648ef779fSAlex Deucher * @rdev: radeon_device pointer 44748ef779fSAlex Deucher * 44848ef779fSAlex Deucher * Prepare for a power state change (r1xx-r4xx). 44948ef779fSAlex Deucher */ 45049e02b73SAlex Deucher void r100_pm_prepare(struct radeon_device *rdev) 45149e02b73SAlex Deucher { 45249e02b73SAlex Deucher struct drm_device *ddev = rdev->ddev; 45349e02b73SAlex Deucher struct drm_crtc *crtc; 45449e02b73SAlex Deucher struct radeon_crtc *radeon_crtc; 45549e02b73SAlex Deucher u32 tmp; 45649e02b73SAlex Deucher 45749e02b73SAlex Deucher /* disable any active CRTCs */ 45849e02b73SAlex Deucher list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { 45949e02b73SAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 46049e02b73SAlex Deucher if (radeon_crtc->enabled) { 46149e02b73SAlex Deucher if (radeon_crtc->crtc_id) { 46249e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC2_GEN_CNTL); 46349e02b73SAlex Deucher tmp |= RADEON_CRTC2_DISP_REQ_EN_B; 46449e02b73SAlex Deucher WREG32(RADEON_CRTC2_GEN_CNTL, tmp); 46549e02b73SAlex Deucher } else { 46649e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC_GEN_CNTL); 46749e02b73SAlex Deucher tmp |= RADEON_CRTC_DISP_REQ_EN_B; 46849e02b73SAlex Deucher WREG32(RADEON_CRTC_GEN_CNTL, tmp); 46949e02b73SAlex Deucher } 47049e02b73SAlex Deucher } 47149e02b73SAlex Deucher } 47249e02b73SAlex Deucher } 47349e02b73SAlex Deucher 47448ef779fSAlex Deucher /** 47548ef779fSAlex Deucher * r100_pm_finish - post-power state change callback. 47648ef779fSAlex Deucher * 47748ef779fSAlex Deucher * @rdev: radeon_device pointer 47848ef779fSAlex Deucher * 47948ef779fSAlex Deucher * Clean up after a power state change (r1xx-r4xx). 48048ef779fSAlex Deucher */ 48149e02b73SAlex Deucher void r100_pm_finish(struct radeon_device *rdev) 48249e02b73SAlex Deucher { 48349e02b73SAlex Deucher struct drm_device *ddev = rdev->ddev; 48449e02b73SAlex Deucher struct drm_crtc *crtc; 48549e02b73SAlex Deucher struct radeon_crtc *radeon_crtc; 48649e02b73SAlex Deucher u32 tmp; 48749e02b73SAlex Deucher 48849e02b73SAlex Deucher /* enable any active CRTCs */ 48949e02b73SAlex Deucher list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { 49049e02b73SAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 49149e02b73SAlex Deucher if (radeon_crtc->enabled) { 49249e02b73SAlex Deucher if (radeon_crtc->crtc_id) { 49349e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC2_GEN_CNTL); 49449e02b73SAlex Deucher tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B; 49549e02b73SAlex Deucher WREG32(RADEON_CRTC2_GEN_CNTL, tmp); 49649e02b73SAlex Deucher } else { 49749e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC_GEN_CNTL); 49849e02b73SAlex Deucher tmp &= ~RADEON_CRTC_DISP_REQ_EN_B; 49949e02b73SAlex Deucher WREG32(RADEON_CRTC_GEN_CNTL, tmp); 50049e02b73SAlex Deucher } 50149e02b73SAlex Deucher } 50249e02b73SAlex Deucher } 50349e02b73SAlex Deucher } 50449e02b73SAlex Deucher 50548ef779fSAlex Deucher /** 50648ef779fSAlex Deucher * r100_gui_idle - gui idle callback. 50748ef779fSAlex Deucher * 50848ef779fSAlex Deucher * @rdev: radeon_device pointer 50948ef779fSAlex Deucher * 51048ef779fSAlex Deucher * Check of the GUI (2D/3D engines) are idle (r1xx-r5xx). 51148ef779fSAlex Deucher * Returns true if idle, false if not. 51248ef779fSAlex Deucher */ 513def9ba9cSAlex Deucher bool r100_gui_idle(struct radeon_device *rdev) 514def9ba9cSAlex Deucher { 515def9ba9cSAlex Deucher if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE) 516def9ba9cSAlex Deucher return false; 517def9ba9cSAlex Deucher else 518def9ba9cSAlex Deucher return true; 519def9ba9cSAlex Deucher } 520def9ba9cSAlex Deucher 52105a05c50SAlex Deucher /* hpd for digital panel detect/disconnect */ 52248ef779fSAlex Deucher /** 52348ef779fSAlex Deucher * r100_hpd_sense - hpd sense callback. 52448ef779fSAlex Deucher * 52548ef779fSAlex Deucher * @rdev: radeon_device pointer 52648ef779fSAlex Deucher * @hpd: hpd (hotplug detect) pin 52748ef779fSAlex Deucher * 52848ef779fSAlex Deucher * Checks if a digital monitor is connected (r1xx-r4xx). 52948ef779fSAlex Deucher * Returns true if connected, false if not connected. 53048ef779fSAlex Deucher */ 53105a05c50SAlex Deucher bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd) 53205a05c50SAlex Deucher { 53305a05c50SAlex Deucher bool connected = false; 53405a05c50SAlex Deucher 53505a05c50SAlex Deucher switch (hpd) { 53605a05c50SAlex Deucher case RADEON_HPD_1: 53705a05c50SAlex Deucher if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE) 53805a05c50SAlex Deucher connected = true; 53905a05c50SAlex Deucher break; 54005a05c50SAlex Deucher case RADEON_HPD_2: 54105a05c50SAlex Deucher if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE) 54205a05c50SAlex Deucher connected = true; 54305a05c50SAlex Deucher break; 54405a05c50SAlex Deucher default: 54505a05c50SAlex Deucher break; 54605a05c50SAlex Deucher } 54705a05c50SAlex Deucher return connected; 54805a05c50SAlex Deucher } 54905a05c50SAlex Deucher 55048ef779fSAlex Deucher /** 55148ef779fSAlex Deucher * r100_hpd_set_polarity - hpd set polarity callback. 55248ef779fSAlex Deucher * 55348ef779fSAlex Deucher * @rdev: radeon_device pointer 55448ef779fSAlex Deucher * @hpd: hpd (hotplug detect) pin 55548ef779fSAlex Deucher * 55648ef779fSAlex Deucher * Set the polarity of the hpd pin (r1xx-r4xx). 55748ef779fSAlex Deucher */ 55805a05c50SAlex Deucher void r100_hpd_set_polarity(struct radeon_device *rdev, 55905a05c50SAlex Deucher enum radeon_hpd_id hpd) 56005a05c50SAlex Deucher { 56105a05c50SAlex Deucher u32 tmp; 56205a05c50SAlex Deucher bool connected = r100_hpd_sense(rdev, hpd); 56305a05c50SAlex Deucher 56405a05c50SAlex Deucher switch (hpd) { 56505a05c50SAlex Deucher case RADEON_HPD_1: 56605a05c50SAlex Deucher tmp = RREG32(RADEON_FP_GEN_CNTL); 56705a05c50SAlex Deucher if (connected) 56805a05c50SAlex Deucher tmp &= ~RADEON_FP_DETECT_INT_POL; 56905a05c50SAlex Deucher else 57005a05c50SAlex Deucher tmp |= RADEON_FP_DETECT_INT_POL; 57105a05c50SAlex Deucher WREG32(RADEON_FP_GEN_CNTL, tmp); 57205a05c50SAlex Deucher break; 57305a05c50SAlex Deucher case RADEON_HPD_2: 57405a05c50SAlex Deucher tmp = RREG32(RADEON_FP2_GEN_CNTL); 57505a05c50SAlex Deucher if (connected) 57605a05c50SAlex Deucher tmp &= ~RADEON_FP2_DETECT_INT_POL; 57705a05c50SAlex Deucher else 57805a05c50SAlex Deucher tmp |= RADEON_FP2_DETECT_INT_POL; 57905a05c50SAlex Deucher WREG32(RADEON_FP2_GEN_CNTL, tmp); 58005a05c50SAlex Deucher break; 58105a05c50SAlex Deucher default: 58205a05c50SAlex Deucher break; 58305a05c50SAlex Deucher } 58405a05c50SAlex Deucher } 58505a05c50SAlex Deucher 58648ef779fSAlex Deucher /** 58748ef779fSAlex Deucher * r100_hpd_init - hpd setup callback. 58848ef779fSAlex Deucher * 58948ef779fSAlex Deucher * @rdev: radeon_device pointer 59048ef779fSAlex Deucher * 59148ef779fSAlex Deucher * Setup the hpd pins used by the card (r1xx-r4xx). 59248ef779fSAlex Deucher * Set the polarity, and enable the hpd interrupts. 59348ef779fSAlex Deucher */ 59405a05c50SAlex Deucher void r100_hpd_init(struct radeon_device *rdev) 59505a05c50SAlex Deucher { 59605a05c50SAlex Deucher struct drm_device *dev = rdev->ddev; 59705a05c50SAlex Deucher struct drm_connector *connector; 598fb98257aSChristian Koenig unsigned enable = 0; 59905a05c50SAlex Deucher 60005a05c50SAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 60105a05c50SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector); 602b2c0cbd6SNicolai Stange if (radeon_connector->hpd.hpd != RADEON_HPD_NONE) 603fb98257aSChristian Koenig enable |= 1 << radeon_connector->hpd.hpd; 60464912e99SAlex Deucher radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd); 60505a05c50SAlex Deucher } 606fb98257aSChristian Koenig radeon_irq_kms_enable_hpd(rdev, enable); 60705a05c50SAlex Deucher } 60805a05c50SAlex Deucher 60948ef779fSAlex Deucher /** 61048ef779fSAlex Deucher * r100_hpd_fini - hpd tear down callback. 61148ef779fSAlex Deucher * 61248ef779fSAlex Deucher * @rdev: radeon_device pointer 61348ef779fSAlex Deucher * 61448ef779fSAlex Deucher * Tear down the hpd pins used by the card (r1xx-r4xx). 61548ef779fSAlex Deucher * Disable the hpd interrupts. 61648ef779fSAlex Deucher */ 61705a05c50SAlex Deucher void r100_hpd_fini(struct radeon_device *rdev) 61805a05c50SAlex Deucher { 61905a05c50SAlex Deucher struct drm_device *dev = rdev->ddev; 62005a05c50SAlex Deucher struct drm_connector *connector; 621fb98257aSChristian Koenig unsigned disable = 0; 62205a05c50SAlex Deucher 62305a05c50SAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 62405a05c50SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector); 625b2c0cbd6SNicolai Stange if (radeon_connector->hpd.hpd != RADEON_HPD_NONE) 626fb98257aSChristian Koenig disable |= 1 << radeon_connector->hpd.hpd; 62705a05c50SAlex Deucher } 628fb98257aSChristian Koenig radeon_irq_kms_disable_hpd(rdev, disable); 62905a05c50SAlex Deucher } 63005a05c50SAlex Deucher 631771fe6b9SJerome Glisse /* 632771fe6b9SJerome Glisse * PCI GART 633771fe6b9SJerome Glisse */ 634771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev) 635771fe6b9SJerome Glisse { 636771fe6b9SJerome Glisse /* TODO: can we do somethings here ? */ 637771fe6b9SJerome Glisse /* It seems hw only cache one entry so we should discard this 638771fe6b9SJerome Glisse * entry otherwise if first GPU GART read hit this entry it 639771fe6b9SJerome Glisse * could end up in wrong address. */ 640771fe6b9SJerome Glisse } 641771fe6b9SJerome Glisse 6424aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev) 6434aac0473SJerome Glisse { 6444aac0473SJerome Glisse int r; 6454aac0473SJerome Glisse 646c9a1be96SJerome Glisse if (rdev->gart.ptr) { 647fce7d61bSJoe Perches WARN(1, "R100 PCI GART already initialized\n"); 6484aac0473SJerome Glisse return 0; 6494aac0473SJerome Glisse } 6504aac0473SJerome Glisse /* Initialize common gart structure */ 6514aac0473SJerome Glisse r = radeon_gart_init(rdev); 6524aac0473SJerome Glisse if (r) 6534aac0473SJerome Glisse return r; 6544aac0473SJerome Glisse rdev->gart.table_size = rdev->gart.num_gpu_pages * 4; 655c5b3b850SAlex Deucher rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush; 656cb658906SMichel Dänzer rdev->asic->gart.get_page_entry = &r100_pci_gart_get_page_entry; 657c5b3b850SAlex Deucher rdev->asic->gart.set_page = &r100_pci_gart_set_page; 6584aac0473SJerome Glisse return radeon_gart_table_ram_alloc(rdev); 6594aac0473SJerome Glisse } 6604aac0473SJerome Glisse 661771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev) 662771fe6b9SJerome Glisse { 663771fe6b9SJerome Glisse uint32_t tmp; 664771fe6b9SJerome Glisse 665771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 666771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 667771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 668771fe6b9SJerome Glisse /* set address range for PCI address translate */ 669d594e46aSJerome Glisse WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start); 670d594e46aSJerome Glisse WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end); 671771fe6b9SJerome Glisse /* set PCI GART page-table base address */ 672771fe6b9SJerome Glisse WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr); 673771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN; 674771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 675771fe6b9SJerome Glisse r100_pci_gart_tlb_flush(rdev); 67643caf451SMichel Dänzer DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n", 677fcf4de5aSTormod Volden (unsigned)(rdev->mc.gtt_size >> 20), 678fcf4de5aSTormod Volden (unsigned long long)rdev->gart.table_addr); 679771fe6b9SJerome Glisse rdev->gart.ready = true; 680771fe6b9SJerome Glisse return 0; 681771fe6b9SJerome Glisse } 682771fe6b9SJerome Glisse 683771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev) 684771fe6b9SJerome Glisse { 685771fe6b9SJerome Glisse uint32_t tmp; 686771fe6b9SJerome Glisse 687771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 688771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 689771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN); 690771fe6b9SJerome Glisse WREG32(RADEON_AIC_LO_ADDR, 0); 691771fe6b9SJerome Glisse WREG32(RADEON_AIC_HI_ADDR, 0); 692771fe6b9SJerome Glisse } 693771fe6b9SJerome Glisse 694cb658906SMichel Dänzer uint64_t r100_pci_gart_get_page_entry(uint64_t addr, uint32_t flags) 695cb658906SMichel Dänzer { 696cb658906SMichel Dänzer return addr; 697cb658906SMichel Dänzer } 698cb658906SMichel Dänzer 6997f90fc96SChristian König void r100_pci_gart_set_page(struct radeon_device *rdev, unsigned i, 700cb658906SMichel Dänzer uint64_t entry) 701771fe6b9SJerome Glisse { 702c9a1be96SJerome Glisse u32 *gtt = rdev->gart.ptr; 703cb658906SMichel Dänzer gtt[i] = cpu_to_le32(lower_32_bits(entry)); 704771fe6b9SJerome Glisse } 705771fe6b9SJerome Glisse 7064aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev) 707771fe6b9SJerome Glisse { 708f9274562SJerome Glisse radeon_gart_fini(rdev); 709771fe6b9SJerome Glisse r100_pci_gart_disable(rdev); 7104aac0473SJerome Glisse radeon_gart_table_ram_free(rdev); 711771fe6b9SJerome Glisse } 712771fe6b9SJerome Glisse 7137ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev) 7147ed220d7SMichel Dänzer { 7157ed220d7SMichel Dänzer uint32_t tmp = 0; 7167ed220d7SMichel Dänzer 717003e69f9SJerome Glisse if (!rdev->irq.installed) { 718fce7d61bSJoe Perches WARN(1, "Can't enable IRQ/MSI because no handler is installed\n"); 719003e69f9SJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 720003e69f9SJerome Glisse return -EINVAL; 721003e69f9SJerome Glisse } 722736fc37fSChristian Koenig if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) { 7237ed220d7SMichel Dänzer tmp |= RADEON_SW_INT_ENABLE; 7247ed220d7SMichel Dänzer } 7256f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[0] || 726736fc37fSChristian Koenig atomic_read(&rdev->irq.pflip[0])) { 7277ed220d7SMichel Dänzer tmp |= RADEON_CRTC_VBLANK_MASK; 7287ed220d7SMichel Dänzer } 7296f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[1] || 730736fc37fSChristian Koenig atomic_read(&rdev->irq.pflip[1])) { 7317ed220d7SMichel Dänzer tmp |= RADEON_CRTC2_VBLANK_MASK; 7327ed220d7SMichel Dänzer } 73305a05c50SAlex Deucher if (rdev->irq.hpd[0]) { 73405a05c50SAlex Deucher tmp |= RADEON_FP_DETECT_MASK; 73505a05c50SAlex Deucher } 73605a05c50SAlex Deucher if (rdev->irq.hpd[1]) { 73705a05c50SAlex Deucher tmp |= RADEON_FP2_DETECT_MASK; 73805a05c50SAlex Deucher } 7397ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_CNTL, tmp); 740f957063fSAlex Deucher 741f957063fSAlex Deucher /* read back to post the write */ 742f957063fSAlex Deucher RREG32(RADEON_GEN_INT_CNTL); 743f957063fSAlex Deucher 7447ed220d7SMichel Dänzer return 0; 7457ed220d7SMichel Dänzer } 7467ed220d7SMichel Dänzer 7479f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev) 7489f022ddfSJerome Glisse { 7499f022ddfSJerome Glisse u32 tmp; 7509f022ddfSJerome Glisse 7519f022ddfSJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 7529f022ddfSJerome Glisse /* Wait and acknowledge irq */ 7539f022ddfSJerome Glisse mdelay(1); 7549f022ddfSJerome Glisse tmp = RREG32(R_000044_GEN_INT_STATUS); 7559f022ddfSJerome Glisse WREG32(R_000044_GEN_INT_STATUS, tmp); 7569f022ddfSJerome Glisse } 7579f022ddfSJerome Glisse 758cbdd4501SAndi Kleen static uint32_t r100_irq_ack(struct radeon_device *rdev) 7597ed220d7SMichel Dänzer { 7607ed220d7SMichel Dänzer uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS); 76105a05c50SAlex Deucher uint32_t irq_mask = RADEON_SW_INT_TEST | 76205a05c50SAlex Deucher RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT | 76305a05c50SAlex Deucher RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT; 7647ed220d7SMichel Dänzer 7657ed220d7SMichel Dänzer if (irqs) { 7667ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_STATUS, irqs); 7677ed220d7SMichel Dänzer } 7687ed220d7SMichel Dänzer return irqs & irq_mask; 7697ed220d7SMichel Dänzer } 7707ed220d7SMichel Dänzer 7717ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev) 7727ed220d7SMichel Dänzer { 7733e5cb98dSAlex Deucher uint32_t status, msi_rearm; 774d4877cf2SAlex Deucher bool queue_hotplug = false; 7757ed220d7SMichel Dänzer 7767ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 7777ed220d7SMichel Dänzer if (!status) { 7787ed220d7SMichel Dänzer return IRQ_NONE; 7797ed220d7SMichel Dänzer } 780a513c184SJerome Glisse if (rdev->shutdown) { 781a513c184SJerome Glisse return IRQ_NONE; 782a513c184SJerome Glisse } 7837ed220d7SMichel Dänzer while (status) { 7847ed220d7SMichel Dänzer /* SW interrupt */ 7857ed220d7SMichel Dänzer if (status & RADEON_SW_INT_TEST) { 7867465280cSAlex Deucher radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX); 7877ed220d7SMichel Dänzer } 7887ed220d7SMichel Dänzer /* Vertical blank interrupts */ 7897ed220d7SMichel Dänzer if (status & RADEON_CRTC_VBLANK_STAT) { 7906f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[0]) { 7917ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 0); 792839461d3SRafał Miłecki rdev->pm.vblank_sync = true; 79373a6d3fcSRafał Miłecki wake_up(&rdev->irq.vblank_queue); 7947ed220d7SMichel Dänzer } 795736fc37fSChristian Koenig if (atomic_read(&rdev->irq.pflip[0])) 7961a0e7918SChristian König radeon_crtc_handle_vblank(rdev, 0); 7976f34be50SAlex Deucher } 7987ed220d7SMichel Dänzer if (status & RADEON_CRTC2_VBLANK_STAT) { 7996f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[1]) { 8007ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 1); 801839461d3SRafał Miłecki rdev->pm.vblank_sync = true; 80273a6d3fcSRafał Miłecki wake_up(&rdev->irq.vblank_queue); 8037ed220d7SMichel Dänzer } 804736fc37fSChristian Koenig if (atomic_read(&rdev->irq.pflip[1])) 8051a0e7918SChristian König radeon_crtc_handle_vblank(rdev, 1); 8066f34be50SAlex Deucher } 80705a05c50SAlex Deucher if (status & RADEON_FP_DETECT_STAT) { 808d4877cf2SAlex Deucher queue_hotplug = true; 809d4877cf2SAlex Deucher DRM_DEBUG("HPD1\n"); 81005a05c50SAlex Deucher } 81105a05c50SAlex Deucher if (status & RADEON_FP2_DETECT_STAT) { 812d4877cf2SAlex Deucher queue_hotplug = true; 813d4877cf2SAlex Deucher DRM_DEBUG("HPD2\n"); 81405a05c50SAlex Deucher } 8157ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 8167ed220d7SMichel Dänzer } 817d4877cf2SAlex Deucher if (queue_hotplug) 818cb5d4166SLyude schedule_delayed_work(&rdev->hotplug_work, 0); 8193e5cb98dSAlex Deucher if (rdev->msi_enabled) { 8203e5cb98dSAlex Deucher switch (rdev->family) { 8213e5cb98dSAlex Deucher case CHIP_RS400: 8223e5cb98dSAlex Deucher case CHIP_RS480: 8233e5cb98dSAlex Deucher msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM; 8243e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm); 8253e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM); 8263e5cb98dSAlex Deucher break; 8273e5cb98dSAlex Deucher default: 828b7f5b7deSAlex Deucher WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN); 8293e5cb98dSAlex Deucher break; 8303e5cb98dSAlex Deucher } 8313e5cb98dSAlex Deucher } 8327ed220d7SMichel Dänzer return IRQ_HANDLED; 8337ed220d7SMichel Dänzer } 8347ed220d7SMichel Dänzer 8357ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc) 8367ed220d7SMichel Dänzer { 8377ed220d7SMichel Dänzer if (crtc == 0) 8387ed220d7SMichel Dänzer return RREG32(RADEON_CRTC_CRNT_FRAME); 8397ed220d7SMichel Dänzer else 8407ed220d7SMichel Dänzer return RREG32(RADEON_CRTC2_CRNT_FRAME); 8417ed220d7SMichel Dänzer } 8427ed220d7SMichel Dänzer 843897eba82SMichel Dänzer /** 844897eba82SMichel Dänzer * r100_ring_hdp_flush - flush Host Data Path via the ring buffer 845*0d8357c2SLee Jones * @rdev: radeon device structure 846*0d8357c2SLee Jones * @ring: ring buffer struct for emitting packets 847897eba82SMichel Dänzer */ 848897eba82SMichel Dänzer static void r100_ring_hdp_flush(struct radeon_device *rdev, struct radeon_ring *ring) 849897eba82SMichel Dänzer { 850897eba82SMichel Dänzer radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0)); 851897eba82SMichel Dänzer radeon_ring_write(ring, rdev->config.r100.hdp_cntl | 852897eba82SMichel Dänzer RADEON_HDP_READ_BUFFER_INVALIDATE); 853897eba82SMichel Dänzer radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0)); 854897eba82SMichel Dänzer radeon_ring_write(ring, rdev->config.r100.hdp_cntl); 855897eba82SMichel Dänzer } 856897eba82SMichel Dänzer 8579e5b2af7SPauli Nieminen /* Who ever call radeon_fence_emit should call ring_lock and ask 8589e5b2af7SPauli Nieminen * for enough space (today caller are ib schedule and buffer move) */ 859771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev, 860771fe6b9SJerome Glisse struct radeon_fence *fence) 861771fe6b9SJerome Glisse { 862e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[fence->ring]; 8637b1f2485SChristian König 8649e5b2af7SPauli Nieminen /* We have to make sure that caches are flushed before 8659e5b2af7SPauli Nieminen * CPU might read something from VRAM. */ 866e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); 867e32eb50dSChristian König radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL); 868e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); 869e32eb50dSChristian König radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL); 870771fe6b9SJerome Glisse /* Wait until IDLE & CLEAN */ 871e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0)); 872e32eb50dSChristian König radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN); 87372a9987eSMichel Dänzer r100_ring_hdp_flush(rdev, ring); 874771fe6b9SJerome Glisse /* Emit fence sequence & fire IRQ */ 875e32eb50dSChristian König radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0)); 876e32eb50dSChristian König radeon_ring_write(ring, fence->seq); 877e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0)); 878e32eb50dSChristian König radeon_ring_write(ring, RADEON_SW_INT_FIRE); 879771fe6b9SJerome Glisse } 880771fe6b9SJerome Glisse 8811654b817SChristian König bool r100_semaphore_ring_emit(struct radeon_device *rdev, 882e32eb50dSChristian König struct radeon_ring *ring, 88315d3332fSChristian König struct radeon_semaphore *semaphore, 8847b1f2485SChristian König bool emit_wait) 88515d3332fSChristian König { 88615d3332fSChristian König /* Unused on older asics, since we don't have semaphores or multiple rings */ 88715d3332fSChristian König BUG(); 8881654b817SChristian König return false; 88915d3332fSChristian König } 89015d3332fSChristian König 89157d20a43SChristian König struct radeon_fence *r100_copy_blit(struct radeon_device *rdev, 892771fe6b9SJerome Glisse uint64_t src_offset, 893771fe6b9SJerome Glisse uint64_t dst_offset, 894003cefe0SAlex Deucher unsigned num_gpu_pages, 89552791eeeSChristian König struct dma_resv *resv) 896771fe6b9SJerome Glisse { 897e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 89857d20a43SChristian König struct radeon_fence *fence; 899771fe6b9SJerome Glisse uint32_t cur_pages; 900003cefe0SAlex Deucher uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE; 901771fe6b9SJerome Glisse uint32_t pitch; 902771fe6b9SJerome Glisse uint32_t stride_pixels; 903771fe6b9SJerome Glisse unsigned ndw; 904771fe6b9SJerome Glisse int num_loops; 905771fe6b9SJerome Glisse int r = 0; 906771fe6b9SJerome Glisse 907771fe6b9SJerome Glisse /* radeon limited to 16k stride */ 908771fe6b9SJerome Glisse stride_bytes &= 0x3fff; 909771fe6b9SJerome Glisse /* radeon pitch is /64 */ 910771fe6b9SJerome Glisse pitch = stride_bytes / 64; 911771fe6b9SJerome Glisse stride_pixels = stride_bytes / 4; 912003cefe0SAlex Deucher num_loops = DIV_ROUND_UP(num_gpu_pages, 8191); 913771fe6b9SJerome Glisse 914771fe6b9SJerome Glisse /* Ask for enough room for blit + flush + fence */ 915771fe6b9SJerome Glisse ndw = 64 + (10 * num_loops); 916e32eb50dSChristian König r = radeon_ring_lock(rdev, ring, ndw); 917771fe6b9SJerome Glisse if (r) { 918771fe6b9SJerome Glisse DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw); 91957d20a43SChristian König return ERR_PTR(-EINVAL); 920771fe6b9SJerome Glisse } 921003cefe0SAlex Deucher while (num_gpu_pages > 0) { 922003cefe0SAlex Deucher cur_pages = num_gpu_pages; 923771fe6b9SJerome Glisse if (cur_pages > 8191) { 924771fe6b9SJerome Glisse cur_pages = 8191; 925771fe6b9SJerome Glisse } 926003cefe0SAlex Deucher num_gpu_pages -= cur_pages; 927771fe6b9SJerome Glisse 928771fe6b9SJerome Glisse /* pages are in Y direction - height 929771fe6b9SJerome Glisse page width in X direction - width */ 930e32eb50dSChristian König radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8)); 931e32eb50dSChristian König radeon_ring_write(ring, 932771fe6b9SJerome Glisse RADEON_GMC_SRC_PITCH_OFFSET_CNTL | 933771fe6b9SJerome Glisse RADEON_GMC_DST_PITCH_OFFSET_CNTL | 934771fe6b9SJerome Glisse RADEON_GMC_SRC_CLIPPING | 935771fe6b9SJerome Glisse RADEON_GMC_DST_CLIPPING | 936771fe6b9SJerome Glisse RADEON_GMC_BRUSH_NONE | 937771fe6b9SJerome Glisse (RADEON_COLOR_FORMAT_ARGB8888 << 8) | 938771fe6b9SJerome Glisse RADEON_GMC_SRC_DATATYPE_COLOR | 939771fe6b9SJerome Glisse RADEON_ROP3_S | 940771fe6b9SJerome Glisse RADEON_DP_SRC_SOURCE_MEMORY | 941771fe6b9SJerome Glisse RADEON_GMC_CLR_CMP_CNTL_DIS | 942771fe6b9SJerome Glisse RADEON_GMC_WR_MSK_DIS); 943e32eb50dSChristian König radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10)); 944e32eb50dSChristian König radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10)); 945e32eb50dSChristian König radeon_ring_write(ring, (0x1fff) | (0x1fff << 16)); 946e32eb50dSChristian König radeon_ring_write(ring, 0); 947e32eb50dSChristian König radeon_ring_write(ring, (0x1fff) | (0x1fff << 16)); 948e32eb50dSChristian König radeon_ring_write(ring, num_gpu_pages); 949e32eb50dSChristian König radeon_ring_write(ring, num_gpu_pages); 950e32eb50dSChristian König radeon_ring_write(ring, cur_pages | (stride_pixels << 16)); 951771fe6b9SJerome Glisse } 952e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0)); 953e32eb50dSChristian König radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL); 954e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0)); 955e32eb50dSChristian König radeon_ring_write(ring, 956771fe6b9SJerome Glisse RADEON_WAIT_2D_IDLECLEAN | 957771fe6b9SJerome Glisse RADEON_WAIT_HOST_IDLECLEAN | 958771fe6b9SJerome Glisse RADEON_WAIT_DMA_GUI_IDLE); 95957d20a43SChristian König r = radeon_fence_emit(rdev, &fence, RADEON_RING_TYPE_GFX_INDEX); 96057d20a43SChristian König if (r) { 96157d20a43SChristian König radeon_ring_unlock_undo(rdev, ring); 96257d20a43SChristian König return ERR_PTR(r); 963771fe6b9SJerome Glisse } 9641538a9e0SMichel Dänzer radeon_ring_unlock_commit(rdev, ring, false); 96557d20a43SChristian König return fence; 966771fe6b9SJerome Glisse } 967771fe6b9SJerome Glisse 96845600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev) 96945600232SJerome Glisse { 97045600232SJerome Glisse unsigned i; 97145600232SJerome Glisse u32 tmp; 97245600232SJerome Glisse 97345600232SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 97445600232SJerome Glisse tmp = RREG32(R_000E40_RBBM_STATUS); 97545600232SJerome Glisse if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) { 97645600232SJerome Glisse return 0; 97745600232SJerome Glisse } 97845600232SJerome Glisse udelay(1); 97945600232SJerome Glisse } 98045600232SJerome Glisse return -1; 98145600232SJerome Glisse } 98245600232SJerome Glisse 983f712812eSAlex Deucher void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring) 984771fe6b9SJerome Glisse { 985771fe6b9SJerome Glisse int r; 986771fe6b9SJerome Glisse 987e32eb50dSChristian König r = radeon_ring_lock(rdev, ring, 2); 988771fe6b9SJerome Glisse if (r) { 989771fe6b9SJerome Glisse return; 990771fe6b9SJerome Glisse } 991e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0)); 992e32eb50dSChristian König radeon_ring_write(ring, 993771fe6b9SJerome Glisse RADEON_ISYNC_ANY2D_IDLE3D | 994771fe6b9SJerome Glisse RADEON_ISYNC_ANY3D_IDLE2D | 995771fe6b9SJerome Glisse RADEON_ISYNC_WAIT_IDLEGUI | 996771fe6b9SJerome Glisse RADEON_ISYNC_CPSCRATCH_IDLEGUI); 9971538a9e0SMichel Dänzer radeon_ring_unlock_commit(rdev, ring, false); 998771fe6b9SJerome Glisse } 999771fe6b9SJerome Glisse 100070967ab9SBen Hutchings 100170967ab9SBen Hutchings /* Load the microcode for the CP */ 100270967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev) 1003771fe6b9SJerome Glisse { 100470967ab9SBen Hutchings const char *fw_name = NULL; 100570967ab9SBen Hutchings int err; 1006771fe6b9SJerome Glisse 1007d9fdaafbSDave Airlie DRM_DEBUG_KMS("\n"); 100870967ab9SBen Hutchings 1009771fe6b9SJerome Glisse if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) || 1010771fe6b9SJerome Glisse (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) || 1011771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 1012771fe6b9SJerome Glisse DRM_INFO("Loading R100 Microcode\n"); 101370967ab9SBen Hutchings fw_name = FIRMWARE_R100; 1014771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R200) || 1015771fe6b9SJerome Glisse (rdev->family == CHIP_RV250) || 1016771fe6b9SJerome Glisse (rdev->family == CHIP_RV280) || 1017771fe6b9SJerome Glisse (rdev->family == CHIP_RS300)) { 1018771fe6b9SJerome Glisse DRM_INFO("Loading R200 Microcode\n"); 101970967ab9SBen Hutchings fw_name = FIRMWARE_R200; 1020771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R300) || 1021771fe6b9SJerome Glisse (rdev->family == CHIP_R350) || 1022771fe6b9SJerome Glisse (rdev->family == CHIP_RV350) || 1023771fe6b9SJerome Glisse (rdev->family == CHIP_RV380) || 1024771fe6b9SJerome Glisse (rdev->family == CHIP_RS400) || 1025771fe6b9SJerome Glisse (rdev->family == CHIP_RS480)) { 1026771fe6b9SJerome Glisse DRM_INFO("Loading R300 Microcode\n"); 102770967ab9SBen Hutchings fw_name = FIRMWARE_R300; 1028771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R420) || 1029771fe6b9SJerome Glisse (rdev->family == CHIP_R423) || 1030771fe6b9SJerome Glisse (rdev->family == CHIP_RV410)) { 1031771fe6b9SJerome Glisse DRM_INFO("Loading R400 Microcode\n"); 103270967ab9SBen Hutchings fw_name = FIRMWARE_R420; 1033771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RS690) || 1034771fe6b9SJerome Glisse (rdev->family == CHIP_RS740)) { 1035771fe6b9SJerome Glisse DRM_INFO("Loading RS690/RS740 Microcode\n"); 103670967ab9SBen Hutchings fw_name = FIRMWARE_RS690; 1037771fe6b9SJerome Glisse } else if (rdev->family == CHIP_RS600) { 1038771fe6b9SJerome Glisse DRM_INFO("Loading RS600 Microcode\n"); 103970967ab9SBen Hutchings fw_name = FIRMWARE_RS600; 1040771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RV515) || 1041771fe6b9SJerome Glisse (rdev->family == CHIP_R520) || 1042771fe6b9SJerome Glisse (rdev->family == CHIP_RV530) || 1043771fe6b9SJerome Glisse (rdev->family == CHIP_R580) || 1044771fe6b9SJerome Glisse (rdev->family == CHIP_RV560) || 1045771fe6b9SJerome Glisse (rdev->family == CHIP_RV570)) { 1046771fe6b9SJerome Glisse DRM_INFO("Loading R500 Microcode\n"); 104770967ab9SBen Hutchings fw_name = FIRMWARE_R520; 104870967ab9SBen Hutchings } 104970967ab9SBen Hutchings 10500a168933SJerome Glisse err = request_firmware(&rdev->me_fw, fw_name, rdev->dev); 105170967ab9SBen Hutchings if (err) { 10527ca85295SJoe Perches pr_err("radeon_cp: Failed to load firmware \"%s\"\n", fw_name); 10533ce0a23dSJerome Glisse } else if (rdev->me_fw->size % 8) { 10547ca85295SJoe Perches pr_err("radeon_cp: Bogus length %zu in firmware \"%s\"\n", 10553ce0a23dSJerome Glisse rdev->me_fw->size, fw_name); 105670967ab9SBen Hutchings err = -EINVAL; 10573ce0a23dSJerome Glisse release_firmware(rdev->me_fw); 10583ce0a23dSJerome Glisse rdev->me_fw = NULL; 105970967ab9SBen Hutchings } 106070967ab9SBen Hutchings return err; 106170967ab9SBen Hutchings } 1062d4550907SJerome Glisse 1063ea31bf69SAlex Deucher u32 r100_gfx_get_rptr(struct radeon_device *rdev, 1064ea31bf69SAlex Deucher struct radeon_ring *ring) 1065ea31bf69SAlex Deucher { 1066ea31bf69SAlex Deucher u32 rptr; 1067ea31bf69SAlex Deucher 1068ea31bf69SAlex Deucher if (rdev->wb.enabled) 1069ea31bf69SAlex Deucher rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]); 1070ea31bf69SAlex Deucher else 1071ea31bf69SAlex Deucher rptr = RREG32(RADEON_CP_RB_RPTR); 1072ea31bf69SAlex Deucher 1073ea31bf69SAlex Deucher return rptr; 1074ea31bf69SAlex Deucher } 1075ea31bf69SAlex Deucher 1076ea31bf69SAlex Deucher u32 r100_gfx_get_wptr(struct radeon_device *rdev, 1077ea31bf69SAlex Deucher struct radeon_ring *ring) 1078ea31bf69SAlex Deucher { 10790003b8d2SMasahiro Yamada return RREG32(RADEON_CP_RB_WPTR); 1080ea31bf69SAlex Deucher } 1081ea31bf69SAlex Deucher 1082ea31bf69SAlex Deucher void r100_gfx_set_wptr(struct radeon_device *rdev, 1083ea31bf69SAlex Deucher struct radeon_ring *ring) 1084ea31bf69SAlex Deucher { 1085ea31bf69SAlex Deucher WREG32(RADEON_CP_RB_WPTR, ring->wptr); 1086ea31bf69SAlex Deucher (void)RREG32(RADEON_CP_RB_WPTR); 1087ea31bf69SAlex Deucher } 1088ea31bf69SAlex Deucher 108970967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev) 109070967ab9SBen Hutchings { 109170967ab9SBen Hutchings const __be32 *fw_data; 109270967ab9SBen Hutchings int i, size; 109370967ab9SBen Hutchings 109470967ab9SBen Hutchings if (r100_gui_wait_for_idle(rdev)) { 10957ca85295SJoe Perches pr_warn("Failed to wait GUI idle while programming pipes. Bad things might happen.\n"); 109670967ab9SBen Hutchings } 109770967ab9SBen Hutchings 10983ce0a23dSJerome Glisse if (rdev->me_fw) { 10993ce0a23dSJerome Glisse size = rdev->me_fw->size / 4; 11003ce0a23dSJerome Glisse fw_data = (const __be32 *)&rdev->me_fw->data[0]; 110170967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_ADDR, 0); 110270967ab9SBen Hutchings for (i = 0; i < size; i += 2) { 110370967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAH, 110470967ab9SBen Hutchings be32_to_cpup(&fw_data[i])); 110570967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAL, 110670967ab9SBen Hutchings be32_to_cpup(&fw_data[i + 1])); 1107771fe6b9SJerome Glisse } 1108771fe6b9SJerome Glisse } 1109771fe6b9SJerome Glisse } 1110771fe6b9SJerome Glisse 1111771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size) 1112771fe6b9SJerome Glisse { 1113e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 1114771fe6b9SJerome Glisse unsigned rb_bufsz; 1115771fe6b9SJerome Glisse unsigned rb_blksz; 1116771fe6b9SJerome Glisse unsigned max_fetch; 1117771fe6b9SJerome Glisse unsigned pre_write_timer; 1118771fe6b9SJerome Glisse unsigned pre_write_limit; 1119771fe6b9SJerome Glisse unsigned indirect2_start; 1120771fe6b9SJerome Glisse unsigned indirect1_start; 1121771fe6b9SJerome Glisse uint32_t tmp; 1122771fe6b9SJerome Glisse int r; 1123771fe6b9SJerome Glisse 1124771fe6b9SJerome Glisse if (r100_debugfs_cp_init(rdev)) { 1125771fe6b9SJerome Glisse DRM_ERROR("Failed to register debugfs file for CP !\n"); 1126771fe6b9SJerome Glisse } 11273ce0a23dSJerome Glisse if (!rdev->me_fw) { 112870967ab9SBen Hutchings r = r100_cp_init_microcode(rdev); 112970967ab9SBen Hutchings if (r) { 113070967ab9SBen Hutchings DRM_ERROR("Failed to load firmware!\n"); 113170967ab9SBen Hutchings return r; 113270967ab9SBen Hutchings } 113370967ab9SBen Hutchings } 113470967ab9SBen Hutchings 1135771fe6b9SJerome Glisse /* Align ring size */ 1136b72a8925SDaniel Vetter rb_bufsz = order_base_2(ring_size / 8); 1137771fe6b9SJerome Glisse ring_size = (1 << (rb_bufsz + 1)) * 4; 1138771fe6b9SJerome Glisse r100_cp_load_microcode(rdev); 1139e32eb50dSChristian König r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET, 11402e1e6dadSChristian König RADEON_CP_PACKET2); 1141771fe6b9SJerome Glisse if (r) { 1142771fe6b9SJerome Glisse return r; 1143771fe6b9SJerome Glisse } 1144771fe6b9SJerome Glisse /* Each time the cp read 1024 bytes (16 dword/quadword) update 1145771fe6b9SJerome Glisse * the rptr copy in system ram */ 1146771fe6b9SJerome Glisse rb_blksz = 9; 1147771fe6b9SJerome Glisse /* cp will read 128bytes at a time (4 dwords) */ 1148771fe6b9SJerome Glisse max_fetch = 1; 1149e32eb50dSChristian König ring->align_mask = 16 - 1; 1150771fe6b9SJerome Glisse /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */ 1151771fe6b9SJerome Glisse pre_write_timer = 64; 1152771fe6b9SJerome Glisse /* Force CP_RB_WPTR write if written more than one time before the 1153771fe6b9SJerome Glisse * delay expire 1154771fe6b9SJerome Glisse */ 1155771fe6b9SJerome Glisse pre_write_limit = 0; 1156771fe6b9SJerome Glisse /* Setup the cp cache like this (cache size is 96 dwords) : 1157771fe6b9SJerome Glisse * RING 0 to 15 1158771fe6b9SJerome Glisse * INDIRECT1 16 to 79 1159771fe6b9SJerome Glisse * INDIRECT2 80 to 95 1160771fe6b9SJerome Glisse * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 1161771fe6b9SJerome Glisse * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords)) 1162771fe6b9SJerome Glisse * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 1163771fe6b9SJerome Glisse * Idea being that most of the gpu cmd will be through indirect1 buffer 1164771fe6b9SJerome Glisse * so it gets the bigger cache. 1165771fe6b9SJerome Glisse */ 1166771fe6b9SJerome Glisse indirect2_start = 80; 1167771fe6b9SJerome Glisse indirect1_start = 16; 1168771fe6b9SJerome Glisse /* cp setup */ 1169771fe6b9SJerome Glisse WREG32(0x718, pre_write_timer | (pre_write_limit << 28)); 1170d6f28938SAlex Deucher tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) | 1171771fe6b9SJerome Glisse REG_SET(RADEON_RB_BLKSZ, rb_blksz) | 1172724c80e1SAlex Deucher REG_SET(RADEON_MAX_FETCH, max_fetch)); 1173d6f28938SAlex Deucher #ifdef __BIG_ENDIAN 1174d6f28938SAlex Deucher tmp |= RADEON_BUF_SWAP_32BIT; 1175d6f28938SAlex Deucher #endif 1176724c80e1SAlex Deucher WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE); 1177d6f28938SAlex Deucher 1178771fe6b9SJerome Glisse /* Set ring address */ 1179e32eb50dSChristian König DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr); 1180e32eb50dSChristian König WREG32(RADEON_CP_RB_BASE, ring->gpu_addr); 1181771fe6b9SJerome Glisse /* Force read & write ptr to 0 */ 1182724c80e1SAlex Deucher WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE); 1183771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 1184e32eb50dSChristian König ring->wptr = 0; 1185e32eb50dSChristian König WREG32(RADEON_CP_RB_WPTR, ring->wptr); 1186724c80e1SAlex Deucher 1187724c80e1SAlex Deucher /* set the wb address whether it's enabled or not */ 1188724c80e1SAlex Deucher WREG32(R_00070C_CP_RB_RPTR_ADDR, 1189724c80e1SAlex Deucher S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2)); 1190724c80e1SAlex Deucher WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET); 1191724c80e1SAlex Deucher 1192724c80e1SAlex Deucher if (rdev->wb.enabled) 1193724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0xff); 1194724c80e1SAlex Deucher else { 1195724c80e1SAlex Deucher tmp |= RADEON_RB_NO_UPDATE; 1196724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0); 1197724c80e1SAlex Deucher } 1198724c80e1SAlex Deucher 1199771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 1200771fe6b9SJerome Glisse udelay(10); 1201771fe6b9SJerome Glisse /* Set cp mode to bus mastering & enable cp*/ 1202771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 1203771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT2_START, indirect2_start) | 1204771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT1_START, indirect1_start)); 1205d75ee3beSAlex Deucher WREG32(RADEON_CP_RB_WPTR_DELAY, 0); 1206d75ee3beSAlex Deucher WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D); 1207771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM); 12082099810fSDave Airlie 12092099810fSDave Airlie /* at this point everything should be setup correctly to enable master */ 12102099810fSDave Airlie pci_set_master(rdev->pdev); 12112099810fSDave Airlie 1212f712812eSAlex Deucher radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]); 1213f712812eSAlex Deucher r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring); 1214771fe6b9SJerome Glisse if (r) { 1215771fe6b9SJerome Glisse DRM_ERROR("radeon: cp isn't working (%d).\n", r); 1216771fe6b9SJerome Glisse return r; 1217771fe6b9SJerome Glisse } 1218e32eb50dSChristian König ring->ready = true; 121953595338SDave Airlie radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size); 1220c7eff978SAlex Deucher 122116c58081SSimon Kitching if (!ring->rptr_save_reg /* not resuming from suspend */ 122216c58081SSimon Kitching && radeon_ring_supports_scratch_reg(rdev, ring)) { 1223c7eff978SAlex Deucher r = radeon_scratch_get(rdev, &ring->rptr_save_reg); 1224c7eff978SAlex Deucher if (r) { 1225c7eff978SAlex Deucher DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r); 1226c7eff978SAlex Deucher ring->rptr_save_reg = 0; 1227c7eff978SAlex Deucher } 1228c7eff978SAlex Deucher } 1229771fe6b9SJerome Glisse return 0; 1230771fe6b9SJerome Glisse } 1231771fe6b9SJerome Glisse 1232771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev) 1233771fe6b9SJerome Glisse { 123445600232SJerome Glisse if (r100_cp_wait_for_idle(rdev)) { 123545600232SJerome Glisse DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n"); 123645600232SJerome Glisse } 1237771fe6b9SJerome Glisse /* Disable ring */ 1238a18d7ea1SJerome Glisse r100_cp_disable(rdev); 1239c7eff978SAlex Deucher radeon_scratch_free(rdev, rdev->ring[RADEON_RING_TYPE_GFX_INDEX].rptr_save_reg); 1240e32eb50dSChristian König radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]); 1241771fe6b9SJerome Glisse DRM_INFO("radeon: cp finalized\n"); 1242771fe6b9SJerome Glisse } 1243771fe6b9SJerome Glisse 1244771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev) 1245771fe6b9SJerome Glisse { 1246771fe6b9SJerome Glisse /* Disable ring */ 124753595338SDave Airlie radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size); 1248e32eb50dSChristian König rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false; 1249771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 0); 1250771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 1251724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0); 1252771fe6b9SJerome Glisse if (r100_gui_wait_for_idle(rdev)) { 12537ca85295SJoe Perches pr_warn("Failed to wait GUI idle while programming pipes. Bad things might happen.\n"); 1254771fe6b9SJerome Glisse } 1255771fe6b9SJerome Glisse } 1256771fe6b9SJerome Glisse 1257771fe6b9SJerome Glisse /* 1258771fe6b9SJerome Glisse * CS functions 1259771fe6b9SJerome Glisse */ 12600242f74dSAlex Deucher int r100_reloc_pitch_offset(struct radeon_cs_parser *p, 12610242f74dSAlex Deucher struct radeon_cs_packet *pkt, 12620242f74dSAlex Deucher unsigned idx, 12630242f74dSAlex Deucher unsigned reg) 12640242f74dSAlex Deucher { 12650242f74dSAlex Deucher int r; 12660242f74dSAlex Deucher u32 tile_flags = 0; 12670242f74dSAlex Deucher u32 tmp; 12681d0c0942SChristian König struct radeon_bo_list *reloc; 12690242f74dSAlex Deucher u32 value; 12700242f74dSAlex Deucher 1271012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 12720242f74dSAlex Deucher if (r) { 12730242f74dSAlex Deucher DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 12740242f74dSAlex Deucher idx, reg); 1275c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 12760242f74dSAlex Deucher return r; 12770242f74dSAlex Deucher } 12780242f74dSAlex Deucher 12790242f74dSAlex Deucher value = radeon_get_ib_value(p, idx); 12800242f74dSAlex Deucher tmp = value & 0x003fffff; 1281df0af440SChristian König tmp += (((u32)reloc->gpu_offset) >> 10); 12820242f74dSAlex Deucher 12830242f74dSAlex Deucher if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { 1284df0af440SChristian König if (reloc->tiling_flags & RADEON_TILING_MACRO) 12850242f74dSAlex Deucher tile_flags |= RADEON_DST_TILE_MACRO; 1286df0af440SChristian König if (reloc->tiling_flags & RADEON_TILING_MICRO) { 12870242f74dSAlex Deucher if (reg == RADEON_SRC_PITCH_OFFSET) { 12880242f74dSAlex Deucher DRM_ERROR("Cannot src blit from microtiled surface\n"); 1289c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 12900242f74dSAlex Deucher return -EINVAL; 12910242f74dSAlex Deucher } 12920242f74dSAlex Deucher tile_flags |= RADEON_DST_TILE_MICRO; 12930242f74dSAlex Deucher } 12940242f74dSAlex Deucher 12950242f74dSAlex Deucher tmp |= tile_flags; 12960242f74dSAlex Deucher p->ib.ptr[idx] = (value & 0x3fc00000) | tmp; 12970242f74dSAlex Deucher } else 12980242f74dSAlex Deucher p->ib.ptr[idx] = (value & 0xffc00000) | tmp; 12990242f74dSAlex Deucher return 0; 13000242f74dSAlex Deucher } 13010242f74dSAlex Deucher 13020242f74dSAlex Deucher int r100_packet3_load_vbpntr(struct radeon_cs_parser *p, 13030242f74dSAlex Deucher struct radeon_cs_packet *pkt, 13040242f74dSAlex Deucher int idx) 13050242f74dSAlex Deucher { 13060242f74dSAlex Deucher unsigned c, i; 13071d0c0942SChristian König struct radeon_bo_list *reloc; 13080242f74dSAlex Deucher struct r100_cs_track *track; 13090242f74dSAlex Deucher int r = 0; 13100242f74dSAlex Deucher volatile uint32_t *ib; 13110242f74dSAlex Deucher u32 idx_value; 13120242f74dSAlex Deucher 13130242f74dSAlex Deucher ib = p->ib.ptr; 13140242f74dSAlex Deucher track = (struct r100_cs_track *)p->track; 13150242f74dSAlex Deucher c = radeon_get_ib_value(p, idx++) & 0x1F; 13160242f74dSAlex Deucher if (c > 16) { 13170242f74dSAlex Deucher DRM_ERROR("Only 16 vertex buffers are allowed %d\n", 13180242f74dSAlex Deucher pkt->opcode); 1319c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 13200242f74dSAlex Deucher return -EINVAL; 13210242f74dSAlex Deucher } 13220242f74dSAlex Deucher track->num_arrays = c; 13230242f74dSAlex Deucher for (i = 0; i < (c - 1); i+=2, idx+=3) { 1324012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 13250242f74dSAlex Deucher if (r) { 13260242f74dSAlex Deucher DRM_ERROR("No reloc for packet3 %d\n", 13270242f74dSAlex Deucher pkt->opcode); 1328c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 13290242f74dSAlex Deucher return r; 13300242f74dSAlex Deucher } 13310242f74dSAlex Deucher idx_value = radeon_get_ib_value(p, idx); 1332df0af440SChristian König ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset); 13330242f74dSAlex Deucher 13340242f74dSAlex Deucher track->arrays[i + 0].esize = idx_value >> 8; 13350242f74dSAlex Deucher track->arrays[i + 0].robj = reloc->robj; 13360242f74dSAlex Deucher track->arrays[i + 0].esize &= 0x7F; 1337012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 13380242f74dSAlex Deucher if (r) { 13390242f74dSAlex Deucher DRM_ERROR("No reloc for packet3 %d\n", 13400242f74dSAlex Deucher pkt->opcode); 1341c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 13420242f74dSAlex Deucher return r; 13430242f74dSAlex Deucher } 1344df0af440SChristian König ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->gpu_offset); 13450242f74dSAlex Deucher track->arrays[i + 1].robj = reloc->robj; 13460242f74dSAlex Deucher track->arrays[i + 1].esize = idx_value >> 24; 13470242f74dSAlex Deucher track->arrays[i + 1].esize &= 0x7F; 13480242f74dSAlex Deucher } 13490242f74dSAlex Deucher if (c & 1) { 1350012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 13510242f74dSAlex Deucher if (r) { 13520242f74dSAlex Deucher DRM_ERROR("No reloc for packet3 %d\n", 13530242f74dSAlex Deucher pkt->opcode); 1354c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 13550242f74dSAlex Deucher return r; 13560242f74dSAlex Deucher } 13570242f74dSAlex Deucher idx_value = radeon_get_ib_value(p, idx); 1358df0af440SChristian König ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset); 13590242f74dSAlex Deucher track->arrays[i + 0].robj = reloc->robj; 13600242f74dSAlex Deucher track->arrays[i + 0].esize = idx_value >> 8; 13610242f74dSAlex Deucher track->arrays[i + 0].esize &= 0x7F; 13620242f74dSAlex Deucher } 13630242f74dSAlex Deucher return r; 13640242f74dSAlex Deucher } 13650242f74dSAlex Deucher 1366771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p, 1367771fe6b9SJerome Glisse struct radeon_cs_packet *pkt, 1368068a117cSJerome Glisse const unsigned *auth, unsigned n, 1369771fe6b9SJerome Glisse radeon_packet0_check_t check) 1370771fe6b9SJerome Glisse { 1371771fe6b9SJerome Glisse unsigned reg; 1372771fe6b9SJerome Glisse unsigned i, j, m; 1373771fe6b9SJerome Glisse unsigned idx; 1374771fe6b9SJerome Glisse int r; 1375771fe6b9SJerome Glisse 1376771fe6b9SJerome Glisse idx = pkt->idx + 1; 1377771fe6b9SJerome Glisse reg = pkt->reg; 1378068a117cSJerome Glisse /* Check that register fall into register range 1379068a117cSJerome Glisse * determined by the number of entry (n) in the 1380068a117cSJerome Glisse * safe register bitmap. 1381068a117cSJerome Glisse */ 1382771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 1383771fe6b9SJerome Glisse if ((reg >> 7) > n) { 1384771fe6b9SJerome Glisse return -EINVAL; 1385771fe6b9SJerome Glisse } 1386771fe6b9SJerome Glisse } else { 1387771fe6b9SJerome Glisse if (((reg + (pkt->count << 2)) >> 7) > n) { 1388771fe6b9SJerome Glisse return -EINVAL; 1389771fe6b9SJerome Glisse } 1390771fe6b9SJerome Glisse } 1391771fe6b9SJerome Glisse for (i = 0; i <= pkt->count; i++, idx++) { 1392771fe6b9SJerome Glisse j = (reg >> 7); 1393771fe6b9SJerome Glisse m = 1 << ((reg >> 2) & 31); 1394771fe6b9SJerome Glisse if (auth[j] & m) { 1395771fe6b9SJerome Glisse r = check(p, pkt, idx, reg); 1396771fe6b9SJerome Glisse if (r) { 1397771fe6b9SJerome Glisse return r; 1398771fe6b9SJerome Glisse } 1399771fe6b9SJerome Glisse } 1400771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 1401771fe6b9SJerome Glisse if (!(auth[j] & m)) { 1402771fe6b9SJerome Glisse break; 1403771fe6b9SJerome Glisse } 1404771fe6b9SJerome Glisse } else { 1405771fe6b9SJerome Glisse reg += 4; 1406771fe6b9SJerome Glisse } 1407771fe6b9SJerome Glisse } 1408771fe6b9SJerome Glisse return 0; 1409771fe6b9SJerome Glisse } 1410771fe6b9SJerome Glisse 1411771fe6b9SJerome Glisse /** 1412531369e6SDave Airlie * r100_cs_packet_next_vline() - parse userspace VLINE packet 1413*0d8357c2SLee Jones * @p: parser structure holding parsing context. 1414531369e6SDave Airlie * 1415531369e6SDave Airlie * Userspace sends a special sequence for VLINE waits. 1416531369e6SDave Airlie * PACKET0 - VLINE_START_END + value 1417531369e6SDave Airlie * PACKET0 - WAIT_UNTIL +_value 1418531369e6SDave Airlie * RELOC (P3) - crtc_id in reloc. 1419531369e6SDave Airlie * 1420531369e6SDave Airlie * This function parses this and relocates the VLINE START END 1421531369e6SDave Airlie * and WAIT UNTIL packets to the correct crtc. 1422531369e6SDave Airlie * It also detects a switched off crtc and nulls out the 1423531369e6SDave Airlie * wait in that case. 1424531369e6SDave Airlie */ 1425531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p) 1426531369e6SDave Airlie { 1427531369e6SDave Airlie struct drm_crtc *crtc; 1428531369e6SDave Airlie struct radeon_crtc *radeon_crtc; 1429531369e6SDave Airlie struct radeon_cs_packet p3reloc, waitreloc; 1430531369e6SDave Airlie int crtc_id; 1431531369e6SDave Airlie int r; 1432531369e6SDave Airlie uint32_t header, h_idx, reg; 1433513bcb46SDave Airlie volatile uint32_t *ib; 1434531369e6SDave Airlie 1435f2e39221SJerome Glisse ib = p->ib.ptr; 1436531369e6SDave Airlie 1437531369e6SDave Airlie /* parse the wait until */ 1438c38f34b5SIlija Hadzic r = radeon_cs_packet_parse(p, &waitreloc, p->idx); 1439531369e6SDave Airlie if (r) 1440531369e6SDave Airlie return r; 1441531369e6SDave Airlie 1442531369e6SDave Airlie /* check its a wait until and only 1 count */ 1443531369e6SDave Airlie if (waitreloc.reg != RADEON_WAIT_UNTIL || 1444531369e6SDave Airlie waitreloc.count != 0) { 1445531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until segment\n"); 1446a3a88a66SPaul Bolle return -EINVAL; 1447531369e6SDave Airlie } 1448531369e6SDave Airlie 1449513bcb46SDave Airlie if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) { 1450531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until\n"); 1451a3a88a66SPaul Bolle return -EINVAL; 1452531369e6SDave Airlie } 1453531369e6SDave Airlie 1454531369e6SDave Airlie /* jump over the NOP */ 1455c38f34b5SIlija Hadzic r = radeon_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2); 1456531369e6SDave Airlie if (r) 1457531369e6SDave Airlie return r; 1458531369e6SDave Airlie 1459531369e6SDave Airlie h_idx = p->idx - 2; 146090ebd065SAlex Deucher p->idx += waitreloc.count + 2; 146190ebd065SAlex Deucher p->idx += p3reloc.count + 2; 1462531369e6SDave Airlie 1463513bcb46SDave Airlie header = radeon_get_ib_value(p, h_idx); 1464513bcb46SDave Airlie crtc_id = radeon_get_ib_value(p, h_idx + 5); 14654e872ae2SIlija Hadzic reg = R100_CP_PACKET0_GET_REG(header); 1466418da172SKeith Packard crtc = drm_crtc_find(p->rdev->ddev, p->filp, crtc_id); 1467b957f457SRob Clark if (!crtc) { 1468531369e6SDave Airlie DRM_ERROR("cannot find crtc %d\n", crtc_id); 146910e10d34SVille Syrjälä return -ENOENT; 1470531369e6SDave Airlie } 1471531369e6SDave Airlie radeon_crtc = to_radeon_crtc(crtc); 1472531369e6SDave Airlie crtc_id = radeon_crtc->crtc_id; 1473531369e6SDave Airlie 1474531369e6SDave Airlie if (!crtc->enabled) { 1475531369e6SDave Airlie /* if the CRTC isn't enabled - we need to nop out the wait until */ 1476513bcb46SDave Airlie ib[h_idx + 2] = PACKET2(0); 1477513bcb46SDave Airlie ib[h_idx + 3] = PACKET2(0); 1478531369e6SDave Airlie } else if (crtc_id == 1) { 1479531369e6SDave Airlie switch (reg) { 1480531369e6SDave Airlie case AVIVO_D1MODE_VLINE_START_END: 148190ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 1482531369e6SDave Airlie header |= AVIVO_D2MODE_VLINE_START_END >> 2; 1483531369e6SDave Airlie break; 1484531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 148590ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 1486531369e6SDave Airlie header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2; 1487531369e6SDave Airlie break; 1488531369e6SDave Airlie default: 1489531369e6SDave Airlie DRM_ERROR("unknown crtc reloc\n"); 1490a3a88a66SPaul Bolle return -EINVAL; 1491531369e6SDave Airlie } 1492513bcb46SDave Airlie ib[h_idx] = header; 1493513bcb46SDave Airlie ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1; 1494531369e6SDave Airlie } 1495a3a88a66SPaul Bolle 1496a3a88a66SPaul Bolle return 0; 1497531369e6SDave Airlie } 1498531369e6SDave Airlie 1499551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt) 1500551ebd83SDave Airlie { 1501551ebd83SDave Airlie int vtx_size; 1502551ebd83SDave Airlie vtx_size = 2; 1503551ebd83SDave Airlie /* ordered according to bits in spec */ 1504551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W0) 1505551ebd83SDave Airlie vtx_size++; 1506551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR) 1507551ebd83SDave Airlie vtx_size += 3; 1508551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA) 1509551ebd83SDave Airlie vtx_size++; 1510551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR) 1511551ebd83SDave Airlie vtx_size++; 1512551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC) 1513551ebd83SDave Airlie vtx_size += 3; 1514551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG) 1515551ebd83SDave Airlie vtx_size++; 1516551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC) 1517551ebd83SDave Airlie vtx_size++; 1518551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST0) 1519551ebd83SDave Airlie vtx_size += 2; 1520551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST1) 1521551ebd83SDave Airlie vtx_size += 2; 1522551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q1) 1523551ebd83SDave Airlie vtx_size++; 1524551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST2) 1525551ebd83SDave Airlie vtx_size += 2; 1526551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q2) 1527551ebd83SDave Airlie vtx_size++; 1528551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST3) 1529551ebd83SDave Airlie vtx_size += 2; 1530551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q3) 1531551ebd83SDave Airlie vtx_size++; 1532551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q0) 1533551ebd83SDave Airlie vtx_size++; 1534551ebd83SDave Airlie /* blend weight */ 1535551ebd83SDave Airlie if (vtx_fmt & (0x7 << 15)) 1536551ebd83SDave Airlie vtx_size += (vtx_fmt >> 15) & 0x7; 1537551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N0) 1538551ebd83SDave Airlie vtx_size += 3; 1539551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_XY1) 1540551ebd83SDave Airlie vtx_size += 2; 1541551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z1) 1542551ebd83SDave Airlie vtx_size++; 1543551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W1) 1544551ebd83SDave Airlie vtx_size++; 1545551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N1) 1546551ebd83SDave Airlie vtx_size++; 1547551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z) 1548551ebd83SDave Airlie vtx_size++; 1549551ebd83SDave Airlie return vtx_size; 1550551ebd83SDave Airlie } 1551551ebd83SDave Airlie 1552771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p, 1553551ebd83SDave Airlie struct radeon_cs_packet *pkt, 1554551ebd83SDave Airlie unsigned idx, unsigned reg) 1555771fe6b9SJerome Glisse { 15561d0c0942SChristian König struct radeon_bo_list *reloc; 1557551ebd83SDave Airlie struct r100_cs_track *track; 1558771fe6b9SJerome Glisse volatile uint32_t *ib; 1559771fe6b9SJerome Glisse uint32_t tmp; 1560771fe6b9SJerome Glisse int r; 1561551ebd83SDave Airlie int i, face; 1562e024e110SDave Airlie u32 tile_flags = 0; 1563513bcb46SDave Airlie u32 idx_value; 1564771fe6b9SJerome Glisse 1565f2e39221SJerome Glisse ib = p->ib.ptr; 1566551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1567551ebd83SDave Airlie 1568513bcb46SDave Airlie idx_value = radeon_get_ib_value(p, idx); 1569513bcb46SDave Airlie 1570771fe6b9SJerome Glisse switch (reg) { 1571531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 1572531369e6SDave Airlie r = r100_cs_packet_parse_vline(p); 1573531369e6SDave Airlie if (r) { 1574531369e6SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1575531369e6SDave Airlie idx, reg); 1576c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1577531369e6SDave Airlie return r; 1578531369e6SDave Airlie } 1579531369e6SDave Airlie break; 1580771fe6b9SJerome Glisse /* FIXME: only allow PACKET3 blit? easier to check for out of 1581771fe6b9SJerome Glisse * range access */ 1582771fe6b9SJerome Glisse case RADEON_DST_PITCH_OFFSET: 1583771fe6b9SJerome Glisse case RADEON_SRC_PITCH_OFFSET: 1584551ebd83SDave Airlie r = r100_reloc_pitch_offset(p, pkt, idx, reg); 1585551ebd83SDave Airlie if (r) 1586551ebd83SDave Airlie return r; 1587551ebd83SDave Airlie break; 1588551ebd83SDave Airlie case RADEON_RB3D_DEPTHOFFSET: 1589012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1590771fe6b9SJerome Glisse if (r) { 1591771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1592771fe6b9SJerome Glisse idx, reg); 1593c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1594771fe6b9SJerome Glisse return r; 1595771fe6b9SJerome Glisse } 1596551ebd83SDave Airlie track->zb.robj = reloc->robj; 1597513bcb46SDave Airlie track->zb.offset = idx_value; 159840b4a759SMarek Olšák track->zb_dirty = true; 1599df0af440SChristian König ib[idx] = idx_value + ((u32)reloc->gpu_offset); 1600771fe6b9SJerome Glisse break; 1601771fe6b9SJerome Glisse case RADEON_RB3D_COLOROFFSET: 1602012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1603551ebd83SDave Airlie if (r) { 1604551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1605551ebd83SDave Airlie idx, reg); 1606c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1607551ebd83SDave Airlie return r; 1608551ebd83SDave Airlie } 1609551ebd83SDave Airlie track->cb[0].robj = reloc->robj; 1610513bcb46SDave Airlie track->cb[0].offset = idx_value; 161140b4a759SMarek Olšák track->cb_dirty = true; 1612df0af440SChristian König ib[idx] = idx_value + ((u32)reloc->gpu_offset); 1613551ebd83SDave Airlie break; 1614771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_0: 1615771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_1: 1616771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_2: 1617551ebd83SDave Airlie i = (reg - RADEON_PP_TXOFFSET_0) / 24; 1618012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1619771fe6b9SJerome Glisse if (r) { 1620771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1621771fe6b9SJerome Glisse idx, reg); 1622c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1623771fe6b9SJerome Glisse return r; 1624771fe6b9SJerome Glisse } 1625f2746f83SAlex Deucher if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { 1626df0af440SChristian König if (reloc->tiling_flags & RADEON_TILING_MACRO) 1627f2746f83SAlex Deucher tile_flags |= RADEON_TXO_MACRO_TILE; 1628df0af440SChristian König if (reloc->tiling_flags & RADEON_TILING_MICRO) 1629f2746f83SAlex Deucher tile_flags |= RADEON_TXO_MICRO_TILE_X2; 1630f2746f83SAlex Deucher 1631f2746f83SAlex Deucher tmp = idx_value & ~(0x7 << 2); 1632f2746f83SAlex Deucher tmp |= tile_flags; 1633df0af440SChristian König ib[idx] = tmp + ((u32)reloc->gpu_offset); 1634f2746f83SAlex Deucher } else 1635df0af440SChristian König ib[idx] = idx_value + ((u32)reloc->gpu_offset); 1636551ebd83SDave Airlie track->textures[i].robj = reloc->robj; 163740b4a759SMarek Olšák track->tex_dirty = true; 1638771fe6b9SJerome Glisse break; 1639551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_0: 1640551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_1: 1641551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_2: 1642551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_3: 1643551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_4: 1644551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4; 1645012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1646551ebd83SDave Airlie if (r) { 1647551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1648551ebd83SDave Airlie idx, reg); 1649c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1650551ebd83SDave Airlie return r; 1651551ebd83SDave Airlie } 1652513bcb46SDave Airlie track->textures[0].cube_info[i].offset = idx_value; 1653df0af440SChristian König ib[idx] = idx_value + ((u32)reloc->gpu_offset); 1654551ebd83SDave Airlie track->textures[0].cube_info[i].robj = reloc->robj; 165540b4a759SMarek Olšák track->tex_dirty = true; 1656551ebd83SDave Airlie break; 1657551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_0: 1658551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_1: 1659551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_2: 1660551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_3: 1661551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_4: 1662551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4; 1663012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1664551ebd83SDave Airlie if (r) { 1665551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1666551ebd83SDave Airlie idx, reg); 1667c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1668551ebd83SDave Airlie return r; 1669551ebd83SDave Airlie } 1670513bcb46SDave Airlie track->textures[1].cube_info[i].offset = idx_value; 1671df0af440SChristian König ib[idx] = idx_value + ((u32)reloc->gpu_offset); 1672551ebd83SDave Airlie track->textures[1].cube_info[i].robj = reloc->robj; 167340b4a759SMarek Olšák track->tex_dirty = true; 1674551ebd83SDave Airlie break; 1675551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_0: 1676551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_1: 1677551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_2: 1678551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_3: 1679551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_4: 1680551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4; 1681012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1682551ebd83SDave Airlie if (r) { 1683551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1684551ebd83SDave Airlie idx, reg); 1685c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1686551ebd83SDave Airlie return r; 1687551ebd83SDave Airlie } 1688513bcb46SDave Airlie track->textures[2].cube_info[i].offset = idx_value; 1689df0af440SChristian König ib[idx] = idx_value + ((u32)reloc->gpu_offset); 1690551ebd83SDave Airlie track->textures[2].cube_info[i].robj = reloc->robj; 169140b4a759SMarek Olšák track->tex_dirty = true; 1692551ebd83SDave Airlie break; 1693551ebd83SDave Airlie case RADEON_RE_WIDTH_HEIGHT: 1694513bcb46SDave Airlie track->maxy = ((idx_value >> 16) & 0x7FF); 169540b4a759SMarek Olšák track->cb_dirty = true; 169640b4a759SMarek Olšák track->zb_dirty = true; 1697551ebd83SDave Airlie break; 1698e024e110SDave Airlie case RADEON_RB3D_COLORPITCH: 1699012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1700e024e110SDave Airlie if (r) { 1701e024e110SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1702e024e110SDave Airlie idx, reg); 1703c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1704e024e110SDave Airlie return r; 1705e024e110SDave Airlie } 1706c9068eb2SAlex Deucher if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { 1707df0af440SChristian König if (reloc->tiling_flags & RADEON_TILING_MACRO) 1708e024e110SDave Airlie tile_flags |= RADEON_COLOR_TILE_ENABLE; 1709df0af440SChristian König if (reloc->tiling_flags & RADEON_TILING_MICRO) 1710e024e110SDave Airlie tile_flags |= RADEON_COLOR_MICROTILE_ENABLE; 1711e024e110SDave Airlie 1712513bcb46SDave Airlie tmp = idx_value & ~(0x7 << 16); 1713e024e110SDave Airlie tmp |= tile_flags; 1714e024e110SDave Airlie ib[idx] = tmp; 1715c9068eb2SAlex Deucher } else 1716c9068eb2SAlex Deucher ib[idx] = idx_value; 1717551ebd83SDave Airlie 1718513bcb46SDave Airlie track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK; 171940b4a759SMarek Olšák track->cb_dirty = true; 1720551ebd83SDave Airlie break; 1721551ebd83SDave Airlie case RADEON_RB3D_DEPTHPITCH: 1722513bcb46SDave Airlie track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK; 172340b4a759SMarek Olšák track->zb_dirty = true; 1724551ebd83SDave Airlie break; 1725551ebd83SDave Airlie case RADEON_RB3D_CNTL: 1726513bcb46SDave Airlie switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) { 1727551ebd83SDave Airlie case 7: 1728551ebd83SDave Airlie case 8: 1729551ebd83SDave Airlie case 9: 1730551ebd83SDave Airlie case 11: 1731551ebd83SDave Airlie case 12: 1732551ebd83SDave Airlie track->cb[0].cpp = 1; 1733551ebd83SDave Airlie break; 1734551ebd83SDave Airlie case 3: 1735551ebd83SDave Airlie case 4: 1736551ebd83SDave Airlie case 15: 1737551ebd83SDave Airlie track->cb[0].cpp = 2; 1738551ebd83SDave Airlie break; 1739551ebd83SDave Airlie case 6: 1740551ebd83SDave Airlie track->cb[0].cpp = 4; 1741551ebd83SDave Airlie break; 1742551ebd83SDave Airlie default: 1743551ebd83SDave Airlie DRM_ERROR("Invalid color buffer format (%d) !\n", 1744513bcb46SDave Airlie ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f)); 1745551ebd83SDave Airlie return -EINVAL; 1746551ebd83SDave Airlie } 1747513bcb46SDave Airlie track->z_enabled = !!(idx_value & RADEON_Z_ENABLE); 174840b4a759SMarek Olšák track->cb_dirty = true; 174940b4a759SMarek Olšák track->zb_dirty = true; 1750551ebd83SDave Airlie break; 1751551ebd83SDave Airlie case RADEON_RB3D_ZSTENCILCNTL: 1752513bcb46SDave Airlie switch (idx_value & 0xf) { 1753551ebd83SDave Airlie case 0: 1754551ebd83SDave Airlie track->zb.cpp = 2; 1755551ebd83SDave Airlie break; 1756551ebd83SDave Airlie case 2: 1757551ebd83SDave Airlie case 3: 1758551ebd83SDave Airlie case 4: 1759551ebd83SDave Airlie case 5: 1760551ebd83SDave Airlie case 9: 1761551ebd83SDave Airlie case 11: 1762551ebd83SDave Airlie track->zb.cpp = 4; 1763551ebd83SDave Airlie break; 1764551ebd83SDave Airlie default: 1765551ebd83SDave Airlie break; 1766551ebd83SDave Airlie } 176740b4a759SMarek Olšák track->zb_dirty = true; 1768e024e110SDave Airlie break; 176917782d99SDave Airlie case RADEON_RB3D_ZPASS_ADDR: 1770012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 177117782d99SDave Airlie if (r) { 177217782d99SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 177317782d99SDave Airlie idx, reg); 1774c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 177517782d99SDave Airlie return r; 177617782d99SDave Airlie } 1777df0af440SChristian König ib[idx] = idx_value + ((u32)reloc->gpu_offset); 177817782d99SDave Airlie break; 1779551ebd83SDave Airlie case RADEON_PP_CNTL: 1780551ebd83SDave Airlie { 1781513bcb46SDave Airlie uint32_t temp = idx_value >> 4; 1782551ebd83SDave Airlie for (i = 0; i < track->num_texture; i++) 1783551ebd83SDave Airlie track->textures[i].enabled = !!(temp & (1 << i)); 178440b4a759SMarek Olšák track->tex_dirty = true; 1785551ebd83SDave Airlie } 1786551ebd83SDave Airlie break; 1787551ebd83SDave Airlie case RADEON_SE_VF_CNTL: 1788513bcb46SDave Airlie track->vap_vf_cntl = idx_value; 1789551ebd83SDave Airlie break; 1790551ebd83SDave Airlie case RADEON_SE_VTX_FMT: 1791513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(idx_value); 1792551ebd83SDave Airlie break; 1793551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_0: 1794551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_1: 1795551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_2: 1796551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_SIZE_0) / 8; 1797513bcb46SDave Airlie track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1; 1798513bcb46SDave Airlie track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1; 179940b4a759SMarek Olšák track->tex_dirty = true; 1800551ebd83SDave Airlie break; 1801551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_0: 1802551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_1: 1803551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_2: 1804551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_PITCH_0) / 8; 1805513bcb46SDave Airlie track->textures[i].pitch = idx_value + 32; 180640b4a759SMarek Olšák track->tex_dirty = true; 1807551ebd83SDave Airlie break; 1808551ebd83SDave Airlie case RADEON_PP_TXFILTER_0: 1809551ebd83SDave Airlie case RADEON_PP_TXFILTER_1: 1810551ebd83SDave Airlie case RADEON_PP_TXFILTER_2: 1811551ebd83SDave Airlie i = (reg - RADEON_PP_TXFILTER_0) / 24; 1812513bcb46SDave Airlie track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK) 1813551ebd83SDave Airlie >> RADEON_MAX_MIP_LEVEL_SHIFT); 1814513bcb46SDave Airlie tmp = (idx_value >> 23) & 0x7; 1815551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1816551ebd83SDave Airlie track->textures[i].roundup_w = false; 1817513bcb46SDave Airlie tmp = (idx_value >> 27) & 0x7; 1818551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1819551ebd83SDave Airlie track->textures[i].roundup_h = false; 182040b4a759SMarek Olšák track->tex_dirty = true; 1821551ebd83SDave Airlie break; 1822551ebd83SDave Airlie case RADEON_PP_TXFORMAT_0: 1823551ebd83SDave Airlie case RADEON_PP_TXFORMAT_1: 1824551ebd83SDave Airlie case RADEON_PP_TXFORMAT_2: 1825551ebd83SDave Airlie i = (reg - RADEON_PP_TXFORMAT_0) / 24; 1826513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_NON_POWER2) { 18277bf2f607Szhengbin track->textures[i].use_pitch = true; 1828551ebd83SDave Airlie } else { 18297bf2f607Szhengbin track->textures[i].use_pitch = false; 1830008037d4SAlex Deucher track->textures[i].width = 1 << ((idx_value & RADEON_TXFORMAT_WIDTH_MASK) >> RADEON_TXFORMAT_WIDTH_SHIFT); 1831008037d4SAlex Deucher track->textures[i].height = 1 << ((idx_value & RADEON_TXFORMAT_HEIGHT_MASK) >> RADEON_TXFORMAT_HEIGHT_SHIFT); 1832551ebd83SDave Airlie } 1833513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE) 1834551ebd83SDave Airlie track->textures[i].tex_coord_type = 2; 1835513bcb46SDave Airlie switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) { 1836551ebd83SDave Airlie case RADEON_TXFORMAT_I8: 1837551ebd83SDave Airlie case RADEON_TXFORMAT_RGB332: 1838551ebd83SDave Airlie case RADEON_TXFORMAT_Y8: 1839551ebd83SDave Airlie track->textures[i].cpp = 1; 1840f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1841551ebd83SDave Airlie break; 1842551ebd83SDave Airlie case RADEON_TXFORMAT_AI88: 1843551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB1555: 1844551ebd83SDave Airlie case RADEON_TXFORMAT_RGB565: 1845551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB4444: 1846551ebd83SDave Airlie case RADEON_TXFORMAT_VYUY422: 1847551ebd83SDave Airlie case RADEON_TXFORMAT_YVYU422: 1848551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW16: 1849551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDV655: 1850551ebd83SDave Airlie case RADEON_TXFORMAT_DUDV88: 1851551ebd83SDave Airlie track->textures[i].cpp = 2; 1852f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1853551ebd83SDave Airlie break; 1854551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB8888: 1855551ebd83SDave Airlie case RADEON_TXFORMAT_RGBA8888: 1856551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW32: 1857551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDUV8888: 1858551ebd83SDave Airlie track->textures[i].cpp = 4; 1859f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1860551ebd83SDave Airlie break; 1861d785d78bSDave Airlie case RADEON_TXFORMAT_DXT1: 1862d785d78bSDave Airlie track->textures[i].cpp = 1; 1863d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_DXT1; 1864d785d78bSDave Airlie break; 1865d785d78bSDave Airlie case RADEON_TXFORMAT_DXT23: 1866d785d78bSDave Airlie case RADEON_TXFORMAT_DXT45: 1867d785d78bSDave Airlie track->textures[i].cpp = 1; 1868d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_DXT35; 1869d785d78bSDave Airlie break; 1870551ebd83SDave Airlie } 1871513bcb46SDave Airlie track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf); 1872513bcb46SDave Airlie track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf); 187340b4a759SMarek Olšák track->tex_dirty = true; 1874551ebd83SDave Airlie break; 1875551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_0: 1876551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_1: 1877551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_2: 1878513bcb46SDave Airlie tmp = idx_value; 1879551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_FACES_0) / 4; 1880551ebd83SDave Airlie for (face = 0; face < 4; face++) { 1881551ebd83SDave Airlie track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf); 1882551ebd83SDave Airlie track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf); 1883551ebd83SDave Airlie } 188440b4a759SMarek Olšák track->tex_dirty = true; 1885551ebd83SDave Airlie break; 1886771fe6b9SJerome Glisse default: 18877ca85295SJoe Perches pr_err("Forbidden register 0x%04X in cs at %d\n", reg, idx); 1888551ebd83SDave Airlie return -EINVAL; 1889771fe6b9SJerome Glisse } 1890771fe6b9SJerome Glisse return 0; 1891771fe6b9SJerome Glisse } 1892771fe6b9SJerome Glisse 1893068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p, 1894068a117cSJerome Glisse struct radeon_cs_packet *pkt, 18954c788679SJerome Glisse struct radeon_bo *robj) 1896068a117cSJerome Glisse { 1897068a117cSJerome Glisse unsigned idx; 1898513bcb46SDave Airlie u32 value; 1899068a117cSJerome Glisse idx = pkt->idx + 1; 1900513bcb46SDave Airlie value = radeon_get_ib_value(p, idx + 2); 19014c788679SJerome Glisse if ((value + 1) > radeon_bo_size(robj)) { 1902068a117cSJerome Glisse DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER " 1903068a117cSJerome Glisse "(need %u have %lu) !\n", 1904513bcb46SDave Airlie value + 1, 19054c788679SJerome Glisse radeon_bo_size(robj)); 1906068a117cSJerome Glisse return -EINVAL; 1907068a117cSJerome Glisse } 1908068a117cSJerome Glisse return 0; 1909068a117cSJerome Glisse } 1910068a117cSJerome Glisse 1911771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p, 1912771fe6b9SJerome Glisse struct radeon_cs_packet *pkt) 1913771fe6b9SJerome Glisse { 19141d0c0942SChristian König struct radeon_bo_list *reloc; 1915551ebd83SDave Airlie struct r100_cs_track *track; 1916771fe6b9SJerome Glisse unsigned idx; 1917771fe6b9SJerome Glisse volatile uint32_t *ib; 1918771fe6b9SJerome Glisse int r; 1919771fe6b9SJerome Glisse 1920f2e39221SJerome Glisse ib = p->ib.ptr; 1921771fe6b9SJerome Glisse idx = pkt->idx + 1; 1922551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1923771fe6b9SJerome Glisse switch (pkt->opcode) { 1924771fe6b9SJerome Glisse case PACKET3_3D_LOAD_VBPNTR: 1925513bcb46SDave Airlie r = r100_packet3_load_vbpntr(p, pkt, idx); 1926513bcb46SDave Airlie if (r) 1927771fe6b9SJerome Glisse return r; 1928771fe6b9SJerome Glisse break; 1929771fe6b9SJerome Glisse case PACKET3_INDX_BUFFER: 1930012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1931771fe6b9SJerome Glisse if (r) { 1932771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1933c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1934771fe6b9SJerome Glisse return r; 1935771fe6b9SJerome Glisse } 1936df0af440SChristian König ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->gpu_offset); 1937068a117cSJerome Glisse r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj); 1938068a117cSJerome Glisse if (r) { 1939068a117cSJerome Glisse return r; 1940068a117cSJerome Glisse } 1941771fe6b9SJerome Glisse break; 1942771fe6b9SJerome Glisse case 0x23: 1943771fe6b9SJerome Glisse /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */ 1944012e976dSIlija Hadzic r = radeon_cs_packet_next_reloc(p, &reloc, 0); 1945771fe6b9SJerome Glisse if (r) { 1946771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1947c3ad63afSIlija Hadzic radeon_cs_dump_packet(p, pkt); 1948771fe6b9SJerome Glisse return r; 1949771fe6b9SJerome Glisse } 1950df0af440SChristian König ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->gpu_offset); 1951551ebd83SDave Airlie track->num_arrays = 1; 1952513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2)); 1953551ebd83SDave Airlie 1954551ebd83SDave Airlie track->arrays[0].robj = reloc->robj; 1955551ebd83SDave Airlie track->arrays[0].esize = track->vtx_size; 1956551ebd83SDave Airlie 1957513bcb46SDave Airlie track->max_indx = radeon_get_ib_value(p, idx+1); 1958551ebd83SDave Airlie 1959513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx+3); 1960551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1961551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1962551ebd83SDave Airlie if (r) 1963551ebd83SDave Airlie return r; 1964771fe6b9SJerome Glisse break; 1965771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD: 1966513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) { 1967551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1968551ebd83SDave Airlie return -EINVAL; 1969551ebd83SDave Airlie } 1970cf57fc7aSAlex Deucher track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0)); 1971513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1972551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1973551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1974551ebd83SDave Airlie if (r) 1975551ebd83SDave Airlie return r; 1976551ebd83SDave Airlie break; 1977771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1978771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD_2: 1979513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) { 1980551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1981551ebd83SDave Airlie return -EINVAL; 1982551ebd83SDave Airlie } 1983513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1984551ebd83SDave Airlie track->immd_dwords = pkt->count; 1985551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1986551ebd83SDave Airlie if (r) 1987551ebd83SDave Airlie return r; 1988551ebd83SDave Airlie break; 1989771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1990771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF_2: 1991513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1992551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1993551ebd83SDave Airlie if (r) 1994551ebd83SDave Airlie return r; 1995551ebd83SDave Airlie break; 1996771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 1997771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX_2: 1998513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1999551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 2000551ebd83SDave Airlie if (r) 2001551ebd83SDave Airlie return r; 2002551ebd83SDave Airlie break; 2003771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 2004771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF: 2005513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 2006551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 2007551ebd83SDave Airlie if (r) 2008551ebd83SDave Airlie return r; 2009551ebd83SDave Airlie break; 2010771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 2011771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX: 2012513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 2013551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 2014551ebd83SDave Airlie if (r) 2015551ebd83SDave Airlie return r; 2016551ebd83SDave Airlie break; 2017771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 2018ab9e1f59SDave Airlie case PACKET3_3D_CLEAR_HIZ: 2019ab9e1f59SDave Airlie case PACKET3_3D_CLEAR_ZMASK: 2020ab9e1f59SDave Airlie if (p->rdev->hyperz_filp != p->filp) 2021ab9e1f59SDave Airlie return -EINVAL; 2022ab9e1f59SDave Airlie break; 2023771fe6b9SJerome Glisse case PACKET3_NOP: 2024771fe6b9SJerome Glisse break; 2025771fe6b9SJerome Glisse default: 2026771fe6b9SJerome Glisse DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode); 2027771fe6b9SJerome Glisse return -EINVAL; 2028771fe6b9SJerome Glisse } 2029771fe6b9SJerome Glisse return 0; 2030771fe6b9SJerome Glisse } 2031771fe6b9SJerome Glisse 2032771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p) 2033771fe6b9SJerome Glisse { 2034771fe6b9SJerome Glisse struct radeon_cs_packet pkt; 20359f022ddfSJerome Glisse struct r100_cs_track *track; 2036771fe6b9SJerome Glisse int r; 2037771fe6b9SJerome Glisse 20389f022ddfSJerome Glisse track = kzalloc(sizeof(*track), GFP_KERNEL); 2039ce067913SDan Carpenter if (!track) 2040ce067913SDan Carpenter return -ENOMEM; 20419f022ddfSJerome Glisse r100_cs_track_clear(p->rdev, track); 20429f022ddfSJerome Glisse p->track = track; 2043771fe6b9SJerome Glisse do { 2044c38f34b5SIlija Hadzic r = radeon_cs_packet_parse(p, &pkt, p->idx); 2045771fe6b9SJerome Glisse if (r) { 2046771fe6b9SJerome Glisse return r; 2047771fe6b9SJerome Glisse } 2048771fe6b9SJerome Glisse p->idx += pkt.count + 2; 2049771fe6b9SJerome Glisse switch (pkt.type) { 20504e872ae2SIlija Hadzic case RADEON_PACKET_TYPE0: 2051551ebd83SDave Airlie if (p->rdev->family >= CHIP_R200) 2052551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 2053551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 2054551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 2055551ebd83SDave Airlie &r200_packet0_check); 2056551ebd83SDave Airlie else 2057551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 2058551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 2059551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 2060551ebd83SDave Airlie &r100_packet0_check); 2061771fe6b9SJerome Glisse break; 20624e872ae2SIlija Hadzic case RADEON_PACKET_TYPE2: 2063771fe6b9SJerome Glisse break; 20644e872ae2SIlija Hadzic case RADEON_PACKET_TYPE3: 2065771fe6b9SJerome Glisse r = r100_packet3_check(p, &pkt); 2066771fe6b9SJerome Glisse break; 2067771fe6b9SJerome Glisse default: 2068771fe6b9SJerome Glisse DRM_ERROR("Unknown packet type %d !\n", 2069771fe6b9SJerome Glisse pkt.type); 2070771fe6b9SJerome Glisse return -EINVAL; 2071771fe6b9SJerome Glisse } 207266b3543eSIlija Hadzic if (r) 2073771fe6b9SJerome Glisse return r; 20746d2d13ddSChristian König } while (p->idx < p->chunk_ib->length_dw); 2075771fe6b9SJerome Glisse return 0; 2076771fe6b9SJerome Glisse } 2077771fe6b9SJerome Glisse 20780242f74dSAlex Deucher static void r100_cs_track_texture_print(struct r100_cs_track_texture *t) 20790242f74dSAlex Deucher { 20800242f74dSAlex Deucher DRM_ERROR("pitch %d\n", t->pitch); 20810242f74dSAlex Deucher DRM_ERROR("use_pitch %d\n", t->use_pitch); 20820242f74dSAlex Deucher DRM_ERROR("width %d\n", t->width); 20830242f74dSAlex Deucher DRM_ERROR("width_11 %d\n", t->width_11); 20840242f74dSAlex Deucher DRM_ERROR("height %d\n", t->height); 20850242f74dSAlex Deucher DRM_ERROR("height_11 %d\n", t->height_11); 20860242f74dSAlex Deucher DRM_ERROR("num levels %d\n", t->num_levels); 20870242f74dSAlex Deucher DRM_ERROR("depth %d\n", t->txdepth); 20880242f74dSAlex Deucher DRM_ERROR("bpp %d\n", t->cpp); 20890242f74dSAlex Deucher DRM_ERROR("coordinate type %d\n", t->tex_coord_type); 20900242f74dSAlex Deucher DRM_ERROR("width round to power of 2 %d\n", t->roundup_w); 20910242f74dSAlex Deucher DRM_ERROR("height round to power of 2 %d\n", t->roundup_h); 20920242f74dSAlex Deucher DRM_ERROR("compress format %d\n", t->compress_format); 20930242f74dSAlex Deucher } 20940242f74dSAlex Deucher 20950242f74dSAlex Deucher static int r100_track_compress_size(int compress_format, int w, int h) 20960242f74dSAlex Deucher { 20970242f74dSAlex Deucher int block_width, block_height, block_bytes; 20980242f74dSAlex Deucher int wblocks, hblocks; 20990242f74dSAlex Deucher int min_wblocks; 21000242f74dSAlex Deucher int sz; 21010242f74dSAlex Deucher 21020242f74dSAlex Deucher block_width = 4; 21030242f74dSAlex Deucher block_height = 4; 21040242f74dSAlex Deucher 21050242f74dSAlex Deucher switch (compress_format) { 21060242f74dSAlex Deucher case R100_TRACK_COMP_DXT1: 21070242f74dSAlex Deucher block_bytes = 8; 21080242f74dSAlex Deucher min_wblocks = 4; 21090242f74dSAlex Deucher break; 21100242f74dSAlex Deucher default: 21110242f74dSAlex Deucher case R100_TRACK_COMP_DXT35: 21120242f74dSAlex Deucher block_bytes = 16; 21130242f74dSAlex Deucher min_wblocks = 2; 21140242f74dSAlex Deucher break; 21150242f74dSAlex Deucher } 21160242f74dSAlex Deucher 21170242f74dSAlex Deucher hblocks = (h + block_height - 1) / block_height; 21180242f74dSAlex Deucher wblocks = (w + block_width - 1) / block_width; 21190242f74dSAlex Deucher if (wblocks < min_wblocks) 21200242f74dSAlex Deucher wblocks = min_wblocks; 21210242f74dSAlex Deucher sz = wblocks * hblocks * block_bytes; 21220242f74dSAlex Deucher return sz; 21230242f74dSAlex Deucher } 21240242f74dSAlex Deucher 21250242f74dSAlex Deucher static int r100_cs_track_cube(struct radeon_device *rdev, 21260242f74dSAlex Deucher struct r100_cs_track *track, unsigned idx) 21270242f74dSAlex Deucher { 21280242f74dSAlex Deucher unsigned face, w, h; 21290242f74dSAlex Deucher struct radeon_bo *cube_robj; 21300242f74dSAlex Deucher unsigned long size; 21310242f74dSAlex Deucher unsigned compress_format = track->textures[idx].compress_format; 21320242f74dSAlex Deucher 21330242f74dSAlex Deucher for (face = 0; face < 5; face++) { 21340242f74dSAlex Deucher cube_robj = track->textures[idx].cube_info[face].robj; 21350242f74dSAlex Deucher w = track->textures[idx].cube_info[face].width; 21360242f74dSAlex Deucher h = track->textures[idx].cube_info[face].height; 21370242f74dSAlex Deucher 21380242f74dSAlex Deucher if (compress_format) { 21390242f74dSAlex Deucher size = r100_track_compress_size(compress_format, w, h); 21400242f74dSAlex Deucher } else 21410242f74dSAlex Deucher size = w * h; 21420242f74dSAlex Deucher size *= track->textures[idx].cpp; 21430242f74dSAlex Deucher 21440242f74dSAlex Deucher size += track->textures[idx].cube_info[face].offset; 21450242f74dSAlex Deucher 21460242f74dSAlex Deucher if (size > radeon_bo_size(cube_robj)) { 21470242f74dSAlex Deucher DRM_ERROR("Cube texture offset greater than object size %lu %lu\n", 21480242f74dSAlex Deucher size, radeon_bo_size(cube_robj)); 21490242f74dSAlex Deucher r100_cs_track_texture_print(&track->textures[idx]); 21500242f74dSAlex Deucher return -1; 21510242f74dSAlex Deucher } 21520242f74dSAlex Deucher } 21530242f74dSAlex Deucher return 0; 21540242f74dSAlex Deucher } 21550242f74dSAlex Deucher 21560242f74dSAlex Deucher static int r100_cs_track_texture_check(struct radeon_device *rdev, 21570242f74dSAlex Deucher struct r100_cs_track *track) 21580242f74dSAlex Deucher { 21590242f74dSAlex Deucher struct radeon_bo *robj; 21600242f74dSAlex Deucher unsigned long size; 21610242f74dSAlex Deucher unsigned u, i, w, h, d; 21620242f74dSAlex Deucher int ret; 21630242f74dSAlex Deucher 21640242f74dSAlex Deucher for (u = 0; u < track->num_texture; u++) { 21650242f74dSAlex Deucher if (!track->textures[u].enabled) 21660242f74dSAlex Deucher continue; 21670242f74dSAlex Deucher if (track->textures[u].lookup_disable) 21680242f74dSAlex Deucher continue; 21690242f74dSAlex Deucher robj = track->textures[u].robj; 21700242f74dSAlex Deucher if (robj == NULL) { 21710242f74dSAlex Deucher DRM_ERROR("No texture bound to unit %u\n", u); 21720242f74dSAlex Deucher return -EINVAL; 21730242f74dSAlex Deucher } 21740242f74dSAlex Deucher size = 0; 21750242f74dSAlex Deucher for (i = 0; i <= track->textures[u].num_levels; i++) { 21760242f74dSAlex Deucher if (track->textures[u].use_pitch) { 21770242f74dSAlex Deucher if (rdev->family < CHIP_R300) 21780242f74dSAlex Deucher w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i); 21790242f74dSAlex Deucher else 21800242f74dSAlex Deucher w = track->textures[u].pitch / (1 << i); 21810242f74dSAlex Deucher } else { 21820242f74dSAlex Deucher w = track->textures[u].width; 21830242f74dSAlex Deucher if (rdev->family >= CHIP_RV515) 21840242f74dSAlex Deucher w |= track->textures[u].width_11; 21850242f74dSAlex Deucher w = w / (1 << i); 21860242f74dSAlex Deucher if (track->textures[u].roundup_w) 21870242f74dSAlex Deucher w = roundup_pow_of_two(w); 21880242f74dSAlex Deucher } 21890242f74dSAlex Deucher h = track->textures[u].height; 21900242f74dSAlex Deucher if (rdev->family >= CHIP_RV515) 21910242f74dSAlex Deucher h |= track->textures[u].height_11; 21920242f74dSAlex Deucher h = h / (1 << i); 21930242f74dSAlex Deucher if (track->textures[u].roundup_h) 21940242f74dSAlex Deucher h = roundup_pow_of_two(h); 21950242f74dSAlex Deucher if (track->textures[u].tex_coord_type == 1) { 21960242f74dSAlex Deucher d = (1 << track->textures[u].txdepth) / (1 << i); 21970242f74dSAlex Deucher if (!d) 21980242f74dSAlex Deucher d = 1; 21990242f74dSAlex Deucher } else { 22000242f74dSAlex Deucher d = 1; 22010242f74dSAlex Deucher } 22020242f74dSAlex Deucher if (track->textures[u].compress_format) { 22030242f74dSAlex Deucher 22040242f74dSAlex Deucher size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d; 22050242f74dSAlex Deucher /* compressed textures are block based */ 22060242f74dSAlex Deucher } else 22070242f74dSAlex Deucher size += w * h * d; 22080242f74dSAlex Deucher } 22090242f74dSAlex Deucher size *= track->textures[u].cpp; 22100242f74dSAlex Deucher 22110242f74dSAlex Deucher switch (track->textures[u].tex_coord_type) { 22120242f74dSAlex Deucher case 0: 22130242f74dSAlex Deucher case 1: 22140242f74dSAlex Deucher break; 22150242f74dSAlex Deucher case 2: 22160242f74dSAlex Deucher if (track->separate_cube) { 22170242f74dSAlex Deucher ret = r100_cs_track_cube(rdev, track, u); 22180242f74dSAlex Deucher if (ret) 22190242f74dSAlex Deucher return ret; 22200242f74dSAlex Deucher } else 22210242f74dSAlex Deucher size *= 6; 22220242f74dSAlex Deucher break; 22230242f74dSAlex Deucher default: 22240242f74dSAlex Deucher DRM_ERROR("Invalid texture coordinate type %u for unit " 22250242f74dSAlex Deucher "%u\n", track->textures[u].tex_coord_type, u); 22260242f74dSAlex Deucher return -EINVAL; 22270242f74dSAlex Deucher } 22280242f74dSAlex Deucher if (size > radeon_bo_size(robj)) { 22290242f74dSAlex Deucher DRM_ERROR("Texture of unit %u needs %lu bytes but is " 22300242f74dSAlex Deucher "%lu\n", u, size, radeon_bo_size(robj)); 22310242f74dSAlex Deucher r100_cs_track_texture_print(&track->textures[u]); 22320242f74dSAlex Deucher return -EINVAL; 22330242f74dSAlex Deucher } 22340242f74dSAlex Deucher } 22350242f74dSAlex Deucher return 0; 22360242f74dSAlex Deucher } 22370242f74dSAlex Deucher 22380242f74dSAlex Deucher int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track) 22390242f74dSAlex Deucher { 22400242f74dSAlex Deucher unsigned i; 22410242f74dSAlex Deucher unsigned long size; 22420242f74dSAlex Deucher unsigned prim_walk; 22430242f74dSAlex Deucher unsigned nverts; 22440242f74dSAlex Deucher unsigned num_cb = track->cb_dirty ? track->num_cb : 0; 22450242f74dSAlex Deucher 22460242f74dSAlex Deucher if (num_cb && !track->zb_cb_clear && !track->color_channel_mask && 22470242f74dSAlex Deucher !track->blend_read_enable) 22480242f74dSAlex Deucher num_cb = 0; 22490242f74dSAlex Deucher 22500242f74dSAlex Deucher for (i = 0; i < num_cb; i++) { 22510242f74dSAlex Deucher if (track->cb[i].robj == NULL) { 22520242f74dSAlex Deucher DRM_ERROR("[drm] No buffer for color buffer %d !\n", i); 22530242f74dSAlex Deucher return -EINVAL; 22540242f74dSAlex Deucher } 22550242f74dSAlex Deucher size = track->cb[i].pitch * track->cb[i].cpp * track->maxy; 22560242f74dSAlex Deucher size += track->cb[i].offset; 22570242f74dSAlex Deucher if (size > radeon_bo_size(track->cb[i].robj)) { 22580242f74dSAlex Deucher DRM_ERROR("[drm] Buffer too small for color buffer %d " 22590242f74dSAlex Deucher "(need %lu have %lu) !\n", i, size, 22600242f74dSAlex Deucher radeon_bo_size(track->cb[i].robj)); 22610242f74dSAlex Deucher DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n", 22620242f74dSAlex Deucher i, track->cb[i].pitch, track->cb[i].cpp, 22630242f74dSAlex Deucher track->cb[i].offset, track->maxy); 22640242f74dSAlex Deucher return -EINVAL; 22650242f74dSAlex Deucher } 22660242f74dSAlex Deucher } 22670242f74dSAlex Deucher track->cb_dirty = false; 22680242f74dSAlex Deucher 22690242f74dSAlex Deucher if (track->zb_dirty && track->z_enabled) { 22700242f74dSAlex Deucher if (track->zb.robj == NULL) { 22710242f74dSAlex Deucher DRM_ERROR("[drm] No buffer for z buffer !\n"); 22720242f74dSAlex Deucher return -EINVAL; 22730242f74dSAlex Deucher } 22740242f74dSAlex Deucher size = track->zb.pitch * track->zb.cpp * track->maxy; 22750242f74dSAlex Deucher size += track->zb.offset; 22760242f74dSAlex Deucher if (size > radeon_bo_size(track->zb.robj)) { 22770242f74dSAlex Deucher DRM_ERROR("[drm] Buffer too small for z buffer " 22780242f74dSAlex Deucher "(need %lu have %lu) !\n", size, 22790242f74dSAlex Deucher radeon_bo_size(track->zb.robj)); 22800242f74dSAlex Deucher DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n", 22810242f74dSAlex Deucher track->zb.pitch, track->zb.cpp, 22820242f74dSAlex Deucher track->zb.offset, track->maxy); 22830242f74dSAlex Deucher return -EINVAL; 22840242f74dSAlex Deucher } 22850242f74dSAlex Deucher } 22860242f74dSAlex Deucher track->zb_dirty = false; 22870242f74dSAlex Deucher 22880242f74dSAlex Deucher if (track->aa_dirty && track->aaresolve) { 22890242f74dSAlex Deucher if (track->aa.robj == NULL) { 22900242f74dSAlex Deucher DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i); 22910242f74dSAlex Deucher return -EINVAL; 22920242f74dSAlex Deucher } 22930242f74dSAlex Deucher /* I believe the format comes from colorbuffer0. */ 22940242f74dSAlex Deucher size = track->aa.pitch * track->cb[0].cpp * track->maxy; 22950242f74dSAlex Deucher size += track->aa.offset; 22960242f74dSAlex Deucher if (size > radeon_bo_size(track->aa.robj)) { 22970242f74dSAlex Deucher DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d " 22980242f74dSAlex Deucher "(need %lu have %lu) !\n", i, size, 22990242f74dSAlex Deucher radeon_bo_size(track->aa.robj)); 23000242f74dSAlex Deucher DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n", 23010242f74dSAlex Deucher i, track->aa.pitch, track->cb[0].cpp, 23020242f74dSAlex Deucher track->aa.offset, track->maxy); 23030242f74dSAlex Deucher return -EINVAL; 23040242f74dSAlex Deucher } 23050242f74dSAlex Deucher } 23060242f74dSAlex Deucher track->aa_dirty = false; 23070242f74dSAlex Deucher 23080242f74dSAlex Deucher prim_walk = (track->vap_vf_cntl >> 4) & 0x3; 23090242f74dSAlex Deucher if (track->vap_vf_cntl & (1 << 14)) { 23100242f74dSAlex Deucher nverts = track->vap_alt_nverts; 23110242f74dSAlex Deucher } else { 23120242f74dSAlex Deucher nverts = (track->vap_vf_cntl >> 16) & 0xFFFF; 23130242f74dSAlex Deucher } 23140242f74dSAlex Deucher switch (prim_walk) { 23150242f74dSAlex Deucher case 1: 23160242f74dSAlex Deucher for (i = 0; i < track->num_arrays; i++) { 23170242f74dSAlex Deucher size = track->arrays[i].esize * track->max_indx * 4; 23180242f74dSAlex Deucher if (track->arrays[i].robj == NULL) { 23190242f74dSAlex Deucher DRM_ERROR("(PW %u) Vertex array %u no buffer " 23200242f74dSAlex Deucher "bound\n", prim_walk, i); 23210242f74dSAlex Deucher return -EINVAL; 23220242f74dSAlex Deucher } 23230242f74dSAlex Deucher if (size > radeon_bo_size(track->arrays[i].robj)) { 23240242f74dSAlex Deucher dev_err(rdev->dev, "(PW %u) Vertex array %u " 23250242f74dSAlex Deucher "need %lu dwords have %lu dwords\n", 23260242f74dSAlex Deucher prim_walk, i, size >> 2, 23270242f74dSAlex Deucher radeon_bo_size(track->arrays[i].robj) 23280242f74dSAlex Deucher >> 2); 23290242f74dSAlex Deucher DRM_ERROR("Max indices %u\n", track->max_indx); 23300242f74dSAlex Deucher return -EINVAL; 23310242f74dSAlex Deucher } 23320242f74dSAlex Deucher } 23330242f74dSAlex Deucher break; 23340242f74dSAlex Deucher case 2: 23350242f74dSAlex Deucher for (i = 0; i < track->num_arrays; i++) { 23360242f74dSAlex Deucher size = track->arrays[i].esize * (nverts - 1) * 4; 23370242f74dSAlex Deucher if (track->arrays[i].robj == NULL) { 23380242f74dSAlex Deucher DRM_ERROR("(PW %u) Vertex array %u no buffer " 23390242f74dSAlex Deucher "bound\n", prim_walk, i); 23400242f74dSAlex Deucher return -EINVAL; 23410242f74dSAlex Deucher } 23420242f74dSAlex Deucher if (size > radeon_bo_size(track->arrays[i].robj)) { 23430242f74dSAlex Deucher dev_err(rdev->dev, "(PW %u) Vertex array %u " 23440242f74dSAlex Deucher "need %lu dwords have %lu dwords\n", 23450242f74dSAlex Deucher prim_walk, i, size >> 2, 23460242f74dSAlex Deucher radeon_bo_size(track->arrays[i].robj) 23470242f74dSAlex Deucher >> 2); 23480242f74dSAlex Deucher return -EINVAL; 23490242f74dSAlex Deucher } 23500242f74dSAlex Deucher } 23510242f74dSAlex Deucher break; 23520242f74dSAlex Deucher case 3: 23530242f74dSAlex Deucher size = track->vtx_size * nverts; 23540242f74dSAlex Deucher if (size != track->immd_dwords) { 23550242f74dSAlex Deucher DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n", 23560242f74dSAlex Deucher track->immd_dwords, size); 23570242f74dSAlex Deucher DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n", 23580242f74dSAlex Deucher nverts, track->vtx_size); 23590242f74dSAlex Deucher return -EINVAL; 23600242f74dSAlex Deucher } 23610242f74dSAlex Deucher break; 23620242f74dSAlex Deucher default: 23630242f74dSAlex Deucher DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n", 23640242f74dSAlex Deucher prim_walk); 23650242f74dSAlex Deucher return -EINVAL; 23660242f74dSAlex Deucher } 23670242f74dSAlex Deucher 23680242f74dSAlex Deucher if (track->tex_dirty) { 23690242f74dSAlex Deucher track->tex_dirty = false; 23700242f74dSAlex Deucher return r100_cs_track_texture_check(rdev, track); 23710242f74dSAlex Deucher } 23720242f74dSAlex Deucher return 0; 23730242f74dSAlex Deucher } 23740242f74dSAlex Deucher 23750242f74dSAlex Deucher void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track) 23760242f74dSAlex Deucher { 23770242f74dSAlex Deucher unsigned i, face; 23780242f74dSAlex Deucher 23790242f74dSAlex Deucher track->cb_dirty = true; 23800242f74dSAlex Deucher track->zb_dirty = true; 23810242f74dSAlex Deucher track->tex_dirty = true; 23820242f74dSAlex Deucher track->aa_dirty = true; 23830242f74dSAlex Deucher 23840242f74dSAlex Deucher if (rdev->family < CHIP_R300) { 23850242f74dSAlex Deucher track->num_cb = 1; 23860242f74dSAlex Deucher if (rdev->family <= CHIP_RS200) 23870242f74dSAlex Deucher track->num_texture = 3; 23880242f74dSAlex Deucher else 23890242f74dSAlex Deucher track->num_texture = 6; 23900242f74dSAlex Deucher track->maxy = 2048; 23917bf2f607Szhengbin track->separate_cube = true; 23920242f74dSAlex Deucher } else { 23930242f74dSAlex Deucher track->num_cb = 4; 23940242f74dSAlex Deucher track->num_texture = 16; 23950242f74dSAlex Deucher track->maxy = 4096; 23967bf2f607Szhengbin track->separate_cube = false; 23970242f74dSAlex Deucher track->aaresolve = false; 23980242f74dSAlex Deucher track->aa.robj = NULL; 23990242f74dSAlex Deucher } 24000242f74dSAlex Deucher 24010242f74dSAlex Deucher for (i = 0; i < track->num_cb; i++) { 24020242f74dSAlex Deucher track->cb[i].robj = NULL; 24030242f74dSAlex Deucher track->cb[i].pitch = 8192; 24040242f74dSAlex Deucher track->cb[i].cpp = 16; 24050242f74dSAlex Deucher track->cb[i].offset = 0; 24060242f74dSAlex Deucher } 24070242f74dSAlex Deucher track->z_enabled = true; 24080242f74dSAlex Deucher track->zb.robj = NULL; 24090242f74dSAlex Deucher track->zb.pitch = 8192; 24100242f74dSAlex Deucher track->zb.cpp = 4; 24110242f74dSAlex Deucher track->zb.offset = 0; 24120242f74dSAlex Deucher track->vtx_size = 0x7F; 24130242f74dSAlex Deucher track->immd_dwords = 0xFFFFFFFFUL; 24140242f74dSAlex Deucher track->num_arrays = 11; 24150242f74dSAlex Deucher track->max_indx = 0x00FFFFFFUL; 24160242f74dSAlex Deucher for (i = 0; i < track->num_arrays; i++) { 24170242f74dSAlex Deucher track->arrays[i].robj = NULL; 24180242f74dSAlex Deucher track->arrays[i].esize = 0x7F; 24190242f74dSAlex Deucher } 24200242f74dSAlex Deucher for (i = 0; i < track->num_texture; i++) { 24210242f74dSAlex Deucher track->textures[i].compress_format = R100_TRACK_COMP_NONE; 24220242f74dSAlex Deucher track->textures[i].pitch = 16536; 24230242f74dSAlex Deucher track->textures[i].width = 16536; 24240242f74dSAlex Deucher track->textures[i].height = 16536; 24250242f74dSAlex Deucher track->textures[i].width_11 = 1 << 11; 24260242f74dSAlex Deucher track->textures[i].height_11 = 1 << 11; 24270242f74dSAlex Deucher track->textures[i].num_levels = 12; 24280242f74dSAlex Deucher if (rdev->family <= CHIP_RS200) { 24290242f74dSAlex Deucher track->textures[i].tex_coord_type = 0; 24300242f74dSAlex Deucher track->textures[i].txdepth = 0; 24310242f74dSAlex Deucher } else { 24320242f74dSAlex Deucher track->textures[i].txdepth = 16; 24330242f74dSAlex Deucher track->textures[i].tex_coord_type = 1; 24340242f74dSAlex Deucher } 24350242f74dSAlex Deucher track->textures[i].cpp = 64; 24360242f74dSAlex Deucher track->textures[i].robj = NULL; 24370242f74dSAlex Deucher /* CS IB emission code makes sure texture unit are disabled */ 24380242f74dSAlex Deucher track->textures[i].enabled = false; 24390242f74dSAlex Deucher track->textures[i].lookup_disable = false; 24400242f74dSAlex Deucher track->textures[i].roundup_w = true; 24410242f74dSAlex Deucher track->textures[i].roundup_h = true; 24420242f74dSAlex Deucher if (track->separate_cube) 24430242f74dSAlex Deucher for (face = 0; face < 5; face++) { 24440242f74dSAlex Deucher track->textures[i].cube_info[face].robj = NULL; 24450242f74dSAlex Deucher track->textures[i].cube_info[face].width = 16536; 24460242f74dSAlex Deucher track->textures[i].cube_info[face].height = 16536; 24470242f74dSAlex Deucher track->textures[i].cube_info[face].offset = 0; 24480242f74dSAlex Deucher } 24490242f74dSAlex Deucher } 24500242f74dSAlex Deucher } 2451771fe6b9SJerome Glisse 2452771fe6b9SJerome Glisse /* 2453771fe6b9SJerome Glisse * Global GPU functions 2454771fe6b9SJerome Glisse */ 24551109ca09SLauri Kasanen static void r100_errata(struct radeon_device *rdev) 2456771fe6b9SJerome Glisse { 2457771fe6b9SJerome Glisse rdev->pll_errata = 0; 2458771fe6b9SJerome Glisse 2459771fe6b9SJerome Glisse if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) { 2460771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS; 2461771fe6b9SJerome Glisse } 2462771fe6b9SJerome Glisse 2463771fe6b9SJerome Glisse if (rdev->family == CHIP_RV100 || 2464771fe6b9SJerome Glisse rdev->family == CHIP_RS100 || 2465771fe6b9SJerome Glisse rdev->family == CHIP_RS200) { 2466771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY; 2467771fe6b9SJerome Glisse } 2468771fe6b9SJerome Glisse } 2469771fe6b9SJerome Glisse 24701109ca09SLauri Kasanen static int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n) 2471771fe6b9SJerome Glisse { 2472771fe6b9SJerome Glisse unsigned i; 2473771fe6b9SJerome Glisse uint32_t tmp; 2474771fe6b9SJerome Glisse 2475771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2476771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK; 2477771fe6b9SJerome Glisse if (tmp >= n) { 2478771fe6b9SJerome Glisse return 0; 2479771fe6b9SJerome Glisse } 24800e1a351dSSam Ravnborg udelay(1); 2481771fe6b9SJerome Glisse } 2482771fe6b9SJerome Glisse return -1; 2483771fe6b9SJerome Glisse } 2484771fe6b9SJerome Glisse 2485771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev) 2486771fe6b9SJerome Glisse { 2487771fe6b9SJerome Glisse unsigned i; 2488771fe6b9SJerome Glisse uint32_t tmp; 2489771fe6b9SJerome Glisse 2490771fe6b9SJerome Glisse if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) { 24917ca85295SJoe Perches pr_warn("radeon: wait for empty RBBM fifo failed! Bad things might happen.\n"); 2492771fe6b9SJerome Glisse } 2493771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2494771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS); 24954612dc97SAlex Deucher if (!(tmp & RADEON_RBBM_ACTIVE)) { 2496771fe6b9SJerome Glisse return 0; 2497771fe6b9SJerome Glisse } 24980e1a351dSSam Ravnborg udelay(1); 2499771fe6b9SJerome Glisse } 2500771fe6b9SJerome Glisse return -1; 2501771fe6b9SJerome Glisse } 2502771fe6b9SJerome Glisse 2503771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev) 2504771fe6b9SJerome Glisse { 2505771fe6b9SJerome Glisse unsigned i; 2506771fe6b9SJerome Glisse uint32_t tmp; 2507771fe6b9SJerome Glisse 2508771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 2509771fe6b9SJerome Glisse /* read MC_STATUS */ 25104612dc97SAlex Deucher tmp = RREG32(RADEON_MC_STATUS); 25114612dc97SAlex Deucher if (tmp & RADEON_MC_IDLE) { 2512771fe6b9SJerome Glisse return 0; 2513771fe6b9SJerome Glisse } 25140e1a351dSSam Ravnborg udelay(1); 2515771fe6b9SJerome Glisse } 2516771fe6b9SJerome Glisse return -1; 2517771fe6b9SJerome Glisse } 2518771fe6b9SJerome Glisse 2519e32eb50dSChristian König bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring) 2520771fe6b9SJerome Glisse { 2521225758d8SJerome Glisse u32 rbbm_status; 2522771fe6b9SJerome Glisse 2523225758d8SJerome Glisse rbbm_status = RREG32(R_000E40_RBBM_STATUS); 2524225758d8SJerome Glisse if (!G_000E40_GUI_ACTIVE(rbbm_status)) { 2525ff212f25SChristian König radeon_ring_lockup_update(rdev, ring); 2526225758d8SJerome Glisse return false; 2527225758d8SJerome Glisse } 2528069211e5SChristian König return radeon_ring_test_lockup(rdev, ring); 2529225758d8SJerome Glisse } 2530225758d8SJerome Glisse 253174da01dcSAlex Deucher /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */ 253274da01dcSAlex Deucher void r100_enable_bm(struct radeon_device *rdev) 253374da01dcSAlex Deucher { 253474da01dcSAlex Deucher uint32_t tmp; 253574da01dcSAlex Deucher /* Enable bus mastering */ 253674da01dcSAlex Deucher tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS; 253774da01dcSAlex Deucher WREG32(RADEON_BUS_CNTL, tmp); 253874da01dcSAlex Deucher } 253974da01dcSAlex Deucher 254090aca4d2SJerome Glisse void r100_bm_disable(struct radeon_device *rdev) 254190aca4d2SJerome Glisse { 254290aca4d2SJerome Glisse u32 tmp; 254390aca4d2SJerome Glisse 254490aca4d2SJerome Glisse /* disable bus mastering */ 254590aca4d2SJerome Glisse tmp = RREG32(R_000030_BUS_CNTL); 254690aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044); 2547771fe6b9SJerome Glisse mdelay(1); 254890aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042); 254990aca4d2SJerome Glisse mdelay(1); 255090aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040); 255190aca4d2SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 255290aca4d2SJerome Glisse mdelay(1); 2553642ce525SMichel Dänzer pci_clear_master(rdev->pdev); 255490aca4d2SJerome Glisse mdelay(1); 255590aca4d2SJerome Glisse } 255690aca4d2SJerome Glisse 255771fe2899SJérome Glisse int r100_asic_reset(struct radeon_device *rdev, bool hard) 2558771fe6b9SJerome Glisse { 255990aca4d2SJerome Glisse struct r100_mc_save save; 256090aca4d2SJerome Glisse u32 status, tmp; 256125b2ec5bSAlex Deucher int ret = 0; 2562771fe6b9SJerome Glisse 256390aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 256490aca4d2SJerome Glisse if (!G_000E40_GUI_ACTIVE(status)) { 2565771fe6b9SJerome Glisse return 0; 2566771fe6b9SJerome Glisse } 256725b2ec5bSAlex Deucher r100_mc_stop(rdev, &save); 256890aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 256990aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 257090aca4d2SJerome Glisse /* stop CP */ 257190aca4d2SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 257290aca4d2SJerome Glisse tmp = RREG32(RADEON_CP_RB_CNTL); 257390aca4d2SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA); 257490aca4d2SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 257590aca4d2SJerome Glisse WREG32(RADEON_CP_RB_WPTR, 0); 257690aca4d2SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 257790aca4d2SJerome Glisse /* save PCI state */ 257890aca4d2SJerome Glisse pci_save_state(rdev->pdev); 257990aca4d2SJerome Glisse /* disable bus mastering */ 258090aca4d2SJerome Glisse r100_bm_disable(rdev); 258190aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) | 258290aca4d2SJerome Glisse S_0000F0_SOFT_RESET_RE(1) | 258390aca4d2SJerome Glisse S_0000F0_SOFT_RESET_PP(1) | 258490aca4d2SJerome Glisse S_0000F0_SOFT_RESET_RB(1)); 258590aca4d2SJerome Glisse RREG32(R_0000F0_RBBM_SOFT_RESET); 258690aca4d2SJerome Glisse mdelay(500); 258790aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 258890aca4d2SJerome Glisse mdelay(1); 258990aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 259090aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 2591771fe6b9SJerome Glisse /* reset CP */ 259290aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1)); 259390aca4d2SJerome Glisse RREG32(R_0000F0_RBBM_SOFT_RESET); 259490aca4d2SJerome Glisse mdelay(500); 259590aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 259690aca4d2SJerome Glisse mdelay(1); 259790aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 259890aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 259990aca4d2SJerome Glisse /* restore PCI & busmastering */ 260090aca4d2SJerome Glisse pci_restore_state(rdev->pdev); 260190aca4d2SJerome Glisse r100_enable_bm(rdev); 2602771fe6b9SJerome Glisse /* Check if GPU is idle */ 260390aca4d2SJerome Glisse if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) || 260490aca4d2SJerome Glisse G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) { 260590aca4d2SJerome Glisse dev_err(rdev->dev, "failed to reset GPU\n"); 260625b2ec5bSAlex Deucher ret = -1; 260725b2ec5bSAlex Deucher } else 260890aca4d2SJerome Glisse dev_info(rdev->dev, "GPU reset succeed\n"); 260925b2ec5bSAlex Deucher r100_mc_resume(rdev, &save); 261025b2ec5bSAlex Deucher return ret; 2611771fe6b9SJerome Glisse } 2612771fe6b9SJerome Glisse 261392cde00cSAlex Deucher void r100_set_common_regs(struct radeon_device *rdev) 261492cde00cSAlex Deucher { 26152739d49cSAlex Deucher struct drm_device *dev = rdev->ddev; 26162739d49cSAlex Deucher bool force_dac2 = false; 2617d668046cSDave Airlie u32 tmp; 26182739d49cSAlex Deucher 261992cde00cSAlex Deucher /* set these so they don't interfere with anything */ 262092cde00cSAlex Deucher WREG32(RADEON_OV0_SCALE_CNTL, 0); 262192cde00cSAlex Deucher WREG32(RADEON_SUBPIC_CNTL, 0); 262292cde00cSAlex Deucher WREG32(RADEON_VIPH_CONTROL, 0); 262392cde00cSAlex Deucher WREG32(RADEON_I2C_CNTL_1, 0); 262492cde00cSAlex Deucher WREG32(RADEON_DVI_I2C_CNTL_1, 0); 262592cde00cSAlex Deucher WREG32(RADEON_CAP0_TRIG_CNTL, 0); 262692cde00cSAlex Deucher WREG32(RADEON_CAP1_TRIG_CNTL, 0); 26272739d49cSAlex Deucher 26282739d49cSAlex Deucher /* always set up dac2 on rn50 and some rv100 as lots 26292739d49cSAlex Deucher * of servers seem to wire it up to a VGA port but 26302739d49cSAlex Deucher * don't report it in the bios connector 26312739d49cSAlex Deucher * table. 26322739d49cSAlex Deucher */ 26332739d49cSAlex Deucher switch (dev->pdev->device) { 26342739d49cSAlex Deucher /* RN50 */ 26352739d49cSAlex Deucher case 0x515e: 26362739d49cSAlex Deucher case 0x5969: 26372739d49cSAlex Deucher force_dac2 = true; 26382739d49cSAlex Deucher break; 26392739d49cSAlex Deucher /* RV100*/ 26402739d49cSAlex Deucher case 0x5159: 26412739d49cSAlex Deucher case 0x515a: 26422739d49cSAlex Deucher /* DELL triple head servers */ 26432739d49cSAlex Deucher if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) && 26442739d49cSAlex Deucher ((dev->pdev->subsystem_device == 0x016c) || 26452739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016d) || 26462739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016e) || 26472739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016f) || 26482739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x0170) || 26492739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x017d) || 26502739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x017e) || 26512739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x0183) || 26522739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x018a) || 26532739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x019a))) 26542739d49cSAlex Deucher force_dac2 = true; 26552739d49cSAlex Deucher break; 26562739d49cSAlex Deucher } 26572739d49cSAlex Deucher 26582739d49cSAlex Deucher if (force_dac2) { 26592739d49cSAlex Deucher u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG); 26602739d49cSAlex Deucher u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL); 26612739d49cSAlex Deucher u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2); 26622739d49cSAlex Deucher 26632739d49cSAlex Deucher /* For CRT on DAC2, don't turn it on if BIOS didn't 26642739d49cSAlex Deucher enable it, even it's detected. 26652739d49cSAlex Deucher */ 26662739d49cSAlex Deucher 26672739d49cSAlex Deucher /* force it to crtc0 */ 26682739d49cSAlex Deucher dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL; 26692739d49cSAlex Deucher dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL; 26702739d49cSAlex Deucher disp_hw_debug |= RADEON_CRT2_DISP1_SEL; 26712739d49cSAlex Deucher 26722739d49cSAlex Deucher /* set up the TV DAC */ 26732739d49cSAlex Deucher tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL | 26742739d49cSAlex Deucher RADEON_TV_DAC_STD_MASK | 26752739d49cSAlex Deucher RADEON_TV_DAC_RDACPD | 26762739d49cSAlex Deucher RADEON_TV_DAC_GDACPD | 26772739d49cSAlex Deucher RADEON_TV_DAC_BDACPD | 26782739d49cSAlex Deucher RADEON_TV_DAC_BGADJ_MASK | 26792739d49cSAlex Deucher RADEON_TV_DAC_DACADJ_MASK); 26802739d49cSAlex Deucher tv_dac_cntl |= (RADEON_TV_DAC_NBLANK | 26812739d49cSAlex Deucher RADEON_TV_DAC_NHOLD | 26822739d49cSAlex Deucher RADEON_TV_DAC_STD_PS2 | 26832739d49cSAlex Deucher (0x58 << 16)); 26842739d49cSAlex Deucher 26852739d49cSAlex Deucher WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl); 26862739d49cSAlex Deucher WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug); 26872739d49cSAlex Deucher WREG32(RADEON_DAC_CNTL2, dac2_cntl); 26882739d49cSAlex Deucher } 2689d668046cSDave Airlie 2690d668046cSDave Airlie /* switch PM block to ACPI mode */ 2691d668046cSDave Airlie tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL); 2692d668046cSDave Airlie tmp &= ~RADEON_PM_MODE_SEL; 2693d668046cSDave Airlie WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp); 2694d668046cSDave Airlie 269592cde00cSAlex Deucher } 2696771fe6b9SJerome Glisse 2697771fe6b9SJerome Glisse /* 2698771fe6b9SJerome Glisse * VRAM info 2699771fe6b9SJerome Glisse */ 2700771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev) 2701771fe6b9SJerome Glisse { 2702771fe6b9SJerome Glisse uint32_t tmp; 2703771fe6b9SJerome Glisse 2704771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = false; 2705771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) 2706771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2707771fe6b9SJerome Glisse else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR) 2708771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2709771fe6b9SJerome Glisse if ((rdev->family == CHIP_RV100) || 2710771fe6b9SJerome Glisse (rdev->family == CHIP_RS100) || 2711771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 2712771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 2713771fe6b9SJerome Glisse if (tmp & RV100_HALF_MODE) { 2714771fe6b9SJerome Glisse rdev->mc.vram_width = 32; 2715771fe6b9SJerome Glisse } else { 2716771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 2717771fe6b9SJerome Glisse } 2718771fe6b9SJerome Glisse if (rdev->flags & RADEON_SINGLE_CRTC) { 2719771fe6b9SJerome Glisse rdev->mc.vram_width /= 4; 2720771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2721771fe6b9SJerome Glisse } 2722771fe6b9SJerome Glisse } else if (rdev->family <= CHIP_RV280) { 2723771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 2724771fe6b9SJerome Glisse if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) { 2725771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 2726771fe6b9SJerome Glisse } else { 2727771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 2728771fe6b9SJerome Glisse } 2729771fe6b9SJerome Glisse } else { 2730771fe6b9SJerome Glisse /* newer IGPs */ 2731771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 2732771fe6b9SJerome Glisse } 2733771fe6b9SJerome Glisse } 2734771fe6b9SJerome Glisse 27352a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev) 2736771fe6b9SJerome Glisse { 27372a0f8918SDave Airlie u32 aper_size; 27382a0f8918SDave Airlie u8 byte; 27392a0f8918SDave Airlie 27402a0f8918SDave Airlie aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 27412a0f8918SDave Airlie 27422a0f8918SDave Airlie /* Set HDP_APER_CNTL only on cards that are known not to be broken, 27432a0f8918SDave Airlie * that is has the 2nd generation multifunction PCI interface 27442a0f8918SDave Airlie */ 27452a0f8918SDave Airlie if (rdev->family == CHIP_RV280 || 27462a0f8918SDave Airlie rdev->family >= CHIP_RV350) { 27472a0f8918SDave Airlie WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL, 27482a0f8918SDave Airlie ~RADEON_HDP_APER_CNTL); 27492a0f8918SDave Airlie DRM_INFO("Generation 2 PCI interface, using max accessible memory\n"); 27502a0f8918SDave Airlie return aper_size * 2; 27512a0f8918SDave Airlie } 27522a0f8918SDave Airlie 27532a0f8918SDave Airlie /* Older cards have all sorts of funny issues to deal with. First 27542a0f8918SDave Airlie * check if it's a multifunction card by reading the PCI config 27552a0f8918SDave Airlie * header type... Limit those to one aperture size 27562a0f8918SDave Airlie */ 27572a0f8918SDave Airlie pci_read_config_byte(rdev->pdev, 0xe, &byte); 27582a0f8918SDave Airlie if (byte & 0x80) { 27592a0f8918SDave Airlie DRM_INFO("Generation 1 PCI interface in multifunction mode\n"); 27602a0f8918SDave Airlie DRM_INFO("Limiting VRAM to one aperture\n"); 27612a0f8918SDave Airlie return aper_size; 27622a0f8918SDave Airlie } 27632a0f8918SDave Airlie 27642a0f8918SDave Airlie /* Single function older card. We read HDP_APER_CNTL to see how the BIOS 27652a0f8918SDave Airlie * have set it up. We don't write this as it's broken on some ASICs but 27662a0f8918SDave Airlie * we expect the BIOS to have done the right thing (might be too optimistic...) 27672a0f8918SDave Airlie */ 27682a0f8918SDave Airlie if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL) 27692a0f8918SDave Airlie return aper_size * 2; 27702a0f8918SDave Airlie return aper_size; 27712a0f8918SDave Airlie } 27722a0f8918SDave Airlie 27732a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev) 27742a0f8918SDave Airlie { 27752a0f8918SDave Airlie u64 config_aper_size; 27762a0f8918SDave Airlie 2777d594e46aSJerome Glisse /* work out accessible VRAM */ 277801d73a69SJordan Crouse rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0); 277901d73a69SJordan Crouse rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0); 278051e5fcd3SJerome Glisse rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev); 278151e5fcd3SJerome Glisse /* FIXME we don't use the second aperture yet when we could use it */ 278251e5fcd3SJerome Glisse if (rdev->mc.visible_vram_size > rdev->mc.aper_size) 278351e5fcd3SJerome Glisse rdev->mc.visible_vram_size = rdev->mc.aper_size; 27842a0f8918SDave Airlie config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 2785771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) { 2786771fe6b9SJerome Glisse uint32_t tom; 2787771fe6b9SJerome Glisse /* read NB_TOM to get the amount of ram stolen for the GPU */ 2788771fe6b9SJerome Glisse tom = RREG32(RADEON_NB_TOM); 27897a50f01aSDave Airlie rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16); 27907a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 27917a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 2792771fe6b9SJerome Glisse } else { 27937a50f01aSDave Airlie rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE); 2794771fe6b9SJerome Glisse /* Some production boards of m6 will report 0 2795771fe6b9SJerome Glisse * if it's 8 MB 2796771fe6b9SJerome Glisse */ 27977a50f01aSDave Airlie if (rdev->mc.real_vram_size == 0) { 27987a50f01aSDave Airlie rdev->mc.real_vram_size = 8192 * 1024; 27997a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 2800771fe6b9SJerome Glisse } 28012a0f8918SDave Airlie /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM - 2802d594e46aSJerome Glisse * Novell bug 204882 + along with lots of ubuntu ones 2803d594e46aSJerome Glisse */ 2804b7d8cce5SAlex Deucher if (rdev->mc.aper_size > config_aper_size) 2805b7d8cce5SAlex Deucher config_aper_size = rdev->mc.aper_size; 2806b7d8cce5SAlex Deucher 28077a50f01aSDave Airlie if (config_aper_size > rdev->mc.real_vram_size) 28087a50f01aSDave Airlie rdev->mc.mc_vram_size = config_aper_size; 28097a50f01aSDave Airlie else 28107a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 2811771fe6b9SJerome Glisse } 2812d594e46aSJerome Glisse } 28132a0f8918SDave Airlie 281428d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state) 281528d52043SDave Airlie { 281628d52043SDave Airlie uint32_t temp; 281728d52043SDave Airlie 281828d52043SDave Airlie temp = RREG32(RADEON_CONFIG_CNTL); 2819fbd62354SWambui Karuga if (!state) { 2820d75ee3beSAlex Deucher temp &= ~RADEON_CFG_VGA_RAM_EN; 2821d75ee3beSAlex Deucher temp |= RADEON_CFG_VGA_IO_DIS; 282228d52043SDave Airlie } else { 2823d75ee3beSAlex Deucher temp &= ~RADEON_CFG_VGA_IO_DIS; 282428d52043SDave Airlie } 282528d52043SDave Airlie WREG32(RADEON_CONFIG_CNTL, temp); 282628d52043SDave Airlie } 282728d52043SDave Airlie 28281109ca09SLauri Kasanen static void r100_mc_init(struct radeon_device *rdev) 28292a0f8918SDave Airlie { 2830d594e46aSJerome Glisse u64 base; 28312a0f8918SDave Airlie 2832d594e46aSJerome Glisse r100_vram_get_type(rdev); 28332a0f8918SDave Airlie r100_vram_init_sizes(rdev); 2834d594e46aSJerome Glisse base = rdev->mc.aper_base; 2835d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_IGP) 2836d594e46aSJerome Glisse base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16; 2837d594e46aSJerome Glisse radeon_vram_location(rdev, &rdev->mc, base); 28388d369bb1SAlex Deucher rdev->mc.gtt_base_align = 0; 2839d594e46aSJerome Glisse if (!(rdev->flags & RADEON_IS_AGP)) 2840d594e46aSJerome Glisse radeon_gtt_location(rdev, &rdev->mc); 2841f47299c5SAlex Deucher radeon_update_bandwidth_info(rdev); 2842771fe6b9SJerome Glisse } 2843771fe6b9SJerome Glisse 2844771fe6b9SJerome Glisse 2845771fe6b9SJerome Glisse /* 2846771fe6b9SJerome Glisse * Indirect registers accessor 2847771fe6b9SJerome Glisse */ 2848771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev) 2849771fe6b9SJerome Glisse { 28504ce9198eSAlex Deucher if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) { 2851771fe6b9SJerome Glisse (void)RREG32(RADEON_CLOCK_CNTL_DATA); 2852771fe6b9SJerome Glisse (void)RREG32(RADEON_CRTC_GEN_CNTL); 2853771fe6b9SJerome Glisse } 28544ce9198eSAlex Deucher } 2855771fe6b9SJerome Glisse 2856771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev) 2857771fe6b9SJerome Glisse { 2858771fe6b9SJerome Glisse /* This workarounds is necessary on RV100, RS100 and RS200 chips 2859771fe6b9SJerome Glisse * or the chip could hang on a subsequent access 2860771fe6b9SJerome Glisse */ 2861771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) { 28624de833c3SArnd Bergmann mdelay(5); 2863771fe6b9SJerome Glisse } 2864771fe6b9SJerome Glisse 2865771fe6b9SJerome Glisse /* This function is required to workaround a hardware bug in some (all?) 2866771fe6b9SJerome Glisse * revisions of the R300. This workaround should be called after every 2867771fe6b9SJerome Glisse * CLOCK_CNTL_INDEX register access. If not, register reads afterward 2868771fe6b9SJerome Glisse * may not be correct. 2869771fe6b9SJerome Glisse */ 2870771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_R300_CG) { 2871771fe6b9SJerome Glisse uint32_t save, tmp; 2872771fe6b9SJerome Glisse 2873771fe6b9SJerome Glisse save = RREG32(RADEON_CLOCK_CNTL_INDEX); 2874771fe6b9SJerome Glisse tmp = save & ~(0x3f | RADEON_PLL_WR_EN); 2875771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, tmp); 2876771fe6b9SJerome Glisse tmp = RREG32(RADEON_CLOCK_CNTL_DATA); 2877771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, save); 2878771fe6b9SJerome Glisse } 2879771fe6b9SJerome Glisse } 2880771fe6b9SJerome Glisse 2881771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg) 2882771fe6b9SJerome Glisse { 28830a5b7b0bSAlex Deucher unsigned long flags; 2884771fe6b9SJerome Glisse uint32_t data; 2885771fe6b9SJerome Glisse 28860a5b7b0bSAlex Deucher spin_lock_irqsave(&rdev->pll_idx_lock, flags); 2887771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f); 2888771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 2889771fe6b9SJerome Glisse data = RREG32(RADEON_CLOCK_CNTL_DATA); 2890771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 28910a5b7b0bSAlex Deucher spin_unlock_irqrestore(&rdev->pll_idx_lock, flags); 2892771fe6b9SJerome Glisse return data; 2893771fe6b9SJerome Glisse } 2894771fe6b9SJerome Glisse 2895771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) 2896771fe6b9SJerome Glisse { 28970a5b7b0bSAlex Deucher unsigned long flags; 28980a5b7b0bSAlex Deucher 28990a5b7b0bSAlex Deucher spin_lock_irqsave(&rdev->pll_idx_lock, flags); 2900771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN)); 2901771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 2902771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_DATA, v); 2903771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 29040a5b7b0bSAlex Deucher spin_unlock_irqrestore(&rdev->pll_idx_lock, flags); 2905771fe6b9SJerome Glisse } 2906771fe6b9SJerome Glisse 29071109ca09SLauri Kasanen static void r100_set_safe_registers(struct radeon_device *rdev) 2908068a117cSJerome Glisse { 2909551ebd83SDave Airlie if (ASIC_IS_RN50(rdev)) { 2910551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm; 2911551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm); 2912551ebd83SDave Airlie } else if (rdev->family < CHIP_R200) { 2913551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = r100_reg_safe_bm; 2914551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm); 2915551ebd83SDave Airlie } else { 2916d4550907SJerome Glisse r200_set_safe_registers(rdev); 2917551ebd83SDave Airlie } 2918068a117cSJerome Glisse } 2919068a117cSJerome Glisse 2920771fe6b9SJerome Glisse /* 2921771fe6b9SJerome Glisse * Debugfs info 2922771fe6b9SJerome Glisse */ 2923771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2924771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data) 2925771fe6b9SJerome Glisse { 2926771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2927771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2928771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2929771fe6b9SJerome Glisse uint32_t reg, value; 2930771fe6b9SJerome Glisse unsigned i; 2931771fe6b9SJerome Glisse 2932771fe6b9SJerome Glisse seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS)); 2933771fe6b9SJerome Glisse seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C)); 2934771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2935771fe6b9SJerome Glisse for (i = 0; i < 64; i++) { 2936771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100); 2937771fe6b9SJerome Glisse reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2; 2938771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i); 2939771fe6b9SJerome Glisse value = RREG32(RADEON_RBBM_CMDFIFO_DATA); 2940771fe6b9SJerome Glisse seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value); 2941771fe6b9SJerome Glisse } 2942771fe6b9SJerome Glisse return 0; 2943771fe6b9SJerome Glisse } 2944771fe6b9SJerome Glisse 2945771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data) 2946771fe6b9SJerome Glisse { 2947771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2948771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2949771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2950e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 2951771fe6b9SJerome Glisse uint32_t rdp, wdp; 2952771fe6b9SJerome Glisse unsigned count, i, j; 2953771fe6b9SJerome Glisse 2954e32eb50dSChristian König radeon_ring_free_size(rdev, ring); 2955771fe6b9SJerome Glisse rdp = RREG32(RADEON_CP_RB_RPTR); 2956771fe6b9SJerome Glisse wdp = RREG32(RADEON_CP_RB_WPTR); 2957e32eb50dSChristian König count = (rdp + ring->ring_size - wdp) & ring->ptr_mask; 2958771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2959771fe6b9SJerome Glisse seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp); 2960771fe6b9SJerome Glisse seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp); 2961e32eb50dSChristian König seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw); 2962771fe6b9SJerome Glisse seq_printf(m, "%u dwords in ring\n", count); 29630eb3448aSAlex Ivanov if (ring->ready) { 2964771fe6b9SJerome Glisse for (j = 0; j <= count; j++) { 2965e32eb50dSChristian König i = (rdp + j) & ring->ptr_mask; 2966e32eb50dSChristian König seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]); 2967771fe6b9SJerome Glisse } 29680eb3448aSAlex Ivanov } 2969771fe6b9SJerome Glisse return 0; 2970771fe6b9SJerome Glisse } 2971771fe6b9SJerome Glisse 2972771fe6b9SJerome Glisse 2973771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data) 2974771fe6b9SJerome Glisse { 2975771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2976771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2977771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2978771fe6b9SJerome Glisse uint32_t csq_stat, csq2_stat, tmp; 2979771fe6b9SJerome Glisse unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr; 2980771fe6b9SJerome Glisse unsigned i; 2981771fe6b9SJerome Glisse 2982771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2983771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE)); 2984771fe6b9SJerome Glisse csq_stat = RREG32(RADEON_CP_CSQ_STAT); 2985771fe6b9SJerome Glisse csq2_stat = RREG32(RADEON_CP_CSQ2_STAT); 2986771fe6b9SJerome Glisse r_rptr = (csq_stat >> 0) & 0x3ff; 2987771fe6b9SJerome Glisse r_wptr = (csq_stat >> 10) & 0x3ff; 2988771fe6b9SJerome Glisse ib1_rptr = (csq_stat >> 20) & 0x3ff; 2989771fe6b9SJerome Glisse ib1_wptr = (csq2_stat >> 0) & 0x3ff; 2990771fe6b9SJerome Glisse ib2_rptr = (csq2_stat >> 10) & 0x3ff; 2991771fe6b9SJerome Glisse ib2_wptr = (csq2_stat >> 20) & 0x3ff; 2992771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat); 2993771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat); 2994771fe6b9SJerome Glisse seq_printf(m, "Ring rptr %u\n", r_rptr); 2995771fe6b9SJerome Glisse seq_printf(m, "Ring wptr %u\n", r_wptr); 2996771fe6b9SJerome Glisse seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr); 2997771fe6b9SJerome Glisse seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr); 2998771fe6b9SJerome Glisse seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr); 2999771fe6b9SJerome Glisse seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr); 3000771fe6b9SJerome Glisse /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms 3001771fe6b9SJerome Glisse * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */ 3002771fe6b9SJerome Glisse seq_printf(m, "Ring fifo:\n"); 3003771fe6b9SJerome Glisse for (i = 0; i < 256; i++) { 3004771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 3005771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 3006771fe6b9SJerome Glisse seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp); 3007771fe6b9SJerome Glisse } 3008771fe6b9SJerome Glisse seq_printf(m, "Indirect1 fifo:\n"); 3009771fe6b9SJerome Glisse for (i = 256; i <= 512; i++) { 3010771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 3011771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 3012771fe6b9SJerome Glisse seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp); 3013771fe6b9SJerome Glisse } 3014771fe6b9SJerome Glisse seq_printf(m, "Indirect2 fifo:\n"); 3015771fe6b9SJerome Glisse for (i = 640; i < ib1_wptr; i++) { 3016771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 3017771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 3018771fe6b9SJerome Glisse seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp); 3019771fe6b9SJerome Glisse } 3020771fe6b9SJerome Glisse return 0; 3021771fe6b9SJerome Glisse } 3022771fe6b9SJerome Glisse 3023771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data) 3024771fe6b9SJerome Glisse { 3025771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 3026771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 3027771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 3028771fe6b9SJerome Glisse uint32_t tmp; 3029771fe6b9SJerome Glisse 3030771fe6b9SJerome Glisse tmp = RREG32(RADEON_CONFIG_MEMSIZE); 3031771fe6b9SJerome Glisse seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp); 3032771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_FB_LOCATION); 3033771fe6b9SJerome Glisse seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp); 3034771fe6b9SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 3035771fe6b9SJerome Glisse seq_printf(m, "BUS_CNTL 0x%08x\n", tmp); 3036771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_AGP_LOCATION); 3037771fe6b9SJerome Glisse seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp); 3038771fe6b9SJerome Glisse tmp = RREG32(RADEON_AGP_BASE); 3039771fe6b9SJerome Glisse seq_printf(m, "AGP_BASE 0x%08x\n", tmp); 3040771fe6b9SJerome Glisse tmp = RREG32(RADEON_HOST_PATH_CNTL); 3041771fe6b9SJerome Glisse seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp); 3042771fe6b9SJerome Glisse tmp = RREG32(0x01D0); 3043771fe6b9SJerome Glisse seq_printf(m, "AIC_CTRL 0x%08x\n", tmp); 3044771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_LO_ADDR); 3045771fe6b9SJerome Glisse seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp); 3046771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_HI_ADDR); 3047771fe6b9SJerome Glisse seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp); 3048771fe6b9SJerome Glisse tmp = RREG32(0x01E4); 3049771fe6b9SJerome Glisse seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp); 3050771fe6b9SJerome Glisse return 0; 3051771fe6b9SJerome Glisse } 3052771fe6b9SJerome Glisse 3053771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = { 3054771fe6b9SJerome Glisse {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL}, 3055771fe6b9SJerome Glisse }; 3056771fe6b9SJerome Glisse 3057771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = { 3058771fe6b9SJerome Glisse {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL}, 3059771fe6b9SJerome Glisse {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL}, 3060771fe6b9SJerome Glisse }; 3061771fe6b9SJerome Glisse 3062771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = { 3063771fe6b9SJerome Glisse {"r100_mc_info", r100_debugfs_mc_info, 0, NULL}, 3064771fe6b9SJerome Glisse }; 3065771fe6b9SJerome Glisse #endif 3066771fe6b9SJerome Glisse 3067771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev) 3068771fe6b9SJerome Glisse { 3069771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 3070771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1); 3071771fe6b9SJerome Glisse #else 3072771fe6b9SJerome Glisse return 0; 3073771fe6b9SJerome Glisse #endif 3074771fe6b9SJerome Glisse } 3075771fe6b9SJerome Glisse 3076771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev) 3077771fe6b9SJerome Glisse { 3078771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 3079771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2); 3080771fe6b9SJerome Glisse #else 3081771fe6b9SJerome Glisse return 0; 3082771fe6b9SJerome Glisse #endif 3083771fe6b9SJerome Glisse } 3084771fe6b9SJerome Glisse 3085771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev) 3086771fe6b9SJerome Glisse { 3087771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 3088771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1); 3089771fe6b9SJerome Glisse #else 3090771fe6b9SJerome Glisse return 0; 3091771fe6b9SJerome Glisse #endif 3092771fe6b9SJerome Glisse } 3093e024e110SDave Airlie 3094e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg, 3095e024e110SDave Airlie uint32_t tiling_flags, uint32_t pitch, 3096e024e110SDave Airlie uint32_t offset, uint32_t obj_size) 3097e024e110SDave Airlie { 3098e024e110SDave Airlie int surf_index = reg * 16; 3099e024e110SDave Airlie int flags = 0; 3100e024e110SDave Airlie 3101e024e110SDave Airlie if (rdev->family <= CHIP_RS200) { 3102e024e110SDave Airlie if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 3103e024e110SDave Airlie == (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 3104e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_BOTH; 3105e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 3106e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_MACRO; 310767d5ced5SAlex Deucher /* setting pitch to 0 disables tiling */ 310867d5ced5SAlex Deucher if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 310967d5ced5SAlex Deucher == 0) 311067d5ced5SAlex Deucher pitch = 0; 3111e024e110SDave Airlie } else if (rdev->family <= CHIP_RV280) { 3112e024e110SDave Airlie if (tiling_flags & (RADEON_TILING_MACRO)) 3113e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MACRO; 3114e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 3115e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MICRO; 3116e024e110SDave Airlie } else { 3117e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 3118e024e110SDave Airlie flags |= R300_SURF_TILE_MACRO; 3119e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 3120e024e110SDave Airlie flags |= R300_SURF_TILE_MICRO; 3121e024e110SDave Airlie } 3122e024e110SDave Airlie 3123c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_16BIT) 3124c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP; 3125c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_32BIT) 3126c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP; 3127c88f9f0cSMichel Dänzer 3128f5c5f040SDave Airlie /* r100/r200 divide by 16 */ 3129f5c5f040SDave Airlie if (rdev->family < CHIP_R300) 3130f5c5f040SDave Airlie flags |= pitch / 16; 3131f5c5f040SDave Airlie else 3132f5c5f040SDave Airlie flags |= pitch / 8; 3133f5c5f040SDave Airlie 3134f5c5f040SDave Airlie 3135d9fdaafbSDave Airlie DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1); 3136e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, flags); 3137e024e110SDave Airlie WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset); 3138e024e110SDave Airlie WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1); 3139e024e110SDave Airlie return 0; 3140e024e110SDave Airlie } 3141e024e110SDave Airlie 3142e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg) 3143e024e110SDave Airlie { 3144e024e110SDave Airlie int surf_index = reg * 16; 3145e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, 0); 3146e024e110SDave Airlie } 3147c93bb85bSJerome Glisse 3148c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev) 3149c93bb85bSJerome Glisse { 3150c93bb85bSJerome Glisse fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff; 3151c93bb85bSJerome Glisse fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff; 31521ef897e4STim Gardner fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff; 31531ef897e4STim Gardner fixed20_12 crit_point_ff = {0}; 3154c93bb85bSJerome Glisse uint32_t temp, data, mem_trcd, mem_trp, mem_tras; 3155c93bb85bSJerome Glisse fixed20_12 memtcas_ff[8] = { 315668adac5eSBen Skeggs dfixed_init(1), 315768adac5eSBen Skeggs dfixed_init(2), 315868adac5eSBen Skeggs dfixed_init(3), 315968adac5eSBen Skeggs dfixed_init(0), 316068adac5eSBen Skeggs dfixed_init_half(1), 316168adac5eSBen Skeggs dfixed_init_half(2), 316268adac5eSBen Skeggs dfixed_init(0), 3163c93bb85bSJerome Glisse }; 3164c93bb85bSJerome Glisse fixed20_12 memtcas_rs480_ff[8] = { 316568adac5eSBen Skeggs dfixed_init(0), 316668adac5eSBen Skeggs dfixed_init(1), 316768adac5eSBen Skeggs dfixed_init(2), 316868adac5eSBen Skeggs dfixed_init(3), 316968adac5eSBen Skeggs dfixed_init(0), 317068adac5eSBen Skeggs dfixed_init_half(1), 317168adac5eSBen Skeggs dfixed_init_half(2), 317268adac5eSBen Skeggs dfixed_init_half(3), 3173c93bb85bSJerome Glisse }; 3174c93bb85bSJerome Glisse fixed20_12 memtcas2_ff[8] = { 317568adac5eSBen Skeggs dfixed_init(0), 317668adac5eSBen Skeggs dfixed_init(1), 317768adac5eSBen Skeggs dfixed_init(2), 317868adac5eSBen Skeggs dfixed_init(3), 317968adac5eSBen Skeggs dfixed_init(4), 318068adac5eSBen Skeggs dfixed_init(5), 318168adac5eSBen Skeggs dfixed_init(6), 318268adac5eSBen Skeggs dfixed_init(7), 3183c93bb85bSJerome Glisse }; 3184c93bb85bSJerome Glisse fixed20_12 memtrbs[8] = { 318568adac5eSBen Skeggs dfixed_init(1), 318668adac5eSBen Skeggs dfixed_init_half(1), 318768adac5eSBen Skeggs dfixed_init(2), 318868adac5eSBen Skeggs dfixed_init_half(2), 318968adac5eSBen Skeggs dfixed_init(3), 319068adac5eSBen Skeggs dfixed_init_half(3), 319168adac5eSBen Skeggs dfixed_init(4), 319268adac5eSBen Skeggs dfixed_init_half(4) 3193c93bb85bSJerome Glisse }; 3194c93bb85bSJerome Glisse fixed20_12 memtrbs_r4xx[8] = { 319568adac5eSBen Skeggs dfixed_init(4), 319668adac5eSBen Skeggs dfixed_init(5), 319768adac5eSBen Skeggs dfixed_init(6), 319868adac5eSBen Skeggs dfixed_init(7), 319968adac5eSBen Skeggs dfixed_init(8), 320068adac5eSBen Skeggs dfixed_init(9), 320168adac5eSBen Skeggs dfixed_init(10), 320268adac5eSBen Skeggs dfixed_init(11) 3203c93bb85bSJerome Glisse }; 3204c93bb85bSJerome Glisse fixed20_12 min_mem_eff; 3205c93bb85bSJerome Glisse fixed20_12 mc_latency_sclk, mc_latency_mclk, k1; 3206c93bb85bSJerome Glisse fixed20_12 cur_latency_mclk, cur_latency_sclk; 32071ef897e4STim Gardner fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate = {0}, 3208c93bb85bSJerome Glisse disp_drain_rate2, read_return_rate; 3209c93bb85bSJerome Glisse fixed20_12 time_disp1_drop_priority; 3210c93bb85bSJerome Glisse int c; 3211c93bb85bSJerome Glisse int cur_size = 16; /* in octawords */ 3212c93bb85bSJerome Glisse int critical_point = 0, critical_point2; 3213c93bb85bSJerome Glisse /* uint32_t read_return_rate, time_disp1_drop_priority; */ 3214c93bb85bSJerome Glisse int stop_req, max_stop_req; 3215c93bb85bSJerome Glisse struct drm_display_mode *mode1 = NULL; 3216c93bb85bSJerome Glisse struct drm_display_mode *mode2 = NULL; 3217c93bb85bSJerome Glisse uint32_t pixel_bytes1 = 0; 3218c93bb85bSJerome Glisse uint32_t pixel_bytes2 = 0; 3219c93bb85bSJerome Glisse 32205b5561b3SMario Kleiner /* Guess line buffer size to be 8192 pixels */ 32215b5561b3SMario Kleiner u32 lb_size = 8192; 32225b5561b3SMario Kleiner 32238efe82caSAlex Deucher if (!rdev->mode_info.mode_config_initialized) 32248efe82caSAlex Deucher return; 32258efe82caSAlex Deucher 3226f46c0120SAlex Deucher radeon_update_display_priority(rdev); 3227f46c0120SAlex Deucher 3228c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[0]->base.enabled) { 3229489f3267SVille Syrjälä const struct drm_framebuffer *fb = 3230489f3267SVille Syrjälä rdev->mode_info.crtcs[0]->base.primary->fb; 3231489f3267SVille Syrjälä 3232c93bb85bSJerome Glisse mode1 = &rdev->mode_info.crtcs[0]->base.mode; 3233272725c7SVille Syrjälä pixel_bytes1 = fb->format->cpp[0]; 3234c93bb85bSJerome Glisse } 3235dfee5614SDave Airlie if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 3236c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[1]->base.enabled) { 3237489f3267SVille Syrjälä const struct drm_framebuffer *fb = 3238489f3267SVille Syrjälä rdev->mode_info.crtcs[1]->base.primary->fb; 3239489f3267SVille Syrjälä 3240c93bb85bSJerome Glisse mode2 = &rdev->mode_info.crtcs[1]->base.mode; 3241272725c7SVille Syrjälä pixel_bytes2 = fb->format->cpp[0]; 3242c93bb85bSJerome Glisse } 3243dfee5614SDave Airlie } 3244c93bb85bSJerome Glisse 324568adac5eSBen Skeggs min_mem_eff.full = dfixed_const_8(0); 3246c93bb85bSJerome Glisse /* get modes */ 3247c93bb85bSJerome Glisse if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) { 3248c93bb85bSJerome Glisse uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER); 3249c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT); 3250c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT); 3251c93bb85bSJerome Glisse /* check crtc enables */ 3252c93bb85bSJerome Glisse if (mode2) 3253c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT); 3254c93bb85bSJerome Glisse if (mode1) 3255c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT); 3256c93bb85bSJerome Glisse WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer); 3257c93bb85bSJerome Glisse } 3258c93bb85bSJerome Glisse 3259c93bb85bSJerome Glisse /* 3260c93bb85bSJerome Glisse * determine is there is enough bw for current mode 3261c93bb85bSJerome Glisse */ 3262f47299c5SAlex Deucher sclk_ff = rdev->pm.sclk; 3263f47299c5SAlex Deucher mclk_ff = rdev->pm.mclk; 3264c93bb85bSJerome Glisse 3265c93bb85bSJerome Glisse temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1); 326668adac5eSBen Skeggs temp_ff.full = dfixed_const(temp); 326768adac5eSBen Skeggs mem_bw.full = dfixed_mul(mclk_ff, temp_ff); 3268c93bb85bSJerome Glisse 3269c93bb85bSJerome Glisse pix_clk.full = 0; 3270c93bb85bSJerome Glisse pix_clk2.full = 0; 3271c93bb85bSJerome Glisse peak_disp_bw.full = 0; 3272c93bb85bSJerome Glisse if (mode1) { 327368adac5eSBen Skeggs temp_ff.full = dfixed_const(1000); 327468adac5eSBen Skeggs pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */ 327568adac5eSBen Skeggs pix_clk.full = dfixed_div(pix_clk, temp_ff); 327668adac5eSBen Skeggs temp_ff.full = dfixed_const(pixel_bytes1); 327768adac5eSBen Skeggs peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff); 3278c93bb85bSJerome Glisse } 3279c93bb85bSJerome Glisse if (mode2) { 328068adac5eSBen Skeggs temp_ff.full = dfixed_const(1000); 328168adac5eSBen Skeggs pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */ 328268adac5eSBen Skeggs pix_clk2.full = dfixed_div(pix_clk2, temp_ff); 328368adac5eSBen Skeggs temp_ff.full = dfixed_const(pixel_bytes2); 328468adac5eSBen Skeggs peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff); 3285c93bb85bSJerome Glisse } 3286c93bb85bSJerome Glisse 328768adac5eSBen Skeggs mem_bw.full = dfixed_mul(mem_bw, min_mem_eff); 3288c93bb85bSJerome Glisse if (peak_disp_bw.full >= mem_bw.full) { 3289c93bb85bSJerome Glisse DRM_ERROR("You may not have enough display bandwidth for current mode\n" 3290c93bb85bSJerome Glisse "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n"); 3291c93bb85bSJerome Glisse } 3292c93bb85bSJerome Glisse 3293c93bb85bSJerome Glisse /* Get values from the EXT_MEM_CNTL register...converting its contents. */ 3294c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_TIMING_CNTL); 3295c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */ 3296c93bb85bSJerome Glisse mem_trcd = ((temp >> 2) & 0x3) + 1; 3297c93bb85bSJerome Glisse mem_trp = ((temp & 0x3)) + 1; 3298c93bb85bSJerome Glisse mem_tras = ((temp & 0x70) >> 4) + 1; 3299c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R300 || 3300c93bb85bSJerome Glisse rdev->family == CHIP_R350) { /* r300, r350 */ 3301c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 3302c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 3303c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 4; 3304c93bb85bSJerome Glisse } else if (rdev->family == CHIP_RV350 || 3305211eed65SAlex Deucher rdev->family == CHIP_RV380) { 3306c93bb85bSJerome Glisse /* rv3x0 */ 3307c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 3; 3308c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 3; 3309c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 6; 3310c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R420 || 3311c93bb85bSJerome Glisse rdev->family == CHIP_R423 || 3312c93bb85bSJerome Glisse rdev->family == CHIP_RV410) { 3313c93bb85bSJerome Glisse /* r4xx */ 3314c93bb85bSJerome Glisse mem_trcd = (temp & 0xf) + 3; 3315c93bb85bSJerome Glisse if (mem_trcd > 15) 3316c93bb85bSJerome Glisse mem_trcd = 15; 3317c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0xf) + 3; 3318c93bb85bSJerome Glisse if (mem_trp > 15) 3319c93bb85bSJerome Glisse mem_trp = 15; 3320c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0x1f) + 6; 3321c93bb85bSJerome Glisse if (mem_tras > 31) 3322c93bb85bSJerome Glisse mem_tras = 31; 3323c93bb85bSJerome Glisse } else { /* RV200, R200 */ 3324c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 3325c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 3326c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0xf) + 4; 3327c93bb85bSJerome Glisse } 3328c93bb85bSJerome Glisse /* convert to FF */ 332968adac5eSBen Skeggs trcd_ff.full = dfixed_const(mem_trcd); 333068adac5eSBen Skeggs trp_ff.full = dfixed_const(mem_trp); 333168adac5eSBen Skeggs tras_ff.full = dfixed_const(mem_tras); 3332c93bb85bSJerome Glisse 3333c93bb85bSJerome Glisse /* Get values from the MEM_SDRAM_MODE_REG register...converting its */ 3334c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_SDRAM_MODE_REG); 3335c93bb85bSJerome Glisse data = (temp & (7 << 20)) >> 20; 3336c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) { 3337c93bb85bSJerome Glisse if (rdev->family == CHIP_RS480) /* don't think rs400 */ 3338c93bb85bSJerome Glisse tcas_ff = memtcas_rs480_ff[data]; 3339c93bb85bSJerome Glisse else 3340c93bb85bSJerome Glisse tcas_ff = memtcas_ff[data]; 3341c93bb85bSJerome Glisse } else 3342c93bb85bSJerome Glisse tcas_ff = memtcas2_ff[data]; 3343c93bb85bSJerome Glisse 3344c93bb85bSJerome Glisse if (rdev->family == CHIP_RS400 || 3345c93bb85bSJerome Glisse rdev->family == CHIP_RS480) { 3346c93bb85bSJerome Glisse /* extra cas latency stored in bits 23-25 0-4 clocks */ 3347c93bb85bSJerome Glisse data = (temp >> 23) & 0x7; 3348c93bb85bSJerome Glisse if (data < 5) 334968adac5eSBen Skeggs tcas_ff.full += dfixed_const(data); 3350c93bb85bSJerome Glisse } 3351c93bb85bSJerome Glisse 3352c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) { 3353c93bb85bSJerome Glisse /* on the R300, Tcas is included in Trbs. 3354c93bb85bSJerome Glisse */ 3355c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_CNTL); 3356c93bb85bSJerome Glisse data = (R300_MEM_NUM_CHANNELS_MASK & temp); 3357c93bb85bSJerome Glisse if (data == 1) { 3358c93bb85bSJerome Glisse if (R300_MEM_USE_CD_CH_ONLY & temp) { 3359c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_INDEX); 3360c93bb85bSJerome Glisse temp &= ~R300_MC_IND_ADDR_MASK; 3361c93bb85bSJerome Glisse temp |= R300_MC_READ_CNTL_CD_mcind; 3362c93bb85bSJerome Glisse WREG32(R300_MC_IND_INDEX, temp); 3363c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_DATA); 3364c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_C_MASK & temp); 3365c93bb85bSJerome Glisse } else { 3366c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 3367c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 3368c93bb85bSJerome Glisse } 3369c93bb85bSJerome Glisse } else { 3370c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 3371c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 3372c93bb85bSJerome Glisse } 3373c93bb85bSJerome Glisse if (rdev->family == CHIP_RV410 || 3374c93bb85bSJerome Glisse rdev->family == CHIP_R420 || 3375c93bb85bSJerome Glisse rdev->family == CHIP_R423) 3376c93bb85bSJerome Glisse trbs_ff = memtrbs_r4xx[data]; 3377c93bb85bSJerome Glisse else 3378c93bb85bSJerome Glisse trbs_ff = memtrbs[data]; 3379c93bb85bSJerome Glisse tcas_ff.full += trbs_ff.full; 3380c93bb85bSJerome Glisse } 3381c93bb85bSJerome Glisse 3382c93bb85bSJerome Glisse sclk_eff_ff.full = sclk_ff.full; 3383c93bb85bSJerome Glisse 3384c93bb85bSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3385c93bb85bSJerome Glisse fixed20_12 agpmode_ff; 338668adac5eSBen Skeggs agpmode_ff.full = dfixed_const(radeon_agpmode); 338768adac5eSBen Skeggs temp_ff.full = dfixed_const_666(16); 338868adac5eSBen Skeggs sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff); 3389c93bb85bSJerome Glisse } 3390c93bb85bSJerome Glisse /* TODO PCIE lanes may affect this - agpmode == 16?? */ 3391c93bb85bSJerome Glisse 3392c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev)) { 339368adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(250); 3394c93bb85bSJerome Glisse } else { 3395c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || 3396c93bb85bSJerome Glisse rdev->flags & RADEON_IS_IGP) { 3397c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) 339868adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(41); 3399c93bb85bSJerome Glisse else 340068adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(33); 3401c93bb85bSJerome Glisse } else { 3402c93bb85bSJerome Glisse if (rdev->mc.vram_width == 128) 340368adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(57); 3404c93bb85bSJerome Glisse else 340568adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(41); 3406c93bb85bSJerome Glisse } 3407c93bb85bSJerome Glisse } 3408c93bb85bSJerome Glisse 340968adac5eSBen Skeggs mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff); 3410c93bb85bSJerome Glisse 3411c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) { 3412c93bb85bSJerome Glisse if (rdev->mc.vram_width == 32) { 341368adac5eSBen Skeggs k1.full = dfixed_const(40); 3414c93bb85bSJerome Glisse c = 3; 3415c93bb85bSJerome Glisse } else { 341668adac5eSBen Skeggs k1.full = dfixed_const(20); 3417c93bb85bSJerome Glisse c = 1; 3418c93bb85bSJerome Glisse } 3419c93bb85bSJerome Glisse } else { 342068adac5eSBen Skeggs k1.full = dfixed_const(40); 3421c93bb85bSJerome Glisse c = 3; 3422c93bb85bSJerome Glisse } 3423c93bb85bSJerome Glisse 342468adac5eSBen Skeggs temp_ff.full = dfixed_const(2); 342568adac5eSBen Skeggs mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff); 342668adac5eSBen Skeggs temp_ff.full = dfixed_const(c); 342768adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff); 342868adac5eSBen Skeggs temp_ff.full = dfixed_const(4); 342968adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff); 343068adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff); 3431c93bb85bSJerome Glisse mc_latency_mclk.full += k1.full; 3432c93bb85bSJerome Glisse 343368adac5eSBen Skeggs mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff); 343468adac5eSBen Skeggs mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff); 3435c93bb85bSJerome Glisse 3436c93bb85bSJerome Glisse /* 3437c93bb85bSJerome Glisse HW cursor time assuming worst case of full size colour cursor. 3438c93bb85bSJerome Glisse */ 343968adac5eSBen Skeggs temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1)))); 3440c93bb85bSJerome Glisse temp_ff.full += trcd_ff.full; 3441c93bb85bSJerome Glisse if (temp_ff.full < tras_ff.full) 3442c93bb85bSJerome Glisse temp_ff.full = tras_ff.full; 344368adac5eSBen Skeggs cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff); 3444c93bb85bSJerome Glisse 344568adac5eSBen Skeggs temp_ff.full = dfixed_const(cur_size); 344668adac5eSBen Skeggs cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff); 3447c93bb85bSJerome Glisse /* 3448c93bb85bSJerome Glisse Find the total latency for the display data. 3449c93bb85bSJerome Glisse */ 345068adac5eSBen Skeggs disp_latency_overhead.full = dfixed_const(8); 345168adac5eSBen Skeggs disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff); 3452c93bb85bSJerome Glisse mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full; 3453c93bb85bSJerome Glisse mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full; 3454c93bb85bSJerome Glisse 3455c93bb85bSJerome Glisse if (mc_latency_mclk.full > mc_latency_sclk.full) 3456c93bb85bSJerome Glisse disp_latency.full = mc_latency_mclk.full; 3457c93bb85bSJerome Glisse else 3458c93bb85bSJerome Glisse disp_latency.full = mc_latency_sclk.full; 3459c93bb85bSJerome Glisse 3460c93bb85bSJerome Glisse /* setup Max GRPH_STOP_REQ default value */ 3461c93bb85bSJerome Glisse if (ASIC_IS_RV100(rdev)) 3462c93bb85bSJerome Glisse max_stop_req = 0x5c; 3463c93bb85bSJerome Glisse else 3464c93bb85bSJerome Glisse max_stop_req = 0x7c; 3465c93bb85bSJerome Glisse 3466c93bb85bSJerome Glisse if (mode1) { 3467c93bb85bSJerome Glisse /* CRTC1 3468c93bb85bSJerome Glisse Set GRPH_BUFFER_CNTL register using h/w defined optimal values. 3469c93bb85bSJerome Glisse GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ] 3470c93bb85bSJerome Glisse */ 3471c93bb85bSJerome Glisse stop_req = mode1->hdisplay * pixel_bytes1 / 16; 3472c93bb85bSJerome Glisse 3473c93bb85bSJerome Glisse if (stop_req > max_stop_req) 3474c93bb85bSJerome Glisse stop_req = max_stop_req; 3475c93bb85bSJerome Glisse 3476c93bb85bSJerome Glisse /* 3477c93bb85bSJerome Glisse Find the drain rate of the display buffer. 3478c93bb85bSJerome Glisse */ 347968adac5eSBen Skeggs temp_ff.full = dfixed_const((16/pixel_bytes1)); 348068adac5eSBen Skeggs disp_drain_rate.full = dfixed_div(pix_clk, temp_ff); 3481c93bb85bSJerome Glisse 3482c93bb85bSJerome Glisse /* 3483c93bb85bSJerome Glisse Find the critical point of the display buffer. 3484c93bb85bSJerome Glisse */ 348568adac5eSBen Skeggs crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency); 348668adac5eSBen Skeggs crit_point_ff.full += dfixed_const_half(0); 3487c93bb85bSJerome Glisse 348868adac5eSBen Skeggs critical_point = dfixed_trunc(crit_point_ff); 3489c93bb85bSJerome Glisse 3490c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 3491c93bb85bSJerome Glisse critical_point = 0; 3492c93bb85bSJerome Glisse } 3493c93bb85bSJerome Glisse 3494c93bb85bSJerome Glisse /* 3495c93bb85bSJerome Glisse The critical point should never be above max_stop_req-4. Setting 3496c93bb85bSJerome Glisse GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time. 3497c93bb85bSJerome Glisse */ 3498c93bb85bSJerome Glisse if (max_stop_req - critical_point < 4) 3499c93bb85bSJerome Glisse critical_point = 0; 3500c93bb85bSJerome Glisse 3501c93bb85bSJerome Glisse if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) { 3502c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/ 3503c93bb85bSJerome Glisse critical_point = 0x10; 3504c93bb85bSJerome Glisse } 3505c93bb85bSJerome Glisse 3506c93bb85bSJerome Glisse temp = RREG32(RADEON_GRPH_BUFFER_CNTL); 3507c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_STOP_REQ_MASK); 3508c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 3509c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_START_REQ_MASK); 3510c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 3511c93bb85bSJerome Glisse (stop_req > 0x15)) { 3512c93bb85bSJerome Glisse stop_req -= 0x10; 3513c93bb85bSJerome Glisse } 3514c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 3515c93bb85bSJerome Glisse temp |= RADEON_GRPH_BUFFER_SIZE; 3516c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_CRITICAL_CNTL | 3517c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 3518c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 3519c93bb85bSJerome Glisse /* 3520c93bb85bSJerome Glisse Write the result into the register. 3521c93bb85bSJerome Glisse */ 3522c93bb85bSJerome Glisse WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 3523c93bb85bSJerome Glisse (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 3524c93bb85bSJerome Glisse 3525c93bb85bSJerome Glisse #if 0 3526c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 3527c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 3528c93bb85bSJerome Glisse /* attempt to program RS400 disp regs correctly ??? */ 3529c93bb85bSJerome Glisse temp = RREG32(RS400_DISP1_REG_CNTL); 3530c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK | 3531c93bb85bSJerome Glisse RS400_DISP1_STOP_REQ_LEVEL_MASK); 3532c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, (temp | 3533c93bb85bSJerome Glisse (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 3534c93bb85bSJerome Glisse (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 3535c93bb85bSJerome Glisse temp = RREG32(RS400_DMIF_MEM_CNTL1); 3536c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK | 3537c93bb85bSJerome Glisse RS400_DISP1_CRITICAL_POINT_STOP_MASK); 3538c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, (temp | 3539c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) | 3540c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT))); 3541c93bb85bSJerome Glisse } 3542c93bb85bSJerome Glisse #endif 3543c93bb85bSJerome Glisse 3544d9fdaafbSDave Airlie DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n", 3545c93bb85bSJerome Glisse /* (unsigned int)info->SavedReg->grph_buffer_cntl, */ 3546c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL)); 3547c93bb85bSJerome Glisse } 3548c93bb85bSJerome Glisse 3549c93bb85bSJerome Glisse if (mode2) { 3550c93bb85bSJerome Glisse u32 grph2_cntl; 3551c93bb85bSJerome Glisse stop_req = mode2->hdisplay * pixel_bytes2 / 16; 3552c93bb85bSJerome Glisse 3553c93bb85bSJerome Glisse if (stop_req > max_stop_req) 3554c93bb85bSJerome Glisse stop_req = max_stop_req; 3555c93bb85bSJerome Glisse 3556c93bb85bSJerome Glisse /* 3557c93bb85bSJerome Glisse Find the drain rate of the display buffer. 3558c93bb85bSJerome Glisse */ 355968adac5eSBen Skeggs temp_ff.full = dfixed_const((16/pixel_bytes2)); 356068adac5eSBen Skeggs disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff); 3561c93bb85bSJerome Glisse 3562c93bb85bSJerome Glisse grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL); 3563c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK); 3564c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 3565c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK); 3566c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 3567c93bb85bSJerome Glisse (stop_req > 0x15)) { 3568c93bb85bSJerome Glisse stop_req -= 0x10; 3569c93bb85bSJerome Glisse } 3570c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 3571c93bb85bSJerome Glisse grph2_cntl |= RADEON_GRPH_BUFFER_SIZE; 3572c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL | 3573c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 3574c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 3575c93bb85bSJerome Glisse 3576c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS100) || 3577c93bb85bSJerome Glisse (rdev->family == CHIP_RS200)) 3578c93bb85bSJerome Glisse critical_point2 = 0; 3579c93bb85bSJerome Glisse else { 3580c93bb85bSJerome Glisse temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128; 358168adac5eSBen Skeggs temp_ff.full = dfixed_const(temp); 358268adac5eSBen Skeggs temp_ff.full = dfixed_mul(mclk_ff, temp_ff); 3583c93bb85bSJerome Glisse if (sclk_ff.full < temp_ff.full) 3584c93bb85bSJerome Glisse temp_ff.full = sclk_ff.full; 3585c93bb85bSJerome Glisse 3586c93bb85bSJerome Glisse read_return_rate.full = temp_ff.full; 3587c93bb85bSJerome Glisse 3588c93bb85bSJerome Glisse if (mode1) { 3589c93bb85bSJerome Glisse temp_ff.full = read_return_rate.full - disp_drain_rate.full; 359068adac5eSBen Skeggs time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff); 3591c93bb85bSJerome Glisse } else { 3592c93bb85bSJerome Glisse time_disp1_drop_priority.full = 0; 3593c93bb85bSJerome Glisse } 3594c93bb85bSJerome Glisse crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full; 359568adac5eSBen Skeggs crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2); 359668adac5eSBen Skeggs crit_point_ff.full += dfixed_const_half(0); 3597c93bb85bSJerome Glisse 359868adac5eSBen Skeggs critical_point2 = dfixed_trunc(crit_point_ff); 3599c93bb85bSJerome Glisse 3600c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 3601c93bb85bSJerome Glisse critical_point2 = 0; 3602c93bb85bSJerome Glisse } 3603c93bb85bSJerome Glisse 3604c93bb85bSJerome Glisse if (max_stop_req - critical_point2 < 4) 3605c93bb85bSJerome Glisse critical_point2 = 0; 3606c93bb85bSJerome Glisse 3607c93bb85bSJerome Glisse } 3608c93bb85bSJerome Glisse 3609c93bb85bSJerome Glisse if (critical_point2 == 0 && rdev->family == CHIP_R300) { 3610c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0 */ 3611c93bb85bSJerome Glisse critical_point2 = 0x10; 3612c93bb85bSJerome Glisse } 3613c93bb85bSJerome Glisse 3614c93bb85bSJerome Glisse WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 3615c93bb85bSJerome Glisse (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 3616c93bb85bSJerome Glisse 3617c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 3618c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 3619c93bb85bSJerome Glisse #if 0 3620c93bb85bSJerome Glisse /* attempt to program RS400 disp2 regs correctly ??? */ 3621c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL1); 3622c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK | 3623c93bb85bSJerome Glisse RS400_DISP2_STOP_REQ_LEVEL_MASK); 3624c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, (temp | 3625c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 3626c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 3627c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL2); 3628c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK | 3629c93bb85bSJerome Glisse RS400_DISP2_CRITICAL_POINT_STOP_MASK); 3630c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, (temp | 3631c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) | 3632c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT))); 3633c93bb85bSJerome Glisse #endif 3634c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC); 3635c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000); 3636c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC); 3637c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC); 3638c93bb85bSJerome Glisse } 3639c93bb85bSJerome Glisse 3640d9fdaafbSDave Airlie DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n", 3641c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL)); 3642c93bb85bSJerome Glisse } 36435b5561b3SMario Kleiner 36445b5561b3SMario Kleiner /* Save number of lines the linebuffer leads before the scanout */ 36455b5561b3SMario Kleiner if (mode1) 36465b5561b3SMario Kleiner rdev->mode_info.crtcs[0]->lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode1->crtc_hdisplay); 36475b5561b3SMario Kleiner 36485b5561b3SMario Kleiner if (mode2) 36495b5561b3SMario Kleiner rdev->mode_info.crtcs[1]->lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode2->crtc_hdisplay); 3650c93bb85bSJerome Glisse } 3651551ebd83SDave Airlie 3652e32eb50dSChristian König int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring) 36533ce0a23dSJerome Glisse { 36543ce0a23dSJerome Glisse uint32_t scratch; 36553ce0a23dSJerome Glisse uint32_t tmp = 0; 36563ce0a23dSJerome Glisse unsigned i; 36573ce0a23dSJerome Glisse int r; 36583ce0a23dSJerome Glisse 36593ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 36603ce0a23dSJerome Glisse if (r) { 36613ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r); 36623ce0a23dSJerome Glisse return r; 36633ce0a23dSJerome Glisse } 36643ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 3665e32eb50dSChristian König r = radeon_ring_lock(rdev, ring, 2); 36663ce0a23dSJerome Glisse if (r) { 36673ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r); 36683ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 36693ce0a23dSJerome Glisse return r; 36703ce0a23dSJerome Glisse } 3671e32eb50dSChristian König radeon_ring_write(ring, PACKET0(scratch, 0)); 3672e32eb50dSChristian König radeon_ring_write(ring, 0xDEADBEEF); 36731538a9e0SMichel Dänzer radeon_ring_unlock_commit(rdev, ring, false); 36743ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 36753ce0a23dSJerome Glisse tmp = RREG32(scratch); 36763ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 36773ce0a23dSJerome Glisse break; 36783ce0a23dSJerome Glisse } 36790e1a351dSSam Ravnborg udelay(1); 36803ce0a23dSJerome Glisse } 36813ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 36823ce0a23dSJerome Glisse DRM_INFO("ring test succeeded in %d usecs\n", i); 36833ce0a23dSJerome Glisse } else { 3684369d7ec1SAlex Deucher DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n", 36853ce0a23dSJerome Glisse scratch, tmp); 36863ce0a23dSJerome Glisse r = -EINVAL; 36873ce0a23dSJerome Glisse } 36883ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 36893ce0a23dSJerome Glisse return r; 36903ce0a23dSJerome Glisse } 36913ce0a23dSJerome Glisse 36923ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib) 36933ce0a23dSJerome Glisse { 3694e32eb50dSChristian König struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 36957b1f2485SChristian König 3696c7eff978SAlex Deucher if (ring->rptr_save_reg) { 3697c7eff978SAlex Deucher u32 next_rptr = ring->wptr + 2 + 3; 3698c7eff978SAlex Deucher radeon_ring_write(ring, PACKET0(ring->rptr_save_reg, 0)); 3699c7eff978SAlex Deucher radeon_ring_write(ring, next_rptr); 3700c7eff978SAlex Deucher } 3701c7eff978SAlex Deucher 3702e32eb50dSChristian König radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1)); 3703e32eb50dSChristian König radeon_ring_write(ring, ib->gpu_addr); 3704e32eb50dSChristian König radeon_ring_write(ring, ib->length_dw); 37053ce0a23dSJerome Glisse } 37063ce0a23dSJerome Glisse 3707f712812eSAlex Deucher int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring) 37083ce0a23dSJerome Glisse { 3709f2e39221SJerome Glisse struct radeon_ib ib; 37103ce0a23dSJerome Glisse uint32_t scratch; 37113ce0a23dSJerome Glisse uint32_t tmp = 0; 37123ce0a23dSJerome Glisse unsigned i; 37133ce0a23dSJerome Glisse int r; 37143ce0a23dSJerome Glisse 37153ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 37163ce0a23dSJerome Glisse if (r) { 37173ce0a23dSJerome Glisse DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r); 37183ce0a23dSJerome Glisse return r; 37193ce0a23dSJerome Glisse } 37203ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 37214bf3dd92SChristian König r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, NULL, 256); 37223ce0a23dSJerome Glisse if (r) { 3723af026c5bSMichel Dänzer DRM_ERROR("radeon: failed to get ib (%d).\n", r); 3724af026c5bSMichel Dänzer goto free_scratch; 37253ce0a23dSJerome Glisse } 3726f2e39221SJerome Glisse ib.ptr[0] = PACKET0(scratch, 0); 3727f2e39221SJerome Glisse ib.ptr[1] = 0xDEADBEEF; 3728f2e39221SJerome Glisse ib.ptr[2] = PACKET2(0); 3729f2e39221SJerome Glisse ib.ptr[3] = PACKET2(0); 3730f2e39221SJerome Glisse ib.ptr[4] = PACKET2(0); 3731f2e39221SJerome Glisse ib.ptr[5] = PACKET2(0); 3732f2e39221SJerome Glisse ib.ptr[6] = PACKET2(0); 3733f2e39221SJerome Glisse ib.ptr[7] = PACKET2(0); 3734f2e39221SJerome Glisse ib.length_dw = 8; 37351538a9e0SMichel Dänzer r = radeon_ib_schedule(rdev, &ib, NULL, false); 37363ce0a23dSJerome Glisse if (r) { 3737af026c5bSMichel Dänzer DRM_ERROR("radeon: failed to schedule ib (%d).\n", r); 3738af026c5bSMichel Dänzer goto free_ib; 37393ce0a23dSJerome Glisse } 374004db4cafSMatthew Dawson r = radeon_fence_wait_timeout(ib.fence, false, usecs_to_jiffies( 374104db4cafSMatthew Dawson RADEON_USEC_IB_TEST_TIMEOUT)); 374204db4cafSMatthew Dawson if (r < 0) { 3743af026c5bSMichel Dänzer DRM_ERROR("radeon: fence wait failed (%d).\n", r); 3744af026c5bSMichel Dänzer goto free_ib; 374504db4cafSMatthew Dawson } else if (r == 0) { 374604db4cafSMatthew Dawson DRM_ERROR("radeon: fence wait timed out.\n"); 374704db4cafSMatthew Dawson r = -ETIMEDOUT; 374804db4cafSMatthew Dawson goto free_ib; 37493ce0a23dSJerome Glisse } 375004db4cafSMatthew Dawson r = 0; 37513ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 37523ce0a23dSJerome Glisse tmp = RREG32(scratch); 37533ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 37543ce0a23dSJerome Glisse break; 37553ce0a23dSJerome Glisse } 37560e1a351dSSam Ravnborg udelay(1); 37573ce0a23dSJerome Glisse } 37583ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 37593ce0a23dSJerome Glisse DRM_INFO("ib test succeeded in %u usecs\n", i); 37603ce0a23dSJerome Glisse } else { 376162f288cfSPaul Bolle DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n", 37623ce0a23dSJerome Glisse scratch, tmp); 37633ce0a23dSJerome Glisse r = -EINVAL; 37643ce0a23dSJerome Glisse } 3765af026c5bSMichel Dänzer free_ib: 37663ce0a23dSJerome Glisse radeon_ib_free(rdev, &ib); 3767af026c5bSMichel Dänzer free_scratch: 3768af026c5bSMichel Dänzer radeon_scratch_free(rdev, scratch); 37693ce0a23dSJerome Glisse return r; 37703ce0a23dSJerome Glisse } 37719f022ddfSJerome Glisse 37729f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save) 37739f022ddfSJerome Glisse { 37749f022ddfSJerome Glisse /* Shutdown CP we shouldn't need to do that but better be safe than 37759f022ddfSJerome Glisse * sorry 37769f022ddfSJerome Glisse */ 3777e32eb50dSChristian König rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false; 37789f022ddfSJerome Glisse WREG32(R_000740_CP_CSQ_CNTL, 0); 37799f022ddfSJerome Glisse 37809f022ddfSJerome Glisse /* Save few CRTC registers */ 3781ca6ffc64SJerome Glisse save->GENMO_WT = RREG8(R_0003C2_GENMO_WT); 37829f022ddfSJerome Glisse save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL); 37839f022ddfSJerome Glisse save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL); 37849f022ddfSJerome Glisse save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET); 37859f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 37869f022ddfSJerome Glisse save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL); 37879f022ddfSJerome Glisse save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET); 37889f022ddfSJerome Glisse } 37899f022ddfSJerome Glisse 37909f022ddfSJerome Glisse /* Disable VGA aperture access */ 3791ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT); 37929f022ddfSJerome Glisse /* Disable cursor, overlay, crtc */ 37939f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1)); 37949f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL | 37959f022ddfSJerome Glisse S_000054_CRTC_DISPLAY_DIS(1)); 37969f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, 37979f022ddfSJerome Glisse (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) | 37989f022ddfSJerome Glisse S_000050_CRTC_DISP_REQ_EN_B(1)); 37999f022ddfSJerome Glisse WREG32(R_000420_OV0_SCALE_CNTL, 38009f022ddfSJerome Glisse C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL)); 38019f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET); 38029f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 38039f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET | 38049f022ddfSJerome Glisse S_000360_CUR2_LOCK(1)); 38059f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, 38069f022ddfSJerome Glisse (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) | 38079f022ddfSJerome Glisse S_0003F8_CRTC2_DISPLAY_DIS(1) | 38089f022ddfSJerome Glisse S_0003F8_CRTC2_DISP_REQ_EN_B(1)); 38099f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, 38109f022ddfSJerome Glisse C_000360_CUR2_LOCK & save->CUR2_OFFSET); 38119f022ddfSJerome Glisse } 38129f022ddfSJerome Glisse } 38139f022ddfSJerome Glisse 38149f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save) 38159f022ddfSJerome Glisse { 38169f022ddfSJerome Glisse /* Update base address for crtc */ 3817d594e46aSJerome Glisse WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start); 38189f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 3819d594e46aSJerome Glisse WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start); 38209f022ddfSJerome Glisse } 38219f022ddfSJerome Glisse /* Restore CRTC registers */ 3822ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, save->GENMO_WT); 38239f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL); 38249f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL); 38259f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 38269f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL); 38279f022ddfSJerome Glisse } 38289f022ddfSJerome Glisse } 3829ca6ffc64SJerome Glisse 3830ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev) 3831ca6ffc64SJerome Glisse { 3832ca6ffc64SJerome Glisse u32 tmp; 3833ca6ffc64SJerome Glisse 3834ca6ffc64SJerome Glisse tmp = RREG8(R_0003C2_GENMO_WT); 3835ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp); 3836ca6ffc64SJerome Glisse } 3837d4550907SJerome Glisse 3838d4550907SJerome Glisse static void r100_debugfs(struct radeon_device *rdev) 3839d4550907SJerome Glisse { 3840d4550907SJerome Glisse int r; 3841d4550907SJerome Glisse 3842d4550907SJerome Glisse r = r100_debugfs_mc_info_init(rdev); 3843d4550907SJerome Glisse if (r) 3844d4550907SJerome Glisse dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n"); 3845d4550907SJerome Glisse } 3846d4550907SJerome Glisse 3847d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev) 3848d4550907SJerome Glisse { 3849d4550907SJerome Glisse struct r100_mc_save save; 3850d4550907SJerome Glisse 3851d4550907SJerome Glisse /* Stops all mc clients */ 3852d4550907SJerome Glisse r100_mc_stop(rdev, &save); 3853d4550907SJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3854d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 3855d4550907SJerome Glisse S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) | 3856d4550907SJerome Glisse S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16)); 3857d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base)); 3858d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3859d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 3860d4550907SJerome Glisse upper_32_bits(rdev->mc.agp_base) & 0xff); 3861d4550907SJerome Glisse } else { 3862d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF); 3863d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, 0); 3864d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3865d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 0); 3866d4550907SJerome Glisse } 3867d4550907SJerome Glisse /* Wait for mc idle */ 3868d4550907SJerome Glisse if (r100_mc_wait_for_idle(rdev)) 3869d4550907SJerome Glisse dev_warn(rdev->dev, "Wait for MC idle timeout.\n"); 3870d4550907SJerome Glisse /* Program MC, should be a 32bits limited address space */ 3871d4550907SJerome Glisse WREG32(R_000148_MC_FB_LOCATION, 3872d4550907SJerome Glisse S_000148_MC_FB_START(rdev->mc.vram_start >> 16) | 3873d4550907SJerome Glisse S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16)); 3874d4550907SJerome Glisse r100_mc_resume(rdev, &save); 3875d4550907SJerome Glisse } 3876d4550907SJerome Glisse 38771109ca09SLauri Kasanen static void r100_clock_startup(struct radeon_device *rdev) 3878d4550907SJerome Glisse { 3879d4550907SJerome Glisse u32 tmp; 3880d4550907SJerome Glisse 3881d4550907SJerome Glisse if (radeon_dynclks != -1 && radeon_dynclks) 3882d4550907SJerome Glisse radeon_legacy_set_clock_gating(rdev, 1); 3883d4550907SJerome Glisse /* We need to force on some of the block */ 3884d4550907SJerome Glisse tmp = RREG32_PLL(R_00000D_SCLK_CNTL); 3885d4550907SJerome Glisse tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1); 3886d4550907SJerome Glisse if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280)) 3887d4550907SJerome Glisse tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1); 3888d4550907SJerome Glisse WREG32_PLL(R_00000D_SCLK_CNTL, tmp); 3889d4550907SJerome Glisse } 3890d4550907SJerome Glisse 3891d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev) 3892d4550907SJerome Glisse { 3893d4550907SJerome Glisse int r; 3894d4550907SJerome Glisse 389592cde00cSAlex Deucher /* set common regs */ 389692cde00cSAlex Deucher r100_set_common_regs(rdev); 389792cde00cSAlex Deucher /* program mc */ 3898d4550907SJerome Glisse r100_mc_program(rdev); 3899d4550907SJerome Glisse /* Resume clock */ 3900d4550907SJerome Glisse r100_clock_startup(rdev); 3901d4550907SJerome Glisse /* Initialize GART (initialize after TTM so we can allocate 3902d4550907SJerome Glisse * memory through TTM but finalize after TTM) */ 390317e15b0cSDave Airlie r100_enable_bm(rdev); 3904d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 3905d4550907SJerome Glisse r = r100_pci_gart_enable(rdev); 3906d4550907SJerome Glisse if (r) 3907d4550907SJerome Glisse return r; 3908d4550907SJerome Glisse } 3909724c80e1SAlex Deucher 3910724c80e1SAlex Deucher /* allocate wb buffer */ 3911724c80e1SAlex Deucher r = radeon_wb_init(rdev); 3912724c80e1SAlex Deucher if (r) 3913724c80e1SAlex Deucher return r; 3914724c80e1SAlex Deucher 391530eb77f4SJerome Glisse r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX); 391630eb77f4SJerome Glisse if (r) { 391730eb77f4SJerome Glisse dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r); 391830eb77f4SJerome Glisse return r; 391930eb77f4SJerome Glisse } 392030eb77f4SJerome Glisse 3921d4550907SJerome Glisse /* Enable IRQ */ 3922e49f3959SAdis Hamzić if (!rdev->irq.installed) { 3923e49f3959SAdis Hamzić r = radeon_irq_kms_init(rdev); 3924e49f3959SAdis Hamzić if (r) 3925e49f3959SAdis Hamzić return r; 3926e49f3959SAdis Hamzić } 3927e49f3959SAdis Hamzić 3928d4550907SJerome Glisse r100_irq_set(rdev); 3929cafe6609SJerome Glisse rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL); 3930d4550907SJerome Glisse /* 1M ring buffer */ 3931d4550907SJerome Glisse r = r100_cp_init(rdev, 1024 * 1024); 3932d4550907SJerome Glisse if (r) { 3933ec4f2ac4SPaul Bolle dev_err(rdev->dev, "failed initializing CP (%d).\n", r); 3934d4550907SJerome Glisse return r; 3935d4550907SJerome Glisse } 3936b15ba512SJerome Glisse 39372898c348SChristian König r = radeon_ib_pool_init(rdev); 39382898c348SChristian König if (r) { 39392898c348SChristian König dev_err(rdev->dev, "IB initialization failed (%d).\n", r); 3940b15ba512SJerome Glisse return r; 39412898c348SChristian König } 3942b15ba512SJerome Glisse 3943d4550907SJerome Glisse return 0; 3944d4550907SJerome Glisse } 3945d4550907SJerome Glisse 3946d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev) 3947d4550907SJerome Glisse { 39486b7746e8SJerome Glisse int r; 39496b7746e8SJerome Glisse 3950d4550907SJerome Glisse /* Make sur GART are not working */ 3951d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3952d4550907SJerome Glisse r100_pci_gart_disable(rdev); 3953d4550907SJerome Glisse /* Resume clock before doing reset */ 3954d4550907SJerome Glisse r100_clock_startup(rdev); 3955d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 3956a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 3957d4550907SJerome Glisse dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 3958d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 3959d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 3960d4550907SJerome Glisse } 3961d4550907SJerome Glisse /* post */ 3962d4550907SJerome Glisse radeon_combios_asic_init(rdev->ddev); 3963d4550907SJerome Glisse /* Resume clock after posting */ 3964d4550907SJerome Glisse r100_clock_startup(rdev); 3965550e2d92SDave Airlie /* Initialize surface registers */ 3966550e2d92SDave Airlie radeon_surface_init(rdev); 3967b15ba512SJerome Glisse 3968b15ba512SJerome Glisse rdev->accel_working = true; 39696b7746e8SJerome Glisse r = r100_startup(rdev); 39706b7746e8SJerome Glisse if (r) { 39716b7746e8SJerome Glisse rdev->accel_working = false; 39726b7746e8SJerome Glisse } 39736b7746e8SJerome Glisse return r; 3974d4550907SJerome Glisse } 3975d4550907SJerome Glisse 3976d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev) 3977d4550907SJerome Glisse { 39786c7bcceaSAlex Deucher radeon_pm_suspend(rdev); 3979d4550907SJerome Glisse r100_cp_disable(rdev); 3980724c80e1SAlex Deucher radeon_wb_disable(rdev); 3981d4550907SJerome Glisse r100_irq_disable(rdev); 3982d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3983d4550907SJerome Glisse r100_pci_gart_disable(rdev); 3984d4550907SJerome Glisse return 0; 3985d4550907SJerome Glisse } 3986d4550907SJerome Glisse 3987d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev) 3988d4550907SJerome Glisse { 39896c7bcceaSAlex Deucher radeon_pm_fini(rdev); 3990d4550907SJerome Glisse r100_cp_fini(rdev); 3991724c80e1SAlex Deucher radeon_wb_fini(rdev); 39922898c348SChristian König radeon_ib_pool_fini(rdev); 3993d4550907SJerome Glisse radeon_gem_fini(rdev); 3994d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3995d4550907SJerome Glisse r100_pci_gart_fini(rdev); 3996d0269ed8SJerome Glisse radeon_agp_fini(rdev); 3997d4550907SJerome Glisse radeon_irq_kms_fini(rdev); 3998d4550907SJerome Glisse radeon_fence_driver_fini(rdev); 39994c788679SJerome Glisse radeon_bo_fini(rdev); 4000d4550907SJerome Glisse radeon_atombios_fini(rdev); 4001d4550907SJerome Glisse kfree(rdev->bios); 4002d4550907SJerome Glisse rdev->bios = NULL; 4003d4550907SJerome Glisse } 4004d4550907SJerome Glisse 40054c712e6cSDave Airlie /* 40064c712e6cSDave Airlie * Due to how kexec works, it can leave the hw fully initialised when it 40074c712e6cSDave Airlie * boots the new kernel. However doing our init sequence with the CP and 40084c712e6cSDave Airlie * WB stuff setup causes GPU hangs on the RN50 at least. So at startup 40094c712e6cSDave Airlie * do some quick sanity checks and restore sane values to avoid this 40104c712e6cSDave Airlie * problem. 40114c712e6cSDave Airlie */ 40124c712e6cSDave Airlie void r100_restore_sanity(struct radeon_device *rdev) 40134c712e6cSDave Airlie { 40144c712e6cSDave Airlie u32 tmp; 40154c712e6cSDave Airlie 40164c712e6cSDave Airlie tmp = RREG32(RADEON_CP_CSQ_CNTL); 40174c712e6cSDave Airlie if (tmp) { 40184c712e6cSDave Airlie WREG32(RADEON_CP_CSQ_CNTL, 0); 40194c712e6cSDave Airlie } 40204c712e6cSDave Airlie tmp = RREG32(RADEON_CP_RB_CNTL); 40214c712e6cSDave Airlie if (tmp) { 40224c712e6cSDave Airlie WREG32(RADEON_CP_RB_CNTL, 0); 40234c712e6cSDave Airlie } 40244c712e6cSDave Airlie tmp = RREG32(RADEON_SCRATCH_UMSK); 40254c712e6cSDave Airlie if (tmp) { 40264c712e6cSDave Airlie WREG32(RADEON_SCRATCH_UMSK, 0); 40274c712e6cSDave Airlie } 40284c712e6cSDave Airlie } 40294c712e6cSDave Airlie 4030d4550907SJerome Glisse int r100_init(struct radeon_device *rdev) 4031d4550907SJerome Glisse { 4032d4550907SJerome Glisse int r; 4033d4550907SJerome Glisse 4034d4550907SJerome Glisse /* Register debugfs file specific to this group of asics */ 4035d4550907SJerome Glisse r100_debugfs(rdev); 4036d4550907SJerome Glisse /* Disable VGA */ 4037d4550907SJerome Glisse r100_vga_render_disable(rdev); 4038d4550907SJerome Glisse /* Initialize scratch registers */ 4039d4550907SJerome Glisse radeon_scratch_init(rdev); 4040d4550907SJerome Glisse /* Initialize surface registers */ 4041d4550907SJerome Glisse radeon_surface_init(rdev); 40424c712e6cSDave Airlie /* sanity check some register to avoid hangs like after kexec */ 40434c712e6cSDave Airlie r100_restore_sanity(rdev); 4044d4550907SJerome Glisse /* TODO: disable VGA need to use VGA request */ 4045d4550907SJerome Glisse /* BIOS*/ 4046d4550907SJerome Glisse if (!radeon_get_bios(rdev)) { 4047d4550907SJerome Glisse if (ASIC_IS_AVIVO(rdev)) 4048d4550907SJerome Glisse return -EINVAL; 4049d4550907SJerome Glisse } 4050d4550907SJerome Glisse if (rdev->is_atom_bios) { 4051d4550907SJerome Glisse dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n"); 4052d4550907SJerome Glisse return -EINVAL; 4053d4550907SJerome Glisse } else { 4054d4550907SJerome Glisse r = radeon_combios_init(rdev); 4055d4550907SJerome Glisse if (r) 4056d4550907SJerome Glisse return r; 4057d4550907SJerome Glisse } 4058d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 4059a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 4060d4550907SJerome Glisse dev_warn(rdev->dev, 4061d4550907SJerome Glisse "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 4062d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 4063d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 4064d4550907SJerome Glisse } 4065d4550907SJerome Glisse /* check if cards are posted or not */ 406672542d77SDave Airlie if (radeon_boot_test_post_card(rdev) == false) 406772542d77SDave Airlie return -EINVAL; 4068d4550907SJerome Glisse /* Set asic errata */ 4069d4550907SJerome Glisse r100_errata(rdev); 4070d4550907SJerome Glisse /* Initialize clocks */ 4071d4550907SJerome Glisse radeon_get_clock_info(rdev->ddev); 4072d594e46aSJerome Glisse /* initialize AGP */ 4073d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 4074d594e46aSJerome Glisse r = radeon_agp_init(rdev); 4075d594e46aSJerome Glisse if (r) { 4076d594e46aSJerome Glisse radeon_agp_disable(rdev); 4077d594e46aSJerome Glisse } 4078d594e46aSJerome Glisse } 4079d594e46aSJerome Glisse /* initialize VRAM */ 4080d594e46aSJerome Glisse r100_mc_init(rdev); 4081d4550907SJerome Glisse /* Fence driver */ 408230eb77f4SJerome Glisse r = radeon_fence_driver_init(rdev); 4083d4550907SJerome Glisse if (r) 4084d4550907SJerome Glisse return r; 4085d4550907SJerome Glisse /* Memory manager */ 40864c788679SJerome Glisse r = radeon_bo_init(rdev); 4087d4550907SJerome Glisse if (r) 4088d4550907SJerome Glisse return r; 4089d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 4090d4550907SJerome Glisse r = r100_pci_gart_init(rdev); 4091d4550907SJerome Glisse if (r) 4092d4550907SJerome Glisse return r; 4093d4550907SJerome Glisse } 4094d4550907SJerome Glisse r100_set_safe_registers(rdev); 4095b15ba512SJerome Glisse 40966c7bcceaSAlex Deucher /* Initialize power management */ 40976c7bcceaSAlex Deucher radeon_pm_init(rdev); 40986c7bcceaSAlex Deucher 4099d4550907SJerome Glisse rdev->accel_working = true; 4100d4550907SJerome Glisse r = r100_startup(rdev); 4101d4550907SJerome Glisse if (r) { 4102d4550907SJerome Glisse /* Somethings want wront with the accel init stop accel */ 4103d4550907SJerome Glisse dev_err(rdev->dev, "Disabling GPU acceleration\n"); 4104d4550907SJerome Glisse r100_cp_fini(rdev); 4105724c80e1SAlex Deucher radeon_wb_fini(rdev); 41062898c348SChristian König radeon_ib_pool_fini(rdev); 4107655efd3dSJerome Glisse radeon_irq_kms_fini(rdev); 4108d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 4109d4550907SJerome Glisse r100_pci_gart_fini(rdev); 4110d4550907SJerome Glisse rdev->accel_working = false; 4111d4550907SJerome Glisse } 4112d4550907SJerome Glisse return 0; 4113d4550907SJerome Glisse } 41146fcbef7aSAndi Kleen 41159e5acbc2SDenys Vlasenko uint32_t r100_mm_rreg_slow(struct radeon_device *rdev, uint32_t reg) 41169e5acbc2SDenys Vlasenko { 41179e5acbc2SDenys Vlasenko unsigned long flags; 41189e5acbc2SDenys Vlasenko uint32_t ret; 41199e5acbc2SDenys Vlasenko 41209e5acbc2SDenys Vlasenko spin_lock_irqsave(&rdev->mmio_idx_lock, flags); 41219e5acbc2SDenys Vlasenko writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX); 41229e5acbc2SDenys Vlasenko ret = readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA); 41239e5acbc2SDenys Vlasenko spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags); 41249e5acbc2SDenys Vlasenko return ret; 41259e5acbc2SDenys Vlasenko } 41269e5acbc2SDenys Vlasenko 41279e5acbc2SDenys Vlasenko void r100_mm_wreg_slow(struct radeon_device *rdev, uint32_t reg, uint32_t v) 41289e5acbc2SDenys Vlasenko { 41299e5acbc2SDenys Vlasenko unsigned long flags; 41309e5acbc2SDenys Vlasenko 41319e5acbc2SDenys Vlasenko spin_lock_irqsave(&rdev->mmio_idx_lock, flags); 41329e5acbc2SDenys Vlasenko writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX); 41339e5acbc2SDenys Vlasenko writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA); 41349e5acbc2SDenys Vlasenko spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags); 41359e5acbc2SDenys Vlasenko } 41369e5acbc2SDenys Vlasenko 41376fcbef7aSAndi Kleen u32 r100_io_rreg(struct radeon_device *rdev, u32 reg) 41386fcbef7aSAndi Kleen { 41396fcbef7aSAndi Kleen if (reg < rdev->rio_mem_size) 41406fcbef7aSAndi Kleen return ioread32(rdev->rio_mem + reg); 41416fcbef7aSAndi Kleen else { 41426fcbef7aSAndi Kleen iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX); 41436fcbef7aSAndi Kleen return ioread32(rdev->rio_mem + RADEON_MM_DATA); 41446fcbef7aSAndi Kleen } 41456fcbef7aSAndi Kleen } 41466fcbef7aSAndi Kleen 41476fcbef7aSAndi Kleen void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v) 41486fcbef7aSAndi Kleen { 41496fcbef7aSAndi Kleen if (reg < rdev->rio_mem_size) 41506fcbef7aSAndi Kleen iowrite32(v, rdev->rio_mem + reg); 41516fcbef7aSAndi Kleen else { 41526fcbef7aSAndi Kleen iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX); 41536fcbef7aSAndi Kleen iowrite32(v, rdev->rio_mem + RADEON_MM_DATA); 41546fcbef7aSAndi Kleen } 41556fcbef7aSAndi Kleen } 4156