1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/seq_file.h> 295a0e3ad6STejun Heo #include <linux/slab.h> 30771fe6b9SJerome Glisse #include "drmP.h" 31771fe6b9SJerome Glisse #include "drm.h" 32771fe6b9SJerome Glisse #include "radeon_drm.h" 33771fe6b9SJerome Glisse #include "radeon_reg.h" 34771fe6b9SJerome Glisse #include "radeon.h" 35e6990375SDaniel Vetter #include "radeon_asic.h" 363ce0a23dSJerome Glisse #include "r100d.h" 37d4550907SJerome Glisse #include "rs100d.h" 38d4550907SJerome Glisse #include "rv200d.h" 39d4550907SJerome Glisse #include "rv250d.h" 4049e02b73SAlex Deucher #include "atom.h" 413ce0a23dSJerome Glisse 4270967ab9SBen Hutchings #include <linux/firmware.h> 4370967ab9SBen Hutchings #include <linux/platform_device.h> 4470967ab9SBen Hutchings 45551ebd83SDave Airlie #include "r100_reg_safe.h" 46551ebd83SDave Airlie #include "rn50_reg_safe.h" 47551ebd83SDave Airlie 4870967ab9SBen Hutchings /* Firmware Names */ 4970967ab9SBen Hutchings #define FIRMWARE_R100 "radeon/R100_cp.bin" 5070967ab9SBen Hutchings #define FIRMWARE_R200 "radeon/R200_cp.bin" 5170967ab9SBen Hutchings #define FIRMWARE_R300 "radeon/R300_cp.bin" 5270967ab9SBen Hutchings #define FIRMWARE_R420 "radeon/R420_cp.bin" 5370967ab9SBen Hutchings #define FIRMWARE_RS690 "radeon/RS690_cp.bin" 5470967ab9SBen Hutchings #define FIRMWARE_RS600 "radeon/RS600_cp.bin" 5570967ab9SBen Hutchings #define FIRMWARE_R520 "radeon/R520_cp.bin" 5670967ab9SBen Hutchings 5770967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100); 5870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200); 5970967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300); 6070967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420); 6170967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690); 6270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600); 6370967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520); 64771fe6b9SJerome Glisse 65551ebd83SDave Airlie #include "r100_track.h" 66551ebd83SDave Airlie 67771fe6b9SJerome Glisse /* This files gather functions specifics to: 68771fe6b9SJerome Glisse * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 69771fe6b9SJerome Glisse */ 70771fe6b9SJerome Glisse 716f34be50SAlex Deucher void r100_pre_page_flip(struct radeon_device *rdev, int crtc) 726f34be50SAlex Deucher { 736f34be50SAlex Deucher /* enable the pflip int */ 746f34be50SAlex Deucher radeon_irq_kms_pflip_irq_get(rdev, crtc); 756f34be50SAlex Deucher } 766f34be50SAlex Deucher 776f34be50SAlex Deucher void r100_post_page_flip(struct radeon_device *rdev, int crtc) 786f34be50SAlex Deucher { 796f34be50SAlex Deucher /* disable the pflip int */ 806f34be50SAlex Deucher radeon_irq_kms_pflip_irq_put(rdev, crtc); 816f34be50SAlex Deucher } 826f34be50SAlex Deucher 836f34be50SAlex Deucher u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base) 846f34be50SAlex Deucher { 856f34be50SAlex Deucher struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id]; 866f34be50SAlex Deucher u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK; 876f34be50SAlex Deucher 886f34be50SAlex Deucher /* Lock the graphics update lock */ 896f34be50SAlex Deucher /* update the scanout addresses */ 906f34be50SAlex Deucher WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp); 916f34be50SAlex Deucher 92acb32506SAlex Deucher /* Wait for update_pending to go high. */ 93acb32506SAlex Deucher while (!(RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)); 94acb32506SAlex Deucher DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n"); 956f34be50SAlex Deucher 966f34be50SAlex Deucher /* Unlock the lock, so double-buffering can take place inside vblank */ 976f34be50SAlex Deucher tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK; 986f34be50SAlex Deucher WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp); 996f34be50SAlex Deucher 1006f34be50SAlex Deucher /* Return current update_pending status: */ 1016f34be50SAlex Deucher return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET; 1026f34be50SAlex Deucher } 1036f34be50SAlex Deucher 104ce8f5370SAlex Deucher void r100_pm_get_dynpm_state(struct radeon_device *rdev) 105a48b9b4eSAlex Deucher { 106a48b9b4eSAlex Deucher int i; 107ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = true; 108ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = true; 109a48b9b4eSAlex Deucher 110ce8f5370SAlex Deucher switch (rdev->pm.dynpm_planned_action) { 111ce8f5370SAlex Deucher case DYNPM_ACTION_MINIMUM: 112a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 0; 113ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = false; 114a48b9b4eSAlex Deucher break; 115ce8f5370SAlex Deucher case DYNPM_ACTION_DOWNCLOCK: 116a48b9b4eSAlex Deucher if (rdev->pm.current_power_state_index == 0) { 117a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 118ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = false; 119a48b9b4eSAlex Deucher } else { 120a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 121a48b9b4eSAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 122d7311171SAlex Deucher if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 123a48b9b4eSAlex Deucher continue; 124a48b9b4eSAlex Deucher else if (i >= rdev->pm.current_power_state_index) { 125a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 126a48b9b4eSAlex Deucher break; 127a48b9b4eSAlex Deucher } else { 128a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = i; 129a48b9b4eSAlex Deucher break; 130a48b9b4eSAlex Deucher } 131a48b9b4eSAlex Deucher } 132a48b9b4eSAlex Deucher } else 133a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 134a48b9b4eSAlex Deucher rdev->pm.current_power_state_index - 1; 135a48b9b4eSAlex Deucher } 136d7311171SAlex Deucher /* don't use the power state if crtcs are active and no display flag is set */ 137d7311171SAlex Deucher if ((rdev->pm.active_crtc_count > 0) && 138d7311171SAlex Deucher (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags & 139d7311171SAlex Deucher RADEON_PM_MODE_NO_DISPLAY)) { 140d7311171SAlex Deucher rdev->pm.requested_power_state_index++; 141d7311171SAlex Deucher } 142a48b9b4eSAlex Deucher break; 143ce8f5370SAlex Deucher case DYNPM_ACTION_UPCLOCK: 144a48b9b4eSAlex Deucher if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) { 145a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 146ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = false; 147a48b9b4eSAlex Deucher } else { 148a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 149a48b9b4eSAlex Deucher for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) { 150d7311171SAlex Deucher if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 151a48b9b4eSAlex Deucher continue; 152a48b9b4eSAlex Deucher else if (i <= rdev->pm.current_power_state_index) { 153a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 154a48b9b4eSAlex Deucher break; 155a48b9b4eSAlex Deucher } else { 156a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = i; 157a48b9b4eSAlex Deucher break; 158a48b9b4eSAlex Deucher } 159a48b9b4eSAlex Deucher } 160a48b9b4eSAlex Deucher } else 161a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 162a48b9b4eSAlex Deucher rdev->pm.current_power_state_index + 1; 163a48b9b4eSAlex Deucher } 164a48b9b4eSAlex Deucher break; 165ce8f5370SAlex Deucher case DYNPM_ACTION_DEFAULT: 16658e21dffSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index; 167ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = false; 16858e21dffSAlex Deucher break; 169ce8f5370SAlex Deucher case DYNPM_ACTION_NONE: 170a48b9b4eSAlex Deucher default: 171a48b9b4eSAlex Deucher DRM_ERROR("Requested mode for not defined action\n"); 172a48b9b4eSAlex Deucher return; 173a48b9b4eSAlex Deucher } 174a48b9b4eSAlex Deucher /* only one clock mode per power state */ 175a48b9b4eSAlex Deucher rdev->pm.requested_clock_mode_index = 0; 176a48b9b4eSAlex Deucher 177d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n", 178a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 179a48b9b4eSAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].sclk, 180a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 181a48b9b4eSAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].mclk, 182a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 18379daedc9SAlex Deucher pcie_lanes); 184a48b9b4eSAlex Deucher } 185a48b9b4eSAlex Deucher 186ce8f5370SAlex Deucher void r100_pm_init_profile(struct radeon_device *rdev) 187bae6b562SAlex Deucher { 188ce8f5370SAlex Deucher /* default */ 189ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; 190ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 191ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0; 192ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0; 193ce8f5370SAlex Deucher /* low sh */ 194ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0; 195ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0; 196ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0; 197ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0; 198c9e75b21SAlex Deucher /* mid sh */ 199c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0; 200c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0; 201c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0; 202c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0; 203ce8f5370SAlex Deucher /* high sh */ 204ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0; 205ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 206ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0; 207ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0; 208ce8f5370SAlex Deucher /* low mh */ 209ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0; 210ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 211ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0; 212ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0; 213c9e75b21SAlex Deucher /* mid mh */ 214c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0; 215c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 216c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0; 217c9e75b21SAlex Deucher rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0; 218ce8f5370SAlex Deucher /* high mh */ 219ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0; 220ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 221ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0; 222ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0; 223bae6b562SAlex Deucher } 224bae6b562SAlex Deucher 22549e02b73SAlex Deucher void r100_pm_misc(struct radeon_device *rdev) 22649e02b73SAlex Deucher { 22749e02b73SAlex Deucher int requested_index = rdev->pm.requested_power_state_index; 22849e02b73SAlex Deucher struct radeon_power_state *ps = &rdev->pm.power_state[requested_index]; 22949e02b73SAlex Deucher struct radeon_voltage *voltage = &ps->clock_info[0].voltage; 23049e02b73SAlex Deucher u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl; 23149e02b73SAlex Deucher 23249e02b73SAlex Deucher if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) { 23349e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) { 23449e02b73SAlex Deucher tmp = RREG32(voltage->gpio.reg); 23549e02b73SAlex Deucher if (voltage->active_high) 23649e02b73SAlex Deucher tmp |= voltage->gpio.mask; 23749e02b73SAlex Deucher else 23849e02b73SAlex Deucher tmp &= ~(voltage->gpio.mask); 23949e02b73SAlex Deucher WREG32(voltage->gpio.reg, tmp); 24049e02b73SAlex Deucher if (voltage->delay) 24149e02b73SAlex Deucher udelay(voltage->delay); 24249e02b73SAlex Deucher } else { 24349e02b73SAlex Deucher tmp = RREG32(voltage->gpio.reg); 24449e02b73SAlex Deucher if (voltage->active_high) 24549e02b73SAlex Deucher tmp &= ~voltage->gpio.mask; 24649e02b73SAlex Deucher else 24749e02b73SAlex Deucher tmp |= voltage->gpio.mask; 24849e02b73SAlex Deucher WREG32(voltage->gpio.reg, tmp); 24949e02b73SAlex Deucher if (voltage->delay) 25049e02b73SAlex Deucher udelay(voltage->delay); 25149e02b73SAlex Deucher } 25249e02b73SAlex Deucher } 25349e02b73SAlex Deucher 25449e02b73SAlex Deucher sclk_cntl = RREG32_PLL(SCLK_CNTL); 25549e02b73SAlex Deucher sclk_cntl2 = RREG32_PLL(SCLK_CNTL2); 25649e02b73SAlex Deucher sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3); 25749e02b73SAlex Deucher sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL); 25849e02b73SAlex Deucher sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3); 25949e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) { 26049e02b73SAlex Deucher sclk_more_cntl |= REDUCED_SPEED_SCLK_EN; 26149e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE) 26249e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE; 26349e02b73SAlex Deucher else 26449e02b73SAlex Deucher sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE; 26549e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) 26649e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0); 26749e02b73SAlex Deucher else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) 26849e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2); 26949e02b73SAlex Deucher } else 27049e02b73SAlex Deucher sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN; 27149e02b73SAlex Deucher 27249e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) { 27349e02b73SAlex Deucher sclk_more_cntl |= IO_CG_VOLTAGE_DROP; 27449e02b73SAlex Deucher if (voltage->delay) { 27549e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DROP_SYNC; 27649e02b73SAlex Deucher switch (voltage->delay) { 27749e02b73SAlex Deucher case 33: 27849e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(0); 27949e02b73SAlex Deucher break; 28049e02b73SAlex Deucher case 66: 28149e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(1); 28249e02b73SAlex Deucher break; 28349e02b73SAlex Deucher case 99: 28449e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(2); 28549e02b73SAlex Deucher break; 28649e02b73SAlex Deucher case 132: 28749e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(3); 28849e02b73SAlex Deucher break; 28949e02b73SAlex Deucher } 29049e02b73SAlex Deucher } else 29149e02b73SAlex Deucher sclk_more_cntl &= ~VOLTAGE_DROP_SYNC; 29249e02b73SAlex Deucher } else 29349e02b73SAlex Deucher sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP; 29449e02b73SAlex Deucher 29549e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN) 29649e02b73SAlex Deucher sclk_cntl &= ~FORCE_HDP; 29749e02b73SAlex Deucher else 29849e02b73SAlex Deucher sclk_cntl |= FORCE_HDP; 29949e02b73SAlex Deucher 30049e02b73SAlex Deucher WREG32_PLL(SCLK_CNTL, sclk_cntl); 30149e02b73SAlex Deucher WREG32_PLL(SCLK_CNTL2, sclk_cntl2); 30249e02b73SAlex Deucher WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl); 30349e02b73SAlex Deucher 30449e02b73SAlex Deucher /* set pcie lanes */ 30549e02b73SAlex Deucher if ((rdev->flags & RADEON_IS_PCIE) && 30649e02b73SAlex Deucher !(rdev->flags & RADEON_IS_IGP) && 30749e02b73SAlex Deucher rdev->asic->set_pcie_lanes && 30849e02b73SAlex Deucher (ps->pcie_lanes != 30949e02b73SAlex Deucher rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) { 31049e02b73SAlex Deucher radeon_set_pcie_lanes(rdev, 31149e02b73SAlex Deucher ps->pcie_lanes); 312d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes); 31349e02b73SAlex Deucher } 31449e02b73SAlex Deucher } 31549e02b73SAlex Deucher 31649e02b73SAlex Deucher void r100_pm_prepare(struct radeon_device *rdev) 31749e02b73SAlex Deucher { 31849e02b73SAlex Deucher struct drm_device *ddev = rdev->ddev; 31949e02b73SAlex Deucher struct drm_crtc *crtc; 32049e02b73SAlex Deucher struct radeon_crtc *radeon_crtc; 32149e02b73SAlex Deucher u32 tmp; 32249e02b73SAlex Deucher 32349e02b73SAlex Deucher /* disable any active CRTCs */ 32449e02b73SAlex Deucher list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { 32549e02b73SAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 32649e02b73SAlex Deucher if (radeon_crtc->enabled) { 32749e02b73SAlex Deucher if (radeon_crtc->crtc_id) { 32849e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC2_GEN_CNTL); 32949e02b73SAlex Deucher tmp |= RADEON_CRTC2_DISP_REQ_EN_B; 33049e02b73SAlex Deucher WREG32(RADEON_CRTC2_GEN_CNTL, tmp); 33149e02b73SAlex Deucher } else { 33249e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC_GEN_CNTL); 33349e02b73SAlex Deucher tmp |= RADEON_CRTC_DISP_REQ_EN_B; 33449e02b73SAlex Deucher WREG32(RADEON_CRTC_GEN_CNTL, tmp); 33549e02b73SAlex Deucher } 33649e02b73SAlex Deucher } 33749e02b73SAlex Deucher } 33849e02b73SAlex Deucher } 33949e02b73SAlex Deucher 34049e02b73SAlex Deucher void r100_pm_finish(struct radeon_device *rdev) 34149e02b73SAlex Deucher { 34249e02b73SAlex Deucher struct drm_device *ddev = rdev->ddev; 34349e02b73SAlex Deucher struct drm_crtc *crtc; 34449e02b73SAlex Deucher struct radeon_crtc *radeon_crtc; 34549e02b73SAlex Deucher u32 tmp; 34649e02b73SAlex Deucher 34749e02b73SAlex Deucher /* enable any active CRTCs */ 34849e02b73SAlex Deucher list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { 34949e02b73SAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 35049e02b73SAlex Deucher if (radeon_crtc->enabled) { 35149e02b73SAlex Deucher if (radeon_crtc->crtc_id) { 35249e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC2_GEN_CNTL); 35349e02b73SAlex Deucher tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B; 35449e02b73SAlex Deucher WREG32(RADEON_CRTC2_GEN_CNTL, tmp); 35549e02b73SAlex Deucher } else { 35649e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC_GEN_CNTL); 35749e02b73SAlex Deucher tmp &= ~RADEON_CRTC_DISP_REQ_EN_B; 35849e02b73SAlex Deucher WREG32(RADEON_CRTC_GEN_CNTL, tmp); 35949e02b73SAlex Deucher } 36049e02b73SAlex Deucher } 36149e02b73SAlex Deucher } 36249e02b73SAlex Deucher } 36349e02b73SAlex Deucher 364def9ba9cSAlex Deucher bool r100_gui_idle(struct radeon_device *rdev) 365def9ba9cSAlex Deucher { 366def9ba9cSAlex Deucher if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE) 367def9ba9cSAlex Deucher return false; 368def9ba9cSAlex Deucher else 369def9ba9cSAlex Deucher return true; 370def9ba9cSAlex Deucher } 371def9ba9cSAlex Deucher 37205a05c50SAlex Deucher /* hpd for digital panel detect/disconnect */ 37305a05c50SAlex Deucher bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd) 37405a05c50SAlex Deucher { 37505a05c50SAlex Deucher bool connected = false; 37605a05c50SAlex Deucher 37705a05c50SAlex Deucher switch (hpd) { 37805a05c50SAlex Deucher case RADEON_HPD_1: 37905a05c50SAlex Deucher if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE) 38005a05c50SAlex Deucher connected = true; 38105a05c50SAlex Deucher break; 38205a05c50SAlex Deucher case RADEON_HPD_2: 38305a05c50SAlex Deucher if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE) 38405a05c50SAlex Deucher connected = true; 38505a05c50SAlex Deucher break; 38605a05c50SAlex Deucher default: 38705a05c50SAlex Deucher break; 38805a05c50SAlex Deucher } 38905a05c50SAlex Deucher return connected; 39005a05c50SAlex Deucher } 39105a05c50SAlex Deucher 39205a05c50SAlex Deucher void r100_hpd_set_polarity(struct radeon_device *rdev, 39305a05c50SAlex Deucher enum radeon_hpd_id hpd) 39405a05c50SAlex Deucher { 39505a05c50SAlex Deucher u32 tmp; 39605a05c50SAlex Deucher bool connected = r100_hpd_sense(rdev, hpd); 39705a05c50SAlex Deucher 39805a05c50SAlex Deucher switch (hpd) { 39905a05c50SAlex Deucher case RADEON_HPD_1: 40005a05c50SAlex Deucher tmp = RREG32(RADEON_FP_GEN_CNTL); 40105a05c50SAlex Deucher if (connected) 40205a05c50SAlex Deucher tmp &= ~RADEON_FP_DETECT_INT_POL; 40305a05c50SAlex Deucher else 40405a05c50SAlex Deucher tmp |= RADEON_FP_DETECT_INT_POL; 40505a05c50SAlex Deucher WREG32(RADEON_FP_GEN_CNTL, tmp); 40605a05c50SAlex Deucher break; 40705a05c50SAlex Deucher case RADEON_HPD_2: 40805a05c50SAlex Deucher tmp = RREG32(RADEON_FP2_GEN_CNTL); 40905a05c50SAlex Deucher if (connected) 41005a05c50SAlex Deucher tmp &= ~RADEON_FP2_DETECT_INT_POL; 41105a05c50SAlex Deucher else 41205a05c50SAlex Deucher tmp |= RADEON_FP2_DETECT_INT_POL; 41305a05c50SAlex Deucher WREG32(RADEON_FP2_GEN_CNTL, tmp); 41405a05c50SAlex Deucher break; 41505a05c50SAlex Deucher default: 41605a05c50SAlex Deucher break; 41705a05c50SAlex Deucher } 41805a05c50SAlex Deucher } 41905a05c50SAlex Deucher 42005a05c50SAlex Deucher void r100_hpd_init(struct radeon_device *rdev) 42105a05c50SAlex Deucher { 42205a05c50SAlex Deucher struct drm_device *dev = rdev->ddev; 42305a05c50SAlex Deucher struct drm_connector *connector; 42405a05c50SAlex Deucher 42505a05c50SAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 42605a05c50SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector); 42705a05c50SAlex Deucher switch (radeon_connector->hpd.hpd) { 42805a05c50SAlex Deucher case RADEON_HPD_1: 42905a05c50SAlex Deucher rdev->irq.hpd[0] = true; 43005a05c50SAlex Deucher break; 43105a05c50SAlex Deucher case RADEON_HPD_2: 43205a05c50SAlex Deucher rdev->irq.hpd[1] = true; 43305a05c50SAlex Deucher break; 43405a05c50SAlex Deucher default: 43505a05c50SAlex Deucher break; 43605a05c50SAlex Deucher } 43705a05c50SAlex Deucher } 438003e69f9SJerome Glisse if (rdev->irq.installed) 43905a05c50SAlex Deucher r100_irq_set(rdev); 44005a05c50SAlex Deucher } 44105a05c50SAlex Deucher 44205a05c50SAlex Deucher void r100_hpd_fini(struct radeon_device *rdev) 44305a05c50SAlex Deucher { 44405a05c50SAlex Deucher struct drm_device *dev = rdev->ddev; 44505a05c50SAlex Deucher struct drm_connector *connector; 44605a05c50SAlex Deucher 44705a05c50SAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 44805a05c50SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector); 44905a05c50SAlex Deucher switch (radeon_connector->hpd.hpd) { 45005a05c50SAlex Deucher case RADEON_HPD_1: 45105a05c50SAlex Deucher rdev->irq.hpd[0] = false; 45205a05c50SAlex Deucher break; 45305a05c50SAlex Deucher case RADEON_HPD_2: 45405a05c50SAlex Deucher rdev->irq.hpd[1] = false; 45505a05c50SAlex Deucher break; 45605a05c50SAlex Deucher default: 45705a05c50SAlex Deucher break; 45805a05c50SAlex Deucher } 45905a05c50SAlex Deucher } 46005a05c50SAlex Deucher } 46105a05c50SAlex Deucher 462771fe6b9SJerome Glisse /* 463771fe6b9SJerome Glisse * PCI GART 464771fe6b9SJerome Glisse */ 465771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev) 466771fe6b9SJerome Glisse { 467771fe6b9SJerome Glisse /* TODO: can we do somethings here ? */ 468771fe6b9SJerome Glisse /* It seems hw only cache one entry so we should discard this 469771fe6b9SJerome Glisse * entry otherwise if first GPU GART read hit this entry it 470771fe6b9SJerome Glisse * could end up in wrong address. */ 471771fe6b9SJerome Glisse } 472771fe6b9SJerome Glisse 4734aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev) 4744aac0473SJerome Glisse { 4754aac0473SJerome Glisse int r; 4764aac0473SJerome Glisse 4774aac0473SJerome Glisse if (rdev->gart.table.ram.ptr) { 478fce7d61bSJoe Perches WARN(1, "R100 PCI GART already initialized\n"); 4794aac0473SJerome Glisse return 0; 4804aac0473SJerome Glisse } 4814aac0473SJerome Glisse /* Initialize common gart structure */ 4824aac0473SJerome Glisse r = radeon_gart_init(rdev); 4834aac0473SJerome Glisse if (r) 4844aac0473SJerome Glisse return r; 4854aac0473SJerome Glisse rdev->gart.table_size = rdev->gart.num_gpu_pages * 4; 4864aac0473SJerome Glisse rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush; 4874aac0473SJerome Glisse rdev->asic->gart_set_page = &r100_pci_gart_set_page; 4884aac0473SJerome Glisse return radeon_gart_table_ram_alloc(rdev); 4894aac0473SJerome Glisse } 4904aac0473SJerome Glisse 49117e15b0cSDave Airlie /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */ 49217e15b0cSDave Airlie void r100_enable_bm(struct radeon_device *rdev) 49317e15b0cSDave Airlie { 49417e15b0cSDave Airlie uint32_t tmp; 49517e15b0cSDave Airlie /* Enable bus mastering */ 49617e15b0cSDave Airlie tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS; 49717e15b0cSDave Airlie WREG32(RADEON_BUS_CNTL, tmp); 49817e15b0cSDave Airlie } 49917e15b0cSDave Airlie 500771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev) 501771fe6b9SJerome Glisse { 502771fe6b9SJerome Glisse uint32_t tmp; 503771fe6b9SJerome Glisse 50482568565SDave Airlie radeon_gart_restore(rdev); 505771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 506771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 507771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 508771fe6b9SJerome Glisse /* set address range for PCI address translate */ 509d594e46aSJerome Glisse WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start); 510d594e46aSJerome Glisse WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end); 511771fe6b9SJerome Glisse /* set PCI GART page-table base address */ 512771fe6b9SJerome Glisse WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr); 513771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN; 514771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 515771fe6b9SJerome Glisse r100_pci_gart_tlb_flush(rdev); 516771fe6b9SJerome Glisse rdev->gart.ready = true; 517771fe6b9SJerome Glisse return 0; 518771fe6b9SJerome Glisse } 519771fe6b9SJerome Glisse 520771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev) 521771fe6b9SJerome Glisse { 522771fe6b9SJerome Glisse uint32_t tmp; 523771fe6b9SJerome Glisse 524771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 525771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 526771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN); 527771fe6b9SJerome Glisse WREG32(RADEON_AIC_LO_ADDR, 0); 528771fe6b9SJerome Glisse WREG32(RADEON_AIC_HI_ADDR, 0); 529771fe6b9SJerome Glisse } 530771fe6b9SJerome Glisse 531771fe6b9SJerome Glisse int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr) 532771fe6b9SJerome Glisse { 533771fe6b9SJerome Glisse if (i < 0 || i > rdev->gart.num_gpu_pages) { 534771fe6b9SJerome Glisse return -EINVAL; 535771fe6b9SJerome Glisse } 536ed10f95dSDave Airlie rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr)); 537771fe6b9SJerome Glisse return 0; 538771fe6b9SJerome Glisse } 539771fe6b9SJerome Glisse 5404aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev) 541771fe6b9SJerome Glisse { 542f9274562SJerome Glisse radeon_gart_fini(rdev); 543771fe6b9SJerome Glisse r100_pci_gart_disable(rdev); 5444aac0473SJerome Glisse radeon_gart_table_ram_free(rdev); 545771fe6b9SJerome Glisse } 546771fe6b9SJerome Glisse 5477ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev) 5487ed220d7SMichel Dänzer { 5497ed220d7SMichel Dänzer uint32_t tmp = 0; 5507ed220d7SMichel Dänzer 551003e69f9SJerome Glisse if (!rdev->irq.installed) { 552fce7d61bSJoe Perches WARN(1, "Can't enable IRQ/MSI because no handler is installed\n"); 553003e69f9SJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 554003e69f9SJerome Glisse return -EINVAL; 555003e69f9SJerome Glisse } 5567ed220d7SMichel Dänzer if (rdev->irq.sw_int) { 5577ed220d7SMichel Dänzer tmp |= RADEON_SW_INT_ENABLE; 5587ed220d7SMichel Dänzer } 5592031f77cSAlex Deucher if (rdev->irq.gui_idle) { 5602031f77cSAlex Deucher tmp |= RADEON_GUI_IDLE_MASK; 5612031f77cSAlex Deucher } 5626f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[0] || 5636f34be50SAlex Deucher rdev->irq.pflip[0]) { 5647ed220d7SMichel Dänzer tmp |= RADEON_CRTC_VBLANK_MASK; 5657ed220d7SMichel Dänzer } 5666f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[1] || 5676f34be50SAlex Deucher rdev->irq.pflip[1]) { 5687ed220d7SMichel Dänzer tmp |= RADEON_CRTC2_VBLANK_MASK; 5697ed220d7SMichel Dänzer } 57005a05c50SAlex Deucher if (rdev->irq.hpd[0]) { 57105a05c50SAlex Deucher tmp |= RADEON_FP_DETECT_MASK; 57205a05c50SAlex Deucher } 57305a05c50SAlex Deucher if (rdev->irq.hpd[1]) { 57405a05c50SAlex Deucher tmp |= RADEON_FP2_DETECT_MASK; 57505a05c50SAlex Deucher } 5767ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_CNTL, tmp); 5777ed220d7SMichel Dänzer return 0; 5787ed220d7SMichel Dänzer } 5797ed220d7SMichel Dänzer 5809f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev) 5819f022ddfSJerome Glisse { 5829f022ddfSJerome Glisse u32 tmp; 5839f022ddfSJerome Glisse 5849f022ddfSJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 5859f022ddfSJerome Glisse /* Wait and acknowledge irq */ 5869f022ddfSJerome Glisse mdelay(1); 5879f022ddfSJerome Glisse tmp = RREG32(R_000044_GEN_INT_STATUS); 5889f022ddfSJerome Glisse WREG32(R_000044_GEN_INT_STATUS, tmp); 5899f022ddfSJerome Glisse } 5909f022ddfSJerome Glisse 5917ed220d7SMichel Dänzer static inline uint32_t r100_irq_ack(struct radeon_device *rdev) 5927ed220d7SMichel Dänzer { 5937ed220d7SMichel Dänzer uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS); 59405a05c50SAlex Deucher uint32_t irq_mask = RADEON_SW_INT_TEST | 59505a05c50SAlex Deucher RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT | 59605a05c50SAlex Deucher RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT; 5977ed220d7SMichel Dänzer 5982031f77cSAlex Deucher /* the interrupt works, but the status bit is permanently asserted */ 5992031f77cSAlex Deucher if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) { 6002031f77cSAlex Deucher if (!rdev->irq.gui_idle_acked) 6012031f77cSAlex Deucher irq_mask |= RADEON_GUI_IDLE_STAT; 6022031f77cSAlex Deucher } 6032031f77cSAlex Deucher 6047ed220d7SMichel Dänzer if (irqs) { 6057ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_STATUS, irqs); 6067ed220d7SMichel Dänzer } 6077ed220d7SMichel Dänzer return irqs & irq_mask; 6087ed220d7SMichel Dänzer } 6097ed220d7SMichel Dänzer 6107ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev) 6117ed220d7SMichel Dänzer { 6123e5cb98dSAlex Deucher uint32_t status, msi_rearm; 613d4877cf2SAlex Deucher bool queue_hotplug = false; 6147ed220d7SMichel Dänzer 6152031f77cSAlex Deucher /* reset gui idle ack. the status bit is broken */ 6162031f77cSAlex Deucher rdev->irq.gui_idle_acked = false; 6172031f77cSAlex Deucher 6187ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 6197ed220d7SMichel Dänzer if (!status) { 6207ed220d7SMichel Dänzer return IRQ_NONE; 6217ed220d7SMichel Dänzer } 622a513c184SJerome Glisse if (rdev->shutdown) { 623a513c184SJerome Glisse return IRQ_NONE; 624a513c184SJerome Glisse } 6257ed220d7SMichel Dänzer while (status) { 6267ed220d7SMichel Dänzer /* SW interrupt */ 6277ed220d7SMichel Dänzer if (status & RADEON_SW_INT_TEST) { 6287ed220d7SMichel Dänzer radeon_fence_process(rdev); 6297ed220d7SMichel Dänzer } 6302031f77cSAlex Deucher /* gui idle interrupt */ 6312031f77cSAlex Deucher if (status & RADEON_GUI_IDLE_STAT) { 6322031f77cSAlex Deucher rdev->irq.gui_idle_acked = true; 6332031f77cSAlex Deucher rdev->pm.gui_idle = true; 6342031f77cSAlex Deucher wake_up(&rdev->irq.idle_queue); 6352031f77cSAlex Deucher } 6367ed220d7SMichel Dänzer /* Vertical blank interrupts */ 6377ed220d7SMichel Dänzer if (status & RADEON_CRTC_VBLANK_STAT) { 6386f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[0]) { 6397ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 0); 640839461d3SRafał Miłecki rdev->pm.vblank_sync = true; 64173a6d3fcSRafał Miłecki wake_up(&rdev->irq.vblank_queue); 6427ed220d7SMichel Dänzer } 6433e4ea742SMario Kleiner if (rdev->irq.pflip[0]) 6443e4ea742SMario Kleiner radeon_crtc_handle_flip(rdev, 0); 6456f34be50SAlex Deucher } 6467ed220d7SMichel Dänzer if (status & RADEON_CRTC2_VBLANK_STAT) { 6476f34be50SAlex Deucher if (rdev->irq.crtc_vblank_int[1]) { 6487ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 1); 649839461d3SRafał Miłecki rdev->pm.vblank_sync = true; 65073a6d3fcSRafał Miłecki wake_up(&rdev->irq.vblank_queue); 6517ed220d7SMichel Dänzer } 6523e4ea742SMario Kleiner if (rdev->irq.pflip[1]) 6533e4ea742SMario Kleiner radeon_crtc_handle_flip(rdev, 1); 6546f34be50SAlex Deucher } 65505a05c50SAlex Deucher if (status & RADEON_FP_DETECT_STAT) { 656d4877cf2SAlex Deucher queue_hotplug = true; 657d4877cf2SAlex Deucher DRM_DEBUG("HPD1\n"); 65805a05c50SAlex Deucher } 65905a05c50SAlex Deucher if (status & RADEON_FP2_DETECT_STAT) { 660d4877cf2SAlex Deucher queue_hotplug = true; 661d4877cf2SAlex Deucher DRM_DEBUG("HPD2\n"); 66205a05c50SAlex Deucher } 6637ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 6647ed220d7SMichel Dänzer } 6652031f77cSAlex Deucher /* reset gui idle ack. the status bit is broken */ 6662031f77cSAlex Deucher rdev->irq.gui_idle_acked = false; 667d4877cf2SAlex Deucher if (queue_hotplug) 66832c87fcaSTejun Heo schedule_work(&rdev->hotplug_work); 6693e5cb98dSAlex Deucher if (rdev->msi_enabled) { 6703e5cb98dSAlex Deucher switch (rdev->family) { 6713e5cb98dSAlex Deucher case CHIP_RS400: 6723e5cb98dSAlex Deucher case CHIP_RS480: 6733e5cb98dSAlex Deucher msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM; 6743e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm); 6753e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM); 6763e5cb98dSAlex Deucher break; 6773e5cb98dSAlex Deucher default: 6783e5cb98dSAlex Deucher msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN; 6793e5cb98dSAlex Deucher WREG32(RADEON_MSI_REARM_EN, msi_rearm); 6803e5cb98dSAlex Deucher WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN); 6813e5cb98dSAlex Deucher break; 6823e5cb98dSAlex Deucher } 6833e5cb98dSAlex Deucher } 6847ed220d7SMichel Dänzer return IRQ_HANDLED; 6857ed220d7SMichel Dänzer } 6867ed220d7SMichel Dänzer 6877ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc) 6887ed220d7SMichel Dänzer { 6897ed220d7SMichel Dänzer if (crtc == 0) 6907ed220d7SMichel Dänzer return RREG32(RADEON_CRTC_CRNT_FRAME); 6917ed220d7SMichel Dänzer else 6927ed220d7SMichel Dänzer return RREG32(RADEON_CRTC2_CRNT_FRAME); 6937ed220d7SMichel Dänzer } 6947ed220d7SMichel Dänzer 6959e5b2af7SPauli Nieminen /* Who ever call radeon_fence_emit should call ring_lock and ask 6969e5b2af7SPauli Nieminen * for enough space (today caller are ib schedule and buffer move) */ 697771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev, 698771fe6b9SJerome Glisse struct radeon_fence *fence) 699771fe6b9SJerome Glisse { 7009e5b2af7SPauli Nieminen /* We have to make sure that caches are flushed before 7019e5b2af7SPauli Nieminen * CPU might read something from VRAM. */ 7029e5b2af7SPauli Nieminen radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); 7039e5b2af7SPauli Nieminen radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL); 7049e5b2af7SPauli Nieminen radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); 7059e5b2af7SPauli Nieminen radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL); 706771fe6b9SJerome Glisse /* Wait until IDLE & CLEAN */ 7074612dc97SAlex Deucher radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0)); 7084612dc97SAlex Deucher radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN); 709cafe6609SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0)); 710cafe6609SJerome Glisse radeon_ring_write(rdev, rdev->config.r100.hdp_cntl | 711cafe6609SJerome Glisse RADEON_HDP_READ_BUFFER_INVALIDATE); 712cafe6609SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0)); 713cafe6609SJerome Glisse radeon_ring_write(rdev, rdev->config.r100.hdp_cntl); 714771fe6b9SJerome Glisse /* Emit fence sequence & fire IRQ */ 715771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0)); 716771fe6b9SJerome Glisse radeon_ring_write(rdev, fence->seq); 717771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0)); 718771fe6b9SJerome Glisse radeon_ring_write(rdev, RADEON_SW_INT_FIRE); 719771fe6b9SJerome Glisse } 720771fe6b9SJerome Glisse 721771fe6b9SJerome Glisse int r100_copy_blit(struct radeon_device *rdev, 722771fe6b9SJerome Glisse uint64_t src_offset, 723771fe6b9SJerome Glisse uint64_t dst_offset, 724*003cefe0SAlex Deucher unsigned num_gpu_pages, 725771fe6b9SJerome Glisse struct radeon_fence *fence) 726771fe6b9SJerome Glisse { 727771fe6b9SJerome Glisse uint32_t cur_pages; 728*003cefe0SAlex Deucher uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE; 729771fe6b9SJerome Glisse uint32_t pitch; 730771fe6b9SJerome Glisse uint32_t stride_pixels; 731771fe6b9SJerome Glisse unsigned ndw; 732771fe6b9SJerome Glisse int num_loops; 733771fe6b9SJerome Glisse int r = 0; 734771fe6b9SJerome Glisse 735771fe6b9SJerome Glisse /* radeon limited to 16k stride */ 736771fe6b9SJerome Glisse stride_bytes &= 0x3fff; 737771fe6b9SJerome Glisse /* radeon pitch is /64 */ 738771fe6b9SJerome Glisse pitch = stride_bytes / 64; 739771fe6b9SJerome Glisse stride_pixels = stride_bytes / 4; 740*003cefe0SAlex Deucher num_loops = DIV_ROUND_UP(num_gpu_pages, 8191); 741771fe6b9SJerome Glisse 742771fe6b9SJerome Glisse /* Ask for enough room for blit + flush + fence */ 743771fe6b9SJerome Glisse ndw = 64 + (10 * num_loops); 744771fe6b9SJerome Glisse r = radeon_ring_lock(rdev, ndw); 745771fe6b9SJerome Glisse if (r) { 746771fe6b9SJerome Glisse DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw); 747771fe6b9SJerome Glisse return -EINVAL; 748771fe6b9SJerome Glisse } 749*003cefe0SAlex Deucher while (num_gpu_pages > 0) { 750*003cefe0SAlex Deucher cur_pages = num_gpu_pages; 751771fe6b9SJerome Glisse if (cur_pages > 8191) { 752771fe6b9SJerome Glisse cur_pages = 8191; 753771fe6b9SJerome Glisse } 754*003cefe0SAlex Deucher num_gpu_pages -= cur_pages; 755771fe6b9SJerome Glisse 756771fe6b9SJerome Glisse /* pages are in Y direction - height 757771fe6b9SJerome Glisse page width in X direction - width */ 758771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8)); 759771fe6b9SJerome Glisse radeon_ring_write(rdev, 760771fe6b9SJerome Glisse RADEON_GMC_SRC_PITCH_OFFSET_CNTL | 761771fe6b9SJerome Glisse RADEON_GMC_DST_PITCH_OFFSET_CNTL | 762771fe6b9SJerome Glisse RADEON_GMC_SRC_CLIPPING | 763771fe6b9SJerome Glisse RADEON_GMC_DST_CLIPPING | 764771fe6b9SJerome Glisse RADEON_GMC_BRUSH_NONE | 765771fe6b9SJerome Glisse (RADEON_COLOR_FORMAT_ARGB8888 << 8) | 766771fe6b9SJerome Glisse RADEON_GMC_SRC_DATATYPE_COLOR | 767771fe6b9SJerome Glisse RADEON_ROP3_S | 768771fe6b9SJerome Glisse RADEON_DP_SRC_SOURCE_MEMORY | 769771fe6b9SJerome Glisse RADEON_GMC_CLR_CMP_CNTL_DIS | 770771fe6b9SJerome Glisse RADEON_GMC_WR_MSK_DIS); 771771fe6b9SJerome Glisse radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10)); 772771fe6b9SJerome Glisse radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10)); 773771fe6b9SJerome Glisse radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16)); 774771fe6b9SJerome Glisse radeon_ring_write(rdev, 0); 775771fe6b9SJerome Glisse radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16)); 77618b4fadaSAlex Deucher radeon_ring_write(rdev, cur_pages); 77718b4fadaSAlex Deucher radeon_ring_write(rdev, cur_pages); 778771fe6b9SJerome Glisse radeon_ring_write(rdev, cur_pages | (stride_pixels << 16)); 779771fe6b9SJerome Glisse } 780771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0)); 781771fe6b9SJerome Glisse radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL); 782771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0)); 783771fe6b9SJerome Glisse radeon_ring_write(rdev, 784771fe6b9SJerome Glisse RADEON_WAIT_2D_IDLECLEAN | 785771fe6b9SJerome Glisse RADEON_WAIT_HOST_IDLECLEAN | 786771fe6b9SJerome Glisse RADEON_WAIT_DMA_GUI_IDLE); 787771fe6b9SJerome Glisse if (fence) { 788771fe6b9SJerome Glisse r = radeon_fence_emit(rdev, fence); 789771fe6b9SJerome Glisse } 790771fe6b9SJerome Glisse radeon_ring_unlock_commit(rdev); 791771fe6b9SJerome Glisse return r; 792771fe6b9SJerome Glisse } 793771fe6b9SJerome Glisse 79445600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev) 79545600232SJerome Glisse { 79645600232SJerome Glisse unsigned i; 79745600232SJerome Glisse u32 tmp; 79845600232SJerome Glisse 79945600232SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 80045600232SJerome Glisse tmp = RREG32(R_000E40_RBBM_STATUS); 80145600232SJerome Glisse if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) { 80245600232SJerome Glisse return 0; 80345600232SJerome Glisse } 80445600232SJerome Glisse udelay(1); 80545600232SJerome Glisse } 80645600232SJerome Glisse return -1; 80745600232SJerome Glisse } 80845600232SJerome Glisse 809771fe6b9SJerome Glisse void r100_ring_start(struct radeon_device *rdev) 810771fe6b9SJerome Glisse { 811771fe6b9SJerome Glisse int r; 812771fe6b9SJerome Glisse 813771fe6b9SJerome Glisse r = radeon_ring_lock(rdev, 2); 814771fe6b9SJerome Glisse if (r) { 815771fe6b9SJerome Glisse return; 816771fe6b9SJerome Glisse } 817771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0)); 818771fe6b9SJerome Glisse radeon_ring_write(rdev, 819771fe6b9SJerome Glisse RADEON_ISYNC_ANY2D_IDLE3D | 820771fe6b9SJerome Glisse RADEON_ISYNC_ANY3D_IDLE2D | 821771fe6b9SJerome Glisse RADEON_ISYNC_WAIT_IDLEGUI | 822771fe6b9SJerome Glisse RADEON_ISYNC_CPSCRATCH_IDLEGUI); 823771fe6b9SJerome Glisse radeon_ring_unlock_commit(rdev); 824771fe6b9SJerome Glisse } 825771fe6b9SJerome Glisse 82670967ab9SBen Hutchings 82770967ab9SBen Hutchings /* Load the microcode for the CP */ 82870967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev) 829771fe6b9SJerome Glisse { 83070967ab9SBen Hutchings struct platform_device *pdev; 83170967ab9SBen Hutchings const char *fw_name = NULL; 83270967ab9SBen Hutchings int err; 833771fe6b9SJerome Glisse 834d9fdaafbSDave Airlie DRM_DEBUG_KMS("\n"); 83570967ab9SBen Hutchings 83670967ab9SBen Hutchings pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0); 83770967ab9SBen Hutchings err = IS_ERR(pdev); 83870967ab9SBen Hutchings if (err) { 83970967ab9SBen Hutchings printk(KERN_ERR "radeon_cp: Failed to register firmware\n"); 84070967ab9SBen Hutchings return -EINVAL; 841771fe6b9SJerome Glisse } 842771fe6b9SJerome Glisse if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) || 843771fe6b9SJerome Glisse (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) || 844771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 845771fe6b9SJerome Glisse DRM_INFO("Loading R100 Microcode\n"); 84670967ab9SBen Hutchings fw_name = FIRMWARE_R100; 847771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R200) || 848771fe6b9SJerome Glisse (rdev->family == CHIP_RV250) || 849771fe6b9SJerome Glisse (rdev->family == CHIP_RV280) || 850771fe6b9SJerome Glisse (rdev->family == CHIP_RS300)) { 851771fe6b9SJerome Glisse DRM_INFO("Loading R200 Microcode\n"); 85270967ab9SBen Hutchings fw_name = FIRMWARE_R200; 853771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R300) || 854771fe6b9SJerome Glisse (rdev->family == CHIP_R350) || 855771fe6b9SJerome Glisse (rdev->family == CHIP_RV350) || 856771fe6b9SJerome Glisse (rdev->family == CHIP_RV380) || 857771fe6b9SJerome Glisse (rdev->family == CHIP_RS400) || 858771fe6b9SJerome Glisse (rdev->family == CHIP_RS480)) { 859771fe6b9SJerome Glisse DRM_INFO("Loading R300 Microcode\n"); 86070967ab9SBen Hutchings fw_name = FIRMWARE_R300; 861771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R420) || 862771fe6b9SJerome Glisse (rdev->family == CHIP_R423) || 863771fe6b9SJerome Glisse (rdev->family == CHIP_RV410)) { 864771fe6b9SJerome Glisse DRM_INFO("Loading R400 Microcode\n"); 86570967ab9SBen Hutchings fw_name = FIRMWARE_R420; 866771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RS690) || 867771fe6b9SJerome Glisse (rdev->family == CHIP_RS740)) { 868771fe6b9SJerome Glisse DRM_INFO("Loading RS690/RS740 Microcode\n"); 86970967ab9SBen Hutchings fw_name = FIRMWARE_RS690; 870771fe6b9SJerome Glisse } else if (rdev->family == CHIP_RS600) { 871771fe6b9SJerome Glisse DRM_INFO("Loading RS600 Microcode\n"); 87270967ab9SBen Hutchings fw_name = FIRMWARE_RS600; 873771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RV515) || 874771fe6b9SJerome Glisse (rdev->family == CHIP_R520) || 875771fe6b9SJerome Glisse (rdev->family == CHIP_RV530) || 876771fe6b9SJerome Glisse (rdev->family == CHIP_R580) || 877771fe6b9SJerome Glisse (rdev->family == CHIP_RV560) || 878771fe6b9SJerome Glisse (rdev->family == CHIP_RV570)) { 879771fe6b9SJerome Glisse DRM_INFO("Loading R500 Microcode\n"); 88070967ab9SBen Hutchings fw_name = FIRMWARE_R520; 88170967ab9SBen Hutchings } 88270967ab9SBen Hutchings 8833ce0a23dSJerome Glisse err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev); 88470967ab9SBen Hutchings platform_device_unregister(pdev); 88570967ab9SBen Hutchings if (err) { 88670967ab9SBen Hutchings printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n", 88770967ab9SBen Hutchings fw_name); 8883ce0a23dSJerome Glisse } else if (rdev->me_fw->size % 8) { 88970967ab9SBen Hutchings printk(KERN_ERR 89070967ab9SBen Hutchings "radeon_cp: Bogus length %zu in firmware \"%s\"\n", 8913ce0a23dSJerome Glisse rdev->me_fw->size, fw_name); 89270967ab9SBen Hutchings err = -EINVAL; 8933ce0a23dSJerome Glisse release_firmware(rdev->me_fw); 8943ce0a23dSJerome Glisse rdev->me_fw = NULL; 89570967ab9SBen Hutchings } 89670967ab9SBen Hutchings return err; 89770967ab9SBen Hutchings } 898d4550907SJerome Glisse 89970967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev) 90070967ab9SBen Hutchings { 90170967ab9SBen Hutchings const __be32 *fw_data; 90270967ab9SBen Hutchings int i, size; 90370967ab9SBen Hutchings 90470967ab9SBen Hutchings if (r100_gui_wait_for_idle(rdev)) { 90570967ab9SBen Hutchings printk(KERN_WARNING "Failed to wait GUI idle while " 90670967ab9SBen Hutchings "programming pipes. Bad things might happen.\n"); 90770967ab9SBen Hutchings } 90870967ab9SBen Hutchings 9093ce0a23dSJerome Glisse if (rdev->me_fw) { 9103ce0a23dSJerome Glisse size = rdev->me_fw->size / 4; 9113ce0a23dSJerome Glisse fw_data = (const __be32 *)&rdev->me_fw->data[0]; 91270967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_ADDR, 0); 91370967ab9SBen Hutchings for (i = 0; i < size; i += 2) { 91470967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAH, 91570967ab9SBen Hutchings be32_to_cpup(&fw_data[i])); 91670967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAL, 91770967ab9SBen Hutchings be32_to_cpup(&fw_data[i + 1])); 918771fe6b9SJerome Glisse } 919771fe6b9SJerome Glisse } 920771fe6b9SJerome Glisse } 921771fe6b9SJerome Glisse 922771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size) 923771fe6b9SJerome Glisse { 924771fe6b9SJerome Glisse unsigned rb_bufsz; 925771fe6b9SJerome Glisse unsigned rb_blksz; 926771fe6b9SJerome Glisse unsigned max_fetch; 927771fe6b9SJerome Glisse unsigned pre_write_timer; 928771fe6b9SJerome Glisse unsigned pre_write_limit; 929771fe6b9SJerome Glisse unsigned indirect2_start; 930771fe6b9SJerome Glisse unsigned indirect1_start; 931771fe6b9SJerome Glisse uint32_t tmp; 932771fe6b9SJerome Glisse int r; 933771fe6b9SJerome Glisse 934771fe6b9SJerome Glisse if (r100_debugfs_cp_init(rdev)) { 935771fe6b9SJerome Glisse DRM_ERROR("Failed to register debugfs file for CP !\n"); 936771fe6b9SJerome Glisse } 9373ce0a23dSJerome Glisse if (!rdev->me_fw) { 93870967ab9SBen Hutchings r = r100_cp_init_microcode(rdev); 93970967ab9SBen Hutchings if (r) { 94070967ab9SBen Hutchings DRM_ERROR("Failed to load firmware!\n"); 94170967ab9SBen Hutchings return r; 94270967ab9SBen Hutchings } 94370967ab9SBen Hutchings } 94470967ab9SBen Hutchings 945771fe6b9SJerome Glisse /* Align ring size */ 946771fe6b9SJerome Glisse rb_bufsz = drm_order(ring_size / 8); 947771fe6b9SJerome Glisse ring_size = (1 << (rb_bufsz + 1)) * 4; 948771fe6b9SJerome Glisse r100_cp_load_microcode(rdev); 949771fe6b9SJerome Glisse r = radeon_ring_init(rdev, ring_size); 950771fe6b9SJerome Glisse if (r) { 951771fe6b9SJerome Glisse return r; 952771fe6b9SJerome Glisse } 953771fe6b9SJerome Glisse /* Each time the cp read 1024 bytes (16 dword/quadword) update 954771fe6b9SJerome Glisse * the rptr copy in system ram */ 955771fe6b9SJerome Glisse rb_blksz = 9; 956771fe6b9SJerome Glisse /* cp will read 128bytes at a time (4 dwords) */ 957771fe6b9SJerome Glisse max_fetch = 1; 958771fe6b9SJerome Glisse rdev->cp.align_mask = 16 - 1; 959771fe6b9SJerome Glisse /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */ 960771fe6b9SJerome Glisse pre_write_timer = 64; 961771fe6b9SJerome Glisse /* Force CP_RB_WPTR write if written more than one time before the 962771fe6b9SJerome Glisse * delay expire 963771fe6b9SJerome Glisse */ 964771fe6b9SJerome Glisse pre_write_limit = 0; 965771fe6b9SJerome Glisse /* Setup the cp cache like this (cache size is 96 dwords) : 966771fe6b9SJerome Glisse * RING 0 to 15 967771fe6b9SJerome Glisse * INDIRECT1 16 to 79 968771fe6b9SJerome Glisse * INDIRECT2 80 to 95 969771fe6b9SJerome Glisse * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 970771fe6b9SJerome Glisse * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords)) 971771fe6b9SJerome Glisse * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 972771fe6b9SJerome Glisse * Idea being that most of the gpu cmd will be through indirect1 buffer 973771fe6b9SJerome Glisse * so it gets the bigger cache. 974771fe6b9SJerome Glisse */ 975771fe6b9SJerome Glisse indirect2_start = 80; 976771fe6b9SJerome Glisse indirect1_start = 16; 977771fe6b9SJerome Glisse /* cp setup */ 978771fe6b9SJerome Glisse WREG32(0x718, pre_write_timer | (pre_write_limit << 28)); 979d6f28938SAlex Deucher tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) | 980771fe6b9SJerome Glisse REG_SET(RADEON_RB_BLKSZ, rb_blksz) | 981724c80e1SAlex Deucher REG_SET(RADEON_MAX_FETCH, max_fetch)); 982d6f28938SAlex Deucher #ifdef __BIG_ENDIAN 983d6f28938SAlex Deucher tmp |= RADEON_BUF_SWAP_32BIT; 984d6f28938SAlex Deucher #endif 985724c80e1SAlex Deucher WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE); 986d6f28938SAlex Deucher 987771fe6b9SJerome Glisse /* Set ring address */ 988771fe6b9SJerome Glisse DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr); 989771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr); 990771fe6b9SJerome Glisse /* Force read & write ptr to 0 */ 991724c80e1SAlex Deucher WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE); 992771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 99387463ff8SMichel Dänzer rdev->cp.wptr = 0; 99487463ff8SMichel Dänzer WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr); 995724c80e1SAlex Deucher 996724c80e1SAlex Deucher /* set the wb address whether it's enabled or not */ 997724c80e1SAlex Deucher WREG32(R_00070C_CP_RB_RPTR_ADDR, 998724c80e1SAlex Deucher S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2)); 999724c80e1SAlex Deucher WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET); 1000724c80e1SAlex Deucher 1001724c80e1SAlex Deucher if (rdev->wb.enabled) 1002724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0xff); 1003724c80e1SAlex Deucher else { 1004724c80e1SAlex Deucher tmp |= RADEON_RB_NO_UPDATE; 1005724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0); 1006724c80e1SAlex Deucher } 1007724c80e1SAlex Deucher 1008771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 1009771fe6b9SJerome Glisse udelay(10); 1010771fe6b9SJerome Glisse rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR); 1011771fe6b9SJerome Glisse /* Set cp mode to bus mastering & enable cp*/ 1012771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 1013771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT2_START, indirect2_start) | 1014771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT1_START, indirect1_start)); 1015d75ee3beSAlex Deucher WREG32(RADEON_CP_RB_WPTR_DELAY, 0); 1016d75ee3beSAlex Deucher WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D); 1017771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM); 1018771fe6b9SJerome Glisse radeon_ring_start(rdev); 1019771fe6b9SJerome Glisse r = radeon_ring_test(rdev); 1020771fe6b9SJerome Glisse if (r) { 1021771fe6b9SJerome Glisse DRM_ERROR("radeon: cp isn't working (%d).\n", r); 1022771fe6b9SJerome Glisse return r; 1023771fe6b9SJerome Glisse } 1024771fe6b9SJerome Glisse rdev->cp.ready = true; 102553595338SDave Airlie radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size); 1026771fe6b9SJerome Glisse return 0; 1027771fe6b9SJerome Glisse } 1028771fe6b9SJerome Glisse 1029771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev) 1030771fe6b9SJerome Glisse { 103145600232SJerome Glisse if (r100_cp_wait_for_idle(rdev)) { 103245600232SJerome Glisse DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n"); 103345600232SJerome Glisse } 1034771fe6b9SJerome Glisse /* Disable ring */ 1035a18d7ea1SJerome Glisse r100_cp_disable(rdev); 1036771fe6b9SJerome Glisse radeon_ring_fini(rdev); 1037771fe6b9SJerome Glisse DRM_INFO("radeon: cp finalized\n"); 1038771fe6b9SJerome Glisse } 1039771fe6b9SJerome Glisse 1040771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev) 1041771fe6b9SJerome Glisse { 1042771fe6b9SJerome Glisse /* Disable ring */ 104353595338SDave Airlie radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size); 1044771fe6b9SJerome Glisse rdev->cp.ready = false; 1045771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 0); 1046771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 1047724c80e1SAlex Deucher WREG32(R_000770_SCRATCH_UMSK, 0); 1048771fe6b9SJerome Glisse if (r100_gui_wait_for_idle(rdev)) { 1049771fe6b9SJerome Glisse printk(KERN_WARNING "Failed to wait GUI idle while " 1050771fe6b9SJerome Glisse "programming pipes. Bad things might happen.\n"); 1051771fe6b9SJerome Glisse } 1052771fe6b9SJerome Glisse } 1053771fe6b9SJerome Glisse 10543ce0a23dSJerome Glisse void r100_cp_commit(struct radeon_device *rdev) 10553ce0a23dSJerome Glisse { 10563ce0a23dSJerome Glisse WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr); 10573ce0a23dSJerome Glisse (void)RREG32(RADEON_CP_RB_WPTR); 10583ce0a23dSJerome Glisse } 10593ce0a23dSJerome Glisse 1060771fe6b9SJerome Glisse 1061771fe6b9SJerome Glisse /* 1062771fe6b9SJerome Glisse * CS functions 1063771fe6b9SJerome Glisse */ 1064771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p, 1065771fe6b9SJerome Glisse struct radeon_cs_packet *pkt, 1066068a117cSJerome Glisse const unsigned *auth, unsigned n, 1067771fe6b9SJerome Glisse radeon_packet0_check_t check) 1068771fe6b9SJerome Glisse { 1069771fe6b9SJerome Glisse unsigned reg; 1070771fe6b9SJerome Glisse unsigned i, j, m; 1071771fe6b9SJerome Glisse unsigned idx; 1072771fe6b9SJerome Glisse int r; 1073771fe6b9SJerome Glisse 1074771fe6b9SJerome Glisse idx = pkt->idx + 1; 1075771fe6b9SJerome Glisse reg = pkt->reg; 1076068a117cSJerome Glisse /* Check that register fall into register range 1077068a117cSJerome Glisse * determined by the number of entry (n) in the 1078068a117cSJerome Glisse * safe register bitmap. 1079068a117cSJerome Glisse */ 1080771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 1081771fe6b9SJerome Glisse if ((reg >> 7) > n) { 1082771fe6b9SJerome Glisse return -EINVAL; 1083771fe6b9SJerome Glisse } 1084771fe6b9SJerome Glisse } else { 1085771fe6b9SJerome Glisse if (((reg + (pkt->count << 2)) >> 7) > n) { 1086771fe6b9SJerome Glisse return -EINVAL; 1087771fe6b9SJerome Glisse } 1088771fe6b9SJerome Glisse } 1089771fe6b9SJerome Glisse for (i = 0; i <= pkt->count; i++, idx++) { 1090771fe6b9SJerome Glisse j = (reg >> 7); 1091771fe6b9SJerome Glisse m = 1 << ((reg >> 2) & 31); 1092771fe6b9SJerome Glisse if (auth[j] & m) { 1093771fe6b9SJerome Glisse r = check(p, pkt, idx, reg); 1094771fe6b9SJerome Glisse if (r) { 1095771fe6b9SJerome Glisse return r; 1096771fe6b9SJerome Glisse } 1097771fe6b9SJerome Glisse } 1098771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 1099771fe6b9SJerome Glisse if (!(auth[j] & m)) { 1100771fe6b9SJerome Glisse break; 1101771fe6b9SJerome Glisse } 1102771fe6b9SJerome Glisse } else { 1103771fe6b9SJerome Glisse reg += 4; 1104771fe6b9SJerome Glisse } 1105771fe6b9SJerome Glisse } 1106771fe6b9SJerome Glisse return 0; 1107771fe6b9SJerome Glisse } 1108771fe6b9SJerome Glisse 1109771fe6b9SJerome Glisse void r100_cs_dump_packet(struct radeon_cs_parser *p, 1110771fe6b9SJerome Glisse struct radeon_cs_packet *pkt) 1111771fe6b9SJerome Glisse { 1112771fe6b9SJerome Glisse volatile uint32_t *ib; 1113771fe6b9SJerome Glisse unsigned i; 1114771fe6b9SJerome Glisse unsigned idx; 1115771fe6b9SJerome Glisse 1116771fe6b9SJerome Glisse ib = p->ib->ptr; 1117771fe6b9SJerome Glisse idx = pkt->idx; 1118771fe6b9SJerome Glisse for (i = 0; i <= (pkt->count + 1); i++, idx++) { 1119771fe6b9SJerome Glisse DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]); 1120771fe6b9SJerome Glisse } 1121771fe6b9SJerome Glisse } 1122771fe6b9SJerome Glisse 1123771fe6b9SJerome Glisse /** 1124771fe6b9SJerome Glisse * r100_cs_packet_parse() - parse cp packet and point ib index to next packet 1125771fe6b9SJerome Glisse * @parser: parser structure holding parsing context. 1126771fe6b9SJerome Glisse * @pkt: where to store packet informations 1127771fe6b9SJerome Glisse * 1128771fe6b9SJerome Glisse * Assume that chunk_ib_index is properly set. Will return -EINVAL 1129771fe6b9SJerome Glisse * if packet is bigger than remaining ib size. or if packets is unknown. 1130771fe6b9SJerome Glisse **/ 1131771fe6b9SJerome Glisse int r100_cs_packet_parse(struct radeon_cs_parser *p, 1132771fe6b9SJerome Glisse struct radeon_cs_packet *pkt, 1133771fe6b9SJerome Glisse unsigned idx) 1134771fe6b9SJerome Glisse { 1135771fe6b9SJerome Glisse struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx]; 1136fa99239cSRoel Kluin uint32_t header; 1137771fe6b9SJerome Glisse 1138771fe6b9SJerome Glisse if (idx >= ib_chunk->length_dw) { 1139771fe6b9SJerome Glisse DRM_ERROR("Can not parse packet at %d after CS end %d !\n", 1140771fe6b9SJerome Glisse idx, ib_chunk->length_dw); 1141771fe6b9SJerome Glisse return -EINVAL; 1142771fe6b9SJerome Glisse } 1143513bcb46SDave Airlie header = radeon_get_ib_value(p, idx); 1144771fe6b9SJerome Glisse pkt->idx = idx; 1145771fe6b9SJerome Glisse pkt->type = CP_PACKET_GET_TYPE(header); 1146771fe6b9SJerome Glisse pkt->count = CP_PACKET_GET_COUNT(header); 1147771fe6b9SJerome Glisse switch (pkt->type) { 1148771fe6b9SJerome Glisse case PACKET_TYPE0: 1149771fe6b9SJerome Glisse pkt->reg = CP_PACKET0_GET_REG(header); 1150771fe6b9SJerome Glisse pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header); 1151771fe6b9SJerome Glisse break; 1152771fe6b9SJerome Glisse case PACKET_TYPE3: 1153771fe6b9SJerome Glisse pkt->opcode = CP_PACKET3_GET_OPCODE(header); 1154771fe6b9SJerome Glisse break; 1155771fe6b9SJerome Glisse case PACKET_TYPE2: 1156771fe6b9SJerome Glisse pkt->count = -1; 1157771fe6b9SJerome Glisse break; 1158771fe6b9SJerome Glisse default: 1159771fe6b9SJerome Glisse DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx); 1160771fe6b9SJerome Glisse return -EINVAL; 1161771fe6b9SJerome Glisse } 1162771fe6b9SJerome Glisse if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) { 1163771fe6b9SJerome Glisse DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n", 1164771fe6b9SJerome Glisse pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw); 1165771fe6b9SJerome Glisse return -EINVAL; 1166771fe6b9SJerome Glisse } 1167771fe6b9SJerome Glisse return 0; 1168771fe6b9SJerome Glisse } 1169771fe6b9SJerome Glisse 1170771fe6b9SJerome Glisse /** 1171531369e6SDave Airlie * r100_cs_packet_next_vline() - parse userspace VLINE packet 1172531369e6SDave Airlie * @parser: parser structure holding parsing context. 1173531369e6SDave Airlie * 1174531369e6SDave Airlie * Userspace sends a special sequence for VLINE waits. 1175531369e6SDave Airlie * PACKET0 - VLINE_START_END + value 1176531369e6SDave Airlie * PACKET0 - WAIT_UNTIL +_value 1177531369e6SDave Airlie * RELOC (P3) - crtc_id in reloc. 1178531369e6SDave Airlie * 1179531369e6SDave Airlie * This function parses this and relocates the VLINE START END 1180531369e6SDave Airlie * and WAIT UNTIL packets to the correct crtc. 1181531369e6SDave Airlie * It also detects a switched off crtc and nulls out the 1182531369e6SDave Airlie * wait in that case. 1183531369e6SDave Airlie */ 1184531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p) 1185531369e6SDave Airlie { 1186531369e6SDave Airlie struct drm_mode_object *obj; 1187531369e6SDave Airlie struct drm_crtc *crtc; 1188531369e6SDave Airlie struct radeon_crtc *radeon_crtc; 1189531369e6SDave Airlie struct radeon_cs_packet p3reloc, waitreloc; 1190531369e6SDave Airlie int crtc_id; 1191531369e6SDave Airlie int r; 1192531369e6SDave Airlie uint32_t header, h_idx, reg; 1193513bcb46SDave Airlie volatile uint32_t *ib; 1194531369e6SDave Airlie 1195513bcb46SDave Airlie ib = p->ib->ptr; 1196531369e6SDave Airlie 1197531369e6SDave Airlie /* parse the wait until */ 1198531369e6SDave Airlie r = r100_cs_packet_parse(p, &waitreloc, p->idx); 1199531369e6SDave Airlie if (r) 1200531369e6SDave Airlie return r; 1201531369e6SDave Airlie 1202531369e6SDave Airlie /* check its a wait until and only 1 count */ 1203531369e6SDave Airlie if (waitreloc.reg != RADEON_WAIT_UNTIL || 1204531369e6SDave Airlie waitreloc.count != 0) { 1205531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until segment\n"); 1206a3a88a66SPaul Bolle return -EINVAL; 1207531369e6SDave Airlie } 1208531369e6SDave Airlie 1209513bcb46SDave Airlie if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) { 1210531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until\n"); 1211a3a88a66SPaul Bolle return -EINVAL; 1212531369e6SDave Airlie } 1213531369e6SDave Airlie 1214531369e6SDave Airlie /* jump over the NOP */ 121590ebd065SAlex Deucher r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2); 1216531369e6SDave Airlie if (r) 1217531369e6SDave Airlie return r; 1218531369e6SDave Airlie 1219531369e6SDave Airlie h_idx = p->idx - 2; 122090ebd065SAlex Deucher p->idx += waitreloc.count + 2; 122190ebd065SAlex Deucher p->idx += p3reloc.count + 2; 1222531369e6SDave Airlie 1223513bcb46SDave Airlie header = radeon_get_ib_value(p, h_idx); 1224513bcb46SDave Airlie crtc_id = radeon_get_ib_value(p, h_idx + 5); 1225d4ac6a05SDave Airlie reg = CP_PACKET0_GET_REG(header); 1226531369e6SDave Airlie obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC); 1227531369e6SDave Airlie if (!obj) { 1228531369e6SDave Airlie DRM_ERROR("cannot find crtc %d\n", crtc_id); 1229a3a88a66SPaul Bolle return -EINVAL; 1230531369e6SDave Airlie } 1231531369e6SDave Airlie crtc = obj_to_crtc(obj); 1232531369e6SDave Airlie radeon_crtc = to_radeon_crtc(crtc); 1233531369e6SDave Airlie crtc_id = radeon_crtc->crtc_id; 1234531369e6SDave Airlie 1235531369e6SDave Airlie if (!crtc->enabled) { 1236531369e6SDave Airlie /* if the CRTC isn't enabled - we need to nop out the wait until */ 1237513bcb46SDave Airlie ib[h_idx + 2] = PACKET2(0); 1238513bcb46SDave Airlie ib[h_idx + 3] = PACKET2(0); 1239531369e6SDave Airlie } else if (crtc_id == 1) { 1240531369e6SDave Airlie switch (reg) { 1241531369e6SDave Airlie case AVIVO_D1MODE_VLINE_START_END: 124290ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 1243531369e6SDave Airlie header |= AVIVO_D2MODE_VLINE_START_END >> 2; 1244531369e6SDave Airlie break; 1245531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 124690ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 1247531369e6SDave Airlie header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2; 1248531369e6SDave Airlie break; 1249531369e6SDave Airlie default: 1250531369e6SDave Airlie DRM_ERROR("unknown crtc reloc\n"); 1251a3a88a66SPaul Bolle return -EINVAL; 1252531369e6SDave Airlie } 1253513bcb46SDave Airlie ib[h_idx] = header; 1254513bcb46SDave Airlie ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1; 1255531369e6SDave Airlie } 1256a3a88a66SPaul Bolle 1257a3a88a66SPaul Bolle return 0; 1258531369e6SDave Airlie } 1259531369e6SDave Airlie 1260531369e6SDave Airlie /** 1261771fe6b9SJerome Glisse * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3 1262771fe6b9SJerome Glisse * @parser: parser structure holding parsing context. 1263771fe6b9SJerome Glisse * @data: pointer to relocation data 1264771fe6b9SJerome Glisse * @offset_start: starting offset 1265771fe6b9SJerome Glisse * @offset_mask: offset mask (to align start offset on) 1266771fe6b9SJerome Glisse * @reloc: reloc informations 1267771fe6b9SJerome Glisse * 1268771fe6b9SJerome Glisse * Check next packet is relocation packet3, do bo validation and compute 1269771fe6b9SJerome Glisse * GPU offset using the provided start. 1270771fe6b9SJerome Glisse **/ 1271771fe6b9SJerome Glisse int r100_cs_packet_next_reloc(struct radeon_cs_parser *p, 1272771fe6b9SJerome Glisse struct radeon_cs_reloc **cs_reloc) 1273771fe6b9SJerome Glisse { 1274771fe6b9SJerome Glisse struct radeon_cs_chunk *relocs_chunk; 1275771fe6b9SJerome Glisse struct radeon_cs_packet p3reloc; 1276771fe6b9SJerome Glisse unsigned idx; 1277771fe6b9SJerome Glisse int r; 1278771fe6b9SJerome Glisse 1279771fe6b9SJerome Glisse if (p->chunk_relocs_idx == -1) { 1280771fe6b9SJerome Glisse DRM_ERROR("No relocation chunk !\n"); 1281771fe6b9SJerome Glisse return -EINVAL; 1282771fe6b9SJerome Glisse } 1283771fe6b9SJerome Glisse *cs_reloc = NULL; 1284771fe6b9SJerome Glisse relocs_chunk = &p->chunks[p->chunk_relocs_idx]; 1285771fe6b9SJerome Glisse r = r100_cs_packet_parse(p, &p3reloc, p->idx); 1286771fe6b9SJerome Glisse if (r) { 1287771fe6b9SJerome Glisse return r; 1288771fe6b9SJerome Glisse } 1289771fe6b9SJerome Glisse p->idx += p3reloc.count + 2; 1290771fe6b9SJerome Glisse if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) { 1291771fe6b9SJerome Glisse DRM_ERROR("No packet3 for relocation for packet at %d.\n", 1292771fe6b9SJerome Glisse p3reloc.idx); 1293771fe6b9SJerome Glisse r100_cs_dump_packet(p, &p3reloc); 1294771fe6b9SJerome Glisse return -EINVAL; 1295771fe6b9SJerome Glisse } 1296513bcb46SDave Airlie idx = radeon_get_ib_value(p, p3reloc.idx + 1); 1297771fe6b9SJerome Glisse if (idx >= relocs_chunk->length_dw) { 1298771fe6b9SJerome Glisse DRM_ERROR("Relocs at %d after relocations chunk end %d !\n", 1299771fe6b9SJerome Glisse idx, relocs_chunk->length_dw); 1300771fe6b9SJerome Glisse r100_cs_dump_packet(p, &p3reloc); 1301771fe6b9SJerome Glisse return -EINVAL; 1302771fe6b9SJerome Glisse } 1303771fe6b9SJerome Glisse /* FIXME: we assume reloc size is 4 dwords */ 1304771fe6b9SJerome Glisse *cs_reloc = p->relocs_ptr[(idx / 4)]; 1305771fe6b9SJerome Glisse return 0; 1306771fe6b9SJerome Glisse } 1307771fe6b9SJerome Glisse 1308551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt) 1309551ebd83SDave Airlie { 1310551ebd83SDave Airlie int vtx_size; 1311551ebd83SDave Airlie vtx_size = 2; 1312551ebd83SDave Airlie /* ordered according to bits in spec */ 1313551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W0) 1314551ebd83SDave Airlie vtx_size++; 1315551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR) 1316551ebd83SDave Airlie vtx_size += 3; 1317551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA) 1318551ebd83SDave Airlie vtx_size++; 1319551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR) 1320551ebd83SDave Airlie vtx_size++; 1321551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC) 1322551ebd83SDave Airlie vtx_size += 3; 1323551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG) 1324551ebd83SDave Airlie vtx_size++; 1325551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC) 1326551ebd83SDave Airlie vtx_size++; 1327551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST0) 1328551ebd83SDave Airlie vtx_size += 2; 1329551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST1) 1330551ebd83SDave Airlie vtx_size += 2; 1331551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q1) 1332551ebd83SDave Airlie vtx_size++; 1333551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST2) 1334551ebd83SDave Airlie vtx_size += 2; 1335551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q2) 1336551ebd83SDave Airlie vtx_size++; 1337551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST3) 1338551ebd83SDave Airlie vtx_size += 2; 1339551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q3) 1340551ebd83SDave Airlie vtx_size++; 1341551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q0) 1342551ebd83SDave Airlie vtx_size++; 1343551ebd83SDave Airlie /* blend weight */ 1344551ebd83SDave Airlie if (vtx_fmt & (0x7 << 15)) 1345551ebd83SDave Airlie vtx_size += (vtx_fmt >> 15) & 0x7; 1346551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N0) 1347551ebd83SDave Airlie vtx_size += 3; 1348551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_XY1) 1349551ebd83SDave Airlie vtx_size += 2; 1350551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z1) 1351551ebd83SDave Airlie vtx_size++; 1352551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W1) 1353551ebd83SDave Airlie vtx_size++; 1354551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N1) 1355551ebd83SDave Airlie vtx_size++; 1356551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z) 1357551ebd83SDave Airlie vtx_size++; 1358551ebd83SDave Airlie return vtx_size; 1359551ebd83SDave Airlie } 1360551ebd83SDave Airlie 1361771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p, 1362551ebd83SDave Airlie struct radeon_cs_packet *pkt, 1363551ebd83SDave Airlie unsigned idx, unsigned reg) 1364771fe6b9SJerome Glisse { 1365771fe6b9SJerome Glisse struct radeon_cs_reloc *reloc; 1366551ebd83SDave Airlie struct r100_cs_track *track; 1367771fe6b9SJerome Glisse volatile uint32_t *ib; 1368771fe6b9SJerome Glisse uint32_t tmp; 1369771fe6b9SJerome Glisse int r; 1370551ebd83SDave Airlie int i, face; 1371e024e110SDave Airlie u32 tile_flags = 0; 1372513bcb46SDave Airlie u32 idx_value; 1373771fe6b9SJerome Glisse 1374771fe6b9SJerome Glisse ib = p->ib->ptr; 1375551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1376551ebd83SDave Airlie 1377513bcb46SDave Airlie idx_value = radeon_get_ib_value(p, idx); 1378513bcb46SDave Airlie 1379771fe6b9SJerome Glisse switch (reg) { 1380531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 1381531369e6SDave Airlie r = r100_cs_packet_parse_vline(p); 1382531369e6SDave Airlie if (r) { 1383531369e6SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1384531369e6SDave Airlie idx, reg); 1385531369e6SDave Airlie r100_cs_dump_packet(p, pkt); 1386531369e6SDave Airlie return r; 1387531369e6SDave Airlie } 1388531369e6SDave Airlie break; 1389771fe6b9SJerome Glisse /* FIXME: only allow PACKET3 blit? easier to check for out of 1390771fe6b9SJerome Glisse * range access */ 1391771fe6b9SJerome Glisse case RADEON_DST_PITCH_OFFSET: 1392771fe6b9SJerome Glisse case RADEON_SRC_PITCH_OFFSET: 1393551ebd83SDave Airlie r = r100_reloc_pitch_offset(p, pkt, idx, reg); 1394551ebd83SDave Airlie if (r) 1395551ebd83SDave Airlie return r; 1396551ebd83SDave Airlie break; 1397551ebd83SDave Airlie case RADEON_RB3D_DEPTHOFFSET: 1398771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1399771fe6b9SJerome Glisse if (r) { 1400771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1401771fe6b9SJerome Glisse idx, reg); 1402771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1403771fe6b9SJerome Glisse return r; 1404771fe6b9SJerome Glisse } 1405551ebd83SDave Airlie track->zb.robj = reloc->robj; 1406513bcb46SDave Airlie track->zb.offset = idx_value; 140740b4a759SMarek Olšák track->zb_dirty = true; 1408513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1409771fe6b9SJerome Glisse break; 1410771fe6b9SJerome Glisse case RADEON_RB3D_COLOROFFSET: 1411551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1412551ebd83SDave Airlie if (r) { 1413551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1414551ebd83SDave Airlie idx, reg); 1415551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1416551ebd83SDave Airlie return r; 1417551ebd83SDave Airlie } 1418551ebd83SDave Airlie track->cb[0].robj = reloc->robj; 1419513bcb46SDave Airlie track->cb[0].offset = idx_value; 142040b4a759SMarek Olšák track->cb_dirty = true; 1421513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1422551ebd83SDave Airlie break; 1423771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_0: 1424771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_1: 1425771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_2: 1426551ebd83SDave Airlie i = (reg - RADEON_PP_TXOFFSET_0) / 24; 1427771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1428771fe6b9SJerome Glisse if (r) { 1429771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1430771fe6b9SJerome Glisse idx, reg); 1431771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1432771fe6b9SJerome Glisse return r; 1433771fe6b9SJerome Glisse } 1434513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1435551ebd83SDave Airlie track->textures[i].robj = reloc->robj; 143640b4a759SMarek Olšák track->tex_dirty = true; 1437771fe6b9SJerome Glisse break; 1438551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_0: 1439551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_1: 1440551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_2: 1441551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_3: 1442551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_4: 1443551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4; 1444551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1445551ebd83SDave Airlie if (r) { 1446551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1447551ebd83SDave Airlie idx, reg); 1448551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1449551ebd83SDave Airlie return r; 1450551ebd83SDave Airlie } 1451513bcb46SDave Airlie track->textures[0].cube_info[i].offset = idx_value; 1452513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1453551ebd83SDave Airlie track->textures[0].cube_info[i].robj = reloc->robj; 145440b4a759SMarek Olšák track->tex_dirty = true; 1455551ebd83SDave Airlie break; 1456551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_0: 1457551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_1: 1458551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_2: 1459551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_3: 1460551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_4: 1461551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4; 1462551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1463551ebd83SDave Airlie if (r) { 1464551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1465551ebd83SDave Airlie idx, reg); 1466551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1467551ebd83SDave Airlie return r; 1468551ebd83SDave Airlie } 1469513bcb46SDave Airlie track->textures[1].cube_info[i].offset = idx_value; 1470513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1471551ebd83SDave Airlie track->textures[1].cube_info[i].robj = reloc->robj; 147240b4a759SMarek Olšák track->tex_dirty = true; 1473551ebd83SDave Airlie break; 1474551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_0: 1475551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_1: 1476551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_2: 1477551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_3: 1478551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_4: 1479551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4; 1480551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1481551ebd83SDave Airlie if (r) { 1482551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1483551ebd83SDave Airlie idx, reg); 1484551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1485551ebd83SDave Airlie return r; 1486551ebd83SDave Airlie } 1487513bcb46SDave Airlie track->textures[2].cube_info[i].offset = idx_value; 1488513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1489551ebd83SDave Airlie track->textures[2].cube_info[i].robj = reloc->robj; 149040b4a759SMarek Olšák track->tex_dirty = true; 1491551ebd83SDave Airlie break; 1492551ebd83SDave Airlie case RADEON_RE_WIDTH_HEIGHT: 1493513bcb46SDave Airlie track->maxy = ((idx_value >> 16) & 0x7FF); 149440b4a759SMarek Olšák track->cb_dirty = true; 149540b4a759SMarek Olšák track->zb_dirty = true; 1496551ebd83SDave Airlie break; 1497e024e110SDave Airlie case RADEON_RB3D_COLORPITCH: 1498e024e110SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1499e024e110SDave Airlie if (r) { 1500e024e110SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1501e024e110SDave Airlie idx, reg); 1502e024e110SDave Airlie r100_cs_dump_packet(p, pkt); 1503e024e110SDave Airlie return r; 1504e024e110SDave Airlie } 1505e024e110SDave Airlie 1506e024e110SDave Airlie if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) 1507e024e110SDave Airlie tile_flags |= RADEON_COLOR_TILE_ENABLE; 1508e024e110SDave Airlie if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) 1509e024e110SDave Airlie tile_flags |= RADEON_COLOR_MICROTILE_ENABLE; 1510e024e110SDave Airlie 1511513bcb46SDave Airlie tmp = idx_value & ~(0x7 << 16); 1512e024e110SDave Airlie tmp |= tile_flags; 1513e024e110SDave Airlie ib[idx] = tmp; 1514551ebd83SDave Airlie 1515513bcb46SDave Airlie track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK; 151640b4a759SMarek Olšák track->cb_dirty = true; 1517551ebd83SDave Airlie break; 1518551ebd83SDave Airlie case RADEON_RB3D_DEPTHPITCH: 1519513bcb46SDave Airlie track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK; 152040b4a759SMarek Olšák track->zb_dirty = true; 1521551ebd83SDave Airlie break; 1522551ebd83SDave Airlie case RADEON_RB3D_CNTL: 1523513bcb46SDave Airlie switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) { 1524551ebd83SDave Airlie case 7: 1525551ebd83SDave Airlie case 8: 1526551ebd83SDave Airlie case 9: 1527551ebd83SDave Airlie case 11: 1528551ebd83SDave Airlie case 12: 1529551ebd83SDave Airlie track->cb[0].cpp = 1; 1530551ebd83SDave Airlie break; 1531551ebd83SDave Airlie case 3: 1532551ebd83SDave Airlie case 4: 1533551ebd83SDave Airlie case 15: 1534551ebd83SDave Airlie track->cb[0].cpp = 2; 1535551ebd83SDave Airlie break; 1536551ebd83SDave Airlie case 6: 1537551ebd83SDave Airlie track->cb[0].cpp = 4; 1538551ebd83SDave Airlie break; 1539551ebd83SDave Airlie default: 1540551ebd83SDave Airlie DRM_ERROR("Invalid color buffer format (%d) !\n", 1541513bcb46SDave Airlie ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f)); 1542551ebd83SDave Airlie return -EINVAL; 1543551ebd83SDave Airlie } 1544513bcb46SDave Airlie track->z_enabled = !!(idx_value & RADEON_Z_ENABLE); 154540b4a759SMarek Olšák track->cb_dirty = true; 154640b4a759SMarek Olšák track->zb_dirty = true; 1547551ebd83SDave Airlie break; 1548551ebd83SDave Airlie case RADEON_RB3D_ZSTENCILCNTL: 1549513bcb46SDave Airlie switch (idx_value & 0xf) { 1550551ebd83SDave Airlie case 0: 1551551ebd83SDave Airlie track->zb.cpp = 2; 1552551ebd83SDave Airlie break; 1553551ebd83SDave Airlie case 2: 1554551ebd83SDave Airlie case 3: 1555551ebd83SDave Airlie case 4: 1556551ebd83SDave Airlie case 5: 1557551ebd83SDave Airlie case 9: 1558551ebd83SDave Airlie case 11: 1559551ebd83SDave Airlie track->zb.cpp = 4; 1560551ebd83SDave Airlie break; 1561551ebd83SDave Airlie default: 1562551ebd83SDave Airlie break; 1563551ebd83SDave Airlie } 156440b4a759SMarek Olšák track->zb_dirty = true; 1565e024e110SDave Airlie break; 156617782d99SDave Airlie case RADEON_RB3D_ZPASS_ADDR: 156717782d99SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 156817782d99SDave Airlie if (r) { 156917782d99SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 157017782d99SDave Airlie idx, reg); 157117782d99SDave Airlie r100_cs_dump_packet(p, pkt); 157217782d99SDave Airlie return r; 157317782d99SDave Airlie } 1574513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 157517782d99SDave Airlie break; 1576551ebd83SDave Airlie case RADEON_PP_CNTL: 1577551ebd83SDave Airlie { 1578513bcb46SDave Airlie uint32_t temp = idx_value >> 4; 1579551ebd83SDave Airlie for (i = 0; i < track->num_texture; i++) 1580551ebd83SDave Airlie track->textures[i].enabled = !!(temp & (1 << i)); 158140b4a759SMarek Olšák track->tex_dirty = true; 1582551ebd83SDave Airlie } 1583551ebd83SDave Airlie break; 1584551ebd83SDave Airlie case RADEON_SE_VF_CNTL: 1585513bcb46SDave Airlie track->vap_vf_cntl = idx_value; 1586551ebd83SDave Airlie break; 1587551ebd83SDave Airlie case RADEON_SE_VTX_FMT: 1588513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(idx_value); 1589551ebd83SDave Airlie break; 1590551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_0: 1591551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_1: 1592551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_2: 1593551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_SIZE_0) / 8; 1594513bcb46SDave Airlie track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1; 1595513bcb46SDave Airlie track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1; 159640b4a759SMarek Olšák track->tex_dirty = true; 1597551ebd83SDave Airlie break; 1598551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_0: 1599551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_1: 1600551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_2: 1601551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_PITCH_0) / 8; 1602513bcb46SDave Airlie track->textures[i].pitch = idx_value + 32; 160340b4a759SMarek Olšák track->tex_dirty = true; 1604551ebd83SDave Airlie break; 1605551ebd83SDave Airlie case RADEON_PP_TXFILTER_0: 1606551ebd83SDave Airlie case RADEON_PP_TXFILTER_1: 1607551ebd83SDave Airlie case RADEON_PP_TXFILTER_2: 1608551ebd83SDave Airlie i = (reg - RADEON_PP_TXFILTER_0) / 24; 1609513bcb46SDave Airlie track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK) 1610551ebd83SDave Airlie >> RADEON_MAX_MIP_LEVEL_SHIFT); 1611513bcb46SDave Airlie tmp = (idx_value >> 23) & 0x7; 1612551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1613551ebd83SDave Airlie track->textures[i].roundup_w = false; 1614513bcb46SDave Airlie tmp = (idx_value >> 27) & 0x7; 1615551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1616551ebd83SDave Airlie track->textures[i].roundup_h = false; 161740b4a759SMarek Olšák track->tex_dirty = true; 1618551ebd83SDave Airlie break; 1619551ebd83SDave Airlie case RADEON_PP_TXFORMAT_0: 1620551ebd83SDave Airlie case RADEON_PP_TXFORMAT_1: 1621551ebd83SDave Airlie case RADEON_PP_TXFORMAT_2: 1622551ebd83SDave Airlie i = (reg - RADEON_PP_TXFORMAT_0) / 24; 1623513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_NON_POWER2) { 1624551ebd83SDave Airlie track->textures[i].use_pitch = 1; 1625551ebd83SDave Airlie } else { 1626551ebd83SDave Airlie track->textures[i].use_pitch = 0; 1627513bcb46SDave Airlie track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK); 1628513bcb46SDave Airlie track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK); 1629551ebd83SDave Airlie } 1630513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE) 1631551ebd83SDave Airlie track->textures[i].tex_coord_type = 2; 1632513bcb46SDave Airlie switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) { 1633551ebd83SDave Airlie case RADEON_TXFORMAT_I8: 1634551ebd83SDave Airlie case RADEON_TXFORMAT_RGB332: 1635551ebd83SDave Airlie case RADEON_TXFORMAT_Y8: 1636551ebd83SDave Airlie track->textures[i].cpp = 1; 1637f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1638551ebd83SDave Airlie break; 1639551ebd83SDave Airlie case RADEON_TXFORMAT_AI88: 1640551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB1555: 1641551ebd83SDave Airlie case RADEON_TXFORMAT_RGB565: 1642551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB4444: 1643551ebd83SDave Airlie case RADEON_TXFORMAT_VYUY422: 1644551ebd83SDave Airlie case RADEON_TXFORMAT_YVYU422: 1645551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW16: 1646551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDV655: 1647551ebd83SDave Airlie case RADEON_TXFORMAT_DUDV88: 1648551ebd83SDave Airlie track->textures[i].cpp = 2; 1649f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1650551ebd83SDave Airlie break; 1651551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB8888: 1652551ebd83SDave Airlie case RADEON_TXFORMAT_RGBA8888: 1653551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW32: 1654551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDUV8888: 1655551ebd83SDave Airlie track->textures[i].cpp = 4; 1656f9da52d5SRoland Scheidegger track->textures[i].compress_format = R100_TRACK_COMP_NONE; 1657551ebd83SDave Airlie break; 1658d785d78bSDave Airlie case RADEON_TXFORMAT_DXT1: 1659d785d78bSDave Airlie track->textures[i].cpp = 1; 1660d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_DXT1; 1661d785d78bSDave Airlie break; 1662d785d78bSDave Airlie case RADEON_TXFORMAT_DXT23: 1663d785d78bSDave Airlie case RADEON_TXFORMAT_DXT45: 1664d785d78bSDave Airlie track->textures[i].cpp = 1; 1665d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_DXT35; 1666d785d78bSDave Airlie break; 1667551ebd83SDave Airlie } 1668513bcb46SDave Airlie track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf); 1669513bcb46SDave Airlie track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf); 167040b4a759SMarek Olšák track->tex_dirty = true; 1671551ebd83SDave Airlie break; 1672551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_0: 1673551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_1: 1674551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_2: 1675513bcb46SDave Airlie tmp = idx_value; 1676551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_FACES_0) / 4; 1677551ebd83SDave Airlie for (face = 0; face < 4; face++) { 1678551ebd83SDave Airlie track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf); 1679551ebd83SDave Airlie track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf); 1680551ebd83SDave Airlie } 168140b4a759SMarek Olšák track->tex_dirty = true; 1682551ebd83SDave Airlie break; 1683771fe6b9SJerome Glisse default: 1684551ebd83SDave Airlie printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n", 1685551ebd83SDave Airlie reg, idx); 1686551ebd83SDave Airlie return -EINVAL; 1687771fe6b9SJerome Glisse } 1688771fe6b9SJerome Glisse return 0; 1689771fe6b9SJerome Glisse } 1690771fe6b9SJerome Glisse 1691068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p, 1692068a117cSJerome Glisse struct radeon_cs_packet *pkt, 16934c788679SJerome Glisse struct radeon_bo *robj) 1694068a117cSJerome Glisse { 1695068a117cSJerome Glisse unsigned idx; 1696513bcb46SDave Airlie u32 value; 1697068a117cSJerome Glisse idx = pkt->idx + 1; 1698513bcb46SDave Airlie value = radeon_get_ib_value(p, idx + 2); 16994c788679SJerome Glisse if ((value + 1) > radeon_bo_size(robj)) { 1700068a117cSJerome Glisse DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER " 1701068a117cSJerome Glisse "(need %u have %lu) !\n", 1702513bcb46SDave Airlie value + 1, 17034c788679SJerome Glisse radeon_bo_size(robj)); 1704068a117cSJerome Glisse return -EINVAL; 1705068a117cSJerome Glisse } 1706068a117cSJerome Glisse return 0; 1707068a117cSJerome Glisse } 1708068a117cSJerome Glisse 1709771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p, 1710771fe6b9SJerome Glisse struct radeon_cs_packet *pkt) 1711771fe6b9SJerome Glisse { 1712771fe6b9SJerome Glisse struct radeon_cs_reloc *reloc; 1713551ebd83SDave Airlie struct r100_cs_track *track; 1714771fe6b9SJerome Glisse unsigned idx; 1715771fe6b9SJerome Glisse volatile uint32_t *ib; 1716771fe6b9SJerome Glisse int r; 1717771fe6b9SJerome Glisse 1718771fe6b9SJerome Glisse ib = p->ib->ptr; 1719771fe6b9SJerome Glisse idx = pkt->idx + 1; 1720551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1721771fe6b9SJerome Glisse switch (pkt->opcode) { 1722771fe6b9SJerome Glisse case PACKET3_3D_LOAD_VBPNTR: 1723513bcb46SDave Airlie r = r100_packet3_load_vbpntr(p, pkt, idx); 1724513bcb46SDave Airlie if (r) 1725771fe6b9SJerome Glisse return r; 1726771fe6b9SJerome Glisse break; 1727771fe6b9SJerome Glisse case PACKET3_INDX_BUFFER: 1728771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1729771fe6b9SJerome Glisse if (r) { 1730771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1731771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1732771fe6b9SJerome Glisse return r; 1733771fe6b9SJerome Glisse } 1734513bcb46SDave Airlie ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset); 1735068a117cSJerome Glisse r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj); 1736068a117cSJerome Glisse if (r) { 1737068a117cSJerome Glisse return r; 1738068a117cSJerome Glisse } 1739771fe6b9SJerome Glisse break; 1740771fe6b9SJerome Glisse case 0x23: 1741771fe6b9SJerome Glisse /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */ 1742771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1743771fe6b9SJerome Glisse if (r) { 1744771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1745771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1746771fe6b9SJerome Glisse return r; 1747771fe6b9SJerome Glisse } 1748513bcb46SDave Airlie ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset); 1749551ebd83SDave Airlie track->num_arrays = 1; 1750513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2)); 1751551ebd83SDave Airlie 1752551ebd83SDave Airlie track->arrays[0].robj = reloc->robj; 1753551ebd83SDave Airlie track->arrays[0].esize = track->vtx_size; 1754551ebd83SDave Airlie 1755513bcb46SDave Airlie track->max_indx = radeon_get_ib_value(p, idx+1); 1756551ebd83SDave Airlie 1757513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx+3); 1758551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1759551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1760551ebd83SDave Airlie if (r) 1761551ebd83SDave Airlie return r; 1762771fe6b9SJerome Glisse break; 1763771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD: 1764513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) { 1765551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1766551ebd83SDave Airlie return -EINVAL; 1767551ebd83SDave Airlie } 1768cf57fc7aSAlex Deucher track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0)); 1769513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1770551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1771551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1772551ebd83SDave Airlie if (r) 1773551ebd83SDave Airlie return r; 1774551ebd83SDave Airlie break; 1775771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1776771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD_2: 1777513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) { 1778551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1779551ebd83SDave Airlie return -EINVAL; 1780551ebd83SDave Airlie } 1781513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1782551ebd83SDave Airlie track->immd_dwords = pkt->count; 1783551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1784551ebd83SDave Airlie if (r) 1785551ebd83SDave Airlie return r; 1786551ebd83SDave Airlie break; 1787771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1788771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF_2: 1789513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1790551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1791551ebd83SDave Airlie if (r) 1792551ebd83SDave Airlie return r; 1793551ebd83SDave Airlie break; 1794771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 1795771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX_2: 1796513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1797551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1798551ebd83SDave Airlie if (r) 1799551ebd83SDave Airlie return r; 1800551ebd83SDave Airlie break; 1801771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 1802771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF: 1803513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1804551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1805551ebd83SDave Airlie if (r) 1806551ebd83SDave Airlie return r; 1807551ebd83SDave Airlie break; 1808771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 1809771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX: 1810513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1811551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1812551ebd83SDave Airlie if (r) 1813551ebd83SDave Airlie return r; 1814551ebd83SDave Airlie break; 1815771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 1816ab9e1f59SDave Airlie case PACKET3_3D_CLEAR_HIZ: 1817ab9e1f59SDave Airlie case PACKET3_3D_CLEAR_ZMASK: 1818ab9e1f59SDave Airlie if (p->rdev->hyperz_filp != p->filp) 1819ab9e1f59SDave Airlie return -EINVAL; 1820ab9e1f59SDave Airlie break; 1821771fe6b9SJerome Glisse case PACKET3_NOP: 1822771fe6b9SJerome Glisse break; 1823771fe6b9SJerome Glisse default: 1824771fe6b9SJerome Glisse DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode); 1825771fe6b9SJerome Glisse return -EINVAL; 1826771fe6b9SJerome Glisse } 1827771fe6b9SJerome Glisse return 0; 1828771fe6b9SJerome Glisse } 1829771fe6b9SJerome Glisse 1830771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p) 1831771fe6b9SJerome Glisse { 1832771fe6b9SJerome Glisse struct radeon_cs_packet pkt; 18339f022ddfSJerome Glisse struct r100_cs_track *track; 1834771fe6b9SJerome Glisse int r; 1835771fe6b9SJerome Glisse 18369f022ddfSJerome Glisse track = kzalloc(sizeof(*track), GFP_KERNEL); 18379f022ddfSJerome Glisse r100_cs_track_clear(p->rdev, track); 18389f022ddfSJerome Glisse p->track = track; 1839771fe6b9SJerome Glisse do { 1840771fe6b9SJerome Glisse r = r100_cs_packet_parse(p, &pkt, p->idx); 1841771fe6b9SJerome Glisse if (r) { 1842771fe6b9SJerome Glisse return r; 1843771fe6b9SJerome Glisse } 1844771fe6b9SJerome Glisse p->idx += pkt.count + 2; 1845771fe6b9SJerome Glisse switch (pkt.type) { 1846771fe6b9SJerome Glisse case PACKET_TYPE0: 1847551ebd83SDave Airlie if (p->rdev->family >= CHIP_R200) 1848551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 1849551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 1850551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 1851551ebd83SDave Airlie &r200_packet0_check); 1852551ebd83SDave Airlie else 1853551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 1854551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 1855551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 1856551ebd83SDave Airlie &r100_packet0_check); 1857771fe6b9SJerome Glisse break; 1858771fe6b9SJerome Glisse case PACKET_TYPE2: 1859771fe6b9SJerome Glisse break; 1860771fe6b9SJerome Glisse case PACKET_TYPE3: 1861771fe6b9SJerome Glisse r = r100_packet3_check(p, &pkt); 1862771fe6b9SJerome Glisse break; 1863771fe6b9SJerome Glisse default: 1864771fe6b9SJerome Glisse DRM_ERROR("Unknown packet type %d !\n", 1865771fe6b9SJerome Glisse pkt.type); 1866771fe6b9SJerome Glisse return -EINVAL; 1867771fe6b9SJerome Glisse } 1868771fe6b9SJerome Glisse if (r) { 1869771fe6b9SJerome Glisse return r; 1870771fe6b9SJerome Glisse } 1871771fe6b9SJerome Glisse } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw); 1872771fe6b9SJerome Glisse return 0; 1873771fe6b9SJerome Glisse } 1874771fe6b9SJerome Glisse 1875771fe6b9SJerome Glisse 1876771fe6b9SJerome Glisse /* 1877771fe6b9SJerome Glisse * Global GPU functions 1878771fe6b9SJerome Glisse */ 1879771fe6b9SJerome Glisse void r100_errata(struct radeon_device *rdev) 1880771fe6b9SJerome Glisse { 1881771fe6b9SJerome Glisse rdev->pll_errata = 0; 1882771fe6b9SJerome Glisse 1883771fe6b9SJerome Glisse if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) { 1884771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS; 1885771fe6b9SJerome Glisse } 1886771fe6b9SJerome Glisse 1887771fe6b9SJerome Glisse if (rdev->family == CHIP_RV100 || 1888771fe6b9SJerome Glisse rdev->family == CHIP_RS100 || 1889771fe6b9SJerome Glisse rdev->family == CHIP_RS200) { 1890771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY; 1891771fe6b9SJerome Glisse } 1892771fe6b9SJerome Glisse } 1893771fe6b9SJerome Glisse 1894771fe6b9SJerome Glisse /* Wait for vertical sync on primary CRTC */ 1895771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync(struct radeon_device *rdev) 1896771fe6b9SJerome Glisse { 1897771fe6b9SJerome Glisse uint32_t crtc_gen_cntl, tmp; 1898771fe6b9SJerome Glisse int i; 1899771fe6b9SJerome Glisse 1900771fe6b9SJerome Glisse crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL); 1901771fe6b9SJerome Glisse if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) || 1902771fe6b9SJerome Glisse !(crtc_gen_cntl & RADEON_CRTC_EN)) { 1903771fe6b9SJerome Glisse return; 1904771fe6b9SJerome Glisse } 1905771fe6b9SJerome Glisse /* Clear the CRTC_VBLANK_SAVE bit */ 1906771fe6b9SJerome Glisse WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR); 1907771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1908771fe6b9SJerome Glisse tmp = RREG32(RADEON_CRTC_STATUS); 1909771fe6b9SJerome Glisse if (tmp & RADEON_CRTC_VBLANK_SAVE) { 1910771fe6b9SJerome Glisse return; 1911771fe6b9SJerome Glisse } 1912771fe6b9SJerome Glisse DRM_UDELAY(1); 1913771fe6b9SJerome Glisse } 1914771fe6b9SJerome Glisse } 1915771fe6b9SJerome Glisse 1916771fe6b9SJerome Glisse /* Wait for vertical sync on secondary CRTC */ 1917771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync2(struct radeon_device *rdev) 1918771fe6b9SJerome Glisse { 1919771fe6b9SJerome Glisse uint32_t crtc2_gen_cntl, tmp; 1920771fe6b9SJerome Glisse int i; 1921771fe6b9SJerome Glisse 1922771fe6b9SJerome Glisse crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL); 1923771fe6b9SJerome Glisse if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) || 1924771fe6b9SJerome Glisse !(crtc2_gen_cntl & RADEON_CRTC2_EN)) 1925771fe6b9SJerome Glisse return; 1926771fe6b9SJerome Glisse 1927771fe6b9SJerome Glisse /* Clear the CRTC_VBLANK_SAVE bit */ 1928771fe6b9SJerome Glisse WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR); 1929771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1930771fe6b9SJerome Glisse tmp = RREG32(RADEON_CRTC2_STATUS); 1931771fe6b9SJerome Glisse if (tmp & RADEON_CRTC2_VBLANK_SAVE) { 1932771fe6b9SJerome Glisse return; 1933771fe6b9SJerome Glisse } 1934771fe6b9SJerome Glisse DRM_UDELAY(1); 1935771fe6b9SJerome Glisse } 1936771fe6b9SJerome Glisse } 1937771fe6b9SJerome Glisse 1938771fe6b9SJerome Glisse int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n) 1939771fe6b9SJerome Glisse { 1940771fe6b9SJerome Glisse unsigned i; 1941771fe6b9SJerome Glisse uint32_t tmp; 1942771fe6b9SJerome Glisse 1943771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1944771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK; 1945771fe6b9SJerome Glisse if (tmp >= n) { 1946771fe6b9SJerome Glisse return 0; 1947771fe6b9SJerome Glisse } 1948771fe6b9SJerome Glisse DRM_UDELAY(1); 1949771fe6b9SJerome Glisse } 1950771fe6b9SJerome Glisse return -1; 1951771fe6b9SJerome Glisse } 1952771fe6b9SJerome Glisse 1953771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev) 1954771fe6b9SJerome Glisse { 1955771fe6b9SJerome Glisse unsigned i; 1956771fe6b9SJerome Glisse uint32_t tmp; 1957771fe6b9SJerome Glisse 1958771fe6b9SJerome Glisse if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) { 1959771fe6b9SJerome Glisse printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !" 1960771fe6b9SJerome Glisse " Bad things might happen.\n"); 1961771fe6b9SJerome Glisse } 1962771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1963771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS); 19644612dc97SAlex Deucher if (!(tmp & RADEON_RBBM_ACTIVE)) { 1965771fe6b9SJerome Glisse return 0; 1966771fe6b9SJerome Glisse } 1967771fe6b9SJerome Glisse DRM_UDELAY(1); 1968771fe6b9SJerome Glisse } 1969771fe6b9SJerome Glisse return -1; 1970771fe6b9SJerome Glisse } 1971771fe6b9SJerome Glisse 1972771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev) 1973771fe6b9SJerome Glisse { 1974771fe6b9SJerome Glisse unsigned i; 1975771fe6b9SJerome Glisse uint32_t tmp; 1976771fe6b9SJerome Glisse 1977771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1978771fe6b9SJerome Glisse /* read MC_STATUS */ 19794612dc97SAlex Deucher tmp = RREG32(RADEON_MC_STATUS); 19804612dc97SAlex Deucher if (tmp & RADEON_MC_IDLE) { 1981771fe6b9SJerome Glisse return 0; 1982771fe6b9SJerome Glisse } 1983771fe6b9SJerome Glisse DRM_UDELAY(1); 1984771fe6b9SJerome Glisse } 1985771fe6b9SJerome Glisse return -1; 1986771fe6b9SJerome Glisse } 1987771fe6b9SJerome Glisse 1988225758d8SJerome Glisse void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp) 1989771fe6b9SJerome Glisse { 1990225758d8SJerome Glisse lockup->last_cp_rptr = cp->rptr; 1991225758d8SJerome Glisse lockup->last_jiffies = jiffies; 1992771fe6b9SJerome Glisse } 1993771fe6b9SJerome Glisse 1994225758d8SJerome Glisse /** 1995225758d8SJerome Glisse * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information 1996225758d8SJerome Glisse * @rdev: radeon device structure 1997225758d8SJerome Glisse * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations 1998225758d8SJerome Glisse * @cp: radeon_cp structure holding CP information 1999225758d8SJerome Glisse * 2000225758d8SJerome Glisse * We don't need to initialize the lockup tracking information as we will either 2001225758d8SJerome Glisse * have CP rptr to a different value of jiffies wrap around which will force 2002225758d8SJerome Glisse * initialization of the lockup tracking informations. 2003225758d8SJerome Glisse * 2004225758d8SJerome Glisse * A possible false positivie is if we get call after while and last_cp_rptr == 2005225758d8SJerome Glisse * the current CP rptr, even if it's unlikely it might happen. To avoid this 2006225758d8SJerome Glisse * if the elapsed time since last call is bigger than 2 second than we return 2007225758d8SJerome Glisse * false and update the tracking information. Due to this the caller must call 2008225758d8SJerome Glisse * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported 2009225758d8SJerome Glisse * the fencing code should be cautious about that. 2010225758d8SJerome Glisse * 2011225758d8SJerome Glisse * Caller should write to the ring to force CP to do something so we don't get 2012225758d8SJerome Glisse * false positive when CP is just gived nothing to do. 2013225758d8SJerome Glisse * 2014225758d8SJerome Glisse **/ 2015225758d8SJerome Glisse bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp) 2016771fe6b9SJerome Glisse { 2017225758d8SJerome Glisse unsigned long cjiffies, elapsed; 2018771fe6b9SJerome Glisse 2019225758d8SJerome Glisse cjiffies = jiffies; 2020225758d8SJerome Glisse if (!time_after(cjiffies, lockup->last_jiffies)) { 2021225758d8SJerome Glisse /* likely a wrap around */ 2022225758d8SJerome Glisse lockup->last_cp_rptr = cp->rptr; 2023225758d8SJerome Glisse lockup->last_jiffies = jiffies; 2024225758d8SJerome Glisse return false; 2025225758d8SJerome Glisse } 2026225758d8SJerome Glisse if (cp->rptr != lockup->last_cp_rptr) { 2027225758d8SJerome Glisse /* CP is still working no lockup */ 2028225758d8SJerome Glisse lockup->last_cp_rptr = cp->rptr; 2029225758d8SJerome Glisse lockup->last_jiffies = jiffies; 2030225758d8SJerome Glisse return false; 2031225758d8SJerome Glisse } 2032225758d8SJerome Glisse elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies); 2033ec00efb7SMarek Olšák if (elapsed >= 10000) { 2034225758d8SJerome Glisse dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed); 2035225758d8SJerome Glisse return true; 2036225758d8SJerome Glisse } 2037225758d8SJerome Glisse /* give a chance to the GPU ... */ 2038225758d8SJerome Glisse return false; 2039771fe6b9SJerome Glisse } 2040771fe6b9SJerome Glisse 2041225758d8SJerome Glisse bool r100_gpu_is_lockup(struct radeon_device *rdev) 2042771fe6b9SJerome Glisse { 2043225758d8SJerome Glisse u32 rbbm_status; 2044225758d8SJerome Glisse int r; 2045771fe6b9SJerome Glisse 2046225758d8SJerome Glisse rbbm_status = RREG32(R_000E40_RBBM_STATUS); 2047225758d8SJerome Glisse if (!G_000E40_GUI_ACTIVE(rbbm_status)) { 2048225758d8SJerome Glisse r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp); 2049225758d8SJerome Glisse return false; 2050225758d8SJerome Glisse } 2051225758d8SJerome Glisse /* force CP activities */ 2052225758d8SJerome Glisse r = radeon_ring_lock(rdev, 2); 2053225758d8SJerome Glisse if (!r) { 2054225758d8SJerome Glisse /* PACKET2 NOP */ 2055225758d8SJerome Glisse radeon_ring_write(rdev, 0x80000000); 2056225758d8SJerome Glisse radeon_ring_write(rdev, 0x80000000); 2057225758d8SJerome Glisse radeon_ring_unlock_commit(rdev); 2058225758d8SJerome Glisse } 2059225758d8SJerome Glisse rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR); 2060225758d8SJerome Glisse return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp); 2061225758d8SJerome Glisse } 2062225758d8SJerome Glisse 206390aca4d2SJerome Glisse void r100_bm_disable(struct radeon_device *rdev) 206490aca4d2SJerome Glisse { 206590aca4d2SJerome Glisse u32 tmp; 206690aca4d2SJerome Glisse 206790aca4d2SJerome Glisse /* disable bus mastering */ 206890aca4d2SJerome Glisse tmp = RREG32(R_000030_BUS_CNTL); 206990aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044); 2070771fe6b9SJerome Glisse mdelay(1); 207190aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042); 207290aca4d2SJerome Glisse mdelay(1); 207390aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040); 207490aca4d2SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 207590aca4d2SJerome Glisse mdelay(1); 207690aca4d2SJerome Glisse pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp); 207790aca4d2SJerome Glisse pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB); 207890aca4d2SJerome Glisse mdelay(1); 207990aca4d2SJerome Glisse } 208090aca4d2SJerome Glisse 2081a2d07b74SJerome Glisse int r100_asic_reset(struct radeon_device *rdev) 2082771fe6b9SJerome Glisse { 208390aca4d2SJerome Glisse struct r100_mc_save save; 208490aca4d2SJerome Glisse u32 status, tmp; 208525b2ec5bSAlex Deucher int ret = 0; 2086771fe6b9SJerome Glisse 208790aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 208890aca4d2SJerome Glisse if (!G_000E40_GUI_ACTIVE(status)) { 2089771fe6b9SJerome Glisse return 0; 2090771fe6b9SJerome Glisse } 209125b2ec5bSAlex Deucher r100_mc_stop(rdev, &save); 209290aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 209390aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 209490aca4d2SJerome Glisse /* stop CP */ 209590aca4d2SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 209690aca4d2SJerome Glisse tmp = RREG32(RADEON_CP_RB_CNTL); 209790aca4d2SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA); 209890aca4d2SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 209990aca4d2SJerome Glisse WREG32(RADEON_CP_RB_WPTR, 0); 210090aca4d2SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 210190aca4d2SJerome Glisse /* save PCI state */ 210290aca4d2SJerome Glisse pci_save_state(rdev->pdev); 210390aca4d2SJerome Glisse /* disable bus mastering */ 210490aca4d2SJerome Glisse r100_bm_disable(rdev); 210590aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) | 210690aca4d2SJerome Glisse S_0000F0_SOFT_RESET_RE(1) | 210790aca4d2SJerome Glisse S_0000F0_SOFT_RESET_PP(1) | 210890aca4d2SJerome Glisse S_0000F0_SOFT_RESET_RB(1)); 210990aca4d2SJerome Glisse RREG32(R_0000F0_RBBM_SOFT_RESET); 211090aca4d2SJerome Glisse mdelay(500); 211190aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 211290aca4d2SJerome Glisse mdelay(1); 211390aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 211490aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 2115771fe6b9SJerome Glisse /* reset CP */ 211690aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1)); 211790aca4d2SJerome Glisse RREG32(R_0000F0_RBBM_SOFT_RESET); 211890aca4d2SJerome Glisse mdelay(500); 211990aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 212090aca4d2SJerome Glisse mdelay(1); 212190aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 212290aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 212390aca4d2SJerome Glisse /* restore PCI & busmastering */ 212490aca4d2SJerome Glisse pci_restore_state(rdev->pdev); 212590aca4d2SJerome Glisse r100_enable_bm(rdev); 2126771fe6b9SJerome Glisse /* Check if GPU is idle */ 212790aca4d2SJerome Glisse if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) || 212890aca4d2SJerome Glisse G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) { 212990aca4d2SJerome Glisse dev_err(rdev->dev, "failed to reset GPU\n"); 213090aca4d2SJerome Glisse rdev->gpu_lockup = true; 213125b2ec5bSAlex Deucher ret = -1; 213225b2ec5bSAlex Deucher } else 213390aca4d2SJerome Glisse dev_info(rdev->dev, "GPU reset succeed\n"); 213425b2ec5bSAlex Deucher r100_mc_resume(rdev, &save); 213525b2ec5bSAlex Deucher return ret; 2136771fe6b9SJerome Glisse } 2137771fe6b9SJerome Glisse 213892cde00cSAlex Deucher void r100_set_common_regs(struct radeon_device *rdev) 213992cde00cSAlex Deucher { 21402739d49cSAlex Deucher struct drm_device *dev = rdev->ddev; 21412739d49cSAlex Deucher bool force_dac2 = false; 2142d668046cSDave Airlie u32 tmp; 21432739d49cSAlex Deucher 214492cde00cSAlex Deucher /* set these so they don't interfere with anything */ 214592cde00cSAlex Deucher WREG32(RADEON_OV0_SCALE_CNTL, 0); 214692cde00cSAlex Deucher WREG32(RADEON_SUBPIC_CNTL, 0); 214792cde00cSAlex Deucher WREG32(RADEON_VIPH_CONTROL, 0); 214892cde00cSAlex Deucher WREG32(RADEON_I2C_CNTL_1, 0); 214992cde00cSAlex Deucher WREG32(RADEON_DVI_I2C_CNTL_1, 0); 215092cde00cSAlex Deucher WREG32(RADEON_CAP0_TRIG_CNTL, 0); 215192cde00cSAlex Deucher WREG32(RADEON_CAP1_TRIG_CNTL, 0); 21522739d49cSAlex Deucher 21532739d49cSAlex Deucher /* always set up dac2 on rn50 and some rv100 as lots 21542739d49cSAlex Deucher * of servers seem to wire it up to a VGA port but 21552739d49cSAlex Deucher * don't report it in the bios connector 21562739d49cSAlex Deucher * table. 21572739d49cSAlex Deucher */ 21582739d49cSAlex Deucher switch (dev->pdev->device) { 21592739d49cSAlex Deucher /* RN50 */ 21602739d49cSAlex Deucher case 0x515e: 21612739d49cSAlex Deucher case 0x5969: 21622739d49cSAlex Deucher force_dac2 = true; 21632739d49cSAlex Deucher break; 21642739d49cSAlex Deucher /* RV100*/ 21652739d49cSAlex Deucher case 0x5159: 21662739d49cSAlex Deucher case 0x515a: 21672739d49cSAlex Deucher /* DELL triple head servers */ 21682739d49cSAlex Deucher if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) && 21692739d49cSAlex Deucher ((dev->pdev->subsystem_device == 0x016c) || 21702739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016d) || 21712739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016e) || 21722739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016f) || 21732739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x0170) || 21742739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x017d) || 21752739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x017e) || 21762739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x0183) || 21772739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x018a) || 21782739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x019a))) 21792739d49cSAlex Deucher force_dac2 = true; 21802739d49cSAlex Deucher break; 21812739d49cSAlex Deucher } 21822739d49cSAlex Deucher 21832739d49cSAlex Deucher if (force_dac2) { 21842739d49cSAlex Deucher u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG); 21852739d49cSAlex Deucher u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL); 21862739d49cSAlex Deucher u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2); 21872739d49cSAlex Deucher 21882739d49cSAlex Deucher /* For CRT on DAC2, don't turn it on if BIOS didn't 21892739d49cSAlex Deucher enable it, even it's detected. 21902739d49cSAlex Deucher */ 21912739d49cSAlex Deucher 21922739d49cSAlex Deucher /* force it to crtc0 */ 21932739d49cSAlex Deucher dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL; 21942739d49cSAlex Deucher dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL; 21952739d49cSAlex Deucher disp_hw_debug |= RADEON_CRT2_DISP1_SEL; 21962739d49cSAlex Deucher 21972739d49cSAlex Deucher /* set up the TV DAC */ 21982739d49cSAlex Deucher tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL | 21992739d49cSAlex Deucher RADEON_TV_DAC_STD_MASK | 22002739d49cSAlex Deucher RADEON_TV_DAC_RDACPD | 22012739d49cSAlex Deucher RADEON_TV_DAC_GDACPD | 22022739d49cSAlex Deucher RADEON_TV_DAC_BDACPD | 22032739d49cSAlex Deucher RADEON_TV_DAC_BGADJ_MASK | 22042739d49cSAlex Deucher RADEON_TV_DAC_DACADJ_MASK); 22052739d49cSAlex Deucher tv_dac_cntl |= (RADEON_TV_DAC_NBLANK | 22062739d49cSAlex Deucher RADEON_TV_DAC_NHOLD | 22072739d49cSAlex Deucher RADEON_TV_DAC_STD_PS2 | 22082739d49cSAlex Deucher (0x58 << 16)); 22092739d49cSAlex Deucher 22102739d49cSAlex Deucher WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl); 22112739d49cSAlex Deucher WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug); 22122739d49cSAlex Deucher WREG32(RADEON_DAC_CNTL2, dac2_cntl); 22132739d49cSAlex Deucher } 2214d668046cSDave Airlie 2215d668046cSDave Airlie /* switch PM block to ACPI mode */ 2216d668046cSDave Airlie tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL); 2217d668046cSDave Airlie tmp &= ~RADEON_PM_MODE_SEL; 2218d668046cSDave Airlie WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp); 2219d668046cSDave Airlie 222092cde00cSAlex Deucher } 2221771fe6b9SJerome Glisse 2222771fe6b9SJerome Glisse /* 2223771fe6b9SJerome Glisse * VRAM info 2224771fe6b9SJerome Glisse */ 2225771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev) 2226771fe6b9SJerome Glisse { 2227771fe6b9SJerome Glisse uint32_t tmp; 2228771fe6b9SJerome Glisse 2229771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = false; 2230771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) 2231771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2232771fe6b9SJerome Glisse else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR) 2233771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2234771fe6b9SJerome Glisse if ((rdev->family == CHIP_RV100) || 2235771fe6b9SJerome Glisse (rdev->family == CHIP_RS100) || 2236771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 2237771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 2238771fe6b9SJerome Glisse if (tmp & RV100_HALF_MODE) { 2239771fe6b9SJerome Glisse rdev->mc.vram_width = 32; 2240771fe6b9SJerome Glisse } else { 2241771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 2242771fe6b9SJerome Glisse } 2243771fe6b9SJerome Glisse if (rdev->flags & RADEON_SINGLE_CRTC) { 2244771fe6b9SJerome Glisse rdev->mc.vram_width /= 4; 2245771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2246771fe6b9SJerome Glisse } 2247771fe6b9SJerome Glisse } else if (rdev->family <= CHIP_RV280) { 2248771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 2249771fe6b9SJerome Glisse if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) { 2250771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 2251771fe6b9SJerome Glisse } else { 2252771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 2253771fe6b9SJerome Glisse } 2254771fe6b9SJerome Glisse } else { 2255771fe6b9SJerome Glisse /* newer IGPs */ 2256771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 2257771fe6b9SJerome Glisse } 2258771fe6b9SJerome Glisse } 2259771fe6b9SJerome Glisse 22602a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev) 2261771fe6b9SJerome Glisse { 22622a0f8918SDave Airlie u32 aper_size; 22632a0f8918SDave Airlie u8 byte; 22642a0f8918SDave Airlie 22652a0f8918SDave Airlie aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 22662a0f8918SDave Airlie 22672a0f8918SDave Airlie /* Set HDP_APER_CNTL only on cards that are known not to be broken, 22682a0f8918SDave Airlie * that is has the 2nd generation multifunction PCI interface 22692a0f8918SDave Airlie */ 22702a0f8918SDave Airlie if (rdev->family == CHIP_RV280 || 22712a0f8918SDave Airlie rdev->family >= CHIP_RV350) { 22722a0f8918SDave Airlie WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL, 22732a0f8918SDave Airlie ~RADEON_HDP_APER_CNTL); 22742a0f8918SDave Airlie DRM_INFO("Generation 2 PCI interface, using max accessible memory\n"); 22752a0f8918SDave Airlie return aper_size * 2; 22762a0f8918SDave Airlie } 22772a0f8918SDave Airlie 22782a0f8918SDave Airlie /* Older cards have all sorts of funny issues to deal with. First 22792a0f8918SDave Airlie * check if it's a multifunction card by reading the PCI config 22802a0f8918SDave Airlie * header type... Limit those to one aperture size 22812a0f8918SDave Airlie */ 22822a0f8918SDave Airlie pci_read_config_byte(rdev->pdev, 0xe, &byte); 22832a0f8918SDave Airlie if (byte & 0x80) { 22842a0f8918SDave Airlie DRM_INFO("Generation 1 PCI interface in multifunction mode\n"); 22852a0f8918SDave Airlie DRM_INFO("Limiting VRAM to one aperture\n"); 22862a0f8918SDave Airlie return aper_size; 22872a0f8918SDave Airlie } 22882a0f8918SDave Airlie 22892a0f8918SDave Airlie /* Single function older card. We read HDP_APER_CNTL to see how the BIOS 22902a0f8918SDave Airlie * have set it up. We don't write this as it's broken on some ASICs but 22912a0f8918SDave Airlie * we expect the BIOS to have done the right thing (might be too optimistic...) 22922a0f8918SDave Airlie */ 22932a0f8918SDave Airlie if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL) 22942a0f8918SDave Airlie return aper_size * 2; 22952a0f8918SDave Airlie return aper_size; 22962a0f8918SDave Airlie } 22972a0f8918SDave Airlie 22982a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev) 22992a0f8918SDave Airlie { 23002a0f8918SDave Airlie u64 config_aper_size; 23012a0f8918SDave Airlie 2302d594e46aSJerome Glisse /* work out accessible VRAM */ 230301d73a69SJordan Crouse rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0); 230401d73a69SJordan Crouse rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0); 230551e5fcd3SJerome Glisse rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev); 230651e5fcd3SJerome Glisse /* FIXME we don't use the second aperture yet when we could use it */ 230751e5fcd3SJerome Glisse if (rdev->mc.visible_vram_size > rdev->mc.aper_size) 230851e5fcd3SJerome Glisse rdev->mc.visible_vram_size = rdev->mc.aper_size; 23092a0f8918SDave Airlie config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 2310771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) { 2311771fe6b9SJerome Glisse uint32_t tom; 2312771fe6b9SJerome Glisse /* read NB_TOM to get the amount of ram stolen for the GPU */ 2313771fe6b9SJerome Glisse tom = RREG32(RADEON_NB_TOM); 23147a50f01aSDave Airlie rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16); 23157a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 23167a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 2317771fe6b9SJerome Glisse } else { 23187a50f01aSDave Airlie rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE); 2319771fe6b9SJerome Glisse /* Some production boards of m6 will report 0 2320771fe6b9SJerome Glisse * if it's 8 MB 2321771fe6b9SJerome Glisse */ 23227a50f01aSDave Airlie if (rdev->mc.real_vram_size == 0) { 23237a50f01aSDave Airlie rdev->mc.real_vram_size = 8192 * 1024; 23247a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 2325771fe6b9SJerome Glisse } 23262a0f8918SDave Airlie /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM - 2327d594e46aSJerome Glisse * Novell bug 204882 + along with lots of ubuntu ones 2328d594e46aSJerome Glisse */ 2329b7d8cce5SAlex Deucher if (rdev->mc.aper_size > config_aper_size) 2330b7d8cce5SAlex Deucher config_aper_size = rdev->mc.aper_size; 2331b7d8cce5SAlex Deucher 23327a50f01aSDave Airlie if (config_aper_size > rdev->mc.real_vram_size) 23337a50f01aSDave Airlie rdev->mc.mc_vram_size = config_aper_size; 23347a50f01aSDave Airlie else 23357a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 2336771fe6b9SJerome Glisse } 2337d594e46aSJerome Glisse } 23382a0f8918SDave Airlie 233928d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state) 234028d52043SDave Airlie { 234128d52043SDave Airlie uint32_t temp; 234228d52043SDave Airlie 234328d52043SDave Airlie temp = RREG32(RADEON_CONFIG_CNTL); 234428d52043SDave Airlie if (state == false) { 2345d75ee3beSAlex Deucher temp &= ~RADEON_CFG_VGA_RAM_EN; 2346d75ee3beSAlex Deucher temp |= RADEON_CFG_VGA_IO_DIS; 234728d52043SDave Airlie } else { 2348d75ee3beSAlex Deucher temp &= ~RADEON_CFG_VGA_IO_DIS; 234928d52043SDave Airlie } 235028d52043SDave Airlie WREG32(RADEON_CONFIG_CNTL, temp); 235128d52043SDave Airlie } 235228d52043SDave Airlie 2353d594e46aSJerome Glisse void r100_mc_init(struct radeon_device *rdev) 23542a0f8918SDave Airlie { 2355d594e46aSJerome Glisse u64 base; 23562a0f8918SDave Airlie 2357d594e46aSJerome Glisse r100_vram_get_type(rdev); 23582a0f8918SDave Airlie r100_vram_init_sizes(rdev); 2359d594e46aSJerome Glisse base = rdev->mc.aper_base; 2360d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_IGP) 2361d594e46aSJerome Glisse base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16; 2362d594e46aSJerome Glisse radeon_vram_location(rdev, &rdev->mc, base); 23638d369bb1SAlex Deucher rdev->mc.gtt_base_align = 0; 2364d594e46aSJerome Glisse if (!(rdev->flags & RADEON_IS_AGP)) 2365d594e46aSJerome Glisse radeon_gtt_location(rdev, &rdev->mc); 2366f47299c5SAlex Deucher radeon_update_bandwidth_info(rdev); 2367771fe6b9SJerome Glisse } 2368771fe6b9SJerome Glisse 2369771fe6b9SJerome Glisse 2370771fe6b9SJerome Glisse /* 2371771fe6b9SJerome Glisse * Indirect registers accessor 2372771fe6b9SJerome Glisse */ 2373771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev) 2374771fe6b9SJerome Glisse { 23754ce9198eSAlex Deucher if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) { 2376771fe6b9SJerome Glisse (void)RREG32(RADEON_CLOCK_CNTL_DATA); 2377771fe6b9SJerome Glisse (void)RREG32(RADEON_CRTC_GEN_CNTL); 2378771fe6b9SJerome Glisse } 23794ce9198eSAlex Deucher } 2380771fe6b9SJerome Glisse 2381771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev) 2382771fe6b9SJerome Glisse { 2383771fe6b9SJerome Glisse /* This workarounds is necessary on RV100, RS100 and RS200 chips 2384771fe6b9SJerome Glisse * or the chip could hang on a subsequent access 2385771fe6b9SJerome Glisse */ 2386771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) { 2387771fe6b9SJerome Glisse udelay(5000); 2388771fe6b9SJerome Glisse } 2389771fe6b9SJerome Glisse 2390771fe6b9SJerome Glisse /* This function is required to workaround a hardware bug in some (all?) 2391771fe6b9SJerome Glisse * revisions of the R300. This workaround should be called after every 2392771fe6b9SJerome Glisse * CLOCK_CNTL_INDEX register access. If not, register reads afterward 2393771fe6b9SJerome Glisse * may not be correct. 2394771fe6b9SJerome Glisse */ 2395771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_R300_CG) { 2396771fe6b9SJerome Glisse uint32_t save, tmp; 2397771fe6b9SJerome Glisse 2398771fe6b9SJerome Glisse save = RREG32(RADEON_CLOCK_CNTL_INDEX); 2399771fe6b9SJerome Glisse tmp = save & ~(0x3f | RADEON_PLL_WR_EN); 2400771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, tmp); 2401771fe6b9SJerome Glisse tmp = RREG32(RADEON_CLOCK_CNTL_DATA); 2402771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, save); 2403771fe6b9SJerome Glisse } 2404771fe6b9SJerome Glisse } 2405771fe6b9SJerome Glisse 2406771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg) 2407771fe6b9SJerome Glisse { 2408771fe6b9SJerome Glisse uint32_t data; 2409771fe6b9SJerome Glisse 2410771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f); 2411771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 2412771fe6b9SJerome Glisse data = RREG32(RADEON_CLOCK_CNTL_DATA); 2413771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 2414771fe6b9SJerome Glisse return data; 2415771fe6b9SJerome Glisse } 2416771fe6b9SJerome Glisse 2417771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) 2418771fe6b9SJerome Glisse { 2419771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN)); 2420771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 2421771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_DATA, v); 2422771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 2423771fe6b9SJerome Glisse } 2424771fe6b9SJerome Glisse 2425d4550907SJerome Glisse void r100_set_safe_registers(struct radeon_device *rdev) 2426068a117cSJerome Glisse { 2427551ebd83SDave Airlie if (ASIC_IS_RN50(rdev)) { 2428551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm; 2429551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm); 2430551ebd83SDave Airlie } else if (rdev->family < CHIP_R200) { 2431551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = r100_reg_safe_bm; 2432551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm); 2433551ebd83SDave Airlie } else { 2434d4550907SJerome Glisse r200_set_safe_registers(rdev); 2435551ebd83SDave Airlie } 2436068a117cSJerome Glisse } 2437068a117cSJerome Glisse 2438771fe6b9SJerome Glisse /* 2439771fe6b9SJerome Glisse * Debugfs info 2440771fe6b9SJerome Glisse */ 2441771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2442771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data) 2443771fe6b9SJerome Glisse { 2444771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2445771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2446771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2447771fe6b9SJerome Glisse uint32_t reg, value; 2448771fe6b9SJerome Glisse unsigned i; 2449771fe6b9SJerome Glisse 2450771fe6b9SJerome Glisse seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS)); 2451771fe6b9SJerome Glisse seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C)); 2452771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2453771fe6b9SJerome Glisse for (i = 0; i < 64; i++) { 2454771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100); 2455771fe6b9SJerome Glisse reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2; 2456771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i); 2457771fe6b9SJerome Glisse value = RREG32(RADEON_RBBM_CMDFIFO_DATA); 2458771fe6b9SJerome Glisse seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value); 2459771fe6b9SJerome Glisse } 2460771fe6b9SJerome Glisse return 0; 2461771fe6b9SJerome Glisse } 2462771fe6b9SJerome Glisse 2463771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data) 2464771fe6b9SJerome Glisse { 2465771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2466771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2467771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2468771fe6b9SJerome Glisse uint32_t rdp, wdp; 2469771fe6b9SJerome Glisse unsigned count, i, j; 2470771fe6b9SJerome Glisse 2471771fe6b9SJerome Glisse radeon_ring_free_size(rdev); 2472771fe6b9SJerome Glisse rdp = RREG32(RADEON_CP_RB_RPTR); 2473771fe6b9SJerome Glisse wdp = RREG32(RADEON_CP_RB_WPTR); 2474771fe6b9SJerome Glisse count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask; 2475771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2476771fe6b9SJerome Glisse seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp); 2477771fe6b9SJerome Glisse seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp); 2478771fe6b9SJerome Glisse seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw); 2479771fe6b9SJerome Glisse seq_printf(m, "%u dwords in ring\n", count); 2480771fe6b9SJerome Glisse for (j = 0; j <= count; j++) { 2481771fe6b9SJerome Glisse i = (rdp + j) & rdev->cp.ptr_mask; 2482771fe6b9SJerome Glisse seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]); 2483771fe6b9SJerome Glisse } 2484771fe6b9SJerome Glisse return 0; 2485771fe6b9SJerome Glisse } 2486771fe6b9SJerome Glisse 2487771fe6b9SJerome Glisse 2488771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data) 2489771fe6b9SJerome Glisse { 2490771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2491771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2492771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2493771fe6b9SJerome Glisse uint32_t csq_stat, csq2_stat, tmp; 2494771fe6b9SJerome Glisse unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr; 2495771fe6b9SJerome Glisse unsigned i; 2496771fe6b9SJerome Glisse 2497771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2498771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE)); 2499771fe6b9SJerome Glisse csq_stat = RREG32(RADEON_CP_CSQ_STAT); 2500771fe6b9SJerome Glisse csq2_stat = RREG32(RADEON_CP_CSQ2_STAT); 2501771fe6b9SJerome Glisse r_rptr = (csq_stat >> 0) & 0x3ff; 2502771fe6b9SJerome Glisse r_wptr = (csq_stat >> 10) & 0x3ff; 2503771fe6b9SJerome Glisse ib1_rptr = (csq_stat >> 20) & 0x3ff; 2504771fe6b9SJerome Glisse ib1_wptr = (csq2_stat >> 0) & 0x3ff; 2505771fe6b9SJerome Glisse ib2_rptr = (csq2_stat >> 10) & 0x3ff; 2506771fe6b9SJerome Glisse ib2_wptr = (csq2_stat >> 20) & 0x3ff; 2507771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat); 2508771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat); 2509771fe6b9SJerome Glisse seq_printf(m, "Ring rptr %u\n", r_rptr); 2510771fe6b9SJerome Glisse seq_printf(m, "Ring wptr %u\n", r_wptr); 2511771fe6b9SJerome Glisse seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr); 2512771fe6b9SJerome Glisse seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr); 2513771fe6b9SJerome Glisse seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr); 2514771fe6b9SJerome Glisse seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr); 2515771fe6b9SJerome Glisse /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms 2516771fe6b9SJerome Glisse * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */ 2517771fe6b9SJerome Glisse seq_printf(m, "Ring fifo:\n"); 2518771fe6b9SJerome Glisse for (i = 0; i < 256; i++) { 2519771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2520771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2521771fe6b9SJerome Glisse seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp); 2522771fe6b9SJerome Glisse } 2523771fe6b9SJerome Glisse seq_printf(m, "Indirect1 fifo:\n"); 2524771fe6b9SJerome Glisse for (i = 256; i <= 512; i++) { 2525771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2526771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2527771fe6b9SJerome Glisse seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp); 2528771fe6b9SJerome Glisse } 2529771fe6b9SJerome Glisse seq_printf(m, "Indirect2 fifo:\n"); 2530771fe6b9SJerome Glisse for (i = 640; i < ib1_wptr; i++) { 2531771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2532771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2533771fe6b9SJerome Glisse seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp); 2534771fe6b9SJerome Glisse } 2535771fe6b9SJerome Glisse return 0; 2536771fe6b9SJerome Glisse } 2537771fe6b9SJerome Glisse 2538771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data) 2539771fe6b9SJerome Glisse { 2540771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2541771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2542771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2543771fe6b9SJerome Glisse uint32_t tmp; 2544771fe6b9SJerome Glisse 2545771fe6b9SJerome Glisse tmp = RREG32(RADEON_CONFIG_MEMSIZE); 2546771fe6b9SJerome Glisse seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp); 2547771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_FB_LOCATION); 2548771fe6b9SJerome Glisse seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp); 2549771fe6b9SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 2550771fe6b9SJerome Glisse seq_printf(m, "BUS_CNTL 0x%08x\n", tmp); 2551771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_AGP_LOCATION); 2552771fe6b9SJerome Glisse seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp); 2553771fe6b9SJerome Glisse tmp = RREG32(RADEON_AGP_BASE); 2554771fe6b9SJerome Glisse seq_printf(m, "AGP_BASE 0x%08x\n", tmp); 2555771fe6b9SJerome Glisse tmp = RREG32(RADEON_HOST_PATH_CNTL); 2556771fe6b9SJerome Glisse seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp); 2557771fe6b9SJerome Glisse tmp = RREG32(0x01D0); 2558771fe6b9SJerome Glisse seq_printf(m, "AIC_CTRL 0x%08x\n", tmp); 2559771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_LO_ADDR); 2560771fe6b9SJerome Glisse seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp); 2561771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_HI_ADDR); 2562771fe6b9SJerome Glisse seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp); 2563771fe6b9SJerome Glisse tmp = RREG32(0x01E4); 2564771fe6b9SJerome Glisse seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp); 2565771fe6b9SJerome Glisse return 0; 2566771fe6b9SJerome Glisse } 2567771fe6b9SJerome Glisse 2568771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = { 2569771fe6b9SJerome Glisse {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL}, 2570771fe6b9SJerome Glisse }; 2571771fe6b9SJerome Glisse 2572771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = { 2573771fe6b9SJerome Glisse {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL}, 2574771fe6b9SJerome Glisse {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL}, 2575771fe6b9SJerome Glisse }; 2576771fe6b9SJerome Glisse 2577771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = { 2578771fe6b9SJerome Glisse {"r100_mc_info", r100_debugfs_mc_info, 0, NULL}, 2579771fe6b9SJerome Glisse }; 2580771fe6b9SJerome Glisse #endif 2581771fe6b9SJerome Glisse 2582771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev) 2583771fe6b9SJerome Glisse { 2584771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2585771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1); 2586771fe6b9SJerome Glisse #else 2587771fe6b9SJerome Glisse return 0; 2588771fe6b9SJerome Glisse #endif 2589771fe6b9SJerome Glisse } 2590771fe6b9SJerome Glisse 2591771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev) 2592771fe6b9SJerome Glisse { 2593771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2594771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2); 2595771fe6b9SJerome Glisse #else 2596771fe6b9SJerome Glisse return 0; 2597771fe6b9SJerome Glisse #endif 2598771fe6b9SJerome Glisse } 2599771fe6b9SJerome Glisse 2600771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev) 2601771fe6b9SJerome Glisse { 2602771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2603771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1); 2604771fe6b9SJerome Glisse #else 2605771fe6b9SJerome Glisse return 0; 2606771fe6b9SJerome Glisse #endif 2607771fe6b9SJerome Glisse } 2608e024e110SDave Airlie 2609e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg, 2610e024e110SDave Airlie uint32_t tiling_flags, uint32_t pitch, 2611e024e110SDave Airlie uint32_t offset, uint32_t obj_size) 2612e024e110SDave Airlie { 2613e024e110SDave Airlie int surf_index = reg * 16; 2614e024e110SDave Airlie int flags = 0; 2615e024e110SDave Airlie 2616e024e110SDave Airlie if (rdev->family <= CHIP_RS200) { 2617e024e110SDave Airlie if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 2618e024e110SDave Airlie == (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 2619e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_BOTH; 2620e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 2621e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_MACRO; 2622e024e110SDave Airlie } else if (rdev->family <= CHIP_RV280) { 2623e024e110SDave Airlie if (tiling_flags & (RADEON_TILING_MACRO)) 2624e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MACRO; 2625e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 2626e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MICRO; 2627e024e110SDave Airlie } else { 2628e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 2629e024e110SDave Airlie flags |= R300_SURF_TILE_MACRO; 2630e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 2631e024e110SDave Airlie flags |= R300_SURF_TILE_MICRO; 2632e024e110SDave Airlie } 2633e024e110SDave Airlie 2634c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_16BIT) 2635c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP; 2636c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_32BIT) 2637c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP; 2638c88f9f0cSMichel Dänzer 2639f5c5f040SDave Airlie /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */ 2640f5c5f040SDave Airlie if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) { 2641f5c5f040SDave Airlie if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO))) 2642f5c5f040SDave Airlie if (ASIC_IS_RN50(rdev)) 2643f5c5f040SDave Airlie pitch /= 16; 2644f5c5f040SDave Airlie } 2645f5c5f040SDave Airlie 2646f5c5f040SDave Airlie /* r100/r200 divide by 16 */ 2647f5c5f040SDave Airlie if (rdev->family < CHIP_R300) 2648f5c5f040SDave Airlie flags |= pitch / 16; 2649f5c5f040SDave Airlie else 2650f5c5f040SDave Airlie flags |= pitch / 8; 2651f5c5f040SDave Airlie 2652f5c5f040SDave Airlie 2653d9fdaafbSDave Airlie DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1); 2654e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, flags); 2655e024e110SDave Airlie WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset); 2656e024e110SDave Airlie WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1); 2657e024e110SDave Airlie return 0; 2658e024e110SDave Airlie } 2659e024e110SDave Airlie 2660e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg) 2661e024e110SDave Airlie { 2662e024e110SDave Airlie int surf_index = reg * 16; 2663e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, 0); 2664e024e110SDave Airlie } 2665c93bb85bSJerome Glisse 2666c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev) 2667c93bb85bSJerome Glisse { 2668c93bb85bSJerome Glisse fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff; 2669c93bb85bSJerome Glisse fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff; 2670c93bb85bSJerome Glisse fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff; 2671c93bb85bSJerome Glisse uint32_t temp, data, mem_trcd, mem_trp, mem_tras; 2672c93bb85bSJerome Glisse fixed20_12 memtcas_ff[8] = { 267368adac5eSBen Skeggs dfixed_init(1), 267468adac5eSBen Skeggs dfixed_init(2), 267568adac5eSBen Skeggs dfixed_init(3), 267668adac5eSBen Skeggs dfixed_init(0), 267768adac5eSBen Skeggs dfixed_init_half(1), 267868adac5eSBen Skeggs dfixed_init_half(2), 267968adac5eSBen Skeggs dfixed_init(0), 2680c93bb85bSJerome Glisse }; 2681c93bb85bSJerome Glisse fixed20_12 memtcas_rs480_ff[8] = { 268268adac5eSBen Skeggs dfixed_init(0), 268368adac5eSBen Skeggs dfixed_init(1), 268468adac5eSBen Skeggs dfixed_init(2), 268568adac5eSBen Skeggs dfixed_init(3), 268668adac5eSBen Skeggs dfixed_init(0), 268768adac5eSBen Skeggs dfixed_init_half(1), 268868adac5eSBen Skeggs dfixed_init_half(2), 268968adac5eSBen Skeggs dfixed_init_half(3), 2690c93bb85bSJerome Glisse }; 2691c93bb85bSJerome Glisse fixed20_12 memtcas2_ff[8] = { 269268adac5eSBen Skeggs dfixed_init(0), 269368adac5eSBen Skeggs dfixed_init(1), 269468adac5eSBen Skeggs dfixed_init(2), 269568adac5eSBen Skeggs dfixed_init(3), 269668adac5eSBen Skeggs dfixed_init(4), 269768adac5eSBen Skeggs dfixed_init(5), 269868adac5eSBen Skeggs dfixed_init(6), 269968adac5eSBen Skeggs dfixed_init(7), 2700c93bb85bSJerome Glisse }; 2701c93bb85bSJerome Glisse fixed20_12 memtrbs[8] = { 270268adac5eSBen Skeggs dfixed_init(1), 270368adac5eSBen Skeggs dfixed_init_half(1), 270468adac5eSBen Skeggs dfixed_init(2), 270568adac5eSBen Skeggs dfixed_init_half(2), 270668adac5eSBen Skeggs dfixed_init(3), 270768adac5eSBen Skeggs dfixed_init_half(3), 270868adac5eSBen Skeggs dfixed_init(4), 270968adac5eSBen Skeggs dfixed_init_half(4) 2710c93bb85bSJerome Glisse }; 2711c93bb85bSJerome Glisse fixed20_12 memtrbs_r4xx[8] = { 271268adac5eSBen Skeggs dfixed_init(4), 271368adac5eSBen Skeggs dfixed_init(5), 271468adac5eSBen Skeggs dfixed_init(6), 271568adac5eSBen Skeggs dfixed_init(7), 271668adac5eSBen Skeggs dfixed_init(8), 271768adac5eSBen Skeggs dfixed_init(9), 271868adac5eSBen Skeggs dfixed_init(10), 271968adac5eSBen Skeggs dfixed_init(11) 2720c93bb85bSJerome Glisse }; 2721c93bb85bSJerome Glisse fixed20_12 min_mem_eff; 2722c93bb85bSJerome Glisse fixed20_12 mc_latency_sclk, mc_latency_mclk, k1; 2723c93bb85bSJerome Glisse fixed20_12 cur_latency_mclk, cur_latency_sclk; 2724c93bb85bSJerome Glisse fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate, 2725c93bb85bSJerome Glisse disp_drain_rate2, read_return_rate; 2726c93bb85bSJerome Glisse fixed20_12 time_disp1_drop_priority; 2727c93bb85bSJerome Glisse int c; 2728c93bb85bSJerome Glisse int cur_size = 16; /* in octawords */ 2729c93bb85bSJerome Glisse int critical_point = 0, critical_point2; 2730c93bb85bSJerome Glisse /* uint32_t read_return_rate, time_disp1_drop_priority; */ 2731c93bb85bSJerome Glisse int stop_req, max_stop_req; 2732c93bb85bSJerome Glisse struct drm_display_mode *mode1 = NULL; 2733c93bb85bSJerome Glisse struct drm_display_mode *mode2 = NULL; 2734c93bb85bSJerome Glisse uint32_t pixel_bytes1 = 0; 2735c93bb85bSJerome Glisse uint32_t pixel_bytes2 = 0; 2736c93bb85bSJerome Glisse 2737f46c0120SAlex Deucher radeon_update_display_priority(rdev); 2738f46c0120SAlex Deucher 2739c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[0]->base.enabled) { 2740c93bb85bSJerome Glisse mode1 = &rdev->mode_info.crtcs[0]->base.mode; 2741c93bb85bSJerome Glisse pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8; 2742c93bb85bSJerome Glisse } 2743dfee5614SDave Airlie if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 2744c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[1]->base.enabled) { 2745c93bb85bSJerome Glisse mode2 = &rdev->mode_info.crtcs[1]->base.mode; 2746c93bb85bSJerome Glisse pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8; 2747c93bb85bSJerome Glisse } 2748dfee5614SDave Airlie } 2749c93bb85bSJerome Glisse 275068adac5eSBen Skeggs min_mem_eff.full = dfixed_const_8(0); 2751c93bb85bSJerome Glisse /* get modes */ 2752c93bb85bSJerome Glisse if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) { 2753c93bb85bSJerome Glisse uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER); 2754c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT); 2755c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT); 2756c93bb85bSJerome Glisse /* check crtc enables */ 2757c93bb85bSJerome Glisse if (mode2) 2758c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT); 2759c93bb85bSJerome Glisse if (mode1) 2760c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT); 2761c93bb85bSJerome Glisse WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer); 2762c93bb85bSJerome Glisse } 2763c93bb85bSJerome Glisse 2764c93bb85bSJerome Glisse /* 2765c93bb85bSJerome Glisse * determine is there is enough bw for current mode 2766c93bb85bSJerome Glisse */ 2767f47299c5SAlex Deucher sclk_ff = rdev->pm.sclk; 2768f47299c5SAlex Deucher mclk_ff = rdev->pm.mclk; 2769c93bb85bSJerome Glisse 2770c93bb85bSJerome Glisse temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1); 277168adac5eSBen Skeggs temp_ff.full = dfixed_const(temp); 277268adac5eSBen Skeggs mem_bw.full = dfixed_mul(mclk_ff, temp_ff); 2773c93bb85bSJerome Glisse 2774c93bb85bSJerome Glisse pix_clk.full = 0; 2775c93bb85bSJerome Glisse pix_clk2.full = 0; 2776c93bb85bSJerome Glisse peak_disp_bw.full = 0; 2777c93bb85bSJerome Glisse if (mode1) { 277868adac5eSBen Skeggs temp_ff.full = dfixed_const(1000); 277968adac5eSBen Skeggs pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */ 278068adac5eSBen Skeggs pix_clk.full = dfixed_div(pix_clk, temp_ff); 278168adac5eSBen Skeggs temp_ff.full = dfixed_const(pixel_bytes1); 278268adac5eSBen Skeggs peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff); 2783c93bb85bSJerome Glisse } 2784c93bb85bSJerome Glisse if (mode2) { 278568adac5eSBen Skeggs temp_ff.full = dfixed_const(1000); 278668adac5eSBen Skeggs pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */ 278768adac5eSBen Skeggs pix_clk2.full = dfixed_div(pix_clk2, temp_ff); 278868adac5eSBen Skeggs temp_ff.full = dfixed_const(pixel_bytes2); 278968adac5eSBen Skeggs peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff); 2790c93bb85bSJerome Glisse } 2791c93bb85bSJerome Glisse 279268adac5eSBen Skeggs mem_bw.full = dfixed_mul(mem_bw, min_mem_eff); 2793c93bb85bSJerome Glisse if (peak_disp_bw.full >= mem_bw.full) { 2794c93bb85bSJerome Glisse DRM_ERROR("You may not have enough display bandwidth for current mode\n" 2795c93bb85bSJerome Glisse "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n"); 2796c93bb85bSJerome Glisse } 2797c93bb85bSJerome Glisse 2798c93bb85bSJerome Glisse /* Get values from the EXT_MEM_CNTL register...converting its contents. */ 2799c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_TIMING_CNTL); 2800c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */ 2801c93bb85bSJerome Glisse mem_trcd = ((temp >> 2) & 0x3) + 1; 2802c93bb85bSJerome Glisse mem_trp = ((temp & 0x3)) + 1; 2803c93bb85bSJerome Glisse mem_tras = ((temp & 0x70) >> 4) + 1; 2804c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R300 || 2805c93bb85bSJerome Glisse rdev->family == CHIP_R350) { /* r300, r350 */ 2806c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 2807c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 2808c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 4; 2809c93bb85bSJerome Glisse } else if (rdev->family == CHIP_RV350 || 2810c93bb85bSJerome Glisse rdev->family <= CHIP_RV380) { 2811c93bb85bSJerome Glisse /* rv3x0 */ 2812c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 3; 2813c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 3; 2814c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 6; 2815c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R420 || 2816c93bb85bSJerome Glisse rdev->family == CHIP_R423 || 2817c93bb85bSJerome Glisse rdev->family == CHIP_RV410) { 2818c93bb85bSJerome Glisse /* r4xx */ 2819c93bb85bSJerome Glisse mem_trcd = (temp & 0xf) + 3; 2820c93bb85bSJerome Glisse if (mem_trcd > 15) 2821c93bb85bSJerome Glisse mem_trcd = 15; 2822c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0xf) + 3; 2823c93bb85bSJerome Glisse if (mem_trp > 15) 2824c93bb85bSJerome Glisse mem_trp = 15; 2825c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0x1f) + 6; 2826c93bb85bSJerome Glisse if (mem_tras > 31) 2827c93bb85bSJerome Glisse mem_tras = 31; 2828c93bb85bSJerome Glisse } else { /* RV200, R200 */ 2829c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 2830c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 2831c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0xf) + 4; 2832c93bb85bSJerome Glisse } 2833c93bb85bSJerome Glisse /* convert to FF */ 283468adac5eSBen Skeggs trcd_ff.full = dfixed_const(mem_trcd); 283568adac5eSBen Skeggs trp_ff.full = dfixed_const(mem_trp); 283668adac5eSBen Skeggs tras_ff.full = dfixed_const(mem_tras); 2837c93bb85bSJerome Glisse 2838c93bb85bSJerome Glisse /* Get values from the MEM_SDRAM_MODE_REG register...converting its */ 2839c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_SDRAM_MODE_REG); 2840c93bb85bSJerome Glisse data = (temp & (7 << 20)) >> 20; 2841c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) { 2842c93bb85bSJerome Glisse if (rdev->family == CHIP_RS480) /* don't think rs400 */ 2843c93bb85bSJerome Glisse tcas_ff = memtcas_rs480_ff[data]; 2844c93bb85bSJerome Glisse else 2845c93bb85bSJerome Glisse tcas_ff = memtcas_ff[data]; 2846c93bb85bSJerome Glisse } else 2847c93bb85bSJerome Glisse tcas_ff = memtcas2_ff[data]; 2848c93bb85bSJerome Glisse 2849c93bb85bSJerome Glisse if (rdev->family == CHIP_RS400 || 2850c93bb85bSJerome Glisse rdev->family == CHIP_RS480) { 2851c93bb85bSJerome Glisse /* extra cas latency stored in bits 23-25 0-4 clocks */ 2852c93bb85bSJerome Glisse data = (temp >> 23) & 0x7; 2853c93bb85bSJerome Glisse if (data < 5) 285468adac5eSBen Skeggs tcas_ff.full += dfixed_const(data); 2855c93bb85bSJerome Glisse } 2856c93bb85bSJerome Glisse 2857c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) { 2858c93bb85bSJerome Glisse /* on the R300, Tcas is included in Trbs. 2859c93bb85bSJerome Glisse */ 2860c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_CNTL); 2861c93bb85bSJerome Glisse data = (R300_MEM_NUM_CHANNELS_MASK & temp); 2862c93bb85bSJerome Glisse if (data == 1) { 2863c93bb85bSJerome Glisse if (R300_MEM_USE_CD_CH_ONLY & temp) { 2864c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_INDEX); 2865c93bb85bSJerome Glisse temp &= ~R300_MC_IND_ADDR_MASK; 2866c93bb85bSJerome Glisse temp |= R300_MC_READ_CNTL_CD_mcind; 2867c93bb85bSJerome Glisse WREG32(R300_MC_IND_INDEX, temp); 2868c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_DATA); 2869c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_C_MASK & temp); 2870c93bb85bSJerome Glisse } else { 2871c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 2872c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 2873c93bb85bSJerome Glisse } 2874c93bb85bSJerome Glisse } else { 2875c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 2876c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 2877c93bb85bSJerome Glisse } 2878c93bb85bSJerome Glisse if (rdev->family == CHIP_RV410 || 2879c93bb85bSJerome Glisse rdev->family == CHIP_R420 || 2880c93bb85bSJerome Glisse rdev->family == CHIP_R423) 2881c93bb85bSJerome Glisse trbs_ff = memtrbs_r4xx[data]; 2882c93bb85bSJerome Glisse else 2883c93bb85bSJerome Glisse trbs_ff = memtrbs[data]; 2884c93bb85bSJerome Glisse tcas_ff.full += trbs_ff.full; 2885c93bb85bSJerome Glisse } 2886c93bb85bSJerome Glisse 2887c93bb85bSJerome Glisse sclk_eff_ff.full = sclk_ff.full; 2888c93bb85bSJerome Glisse 2889c93bb85bSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 2890c93bb85bSJerome Glisse fixed20_12 agpmode_ff; 289168adac5eSBen Skeggs agpmode_ff.full = dfixed_const(radeon_agpmode); 289268adac5eSBen Skeggs temp_ff.full = dfixed_const_666(16); 289368adac5eSBen Skeggs sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff); 2894c93bb85bSJerome Glisse } 2895c93bb85bSJerome Glisse /* TODO PCIE lanes may affect this - agpmode == 16?? */ 2896c93bb85bSJerome Glisse 2897c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev)) { 289868adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(250); 2899c93bb85bSJerome Glisse } else { 2900c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || 2901c93bb85bSJerome Glisse rdev->flags & RADEON_IS_IGP) { 2902c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) 290368adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(41); 2904c93bb85bSJerome Glisse else 290568adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(33); 2906c93bb85bSJerome Glisse } else { 2907c93bb85bSJerome Glisse if (rdev->mc.vram_width == 128) 290868adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(57); 2909c93bb85bSJerome Glisse else 291068adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(41); 2911c93bb85bSJerome Glisse } 2912c93bb85bSJerome Glisse } 2913c93bb85bSJerome Glisse 291468adac5eSBen Skeggs mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff); 2915c93bb85bSJerome Glisse 2916c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) { 2917c93bb85bSJerome Glisse if (rdev->mc.vram_width == 32) { 291868adac5eSBen Skeggs k1.full = dfixed_const(40); 2919c93bb85bSJerome Glisse c = 3; 2920c93bb85bSJerome Glisse } else { 292168adac5eSBen Skeggs k1.full = dfixed_const(20); 2922c93bb85bSJerome Glisse c = 1; 2923c93bb85bSJerome Glisse } 2924c93bb85bSJerome Glisse } else { 292568adac5eSBen Skeggs k1.full = dfixed_const(40); 2926c93bb85bSJerome Glisse c = 3; 2927c93bb85bSJerome Glisse } 2928c93bb85bSJerome Glisse 292968adac5eSBen Skeggs temp_ff.full = dfixed_const(2); 293068adac5eSBen Skeggs mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff); 293168adac5eSBen Skeggs temp_ff.full = dfixed_const(c); 293268adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff); 293368adac5eSBen Skeggs temp_ff.full = dfixed_const(4); 293468adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff); 293568adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff); 2936c93bb85bSJerome Glisse mc_latency_mclk.full += k1.full; 2937c93bb85bSJerome Glisse 293868adac5eSBen Skeggs mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff); 293968adac5eSBen Skeggs mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff); 2940c93bb85bSJerome Glisse 2941c93bb85bSJerome Glisse /* 2942c93bb85bSJerome Glisse HW cursor time assuming worst case of full size colour cursor. 2943c93bb85bSJerome Glisse */ 294468adac5eSBen Skeggs temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1)))); 2945c93bb85bSJerome Glisse temp_ff.full += trcd_ff.full; 2946c93bb85bSJerome Glisse if (temp_ff.full < tras_ff.full) 2947c93bb85bSJerome Glisse temp_ff.full = tras_ff.full; 294868adac5eSBen Skeggs cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff); 2949c93bb85bSJerome Glisse 295068adac5eSBen Skeggs temp_ff.full = dfixed_const(cur_size); 295168adac5eSBen Skeggs cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff); 2952c93bb85bSJerome Glisse /* 2953c93bb85bSJerome Glisse Find the total latency for the display data. 2954c93bb85bSJerome Glisse */ 295568adac5eSBen Skeggs disp_latency_overhead.full = dfixed_const(8); 295668adac5eSBen Skeggs disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff); 2957c93bb85bSJerome Glisse mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full; 2958c93bb85bSJerome Glisse mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full; 2959c93bb85bSJerome Glisse 2960c93bb85bSJerome Glisse if (mc_latency_mclk.full > mc_latency_sclk.full) 2961c93bb85bSJerome Glisse disp_latency.full = mc_latency_mclk.full; 2962c93bb85bSJerome Glisse else 2963c93bb85bSJerome Glisse disp_latency.full = mc_latency_sclk.full; 2964c93bb85bSJerome Glisse 2965c93bb85bSJerome Glisse /* setup Max GRPH_STOP_REQ default value */ 2966c93bb85bSJerome Glisse if (ASIC_IS_RV100(rdev)) 2967c93bb85bSJerome Glisse max_stop_req = 0x5c; 2968c93bb85bSJerome Glisse else 2969c93bb85bSJerome Glisse max_stop_req = 0x7c; 2970c93bb85bSJerome Glisse 2971c93bb85bSJerome Glisse if (mode1) { 2972c93bb85bSJerome Glisse /* CRTC1 2973c93bb85bSJerome Glisse Set GRPH_BUFFER_CNTL register using h/w defined optimal values. 2974c93bb85bSJerome Glisse GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ] 2975c93bb85bSJerome Glisse */ 2976c93bb85bSJerome Glisse stop_req = mode1->hdisplay * pixel_bytes1 / 16; 2977c93bb85bSJerome Glisse 2978c93bb85bSJerome Glisse if (stop_req > max_stop_req) 2979c93bb85bSJerome Glisse stop_req = max_stop_req; 2980c93bb85bSJerome Glisse 2981c93bb85bSJerome Glisse /* 2982c93bb85bSJerome Glisse Find the drain rate of the display buffer. 2983c93bb85bSJerome Glisse */ 298468adac5eSBen Skeggs temp_ff.full = dfixed_const((16/pixel_bytes1)); 298568adac5eSBen Skeggs disp_drain_rate.full = dfixed_div(pix_clk, temp_ff); 2986c93bb85bSJerome Glisse 2987c93bb85bSJerome Glisse /* 2988c93bb85bSJerome Glisse Find the critical point of the display buffer. 2989c93bb85bSJerome Glisse */ 299068adac5eSBen Skeggs crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency); 299168adac5eSBen Skeggs crit_point_ff.full += dfixed_const_half(0); 2992c93bb85bSJerome Glisse 299368adac5eSBen Skeggs critical_point = dfixed_trunc(crit_point_ff); 2994c93bb85bSJerome Glisse 2995c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 2996c93bb85bSJerome Glisse critical_point = 0; 2997c93bb85bSJerome Glisse } 2998c93bb85bSJerome Glisse 2999c93bb85bSJerome Glisse /* 3000c93bb85bSJerome Glisse The critical point should never be above max_stop_req-4. Setting 3001c93bb85bSJerome Glisse GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time. 3002c93bb85bSJerome Glisse */ 3003c93bb85bSJerome Glisse if (max_stop_req - critical_point < 4) 3004c93bb85bSJerome Glisse critical_point = 0; 3005c93bb85bSJerome Glisse 3006c93bb85bSJerome Glisse if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) { 3007c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/ 3008c93bb85bSJerome Glisse critical_point = 0x10; 3009c93bb85bSJerome Glisse } 3010c93bb85bSJerome Glisse 3011c93bb85bSJerome Glisse temp = RREG32(RADEON_GRPH_BUFFER_CNTL); 3012c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_STOP_REQ_MASK); 3013c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 3014c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_START_REQ_MASK); 3015c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 3016c93bb85bSJerome Glisse (stop_req > 0x15)) { 3017c93bb85bSJerome Glisse stop_req -= 0x10; 3018c93bb85bSJerome Glisse } 3019c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 3020c93bb85bSJerome Glisse temp |= RADEON_GRPH_BUFFER_SIZE; 3021c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_CRITICAL_CNTL | 3022c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 3023c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 3024c93bb85bSJerome Glisse /* 3025c93bb85bSJerome Glisse Write the result into the register. 3026c93bb85bSJerome Glisse */ 3027c93bb85bSJerome Glisse WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 3028c93bb85bSJerome Glisse (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 3029c93bb85bSJerome Glisse 3030c93bb85bSJerome Glisse #if 0 3031c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 3032c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 3033c93bb85bSJerome Glisse /* attempt to program RS400 disp regs correctly ??? */ 3034c93bb85bSJerome Glisse temp = RREG32(RS400_DISP1_REG_CNTL); 3035c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK | 3036c93bb85bSJerome Glisse RS400_DISP1_STOP_REQ_LEVEL_MASK); 3037c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, (temp | 3038c93bb85bSJerome Glisse (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 3039c93bb85bSJerome Glisse (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 3040c93bb85bSJerome Glisse temp = RREG32(RS400_DMIF_MEM_CNTL1); 3041c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK | 3042c93bb85bSJerome Glisse RS400_DISP1_CRITICAL_POINT_STOP_MASK); 3043c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, (temp | 3044c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) | 3045c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT))); 3046c93bb85bSJerome Glisse } 3047c93bb85bSJerome Glisse #endif 3048c93bb85bSJerome Glisse 3049d9fdaafbSDave Airlie DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n", 3050c93bb85bSJerome Glisse /* (unsigned int)info->SavedReg->grph_buffer_cntl, */ 3051c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL)); 3052c93bb85bSJerome Glisse } 3053c93bb85bSJerome Glisse 3054c93bb85bSJerome Glisse if (mode2) { 3055c93bb85bSJerome Glisse u32 grph2_cntl; 3056c93bb85bSJerome Glisse stop_req = mode2->hdisplay * pixel_bytes2 / 16; 3057c93bb85bSJerome Glisse 3058c93bb85bSJerome Glisse if (stop_req > max_stop_req) 3059c93bb85bSJerome Glisse stop_req = max_stop_req; 3060c93bb85bSJerome Glisse 3061c93bb85bSJerome Glisse /* 3062c93bb85bSJerome Glisse Find the drain rate of the display buffer. 3063c93bb85bSJerome Glisse */ 306468adac5eSBen Skeggs temp_ff.full = dfixed_const((16/pixel_bytes2)); 306568adac5eSBen Skeggs disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff); 3066c93bb85bSJerome Glisse 3067c93bb85bSJerome Glisse grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL); 3068c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK); 3069c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 3070c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK); 3071c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 3072c93bb85bSJerome Glisse (stop_req > 0x15)) { 3073c93bb85bSJerome Glisse stop_req -= 0x10; 3074c93bb85bSJerome Glisse } 3075c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 3076c93bb85bSJerome Glisse grph2_cntl |= RADEON_GRPH_BUFFER_SIZE; 3077c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL | 3078c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 3079c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 3080c93bb85bSJerome Glisse 3081c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS100) || 3082c93bb85bSJerome Glisse (rdev->family == CHIP_RS200)) 3083c93bb85bSJerome Glisse critical_point2 = 0; 3084c93bb85bSJerome Glisse else { 3085c93bb85bSJerome Glisse temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128; 308668adac5eSBen Skeggs temp_ff.full = dfixed_const(temp); 308768adac5eSBen Skeggs temp_ff.full = dfixed_mul(mclk_ff, temp_ff); 3088c93bb85bSJerome Glisse if (sclk_ff.full < temp_ff.full) 3089c93bb85bSJerome Glisse temp_ff.full = sclk_ff.full; 3090c93bb85bSJerome Glisse 3091c93bb85bSJerome Glisse read_return_rate.full = temp_ff.full; 3092c93bb85bSJerome Glisse 3093c93bb85bSJerome Glisse if (mode1) { 3094c93bb85bSJerome Glisse temp_ff.full = read_return_rate.full - disp_drain_rate.full; 309568adac5eSBen Skeggs time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff); 3096c93bb85bSJerome Glisse } else { 3097c93bb85bSJerome Glisse time_disp1_drop_priority.full = 0; 3098c93bb85bSJerome Glisse } 3099c93bb85bSJerome Glisse crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full; 310068adac5eSBen Skeggs crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2); 310168adac5eSBen Skeggs crit_point_ff.full += dfixed_const_half(0); 3102c93bb85bSJerome Glisse 310368adac5eSBen Skeggs critical_point2 = dfixed_trunc(crit_point_ff); 3104c93bb85bSJerome Glisse 3105c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 3106c93bb85bSJerome Glisse critical_point2 = 0; 3107c93bb85bSJerome Glisse } 3108c93bb85bSJerome Glisse 3109c93bb85bSJerome Glisse if (max_stop_req - critical_point2 < 4) 3110c93bb85bSJerome Glisse critical_point2 = 0; 3111c93bb85bSJerome Glisse 3112c93bb85bSJerome Glisse } 3113c93bb85bSJerome Glisse 3114c93bb85bSJerome Glisse if (critical_point2 == 0 && rdev->family == CHIP_R300) { 3115c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0 */ 3116c93bb85bSJerome Glisse critical_point2 = 0x10; 3117c93bb85bSJerome Glisse } 3118c93bb85bSJerome Glisse 3119c93bb85bSJerome Glisse WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 3120c93bb85bSJerome Glisse (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 3121c93bb85bSJerome Glisse 3122c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 3123c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 3124c93bb85bSJerome Glisse #if 0 3125c93bb85bSJerome Glisse /* attempt to program RS400 disp2 regs correctly ??? */ 3126c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL1); 3127c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK | 3128c93bb85bSJerome Glisse RS400_DISP2_STOP_REQ_LEVEL_MASK); 3129c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, (temp | 3130c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 3131c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 3132c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL2); 3133c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK | 3134c93bb85bSJerome Glisse RS400_DISP2_CRITICAL_POINT_STOP_MASK); 3135c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, (temp | 3136c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) | 3137c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT))); 3138c93bb85bSJerome Glisse #endif 3139c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC); 3140c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000); 3141c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC); 3142c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC); 3143c93bb85bSJerome Glisse } 3144c93bb85bSJerome Glisse 3145d9fdaafbSDave Airlie DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n", 3146c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL)); 3147c93bb85bSJerome Glisse } 3148c93bb85bSJerome Glisse } 3149551ebd83SDave Airlie 3150551ebd83SDave Airlie static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t) 3151551ebd83SDave Airlie { 3152551ebd83SDave Airlie DRM_ERROR("pitch %d\n", t->pitch); 3153ceb776bcSMathias Fröhlich DRM_ERROR("use_pitch %d\n", t->use_pitch); 3154551ebd83SDave Airlie DRM_ERROR("width %d\n", t->width); 3155ceb776bcSMathias Fröhlich DRM_ERROR("width_11 %d\n", t->width_11); 3156551ebd83SDave Airlie DRM_ERROR("height %d\n", t->height); 3157ceb776bcSMathias Fröhlich DRM_ERROR("height_11 %d\n", t->height_11); 3158551ebd83SDave Airlie DRM_ERROR("num levels %d\n", t->num_levels); 3159551ebd83SDave Airlie DRM_ERROR("depth %d\n", t->txdepth); 3160551ebd83SDave Airlie DRM_ERROR("bpp %d\n", t->cpp); 3161551ebd83SDave Airlie DRM_ERROR("coordinate type %d\n", t->tex_coord_type); 3162551ebd83SDave Airlie DRM_ERROR("width round to power of 2 %d\n", t->roundup_w); 3163551ebd83SDave Airlie DRM_ERROR("height round to power of 2 %d\n", t->roundup_h); 3164d785d78bSDave Airlie DRM_ERROR("compress format %d\n", t->compress_format); 3165551ebd83SDave Airlie } 3166551ebd83SDave Airlie 3167d785d78bSDave Airlie static int r100_track_compress_size(int compress_format, int w, int h) 3168d785d78bSDave Airlie { 3169d785d78bSDave Airlie int block_width, block_height, block_bytes; 3170d785d78bSDave Airlie int wblocks, hblocks; 3171d785d78bSDave Airlie int min_wblocks; 3172d785d78bSDave Airlie int sz; 3173d785d78bSDave Airlie 3174d785d78bSDave Airlie block_width = 4; 3175d785d78bSDave Airlie block_height = 4; 3176d785d78bSDave Airlie 3177d785d78bSDave Airlie switch (compress_format) { 3178d785d78bSDave Airlie case R100_TRACK_COMP_DXT1: 3179d785d78bSDave Airlie block_bytes = 8; 3180d785d78bSDave Airlie min_wblocks = 4; 3181d785d78bSDave Airlie break; 3182d785d78bSDave Airlie default: 3183d785d78bSDave Airlie case R100_TRACK_COMP_DXT35: 3184d785d78bSDave Airlie block_bytes = 16; 3185d785d78bSDave Airlie min_wblocks = 2; 3186d785d78bSDave Airlie break; 3187d785d78bSDave Airlie } 3188d785d78bSDave Airlie 3189d785d78bSDave Airlie hblocks = (h + block_height - 1) / block_height; 3190d785d78bSDave Airlie wblocks = (w + block_width - 1) / block_width; 3191d785d78bSDave Airlie if (wblocks < min_wblocks) 3192d785d78bSDave Airlie wblocks = min_wblocks; 3193d785d78bSDave Airlie sz = wblocks * hblocks * block_bytes; 3194d785d78bSDave Airlie return sz; 3195d785d78bSDave Airlie } 3196d785d78bSDave Airlie 319737cf6b03SRoland Scheidegger static int r100_cs_track_cube(struct radeon_device *rdev, 319837cf6b03SRoland Scheidegger struct r100_cs_track *track, unsigned idx) 319937cf6b03SRoland Scheidegger { 320037cf6b03SRoland Scheidegger unsigned face, w, h; 320137cf6b03SRoland Scheidegger struct radeon_bo *cube_robj; 320237cf6b03SRoland Scheidegger unsigned long size; 320337cf6b03SRoland Scheidegger unsigned compress_format = track->textures[idx].compress_format; 320437cf6b03SRoland Scheidegger 320537cf6b03SRoland Scheidegger for (face = 0; face < 5; face++) { 320637cf6b03SRoland Scheidegger cube_robj = track->textures[idx].cube_info[face].robj; 320737cf6b03SRoland Scheidegger w = track->textures[idx].cube_info[face].width; 320837cf6b03SRoland Scheidegger h = track->textures[idx].cube_info[face].height; 320937cf6b03SRoland Scheidegger 321037cf6b03SRoland Scheidegger if (compress_format) { 321137cf6b03SRoland Scheidegger size = r100_track_compress_size(compress_format, w, h); 321237cf6b03SRoland Scheidegger } else 321337cf6b03SRoland Scheidegger size = w * h; 321437cf6b03SRoland Scheidegger size *= track->textures[idx].cpp; 321537cf6b03SRoland Scheidegger 321637cf6b03SRoland Scheidegger size += track->textures[idx].cube_info[face].offset; 321737cf6b03SRoland Scheidegger 321837cf6b03SRoland Scheidegger if (size > radeon_bo_size(cube_robj)) { 321937cf6b03SRoland Scheidegger DRM_ERROR("Cube texture offset greater than object size %lu %lu\n", 322037cf6b03SRoland Scheidegger size, radeon_bo_size(cube_robj)); 322137cf6b03SRoland Scheidegger r100_cs_track_texture_print(&track->textures[idx]); 322237cf6b03SRoland Scheidegger return -1; 322337cf6b03SRoland Scheidegger } 322437cf6b03SRoland Scheidegger } 322537cf6b03SRoland Scheidegger return 0; 322637cf6b03SRoland Scheidegger } 322737cf6b03SRoland Scheidegger 3228551ebd83SDave Airlie static int r100_cs_track_texture_check(struct radeon_device *rdev, 3229551ebd83SDave Airlie struct r100_cs_track *track) 3230551ebd83SDave Airlie { 32314c788679SJerome Glisse struct radeon_bo *robj; 3232551ebd83SDave Airlie unsigned long size; 3233b73c5f8bSMarek Olšák unsigned u, i, w, h, d; 3234551ebd83SDave Airlie int ret; 3235551ebd83SDave Airlie 3236551ebd83SDave Airlie for (u = 0; u < track->num_texture; u++) { 3237551ebd83SDave Airlie if (!track->textures[u].enabled) 3238551ebd83SDave Airlie continue; 323943b93fbfSAlex Deucher if (track->textures[u].lookup_disable) 324043b93fbfSAlex Deucher continue; 3241551ebd83SDave Airlie robj = track->textures[u].robj; 3242551ebd83SDave Airlie if (robj == NULL) { 3243551ebd83SDave Airlie DRM_ERROR("No texture bound to unit %u\n", u); 3244551ebd83SDave Airlie return -EINVAL; 3245551ebd83SDave Airlie } 3246551ebd83SDave Airlie size = 0; 3247551ebd83SDave Airlie for (i = 0; i <= track->textures[u].num_levels; i++) { 3248551ebd83SDave Airlie if (track->textures[u].use_pitch) { 3249551ebd83SDave Airlie if (rdev->family < CHIP_R300) 3250551ebd83SDave Airlie w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i); 3251551ebd83SDave Airlie else 3252551ebd83SDave Airlie w = track->textures[u].pitch / (1 << i); 3253551ebd83SDave Airlie } else { 3254ceb776bcSMathias Fröhlich w = track->textures[u].width; 3255551ebd83SDave Airlie if (rdev->family >= CHIP_RV515) 3256551ebd83SDave Airlie w |= track->textures[u].width_11; 3257ceb776bcSMathias Fröhlich w = w / (1 << i); 3258551ebd83SDave Airlie if (track->textures[u].roundup_w) 3259551ebd83SDave Airlie w = roundup_pow_of_two(w); 3260551ebd83SDave Airlie } 3261ceb776bcSMathias Fröhlich h = track->textures[u].height; 3262551ebd83SDave Airlie if (rdev->family >= CHIP_RV515) 3263551ebd83SDave Airlie h |= track->textures[u].height_11; 3264ceb776bcSMathias Fröhlich h = h / (1 << i); 3265551ebd83SDave Airlie if (track->textures[u].roundup_h) 3266551ebd83SDave Airlie h = roundup_pow_of_two(h); 3267b73c5f8bSMarek Olšák if (track->textures[u].tex_coord_type == 1) { 3268b73c5f8bSMarek Olšák d = (1 << track->textures[u].txdepth) / (1 << i); 3269b73c5f8bSMarek Olšák if (!d) 3270b73c5f8bSMarek Olšák d = 1; 3271b73c5f8bSMarek Olšák } else { 3272b73c5f8bSMarek Olšák d = 1; 3273b73c5f8bSMarek Olšák } 3274d785d78bSDave Airlie if (track->textures[u].compress_format) { 3275d785d78bSDave Airlie 3276b73c5f8bSMarek Olšák size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d; 3277d785d78bSDave Airlie /* compressed textures are block based */ 3278d785d78bSDave Airlie } else 3279b73c5f8bSMarek Olšák size += w * h * d; 3280551ebd83SDave Airlie } 3281551ebd83SDave Airlie size *= track->textures[u].cpp; 3282d785d78bSDave Airlie 3283551ebd83SDave Airlie switch (track->textures[u].tex_coord_type) { 3284551ebd83SDave Airlie case 0: 3285551ebd83SDave Airlie case 1: 3286551ebd83SDave Airlie break; 3287551ebd83SDave Airlie case 2: 3288551ebd83SDave Airlie if (track->separate_cube) { 3289551ebd83SDave Airlie ret = r100_cs_track_cube(rdev, track, u); 3290551ebd83SDave Airlie if (ret) 3291551ebd83SDave Airlie return ret; 3292551ebd83SDave Airlie } else 3293551ebd83SDave Airlie size *= 6; 3294551ebd83SDave Airlie break; 3295551ebd83SDave Airlie default: 3296551ebd83SDave Airlie DRM_ERROR("Invalid texture coordinate type %u for unit " 3297551ebd83SDave Airlie "%u\n", track->textures[u].tex_coord_type, u); 3298551ebd83SDave Airlie return -EINVAL; 3299551ebd83SDave Airlie } 33004c788679SJerome Glisse if (size > radeon_bo_size(robj)) { 3301551ebd83SDave Airlie DRM_ERROR("Texture of unit %u needs %lu bytes but is " 33024c788679SJerome Glisse "%lu\n", u, size, radeon_bo_size(robj)); 3303551ebd83SDave Airlie r100_cs_track_texture_print(&track->textures[u]); 3304551ebd83SDave Airlie return -EINVAL; 3305551ebd83SDave Airlie } 3306551ebd83SDave Airlie } 3307551ebd83SDave Airlie return 0; 3308551ebd83SDave Airlie } 3309551ebd83SDave Airlie 3310551ebd83SDave Airlie int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track) 3311551ebd83SDave Airlie { 3312551ebd83SDave Airlie unsigned i; 3313551ebd83SDave Airlie unsigned long size; 3314551ebd83SDave Airlie unsigned prim_walk; 3315551ebd83SDave Airlie unsigned nverts; 331640b4a759SMarek Olšák unsigned num_cb = track->cb_dirty ? track->num_cb : 0; 3317551ebd83SDave Airlie 331840b4a759SMarek Olšák if (num_cb && !track->zb_cb_clear && !track->color_channel_mask && 3319a41ceb1cSMarek Olšák !track->blend_read_enable) 3320a41ceb1cSMarek Olšák num_cb = 0; 3321a41ceb1cSMarek Olšák 3322a41ceb1cSMarek Olšák for (i = 0; i < num_cb; i++) { 3323551ebd83SDave Airlie if (track->cb[i].robj == NULL) { 3324551ebd83SDave Airlie DRM_ERROR("[drm] No buffer for color buffer %d !\n", i); 3325551ebd83SDave Airlie return -EINVAL; 3326551ebd83SDave Airlie } 3327551ebd83SDave Airlie size = track->cb[i].pitch * track->cb[i].cpp * track->maxy; 3328551ebd83SDave Airlie size += track->cb[i].offset; 33294c788679SJerome Glisse if (size > radeon_bo_size(track->cb[i].robj)) { 3330551ebd83SDave Airlie DRM_ERROR("[drm] Buffer too small for color buffer %d " 3331551ebd83SDave Airlie "(need %lu have %lu) !\n", i, size, 33324c788679SJerome Glisse radeon_bo_size(track->cb[i].robj)); 3333551ebd83SDave Airlie DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n", 3334551ebd83SDave Airlie i, track->cb[i].pitch, track->cb[i].cpp, 3335551ebd83SDave Airlie track->cb[i].offset, track->maxy); 3336551ebd83SDave Airlie return -EINVAL; 3337551ebd83SDave Airlie } 3338551ebd83SDave Airlie } 333940b4a759SMarek Olšák track->cb_dirty = false; 334040b4a759SMarek Olšák 334140b4a759SMarek Olšák if (track->zb_dirty && track->z_enabled) { 3342551ebd83SDave Airlie if (track->zb.robj == NULL) { 3343551ebd83SDave Airlie DRM_ERROR("[drm] No buffer for z buffer !\n"); 3344551ebd83SDave Airlie return -EINVAL; 3345551ebd83SDave Airlie } 3346551ebd83SDave Airlie size = track->zb.pitch * track->zb.cpp * track->maxy; 3347551ebd83SDave Airlie size += track->zb.offset; 33484c788679SJerome Glisse if (size > radeon_bo_size(track->zb.robj)) { 3349551ebd83SDave Airlie DRM_ERROR("[drm] Buffer too small for z buffer " 3350551ebd83SDave Airlie "(need %lu have %lu) !\n", size, 33514c788679SJerome Glisse radeon_bo_size(track->zb.robj)); 3352551ebd83SDave Airlie DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n", 3353551ebd83SDave Airlie track->zb.pitch, track->zb.cpp, 3354551ebd83SDave Airlie track->zb.offset, track->maxy); 3355551ebd83SDave Airlie return -EINVAL; 3356551ebd83SDave Airlie } 3357551ebd83SDave Airlie } 335840b4a759SMarek Olšák track->zb_dirty = false; 335940b4a759SMarek Olšák 3360fff1ce4dSMarek Olšák if (track->aa_dirty && track->aaresolve) { 3361fff1ce4dSMarek Olšák if (track->aa.robj == NULL) { 3362fff1ce4dSMarek Olšák DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i); 3363fff1ce4dSMarek Olšák return -EINVAL; 3364fff1ce4dSMarek Olšák } 3365fff1ce4dSMarek Olšák /* I believe the format comes from colorbuffer0. */ 3366fff1ce4dSMarek Olšák size = track->aa.pitch * track->cb[0].cpp * track->maxy; 3367fff1ce4dSMarek Olšák size += track->aa.offset; 3368fff1ce4dSMarek Olšák if (size > radeon_bo_size(track->aa.robj)) { 3369fff1ce4dSMarek Olšák DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d " 3370fff1ce4dSMarek Olšák "(need %lu have %lu) !\n", i, size, 3371fff1ce4dSMarek Olšák radeon_bo_size(track->aa.robj)); 3372fff1ce4dSMarek Olšák DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n", 3373fff1ce4dSMarek Olšák i, track->aa.pitch, track->cb[0].cpp, 3374fff1ce4dSMarek Olšák track->aa.offset, track->maxy); 3375fff1ce4dSMarek Olšák return -EINVAL; 3376fff1ce4dSMarek Olšák } 3377fff1ce4dSMarek Olšák } 3378fff1ce4dSMarek Olšák track->aa_dirty = false; 3379fff1ce4dSMarek Olšák 3380551ebd83SDave Airlie prim_walk = (track->vap_vf_cntl >> 4) & 0x3; 3381cae94b0aSMarek Olšák if (track->vap_vf_cntl & (1 << 14)) { 3382cae94b0aSMarek Olšák nverts = track->vap_alt_nverts; 3383cae94b0aSMarek Olšák } else { 3384551ebd83SDave Airlie nverts = (track->vap_vf_cntl >> 16) & 0xFFFF; 3385cae94b0aSMarek Olšák } 3386551ebd83SDave Airlie switch (prim_walk) { 3387551ebd83SDave Airlie case 1: 3388551ebd83SDave Airlie for (i = 0; i < track->num_arrays; i++) { 3389551ebd83SDave Airlie size = track->arrays[i].esize * track->max_indx * 4; 3390551ebd83SDave Airlie if (track->arrays[i].robj == NULL) { 3391551ebd83SDave Airlie DRM_ERROR("(PW %u) Vertex array %u no buffer " 3392551ebd83SDave Airlie "bound\n", prim_walk, i); 3393551ebd83SDave Airlie return -EINVAL; 3394551ebd83SDave Airlie } 33954c788679SJerome Glisse if (size > radeon_bo_size(track->arrays[i].robj)) { 33964c788679SJerome Glisse dev_err(rdev->dev, "(PW %u) Vertex array %u " 33974c788679SJerome Glisse "need %lu dwords have %lu dwords\n", 33984c788679SJerome Glisse prim_walk, i, size >> 2, 33994c788679SJerome Glisse radeon_bo_size(track->arrays[i].robj) 34004c788679SJerome Glisse >> 2); 3401551ebd83SDave Airlie DRM_ERROR("Max indices %u\n", track->max_indx); 3402551ebd83SDave Airlie return -EINVAL; 3403551ebd83SDave Airlie } 3404551ebd83SDave Airlie } 3405551ebd83SDave Airlie break; 3406551ebd83SDave Airlie case 2: 3407551ebd83SDave Airlie for (i = 0; i < track->num_arrays; i++) { 3408551ebd83SDave Airlie size = track->arrays[i].esize * (nverts - 1) * 4; 3409551ebd83SDave Airlie if (track->arrays[i].robj == NULL) { 3410551ebd83SDave Airlie DRM_ERROR("(PW %u) Vertex array %u no buffer " 3411551ebd83SDave Airlie "bound\n", prim_walk, i); 3412551ebd83SDave Airlie return -EINVAL; 3413551ebd83SDave Airlie } 34144c788679SJerome Glisse if (size > radeon_bo_size(track->arrays[i].robj)) { 34154c788679SJerome Glisse dev_err(rdev->dev, "(PW %u) Vertex array %u " 34164c788679SJerome Glisse "need %lu dwords have %lu dwords\n", 34174c788679SJerome Glisse prim_walk, i, size >> 2, 34184c788679SJerome Glisse radeon_bo_size(track->arrays[i].robj) 34194c788679SJerome Glisse >> 2); 3420551ebd83SDave Airlie return -EINVAL; 3421551ebd83SDave Airlie } 3422551ebd83SDave Airlie } 3423551ebd83SDave Airlie break; 3424551ebd83SDave Airlie case 3: 3425551ebd83SDave Airlie size = track->vtx_size * nverts; 3426551ebd83SDave Airlie if (size != track->immd_dwords) { 3427551ebd83SDave Airlie DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n", 3428551ebd83SDave Airlie track->immd_dwords, size); 3429551ebd83SDave Airlie DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n", 3430551ebd83SDave Airlie nverts, track->vtx_size); 3431551ebd83SDave Airlie return -EINVAL; 3432551ebd83SDave Airlie } 3433551ebd83SDave Airlie break; 3434551ebd83SDave Airlie default: 3435551ebd83SDave Airlie DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n", 3436551ebd83SDave Airlie prim_walk); 3437551ebd83SDave Airlie return -EINVAL; 3438551ebd83SDave Airlie } 343940b4a759SMarek Olšák 344040b4a759SMarek Olšák if (track->tex_dirty) { 344140b4a759SMarek Olšák track->tex_dirty = false; 3442551ebd83SDave Airlie return r100_cs_track_texture_check(rdev, track); 3443551ebd83SDave Airlie } 344440b4a759SMarek Olšák return 0; 344540b4a759SMarek Olšák } 3446551ebd83SDave Airlie 3447551ebd83SDave Airlie void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track) 3448551ebd83SDave Airlie { 3449551ebd83SDave Airlie unsigned i, face; 3450551ebd83SDave Airlie 345140b4a759SMarek Olšák track->cb_dirty = true; 345240b4a759SMarek Olšák track->zb_dirty = true; 345340b4a759SMarek Olšák track->tex_dirty = true; 3454fff1ce4dSMarek Olšák track->aa_dirty = true; 345540b4a759SMarek Olšák 3456551ebd83SDave Airlie if (rdev->family < CHIP_R300) { 3457551ebd83SDave Airlie track->num_cb = 1; 3458551ebd83SDave Airlie if (rdev->family <= CHIP_RS200) 3459551ebd83SDave Airlie track->num_texture = 3; 3460551ebd83SDave Airlie else 3461551ebd83SDave Airlie track->num_texture = 6; 3462551ebd83SDave Airlie track->maxy = 2048; 3463551ebd83SDave Airlie track->separate_cube = 1; 3464551ebd83SDave Airlie } else { 3465551ebd83SDave Airlie track->num_cb = 4; 3466551ebd83SDave Airlie track->num_texture = 16; 3467551ebd83SDave Airlie track->maxy = 4096; 3468551ebd83SDave Airlie track->separate_cube = 0; 346945e4039cSDave Airlie track->aaresolve = false; 3470fff1ce4dSMarek Olšák track->aa.robj = NULL; 3471551ebd83SDave Airlie } 3472551ebd83SDave Airlie 3473551ebd83SDave Airlie for (i = 0; i < track->num_cb; i++) { 3474551ebd83SDave Airlie track->cb[i].robj = NULL; 3475551ebd83SDave Airlie track->cb[i].pitch = 8192; 3476551ebd83SDave Airlie track->cb[i].cpp = 16; 3477551ebd83SDave Airlie track->cb[i].offset = 0; 3478551ebd83SDave Airlie } 3479551ebd83SDave Airlie track->z_enabled = true; 3480551ebd83SDave Airlie track->zb.robj = NULL; 3481551ebd83SDave Airlie track->zb.pitch = 8192; 3482551ebd83SDave Airlie track->zb.cpp = 4; 3483551ebd83SDave Airlie track->zb.offset = 0; 3484551ebd83SDave Airlie track->vtx_size = 0x7F; 3485551ebd83SDave Airlie track->immd_dwords = 0xFFFFFFFFUL; 3486551ebd83SDave Airlie track->num_arrays = 11; 3487551ebd83SDave Airlie track->max_indx = 0x00FFFFFFUL; 3488551ebd83SDave Airlie for (i = 0; i < track->num_arrays; i++) { 3489551ebd83SDave Airlie track->arrays[i].robj = NULL; 3490551ebd83SDave Airlie track->arrays[i].esize = 0x7F; 3491551ebd83SDave Airlie } 3492551ebd83SDave Airlie for (i = 0; i < track->num_texture; i++) { 3493d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_NONE; 3494551ebd83SDave Airlie track->textures[i].pitch = 16536; 3495551ebd83SDave Airlie track->textures[i].width = 16536; 3496551ebd83SDave Airlie track->textures[i].height = 16536; 3497551ebd83SDave Airlie track->textures[i].width_11 = 1 << 11; 3498551ebd83SDave Airlie track->textures[i].height_11 = 1 << 11; 3499551ebd83SDave Airlie track->textures[i].num_levels = 12; 3500551ebd83SDave Airlie if (rdev->family <= CHIP_RS200) { 3501551ebd83SDave Airlie track->textures[i].tex_coord_type = 0; 3502551ebd83SDave Airlie track->textures[i].txdepth = 0; 3503551ebd83SDave Airlie } else { 3504551ebd83SDave Airlie track->textures[i].txdepth = 16; 3505551ebd83SDave Airlie track->textures[i].tex_coord_type = 1; 3506551ebd83SDave Airlie } 3507551ebd83SDave Airlie track->textures[i].cpp = 64; 3508551ebd83SDave Airlie track->textures[i].robj = NULL; 3509551ebd83SDave Airlie /* CS IB emission code makes sure texture unit are disabled */ 3510551ebd83SDave Airlie track->textures[i].enabled = false; 351143b93fbfSAlex Deucher track->textures[i].lookup_disable = false; 3512551ebd83SDave Airlie track->textures[i].roundup_w = true; 3513551ebd83SDave Airlie track->textures[i].roundup_h = true; 3514551ebd83SDave Airlie if (track->separate_cube) 3515551ebd83SDave Airlie for (face = 0; face < 5; face++) { 3516551ebd83SDave Airlie track->textures[i].cube_info[face].robj = NULL; 3517551ebd83SDave Airlie track->textures[i].cube_info[face].width = 16536; 3518551ebd83SDave Airlie track->textures[i].cube_info[face].height = 16536; 3519551ebd83SDave Airlie track->textures[i].cube_info[face].offset = 0; 3520551ebd83SDave Airlie } 3521551ebd83SDave Airlie } 3522551ebd83SDave Airlie } 35233ce0a23dSJerome Glisse 35243ce0a23dSJerome Glisse int r100_ring_test(struct radeon_device *rdev) 35253ce0a23dSJerome Glisse { 35263ce0a23dSJerome Glisse uint32_t scratch; 35273ce0a23dSJerome Glisse uint32_t tmp = 0; 35283ce0a23dSJerome Glisse unsigned i; 35293ce0a23dSJerome Glisse int r; 35303ce0a23dSJerome Glisse 35313ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 35323ce0a23dSJerome Glisse if (r) { 35333ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r); 35343ce0a23dSJerome Glisse return r; 35353ce0a23dSJerome Glisse } 35363ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 35373ce0a23dSJerome Glisse r = radeon_ring_lock(rdev, 2); 35383ce0a23dSJerome Glisse if (r) { 35393ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r); 35403ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 35413ce0a23dSJerome Glisse return r; 35423ce0a23dSJerome Glisse } 35433ce0a23dSJerome Glisse radeon_ring_write(rdev, PACKET0(scratch, 0)); 35443ce0a23dSJerome Glisse radeon_ring_write(rdev, 0xDEADBEEF); 35453ce0a23dSJerome Glisse radeon_ring_unlock_commit(rdev); 35463ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 35473ce0a23dSJerome Glisse tmp = RREG32(scratch); 35483ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 35493ce0a23dSJerome Glisse break; 35503ce0a23dSJerome Glisse } 35513ce0a23dSJerome Glisse DRM_UDELAY(1); 35523ce0a23dSJerome Glisse } 35533ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 35543ce0a23dSJerome Glisse DRM_INFO("ring test succeeded in %d usecs\n", i); 35553ce0a23dSJerome Glisse } else { 3556369d7ec1SAlex Deucher DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n", 35573ce0a23dSJerome Glisse scratch, tmp); 35583ce0a23dSJerome Glisse r = -EINVAL; 35593ce0a23dSJerome Glisse } 35603ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 35613ce0a23dSJerome Glisse return r; 35623ce0a23dSJerome Glisse } 35633ce0a23dSJerome Glisse 35643ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib) 35653ce0a23dSJerome Glisse { 35663ce0a23dSJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1)); 35673ce0a23dSJerome Glisse radeon_ring_write(rdev, ib->gpu_addr); 35683ce0a23dSJerome Glisse radeon_ring_write(rdev, ib->length_dw); 35693ce0a23dSJerome Glisse } 35703ce0a23dSJerome Glisse 35713ce0a23dSJerome Glisse int r100_ib_test(struct radeon_device *rdev) 35723ce0a23dSJerome Glisse { 35733ce0a23dSJerome Glisse struct radeon_ib *ib; 35743ce0a23dSJerome Glisse uint32_t scratch; 35753ce0a23dSJerome Glisse uint32_t tmp = 0; 35763ce0a23dSJerome Glisse unsigned i; 35773ce0a23dSJerome Glisse int r; 35783ce0a23dSJerome Glisse 35793ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 35803ce0a23dSJerome Glisse if (r) { 35813ce0a23dSJerome Glisse DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r); 35823ce0a23dSJerome Glisse return r; 35833ce0a23dSJerome Glisse } 35843ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 35853ce0a23dSJerome Glisse r = radeon_ib_get(rdev, &ib); 35863ce0a23dSJerome Glisse if (r) { 35873ce0a23dSJerome Glisse return r; 35883ce0a23dSJerome Glisse } 35893ce0a23dSJerome Glisse ib->ptr[0] = PACKET0(scratch, 0); 35903ce0a23dSJerome Glisse ib->ptr[1] = 0xDEADBEEF; 35913ce0a23dSJerome Glisse ib->ptr[2] = PACKET2(0); 35923ce0a23dSJerome Glisse ib->ptr[3] = PACKET2(0); 35933ce0a23dSJerome Glisse ib->ptr[4] = PACKET2(0); 35943ce0a23dSJerome Glisse ib->ptr[5] = PACKET2(0); 35953ce0a23dSJerome Glisse ib->ptr[6] = PACKET2(0); 35963ce0a23dSJerome Glisse ib->ptr[7] = PACKET2(0); 35973ce0a23dSJerome Glisse ib->length_dw = 8; 35983ce0a23dSJerome Glisse r = radeon_ib_schedule(rdev, ib); 35993ce0a23dSJerome Glisse if (r) { 36003ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 36013ce0a23dSJerome Glisse radeon_ib_free(rdev, &ib); 36023ce0a23dSJerome Glisse return r; 36033ce0a23dSJerome Glisse } 36043ce0a23dSJerome Glisse r = radeon_fence_wait(ib->fence, false); 36053ce0a23dSJerome Glisse if (r) { 36063ce0a23dSJerome Glisse return r; 36073ce0a23dSJerome Glisse } 36083ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 36093ce0a23dSJerome Glisse tmp = RREG32(scratch); 36103ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 36113ce0a23dSJerome Glisse break; 36123ce0a23dSJerome Glisse } 36133ce0a23dSJerome Glisse DRM_UDELAY(1); 36143ce0a23dSJerome Glisse } 36153ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 36163ce0a23dSJerome Glisse DRM_INFO("ib test succeeded in %u usecs\n", i); 36173ce0a23dSJerome Glisse } else { 361862f288cfSPaul Bolle DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n", 36193ce0a23dSJerome Glisse scratch, tmp); 36203ce0a23dSJerome Glisse r = -EINVAL; 36213ce0a23dSJerome Glisse } 36223ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 36233ce0a23dSJerome Glisse radeon_ib_free(rdev, &ib); 36243ce0a23dSJerome Glisse return r; 36253ce0a23dSJerome Glisse } 36269f022ddfSJerome Glisse 36279f022ddfSJerome Glisse void r100_ib_fini(struct radeon_device *rdev) 36289f022ddfSJerome Glisse { 36299f022ddfSJerome Glisse radeon_ib_pool_fini(rdev); 36309f022ddfSJerome Glisse } 36319f022ddfSJerome Glisse 36329f022ddfSJerome Glisse int r100_ib_init(struct radeon_device *rdev) 36339f022ddfSJerome Glisse { 36349f022ddfSJerome Glisse int r; 36359f022ddfSJerome Glisse 36369f022ddfSJerome Glisse r = radeon_ib_pool_init(rdev); 36379f022ddfSJerome Glisse if (r) { 3638ec4f2ac4SPaul Bolle dev_err(rdev->dev, "failed initializing IB pool (%d).\n", r); 36399f022ddfSJerome Glisse r100_ib_fini(rdev); 36409f022ddfSJerome Glisse return r; 36419f022ddfSJerome Glisse } 36429f022ddfSJerome Glisse r = r100_ib_test(rdev); 36439f022ddfSJerome Glisse if (r) { 3644ec4f2ac4SPaul Bolle dev_err(rdev->dev, "failed testing IB (%d).\n", r); 36459f022ddfSJerome Glisse r100_ib_fini(rdev); 36469f022ddfSJerome Glisse return r; 36479f022ddfSJerome Glisse } 36489f022ddfSJerome Glisse return 0; 36499f022ddfSJerome Glisse } 36509f022ddfSJerome Glisse 36519f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save) 36529f022ddfSJerome Glisse { 36539f022ddfSJerome Glisse /* Shutdown CP we shouldn't need to do that but better be safe than 36549f022ddfSJerome Glisse * sorry 36559f022ddfSJerome Glisse */ 36569f022ddfSJerome Glisse rdev->cp.ready = false; 36579f022ddfSJerome Glisse WREG32(R_000740_CP_CSQ_CNTL, 0); 36589f022ddfSJerome Glisse 36599f022ddfSJerome Glisse /* Save few CRTC registers */ 3660ca6ffc64SJerome Glisse save->GENMO_WT = RREG8(R_0003C2_GENMO_WT); 36619f022ddfSJerome Glisse save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL); 36629f022ddfSJerome Glisse save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL); 36639f022ddfSJerome Glisse save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET); 36649f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 36659f022ddfSJerome Glisse save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL); 36669f022ddfSJerome Glisse save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET); 36679f022ddfSJerome Glisse } 36689f022ddfSJerome Glisse 36699f022ddfSJerome Glisse /* Disable VGA aperture access */ 3670ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT); 36719f022ddfSJerome Glisse /* Disable cursor, overlay, crtc */ 36729f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1)); 36739f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL | 36749f022ddfSJerome Glisse S_000054_CRTC_DISPLAY_DIS(1)); 36759f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, 36769f022ddfSJerome Glisse (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) | 36779f022ddfSJerome Glisse S_000050_CRTC_DISP_REQ_EN_B(1)); 36789f022ddfSJerome Glisse WREG32(R_000420_OV0_SCALE_CNTL, 36799f022ddfSJerome Glisse C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL)); 36809f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET); 36819f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 36829f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET | 36839f022ddfSJerome Glisse S_000360_CUR2_LOCK(1)); 36849f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, 36859f022ddfSJerome Glisse (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) | 36869f022ddfSJerome Glisse S_0003F8_CRTC2_DISPLAY_DIS(1) | 36879f022ddfSJerome Glisse S_0003F8_CRTC2_DISP_REQ_EN_B(1)); 36889f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, 36899f022ddfSJerome Glisse C_000360_CUR2_LOCK & save->CUR2_OFFSET); 36909f022ddfSJerome Glisse } 36919f022ddfSJerome Glisse } 36929f022ddfSJerome Glisse 36939f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save) 36949f022ddfSJerome Glisse { 36959f022ddfSJerome Glisse /* Update base address for crtc */ 3696d594e46aSJerome Glisse WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start); 36979f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 3698d594e46aSJerome Glisse WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start); 36999f022ddfSJerome Glisse } 37009f022ddfSJerome Glisse /* Restore CRTC registers */ 3701ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, save->GENMO_WT); 37029f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL); 37039f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL); 37049f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 37059f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL); 37069f022ddfSJerome Glisse } 37079f022ddfSJerome Glisse } 3708ca6ffc64SJerome Glisse 3709ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev) 3710ca6ffc64SJerome Glisse { 3711ca6ffc64SJerome Glisse u32 tmp; 3712ca6ffc64SJerome Glisse 3713ca6ffc64SJerome Glisse tmp = RREG8(R_0003C2_GENMO_WT); 3714ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp); 3715ca6ffc64SJerome Glisse } 3716d4550907SJerome Glisse 3717d4550907SJerome Glisse static void r100_debugfs(struct radeon_device *rdev) 3718d4550907SJerome Glisse { 3719d4550907SJerome Glisse int r; 3720d4550907SJerome Glisse 3721d4550907SJerome Glisse r = r100_debugfs_mc_info_init(rdev); 3722d4550907SJerome Glisse if (r) 3723d4550907SJerome Glisse dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n"); 3724d4550907SJerome Glisse } 3725d4550907SJerome Glisse 3726d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev) 3727d4550907SJerome Glisse { 3728d4550907SJerome Glisse struct r100_mc_save save; 3729d4550907SJerome Glisse 3730d4550907SJerome Glisse /* Stops all mc clients */ 3731d4550907SJerome Glisse r100_mc_stop(rdev, &save); 3732d4550907SJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3733d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 3734d4550907SJerome Glisse S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) | 3735d4550907SJerome Glisse S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16)); 3736d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base)); 3737d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3738d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 3739d4550907SJerome Glisse upper_32_bits(rdev->mc.agp_base) & 0xff); 3740d4550907SJerome Glisse } else { 3741d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF); 3742d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, 0); 3743d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3744d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 0); 3745d4550907SJerome Glisse } 3746d4550907SJerome Glisse /* Wait for mc idle */ 3747d4550907SJerome Glisse if (r100_mc_wait_for_idle(rdev)) 3748d4550907SJerome Glisse dev_warn(rdev->dev, "Wait for MC idle timeout.\n"); 3749d4550907SJerome Glisse /* Program MC, should be a 32bits limited address space */ 3750d4550907SJerome Glisse WREG32(R_000148_MC_FB_LOCATION, 3751d4550907SJerome Glisse S_000148_MC_FB_START(rdev->mc.vram_start >> 16) | 3752d4550907SJerome Glisse S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16)); 3753d4550907SJerome Glisse r100_mc_resume(rdev, &save); 3754d4550907SJerome Glisse } 3755d4550907SJerome Glisse 3756d4550907SJerome Glisse void r100_clock_startup(struct radeon_device *rdev) 3757d4550907SJerome Glisse { 3758d4550907SJerome Glisse u32 tmp; 3759d4550907SJerome Glisse 3760d4550907SJerome Glisse if (radeon_dynclks != -1 && radeon_dynclks) 3761d4550907SJerome Glisse radeon_legacy_set_clock_gating(rdev, 1); 3762d4550907SJerome Glisse /* We need to force on some of the block */ 3763d4550907SJerome Glisse tmp = RREG32_PLL(R_00000D_SCLK_CNTL); 3764d4550907SJerome Glisse tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1); 3765d4550907SJerome Glisse if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280)) 3766d4550907SJerome Glisse tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1); 3767d4550907SJerome Glisse WREG32_PLL(R_00000D_SCLK_CNTL, tmp); 3768d4550907SJerome Glisse } 3769d4550907SJerome Glisse 3770d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev) 3771d4550907SJerome Glisse { 3772d4550907SJerome Glisse int r; 3773d4550907SJerome Glisse 377492cde00cSAlex Deucher /* set common regs */ 377592cde00cSAlex Deucher r100_set_common_regs(rdev); 377692cde00cSAlex Deucher /* program mc */ 3777d4550907SJerome Glisse r100_mc_program(rdev); 3778d4550907SJerome Glisse /* Resume clock */ 3779d4550907SJerome Glisse r100_clock_startup(rdev); 3780d4550907SJerome Glisse /* Initialize GART (initialize after TTM so we can allocate 3781d4550907SJerome Glisse * memory through TTM but finalize after TTM) */ 378217e15b0cSDave Airlie r100_enable_bm(rdev); 3783d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 3784d4550907SJerome Glisse r = r100_pci_gart_enable(rdev); 3785d4550907SJerome Glisse if (r) 3786d4550907SJerome Glisse return r; 3787d4550907SJerome Glisse } 3788724c80e1SAlex Deucher 3789724c80e1SAlex Deucher /* allocate wb buffer */ 3790724c80e1SAlex Deucher r = radeon_wb_init(rdev); 3791724c80e1SAlex Deucher if (r) 3792724c80e1SAlex Deucher return r; 3793724c80e1SAlex Deucher 3794d4550907SJerome Glisse /* Enable IRQ */ 3795d4550907SJerome Glisse r100_irq_set(rdev); 3796cafe6609SJerome Glisse rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL); 3797d4550907SJerome Glisse /* 1M ring buffer */ 3798d4550907SJerome Glisse r = r100_cp_init(rdev, 1024 * 1024); 3799d4550907SJerome Glisse if (r) { 3800ec4f2ac4SPaul Bolle dev_err(rdev->dev, "failed initializing CP (%d).\n", r); 3801d4550907SJerome Glisse return r; 3802d4550907SJerome Glisse } 3803d4550907SJerome Glisse r = r100_ib_init(rdev); 3804d4550907SJerome Glisse if (r) { 3805ec4f2ac4SPaul Bolle dev_err(rdev->dev, "failed initializing IB (%d).\n", r); 3806d4550907SJerome Glisse return r; 3807d4550907SJerome Glisse } 3808d4550907SJerome Glisse return 0; 3809d4550907SJerome Glisse } 3810d4550907SJerome Glisse 3811d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev) 3812d4550907SJerome Glisse { 3813d4550907SJerome Glisse /* Make sur GART are not working */ 3814d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3815d4550907SJerome Glisse r100_pci_gart_disable(rdev); 3816d4550907SJerome Glisse /* Resume clock before doing reset */ 3817d4550907SJerome Glisse r100_clock_startup(rdev); 3818d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 3819a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 3820d4550907SJerome Glisse dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 3821d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 3822d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 3823d4550907SJerome Glisse } 3824d4550907SJerome Glisse /* post */ 3825d4550907SJerome Glisse radeon_combios_asic_init(rdev->ddev); 3826d4550907SJerome Glisse /* Resume clock after posting */ 3827d4550907SJerome Glisse r100_clock_startup(rdev); 3828550e2d92SDave Airlie /* Initialize surface registers */ 3829550e2d92SDave Airlie radeon_surface_init(rdev); 3830d4550907SJerome Glisse return r100_startup(rdev); 3831d4550907SJerome Glisse } 3832d4550907SJerome Glisse 3833d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev) 3834d4550907SJerome Glisse { 3835d4550907SJerome Glisse r100_cp_disable(rdev); 3836724c80e1SAlex Deucher radeon_wb_disable(rdev); 3837d4550907SJerome Glisse r100_irq_disable(rdev); 3838d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3839d4550907SJerome Glisse r100_pci_gart_disable(rdev); 3840d4550907SJerome Glisse return 0; 3841d4550907SJerome Glisse } 3842d4550907SJerome Glisse 3843d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev) 3844d4550907SJerome Glisse { 3845d4550907SJerome Glisse r100_cp_fini(rdev); 3846724c80e1SAlex Deucher radeon_wb_fini(rdev); 3847d4550907SJerome Glisse r100_ib_fini(rdev); 3848d4550907SJerome Glisse radeon_gem_fini(rdev); 3849d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3850d4550907SJerome Glisse r100_pci_gart_fini(rdev); 3851d0269ed8SJerome Glisse radeon_agp_fini(rdev); 3852d4550907SJerome Glisse radeon_irq_kms_fini(rdev); 3853d4550907SJerome Glisse radeon_fence_driver_fini(rdev); 38544c788679SJerome Glisse radeon_bo_fini(rdev); 3855d4550907SJerome Glisse radeon_atombios_fini(rdev); 3856d4550907SJerome Glisse kfree(rdev->bios); 3857d4550907SJerome Glisse rdev->bios = NULL; 3858d4550907SJerome Glisse } 3859d4550907SJerome Glisse 38604c712e6cSDave Airlie /* 38614c712e6cSDave Airlie * Due to how kexec works, it can leave the hw fully initialised when it 38624c712e6cSDave Airlie * boots the new kernel. However doing our init sequence with the CP and 38634c712e6cSDave Airlie * WB stuff setup causes GPU hangs on the RN50 at least. So at startup 38644c712e6cSDave Airlie * do some quick sanity checks and restore sane values to avoid this 38654c712e6cSDave Airlie * problem. 38664c712e6cSDave Airlie */ 38674c712e6cSDave Airlie void r100_restore_sanity(struct radeon_device *rdev) 38684c712e6cSDave Airlie { 38694c712e6cSDave Airlie u32 tmp; 38704c712e6cSDave Airlie 38714c712e6cSDave Airlie tmp = RREG32(RADEON_CP_CSQ_CNTL); 38724c712e6cSDave Airlie if (tmp) { 38734c712e6cSDave Airlie WREG32(RADEON_CP_CSQ_CNTL, 0); 38744c712e6cSDave Airlie } 38754c712e6cSDave Airlie tmp = RREG32(RADEON_CP_RB_CNTL); 38764c712e6cSDave Airlie if (tmp) { 38774c712e6cSDave Airlie WREG32(RADEON_CP_RB_CNTL, 0); 38784c712e6cSDave Airlie } 38794c712e6cSDave Airlie tmp = RREG32(RADEON_SCRATCH_UMSK); 38804c712e6cSDave Airlie if (tmp) { 38814c712e6cSDave Airlie WREG32(RADEON_SCRATCH_UMSK, 0); 38824c712e6cSDave Airlie } 38834c712e6cSDave Airlie } 38844c712e6cSDave Airlie 3885d4550907SJerome Glisse int r100_init(struct radeon_device *rdev) 3886d4550907SJerome Glisse { 3887d4550907SJerome Glisse int r; 3888d4550907SJerome Glisse 3889d4550907SJerome Glisse /* Register debugfs file specific to this group of asics */ 3890d4550907SJerome Glisse r100_debugfs(rdev); 3891d4550907SJerome Glisse /* Disable VGA */ 3892d4550907SJerome Glisse r100_vga_render_disable(rdev); 3893d4550907SJerome Glisse /* Initialize scratch registers */ 3894d4550907SJerome Glisse radeon_scratch_init(rdev); 3895d4550907SJerome Glisse /* Initialize surface registers */ 3896d4550907SJerome Glisse radeon_surface_init(rdev); 38974c712e6cSDave Airlie /* sanity check some register to avoid hangs like after kexec */ 38984c712e6cSDave Airlie r100_restore_sanity(rdev); 3899d4550907SJerome Glisse /* TODO: disable VGA need to use VGA request */ 3900d4550907SJerome Glisse /* BIOS*/ 3901d4550907SJerome Glisse if (!radeon_get_bios(rdev)) { 3902d4550907SJerome Glisse if (ASIC_IS_AVIVO(rdev)) 3903d4550907SJerome Glisse return -EINVAL; 3904d4550907SJerome Glisse } 3905d4550907SJerome Glisse if (rdev->is_atom_bios) { 3906d4550907SJerome Glisse dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n"); 3907d4550907SJerome Glisse return -EINVAL; 3908d4550907SJerome Glisse } else { 3909d4550907SJerome Glisse r = radeon_combios_init(rdev); 3910d4550907SJerome Glisse if (r) 3911d4550907SJerome Glisse return r; 3912d4550907SJerome Glisse } 3913d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 3914a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 3915d4550907SJerome Glisse dev_warn(rdev->dev, 3916d4550907SJerome Glisse "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 3917d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 3918d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 3919d4550907SJerome Glisse } 3920d4550907SJerome Glisse /* check if cards are posted or not */ 392172542d77SDave Airlie if (radeon_boot_test_post_card(rdev) == false) 392272542d77SDave Airlie return -EINVAL; 3923d4550907SJerome Glisse /* Set asic errata */ 3924d4550907SJerome Glisse r100_errata(rdev); 3925d4550907SJerome Glisse /* Initialize clocks */ 3926d4550907SJerome Glisse radeon_get_clock_info(rdev->ddev); 3927d594e46aSJerome Glisse /* initialize AGP */ 3928d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3929d594e46aSJerome Glisse r = radeon_agp_init(rdev); 3930d594e46aSJerome Glisse if (r) { 3931d594e46aSJerome Glisse radeon_agp_disable(rdev); 3932d594e46aSJerome Glisse } 3933d594e46aSJerome Glisse } 3934d594e46aSJerome Glisse /* initialize VRAM */ 3935d594e46aSJerome Glisse r100_mc_init(rdev); 3936d4550907SJerome Glisse /* Fence driver */ 3937d4550907SJerome Glisse r = radeon_fence_driver_init(rdev); 3938d4550907SJerome Glisse if (r) 3939d4550907SJerome Glisse return r; 3940d4550907SJerome Glisse r = radeon_irq_kms_init(rdev); 3941d4550907SJerome Glisse if (r) 3942d4550907SJerome Glisse return r; 3943d4550907SJerome Glisse /* Memory manager */ 39444c788679SJerome Glisse r = radeon_bo_init(rdev); 3945d4550907SJerome Glisse if (r) 3946d4550907SJerome Glisse return r; 3947d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 3948d4550907SJerome Glisse r = r100_pci_gart_init(rdev); 3949d4550907SJerome Glisse if (r) 3950d4550907SJerome Glisse return r; 3951d4550907SJerome Glisse } 3952d4550907SJerome Glisse r100_set_safe_registers(rdev); 3953d4550907SJerome Glisse rdev->accel_working = true; 3954d4550907SJerome Glisse r = r100_startup(rdev); 3955d4550907SJerome Glisse if (r) { 3956d4550907SJerome Glisse /* Somethings want wront with the accel init stop accel */ 3957d4550907SJerome Glisse dev_err(rdev->dev, "Disabling GPU acceleration\n"); 3958d4550907SJerome Glisse r100_cp_fini(rdev); 3959724c80e1SAlex Deucher radeon_wb_fini(rdev); 3960d4550907SJerome Glisse r100_ib_fini(rdev); 3961655efd3dSJerome Glisse radeon_irq_kms_fini(rdev); 3962d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3963d4550907SJerome Glisse r100_pci_gart_fini(rdev); 3964d4550907SJerome Glisse rdev->accel_working = false; 3965d4550907SJerome Glisse } 3966d4550907SJerome Glisse return 0; 3967d4550907SJerome Glisse } 3968