1*30388c6eSAlex Deucher /* 2*30388c6eSAlex Deucher * Copyright 2011 Advanced Micro Devices, Inc. 3*30388c6eSAlex Deucher * 4*30388c6eSAlex Deucher * Permission is hereby granted, free of charge, to any person obtaining a 5*30388c6eSAlex Deucher * copy of this software and associated documentation files (the "Software"), 6*30388c6eSAlex Deucher * to deal in the Software without restriction, including without limitation 7*30388c6eSAlex Deucher * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8*30388c6eSAlex Deucher * and/or sell copies of the Software, and to permit persons to whom the 9*30388c6eSAlex Deucher * Software is furnished to do so, subject to the following conditions: 10*30388c6eSAlex Deucher * 11*30388c6eSAlex Deucher * The above copyright notice and this permission notice shall be included in 12*30388c6eSAlex Deucher * all copies or substantial portions of the Software. 13*30388c6eSAlex Deucher * 14*30388c6eSAlex Deucher * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15*30388c6eSAlex Deucher * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16*30388c6eSAlex Deucher * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17*30388c6eSAlex Deucher * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18*30388c6eSAlex Deucher * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19*30388c6eSAlex Deucher * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20*30388c6eSAlex Deucher * OTHER DEALINGS IN THE SOFTWARE. 21*30388c6eSAlex Deucher * 22*30388c6eSAlex Deucher * Authors: Alex Deucher 23*30388c6eSAlex Deucher * 24*30388c6eSAlex Deucher */ 25*30388c6eSAlex Deucher #include "drmP.h" 26*30388c6eSAlex Deucher #include "radeon_drm.h" 27*30388c6eSAlex Deucher #include "radeon.h" 28*30388c6eSAlex Deucher #include "atom.h" 29*30388c6eSAlex Deucher 30*30388c6eSAlex Deucher #define TARGET_HW_I2C_CLOCK 50 31*30388c6eSAlex Deucher 32*30388c6eSAlex Deucher /* these are a limitation of ProcessI2cChannelTransaction not the hw */ 33*30388c6eSAlex Deucher #define ATOM_MAX_HW_I2C_WRITE 2 34*30388c6eSAlex Deucher #define ATOM_MAX_HW_I2C_READ 255 35*30388c6eSAlex Deucher 36*30388c6eSAlex Deucher static int radeon_process_i2c_ch(struct radeon_i2c_chan *chan, 37*30388c6eSAlex Deucher u8 slave_addr, u8 flags, 38*30388c6eSAlex Deucher u8 *buf, u8 num) 39*30388c6eSAlex Deucher { 40*30388c6eSAlex Deucher struct drm_device *dev = chan->dev; 41*30388c6eSAlex Deucher struct radeon_device *rdev = dev->dev_private; 42*30388c6eSAlex Deucher PROCESS_I2C_CHANNEL_TRANSACTION_PS_ALLOCATION args; 43*30388c6eSAlex Deucher int index = GetIndexIntoMasterTable(COMMAND, ProcessI2cChannelTransaction); 44*30388c6eSAlex Deucher unsigned char *base; 45*30388c6eSAlex Deucher u16 out; 46*30388c6eSAlex Deucher 47*30388c6eSAlex Deucher memset(&args, 0, sizeof(args)); 48*30388c6eSAlex Deucher 49*30388c6eSAlex Deucher base = (unsigned char *)rdev->mode_info.atom_context->scratch; 50*30388c6eSAlex Deucher 51*30388c6eSAlex Deucher if (flags & HW_I2C_WRITE) { 52*30388c6eSAlex Deucher if (num > ATOM_MAX_HW_I2C_WRITE) { 53*30388c6eSAlex Deucher DRM_ERROR("hw i2c: tried to write too many bytes (%d vs 2)\n", num); 54*30388c6eSAlex Deucher return -EINVAL; 55*30388c6eSAlex Deucher } 56*30388c6eSAlex Deucher memcpy(&out, buf, num); 57*30388c6eSAlex Deucher args.lpI2CDataOut = cpu_to_le16(out); 58*30388c6eSAlex Deucher } else { 59*30388c6eSAlex Deucher if (num > ATOM_MAX_HW_I2C_READ) { 60*30388c6eSAlex Deucher DRM_ERROR("hw i2c: tried to read too many bytes (%d vs 255)\n", num); 61*30388c6eSAlex Deucher return -EINVAL; 62*30388c6eSAlex Deucher } 63*30388c6eSAlex Deucher } 64*30388c6eSAlex Deucher 65*30388c6eSAlex Deucher args.ucI2CSpeed = TARGET_HW_I2C_CLOCK; 66*30388c6eSAlex Deucher args.ucRegIndex = 0; 67*30388c6eSAlex Deucher args.ucTransBytes = num; 68*30388c6eSAlex Deucher args.ucSlaveAddr = slave_addr << 1; 69*30388c6eSAlex Deucher args.ucLineNumber = chan->rec.i2c_id; 70*30388c6eSAlex Deucher 71*30388c6eSAlex Deucher atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 72*30388c6eSAlex Deucher 73*30388c6eSAlex Deucher /* error */ 74*30388c6eSAlex Deucher if (args.ucStatus != HW_ASSISTED_I2C_STATUS_SUCCESS) { 75*30388c6eSAlex Deucher DRM_DEBUG_KMS("hw_i2c error\n"); 76*30388c6eSAlex Deucher return -EIO; 77*30388c6eSAlex Deucher } 78*30388c6eSAlex Deucher 79*30388c6eSAlex Deucher if (!(flags & HW_I2C_WRITE)) 80*30388c6eSAlex Deucher memcpy(buf, base, num); 81*30388c6eSAlex Deucher 82*30388c6eSAlex Deucher return 0; 83*30388c6eSAlex Deucher } 84*30388c6eSAlex Deucher 85*30388c6eSAlex Deucher int radeon_atom_hw_i2c_xfer(struct i2c_adapter *i2c_adap, 86*30388c6eSAlex Deucher struct i2c_msg *msgs, int num) 87*30388c6eSAlex Deucher { 88*30388c6eSAlex Deucher struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap); 89*30388c6eSAlex Deucher struct i2c_msg *p; 90*30388c6eSAlex Deucher int i, remaining, current_count, buffer_offset, max_bytes, ret; 91*30388c6eSAlex Deucher u8 buf = 0, flags; 92*30388c6eSAlex Deucher 93*30388c6eSAlex Deucher /* check for bus probe */ 94*30388c6eSAlex Deucher p = &msgs[0]; 95*30388c6eSAlex Deucher if ((num == 1) && (p->len == 0)) { 96*30388c6eSAlex Deucher ret = radeon_process_i2c_ch(i2c, 97*30388c6eSAlex Deucher p->addr, HW_I2C_WRITE, 98*30388c6eSAlex Deucher &buf, 1); 99*30388c6eSAlex Deucher if (ret) 100*30388c6eSAlex Deucher return ret; 101*30388c6eSAlex Deucher else 102*30388c6eSAlex Deucher return num; 103*30388c6eSAlex Deucher } 104*30388c6eSAlex Deucher 105*30388c6eSAlex Deucher for (i = 0; i < num; i++) { 106*30388c6eSAlex Deucher p = &msgs[i]; 107*30388c6eSAlex Deucher remaining = p->len; 108*30388c6eSAlex Deucher buffer_offset = 0; 109*30388c6eSAlex Deucher /* max_bytes are a limitation of ProcessI2cChannelTransaction not the hw */ 110*30388c6eSAlex Deucher if (p->flags & I2C_M_RD) { 111*30388c6eSAlex Deucher max_bytes = ATOM_MAX_HW_I2C_READ; 112*30388c6eSAlex Deucher flags = HW_I2C_READ; 113*30388c6eSAlex Deucher } else { 114*30388c6eSAlex Deucher max_bytes = ATOM_MAX_HW_I2C_WRITE; 115*30388c6eSAlex Deucher flags = HW_I2C_WRITE; 116*30388c6eSAlex Deucher } 117*30388c6eSAlex Deucher while (remaining) { 118*30388c6eSAlex Deucher if (remaining > max_bytes) 119*30388c6eSAlex Deucher current_count = max_bytes; 120*30388c6eSAlex Deucher else 121*30388c6eSAlex Deucher current_count = remaining; 122*30388c6eSAlex Deucher ret = radeon_process_i2c_ch(i2c, 123*30388c6eSAlex Deucher p->addr, flags, 124*30388c6eSAlex Deucher &p->buf[buffer_offset], current_count); 125*30388c6eSAlex Deucher if (ret) 126*30388c6eSAlex Deucher return ret; 127*30388c6eSAlex Deucher remaining -= current_count; 128*30388c6eSAlex Deucher buffer_offset += current_count; 129*30388c6eSAlex Deucher } 130*30388c6eSAlex Deucher } 131*30388c6eSAlex Deucher 132*30388c6eSAlex Deucher return num; 133*30388c6eSAlex Deucher } 134*30388c6eSAlex Deucher 135*30388c6eSAlex Deucher u32 radeon_atom_hw_i2c_func(struct i2c_adapter *adap) 136*30388c6eSAlex Deucher { 137*30388c6eSAlex Deucher return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL; 138*30388c6eSAlex Deucher } 139*30388c6eSAlex Deucher 140