1746c1aa4SDave Airlie /*
2746c1aa4SDave Airlie * Copyright 2007-8 Advanced Micro Devices, Inc.
3746c1aa4SDave Airlie * Copyright 2008 Red Hat Inc.
4746c1aa4SDave Airlie *
5746c1aa4SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a
6746c1aa4SDave Airlie * copy of this software and associated documentation files (the "Software"),
7746c1aa4SDave Airlie * to deal in the Software without restriction, including without limitation
8746c1aa4SDave Airlie * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9746c1aa4SDave Airlie * and/or sell copies of the Software, and to permit persons to whom the
10746c1aa4SDave Airlie * Software is furnished to do so, subject to the following conditions:
11746c1aa4SDave Airlie *
12746c1aa4SDave Airlie * The above copyright notice and this permission notice shall be included in
13746c1aa4SDave Airlie * all copies or substantial portions of the Software.
14746c1aa4SDave Airlie *
15746c1aa4SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16746c1aa4SDave Airlie * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17746c1aa4SDave Airlie * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18746c1aa4SDave Airlie * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19746c1aa4SDave Airlie * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20746c1aa4SDave Airlie * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21746c1aa4SDave Airlie * OTHER DEALINGS IN THE SOFTWARE.
22746c1aa4SDave Airlie *
23746c1aa4SDave Airlie * Authors: Dave Airlie
24746c1aa4SDave Airlie * Alex Deucher
258d1c702aSJerome Glisse * Jerome Glisse
26746c1aa4SDave Airlie */
27c182615fSSam Ravnborg
28760285e7SDavid Howells #include <drm/radeon_drm.h>
29746c1aa4SDave Airlie #include "radeon.h"
30746c1aa4SDave Airlie
31746c1aa4SDave Airlie #include "atom.h"
32746c1aa4SDave Airlie #include "atom-bits.h"
33*da68386dSThomas Zimmermann #include <drm/display/drm_dp_helper.h>
34746c1aa4SDave Airlie
35f92a8b67SAlex Deucher /* move these to drm_dp_helper.c/h */
365801ead6SAlex Deucher #define DP_LINK_CONFIGURATION_SIZE 9
371a644cd4SDaniel Vetter #define DP_DPCD_SIZE DP_RECEIVER_CAP_SIZE
385801ead6SAlex Deucher
395801ead6SAlex Deucher static char *voltage_names[] = {
405801ead6SAlex Deucher "0.4V", "0.6V", "0.8V", "1.2V"
415801ead6SAlex Deucher };
425801ead6SAlex Deucher static char *pre_emph_names[] = {
435801ead6SAlex Deucher "0dB", "3.5dB", "6dB", "9.5dB"
445801ead6SAlex Deucher };
45f92a8b67SAlex Deucher
46224d94b1SAlex Deucher /***** radeon AUX functions *****/
4734be8c9aSAlex Deucher
484f626a4aSRoman Kapl /* Atom needs data in little endian format so swap as appropriate when copying
494f626a4aSRoman Kapl * data to or from atom. Note that atom operates on dw units.
504f626a4aSRoman Kapl *
514f626a4aSRoman Kapl * Use to_le=true when sending data to atom and provide at least
524f626a4aSRoman Kapl * ALIGN(num_bytes,4) bytes in the dst buffer.
534f626a4aSRoman Kapl *
544f626a4aSRoman Kapl * Use to_le=false when receiving data from atom and provide ALIGN(num_bytes,4)
554f626a4aSRoman Kapl * byes in the src buffer.
5634be8c9aSAlex Deucher */
radeon_atom_copy_swap(u8 * dst,u8 * src,u8 num_bytes,bool to_le)574543eda5SAlex Deucher void radeon_atom_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le)
5834be8c9aSAlex Deucher {
5934be8c9aSAlex Deucher #ifdef __BIG_ENDIAN
604f626a4aSRoman Kapl u32 src_tmp[5], dst_tmp[5];
6134be8c9aSAlex Deucher int i;
624f626a4aSRoman Kapl u8 align_num_bytes = ALIGN(num_bytes, 4);
6334be8c9aSAlex Deucher
6434be8c9aSAlex Deucher if (to_le) {
654f626a4aSRoman Kapl memcpy(src_tmp, src, num_bytes);
664f626a4aSRoman Kapl for (i = 0; i < align_num_bytes / 4; i++)
674f626a4aSRoman Kapl dst_tmp[i] = cpu_to_le32(src_tmp[i]);
684f626a4aSRoman Kapl memcpy(dst, dst_tmp, align_num_bytes);
6934be8c9aSAlex Deucher } else {
704f626a4aSRoman Kapl memcpy(src_tmp, src, align_num_bytes);
714f626a4aSRoman Kapl for (i = 0; i < align_num_bytes / 4; i++)
724f626a4aSRoman Kapl dst_tmp[i] = le32_to_cpu(src_tmp[i]);
734f626a4aSRoman Kapl memcpy(dst, dst_tmp, num_bytes);
7434be8c9aSAlex Deucher }
7534be8c9aSAlex Deucher #else
7634be8c9aSAlex Deucher memcpy(dst, src, num_bytes);
7734be8c9aSAlex Deucher #endif
7834be8c9aSAlex Deucher }
7934be8c9aSAlex Deucher
80bcc1c2a1SAlex Deucher union aux_channel_transaction {
81bcc1c2a1SAlex Deucher PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION v1;
82bcc1c2a1SAlex Deucher PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 v2;
83bcc1c2a1SAlex Deucher };
845801ead6SAlex Deucher
radeon_process_aux_ch(struct radeon_i2c_chan * chan,u8 * send,int send_bytes,u8 * recv,int recv_size,u8 delay,u8 * ack)85834b2904SAlex Deucher static int radeon_process_aux_ch(struct radeon_i2c_chan *chan,
86834b2904SAlex Deucher u8 *send, int send_bytes,
87834b2904SAlex Deucher u8 *recv, int recv_size,
88834b2904SAlex Deucher u8 delay, u8 *ack)
89746c1aa4SDave Airlie {
90746c1aa4SDave Airlie struct drm_device *dev = chan->dev;
91746c1aa4SDave Airlie struct radeon_device *rdev = dev->dev_private;
92bcc1c2a1SAlex Deucher union aux_channel_transaction args;
93746c1aa4SDave Airlie int index = GetIndexIntoMasterTable(COMMAND, ProcessAuxChannelTransaction);
94746c1aa4SDave Airlie unsigned char *base;
95834b2904SAlex Deucher int recv_bytes;
96831719d6SAlex Deucher int r = 0;
97746c1aa4SDave Airlie
98746c1aa4SDave Airlie memset(&args, 0, sizeof(args));
99746c1aa4SDave Airlie
100831719d6SAlex Deucher mutex_lock(&chan->mutex);
1011c949842SDave Airlie mutex_lock(&rdev->mode_info.atom_context->scratch_mutex);
102831719d6SAlex Deucher
10397412a7aSAlex Deucher base = (unsigned char *)(rdev->mode_info.atom_context->scratch + 1);
104746c1aa4SDave Airlie
1054543eda5SAlex Deucher radeon_atom_copy_swap(base, send, send_bytes, true);
106746c1aa4SDave Airlie
10734be8c9aSAlex Deucher args.v1.lpAuxRequest = cpu_to_le16((u16)(0 + 4));
10834be8c9aSAlex Deucher args.v1.lpDataOut = cpu_to_le16((u16)(16 + 4));
109bcc1c2a1SAlex Deucher args.v1.ucDataOutLen = 0;
110bcc1c2a1SAlex Deucher args.v1.ucChannelID = chan->rec.i2c_id;
111bcc1c2a1SAlex Deucher args.v1.ucDelay = delay / 10;
112bcc1c2a1SAlex Deucher if (ASIC_IS_DCE4(rdev))
1138e36ed00SAlex Deucher args.v2.ucHPD_ID = chan->rec.hpd;
114746c1aa4SDave Airlie
1151c949842SDave Airlie atom_execute_table_scratch_unlocked(rdev->mode_info.atom_context, index, (uint32_t *)&args);
116746c1aa4SDave Airlie
117834b2904SAlex Deucher *ack = args.v1.ucReplyStatus;
118834b2904SAlex Deucher
119834b2904SAlex Deucher /* timeout */
120834b2904SAlex Deucher if (args.v1.ucReplyStatus == 1) {
121834b2904SAlex Deucher DRM_DEBUG_KMS("dp_aux_ch timeout\n");
122831719d6SAlex Deucher r = -ETIMEDOUT;
123831719d6SAlex Deucher goto done;
124746c1aa4SDave Airlie }
125746c1aa4SDave Airlie
126834b2904SAlex Deucher /* flags not zero */
127834b2904SAlex Deucher if (args.v1.ucReplyStatus == 2) {
128834b2904SAlex Deucher DRM_DEBUG_KMS("dp_aux_ch flags not zero\n");
129f6be5e64SAlex Deucher r = -EIO;
130831719d6SAlex Deucher goto done;
131746c1aa4SDave Airlie }
132746c1aa4SDave Airlie
133834b2904SAlex Deucher /* error */
134834b2904SAlex Deucher if (args.v1.ucReplyStatus == 3) {
135834b2904SAlex Deucher DRM_DEBUG_KMS("dp_aux_ch error\n");
136831719d6SAlex Deucher r = -EIO;
137831719d6SAlex Deucher goto done;
138834b2904SAlex Deucher }
139834b2904SAlex Deucher
140834b2904SAlex Deucher recv_bytes = args.v1.ucDataOutLen;
141834b2904SAlex Deucher if (recv_bytes > recv_size)
142834b2904SAlex Deucher recv_bytes = recv_size;
143834b2904SAlex Deucher
144834b2904SAlex Deucher if (recv && recv_size)
1454543eda5SAlex Deucher radeon_atom_copy_swap(recv, base + 16, recv_bytes, false);
146834b2904SAlex Deucher
147831719d6SAlex Deucher r = recv_bytes;
148831719d6SAlex Deucher done:
1491c949842SDave Airlie mutex_unlock(&rdev->mode_info.atom_context->scratch_mutex);
150831719d6SAlex Deucher mutex_unlock(&chan->mutex);
151831719d6SAlex Deucher
152831719d6SAlex Deucher return r;
153834b2904SAlex Deucher }
154834b2904SAlex Deucher
15525377b92SAlex Deucher #define BARE_ADDRESS_SIZE 3
15625377b92SAlex Deucher #define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
157496263bfSAlex Deucher
158496263bfSAlex Deucher static ssize_t
radeon_dp_aux_transfer_atom(struct drm_dp_aux * aux,struct drm_dp_aux_msg * msg)159875711f0SDave Airlie radeon_dp_aux_transfer_atom(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
160496263bfSAlex Deucher {
161496263bfSAlex Deucher struct radeon_i2c_chan *chan =
162496263bfSAlex Deucher container_of(aux, struct radeon_i2c_chan, aux);
163496263bfSAlex Deucher int ret;
164496263bfSAlex Deucher u8 tx_buf[20];
165496263bfSAlex Deucher size_t tx_size;
166496263bfSAlex Deucher u8 ack, delay = 0;
167496263bfSAlex Deucher
168496263bfSAlex Deucher if (WARN_ON(msg->size > 16))
169496263bfSAlex Deucher return -E2BIG;
170496263bfSAlex Deucher
171496263bfSAlex Deucher tx_buf[0] = msg->address & 0xff;
1723f8340ccSVille Syrjälä tx_buf[1] = (msg->address >> 8) & 0xff;
1733f8340ccSVille Syrjälä tx_buf[2] = (msg->request << 4) |
1743f8340ccSVille Syrjälä ((msg->address >> 16) & 0xf);
17525377b92SAlex Deucher tx_buf[3] = msg->size ? (msg->size - 1) : 0;
176496263bfSAlex Deucher
177496263bfSAlex Deucher switch (msg->request & ~DP_AUX_I2C_MOT) {
178496263bfSAlex Deucher case DP_AUX_NATIVE_WRITE:
179496263bfSAlex Deucher case DP_AUX_I2C_WRITE:
1801f75b29dSVille Syrjälä case DP_AUX_I2C_WRITE_STATUS_UPDATE:
18194a47c49SAlex Deucher /* The atom implementation only supports writes with a max payload of
18294a47c49SAlex Deucher * 12 bytes since it uses 4 bits for the total count (header + payload)
18394a47c49SAlex Deucher * in the parameter space. The atom interface supports 16 byte
18494a47c49SAlex Deucher * payloads for reads. The hw itself supports up to 16 bytes of payload.
18594a47c49SAlex Deucher */
18694a47c49SAlex Deucher if (WARN_ON_ONCE(msg->size > 12))
18794a47c49SAlex Deucher return -E2BIG;
18825377b92SAlex Deucher /* tx_size needs to be 4 even for bare address packets since the atom
18925377b92SAlex Deucher * table needs the info in tx_buf[3].
19025377b92SAlex Deucher */
191496263bfSAlex Deucher tx_size = HEADER_SIZE + msg->size;
19225377b92SAlex Deucher if (msg->size == 0)
19325377b92SAlex Deucher tx_buf[3] |= BARE_ADDRESS_SIZE << 4;
19425377b92SAlex Deucher else
195496263bfSAlex Deucher tx_buf[3] |= tx_size << 4;
196496263bfSAlex Deucher memcpy(tx_buf + HEADER_SIZE, msg->buffer, msg->size);
197496263bfSAlex Deucher ret = radeon_process_aux_ch(chan,
198496263bfSAlex Deucher tx_buf, tx_size, NULL, 0, delay, &ack);
199496263bfSAlex Deucher if (ret >= 0)
200496263bfSAlex Deucher /* Return payload size. */
201496263bfSAlex Deucher ret = msg->size;
202496263bfSAlex Deucher break;
203496263bfSAlex Deucher case DP_AUX_NATIVE_READ:
204496263bfSAlex Deucher case DP_AUX_I2C_READ:
20525377b92SAlex Deucher /* tx_size needs to be 4 even for bare address packets since the atom
20625377b92SAlex Deucher * table needs the info in tx_buf[3].
20725377b92SAlex Deucher */
208496263bfSAlex Deucher tx_size = HEADER_SIZE;
20925377b92SAlex Deucher if (msg->size == 0)
21025377b92SAlex Deucher tx_buf[3] |= BARE_ADDRESS_SIZE << 4;
21125377b92SAlex Deucher else
212496263bfSAlex Deucher tx_buf[3] |= tx_size << 4;
213496263bfSAlex Deucher ret = radeon_process_aux_ch(chan,
214496263bfSAlex Deucher tx_buf, tx_size, msg->buffer, msg->size, delay, &ack);
215496263bfSAlex Deucher break;
216496263bfSAlex Deucher default:
217496263bfSAlex Deucher ret = -EINVAL;
218496263bfSAlex Deucher break;
219496263bfSAlex Deucher }
220496263bfSAlex Deucher
22125377b92SAlex Deucher if (ret >= 0)
222496263bfSAlex Deucher msg->reply = ack >> 4;
223496263bfSAlex Deucher
224496263bfSAlex Deucher return ret;
225496263bfSAlex Deucher }
226496263bfSAlex Deucher
radeon_dp_aux_init(struct radeon_connector * radeon_connector)227496263bfSAlex Deucher void radeon_dp_aux_init(struct radeon_connector *radeon_connector)
2285801ead6SAlex Deucher {
229875711f0SDave Airlie struct drm_device *dev = radeon_connector->base.dev;
230875711f0SDave Airlie struct radeon_device *rdev = dev->dev_private;
231834b2904SAlex Deucher int ret;
232746c1aa4SDave Airlie
233ad47b8faSAlex Deucher radeon_connector->ddc_bus->rec.hpd = radeon_connector->hpd.hpd;
234379dfc25SAlex Deucher radeon_connector->ddc_bus->aux.dev = radeon_connector->base.kdev;
2356cba3fe4SLyude Paul radeon_connector->ddc_bus->aux.drm_dev = radeon_connector->base.dev;
236875711f0SDave Airlie if (ASIC_IS_DCE5(rdev)) {
237875711f0SDave Airlie if (radeon_auxch)
238875711f0SDave Airlie radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer_native;
239875711f0SDave Airlie else
240875711f0SDave Airlie radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer_atom;
241875711f0SDave Airlie } else {
242875711f0SDave Airlie radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer_atom;
243875711f0SDave Airlie }
2444f71d0cbSDave Airlie
2454f71d0cbSDave Airlie ret = drm_dp_aux_register(&radeon_connector->ddc_bus->aux);
246379dfc25SAlex Deucher if (!ret)
247379dfc25SAlex Deucher radeon_connector->ddc_bus->has_aux = true;
248746c1aa4SDave Airlie
2494f71d0cbSDave Airlie WARN(ret, "drm_dp_aux_register() failed with error %d\n", ret);
250746c1aa4SDave Airlie }
2515801ead6SAlex Deucher
252224d94b1SAlex Deucher /***** general DP utility functions *****/
253224d94b1SAlex Deucher
2549cecb371SSonika Jindal #define DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_LEVEL_3
2559cecb371SSonika Jindal #define DP_PRE_EMPHASIS_MAX DP_TRAIN_PRE_EMPH_LEVEL_3
256224d94b1SAlex Deucher
dp_get_adjust_train(const u8 link_status[DP_LINK_STATUS_SIZE],int lane_count,u8 train_set[4])2570c3a8840SAlex Deucher static void dp_get_adjust_train(const u8 link_status[DP_LINK_STATUS_SIZE],
258224d94b1SAlex Deucher int lane_count,
259224d94b1SAlex Deucher u8 train_set[4])
260224d94b1SAlex Deucher {
261224d94b1SAlex Deucher u8 v = 0;
262224d94b1SAlex Deucher u8 p = 0;
263224d94b1SAlex Deucher int lane;
264224d94b1SAlex Deucher
265224d94b1SAlex Deucher for (lane = 0; lane < lane_count; lane++) {
2660f037bdeSDaniel Vetter u8 this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2670f037bdeSDaniel Vetter u8 this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
268224d94b1SAlex Deucher
269224d94b1SAlex Deucher DRM_DEBUG_KMS("requested signal parameters: lane %d voltage %s pre_emph %s\n",
270224d94b1SAlex Deucher lane,
271224d94b1SAlex Deucher voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
272224d94b1SAlex Deucher pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
273224d94b1SAlex Deucher
274224d94b1SAlex Deucher if (this_v > v)
275224d94b1SAlex Deucher v = this_v;
276224d94b1SAlex Deucher if (this_p > p)
277224d94b1SAlex Deucher p = this_p;
278224d94b1SAlex Deucher }
279224d94b1SAlex Deucher
280224d94b1SAlex Deucher if (v >= DP_VOLTAGE_MAX)
281224d94b1SAlex Deucher v |= DP_TRAIN_MAX_SWING_REACHED;
282224d94b1SAlex Deucher
283224d94b1SAlex Deucher if (p >= DP_PRE_EMPHASIS_MAX)
284224d94b1SAlex Deucher p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
285224d94b1SAlex Deucher
286224d94b1SAlex Deucher DRM_DEBUG_KMS("using signal parameters: voltage %s pre_emph %s\n",
287224d94b1SAlex Deucher voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
288224d94b1SAlex Deucher pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
289224d94b1SAlex Deucher
290224d94b1SAlex Deucher for (lane = 0; lane < 4; lane++)
291224d94b1SAlex Deucher train_set[lane] = v | p;
292224d94b1SAlex Deucher }
293224d94b1SAlex Deucher
294224d94b1SAlex Deucher /* convert bits per color to bits per pixel */
295224d94b1SAlex Deucher /* get bpc from the EDID */
convert_bpc_to_bpp(int bpc)296224d94b1SAlex Deucher static int convert_bpc_to_bpp(int bpc)
297224d94b1SAlex Deucher {
298224d94b1SAlex Deucher if (bpc == 0)
299224d94b1SAlex Deucher return 24;
300224d94b1SAlex Deucher else
301224d94b1SAlex Deucher return bpc * 3;
302224d94b1SAlex Deucher }
303224d94b1SAlex Deucher
304224d94b1SAlex Deucher /***** radeon specific DP functions *****/
305224d94b1SAlex Deucher
radeon_dp_get_dp_link_config(struct drm_connector * connector,const u8 dpcd[DP_DPCD_SIZE],unsigned pix_clock,unsigned * dp_lanes,unsigned * dp_rate)306d3f04c98SAlex Deucher static int radeon_dp_get_dp_link_config(struct drm_connector *connector,
3070c3a8840SAlex Deucher const u8 dpcd[DP_DPCD_SIZE],
308092c96a8SAlex Deucher unsigned pix_clock,
309092c96a8SAlex Deucher unsigned *dp_lanes, unsigned *dp_rate)
310224d94b1SAlex Deucher {
311eccea792SAlex Deucher int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
312092c96a8SAlex Deucher static const unsigned link_rates[3] = { 162000, 270000, 540000 };
313092c96a8SAlex Deucher unsigned max_link_rate = drm_dp_max_link_rate(dpcd);
314092c96a8SAlex Deucher unsigned max_lane_num = drm_dp_max_lane_count(dpcd);
315092c96a8SAlex Deucher unsigned lane_num, i, max_pix_clock;
316224d94b1SAlex Deucher
317c8213a63SAlex Deucher if (radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
318c8213a63SAlex Deucher ENCODER_OBJECT_ID_NUTMEG) {
319c8213a63SAlex Deucher for (lane_num = 1; lane_num <= max_lane_num; lane_num <<= 1) {
320c8213a63SAlex Deucher max_pix_clock = (lane_num * 270000 * 8) / bpp;
321c8213a63SAlex Deucher if (max_pix_clock >= pix_clock) {
322c8213a63SAlex Deucher *dp_lanes = lane_num;
323c8213a63SAlex Deucher *dp_rate = 270000;
324c8213a63SAlex Deucher return 0;
325c8213a63SAlex Deucher }
326c8213a63SAlex Deucher }
327c8213a63SAlex Deucher } else {
328092c96a8SAlex Deucher for (i = 0; i < ARRAY_SIZE(link_rates) && link_rates[i] <= max_link_rate; i++) {
329ff0bd441SAlex Deucher for (lane_num = 1; lane_num <= max_lane_num; lane_num <<= 1) {
330092c96a8SAlex Deucher max_pix_clock = (lane_num * link_rates[i] * 8) / bpp;
331092c96a8SAlex Deucher if (max_pix_clock >= pix_clock) {
332092c96a8SAlex Deucher *dp_lanes = lane_num;
333092c96a8SAlex Deucher *dp_rate = link_rates[i];
334092c96a8SAlex Deucher return 0;
335092c96a8SAlex Deucher }
336092c96a8SAlex Deucher }
337224d94b1SAlex Deucher }
338c8213a63SAlex Deucher }
339224d94b1SAlex Deucher
340092c96a8SAlex Deucher return -EINVAL;
341224d94b1SAlex Deucher }
342224d94b1SAlex Deucher
radeon_dp_encoder_service(struct radeon_device * rdev,int action,int dp_clock,u8 ucconfig,u8 lane_num)343224d94b1SAlex Deucher static u8 radeon_dp_encoder_service(struct radeon_device *rdev,
344224d94b1SAlex Deucher int action, int dp_clock,
345224d94b1SAlex Deucher u8 ucconfig, u8 lane_num)
346224d94b1SAlex Deucher {
347224d94b1SAlex Deucher DP_ENCODER_SERVICE_PARAMETERS args;
348224d94b1SAlex Deucher int index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
349224d94b1SAlex Deucher
350224d94b1SAlex Deucher memset(&args, 0, sizeof(args));
351224d94b1SAlex Deucher args.ucLinkClock = dp_clock / 10;
352224d94b1SAlex Deucher args.ucConfig = ucconfig;
353224d94b1SAlex Deucher args.ucAction = action;
354224d94b1SAlex Deucher args.ucLaneNum = lane_num;
355224d94b1SAlex Deucher args.ucStatus = 0;
356224d94b1SAlex Deucher
357224d94b1SAlex Deucher atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
358224d94b1SAlex Deucher return args.ucStatus;
359224d94b1SAlex Deucher }
360224d94b1SAlex Deucher
radeon_dp_getsinktype(struct radeon_connector * radeon_connector)361224d94b1SAlex Deucher u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector)
362224d94b1SAlex Deucher {
363224d94b1SAlex Deucher struct drm_device *dev = radeon_connector->base.dev;
364224d94b1SAlex Deucher struct radeon_device *rdev = dev->dev_private;
365224d94b1SAlex Deucher
366224d94b1SAlex Deucher return radeon_dp_encoder_service(rdev, ATOM_DP_ACTION_GET_SINK_TYPE, 0,
367379dfc25SAlex Deucher radeon_connector->ddc_bus->rec.i2c_id, 0);
368224d94b1SAlex Deucher }
369224d94b1SAlex Deucher
radeon_dp_probe_oui(struct radeon_connector * radeon_connector)37040c5d876SAdam Jackson static void radeon_dp_probe_oui(struct radeon_connector *radeon_connector)
37140c5d876SAdam Jackson {
37240c5d876SAdam Jackson struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
37340c5d876SAdam Jackson u8 buf[3];
37440c5d876SAdam Jackson
37540c5d876SAdam Jackson if (!(dig_connector->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
37640c5d876SAdam Jackson return;
37740c5d876SAdam Jackson
378aa019b79SAlex Deucher if (drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_SINK_OUI, buf, 3) == 3)
37940c5d876SAdam Jackson DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
38040c5d876SAdam Jackson buf[0], buf[1], buf[2]);
38140c5d876SAdam Jackson
382aa019b79SAlex Deucher if (drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_BRANCH_OUI, buf, 3) == 3)
38340c5d876SAdam Jackson DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
38440c5d876SAdam Jackson buf[0], buf[1], buf[2]);
38540c5d876SAdam Jackson }
38640c5d876SAdam Jackson
radeon_dp_getdpcd(struct radeon_connector * radeon_connector)387224d94b1SAlex Deucher bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector)
388224d94b1SAlex Deucher {
389224d94b1SAlex Deucher struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
3901a644cd4SDaniel Vetter u8 msg[DP_DPCD_SIZE];
39184cefe18SLyude int ret;
3924e5f97deSStefan Brüns
393379dfc25SAlex Deucher ret = drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_DPCD_REV, msg,
394496263bfSAlex Deucher DP_DPCD_SIZE);
3950f28d128SAlex Deucher if (ret == DP_DPCD_SIZE) {
3961a644cd4SDaniel Vetter memcpy(dig_connector->dpcd, msg, DP_DPCD_SIZE);
3974e5f97deSStefan Brüns
398df8fbc23SAndy Shevchenko DRM_DEBUG_KMS("DPCD: %*ph\n", (int)sizeof(dig_connector->dpcd),
399df8fbc23SAndy Shevchenko dig_connector->dpcd);
40040c5d876SAdam Jackson
40140c5d876SAdam Jackson radeon_dp_probe_oui(radeon_connector);
40240c5d876SAdam Jackson
403224d94b1SAlex Deucher return true;
404224d94b1SAlex Deucher }
40584cefe18SLyude
406224d94b1SAlex Deucher dig_connector->dpcd[0] = 0;
407224d94b1SAlex Deucher return false;
408224d94b1SAlex Deucher }
409224d94b1SAlex Deucher
radeon_dp_get_panel_mode(struct drm_encoder * encoder,struct drm_connector * connector)410386d4d75SAlex Deucher int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
411224d94b1SAlex Deucher struct drm_connector *connector)
412224d94b1SAlex Deucher {
413224d94b1SAlex Deucher struct drm_device *dev = encoder->dev;
414224d94b1SAlex Deucher struct radeon_device *rdev = dev->dev_private;
41500dfb8dfSAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector);
416224d94b1SAlex Deucher int panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
4170ceb996cSAlex Deucher u16 dp_bridge = radeon_connector_encoder_get_dp_bridge_encoder_id(connector);
4180ceb996cSAlex Deucher u8 tmp;
419224d94b1SAlex Deucher
420224d94b1SAlex Deucher if (!ASIC_IS_DCE4(rdev))
421386d4d75SAlex Deucher return panel_mode;
422224d94b1SAlex Deucher
423496263bfSAlex Deucher if (!radeon_connector->con_priv)
424496263bfSAlex Deucher return panel_mode;
425496263bfSAlex Deucher
4260ceb996cSAlex Deucher if (dp_bridge != ENCODER_OBJECT_ID_NONE) {
4270ceb996cSAlex Deucher /* DP bridge chips */
428aa019b79SAlex Deucher if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux,
429aa019b79SAlex Deucher DP_EDP_CONFIGURATION_CAP, &tmp) == 1) {
4300ceb996cSAlex Deucher if (tmp & 1)
4310ceb996cSAlex Deucher panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
4320ceb996cSAlex Deucher else if ((dp_bridge == ENCODER_OBJECT_ID_NUTMEG) ||
4330ceb996cSAlex Deucher (dp_bridge == ENCODER_OBJECT_ID_TRAVIS))
434304a4840SAlex Deucher panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE;
435304a4840SAlex Deucher else
4360ceb996cSAlex Deucher panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
437aa019b79SAlex Deucher }
438304a4840SAlex Deucher } else if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
4390ceb996cSAlex Deucher /* eDP */
440aa019b79SAlex Deucher if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux,
441aa019b79SAlex Deucher DP_EDP_CONFIGURATION_CAP, &tmp) == 1) {
44200dfb8dfSAlex Deucher if (tmp & 1)
44300dfb8dfSAlex Deucher panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
44400dfb8dfSAlex Deucher }
445aa019b79SAlex Deucher }
446224d94b1SAlex Deucher
447386d4d75SAlex Deucher return panel_mode;
448224d94b1SAlex Deucher }
449224d94b1SAlex Deucher
radeon_dp_set_link_config(struct drm_connector * connector,const struct drm_display_mode * mode)450224d94b1SAlex Deucher void radeon_dp_set_link_config(struct drm_connector *connector,
451e811f5aeSLaurent Pinchart const struct drm_display_mode *mode)
452224d94b1SAlex Deucher {
453224d94b1SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector);
454224d94b1SAlex Deucher struct radeon_connector_atom_dig *dig_connector;
455092c96a8SAlex Deucher int ret;
456224d94b1SAlex Deucher
457224d94b1SAlex Deucher if (!radeon_connector->con_priv)
458224d94b1SAlex Deucher return;
459224d94b1SAlex Deucher dig_connector = radeon_connector->con_priv;
460224d94b1SAlex Deucher
461224d94b1SAlex Deucher if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
462224d94b1SAlex Deucher (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
463092c96a8SAlex Deucher ret = radeon_dp_get_dp_link_config(connector, dig_connector->dpcd,
464092c96a8SAlex Deucher mode->clock,
465092c96a8SAlex Deucher &dig_connector->dp_lane_count,
466092c96a8SAlex Deucher &dig_connector->dp_clock);
467092c96a8SAlex Deucher if (ret) {
468092c96a8SAlex Deucher dig_connector->dp_clock = 0;
469092c96a8SAlex Deucher dig_connector->dp_lane_count = 0;
470092c96a8SAlex Deucher }
471224d94b1SAlex Deucher }
472224d94b1SAlex Deucher }
473224d94b1SAlex Deucher
radeon_dp_mode_valid_helper(struct drm_connector * connector,struct drm_display_mode * mode)474224d94b1SAlex Deucher int radeon_dp_mode_valid_helper(struct drm_connector *connector,
475224d94b1SAlex Deucher struct drm_display_mode *mode)
476224d94b1SAlex Deucher {
477224d94b1SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector);
478224d94b1SAlex Deucher struct radeon_connector_atom_dig *dig_connector;
479092c96a8SAlex Deucher unsigned dp_clock, dp_lanes;
480092c96a8SAlex Deucher int ret;
481224d94b1SAlex Deucher
482410cce2aSAlex Deucher if ((mode->clock > 340000) &&
483410cce2aSAlex Deucher (!radeon_connector_is_dp12_capable(connector)))
484410cce2aSAlex Deucher return MODE_CLOCK_HIGH;
485410cce2aSAlex Deucher
486224d94b1SAlex Deucher if (!radeon_connector->con_priv)
487224d94b1SAlex Deucher return MODE_CLOCK_HIGH;
488224d94b1SAlex Deucher dig_connector = radeon_connector->con_priv;
489224d94b1SAlex Deucher
490092c96a8SAlex Deucher ret = radeon_dp_get_dp_link_config(connector, dig_connector->dpcd,
491092c96a8SAlex Deucher mode->clock,
492092c96a8SAlex Deucher &dp_lanes,
493092c96a8SAlex Deucher &dp_clock);
494092c96a8SAlex Deucher if (ret)
495092c96a8SAlex Deucher return MODE_CLOCK_HIGH;
496224d94b1SAlex Deucher
497224d94b1SAlex Deucher if ((dp_clock == 540000) &&
498224d94b1SAlex Deucher (!radeon_connector_is_dp12_capable(connector)))
499224d94b1SAlex Deucher return MODE_CLOCK_HIGH;
500224d94b1SAlex Deucher
501224d94b1SAlex Deucher return MODE_OK;
502224d94b1SAlex Deucher }
503224d94b1SAlex Deucher
radeon_dp_needs_link_train(struct radeon_connector * radeon_connector)504d5811e87SAlex Deucher bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector)
505d5811e87SAlex Deucher {
506d5811e87SAlex Deucher u8 link_status[DP_LINK_STATUS_SIZE];
507d5811e87SAlex Deucher struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
508d5811e87SAlex Deucher
509379dfc25SAlex Deucher if (drm_dp_dpcd_read_link_status(&radeon_connector->ddc_bus->aux, link_status)
510379dfc25SAlex Deucher <= 0)
511d5811e87SAlex Deucher return false;
5121ffdff13SDaniel Vetter if (drm_dp_channel_eq_ok(link_status, dig->dp_lane_count))
513d5811e87SAlex Deucher return false;
514d5811e87SAlex Deucher return true;
515d5811e87SAlex Deucher }
516d5811e87SAlex Deucher
radeon_dp_set_rx_power_state(struct drm_connector * connector,u8 power_state)5172953da15SAlex Deucher void radeon_dp_set_rx_power_state(struct drm_connector *connector,
5182953da15SAlex Deucher u8 power_state)
5192953da15SAlex Deucher {
5202953da15SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector);
5212953da15SAlex Deucher struct radeon_connector_atom_dig *dig_connector;
5222953da15SAlex Deucher
5232953da15SAlex Deucher if (!radeon_connector->con_priv)
5242953da15SAlex Deucher return;
5252953da15SAlex Deucher
5262953da15SAlex Deucher dig_connector = radeon_connector->con_priv;
5272953da15SAlex Deucher
5282953da15SAlex Deucher /* power up/down the sink */
5292953da15SAlex Deucher if (dig_connector->dpcd[0] >= 0x11) {
530379dfc25SAlex Deucher drm_dp_dpcd_writeb(&radeon_connector->ddc_bus->aux,
5312953da15SAlex Deucher DP_SET_POWER, power_state);
5322953da15SAlex Deucher usleep_range(1000, 2000);
5332953da15SAlex Deucher }
5342953da15SAlex Deucher }
5352953da15SAlex Deucher
5362953da15SAlex Deucher
537224d94b1SAlex Deucher struct radeon_dp_link_train_info {
538224d94b1SAlex Deucher struct radeon_device *rdev;
539224d94b1SAlex Deucher struct drm_encoder *encoder;
540224d94b1SAlex Deucher struct drm_connector *connector;
541224d94b1SAlex Deucher int enc_id;
542224d94b1SAlex Deucher int dp_clock;
543224d94b1SAlex Deucher int dp_lane_count;
544224d94b1SAlex Deucher bool tp3_supported;
5451a644cd4SDaniel Vetter u8 dpcd[DP_RECEIVER_CAP_SIZE];
546224d94b1SAlex Deucher u8 train_set[4];
547224d94b1SAlex Deucher u8 link_status[DP_LINK_STATUS_SIZE];
548224d94b1SAlex Deucher u8 tries;
5495a96a899SJerome Glisse bool use_dpencoder;
550496263bfSAlex Deucher struct drm_dp_aux *aux;
551224d94b1SAlex Deucher };
552224d94b1SAlex Deucher
radeon_dp_update_vs_emph(struct radeon_dp_link_train_info * dp_info)553224d94b1SAlex Deucher static void radeon_dp_update_vs_emph(struct radeon_dp_link_train_info *dp_info)
554224d94b1SAlex Deucher {
555224d94b1SAlex Deucher /* set the initial vs/emph on the source */
556224d94b1SAlex Deucher atombios_dig_transmitter_setup(dp_info->encoder,
557224d94b1SAlex Deucher ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH,
558224d94b1SAlex Deucher 0, dp_info->train_set[0]); /* sets all lanes at once */
559224d94b1SAlex Deucher
560224d94b1SAlex Deucher /* set the vs/emph on the sink */
561496263bfSAlex Deucher drm_dp_dpcd_write(dp_info->aux, DP_TRAINING_LANE0_SET,
562496263bfSAlex Deucher dp_info->train_set, dp_info->dp_lane_count);
563224d94b1SAlex Deucher }
564224d94b1SAlex Deucher
radeon_dp_set_tp(struct radeon_dp_link_train_info * dp_info,int tp)565224d94b1SAlex Deucher static void radeon_dp_set_tp(struct radeon_dp_link_train_info *dp_info, int tp)
566224d94b1SAlex Deucher {
567224d94b1SAlex Deucher int rtp = 0;
568224d94b1SAlex Deucher
569224d94b1SAlex Deucher /* set training pattern on the source */
5705a96a899SJerome Glisse if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) {
571224d94b1SAlex Deucher switch (tp) {
572224d94b1SAlex Deucher case DP_TRAINING_PATTERN_1:
573224d94b1SAlex Deucher rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1;
574224d94b1SAlex Deucher break;
575224d94b1SAlex Deucher case DP_TRAINING_PATTERN_2:
576224d94b1SAlex Deucher rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2;
577224d94b1SAlex Deucher break;
578224d94b1SAlex Deucher case DP_TRAINING_PATTERN_3:
579224d94b1SAlex Deucher rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3;
580224d94b1SAlex Deucher break;
581224d94b1SAlex Deucher }
582224d94b1SAlex Deucher atombios_dig_encoder_setup(dp_info->encoder, rtp, 0);
583224d94b1SAlex Deucher } else {
584224d94b1SAlex Deucher switch (tp) {
585224d94b1SAlex Deucher case DP_TRAINING_PATTERN_1:
586224d94b1SAlex Deucher rtp = 0;
587224d94b1SAlex Deucher break;
588224d94b1SAlex Deucher case DP_TRAINING_PATTERN_2:
589224d94b1SAlex Deucher rtp = 1;
590224d94b1SAlex Deucher break;
591224d94b1SAlex Deucher }
592224d94b1SAlex Deucher radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_PATTERN_SEL,
593224d94b1SAlex Deucher dp_info->dp_clock, dp_info->enc_id, rtp);
594224d94b1SAlex Deucher }
595224d94b1SAlex Deucher
596224d94b1SAlex Deucher /* enable training pattern on the sink */
597496263bfSAlex Deucher drm_dp_dpcd_writeb(dp_info->aux, DP_TRAINING_PATTERN_SET, tp);
598224d94b1SAlex Deucher }
599224d94b1SAlex Deucher
radeon_dp_link_train_init(struct radeon_dp_link_train_info * dp_info)600224d94b1SAlex Deucher static int radeon_dp_link_train_init(struct radeon_dp_link_train_info *dp_info)
601224d94b1SAlex Deucher {
602386d4d75SAlex Deucher struct radeon_encoder *radeon_encoder = to_radeon_encoder(dp_info->encoder);
603386d4d75SAlex Deucher struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
604224d94b1SAlex Deucher u8 tmp;
605224d94b1SAlex Deucher
606224d94b1SAlex Deucher /* power up the sink */
6072953da15SAlex Deucher radeon_dp_set_rx_power_state(dp_info->connector, DP_SET_POWER_D0);
608224d94b1SAlex Deucher
609224d94b1SAlex Deucher /* possibly enable downspread on the sink */
610224d94b1SAlex Deucher if (dp_info->dpcd[3] & 0x1)
611496263bfSAlex Deucher drm_dp_dpcd_writeb(dp_info->aux,
612224d94b1SAlex Deucher DP_DOWNSPREAD_CTRL, DP_SPREAD_AMP_0_5);
613224d94b1SAlex Deucher else
614496263bfSAlex Deucher drm_dp_dpcd_writeb(dp_info->aux,
615224d94b1SAlex Deucher DP_DOWNSPREAD_CTRL, 0);
616224d94b1SAlex Deucher
61766c2b84bSAlex Deucher if (dig->panel_mode == DP_PANEL_MODE_INTERNAL_DP2_MODE)
618496263bfSAlex Deucher drm_dp_dpcd_writeb(dp_info->aux, DP_EDP_CONFIGURATION_SET, 1);
619224d94b1SAlex Deucher
620224d94b1SAlex Deucher /* set the lane count on the sink */
621224d94b1SAlex Deucher tmp = dp_info->dp_lane_count;
62227f75dc6SJani Nikula if (drm_dp_enhanced_frame_cap(dp_info->dpcd))
623224d94b1SAlex Deucher tmp |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
624496263bfSAlex Deucher drm_dp_dpcd_writeb(dp_info->aux, DP_LANE_COUNT_SET, tmp);
625224d94b1SAlex Deucher
626224d94b1SAlex Deucher /* set the link rate on the sink */
6273b5c662eSDaniel Vetter tmp = drm_dp_link_rate_to_bw_code(dp_info->dp_clock);
628496263bfSAlex Deucher drm_dp_dpcd_writeb(dp_info->aux, DP_LINK_BW_SET, tmp);
629224d94b1SAlex Deucher
630224d94b1SAlex Deucher /* start training on the source */
6315a96a899SJerome Glisse if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
632224d94b1SAlex Deucher atombios_dig_encoder_setup(dp_info->encoder,
633224d94b1SAlex Deucher ATOM_ENCODER_CMD_DP_LINK_TRAINING_START, 0);
634224d94b1SAlex Deucher else
635224d94b1SAlex Deucher radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_START,
636224d94b1SAlex Deucher dp_info->dp_clock, dp_info->enc_id, 0);
637224d94b1SAlex Deucher
638224d94b1SAlex Deucher /* disable the training pattern on the sink */
639496263bfSAlex Deucher drm_dp_dpcd_writeb(dp_info->aux,
640224d94b1SAlex Deucher DP_TRAINING_PATTERN_SET,
641224d94b1SAlex Deucher DP_TRAINING_PATTERN_DISABLE);
642224d94b1SAlex Deucher
643224d94b1SAlex Deucher return 0;
644224d94b1SAlex Deucher }
645224d94b1SAlex Deucher
radeon_dp_link_train_finish(struct radeon_dp_link_train_info * dp_info)646224d94b1SAlex Deucher static int radeon_dp_link_train_finish(struct radeon_dp_link_train_info *dp_info)
647224d94b1SAlex Deucher {
648224d94b1SAlex Deucher udelay(400);
649224d94b1SAlex Deucher
650224d94b1SAlex Deucher /* disable the training pattern on the sink */
651496263bfSAlex Deucher drm_dp_dpcd_writeb(dp_info->aux,
652224d94b1SAlex Deucher DP_TRAINING_PATTERN_SET,
653224d94b1SAlex Deucher DP_TRAINING_PATTERN_DISABLE);
654224d94b1SAlex Deucher
655224d94b1SAlex Deucher /* disable the training pattern on the source */
6565a96a899SJerome Glisse if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
657224d94b1SAlex Deucher atombios_dig_encoder_setup(dp_info->encoder,
658224d94b1SAlex Deucher ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE, 0);
659224d94b1SAlex Deucher else
660224d94b1SAlex Deucher radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_COMPLETE,
661224d94b1SAlex Deucher dp_info->dp_clock, dp_info->enc_id, 0);
662224d94b1SAlex Deucher
663224d94b1SAlex Deucher return 0;
664224d94b1SAlex Deucher }
665224d94b1SAlex Deucher
radeon_dp_link_train_cr(struct radeon_dp_link_train_info * dp_info)666224d94b1SAlex Deucher static int radeon_dp_link_train_cr(struct radeon_dp_link_train_info *dp_info)
667224d94b1SAlex Deucher {
668224d94b1SAlex Deucher bool clock_recovery;
669224d94b1SAlex Deucher u8 voltage;
670224d94b1SAlex Deucher int i;
671224d94b1SAlex Deucher
672224d94b1SAlex Deucher radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_1);
673224d94b1SAlex Deucher memset(dp_info->train_set, 0, 4);
674224d94b1SAlex Deucher radeon_dp_update_vs_emph(dp_info);
675224d94b1SAlex Deucher
676224d94b1SAlex Deucher udelay(400);
677224d94b1SAlex Deucher
678224d94b1SAlex Deucher /* clock recovery loop */
679224d94b1SAlex Deucher clock_recovery = false;
680224d94b1SAlex Deucher dp_info->tries = 0;
681224d94b1SAlex Deucher voltage = 0xff;
682224d94b1SAlex Deucher while (1) {
6839e986666SLyude Paul drm_dp_link_train_clock_recovery_delay(dp_info->aux, dp_info->dpcd);
684224d94b1SAlex Deucher
685ab8f1a2aSAlex Deucher if (drm_dp_dpcd_read_link_status(dp_info->aux,
686ab8f1a2aSAlex Deucher dp_info->link_status) <= 0) {
6878d1c702aSJerome Glisse DRM_ERROR("displayport link status failed\n");
688224d94b1SAlex Deucher break;
6898d1c702aSJerome Glisse }
690224d94b1SAlex Deucher
69101916270SDaniel Vetter if (drm_dp_clock_recovery_ok(dp_info->link_status, dp_info->dp_lane_count)) {
692224d94b1SAlex Deucher clock_recovery = true;
693224d94b1SAlex Deucher break;
694224d94b1SAlex Deucher }
695224d94b1SAlex Deucher
696224d94b1SAlex Deucher for (i = 0; i < dp_info->dp_lane_count; i++) {
697224d94b1SAlex Deucher if ((dp_info->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
698224d94b1SAlex Deucher break;
699224d94b1SAlex Deucher }
700224d94b1SAlex Deucher if (i == dp_info->dp_lane_count) {
701224d94b1SAlex Deucher DRM_ERROR("clock recovery reached max voltage\n");
702224d94b1SAlex Deucher break;
703224d94b1SAlex Deucher }
704224d94b1SAlex Deucher
705224d94b1SAlex Deucher if ((dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
706224d94b1SAlex Deucher ++dp_info->tries;
707224d94b1SAlex Deucher if (dp_info->tries == 5) {
708224d94b1SAlex Deucher DRM_ERROR("clock recovery tried 5 times\n");
709224d94b1SAlex Deucher break;
710224d94b1SAlex Deucher }
711224d94b1SAlex Deucher } else
712224d94b1SAlex Deucher dp_info->tries = 0;
713224d94b1SAlex Deucher
714224d94b1SAlex Deucher voltage = dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
715224d94b1SAlex Deucher
716224d94b1SAlex Deucher /* Compute new train_set as requested by sink */
717224d94b1SAlex Deucher dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
718224d94b1SAlex Deucher
719224d94b1SAlex Deucher radeon_dp_update_vs_emph(dp_info);
720224d94b1SAlex Deucher }
721224d94b1SAlex Deucher if (!clock_recovery) {
722224d94b1SAlex Deucher DRM_ERROR("clock recovery failed\n");
723224d94b1SAlex Deucher return -1;
724224d94b1SAlex Deucher } else {
725224d94b1SAlex Deucher DRM_DEBUG_KMS("clock recovery at voltage %d pre-emphasis %d\n",
726224d94b1SAlex Deucher dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
727224d94b1SAlex Deucher (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
728224d94b1SAlex Deucher DP_TRAIN_PRE_EMPHASIS_SHIFT);
729224d94b1SAlex Deucher return 0;
730224d94b1SAlex Deucher }
731224d94b1SAlex Deucher }
732224d94b1SAlex Deucher
radeon_dp_link_train_ce(struct radeon_dp_link_train_info * dp_info)733224d94b1SAlex Deucher static int radeon_dp_link_train_ce(struct radeon_dp_link_train_info *dp_info)
734224d94b1SAlex Deucher {
735224d94b1SAlex Deucher bool channel_eq;
736224d94b1SAlex Deucher
737224d94b1SAlex Deucher if (dp_info->tp3_supported)
738224d94b1SAlex Deucher radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_3);
739224d94b1SAlex Deucher else
740224d94b1SAlex Deucher radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_2);
741224d94b1SAlex Deucher
742224d94b1SAlex Deucher /* channel equalization loop */
743224d94b1SAlex Deucher dp_info->tries = 0;
744224d94b1SAlex Deucher channel_eq = false;
745224d94b1SAlex Deucher while (1) {
7460c4fada6SLyude Paul drm_dp_link_train_channel_eq_delay(dp_info->aux, dp_info->dpcd);
747224d94b1SAlex Deucher
748ab8f1a2aSAlex Deucher if (drm_dp_dpcd_read_link_status(dp_info->aux,
749ab8f1a2aSAlex Deucher dp_info->link_status) <= 0) {
7508d1c702aSJerome Glisse DRM_ERROR("displayport link status failed\n");
751224d94b1SAlex Deucher break;
7528d1c702aSJerome Glisse }
753224d94b1SAlex Deucher
7541ffdff13SDaniel Vetter if (drm_dp_channel_eq_ok(dp_info->link_status, dp_info->dp_lane_count)) {
755224d94b1SAlex Deucher channel_eq = true;
756224d94b1SAlex Deucher break;
757224d94b1SAlex Deucher }
758224d94b1SAlex Deucher
759224d94b1SAlex Deucher /* Try 5 times */
760224d94b1SAlex Deucher if (dp_info->tries > 5) {
761224d94b1SAlex Deucher DRM_ERROR("channel eq failed: 5 tries\n");
762224d94b1SAlex Deucher break;
763224d94b1SAlex Deucher }
764224d94b1SAlex Deucher
765224d94b1SAlex Deucher /* Compute new train_set as requested by sink */
766224d94b1SAlex Deucher dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
767224d94b1SAlex Deucher
768224d94b1SAlex Deucher radeon_dp_update_vs_emph(dp_info);
769224d94b1SAlex Deucher dp_info->tries++;
770224d94b1SAlex Deucher }
771224d94b1SAlex Deucher
772224d94b1SAlex Deucher if (!channel_eq) {
773224d94b1SAlex Deucher DRM_ERROR("channel eq failed\n");
774224d94b1SAlex Deucher return -1;
775224d94b1SAlex Deucher } else {
776224d94b1SAlex Deucher DRM_DEBUG_KMS("channel eq at voltage %d pre-emphasis %d\n",
777224d94b1SAlex Deucher dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
778224d94b1SAlex Deucher (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
779224d94b1SAlex Deucher >> DP_TRAIN_PRE_EMPHASIS_SHIFT);
780224d94b1SAlex Deucher return 0;
781224d94b1SAlex Deucher }
782224d94b1SAlex Deucher }
783224d94b1SAlex Deucher
radeon_dp_link_train(struct drm_encoder * encoder,struct drm_connector * connector)784224d94b1SAlex Deucher void radeon_dp_link_train(struct drm_encoder *encoder,
785224d94b1SAlex Deucher struct drm_connector *connector)
786224d94b1SAlex Deucher {
787224d94b1SAlex Deucher struct drm_device *dev = encoder->dev;
788224d94b1SAlex Deucher struct radeon_device *rdev = dev->dev_private;
789224d94b1SAlex Deucher struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
790224d94b1SAlex Deucher struct radeon_encoder_atom_dig *dig;
791224d94b1SAlex Deucher struct radeon_connector *radeon_connector;
792224d94b1SAlex Deucher struct radeon_connector_atom_dig *dig_connector;
793224d94b1SAlex Deucher struct radeon_dp_link_train_info dp_info;
7945a96a899SJerome Glisse int index;
7955a96a899SJerome Glisse u8 tmp, frev, crev;
796224d94b1SAlex Deucher
797224d94b1SAlex Deucher if (!radeon_encoder->enc_priv)
798224d94b1SAlex Deucher return;
799224d94b1SAlex Deucher dig = radeon_encoder->enc_priv;
800224d94b1SAlex Deucher
801224d94b1SAlex Deucher radeon_connector = to_radeon_connector(connector);
802224d94b1SAlex Deucher if (!radeon_connector->con_priv)
803224d94b1SAlex Deucher return;
804224d94b1SAlex Deucher dig_connector = radeon_connector->con_priv;
805224d94b1SAlex Deucher
806224d94b1SAlex Deucher if ((dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT) &&
807224d94b1SAlex Deucher (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_eDP))
808224d94b1SAlex Deucher return;
809224d94b1SAlex Deucher
8105a96a899SJerome Glisse /* DPEncoderService newer than 1.1 can't program properly the
8115a96a899SJerome Glisse * training pattern. When facing such version use the
8125a96a899SJerome Glisse * DIGXEncoderControl (X== 1 | 2)
8135a96a899SJerome Glisse */
8145a96a899SJerome Glisse dp_info.use_dpencoder = true;
8155a96a899SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
8165a96a899SJerome Glisse if (atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) {
8173c20d544SWambui Karuga if (crev > 1)
8185a96a899SJerome Glisse dp_info.use_dpencoder = false;
8195a96a899SJerome Glisse }
8205a96a899SJerome Glisse
821224d94b1SAlex Deucher dp_info.enc_id = 0;
822224d94b1SAlex Deucher if (dig->dig_encoder)
823224d94b1SAlex Deucher dp_info.enc_id |= ATOM_DP_CONFIG_DIG2_ENCODER;
824224d94b1SAlex Deucher else
825224d94b1SAlex Deucher dp_info.enc_id |= ATOM_DP_CONFIG_DIG1_ENCODER;
826224d94b1SAlex Deucher if (dig->linkb)
827224d94b1SAlex Deucher dp_info.enc_id |= ATOM_DP_CONFIG_LINK_B;
828224d94b1SAlex Deucher else
829224d94b1SAlex Deucher dp_info.enc_id |= ATOM_DP_CONFIG_LINK_A;
830224d94b1SAlex Deucher
831aa019b79SAlex Deucher if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux, DP_MAX_LANE_COUNT, &tmp)
832aa019b79SAlex Deucher == 1) {
833224d94b1SAlex Deucher if (ASIC_IS_DCE5(rdev) && (tmp & DP_TPS3_SUPPORTED))
834224d94b1SAlex Deucher dp_info.tp3_supported = true;
835224d94b1SAlex Deucher else
836224d94b1SAlex Deucher dp_info.tp3_supported = false;
837aa019b79SAlex Deucher } else {
838aa019b79SAlex Deucher dp_info.tp3_supported = false;
839aa019b79SAlex Deucher }
840224d94b1SAlex Deucher
8411a644cd4SDaniel Vetter memcpy(dp_info.dpcd, dig_connector->dpcd, DP_RECEIVER_CAP_SIZE);
842224d94b1SAlex Deucher dp_info.rdev = rdev;
843224d94b1SAlex Deucher dp_info.encoder = encoder;
844224d94b1SAlex Deucher dp_info.connector = connector;
845224d94b1SAlex Deucher dp_info.dp_lane_count = dig_connector->dp_lane_count;
846224d94b1SAlex Deucher dp_info.dp_clock = dig_connector->dp_clock;
847379dfc25SAlex Deucher dp_info.aux = &radeon_connector->ddc_bus->aux;
848224d94b1SAlex Deucher
849224d94b1SAlex Deucher if (radeon_dp_link_train_init(&dp_info))
850224d94b1SAlex Deucher goto done;
851224d94b1SAlex Deucher if (radeon_dp_link_train_cr(&dp_info))
852224d94b1SAlex Deucher goto done;
853224d94b1SAlex Deucher if (radeon_dp_link_train_ce(&dp_info))
854224d94b1SAlex Deucher goto done;
855224d94b1SAlex Deucher done:
856224d94b1SAlex Deucher if (radeon_dp_link_train_finish(&dp_info))
857224d94b1SAlex Deucher return;
858224d94b1SAlex Deucher }
859