1415b8dd0SLaurent Pinchart // SPDX-License-Identifier: GPL-2.0
2415b8dd0SLaurent Pinchart /*
3415b8dd0SLaurent Pinchart * Toppoly TD028TTEC1 Panel Driver
4415b8dd0SLaurent Pinchart *
5415b8dd0SLaurent Pinchart * Copyright (C) 2019 Texas Instruments Incorporated
6415b8dd0SLaurent Pinchart *
7415b8dd0SLaurent Pinchart * Based on the omapdrm-specific panel-tpo-td028ttec1 driver
8415b8dd0SLaurent Pinchart *
9415b8dd0SLaurent Pinchart * Copyright (C) 2008 Nokia Corporation
10415b8dd0SLaurent Pinchart * Author: Tomi Valkeinen <tomi.valkeinen@ti.com>
11415b8dd0SLaurent Pinchart *
12415b8dd0SLaurent Pinchart * Neo 1973 code (jbt6k74.c):
13415b8dd0SLaurent Pinchart * Copyright (C) 2006-2007 OpenMoko, Inc.
14415b8dd0SLaurent Pinchart * Author: Harald Welte <laforge@openmoko.org>
15415b8dd0SLaurent Pinchart *
16415b8dd0SLaurent Pinchart * Ported and adapted from Neo 1973 U-Boot by:
17415b8dd0SLaurent Pinchart * H. Nikolaus Schaller <hns@goldelico.com>
18415b8dd0SLaurent Pinchart */
19415b8dd0SLaurent Pinchart
20415b8dd0SLaurent Pinchart #include <linux/delay.h>
21415b8dd0SLaurent Pinchart #include <linux/module.h>
22415b8dd0SLaurent Pinchart #include <linux/spi/spi.h>
23415b8dd0SLaurent Pinchart
24415b8dd0SLaurent Pinchart #include <drm/drm_connector.h>
25415b8dd0SLaurent Pinchart #include <drm/drm_modes.h>
26415b8dd0SLaurent Pinchart #include <drm/drm_panel.h>
27415b8dd0SLaurent Pinchart
28415b8dd0SLaurent Pinchart #define JBT_COMMAND 0x000
29415b8dd0SLaurent Pinchart #define JBT_DATA 0x100
30415b8dd0SLaurent Pinchart
31415b8dd0SLaurent Pinchart #define JBT_REG_SLEEP_IN 0x10
32415b8dd0SLaurent Pinchart #define JBT_REG_SLEEP_OUT 0x11
33415b8dd0SLaurent Pinchart
34415b8dd0SLaurent Pinchart #define JBT_REG_DISPLAY_OFF 0x28
35415b8dd0SLaurent Pinchart #define JBT_REG_DISPLAY_ON 0x29
36415b8dd0SLaurent Pinchart
37415b8dd0SLaurent Pinchart #define JBT_REG_RGB_FORMAT 0x3a
38415b8dd0SLaurent Pinchart #define JBT_REG_QUAD_RATE 0x3b
39415b8dd0SLaurent Pinchart
40415b8dd0SLaurent Pinchart #define JBT_REG_POWER_ON_OFF 0xb0
41415b8dd0SLaurent Pinchart #define JBT_REG_BOOSTER_OP 0xb1
42415b8dd0SLaurent Pinchart #define JBT_REG_BOOSTER_MODE 0xb2
43415b8dd0SLaurent Pinchart #define JBT_REG_BOOSTER_FREQ 0xb3
44415b8dd0SLaurent Pinchart #define JBT_REG_OPAMP_SYSCLK 0xb4
45415b8dd0SLaurent Pinchart #define JBT_REG_VSC_VOLTAGE 0xb5
46415b8dd0SLaurent Pinchart #define JBT_REG_VCOM_VOLTAGE 0xb6
47415b8dd0SLaurent Pinchart #define JBT_REG_EXT_DISPL 0xb7
48415b8dd0SLaurent Pinchart #define JBT_REG_OUTPUT_CONTROL 0xb8
49415b8dd0SLaurent Pinchart #define JBT_REG_DCCLK_DCEV 0xb9
50415b8dd0SLaurent Pinchart #define JBT_REG_DISPLAY_MODE1 0xba
51415b8dd0SLaurent Pinchart #define JBT_REG_DISPLAY_MODE2 0xbb
52415b8dd0SLaurent Pinchart #define JBT_REG_DISPLAY_MODE 0xbc
53415b8dd0SLaurent Pinchart #define JBT_REG_ASW_SLEW 0xbd
54415b8dd0SLaurent Pinchart #define JBT_REG_DUMMY_DISPLAY 0xbe
55415b8dd0SLaurent Pinchart #define JBT_REG_DRIVE_SYSTEM 0xbf
56415b8dd0SLaurent Pinchart
57415b8dd0SLaurent Pinchart #define JBT_REG_SLEEP_OUT_FR_A 0xc0
58415b8dd0SLaurent Pinchart #define JBT_REG_SLEEP_OUT_FR_B 0xc1
59415b8dd0SLaurent Pinchart #define JBT_REG_SLEEP_OUT_FR_C 0xc2
60415b8dd0SLaurent Pinchart #define JBT_REG_SLEEP_IN_LCCNT_D 0xc3
61415b8dd0SLaurent Pinchart #define JBT_REG_SLEEP_IN_LCCNT_E 0xc4
62415b8dd0SLaurent Pinchart #define JBT_REG_SLEEP_IN_LCCNT_F 0xc5
63415b8dd0SLaurent Pinchart #define JBT_REG_SLEEP_IN_LCCNT_G 0xc6
64415b8dd0SLaurent Pinchart
65415b8dd0SLaurent Pinchart #define JBT_REG_GAMMA1_FINE_1 0xc7
66415b8dd0SLaurent Pinchart #define JBT_REG_GAMMA1_FINE_2 0xc8
67415b8dd0SLaurent Pinchart #define JBT_REG_GAMMA1_INCLINATION 0xc9
68415b8dd0SLaurent Pinchart #define JBT_REG_GAMMA1_BLUE_OFFSET 0xca
69415b8dd0SLaurent Pinchart
70415b8dd0SLaurent Pinchart #define JBT_REG_BLANK_CONTROL 0xcf
71415b8dd0SLaurent Pinchart #define JBT_REG_BLANK_TH_TV 0xd0
72415b8dd0SLaurent Pinchart #define JBT_REG_CKV_ON_OFF 0xd1
73415b8dd0SLaurent Pinchart #define JBT_REG_CKV_1_2 0xd2
74415b8dd0SLaurent Pinchart #define JBT_REG_OEV_TIMING 0xd3
75415b8dd0SLaurent Pinchart #define JBT_REG_ASW_TIMING_1 0xd4
76415b8dd0SLaurent Pinchart #define JBT_REG_ASW_TIMING_2 0xd5
77415b8dd0SLaurent Pinchart
78415b8dd0SLaurent Pinchart #define JBT_REG_HCLOCK_VGA 0xec
79415b8dd0SLaurent Pinchart #define JBT_REG_HCLOCK_QVGA 0xed
80415b8dd0SLaurent Pinchart
81415b8dd0SLaurent Pinchart struct td028ttec1_panel {
82415b8dd0SLaurent Pinchart struct drm_panel panel;
83415b8dd0SLaurent Pinchart
84415b8dd0SLaurent Pinchart struct spi_device *spi;
85415b8dd0SLaurent Pinchart };
86415b8dd0SLaurent Pinchart
87415b8dd0SLaurent Pinchart #define to_td028ttec1_device(p) container_of(p, struct td028ttec1_panel, panel)
88415b8dd0SLaurent Pinchart
89dba9bf0aSArnd Bergmann /*
90dba9bf0aSArnd Bergmann * noinline_for_stack so we don't get multiple copies of tx_buf
91dba9bf0aSArnd Bergmann * on the stack in case of gcc-plugin-structleak
92dba9bf0aSArnd Bergmann */
93dba9bf0aSArnd Bergmann static int noinline_for_stack
jbt_ret_write_0(struct td028ttec1_panel * lcd,u8 reg,int * err)94dba9bf0aSArnd Bergmann jbt_ret_write_0(struct td028ttec1_panel *lcd, u8 reg, int *err)
95415b8dd0SLaurent Pinchart {
96415b8dd0SLaurent Pinchart struct spi_device *spi = lcd->spi;
97415b8dd0SLaurent Pinchart u16 tx_buf = JBT_COMMAND | reg;
98415b8dd0SLaurent Pinchart int ret;
99415b8dd0SLaurent Pinchart
100415b8dd0SLaurent Pinchart if (err && *err)
101415b8dd0SLaurent Pinchart return *err;
102415b8dd0SLaurent Pinchart
103415b8dd0SLaurent Pinchart ret = spi_write(spi, (u8 *)&tx_buf, sizeof(tx_buf));
104415b8dd0SLaurent Pinchart if (ret < 0) {
105415b8dd0SLaurent Pinchart dev_err(&spi->dev, "%s: SPI write failed: %d\n", __func__, ret);
106415b8dd0SLaurent Pinchart if (err)
107415b8dd0SLaurent Pinchart *err = ret;
108415b8dd0SLaurent Pinchart }
109415b8dd0SLaurent Pinchart
110415b8dd0SLaurent Pinchart return ret;
111415b8dd0SLaurent Pinchart }
112415b8dd0SLaurent Pinchart
113dba9bf0aSArnd Bergmann static int noinline_for_stack
jbt_reg_write_1(struct td028ttec1_panel * lcd,u8 reg,u8 data,int * err)114dba9bf0aSArnd Bergmann jbt_reg_write_1(struct td028ttec1_panel *lcd,
115415b8dd0SLaurent Pinchart u8 reg, u8 data, int *err)
116415b8dd0SLaurent Pinchart {
117415b8dd0SLaurent Pinchart struct spi_device *spi = lcd->spi;
118415b8dd0SLaurent Pinchart u16 tx_buf[2];
119415b8dd0SLaurent Pinchart int ret;
120415b8dd0SLaurent Pinchart
121415b8dd0SLaurent Pinchart if (err && *err)
122415b8dd0SLaurent Pinchart return *err;
123415b8dd0SLaurent Pinchart
124415b8dd0SLaurent Pinchart tx_buf[0] = JBT_COMMAND | reg;
125415b8dd0SLaurent Pinchart tx_buf[1] = JBT_DATA | data;
126415b8dd0SLaurent Pinchart
127415b8dd0SLaurent Pinchart ret = spi_write(spi, (u8 *)tx_buf, sizeof(tx_buf));
128415b8dd0SLaurent Pinchart if (ret < 0) {
129415b8dd0SLaurent Pinchart dev_err(&spi->dev, "%s: SPI write failed: %d\n", __func__, ret);
130415b8dd0SLaurent Pinchart if (err)
131415b8dd0SLaurent Pinchart *err = ret;
132415b8dd0SLaurent Pinchart }
133415b8dd0SLaurent Pinchart
134415b8dd0SLaurent Pinchart return ret;
135415b8dd0SLaurent Pinchart }
136415b8dd0SLaurent Pinchart
137dba9bf0aSArnd Bergmann static int noinline_for_stack
jbt_reg_write_2(struct td028ttec1_panel * lcd,u8 reg,u16 data,int * err)138dba9bf0aSArnd Bergmann jbt_reg_write_2(struct td028ttec1_panel *lcd,
139415b8dd0SLaurent Pinchart u8 reg, u16 data, int *err)
140415b8dd0SLaurent Pinchart {
141415b8dd0SLaurent Pinchart struct spi_device *spi = lcd->spi;
142415b8dd0SLaurent Pinchart u16 tx_buf[3];
143415b8dd0SLaurent Pinchart int ret;
144415b8dd0SLaurent Pinchart
145415b8dd0SLaurent Pinchart if (err && *err)
146415b8dd0SLaurent Pinchart return *err;
147415b8dd0SLaurent Pinchart
148415b8dd0SLaurent Pinchart tx_buf[0] = JBT_COMMAND | reg;
149415b8dd0SLaurent Pinchart tx_buf[1] = JBT_DATA | (data >> 8);
150415b8dd0SLaurent Pinchart tx_buf[2] = JBT_DATA | (data & 0xff);
151415b8dd0SLaurent Pinchart
152415b8dd0SLaurent Pinchart ret = spi_write(spi, (u8 *)tx_buf, sizeof(tx_buf));
153415b8dd0SLaurent Pinchart if (ret < 0) {
154415b8dd0SLaurent Pinchart dev_err(&spi->dev, "%s: SPI write failed: %d\n", __func__, ret);
155415b8dd0SLaurent Pinchart if (err)
156415b8dd0SLaurent Pinchart *err = ret;
157415b8dd0SLaurent Pinchart }
158415b8dd0SLaurent Pinchart
159415b8dd0SLaurent Pinchart return ret;
160415b8dd0SLaurent Pinchart }
161415b8dd0SLaurent Pinchart
td028ttec1_prepare(struct drm_panel * panel)162415b8dd0SLaurent Pinchart static int td028ttec1_prepare(struct drm_panel *panel)
163415b8dd0SLaurent Pinchart {
164415b8dd0SLaurent Pinchart struct td028ttec1_panel *lcd = to_td028ttec1_device(panel);
165415b8dd0SLaurent Pinchart unsigned int i;
166415b8dd0SLaurent Pinchart int ret = 0;
167415b8dd0SLaurent Pinchart
168415b8dd0SLaurent Pinchart /* Three times command zero */
169415b8dd0SLaurent Pinchart for (i = 0; i < 3; ++i) {
170415b8dd0SLaurent Pinchart jbt_ret_write_0(lcd, 0x00, &ret);
171415b8dd0SLaurent Pinchart usleep_range(1000, 2000);
172415b8dd0SLaurent Pinchart }
173415b8dd0SLaurent Pinchart
174415b8dd0SLaurent Pinchart /* deep standby out */
175415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_POWER_ON_OFF, 0x17, &ret);
176415b8dd0SLaurent Pinchart
177415b8dd0SLaurent Pinchart /* RGB I/F on, RAM write off, QVGA through, SIGCON enable */
178415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_DISPLAY_MODE, 0x80, &ret);
179415b8dd0SLaurent Pinchart
180415b8dd0SLaurent Pinchart /* Quad mode off */
181415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_QUAD_RATE, 0x00, &ret);
182415b8dd0SLaurent Pinchart
183415b8dd0SLaurent Pinchart /* AVDD on, XVDD on */
184415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_POWER_ON_OFF, 0x16, &ret);
185415b8dd0SLaurent Pinchart
186415b8dd0SLaurent Pinchart /* Output control */
187415b8dd0SLaurent Pinchart jbt_reg_write_2(lcd, JBT_REG_OUTPUT_CONTROL, 0xfff9, &ret);
188415b8dd0SLaurent Pinchart
189415b8dd0SLaurent Pinchart /* Sleep mode off */
190415b8dd0SLaurent Pinchart jbt_ret_write_0(lcd, JBT_REG_SLEEP_OUT, &ret);
191415b8dd0SLaurent Pinchart
192415b8dd0SLaurent Pinchart /* at this point we have like 50% grey */
193415b8dd0SLaurent Pinchart
194415b8dd0SLaurent Pinchart /* initialize register set */
195415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_DISPLAY_MODE1, 0x01, &ret);
196415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_DISPLAY_MODE2, 0x00, &ret);
197415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_RGB_FORMAT, 0x60, &ret);
198415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_DRIVE_SYSTEM, 0x10, &ret);
199415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_BOOSTER_OP, 0x56, &ret);
200415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_BOOSTER_MODE, 0x33, &ret);
201415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_BOOSTER_FREQ, 0x11, &ret);
202415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_BOOSTER_FREQ, 0x11, &ret);
203415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_OPAMP_SYSCLK, 0x02, &ret);
204415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_VSC_VOLTAGE, 0x2b, &ret);
205415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_VCOM_VOLTAGE, 0x40, &ret);
206415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_EXT_DISPL, 0x03, &ret);
207415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_DCCLK_DCEV, 0x04, &ret);
208415b8dd0SLaurent Pinchart /*
209415b8dd0SLaurent Pinchart * default of 0x02 in JBT_REG_ASW_SLEW responsible for 72Hz requirement
210415b8dd0SLaurent Pinchart * to avoid red / blue flicker
211415b8dd0SLaurent Pinchart */
212415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_ASW_SLEW, 0x04, &ret);
213415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_DUMMY_DISPLAY, 0x00, &ret);
214415b8dd0SLaurent Pinchart
215415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_SLEEP_OUT_FR_A, 0x11, &ret);
216415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_SLEEP_OUT_FR_B, 0x11, &ret);
217415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_SLEEP_OUT_FR_C, 0x11, &ret);
218415b8dd0SLaurent Pinchart jbt_reg_write_2(lcd, JBT_REG_SLEEP_IN_LCCNT_D, 0x2040, &ret);
219415b8dd0SLaurent Pinchart jbt_reg_write_2(lcd, JBT_REG_SLEEP_IN_LCCNT_E, 0x60c0, &ret);
220415b8dd0SLaurent Pinchart jbt_reg_write_2(lcd, JBT_REG_SLEEP_IN_LCCNT_F, 0x1020, &ret);
221415b8dd0SLaurent Pinchart jbt_reg_write_2(lcd, JBT_REG_SLEEP_IN_LCCNT_G, 0x60c0, &ret);
222415b8dd0SLaurent Pinchart
223415b8dd0SLaurent Pinchart jbt_reg_write_2(lcd, JBT_REG_GAMMA1_FINE_1, 0x5533, &ret);
224415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_GAMMA1_FINE_2, 0x00, &ret);
225415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_GAMMA1_INCLINATION, 0x00, &ret);
226415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_GAMMA1_BLUE_OFFSET, 0x00, &ret);
227415b8dd0SLaurent Pinchart
228415b8dd0SLaurent Pinchart jbt_reg_write_2(lcd, JBT_REG_HCLOCK_VGA, 0x1f0, &ret);
229415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_BLANK_CONTROL, 0x02, &ret);
230415b8dd0SLaurent Pinchart jbt_reg_write_2(lcd, JBT_REG_BLANK_TH_TV, 0x0804, &ret);
231415b8dd0SLaurent Pinchart
232415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_CKV_ON_OFF, 0x01, &ret);
233415b8dd0SLaurent Pinchart jbt_reg_write_2(lcd, JBT_REG_CKV_1_2, 0x0000, &ret);
234415b8dd0SLaurent Pinchart
235415b8dd0SLaurent Pinchart jbt_reg_write_2(lcd, JBT_REG_OEV_TIMING, 0x0d0e, &ret);
236415b8dd0SLaurent Pinchart jbt_reg_write_2(lcd, JBT_REG_ASW_TIMING_1, 0x11a4, &ret);
237415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_ASW_TIMING_2, 0x0e, &ret);
238415b8dd0SLaurent Pinchart
239415b8dd0SLaurent Pinchart return ret;
240415b8dd0SLaurent Pinchart }
241415b8dd0SLaurent Pinchart
td028ttec1_enable(struct drm_panel * panel)242415b8dd0SLaurent Pinchart static int td028ttec1_enable(struct drm_panel *panel)
243415b8dd0SLaurent Pinchart {
244415b8dd0SLaurent Pinchart struct td028ttec1_panel *lcd = to_td028ttec1_device(panel);
245415b8dd0SLaurent Pinchart
246b809979fSQinglang Miao return jbt_ret_write_0(lcd, JBT_REG_DISPLAY_ON, NULL);
247415b8dd0SLaurent Pinchart }
248415b8dd0SLaurent Pinchart
td028ttec1_disable(struct drm_panel * panel)249415b8dd0SLaurent Pinchart static int td028ttec1_disable(struct drm_panel *panel)
250415b8dd0SLaurent Pinchart {
251415b8dd0SLaurent Pinchart struct td028ttec1_panel *lcd = to_td028ttec1_device(panel);
252415b8dd0SLaurent Pinchart
253415b8dd0SLaurent Pinchart jbt_ret_write_0(lcd, JBT_REG_DISPLAY_OFF, NULL);
254415b8dd0SLaurent Pinchart
255415b8dd0SLaurent Pinchart return 0;
256415b8dd0SLaurent Pinchart }
257415b8dd0SLaurent Pinchart
td028ttec1_unprepare(struct drm_panel * panel)258415b8dd0SLaurent Pinchart static int td028ttec1_unprepare(struct drm_panel *panel)
259415b8dd0SLaurent Pinchart {
260415b8dd0SLaurent Pinchart struct td028ttec1_panel *lcd = to_td028ttec1_device(panel);
261415b8dd0SLaurent Pinchart
262415b8dd0SLaurent Pinchart jbt_reg_write_2(lcd, JBT_REG_OUTPUT_CONTROL, 0x8002, NULL);
263415b8dd0SLaurent Pinchart jbt_ret_write_0(lcd, JBT_REG_SLEEP_IN, NULL);
264415b8dd0SLaurent Pinchart jbt_reg_write_1(lcd, JBT_REG_POWER_ON_OFF, 0x00, NULL);
265415b8dd0SLaurent Pinchart
266415b8dd0SLaurent Pinchart return 0;
267415b8dd0SLaurent Pinchart }
268415b8dd0SLaurent Pinchart
269415b8dd0SLaurent Pinchart static const struct drm_display_mode td028ttec1_mode = {
270415b8dd0SLaurent Pinchart .clock = 22153,
271415b8dd0SLaurent Pinchart .hdisplay = 480,
272415b8dd0SLaurent Pinchart .hsync_start = 480 + 24,
273415b8dd0SLaurent Pinchart .hsync_end = 480 + 24 + 8,
274415b8dd0SLaurent Pinchart .htotal = 480 + 24 + 8 + 8,
275415b8dd0SLaurent Pinchart .vdisplay = 640,
276415b8dd0SLaurent Pinchart .vsync_start = 640 + 4,
277415b8dd0SLaurent Pinchart .vsync_end = 640 + 4 + 2,
278415b8dd0SLaurent Pinchart .vtotal = 640 + 4 + 2 + 2,
279415b8dd0SLaurent Pinchart .type = DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED,
280415b8dd0SLaurent Pinchart .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
281415b8dd0SLaurent Pinchart .width_mm = 43,
282415b8dd0SLaurent Pinchart .height_mm = 58,
283415b8dd0SLaurent Pinchart };
284415b8dd0SLaurent Pinchart
td028ttec1_get_modes(struct drm_panel * panel,struct drm_connector * connector)2850ce8ddd8SSam Ravnborg static int td028ttec1_get_modes(struct drm_panel *panel,
2860ce8ddd8SSam Ravnborg struct drm_connector *connector)
287415b8dd0SLaurent Pinchart {
288415b8dd0SLaurent Pinchart struct drm_display_mode *mode;
289415b8dd0SLaurent Pinchart
290aa6c4364SSam Ravnborg mode = drm_mode_duplicate(connector->dev, &td028ttec1_mode);
291415b8dd0SLaurent Pinchart if (!mode)
292415b8dd0SLaurent Pinchart return -ENOMEM;
293415b8dd0SLaurent Pinchart
294415b8dd0SLaurent Pinchart drm_mode_set_name(mode);
295415b8dd0SLaurent Pinchart drm_mode_probed_add(connector, mode);
296415b8dd0SLaurent Pinchart
297415b8dd0SLaurent Pinchart connector->display_info.width_mm = td028ttec1_mode.width_mm;
298415b8dd0SLaurent Pinchart connector->display_info.height_mm = td028ttec1_mode.height_mm;
299415b8dd0SLaurent Pinchart /*
300415b8dd0SLaurent Pinchart * FIXME: According to the datasheet sync signals are sampled on the
301415b8dd0SLaurent Pinchart * rising edge of the clock, but the code running on the OpenMoko Neo
302415b8dd0SLaurent Pinchart * FreeRunner and Neo 1973 indicates sampling on the falling edge. This
303415b8dd0SLaurent Pinchart * should be tested on a real device.
304415b8dd0SLaurent Pinchart */
305415b8dd0SLaurent Pinchart connector->display_info.bus_flags = DRM_BUS_FLAG_DE_HIGH
306415b8dd0SLaurent Pinchart | DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE
307415b8dd0SLaurent Pinchart | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE;
308415b8dd0SLaurent Pinchart
309415b8dd0SLaurent Pinchart return 1;
310415b8dd0SLaurent Pinchart }
311415b8dd0SLaurent Pinchart
312415b8dd0SLaurent Pinchart static const struct drm_panel_funcs td028ttec1_funcs = {
313415b8dd0SLaurent Pinchart .prepare = td028ttec1_prepare,
314415b8dd0SLaurent Pinchart .enable = td028ttec1_enable,
315415b8dd0SLaurent Pinchart .disable = td028ttec1_disable,
316415b8dd0SLaurent Pinchart .unprepare = td028ttec1_unprepare,
317415b8dd0SLaurent Pinchart .get_modes = td028ttec1_get_modes,
318415b8dd0SLaurent Pinchart };
319415b8dd0SLaurent Pinchart
td028ttec1_probe(struct spi_device * spi)320415b8dd0SLaurent Pinchart static int td028ttec1_probe(struct spi_device *spi)
321415b8dd0SLaurent Pinchart {
322415b8dd0SLaurent Pinchart struct td028ttec1_panel *lcd;
323415b8dd0SLaurent Pinchart int ret;
324415b8dd0SLaurent Pinchart
325415b8dd0SLaurent Pinchart lcd = devm_kzalloc(&spi->dev, sizeof(*lcd), GFP_KERNEL);
326dc2e1e5bSLaurent Pinchart if (!lcd)
327415b8dd0SLaurent Pinchart return -ENOMEM;
328415b8dd0SLaurent Pinchart
329415b8dd0SLaurent Pinchart spi_set_drvdata(spi, lcd);
330415b8dd0SLaurent Pinchart lcd->spi = spi;
331415b8dd0SLaurent Pinchart
332415b8dd0SLaurent Pinchart spi->mode = SPI_MODE_3;
333415b8dd0SLaurent Pinchart spi->bits_per_word = 9;
334415b8dd0SLaurent Pinchart
335415b8dd0SLaurent Pinchart ret = spi_setup(spi);
336415b8dd0SLaurent Pinchart if (ret < 0) {
337415b8dd0SLaurent Pinchart dev_err(&spi->dev, "failed to setup SPI: %d\n", ret);
338415b8dd0SLaurent Pinchart return ret;
339415b8dd0SLaurent Pinchart }
340415b8dd0SLaurent Pinchart
3419a2654c0SLaurent Pinchart drm_panel_init(&lcd->panel, &lcd->spi->dev, &td028ttec1_funcs,
3429a2654c0SLaurent Pinchart DRM_MODE_CONNECTOR_DPI);
343415b8dd0SLaurent Pinchart
3443555339fSSam Ravnborg ret = drm_panel_of_backlight(&lcd->panel);
3453555339fSSam Ravnborg if (ret)
3463555339fSSam Ravnborg return ret;
3473555339fSSam Ravnborg
348c3ee8c65SBernard Zhao drm_panel_add(&lcd->panel);
349c3ee8c65SBernard Zhao
350c3ee8c65SBernard Zhao return 0;
351415b8dd0SLaurent Pinchart }
352415b8dd0SLaurent Pinchart
td028ttec1_remove(struct spi_device * spi)353*a0386bbaSUwe Kleine-König static void td028ttec1_remove(struct spi_device *spi)
354415b8dd0SLaurent Pinchart {
355415b8dd0SLaurent Pinchart struct td028ttec1_panel *lcd = spi_get_drvdata(spi);
356415b8dd0SLaurent Pinchart
357415b8dd0SLaurent Pinchart drm_panel_remove(&lcd->panel);
358415b8dd0SLaurent Pinchart drm_panel_disable(&lcd->panel);
359415b8dd0SLaurent Pinchart drm_panel_unprepare(&lcd->panel);
360415b8dd0SLaurent Pinchart }
361415b8dd0SLaurent Pinchart
362415b8dd0SLaurent Pinchart static const struct of_device_id td028ttec1_of_match[] = {
363415b8dd0SLaurent Pinchart { .compatible = "tpo,td028ttec1", },
364415b8dd0SLaurent Pinchart /* DT backward compatibility. */
365415b8dd0SLaurent Pinchart { .compatible = "toppoly,td028ttec1", },
366415b8dd0SLaurent Pinchart { /* sentinel */ },
367415b8dd0SLaurent Pinchart };
368415b8dd0SLaurent Pinchart
369415b8dd0SLaurent Pinchart MODULE_DEVICE_TABLE(of, td028ttec1_of_match);
370415b8dd0SLaurent Pinchart
371415b8dd0SLaurent Pinchart static const struct spi_device_id td028ttec1_ids[] = {
372692a5424SLaurent Pinchart { "td028ttec1", 0 },
373415b8dd0SLaurent Pinchart { /* sentinel */ }
374415b8dd0SLaurent Pinchart };
375415b8dd0SLaurent Pinchart
376415b8dd0SLaurent Pinchart MODULE_DEVICE_TABLE(spi, td028ttec1_ids);
377415b8dd0SLaurent Pinchart
378415b8dd0SLaurent Pinchart static struct spi_driver td028ttec1_driver = {
379415b8dd0SLaurent Pinchart .probe = td028ttec1_probe,
380415b8dd0SLaurent Pinchart .remove = td028ttec1_remove,
381415b8dd0SLaurent Pinchart .id_table = td028ttec1_ids,
382415b8dd0SLaurent Pinchart .driver = {
383415b8dd0SLaurent Pinchart .name = "panel-tpo-td028ttec1",
384415b8dd0SLaurent Pinchart .of_match_table = td028ttec1_of_match,
385415b8dd0SLaurent Pinchart },
386415b8dd0SLaurent Pinchart };
387415b8dd0SLaurent Pinchart
388415b8dd0SLaurent Pinchart module_spi_driver(td028ttec1_driver);
389415b8dd0SLaurent Pinchart
390415b8dd0SLaurent Pinchart MODULE_AUTHOR("H. Nikolaus Schaller <hns@goldelico.com>");
391415b8dd0SLaurent Pinchart MODULE_DESCRIPTION("Toppoly TD028TTEC1 panel driver");
392415b8dd0SLaurent Pinchart MODULE_LICENSE("GPL");
393