xref: /openbmc/linux/drivers/gpu/drm/panel/panel-novatek-nt35510.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1899f24edSLinus Walleij // SPDX-License-Identifier: GPL-2.0-only
2899f24edSLinus Walleij /*
3899f24edSLinus Walleij  * Novatek NT35510 panel driver
4899f24edSLinus Walleij  * Copyright (C) 2020 Linus Walleij <linus.walleij@linaro.org>
5899f24edSLinus Walleij  * Based on code by Robert Teather (C) 2012 Samsung
6899f24edSLinus Walleij  *
7899f24edSLinus Walleij  * This display driver (and I refer to the physical component NT35510,
8899f24edSLinus Walleij  * not this Linux kernel software driver) can handle:
9899f24edSLinus Walleij  * 480x864, 480x854, 480x800, 480x720 and 480x640 pixel displays.
10899f24edSLinus Walleij  * It has 480x840x24bit SRAM embedded for storing a frame.
11899f24edSLinus Walleij  * When powered on the display is by default in 480x800 mode.
12899f24edSLinus Walleij  *
13899f24edSLinus Walleij  * The actual panels using this component have different names, but
14899f24edSLinus Walleij  * the code needed to set up and configure the panel will be similar,
15899f24edSLinus Walleij  * so they should all use the NT35510 driver with appropriate configuration
16899f24edSLinus Walleij  * per-panel, e.g. for physical size.
17899f24edSLinus Walleij  *
18899f24edSLinus Walleij  * This driver is for the DSI interface to panels using the NT35510.
19899f24edSLinus Walleij  *
20899f24edSLinus Walleij  * The NT35510 can also use an RGB (DPI) interface combined with an
21899f24edSLinus Walleij  * I2C or SPI interface for setting up the NT35510. If this is needed
22899f24edSLinus Walleij  * this panel driver should be refactored to also support that use
23899f24edSLinus Walleij  * case.
24899f24edSLinus Walleij  */
25899f24edSLinus Walleij #include <linux/backlight.h>
26899f24edSLinus Walleij #include <linux/bitops.h>
27899f24edSLinus Walleij #include <linux/gpio/consumer.h>
28899f24edSLinus Walleij #include <linux/module.h>
29*722d4f06SRob Herring #include <linux/of.h>
30899f24edSLinus Walleij #include <linux/regmap.h>
31899f24edSLinus Walleij #include <linux/regulator/consumer.h>
32899f24edSLinus Walleij 
33899f24edSLinus Walleij #include <video/mipi_display.h>
34899f24edSLinus Walleij 
35899f24edSLinus Walleij #include <drm/drm_mipi_dsi.h>
36899f24edSLinus Walleij #include <drm/drm_modes.h>
37899f24edSLinus Walleij #include <drm/drm_panel.h>
38899f24edSLinus Walleij 
39899f24edSLinus Walleij #define MCS_CMD_MAUCCTR		0xF0 /* Manufacturer command enable */
40899f24edSLinus Walleij #define MCS_CMD_READ_ID1	0xDA
41899f24edSLinus Walleij #define MCS_CMD_READ_ID2	0xDB
42899f24edSLinus Walleij #define MCS_CMD_READ_ID3	0xDC
43899f24edSLinus Walleij #define MCS_CMD_MTP_READ_SETTING 0xF8 /* Uncertain about name */
44899f24edSLinus Walleij #define MCS_CMD_MTP_READ_PARAM 0xFF /* Uncertain about name */
45899f24edSLinus Walleij 
46899f24edSLinus Walleij /*
47899f24edSLinus Walleij  * These manufacturer commands are available after we enable manufacturer
48899f24edSLinus Walleij  * command set (MCS) for page 0.
49899f24edSLinus Walleij  */
50899f24edSLinus Walleij #define NT35510_P0_DOPCTR 0xB1
51899f24edSLinus Walleij #define NT35510_P0_SDHDTCTR 0xB6
52899f24edSLinus Walleij #define NT35510_P0_GSEQCTR 0xB7
53899f24edSLinus Walleij #define NT35510_P0_SDEQCTR 0xB8
54899f24edSLinus Walleij #define NT35510_P0_SDVPCTR 0xBA
55899f24edSLinus Walleij #define NT35510_P0_DPFRCTR1 0xBD
56899f24edSLinus Walleij #define NT35510_P0_DPFRCTR2 0xBE
57899f24edSLinus Walleij #define NT35510_P0_DPFRCTR3 0xBF
58899f24edSLinus Walleij #define NT35510_P0_DPMCTR12 0xCC
59899f24edSLinus Walleij 
60899f24edSLinus Walleij #define NT35510_P0_DOPCTR_LEN 2
61899f24edSLinus Walleij #define NT35510_P0_GSEQCTR_LEN 2
62899f24edSLinus Walleij #define NT35510_P0_SDEQCTR_LEN 4
63899f24edSLinus Walleij #define NT35510_P0_SDVPCTR_LEN 1
64899f24edSLinus Walleij #define NT35510_P0_DPFRCTR1_LEN 5
65899f24edSLinus Walleij #define NT35510_P0_DPFRCTR2_LEN 5
66899f24edSLinus Walleij #define NT35510_P0_DPFRCTR3_LEN 5
67899f24edSLinus Walleij #define NT35510_P0_DPMCTR12_LEN 3
68899f24edSLinus Walleij 
69899f24edSLinus Walleij #define NT35510_DOPCTR_0_RAMKP BIT(7) /* Contents kept in sleep */
70899f24edSLinus Walleij #define NT35510_DOPCTR_0_DSITE BIT(6) /* Enable TE signal */
71899f24edSLinus Walleij #define NT35510_DOPCTR_0_DSIG BIT(5) /* Enable generic read/write */
72899f24edSLinus Walleij #define NT35510_DOPCTR_0_DSIM BIT(4) /* Enable video mode on DSI */
73899f24edSLinus Walleij #define NT35510_DOPCTR_0_EOTP BIT(3) /* Support EoTP */
74899f24edSLinus Walleij #define NT35510_DOPCTR_0_N565 BIT(2) /* RGB or BGR pixel format */
75899f24edSLinus Walleij #define NT35510_DOPCTR_1_TW_PWR_SEL BIT(4) /* TE power selector */
76899f24edSLinus Walleij #define NT35510_DOPCTR_1_CRGB BIT(3) /* RGB or BGR byte order */
77899f24edSLinus Walleij #define NT35510_DOPCTR_1_CTB BIT(2) /* Vertical scanning direction */
78899f24edSLinus Walleij #define NT35510_DOPCTR_1_CRL BIT(1) /* Source driver data shift */
79899f24edSLinus Walleij #define NT35510_P0_SDVPCTR_PRG BIT(2) /* 0 = normal operation, 1 = VGLO */
80899f24edSLinus Walleij #define NT35510_P0_SDVPCTR_AVDD 0 /* source driver output = AVDD */
81899f24edSLinus Walleij #define NT35510_P0_SDVPCTR_OFFCOL 1 /* source driver output = off color */
82899f24edSLinus Walleij #define NT35510_P0_SDVPCTR_AVSS 2 /* source driver output = AVSS */
83899f24edSLinus Walleij #define NT35510_P0_SDVPCTR_HI_Z 3 /* source driver output = High impedance */
84899f24edSLinus Walleij 
85899f24edSLinus Walleij /*
86899f24edSLinus Walleij  * These manufacturer commands are available after we enable manufacturer
87899f24edSLinus Walleij  * command set (MCS) for page 1.
88899f24edSLinus Walleij  */
89899f24edSLinus Walleij #define NT35510_P1_SETAVDD 0xB0
90899f24edSLinus Walleij #define NT35510_P1_SETAVEE 0xB1
91899f24edSLinus Walleij #define NT35510_P1_SETVCL 0xB2
92899f24edSLinus Walleij #define NT35510_P1_SETVGH 0xB3
93899f24edSLinus Walleij #define NT35510_P1_SETVRGH 0xB4
94899f24edSLinus Walleij #define NT35510_P1_SETVGL 0xB5
95899f24edSLinus Walleij #define NT35510_P1_BT1CTR 0xB6
96899f24edSLinus Walleij #define NT35510_P1_BT2CTR 0xB7
97899f24edSLinus Walleij #define NT35510_P1_BT3CTR 0xB8
98899f24edSLinus Walleij #define NT35510_P1_BT4CTR 0xB9 /* VGH boosting times/freq */
99899f24edSLinus Walleij #define NT35510_P1_BT5CTR 0xBA
100899f24edSLinus Walleij #define NT35510_P1_PFMCTR 0xBB
101899f24edSLinus Walleij #define NT35510_P1_SETVGP 0xBC
102899f24edSLinus Walleij #define NT35510_P1_SETVGN 0xBD
103899f24edSLinus Walleij #define NT35510_P1_SETVCMOFF 0xBE
104899f24edSLinus Walleij #define NT35510_P1_VGHCTR 0xBF /* VGH output ctrl */
105899f24edSLinus Walleij #define NT35510_P1_SET_GAMMA_RED_POS 0xD1
106899f24edSLinus Walleij #define NT35510_P1_SET_GAMMA_GREEN_POS 0xD2
107899f24edSLinus Walleij #define NT35510_P1_SET_GAMMA_BLUE_POS 0xD3
108899f24edSLinus Walleij #define NT35510_P1_SET_GAMMA_RED_NEG 0xD4
109899f24edSLinus Walleij #define NT35510_P1_SET_GAMMA_GREEN_NEG 0xD5
110899f24edSLinus Walleij #define NT35510_P1_SET_GAMMA_BLUE_NEG 0xD6
111899f24edSLinus Walleij 
112899f24edSLinus Walleij /* AVDD and AVEE setting 3 bytes */
113899f24edSLinus Walleij #define NT35510_P1_AVDD_LEN 3
114899f24edSLinus Walleij #define NT35510_P1_AVEE_LEN 3
115899f24edSLinus Walleij #define NT35510_P1_VGH_LEN 3
116899f24edSLinus Walleij #define NT35510_P1_VGL_LEN 3
117899f24edSLinus Walleij #define NT35510_P1_VGP_LEN 3
118899f24edSLinus Walleij #define NT35510_P1_VGN_LEN 3
119899f24edSLinus Walleij /* BT1CTR thru BT5CTR setting 3 bytes */
120899f24edSLinus Walleij #define NT35510_P1_BT1CTR_LEN 3
121899f24edSLinus Walleij #define NT35510_P1_BT2CTR_LEN 3
122899f24edSLinus Walleij #define NT35510_P1_BT4CTR_LEN 3
123899f24edSLinus Walleij #define NT35510_P1_BT5CTR_LEN 3
124899f24edSLinus Walleij /* 52 gamma parameters times two per color: positive and negative */
125899f24edSLinus Walleij #define NT35510_P1_GAMMA_LEN 52
126899f24edSLinus Walleij 
127899f24edSLinus Walleij /**
128899f24edSLinus Walleij  * struct nt35510_config - the display-specific NT35510 configuration
129899f24edSLinus Walleij  *
130899f24edSLinus Walleij  * Some of the settings provide an array of bytes, A, B C which mean:
131899f24edSLinus Walleij  * A = normal / idle off mode
132899f24edSLinus Walleij  * B = idle on mode
133899f24edSLinus Walleij  * C = partial / idle off mode
134899f24edSLinus Walleij  *
135899f24edSLinus Walleij  * Gamma correction arrays are 10bit numbers, two consecutive bytes
136899f24edSLinus Walleij  * makes out one point on the gamma correction curve. The points are
137899f24edSLinus Walleij  * not linearly placed along the X axis, we get points 0, 1, 3, 5
138899f24edSLinus Walleij  * 7, 11, 15, 23, 31, 47, 63, 95, 127, 128, 160, 192, 208, 224, 232,
139899f24edSLinus Walleij  * 240, 244, 248, 250, 252, 254, 255. The voltages tuples form
140899f24edSLinus Walleij  * V0, V1, V3 ... V255, with 0x0000 being the lowest voltage and
141899f24edSLinus Walleij  * 0x03FF being the highest voltage.
142899f24edSLinus Walleij  *
143899f24edSLinus Walleij  * Each value must be strictly higher than the previous value forming
144899f24edSLinus Walleij  * a rising curve like this:
145899f24edSLinus Walleij  *
146899f24edSLinus Walleij  * ^
147899f24edSLinus Walleij  * |                                        V255
148899f24edSLinus Walleij  * |                                 V254
149899f24edSLinus Walleij  * |                         ....
150899f24edSLinus Walleij  * |                    V5
151899f24edSLinus Walleij  * |           V3
152899f24edSLinus Walleij  * |     V1
153899f24edSLinus Walleij  * | V0
154899f24edSLinus Walleij  * +------------------------------------------->
155899f24edSLinus Walleij  *
156899f24edSLinus Walleij  * The details about all settings can be found in the NT35510 Application
157899f24edSLinus Walleij  * Note.
158899f24edSLinus Walleij  */
159899f24edSLinus Walleij struct nt35510_config {
160899f24edSLinus Walleij 	/**
161899f24edSLinus Walleij 	 * @width_mm: physical panel width [mm]
162899f24edSLinus Walleij 	 */
163899f24edSLinus Walleij 	u32 width_mm;
164899f24edSLinus Walleij 	/**
165899f24edSLinus Walleij 	 * @height_mm: physical panel height [mm]
166899f24edSLinus Walleij 	 */
167899f24edSLinus Walleij 	u32 height_mm;
168899f24edSLinus Walleij 	/**
169899f24edSLinus Walleij 	 * @mode: the display mode. This is only relevant outside the panel
170899f24edSLinus Walleij 	 * in video mode: in command mode this is configuring the internal
171899f24edSLinus Walleij 	 * timing in the display controller.
172899f24edSLinus Walleij 	 */
173899f24edSLinus Walleij 	const struct drm_display_mode mode;
174899f24edSLinus Walleij 	/**
175899f24edSLinus Walleij 	 * @avdd: setting for AVDD ranging from 0x00 = 6.5V to 0x14 = 4.5V
176899f24edSLinus Walleij 	 * in 0.1V steps the default is 0x05 which means 6.0V
177899f24edSLinus Walleij 	 */
178899f24edSLinus Walleij 	u8 avdd[NT35510_P1_AVDD_LEN];
179899f24edSLinus Walleij 	/**
180899f24edSLinus Walleij 	 * @bt1ctr: setting for boost power control for the AVDD step-up
181899f24edSLinus Walleij 	 * circuit (1)
182899f24edSLinus Walleij 	 * bits 0..2 in the lower nibble controls PCK, the booster clock
183899f24edSLinus Walleij 	 * frequency for the step-up circuit:
184899f24edSLinus Walleij 	 * 0 = Hsync/32
185899f24edSLinus Walleij 	 * 1 = Hsync/16
186899f24edSLinus Walleij 	 * 2 = Hsync/8
187899f24edSLinus Walleij 	 * 3 = Hsync/4
188899f24edSLinus Walleij 	 * 4 = Hsync/2
189899f24edSLinus Walleij 	 * 5 = Hsync
190899f24edSLinus Walleij 	 * 6 = Hsync x 2
191899f24edSLinus Walleij 	 * 7 = Hsync x 4
192899f24edSLinus Walleij 	 * bits 4..6 in the upper nibble controls BTP, the boosting
1938c56d510SJiang Jian 	 * amplification for the step-up circuit:
194899f24edSLinus Walleij 	 * 0 = Disable
195899f24edSLinus Walleij 	 * 1 = 1.5 x VDDB
196899f24edSLinus Walleij 	 * 2 = 1.66 x VDDB
197899f24edSLinus Walleij 	 * 3 = 2 x VDDB
198899f24edSLinus Walleij 	 * 4 = 2.5 x VDDB
199899f24edSLinus Walleij 	 * 5 = 3 x VDDB
200899f24edSLinus Walleij 	 * The defaults are 4 and 4 yielding 0x44
201899f24edSLinus Walleij 	 */
202899f24edSLinus Walleij 	u8 bt1ctr[NT35510_P1_BT1CTR_LEN];
203899f24edSLinus Walleij 	/**
204899f24edSLinus Walleij 	 * @avee: setting for AVEE ranging from 0x00 = -6.5V to 0x14 = -4.5V
205899f24edSLinus Walleij 	 * in 0.1V steps the default is 0x05 which means -6.0V
206899f24edSLinus Walleij 	 */
207899f24edSLinus Walleij 	u8 avee[NT35510_P1_AVEE_LEN];
208899f24edSLinus Walleij 	/**
209899f24edSLinus Walleij 	 * @bt2ctr: setting for boost power control for the AVEE step-up
210899f24edSLinus Walleij 	 * circuit (2)
211899f24edSLinus Walleij 	 * bits 0..2 in the lower nibble controls NCK, the booster clock
212899f24edSLinus Walleij 	 * frequency, the values are the same as for PCK in @bt1ctr.
213899f24edSLinus Walleij 	 * bits 4..5 in the upper nibble controls BTN, the boosting
2148c56d510SJiang Jian 	 * amplification for the step-up circuit.
215899f24edSLinus Walleij 	 * 0 = Disable
216899f24edSLinus Walleij 	 * 1 = -1.5 x VDDB
217899f24edSLinus Walleij 	 * 2 = -2 x VDDB
218899f24edSLinus Walleij 	 * 3 = -2.5 x VDDB
219899f24edSLinus Walleij 	 * 4 = -3 x VDDB
220899f24edSLinus Walleij 	 * The defaults are 4 and 3 yielding 0x34
221899f24edSLinus Walleij 	 */
222899f24edSLinus Walleij 	u8 bt2ctr[NT35510_P1_BT2CTR_LEN];
223899f24edSLinus Walleij 	/**
224899f24edSLinus Walleij 	 * @vgh: setting for VGH ranging from 0x00 = 7.0V to 0x0B = 18.0V
225899f24edSLinus Walleij 	 * in 1V steps, the default is 0x08 which means 15V
226899f24edSLinus Walleij 	 */
227899f24edSLinus Walleij 	u8 vgh[NT35510_P1_VGH_LEN];
228899f24edSLinus Walleij 	/**
229899f24edSLinus Walleij 	 * @bt4ctr: setting for boost power control for the VGH step-up
230899f24edSLinus Walleij 	 * circuit (4)
231899f24edSLinus Walleij 	 * bits 0..2 in the lower nibble controls HCK, the booster clock
232899f24edSLinus Walleij 	 * frequency, the values are the same as for PCK in @bt1ctr.
233899f24edSLinus Walleij 	 * bits 4..5 in the upper nibble controls BTH, the boosting
234b320c7b7SSlark Xiao 	 * amplification for the step-up circuit.
235899f24edSLinus Walleij 	 * 0 = AVDD + VDDB
236899f24edSLinus Walleij 	 * 1 = AVDD - AVEE
237899f24edSLinus Walleij 	 * 2 = AVDD - AVEE + VDDB
238899f24edSLinus Walleij 	 * 3 = AVDD x 2 - AVEE
239899f24edSLinus Walleij 	 * The defaults are 4 and 3 yielding 0x34
240899f24edSLinus Walleij 	 */
241899f24edSLinus Walleij 	u8 bt4ctr[NT35510_P1_BT4CTR_LEN];
242899f24edSLinus Walleij 	/**
243899f24edSLinus Walleij 	 * @vgl: setting for VGL ranging from 0x00 = -2V to 0x0f = -15V in
244899f24edSLinus Walleij 	 * 1V steps, the default is 0x08 which means -10V
245899f24edSLinus Walleij 	 */
246899f24edSLinus Walleij 	u8 vgl[NT35510_P1_VGL_LEN];
247899f24edSLinus Walleij 	/**
248899f24edSLinus Walleij 	 * @bt5ctr: setting for boost power control for the VGL step-up
249899f24edSLinus Walleij 	 * circuit (5)
250899f24edSLinus Walleij 	 * bits 0..2 in the lower nibble controls LCK, the booster clock
251899f24edSLinus Walleij 	 * frequency, the values are the same as for PCK in @bt1ctr.
252899f24edSLinus Walleij 	 * bits 4..5 in the upper nibble controls BTL, the boosting
2538c56d510SJiang Jian 	 * amplification for the step-up circuit.
254899f24edSLinus Walleij 	 * 0 = AVEE + VCL
255899f24edSLinus Walleij 	 * 1 = AVEE - AVDD
256899f24edSLinus Walleij 	 * 2 = AVEE + VCL - AVDD
257899f24edSLinus Walleij 	 * 3 = AVEE x 2 - AVDD
258899f24edSLinus Walleij 	 * The defaults are 3 and 2 yielding 0x32
259899f24edSLinus Walleij 	 */
260899f24edSLinus Walleij 	u8 bt5ctr[NT35510_P1_BT5CTR_LEN];
261899f24edSLinus Walleij 	/**
262899f24edSLinus Walleij 	 * @vgp: setting for VGP, the positive gamma divider voltages
263899f24edSLinus Walleij 	 * VGMP the high voltage and VGSP the low voltage.
264899f24edSLinus Walleij 	 * The first byte contains bit 8 of VGMP and VGSP in bits 4 and 0
265899f24edSLinus Walleij 	 * The second byte contains bit 0..7 of VGMP
266899f24edSLinus Walleij 	 * The third byte contains bit 0..7 of VGSP
267899f24edSLinus Walleij 	 * VGMP 0x00 = 3.0V .. 0x108 = 6.3V in steps of 12.5mV
268899f24edSLinus Walleij 	 * VGSP 0x00 = 0V .. 0x111 = 3.7V in steps of 12.5mV
269899f24edSLinus Walleij 	 */
270899f24edSLinus Walleij 	u8 vgp[NT35510_P1_VGP_LEN];
271899f24edSLinus Walleij 	/**
272899f24edSLinus Walleij 	 * @vgn: setting for VGN, the negative gamma divider voltages,
273899f24edSLinus Walleij 	 * same layout of bytes as @vgp.
274899f24edSLinus Walleij 	 */
275899f24edSLinus Walleij 	u8 vgn[NT35510_P1_VGN_LEN];
276899f24edSLinus Walleij 	/**
277899f24edSLinus Walleij 	 * @sdeqctr: Source driver control settings, first byte is
278899f24edSLinus Walleij 	 * 0 for mode 1 and 1 for mode 2. Mode 1 uses two steps and
279899f24edSLinus Walleij 	 * mode 2 uses three steps meaning EQS3 is not used in mode
280899f24edSLinus Walleij 	 * 1. Mode 2 is default. The last three parameters are EQS1, EQS2
281899f24edSLinus Walleij 	 * and EQS3, setting the rise time for each equalizer step:
282899f24edSLinus Walleij 	 * 0x00 = 0.0 us to 0x0f = 7.5 us in steps of 0.5us. The default
283899f24edSLinus Walleij 	 * is 0x07 = 3.5 us.
284899f24edSLinus Walleij 	 */
285899f24edSLinus Walleij 	u8 sdeqctr[NT35510_P0_SDEQCTR_LEN];
286899f24edSLinus Walleij 	/**
287899f24edSLinus Walleij 	 * @sdvpctr: power/voltage behaviour during vertical porch time
288899f24edSLinus Walleij 	 */
289899f24edSLinus Walleij 	u8 sdvpctr;
290899f24edSLinus Walleij 	/**
291899f24edSLinus Walleij 	 * @t1: the number of pixel clocks on one scanline, range
292899f24edSLinus Walleij 	 * 0x100 (258 ticks) .. 0x3FF (1024 ticks) so the value + 1
293899f24edSLinus Walleij 	 * clock ticks.
294899f24edSLinus Walleij 	 */
295899f24edSLinus Walleij 	u16 t1;
296899f24edSLinus Walleij 	/**
297899f24edSLinus Walleij 	 * @vbp: vertical back porch toward the PANEL note: not toward
298899f24edSLinus Walleij 	 * the DSI host; these are separate interfaces, in from DSI host
299899f24edSLinus Walleij 	 * and out to the panel.
300899f24edSLinus Walleij 	 */
301899f24edSLinus Walleij 	u8 vbp;
302899f24edSLinus Walleij 	/**
303899f24edSLinus Walleij 	 * @vfp: vertical front porch toward the PANEL.
304899f24edSLinus Walleij 	 */
305899f24edSLinus Walleij 	u8 vfp;
306899f24edSLinus Walleij 	/**
307899f24edSLinus Walleij 	 * @psel: pixel clock divisor: 0 = 1, 1 = 2, 2 = 4, 3 = 8.
308899f24edSLinus Walleij 	 */
309899f24edSLinus Walleij 	u8 psel;
310899f24edSLinus Walleij 	/**
311899f24edSLinus Walleij 	 * @dpmctr12: Display timing control 12
312899f24edSLinus Walleij 	 * Byte 1 bit 4 selects LVGL voltage level: 0 = VGLX, 1 = VGL_REG
313899f24edSLinus Walleij 	 * Byte 1 bit 1 selects gate signal mode: 0 = non-overlap, 1 = overlap
314899f24edSLinus Walleij 	 * Byte 1 bit 0 selects output signal control R/L swap, 0 = normal
315899f24edSLinus Walleij 	 * 1 = swap all O->E, L->R
316899f24edSLinus Walleij 	 * Byte 2 is CLW delay clock for CK O/E and CKB O/E signals:
317899f24edSLinus Walleij 	 * 0x00 = 0us .. 0xFF = 12.75us in 0.05us steps
318899f24edSLinus Walleij 	 * Byte 3 is FTI_H0 delay time for STP O/E signals:
319899f24edSLinus Walleij 	 * 0x00 = 0us .. 0xFF = 12.75us in 0.05us steps
320899f24edSLinus Walleij 	 */
321899f24edSLinus Walleij 	u8 dpmctr12[NT35510_P0_DPMCTR12_LEN];
322899f24edSLinus Walleij 	/**
323899f24edSLinus Walleij 	 * @gamma_corr_pos_r: Red gamma correction parameters, positive
324899f24edSLinus Walleij 	 */
325899f24edSLinus Walleij 	u8 gamma_corr_pos_r[NT35510_P1_GAMMA_LEN];
326899f24edSLinus Walleij 	/**
327899f24edSLinus Walleij 	 * @gamma_corr_pos_g: Green gamma correction parameters, positive
328899f24edSLinus Walleij 	 */
329899f24edSLinus Walleij 	u8 gamma_corr_pos_g[NT35510_P1_GAMMA_LEN];
330899f24edSLinus Walleij 	/**
331899f24edSLinus Walleij 	 * @gamma_corr_pos_b: Blue gamma correction parameters, positive
332899f24edSLinus Walleij 	 */
333899f24edSLinus Walleij 	u8 gamma_corr_pos_b[NT35510_P1_GAMMA_LEN];
334899f24edSLinus Walleij 	/**
335899f24edSLinus Walleij 	 * @gamma_corr_neg_r: Red gamma correction parameters, negative
336899f24edSLinus Walleij 	 */
337899f24edSLinus Walleij 	u8 gamma_corr_neg_r[NT35510_P1_GAMMA_LEN];
338899f24edSLinus Walleij 	/**
339899f24edSLinus Walleij 	 * @gamma_corr_neg_g: Green gamma correction parameters, negative
340899f24edSLinus Walleij 	 */
341899f24edSLinus Walleij 	u8 gamma_corr_neg_g[NT35510_P1_GAMMA_LEN];
342899f24edSLinus Walleij 	/**
343899f24edSLinus Walleij 	 * @gamma_corr_neg_b: Blue gamma correction parameters, negative
344899f24edSLinus Walleij 	 */
345899f24edSLinus Walleij 	u8 gamma_corr_neg_b[NT35510_P1_GAMMA_LEN];
346899f24edSLinus Walleij };
347899f24edSLinus Walleij 
348899f24edSLinus Walleij /**
349899f24edSLinus Walleij  * struct nt35510 - state container for the NT35510 panel
350899f24edSLinus Walleij  */
351899f24edSLinus Walleij struct nt35510 {
352899f24edSLinus Walleij 	/**
353899f24edSLinus Walleij 	 * @dev: the container device
354899f24edSLinus Walleij 	 */
355899f24edSLinus Walleij 	struct device *dev;
356899f24edSLinus Walleij 	/**
357899f24edSLinus Walleij 	 * @conf: the specific panel configuration, as the NT35510
358899f24edSLinus Walleij 	 * can be combined with many physical panels, they can have
359899f24edSLinus Walleij 	 * different physical dimensions and gamma correction etc,
360899f24edSLinus Walleij 	 * so this is stored in the config.
361899f24edSLinus Walleij 	 */
362899f24edSLinus Walleij 	const struct nt35510_config *conf;
363899f24edSLinus Walleij 	/**
364899f24edSLinus Walleij 	 * @panel: the DRM panel object for the instance
365899f24edSLinus Walleij 	 */
366899f24edSLinus Walleij 	struct drm_panel panel;
367899f24edSLinus Walleij 	/**
368899f24edSLinus Walleij 	 * @supplies: regulators supplying the panel
369899f24edSLinus Walleij 	 */
370899f24edSLinus Walleij 	struct regulator_bulk_data supplies[2];
371899f24edSLinus Walleij 	/**
372899f24edSLinus Walleij 	 * @reset_gpio: the reset line
373899f24edSLinus Walleij 	 */
374899f24edSLinus Walleij 	struct gpio_desc *reset_gpio;
375899f24edSLinus Walleij };
376899f24edSLinus Walleij 
377899f24edSLinus Walleij /* Manufacturer command has strictly this byte sequence */
378d2f6a8f4SLinus Walleij static const u8 nt35510_mauc_mtp_read_param[] = { 0xAA, 0x55, 0x25, 0x01 };
379d2f6a8f4SLinus Walleij static const u8 nt35510_mauc_mtp_read_setting[] = { 0x01, 0x02, 0x00, 0x20,
380d2f6a8f4SLinus Walleij 						    0x33, 0x13, 0x00, 0x40,
381d2f6a8f4SLinus Walleij 						    0x00, 0x00, 0x23, 0x02 };
382899f24edSLinus Walleij static const u8 nt35510_mauc_select_page_0[] = { 0x55, 0xAA, 0x52, 0x08, 0x00 };
383899f24edSLinus Walleij static const u8 nt35510_mauc_select_page_1[] = { 0x55, 0xAA, 0x52, 0x08, 0x01 };
384899f24edSLinus Walleij static const u8 nt35510_vgh_on[] = { 0x01 };
385899f24edSLinus Walleij 
panel_to_nt35510(struct drm_panel * panel)386899f24edSLinus Walleij static inline struct nt35510 *panel_to_nt35510(struct drm_panel *panel)
387899f24edSLinus Walleij {
388899f24edSLinus Walleij 	return container_of(panel, struct nt35510, panel);
389899f24edSLinus Walleij }
390899f24edSLinus Walleij 
391899f24edSLinus Walleij #define NT35510_ROTATE_0_SETTING	0x02
392899f24edSLinus Walleij #define NT35510_ROTATE_180_SETTING	0x00
393899f24edSLinus Walleij 
nt35510_send_long(struct nt35510 * nt,struct mipi_dsi_device * dsi,u8 cmd,u8 cmdlen,const u8 * seq)394899f24edSLinus Walleij static int nt35510_send_long(struct nt35510 *nt, struct mipi_dsi_device *dsi,
395899f24edSLinus Walleij 			     u8 cmd, u8 cmdlen, const u8 *seq)
396899f24edSLinus Walleij {
397899f24edSLinus Walleij 	const u8 *seqp = seq;
398899f24edSLinus Walleij 	int cmdwritten = 0;
399899f24edSLinus Walleij 	int chunk = cmdlen;
400899f24edSLinus Walleij 	int ret;
401899f24edSLinus Walleij 
402899f24edSLinus Walleij 	if (chunk > 15)
403899f24edSLinus Walleij 		chunk = 15;
404899f24edSLinus Walleij 	ret = mipi_dsi_dcs_write(dsi, cmd, seqp, chunk);
405899f24edSLinus Walleij 	if (ret < 0) {
406a25b6b27SSam Ravnborg 		dev_err(nt->dev, "error sending DCS command seq cmd %02x\n", cmd);
407899f24edSLinus Walleij 		return ret;
408899f24edSLinus Walleij 	}
409899f24edSLinus Walleij 	cmdwritten += chunk;
410899f24edSLinus Walleij 	seqp += chunk;
411899f24edSLinus Walleij 
412899f24edSLinus Walleij 	while (cmdwritten < cmdlen) {
413899f24edSLinus Walleij 		chunk = cmdlen - cmdwritten;
414899f24edSLinus Walleij 		if (chunk > 15)
415899f24edSLinus Walleij 			chunk = 15;
416899f24edSLinus Walleij 		ret = mipi_dsi_generic_write(dsi, seqp, chunk);
417899f24edSLinus Walleij 		if (ret < 0) {
418a25b6b27SSam Ravnborg 			dev_err(nt->dev, "error sending generic write seq %02x\n", cmd);
419899f24edSLinus Walleij 			return ret;
420899f24edSLinus Walleij 		}
421899f24edSLinus Walleij 		cmdwritten += chunk;
422899f24edSLinus Walleij 		seqp += chunk;
423899f24edSLinus Walleij 	}
424a25b6b27SSam Ravnborg 	dev_dbg(nt->dev, "sent command %02x %02x bytes\n", cmd, cmdlen);
425899f24edSLinus Walleij 	return 0;
426899f24edSLinus Walleij }
427899f24edSLinus Walleij 
nt35510_read_id(struct nt35510 * nt)428899f24edSLinus Walleij static int nt35510_read_id(struct nt35510 *nt)
429899f24edSLinus Walleij {
430899f24edSLinus Walleij 	struct mipi_dsi_device *dsi = to_mipi_dsi_device(nt->dev);
431899f24edSLinus Walleij 	u8 id1, id2, id3;
432899f24edSLinus Walleij 	int ret;
433899f24edSLinus Walleij 
434899f24edSLinus Walleij 	ret = mipi_dsi_dcs_read(dsi, MCS_CMD_READ_ID1, &id1, 1);
435899f24edSLinus Walleij 	if (ret < 0) {
436a25b6b27SSam Ravnborg 		dev_err(nt->dev, "could not read MTP ID1\n");
437899f24edSLinus Walleij 		return ret;
438899f24edSLinus Walleij 	}
439899f24edSLinus Walleij 	ret = mipi_dsi_dcs_read(dsi, MCS_CMD_READ_ID2, &id2, 1);
440899f24edSLinus Walleij 	if (ret < 0) {
441a25b6b27SSam Ravnborg 		dev_err(nt->dev, "could not read MTP ID2\n");
442899f24edSLinus Walleij 		return ret;
443899f24edSLinus Walleij 	}
444899f24edSLinus Walleij 	ret = mipi_dsi_dcs_read(dsi, MCS_CMD_READ_ID3, &id3, 1);
445899f24edSLinus Walleij 	if (ret < 0) {
446a25b6b27SSam Ravnborg 		dev_err(nt->dev, "could not read MTP ID3\n");
447899f24edSLinus Walleij 		return ret;
448899f24edSLinus Walleij 	}
449899f24edSLinus Walleij 
450899f24edSLinus Walleij 	/*
451899f24edSLinus Walleij 	 * Multi-Time Programmable (?) memory contains manufacturer
452899f24edSLinus Walleij 	 * ID (e.g. Hydis 0x55), driver ID (e.g. NT35510 0xc0) and
453899f24edSLinus Walleij 	 * version.
454899f24edSLinus Walleij 	 */
455a25b6b27SSam Ravnborg 	dev_info(nt->dev, "MTP ID manufacturer: %02x version: %02x driver: %02x\n", id1, id2, id3);
456899f24edSLinus Walleij 
457899f24edSLinus Walleij 	return 0;
458899f24edSLinus Walleij }
459899f24edSLinus Walleij 
460899f24edSLinus Walleij /**
461899f24edSLinus Walleij  * nt35510_setup_power() - set up power config in page 1
462899f24edSLinus Walleij  * @nt: the display instance to set up
463899f24edSLinus Walleij  */
nt35510_setup_power(struct nt35510 * nt)464899f24edSLinus Walleij static int nt35510_setup_power(struct nt35510 *nt)
465899f24edSLinus Walleij {
466899f24edSLinus Walleij 	struct mipi_dsi_device *dsi = to_mipi_dsi_device(nt->dev);
467899f24edSLinus Walleij 	int ret;
468899f24edSLinus Walleij 
469899f24edSLinus Walleij 	ret = nt35510_send_long(nt, dsi, NT35510_P1_SETAVDD,
470899f24edSLinus Walleij 				NT35510_P1_AVDD_LEN,
471899f24edSLinus Walleij 				nt->conf->avdd);
472899f24edSLinus Walleij 	if (ret)
473899f24edSLinus Walleij 		return ret;
474899f24edSLinus Walleij 	ret = nt35510_send_long(nt, dsi, NT35510_P1_BT1CTR,
475899f24edSLinus Walleij 				NT35510_P1_BT1CTR_LEN,
476899f24edSLinus Walleij 				nt->conf->bt1ctr);
477899f24edSLinus Walleij 	if (ret)
478899f24edSLinus Walleij 		return ret;
479899f24edSLinus Walleij 	ret = nt35510_send_long(nt, dsi, NT35510_P1_SETAVEE,
480899f24edSLinus Walleij 				NT35510_P1_AVEE_LEN,
481899f24edSLinus Walleij 				nt->conf->avee);
482899f24edSLinus Walleij 	if (ret)
483899f24edSLinus Walleij 		return ret;
484899f24edSLinus Walleij 	ret = nt35510_send_long(nt, dsi, NT35510_P1_BT2CTR,
485899f24edSLinus Walleij 				NT35510_P1_BT2CTR_LEN,
486899f24edSLinus Walleij 				nt->conf->bt2ctr);
487899f24edSLinus Walleij 	if (ret)
488899f24edSLinus Walleij 		return ret;
489899f24edSLinus Walleij 	ret = nt35510_send_long(nt, dsi, NT35510_P1_SETVGH,
490899f24edSLinus Walleij 				NT35510_P1_VGH_LEN,
491899f24edSLinus Walleij 				nt->conf->vgh);
492899f24edSLinus Walleij 	if (ret)
493899f24edSLinus Walleij 		return ret;
494899f24edSLinus Walleij 	ret = nt35510_send_long(nt, dsi, NT35510_P1_BT4CTR,
495899f24edSLinus Walleij 				NT35510_P1_BT4CTR_LEN,
496899f24edSLinus Walleij 				nt->conf->bt4ctr);
497899f24edSLinus Walleij 	if (ret)
498899f24edSLinus Walleij 		return ret;
499899f24edSLinus Walleij 	ret = nt35510_send_long(nt, dsi, NT35510_P1_VGHCTR,
500899f24edSLinus Walleij 				ARRAY_SIZE(nt35510_vgh_on),
501899f24edSLinus Walleij 				nt35510_vgh_on);
502899f24edSLinus Walleij 	if (ret)
503899f24edSLinus Walleij 		return ret;
504899f24edSLinus Walleij 	ret = nt35510_send_long(nt, dsi, NT35510_P1_SETVGL,
505899f24edSLinus Walleij 				NT35510_P1_VGL_LEN,
506899f24edSLinus Walleij 				nt->conf->vgl);
507899f24edSLinus Walleij 	if (ret)
508899f24edSLinus Walleij 		return ret;
509899f24edSLinus Walleij 	ret = nt35510_send_long(nt, dsi, NT35510_P1_BT5CTR,
510899f24edSLinus Walleij 				NT35510_P1_BT5CTR_LEN,
511899f24edSLinus Walleij 				nt->conf->bt5ctr);
512899f24edSLinus Walleij 	if (ret)
513899f24edSLinus Walleij 		return ret;
514899f24edSLinus Walleij 	ret = nt35510_send_long(nt, dsi, NT35510_P1_SETVGP,
515899f24edSLinus Walleij 				NT35510_P1_VGP_LEN,
516899f24edSLinus Walleij 				nt->conf->vgp);
517899f24edSLinus Walleij 	if (ret)
518899f24edSLinus Walleij 		return ret;
519899f24edSLinus Walleij 	ret = nt35510_send_long(nt, dsi, NT35510_P1_SETVGN,
520899f24edSLinus Walleij 				NT35510_P1_VGN_LEN,
521899f24edSLinus Walleij 				nt->conf->vgn);
522899f24edSLinus Walleij 	if (ret)
523899f24edSLinus Walleij 		return ret;
524899f24edSLinus Walleij 
525899f24edSLinus Walleij 	/* Typically 10 ms */
526899f24edSLinus Walleij 	usleep_range(10000, 20000);
527899f24edSLinus Walleij 
528899f24edSLinus Walleij 	return 0;
529899f24edSLinus Walleij }
530899f24edSLinus Walleij 
531899f24edSLinus Walleij /**
532899f24edSLinus Walleij  * nt35510_setup_display() - set up display config in page 0
533899f24edSLinus Walleij  * @nt: the display instance to set up
534899f24edSLinus Walleij  */
nt35510_setup_display(struct nt35510 * nt)535899f24edSLinus Walleij static int nt35510_setup_display(struct nt35510 *nt)
536899f24edSLinus Walleij {
537899f24edSLinus Walleij 	struct mipi_dsi_device *dsi = to_mipi_dsi_device(nt->dev);
538899f24edSLinus Walleij 	const struct nt35510_config *conf = nt->conf;
539899f24edSLinus Walleij 	u8 dopctr[NT35510_P0_DOPCTR_LEN];
540899f24edSLinus Walleij 	u8 gseqctr[NT35510_P0_GSEQCTR_LEN];
541899f24edSLinus Walleij 	u8 dpfrctr[NT35510_P0_DPFRCTR1_LEN];
542899f24edSLinus Walleij 	/* FIXME: set up any rotation (assume none for now) */
543899f24edSLinus Walleij 	u8 addr_mode = NT35510_ROTATE_0_SETTING;
544899f24edSLinus Walleij 	u8 val;
545899f24edSLinus Walleij 	int ret;
546899f24edSLinus Walleij 
547899f24edSLinus Walleij 	/* Enable TE, EoTP and RGB pixel format */
548899f24edSLinus Walleij 	dopctr[0] = NT35510_DOPCTR_0_DSITE | NT35510_DOPCTR_0_EOTP |
549899f24edSLinus Walleij 		NT35510_DOPCTR_0_N565;
550899f24edSLinus Walleij 	dopctr[1] = NT35510_DOPCTR_1_CTB;
551899f24edSLinus Walleij 	ret = nt35510_send_long(nt, dsi, NT35510_P0_DOPCTR,
552899f24edSLinus Walleij 				NT35510_P0_DOPCTR_LEN,
553899f24edSLinus Walleij 				dopctr);
554899f24edSLinus Walleij 	if (ret)
555899f24edSLinus Walleij 		return ret;
556899f24edSLinus Walleij 
557899f24edSLinus Walleij 	ret = mipi_dsi_dcs_write(dsi, MIPI_DCS_SET_ADDRESS_MODE, &addr_mode,
558899f24edSLinus Walleij 				 sizeof(addr_mode));
559899f24edSLinus Walleij 	if (ret < 0)
560899f24edSLinus Walleij 		return ret;
561899f24edSLinus Walleij 
562899f24edSLinus Walleij 	/*
563899f24edSLinus Walleij 	 * Source data hold time, default 0x05 = 2.5us
564899f24edSLinus Walleij 	 * 0x00..0x3F = 0 .. 31.5us in steps of 0.5us
565899f24edSLinus Walleij 	 * 0x0A = 5us
566899f24edSLinus Walleij 	 */
567899f24edSLinus Walleij 	val = 0x0A;
568899f24edSLinus Walleij 	ret = mipi_dsi_dcs_write(dsi, NT35510_P0_SDHDTCTR, &val,
569899f24edSLinus Walleij 				 sizeof(val));
570899f24edSLinus Walleij 	if (ret < 0)
571899f24edSLinus Walleij 		return ret;
572899f24edSLinus Walleij 
573899f24edSLinus Walleij 	/* EQ control for gate signals, 0x00 = 0 us */
574899f24edSLinus Walleij 	gseqctr[0] = 0x00;
575899f24edSLinus Walleij 	gseqctr[1] = 0x00;
576899f24edSLinus Walleij 	ret = nt35510_send_long(nt, dsi, NT35510_P0_GSEQCTR,
577899f24edSLinus Walleij 				NT35510_P0_GSEQCTR_LEN,
578899f24edSLinus Walleij 				gseqctr);
579899f24edSLinus Walleij 	if (ret)
580899f24edSLinus Walleij 		return ret;
581899f24edSLinus Walleij 
582899f24edSLinus Walleij 	ret = nt35510_send_long(nt, dsi, NT35510_P0_SDEQCTR,
583899f24edSLinus Walleij 				NT35510_P0_SDEQCTR_LEN,
584899f24edSLinus Walleij 				conf->sdeqctr);
585899f24edSLinus Walleij 	if (ret)
586899f24edSLinus Walleij 		return ret;
587899f24edSLinus Walleij 
588899f24edSLinus Walleij 	ret = mipi_dsi_dcs_write(dsi, NT35510_P0_SDVPCTR,
589899f24edSLinus Walleij 				 &conf->sdvpctr, 1);
590899f24edSLinus Walleij 	if (ret < 0)
591899f24edSLinus Walleij 		return ret;
592899f24edSLinus Walleij 
593899f24edSLinus Walleij 	/*
594899f24edSLinus Walleij 	 * Display timing control for active and idle off mode:
595899f24edSLinus Walleij 	 * the first byte contains
596899f24edSLinus Walleij 	 * the two high bits of T1A and second byte the low 8 bits, and
597899f24edSLinus Walleij 	 * the valid range is 0x100 (257) to 0x3ff (1023) representing
598899f24edSLinus Walleij 	 * 258..1024 (+1) pixel clock ticks for one scanline. At 20MHz pixel
599899f24edSLinus Walleij 	 * clock this covers the range of 12.90us .. 51.20us in steps of
600899f24edSLinus Walleij 	 * 0.05us, the default is 0x184 (388) representing 389 ticks.
601899f24edSLinus Walleij 	 * The third byte is VBPDA, vertical back porch display active
602899f24edSLinus Walleij 	 * and the fourth VFPDA, vertical front porch display active,
603899f24edSLinus Walleij 	 * both given in number of scanlines in the range 0x02..0xff
604899f24edSLinus Walleij 	 * for 2..255 scanlines. The fifth byte is 2 bits selecting
605899f24edSLinus Walleij 	 * PSEL for active and idle off mode, how much the 20MHz clock
606899f24edSLinus Walleij 	 * is divided by 0..3.  This needs to be adjusted to get the right
607899f24edSLinus Walleij 	 * frame rate.
608899f24edSLinus Walleij 	 */
609899f24edSLinus Walleij 	dpfrctr[0] = (conf->t1 >> 8) & 0xFF;
610899f24edSLinus Walleij 	dpfrctr[1] = conf->t1 & 0xFF;
611899f24edSLinus Walleij 	/* Vertical back porch */
612899f24edSLinus Walleij 	dpfrctr[2] = conf->vbp;
613899f24edSLinus Walleij 	/* Vertical front porch */
614899f24edSLinus Walleij 	dpfrctr[3] = conf->vfp;
615899f24edSLinus Walleij 	dpfrctr[4] = conf->psel;
616899f24edSLinus Walleij 	ret = nt35510_send_long(nt, dsi, NT35510_P0_DPFRCTR1,
617899f24edSLinus Walleij 				NT35510_P0_DPFRCTR1_LEN,
618899f24edSLinus Walleij 				dpfrctr);
619899f24edSLinus Walleij 	if (ret)
620899f24edSLinus Walleij 		return ret;
621899f24edSLinus Walleij 	/* For idle and partial idle off mode we decrease front porch by one */
622899f24edSLinus Walleij 	dpfrctr[3]--;
623899f24edSLinus Walleij 	ret = nt35510_send_long(nt, dsi, NT35510_P0_DPFRCTR2,
624899f24edSLinus Walleij 				NT35510_P0_DPFRCTR2_LEN,
625899f24edSLinus Walleij 				dpfrctr);
626899f24edSLinus Walleij 	if (ret)
627899f24edSLinus Walleij 		return ret;
628899f24edSLinus Walleij 	ret = nt35510_send_long(nt, dsi, NT35510_P0_DPFRCTR3,
629899f24edSLinus Walleij 				NT35510_P0_DPFRCTR3_LEN,
630899f24edSLinus Walleij 				dpfrctr);
631899f24edSLinus Walleij 	if (ret)
632899f24edSLinus Walleij 		return ret;
633899f24edSLinus Walleij 
634899f24edSLinus Walleij 	/* Enable TE on vblank */
635899f24edSLinus Walleij 	ret = mipi_dsi_dcs_set_tear_on(dsi, MIPI_DSI_DCS_TEAR_MODE_VBLANK);
636899f24edSLinus Walleij 	if (ret)
637899f24edSLinus Walleij 		return ret;
638899f24edSLinus Walleij 
639899f24edSLinus Walleij 	/* Turn on the pads? */
640899f24edSLinus Walleij 	ret = nt35510_send_long(nt, dsi, NT35510_P0_DPMCTR12,
641899f24edSLinus Walleij 				NT35510_P0_DPMCTR12_LEN,
642899f24edSLinus Walleij 				conf->dpmctr12);
643899f24edSLinus Walleij 	if (ret)
644899f24edSLinus Walleij 		return ret;
645899f24edSLinus Walleij 
646899f24edSLinus Walleij 	return 0;
647899f24edSLinus Walleij }
648899f24edSLinus Walleij 
nt35510_set_brightness(struct backlight_device * bl)649899f24edSLinus Walleij static int nt35510_set_brightness(struct backlight_device *bl)
650899f24edSLinus Walleij {
651899f24edSLinus Walleij 	struct nt35510 *nt = bl_get_data(bl);
652899f24edSLinus Walleij 	struct mipi_dsi_device *dsi = to_mipi_dsi_device(nt->dev);
653899f24edSLinus Walleij 	u8 brightness = bl->props.brightness;
654899f24edSLinus Walleij 	int ret;
655899f24edSLinus Walleij 
656a25b6b27SSam Ravnborg 	dev_dbg(nt->dev, "set brightness %d\n", brightness);
657899f24edSLinus Walleij 	ret = mipi_dsi_dcs_write(dsi, MIPI_DCS_SET_DISPLAY_BRIGHTNESS,
658899f24edSLinus Walleij 				 &brightness,
659899f24edSLinus Walleij 				 sizeof(brightness));
660899f24edSLinus Walleij 	if (ret < 0)
661899f24edSLinus Walleij 		return ret;
662899f24edSLinus Walleij 
663899f24edSLinus Walleij 	return 0;
664899f24edSLinus Walleij }
665899f24edSLinus Walleij 
666899f24edSLinus Walleij static const struct backlight_ops nt35510_bl_ops = {
667899f24edSLinus Walleij 	.update_status = nt35510_set_brightness,
668899f24edSLinus Walleij };
669899f24edSLinus Walleij 
670899f24edSLinus Walleij /*
671899f24edSLinus Walleij  * This power-on sequence
672899f24edSLinus Walleij  */
nt35510_power_on(struct nt35510 * nt)673899f24edSLinus Walleij static int nt35510_power_on(struct nt35510 *nt)
674899f24edSLinus Walleij {
675899f24edSLinus Walleij 	struct mipi_dsi_device *dsi = to_mipi_dsi_device(nt->dev);
676899f24edSLinus Walleij 	int ret;
677899f24edSLinus Walleij 
678899f24edSLinus Walleij 	ret = regulator_bulk_enable(ARRAY_SIZE(nt->supplies), nt->supplies);
679899f24edSLinus Walleij 	if (ret < 0) {
680899f24edSLinus Walleij 		dev_err(nt->dev, "unable to enable regulators\n");
681899f24edSLinus Walleij 		return ret;
682899f24edSLinus Walleij 	}
683899f24edSLinus Walleij 
684899f24edSLinus Walleij 	/* Toggle RESET in accordance with datasheet page 370 */
685899f24edSLinus Walleij 	if (nt->reset_gpio) {
686899f24edSLinus Walleij 		gpiod_set_value(nt->reset_gpio, 1);
687899f24edSLinus Walleij 		/* Active min 10 us according to datasheet, let's say 20 */
688899f24edSLinus Walleij 		usleep_range(20, 1000);
689899f24edSLinus Walleij 		gpiod_set_value(nt->reset_gpio, 0);
690899f24edSLinus Walleij 		/*
691899f24edSLinus Walleij 		 * 5 ms during sleep mode, 120 ms during sleep out mode
692899f24edSLinus Walleij 		 * according to datasheet, let's use 120-140 ms.
693899f24edSLinus Walleij 		 */
694899f24edSLinus Walleij 		usleep_range(120000, 140000);
695899f24edSLinus Walleij 	}
696899f24edSLinus Walleij 
697d2f6a8f4SLinus Walleij 	ret = nt35510_send_long(nt, dsi, MCS_CMD_MTP_READ_PARAM,
698d2f6a8f4SLinus Walleij 				ARRAY_SIZE(nt35510_mauc_mtp_read_param),
699d2f6a8f4SLinus Walleij 				nt35510_mauc_mtp_read_param);
700d2f6a8f4SLinus Walleij 	if (ret)
701d2f6a8f4SLinus Walleij 		return ret;
702d2f6a8f4SLinus Walleij 
703d2f6a8f4SLinus Walleij 	ret = nt35510_send_long(nt, dsi, MCS_CMD_MTP_READ_SETTING,
704d2f6a8f4SLinus Walleij 				ARRAY_SIZE(nt35510_mauc_mtp_read_setting),
705d2f6a8f4SLinus Walleij 				nt35510_mauc_mtp_read_setting);
706d2f6a8f4SLinus Walleij 	if (ret)
707d2f6a8f4SLinus Walleij 		return ret;
708d2f6a8f4SLinus Walleij 
7091988e0d8SLinus Walleij 	nt35510_read_id(nt);
710899f24edSLinus Walleij 
711899f24edSLinus Walleij 	/* Set up stuff in  manufacturer control, page 1 */
712899f24edSLinus Walleij 	ret = nt35510_send_long(nt, dsi, MCS_CMD_MAUCCTR,
713899f24edSLinus Walleij 				ARRAY_SIZE(nt35510_mauc_select_page_1),
714899f24edSLinus Walleij 				nt35510_mauc_select_page_1);
715899f24edSLinus Walleij 	if (ret)
716899f24edSLinus Walleij 		return ret;
717899f24edSLinus Walleij 
718899f24edSLinus Walleij 	ret = nt35510_setup_power(nt);
719899f24edSLinus Walleij 	if (ret)
720899f24edSLinus Walleij 		return ret;
721899f24edSLinus Walleij 
722899f24edSLinus Walleij 	ret = nt35510_send_long(nt, dsi, NT35510_P1_SET_GAMMA_RED_POS,
723899f24edSLinus Walleij 				NT35510_P1_GAMMA_LEN,
724899f24edSLinus Walleij 				nt->conf->gamma_corr_pos_r);
725899f24edSLinus Walleij 	if (ret)
726899f24edSLinus Walleij 		return ret;
727899f24edSLinus Walleij 	ret = nt35510_send_long(nt, dsi, NT35510_P1_SET_GAMMA_GREEN_POS,
728899f24edSLinus Walleij 				NT35510_P1_GAMMA_LEN,
729899f24edSLinus Walleij 				nt->conf->gamma_corr_pos_g);
730899f24edSLinus Walleij 	if (ret)
731899f24edSLinus Walleij 		return ret;
732899f24edSLinus Walleij 	ret = nt35510_send_long(nt, dsi, NT35510_P1_SET_GAMMA_BLUE_POS,
733899f24edSLinus Walleij 				NT35510_P1_GAMMA_LEN,
734899f24edSLinus Walleij 				nt->conf->gamma_corr_pos_b);
735899f24edSLinus Walleij 	if (ret)
736899f24edSLinus Walleij 		return ret;
737899f24edSLinus Walleij 	ret = nt35510_send_long(nt, dsi, NT35510_P1_SET_GAMMA_RED_NEG,
738899f24edSLinus Walleij 				NT35510_P1_GAMMA_LEN,
739899f24edSLinus Walleij 				nt->conf->gamma_corr_neg_r);
740899f24edSLinus Walleij 	if (ret)
741899f24edSLinus Walleij 		return ret;
742899f24edSLinus Walleij 	ret = nt35510_send_long(nt, dsi, NT35510_P1_SET_GAMMA_GREEN_NEG,
743899f24edSLinus Walleij 				NT35510_P1_GAMMA_LEN,
744899f24edSLinus Walleij 				nt->conf->gamma_corr_neg_g);
745899f24edSLinus Walleij 	if (ret)
746899f24edSLinus Walleij 		return ret;
747899f24edSLinus Walleij 	ret = nt35510_send_long(nt, dsi, NT35510_P1_SET_GAMMA_BLUE_NEG,
748899f24edSLinus Walleij 				NT35510_P1_GAMMA_LEN,
749899f24edSLinus Walleij 				nt->conf->gamma_corr_neg_b);
750899f24edSLinus Walleij 	if (ret)
751899f24edSLinus Walleij 		return ret;
752899f24edSLinus Walleij 
753899f24edSLinus Walleij 	/* Set up stuff in  manufacturer control, page 0 */
754899f24edSLinus Walleij 	ret = nt35510_send_long(nt, dsi, MCS_CMD_MAUCCTR,
755899f24edSLinus Walleij 				ARRAY_SIZE(nt35510_mauc_select_page_0),
756899f24edSLinus Walleij 				nt35510_mauc_select_page_0);
757899f24edSLinus Walleij 	if (ret)
758899f24edSLinus Walleij 		return ret;
759899f24edSLinus Walleij 
760899f24edSLinus Walleij 	ret = nt35510_setup_display(nt);
761899f24edSLinus Walleij 	if (ret)
762899f24edSLinus Walleij 		return ret;
763899f24edSLinus Walleij 
764899f24edSLinus Walleij 	return 0;
765899f24edSLinus Walleij }
766899f24edSLinus Walleij 
nt35510_power_off(struct nt35510 * nt)767899f24edSLinus Walleij static int nt35510_power_off(struct nt35510 *nt)
768899f24edSLinus Walleij {
769899f24edSLinus Walleij 	int ret;
770899f24edSLinus Walleij 
771899f24edSLinus Walleij 	ret = regulator_bulk_disable(ARRAY_SIZE(nt->supplies), nt->supplies);
772899f24edSLinus Walleij 	if (ret)
773899f24edSLinus Walleij 		return ret;
774899f24edSLinus Walleij 
775899f24edSLinus Walleij 	if (nt->reset_gpio)
776899f24edSLinus Walleij 		gpiod_set_value(nt->reset_gpio, 1);
777899f24edSLinus Walleij 
778899f24edSLinus Walleij 	return 0;
779899f24edSLinus Walleij }
780899f24edSLinus Walleij 
nt35510_unprepare(struct drm_panel * panel)781899f24edSLinus Walleij static int nt35510_unprepare(struct drm_panel *panel)
782899f24edSLinus Walleij {
783899f24edSLinus Walleij 	struct nt35510 *nt = panel_to_nt35510(panel);
784899f24edSLinus Walleij 	struct mipi_dsi_device *dsi = to_mipi_dsi_device(nt->dev);
785899f24edSLinus Walleij 	int ret;
786899f24edSLinus Walleij 
787899f24edSLinus Walleij 	ret = mipi_dsi_dcs_set_display_off(dsi);
788899f24edSLinus Walleij 	if (ret) {
789a25b6b27SSam Ravnborg 		dev_err(nt->dev, "failed to turn display off (%d)\n", ret);
790899f24edSLinus Walleij 		return ret;
791899f24edSLinus Walleij 	}
792899f24edSLinus Walleij 	usleep_range(10000, 20000);
793899f24edSLinus Walleij 
794899f24edSLinus Walleij 	/* Enter sleep mode */
795899f24edSLinus Walleij 	ret = mipi_dsi_dcs_enter_sleep_mode(dsi);
796899f24edSLinus Walleij 	if (ret) {
797a25b6b27SSam Ravnborg 		dev_err(nt->dev, "failed to enter sleep mode (%d)\n", ret);
798899f24edSLinus Walleij 		return ret;
799899f24edSLinus Walleij 	}
800899f24edSLinus Walleij 
801899f24edSLinus Walleij 	/* Wait 4 frames, how much is that 5ms in the vendor driver */
802899f24edSLinus Walleij 	usleep_range(5000, 10000);
803899f24edSLinus Walleij 
804899f24edSLinus Walleij 	ret = nt35510_power_off(nt);
805899f24edSLinus Walleij 	if (ret)
806899f24edSLinus Walleij 		return ret;
807899f24edSLinus Walleij 
808899f24edSLinus Walleij 	return 0;
809899f24edSLinus Walleij }
810899f24edSLinus Walleij 
nt35510_prepare(struct drm_panel * panel)811899f24edSLinus Walleij static int nt35510_prepare(struct drm_panel *panel)
812899f24edSLinus Walleij {
813899f24edSLinus Walleij 	struct nt35510 *nt = panel_to_nt35510(panel);
814899f24edSLinus Walleij 	struct mipi_dsi_device *dsi = to_mipi_dsi_device(nt->dev);
815899f24edSLinus Walleij 	int ret;
816899f24edSLinus Walleij 
817899f24edSLinus Walleij 	ret = nt35510_power_on(nt);
818899f24edSLinus Walleij 	if (ret)
819899f24edSLinus Walleij 		return ret;
820899f24edSLinus Walleij 
821899f24edSLinus Walleij 	/* Exit sleep mode */
822899f24edSLinus Walleij 	ret = mipi_dsi_dcs_exit_sleep_mode(dsi);
823899f24edSLinus Walleij 	if (ret) {
824a25b6b27SSam Ravnborg 		dev_err(nt->dev, "failed to exit sleep mode (%d)\n", ret);
825899f24edSLinus Walleij 		return ret;
826899f24edSLinus Walleij 	}
827899f24edSLinus Walleij 	/* Up to 120 ms */
828899f24edSLinus Walleij 	usleep_range(120000, 150000);
829899f24edSLinus Walleij 
830899f24edSLinus Walleij 	ret = mipi_dsi_dcs_set_display_on(dsi);
831899f24edSLinus Walleij 	if (ret) {
832a25b6b27SSam Ravnborg 		dev_err(nt->dev, "failed to turn display on (%d)\n", ret);
833899f24edSLinus Walleij 		return ret;
834899f24edSLinus Walleij 	}
835899f24edSLinus Walleij 	/* Some 10 ms */
836899f24edSLinus Walleij 	usleep_range(10000, 20000);
837899f24edSLinus Walleij 
838899f24edSLinus Walleij 	return 0;
839899f24edSLinus Walleij }
840899f24edSLinus Walleij 
nt35510_get_modes(struct drm_panel * panel,struct drm_connector * connector)841899f24edSLinus Walleij static int nt35510_get_modes(struct drm_panel *panel,
842899f24edSLinus Walleij 			     struct drm_connector *connector)
843899f24edSLinus Walleij {
844899f24edSLinus Walleij 	struct nt35510 *nt = panel_to_nt35510(panel);
845899f24edSLinus Walleij 	struct drm_display_mode *mode;
846899f24edSLinus Walleij 	struct drm_display_info *info;
847899f24edSLinus Walleij 
848899f24edSLinus Walleij 	info = &connector->display_info;
849899f24edSLinus Walleij 	info->width_mm = nt->conf->width_mm;
850899f24edSLinus Walleij 	info->height_mm = nt->conf->height_mm;
851899f24edSLinus Walleij 	mode = drm_mode_duplicate(connector->dev, &nt->conf->mode);
852899f24edSLinus Walleij 	if (!mode) {
853a25b6b27SSam Ravnborg 		dev_err(panel->dev, "bad mode or failed to add mode\n");
854899f24edSLinus Walleij 		return -EINVAL;
855899f24edSLinus Walleij 	}
856899f24edSLinus Walleij 	drm_mode_set_name(mode);
857899f24edSLinus Walleij 	mode->type = DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED;
858899f24edSLinus Walleij 
859899f24edSLinus Walleij 	mode->width_mm = nt->conf->width_mm;
860899f24edSLinus Walleij 	mode->height_mm = nt->conf->height_mm;
861899f24edSLinus Walleij 	drm_mode_probed_add(connector, mode);
862899f24edSLinus Walleij 
863899f24edSLinus Walleij 	return 1; /* Number of modes */
864899f24edSLinus Walleij }
865899f24edSLinus Walleij 
866899f24edSLinus Walleij static const struct drm_panel_funcs nt35510_drm_funcs = {
867899f24edSLinus Walleij 	.unprepare = nt35510_unprepare,
868899f24edSLinus Walleij 	.prepare = nt35510_prepare,
869899f24edSLinus Walleij 	.get_modes = nt35510_get_modes,
870899f24edSLinus Walleij };
871899f24edSLinus Walleij 
nt35510_probe(struct mipi_dsi_device * dsi)872899f24edSLinus Walleij static int nt35510_probe(struct mipi_dsi_device *dsi)
873899f24edSLinus Walleij {
874899f24edSLinus Walleij 	struct device *dev = &dsi->dev;
875899f24edSLinus Walleij 	struct nt35510 *nt;
876899f24edSLinus Walleij 	int ret;
877899f24edSLinus Walleij 
878899f24edSLinus Walleij 	nt = devm_kzalloc(dev, sizeof(struct nt35510), GFP_KERNEL);
879899f24edSLinus Walleij 	if (!nt)
880899f24edSLinus Walleij 		return -ENOMEM;
881899f24edSLinus Walleij 	mipi_dsi_set_drvdata(dsi, nt);
882899f24edSLinus Walleij 	nt->dev = dev;
883899f24edSLinus Walleij 
884899f24edSLinus Walleij 	dsi->lanes = 2;
885899f24edSLinus Walleij 	dsi->format = MIPI_DSI_FMT_RGB888;
886899f24edSLinus Walleij 	/*
887899f24edSLinus Walleij 	 * Datasheet suggests max HS rate for NT35510 is 250 MHz
888899f24edSLinus Walleij 	 * (period time 4ns, see figure 7.6.4 page 365) and max LP rate is
889899f24edSLinus Walleij 	 * 20 MHz (period time 50ns, see figure 7.6.6. page 366).
890899f24edSLinus Walleij 	 * However these frequencies appear in source code for the Hydis
891899f24edSLinus Walleij 	 * HVA40WV1 panel and setting up the LP frequency makes the panel
892899f24edSLinus Walleij 	 * not work.
893899f24edSLinus Walleij 	 *
894899f24edSLinus Walleij 	 * TODO: if other panels prove to be closer to the datasheet,
895899f24edSLinus Walleij 	 * maybe make this a per-panel config in struct nt35510_config?
896899f24edSLinus Walleij 	 */
897899f24edSLinus Walleij 	dsi->hs_rate = 349440000;
898899f24edSLinus Walleij 	dsi->lp_rate = 9600000;
899d0c5ac04SLinus Walleij 	dsi->mode_flags = MIPI_DSI_CLOCK_NON_CONTINUOUS;
900899f24edSLinus Walleij 
901899f24edSLinus Walleij 	/*
902899f24edSLinus Walleij 	 * Every new incarnation of this display must have a unique
903899f24edSLinus Walleij 	 * data entry for the system in this driver.
904899f24edSLinus Walleij 	 */
905899f24edSLinus Walleij 	nt->conf = of_device_get_match_data(dev);
906899f24edSLinus Walleij 	if (!nt->conf) {
907899f24edSLinus Walleij 		dev_err(dev, "missing device configuration\n");
908899f24edSLinus Walleij 		return -ENODEV;
909899f24edSLinus Walleij 	}
910899f24edSLinus Walleij 
911899f24edSLinus Walleij 	nt->supplies[0].supply = "vdd"; /* 2.3-4.8 V */
912899f24edSLinus Walleij 	nt->supplies[1].supply = "vddi"; /* 1.65-3.3V */
913899f24edSLinus Walleij 	ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(nt->supplies),
914899f24edSLinus Walleij 				      nt->supplies);
915899f24edSLinus Walleij 	if (ret < 0)
916899f24edSLinus Walleij 		return ret;
917899f24edSLinus Walleij 	ret = regulator_set_voltage(nt->supplies[0].consumer,
918899f24edSLinus Walleij 				    2300000, 4800000);
919899f24edSLinus Walleij 	if (ret)
920899f24edSLinus Walleij 		return ret;
921899f24edSLinus Walleij 	ret = regulator_set_voltage(nt->supplies[1].consumer,
922899f24edSLinus Walleij 				    1650000, 3300000);
923899f24edSLinus Walleij 	if (ret)
924899f24edSLinus Walleij 		return ret;
925899f24edSLinus Walleij 
926899f24edSLinus Walleij 	nt->reset_gpio = devm_gpiod_get_optional(dev, "reset", GPIOD_ASIS);
927899f24edSLinus Walleij 	if (IS_ERR(nt->reset_gpio)) {
928899f24edSLinus Walleij 		dev_err(dev, "error getting RESET GPIO\n");
929899f24edSLinus Walleij 		return PTR_ERR(nt->reset_gpio);
930899f24edSLinus Walleij 	}
931899f24edSLinus Walleij 
932899f24edSLinus Walleij 	drm_panel_init(&nt->panel, dev, &nt35510_drm_funcs,
933899f24edSLinus Walleij 		       DRM_MODE_CONNECTOR_DSI);
934899f24edSLinus Walleij 
935899f24edSLinus Walleij 	/*
936899f24edSLinus Walleij 	 * First, try to locate an external backlight (such as on GPIO)
937899f24edSLinus Walleij 	 * if this fails, assume we will want to use the internal backlight
938899f24edSLinus Walleij 	 * control.
939899f24edSLinus Walleij 	 */
940899f24edSLinus Walleij 	ret = drm_panel_of_backlight(&nt->panel);
941899f24edSLinus Walleij 	if (ret) {
942899f24edSLinus Walleij 		dev_err(dev, "error getting external backlight %d\n", ret);
943899f24edSLinus Walleij 		return ret;
944899f24edSLinus Walleij 	}
945899f24edSLinus Walleij 	if (!nt->panel.backlight) {
946899f24edSLinus Walleij 		struct backlight_device *bl;
947899f24edSLinus Walleij 
948899f24edSLinus Walleij 		bl = devm_backlight_device_register(dev, "nt35510", dev, nt,
949899f24edSLinus Walleij 						    &nt35510_bl_ops, NULL);
950899f24edSLinus Walleij 		if (IS_ERR(bl)) {
951a25b6b27SSam Ravnborg 			dev_err(dev, "failed to register backlight device\n");
952899f24edSLinus Walleij 			return PTR_ERR(bl);
953899f24edSLinus Walleij 		}
954899f24edSLinus Walleij 		bl->props.max_brightness = 255;
955899f24edSLinus Walleij 		bl->props.brightness = 255;
956899f24edSLinus Walleij 		bl->props.power = FB_BLANK_POWERDOWN;
957899f24edSLinus Walleij 		nt->panel.backlight = bl;
958899f24edSLinus Walleij 	}
959899f24edSLinus Walleij 
960c3ee8c65SBernard Zhao 	drm_panel_add(&nt->panel);
961899f24edSLinus Walleij 
962899f24edSLinus Walleij 	ret = mipi_dsi_attach(dsi);
963899f24edSLinus Walleij 	if (ret < 0)
964899f24edSLinus Walleij 		drm_panel_remove(&nt->panel);
965899f24edSLinus Walleij 
966899f24edSLinus Walleij 	return 0;
967899f24edSLinus Walleij }
968899f24edSLinus Walleij 
nt35510_remove(struct mipi_dsi_device * dsi)96979abca2bSUwe Kleine-König static void nt35510_remove(struct mipi_dsi_device *dsi)
970899f24edSLinus Walleij {
971899f24edSLinus Walleij 	struct nt35510 *nt = mipi_dsi_get_drvdata(dsi);
972899f24edSLinus Walleij 	int ret;
973899f24edSLinus Walleij 
974899f24edSLinus Walleij 	mipi_dsi_detach(dsi);
975899f24edSLinus Walleij 	/* Power off */
976899f24edSLinus Walleij 	ret = nt35510_power_off(nt);
9771fd452c4SUwe Kleine-König 	if (ret)
9781fd452c4SUwe Kleine-König 		dev_err(&dsi->dev, "Failed to power off\n");
9791fd452c4SUwe Kleine-König 
980899f24edSLinus Walleij 	drm_panel_remove(&nt->panel);
981899f24edSLinus Walleij }
982899f24edSLinus Walleij 
983899f24edSLinus Walleij /*
984899f24edSLinus Walleij  * These gamma correction values are 10bit tuples, so only bits 0 and 1 is
985899f24edSLinus Walleij  * ever used in the first byte. They form a positive and negative gamma
986899f24edSLinus Walleij  * correction curve for each color, values must be strictly higher for each
987899f24edSLinus Walleij  * step on the curve. As can be seen these default curves goes from 0x0001
988899f24edSLinus Walleij  * to 0x03FE.
989899f24edSLinus Walleij  */
990899f24edSLinus Walleij #define NT35510_GAMMA_POS_DEFAULT 0x00, 0x01, 0x00, 0x43, 0x00, \
991899f24edSLinus Walleij 		0x6B, 0x00, 0x87, 0x00, 0xA3, 0x00, 0xCE, 0x00, 0xF1, 0x01, \
992899f24edSLinus Walleij 		0x27, 0x01, 0x53, 0x01, 0x98, 0x01, 0xCE, 0x02, 0x22, 0x02, \
993899f24edSLinus Walleij 		0x83, 0x02, 0x78, 0x02, 0x9E, 0x02, 0xDD, 0x03, 0x00, 0x03, \
994899f24edSLinus Walleij 		0x2E, 0x03, 0x54, 0x03, 0x7F, 0x03, 0x95, 0x03, 0xB3, 0x03, \
995899f24edSLinus Walleij 		0xC2, 0x03, 0xE1, 0x03, 0xF1, 0x03, 0xFE
996899f24edSLinus Walleij 
997899f24edSLinus Walleij #define NT35510_GAMMA_NEG_DEFAULT 0x00, 0x01, 0x00, 0x43, 0x00, \
998899f24edSLinus Walleij 		0x6B, 0x00, 0x87, 0x00, 0xA3, 0x00, 0xCE, 0x00, 0xF1, 0x01, \
999899f24edSLinus Walleij 		0x27, 0x01, 0x53, 0x01, 0x98, 0x01, 0xCE, 0x02, 0x22, 0x02, \
1000899f24edSLinus Walleij 		0x43, 0x02, 0x50, 0x02, 0x9E, 0x02, 0xDD, 0x03, 0x00, 0x03, \
1001899f24edSLinus Walleij 		0x2E, 0x03, 0x54, 0x03, 0x7F, 0x03, 0x95, 0x03, 0xB3, 0x03, \
1002899f24edSLinus Walleij 		0xC2, 0x03, 0xE1, 0x03, 0xF1, 0x03, 0xFE
1003899f24edSLinus Walleij 
1004899f24edSLinus Walleij /*
1005899f24edSLinus Walleij  * The Hydis HVA40WV1 panel
1006899f24edSLinus Walleij  */
1007899f24edSLinus Walleij static const struct nt35510_config nt35510_hydis_hva40wv1 = {
1008899f24edSLinus Walleij 	.width_mm = 52,
1009899f24edSLinus Walleij 	.height_mm = 86,
1010899f24edSLinus Walleij 	/**
1011899f24edSLinus Walleij 	 * As the Hydis panel is used in command mode, the porches etc
1012899f24edSLinus Walleij 	 * are settings programmed internally into the NT35510 controller
1013899f24edSLinus Walleij 	 * and generated toward the physical display. As the panel is not
1014899f24edSLinus Walleij 	 * used in video mode, these are not really exposed to the DSI
1015899f24edSLinus Walleij 	 * host.
1016899f24edSLinus Walleij 	 *
1017899f24edSLinus Walleij 	 * Display frame rate control:
1018899f24edSLinus Walleij 	 * Frame rate = (20 MHz / 1) / (389 * (7 + 50 + 800)) ~= 60 Hz
1019899f24edSLinus Walleij 	 */
1020899f24edSLinus Walleij 	.mode = {
1021899f24edSLinus Walleij 		/* The internal pixel clock of the NT35510 is 20 MHz */
10224f9326d7SVille Syrjälä 		.clock = 20000,
1023899f24edSLinus Walleij 		.hdisplay = 480,
1024899f24edSLinus Walleij 		.hsync_start = 480 + 2, /* HFP = 2 */
1025899f24edSLinus Walleij 		.hsync_end = 480 + 2 + 0, /* HSync = 0 */
1026899f24edSLinus Walleij 		.htotal = 480 + 2 + 0 + 5, /* HFP = 5 */
1027899f24edSLinus Walleij 		.vdisplay = 800,
1028899f24edSLinus Walleij 		.vsync_start = 800 + 2, /* VFP = 2 */
1029899f24edSLinus Walleij 		.vsync_end = 800 + 2 + 0, /* VSync = 0 */
1030899f24edSLinus Walleij 		.vtotal = 800 + 2 + 0 + 5, /* VBP = 5 */
1031899f24edSLinus Walleij 		.flags = 0,
1032899f24edSLinus Walleij 	},
1033899f24edSLinus Walleij 	/* 0x09: AVDD = 5.6V */
1034899f24edSLinus Walleij 	.avdd = { 0x09, 0x09, 0x09 },
1035899f24edSLinus Walleij 	/* 0x34: PCK = Hsync/2, BTP = 2 x VDDB */
1036899f24edSLinus Walleij 	.bt1ctr = { 0x34, 0x34, 0x34 },
1037899f24edSLinus Walleij 	/* 0x09: AVEE = -5.6V */
1038899f24edSLinus Walleij 	.avee = { 0x09, 0x09, 0x09 },
1039899f24edSLinus Walleij 	/* 0x24: NCK = Hsync/2, BTN =  -2 x VDDB */
1040899f24edSLinus Walleij 	.bt2ctr = { 0x24, 0x24, 0x24 },
1041899f24edSLinus Walleij 	/* 0x05 = 12V */
1042899f24edSLinus Walleij 	.vgh = { 0x05, 0x05, 0x05 },
1043899f24edSLinus Walleij 	/* 0x24: NCKA = Hsync/2, VGH = 2 x AVDD - AVEE */
1044899f24edSLinus Walleij 	.bt4ctr = { 0x24, 0x24, 0x24 },
1045899f24edSLinus Walleij 	/* 0x0B = -13V */
1046899f24edSLinus Walleij 	.vgl = { 0x0B, 0x0B, 0x0B },
1047899f24edSLinus Walleij 	/* 0x24: LCKA = Hsync, VGL = AVDD + VCL - AVDD */
1048899f24edSLinus Walleij 	.bt5ctr = { 0x24, 0x24, 0x24 },
1049899f24edSLinus Walleij 	/* VGMP: 0x0A3 = 5.0375V, VGSP = 0V */
1050899f24edSLinus Walleij 	.vgp = { 0x00, 0xA3, 0x00 },
1051899f24edSLinus Walleij 	/* VGMP: 0x0A3 = 5.0375V, VGSP = 0V */
1052899f24edSLinus Walleij 	.vgn = { 0x00, 0xA3, 0x00 },
1053899f24edSLinus Walleij 	/* SDEQCTR: source driver EQ mode 2, 2.5 us rise time on each step */
1054899f24edSLinus Walleij 	.sdeqctr = { 0x01, 0x05, 0x05, 0x05 },
1055899f24edSLinus Walleij 	/* SDVPCTR: Normal operation off color during v porch */
1056899f24edSLinus Walleij 	.sdvpctr = 0x01,
1057899f24edSLinus Walleij 	/* T1: number of pixel clocks on one scanline: 0x184 = 389 clocks */
1058899f24edSLinus Walleij 	.t1 = 0x0184,
1059899f24edSLinus Walleij 	/* VBP: vertical back porch toward the panel */
1060899f24edSLinus Walleij 	.vbp = 7,
1061899f24edSLinus Walleij 	/* VFP: vertical front porch toward the panel */
1062899f24edSLinus Walleij 	.vfp = 50,
1063899f24edSLinus Walleij 	/* PSEL: divide pixel clock 20MHz with 1 (no clock downscaling) */
1064899f24edSLinus Walleij 	.psel = 0,
1065899f24edSLinus Walleij 	/* DPTMCTR12: 0x03: LVGL = VGLX, overlap mode, swap R->L O->E */
1066899f24edSLinus Walleij 	.dpmctr12 = { 0x03, 0x00, 0x00, },
1067899f24edSLinus Walleij 	/* Default gamma correction values */
1068899f24edSLinus Walleij 	.gamma_corr_pos_r = { NT35510_GAMMA_POS_DEFAULT },
1069899f24edSLinus Walleij 	.gamma_corr_pos_g = { NT35510_GAMMA_POS_DEFAULT },
1070899f24edSLinus Walleij 	.gamma_corr_pos_b = { NT35510_GAMMA_POS_DEFAULT },
1071899f24edSLinus Walleij 	.gamma_corr_neg_r = { NT35510_GAMMA_NEG_DEFAULT },
1072899f24edSLinus Walleij 	.gamma_corr_neg_g = { NT35510_GAMMA_NEG_DEFAULT },
1073899f24edSLinus Walleij 	.gamma_corr_neg_b = { NT35510_GAMMA_NEG_DEFAULT },
1074899f24edSLinus Walleij };
1075899f24edSLinus Walleij 
1076899f24edSLinus Walleij static const struct of_device_id nt35510_of_match[] = {
1077899f24edSLinus Walleij 	{
1078899f24edSLinus Walleij 		.compatible = "hydis,hva40wv1",
1079899f24edSLinus Walleij 		.data = &nt35510_hydis_hva40wv1,
1080899f24edSLinus Walleij 	},
1081899f24edSLinus Walleij 	{ }
1082899f24edSLinus Walleij };
1083899f24edSLinus Walleij MODULE_DEVICE_TABLE(of, nt35510_of_match);
1084899f24edSLinus Walleij 
1085899f24edSLinus Walleij static struct mipi_dsi_driver nt35510_driver = {
1086899f24edSLinus Walleij 	.probe = nt35510_probe,
1087899f24edSLinus Walleij 	.remove = nt35510_remove,
1088899f24edSLinus Walleij 	.driver = {
1089899f24edSLinus Walleij 		.name = "panel-novatek-nt35510",
1090899f24edSLinus Walleij 		.of_match_table = nt35510_of_match,
1091899f24edSLinus Walleij 	},
1092899f24edSLinus Walleij };
1093899f24edSLinus Walleij module_mipi_dsi_driver(nt35510_driver);
1094899f24edSLinus Walleij 
1095899f24edSLinus Walleij MODULE_AUTHOR("Linus Walleij <linus.walleij@linaro.org>");
1096899f24edSLinus Walleij MODULE_DESCRIPTION("NT35510-based panel driver");
1097899f24edSLinus Walleij MODULE_LICENSE("GPL v2");
1098