xref: /openbmc/linux/drivers/gpu/drm/omapdrm/dss/dss.h (revision 8aea8e6a79e77f4c4af4edc45db744f28f6fe008)
19960aa7cSTomi Valkeinen /*
29960aa7cSTomi Valkeinen  * Copyright (C) 2009 Nokia Corporation
39960aa7cSTomi Valkeinen  * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
49960aa7cSTomi Valkeinen  *
59960aa7cSTomi Valkeinen  * Some code and ideas taken from drivers/video/omap/ driver
69960aa7cSTomi Valkeinen  * by Imre Deak.
79960aa7cSTomi Valkeinen  *
89960aa7cSTomi Valkeinen  * This program is free software; you can redistribute it and/or modify it
99960aa7cSTomi Valkeinen  * under the terms of the GNU General Public License version 2 as published by
109960aa7cSTomi Valkeinen  * the Free Software Foundation.
119960aa7cSTomi Valkeinen  *
129960aa7cSTomi Valkeinen  * This program is distributed in the hope that it will be useful, but WITHOUT
139960aa7cSTomi Valkeinen  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
149960aa7cSTomi Valkeinen  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
159960aa7cSTomi Valkeinen  * more details.
169960aa7cSTomi Valkeinen  *
179960aa7cSTomi Valkeinen  * You should have received a copy of the GNU General Public License along with
189960aa7cSTomi Valkeinen  * this program.  If not, see <http://www.gnu.org/licenses/>.
199960aa7cSTomi Valkeinen  */
209960aa7cSTomi Valkeinen 
219960aa7cSTomi Valkeinen #ifndef __OMAP2_DSS_H
229960aa7cSTomi Valkeinen #define __OMAP2_DSS_H
239960aa7cSTomi Valkeinen 
249960aa7cSTomi Valkeinen #include <linux/interrupt.h>
259960aa7cSTomi Valkeinen 
2635a339acSTomi Valkeinen #include "omapdss.h"
2735a339acSTomi Valkeinen 
28d874b3a7SLaurent Pinchart #define MAX_DSS_LCD_MANAGERS	3
29d874b3a7SLaurent Pinchart #define MAX_NUM_DSI		2
30d874b3a7SLaurent Pinchart 
319960aa7cSTomi Valkeinen #ifdef pr_fmt
329960aa7cSTomi Valkeinen #undef pr_fmt
339960aa7cSTomi Valkeinen #endif
349960aa7cSTomi Valkeinen 
359960aa7cSTomi Valkeinen #ifdef DSS_SUBSYS_NAME
369960aa7cSTomi Valkeinen #define pr_fmt(fmt) DSS_SUBSYS_NAME ": " fmt
379960aa7cSTomi Valkeinen #else
389960aa7cSTomi Valkeinen #define pr_fmt(fmt) fmt
399960aa7cSTomi Valkeinen #endif
409960aa7cSTomi Valkeinen 
419960aa7cSTomi Valkeinen #define DSSDBG(format, ...) \
429960aa7cSTomi Valkeinen 	pr_debug(format, ## __VA_ARGS__)
439960aa7cSTomi Valkeinen 
449960aa7cSTomi Valkeinen #ifdef DSS_SUBSYS_NAME
459960aa7cSTomi Valkeinen #define DSSERR(format, ...) \
468dfe162aSJoe Perches 	pr_err("omapdss " DSS_SUBSYS_NAME " error: " format, ##__VA_ARGS__)
479960aa7cSTomi Valkeinen #else
489960aa7cSTomi Valkeinen #define DSSERR(format, ...) \
498dfe162aSJoe Perches 	pr_err("omapdss error: " format, ##__VA_ARGS__)
509960aa7cSTomi Valkeinen #endif
519960aa7cSTomi Valkeinen 
529960aa7cSTomi Valkeinen #ifdef DSS_SUBSYS_NAME
539960aa7cSTomi Valkeinen #define DSSINFO(format, ...) \
548dfe162aSJoe Perches 	pr_info("omapdss " DSS_SUBSYS_NAME ": " format, ##__VA_ARGS__)
559960aa7cSTomi Valkeinen #else
569960aa7cSTomi Valkeinen #define DSSINFO(format, ...) \
578dfe162aSJoe Perches 	pr_info("omapdss: " format, ## __VA_ARGS__)
589960aa7cSTomi Valkeinen #endif
599960aa7cSTomi Valkeinen 
609960aa7cSTomi Valkeinen #ifdef DSS_SUBSYS_NAME
619960aa7cSTomi Valkeinen #define DSSWARN(format, ...) \
628dfe162aSJoe Perches 	pr_warn("omapdss " DSS_SUBSYS_NAME ": " format, ##__VA_ARGS__)
639960aa7cSTomi Valkeinen #else
649960aa7cSTomi Valkeinen #define DSSWARN(format, ...) \
658dfe162aSJoe Perches 	pr_warn("omapdss: " format, ##__VA_ARGS__)
669960aa7cSTomi Valkeinen #endif
679960aa7cSTomi Valkeinen 
689960aa7cSTomi Valkeinen /* OMAP TRM gives bitfields as start:end, where start is the higher bit
699960aa7cSTomi Valkeinen    number. For example 7:0 */
709960aa7cSTomi Valkeinen #define FLD_MASK(start, end)	(((1 << ((start) - (end) + 1)) - 1) << (end))
719960aa7cSTomi Valkeinen #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
729960aa7cSTomi Valkeinen #define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
739960aa7cSTomi Valkeinen #define FLD_MOD(orig, val, start, end) \
749960aa7cSTomi Valkeinen 	(((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
759960aa7cSTomi Valkeinen 
76b8dab2bdSLaurent Pinchart enum dss_model {
77b8dab2bdSLaurent Pinchart 	DSS_MODEL_OMAP2,
78b8dab2bdSLaurent Pinchart 	DSS_MODEL_OMAP3,
79b8dab2bdSLaurent Pinchart 	DSS_MODEL_OMAP4,
80b8dab2bdSLaurent Pinchart 	DSS_MODEL_OMAP5,
81b8dab2bdSLaurent Pinchart 	DSS_MODEL_DRA7,
82b8dab2bdSLaurent Pinchart };
83b8dab2bdSLaurent Pinchart 
849960aa7cSTomi Valkeinen enum dss_io_pad_mode {
859960aa7cSTomi Valkeinen 	DSS_IO_PAD_MODE_RESET,
869960aa7cSTomi Valkeinen 	DSS_IO_PAD_MODE_RFBI,
879960aa7cSTomi Valkeinen 	DSS_IO_PAD_MODE_BYPASS,
889960aa7cSTomi Valkeinen };
899960aa7cSTomi Valkeinen 
909960aa7cSTomi Valkeinen enum dss_hdmi_venc_clk_source_select {
919960aa7cSTomi Valkeinen 	DSS_VENC_TV_CLK = 0,
929960aa7cSTomi Valkeinen 	DSS_HDMI_M_PCLK = 1,
939960aa7cSTomi Valkeinen };
949960aa7cSTomi Valkeinen 
959960aa7cSTomi Valkeinen enum dss_dsi_content_type {
969960aa7cSTomi Valkeinen 	DSS_DSI_CONTENT_DCS,
979960aa7cSTomi Valkeinen 	DSS_DSI_CONTENT_GENERIC,
989960aa7cSTomi Valkeinen };
999960aa7cSTomi Valkeinen 
1009960aa7cSTomi Valkeinen enum dss_writeback_channel {
1019960aa7cSTomi Valkeinen 	DSS_WB_LCD1_MGR =	0,
1029960aa7cSTomi Valkeinen 	DSS_WB_LCD2_MGR =	1,
1039960aa7cSTomi Valkeinen 	DSS_WB_TV_MGR =		2,
1049960aa7cSTomi Valkeinen 	DSS_WB_OVL0 =		3,
1059960aa7cSTomi Valkeinen 	DSS_WB_OVL1 =		4,
1069960aa7cSTomi Valkeinen 	DSS_WB_OVL2 =		5,
1079960aa7cSTomi Valkeinen 	DSS_WB_OVL3 =		6,
1089960aa7cSTomi Valkeinen 	DSS_WB_LCD3_MGR =	7,
1099960aa7cSTomi Valkeinen };
1109960aa7cSTomi Valkeinen 
111dc0352d1STomi Valkeinen enum dss_clk_source {
1123b63ca75STomi Valkeinen 	DSS_CLK_SRC_FCK = 0,
1133b63ca75STomi Valkeinen 
1143b63ca75STomi Valkeinen 	DSS_CLK_SRC_PLL1_1,
1153b63ca75STomi Valkeinen 	DSS_CLK_SRC_PLL1_2,
116b5d8c757STomi Valkeinen 	DSS_CLK_SRC_PLL1_3,
1173b63ca75STomi Valkeinen 
1183b63ca75STomi Valkeinen 	DSS_CLK_SRC_PLL2_1,
1193b63ca75STomi Valkeinen 	DSS_CLK_SRC_PLL2_2,
120b5d8c757STomi Valkeinen 	DSS_CLK_SRC_PLL2_3,
121b5d8c757STomi Valkeinen 
122b5d8c757STomi Valkeinen 	DSS_CLK_SRC_HDMI_PLL,
123be5d7319STomi Valkeinen };
124be5d7319STomi Valkeinen 
1259960aa7cSTomi Valkeinen enum dss_pll_id {
1269960aa7cSTomi Valkeinen 	DSS_PLL_DSI1,
1279960aa7cSTomi Valkeinen 	DSS_PLL_DSI2,
1289960aa7cSTomi Valkeinen 	DSS_PLL_HDMI,
1299960aa7cSTomi Valkeinen 	DSS_PLL_VIDEO1,
1309960aa7cSTomi Valkeinen 	DSS_PLL_VIDEO2,
1319960aa7cSTomi Valkeinen };
1329960aa7cSTomi Valkeinen 
1339960aa7cSTomi Valkeinen struct dss_pll;
1349960aa7cSTomi Valkeinen 
1359960aa7cSTomi Valkeinen #define DSS_PLL_MAX_HSDIVS 4
1369960aa7cSTomi Valkeinen 
13706ede3ddSTomi Valkeinen enum dss_pll_type {
13806ede3ddSTomi Valkeinen 	DSS_PLL_TYPE_A,
13906ede3ddSTomi Valkeinen 	DSS_PLL_TYPE_B,
14006ede3ddSTomi Valkeinen };
14106ede3ddSTomi Valkeinen 
1429960aa7cSTomi Valkeinen /*
1439960aa7cSTomi Valkeinen  * Type-A PLLs: clkout[]/mX[] refer to hsdiv outputs m4, m5, m6, m7.
1449960aa7cSTomi Valkeinen  * Type-B PLLs: clkout[0] refers to m2.
1459960aa7cSTomi Valkeinen  */
1469960aa7cSTomi Valkeinen struct dss_pll_clock_info {
1479960aa7cSTomi Valkeinen 	/* rates that we get with dividers below */
1489960aa7cSTomi Valkeinen 	unsigned long fint;
1499960aa7cSTomi Valkeinen 	unsigned long clkdco;
1509960aa7cSTomi Valkeinen 	unsigned long clkout[DSS_PLL_MAX_HSDIVS];
1519960aa7cSTomi Valkeinen 
1529960aa7cSTomi Valkeinen 	/* dividers */
1539960aa7cSTomi Valkeinen 	u16 n;
1549960aa7cSTomi Valkeinen 	u16 m;
1559960aa7cSTomi Valkeinen 	u32 mf;
1569960aa7cSTomi Valkeinen 	u16 mX[DSS_PLL_MAX_HSDIVS];
1579960aa7cSTomi Valkeinen 	u16 sd;
1589960aa7cSTomi Valkeinen };
1599960aa7cSTomi Valkeinen 
1609960aa7cSTomi Valkeinen struct dss_pll_ops {
1619960aa7cSTomi Valkeinen 	int (*enable)(struct dss_pll *pll);
1629960aa7cSTomi Valkeinen 	void (*disable)(struct dss_pll *pll);
1639960aa7cSTomi Valkeinen 	int (*set_config)(struct dss_pll *pll,
1649960aa7cSTomi Valkeinen 		const struct dss_pll_clock_info *cinfo);
1659960aa7cSTomi Valkeinen };
1669960aa7cSTomi Valkeinen 
1679960aa7cSTomi Valkeinen struct dss_pll_hw {
16806ede3ddSTomi Valkeinen 	enum dss_pll_type type;
16906ede3ddSTomi Valkeinen 
170d11e5c82SLaurent Pinchart 	unsigned int n_max;
171d11e5c82SLaurent Pinchart 	unsigned int m_min;
172d11e5c82SLaurent Pinchart 	unsigned int m_max;
173d11e5c82SLaurent Pinchart 	unsigned int mX_max;
1749960aa7cSTomi Valkeinen 
1759960aa7cSTomi Valkeinen 	unsigned long fint_min, fint_max;
1769960aa7cSTomi Valkeinen 	unsigned long clkdco_min, clkdco_low, clkdco_max;
1779960aa7cSTomi Valkeinen 
1789960aa7cSTomi Valkeinen 	u8 n_msb, n_lsb;
1799960aa7cSTomi Valkeinen 	u8 m_msb, m_lsb;
1809960aa7cSTomi Valkeinen 	u8 mX_msb[DSS_PLL_MAX_HSDIVS], mX_lsb[DSS_PLL_MAX_HSDIVS];
1819960aa7cSTomi Valkeinen 
1829960aa7cSTomi Valkeinen 	bool has_stopmode;
1839960aa7cSTomi Valkeinen 	bool has_freqsel;
1849960aa7cSTomi Valkeinen 	bool has_selfreqdco;
1859960aa7cSTomi Valkeinen 	bool has_refsel;
1860c43f1e0STomi Valkeinen 
1870c43f1e0STomi Valkeinen 	/* DRA7 errata i886: use high N & M to avoid jitter */
1880c43f1e0STomi Valkeinen 	bool errata_i886;
1899960aa7cSTomi Valkeinen };
1909960aa7cSTomi Valkeinen 
1919960aa7cSTomi Valkeinen struct dss_pll {
1929960aa7cSTomi Valkeinen 	const char *name;
1939960aa7cSTomi Valkeinen 	enum dss_pll_id id;
1947b295257SLaurent Pinchart 	struct dss_device *dss;
1959960aa7cSTomi Valkeinen 
1969960aa7cSTomi Valkeinen 	struct clk *clkin;
1979960aa7cSTomi Valkeinen 	struct regulator *regulator;
1989960aa7cSTomi Valkeinen 
1999960aa7cSTomi Valkeinen 	void __iomem *base;
2009960aa7cSTomi Valkeinen 
2019960aa7cSTomi Valkeinen 	const struct dss_pll_hw *hw;
2029960aa7cSTomi Valkeinen 
2039960aa7cSTomi Valkeinen 	const struct dss_pll_ops *ops;
2049960aa7cSTomi Valkeinen 
2059960aa7cSTomi Valkeinen 	struct dss_pll_clock_info cinfo;
2069960aa7cSTomi Valkeinen };
2079960aa7cSTomi Valkeinen 
2086d85d4adSLaurent Pinchart /* Defines a generic omap register field */
2096d85d4adSLaurent Pinchart struct dss_reg_field {
2106d85d4adSLaurent Pinchart 	u8 start, end;
2116d85d4adSLaurent Pinchart };
2126d85d4adSLaurent Pinchart 
2139960aa7cSTomi Valkeinen struct dispc_clock_info {
2149960aa7cSTomi Valkeinen 	/* rates that we get with dividers below */
2159960aa7cSTomi Valkeinen 	unsigned long lck;
2169960aa7cSTomi Valkeinen 	unsigned long pck;
2179960aa7cSTomi Valkeinen 
2189960aa7cSTomi Valkeinen 	/* dividers */
2199960aa7cSTomi Valkeinen 	u16 lck_div;
2209960aa7cSTomi Valkeinen 	u16 pck_div;
2219960aa7cSTomi Valkeinen };
2229960aa7cSTomi Valkeinen 
2239960aa7cSTomi Valkeinen struct dss_lcd_mgr_config {
2249960aa7cSTomi Valkeinen 	enum dss_io_pad_mode io_pad_mode;
2259960aa7cSTomi Valkeinen 
2269960aa7cSTomi Valkeinen 	bool stallmode;
2279960aa7cSTomi Valkeinen 	bool fifohandcheck;
2289960aa7cSTomi Valkeinen 
2299960aa7cSTomi Valkeinen 	struct dispc_clock_info clock_info;
2309960aa7cSTomi Valkeinen 
2319960aa7cSTomi Valkeinen 	int video_port_width;
2329960aa7cSTomi Valkeinen 
2339960aa7cSTomi Valkeinen 	int lcden_sig_polarity;
2349960aa7cSTomi Valkeinen };
2359960aa7cSTomi Valkeinen 
2369960aa7cSTomi Valkeinen struct seq_file;
2379960aa7cSTomi Valkeinen struct platform_device;
2389960aa7cSTomi Valkeinen 
2390e546dfdSLaurent Pinchart #define DSS_SZ_REGS			SZ_512
2400e546dfdSLaurent Pinchart 
2410e546dfdSLaurent Pinchart struct dss_device {
2420e546dfdSLaurent Pinchart 	struct platform_device *pdev;
2430e546dfdSLaurent Pinchart 	void __iomem    *base;
2440e546dfdSLaurent Pinchart 	struct regmap	*syscon_pll_ctrl;
2450e546dfdSLaurent Pinchart 	u32		syscon_pll_ctrl_offset;
2460e546dfdSLaurent Pinchart 
2470e546dfdSLaurent Pinchart 	struct clk	*parent_clk;
2480e546dfdSLaurent Pinchart 	struct clk	*dss_clk;
2490e546dfdSLaurent Pinchart 	unsigned long	dss_clk_rate;
2500e546dfdSLaurent Pinchart 
2510e546dfdSLaurent Pinchart 	unsigned long	cache_req_pck;
2520e546dfdSLaurent Pinchart 	unsigned long	cache_prate;
2530e546dfdSLaurent Pinchart 	struct dispc_clock_info cache_dispc_cinfo;
2540e546dfdSLaurent Pinchart 
2550e546dfdSLaurent Pinchart 	enum dss_clk_source dsi_clk_source[MAX_NUM_DSI];
2560e546dfdSLaurent Pinchart 	enum dss_clk_source dispc_clk_source;
2570e546dfdSLaurent Pinchart 	enum dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
2580e546dfdSLaurent Pinchart 
2590e546dfdSLaurent Pinchart 	bool		ctx_valid;
2600e546dfdSLaurent Pinchart 	u32		ctx[DSS_SZ_REGS / sizeof(u32)];
2610e546dfdSLaurent Pinchart 
2620e546dfdSLaurent Pinchart 	const struct dss_features *feat;
2630e546dfdSLaurent Pinchart 
2640e546dfdSLaurent Pinchart 	struct dss_pll	*video1_pll;
2650e546dfdSLaurent Pinchart 	struct dss_pll	*video2_pll;
2660e546dfdSLaurent Pinchart };
2670e546dfdSLaurent Pinchart 
2689960aa7cSTomi Valkeinen /* core */
269493b683bSLaurent Pinchart static inline int dss_set_min_bus_tput(struct device *dev, unsigned long tput)
270493b683bSLaurent Pinchart {
271493b683bSLaurent Pinchart 	/* To be implemented when the OMAP platform will provide this feature */
272493b683bSLaurent Pinchart 	return 0;
273493b683bSLaurent Pinchart }
274493b683bSLaurent Pinchart 
2759960aa7cSTomi Valkeinen static inline bool dss_mgr_is_lcd(enum omap_channel id)
2769960aa7cSTomi Valkeinen {
2779960aa7cSTomi Valkeinen 	if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
2789960aa7cSTomi Valkeinen 			id == OMAP_DSS_CHANNEL_LCD3)
2799960aa7cSTomi Valkeinen 		return true;
2809960aa7cSTomi Valkeinen 	else
2819960aa7cSTomi Valkeinen 		return false;
2829960aa7cSTomi Valkeinen }
2839960aa7cSTomi Valkeinen 
2849960aa7cSTomi Valkeinen /* DSS */
28511765d16SLaurent Pinchart #if defined(CONFIG_OMAP2_DSS_DEBUGFS)
28611765d16SLaurent Pinchart int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
28711765d16SLaurent Pinchart #else
28811765d16SLaurent Pinchart static inline int dss_debugfs_create_file(const char *name,
28911765d16SLaurent Pinchart 					  void (*write)(struct seq_file *))
29011765d16SLaurent Pinchart {
29111765d16SLaurent Pinchart 	return 0;
29211765d16SLaurent Pinchart }
29311765d16SLaurent Pinchart #endif /* CONFIG_OMAP2_DSS_DEBUGFS */
29411765d16SLaurent Pinchart 
2957b295257SLaurent Pinchart struct dss_device *dss_get_device(struct device *dev);
2967b295257SLaurent Pinchart 
2977b295257SLaurent Pinchart int dss_runtime_get(struct dss_device *dss);
2987b295257SLaurent Pinchart void dss_runtime_put(struct dss_device *dss);
2999960aa7cSTomi Valkeinen 
3009960aa7cSTomi Valkeinen unsigned long dss_get_dispc_clk_rate(void);
3019f0fbaeaSLaurent Pinchart unsigned long dss_get_max_fck_rate(void);
30251919572SLaurent Pinchart enum omap_dss_output_id dss_get_supported_outputs(enum omap_channel channel);
303*8aea8e6aSLaurent Pinchart int dss_dpi_select_source(struct dss_device *dss, int port,
304*8aea8e6aSLaurent Pinchart 			  enum omap_channel channel);
305*8aea8e6aSLaurent Pinchart void dss_select_hdmi_venc_clk_source(struct dss_device *dss,
306*8aea8e6aSLaurent Pinchart 				     enum dss_hdmi_venc_clk_source_select src);
307407bd564STomi Valkeinen const char *dss_get_clk_source_name(enum dss_clk_source clk_src);
3089960aa7cSTomi Valkeinen 
3099960aa7cSTomi Valkeinen /* DSS VIDEO PLL */
3107b295257SLaurent Pinchart struct dss_pll *dss_video_pll_init(struct dss_device *dss,
3117b295257SLaurent Pinchart 				   struct platform_device *pdev, int id,
3129960aa7cSTomi Valkeinen 				   struct regulator *regulator);
3139960aa7cSTomi Valkeinen void dss_video_pll_uninit(struct dss_pll *pll);
3149960aa7cSTomi Valkeinen 
31527260999SLaurent Pinchart void dss_ctrl_pll_enable(struct dss_pll *pll, bool enable);
3169960aa7cSTomi Valkeinen 
317d7157dfeSLaurent Pinchart void dss_sdi_init(struct dss_device *dss, int datapairs);
318d7157dfeSLaurent Pinchart int dss_sdi_enable(struct dss_device *dss);
319d7157dfeSLaurent Pinchart void dss_sdi_disable(struct dss_device *dss);
3209960aa7cSTomi Valkeinen 
321*8aea8e6aSLaurent Pinchart void dss_select_dsi_clk_source(struct dss_device *dss, int dsi_module,
322dc0352d1STomi Valkeinen 			       enum dss_clk_source clk_src);
323*8aea8e6aSLaurent Pinchart void dss_select_lcd_clk_source(struct dss_device *dss,
324*8aea8e6aSLaurent Pinchart 			       enum omap_channel channel,
325dc0352d1STomi Valkeinen 			       enum dss_clk_source clk_src);
326dc0352d1STomi Valkeinen enum dss_clk_source dss_get_dispc_clk_source(void);
327dc0352d1STomi Valkeinen enum dss_clk_source dss_get_dsi_clk_source(int dsi_module);
328dc0352d1STomi Valkeinen enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
3299960aa7cSTomi Valkeinen 
3309960aa7cSTomi Valkeinen void dss_set_venc_output(enum omap_dss_venc_type type);
3319960aa7cSTomi Valkeinen void dss_set_dac_pwrdn_bgz(bool enable);
3329960aa7cSTomi Valkeinen 
3339960aa7cSTomi Valkeinen int dss_set_fck_rate(unsigned long rate);
3349960aa7cSTomi Valkeinen 
3359960aa7cSTomi Valkeinen typedef bool (*dss_div_calc_func)(unsigned long fck, void *data);
3369960aa7cSTomi Valkeinen bool dss_div_calc(unsigned long pck, unsigned long fck_min,
3379960aa7cSTomi Valkeinen 		dss_div_calc_func func, void *data);
3389960aa7cSTomi Valkeinen 
3399960aa7cSTomi Valkeinen /* SDI */
3409960aa7cSTomi Valkeinen #ifdef CONFIG_OMAP2_DSS_SDI
341d7157dfeSLaurent Pinchart int sdi_init_port(struct dss_device *dss, struct platform_device *pdev,
342d7157dfeSLaurent Pinchart 		  struct device_node *port);
3439960aa7cSTomi Valkeinen void sdi_uninit_port(struct device_node *port);
3449960aa7cSTomi Valkeinen #else
345d7157dfeSLaurent Pinchart static inline int sdi_init_port(struct dss_device *dss,
346d7157dfeSLaurent Pinchart 				struct platform_device *pdev,
3479960aa7cSTomi Valkeinen 				struct device_node *port)
3489960aa7cSTomi Valkeinen {
3499960aa7cSTomi Valkeinen 	return 0;
3509960aa7cSTomi Valkeinen }
3519960aa7cSTomi Valkeinen static inline void sdi_uninit_port(struct device_node *port)
3529960aa7cSTomi Valkeinen {
3539960aa7cSTomi Valkeinen }
3549960aa7cSTomi Valkeinen #endif
3559960aa7cSTomi Valkeinen 
3569960aa7cSTomi Valkeinen /* DSI */
3579960aa7cSTomi Valkeinen 
3589960aa7cSTomi Valkeinen #ifdef CONFIG_OMAP2_DSS_DSI
3599960aa7cSTomi Valkeinen 
3609960aa7cSTomi Valkeinen struct dentry;
3619960aa7cSTomi Valkeinen struct file_operations;
3629960aa7cSTomi Valkeinen 
3639960aa7cSTomi Valkeinen void dsi_dump_clocks(struct seq_file *s);
3649960aa7cSTomi Valkeinen 
3659960aa7cSTomi Valkeinen void dsi_irq_handler(void);
3669960aa7cSTomi Valkeinen 
3679960aa7cSTomi Valkeinen #endif
3689960aa7cSTomi Valkeinen 
3699960aa7cSTomi Valkeinen /* DPI */
3709960aa7cSTomi Valkeinen #ifdef CONFIG_OMAP2_DSS_DPI
371*8aea8e6aSLaurent Pinchart int dpi_init_port(struct dss_device *dss, struct platform_device *pdev,
372*8aea8e6aSLaurent Pinchart 		  struct device_node *port, enum dss_model dss_model);
3739960aa7cSTomi Valkeinen void dpi_uninit_port(struct device_node *port);
3749960aa7cSTomi Valkeinen #else
375*8aea8e6aSLaurent Pinchart static inline int dpi_init_port(struct dss_device *port,
376*8aea8e6aSLaurent Pinchart 				struct platform_device *pdev,
377*8aea8e6aSLaurent Pinchart 				struct device_node *port,
378*8aea8e6aSLaurent Pinchart 				enum dss_model dss_model)
3799960aa7cSTomi Valkeinen {
3809960aa7cSTomi Valkeinen 	return 0;
3819960aa7cSTomi Valkeinen }
3829960aa7cSTomi Valkeinen static inline void dpi_uninit_port(struct device_node *port)
3839960aa7cSTomi Valkeinen {
3849960aa7cSTomi Valkeinen }
3859960aa7cSTomi Valkeinen #endif
3869960aa7cSTomi Valkeinen 
3879960aa7cSTomi Valkeinen /* DISPC */
3889960aa7cSTomi Valkeinen void dispc_dump_clocks(struct seq_file *s);
3899960aa7cSTomi Valkeinen 
3905034b1faSTomi Valkeinen int dispc_runtime_get(void);
3915034b1faSTomi Valkeinen void dispc_runtime_put(void);
3925034b1faSTomi Valkeinen 
3939960aa7cSTomi Valkeinen void dispc_enable_sidle(void);
3949960aa7cSTomi Valkeinen void dispc_disable_sidle(void);
3959960aa7cSTomi Valkeinen 
3969960aa7cSTomi Valkeinen void dispc_lcd_enable_signal(bool enable);
3979960aa7cSTomi Valkeinen void dispc_pck_free_enable(bool enable);
3989960aa7cSTomi Valkeinen void dispc_enable_fifomerge(bool enable);
3999960aa7cSTomi Valkeinen 
4009960aa7cSTomi Valkeinen typedef bool (*dispc_div_calc_func)(int lckd, int pckd, unsigned long lck,
4019960aa7cSTomi Valkeinen 		unsigned long pck, void *data);
4029960aa7cSTomi Valkeinen bool dispc_div_calc(unsigned long dispc,
4039960aa7cSTomi Valkeinen 		unsigned long pck_min, unsigned long pck_max,
4049960aa7cSTomi Valkeinen 		dispc_div_calc_func func, void *data);
4059960aa7cSTomi Valkeinen 
406da11bbbbSPeter Ujfalusi bool dispc_mgr_timings_ok(enum omap_channel channel, const struct videomode *vm);
4079960aa7cSTomi Valkeinen int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
4089960aa7cSTomi Valkeinen 		struct dispc_clock_info *cinfo);
4099960aa7cSTomi Valkeinen 
4109960aa7cSTomi Valkeinen 
411864050c7SJyri Sarha void dispc_ovl_set_fifo_threshold(enum omap_plane_id plane, u32 low,
412864050c7SJyri Sarha 				  u32 high);
413864050c7SJyri Sarha void dispc_ovl_compute_fifo_thresholds(enum omap_plane_id plane,
4149960aa7cSTomi Valkeinen 		u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
4159960aa7cSTomi Valkeinen 		bool manual_update);
4169960aa7cSTomi Valkeinen 
4179960aa7cSTomi Valkeinen void dispc_mgr_set_clock_div(enum omap_channel channel,
4189960aa7cSTomi Valkeinen 		const struct dispc_clock_info *cinfo);
4199960aa7cSTomi Valkeinen int dispc_mgr_get_clock_div(enum omap_channel channel,
4209960aa7cSTomi Valkeinen 		struct dispc_clock_info *cinfo);
4219960aa7cSTomi Valkeinen void dispc_set_tv_pclk(unsigned long pclk);
4229960aa7cSTomi Valkeinen 
4239960aa7cSTomi Valkeinen u32 dispc_wb_get_framedone_irq(void);
4249960aa7cSTomi Valkeinen bool dispc_wb_go_busy(void);
4259960aa7cSTomi Valkeinen void dispc_wb_go(void);
4269960aa7cSTomi Valkeinen void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
4279960aa7cSTomi Valkeinen int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
428da11bbbbSPeter Ujfalusi 		bool mem_to_mem, const struct videomode *vm);
4299960aa7cSTomi Valkeinen 
4309960aa7cSTomi Valkeinen #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
431d11e5c82SLaurent Pinchart static inline void dss_collect_irq_stats(u32 irqstatus, unsigned int *irq_arr)
4329960aa7cSTomi Valkeinen {
4339960aa7cSTomi Valkeinen 	int b;
4349960aa7cSTomi Valkeinen 	for (b = 0; b < 32; ++b) {
4359960aa7cSTomi Valkeinen 		if (irqstatus & (1 << b))
4369960aa7cSTomi Valkeinen 			irq_arr[b]++;
4379960aa7cSTomi Valkeinen 	}
4389960aa7cSTomi Valkeinen }
4399960aa7cSTomi Valkeinen #endif
4409960aa7cSTomi Valkeinen 
4419960aa7cSTomi Valkeinen /* PLL */
4429960aa7cSTomi Valkeinen typedef bool (*dss_pll_calc_func)(int n, int m, unsigned long fint,
4439960aa7cSTomi Valkeinen 		unsigned long clkdco, void *data);
4449960aa7cSTomi Valkeinen typedef bool (*dss_hsdiv_calc_func)(int m_dispc, unsigned long dispc,
4459960aa7cSTomi Valkeinen 		void *data);
4469960aa7cSTomi Valkeinen 
4479960aa7cSTomi Valkeinen int dss_pll_register(struct dss_pll *pll);
4489960aa7cSTomi Valkeinen void dss_pll_unregister(struct dss_pll *pll);
4499960aa7cSTomi Valkeinen struct dss_pll *dss_pll_find(const char *name);
4505670bd72STomi Valkeinen struct dss_pll *dss_pll_find_by_src(enum dss_clk_source src);
451d11e5c82SLaurent Pinchart unsigned int dss_pll_get_clkout_idx_for_src(enum dss_clk_source src);
4529960aa7cSTomi Valkeinen int dss_pll_enable(struct dss_pll *pll);
4539960aa7cSTomi Valkeinen void dss_pll_disable(struct dss_pll *pll);
4549960aa7cSTomi Valkeinen int dss_pll_set_config(struct dss_pll *pll,
4559960aa7cSTomi Valkeinen 		const struct dss_pll_clock_info *cinfo);
4569960aa7cSTomi Valkeinen 
457cd0715ffSTomi Valkeinen bool dss_pll_hsdiv_calc_a(const struct dss_pll *pll, unsigned long clkdco,
4589960aa7cSTomi Valkeinen 		unsigned long out_min, unsigned long out_max,
4599960aa7cSTomi Valkeinen 		dss_hsdiv_calc_func func, void *data);
460cd0715ffSTomi Valkeinen bool dss_pll_calc_a(const struct dss_pll *pll, unsigned long clkin,
4619960aa7cSTomi Valkeinen 		unsigned long pll_min, unsigned long pll_max,
4629960aa7cSTomi Valkeinen 		dss_pll_calc_func func, void *data);
463c17dc0e3STomi Valkeinen 
464c17dc0e3STomi Valkeinen bool dss_pll_calc_b(const struct dss_pll *pll, unsigned long clkin,
465c107751dSTomi Valkeinen 	unsigned long target_clkout, struct dss_pll_clock_info *cinfo);
466c17dc0e3STomi Valkeinen 
4679960aa7cSTomi Valkeinen int dss_pll_write_config_type_a(struct dss_pll *pll,
4689960aa7cSTomi Valkeinen 		const struct dss_pll_clock_info *cinfo);
4699960aa7cSTomi Valkeinen int dss_pll_write_config_type_b(struct dss_pll *pll,
4709960aa7cSTomi Valkeinen 		const struct dss_pll_clock_info *cinfo);
4719960aa7cSTomi Valkeinen int dss_pll_wait_reset_done(struct dss_pll *pll);
4729960aa7cSTomi Valkeinen 
473d66c36a3SAndrew F. Davis extern struct platform_driver omap_dsshw_driver;
474d66c36a3SAndrew F. Davis extern struct platform_driver omap_dispchw_driver;
475d66c36a3SAndrew F. Davis #ifdef CONFIG_OMAP2_DSS_DSI
476d66c36a3SAndrew F. Davis extern struct platform_driver omap_dsihw_driver;
477d66c36a3SAndrew F. Davis #endif
478d66c36a3SAndrew F. Davis #ifdef CONFIG_OMAP2_DSS_VENC
479d66c36a3SAndrew F. Davis extern struct platform_driver omap_venchw_driver;
480d66c36a3SAndrew F. Davis #endif
481d66c36a3SAndrew F. Davis #ifdef CONFIG_OMAP4_DSS_HDMI
482d66c36a3SAndrew F. Davis extern struct platform_driver omapdss_hdmi4hw_driver;
483d66c36a3SAndrew F. Davis #endif
484d66c36a3SAndrew F. Davis #ifdef CONFIG_OMAP5_DSS_HDMI
485d66c36a3SAndrew F. Davis extern struct platform_driver omapdss_hdmi5hw_driver;
486d66c36a3SAndrew F. Davis #endif
487d66c36a3SAndrew F. Davis 
4889960aa7cSTomi Valkeinen #endif
489