19960aa7cSTomi Valkeinen /* 29960aa7cSTomi Valkeinen * Copyright (C) 2009 Nokia Corporation 39960aa7cSTomi Valkeinen * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com> 49960aa7cSTomi Valkeinen * 59960aa7cSTomi Valkeinen * Some code and ideas taken from drivers/video/omap/ driver 69960aa7cSTomi Valkeinen * by Imre Deak. 79960aa7cSTomi Valkeinen * 89960aa7cSTomi Valkeinen * This program is free software; you can redistribute it and/or modify it 99960aa7cSTomi Valkeinen * under the terms of the GNU General Public License version 2 as published by 109960aa7cSTomi Valkeinen * the Free Software Foundation. 119960aa7cSTomi Valkeinen * 129960aa7cSTomi Valkeinen * This program is distributed in the hope that it will be useful, but WITHOUT 139960aa7cSTomi Valkeinen * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 149960aa7cSTomi Valkeinen * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 159960aa7cSTomi Valkeinen * more details. 169960aa7cSTomi Valkeinen * 179960aa7cSTomi Valkeinen * You should have received a copy of the GNU General Public License along with 189960aa7cSTomi Valkeinen * this program. If not, see <http://www.gnu.org/licenses/>. 199960aa7cSTomi Valkeinen */ 209960aa7cSTomi Valkeinen 219960aa7cSTomi Valkeinen #ifndef __OMAP2_DSS_H 229960aa7cSTomi Valkeinen #define __OMAP2_DSS_H 239960aa7cSTomi Valkeinen 249960aa7cSTomi Valkeinen #include <linux/interrupt.h> 259960aa7cSTomi Valkeinen 2635a339acSTomi Valkeinen #include "omapdss.h" 2735a339acSTomi Valkeinen 2850638ae5SLaurent Pinchart struct dispc_device; 29f33656e1SLaurent Pinchart struct dss_debugfs_entry; 30f33656e1SLaurent Pinchart struct platform_device; 31f33656e1SLaurent Pinchart struct seq_file; 32f33656e1SLaurent Pinchart 33d874b3a7SLaurent Pinchart #define MAX_DSS_LCD_MANAGERS 3 34d874b3a7SLaurent Pinchart #define MAX_NUM_DSI 2 35d874b3a7SLaurent Pinchart 369960aa7cSTomi Valkeinen #ifdef pr_fmt 379960aa7cSTomi Valkeinen #undef pr_fmt 389960aa7cSTomi Valkeinen #endif 399960aa7cSTomi Valkeinen 409960aa7cSTomi Valkeinen #ifdef DSS_SUBSYS_NAME 419960aa7cSTomi Valkeinen #define pr_fmt(fmt) DSS_SUBSYS_NAME ": " fmt 429960aa7cSTomi Valkeinen #else 439960aa7cSTomi Valkeinen #define pr_fmt(fmt) fmt 449960aa7cSTomi Valkeinen #endif 459960aa7cSTomi Valkeinen 469960aa7cSTomi Valkeinen #define DSSDBG(format, ...) \ 479960aa7cSTomi Valkeinen pr_debug(format, ## __VA_ARGS__) 489960aa7cSTomi Valkeinen 499960aa7cSTomi Valkeinen #ifdef DSS_SUBSYS_NAME 509960aa7cSTomi Valkeinen #define DSSERR(format, ...) \ 518dfe162aSJoe Perches pr_err("omapdss " DSS_SUBSYS_NAME " error: " format, ##__VA_ARGS__) 529960aa7cSTomi Valkeinen #else 539960aa7cSTomi Valkeinen #define DSSERR(format, ...) \ 548dfe162aSJoe Perches pr_err("omapdss error: " format, ##__VA_ARGS__) 559960aa7cSTomi Valkeinen #endif 569960aa7cSTomi Valkeinen 579960aa7cSTomi Valkeinen #ifdef DSS_SUBSYS_NAME 589960aa7cSTomi Valkeinen #define DSSINFO(format, ...) \ 598dfe162aSJoe Perches pr_info("omapdss " DSS_SUBSYS_NAME ": " format, ##__VA_ARGS__) 609960aa7cSTomi Valkeinen #else 619960aa7cSTomi Valkeinen #define DSSINFO(format, ...) \ 628dfe162aSJoe Perches pr_info("omapdss: " format, ## __VA_ARGS__) 639960aa7cSTomi Valkeinen #endif 649960aa7cSTomi Valkeinen 659960aa7cSTomi Valkeinen #ifdef DSS_SUBSYS_NAME 669960aa7cSTomi Valkeinen #define DSSWARN(format, ...) \ 678dfe162aSJoe Perches pr_warn("omapdss " DSS_SUBSYS_NAME ": " format, ##__VA_ARGS__) 689960aa7cSTomi Valkeinen #else 699960aa7cSTomi Valkeinen #define DSSWARN(format, ...) \ 708dfe162aSJoe Perches pr_warn("omapdss: " format, ##__VA_ARGS__) 719960aa7cSTomi Valkeinen #endif 729960aa7cSTomi Valkeinen 739960aa7cSTomi Valkeinen /* OMAP TRM gives bitfields as start:end, where start is the higher bit 749960aa7cSTomi Valkeinen number. For example 7:0 */ 759960aa7cSTomi Valkeinen #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end)) 769960aa7cSTomi Valkeinen #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end)) 779960aa7cSTomi Valkeinen #define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end)) 789960aa7cSTomi Valkeinen #define FLD_MOD(orig, val, start, end) \ 799960aa7cSTomi Valkeinen (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end)) 809960aa7cSTomi Valkeinen 81b8dab2bdSLaurent Pinchart enum dss_model { 82b8dab2bdSLaurent Pinchart DSS_MODEL_OMAP2, 83b8dab2bdSLaurent Pinchart DSS_MODEL_OMAP3, 84b8dab2bdSLaurent Pinchart DSS_MODEL_OMAP4, 85b8dab2bdSLaurent Pinchart DSS_MODEL_OMAP5, 86b8dab2bdSLaurent Pinchart DSS_MODEL_DRA7, 87b8dab2bdSLaurent Pinchart }; 88b8dab2bdSLaurent Pinchart 899960aa7cSTomi Valkeinen enum dss_io_pad_mode { 909960aa7cSTomi Valkeinen DSS_IO_PAD_MODE_RESET, 919960aa7cSTomi Valkeinen DSS_IO_PAD_MODE_RFBI, 929960aa7cSTomi Valkeinen DSS_IO_PAD_MODE_BYPASS, 939960aa7cSTomi Valkeinen }; 949960aa7cSTomi Valkeinen 959960aa7cSTomi Valkeinen enum dss_hdmi_venc_clk_source_select { 969960aa7cSTomi Valkeinen DSS_VENC_TV_CLK = 0, 979960aa7cSTomi Valkeinen DSS_HDMI_M_PCLK = 1, 989960aa7cSTomi Valkeinen }; 999960aa7cSTomi Valkeinen 1009960aa7cSTomi Valkeinen enum dss_dsi_content_type { 1019960aa7cSTomi Valkeinen DSS_DSI_CONTENT_DCS, 1029960aa7cSTomi Valkeinen DSS_DSI_CONTENT_GENERIC, 1039960aa7cSTomi Valkeinen }; 1049960aa7cSTomi Valkeinen 105dc0352d1STomi Valkeinen enum dss_clk_source { 1063b63ca75STomi Valkeinen DSS_CLK_SRC_FCK = 0, 1073b63ca75STomi Valkeinen 1083b63ca75STomi Valkeinen DSS_CLK_SRC_PLL1_1, 1093b63ca75STomi Valkeinen DSS_CLK_SRC_PLL1_2, 110b5d8c757STomi Valkeinen DSS_CLK_SRC_PLL1_3, 1113b63ca75STomi Valkeinen 1123b63ca75STomi Valkeinen DSS_CLK_SRC_PLL2_1, 1133b63ca75STomi Valkeinen DSS_CLK_SRC_PLL2_2, 114b5d8c757STomi Valkeinen DSS_CLK_SRC_PLL2_3, 115b5d8c757STomi Valkeinen 116b5d8c757STomi Valkeinen DSS_CLK_SRC_HDMI_PLL, 117be5d7319STomi Valkeinen }; 118be5d7319STomi Valkeinen 1199960aa7cSTomi Valkeinen enum dss_pll_id { 1209960aa7cSTomi Valkeinen DSS_PLL_DSI1, 1219960aa7cSTomi Valkeinen DSS_PLL_DSI2, 1229960aa7cSTomi Valkeinen DSS_PLL_HDMI, 1239960aa7cSTomi Valkeinen DSS_PLL_VIDEO1, 1249960aa7cSTomi Valkeinen DSS_PLL_VIDEO2, 1259960aa7cSTomi Valkeinen }; 1269960aa7cSTomi Valkeinen 1279960aa7cSTomi Valkeinen struct dss_pll; 1289960aa7cSTomi Valkeinen 1299960aa7cSTomi Valkeinen #define DSS_PLL_MAX_HSDIVS 4 1309960aa7cSTomi Valkeinen 13106ede3ddSTomi Valkeinen enum dss_pll_type { 13206ede3ddSTomi Valkeinen DSS_PLL_TYPE_A, 13306ede3ddSTomi Valkeinen DSS_PLL_TYPE_B, 13406ede3ddSTomi Valkeinen }; 13506ede3ddSTomi Valkeinen 1369960aa7cSTomi Valkeinen /* 1379960aa7cSTomi Valkeinen * Type-A PLLs: clkout[]/mX[] refer to hsdiv outputs m4, m5, m6, m7. 1389960aa7cSTomi Valkeinen * Type-B PLLs: clkout[0] refers to m2. 1399960aa7cSTomi Valkeinen */ 1409960aa7cSTomi Valkeinen struct dss_pll_clock_info { 1419960aa7cSTomi Valkeinen /* rates that we get with dividers below */ 1429960aa7cSTomi Valkeinen unsigned long fint; 1439960aa7cSTomi Valkeinen unsigned long clkdco; 1449960aa7cSTomi Valkeinen unsigned long clkout[DSS_PLL_MAX_HSDIVS]; 1459960aa7cSTomi Valkeinen 1469960aa7cSTomi Valkeinen /* dividers */ 1479960aa7cSTomi Valkeinen u16 n; 1489960aa7cSTomi Valkeinen u16 m; 1499960aa7cSTomi Valkeinen u32 mf; 1509960aa7cSTomi Valkeinen u16 mX[DSS_PLL_MAX_HSDIVS]; 1519960aa7cSTomi Valkeinen u16 sd; 1529960aa7cSTomi Valkeinen }; 1539960aa7cSTomi Valkeinen 1549960aa7cSTomi Valkeinen struct dss_pll_ops { 1559960aa7cSTomi Valkeinen int (*enable)(struct dss_pll *pll); 1569960aa7cSTomi Valkeinen void (*disable)(struct dss_pll *pll); 1579960aa7cSTomi Valkeinen int (*set_config)(struct dss_pll *pll, 1589960aa7cSTomi Valkeinen const struct dss_pll_clock_info *cinfo); 1599960aa7cSTomi Valkeinen }; 1609960aa7cSTomi Valkeinen 1619960aa7cSTomi Valkeinen struct dss_pll_hw { 16206ede3ddSTomi Valkeinen enum dss_pll_type type; 16306ede3ddSTomi Valkeinen 164d11e5c82SLaurent Pinchart unsigned int n_max; 165d11e5c82SLaurent Pinchart unsigned int m_min; 166d11e5c82SLaurent Pinchart unsigned int m_max; 167d11e5c82SLaurent Pinchart unsigned int mX_max; 1689960aa7cSTomi Valkeinen 1699960aa7cSTomi Valkeinen unsigned long fint_min, fint_max; 1709960aa7cSTomi Valkeinen unsigned long clkdco_min, clkdco_low, clkdco_max; 1719960aa7cSTomi Valkeinen 1729960aa7cSTomi Valkeinen u8 n_msb, n_lsb; 1739960aa7cSTomi Valkeinen u8 m_msb, m_lsb; 1749960aa7cSTomi Valkeinen u8 mX_msb[DSS_PLL_MAX_HSDIVS], mX_lsb[DSS_PLL_MAX_HSDIVS]; 1759960aa7cSTomi Valkeinen 1769960aa7cSTomi Valkeinen bool has_stopmode; 1779960aa7cSTomi Valkeinen bool has_freqsel; 1789960aa7cSTomi Valkeinen bool has_selfreqdco; 1799960aa7cSTomi Valkeinen bool has_refsel; 1800c43f1e0STomi Valkeinen 1810c43f1e0STomi Valkeinen /* DRA7 errata i886: use high N & M to avoid jitter */ 1820c43f1e0STomi Valkeinen bool errata_i886; 1839960aa7cSTomi Valkeinen }; 1849960aa7cSTomi Valkeinen 1859960aa7cSTomi Valkeinen struct dss_pll { 1869960aa7cSTomi Valkeinen const char *name; 1879960aa7cSTomi Valkeinen enum dss_pll_id id; 1887b295257SLaurent Pinchart struct dss_device *dss; 1899960aa7cSTomi Valkeinen 1909960aa7cSTomi Valkeinen struct clk *clkin; 1919960aa7cSTomi Valkeinen struct regulator *regulator; 1929960aa7cSTomi Valkeinen 1939960aa7cSTomi Valkeinen void __iomem *base; 1949960aa7cSTomi Valkeinen 1959960aa7cSTomi Valkeinen const struct dss_pll_hw *hw; 1969960aa7cSTomi Valkeinen 1979960aa7cSTomi Valkeinen const struct dss_pll_ops *ops; 1989960aa7cSTomi Valkeinen 1999960aa7cSTomi Valkeinen struct dss_pll_clock_info cinfo; 2009960aa7cSTomi Valkeinen }; 2019960aa7cSTomi Valkeinen 2026d85d4adSLaurent Pinchart /* Defines a generic omap register field */ 2036d85d4adSLaurent Pinchart struct dss_reg_field { 2046d85d4adSLaurent Pinchart u8 start, end; 2056d85d4adSLaurent Pinchart }; 2066d85d4adSLaurent Pinchart 2079960aa7cSTomi Valkeinen struct dispc_clock_info { 2089960aa7cSTomi Valkeinen /* rates that we get with dividers below */ 2099960aa7cSTomi Valkeinen unsigned long lck; 2109960aa7cSTomi Valkeinen unsigned long pck; 2119960aa7cSTomi Valkeinen 2129960aa7cSTomi Valkeinen /* dividers */ 2139960aa7cSTomi Valkeinen u16 lck_div; 2149960aa7cSTomi Valkeinen u16 pck_div; 2159960aa7cSTomi Valkeinen }; 2169960aa7cSTomi Valkeinen 2179960aa7cSTomi Valkeinen struct dss_lcd_mgr_config { 2189960aa7cSTomi Valkeinen enum dss_io_pad_mode io_pad_mode; 2199960aa7cSTomi Valkeinen 2209960aa7cSTomi Valkeinen bool stallmode; 2219960aa7cSTomi Valkeinen bool fifohandcheck; 2229960aa7cSTomi Valkeinen 2239960aa7cSTomi Valkeinen struct dispc_clock_info clock_info; 2249960aa7cSTomi Valkeinen 2259960aa7cSTomi Valkeinen int video_port_width; 2269960aa7cSTomi Valkeinen 2279960aa7cSTomi Valkeinen int lcden_sig_polarity; 2289960aa7cSTomi Valkeinen }; 2299960aa7cSTomi Valkeinen 2300e546dfdSLaurent Pinchart #define DSS_SZ_REGS SZ_512 2310e546dfdSLaurent Pinchart 2320e546dfdSLaurent Pinchart struct dss_device { 2330e546dfdSLaurent Pinchart struct platform_device *pdev; 2340e546dfdSLaurent Pinchart void __iomem *base; 2350e546dfdSLaurent Pinchart struct regmap *syscon_pll_ctrl; 2360e546dfdSLaurent Pinchart u32 syscon_pll_ctrl_offset; 2370e546dfdSLaurent Pinchart 2380e546dfdSLaurent Pinchart struct clk *parent_clk; 2390e546dfdSLaurent Pinchart struct clk *dss_clk; 2400e546dfdSLaurent Pinchart unsigned long dss_clk_rate; 2410e546dfdSLaurent Pinchart 2420e546dfdSLaurent Pinchart unsigned long cache_req_pck; 2430e546dfdSLaurent Pinchart unsigned long cache_prate; 2440e546dfdSLaurent Pinchart struct dispc_clock_info cache_dispc_cinfo; 2450e546dfdSLaurent Pinchart 2460e546dfdSLaurent Pinchart enum dss_clk_source dsi_clk_source[MAX_NUM_DSI]; 2470e546dfdSLaurent Pinchart enum dss_clk_source dispc_clk_source; 2480e546dfdSLaurent Pinchart enum dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS]; 2490e546dfdSLaurent Pinchart 2500e546dfdSLaurent Pinchart bool ctx_valid; 2510e546dfdSLaurent Pinchart u32 ctx[DSS_SZ_REGS / sizeof(u32)]; 2520e546dfdSLaurent Pinchart 2530e546dfdSLaurent Pinchart const struct dss_features *feat; 2540e546dfdSLaurent Pinchart 255f33656e1SLaurent Pinchart struct { 2561c4b92eeSLaurent Pinchart struct dentry *root; 257f33656e1SLaurent Pinchart struct dss_debugfs_entry *clk; 258f33656e1SLaurent Pinchart struct dss_debugfs_entry *dss; 259f33656e1SLaurent Pinchart } debugfs; 260f33656e1SLaurent Pinchart 261798957aeSLaurent Pinchart struct dss_pll *plls[4]; 2620e546dfdSLaurent Pinchart struct dss_pll *video1_pll; 2630e546dfdSLaurent Pinchart struct dss_pll *video2_pll; 264d3541ca8SLaurent Pinchart 26550638ae5SLaurent Pinchart struct dispc_device *dispc; 266d3541ca8SLaurent Pinchart const struct dispc_ops *dispc_ops; 2670e546dfdSLaurent Pinchart }; 2680e546dfdSLaurent Pinchart 2699960aa7cSTomi Valkeinen /* core */ 270493b683bSLaurent Pinchart static inline int dss_set_min_bus_tput(struct device *dev, unsigned long tput) 271493b683bSLaurent Pinchart { 272493b683bSLaurent Pinchart /* To be implemented when the OMAP platform will provide this feature */ 273493b683bSLaurent Pinchart return 0; 274493b683bSLaurent Pinchart } 275493b683bSLaurent Pinchart 2769960aa7cSTomi Valkeinen static inline bool dss_mgr_is_lcd(enum omap_channel id) 2779960aa7cSTomi Valkeinen { 2789960aa7cSTomi Valkeinen if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 || 2799960aa7cSTomi Valkeinen id == OMAP_DSS_CHANNEL_LCD3) 2809960aa7cSTomi Valkeinen return true; 2819960aa7cSTomi Valkeinen else 2829960aa7cSTomi Valkeinen return false; 2839960aa7cSTomi Valkeinen } 2849960aa7cSTomi Valkeinen 2859960aa7cSTomi Valkeinen /* DSS */ 28611765d16SLaurent Pinchart #if defined(CONFIG_OMAP2_DSS_DEBUGFS) 2871c4b92eeSLaurent Pinchart struct dss_debugfs_entry * 2881c4b92eeSLaurent Pinchart dss_debugfs_create_file(struct dss_device *dss, const char *name, 2891c4b92eeSLaurent Pinchart int (*show_fn)(struct seq_file *s, void *data), 2901c4b92eeSLaurent Pinchart void *data); 291f33656e1SLaurent Pinchart void dss_debugfs_remove_file(struct dss_debugfs_entry *entry); 29211765d16SLaurent Pinchart #else 293f33656e1SLaurent Pinchart static inline struct dss_debugfs_entry * 2941c4b92eeSLaurent Pinchart dss_debugfs_create_file(struct dss_device *dss, const char *name, 295f33656e1SLaurent Pinchart int (*show_fn)(struct seq_file *s, void *data), 296f33656e1SLaurent Pinchart void *data) 29711765d16SLaurent Pinchart { 298f33656e1SLaurent Pinchart return NULL; 299f33656e1SLaurent Pinchart } 300f33656e1SLaurent Pinchart 301f33656e1SLaurent Pinchart static inline void dss_debugfs_remove_file(struct dss_debugfs_entry *entry) 302f33656e1SLaurent Pinchart { 30311765d16SLaurent Pinchart } 30411765d16SLaurent Pinchart #endif /* CONFIG_OMAP2_DSS_DEBUGFS */ 30511765d16SLaurent Pinchart 3067b295257SLaurent Pinchart struct dss_device *dss_get_device(struct device *dev); 3077b295257SLaurent Pinchart 3087b295257SLaurent Pinchart int dss_runtime_get(struct dss_device *dss); 3097b295257SLaurent Pinchart void dss_runtime_put(struct dss_device *dss); 3109960aa7cSTomi Valkeinen 31160f9c59fSLaurent Pinchart unsigned long dss_get_dispc_clk_rate(struct dss_device *dss); 31260f9c59fSLaurent Pinchart unsigned long dss_get_max_fck_rate(struct dss_device *dss); 3131ef904e1SLaurent Pinchart enum omap_dss_output_id dss_get_supported_outputs(struct dss_device *dss, 3141ef904e1SLaurent Pinchart enum omap_channel channel); 3158aea8e6aSLaurent Pinchart int dss_dpi_select_source(struct dss_device *dss, int port, 3168aea8e6aSLaurent Pinchart enum omap_channel channel); 3178aea8e6aSLaurent Pinchart void dss_select_hdmi_venc_clk_source(struct dss_device *dss, 3188aea8e6aSLaurent Pinchart enum dss_hdmi_venc_clk_source_select src); 319407bd564STomi Valkeinen const char *dss_get_clk_source_name(enum dss_clk_source clk_src); 3209960aa7cSTomi Valkeinen 3219960aa7cSTomi Valkeinen /* DSS VIDEO PLL */ 3227b295257SLaurent Pinchart struct dss_pll *dss_video_pll_init(struct dss_device *dss, 3237b295257SLaurent Pinchart struct platform_device *pdev, int id, 3249960aa7cSTomi Valkeinen struct regulator *regulator); 3259960aa7cSTomi Valkeinen void dss_video_pll_uninit(struct dss_pll *pll); 3269960aa7cSTomi Valkeinen 32727260999SLaurent Pinchart void dss_ctrl_pll_enable(struct dss_pll *pll, bool enable); 3289960aa7cSTomi Valkeinen 329d7157dfeSLaurent Pinchart void dss_sdi_init(struct dss_device *dss, int datapairs); 330d7157dfeSLaurent Pinchart int dss_sdi_enable(struct dss_device *dss); 331d7157dfeSLaurent Pinchart void dss_sdi_disable(struct dss_device *dss); 3329960aa7cSTomi Valkeinen 3338aea8e6aSLaurent Pinchart void dss_select_dsi_clk_source(struct dss_device *dss, int dsi_module, 334dc0352d1STomi Valkeinen enum dss_clk_source clk_src); 3358aea8e6aSLaurent Pinchart void dss_select_lcd_clk_source(struct dss_device *dss, 3368aea8e6aSLaurent Pinchart enum omap_channel channel, 337dc0352d1STomi Valkeinen enum dss_clk_source clk_src); 3383cc62aadSLaurent Pinchart enum dss_clk_source dss_get_dispc_clk_source(struct dss_device *dss); 3393cc62aadSLaurent Pinchart enum dss_clk_source dss_get_dsi_clk_source(struct dss_device *dss, 3403cc62aadSLaurent Pinchart int dsi_module); 3413cc62aadSLaurent Pinchart enum dss_clk_source dss_get_lcd_clk_source(struct dss_device *dss, 3423cc62aadSLaurent Pinchart enum omap_channel channel); 3439960aa7cSTomi Valkeinen 3441ef904e1SLaurent Pinchart void dss_set_venc_output(struct dss_device *dss, enum omap_dss_venc_type type); 3451ef904e1SLaurent Pinchart void dss_set_dac_pwrdn_bgz(struct dss_device *dss, bool enable); 3469960aa7cSTomi Valkeinen 34760f9c59fSLaurent Pinchart int dss_set_fck_rate(struct dss_device *dss, unsigned long rate); 3489960aa7cSTomi Valkeinen 3499960aa7cSTomi Valkeinen typedef bool (*dss_div_calc_func)(unsigned long fck, void *data); 35060f9c59fSLaurent Pinchart bool dss_div_calc(struct dss_device *dss, unsigned long pck, 35160f9c59fSLaurent Pinchart unsigned long fck_min, dss_div_calc_func func, void *data); 3529960aa7cSTomi Valkeinen 3539960aa7cSTomi Valkeinen /* SDI */ 3549960aa7cSTomi Valkeinen #ifdef CONFIG_OMAP2_DSS_SDI 355d7157dfeSLaurent Pinchart int sdi_init_port(struct dss_device *dss, struct platform_device *pdev, 356d7157dfeSLaurent Pinchart struct device_node *port); 3579960aa7cSTomi Valkeinen void sdi_uninit_port(struct device_node *port); 3589960aa7cSTomi Valkeinen #else 359d7157dfeSLaurent Pinchart static inline int sdi_init_port(struct dss_device *dss, 360d7157dfeSLaurent Pinchart struct platform_device *pdev, 3619960aa7cSTomi Valkeinen struct device_node *port) 3629960aa7cSTomi Valkeinen { 3639960aa7cSTomi Valkeinen return 0; 3649960aa7cSTomi Valkeinen } 3659960aa7cSTomi Valkeinen static inline void sdi_uninit_port(struct device_node *port) 3669960aa7cSTomi Valkeinen { 3679960aa7cSTomi Valkeinen } 3689960aa7cSTomi Valkeinen #endif 3699960aa7cSTomi Valkeinen 3709960aa7cSTomi Valkeinen /* DSI */ 3719960aa7cSTomi Valkeinen 3729960aa7cSTomi Valkeinen #ifdef CONFIG_OMAP2_DSS_DSI 3739960aa7cSTomi Valkeinen 3749960aa7cSTomi Valkeinen void dsi_dump_clocks(struct seq_file *s); 3759960aa7cSTomi Valkeinen 3769960aa7cSTomi Valkeinen void dsi_irq_handler(void); 3779960aa7cSTomi Valkeinen 3789960aa7cSTomi Valkeinen #endif 3799960aa7cSTomi Valkeinen 3809960aa7cSTomi Valkeinen /* DPI */ 3819960aa7cSTomi Valkeinen #ifdef CONFIG_OMAP2_DSS_DPI 3828aea8e6aSLaurent Pinchart int dpi_init_port(struct dss_device *dss, struct platform_device *pdev, 3838aea8e6aSLaurent Pinchart struct device_node *port, enum dss_model dss_model); 3849960aa7cSTomi Valkeinen void dpi_uninit_port(struct device_node *port); 3859960aa7cSTomi Valkeinen #else 386*037f0315STomi Valkeinen static inline int dpi_init_port(struct dss_device *dss, 3878aea8e6aSLaurent Pinchart struct platform_device *pdev, 3888aea8e6aSLaurent Pinchart struct device_node *port, 3898aea8e6aSLaurent Pinchart enum dss_model dss_model) 3909960aa7cSTomi Valkeinen { 3919960aa7cSTomi Valkeinen return 0; 3929960aa7cSTomi Valkeinen } 3939960aa7cSTomi Valkeinen static inline void dpi_uninit_port(struct device_node *port) 3949960aa7cSTomi Valkeinen { 3959960aa7cSTomi Valkeinen } 3969960aa7cSTomi Valkeinen #endif 3979960aa7cSTomi Valkeinen 3989960aa7cSTomi Valkeinen /* DISPC */ 3998a7eda76SLaurent Pinchart void dispc_dump_clocks(struct dispc_device *dispc, struct seq_file *s); 4009960aa7cSTomi Valkeinen 40150638ae5SLaurent Pinchart int dispc_runtime_get(struct dispc_device *dispc); 40250638ae5SLaurent Pinchart void dispc_runtime_put(struct dispc_device *dispc); 4035034b1faSTomi Valkeinen 4048a7eda76SLaurent Pinchart void dispc_enable_sidle(struct dispc_device *dispc); 4058a7eda76SLaurent Pinchart void dispc_disable_sidle(struct dispc_device *dispc); 4069960aa7cSTomi Valkeinen 4078a7eda76SLaurent Pinchart void dispc_lcd_enable_signal(struct dispc_device *dispc, bool enable); 4088a7eda76SLaurent Pinchart void dispc_pck_free_enable(struct dispc_device *dispc, bool enable); 4098a7eda76SLaurent Pinchart void dispc_enable_fifomerge(struct dispc_device *dispc, bool enable); 4109960aa7cSTomi Valkeinen 4119960aa7cSTomi Valkeinen typedef bool (*dispc_div_calc_func)(int lckd, int pckd, unsigned long lck, 4129960aa7cSTomi Valkeinen unsigned long pck, void *data); 4138a7eda76SLaurent Pinchart bool dispc_div_calc(struct dispc_device *dispc, unsigned long dispc_freq, 4149960aa7cSTomi Valkeinen unsigned long pck_min, unsigned long pck_max, 4159960aa7cSTomi Valkeinen dispc_div_calc_func func, void *data); 4169960aa7cSTomi Valkeinen 4178a7eda76SLaurent Pinchart bool dispc_mgr_timings_ok(struct dispc_device *dispc, 4188a7eda76SLaurent Pinchart enum omap_channel channel, 4198a7eda76SLaurent Pinchart const struct videomode *vm); 4208a7eda76SLaurent Pinchart int dispc_calc_clock_rates(struct dispc_device *dispc, 4218a7eda76SLaurent Pinchart unsigned long dispc_fclk_rate, 4229960aa7cSTomi Valkeinen struct dispc_clock_info *cinfo); 4239960aa7cSTomi Valkeinen 4249960aa7cSTomi Valkeinen 4258a7eda76SLaurent Pinchart void dispc_ovl_set_fifo_threshold(struct dispc_device *dispc, 4268a7eda76SLaurent Pinchart enum omap_plane_id plane, u32 low, u32 high); 4278a7eda76SLaurent Pinchart void dispc_ovl_compute_fifo_thresholds(struct dispc_device *dispc, 4288a7eda76SLaurent Pinchart enum omap_plane_id plane, 4298a7eda76SLaurent Pinchart u32 *fifo_low, u32 *fifo_high, 4308a7eda76SLaurent Pinchart bool use_fifomerge, bool manual_update); 4319960aa7cSTomi Valkeinen 4328a7eda76SLaurent Pinchart void dispc_mgr_set_clock_div(struct dispc_device *dispc, 4338a7eda76SLaurent Pinchart enum omap_channel channel, 4349960aa7cSTomi Valkeinen const struct dispc_clock_info *cinfo); 4358a7eda76SLaurent Pinchart int dispc_mgr_get_clock_div(struct dispc_device *dispc, 4368a7eda76SLaurent Pinchart enum omap_channel channel, 4379960aa7cSTomi Valkeinen struct dispc_clock_info *cinfo); 4388a7eda76SLaurent Pinchart void dispc_set_tv_pclk(struct dispc_device *dispc, unsigned long pclk); 4399960aa7cSTomi Valkeinen 4409960aa7cSTomi Valkeinen #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS 441d11e5c82SLaurent Pinchart static inline void dss_collect_irq_stats(u32 irqstatus, unsigned int *irq_arr) 4429960aa7cSTomi Valkeinen { 4439960aa7cSTomi Valkeinen int b; 4449960aa7cSTomi Valkeinen for (b = 0; b < 32; ++b) { 4459960aa7cSTomi Valkeinen if (irqstatus & (1 << b)) 4469960aa7cSTomi Valkeinen irq_arr[b]++; 4479960aa7cSTomi Valkeinen } 4489960aa7cSTomi Valkeinen } 4499960aa7cSTomi Valkeinen #endif 4509960aa7cSTomi Valkeinen 4519960aa7cSTomi Valkeinen /* PLL */ 4529960aa7cSTomi Valkeinen typedef bool (*dss_pll_calc_func)(int n, int m, unsigned long fint, 4539960aa7cSTomi Valkeinen unsigned long clkdco, void *data); 4549960aa7cSTomi Valkeinen typedef bool (*dss_hsdiv_calc_func)(int m_dispc, unsigned long dispc, 4559960aa7cSTomi Valkeinen void *data); 4569960aa7cSTomi Valkeinen 457798957aeSLaurent Pinchart int dss_pll_register(struct dss_device *dss, struct dss_pll *pll); 4589960aa7cSTomi Valkeinen void dss_pll_unregister(struct dss_pll *pll); 459798957aeSLaurent Pinchart struct dss_pll *dss_pll_find(struct dss_device *dss, const char *name); 460798957aeSLaurent Pinchart struct dss_pll *dss_pll_find_by_src(struct dss_device *dss, 461798957aeSLaurent Pinchart enum dss_clk_source src); 462d11e5c82SLaurent Pinchart unsigned int dss_pll_get_clkout_idx_for_src(enum dss_clk_source src); 4639960aa7cSTomi Valkeinen int dss_pll_enable(struct dss_pll *pll); 4649960aa7cSTomi Valkeinen void dss_pll_disable(struct dss_pll *pll); 4659960aa7cSTomi Valkeinen int dss_pll_set_config(struct dss_pll *pll, 4669960aa7cSTomi Valkeinen const struct dss_pll_clock_info *cinfo); 4679960aa7cSTomi Valkeinen 468cd0715ffSTomi Valkeinen bool dss_pll_hsdiv_calc_a(const struct dss_pll *pll, unsigned long clkdco, 4699960aa7cSTomi Valkeinen unsigned long out_min, unsigned long out_max, 4709960aa7cSTomi Valkeinen dss_hsdiv_calc_func func, void *data); 471cd0715ffSTomi Valkeinen bool dss_pll_calc_a(const struct dss_pll *pll, unsigned long clkin, 4729960aa7cSTomi Valkeinen unsigned long pll_min, unsigned long pll_max, 4739960aa7cSTomi Valkeinen dss_pll_calc_func func, void *data); 474c17dc0e3STomi Valkeinen 475c17dc0e3STomi Valkeinen bool dss_pll_calc_b(const struct dss_pll *pll, unsigned long clkin, 476c107751dSTomi Valkeinen unsigned long target_clkout, struct dss_pll_clock_info *cinfo); 477c17dc0e3STomi Valkeinen 4789960aa7cSTomi Valkeinen int dss_pll_write_config_type_a(struct dss_pll *pll, 4799960aa7cSTomi Valkeinen const struct dss_pll_clock_info *cinfo); 4809960aa7cSTomi Valkeinen int dss_pll_write_config_type_b(struct dss_pll *pll, 4819960aa7cSTomi Valkeinen const struct dss_pll_clock_info *cinfo); 4829960aa7cSTomi Valkeinen int dss_pll_wait_reset_done(struct dss_pll *pll); 4839960aa7cSTomi Valkeinen 484d66c36a3SAndrew F. Davis extern struct platform_driver omap_dsshw_driver; 485d66c36a3SAndrew F. Davis extern struct platform_driver omap_dispchw_driver; 486d66c36a3SAndrew F. Davis #ifdef CONFIG_OMAP2_DSS_DSI 487d66c36a3SAndrew F. Davis extern struct platform_driver omap_dsihw_driver; 488d66c36a3SAndrew F. Davis #endif 489d66c36a3SAndrew F. Davis #ifdef CONFIG_OMAP2_DSS_VENC 490d66c36a3SAndrew F. Davis extern struct platform_driver omap_venchw_driver; 491d66c36a3SAndrew F. Davis #endif 492d66c36a3SAndrew F. Davis #ifdef CONFIG_OMAP4_DSS_HDMI 493d66c36a3SAndrew F. Davis extern struct platform_driver omapdss_hdmi4hw_driver; 494d66c36a3SAndrew F. Davis #endif 495d66c36a3SAndrew F. Davis #ifdef CONFIG_OMAP5_DSS_HDMI 496d66c36a3SAndrew F. Davis extern struct platform_driver omapdss_hdmi5hw_driver; 497d66c36a3SAndrew F. Davis #endif 498d66c36a3SAndrew F. Davis 4999960aa7cSTomi Valkeinen #endif 500