xref: /openbmc/linux/drivers/gpu/drm/nouveau/nvkm/subdev/fb/sddr2.c (revision 9095bf25ea08135a5b74875dd0e3eeaddc4218a0)
1c39f472eSBen Skeggs /*
2c39f472eSBen Skeggs  * Copyright 2014 Roy Spliet
3c39f472eSBen Skeggs  *
4c39f472eSBen Skeggs  * Permission is hereby granted, free of charge, to any person obtaining a
5c39f472eSBen Skeggs  * copy of this software and associated documentation files (the "Software"),
6c39f472eSBen Skeggs  * to deal in the Software without restriction, including without limitation
7c39f472eSBen Skeggs  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c39f472eSBen Skeggs  * and/or sell copies of the Software, and to permit persons to whom the
9c39f472eSBen Skeggs  * Software is furnished to do so, subject to the following conditions:
10c39f472eSBen Skeggs  *
11c39f472eSBen Skeggs  * The above copyright notice and this permission notice shall be included in
12c39f472eSBen Skeggs  * all copies or substantial portions of the Software.
13c39f472eSBen Skeggs  *
14c39f472eSBen Skeggs  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15c39f472eSBen Skeggs  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16c39f472eSBen Skeggs  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17c39f472eSBen Skeggs  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18c39f472eSBen Skeggs  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19c39f472eSBen Skeggs  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20c39f472eSBen Skeggs  * OTHER DEALINGS IN THE SOFTWARE.
21c39f472eSBen Skeggs  *
22c39f472eSBen Skeggs  * Authors: Roy Spliet <rspliet@eclipso.eu>
23c39f472eSBen Skeggs  *          Ben Skeggs
24c39f472eSBen Skeggs  */
25c39f472eSBen Skeggs #include "priv.h"
26*e8390eb2SBaoyou Xie #include "ram.h"
27c39f472eSBen Skeggs 
28c39f472eSBen Skeggs struct ramxlat {
29c39f472eSBen Skeggs 	int id;
30c39f472eSBen Skeggs 	u8 enc;
31c39f472eSBen Skeggs };
32c39f472eSBen Skeggs 
33c39f472eSBen Skeggs static inline int
ramxlat(const struct ramxlat * xlat,int id)34c39f472eSBen Skeggs ramxlat(const struct ramxlat *xlat, int id)
35c39f472eSBen Skeggs {
36c39f472eSBen Skeggs 	while (xlat->id >= 0) {
37c39f472eSBen Skeggs 		if (xlat->id == id)
38c39f472eSBen Skeggs 			return xlat->enc;
39c39f472eSBen Skeggs 		xlat++;
40c39f472eSBen Skeggs 	}
41c39f472eSBen Skeggs 	return -EINVAL;
42c39f472eSBen Skeggs }
43c39f472eSBen Skeggs 
44c39f472eSBen Skeggs static const struct ramxlat
45c39f472eSBen Skeggs ramddr2_cl[] = {
46c39f472eSBen Skeggs 	{ 2, 2 }, { 3, 3 }, { 4, 4 }, { 5, 5 }, { 6, 6 },
47c39f472eSBen Skeggs 	/* The following are available in some, but not all DDR2 docs */
48c39f472eSBen Skeggs 	{ 7, 7 },
49c39f472eSBen Skeggs 	{ -1 }
50c39f472eSBen Skeggs };
51c39f472eSBen Skeggs 
52c39f472eSBen Skeggs static const struct ramxlat
53c39f472eSBen Skeggs ramddr2_wr[] = {
54c39f472eSBen Skeggs 	{ 2, 1 }, { 3, 2 }, { 4, 3 }, { 5, 4 }, { 6, 5 },
55c39f472eSBen Skeggs 	/* The following are available in some, but not all DDR2 docs */
56c39f472eSBen Skeggs 	{ 7, 6 },
57c39f472eSBen Skeggs 	{ -1 }
58c39f472eSBen Skeggs };
59c39f472eSBen Skeggs 
60c39f472eSBen Skeggs int
nvkm_sddr2_calc(struct nvkm_ram * ram)61639c308eSBen Skeggs nvkm_sddr2_calc(struct nvkm_ram *ram)
62c39f472eSBen Skeggs {
63c39f472eSBen Skeggs 	int CL, WR, DLL = 0, ODT = 0;
64c39f472eSBen Skeggs 
65c39f472eSBen Skeggs 	switch (ram->next->bios.timing_ver) {
66c39f472eSBen Skeggs 	case 0x10:
67c39f472eSBen Skeggs 		CL  = ram->next->bios.timing_10_CL;
68c39f472eSBen Skeggs 		WR  = ram->next->bios.timing_10_WR;
697164f4c5SRoy Spliet 		DLL = !ram->next->bios.ramcfg_DLLoff;
70c39f472eSBen Skeggs 		ODT = ram->next->bios.timing_10_ODT & 3;
71c39f472eSBen Skeggs 		break;
72c39f472eSBen Skeggs 	case 0x20:
73c39f472eSBen Skeggs 		CL  = (ram->next->bios.timing[1] & 0x0000001f);
74c39f472eSBen Skeggs 		WR  = (ram->next->bios.timing[2] & 0x007f0000) >> 16;
75c39f472eSBen Skeggs 		break;
76c39f472eSBen Skeggs 	default:
77c39f472eSBen Skeggs 		return -ENOSYS;
78c39f472eSBen Skeggs 	}
79c39f472eSBen Skeggs 
80797eb6edSRoy Spliet 	if (ram->next->bios.timing_ver == 0x20 ||
81797eb6edSRoy Spliet 	    ram->next->bios.ramcfg_timing == 0xff) {
82797eb6edSRoy Spliet 		ODT =  (ram->mr[1] & 0x004) >> 2 |
83797eb6edSRoy Spliet 		       (ram->mr[1] & 0x040) >> 5;
84797eb6edSRoy Spliet 	}
85797eb6edSRoy Spliet 
86c39f472eSBen Skeggs 	CL  = ramxlat(ramddr2_cl, CL);
87c39f472eSBen Skeggs 	WR  = ramxlat(ramddr2_wr, WR);
88c39f472eSBen Skeggs 	if (CL < 0 || WR < 0)
89c39f472eSBen Skeggs 		return -EINVAL;
90c39f472eSBen Skeggs 
91c39f472eSBen Skeggs 	ram->mr[0] &= ~0xf70;
92c39f472eSBen Skeggs 	ram->mr[0] |= (WR & 0x07) << 9;
93c39f472eSBen Skeggs 	ram->mr[0] |= (CL & 0x07) << 4;
94c39f472eSBen Skeggs 
95c39f472eSBen Skeggs 	ram->mr[1] &= ~0x045;
96c39f472eSBen Skeggs 	ram->mr[1] |= (ODT & 0x1) << 2;
97c39f472eSBen Skeggs 	ram->mr[1] |= (ODT & 0x2) << 5;
98c39f472eSBen Skeggs 	ram->mr[1] |= !DLL;
99c39f472eSBen Skeggs 	return 0;
100c39f472eSBen Skeggs }
101