xref: /openbmc/linux/drivers/gpu/drm/nouveau/nvkm/subdev/fb/ramnv50.c (revision cdd38c5f1ce4398ec58fec95904b75824daab7b5)
1c39f472eSBen Skeggs /*
2c39f472eSBen Skeggs  * Copyright 2013 Red Hat Inc.
3c39f472eSBen Skeggs  *
4c39f472eSBen Skeggs  * Permission is hereby granted, free of charge, to any person obtaining a
5c39f472eSBen Skeggs  * copy of this software and associated documentation files (the "Software"),
6c39f472eSBen Skeggs  * to deal in the Software without restriction, including without limitation
7c39f472eSBen Skeggs  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c39f472eSBen Skeggs  * and/or sell copies of the Software, and to permit persons to whom the
9c39f472eSBen Skeggs  * Software is furnished to do so, subject to the following conditions:
10c39f472eSBen Skeggs  *
11c39f472eSBen Skeggs  * The above copyright notice and this permission notice shall be included in
12c39f472eSBen Skeggs  * all copies or substantial portions of the Software.
13c39f472eSBen Skeggs  *
14c39f472eSBen Skeggs  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15c39f472eSBen Skeggs  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16c39f472eSBen Skeggs  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17c39f472eSBen Skeggs  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18c39f472eSBen Skeggs  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19c39f472eSBen Skeggs  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20c39f472eSBen Skeggs  * OTHER DEALINGS IN THE SOFTWARE.
21c39f472eSBen Skeggs  *
22c39f472eSBen Skeggs  * Authors: Ben Skeggs
23c39f472eSBen Skeggs  */
24d36a99d2SBen Skeggs #define nv50_ram(p) container_of((p), struct nv50_ram, base)
25d36a99d2SBen Skeggs #include "ram.h"
26c39f472eSBen Skeggs #include "ramseq.h"
27d36a99d2SBen Skeggs #include "nv50.h"
28c39f472eSBen Skeggs 
29639c308eSBen Skeggs #include <core/option.h>
30639c308eSBen Skeggs #include <subdev/bios.h>
31639c308eSBen Skeggs #include <subdev/bios/perf.h>
32639c308eSBen Skeggs #include <subdev/bios/pll.h>
3335fe024aSRoy Spliet #include <subdev/bios/rammap.h>
34639c308eSBen Skeggs #include <subdev/bios/timing.h>
35639c308eSBen Skeggs #include <subdev/clk/pll.h>
361cf688ddSRoy Spliet #include <subdev/gpio.h>
37c39f472eSBen Skeggs 
38c39f472eSBen Skeggs struct nv50_ramseq {
39c39f472eSBen Skeggs 	struct hwsq base;
40c39f472eSBen Skeggs 	struct hwsq_reg r_0x002504;
41c39f472eSBen Skeggs 	struct hwsq_reg r_0x004008;
42c39f472eSBen Skeggs 	struct hwsq_reg r_0x00400c;
43c39f472eSBen Skeggs 	struct hwsq_reg r_0x00c040;
4482a74fd2SRoy Spliet 	struct hwsq_reg r_0x100200;
45c39f472eSBen Skeggs 	struct hwsq_reg r_0x100210;
4682a74fd2SRoy Spliet 	struct hwsq_reg r_0x10021c;
47c39f472eSBen Skeggs 	struct hwsq_reg r_0x1002d0;
48c39f472eSBen Skeggs 	struct hwsq_reg r_0x1002d4;
49c39f472eSBen Skeggs 	struct hwsq_reg r_0x1002dc;
5082a74fd2SRoy Spliet 	struct hwsq_reg r_0x10053c;
5182a74fd2SRoy Spliet 	struct hwsq_reg r_0x1005a0;
5282a74fd2SRoy Spliet 	struct hwsq_reg r_0x1005a4;
5382a74fd2SRoy Spliet 	struct hwsq_reg r_0x100710;
5482a74fd2SRoy Spliet 	struct hwsq_reg r_0x100714;
5582a74fd2SRoy Spliet 	struct hwsq_reg r_0x100718;
5682a74fd2SRoy Spliet 	struct hwsq_reg r_0x10071c;
57d4cc5f0cSRoy Spliet 	struct hwsq_reg r_0x100da0;
58c39f472eSBen Skeggs 	struct hwsq_reg r_0x100e20;
59c39f472eSBen Skeggs 	struct hwsq_reg r_0x100e24;
60c39f472eSBen Skeggs 	struct hwsq_reg r_0x611200;
61c39f472eSBen Skeggs 	struct hwsq_reg r_timing[9];
62c39f472eSBen Skeggs 	struct hwsq_reg r_mr[4];
631cf688ddSRoy Spliet 	struct hwsq_reg r_gpio[4];
64c39f472eSBen Skeggs };
65c39f472eSBen Skeggs 
66c39f472eSBen Skeggs struct nv50_ram {
67639c308eSBen Skeggs 	struct nvkm_ram base;
68c39f472eSBen Skeggs 	struct nv50_ramseq hwsq;
69c39f472eSBen Skeggs };
70c39f472eSBen Skeggs 
7135fe024aSRoy Spliet #define T(t) cfg->timing_10_##t
7235fe024aSRoy Spliet static int
nv50_ram_timing_calc(struct nv50_ram * ram,u32 * timing)73d36a99d2SBen Skeggs nv50_ram_timing_calc(struct nv50_ram *ram, u32 *timing)
7435fe024aSRoy Spliet {
7535fe024aSRoy Spliet 	struct nvbios_ramcfg *cfg = &ram->base.target.bios;
76d36a99d2SBen Skeggs 	struct nvkm_subdev *subdev = &ram->base.fb->subdev;
773ecd329bSBen Skeggs 	struct nvkm_device *device = subdev->device;
78b1e4553cSBen Skeggs 	u32 cur2, cur4, cur7, cur8;
7935fe024aSRoy Spliet 	u8 unkt3b;
8035fe024aSRoy Spliet 
816758745bSBen Skeggs 	cur2 = nvkm_rd32(device, 0x100228);
826758745bSBen Skeggs 	cur4 = nvkm_rd32(device, 0x100230);
836758745bSBen Skeggs 	cur7 = nvkm_rd32(device, 0x10023c);
846758745bSBen Skeggs 	cur8 = nvkm_rd32(device, 0x100240);
8535fe024aSRoy Spliet 
8635fe024aSRoy Spliet 	switch ((!T(CWL)) * ram->base.type) {
87d36a99d2SBen Skeggs 	case NVKM_RAM_TYPE_DDR2:
8835fe024aSRoy Spliet 		T(CWL) = T(CL) - 1;
8935fe024aSRoy Spliet 		break;
90d36a99d2SBen Skeggs 	case NVKM_RAM_TYPE_GDDR3:
9135fe024aSRoy Spliet 		T(CWL) = ((cur2 & 0xff000000) >> 24) + 1;
9235fe024aSRoy Spliet 		break;
9335fe024aSRoy Spliet 	}
9435fe024aSRoy Spliet 
9535fe024aSRoy Spliet 	/* XXX: N=1 is not proper statistics */
96d36a99d2SBen Skeggs 	if (device->chipset == 0xa0) {
9735fe024aSRoy Spliet 		unkt3b = 0x19 + ram->base.next->bios.rammap_00_16_40;
9835fe024aSRoy Spliet 		timing[6] = (0x2d + T(CL) - T(CWL) +
9935fe024aSRoy Spliet 				ram->base.next->bios.rammap_00_16_40) << 16 |
10035fe024aSRoy Spliet 			    T(CWL) << 8 |
10135fe024aSRoy Spliet 			    (0x2f + T(CL) - T(CWL));
10235fe024aSRoy Spliet 	} else {
10335fe024aSRoy Spliet 		unkt3b = 0x16;
10435fe024aSRoy Spliet 		timing[6] = (0x2b + T(CL) - T(CWL)) << 16 |
10535fe024aSRoy Spliet 			    max_t(s8, T(CWL) - 2, 1) << 8 |
10635fe024aSRoy Spliet 			    (0x2e + T(CL) - T(CWL));
10735fe024aSRoy Spliet 	}
10835fe024aSRoy Spliet 
10935fe024aSRoy Spliet 	timing[0] = (T(RP) << 24 | T(RAS) << 16 | T(RFC) << 8 | T(RC));
11035fe024aSRoy Spliet 	timing[1] = (T(WR) + 1 + T(CWL)) << 24 |
11135fe024aSRoy Spliet 		    max_t(u8, T(18), 1) << 16 |
11235fe024aSRoy Spliet 		    (T(WTR) + 1 + T(CWL)) << 8 |
11335fe024aSRoy Spliet 		    (3 + T(CL) - T(CWL));
11435fe024aSRoy Spliet 	timing[2] = (T(CWL) - 1) << 24 |
11535fe024aSRoy Spliet 		    (T(RRD) << 16) |
11635fe024aSRoy Spliet 		    (T(RCDWR) << 8) |
11735fe024aSRoy Spliet 		    T(RCDRD);
11835fe024aSRoy Spliet 	timing[3] = (unkt3b - 2 + T(CL)) << 24 |
11935fe024aSRoy Spliet 		    unkt3b << 16 |
12035fe024aSRoy Spliet 		    (T(CL) - 1) << 8 |
12135fe024aSRoy Spliet 		    (T(CL) - 1);
12235fe024aSRoy Spliet 	timing[4] = (cur4 & 0xffff0000) |
12335fe024aSRoy Spliet 		    T(13) << 8 |
12435fe024aSRoy Spliet 		    T(13);
12535fe024aSRoy Spliet 	timing[5] = T(RFC) << 24 |
12635fe024aSRoy Spliet 		    max_t(u8, T(RCDRD), T(RCDWR)) << 16 |
12735fe024aSRoy Spliet 		    T(RP);
12835fe024aSRoy Spliet 	/* Timing 6 is already done above */
12935fe024aSRoy Spliet 	timing[7] = (cur7 & 0xff00ffff) | (T(CL) - 1) << 16;
13035fe024aSRoy Spliet 	timing[8] = (cur8 & 0xffffff00);
13135fe024aSRoy Spliet 
13235fe024aSRoy Spliet 	/* XXX: P.version == 1 only has DDR2 and GDDR3? */
133d36a99d2SBen Skeggs 	if (ram->base.type == NVKM_RAM_TYPE_DDR2) {
13435fe024aSRoy Spliet 		timing[5] |= (T(CL) + 3) << 8;
13535fe024aSRoy Spliet 		timing[8] |= (T(CL) - 4);
136d36a99d2SBen Skeggs 	} else
137d36a99d2SBen Skeggs 	if (ram->base.type == NVKM_RAM_TYPE_GDDR3) {
13835fe024aSRoy Spliet 		timing[5] |= (T(CL) + 2) << 8;
13935fe024aSRoy Spliet 		timing[8] |= (T(CL) - 2);
14035fe024aSRoy Spliet 	}
14135fe024aSRoy Spliet 
1423ecd329bSBen Skeggs 	nvkm_debug(subdev, " 220: %08x %08x %08x %08x\n",
14335fe024aSRoy Spliet 		   timing[0], timing[1], timing[2], timing[3]);
1443ecd329bSBen Skeggs 	nvkm_debug(subdev, " 230: %08x %08x %08x %08x\n",
14535fe024aSRoy Spliet 		   timing[4], timing[5], timing[6], timing[7]);
1463ecd329bSBen Skeggs 	nvkm_debug(subdev, " 240: %08x\n", timing[8]);
14735fe024aSRoy Spliet 	return 0;
14835fe024aSRoy Spliet }
149797eb6edSRoy Spliet 
150797eb6edSRoy Spliet static int
nv50_ram_timing_read(struct nv50_ram * ram,u32 * timing)151797eb6edSRoy Spliet nv50_ram_timing_read(struct nv50_ram *ram, u32 *timing)
152797eb6edSRoy Spliet {
153797eb6edSRoy Spliet 	unsigned int i;
154797eb6edSRoy Spliet 	struct nvbios_ramcfg *cfg = &ram->base.target.bios;
155797eb6edSRoy Spliet 	struct nvkm_subdev *subdev = &ram->base.fb->subdev;
156797eb6edSRoy Spliet 	struct nvkm_device *device = subdev->device;
157797eb6edSRoy Spliet 
158797eb6edSRoy Spliet 	for (i = 0; i <= 8; i++)
159797eb6edSRoy Spliet 		timing[i] = nvkm_rd32(device, 0x100220 + (i * 4));
160797eb6edSRoy Spliet 
161797eb6edSRoy Spliet 	/* Derive the bare minimum for the MR calculation to succeed */
162797eb6edSRoy Spliet 	cfg->timing_ver = 0x10;
163797eb6edSRoy Spliet 	T(CL) = (timing[3] & 0xff) + 1;
164797eb6edSRoy Spliet 
165797eb6edSRoy Spliet 	switch (ram->base.type) {
166797eb6edSRoy Spliet 	case NVKM_RAM_TYPE_DDR2:
167797eb6edSRoy Spliet 		T(CWL) = T(CL) - 1;
168797eb6edSRoy Spliet 		break;
169797eb6edSRoy Spliet 	case NVKM_RAM_TYPE_GDDR3:
170797eb6edSRoy Spliet 		T(CWL) = ((timing[2] & 0xff000000) >> 24) + 1;
171797eb6edSRoy Spliet 		break;
172797eb6edSRoy Spliet 	default:
173797eb6edSRoy Spliet 		return -ENOSYS;
174797eb6edSRoy Spliet 	}
175797eb6edSRoy Spliet 
176797eb6edSRoy Spliet 	T(WR) = ((timing[1] >> 24) & 0xff) - 1 - T(CWL);
177797eb6edSRoy Spliet 
178797eb6edSRoy Spliet 	return 0;
179797eb6edSRoy Spliet }
18035fe024aSRoy Spliet #undef T
18135fe024aSRoy Spliet 
18282a74fd2SRoy Spliet static void
nvkm_sddr2_dll_reset(struct nv50_ramseq * hwsq)18382a74fd2SRoy Spliet nvkm_sddr2_dll_reset(struct nv50_ramseq *hwsq)
18482a74fd2SRoy Spliet {
18582a74fd2SRoy Spliet 	ram_mask(hwsq, mr[0], 0x100, 0x100);
18682a74fd2SRoy Spliet 	ram_mask(hwsq, mr[0], 0x100, 0x000);
18782a74fd2SRoy Spliet 	ram_nsec(hwsq, 24000);
18882a74fd2SRoy Spliet }
189c39f472eSBen Skeggs 
1901cf688ddSRoy Spliet static void
nv50_ram_gpio(struct nv50_ramseq * hwsq,u8 tag,u32 val)1911cf688ddSRoy Spliet nv50_ram_gpio(struct nv50_ramseq *hwsq, u8 tag, u32 val)
1921cf688ddSRoy Spliet {
1931cf688ddSRoy Spliet 	struct nvkm_gpio *gpio = hwsq->base.subdev->device->gpio;
1941cf688ddSRoy Spliet 	struct dcb_gpio_func func;
1951cf688ddSRoy Spliet 	u32 reg, sh, gpio_val;
1961cf688ddSRoy Spliet 	int ret;
1971cf688ddSRoy Spliet 
1981cf688ddSRoy Spliet 	if (nvkm_gpio_get(gpio, 0, tag, DCB_GPIO_UNUSED) != val) {
1991cf688ddSRoy Spliet 		ret = nvkm_gpio_find(gpio, 0, tag, DCB_GPIO_UNUSED, &func);
2001cf688ddSRoy Spliet 		if (ret)
2011cf688ddSRoy Spliet 			return;
2021cf688ddSRoy Spliet 
2031cf688ddSRoy Spliet 		reg = func.line >> 3;
2041cf688ddSRoy Spliet 		sh = (func.line & 0x7) << 2;
2051cf688ddSRoy Spliet 		gpio_val = ram_rd32(hwsq, gpio[reg]);
2061cf688ddSRoy Spliet 
2071cf688ddSRoy Spliet 		if (gpio_val & (8 << sh))
2081cf688ddSRoy Spliet 			val = !val;
2091cf688ddSRoy Spliet 		if (!(func.log[1] & 1))
2101cf688ddSRoy Spliet 			val = !val;
2111cf688ddSRoy Spliet 
2121cf688ddSRoy Spliet 		ram_mask(hwsq, gpio[reg], (0x3 << sh), ((val | 0x2) << sh));
2131cf688ddSRoy Spliet 		ram_nsec(hwsq, 20000);
2141cf688ddSRoy Spliet 	}
2151cf688ddSRoy Spliet }
2161cf688ddSRoy Spliet 
217c39f472eSBen Skeggs static int
nv50_ram_calc(struct nvkm_ram * base,u32 freq)218d36a99d2SBen Skeggs nv50_ram_calc(struct nvkm_ram *base, u32 freq)
219c39f472eSBen Skeggs {
220d36a99d2SBen Skeggs 	struct nv50_ram *ram = nv50_ram(base);
221c39f472eSBen Skeggs 	struct nv50_ramseq *hwsq = &ram->hwsq;
222d36a99d2SBen Skeggs 	struct nvkm_subdev *subdev = &ram->base.fb->subdev;
2233ecd329bSBen Skeggs 	struct nvkm_bios *bios = subdev->device->bios;
224c39f472eSBen Skeggs 	struct nvbios_perfE perfE;
225c39f472eSBen Skeggs 	struct nvbios_pll mpll;
22635fe024aSRoy Spliet 	struct nvkm_ram_data *next;
22735fe024aSRoy Spliet 	u8  ver, hdr, cnt, len, strap, size;
228c39f472eSBen Skeggs 	u32 data;
22982a74fd2SRoy Spliet 	u32 r100da0, r004008, unk710, unk714, unk718, unk71c;
230c39f472eSBen Skeggs 	int N1, M1, N2, M2, P;
231c39f472eSBen Skeggs 	int ret, i;
23235fe024aSRoy Spliet 	u32 timing[9];
23335fe024aSRoy Spliet 
23435fe024aSRoy Spliet 	next = &ram->base.target;
23535fe024aSRoy Spliet 	next->freq = freq;
23635fe024aSRoy Spliet 	ram->base.next = next;
237c39f472eSBen Skeggs 
238c39f472eSBen Skeggs 	/* lookup closest matching performance table entry for frequency */
239c39f472eSBen Skeggs 	i = 0;
240c39f472eSBen Skeggs 	do {
24135fe024aSRoy Spliet 		data = nvbios_perfEp(bios, i++, &ver, &hdr, &cnt,
24235fe024aSRoy Spliet 				     &size, &perfE);
24335fe024aSRoy Spliet 		if (!data || (ver < 0x25 || ver >= 0x40) ||
24435fe024aSRoy Spliet 		    (size < 2)) {
2453ecd329bSBen Skeggs 			nvkm_error(subdev, "invalid/missing perftab entry\n");
246c39f472eSBen Skeggs 			return -EINVAL;
247c39f472eSBen Skeggs 		}
248c39f472eSBen Skeggs 	} while (perfE.memory < freq);
249c39f472eSBen Skeggs 
2502813e19fSRoy Spliet 	nvbios_rammapEp_from_perf(bios, data, hdr, &next->bios);
2512813e19fSRoy Spliet 
252c39f472eSBen Skeggs 	/* locate specific data set for the attached memory */
253d36a99d2SBen Skeggs 	strap = nvbios_ramcfg_index(subdev);
254c39f472eSBen Skeggs 	if (strap >= cnt) {
2553ecd329bSBen Skeggs 		nvkm_error(subdev, "invalid ramcfg strap\n");
256c39f472eSBen Skeggs 		return -EINVAL;
257c39f472eSBen Skeggs 	}
258c39f472eSBen Skeggs 
25935fe024aSRoy Spliet 	data = nvbios_rammapSp_from_perf(bios, data + hdr, size, strap,
26035fe024aSRoy Spliet 			&next->bios);
26135fe024aSRoy Spliet 	if (!data) {
2623ecd329bSBen Skeggs 		nvkm_error(subdev, "invalid/missing rammap entry ");
263c39f472eSBen Skeggs 		return -EINVAL;
264c39f472eSBen Skeggs 	}
26535fe024aSRoy Spliet 
26635fe024aSRoy Spliet 	/* lookup memory timings, if bios says they're present */
26735fe024aSRoy Spliet 	if (next->bios.ramcfg_timing != 0xff) {
26835fe024aSRoy Spliet 		data = nvbios_timingEp(bios, next->bios.ramcfg_timing,
26935fe024aSRoy Spliet 					&ver, &hdr, &cnt, &len, &next->bios);
27035fe024aSRoy Spliet 		if (!data || ver != 0x10 || hdr < 0x12) {
2713ecd329bSBen Skeggs 			nvkm_error(subdev, "invalid/missing timing entry "
27235fe024aSRoy Spliet 				 "%02x %04x %02x %02x\n",
27335fe024aSRoy Spliet 				 strap, data, ver, hdr);
27435fe024aSRoy Spliet 			return -EINVAL;
275c39f472eSBen Skeggs 		}
276d36a99d2SBen Skeggs 		nv50_ram_timing_calc(ram, timing);
277797eb6edSRoy Spliet 	} else {
278797eb6edSRoy Spliet 		nv50_ram_timing_read(ram, timing);
279797eb6edSRoy Spliet 	}
28035fe024aSRoy Spliet 
281d36a99d2SBen Skeggs 	ret = ram_init(hwsq, subdev);
28235fe024aSRoy Spliet 	if (ret)
28335fe024aSRoy Spliet 		return ret;
28435fe024aSRoy Spliet 
28535fe024aSRoy Spliet 	/* Determine ram-specific MR values */
28635fe024aSRoy Spliet 	ram->base.mr[0] = ram_rd32(hwsq, mr[0]);
28735fe024aSRoy Spliet 	ram->base.mr[1] = ram_rd32(hwsq, mr[1]);
28835fe024aSRoy Spliet 	ram->base.mr[2] = ram_rd32(hwsq, mr[2]);
28935fe024aSRoy Spliet 
29035fe024aSRoy Spliet 	switch (ram->base.type) {
291d36a99d2SBen Skeggs 	case NVKM_RAM_TYPE_GDDR3:
29235fe024aSRoy Spliet 		ret = nvkm_gddr3_calc(&ram->base);
29335fe024aSRoy Spliet 		break;
29435fe024aSRoy Spliet 	default:
29535fe024aSRoy Spliet 		ret = -ENOSYS;
29635fe024aSRoy Spliet 		break;
29735fe024aSRoy Spliet 	}
29835fe024aSRoy Spliet 
299797eb6edSRoy Spliet 	if (ret) {
300797eb6edSRoy Spliet 		nvkm_error(subdev, "Could not calculate MR\n");
30135fe024aSRoy Spliet 		return ret;
302797eb6edSRoy Spliet 	}
303c39f472eSBen Skeggs 
3044d9faafaSRoy Spliet 	if (subdev->device->chipset <= 0x96 && !next->bios.ramcfg_00_03_02)
3054d9faafaSRoy Spliet 		ram_mask(hwsq, 0x100710, 0x00000200, 0x00000000);
3064d9faafaSRoy Spliet 
30782a74fd2SRoy Spliet 	/* Always disable this bit during reclock */
30882a74fd2SRoy Spliet 	ram_mask(hwsq, 0x100200, 0x00000800, 0x00000000);
309d4cc5f0cSRoy Spliet 
310271c2766SRoy Spliet 	ram_wait_vblank(hwsq);
311c39f472eSBen Skeggs 	ram_wr32(hwsq, 0x611200, 0x00003300);
312c39f472eSBen Skeggs 	ram_wr32(hwsq, 0x002504, 0x00000001); /* block fifo */
313c39f472eSBen Skeggs 	ram_nsec(hwsq, 8000);
314c39f472eSBen Skeggs 	ram_setf(hwsq, 0x10, 0x00); /* disable fb */
315c39f472eSBen Skeggs 	ram_wait(hwsq, 0x00, 0x01); /* wait for fb disabled */
31682a74fd2SRoy Spliet 	ram_nsec(hwsq, 2000);
317c39f472eSBen Skeggs 
3181cf688ddSRoy Spliet 	if (next->bios.timing_10_ODT)
3191cf688ddSRoy Spliet 		nv50_ram_gpio(hwsq, 0x2e, 1);
3201cf688ddSRoy Spliet 
321c39f472eSBen Skeggs 	ram_wr32(hwsq, 0x1002d4, 0x00000001); /* precharge */
322c39f472eSBen Skeggs 	ram_wr32(hwsq, 0x1002d0, 0x00000001); /* refresh */
323c39f472eSBen Skeggs 	ram_wr32(hwsq, 0x1002d0, 0x00000001); /* refresh */
324c39f472eSBen Skeggs 	ram_wr32(hwsq, 0x100210, 0x00000000); /* disable auto-refresh */
325c39f472eSBen Skeggs 	ram_wr32(hwsq, 0x1002dc, 0x00000001); /* enable self-refresh */
326c39f472eSBen Skeggs 
327c39f472eSBen Skeggs 	ret = nvbios_pll_parse(bios, 0x004008, &mpll);
328c39f472eSBen Skeggs 	mpll.vco2.max_freq = 0;
329b1e4553cSBen Skeggs 	if (ret >= 0) {
330d36a99d2SBen Skeggs 		ret = nv04_pll_calc(subdev, &mpll, freq,
331c39f472eSBen Skeggs 				    &N1, &M1, &N2, &M2, &P);
332b1e4553cSBen Skeggs 		if (ret <= 0)
333c39f472eSBen Skeggs 			ret = -EINVAL;
334c39f472eSBen Skeggs 	}
335c39f472eSBen Skeggs 
336c39f472eSBen Skeggs 	if (ret < 0)
337c39f472eSBen Skeggs 		return ret;
338c39f472eSBen Skeggs 
33982a74fd2SRoy Spliet 	/* XXX: 750MHz seems rather arbitrary */
34082a74fd2SRoy Spliet 	if (freq <= 750000) {
34182a74fd2SRoy Spliet 		r100da0 = 0x00000010;
34282a74fd2SRoy Spliet 		r004008 = 0x90000000;
34382a74fd2SRoy Spliet 	} else {
34482a74fd2SRoy Spliet 		r100da0 = 0x00000000;
34582a74fd2SRoy Spliet 		r004008 = 0x80000000;
34682a74fd2SRoy Spliet 	}
347d4cc5f0cSRoy Spliet 
34882a74fd2SRoy Spliet 	r004008 |= (mpll.bias_p << 19) | (P << 22) | (P << 16);
34982a74fd2SRoy Spliet 
35082a74fd2SRoy Spliet 	ram_mask(hwsq, 0x00c040, 0xc000c000, 0x0000c000);
35182a74fd2SRoy Spliet 	/* XXX: Is rammap_00_16_40 the DLL bit we've seen in GT215? Why does
35282a74fd2SRoy Spliet 	 * it have a different rammap bit from DLLoff? */
35382a74fd2SRoy Spliet 	ram_mask(hwsq, 0x004008, 0x00004200, 0x00000200 |
35482a74fd2SRoy Spliet 			next->bios.rammap_00_16_40 << 14);
35582a74fd2SRoy Spliet 	ram_mask(hwsq, 0x00400c, 0x0000ffff, (N1 << 8) | M1);
35682a74fd2SRoy Spliet 	ram_mask(hwsq, 0x004008, 0x91ff0000, r004008);
3574d9faafaSRoy Spliet 
3584d9faafaSRoy Spliet 	/* XXX: GDDR3 only? */
3594d9faafaSRoy Spliet 	if (subdev->device->chipset >= 0x92)
36082a74fd2SRoy Spliet 		ram_wr32(hwsq, 0x100da0, r100da0);
3614d9faafaSRoy Spliet 
3621cf688ddSRoy Spliet 	nv50_ram_gpio(hwsq, 0x18, !next->bios.ramcfg_FBVDDQ);
36382a74fd2SRoy Spliet 	ram_nsec(hwsq, 64000); /*XXX*/
36482a74fd2SRoy Spliet 	ram_nsec(hwsq, 32000); /*XXX*/
36582a74fd2SRoy Spliet 
366c39f472eSBen Skeggs 	ram_mask(hwsq, 0x004008, 0x00002200, 0x00002000);
367c39f472eSBen Skeggs 
368c39f472eSBen Skeggs 	ram_wr32(hwsq, 0x1002dc, 0x00000000); /* disable self-refresh */
36982a74fd2SRoy Spliet 	ram_wr32(hwsq, 0x1002d4, 0x00000001); /* disable self-refresh */
370c39f472eSBen Skeggs 	ram_wr32(hwsq, 0x100210, 0x80000000); /* enable auto-refresh */
371c39f472eSBen Skeggs 
372c39f472eSBen Skeggs 	ram_nsec(hwsq, 12000);
373c39f472eSBen Skeggs 
374c39f472eSBen Skeggs 	switch (ram->base.type) {
375d36a99d2SBen Skeggs 	case NVKM_RAM_TYPE_DDR2:
376c39f472eSBen Skeggs 		ram_nuke(hwsq, mr[0]); /* force update */
377c39f472eSBen Skeggs 		ram_mask(hwsq, mr[0], 0x000, 0x000);
378c39f472eSBen Skeggs 		break;
379d36a99d2SBen Skeggs 	case NVKM_RAM_TYPE_GDDR3:
38082a74fd2SRoy Spliet 		ram_nuke(hwsq, mr[1]); /* force update */
38182a74fd2SRoy Spliet 		ram_wr32(hwsq, mr[1], ram->base.mr[1]);
382c39f472eSBen Skeggs 		ram_nuke(hwsq, mr[0]); /* force update */
38382a74fd2SRoy Spliet 		ram_wr32(hwsq, mr[0], ram->base.mr[0]);
384c39f472eSBen Skeggs 		break;
385c39f472eSBen Skeggs 	default:
386c39f472eSBen Skeggs 		break;
387c39f472eSBen Skeggs 	}
388c39f472eSBen Skeggs 
38935fe024aSRoy Spliet 	ram_mask(hwsq, timing[3], 0xffffffff, timing[3]);
39035fe024aSRoy Spliet 	ram_mask(hwsq, timing[1], 0xffffffff, timing[1]);
39135fe024aSRoy Spliet 	ram_mask(hwsq, timing[6], 0xffffffff, timing[6]);
39235fe024aSRoy Spliet 	ram_mask(hwsq, timing[7], 0xffffffff, timing[7]);
39335fe024aSRoy Spliet 	ram_mask(hwsq, timing[8], 0xffffffff, timing[8]);
39435fe024aSRoy Spliet 	ram_mask(hwsq, timing[0], 0xffffffff, timing[0]);
39535fe024aSRoy Spliet 	ram_mask(hwsq, timing[2], 0xffffffff, timing[2]);
39635fe024aSRoy Spliet 	ram_mask(hwsq, timing[4], 0xffffffff, timing[4]);
39735fe024aSRoy Spliet 	ram_mask(hwsq, timing[5], 0xffffffff, timing[5]);
398c39f472eSBen Skeggs 
39982a74fd2SRoy Spliet 	if (!next->bios.ramcfg_00_03_02)
40082a74fd2SRoy Spliet 		ram_mask(hwsq, 0x10021c, 0x00010000, 0x00000000);
40182a74fd2SRoy Spliet 	ram_mask(hwsq, 0x100200, 0x00001000, !next->bios.ramcfg_00_04_02 << 12);
402c39f472eSBen Skeggs 
40382a74fd2SRoy Spliet 	/* XXX: A lot of this could be "chipset"/"ram type" specific stuff */
4044d9faafaSRoy Spliet 	unk710  = ram_rd32(hwsq, 0x100710) & ~0x00000100;
40582a74fd2SRoy Spliet 	unk714  = ram_rd32(hwsq, 0x100714) & ~0xf0000020;
40682a74fd2SRoy Spliet 	unk718  = ram_rd32(hwsq, 0x100718) & ~0x00000100;
40782a74fd2SRoy Spliet 	unk71c  = ram_rd32(hwsq, 0x10071c) & ~0x00000100;
4084d9faafaSRoy Spliet 	if (subdev->device->chipset <= 0x96) {
4094d9faafaSRoy Spliet 		unk710 &= ~0x0000006e;
4104d9faafaSRoy Spliet 		unk714 &= ~0x00000100;
4114d9faafaSRoy Spliet 
4124d9faafaSRoy Spliet 		if (!next->bios.ramcfg_00_03_08)
4134d9faafaSRoy Spliet 			unk710 |= 0x00000060;
4144d9faafaSRoy Spliet 		if (!next->bios.ramcfg_FBVDDQ)
4154d9faafaSRoy Spliet 			unk714 |= 0x00000100;
4164d9faafaSRoy Spliet 		if ( next->bios.ramcfg_00_04_04)
4174d9faafaSRoy Spliet 			unk710 |= 0x0000000e;
4184d9faafaSRoy Spliet 	} else {
4194d9faafaSRoy Spliet 		unk710 &= ~0x00000001;
4204d9faafaSRoy Spliet 
4214d9faafaSRoy Spliet 		if (!next->bios.ramcfg_00_03_08)
4224d9faafaSRoy Spliet 			unk710 |= 0x00000001;
4234d9faafaSRoy Spliet 	}
42482a74fd2SRoy Spliet 
42582a74fd2SRoy Spliet 	if ( next->bios.ramcfg_00_03_01)
42682a74fd2SRoy Spliet 		unk71c |= 0x00000100;
42782a74fd2SRoy Spliet 	if ( next->bios.ramcfg_00_03_02)
42882a74fd2SRoy Spliet 		unk710 |= 0x00000100;
4294d9faafaSRoy Spliet 	if (!next->bios.ramcfg_00_03_08)
4304d9faafaSRoy Spliet 		unk714 |= 0x00000020;
43182a74fd2SRoy Spliet 	if ( next->bios.ramcfg_00_04_04)
43282a74fd2SRoy Spliet 		unk714 |= 0x70000000;
43382a74fd2SRoy Spliet 	if ( next->bios.ramcfg_00_04_20)
43482a74fd2SRoy Spliet 		unk718 |= 0x00000100;
43582a74fd2SRoy Spliet 
43682a74fd2SRoy Spliet 	ram_mask(hwsq, 0x100714, 0xffffffff, unk714);
43782a74fd2SRoy Spliet 	ram_mask(hwsq, 0x10071c, 0xffffffff, unk71c);
43882a74fd2SRoy Spliet 	ram_mask(hwsq, 0x100718, 0xffffffff, unk718);
43982a74fd2SRoy Spliet 	ram_mask(hwsq, 0x100710, 0xffffffff, unk710);
44082a74fd2SRoy Spliet 
4414d9faafaSRoy Spliet 	/* XXX: G94 does not even test these regs in trace. Harmless we do it,
4424d9faafaSRoy Spliet 	 * but why is it omitted? */
44382a74fd2SRoy Spliet 	if (next->bios.rammap_00_16_20) {
44482a74fd2SRoy Spliet 		ram_wr32(hwsq, 0x1005a0, next->bios.ramcfg_00_07 << 16 |
44582a74fd2SRoy Spliet 					 next->bios.ramcfg_00_06 << 8 |
44682a74fd2SRoy Spliet 					 next->bios.ramcfg_00_05);
44782a74fd2SRoy Spliet 		ram_wr32(hwsq, 0x1005a4, next->bios.ramcfg_00_09 << 8 |
44882a74fd2SRoy Spliet 					 next->bios.ramcfg_00_08);
44982a74fd2SRoy Spliet 		ram_mask(hwsq, 0x10053c, 0x00001000, 0x00000000);
45082a74fd2SRoy Spliet 	} else {
45182a74fd2SRoy Spliet 		ram_mask(hwsq, 0x10053c, 0x00001000, 0x00001000);
45282a74fd2SRoy Spliet 	}
45382a74fd2SRoy Spliet 	ram_mask(hwsq, mr[1], 0xffffffff, ram->base.mr[1]);
45482a74fd2SRoy Spliet 
4551cf688ddSRoy Spliet 	if (!next->bios.timing_10_ODT)
4561cf688ddSRoy Spliet 		nv50_ram_gpio(hwsq, 0x2e, 0);
4571cf688ddSRoy Spliet 
45882a74fd2SRoy Spliet 	/* Reset DLL */
45982a74fd2SRoy Spliet 	if (!next->bios.ramcfg_DLLoff)
46082a74fd2SRoy Spliet 		nvkm_sddr2_dll_reset(hwsq);
461c39f472eSBen Skeggs 
462c39f472eSBen Skeggs 	ram_setf(hwsq, 0x10, 0x01); /* enable fb */
463c39f472eSBen Skeggs 	ram_wait(hwsq, 0x00, 0x00); /* wait for fb enabled */
464c39f472eSBen Skeggs 	ram_wr32(hwsq, 0x611200, 0x00003330);
465c39f472eSBen Skeggs 	ram_wr32(hwsq, 0x002504, 0x00000000); /* un-block fifo */
46682a74fd2SRoy Spliet 
46782a74fd2SRoy Spliet 	if (next->bios.rammap_00_17_02)
46882a74fd2SRoy Spliet 		ram_mask(hwsq, 0x100200, 0x00000800, 0x00000800);
46982a74fd2SRoy Spliet 	if (!next->bios.rammap_00_16_40)
47082a74fd2SRoy Spliet 		ram_mask(hwsq, 0x004008, 0x00004000, 0x00000000);
47182a74fd2SRoy Spliet 	if (next->bios.ramcfg_00_03_02)
47282a74fd2SRoy Spliet 		ram_mask(hwsq, 0x10021c, 0x00010000, 0x00010000);
4734d9faafaSRoy Spliet 	if (subdev->device->chipset <= 0x96 && next->bios.ramcfg_00_03_02)
4744d9faafaSRoy Spliet 		ram_mask(hwsq, 0x100710, 0x00000200, 0x00000200);
47582a74fd2SRoy Spliet 
476c39f472eSBen Skeggs 	return 0;
477c39f472eSBen Skeggs }
478c39f472eSBen Skeggs 
479c39f472eSBen Skeggs static int
nv50_ram_prog(struct nvkm_ram * base)480d36a99d2SBen Skeggs nv50_ram_prog(struct nvkm_ram *base)
481c39f472eSBen Skeggs {
482d36a99d2SBen Skeggs 	struct nv50_ram *ram = nv50_ram(base);
483d36a99d2SBen Skeggs 	struct nvkm_device *device = ram->base.fb->subdev.device;
484d36a99d2SBen Skeggs 	ram_exec(&ram->hwsq, nvkm_boolopt(device->cfgopt, "NvMemExec", true));
485c39f472eSBen Skeggs 	return 0;
486c39f472eSBen Skeggs }
487c39f472eSBen Skeggs 
488c39f472eSBen Skeggs static void
nv50_ram_tidy(struct nvkm_ram * base)489d36a99d2SBen Skeggs nv50_ram_tidy(struct nvkm_ram *base)
490c39f472eSBen Skeggs {
491d36a99d2SBen Skeggs 	struct nv50_ram *ram = nv50_ram(base);
492d36a99d2SBen Skeggs 	ram_exec(&ram->hwsq, false);
493c39f472eSBen Skeggs }
494c39f472eSBen Skeggs 
495d36a99d2SBen Skeggs static const struct nvkm_ram_func
496d36a99d2SBen Skeggs nv50_ram_func = {
497d36a99d2SBen Skeggs 	.calc = nv50_ram_calc,
498d36a99d2SBen Skeggs 	.prog = nv50_ram_prog,
499d36a99d2SBen Skeggs 	.tidy = nv50_ram_tidy,
500d36a99d2SBen Skeggs };
501d36a99d2SBen Skeggs 
502c39f472eSBen Skeggs static u32
nv50_fb_vram_rblock(struct nvkm_ram * ram)503d36a99d2SBen Skeggs nv50_fb_vram_rblock(struct nvkm_ram *ram)
504c39f472eSBen Skeggs {
505d36a99d2SBen Skeggs 	struct nvkm_subdev *subdev = &ram->fb->subdev;
5063ecd329bSBen Skeggs 	struct nvkm_device *device = subdev->device;
507c39f472eSBen Skeggs 	int colbits, rowbitsa, rowbitsb, banks;
508c39f472eSBen Skeggs 	u64 rowsize, predicted;
509c39f472eSBen Skeggs 	u32 r0, r4, rt, rblock_size;
510c39f472eSBen Skeggs 
5116758745bSBen Skeggs 	r0 = nvkm_rd32(device, 0x100200);
5126758745bSBen Skeggs 	r4 = nvkm_rd32(device, 0x100204);
5136758745bSBen Skeggs 	rt = nvkm_rd32(device, 0x100250);
5143ecd329bSBen Skeggs 	nvkm_debug(subdev, "memcfg %08x %08x %08x %08x\n",
5156758745bSBen Skeggs 		   r0, r4, rt, nvkm_rd32(device, 0x001540));
516c39f472eSBen Skeggs 
517c39f472eSBen Skeggs 	colbits  =  (r4 & 0x0000f000) >> 12;
518c39f472eSBen Skeggs 	rowbitsa = ((r4 & 0x000f0000) >> 16) + 8;
519c39f472eSBen Skeggs 	rowbitsb = ((r4 & 0x00f00000) >> 20) + 8;
520c39f472eSBen Skeggs 	banks    = 1 << (((r4 & 0x03000000) >> 24) + 2);
521c39f472eSBen Skeggs 
522c39f472eSBen Skeggs 	rowsize = ram->parts * banks * (1 << colbits) * 8;
523c39f472eSBen Skeggs 	predicted = rowsize << rowbitsa;
524c39f472eSBen Skeggs 	if (r0 & 0x00000004)
525c39f472eSBen Skeggs 		predicted += rowsize << rowbitsb;
526c39f472eSBen Skeggs 
527c39f472eSBen Skeggs 	if (predicted != ram->size) {
5283ecd329bSBen Skeggs 		nvkm_warn(subdev, "memory controller reports %d MiB VRAM\n",
529c39f472eSBen Skeggs 			  (u32)(ram->size >> 20));
530c39f472eSBen Skeggs 	}
531c39f472eSBen Skeggs 
532c39f472eSBen Skeggs 	rblock_size = rowsize;
533c39f472eSBen Skeggs 	if (rt & 1)
534c39f472eSBen Skeggs 		rblock_size *= 3;
535c39f472eSBen Skeggs 
5363ecd329bSBen Skeggs 	nvkm_debug(subdev, "rblock %d bytes\n", rblock_size);
537c39f472eSBen Skeggs 	return rblock_size;
538c39f472eSBen Skeggs }
539c39f472eSBen Skeggs 
540c39f472eSBen Skeggs int
nv50_ram_ctor(const struct nvkm_ram_func * func,struct nvkm_fb * fb,struct nvkm_ram * ram)541d36a99d2SBen Skeggs nv50_ram_ctor(const struct nvkm_ram_func *func,
542d36a99d2SBen Skeggs 	      struct nvkm_fb *fb, struct nvkm_ram *ram)
543c39f472eSBen Skeggs {
5446758745bSBen Skeggs 	struct nvkm_device *device = fb->subdev.device;
5456758745bSBen Skeggs 	struct nvkm_bios *bios = device->bios;
546d36a99d2SBen Skeggs 	const u32 rsvd_head = ( 256 * 1024); /* vga memory */
547d36a99d2SBen Skeggs 	const u32 rsvd_tail = (1024 * 1024); /* vbios etc */
548d36a99d2SBen Skeggs 	u64 size = nvkm_rd32(device, 0x10020c);
549d36a99d2SBen Skeggs 	enum nvkm_ram_type type = NVKM_RAM_TYPE_UNKNOWN;
550c39f472eSBen Skeggs 	int ret;
551c39f472eSBen Skeggs 
552d36a99d2SBen Skeggs 	switch (nvkm_rd32(device, 0x100714) & 0x00000007) {
553d36a99d2SBen Skeggs 	case 0: type = NVKM_RAM_TYPE_DDR1; break;
554d36a99d2SBen Skeggs 	case 1:
555d36a99d2SBen Skeggs 		if (nvkm_fb_bios_memtype(bios) == NVKM_RAM_TYPE_DDR3)
556d36a99d2SBen Skeggs 			type = NVKM_RAM_TYPE_DDR3;
557d36a99d2SBen Skeggs 		else
558d36a99d2SBen Skeggs 			type = NVKM_RAM_TYPE_DDR2;
559d36a99d2SBen Skeggs 		break;
560d36a99d2SBen Skeggs 	case 2: type = NVKM_RAM_TYPE_GDDR3; break;
561d36a99d2SBen Skeggs 	case 3: type = NVKM_RAM_TYPE_GDDR4; break;
562d36a99d2SBen Skeggs 	case 4: type = NVKM_RAM_TYPE_GDDR5; break;
563d36a99d2SBen Skeggs 	default:
564d36a99d2SBen Skeggs 		break;
565d36a99d2SBen Skeggs 	}
566d36a99d2SBen Skeggs 
567d36a99d2SBen Skeggs 	size = (size & 0x000000ff) << 32 | (size & 0xffffff00);
568d36a99d2SBen Skeggs 
569*af793b8cSBen Skeggs 	ret = nvkm_ram_ctor(func, fb, type, size, ram);
570c39f472eSBen Skeggs 	if (ret)
571c39f472eSBen Skeggs 		return ret;
572c39f472eSBen Skeggs 
5736758745bSBen Skeggs 	ram->part_mask = (nvkm_rd32(device, 0x001540) & 0x00ff0000) >> 16;
574c39f472eSBen Skeggs 	ram->parts = hweight8(ram->part_mask);
5756758745bSBen Skeggs 	ram->ranks = (nvkm_rd32(device, 0x100200) & 0x4) ? 2 : 1;
576d36a99d2SBen Skeggs 	nvkm_mm_fini(&ram->vram);
577d36a99d2SBen Skeggs 
5784d058fabSBen Skeggs 	return nvkm_mm_init(&ram->vram, NVKM_RAM_MM_NORMAL,
5794d058fabSBen Skeggs 			    rsvd_head >> NVKM_RAM_MM_SHIFT,
580d36a99d2SBen Skeggs 			    (size - rsvd_head - rsvd_tail) >> NVKM_RAM_MM_SHIFT,
581d36a99d2SBen Skeggs 			    nv50_fb_vram_rblock(ram) >> NVKM_RAM_MM_SHIFT);
582c39f472eSBen Skeggs }
583c39f472eSBen Skeggs 
584d36a99d2SBen Skeggs int
nv50_ram_new(struct nvkm_fb * fb,struct nvkm_ram ** pram)585d36a99d2SBen Skeggs nv50_ram_new(struct nvkm_fb *fb, struct nvkm_ram **pram)
586c39f472eSBen Skeggs {
587c39f472eSBen Skeggs 	struct nv50_ram *ram;
588c39f472eSBen Skeggs 	int ret, i;
589c39f472eSBen Skeggs 
590d36a99d2SBen Skeggs 	if (!(ram = kzalloc(sizeof(*ram), GFP_KERNEL)))
591d36a99d2SBen Skeggs 		return -ENOMEM;
592d36a99d2SBen Skeggs 	*pram = &ram->base;
593d36a99d2SBen Skeggs 
594d36a99d2SBen Skeggs 	ret = nv50_ram_ctor(&nv50_ram_func, fb, &ram->base);
595c39f472eSBen Skeggs 	if (ret)
596c39f472eSBen Skeggs 		return ret;
597c39f472eSBen Skeggs 
598c39f472eSBen Skeggs 	ram->hwsq.r_0x002504 = hwsq_reg(0x002504);
599c39f472eSBen Skeggs 	ram->hwsq.r_0x00c040 = hwsq_reg(0x00c040);
600c39f472eSBen Skeggs 	ram->hwsq.r_0x004008 = hwsq_reg(0x004008);
601c39f472eSBen Skeggs 	ram->hwsq.r_0x00400c = hwsq_reg(0x00400c);
60282a74fd2SRoy Spliet 	ram->hwsq.r_0x100200 = hwsq_reg(0x100200);
603c39f472eSBen Skeggs 	ram->hwsq.r_0x100210 = hwsq_reg(0x100210);
60482a74fd2SRoy Spliet 	ram->hwsq.r_0x10021c = hwsq_reg(0x10021c);
605c39f472eSBen Skeggs 	ram->hwsq.r_0x1002d0 = hwsq_reg(0x1002d0);
606c39f472eSBen Skeggs 	ram->hwsq.r_0x1002d4 = hwsq_reg(0x1002d4);
607c39f472eSBen Skeggs 	ram->hwsq.r_0x1002dc = hwsq_reg(0x1002dc);
60882a74fd2SRoy Spliet 	ram->hwsq.r_0x10053c = hwsq_reg(0x10053c);
60982a74fd2SRoy Spliet 	ram->hwsq.r_0x1005a0 = hwsq_reg(0x1005a0);
61082a74fd2SRoy Spliet 	ram->hwsq.r_0x1005a4 = hwsq_reg(0x1005a4);
61182a74fd2SRoy Spliet 	ram->hwsq.r_0x100710 = hwsq_reg(0x100710);
61282a74fd2SRoy Spliet 	ram->hwsq.r_0x100714 = hwsq_reg(0x100714);
61382a74fd2SRoy Spliet 	ram->hwsq.r_0x100718 = hwsq_reg(0x100718);
61482a74fd2SRoy Spliet 	ram->hwsq.r_0x10071c = hwsq_reg(0x10071c);
615d4cc5f0cSRoy Spliet 	ram->hwsq.r_0x100da0 = hwsq_stride(0x100da0, 4, ram->base.part_mask);
616c39f472eSBen Skeggs 	ram->hwsq.r_0x100e20 = hwsq_reg(0x100e20);
617c39f472eSBen Skeggs 	ram->hwsq.r_0x100e24 = hwsq_reg(0x100e24);
618c39f472eSBen Skeggs 	ram->hwsq.r_0x611200 = hwsq_reg(0x611200);
619c39f472eSBen Skeggs 
620c39f472eSBen Skeggs 	for (i = 0; i < 9; i++)
621c39f472eSBen Skeggs 		ram->hwsq.r_timing[i] = hwsq_reg(0x100220 + (i * 0x04));
622c39f472eSBen Skeggs 
623c39f472eSBen Skeggs 	if (ram->base.ranks > 1) {
624c39f472eSBen Skeggs 		ram->hwsq.r_mr[0] = hwsq_reg2(0x1002c0, 0x1002c8);
625c39f472eSBen Skeggs 		ram->hwsq.r_mr[1] = hwsq_reg2(0x1002c4, 0x1002cc);
626c39f472eSBen Skeggs 		ram->hwsq.r_mr[2] = hwsq_reg2(0x1002e0, 0x1002e8);
627c39f472eSBen Skeggs 		ram->hwsq.r_mr[3] = hwsq_reg2(0x1002e4, 0x1002ec);
628c39f472eSBen Skeggs 	} else {
629c39f472eSBen Skeggs 		ram->hwsq.r_mr[0] = hwsq_reg(0x1002c0);
630c39f472eSBen Skeggs 		ram->hwsq.r_mr[1] = hwsq_reg(0x1002c4);
631c39f472eSBen Skeggs 		ram->hwsq.r_mr[2] = hwsq_reg(0x1002e0);
632c39f472eSBen Skeggs 		ram->hwsq.r_mr[3] = hwsq_reg(0x1002e4);
633c39f472eSBen Skeggs 	}
634c39f472eSBen Skeggs 
6351cf688ddSRoy Spliet 	ram->hwsq.r_gpio[0] = hwsq_reg(0x00e104);
6361cf688ddSRoy Spliet 	ram->hwsq.r_gpio[1] = hwsq_reg(0x00e108);
6371cf688ddSRoy Spliet 	ram->hwsq.r_gpio[2] = hwsq_reg(0x00e120);
6381cf688ddSRoy Spliet 	ram->hwsq.r_gpio[3] = hwsq_reg(0x00e124);
6391cf688ddSRoy Spliet 
640c39f472eSBen Skeggs 	return 0;
641c39f472eSBen Skeggs }
642