1c39f472eSBen Skeggs /*
2c39f472eSBen Skeggs * Copyright 2013 Red Hat Inc.
3c39f472eSBen Skeggs *
4c39f472eSBen Skeggs * Permission is hereby granted, free of charge, to any person obtaining a
5c39f472eSBen Skeggs * copy of this software and associated documentation files (the "Software"),
6c39f472eSBen Skeggs * to deal in the Software without restriction, including without limitation
7c39f472eSBen Skeggs * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c39f472eSBen Skeggs * and/or sell copies of the Software, and to permit persons to whom the
9c39f472eSBen Skeggs * Software is furnished to do so, subject to the following conditions:
10c39f472eSBen Skeggs *
11c39f472eSBen Skeggs * The above copyright notice and this permission notice shall be included in
12c39f472eSBen Skeggs * all copies or substantial portions of the Software.
13c39f472eSBen Skeggs *
14c39f472eSBen Skeggs * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15c39f472eSBen Skeggs * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16c39f472eSBen Skeggs * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17c39f472eSBen Skeggs * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18c39f472eSBen Skeggs * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19c39f472eSBen Skeggs * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20c39f472eSBen Skeggs * OTHER DEALINGS IN THE SOFTWARE.
21c39f472eSBen Skeggs *
22c39f472eSBen Skeggs * Authors: Ben Skeggs <bskeggs@redhat.com>
23c39f472eSBen Skeggs * Roy Spliet <rspliet@eclipso.eu>
24c39f472eSBen Skeggs */
25d36a99d2SBen Skeggs #include "ram.h"
26c39f472eSBen Skeggs
27c39f472eSBen Skeggs struct ramxlat {
28c39f472eSBen Skeggs int id;
29c39f472eSBen Skeggs u8 enc;
30c39f472eSBen Skeggs };
31c39f472eSBen Skeggs
32c39f472eSBen Skeggs static inline int
ramxlat(const struct ramxlat * xlat,int id)33c39f472eSBen Skeggs ramxlat(const struct ramxlat *xlat, int id)
34c39f472eSBen Skeggs {
35c39f472eSBen Skeggs while (xlat->id >= 0) {
36c39f472eSBen Skeggs if (xlat->id == id)
37c39f472eSBen Skeggs return xlat->enc;
38c39f472eSBen Skeggs xlat++;
39c39f472eSBen Skeggs }
40c39f472eSBen Skeggs return -EINVAL;
41c39f472eSBen Skeggs }
42c39f472eSBen Skeggs
43c39f472eSBen Skeggs static const struct ramxlat
44c39f472eSBen Skeggs ramgddr3_cl_lo[] = {
45852c619bSRoy Spliet { 5, 5 }, { 7, 7 }, { 8, 0 }, { 9, 1 }, { 10, 2 }, { 11, 3 }, { 12, 8 },
46c39f472eSBen Skeggs /* the below are mentioned in some, but not all, gddr3 docs */
47852c619bSRoy Spliet { 13, 9 }, { 14, 6 },
48c39f472eSBen Skeggs /* XXX: Per Samsung docs, are these used? They overlap with Qimonda */
49c39f472eSBen Skeggs /* { 4, 4 }, { 5, 5 }, { 6, 6 }, { 12, 8 }, { 13, 9 }, { 14, 10 },
50c39f472eSBen Skeggs * { 15, 11 }, */
51c39f472eSBen Skeggs { -1 }
52c39f472eSBen Skeggs };
53c39f472eSBen Skeggs
54c39f472eSBen Skeggs static const struct ramxlat
55c39f472eSBen Skeggs ramgddr3_cl_hi[] = {
56c39f472eSBen Skeggs { 10, 2 }, { 11, 3 }, { 12, 4 }, { 13, 5 }, { 14, 6 }, { 15, 7 },
57c39f472eSBen Skeggs { 16, 0 }, { 17, 1 },
58c39f472eSBen Skeggs { -1 }
59c39f472eSBen Skeggs };
60c39f472eSBen Skeggs
61c39f472eSBen Skeggs static const struct ramxlat
62c39f472eSBen Skeggs ramgddr3_wr_lo[] = {
63c39f472eSBen Skeggs { 5, 2 }, { 7, 4 }, { 8, 5 }, { 9, 6 }, { 10, 7 },
64852c619bSRoy Spliet { 11, 0 }, { 13 , 1 },
65c39f472eSBen Skeggs /* the below are mentioned in some, but not all, gddr3 docs */
66797eb6edSRoy Spliet { 4, 0 }, { 6, 3 }, { 12, 1 },
67c39f472eSBen Skeggs { -1 }
68c39f472eSBen Skeggs };
69c39f472eSBen Skeggs
70c39f472eSBen Skeggs int
nvkm_gddr3_calc(struct nvkm_ram * ram)71639c308eSBen Skeggs nvkm_gddr3_calc(struct nvkm_ram *ram)
72c39f472eSBen Skeggs {
73c25bf7b6SRoy Spliet int CL, WR, CWL, DLL = 0, ODT = 0, RON, hi;
74c39f472eSBen Skeggs
75c39f472eSBen Skeggs switch (ram->next->bios.timing_ver) {
76c39f472eSBen Skeggs case 0x10:
77c39f472eSBen Skeggs CWL = ram->next->bios.timing_10_CWL;
78c39f472eSBen Skeggs CL = ram->next->bios.timing_10_CL;
79c39f472eSBen Skeggs WR = ram->next->bios.timing_10_WR;
807164f4c5SRoy Spliet DLL = !ram->next->bios.ramcfg_DLLoff;
81c39f472eSBen Skeggs ODT = ram->next->bios.timing_10_ODT;
82c25bf7b6SRoy Spliet RON = ram->next->bios.ramcfg_RON;
83c39f472eSBen Skeggs break;
84c39f472eSBen Skeggs case 0x20:
85c39f472eSBen Skeggs CWL = (ram->next->bios.timing[1] & 0x00000f80) >> 7;
86c39f472eSBen Skeggs CL = (ram->next->bios.timing[1] & 0x0000001f) >> 0;
87c39f472eSBen Skeggs WR = (ram->next->bios.timing[2] & 0x007f0000) >> 16;
88c39f472eSBen Skeggs /* XXX: Get these values from the VBIOS instead */
89c39f472eSBen Skeggs DLL = !(ram->mr[1] & 0x1);
90*13649101SColin Ian King RON = !((ram->mr[1] & 0x300) >> 8);
91c39f472eSBen Skeggs break;
92c39f472eSBen Skeggs default:
93c39f472eSBen Skeggs return -ENOSYS;
94c39f472eSBen Skeggs }
95c39f472eSBen Skeggs
96797eb6edSRoy Spliet if (ram->next->bios.timing_ver == 0x20 ||
97797eb6edSRoy Spliet ram->next->bios.ramcfg_timing == 0xff) {
98797eb6edSRoy Spliet ODT = (ram->mr[1] & 0xc) >> 2;
99797eb6edSRoy Spliet }
100797eb6edSRoy Spliet
101c39f472eSBen Skeggs hi = ram->mr[2] & 0x1;
102c39f472eSBen Skeggs CL = ramxlat(hi ? ramgddr3_cl_hi : ramgddr3_cl_lo, CL);
103c39f472eSBen Skeggs WR = ramxlat(ramgddr3_wr_lo, WR);
104c39f472eSBen Skeggs if (CL < 0 || CWL < 1 || CWL > 7 || WR < 0)
105c39f472eSBen Skeggs return -EINVAL;
106c39f472eSBen Skeggs
107c39f472eSBen Skeggs ram->mr[0] &= ~0xf74;
108c39f472eSBen Skeggs ram->mr[0] |= (CWL & 0x07) << 9;
109c39f472eSBen Skeggs ram->mr[0] |= (CL & 0x07) << 4;
110c39f472eSBen Skeggs ram->mr[0] |= (CL & 0x08) >> 1;
111c39f472eSBen Skeggs
112c39f472eSBen Skeggs ram->mr[1] &= ~0x3fc;
113c39f472eSBen Skeggs ram->mr[1] |= (ODT & 0x03) << 2;
114c25bf7b6SRoy Spliet ram->mr[1] |= (RON & 0x03) << 8;
115c39f472eSBen Skeggs ram->mr[1] |= (WR & 0x03) << 4;
116c39f472eSBen Skeggs ram->mr[1] |= (WR & 0x04) << 5;
117c39f472eSBen Skeggs ram->mr[1] |= !DLL << 6;
118c39f472eSBen Skeggs return 0;
119c39f472eSBen Skeggs }
120