1c39f472eSBen Skeggs /*
2c39f472eSBen Skeggs * Copyright 2013 Red Hat Inc.
3c39f472eSBen Skeggs *
4c39f472eSBen Skeggs * Permission is hereby granted, free of charge, to any person obtaining a
5c39f472eSBen Skeggs * copy of this software and associated documentation files (the "Software"),
6c39f472eSBen Skeggs * to deal in the Software without restriction, including without limitation
7c39f472eSBen Skeggs * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c39f472eSBen Skeggs * and/or sell copies of the Software, and to permit persons to whom the
9c39f472eSBen Skeggs * Software is furnished to do so, subject to the following conditions:
10c39f472eSBen Skeggs *
11c39f472eSBen Skeggs * The above copyright notice and this permission notice shall be included in
12c39f472eSBen Skeggs * all copies or substantial portions of the Software.
13c39f472eSBen Skeggs *
14c39f472eSBen Skeggs * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15c39f472eSBen Skeggs * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16c39f472eSBen Skeggs * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17c39f472eSBen Skeggs * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18c39f472eSBen Skeggs * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19c39f472eSBen Skeggs * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20c39f472eSBen Skeggs * OTHER DEALINGS IN THE SOFTWARE.
21c39f472eSBen Skeggs *
22c39f472eSBen Skeggs * Authors: Ben Skeggs
23c39f472eSBen Skeggs */
24a8c4362bSBen Skeggs #include "nv50.h"
25c39f472eSBen Skeggs
26c39f472eSBen Skeggs #include <subdev/bios.h>
27c39f472eSBen Skeggs #include <subdev/bios/dcb.h>
28c39f472eSBen Skeggs #include <subdev/bios/disp.h>
29c39f472eSBen Skeggs #include <subdev/bios/init.h>
30a8c4362bSBen Skeggs #include <subdev/bios/pll.h>
31a8c4362bSBen Skeggs #include <subdev/clk/pll.h>
32c39f472eSBen Skeggs #include <subdev/vga.h>
33c39f472eSBen Skeggs
34c39f472eSBen Skeggs int
nv50_devinit_pll_set(struct nvkm_devinit * init,u32 type,u32 freq)358ac3f64fSBen Skeggs nv50_devinit_pll_set(struct nvkm_devinit *init, u32 type, u32 freq)
36c39f472eSBen Skeggs {
378ac3f64fSBen Skeggs struct nvkm_subdev *subdev = &init->subdev;
388ac3f64fSBen Skeggs struct nvkm_device *device = subdev->device;
398ac3f64fSBen Skeggs struct nvkm_bios *bios = device->bios;
40c39f472eSBen Skeggs struct nvbios_pll info;
41c39f472eSBen Skeggs int N1, M1, N2, M2, P;
42c39f472eSBen Skeggs int ret;
43c39f472eSBen Skeggs
44c39f472eSBen Skeggs ret = nvbios_pll_parse(bios, type, &info);
45c39f472eSBen Skeggs if (ret) {
46aa860e4bSBen Skeggs nvkm_error(subdev, "failed to retrieve pll data, %d\n", ret);
47c39f472eSBen Skeggs return ret;
48c39f472eSBen Skeggs }
49c39f472eSBen Skeggs
508ac3f64fSBen Skeggs ret = nv04_pll_calc(subdev, &info, freq, &N1, &M1, &N2, &M2, &P);
51c39f472eSBen Skeggs if (!ret) {
52aa860e4bSBen Skeggs nvkm_error(subdev, "failed pll calculation\n");
539f1c4dbdSBen Skeggs return -EINVAL;
54c39f472eSBen Skeggs }
55c39f472eSBen Skeggs
56c39f472eSBen Skeggs switch (info.type) {
57c39f472eSBen Skeggs case PLL_VPLL0:
58c39f472eSBen Skeggs case PLL_VPLL1:
598ac3f64fSBen Skeggs nvkm_wr32(device, info.reg + 0, 0x10000611);
608ac3f64fSBen Skeggs nvkm_mask(device, info.reg + 4, 0x00ff00ff, (M1 << 16) | N1);
618ac3f64fSBen Skeggs nvkm_mask(device, info.reg + 8, 0x7fff00ff, (P << 28) |
62c39f472eSBen Skeggs (M2 << 16) | N2);
63c39f472eSBen Skeggs break;
64c39f472eSBen Skeggs case PLL_MEMORY:
658ac3f64fSBen Skeggs nvkm_mask(device, info.reg + 0, 0x01ff0000,
668ac3f64fSBen Skeggs (P << 22) |
67c39f472eSBen Skeggs (info.bias_p << 19) |
68c39f472eSBen Skeggs (P << 16));
698ac3f64fSBen Skeggs nvkm_wr32(device, info.reg + 4, (N1 << 8) | M1);
70c39f472eSBen Skeggs break;
71c39f472eSBen Skeggs default:
728ac3f64fSBen Skeggs nvkm_mask(device, info.reg + 0, 0x00070000, (P << 16));
738ac3f64fSBen Skeggs nvkm_wr32(device, info.reg + 4, (N1 << 8) | M1);
74c39f472eSBen Skeggs break;
75c39f472eSBen Skeggs }
76c39f472eSBen Skeggs
77c39f472eSBen Skeggs return 0;
78c39f472eSBen Skeggs }
79c39f472eSBen Skeggs
80*da2b1a0aSDeepak R Varma static void
nv50_devinit_disable(struct nvkm_devinit * init)818ac3f64fSBen Skeggs nv50_devinit_disable(struct nvkm_devinit *init)
82c39f472eSBen Skeggs {
838ac3f64fSBen Skeggs struct nvkm_device *device = init->subdev.device;
848ac3f64fSBen Skeggs u32 r001540 = nvkm_rd32(device, 0x001540);
85c39f472eSBen Skeggs
86c39f472eSBen Skeggs if (!(r001540 & 0x40000000))
87e5e95a76SBen Skeggs nvkm_subdev_disable(device, NVKM_ENGINE_MPEG, 0);
88c39f472eSBen Skeggs }
89c39f472eSBen Skeggs
90151abd44SBen Skeggs void
nv50_devinit_preinit(struct nvkm_devinit * base)91151abd44SBen Skeggs nv50_devinit_preinit(struct nvkm_devinit *base)
92c39f472eSBen Skeggs {
938fb1240aSAlexandre Courbot struct nvkm_subdev *subdev = &base->subdev;
94aa860e4bSBen Skeggs struct nvkm_device *device = subdev->device;
95c39f472eSBen Skeggs
96151abd44SBen Skeggs /* our heuristics can't detect whether the board has had its
97151abd44SBen Skeggs * devinit scripts executed or not if the display engine is
98151abd44SBen Skeggs * missing, assume it's a secondary gpu which requires post
99151abd44SBen Skeggs */
1008fb1240aSAlexandre Courbot if (!base->post) {
101a7f000ecSBen Skeggs nvkm_devinit_disable(base);
102a7f000ecSBen Skeggs if (!device->disp)
1038fb1240aSAlexandre Courbot base->post = true;
104151abd44SBen Skeggs }
105151abd44SBen Skeggs
106151abd44SBen Skeggs /* magic to detect whether or not x86 vbios code has executed
107151abd44SBen Skeggs * the devinit scripts to initialise the board
108151abd44SBen Skeggs */
1098fb1240aSAlexandre Courbot if (!base->post) {
110a8dae9feSBen Skeggs if (!nvkm_rdvgac(device, 0, 0x00) &&
111a8dae9feSBen Skeggs !nvkm_rdvgac(device, 0, 0x1a)) {
112aa860e4bSBen Skeggs nvkm_debug(subdev, "adaptor not initialised\n");
1138fb1240aSAlexandre Courbot base->post = true;
114c39f472eSBen Skeggs }
115c39f472eSBen Skeggs }
116151abd44SBen Skeggs }
117c39f472eSBen Skeggs
118151abd44SBen Skeggs void
nv50_devinit_init(struct nvkm_devinit * base)119151abd44SBen Skeggs nv50_devinit_init(struct nvkm_devinit *base)
120151abd44SBen Skeggs {
121151abd44SBen Skeggs struct nv50_devinit *init = nv50_devinit(base);
122151abd44SBen Skeggs struct nvkm_subdev *subdev = &init->base.subdev;
123151abd44SBen Skeggs struct nvkm_device *device = subdev->device;
124151abd44SBen Skeggs struct nvkm_bios *bios = device->bios;
125151abd44SBen Skeggs struct nvbios_outp info;
126151abd44SBen Skeggs struct dcb_output outp;
127151abd44SBen Skeggs u8 ver = 0xff, hdr, cnt, len;
128151abd44SBen Skeggs int i = 0;
129c39f472eSBen Skeggs
130c39f472eSBen Skeggs /* if we ran the init tables, we have to execute the first script
131c39f472eSBen Skeggs * pointer of each dcb entry's display encoder table in order
132c39f472eSBen Skeggs * to properly initialise each encoder.
133c39f472eSBen Skeggs */
134266f8b5eSBen Skeggs while (init->base.post && dcb_outp_parse(bios, i, &ver, &hdr, &outp)) {
135c39f472eSBen Skeggs if (nvbios_outp_match(bios, outp.hasht, outp.hashm,
136c39f472eSBen Skeggs &ver, &hdr, &cnt, &len, &info)) {
13728c62976SBen Skeggs nvbios_init(subdev, info.script[0],
13828c62976SBen Skeggs init.outp = &outp;
13928c62976SBen Skeggs init.or = ffs(outp.or) - 1;
14028c62976SBen Skeggs init.link = outp.sorconf.link == 2;
14128c62976SBen Skeggs );
142c39f472eSBen Skeggs }
143c39f472eSBen Skeggs i++;
144c39f472eSBen Skeggs }
145c39f472eSBen Skeggs }
146c39f472eSBen Skeggs
147c39f472eSBen Skeggs int
nv50_devinit_new_(const struct nvkm_devinit_func * func,struct nvkm_device * device,enum nvkm_subdev_type type,int inst,struct nvkm_devinit ** pinit)1484a34fd0eSBen Skeggs nv50_devinit_new_(const struct nvkm_devinit_func *func, struct nvkm_device *device,
1494a34fd0eSBen Skeggs enum nvkm_subdev_type type, int inst, struct nvkm_devinit **pinit)
150c39f472eSBen Skeggs {
151266f8b5eSBen Skeggs struct nv50_devinit *init;
152c39f472eSBen Skeggs
153151abd44SBen Skeggs if (!(init = kzalloc(sizeof(*init), GFP_KERNEL)))
154151abd44SBen Skeggs return -ENOMEM;
155151abd44SBen Skeggs *pinit = &init->base;
156c39f472eSBen Skeggs
1574a34fd0eSBen Skeggs nvkm_devinit_ctor(func, device, type, inst, &init->base);
158c39f472eSBen Skeggs return 0;
159c39f472eSBen Skeggs }
160c39f472eSBen Skeggs
161151abd44SBen Skeggs static const struct nvkm_devinit_func
162151abd44SBen Skeggs nv50_devinit = {
163151abd44SBen Skeggs .preinit = nv50_devinit_preinit,
164c39f472eSBen Skeggs .init = nv50_devinit_init,
165151abd44SBen Skeggs .post = nv04_devinit_post,
166c39f472eSBen Skeggs .pll_set = nv50_devinit_pll_set,
167c39f472eSBen Skeggs .disable = nv50_devinit_disable,
168151abd44SBen Skeggs };
169151abd44SBen Skeggs
170151abd44SBen Skeggs int
nv50_devinit_new(struct nvkm_device * device,enum nvkm_subdev_type type,int inst,struct nvkm_devinit ** pinit)1714a34fd0eSBen Skeggs nv50_devinit_new(struct nvkm_device *device, enum nvkm_subdev_type type, int inst,
172151abd44SBen Skeggs struct nvkm_devinit **pinit)
173151abd44SBen Skeggs {
1744a34fd0eSBen Skeggs return nv50_devinit_new_(&nv50_devinit, device, type, inst, pinit);
175151abd44SBen Skeggs }
176