xref: /openbmc/linux/drivers/gpu/drm/nouveau/nvkm/nvfw/acr.c (revision 1ac731c529cd4d6adbce134754b51ff7d822b145)
122dcda45SBen Skeggs /*
222dcda45SBen Skeggs  * Copyright 2019 Red Hat Inc.
322dcda45SBen Skeggs  *
422dcda45SBen Skeggs  * Permission is hereby granted, free of charge, to any person obtaining a
522dcda45SBen Skeggs  * copy of this software and associated documentation files (the "Software"),
622dcda45SBen Skeggs  * to deal in the Software without restriction, including without limitation
722dcda45SBen Skeggs  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
822dcda45SBen Skeggs  * and/or sell copies of the Software, and to permit persons to whom the
922dcda45SBen Skeggs  * Software is furnished to do so, subject to the following conditions:
1022dcda45SBen Skeggs  *
1122dcda45SBen Skeggs  * The above copyright notice and this permission notice shall be included in
1222dcda45SBen Skeggs  * all copies or substantial portions of the Software.
1322dcda45SBen Skeggs  *
1422dcda45SBen Skeggs  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1522dcda45SBen Skeggs  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1622dcda45SBen Skeggs  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1722dcda45SBen Skeggs  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
1822dcda45SBen Skeggs  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
1922dcda45SBen Skeggs  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2022dcda45SBen Skeggs  * OTHER DEALINGS IN THE SOFTWARE.
2122dcda45SBen Skeggs  */
2222dcda45SBen Skeggs #include <core/subdev.h>
2322dcda45SBen Skeggs #include <nvfw/acr.h>
2422dcda45SBen Skeggs 
2522dcda45SBen Skeggs void
wpr_header_dump(struct nvkm_subdev * subdev,const struct wpr_header * hdr)2622dcda45SBen Skeggs wpr_header_dump(struct nvkm_subdev *subdev, const struct wpr_header *hdr)
2722dcda45SBen Skeggs {
2822dcda45SBen Skeggs 	nvkm_debug(subdev, "wprHeader\n");
2922dcda45SBen Skeggs 	nvkm_debug(subdev, "\tfalconID      : %d\n", hdr->falcon_id);
3022dcda45SBen Skeggs 	nvkm_debug(subdev, "\tlsbOffset     : 0x%x\n", hdr->lsb_offset);
3122dcda45SBen Skeggs 	nvkm_debug(subdev, "\tbootstrapOwner: %d\n", hdr->bootstrap_owner);
3222dcda45SBen Skeggs 	nvkm_debug(subdev, "\tlazyBootstrap : %d\n", hdr->lazy_bootstrap);
3322dcda45SBen Skeggs 	nvkm_debug(subdev, "\tstatus        : %d\n", hdr->status);
3422dcda45SBen Skeggs }
3522dcda45SBen Skeggs 
3622dcda45SBen Skeggs void
wpr_header_v1_dump(struct nvkm_subdev * subdev,const struct wpr_header_v1 * hdr)3722dcda45SBen Skeggs wpr_header_v1_dump(struct nvkm_subdev *subdev, const struct wpr_header_v1 *hdr)
3822dcda45SBen Skeggs {
3922dcda45SBen Skeggs 	nvkm_debug(subdev, "wprHeader\n");
4022dcda45SBen Skeggs 	nvkm_debug(subdev, "\tfalconID      : %d\n", hdr->falcon_id);
4122dcda45SBen Skeggs 	nvkm_debug(subdev, "\tlsbOffset     : 0x%x\n", hdr->lsb_offset);
4222dcda45SBen Skeggs 	nvkm_debug(subdev, "\tbootstrapOwner: %d\n", hdr->bootstrap_owner);
4322dcda45SBen Skeggs 	nvkm_debug(subdev, "\tlazyBootstrap : %d\n", hdr->lazy_bootstrap);
4422dcda45SBen Skeggs 	nvkm_debug(subdev, "\tbinVersion    : %d\n", hdr->bin_version);
4522dcda45SBen Skeggs 	nvkm_debug(subdev, "\tstatus        : %d\n", hdr->status);
4622dcda45SBen Skeggs }
4722dcda45SBen Skeggs 
48*b24343eaSTom Rix static void
wpr_generic_header_dump(struct nvkm_subdev * subdev,const struct wpr_generic_header * hdr)494b569dedSBen Skeggs wpr_generic_header_dump(struct nvkm_subdev *subdev, const struct wpr_generic_header *hdr)
504b569dedSBen Skeggs {
514b569dedSBen Skeggs 	nvkm_debug(subdev, "wprGenericHeader\n");
524b569dedSBen Skeggs 	nvkm_debug(subdev, "\tidentifier : %04x\n", hdr->identifier);
534b569dedSBen Skeggs 	nvkm_debug(subdev, "\tversion    : %04x\n", hdr->version);
544b569dedSBen Skeggs 	nvkm_debug(subdev, "\tsize       : %08x\n", hdr->size);
554b569dedSBen Skeggs }
564b569dedSBen Skeggs 
574b569dedSBen Skeggs void
wpr_header_v2_dump(struct nvkm_subdev * subdev,const struct wpr_header_v2 * hdr)584b569dedSBen Skeggs wpr_header_v2_dump(struct nvkm_subdev *subdev, const struct wpr_header_v2 *hdr)
594b569dedSBen Skeggs {
604b569dedSBen Skeggs 	wpr_generic_header_dump(subdev, &hdr->hdr);
614b569dedSBen Skeggs 	wpr_header_v1_dump(subdev, &hdr->wpr);
624b569dedSBen Skeggs }
634b569dedSBen Skeggs 
644b569dedSBen Skeggs void
lsb_header_v2_dump(struct nvkm_subdev * subdev,struct lsb_header_v2 * hdr)654b569dedSBen Skeggs lsb_header_v2_dump(struct nvkm_subdev *subdev, struct lsb_header_v2 *hdr)
664b569dedSBen Skeggs {
674b569dedSBen Skeggs 	wpr_generic_header_dump(subdev, &hdr->hdr);
684b569dedSBen Skeggs 	nvkm_debug(subdev, "lsbHeader\n");
694b569dedSBen Skeggs 	nvkm_debug(subdev, "\tucodeOff      : 0x%x\n", hdr->ucode_off);
704b569dedSBen Skeggs 	nvkm_debug(subdev, "\tucodeSize     : 0x%x\n", hdr->ucode_size);
714b569dedSBen Skeggs 	nvkm_debug(subdev, "\tdataSize      : 0x%x\n", hdr->data_size);
724b569dedSBen Skeggs 	nvkm_debug(subdev, "\tblCodeSize    : 0x%x\n", hdr->bl_code_size);
734b569dedSBen Skeggs 	nvkm_debug(subdev, "\tblImemOff     : 0x%x\n", hdr->bl_imem_off);
744b569dedSBen Skeggs 	nvkm_debug(subdev, "\tblDataOff     : 0x%x\n", hdr->bl_data_off);
754b569dedSBen Skeggs 	nvkm_debug(subdev, "\tblDataSize    : 0x%x\n", hdr->bl_data_size);
764b569dedSBen Skeggs 	nvkm_debug(subdev, "\treserved0     : %08x\n", hdr->rsvd0);
774b569dedSBen Skeggs 	nvkm_debug(subdev, "\tappCodeOff    : 0x%x\n", hdr->app_code_off);
784b569dedSBen Skeggs 	nvkm_debug(subdev, "\tappCodeSize   : 0x%x\n", hdr->app_code_size);
794b569dedSBen Skeggs 	nvkm_debug(subdev, "\tappDataOff    : 0x%x\n", hdr->app_data_off);
804b569dedSBen Skeggs 	nvkm_debug(subdev, "\tappDataSize   : 0x%x\n", hdr->app_data_size);
814b569dedSBen Skeggs 	nvkm_debug(subdev, "\tappImemOffset : 0x%x\n", hdr->app_imem_offset);
824b569dedSBen Skeggs 	nvkm_debug(subdev, "\tappDmemOffset : 0x%x\n", hdr->app_dmem_offset);
834b569dedSBen Skeggs 	nvkm_debug(subdev, "\tflags         : 0x%x\n", hdr->flags);
844b569dedSBen Skeggs 	nvkm_debug(subdev, "\tmonitorCodeOff: 0x%x\n", hdr->monitor_code_offset);
854b569dedSBen Skeggs 	nvkm_debug(subdev, "\tmonitorDataOff: 0x%x\n", hdr->monitor_data_offset);
864b569dedSBen Skeggs 	nvkm_debug(subdev, "\tmanifestOffset: 0x%x\n", hdr->manifest_offset);
874b569dedSBen Skeggs }
884b569dedSBen Skeggs 
898b962dc4SBen Skeggs static void
lsb_header_tail_dump(struct nvkm_subdev * subdev,struct lsb_header_tail * hdr)908b962dc4SBen Skeggs lsb_header_tail_dump(struct nvkm_subdev *subdev, struct lsb_header_tail *hdr)
9122dcda45SBen Skeggs {
9222dcda45SBen Skeggs 	nvkm_debug(subdev, "lsbHeader\n");
9322dcda45SBen Skeggs 	nvkm_debug(subdev, "\tucodeOff      : 0x%x\n", hdr->ucode_off);
9422dcda45SBen Skeggs 	nvkm_debug(subdev, "\tucodeSize     : 0x%x\n", hdr->ucode_size);
9522dcda45SBen Skeggs 	nvkm_debug(subdev, "\tdataSize      : 0x%x\n", hdr->data_size);
9622dcda45SBen Skeggs 	nvkm_debug(subdev, "\tblCodeSize    : 0x%x\n", hdr->bl_code_size);
9722dcda45SBen Skeggs 	nvkm_debug(subdev, "\tblImemOff     : 0x%x\n", hdr->bl_imem_off);
9822dcda45SBen Skeggs 	nvkm_debug(subdev, "\tblDataOff     : 0x%x\n", hdr->bl_data_off);
9922dcda45SBen Skeggs 	nvkm_debug(subdev, "\tblDataSize    : 0x%x\n", hdr->bl_data_size);
10022dcda45SBen Skeggs 	nvkm_debug(subdev, "\tappCodeOff    : 0x%x\n", hdr->app_code_off);
10122dcda45SBen Skeggs 	nvkm_debug(subdev, "\tappCodeSize   : 0x%x\n", hdr->app_code_size);
10222dcda45SBen Skeggs 	nvkm_debug(subdev, "\tappDataOff    : 0x%x\n", hdr->app_data_off);
10322dcda45SBen Skeggs 	nvkm_debug(subdev, "\tappDataSize   : 0x%x\n", hdr->app_data_size);
10422dcda45SBen Skeggs 	nvkm_debug(subdev, "\tflags         : 0x%x\n", hdr->flags);
10522dcda45SBen Skeggs }
10622dcda45SBen Skeggs 
10722dcda45SBen Skeggs void
lsb_header_dump(struct nvkm_subdev * subdev,struct lsb_header * hdr)10822dcda45SBen Skeggs lsb_header_dump(struct nvkm_subdev *subdev, struct lsb_header *hdr)
10922dcda45SBen Skeggs {
11022dcda45SBen Skeggs 	lsb_header_tail_dump(subdev, &hdr->tail);
11122dcda45SBen Skeggs }
11222dcda45SBen Skeggs 
11322dcda45SBen Skeggs void
lsb_header_v1_dump(struct nvkm_subdev * subdev,struct lsb_header_v1 * hdr)11422dcda45SBen Skeggs lsb_header_v1_dump(struct nvkm_subdev *subdev, struct lsb_header_v1 *hdr)
11522dcda45SBen Skeggs {
11622dcda45SBen Skeggs 	lsb_header_tail_dump(subdev, &hdr->tail);
11722dcda45SBen Skeggs }
11822dcda45SBen Skeggs 
11922dcda45SBen Skeggs void
flcn_acr_desc_dump(struct nvkm_subdev * subdev,struct flcn_acr_desc * hdr)12022dcda45SBen Skeggs flcn_acr_desc_dump(struct nvkm_subdev *subdev, struct flcn_acr_desc *hdr)
12122dcda45SBen Skeggs {
12222dcda45SBen Skeggs 	int i;
12322dcda45SBen Skeggs 
12422dcda45SBen Skeggs 	nvkm_debug(subdev, "acrDesc\n");
12522dcda45SBen Skeggs 	nvkm_debug(subdev, "\twprRegionId  : %d\n", hdr->wpr_region_id);
12622dcda45SBen Skeggs 	nvkm_debug(subdev, "\twprOffset    : 0x%x\n", hdr->wpr_offset);
12722dcda45SBen Skeggs 	nvkm_debug(subdev, "\tmmuMemRange  : 0x%x\n",
12822dcda45SBen Skeggs 		   hdr->mmu_mem_range);
12922dcda45SBen Skeggs 	nvkm_debug(subdev, "\tnoRegions    : %d\n",
13022dcda45SBen Skeggs 		   hdr->regions.no_regions);
13122dcda45SBen Skeggs 
13222dcda45SBen Skeggs 	for (i = 0; i < ARRAY_SIZE(hdr->regions.region_props); i++) {
13322dcda45SBen Skeggs 		nvkm_debug(subdev, "\tregion[%d]    :\n", i);
13422dcda45SBen Skeggs 		nvkm_debug(subdev, "\t  startAddr  : 0x%x\n",
13522dcda45SBen Skeggs 			   hdr->regions.region_props[i].start_addr);
13622dcda45SBen Skeggs 		nvkm_debug(subdev, "\t  endAddr    : 0x%x\n",
13722dcda45SBen Skeggs 			   hdr->regions.region_props[i].end_addr);
13822dcda45SBen Skeggs 		nvkm_debug(subdev, "\t  regionId   : %d\n",
13922dcda45SBen Skeggs 			   hdr->regions.region_props[i].region_id);
14022dcda45SBen Skeggs 		nvkm_debug(subdev, "\t  readMask   : 0x%x\n",
14122dcda45SBen Skeggs 			   hdr->regions.region_props[i].read_mask);
14222dcda45SBen Skeggs 		nvkm_debug(subdev, "\t  writeMask  : 0x%x\n",
14322dcda45SBen Skeggs 			   hdr->regions.region_props[i].write_mask);
14422dcda45SBen Skeggs 		nvkm_debug(subdev, "\t  clientMask : 0x%x\n",
14522dcda45SBen Skeggs 			   hdr->regions.region_props[i].client_mask);
14622dcda45SBen Skeggs 	}
14722dcda45SBen Skeggs 
14822dcda45SBen Skeggs 	nvkm_debug(subdev, "\tucodeBlobSize: %d\n",
14922dcda45SBen Skeggs 		   hdr->ucode_blob_size);
15022dcda45SBen Skeggs 	nvkm_debug(subdev, "\tucodeBlobBase: 0x%llx\n",
15122dcda45SBen Skeggs 		   hdr->ucode_blob_base);
15222dcda45SBen Skeggs 	nvkm_debug(subdev, "\tvprEnabled   : %d\n",
15322dcda45SBen Skeggs 		   hdr->vpr_desc.vpr_enabled);
15422dcda45SBen Skeggs 	nvkm_debug(subdev, "\tvprStart     : 0x%x\n",
15522dcda45SBen Skeggs 		   hdr->vpr_desc.vpr_start);
15622dcda45SBen Skeggs 	nvkm_debug(subdev, "\tvprEnd       : 0x%x\n",
15722dcda45SBen Skeggs 		   hdr->vpr_desc.vpr_end);
15822dcda45SBen Skeggs 	nvkm_debug(subdev, "\thdcpPolicies : 0x%x\n",
15922dcda45SBen Skeggs 		   hdr->vpr_desc.hdcp_policies);
16022dcda45SBen Skeggs }
16122dcda45SBen Skeggs 
16222dcda45SBen Skeggs void
flcn_acr_desc_v1_dump(struct nvkm_subdev * subdev,struct flcn_acr_desc_v1 * hdr)16322dcda45SBen Skeggs flcn_acr_desc_v1_dump(struct nvkm_subdev *subdev, struct flcn_acr_desc_v1 *hdr)
16422dcda45SBen Skeggs {
16522dcda45SBen Skeggs 	int i;
16622dcda45SBen Skeggs 
16722dcda45SBen Skeggs 	nvkm_debug(subdev, "acrDesc\n");
16822dcda45SBen Skeggs 	nvkm_debug(subdev, "\twprRegionId         : %d\n", hdr->wpr_region_id);
16922dcda45SBen Skeggs 	nvkm_debug(subdev, "\twprOffset           : 0x%x\n", hdr->wpr_offset);
17022dcda45SBen Skeggs 	nvkm_debug(subdev, "\tmmuMemoryRange      : 0x%x\n",
17122dcda45SBen Skeggs 		   hdr->mmu_memory_range);
17222dcda45SBen Skeggs 	nvkm_debug(subdev, "\tnoRegions           : %d\n",
17322dcda45SBen Skeggs 		   hdr->regions.no_regions);
17422dcda45SBen Skeggs 
17522dcda45SBen Skeggs 	for (i = 0; i < ARRAY_SIZE(hdr->regions.region_props); i++) {
17622dcda45SBen Skeggs 		nvkm_debug(subdev, "\tregion[%d]           :\n", i);
17722dcda45SBen Skeggs 		nvkm_debug(subdev, "\t  startAddr         : 0x%x\n",
17822dcda45SBen Skeggs 			   hdr->regions.region_props[i].start_addr);
17922dcda45SBen Skeggs 		nvkm_debug(subdev, "\t  endAddr           : 0x%x\n",
18022dcda45SBen Skeggs 			   hdr->regions.region_props[i].end_addr);
18122dcda45SBen Skeggs 		nvkm_debug(subdev, "\t  regionId          : %d\n",
18222dcda45SBen Skeggs 			   hdr->regions.region_props[i].region_id);
18322dcda45SBen Skeggs 		nvkm_debug(subdev, "\t  readMask          : 0x%x\n",
18422dcda45SBen Skeggs 			   hdr->regions.region_props[i].read_mask);
18522dcda45SBen Skeggs 		nvkm_debug(subdev, "\t  writeMask         : 0x%x\n",
18622dcda45SBen Skeggs 			   hdr->regions.region_props[i].write_mask);
18722dcda45SBen Skeggs 		nvkm_debug(subdev, "\t  clientMask        : 0x%x\n",
18822dcda45SBen Skeggs 			   hdr->regions.region_props[i].client_mask);
18922dcda45SBen Skeggs 		nvkm_debug(subdev, "\t  shadowMemStartAddr: 0x%x\n",
19022dcda45SBen Skeggs 			   hdr->regions.region_props[i].shadow_mem_start_addr);
19122dcda45SBen Skeggs 	}
19222dcda45SBen Skeggs 
19322dcda45SBen Skeggs 	nvkm_debug(subdev, "\tucodeBlobSize       : %d\n",
19422dcda45SBen Skeggs 		   hdr->ucode_blob_size);
19522dcda45SBen Skeggs 	nvkm_debug(subdev, "\tucodeBlobBase       : 0x%llx\n",
19622dcda45SBen Skeggs 		   hdr->ucode_blob_base);
19722dcda45SBen Skeggs 	nvkm_debug(subdev, "\tvprEnabled          : %d\n",
19822dcda45SBen Skeggs 		   hdr->vpr_desc.vpr_enabled);
19922dcda45SBen Skeggs 	nvkm_debug(subdev, "\tvprStart            : 0x%x\n",
20022dcda45SBen Skeggs 		   hdr->vpr_desc.vpr_start);
20122dcda45SBen Skeggs 	nvkm_debug(subdev, "\tvprEnd              : 0x%x\n",
20222dcda45SBen Skeggs 		   hdr->vpr_desc.vpr_end);
20322dcda45SBen Skeggs 	nvkm_debug(subdev, "\thdcpPolicies        : 0x%x\n",
20422dcda45SBen Skeggs 		   hdr->vpr_desc.hdcp_policies);
20522dcda45SBen Skeggs }
206