1c39f472eSBen Skeggs /*
2c39f472eSBen Skeggs * Copyright 2013 Ilia Mirkin
3c39f472eSBen Skeggs *
4c39f472eSBen Skeggs * Permission is hereby granted, free of charge, to any person obtaining a
5c39f472eSBen Skeggs * copy of this software and associated documentation files (the "Software"),
6c39f472eSBen Skeggs * to deal in the Software without restriction, including without limitation
7c39f472eSBen Skeggs * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c39f472eSBen Skeggs * and/or sell copies of the Software, and to permit persons to whom the
9c39f472eSBen Skeggs * Software is furnished to do so, subject to the following conditions:
10c39f472eSBen Skeggs *
11c39f472eSBen Skeggs * The above copyright notice and this permission notice shall be included in
12c39f472eSBen Skeggs * all copies or substantial portions of the Software.
13c39f472eSBen Skeggs *
14c39f472eSBen Skeggs * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15c39f472eSBen Skeggs * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16c39f472eSBen Skeggs * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17c39f472eSBen Skeggs * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18c39f472eSBen Skeggs * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19c39f472eSBen Skeggs * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20c39f472eSBen Skeggs * OTHER DEALINGS IN THE SOFTWARE.
21c39f472eSBen Skeggs */
22c39f472eSBen Skeggs #include <engine/xtensa.h>
2313de7f46SBen Skeggs
2413de7f46SBen Skeggs #include <core/gpuobj.h>
25c79a191bSBen Skeggs #include <engine/fifo.h>
26c39f472eSBen Skeggs
27c79a191bSBen Skeggs static int
nvkm_xtensa_oclass_get(struct nvkm_oclass * oclass,int index)28c79a191bSBen Skeggs nvkm_xtensa_oclass_get(struct nvkm_oclass *oclass, int index)
29c39f472eSBen Skeggs {
30c79a191bSBen Skeggs struct nvkm_xtensa *xtensa = nvkm_xtensa(oclass->engine);
31c79a191bSBen Skeggs int c = 0;
32c39f472eSBen Skeggs
33c79a191bSBen Skeggs while (xtensa->func->sclass[c].oclass) {
34c79a191bSBen Skeggs if (c++ == index) {
35c79a191bSBen Skeggs oclass->base = xtensa->func->sclass[index];
36c79a191bSBen Skeggs return index;
37c39f472eSBen Skeggs }
38c79a191bSBen Skeggs }
39c79a191bSBen Skeggs
40c79a191bSBen Skeggs return c;
41c79a191bSBen Skeggs }
42c79a191bSBen Skeggs
43c79a191bSBen Skeggs static int
nvkm_xtensa_cclass_bind(struct nvkm_object * object,struct nvkm_gpuobj * parent,int align,struct nvkm_gpuobj ** pgpuobj)44c79a191bSBen Skeggs nvkm_xtensa_cclass_bind(struct nvkm_object *object, struct nvkm_gpuobj *parent,
45c79a191bSBen Skeggs int align, struct nvkm_gpuobj **pgpuobj)
46c79a191bSBen Skeggs {
47c79a191bSBen Skeggs return nvkm_gpuobj_new(object->engine->subdev.device, 0x10000, align,
48c79a191bSBen Skeggs true, parent, pgpuobj);
49c79a191bSBen Skeggs }
50c79a191bSBen Skeggs
51c79a191bSBen Skeggs static const struct nvkm_object_func
52c79a191bSBen Skeggs nvkm_xtensa_cclass = {
53c79a191bSBen Skeggs .bind = nvkm_xtensa_cclass_bind,
54c79a191bSBen Skeggs };
55c39f472eSBen Skeggs
5698b20c9aSBen Skeggs static void
nvkm_xtensa_intr(struct nvkm_engine * engine)5798b20c9aSBen Skeggs nvkm_xtensa_intr(struct nvkm_engine *engine)
58c39f472eSBen Skeggs {
5998b20c9aSBen Skeggs struct nvkm_xtensa *xtensa = nvkm_xtensa(engine);
6098b20c9aSBen Skeggs struct nvkm_subdev *subdev = &xtensa->engine.subdev;
6198b20c9aSBen Skeggs struct nvkm_device *device = subdev->device;
629ccdc760SBen Skeggs const u32 base = xtensa->addr;
639ccdc760SBen Skeggs u32 unk104 = nvkm_rd32(device, base + 0xd04);
649ccdc760SBen Skeggs u32 intr = nvkm_rd32(device, base + 0xc20);
659ccdc760SBen Skeggs u32 chan = nvkm_rd32(device, base + 0xc28);
669ccdc760SBen Skeggs u32 unk10c = nvkm_rd32(device, base + 0xd0c);
67c39f472eSBen Skeggs
68c39f472eSBen Skeggs if (intr & 0x10)
697108bfe4SBen Skeggs nvkm_warn(subdev, "Watchdog interrupt, engine hung.\n");
709ccdc760SBen Skeggs nvkm_wr32(device, base + 0xc20, intr);
719ccdc760SBen Skeggs intr = nvkm_rd32(device, base + 0xc20);
72c39f472eSBen Skeggs if (unk104 == 0x10001 && unk10c == 0x200 && chan && !intr) {
737108bfe4SBen Skeggs nvkm_debug(subdev, "Enabling FIFO_CTRL\n");
7498b20c9aSBen Skeggs nvkm_mask(device, xtensa->addr + 0xd94, 0, xtensa->func->fifo_val);
75c39f472eSBen Skeggs }
76c39f472eSBen Skeggs }
77c39f472eSBen Skeggs
7898b20c9aSBen Skeggs static int
nvkm_xtensa_fini(struct nvkm_engine * engine,bool suspend)7998b20c9aSBen Skeggs nvkm_xtensa_fini(struct nvkm_engine *engine, bool suspend)
80c39f472eSBen Skeggs {
8198b20c9aSBen Skeggs struct nvkm_xtensa *xtensa = nvkm_xtensa(engine);
8298b20c9aSBen Skeggs struct nvkm_device *device = xtensa->engine.subdev.device;
8398b20c9aSBen Skeggs const u32 base = xtensa->addr;
84c39f472eSBen Skeggs
8598b20c9aSBen Skeggs nvkm_wr32(device, base + 0xd84, 0); /* INTR_EN */
8698b20c9aSBen Skeggs nvkm_wr32(device, base + 0xd94, 0); /* FIFO_CTRL */
87c39f472eSBen Skeggs
8898b20c9aSBen Skeggs if (!suspend)
89997a8900SBen Skeggs nvkm_memory_unref(&xtensa->gpu_fw);
90c39f472eSBen Skeggs return 0;
91c39f472eSBen Skeggs }
92c39f472eSBen Skeggs
9398b20c9aSBen Skeggs static int
nvkm_xtensa_init(struct nvkm_engine * engine)9498b20c9aSBen Skeggs nvkm_xtensa_init(struct nvkm_engine *engine)
95c39f472eSBen Skeggs {
9698b20c9aSBen Skeggs struct nvkm_xtensa *xtensa = nvkm_xtensa(engine);
977108bfe4SBen Skeggs struct nvkm_subdev *subdev = &xtensa->engine.subdev;
987108bfe4SBen Skeggs struct nvkm_device *device = subdev->device;
999ccdc760SBen Skeggs const u32 base = xtensa->addr;
100c39f472eSBen Skeggs const struct firmware *fw;
101c39f472eSBen Skeggs char name[32];
102c39f472eSBen Skeggs int i, ret;
103faf46898SBen Skeggs u64 addr, size;
104c39f472eSBen Skeggs u32 tmp;
105c39f472eSBen Skeggs
106c39f472eSBen Skeggs if (!xtensa->gpu_fw) {
107c39f472eSBen Skeggs snprintf(name, sizeof(name), "nouveau/nv84_xuc%03x",
108c39f472eSBen Skeggs xtensa->addr >> 12);
109c39f472eSBen Skeggs
11026c9e8efSBen Skeggs ret = request_firmware(&fw, name, device->dev);
111c39f472eSBen Skeggs if (ret) {
1127108bfe4SBen Skeggs nvkm_warn(subdev, "unable to load firmware %s\n", name);
113c39f472eSBen Skeggs return ret;
114c39f472eSBen Skeggs }
115c39f472eSBen Skeggs
116c39f472eSBen Skeggs if (fw->size > 0x40000) {
1177108bfe4SBen Skeggs nvkm_warn(subdev, "firmware %s too large\n", name);
118c39f472eSBen Skeggs release_firmware(fw);
119c39f472eSBen Skeggs return -EINVAL;
120c39f472eSBen Skeggs }
121c39f472eSBen Skeggs
122faf46898SBen Skeggs ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST,
123faf46898SBen Skeggs 0x40000, 0x1000, false,
124c39f472eSBen Skeggs &xtensa->gpu_fw);
125c39f472eSBen Skeggs if (ret) {
126c39f472eSBen Skeggs release_firmware(fw);
127c39f472eSBen Skeggs return ret;
128c39f472eSBen Skeggs }
129c39f472eSBen Skeggs
130edb1dc51SBen Skeggs nvkm_kmap(xtensa->gpu_fw);
131c39f472eSBen Skeggs for (i = 0; i < fw->size / 4; i++)
132edb1dc51SBen Skeggs nvkm_wo32(xtensa->gpu_fw, i * 4, *((u32 *)fw->data + i));
133edb1dc51SBen Skeggs nvkm_done(xtensa->gpu_fw);
134c39f472eSBen Skeggs release_firmware(fw);
135c39f472eSBen Skeggs }
136c39f472eSBen Skeggs
137faf46898SBen Skeggs addr = nvkm_memory_addr(xtensa->gpu_fw);
138faf46898SBen Skeggs size = nvkm_memory_size(xtensa->gpu_fw);
139faf46898SBen Skeggs
1409ccdc760SBen Skeggs nvkm_wr32(device, base + 0xd10, 0x1fffffff); /* ?? */
1419ccdc760SBen Skeggs nvkm_wr32(device, base + 0xd08, 0x0fffffff); /* ?? */
142c39f472eSBen Skeggs
14398b20c9aSBen Skeggs nvkm_wr32(device, base + 0xd28, xtensa->func->unkd28); /* ?? */
1449ccdc760SBen Skeggs nvkm_wr32(device, base + 0xc20, 0x3f); /* INTR */
1459ccdc760SBen Skeggs nvkm_wr32(device, base + 0xd84, 0x3f); /* INTR_EN */
146c39f472eSBen Skeggs
147faf46898SBen Skeggs nvkm_wr32(device, base + 0xcc0, addr >> 8); /* XT_REGION_BASE */
1489ccdc760SBen Skeggs nvkm_wr32(device, base + 0xcc4, 0x1c); /* XT_REGION_SETUP */
149faf46898SBen Skeggs nvkm_wr32(device, base + 0xcc8, size >> 8); /* XT_REGION_LIMIT */
150c39f472eSBen Skeggs
1512ef770f7SBen Skeggs tmp = nvkm_rd32(device, 0x0);
1529ccdc760SBen Skeggs nvkm_wr32(device, base + 0xde0, tmp); /* SCRATCH_H2X */
153c39f472eSBen Skeggs
1549ccdc760SBen Skeggs nvkm_wr32(device, base + 0xce8, 0xf); /* XT_REGION_SETUP */
155c39f472eSBen Skeggs
1569ccdc760SBen Skeggs nvkm_wr32(device, base + 0xc20, 0x3f); /* INTR */
1579ccdc760SBen Skeggs nvkm_wr32(device, base + 0xd84, 0x3f); /* INTR_EN */
158c39f472eSBen Skeggs return 0;
159c39f472eSBen Skeggs }
160c39f472eSBen Skeggs
16198b20c9aSBen Skeggs static void *
nvkm_xtensa_dtor(struct nvkm_engine * engine)16298b20c9aSBen Skeggs nvkm_xtensa_dtor(struct nvkm_engine *engine)
163c39f472eSBen Skeggs {
16498b20c9aSBen Skeggs return nvkm_xtensa(engine);
16598b20c9aSBen Skeggs }
166c39f472eSBen Skeggs
16798b20c9aSBen Skeggs static const struct nvkm_engine_func
16898b20c9aSBen Skeggs nvkm_xtensa = {
16998b20c9aSBen Skeggs .dtor = nvkm_xtensa_dtor,
17098b20c9aSBen Skeggs .init = nvkm_xtensa_init,
17198b20c9aSBen Skeggs .fini = nvkm_xtensa_fini,
17298b20c9aSBen Skeggs .intr = nvkm_xtensa_intr,
17398b20c9aSBen Skeggs .fifo.sclass = nvkm_xtensa_oclass_get,
17498b20c9aSBen Skeggs .cclass = &nvkm_xtensa_cclass,
17598b20c9aSBen Skeggs };
176c39f472eSBen Skeggs
17798b20c9aSBen Skeggs int
nvkm_xtensa_new_(const struct nvkm_xtensa_func * func,struct nvkm_device * device,enum nvkm_subdev_type type,int inst,bool enable,u32 addr,struct nvkm_engine ** pengine)178*fcc08a7cSBen Skeggs nvkm_xtensa_new_(const struct nvkm_xtensa_func *func, struct nvkm_device *device,
179*fcc08a7cSBen Skeggs enum nvkm_subdev_type type, int inst, bool enable, u32 addr,
180*fcc08a7cSBen Skeggs struct nvkm_engine **pengine)
18198b20c9aSBen Skeggs {
18298b20c9aSBen Skeggs struct nvkm_xtensa *xtensa;
183c39f472eSBen Skeggs
18498b20c9aSBen Skeggs if (!(xtensa = kzalloc(sizeof(*xtensa), GFP_KERNEL)))
18598b20c9aSBen Skeggs return -ENOMEM;
18698b20c9aSBen Skeggs xtensa->func = func;
18798b20c9aSBen Skeggs xtensa->addr = addr;
18898b20c9aSBen Skeggs *pengine = &xtensa->engine;
18998b20c9aSBen Skeggs
190*fcc08a7cSBen Skeggs return nvkm_engine_ctor(&nvkm_xtensa, device, type, inst, enable, &xtensa->engine);
191c39f472eSBen Skeggs }
192