xref: /openbmc/linux/drivers/gpu/drm/nouveau/nvkm/engine/gr/tu102.c (revision 692f5510159c79bfa312a4e27a15e266232bfb4c)
1afa3b96bSBen Skeggs /*
2afa3b96bSBen Skeggs  * Copyright 2019 Red Hat Inc.
3afa3b96bSBen Skeggs  *
4afa3b96bSBen Skeggs  * Permission is hereby granted, free of charge, to any person obtaining a
5afa3b96bSBen Skeggs  * copy of this software and associated documentation files (the "Software"),
6afa3b96bSBen Skeggs  * to deal in the Software without restriction, including without limitation
7afa3b96bSBen Skeggs  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8afa3b96bSBen Skeggs  * and/or sell copies of the Software, and to permit persons to whom the
9afa3b96bSBen Skeggs  * Software is furnished to do so, subject to the following conditions:
10afa3b96bSBen Skeggs  *
11afa3b96bSBen Skeggs  * The above copyright notice and this permission notice shall be included in
12afa3b96bSBen Skeggs  * all copies or substantial portions of the Software.
13afa3b96bSBen Skeggs  *
14afa3b96bSBen Skeggs  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15afa3b96bSBen Skeggs  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16afa3b96bSBen Skeggs  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17afa3b96bSBen Skeggs  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18afa3b96bSBen Skeggs  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19afa3b96bSBen Skeggs  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20afa3b96bSBen Skeggs  * OTHER DEALINGS IN THE SOFTWARE.
21afa3b96bSBen Skeggs  */
22afa3b96bSBen Skeggs #include "gf100.h"
23afa3b96bSBen Skeggs #include "ctxgf100.h"
24afa3b96bSBen Skeggs 
25afa3b96bSBen Skeggs #include <nvif/class.h>
26afa3b96bSBen Skeggs 
27*c4bdac75SBen Skeggs void
tu102_gr_init_fecs_exceptions(struct gf100_gr * gr)28afa3b96bSBen Skeggs tu102_gr_init_fecs_exceptions(struct gf100_gr *gr)
29afa3b96bSBen Skeggs {
30d94ac9ddSBen Skeggs 	nvkm_wr32(gr->base.engine.subdev.device, 0x409c24, 0x006e0003);
31afa3b96bSBen Skeggs }
32afa3b96bSBen Skeggs 
33*c4bdac75SBen Skeggs void
tu102_gr_init_fs(struct gf100_gr * gr)34afa3b96bSBen Skeggs tu102_gr_init_fs(struct gf100_gr *gr)
35afa3b96bSBen Skeggs {
36afa3b96bSBen Skeggs 	struct nvkm_device *device = gr->base.engine.subdev.device;
37afa3b96bSBen Skeggs 	int sm;
38afa3b96bSBen Skeggs 
39afa3b96bSBen Skeggs 	gp100_grctx_generate_smid_config(gr);
40afa3b96bSBen Skeggs 	gk104_grctx_generate_gpc_tpc_nr(gr);
41afa3b96bSBen Skeggs 
42afa3b96bSBen Skeggs 	for (sm = 0; sm < gr->sm_nr; sm++) {
433ffa6f32SBen Skeggs 		int tpc = gv100_gr_nonpes_aware_tpc(gr, gr->sm[sm].gpc, gr->sm[sm].tpc);
443ffa6f32SBen Skeggs 
453ffa6f32SBen Skeggs 		nvkm_wr32(device, GPC_UNIT(gr->sm[sm].gpc, 0x0c10 + tpc * 4), sm);
46afa3b96bSBen Skeggs 	}
47afa3b96bSBen Skeggs 
48afa3b96bSBen Skeggs 	gm200_grctx_generate_dist_skip_table(gr);
49afa3b96bSBen Skeggs 	gf100_gr_init_num_tpc_per_gpc(gr, true, true);
50afa3b96bSBen Skeggs }
51afa3b96bSBen Skeggs 
52*c4bdac75SBen Skeggs void
tu102_gr_init_zcull(struct gf100_gr * gr)53afa3b96bSBen Skeggs tu102_gr_init_zcull(struct gf100_gr *gr)
54afa3b96bSBen Skeggs {
55afa3b96bSBen Skeggs 	struct nvkm_device *device = gr->base.engine.subdev.device;
56afa3b96bSBen Skeggs 	const u32 magicgpc918 = DIV_ROUND_UP(0x00800000, gr->tpc_total);
57e2eeec75SBen Skeggs 	const u8 tile_nr = gr->func->gpc_nr * gr->func->tpc_nr;
58afa3b96bSBen Skeggs 	u8 bank[GPC_MAX] = {}, gpc, i, j;
59afa3b96bSBen Skeggs 	u32 data;
60afa3b96bSBen Skeggs 
61afa3b96bSBen Skeggs 	for (i = 0; i < tile_nr; i += 8) {
62afa3b96bSBen Skeggs 		for (data = 0, j = 0; j < 8 && i + j < gr->tpc_total; j++) {
63afa3b96bSBen Skeggs 			data |= bank[gr->tile[i + j]] << (j * 4);
64afa3b96bSBen Skeggs 			bank[gr->tile[i + j]]++;
65afa3b96bSBen Skeggs 		}
66afa3b96bSBen Skeggs 		nvkm_wr32(device, GPC_BCAST(0x0980 + ((i / 8) * 4)), data);
67afa3b96bSBen Skeggs 	}
68afa3b96bSBen Skeggs 
69afa3b96bSBen Skeggs 	for (gpc = 0; gpc < gr->gpc_nr; gpc++) {
70afa3b96bSBen Skeggs 		nvkm_wr32(device, GPC_UNIT(gpc, 0x0914),
71afa3b96bSBen Skeggs 			  gr->screen_tile_row_offset << 8 | gr->tpc_nr[gpc]);
72afa3b96bSBen Skeggs 		nvkm_wr32(device, GPC_UNIT(gpc, 0x0910), 0x00040000 |
73afa3b96bSBen Skeggs 							 gr->tpc_total);
74afa3b96bSBen Skeggs 		nvkm_wr32(device, GPC_UNIT(gpc, 0x0918), magicgpc918);
75afa3b96bSBen Skeggs 	}
76afa3b96bSBen Skeggs 
77afa3b96bSBen Skeggs 	nvkm_wr32(device, GPC_BCAST(0x3fd4), magicgpc918);
78afa3b96bSBen Skeggs }
79afa3b96bSBen Skeggs 
80afa3b96bSBen Skeggs static void
tu102_gr_init_gpc_mmu(struct gf100_gr * gr)81afa3b96bSBen Skeggs tu102_gr_init_gpc_mmu(struct gf100_gr *gr)
82afa3b96bSBen Skeggs {
83afa3b96bSBen Skeggs 	struct nvkm_device *device = gr->base.engine.subdev.device;
84afa3b96bSBen Skeggs 
85afa3b96bSBen Skeggs 	nvkm_wr32(device, 0x418880, nvkm_rd32(device, 0x100c80) & 0xf8001fff);
86afa3b96bSBen Skeggs 	nvkm_wr32(device, 0x418890, 0x00000000);
87afa3b96bSBen Skeggs 	nvkm_wr32(device, 0x418894, 0x00000000);
88afa3b96bSBen Skeggs 
89afa3b96bSBen Skeggs 	nvkm_wr32(device, 0x4188b4, nvkm_rd32(device, 0x100cc8));
90afa3b96bSBen Skeggs 	nvkm_wr32(device, 0x4188b8, nvkm_rd32(device, 0x100ccc));
91afa3b96bSBen Skeggs 	nvkm_wr32(device, 0x4188b0, nvkm_rd32(device, 0x100cc4));
92afa3b96bSBen Skeggs }
93afa3b96bSBen Skeggs 
94afa3b96bSBen Skeggs static const struct gf100_gr_func
95afa3b96bSBen Skeggs tu102_gr = {
96afa3b96bSBen Skeggs 	.oneinit_tiles = gm200_gr_oneinit_tiles,
973ffa6f32SBen Skeggs 	.oneinit_sm_id = gv100_gr_oneinit_sm_id,
98afa3b96bSBen Skeggs 	.init = gf100_gr_init,
99afa3b96bSBen Skeggs 	.init_419bd8 = gv100_gr_init_419bd8,
100afa3b96bSBen Skeggs 	.init_gpc_mmu = tu102_gr_init_gpc_mmu,
101afa3b96bSBen Skeggs 	.init_vsc_stream_master = gk104_gr_init_vsc_stream_master,
102afa3b96bSBen Skeggs 	.init_zcull = tu102_gr_init_zcull,
103afa3b96bSBen Skeggs 	.init_num_active_ltcs = gf100_gr_init_num_active_ltcs,
104afa3b96bSBen Skeggs 	.init_rop_active_fbps = gp100_gr_init_rop_active_fbps,
105afa3b96bSBen Skeggs 	.init_swdx_pes_mask = gp102_gr_init_swdx_pes_mask,
106afa3b96bSBen Skeggs 	.init_fs = tu102_gr_init_fs,
107afa3b96bSBen Skeggs 	.init_fecs_exceptions = tu102_gr_init_fecs_exceptions,
108afa3b96bSBen Skeggs 	.init_ds_hww_esr_2 = gm200_gr_init_ds_hww_esr_2,
109afa3b96bSBen Skeggs 	.init_sked_hww_esr = gk104_gr_init_sked_hww_esr,
110afa3b96bSBen Skeggs 	.init_ppc_exceptions = gk104_gr_init_ppc_exceptions,
111afa3b96bSBen Skeggs 	.init_504430 = gv100_gr_init_504430,
112afa3b96bSBen Skeggs 	.init_shader_exceptions = gv100_gr_init_shader_exceptions,
113b6d93fa7SBen Skeggs 	.init_rop_exceptions = gf100_gr_init_rop_exceptions,
1141a344688SBen Skeggs 	.init_exception2 = gf100_gr_init_exception2,
1156a2b09e7SBen Skeggs 	.init_4188a4 = gv100_gr_init_4188a4,
116afa3b96bSBen Skeggs 	.trap_mp = gv100_gr_trap_mp,
117be99d041SBen Skeggs 	.fecs.reset = gf100_gr_fecs_reset,
118afa3b96bSBen Skeggs 	.rops = gm200_gr_rops,
119afa3b96bSBen Skeggs 	.gpc_nr = 6,
120e2eeec75SBen Skeggs 	.tpc_nr = 6,
121afa3b96bSBen Skeggs 	.ppc_nr = 3,
122afa3b96bSBen Skeggs 	.grctx = &tu102_grctx,
123afa3b96bSBen Skeggs 	.zbc = &gp102_gr_zbc,
124afa3b96bSBen Skeggs 	.sclass = {
125afa3b96bSBen Skeggs 		{ -1, -1, FERMI_TWOD_A },
126afa3b96bSBen Skeggs 		{ -1, -1, KEPLER_INLINE_TO_MEMORY_B },
127afa3b96bSBen Skeggs 		{ -1, -1, TURING_A, &gf100_fermi },
128afa3b96bSBen Skeggs 		{ -1, -1, TURING_COMPUTE_A },
129afa3b96bSBen Skeggs 		{}
130afa3b96bSBen Skeggs 	}
131afa3b96bSBen Skeggs };
132afa3b96bSBen Skeggs 
133afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu102/gr/fecs_bl.bin");
134afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu102/gr/fecs_inst.bin");
135afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu102/gr/fecs_data.bin");
136afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu102/gr/fecs_sig.bin");
137afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu102/gr/gpccs_bl.bin");
138afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu102/gr/gpccs_inst.bin");
139afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu102/gr/gpccs_data.bin");
140afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu102/gr/gpccs_sig.bin");
141afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu102/gr/sw_ctx.bin");
142afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu102/gr/sw_nonctx.bin");
143afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu102/gr/sw_bundle_init.bin");
144afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu102/gr/sw_method_init.bin");
1451cd97b54SBen Skeggs MODULE_FIRMWARE("nvidia/tu102/gr/sw_veid_bundle_init.bin");
146afa3b96bSBen Skeggs 
147afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu104/gr/fecs_bl.bin");
148afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu104/gr/fecs_inst.bin");
149afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu104/gr/fecs_data.bin");
150afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu104/gr/fecs_sig.bin");
151afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu104/gr/gpccs_bl.bin");
152afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu104/gr/gpccs_inst.bin");
153afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu104/gr/gpccs_data.bin");
154afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu104/gr/gpccs_sig.bin");
155afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu104/gr/sw_ctx.bin");
156afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu104/gr/sw_nonctx.bin");
157afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu104/gr/sw_bundle_init.bin");
158afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu104/gr/sw_method_init.bin");
1591cd97b54SBen Skeggs MODULE_FIRMWARE("nvidia/tu104/gr/sw_veid_bundle_init.bin");
160afa3b96bSBen Skeggs 
161afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu106/gr/fecs_bl.bin");
162afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu106/gr/fecs_inst.bin");
163afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu106/gr/fecs_data.bin");
164afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu106/gr/fecs_sig.bin");
165afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu106/gr/gpccs_bl.bin");
166afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu106/gr/gpccs_inst.bin");
167afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu106/gr/gpccs_data.bin");
168afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu106/gr/gpccs_sig.bin");
169afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu106/gr/sw_ctx.bin");
170afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu106/gr/sw_nonctx.bin");
171afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu106/gr/sw_bundle_init.bin");
172afa3b96bSBen Skeggs MODULE_FIRMWARE("nvidia/tu106/gr/sw_method_init.bin");
1731cd97b54SBen Skeggs MODULE_FIRMWARE("nvidia/tu106/gr/sw_veid_bundle_init.bin");
174afa3b96bSBen Skeggs 
175b99ef12bSBen Skeggs MODULE_FIRMWARE("nvidia/tu117/gr/fecs_bl.bin");
176b99ef12bSBen Skeggs MODULE_FIRMWARE("nvidia/tu117/gr/fecs_inst.bin");
177b99ef12bSBen Skeggs MODULE_FIRMWARE("nvidia/tu117/gr/fecs_data.bin");
178b99ef12bSBen Skeggs MODULE_FIRMWARE("nvidia/tu117/gr/fecs_sig.bin");
179b99ef12bSBen Skeggs MODULE_FIRMWARE("nvidia/tu117/gr/gpccs_bl.bin");
180b99ef12bSBen Skeggs MODULE_FIRMWARE("nvidia/tu117/gr/gpccs_inst.bin");
181b99ef12bSBen Skeggs MODULE_FIRMWARE("nvidia/tu117/gr/gpccs_data.bin");
182b99ef12bSBen Skeggs MODULE_FIRMWARE("nvidia/tu117/gr/gpccs_sig.bin");
183b99ef12bSBen Skeggs MODULE_FIRMWARE("nvidia/tu117/gr/sw_ctx.bin");
184b99ef12bSBen Skeggs MODULE_FIRMWARE("nvidia/tu117/gr/sw_nonctx.bin");
185b99ef12bSBen Skeggs MODULE_FIRMWARE("nvidia/tu117/gr/sw_bundle_init.bin");
186b99ef12bSBen Skeggs MODULE_FIRMWARE("nvidia/tu117/gr/sw_method_init.bin");
1871cd97b54SBen Skeggs MODULE_FIRMWARE("nvidia/tu117/gr/sw_veid_bundle_init.bin");
188b99ef12bSBen Skeggs 
189b99ef12bSBen Skeggs MODULE_FIRMWARE("nvidia/tu116/gr/fecs_bl.bin");
190b99ef12bSBen Skeggs MODULE_FIRMWARE("nvidia/tu116/gr/fecs_inst.bin");
191b99ef12bSBen Skeggs MODULE_FIRMWARE("nvidia/tu116/gr/fecs_data.bin");
192b99ef12bSBen Skeggs MODULE_FIRMWARE("nvidia/tu116/gr/fecs_sig.bin");
193b99ef12bSBen Skeggs MODULE_FIRMWARE("nvidia/tu116/gr/gpccs_bl.bin");
194b99ef12bSBen Skeggs MODULE_FIRMWARE("nvidia/tu116/gr/gpccs_inst.bin");
195b99ef12bSBen Skeggs MODULE_FIRMWARE("nvidia/tu116/gr/gpccs_data.bin");
196b99ef12bSBen Skeggs MODULE_FIRMWARE("nvidia/tu116/gr/gpccs_sig.bin");
197b99ef12bSBen Skeggs MODULE_FIRMWARE("nvidia/tu116/gr/sw_ctx.bin");
198b99ef12bSBen Skeggs MODULE_FIRMWARE("nvidia/tu116/gr/sw_nonctx.bin");
199b99ef12bSBen Skeggs MODULE_FIRMWARE("nvidia/tu116/gr/sw_bundle_init.bin");
200b99ef12bSBen Skeggs MODULE_FIRMWARE("nvidia/tu116/gr/sw_method_init.bin");
2011cd97b54SBen Skeggs MODULE_FIRMWARE("nvidia/tu116/gr/sw_veid_bundle_init.bin");
2021cd97b54SBen Skeggs 
2031cd97b54SBen Skeggs int
tu102_gr_av_to_init_veid(struct nvkm_blob * blob,struct gf100_gr_pack ** ppack)2041cd97b54SBen Skeggs tu102_gr_av_to_init_veid(struct nvkm_blob *blob, struct gf100_gr_pack **ppack)
2051cd97b54SBen Skeggs {
2061cd97b54SBen Skeggs 	return gk20a_gr_av_to_init_(blob, 64, 0x00100000, ppack);
2071cd97b54SBen Skeggs }
2081cd97b54SBen Skeggs 
209afa3b96bSBen Skeggs static const struct gf100_gr_fwif
210afa3b96bSBen Skeggs tu102_gr_fwif[] = {
211afa3b96bSBen Skeggs 	{  0, gm200_gr_load, &tu102_gr, &gp108_gr_fecs_acr, &gp108_gr_gpccs_acr },
212b9c246adSBen Skeggs 	{ -1, gm200_gr_nofw },
213afa3b96bSBen Skeggs 	{}
214afa3b96bSBen Skeggs };
215afa3b96bSBen Skeggs 
216afa3b96bSBen Skeggs int
tu102_gr_new(struct nvkm_device * device,enum nvkm_subdev_type type,int inst,struct nvkm_gr ** pgr)217864d37c3SBen Skeggs tu102_gr_new(struct nvkm_device *device, enum nvkm_subdev_type type, int inst, struct nvkm_gr **pgr)
218afa3b96bSBen Skeggs {
219864d37c3SBen Skeggs 	return gf100_gr_new_(tu102_gr_fwif, device, type, inst, pgr);
220afa3b96bSBen Skeggs }
221