xref: /openbmc/linux/drivers/gpu/drm/nouveau/nvkm/engine/gr/nv50.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1b8bf04e1SBen Skeggs /*
2b8bf04e1SBen Skeggs  * Copyright 2012 Red Hat Inc.
3b8bf04e1SBen Skeggs  *
4b8bf04e1SBen Skeggs  * Permission is hereby granted, free of charge, to any person obtaining a
5b8bf04e1SBen Skeggs  * copy of this software and associated documentation files (the "Software"),
6b8bf04e1SBen Skeggs  * to deal in the Software without restriction, including without limitation
7b8bf04e1SBen Skeggs  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8b8bf04e1SBen Skeggs  * and/or sell copies of the Software, and to permit persons to whom the
9b8bf04e1SBen Skeggs  * Software is furnished to do so, subject to the following conditions:
10b8bf04e1SBen Skeggs  *
11b8bf04e1SBen Skeggs  * The above copyright notice and this permission notice shall be included in
12b8bf04e1SBen Skeggs  * all copies or substantial portions of the Software.
13b8bf04e1SBen Skeggs  *
14b8bf04e1SBen Skeggs  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15b8bf04e1SBen Skeggs  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16b8bf04e1SBen Skeggs  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17b8bf04e1SBen Skeggs  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18b8bf04e1SBen Skeggs  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19b8bf04e1SBen Skeggs  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20b8bf04e1SBen Skeggs  * OTHER DEALINGS IN THE SOFTWARE.
21b8bf04e1SBen Skeggs  *
22b8bf04e1SBen Skeggs  * Authors: Ben Skeggs
23b8bf04e1SBen Skeggs  */
24e3c71eb2SBen Skeggs #include "nv50.h"
25b8bf04e1SBen Skeggs 
26b8bf04e1SBen Skeggs #include <core/client.h>
2713de7f46SBen Skeggs #include <core/gpuobj.h>
28a65955e1SBen Skeggs #include <engine/fifo.h>
29b8bf04e1SBen Skeggs 
300233a9f4SBen Skeggs #include <nvif/class.h>
310233a9f4SBen Skeggs 
32c85ee6caSBen Skeggs u64
nv50_gr_units(struct nvkm_gr * gr)33e3c71eb2SBen Skeggs nv50_gr_units(struct nvkm_gr *gr)
34b8bf04e1SBen Skeggs {
35276836d4SBen Skeggs 	return nvkm_rd32(gr->engine.subdev.device, 0x1540);
36b8bf04e1SBen Skeggs }
37b8bf04e1SBen Skeggs 
38b8bf04e1SBen Skeggs /*******************************************************************************
39b8bf04e1SBen Skeggs  * Graphics object classes
40b8bf04e1SBen Skeggs  ******************************************************************************/
41b8bf04e1SBen Skeggs 
42b8bf04e1SBen Skeggs static int
nv50_gr_object_bind(struct nvkm_object * object,struct nvkm_gpuobj * parent,int align,struct nvkm_gpuobj ** pgpuobj)4327f3d6cfSBen Skeggs nv50_gr_object_bind(struct nvkm_object *object, struct nvkm_gpuobj *parent,
4427f3d6cfSBen Skeggs 		    int align, struct nvkm_gpuobj **pgpuobj)
45b8bf04e1SBen Skeggs {
4627f3d6cfSBen Skeggs 	int ret = nvkm_gpuobj_new(object->engine->subdev.device, 16,
4727f3d6cfSBen Skeggs 				  align, false, parent, pgpuobj);
4827f3d6cfSBen Skeggs 	if (ret == 0) {
4927f3d6cfSBen Skeggs 		nvkm_kmap(*pgpuobj);
5068f3f702SBen Skeggs 		nvkm_wo32(*pgpuobj, 0x00, object->oclass);
5127f3d6cfSBen Skeggs 		nvkm_wo32(*pgpuobj, 0x04, 0x00000000);
5227f3d6cfSBen Skeggs 		nvkm_wo32(*pgpuobj, 0x08, 0x00000000);
5327f3d6cfSBen Skeggs 		nvkm_wo32(*pgpuobj, 0x0c, 0x00000000);
5427f3d6cfSBen Skeggs 		nvkm_done(*pgpuobj);
5527f3d6cfSBen Skeggs 	}
56b8bf04e1SBen Skeggs 	return ret;
57b8bf04e1SBen Skeggs }
58b8bf04e1SBen Skeggs 
59c85ee6caSBen Skeggs const struct nvkm_object_func
6027f3d6cfSBen Skeggs nv50_gr_object = {
6127f3d6cfSBen Skeggs 	.bind = nv50_gr_object_bind,
62b8bf04e1SBen Skeggs };
63b8bf04e1SBen Skeggs 
64b8bf04e1SBen Skeggs /*******************************************************************************
65b8bf04e1SBen Skeggs  * PGRAPH context
66b8bf04e1SBen Skeggs  ******************************************************************************/
67b8bf04e1SBen Skeggs 
68b8bf04e1SBen Skeggs static int
nv50_gr_chan_bind(struct nvkm_object * object,struct nvkm_gpuobj * parent,int align,struct nvkm_gpuobj ** pgpuobj)6927f3d6cfSBen Skeggs nv50_gr_chan_bind(struct nvkm_object *object, struct nvkm_gpuobj *parent,
7027f3d6cfSBen Skeggs 		  int align, struct nvkm_gpuobj **pgpuobj)
71b8bf04e1SBen Skeggs {
7227f3d6cfSBen Skeggs 	struct nv50_gr *gr = nv50_gr_chan(object)->gr;
7327f3d6cfSBen Skeggs 	int ret = nvkm_gpuobj_new(gr->base.engine.subdev.device, gr->size,
7427f3d6cfSBen Skeggs 				  align, true, parent, pgpuobj);
7527f3d6cfSBen Skeggs 	if (ret == 0) {
7627f3d6cfSBen Skeggs 		nvkm_kmap(*pgpuobj);
7727f3d6cfSBen Skeggs 		nv50_grctx_fill(gr->base.engine.subdev.device, *pgpuobj);
7827f3d6cfSBen Skeggs 		nvkm_done(*pgpuobj);
7927f3d6cfSBen Skeggs 	}
80b8bf04e1SBen Skeggs 	return ret;
81b8bf04e1SBen Skeggs }
82b8bf04e1SBen Skeggs 
8327f3d6cfSBen Skeggs static const struct nvkm_object_func
8427f3d6cfSBen Skeggs nv50_gr_chan = {
8527f3d6cfSBen Skeggs 	.bind = nv50_gr_chan_bind,
86b8bf04e1SBen Skeggs };
87b8bf04e1SBen Skeggs 
88c85ee6caSBen Skeggs int
nv50_gr_chan_new(struct nvkm_gr * base,struct nvkm_chan * fifoch,const struct nvkm_oclass * oclass,struct nvkm_object ** pobject)89*c546656fSBen Skeggs nv50_gr_chan_new(struct nvkm_gr *base, struct nvkm_chan *fifoch,
9027f3d6cfSBen Skeggs 		 const struct nvkm_oclass *oclass, struct nvkm_object **pobject)
9127f3d6cfSBen Skeggs {
9227f3d6cfSBen Skeggs 	struct nv50_gr *gr = nv50_gr(base);
9327f3d6cfSBen Skeggs 	struct nv50_gr_chan *chan;
9427f3d6cfSBen Skeggs 
9527f3d6cfSBen Skeggs 	if (!(chan = kzalloc(sizeof(*chan), GFP_KERNEL)))
9627f3d6cfSBen Skeggs 		return -ENOMEM;
9727f3d6cfSBen Skeggs 	nvkm_object_ctor(&nv50_gr_chan, oclass, &chan->object);
9827f3d6cfSBen Skeggs 	chan->gr = gr;
9927f3d6cfSBen Skeggs 	*pobject = &chan->object;
10027f3d6cfSBen Skeggs 	return 0;
10127f3d6cfSBen Skeggs }
10227f3d6cfSBen Skeggs 
103b8bf04e1SBen Skeggs /*******************************************************************************
104b8bf04e1SBen Skeggs  * PGRAPH engine/subdev functions
105b8bf04e1SBen Skeggs  ******************************************************************************/
106b8bf04e1SBen Skeggs 
107e3c71eb2SBen Skeggs static const struct nvkm_bitfield nv50_mp_exec_errors[] = {
108b8bf04e1SBen Skeggs 	{ 0x01, "STACK_UNDERFLOW" },
109b8bf04e1SBen Skeggs 	{ 0x02, "STACK_MISMATCH" },
110b8bf04e1SBen Skeggs 	{ 0x04, "QUADON_ACTIVE" },
111b8bf04e1SBen Skeggs 	{ 0x08, "TIMEOUT" },
112b8bf04e1SBen Skeggs 	{ 0x10, "INVALID_OPCODE" },
113b8bf04e1SBen Skeggs 	{ 0x20, "PM_OVERFLOW" },
114b8bf04e1SBen Skeggs 	{ 0x40, "BREAKPOINT" },
115b8bf04e1SBen Skeggs 	{}
116b8bf04e1SBen Skeggs };
117b8bf04e1SBen Skeggs 
118e3c71eb2SBen Skeggs static const struct nvkm_bitfield nv50_mpc_traps[] = {
119b8bf04e1SBen Skeggs 	{ 0x0000001, "LOCAL_LIMIT_READ" },
120b8bf04e1SBen Skeggs 	{ 0x0000010, "LOCAL_LIMIT_WRITE" },
121b8bf04e1SBen Skeggs 	{ 0x0000040, "STACK_LIMIT" },
122b8bf04e1SBen Skeggs 	{ 0x0000100, "GLOBAL_LIMIT_READ" },
123b8bf04e1SBen Skeggs 	{ 0x0001000, "GLOBAL_LIMIT_WRITE" },
124b8bf04e1SBen Skeggs 	{ 0x0010000, "MP0" },
125b8bf04e1SBen Skeggs 	{ 0x0020000, "MP1" },
126b8bf04e1SBen Skeggs 	{ 0x0040000, "GLOBAL_LIMIT_RED" },
127b8bf04e1SBen Skeggs 	{ 0x0400000, "GLOBAL_LIMIT_ATOM" },
128b8bf04e1SBen Skeggs 	{ 0x4000000, "MP2" },
129b8bf04e1SBen Skeggs 	{}
130b8bf04e1SBen Skeggs };
131b8bf04e1SBen Skeggs 
132e3c71eb2SBen Skeggs static const struct nvkm_bitfield nv50_tex_traps[] = {
133b8bf04e1SBen Skeggs 	{ 0x00000001, "" }, /* any bit set? */
134b8bf04e1SBen Skeggs 	{ 0x00000002, "FAULT" },
135b8bf04e1SBen Skeggs 	{ 0x00000004, "STORAGE_TYPE_MISMATCH" },
136b8bf04e1SBen Skeggs 	{ 0x00000008, "LINEAR_MISMATCH" },
137b8bf04e1SBen Skeggs 	{ 0x00000020, "WRONG_MEMTYPE" },
138b8bf04e1SBen Skeggs 	{}
139b8bf04e1SBen Skeggs };
140b8bf04e1SBen Skeggs 
141e3c71eb2SBen Skeggs static const struct nvkm_bitfield nv50_gr_trap_m2mf[] = {
142b8bf04e1SBen Skeggs 	{ 0x00000001, "NOTIFY" },
143b8bf04e1SBen Skeggs 	{ 0x00000002, "IN" },
144b8bf04e1SBen Skeggs 	{ 0x00000004, "OUT" },
145b8bf04e1SBen Skeggs 	{}
146b8bf04e1SBen Skeggs };
147b8bf04e1SBen Skeggs 
148e3c71eb2SBen Skeggs static const struct nvkm_bitfield nv50_gr_trap_vfetch[] = {
149b8bf04e1SBen Skeggs 	{ 0x00000001, "FAULT" },
150b8bf04e1SBen Skeggs 	{}
151b8bf04e1SBen Skeggs };
152b8bf04e1SBen Skeggs 
153e3c71eb2SBen Skeggs static const struct nvkm_bitfield nv50_gr_trap_strmout[] = {
154b8bf04e1SBen Skeggs 	{ 0x00000001, "FAULT" },
155b8bf04e1SBen Skeggs 	{}
156b8bf04e1SBen Skeggs };
157b8bf04e1SBen Skeggs 
158e3c71eb2SBen Skeggs static const struct nvkm_bitfield nv50_gr_trap_ccache[] = {
159b8bf04e1SBen Skeggs 	{ 0x00000001, "FAULT" },
160b8bf04e1SBen Skeggs 	{}
161b8bf04e1SBen Skeggs };
162b8bf04e1SBen Skeggs 
163b8bf04e1SBen Skeggs /* There must be a *lot* of these. Will take some time to gather them up. */
164e3c71eb2SBen Skeggs const struct nvkm_enum nv50_data_error_names[] = {
165b8bf04e1SBen Skeggs 	{ 0x00000003, "INVALID_OPERATION", NULL },
166b8bf04e1SBen Skeggs 	{ 0x00000004, "INVALID_VALUE", NULL },
167b8bf04e1SBen Skeggs 	{ 0x00000005, "INVALID_ENUM", NULL },
168b8bf04e1SBen Skeggs 	{ 0x00000008, "INVALID_OBJECT", NULL },
169b8bf04e1SBen Skeggs 	{ 0x00000009, "READ_ONLY_OBJECT", NULL },
170b8bf04e1SBen Skeggs 	{ 0x0000000a, "SUPERVISOR_OBJECT", NULL },
171b8bf04e1SBen Skeggs 	{ 0x0000000b, "INVALID_ADDRESS_ALIGNMENT", NULL },
172b8bf04e1SBen Skeggs 	{ 0x0000000c, "INVALID_BITFIELD", NULL },
173b8bf04e1SBen Skeggs 	{ 0x0000000d, "BEGIN_END_ACTIVE", NULL },
174b8bf04e1SBen Skeggs 	{ 0x0000000e, "SEMANTIC_COLOR_BACK_OVER_LIMIT", NULL },
175b8bf04e1SBen Skeggs 	{ 0x0000000f, "VIEWPORT_ID_NEEDS_GP", NULL },
176b8bf04e1SBen Skeggs 	{ 0x00000010, "RT_DOUBLE_BIND", NULL },
177b8bf04e1SBen Skeggs 	{ 0x00000011, "RT_TYPES_MISMATCH", NULL },
178b8bf04e1SBen Skeggs 	{ 0x00000012, "RT_LINEAR_WITH_ZETA", NULL },
179b8bf04e1SBen Skeggs 	{ 0x00000015, "FP_TOO_FEW_REGS", NULL },
180b8bf04e1SBen Skeggs 	{ 0x00000016, "ZETA_FORMAT_CSAA_MISMATCH", NULL },
181b8bf04e1SBen Skeggs 	{ 0x00000017, "RT_LINEAR_WITH_MSAA", NULL },
182b8bf04e1SBen Skeggs 	{ 0x00000018, "FP_INTERPOLANT_START_OVER_LIMIT", NULL },
183b8bf04e1SBen Skeggs 	{ 0x00000019, "SEMANTIC_LAYER_OVER_LIMIT", NULL },
184b8bf04e1SBen Skeggs 	{ 0x0000001a, "RT_INVALID_ALIGNMENT", NULL },
185b8bf04e1SBen Skeggs 	{ 0x0000001b, "SAMPLER_OVER_LIMIT", NULL },
186b8bf04e1SBen Skeggs 	{ 0x0000001c, "TEXTURE_OVER_LIMIT", NULL },
187b8bf04e1SBen Skeggs 	{ 0x0000001e, "GP_TOO_MANY_OUTPUTS", NULL },
188b8bf04e1SBen Skeggs 	{ 0x0000001f, "RT_BPP128_WITH_MS8", NULL },
189b8bf04e1SBen Skeggs 	{ 0x00000021, "Z_OUT_OF_BOUNDS", NULL },
190b8bf04e1SBen Skeggs 	{ 0x00000023, "XY_OUT_OF_BOUNDS", NULL },
191b8bf04e1SBen Skeggs 	{ 0x00000024, "VP_ZERO_INPUTS", NULL },
192b8bf04e1SBen Skeggs 	{ 0x00000027, "CP_MORE_PARAMS_THAN_SHARED", NULL },
193b8bf04e1SBen Skeggs 	{ 0x00000028, "CP_NO_REG_SPACE_STRIPED", NULL },
194b8bf04e1SBen Skeggs 	{ 0x00000029, "CP_NO_REG_SPACE_PACKED", NULL },
195b8bf04e1SBen Skeggs 	{ 0x0000002a, "CP_NOT_ENOUGH_WARPS", NULL },
196b8bf04e1SBen Skeggs 	{ 0x0000002b, "CP_BLOCK_SIZE_MISMATCH", NULL },
197b8bf04e1SBen Skeggs 	{ 0x0000002c, "CP_NOT_ENOUGH_LOCAL_WARPS", NULL },
198b8bf04e1SBen Skeggs 	{ 0x0000002d, "CP_NOT_ENOUGH_STACK_WARPS", NULL },
199b8bf04e1SBen Skeggs 	{ 0x0000002e, "CP_NO_BLOCKDIM_LATCH", NULL },
200b8bf04e1SBen Skeggs 	{ 0x00000031, "ENG2D_FORMAT_MISMATCH", NULL },
201b8bf04e1SBen Skeggs 	{ 0x0000003f, "PRIMITIVE_ID_NEEDS_GP", NULL },
202b8bf04e1SBen Skeggs 	{ 0x00000044, "SEMANTIC_VIEWPORT_OVER_LIMIT", NULL },
203b8bf04e1SBen Skeggs 	{ 0x00000045, "SEMANTIC_COLOR_FRONT_OVER_LIMIT", NULL },
204b8bf04e1SBen Skeggs 	{ 0x00000046, "LAYER_ID_NEEDS_GP", NULL },
205b8bf04e1SBen Skeggs 	{ 0x00000047, "SEMANTIC_CLIP_OVER_LIMIT", NULL },
206b8bf04e1SBen Skeggs 	{ 0x00000048, "SEMANTIC_PTSZ_OVER_LIMIT", NULL },
207b8bf04e1SBen Skeggs 	{}
208b8bf04e1SBen Skeggs };
209b8bf04e1SBen Skeggs 
210e3c71eb2SBen Skeggs static const struct nvkm_bitfield nv50_gr_intr_name[] = {
211b8bf04e1SBen Skeggs 	{ 0x00000001, "NOTIFY" },
212b8bf04e1SBen Skeggs 	{ 0x00000002, "COMPUTE_QUERY" },
213b8bf04e1SBen Skeggs 	{ 0x00000010, "ILLEGAL_MTHD" },
214b8bf04e1SBen Skeggs 	{ 0x00000020, "ILLEGAL_CLASS" },
215b8bf04e1SBen Skeggs 	{ 0x00000040, "DOUBLE_NOTIFY" },
216b8bf04e1SBen Skeggs 	{ 0x00001000, "CONTEXT_SWITCH" },
217b8bf04e1SBen Skeggs 	{ 0x00010000, "BUFFER_NOTIFY" },
218b8bf04e1SBen Skeggs 	{ 0x00100000, "DATA_ERROR" },
219b8bf04e1SBen Skeggs 	{ 0x00200000, "TRAP" },
220b8bf04e1SBen Skeggs 	{ 0x01000000, "SINGLE_STEP" },
221b8bf04e1SBen Skeggs 	{}
222b8bf04e1SBen Skeggs };
223b8bf04e1SBen Skeggs 
224e3c71eb2SBen Skeggs static const struct nvkm_bitfield nv50_gr_trap_prop[] = {
225b8bf04e1SBen Skeggs 	{ 0x00000004, "SURF_WIDTH_OVERRUN" },
226b8bf04e1SBen Skeggs 	{ 0x00000008, "SURF_HEIGHT_OVERRUN" },
227b8bf04e1SBen Skeggs 	{ 0x00000010, "DST2D_FAULT" },
228b8bf04e1SBen Skeggs 	{ 0x00000020, "ZETA_FAULT" },
229b8bf04e1SBen Skeggs 	{ 0x00000040, "RT_FAULT" },
230b8bf04e1SBen Skeggs 	{ 0x00000080, "CUDA_FAULT" },
231b8bf04e1SBen Skeggs 	{ 0x00000100, "DST2D_STORAGE_TYPE_MISMATCH" },
232b8bf04e1SBen Skeggs 	{ 0x00000200, "ZETA_STORAGE_TYPE_MISMATCH" },
233b8bf04e1SBen Skeggs 	{ 0x00000400, "RT_STORAGE_TYPE_MISMATCH" },
234b8bf04e1SBen Skeggs 	{ 0x00000800, "DST2D_LINEAR_MISMATCH" },
235b8bf04e1SBen Skeggs 	{ 0x00001000, "RT_LINEAR_MISMATCH" },
236b8bf04e1SBen Skeggs 	{}
237b8bf04e1SBen Skeggs };
238b8bf04e1SBen Skeggs 
239b8bf04e1SBen Skeggs static void
nv50_gr_prop_trap(struct nv50_gr * gr,u32 ustatus_addr,u32 ustatus,u32 tp)240109c2f2fSBen Skeggs nv50_gr_prop_trap(struct nv50_gr *gr, u32 ustatus_addr, u32 ustatus, u32 tp)
241b8bf04e1SBen Skeggs {
242109c2f2fSBen Skeggs 	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
243109c2f2fSBen Skeggs 	struct nvkm_device *device = subdev->device;
244276836d4SBen Skeggs 	u32 e0c = nvkm_rd32(device, ustatus_addr + 0x04);
245276836d4SBen Skeggs 	u32 e10 = nvkm_rd32(device, ustatus_addr + 0x08);
246276836d4SBen Skeggs 	u32 e14 = nvkm_rd32(device, ustatus_addr + 0x0c);
247276836d4SBen Skeggs 	u32 e18 = nvkm_rd32(device, ustatus_addr + 0x10);
248276836d4SBen Skeggs 	u32 e1c = nvkm_rd32(device, ustatus_addr + 0x14);
249276836d4SBen Skeggs 	u32 e20 = nvkm_rd32(device, ustatus_addr + 0x18);
250276836d4SBen Skeggs 	u32 e24 = nvkm_rd32(device, ustatus_addr + 0x1c);
251109c2f2fSBen Skeggs 	char msg[128];
252b8bf04e1SBen Skeggs 
253b8bf04e1SBen Skeggs 	/* CUDA memory: l[], g[] or stack. */
254b8bf04e1SBen Skeggs 	if (ustatus & 0x00000080) {
255b8bf04e1SBen Skeggs 		if (e18 & 0x80000000) {
256b8bf04e1SBen Skeggs 			/* g[] read fault? */
257109c2f2fSBen Skeggs 			nvkm_error(subdev, "TRAP_PROP - TP %d - CUDA_FAULT - Global read fault at address %02x%08x\n",
258b8bf04e1SBen Skeggs 					 tp, e14, e10 | ((e18 >> 24) & 0x1f));
259b8bf04e1SBen Skeggs 			e18 &= ~0x1f000000;
260b8bf04e1SBen Skeggs 		} else if (e18 & 0xc) {
261b8bf04e1SBen Skeggs 			/* g[] write fault? */
262109c2f2fSBen Skeggs 			nvkm_error(subdev, "TRAP_PROP - TP %d - CUDA_FAULT - Global write fault at address %02x%08x\n",
263b8bf04e1SBen Skeggs 				 tp, e14, e10 | ((e18 >> 7) & 0x1f));
264b8bf04e1SBen Skeggs 			e18 &= ~0x00000f80;
265b8bf04e1SBen Skeggs 		} else {
266109c2f2fSBen Skeggs 			nvkm_error(subdev, "TRAP_PROP - TP %d - Unknown CUDA fault at address %02x%08x\n",
267b8bf04e1SBen Skeggs 				 tp, e14, e10);
268b8bf04e1SBen Skeggs 		}
269b8bf04e1SBen Skeggs 		ustatus &= ~0x00000080;
270b8bf04e1SBen Skeggs 	}
271b8bf04e1SBen Skeggs 	if (ustatus) {
272109c2f2fSBen Skeggs 		nvkm_snprintbf(msg, sizeof(msg), nv50_gr_trap_prop, ustatus);
273109c2f2fSBen Skeggs 		nvkm_error(subdev, "TRAP_PROP - TP %d - %08x [%s] - "
274109c2f2fSBen Skeggs 				   "Address %02x%08x\n",
275109c2f2fSBen Skeggs 			   tp, ustatus, msg, e14, e10);
276b8bf04e1SBen Skeggs 	}
277109c2f2fSBen Skeggs 	nvkm_error(subdev, "TRAP_PROP - TP %d - e0c: %08x, e18: %08x, e1c: %08x, e20: %08x, e24: %08x\n",
278b8bf04e1SBen Skeggs 		 tp, e0c, e18, e1c, e20, e24);
279b8bf04e1SBen Skeggs }
280b8bf04e1SBen Skeggs 
281b8bf04e1SBen Skeggs static void
nv50_gr_mp_trap(struct nv50_gr * gr,int tpid,int display)282bfee3f3dSBen Skeggs nv50_gr_mp_trap(struct nv50_gr *gr, int tpid, int display)
283b8bf04e1SBen Skeggs {
284109c2f2fSBen Skeggs 	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
285109c2f2fSBen Skeggs 	struct nvkm_device *device = subdev->device;
286276836d4SBen Skeggs 	u32 units = nvkm_rd32(device, 0x1540);
287b8bf04e1SBen Skeggs 	u32 addr, mp10, status, pc, oplow, ophigh;
288109c2f2fSBen Skeggs 	char msg[128];
289b8bf04e1SBen Skeggs 	int i;
290b8bf04e1SBen Skeggs 	int mps = 0;
291b8bf04e1SBen Skeggs 	for (i = 0; i < 4; i++) {
292b8bf04e1SBen Skeggs 		if (!(units & 1 << (i+24)))
293b8bf04e1SBen Skeggs 			continue;
294c85ee6caSBen Skeggs 		if (device->chipset < 0xa0)
295b8bf04e1SBen Skeggs 			addr = 0x408200 + (tpid << 12) + (i << 7);
296b8bf04e1SBen Skeggs 		else
297b8bf04e1SBen Skeggs 			addr = 0x408100 + (tpid << 11) + (i << 7);
298276836d4SBen Skeggs 		mp10 = nvkm_rd32(device, addr + 0x10);
299276836d4SBen Skeggs 		status = nvkm_rd32(device, addr + 0x14);
300b8bf04e1SBen Skeggs 		if (!status)
301b8bf04e1SBen Skeggs 			continue;
302b8bf04e1SBen Skeggs 		if (display) {
303276836d4SBen Skeggs 			nvkm_rd32(device, addr + 0x20);
304276836d4SBen Skeggs 			pc = nvkm_rd32(device, addr + 0x24);
305276836d4SBen Skeggs 			oplow = nvkm_rd32(device, addr + 0x70);
306276836d4SBen Skeggs 			ophigh = nvkm_rd32(device, addr + 0x74);
307109c2f2fSBen Skeggs 			nvkm_snprintbf(msg, sizeof(msg),
308109c2f2fSBen Skeggs 				       nv50_mp_exec_errors, status);
309109c2f2fSBen Skeggs 			nvkm_error(subdev, "TRAP_MP_EXEC - TP %d MP %d: "
310109c2f2fSBen Skeggs 					   "%08x [%s] at %06x warp %d, "
311109c2f2fSBen Skeggs 					   "opcode %08x %08x\n",
312109c2f2fSBen Skeggs 				   tpid, i, status, msg, pc & 0xffffff,
313109c2f2fSBen Skeggs 				   pc >> 24, oplow, ophigh);
314b8bf04e1SBen Skeggs 		}
315276836d4SBen Skeggs 		nvkm_wr32(device, addr + 0x10, mp10);
316276836d4SBen Skeggs 		nvkm_wr32(device, addr + 0x14, 0);
317b8bf04e1SBen Skeggs 		mps++;
318b8bf04e1SBen Skeggs 	}
319b8bf04e1SBen Skeggs 	if (!mps && display)
320109c2f2fSBen Skeggs 		nvkm_error(subdev, "TRAP_MP_EXEC - TP %d: "
321b8bf04e1SBen Skeggs 				"No MPs claiming errors?\n", tpid);
322b8bf04e1SBen Skeggs }
323b8bf04e1SBen Skeggs 
324b8bf04e1SBen Skeggs static void
nv50_gr_tp_trap(struct nv50_gr * gr,int type,u32 ustatus_old,u32 ustatus_new,int display,const char * name)325bfee3f3dSBen Skeggs nv50_gr_tp_trap(struct nv50_gr *gr, int type, u32 ustatus_old,
326b8bf04e1SBen Skeggs 		  u32 ustatus_new, int display, const char *name)
327b8bf04e1SBen Skeggs {
328109c2f2fSBen Skeggs 	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
329109c2f2fSBen Skeggs 	struct nvkm_device *device = subdev->device;
330276836d4SBen Skeggs 	u32 units = nvkm_rd32(device, 0x1540);
331b8bf04e1SBen Skeggs 	int tps = 0;
332b8bf04e1SBen Skeggs 	int i, r;
333109c2f2fSBen Skeggs 	char msg[128];
334b8bf04e1SBen Skeggs 	u32 ustatus_addr, ustatus;
335b8bf04e1SBen Skeggs 	for (i = 0; i < 16; i++) {
336b8bf04e1SBen Skeggs 		if (!(units & (1 << i)))
337b8bf04e1SBen Skeggs 			continue;
338c85ee6caSBen Skeggs 		if (device->chipset < 0xa0)
339b8bf04e1SBen Skeggs 			ustatus_addr = ustatus_old + (i << 12);
340b8bf04e1SBen Skeggs 		else
341b8bf04e1SBen Skeggs 			ustatus_addr = ustatus_new + (i << 11);
342276836d4SBen Skeggs 		ustatus = nvkm_rd32(device, ustatus_addr) & 0x7fffffff;
343b8bf04e1SBen Skeggs 		if (!ustatus)
344b8bf04e1SBen Skeggs 			continue;
345b8bf04e1SBen Skeggs 		tps++;
346b8bf04e1SBen Skeggs 		switch (type) {
347b8bf04e1SBen Skeggs 		case 6: /* texture error... unknown for now */
348b8bf04e1SBen Skeggs 			if (display) {
349109c2f2fSBen Skeggs 				nvkm_error(subdev, "magic set %d:\n", i);
350b8bf04e1SBen Skeggs 				for (r = ustatus_addr + 4; r <= ustatus_addr + 0x10; r += 4)
351109c2f2fSBen Skeggs 					nvkm_error(subdev, "\t%08x: %08x\n", r,
352276836d4SBen Skeggs 						   nvkm_rd32(device, r));
353b8bf04e1SBen Skeggs 				if (ustatus) {
354109c2f2fSBen Skeggs 					nvkm_snprintbf(msg, sizeof(msg),
355109c2f2fSBen Skeggs 						       nv50_tex_traps, ustatus);
356109c2f2fSBen Skeggs 					nvkm_error(subdev,
357109c2f2fSBen Skeggs 						   "%s - TP%d: %08x [%s]\n",
358109c2f2fSBen Skeggs 						   name, i, ustatus, msg);
359b8bf04e1SBen Skeggs 					ustatus = 0;
360b8bf04e1SBen Skeggs 				}
361b8bf04e1SBen Skeggs 			}
362b8bf04e1SBen Skeggs 			break;
363b8bf04e1SBen Skeggs 		case 7: /* MP error */
364b8bf04e1SBen Skeggs 			if (ustatus & 0x04030000) {
365bfee3f3dSBen Skeggs 				nv50_gr_mp_trap(gr, i, display);
366b8bf04e1SBen Skeggs 				ustatus &= ~0x04030000;
367b8bf04e1SBen Skeggs 			}
368b8bf04e1SBen Skeggs 			if (ustatus && display) {
369109c2f2fSBen Skeggs 				nvkm_snprintbf(msg, sizeof(msg),
370109c2f2fSBen Skeggs 					       nv50_mpc_traps, ustatus);
371109c2f2fSBen Skeggs 				nvkm_error(subdev, "%s - TP%d: %08x [%s]\n",
372109c2f2fSBen Skeggs 					   name, i, ustatus, msg);
373b8bf04e1SBen Skeggs 				ustatus = 0;
374b8bf04e1SBen Skeggs 			}
375b8bf04e1SBen Skeggs 			break;
376b8bf04e1SBen Skeggs 		case 8: /* PROP error */
377b8bf04e1SBen Skeggs 			if (display)
378bfee3f3dSBen Skeggs 				nv50_gr_prop_trap(
379bfee3f3dSBen Skeggs 						gr, ustatus_addr, ustatus, i);
380b8bf04e1SBen Skeggs 			ustatus = 0;
381b8bf04e1SBen Skeggs 			break;
382b8bf04e1SBen Skeggs 		}
383b8bf04e1SBen Skeggs 		if (ustatus) {
384b8bf04e1SBen Skeggs 			if (display)
385109c2f2fSBen Skeggs 				nvkm_error(subdev, "%s - TP%d: Unhandled ustatus %08x\n", name, i, ustatus);
386b8bf04e1SBen Skeggs 		}
387276836d4SBen Skeggs 		nvkm_wr32(device, ustatus_addr, 0xc0000000);
388b8bf04e1SBen Skeggs 	}
389b8bf04e1SBen Skeggs 
390b8bf04e1SBen Skeggs 	if (!tps && display)
391109c2f2fSBen Skeggs 		nvkm_warn(subdev, "%s - No TPs claiming errors?\n", name);
392b8bf04e1SBen Skeggs }
393b8bf04e1SBen Skeggs 
394b8bf04e1SBen Skeggs static int
nv50_gr_trap_handler(struct nv50_gr * gr,u32 display,int chid,u64 inst,const char * name)395bfee3f3dSBen Skeggs nv50_gr_trap_handler(struct nv50_gr *gr, u32 display,
3968f0649b5SBen Skeggs 		     int chid, u64 inst, const char *name)
397b8bf04e1SBen Skeggs {
398109c2f2fSBen Skeggs 	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
399109c2f2fSBen Skeggs 	struct nvkm_device *device = subdev->device;
400276836d4SBen Skeggs 	u32 status = nvkm_rd32(device, 0x400108);
401b8bf04e1SBen Skeggs 	u32 ustatus;
402109c2f2fSBen Skeggs 	char msg[128];
403b8bf04e1SBen Skeggs 
404b8bf04e1SBen Skeggs 	if (!status && display) {
405109c2f2fSBen Skeggs 		nvkm_error(subdev, "TRAP: no units reporting traps?\n");
406b8bf04e1SBen Skeggs 		return 1;
407b8bf04e1SBen Skeggs 	}
408b8bf04e1SBen Skeggs 
409b8bf04e1SBen Skeggs 	/* DISPATCH: Relays commands to other units and handles NOTIFY,
410b8bf04e1SBen Skeggs 	 * COND, QUERY. If you get a trap from it, the command is still stuck
411b8bf04e1SBen Skeggs 	 * in DISPATCH and you need to do something about it. */
412b8bf04e1SBen Skeggs 	if (status & 0x001) {
413276836d4SBen Skeggs 		ustatus = nvkm_rd32(device, 0x400804) & 0x7fffffff;
414b8bf04e1SBen Skeggs 		if (!ustatus && display) {
415109c2f2fSBen Skeggs 			nvkm_error(subdev, "TRAP_DISPATCH - no ustatus?\n");
416b8bf04e1SBen Skeggs 		}
417b8bf04e1SBen Skeggs 
418276836d4SBen Skeggs 		nvkm_wr32(device, 0x400500, 0x00000000);
419b8bf04e1SBen Skeggs 
420b8bf04e1SBen Skeggs 		/* Known to be triggered by screwed up NOTIFY and COND... */
421b8bf04e1SBen Skeggs 		if (ustatus & 0x00000001) {
422276836d4SBen Skeggs 			u32 addr = nvkm_rd32(device, 0x400808);
423b8bf04e1SBen Skeggs 			u32 subc = (addr & 0x00070000) >> 16;
424b8bf04e1SBen Skeggs 			u32 mthd = (addr & 0x00001ffc);
425276836d4SBen Skeggs 			u32 datal = nvkm_rd32(device, 0x40080c);
426276836d4SBen Skeggs 			u32 datah = nvkm_rd32(device, 0x400810);
427276836d4SBen Skeggs 			u32 class = nvkm_rd32(device, 0x400814);
428276836d4SBen Skeggs 			u32 r848 = nvkm_rd32(device, 0x400848);
429b8bf04e1SBen Skeggs 
430109c2f2fSBen Skeggs 			nvkm_error(subdev, "TRAP DISPATCH_FAULT\n");
431b8bf04e1SBen Skeggs 			if (display && (addr & 0x80000000)) {
432109c2f2fSBen Skeggs 				nvkm_error(subdev,
433109c2f2fSBen Skeggs 					   "ch %d [%010llx %s] subc %d "
434109c2f2fSBen Skeggs 					   "class %04x mthd %04x data %08x%08x "
435109c2f2fSBen Skeggs 					   "400808 %08x 400848 %08x\n",
4368f0649b5SBen Skeggs 					   chid, inst, name, subc, class, mthd,
437109c2f2fSBen Skeggs 					   datah, datal, addr, r848);
438b8bf04e1SBen Skeggs 			} else
439b8bf04e1SBen Skeggs 			if (display) {
440109c2f2fSBen Skeggs 				nvkm_error(subdev, "no stuck command?\n");
441b8bf04e1SBen Skeggs 			}
442b8bf04e1SBen Skeggs 
443276836d4SBen Skeggs 			nvkm_wr32(device, 0x400808, 0);
444276836d4SBen Skeggs 			nvkm_wr32(device, 0x4008e8, nvkm_rd32(device, 0x4008e8) & 3);
445276836d4SBen Skeggs 			nvkm_wr32(device, 0x400848, 0);
446b8bf04e1SBen Skeggs 			ustatus &= ~0x00000001;
447b8bf04e1SBen Skeggs 		}
448b8bf04e1SBen Skeggs 
449b8bf04e1SBen Skeggs 		if (ustatus & 0x00000002) {
450276836d4SBen Skeggs 			u32 addr = nvkm_rd32(device, 0x40084c);
451b8bf04e1SBen Skeggs 			u32 subc = (addr & 0x00070000) >> 16;
452b8bf04e1SBen Skeggs 			u32 mthd = (addr & 0x00001ffc);
453276836d4SBen Skeggs 			u32 data = nvkm_rd32(device, 0x40085c);
454276836d4SBen Skeggs 			u32 class = nvkm_rd32(device, 0x400814);
455b8bf04e1SBen Skeggs 
456109c2f2fSBen Skeggs 			nvkm_error(subdev, "TRAP DISPATCH_QUERY\n");
457b8bf04e1SBen Skeggs 			if (display && (addr & 0x80000000)) {
458109c2f2fSBen Skeggs 				nvkm_error(subdev,
459109c2f2fSBen Skeggs 					   "ch %d [%010llx %s] subc %d "
460109c2f2fSBen Skeggs 					   "class %04x mthd %04x data %08x "
4618f0649b5SBen Skeggs 					   "40084c %08x\n", chid, inst, name,
4628f0649b5SBen Skeggs 					   subc, class, mthd, data, addr);
463b8bf04e1SBen Skeggs 			} else
464b8bf04e1SBen Skeggs 			if (display) {
465109c2f2fSBen Skeggs 				nvkm_error(subdev, "no stuck command?\n");
466b8bf04e1SBen Skeggs 			}
467b8bf04e1SBen Skeggs 
468276836d4SBen Skeggs 			nvkm_wr32(device, 0x40084c, 0);
469b8bf04e1SBen Skeggs 			ustatus &= ~0x00000002;
470b8bf04e1SBen Skeggs 		}
471b8bf04e1SBen Skeggs 
472b8bf04e1SBen Skeggs 		if (ustatus && display) {
473109c2f2fSBen Skeggs 			nvkm_error(subdev, "TRAP_DISPATCH "
474109c2f2fSBen Skeggs 					   "(unknown %08x)\n", ustatus);
475b8bf04e1SBen Skeggs 		}
476b8bf04e1SBen Skeggs 
477276836d4SBen Skeggs 		nvkm_wr32(device, 0x400804, 0xc0000000);
478276836d4SBen Skeggs 		nvkm_wr32(device, 0x400108, 0x001);
479b8bf04e1SBen Skeggs 		status &= ~0x001;
480b8bf04e1SBen Skeggs 		if (!status)
481b8bf04e1SBen Skeggs 			return 0;
482b8bf04e1SBen Skeggs 	}
483b8bf04e1SBen Skeggs 
484b8bf04e1SBen Skeggs 	/* M2MF: Memory to memory copy engine. */
485b8bf04e1SBen Skeggs 	if (status & 0x002) {
486276836d4SBen Skeggs 		u32 ustatus = nvkm_rd32(device, 0x406800) & 0x7fffffff;
487b8bf04e1SBen Skeggs 		if (display) {
488109c2f2fSBen Skeggs 			nvkm_snprintbf(msg, sizeof(msg),
489109c2f2fSBen Skeggs 				       nv50_gr_trap_m2mf, ustatus);
490109c2f2fSBen Skeggs 			nvkm_error(subdev, "TRAP_M2MF %08x [%s]\n",
491109c2f2fSBen Skeggs 				   ustatus, msg);
492109c2f2fSBen Skeggs 			nvkm_error(subdev, "TRAP_M2MF %08x %08x %08x %08x\n",
493109c2f2fSBen Skeggs 				   nvkm_rd32(device, 0x406804),
494109c2f2fSBen Skeggs 				   nvkm_rd32(device, 0x406808),
495109c2f2fSBen Skeggs 				   nvkm_rd32(device, 0x40680c),
496109c2f2fSBen Skeggs 				   nvkm_rd32(device, 0x406810));
497b8bf04e1SBen Skeggs 		}
498b8bf04e1SBen Skeggs 
499b8bf04e1SBen Skeggs 		/* No sane way found yet -- just reset the bugger. */
500276836d4SBen Skeggs 		nvkm_wr32(device, 0x400040, 2);
501276836d4SBen Skeggs 		nvkm_wr32(device, 0x400040, 0);
502276836d4SBen Skeggs 		nvkm_wr32(device, 0x406800, 0xc0000000);
503276836d4SBen Skeggs 		nvkm_wr32(device, 0x400108, 0x002);
504b8bf04e1SBen Skeggs 		status &= ~0x002;
505b8bf04e1SBen Skeggs 	}
506b8bf04e1SBen Skeggs 
507b8bf04e1SBen Skeggs 	/* VFETCH: Fetches data from vertex buffers. */
508b8bf04e1SBen Skeggs 	if (status & 0x004) {
509276836d4SBen Skeggs 		u32 ustatus = nvkm_rd32(device, 0x400c04) & 0x7fffffff;
510b8bf04e1SBen Skeggs 		if (display) {
511109c2f2fSBen Skeggs 			nvkm_snprintbf(msg, sizeof(msg),
512109c2f2fSBen Skeggs 				       nv50_gr_trap_vfetch, ustatus);
513109c2f2fSBen Skeggs 			nvkm_error(subdev, "TRAP_VFETCH %08x [%s]\n",
514109c2f2fSBen Skeggs 				   ustatus, msg);
515109c2f2fSBen Skeggs 			nvkm_error(subdev, "TRAP_VFETCH %08x %08x %08x %08x\n",
516109c2f2fSBen Skeggs 				   nvkm_rd32(device, 0x400c00),
517109c2f2fSBen Skeggs 				   nvkm_rd32(device, 0x400c08),
518109c2f2fSBen Skeggs 				   nvkm_rd32(device, 0x400c0c),
519109c2f2fSBen Skeggs 				   nvkm_rd32(device, 0x400c10));
520b8bf04e1SBen Skeggs 		}
521b8bf04e1SBen Skeggs 
522276836d4SBen Skeggs 		nvkm_wr32(device, 0x400c04, 0xc0000000);
523276836d4SBen Skeggs 		nvkm_wr32(device, 0x400108, 0x004);
524b8bf04e1SBen Skeggs 		status &= ~0x004;
525b8bf04e1SBen Skeggs 	}
526b8bf04e1SBen Skeggs 
527b8bf04e1SBen Skeggs 	/* STRMOUT: DirectX streamout / OpenGL transform feedback. */
528b8bf04e1SBen Skeggs 	if (status & 0x008) {
529276836d4SBen Skeggs 		ustatus = nvkm_rd32(device, 0x401800) & 0x7fffffff;
530b8bf04e1SBen Skeggs 		if (display) {
531109c2f2fSBen Skeggs 			nvkm_snprintbf(msg, sizeof(msg),
532109c2f2fSBen Skeggs 				       nv50_gr_trap_strmout, ustatus);
533109c2f2fSBen Skeggs 			nvkm_error(subdev, "TRAP_STRMOUT %08x [%s]\n",
534109c2f2fSBen Skeggs 				   ustatus, msg);
535109c2f2fSBen Skeggs 			nvkm_error(subdev, "TRAP_STRMOUT %08x %08x %08x %08x\n",
536109c2f2fSBen Skeggs 				   nvkm_rd32(device, 0x401804),
537109c2f2fSBen Skeggs 				   nvkm_rd32(device, 0x401808),
538109c2f2fSBen Skeggs 				   nvkm_rd32(device, 0x40180c),
539109c2f2fSBen Skeggs 				   nvkm_rd32(device, 0x401810));
540b8bf04e1SBen Skeggs 		}
541b8bf04e1SBen Skeggs 
542b8bf04e1SBen Skeggs 		/* No sane way found yet -- just reset the bugger. */
543276836d4SBen Skeggs 		nvkm_wr32(device, 0x400040, 0x80);
544276836d4SBen Skeggs 		nvkm_wr32(device, 0x400040, 0);
545276836d4SBen Skeggs 		nvkm_wr32(device, 0x401800, 0xc0000000);
546276836d4SBen Skeggs 		nvkm_wr32(device, 0x400108, 0x008);
547b8bf04e1SBen Skeggs 		status &= ~0x008;
548b8bf04e1SBen Skeggs 	}
549b8bf04e1SBen Skeggs 
550b8bf04e1SBen Skeggs 	/* CCACHE: Handles code and c[] caches and fills them. */
551b8bf04e1SBen Skeggs 	if (status & 0x010) {
552276836d4SBen Skeggs 		ustatus = nvkm_rd32(device, 0x405018) & 0x7fffffff;
553b8bf04e1SBen Skeggs 		if (display) {
554109c2f2fSBen Skeggs 			nvkm_snprintbf(msg, sizeof(msg),
555109c2f2fSBen Skeggs 				       nv50_gr_trap_ccache, ustatus);
556109c2f2fSBen Skeggs 			nvkm_error(subdev, "TRAP_CCACHE %08x [%s]\n",
557109c2f2fSBen Skeggs 				   ustatus, msg);
558109c2f2fSBen Skeggs 			nvkm_error(subdev, "TRAP_CCACHE %08x %08x %08x %08x "
559b8bf04e1SBen Skeggs 					   "%08x %08x %08x\n",
560109c2f2fSBen Skeggs 				   nvkm_rd32(device, 0x405000),
561109c2f2fSBen Skeggs 				   nvkm_rd32(device, 0x405004),
562109c2f2fSBen Skeggs 				   nvkm_rd32(device, 0x405008),
563109c2f2fSBen Skeggs 				   nvkm_rd32(device, 0x40500c),
564109c2f2fSBen Skeggs 				   nvkm_rd32(device, 0x405010),
565109c2f2fSBen Skeggs 				   nvkm_rd32(device, 0x405014),
566276836d4SBen Skeggs 				   nvkm_rd32(device, 0x40501c));
567b8bf04e1SBen Skeggs 		}
568b8bf04e1SBen Skeggs 
569276836d4SBen Skeggs 		nvkm_wr32(device, 0x405018, 0xc0000000);
570276836d4SBen Skeggs 		nvkm_wr32(device, 0x400108, 0x010);
571b8bf04e1SBen Skeggs 		status &= ~0x010;
572b8bf04e1SBen Skeggs 	}
573b8bf04e1SBen Skeggs 
574b8bf04e1SBen Skeggs 	/* Unknown, not seen yet... 0x402000 is the only trap status reg
575b8bf04e1SBen Skeggs 	 * remaining, so try to handle it anyway. Perhaps related to that
576b8bf04e1SBen Skeggs 	 * unknown DMA slot on tesla? */
577b8bf04e1SBen Skeggs 	if (status & 0x20) {
578276836d4SBen Skeggs 		ustatus = nvkm_rd32(device, 0x402000) & 0x7fffffff;
579b8bf04e1SBen Skeggs 		if (display)
580109c2f2fSBen Skeggs 			nvkm_error(subdev, "TRAP_UNKC04 %08x\n", ustatus);
581276836d4SBen Skeggs 		nvkm_wr32(device, 0x402000, 0xc0000000);
582b8bf04e1SBen Skeggs 		/* no status modifiction on purpose */
583b8bf04e1SBen Skeggs 	}
584b8bf04e1SBen Skeggs 
585b8bf04e1SBen Skeggs 	/* TEXTURE: CUDA texturing units */
586b8bf04e1SBen Skeggs 	if (status & 0x040) {
587bfee3f3dSBen Skeggs 		nv50_gr_tp_trap(gr, 6, 0x408900, 0x408600, display,
588b8bf04e1SBen Skeggs 				    "TRAP_TEXTURE");
589276836d4SBen Skeggs 		nvkm_wr32(device, 0x400108, 0x040);
590b8bf04e1SBen Skeggs 		status &= ~0x040;
591b8bf04e1SBen Skeggs 	}
592b8bf04e1SBen Skeggs 
593b8bf04e1SBen Skeggs 	/* MP: CUDA execution engines. */
594b8bf04e1SBen Skeggs 	if (status & 0x080) {
595bfee3f3dSBen Skeggs 		nv50_gr_tp_trap(gr, 7, 0x408314, 0x40831c, display,
596b8bf04e1SBen Skeggs 				    "TRAP_MP");
597276836d4SBen Skeggs 		nvkm_wr32(device, 0x400108, 0x080);
598b8bf04e1SBen Skeggs 		status &= ~0x080;
599b8bf04e1SBen Skeggs 	}
600b8bf04e1SBen Skeggs 
601b8bf04e1SBen Skeggs 	/* PROP:  Handles TP-initiated uncached memory accesses:
602b8bf04e1SBen Skeggs 	 * l[], g[], stack, 2d surfaces, render targets. */
603b8bf04e1SBen Skeggs 	if (status & 0x100) {
604bfee3f3dSBen Skeggs 		nv50_gr_tp_trap(gr, 8, 0x408e08, 0x408708, display,
605b8bf04e1SBen Skeggs 				    "TRAP_PROP");
606276836d4SBen Skeggs 		nvkm_wr32(device, 0x400108, 0x100);
607b8bf04e1SBen Skeggs 		status &= ~0x100;
608b8bf04e1SBen Skeggs 	}
609b8bf04e1SBen Skeggs 
610b8bf04e1SBen Skeggs 	if (status) {
611b8bf04e1SBen Skeggs 		if (display)
612109c2f2fSBen Skeggs 			nvkm_error(subdev, "TRAP: unknown %08x\n", status);
613276836d4SBen Skeggs 		nvkm_wr32(device, 0x400108, status);
614b8bf04e1SBen Skeggs 	}
615b8bf04e1SBen Skeggs 
616b8bf04e1SBen Skeggs 	return 1;
617b8bf04e1SBen Skeggs }
618b8bf04e1SBen Skeggs 
619c85ee6caSBen Skeggs void
nv50_gr_intr(struct nvkm_gr * base)620c85ee6caSBen Skeggs nv50_gr_intr(struct nvkm_gr *base)
621b8bf04e1SBen Skeggs {
622c85ee6caSBen Skeggs 	struct nv50_gr *gr = nv50_gr(base);
623c85ee6caSBen Skeggs 	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
624c85ee6caSBen Skeggs 	struct nvkm_device *device = subdev->device;
625c358f538SBen Skeggs 	struct nvkm_chan *chan;
626276836d4SBen Skeggs 	u32 stat = nvkm_rd32(device, 0x400100);
627276836d4SBen Skeggs 	u32 inst = nvkm_rd32(device, 0x40032c) & 0x0fffffff;
628276836d4SBen Skeggs 	u32 addr = nvkm_rd32(device, 0x400704);
629b8bf04e1SBen Skeggs 	u32 subc = (addr & 0x00070000) >> 16;
630b8bf04e1SBen Skeggs 	u32 mthd = (addr & 0x00001ffc);
631276836d4SBen Skeggs 	u32 data = nvkm_rd32(device, 0x400708);
632276836d4SBen Skeggs 	u32 class = nvkm_rd32(device, 0x400814);
633b8bf04e1SBen Skeggs 	u32 show = stat, show_bitfield = stat;
634109c2f2fSBen Skeggs 	const struct nvkm_enum *en;
635a65955e1SBen Skeggs 	unsigned long flags;
6368f0649b5SBen Skeggs 	const char *name = "unknown";
637109c2f2fSBen Skeggs 	char msg[128];
6388f0649b5SBen Skeggs 	int chid = -1;
639b8bf04e1SBen Skeggs 
640c358f538SBen Skeggs 	chan = nvkm_chan_get_inst(&gr->base.engine, (u64)inst << 12, &flags);
6418f0649b5SBen Skeggs 	if (chan)  {
642c358f538SBen Skeggs 		name = chan->name;
643c358f538SBen Skeggs 		chid = chan->id;
6448f0649b5SBen Skeggs 	}
645b8bf04e1SBen Skeggs 
646b8bf04e1SBen Skeggs 	if (show & 0x00100000) {
647276836d4SBen Skeggs 		u32 ecode = nvkm_rd32(device, 0x400110);
648109c2f2fSBen Skeggs 		en = nvkm_enum_find(nv50_data_error_names, ecode);
649109c2f2fSBen Skeggs 		nvkm_error(subdev, "DATA_ERROR %08x [%s]\n",
650109c2f2fSBen Skeggs 			   ecode, en ? en->name : "");
651b8bf04e1SBen Skeggs 		show_bitfield &= ~0x00100000;
652b8bf04e1SBen Skeggs 	}
653b8bf04e1SBen Skeggs 
654b8bf04e1SBen Skeggs 	if (stat & 0x00200000) {
6558f0649b5SBen Skeggs 		if (!nv50_gr_trap_handler(gr, show, chid, (u64)inst << 12, name))
656b8bf04e1SBen Skeggs 			show &= ~0x00200000;
657b8bf04e1SBen Skeggs 		show_bitfield &= ~0x00200000;
658b8bf04e1SBen Skeggs 	}
659b8bf04e1SBen Skeggs 
660276836d4SBen Skeggs 	nvkm_wr32(device, 0x400100, stat);
661276836d4SBen Skeggs 	nvkm_wr32(device, 0x400500, 0x00010001);
662b8bf04e1SBen Skeggs 
663b8bf04e1SBen Skeggs 	if (show) {
664b8bf04e1SBen Skeggs 		show &= show_bitfield;
665109c2f2fSBen Skeggs 		nvkm_snprintbf(msg, sizeof(msg), nv50_gr_intr_name, show);
666109c2f2fSBen Skeggs 		nvkm_error(subdev, "%08x [%s] ch %d [%010llx %s] subc %d "
667109c2f2fSBen Skeggs 				   "class %04x mthd %04x data %08x\n",
6688f0649b5SBen Skeggs 			   stat, msg, chid, (u64)inst << 12, name,
6698f0649b5SBen Skeggs 			   subc, class, mthd, data);
670b8bf04e1SBen Skeggs 	}
671b8bf04e1SBen Skeggs 
672276836d4SBen Skeggs 	if (nvkm_rd32(device, 0x400824) & (1 << 31))
673276836d4SBen Skeggs 		nvkm_wr32(device, 0x400824, nvkm_rd32(device, 0x400824) & ~(1 << 31));
674b8bf04e1SBen Skeggs 
675c358f538SBen Skeggs 	nvkm_chan_put(&chan, flags);
676b8bf04e1SBen Skeggs }
677b8bf04e1SBen Skeggs 
678c85ee6caSBen Skeggs int
nv50_gr_init(struct nvkm_gr * base)679c85ee6caSBen Skeggs nv50_gr_init(struct nvkm_gr *base)
680b8bf04e1SBen Skeggs {
681c85ee6caSBen Skeggs 	struct nv50_gr *gr = nv50_gr(base);
682276836d4SBen Skeggs 	struct nvkm_device *device = gr->base.engine.subdev.device;
683b8bf04e1SBen Skeggs 	int ret, units, i;
684b8bf04e1SBen Skeggs 
685b8bf04e1SBen Skeggs 	/* NV_PGRAPH_DEBUG_3_HW_CTX_SWITCH_ENABLED */
686276836d4SBen Skeggs 	nvkm_wr32(device, 0x40008c, 0x00000004);
687b8bf04e1SBen Skeggs 
688b8bf04e1SBen Skeggs 	/* reset/enable traps and interrupts */
689276836d4SBen Skeggs 	nvkm_wr32(device, 0x400804, 0xc0000000);
690276836d4SBen Skeggs 	nvkm_wr32(device, 0x406800, 0xc0000000);
691276836d4SBen Skeggs 	nvkm_wr32(device, 0x400c04, 0xc0000000);
692276836d4SBen Skeggs 	nvkm_wr32(device, 0x401800, 0xc0000000);
693276836d4SBen Skeggs 	nvkm_wr32(device, 0x405018, 0xc0000000);
694276836d4SBen Skeggs 	nvkm_wr32(device, 0x402000, 0xc0000000);
695b8bf04e1SBen Skeggs 
696276836d4SBen Skeggs 	units = nvkm_rd32(device, 0x001540);
697b8bf04e1SBen Skeggs 	for (i = 0; i < 16; i++) {
698b8bf04e1SBen Skeggs 		if (!(units & (1 << i)))
699b8bf04e1SBen Skeggs 			continue;
700b8bf04e1SBen Skeggs 
701c85ee6caSBen Skeggs 		if (device->chipset < 0xa0) {
702276836d4SBen Skeggs 			nvkm_wr32(device, 0x408900 + (i << 12), 0xc0000000);
703276836d4SBen Skeggs 			nvkm_wr32(device, 0x408e08 + (i << 12), 0xc0000000);
704276836d4SBen Skeggs 			nvkm_wr32(device, 0x408314 + (i << 12), 0xc0000000);
705b8bf04e1SBen Skeggs 		} else {
706276836d4SBen Skeggs 			nvkm_wr32(device, 0x408600 + (i << 11), 0xc0000000);
707276836d4SBen Skeggs 			nvkm_wr32(device, 0x408708 + (i << 11), 0xc0000000);
708276836d4SBen Skeggs 			nvkm_wr32(device, 0x40831c + (i << 11), 0xc0000000);
709b8bf04e1SBen Skeggs 		}
710b8bf04e1SBen Skeggs 	}
711b8bf04e1SBen Skeggs 
712276836d4SBen Skeggs 	nvkm_wr32(device, 0x400108, 0xffffffff);
713276836d4SBen Skeggs 	nvkm_wr32(device, 0x400138, 0xffffffff);
714276836d4SBen Skeggs 	nvkm_wr32(device, 0x400100, 0xffffffff);
715276836d4SBen Skeggs 	nvkm_wr32(device, 0x40013c, 0xffffffff);
716276836d4SBen Skeggs 	nvkm_wr32(device, 0x400500, 0x00010001);
717b8bf04e1SBen Skeggs 
718b8bf04e1SBen Skeggs 	/* upload context program, initialise ctxctl defaults */
719c85ee6caSBen Skeggs 	ret = nv50_grctx_init(device, &gr->size);
720b8bf04e1SBen Skeggs 	if (ret)
721b8bf04e1SBen Skeggs 		return ret;
722b8bf04e1SBen Skeggs 
723276836d4SBen Skeggs 	nvkm_wr32(device, 0x400824, 0x00000000);
724276836d4SBen Skeggs 	nvkm_wr32(device, 0x400828, 0x00000000);
725276836d4SBen Skeggs 	nvkm_wr32(device, 0x40082c, 0x00000000);
726276836d4SBen Skeggs 	nvkm_wr32(device, 0x400830, 0x00000000);
727276836d4SBen Skeggs 	nvkm_wr32(device, 0x40032c, 0x00000000);
728276836d4SBen Skeggs 	nvkm_wr32(device, 0x400330, 0x00000000);
729b8bf04e1SBen Skeggs 
730b8bf04e1SBen Skeggs 	/* some unknown zcull magic */
731c85ee6caSBen Skeggs 	switch (device->chipset & 0xf0) {
732b8bf04e1SBen Skeggs 	case 0x50:
733b8bf04e1SBen Skeggs 	case 0x80:
734b8bf04e1SBen Skeggs 	case 0x90:
735276836d4SBen Skeggs 		nvkm_wr32(device, 0x402ca8, 0x00000800);
736b8bf04e1SBen Skeggs 		break;
737b8bf04e1SBen Skeggs 	case 0xa0:
738b8bf04e1SBen Skeggs 	default:
739c85ee6caSBen Skeggs 		if (device->chipset == 0xa0 ||
740c85ee6caSBen Skeggs 		    device->chipset == 0xaa ||
741c85ee6caSBen Skeggs 		    device->chipset == 0xac) {
742276836d4SBen Skeggs 			nvkm_wr32(device, 0x402ca8, 0x00000802);
743b8bf04e1SBen Skeggs 		} else {
744276836d4SBen Skeggs 			nvkm_wr32(device, 0x402cc0, 0x00000000);
745276836d4SBen Skeggs 			nvkm_wr32(device, 0x402ca8, 0x00000002);
746b8bf04e1SBen Skeggs 		}
747b8bf04e1SBen Skeggs 
748b8bf04e1SBen Skeggs 		break;
749b8bf04e1SBen Skeggs 	}
750b8bf04e1SBen Skeggs 
751b8bf04e1SBen Skeggs 	/* zero out zcull regions */
752b8bf04e1SBen Skeggs 	for (i = 0; i < 8; i++) {
753276836d4SBen Skeggs 		nvkm_wr32(device, 0x402c20 + (i * 0x10), 0x00000000);
754276836d4SBen Skeggs 		nvkm_wr32(device, 0x402c24 + (i * 0x10), 0x00000000);
755276836d4SBen Skeggs 		nvkm_wr32(device, 0x402c28 + (i * 0x10), 0x00000000);
756276836d4SBen Skeggs 		nvkm_wr32(device, 0x402c2c + (i * 0x10), 0x00000000);
757b8bf04e1SBen Skeggs 	}
758c85ee6caSBen Skeggs 
759b8bf04e1SBen Skeggs 	return 0;
760b8bf04e1SBen Skeggs }
761b8bf04e1SBen Skeggs 
762c85ee6caSBen Skeggs int
nv50_gr_new_(const struct nvkm_gr_func * func,struct nvkm_device * device,enum nvkm_subdev_type type,int inst,struct nvkm_gr ** pgr)763c85ee6caSBen Skeggs nv50_gr_new_(const struct nvkm_gr_func *func, struct nvkm_device *device,
764864d37c3SBen Skeggs 	     enum nvkm_subdev_type type, int inst, struct nvkm_gr **pgr)
765c85ee6caSBen Skeggs {
766c85ee6caSBen Skeggs 	struct nv50_gr *gr;
767c85ee6caSBen Skeggs 
768c85ee6caSBen Skeggs 	if (!(gr = kzalloc(sizeof(*gr), GFP_KERNEL)))
769c85ee6caSBen Skeggs 		return -ENOMEM;
770c85ee6caSBen Skeggs 	spin_lock_init(&gr->lock);
771c85ee6caSBen Skeggs 	*pgr = &gr->base;
772c85ee6caSBen Skeggs 
773864d37c3SBen Skeggs 	return nvkm_gr_ctor(func, device, type, inst, true, &gr->base);
774c85ee6caSBen Skeggs }
775c85ee6caSBen Skeggs 
776c85ee6caSBen Skeggs static const struct nvkm_gr_func
777c85ee6caSBen Skeggs nv50_gr = {
778b8bf04e1SBen Skeggs 	.init = nv50_gr_init,
779c85ee6caSBen Skeggs 	.intr = nv50_gr_intr,
780c85ee6caSBen Skeggs 	.chan_new = nv50_gr_chan_new,
781c85ee6caSBen Skeggs 	.units = nv50_gr_units,
782c85ee6caSBen Skeggs 	.sclass = {
7830233a9f4SBen Skeggs 		{ -1, -1, NV_NULL_CLASS, &nv50_gr_object },
7840233a9f4SBen Skeggs 		{ -1, -1, NV50_TWOD, &nv50_gr_object },
7850233a9f4SBen Skeggs 		{ -1, -1, NV50_MEMORY_TO_MEMORY_FORMAT, &nv50_gr_object },
7860233a9f4SBen Skeggs 		{ -1, -1, NV50_TESLA, &nv50_gr_object },
7870233a9f4SBen Skeggs 		{ -1, -1, NV50_COMPUTE, &nv50_gr_object },
788c85ee6caSBen Skeggs 		{}
789c85ee6caSBen Skeggs 	}
790b8bf04e1SBen Skeggs };
791c85ee6caSBen Skeggs 
792c85ee6caSBen Skeggs int
nv50_gr_new(struct nvkm_device * device,enum nvkm_subdev_type type,int inst,struct nvkm_gr ** pgr)793864d37c3SBen Skeggs nv50_gr_new(struct nvkm_device *device, enum nvkm_subdev_type type, int inst, struct nvkm_gr **pgr)
794c85ee6caSBen Skeggs {
795864d37c3SBen Skeggs 	return nv50_gr_new_(&nv50_gr, device, type, inst, pgr);
796c85ee6caSBen Skeggs }
797