1b8bf04e1SBen Skeggs /*
2b8bf04e1SBen Skeggs * Copyright 2012 Red Hat Inc.
3b8bf04e1SBen Skeggs *
4b8bf04e1SBen Skeggs * Permission is hereby granted, free of charge, to any person obtaining a
5b8bf04e1SBen Skeggs * copy of this software and associated documentation files (the "Software"),
6b8bf04e1SBen Skeggs * to deal in the Software without restriction, including without limitation
7b8bf04e1SBen Skeggs * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8b8bf04e1SBen Skeggs * and/or sell copies of the Software, and to permit persons to whom the
9b8bf04e1SBen Skeggs * Software is furnished to do so, subject to the following conditions:
10b8bf04e1SBen Skeggs *
11b8bf04e1SBen Skeggs * The above copyright notice and this permission notice shall be included in
12b8bf04e1SBen Skeggs * all copies or substantial portions of the Software.
13b8bf04e1SBen Skeggs *
14b8bf04e1SBen Skeggs * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15b8bf04e1SBen Skeggs * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16b8bf04e1SBen Skeggs * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17b8bf04e1SBen Skeggs * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18b8bf04e1SBen Skeggs * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19b8bf04e1SBen Skeggs * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20b8bf04e1SBen Skeggs * OTHER DEALINGS IN THE SOFTWARE.
21b8bf04e1SBen Skeggs *
22b8bf04e1SBen Skeggs * Authors: Ben Skeggs
23b8bf04e1SBen Skeggs */
24b8bf04e1SBen Skeggs #include "nv40.h"
25b8bf04e1SBen Skeggs #include "regs.h"
26b8bf04e1SBen Skeggs
27e3c71eb2SBen Skeggs #include <core/client.h>
2813de7f46SBen Skeggs #include <core/gpuobj.h>
29e3c71eb2SBen Skeggs #include <subdev/fb.h>
30e3c71eb2SBen Skeggs #include <subdev/timer.h>
31e3c71eb2SBen Skeggs #include <engine/fifo.h>
32e3c71eb2SBen Skeggs
33c85ee6caSBen Skeggs u64
nv40_gr_units(struct nvkm_gr * gr)34e3c71eb2SBen Skeggs nv40_gr_units(struct nvkm_gr *gr)
35b8bf04e1SBen Skeggs {
36276836d4SBen Skeggs return nvkm_rd32(gr->engine.subdev.device, 0x1540);
37b8bf04e1SBen Skeggs }
38b8bf04e1SBen Skeggs
39b8bf04e1SBen Skeggs /*******************************************************************************
40b8bf04e1SBen Skeggs * Graphics object classes
41b8bf04e1SBen Skeggs ******************************************************************************/
42b8bf04e1SBen Skeggs
43b8bf04e1SBen Skeggs static int
nv40_gr_object_bind(struct nvkm_object * object,struct nvkm_gpuobj * parent,int align,struct nvkm_gpuobj ** pgpuobj)4427f3d6cfSBen Skeggs nv40_gr_object_bind(struct nvkm_object *object, struct nvkm_gpuobj *parent,
4527f3d6cfSBen Skeggs int align, struct nvkm_gpuobj **pgpuobj)
46b8bf04e1SBen Skeggs {
4727f3d6cfSBen Skeggs int ret = nvkm_gpuobj_new(object->engine->subdev.device, 20, align,
4827f3d6cfSBen Skeggs false, parent, pgpuobj);
4927f3d6cfSBen Skeggs if (ret == 0) {
5027f3d6cfSBen Skeggs nvkm_kmap(*pgpuobj);
5168f3f702SBen Skeggs nvkm_wo32(*pgpuobj, 0x00, object->oclass);
5227f3d6cfSBen Skeggs nvkm_wo32(*pgpuobj, 0x04, 0x00000000);
5327f3d6cfSBen Skeggs nvkm_wo32(*pgpuobj, 0x08, 0x00000000);
54b8bf04e1SBen Skeggs #ifdef __BIG_ENDIAN
5527f3d6cfSBen Skeggs nvkm_mo32(*pgpuobj, 0x08, 0x01000000, 0x01000000);
56b8bf04e1SBen Skeggs #endif
5727f3d6cfSBen Skeggs nvkm_wo32(*pgpuobj, 0x0c, 0x00000000);
5827f3d6cfSBen Skeggs nvkm_wo32(*pgpuobj, 0x10, 0x00000000);
5927f3d6cfSBen Skeggs nvkm_done(*pgpuobj);
6027f3d6cfSBen Skeggs }
6127f3d6cfSBen Skeggs return ret;
62b8bf04e1SBen Skeggs }
63b8bf04e1SBen Skeggs
64c85ee6caSBen Skeggs const struct nvkm_object_func
6527f3d6cfSBen Skeggs nv40_gr_object = {
6627f3d6cfSBen Skeggs .bind = nv40_gr_object_bind,
67b8bf04e1SBen Skeggs };
68b8bf04e1SBen Skeggs
69b8bf04e1SBen Skeggs /*******************************************************************************
70b8bf04e1SBen Skeggs * PGRAPH context
71b8bf04e1SBen Skeggs ******************************************************************************/
72b8bf04e1SBen Skeggs
73b8bf04e1SBen Skeggs static int
nv40_gr_chan_bind(struct nvkm_object * object,struct nvkm_gpuobj * parent,int align,struct nvkm_gpuobj ** pgpuobj)7427f3d6cfSBen Skeggs nv40_gr_chan_bind(struct nvkm_object *object, struct nvkm_gpuobj *parent,
7527f3d6cfSBen Skeggs int align, struct nvkm_gpuobj **pgpuobj)
76b8bf04e1SBen Skeggs {
7727f3d6cfSBen Skeggs struct nv40_gr_chan *chan = nv40_gr_chan(object);
7827f3d6cfSBen Skeggs struct nv40_gr *gr = chan->gr;
7927f3d6cfSBen Skeggs int ret = nvkm_gpuobj_new(gr->base.engine.subdev.device, gr->size,
8027f3d6cfSBen Skeggs align, true, parent, pgpuobj);
8127f3d6cfSBen Skeggs if (ret == 0) {
8227f3d6cfSBen Skeggs chan->inst = (*pgpuobj)->addr;
8327f3d6cfSBen Skeggs nvkm_kmap(*pgpuobj);
8427f3d6cfSBen Skeggs nv40_grctx_fill(gr->base.engine.subdev.device, *pgpuobj);
8527f3d6cfSBen Skeggs nvkm_wo32(*pgpuobj, 0x00000, chan->inst >> 4);
8627f3d6cfSBen Skeggs nvkm_done(*pgpuobj);
8727f3d6cfSBen Skeggs }
88b8bf04e1SBen Skeggs return ret;
89b8bf04e1SBen Skeggs }
90b8bf04e1SBen Skeggs
91b8bf04e1SBen Skeggs static int
nv40_gr_chan_fini(struct nvkm_object * object,bool suspend)9227f3d6cfSBen Skeggs nv40_gr_chan_fini(struct nvkm_object *object, bool suspend)
93b8bf04e1SBen Skeggs {
9427f3d6cfSBen Skeggs struct nv40_gr_chan *chan = nv40_gr_chan(object);
9527f3d6cfSBen Skeggs struct nv40_gr *gr = chan->gr;
96109c2f2fSBen Skeggs struct nvkm_subdev *subdev = &gr->base.engine.subdev;
97109c2f2fSBen Skeggs struct nvkm_device *device = subdev->device;
9827f3d6cfSBen Skeggs u32 inst = 0x01000000 | chan->inst >> 4;
99b8bf04e1SBen Skeggs int ret = 0;
100b8bf04e1SBen Skeggs
101276836d4SBen Skeggs nvkm_mask(device, 0x400720, 0x00000001, 0x00000000);
102b8bf04e1SBen Skeggs
103276836d4SBen Skeggs if (nvkm_rd32(device, 0x40032c) == inst) {
104b8bf04e1SBen Skeggs if (suspend) {
105276836d4SBen Skeggs nvkm_wr32(device, 0x400720, 0x00000000);
106276836d4SBen Skeggs nvkm_wr32(device, 0x400784, inst);
107276836d4SBen Skeggs nvkm_mask(device, 0x400310, 0x00000020, 0x00000020);
108276836d4SBen Skeggs nvkm_mask(device, 0x400304, 0x00000001, 0x00000001);
109c4584adcSBen Skeggs if (nvkm_msec(device, 2000,
110c4584adcSBen Skeggs if (!(nvkm_rd32(device, 0x400300) & 0x00000001))
111c4584adcSBen Skeggs break;
112c4584adcSBen Skeggs ) < 0) {
113276836d4SBen Skeggs u32 insn = nvkm_rd32(device, 0x400308);
114109c2f2fSBen Skeggs nvkm_warn(subdev, "ctxprog timeout %08x\n", insn);
115b8bf04e1SBen Skeggs ret = -EBUSY;
116b8bf04e1SBen Skeggs }
117b8bf04e1SBen Skeggs }
118b8bf04e1SBen Skeggs
119276836d4SBen Skeggs nvkm_mask(device, 0x40032c, 0x01000000, 0x00000000);
120b8bf04e1SBen Skeggs }
121b8bf04e1SBen Skeggs
122276836d4SBen Skeggs if (nvkm_rd32(device, 0x400330) == inst)
123276836d4SBen Skeggs nvkm_mask(device, 0x400330, 0x01000000, 0x00000000);
124b8bf04e1SBen Skeggs
125276836d4SBen Skeggs nvkm_mask(device, 0x400720, 0x00000001, 0x00000001);
126b8bf04e1SBen Skeggs return ret;
127b8bf04e1SBen Skeggs }
128b8bf04e1SBen Skeggs
12927f3d6cfSBen Skeggs static void *
nv40_gr_chan_dtor(struct nvkm_object * object)13027f3d6cfSBen Skeggs nv40_gr_chan_dtor(struct nvkm_object *object)
13127f3d6cfSBen Skeggs {
13227f3d6cfSBen Skeggs struct nv40_gr_chan *chan = nv40_gr_chan(object);
13327f3d6cfSBen Skeggs unsigned long flags;
13427f3d6cfSBen Skeggs spin_lock_irqsave(&chan->gr->base.engine.lock, flags);
13527f3d6cfSBen Skeggs list_del(&chan->head);
13627f3d6cfSBen Skeggs spin_unlock_irqrestore(&chan->gr->base.engine.lock, flags);
13727f3d6cfSBen Skeggs return chan;
13827f3d6cfSBen Skeggs }
13927f3d6cfSBen Skeggs
14027f3d6cfSBen Skeggs static const struct nvkm_object_func
14127f3d6cfSBen Skeggs nv40_gr_chan = {
14227f3d6cfSBen Skeggs .dtor = nv40_gr_chan_dtor,
14327f3d6cfSBen Skeggs .fini = nv40_gr_chan_fini,
14427f3d6cfSBen Skeggs .bind = nv40_gr_chan_bind,
145b8bf04e1SBen Skeggs };
146b8bf04e1SBen Skeggs
147c85ee6caSBen Skeggs int
nv40_gr_chan_new(struct nvkm_gr * base,struct nvkm_chan * fifoch,const struct nvkm_oclass * oclass,struct nvkm_object ** pobject)14827f3d6cfSBen Skeggs nv40_gr_chan_new(struct nvkm_gr *base, struct nvkm_chan *fifoch,
14927f3d6cfSBen Skeggs const struct nvkm_oclass *oclass, struct nvkm_object **pobject)
15027f3d6cfSBen Skeggs {
15127f3d6cfSBen Skeggs struct nv40_gr *gr = nv40_gr(base);
15227f3d6cfSBen Skeggs struct nv40_gr_chan *chan;
15327f3d6cfSBen Skeggs unsigned long flags;
15427f3d6cfSBen Skeggs
15527f3d6cfSBen Skeggs if (!(chan = kzalloc(sizeof(*chan), GFP_KERNEL)))
15627f3d6cfSBen Skeggs return -ENOMEM;
15727f3d6cfSBen Skeggs nvkm_object_ctor(&nv40_gr_chan, oclass, &chan->object);
15827f3d6cfSBen Skeggs chan->gr = gr;
1599daf38f4SBen Skeggs chan->fifo = fifoch;
16027f3d6cfSBen Skeggs *pobject = &chan->object;
16127f3d6cfSBen Skeggs
16227f3d6cfSBen Skeggs spin_lock_irqsave(&chan->gr->base.engine.lock, flags);
16327f3d6cfSBen Skeggs list_add(&chan->head, &gr->chan);
16427f3d6cfSBen Skeggs spin_unlock_irqrestore(&chan->gr->base.engine.lock, flags);
16527f3d6cfSBen Skeggs return 0;
16627f3d6cfSBen Skeggs }
16727f3d6cfSBen Skeggs
168b8bf04e1SBen Skeggs /*******************************************************************************
169b8bf04e1SBen Skeggs * PGRAPH engine/subdev functions
170b8bf04e1SBen Skeggs ******************************************************************************/
171b8bf04e1SBen Skeggs
172b8bf04e1SBen Skeggs static void
nv40_gr_tile(struct nvkm_gr * base,int i,struct nvkm_fb_tile * tile)173c85ee6caSBen Skeggs nv40_gr_tile(struct nvkm_gr *base, int i, struct nvkm_fb_tile *tile)
174b8bf04e1SBen Skeggs {
175c85ee6caSBen Skeggs struct nv40_gr *gr = nv40_gr(base);
176276836d4SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
177276836d4SBen Skeggs struct nvkm_fifo *fifo = device->fifo;
178b8bf04e1SBen Skeggs unsigned long flags;
179b8bf04e1SBen Skeggs
18013de7f46SBen Skeggs nvkm_fifo_pause(fifo, &flags);
18127f3d6cfSBen Skeggs nv04_gr_idle(&gr->base);
182b8bf04e1SBen Skeggs
183c85ee6caSBen Skeggs switch (device->chipset) {
184b8bf04e1SBen Skeggs case 0x40:
185b8bf04e1SBen Skeggs case 0x41:
186b8bf04e1SBen Skeggs case 0x42:
187b8bf04e1SBen Skeggs case 0x43:
188b8bf04e1SBen Skeggs case 0x45:
189276836d4SBen Skeggs nvkm_wr32(device, NV20_PGRAPH_TSIZE(i), tile->pitch);
190276836d4SBen Skeggs nvkm_wr32(device, NV20_PGRAPH_TLIMIT(i), tile->limit);
191276836d4SBen Skeggs nvkm_wr32(device, NV20_PGRAPH_TILE(i), tile->addr);
192276836d4SBen Skeggs nvkm_wr32(device, NV40_PGRAPH_TSIZE1(i), tile->pitch);
193276836d4SBen Skeggs nvkm_wr32(device, NV40_PGRAPH_TLIMIT1(i), tile->limit);
194276836d4SBen Skeggs nvkm_wr32(device, NV40_PGRAPH_TILE1(i), tile->addr);
195c85ee6caSBen Skeggs switch (device->chipset) {
196b8bf04e1SBen Skeggs case 0x40:
197b8bf04e1SBen Skeggs case 0x45:
198276836d4SBen Skeggs nvkm_wr32(device, NV20_PGRAPH_ZCOMP(i), tile->zcomp);
199276836d4SBen Skeggs nvkm_wr32(device, NV40_PGRAPH_ZCOMP1(i), tile->zcomp);
200b8bf04e1SBen Skeggs break;
201b8bf04e1SBen Skeggs case 0x41:
202b8bf04e1SBen Skeggs case 0x42:
203b8bf04e1SBen Skeggs case 0x43:
204276836d4SBen Skeggs nvkm_wr32(device, NV41_PGRAPH_ZCOMP0(i), tile->zcomp);
205276836d4SBen Skeggs nvkm_wr32(device, NV41_PGRAPH_ZCOMP1(i), tile->zcomp);
206b8bf04e1SBen Skeggs break;
207b8bf04e1SBen Skeggs default:
208b8bf04e1SBen Skeggs break;
209b8bf04e1SBen Skeggs }
210b8bf04e1SBen Skeggs break;
211b8bf04e1SBen Skeggs case 0x47:
212b8bf04e1SBen Skeggs case 0x49:
213b8bf04e1SBen Skeggs case 0x4b:
214276836d4SBen Skeggs nvkm_wr32(device, NV47_PGRAPH_TSIZE(i), tile->pitch);
215276836d4SBen Skeggs nvkm_wr32(device, NV47_PGRAPH_TLIMIT(i), tile->limit);
216276836d4SBen Skeggs nvkm_wr32(device, NV47_PGRAPH_TILE(i), tile->addr);
217276836d4SBen Skeggs nvkm_wr32(device, NV40_PGRAPH_TSIZE1(i), tile->pitch);
218276836d4SBen Skeggs nvkm_wr32(device, NV40_PGRAPH_TLIMIT1(i), tile->limit);
219276836d4SBen Skeggs nvkm_wr32(device, NV40_PGRAPH_TILE1(i), tile->addr);
220276836d4SBen Skeggs nvkm_wr32(device, NV47_PGRAPH_ZCOMP0(i), tile->zcomp);
221276836d4SBen Skeggs nvkm_wr32(device, NV47_PGRAPH_ZCOMP1(i), tile->zcomp);
222b8bf04e1SBen Skeggs break;
223b8bf04e1SBen Skeggs default:
224c85ee6caSBen Skeggs WARN_ON(1);
225b8bf04e1SBen Skeggs break;
226b8bf04e1SBen Skeggs }
227b8bf04e1SBen Skeggs
22813de7f46SBen Skeggs nvkm_fifo_start(fifo, &flags);
229b8bf04e1SBen Skeggs }
230b8bf04e1SBen Skeggs
231c85ee6caSBen Skeggs void
nv40_gr_intr(struct nvkm_gr * base)232c85ee6caSBen Skeggs nv40_gr_intr(struct nvkm_gr *base)
233b8bf04e1SBen Skeggs {
234c85ee6caSBen Skeggs struct nv40_gr *gr = nv40_gr(base);
235a65955e1SBen Skeggs struct nv40_gr_chan *temp, *chan = NULL;
236c85ee6caSBen Skeggs struct nvkm_subdev *subdev = &gr->base.engine.subdev;
237c85ee6caSBen Skeggs struct nvkm_device *device = subdev->device;
238276836d4SBen Skeggs u32 stat = nvkm_rd32(device, NV03_PGRAPH_INTR);
239276836d4SBen Skeggs u32 nsource = nvkm_rd32(device, NV03_PGRAPH_NSOURCE);
240276836d4SBen Skeggs u32 nstatus = nvkm_rd32(device, NV03_PGRAPH_NSTATUS);
241276836d4SBen Skeggs u32 inst = nvkm_rd32(device, 0x40032c) & 0x000fffff;
242276836d4SBen Skeggs u32 addr = nvkm_rd32(device, NV04_PGRAPH_TRAPPED_ADDR);
243b8bf04e1SBen Skeggs u32 subc = (addr & 0x00070000) >> 16;
244b8bf04e1SBen Skeggs u32 mthd = (addr & 0x00001ffc);
245276836d4SBen Skeggs u32 data = nvkm_rd32(device, NV04_PGRAPH_TRAPPED_DATA);
246276836d4SBen Skeggs u32 class = nvkm_rd32(device, 0x400160 + subc * 4) & 0xffff;
247b8bf04e1SBen Skeggs u32 show = stat;
248109c2f2fSBen Skeggs char msg[128], src[128], sta[128];
249a65955e1SBen Skeggs unsigned long flags;
250b8bf04e1SBen Skeggs
251a65955e1SBen Skeggs spin_lock_irqsave(&gr->base.engine.lock, flags);
252a65955e1SBen Skeggs list_for_each_entry(temp, &gr->chan, head) {
253a65955e1SBen Skeggs if (temp->inst >> 4 == inst) {
254a65955e1SBen Skeggs chan = temp;
255a65955e1SBen Skeggs list_del(&chan->head);
256a65955e1SBen Skeggs list_add(&chan->head, &gr->chan);
257a65955e1SBen Skeggs break;
258a65955e1SBen Skeggs }
259b8bf04e1SBen Skeggs }
260b8bf04e1SBen Skeggs
261a65955e1SBen Skeggs if (stat & NV_PGRAPH_INTR_ERROR) {
262b8bf04e1SBen Skeggs if (nsource & NV03_PGRAPH_NSOURCE_DMA_VTX_PROTECTION) {
263276836d4SBen Skeggs nvkm_mask(device, 0x402000, 0, 0);
264b8bf04e1SBen Skeggs }
265b8bf04e1SBen Skeggs }
266b8bf04e1SBen Skeggs
267276836d4SBen Skeggs nvkm_wr32(device, NV03_PGRAPH_INTR, stat);
268276836d4SBen Skeggs nvkm_wr32(device, NV04_PGRAPH_FIFO, 0x00000001);
269b8bf04e1SBen Skeggs
270b8bf04e1SBen Skeggs if (show) {
271109c2f2fSBen Skeggs nvkm_snprintbf(msg, sizeof(msg), nv10_gr_intr_name, show);
272109c2f2fSBen Skeggs nvkm_snprintbf(src, sizeof(src), nv04_gr_nsource, nsource);
273109c2f2fSBen Skeggs nvkm_snprintbf(sta, sizeof(sta), nv10_gr_nstatus, nstatus);
274109c2f2fSBen Skeggs nvkm_error(subdev, "intr %08x [%s] nsource %08x [%s] "
275109c2f2fSBen Skeggs "nstatus %08x [%s] ch %d [%08x %s] subc %d "
276109c2f2fSBen Skeggs "class %04x mthd %04x data %08x\n",
277a65955e1SBen Skeggs show, msg, nsource, src, nstatus, sta,
278*c358f538SBen Skeggs chan ? chan->fifo->id : -1, inst << 4,
279*c358f538SBen Skeggs chan ? chan->fifo->name : "unknown",
2808f0649b5SBen Skeggs subc, class, mthd, data);
281b8bf04e1SBen Skeggs }
282b8bf04e1SBen Skeggs
283a65955e1SBen Skeggs spin_unlock_irqrestore(&gr->base.engine.lock, flags);
284b8bf04e1SBen Skeggs }
285b8bf04e1SBen Skeggs
286c85ee6caSBen Skeggs int
nv40_gr_init(struct nvkm_gr * base)287c85ee6caSBen Skeggs nv40_gr_init(struct nvkm_gr *base)
288b8bf04e1SBen Skeggs {
289c85ee6caSBen Skeggs struct nv40_gr *gr = nv40_gr(base);
290276836d4SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
291b8bf04e1SBen Skeggs int ret, i, j;
292b8bf04e1SBen Skeggs u32 vramsz;
293b8bf04e1SBen Skeggs
294b8bf04e1SBen Skeggs /* generate and upload context program */
295c85ee6caSBen Skeggs ret = nv40_grctx_init(device, &gr->size);
296b8bf04e1SBen Skeggs if (ret)
297b8bf04e1SBen Skeggs return ret;
298b8bf04e1SBen Skeggs
299b8bf04e1SBen Skeggs /* No context present currently */
300276836d4SBen Skeggs nvkm_wr32(device, NV40_PGRAPH_CTXCTL_CUR, 0x00000000);
301b8bf04e1SBen Skeggs
302276836d4SBen Skeggs nvkm_wr32(device, NV03_PGRAPH_INTR , 0xFFFFFFFF);
303276836d4SBen Skeggs nvkm_wr32(device, NV40_PGRAPH_INTR_EN, 0xFFFFFFFF);
304b8bf04e1SBen Skeggs
305276836d4SBen Skeggs nvkm_wr32(device, NV04_PGRAPH_DEBUG_0, 0xFFFFFFFF);
306276836d4SBen Skeggs nvkm_wr32(device, NV04_PGRAPH_DEBUG_0, 0x00000000);
307276836d4SBen Skeggs nvkm_wr32(device, NV04_PGRAPH_DEBUG_1, 0x401287c0);
308276836d4SBen Skeggs nvkm_wr32(device, NV04_PGRAPH_DEBUG_3, 0xe0de8055);
309276836d4SBen Skeggs nvkm_wr32(device, NV10_PGRAPH_DEBUG_4, 0x00008000);
310276836d4SBen Skeggs nvkm_wr32(device, NV04_PGRAPH_LIMIT_VIOL_PIX, 0x00be3c5f);
311b8bf04e1SBen Skeggs
312276836d4SBen Skeggs nvkm_wr32(device, NV10_PGRAPH_CTX_CONTROL, 0x10010100);
313276836d4SBen Skeggs nvkm_wr32(device, NV10_PGRAPH_STATE , 0xFFFFFFFF);
314b8bf04e1SBen Skeggs
315276836d4SBen Skeggs j = nvkm_rd32(device, 0x1540) & 0xff;
316b8bf04e1SBen Skeggs if (j) {
317b8bf04e1SBen Skeggs for (i = 0; !(j & 1); j >>= 1, i++)
318b8bf04e1SBen Skeggs ;
319276836d4SBen Skeggs nvkm_wr32(device, 0x405000, i);
320b8bf04e1SBen Skeggs }
321b8bf04e1SBen Skeggs
322c85ee6caSBen Skeggs if (device->chipset == 0x40) {
323276836d4SBen Skeggs nvkm_wr32(device, 0x4009b0, 0x83280fff);
324276836d4SBen Skeggs nvkm_wr32(device, 0x4009b4, 0x000000a0);
325b8bf04e1SBen Skeggs } else {
326276836d4SBen Skeggs nvkm_wr32(device, 0x400820, 0x83280eff);
327276836d4SBen Skeggs nvkm_wr32(device, 0x400824, 0x000000a0);
328b8bf04e1SBen Skeggs }
329b8bf04e1SBen Skeggs
330c85ee6caSBen Skeggs switch (device->chipset) {
331b8bf04e1SBen Skeggs case 0x40:
332b8bf04e1SBen Skeggs case 0x45:
333276836d4SBen Skeggs nvkm_wr32(device, 0x4009b8, 0x0078e366);
334276836d4SBen Skeggs nvkm_wr32(device, 0x4009bc, 0x0000014c);
335b8bf04e1SBen Skeggs break;
336b8bf04e1SBen Skeggs case 0x41:
337b8bf04e1SBen Skeggs case 0x42: /* pciid also 0x00Cx */
338b8bf04e1SBen Skeggs /* case 0x0120: XXX (pciid) */
339276836d4SBen Skeggs nvkm_wr32(device, 0x400828, 0x007596ff);
340276836d4SBen Skeggs nvkm_wr32(device, 0x40082c, 0x00000108);
341b8bf04e1SBen Skeggs break;
342b8bf04e1SBen Skeggs case 0x43:
343276836d4SBen Skeggs nvkm_wr32(device, 0x400828, 0x0072cb77);
344276836d4SBen Skeggs nvkm_wr32(device, 0x40082c, 0x00000108);
345b8bf04e1SBen Skeggs break;
346b8bf04e1SBen Skeggs case 0x44:
347b8bf04e1SBen Skeggs case 0x46: /* G72 */
348b8bf04e1SBen Skeggs case 0x4a:
349b8bf04e1SBen Skeggs case 0x4c: /* G7x-based C51 */
350b8bf04e1SBen Skeggs case 0x4e:
351276836d4SBen Skeggs nvkm_wr32(device, 0x400860, 0);
352276836d4SBen Skeggs nvkm_wr32(device, 0x400864, 0);
353b8bf04e1SBen Skeggs break;
354b8bf04e1SBen Skeggs case 0x47: /* G70 */
355b8bf04e1SBen Skeggs case 0x49: /* G71 */
356b8bf04e1SBen Skeggs case 0x4b: /* G73 */
357276836d4SBen Skeggs nvkm_wr32(device, 0x400828, 0x07830610);
358276836d4SBen Skeggs nvkm_wr32(device, 0x40082c, 0x0000016A);
359b8bf04e1SBen Skeggs break;
360b8bf04e1SBen Skeggs default:
361b8bf04e1SBen Skeggs break;
362b8bf04e1SBen Skeggs }
363b8bf04e1SBen Skeggs
364276836d4SBen Skeggs nvkm_wr32(device, 0x400b38, 0x2ffff800);
365276836d4SBen Skeggs nvkm_wr32(device, 0x400b3c, 0x00006000);
366b8bf04e1SBen Skeggs
367b8bf04e1SBen Skeggs /* Tiling related stuff. */
368c85ee6caSBen Skeggs switch (device->chipset) {
369b8bf04e1SBen Skeggs case 0x44:
370b8bf04e1SBen Skeggs case 0x4a:
371276836d4SBen Skeggs nvkm_wr32(device, 0x400bc4, 0x1003d888);
372276836d4SBen Skeggs nvkm_wr32(device, 0x400bbc, 0xb7a7b500);
373b8bf04e1SBen Skeggs break;
374b8bf04e1SBen Skeggs case 0x46:
375276836d4SBen Skeggs nvkm_wr32(device, 0x400bc4, 0x0000e024);
376276836d4SBen Skeggs nvkm_wr32(device, 0x400bbc, 0xb7a7b520);
377b8bf04e1SBen Skeggs break;
378b8bf04e1SBen Skeggs case 0x4c:
379b8bf04e1SBen Skeggs case 0x4e:
380b8bf04e1SBen Skeggs case 0x67:
381276836d4SBen Skeggs nvkm_wr32(device, 0x400bc4, 0x1003d888);
382276836d4SBen Skeggs nvkm_wr32(device, 0x400bbc, 0xb7a7b540);
383b8bf04e1SBen Skeggs break;
384b8bf04e1SBen Skeggs default:
385b8bf04e1SBen Skeggs break;
386b8bf04e1SBen Skeggs }
387b8bf04e1SBen Skeggs
388b8bf04e1SBen Skeggs /* begin RAM config */
3897e8820feSBen Skeggs vramsz = device->func->resource_size(device, 1) - 1;
390c85ee6caSBen Skeggs switch (device->chipset) {
391b8bf04e1SBen Skeggs case 0x40:
392276836d4SBen Skeggs nvkm_wr32(device, 0x4009A4, nvkm_rd32(device, 0x100200));
393276836d4SBen Skeggs nvkm_wr32(device, 0x4009A8, nvkm_rd32(device, 0x100204));
394276836d4SBen Skeggs nvkm_wr32(device, 0x4069A4, nvkm_rd32(device, 0x100200));
395276836d4SBen Skeggs nvkm_wr32(device, 0x4069A8, nvkm_rd32(device, 0x100204));
396276836d4SBen Skeggs nvkm_wr32(device, 0x400820, 0);
397276836d4SBen Skeggs nvkm_wr32(device, 0x400824, 0);
398276836d4SBen Skeggs nvkm_wr32(device, 0x400864, vramsz);
399276836d4SBen Skeggs nvkm_wr32(device, 0x400868, vramsz);
400b8bf04e1SBen Skeggs break;
401b8bf04e1SBen Skeggs default:
402c85ee6caSBen Skeggs switch (device->chipset) {
403b8bf04e1SBen Skeggs case 0x41:
404b8bf04e1SBen Skeggs case 0x42:
405b8bf04e1SBen Skeggs case 0x43:
406b8bf04e1SBen Skeggs case 0x45:
407b8bf04e1SBen Skeggs case 0x4e:
408b8bf04e1SBen Skeggs case 0x44:
409b8bf04e1SBen Skeggs case 0x4a:
410276836d4SBen Skeggs nvkm_wr32(device, 0x4009F0, nvkm_rd32(device, 0x100200));
411276836d4SBen Skeggs nvkm_wr32(device, 0x4009F4, nvkm_rd32(device, 0x100204));
412b8bf04e1SBen Skeggs break;
413b8bf04e1SBen Skeggs default:
414276836d4SBen Skeggs nvkm_wr32(device, 0x400DF0, nvkm_rd32(device, 0x100200));
415276836d4SBen Skeggs nvkm_wr32(device, 0x400DF4, nvkm_rd32(device, 0x100204));
416b8bf04e1SBen Skeggs break;
417b8bf04e1SBen Skeggs }
418276836d4SBen Skeggs nvkm_wr32(device, 0x4069F0, nvkm_rd32(device, 0x100200));
419276836d4SBen Skeggs nvkm_wr32(device, 0x4069F4, nvkm_rd32(device, 0x100204));
420276836d4SBen Skeggs nvkm_wr32(device, 0x400840, 0);
421276836d4SBen Skeggs nvkm_wr32(device, 0x400844, 0);
422276836d4SBen Skeggs nvkm_wr32(device, 0x4008A0, vramsz);
423276836d4SBen Skeggs nvkm_wr32(device, 0x4008A4, vramsz);
424b8bf04e1SBen Skeggs break;
425b8bf04e1SBen Skeggs }
426b8bf04e1SBen Skeggs
427b8bf04e1SBen Skeggs return 0;
428b8bf04e1SBen Skeggs }
429b8bf04e1SBen Skeggs
430c85ee6caSBen Skeggs int
nv40_gr_new_(const struct nvkm_gr_func * func,struct nvkm_device * device,enum nvkm_subdev_type type,int inst,struct nvkm_gr ** pgr)431c85ee6caSBen Skeggs nv40_gr_new_(const struct nvkm_gr_func *func, struct nvkm_device *device,
432864d37c3SBen Skeggs enum nvkm_subdev_type type, int inst, struct nvkm_gr **pgr)
433c85ee6caSBen Skeggs {
434c85ee6caSBen Skeggs struct nv40_gr *gr;
435c85ee6caSBen Skeggs
436c85ee6caSBen Skeggs if (!(gr = kzalloc(sizeof(*gr), GFP_KERNEL)))
437c85ee6caSBen Skeggs return -ENOMEM;
438c85ee6caSBen Skeggs *pgr = &gr->base;
439c85ee6caSBen Skeggs INIT_LIST_HEAD(&gr->chan);
440c85ee6caSBen Skeggs
441864d37c3SBen Skeggs return nvkm_gr_ctor(func, device, type, inst, true, &gr->base);
442c85ee6caSBen Skeggs }
443c85ee6caSBen Skeggs
444c85ee6caSBen Skeggs static const struct nvkm_gr_func
445c85ee6caSBen Skeggs nv40_gr = {
446b8bf04e1SBen Skeggs .init = nv40_gr_init,
447c85ee6caSBen Skeggs .intr = nv40_gr_intr,
448c85ee6caSBen Skeggs .tile = nv40_gr_tile,
449c85ee6caSBen Skeggs .units = nv40_gr_units,
450c85ee6caSBen Skeggs .chan_new = nv40_gr_chan_new,
451c85ee6caSBen Skeggs .sclass = {
452c85ee6caSBen Skeggs { -1, -1, 0x0012, &nv40_gr_object }, /* beta1 */
453c85ee6caSBen Skeggs { -1, -1, 0x0019, &nv40_gr_object }, /* clip */
454c85ee6caSBen Skeggs { -1, -1, 0x0030, &nv40_gr_object }, /* null */
455c85ee6caSBen Skeggs { -1, -1, 0x0039, &nv40_gr_object }, /* m2mf */
456c85ee6caSBen Skeggs { -1, -1, 0x0043, &nv40_gr_object }, /* rop */
457c85ee6caSBen Skeggs { -1, -1, 0x0044, &nv40_gr_object }, /* patt */
458c85ee6caSBen Skeggs { -1, -1, 0x004a, &nv40_gr_object }, /* gdi */
459c85ee6caSBen Skeggs { -1, -1, 0x0062, &nv40_gr_object }, /* surf2d */
460c85ee6caSBen Skeggs { -1, -1, 0x0072, &nv40_gr_object }, /* beta4 */
461c85ee6caSBen Skeggs { -1, -1, 0x0089, &nv40_gr_object }, /* sifm */
462c85ee6caSBen Skeggs { -1, -1, 0x008a, &nv40_gr_object }, /* ifc */
463c85ee6caSBen Skeggs { -1, -1, 0x009f, &nv40_gr_object }, /* imageblit */
464c85ee6caSBen Skeggs { -1, -1, 0x3062, &nv40_gr_object }, /* surf2d (nv40) */
465c85ee6caSBen Skeggs { -1, -1, 0x3089, &nv40_gr_object }, /* sifm (nv40) */
466c85ee6caSBen Skeggs { -1, -1, 0x309e, &nv40_gr_object }, /* swzsurf (nv40) */
467c85ee6caSBen Skeggs { -1, -1, 0x4097, &nv40_gr_object }, /* curie */
468c85ee6caSBen Skeggs {}
469c85ee6caSBen Skeggs }
470b8bf04e1SBen Skeggs };
471c85ee6caSBen Skeggs
472c85ee6caSBen Skeggs int
nv40_gr_new(struct nvkm_device * device,enum nvkm_subdev_type type,int inst,struct nvkm_gr ** pgr)473864d37c3SBen Skeggs nv40_gr_new(struct nvkm_device *device, enum nvkm_subdev_type type, int inst, struct nvkm_gr **pgr)
474c85ee6caSBen Skeggs {
475864d37c3SBen Skeggs return nv40_gr_new_(&nv40_gr, device, type, inst, pgr);
476c85ee6caSBen Skeggs }
477