xref: /openbmc/linux/drivers/gpu/drm/nouveau/nvkm/engine/gr/gp108.c (revision 7ae9fb1b7ecbb5d85d07857943f677fd1a559b18)
1a096ff19SBen Skeggs /*
2a096ff19SBen Skeggs  * Copyright 2019 Red Hat Inc.
3a096ff19SBen Skeggs  *
4a096ff19SBen Skeggs  * Permission is hereby granted, free of charge, to any person obtaining a
5a096ff19SBen Skeggs  * copy of this software and associated documentation files (the "Software"),
6a096ff19SBen Skeggs  * to deal in the Software without restriction, including without limitation
7a096ff19SBen Skeggs  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8a096ff19SBen Skeggs  * and/or sell copies of the Software, and to permit persons to whom the
9a096ff19SBen Skeggs  * Software is furnished to do so, subject to the following conditions:
10a096ff19SBen Skeggs  *
11a096ff19SBen Skeggs  * The above copyright notice and this permission notice shall be included in
12a096ff19SBen Skeggs  * all copies or substantial portions of the Software.
13a096ff19SBen Skeggs  *
14a096ff19SBen Skeggs  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15a096ff19SBen Skeggs  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16a096ff19SBen Skeggs  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17a096ff19SBen Skeggs  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18a096ff19SBen Skeggs  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19a096ff19SBen Skeggs  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20a096ff19SBen Skeggs  * OTHER DEALINGS IN THE SOFTWARE.
21a096ff19SBen Skeggs  */
22a096ff19SBen Skeggs #include "gf100.h"
23a096ff19SBen Skeggs 
24ef16dc27SBen Skeggs #include <subdev/acr.h>
25ef16dc27SBen Skeggs 
2622dcda45SBen Skeggs #include <nvfw/flcn.h>
2722dcda45SBen Skeggs 
28*c4bdac75SBen Skeggs void
gp108_gr_acr_bld_patch(struct nvkm_acr * acr,u32 bld,s64 adjust)2922dcda45SBen Skeggs gp108_gr_acr_bld_patch(struct nvkm_acr *acr, u32 bld, s64 adjust)
3022dcda45SBen Skeggs {
3122dcda45SBen Skeggs 	struct flcn_bl_dmem_desc_v2 hdr;
3222dcda45SBen Skeggs 	nvkm_robj(acr->wpr, bld, &hdr, sizeof(hdr));
3322dcda45SBen Skeggs 	hdr.code_dma_base = hdr.code_dma_base + adjust;
3422dcda45SBen Skeggs 	hdr.data_dma_base = hdr.data_dma_base + adjust;
3522dcda45SBen Skeggs 	nvkm_wobj(acr->wpr, bld, &hdr, sizeof(hdr));
3622dcda45SBen Skeggs 	flcn_bl_dmem_desc_v2_dump(&acr->subdev, &hdr);
3722dcda45SBen Skeggs }
3822dcda45SBen Skeggs 
39*c4bdac75SBen Skeggs void
gp108_gr_acr_bld_write(struct nvkm_acr * acr,u32 bld,struct nvkm_acr_lsfw * lsfw)4022dcda45SBen Skeggs gp108_gr_acr_bld_write(struct nvkm_acr *acr, u32 bld,
4122dcda45SBen Skeggs 		       struct nvkm_acr_lsfw *lsfw)
4222dcda45SBen Skeggs {
4322dcda45SBen Skeggs 	const u64 base = lsfw->offset.img + lsfw->app_start_offset;
4422dcda45SBen Skeggs 	const u64 code = base + lsfw->app_resident_code_offset;
4522dcda45SBen Skeggs 	const u64 data = base + lsfw->app_resident_data_offset;
4622dcda45SBen Skeggs 	const struct flcn_bl_dmem_desc_v2 hdr = {
4722dcda45SBen Skeggs 		.ctx_dma = FALCON_DMAIDX_UCODE,
4822dcda45SBen Skeggs 		.code_dma_base = code,
4922dcda45SBen Skeggs 		.non_sec_code_off = lsfw->app_resident_code_offset,
5022dcda45SBen Skeggs 		.non_sec_code_size = lsfw->app_resident_code_size,
5122dcda45SBen Skeggs 		.code_entry_point = lsfw->app_imem_entry,
5222dcda45SBen Skeggs 		.data_dma_base = data,
5322dcda45SBen Skeggs 		.data_size = lsfw->app_resident_data_size,
5422dcda45SBen Skeggs 	};
5522dcda45SBen Skeggs 
5622dcda45SBen Skeggs 	nvkm_wobj(acr->wpr, bld, &hdr, sizeof(hdr));
5722dcda45SBen Skeggs }
5822dcda45SBen Skeggs 
59ef16dc27SBen Skeggs const struct nvkm_acr_lsf_func
60ef16dc27SBen Skeggs gp108_gr_gpccs_acr = {
6122dcda45SBen Skeggs 	.flags = NVKM_ACR_LSF_FORCE_PRIV_LOAD,
6222dcda45SBen Skeggs 	.bld_size = sizeof(struct flcn_bl_dmem_desc_v2),
6322dcda45SBen Skeggs 	.bld_write = gp108_gr_acr_bld_write,
6422dcda45SBen Skeggs 	.bld_patch = gp108_gr_acr_bld_patch,
65ef16dc27SBen Skeggs };
66ef16dc27SBen Skeggs 
67ef16dc27SBen Skeggs const struct nvkm_acr_lsf_func
68ef16dc27SBen Skeggs gp108_gr_fecs_acr = {
6922dcda45SBen Skeggs 	.bld_size = sizeof(struct flcn_bl_dmem_desc_v2),
7022dcda45SBen Skeggs 	.bld_write = gp108_gr_acr_bld_write,
7122dcda45SBen Skeggs 	.bld_patch = gp108_gr_acr_bld_patch,
72ef16dc27SBen Skeggs };
73ef16dc27SBen Skeggs 
74ef16dc27SBen Skeggs MODULE_FIRMWARE("nvidia/gp108/gr/fecs_bl.bin");
75ef16dc27SBen Skeggs MODULE_FIRMWARE("nvidia/gp108/gr/fecs_inst.bin");
76ef16dc27SBen Skeggs MODULE_FIRMWARE("nvidia/gp108/gr/fecs_data.bin");
77ef16dc27SBen Skeggs MODULE_FIRMWARE("nvidia/gp108/gr/fecs_sig.bin");
78ef16dc27SBen Skeggs MODULE_FIRMWARE("nvidia/gp108/gr/gpccs_bl.bin");
79ef16dc27SBen Skeggs MODULE_FIRMWARE("nvidia/gp108/gr/gpccs_inst.bin");
80ef16dc27SBen Skeggs MODULE_FIRMWARE("nvidia/gp108/gr/gpccs_data.bin");
81ef16dc27SBen Skeggs MODULE_FIRMWARE("nvidia/gp108/gr/gpccs_sig.bin");
82ef16dc27SBen Skeggs MODULE_FIRMWARE("nvidia/gp108/gr/sw_ctx.bin");
83ef16dc27SBen Skeggs MODULE_FIRMWARE("nvidia/gp108/gr/sw_nonctx.bin");
84ef16dc27SBen Skeggs MODULE_FIRMWARE("nvidia/gp108/gr/sw_bundle_init.bin");
85ef16dc27SBen Skeggs MODULE_FIRMWARE("nvidia/gp108/gr/sw_method_init.bin");
86ef16dc27SBen Skeggs 
87ef16dc27SBen Skeggs static const struct gf100_gr_fwif
88ef16dc27SBen Skeggs gp108_gr_fwif[] = {
89ef16dc27SBen Skeggs 	{  0, gm200_gr_load, &gp107_gr, &gp108_gr_fecs_acr, &gp108_gr_gpccs_acr },
90b9c246adSBen Skeggs 	{ -1, gm200_gr_nofw },
91ef16dc27SBen Skeggs 	{}
92ef16dc27SBen Skeggs };
93ef16dc27SBen Skeggs 
94a096ff19SBen Skeggs int
gp108_gr_new(struct nvkm_device * device,enum nvkm_subdev_type type,int inst,struct nvkm_gr ** pgr)95864d37c3SBen Skeggs gp108_gr_new(struct nvkm_device *device, enum nvkm_subdev_type type, int inst, struct nvkm_gr **pgr)
96a096ff19SBen Skeggs {
97864d37c3SBen Skeggs 	return gf100_gr_new_(gp108_gr_fwif, device, type, inst, pgr);
98a096ff19SBen Skeggs }
99