1b8bf04e1SBen Skeggs /*
2c4d0f8f6SAlexandre Courbot * Copyright (c) 2014-2015, NVIDIA CORPORATION. All rights reserved.
3b8bf04e1SBen Skeggs *
4b8bf04e1SBen Skeggs * Permission is hereby granted, free of charge, to any person obtaining a
5b8bf04e1SBen Skeggs * copy of this software and associated documentation files (the "Software"),
6b8bf04e1SBen Skeggs * to deal in the Software without restriction, including without limitation
7b8bf04e1SBen Skeggs * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8b8bf04e1SBen Skeggs * and/or sell copies of the Software, and to permit persons to whom the
9b8bf04e1SBen Skeggs * Software is furnished to do so, subject to the following conditions:
10b8bf04e1SBen Skeggs *
11b8bf04e1SBen Skeggs * The above copyright notice and this permission notice shall be included in
12b8bf04e1SBen Skeggs * all copies or substantial portions of the Software.
13b8bf04e1SBen Skeggs *
14b8bf04e1SBen Skeggs * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15b8bf04e1SBen Skeggs * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16b8bf04e1SBen Skeggs * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17b8bf04e1SBen Skeggs * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
18b8bf04e1SBen Skeggs * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
19b8bf04e1SBen Skeggs * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
20b8bf04e1SBen Skeggs * DEALINGS IN THE SOFTWARE.
21b8bf04e1SBen Skeggs */
22c85ee6caSBen Skeggs #include "gf100.h"
23e3c71eb2SBen Skeggs #include "ctxgf100.h"
24b8bf04e1SBen Skeggs
25a2bfb50eSBen Skeggs #include <core/firmware.h>
26c4d0f8f6SAlexandre Courbot #include <subdev/timer.h>
27b8bf04e1SBen Skeggs
2827f3d6cfSBen Skeggs #include <nvif/class.h>
29b8bf04e1SBen Skeggs
30c4d0f8f6SAlexandre Courbot struct gk20a_fw_av
31c4d0f8f6SAlexandre Courbot {
32c4d0f8f6SAlexandre Courbot u32 addr;
33c4d0f8f6SAlexandre Courbot u32 data;
34c4d0f8f6SAlexandre Courbot };
35c4d0f8f6SAlexandre Courbot
36de8be616SBen Skeggs int
gk20a_gr_av_to_init_(struct nvkm_blob * blob,u8 count,u32 pitch,struct gf100_gr_pack ** ppack)37*1cd97b54SBen Skeggs gk20a_gr_av_to_init_(struct nvkm_blob *blob, u8 count, u32 pitch, struct gf100_gr_pack **ppack)
38c4d0f8f6SAlexandre Courbot {
39c4d0f8f6SAlexandre Courbot struct gf100_gr_init *init;
40c4d0f8f6SAlexandre Courbot struct gf100_gr_pack *pack;
415986d3e1SAlexandre Courbot int nent;
42c4d0f8f6SAlexandre Courbot int i;
43c4d0f8f6SAlexandre Courbot
44de8be616SBen Skeggs nent = (blob->size / sizeof(struct gk20a_fw_av));
45c4d0f8f6SAlexandre Courbot pack = vzalloc((sizeof(*pack) * 2) + (sizeof(*init) * (nent + 1)));
46de8be616SBen Skeggs if (!pack)
47de8be616SBen Skeggs return -ENOMEM;
48c4d0f8f6SAlexandre Courbot
49c4d0f8f6SAlexandre Courbot init = (void *)(pack + 2);
50c4d0f8f6SAlexandre Courbot pack[0].init = init;
51c4d0f8f6SAlexandre Courbot
52c4d0f8f6SAlexandre Courbot for (i = 0; i < nent; i++) {
53c4d0f8f6SAlexandre Courbot struct gf100_gr_init *ent = &init[i];
54de8be616SBen Skeggs struct gk20a_fw_av *av = &((struct gk20a_fw_av *)blob->data)[i];
55c4d0f8f6SAlexandre Courbot
56c4d0f8f6SAlexandre Courbot ent->addr = av->addr;
57c4d0f8f6SAlexandre Courbot ent->data = av->data;
58*1cd97b54SBen Skeggs ent->count = ((ent->addr & 0xffff) != 0xe100) ? count : 1;
59*1cd97b54SBen Skeggs ent->pitch = pitch;
60c4d0f8f6SAlexandre Courbot }
61c4d0f8f6SAlexandre Courbot
625986d3e1SAlexandre Courbot *ppack = pack;
63de8be616SBen Skeggs return 0;
64c4d0f8f6SAlexandre Courbot }
65c4d0f8f6SAlexandre Courbot
66*1cd97b54SBen Skeggs int
gk20a_gr_av_to_init(struct nvkm_blob * blob,struct gf100_gr_pack ** ppack)67*1cd97b54SBen Skeggs gk20a_gr_av_to_init(struct nvkm_blob *blob, struct gf100_gr_pack **ppack)
68*1cd97b54SBen Skeggs {
69*1cd97b54SBen Skeggs return gk20a_gr_av_to_init_(blob, 1, 1, ppack);
70*1cd97b54SBen Skeggs }
71*1cd97b54SBen Skeggs
72c4d0f8f6SAlexandre Courbot struct gk20a_fw_aiv
73c4d0f8f6SAlexandre Courbot {
74c4d0f8f6SAlexandre Courbot u32 addr;
75c4d0f8f6SAlexandre Courbot u32 index;
76c4d0f8f6SAlexandre Courbot u32 data;
77c4d0f8f6SAlexandre Courbot };
78c4d0f8f6SAlexandre Courbot
79de8be616SBen Skeggs int
gk20a_gr_aiv_to_init(struct nvkm_blob * blob,struct gf100_gr_pack ** ppack)80de8be616SBen Skeggs gk20a_gr_aiv_to_init(struct nvkm_blob *blob, struct gf100_gr_pack **ppack)
81c4d0f8f6SAlexandre Courbot {
82c4d0f8f6SAlexandre Courbot struct gf100_gr_init *init;
83c4d0f8f6SAlexandre Courbot struct gf100_gr_pack *pack;
845986d3e1SAlexandre Courbot int nent;
85c4d0f8f6SAlexandre Courbot int i;
86c4d0f8f6SAlexandre Courbot
87de8be616SBen Skeggs nent = (blob->size / sizeof(struct gk20a_fw_aiv));
88c4d0f8f6SAlexandre Courbot pack = vzalloc((sizeof(*pack) * 2) + (sizeof(*init) * (nent + 1)));
89de8be616SBen Skeggs if (!pack)
90de8be616SBen Skeggs return -ENOMEM;
91c4d0f8f6SAlexandre Courbot
92c4d0f8f6SAlexandre Courbot init = (void *)(pack + 2);
93c4d0f8f6SAlexandre Courbot pack[0].init = init;
94c4d0f8f6SAlexandre Courbot
95c4d0f8f6SAlexandre Courbot for (i = 0; i < nent; i++) {
96c4d0f8f6SAlexandre Courbot struct gf100_gr_init *ent = &init[i];
97de8be616SBen Skeggs struct gk20a_fw_aiv *av = &((struct gk20a_fw_aiv *)blob->data)[i];
98c4d0f8f6SAlexandre Courbot
99c4d0f8f6SAlexandre Courbot ent->addr = av->addr;
100c4d0f8f6SAlexandre Courbot ent->data = av->data;
101c4d0f8f6SAlexandre Courbot ent->count = 1;
102c4d0f8f6SAlexandre Courbot ent->pitch = 1;
103c4d0f8f6SAlexandre Courbot }
104c4d0f8f6SAlexandre Courbot
1055986d3e1SAlexandre Courbot *ppack = pack;
106de8be616SBen Skeggs return 0;
107c4d0f8f6SAlexandre Courbot }
108c4d0f8f6SAlexandre Courbot
109de8be616SBen Skeggs int
gk20a_gr_av_to_method(struct nvkm_blob * blob,struct gf100_gr_pack ** ppack)110de8be616SBen Skeggs gk20a_gr_av_to_method(struct nvkm_blob *blob, struct gf100_gr_pack **ppack)
111c4d0f8f6SAlexandre Courbot {
112c4d0f8f6SAlexandre Courbot struct gf100_gr_init *init;
113c4d0f8f6SAlexandre Courbot struct gf100_gr_pack *pack;
114c4d0f8f6SAlexandre Courbot /* We don't suppose we will initialize more than 16 classes here... */
115c4d0f8f6SAlexandre Courbot static const unsigned int max_classes = 16;
1165986d3e1SAlexandre Courbot u32 classidx = 0, prevclass = 0;
1175986d3e1SAlexandre Courbot int nent;
1185986d3e1SAlexandre Courbot int i;
1195986d3e1SAlexandre Courbot
120de8be616SBen Skeggs nent = (blob->size / sizeof(struct gk20a_fw_av));
1217adc77aaSBen Skeggs pack = vzalloc((sizeof(*pack) * (max_classes + 1)) +
1227adc77aaSBen Skeggs (sizeof(*init) * (nent + max_classes + 1)));
123de8be616SBen Skeggs if (!pack)
124de8be616SBen Skeggs return -ENOMEM;
125c4d0f8f6SAlexandre Courbot
1267adc77aaSBen Skeggs init = (void *)(pack + max_classes + 1);
127c4d0f8f6SAlexandre Courbot
1287adc77aaSBen Skeggs for (i = 0; i < nent; i++, init++) {
129de8be616SBen Skeggs struct gk20a_fw_av *av = &((struct gk20a_fw_av *)blob->data)[i];
130c4d0f8f6SAlexandre Courbot u32 class = av->addr & 0xffff;
131c4d0f8f6SAlexandre Courbot u32 addr = (av->addr & 0xffff0000) >> 14;
132c4d0f8f6SAlexandre Courbot
133c4d0f8f6SAlexandre Courbot if (prevclass != class) {
1347adc77aaSBen Skeggs if (prevclass) /* Add terminator to the method list. */
1357adc77aaSBen Skeggs init++;
1367adc77aaSBen Skeggs pack[classidx].init = init;
137c4d0f8f6SAlexandre Courbot pack[classidx].type = class;
138c4d0f8f6SAlexandre Courbot prevclass = class;
139c4d0f8f6SAlexandre Courbot if (++classidx >= max_classes) {
140c4d0f8f6SAlexandre Courbot vfree(pack);
141de8be616SBen Skeggs return -ENOSPC;
142c4d0f8f6SAlexandre Courbot }
143c4d0f8f6SAlexandre Courbot }
144c4d0f8f6SAlexandre Courbot
1457adc77aaSBen Skeggs init->addr = addr;
1467adc77aaSBen Skeggs init->data = av->data;
1477adc77aaSBen Skeggs init->count = 1;
1487adc77aaSBen Skeggs init->pitch = 1;
149c4d0f8f6SAlexandre Courbot }
150c4d0f8f6SAlexandre Courbot
1515986d3e1SAlexandre Courbot *ppack = pack;
152de8be616SBen Skeggs return 0;
153c4d0f8f6SAlexandre Courbot }
154c4d0f8f6SAlexandre Courbot
155c4d0f8f6SAlexandre Courbot static int
gk20a_gr_wait_mem_scrubbing(struct gf100_gr * gr)156bfee3f3dSBen Skeggs gk20a_gr_wait_mem_scrubbing(struct gf100_gr *gr)
157c4d0f8f6SAlexandre Courbot {
158109c2f2fSBen Skeggs struct nvkm_subdev *subdev = &gr->base.engine.subdev;
159109c2f2fSBen Skeggs struct nvkm_device *device = subdev->device;
160c4584adcSBen Skeggs
161c4584adcSBen Skeggs if (nvkm_msec(device, 2000,
162c4584adcSBen Skeggs if (!(nvkm_rd32(device, 0x40910c) & 0x00000006))
163c4584adcSBen Skeggs break;
164c4584adcSBen Skeggs ) < 0) {
165109c2f2fSBen Skeggs nvkm_error(subdev, "FECS mem scrubbing timeout\n");
166c4d0f8f6SAlexandre Courbot return -ETIMEDOUT;
167c4d0f8f6SAlexandre Courbot }
168c4d0f8f6SAlexandre Courbot
169c4584adcSBen Skeggs if (nvkm_msec(device, 2000,
170c4584adcSBen Skeggs if (!(nvkm_rd32(device, 0x41a10c) & 0x00000006))
171c4584adcSBen Skeggs break;
172c4584adcSBen Skeggs ) < 0) {
173109c2f2fSBen Skeggs nvkm_error(subdev, "GPCCS mem scrubbing timeout\n");
174c4d0f8f6SAlexandre Courbot return -ETIMEDOUT;
175c4d0f8f6SAlexandre Courbot }
176c4d0f8f6SAlexandre Courbot
177c4d0f8f6SAlexandre Courbot return 0;
178c4d0f8f6SAlexandre Courbot }
179c4d0f8f6SAlexandre Courbot
180c4d0f8f6SAlexandre Courbot static void
gk20a_gr_set_hww_esr_report_mask(struct gf100_gr * gr)181bfee3f3dSBen Skeggs gk20a_gr_set_hww_esr_report_mask(struct gf100_gr *gr)
182c4d0f8f6SAlexandre Courbot {
183276836d4SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
184276836d4SBen Skeggs nvkm_wr32(device, 0x419e44, 0x1ffffe);
185276836d4SBen Skeggs nvkm_wr32(device, 0x419e4c, 0x7f);
186c4d0f8f6SAlexandre Courbot }
187c4d0f8f6SAlexandre Courbot
188a032fb9dSAlexandre Courbot int
gk20a_gr_init(struct gf100_gr * gr)189c85ee6caSBen Skeggs gk20a_gr_init(struct gf100_gr *gr)
190c4d0f8f6SAlexandre Courbot {
191276836d4SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
19202917aa3SBen Skeggs int ret;
193c4d0f8f6SAlexandre Courbot
194c4d0f8f6SAlexandre Courbot /* Clear SCC RAM */
195276836d4SBen Skeggs nvkm_wr32(device, 0x40802c, 0x1);
196c4d0f8f6SAlexandre Courbot
1970033f15bSBen Skeggs gf100_gr_mmio(gr, gr->sw_nonctx);
198c4d0f8f6SAlexandre Courbot
199bfee3f3dSBen Skeggs ret = gk20a_gr_wait_mem_scrubbing(gr);
200c4d0f8f6SAlexandre Courbot if (ret)
201c4d0f8f6SAlexandre Courbot return ret;
202c4d0f8f6SAlexandre Courbot
203bfee3f3dSBen Skeggs ret = gf100_gr_wait_idle(gr);
204c4d0f8f6SAlexandre Courbot if (ret)
205c4d0f8f6SAlexandre Courbot return ret;
206c4d0f8f6SAlexandre Courbot
207c4d0f8f6SAlexandre Courbot /* MMU debug buffer */
208c85ee6caSBen Skeggs if (gr->func->init_gpc_mmu)
209c85ee6caSBen Skeggs gr->func->init_gpc_mmu(gr);
210c4d0f8f6SAlexandre Courbot
211c4d0f8f6SAlexandre Courbot /* Set the PE as stream master */
212276836d4SBen Skeggs nvkm_mask(device, 0x503018, 0x1, 0x1);
213c4d0f8f6SAlexandre Courbot
214c4d0f8f6SAlexandre Courbot /* Zcull init */
21502917aa3SBen Skeggs gr->func->init_zcull(gr);
216c4d0f8f6SAlexandre Courbot
21787ac331eSBen Skeggs gr->func->init_rop_active_fbps(gr);
21887ac331eSBen Skeggs
219c4d0f8f6SAlexandre Courbot /* Enable FIFO access */
220276836d4SBen Skeggs nvkm_wr32(device, 0x400500, 0x00010001);
221c4d0f8f6SAlexandre Courbot
222c4d0f8f6SAlexandre Courbot /* Enable interrupts */
223276836d4SBen Skeggs nvkm_wr32(device, 0x400100, 0xffffffff);
224276836d4SBen Skeggs nvkm_wr32(device, 0x40013c, 0xffffffff);
225c4d0f8f6SAlexandre Courbot
226c4d0f8f6SAlexandre Courbot /* Enable FECS error interrupts */
227276836d4SBen Skeggs nvkm_wr32(device, 0x409c24, 0x000f0000);
228c4d0f8f6SAlexandre Courbot
229c4d0f8f6SAlexandre Courbot /* Enable hardware warning exceptions */
230276836d4SBen Skeggs nvkm_wr32(device, 0x404000, 0xc0000000);
231276836d4SBen Skeggs nvkm_wr32(device, 0x404600, 0xc0000000);
232c4d0f8f6SAlexandre Courbot
233c85ee6caSBen Skeggs if (gr->func->set_hww_esr_report_mask)
234c85ee6caSBen Skeggs gr->func->set_hww_esr_report_mask(gr);
235c4d0f8f6SAlexandre Courbot
236c4d0f8f6SAlexandre Courbot /* Enable TPC exceptions per GPC */
237276836d4SBen Skeggs nvkm_wr32(device, 0x419d0c, 0x2);
238276836d4SBen Skeggs nvkm_wr32(device, 0x41ac94, (((1 << gr->tpc_total) - 1) & 0xff) << 16);
239c4d0f8f6SAlexandre Courbot
240c4d0f8f6SAlexandre Courbot /* Reset and enable all exceptions */
241276836d4SBen Skeggs nvkm_wr32(device, 0x400108, 0xffffffff);
242276836d4SBen Skeggs nvkm_wr32(device, 0x400138, 0xffffffff);
243276836d4SBen Skeggs nvkm_wr32(device, 0x400118, 0xffffffff);
244276836d4SBen Skeggs nvkm_wr32(device, 0x400130, 0xffffffff);
245276836d4SBen Skeggs nvkm_wr32(device, 0x40011c, 0xffffffff);
246276836d4SBen Skeggs nvkm_wr32(device, 0x400134, 0xffffffff);
247c4d0f8f6SAlexandre Courbot
248bfee3f3dSBen Skeggs gf100_gr_zbc_init(gr);
249c4d0f8f6SAlexandre Courbot
250bfee3f3dSBen Skeggs return gf100_gr_init_ctxctl(gr);
251c4d0f8f6SAlexandre Courbot }
252c4d0f8f6SAlexandre Courbot
253f008d8c7SAlexandre Courbot static const struct gf100_gr_func
254f008d8c7SAlexandre Courbot gk20a_gr = {
2555f6474a4SBen Skeggs .oneinit_tiles = gf100_gr_oneinit_tiles,
256068cae74SBen Skeggs .oneinit_sm_id = gf100_gr_oneinit_sm_id,
257f008d8c7SAlexandre Courbot .init = gk20a_gr_init,
25802917aa3SBen Skeggs .init_zcull = gf117_gr_init_zcull,
25987ac331eSBen Skeggs .init_rop_active_fbps = gk104_gr_init_rop_active_fbps,
2605c05a589SBen Skeggs .trap_mp = gf100_gr_trap_mp,
261f008d8c7SAlexandre Courbot .set_hww_esr_report_mask = gk20a_gr_set_hww_esr_report_mask,
262be99d041SBen Skeggs .fecs.reset = gf100_gr_fecs_reset,
26364cb5a31SBen Skeggs .rops = gf100_gr_rops,
264f008d8c7SAlexandre Courbot .ppc_nr = 1,
265f008d8c7SAlexandre Courbot .grctx = &gk20a_grctx,
266e9d03335SBen Skeggs .zbc = &gf100_gr_zbc,
267f008d8c7SAlexandre Courbot .sclass = {
268f008d8c7SAlexandre Courbot { -1, -1, FERMI_TWOD_A },
269f008d8c7SAlexandre Courbot { -1, -1, KEPLER_INLINE_TO_MEMORY_A },
270f008d8c7SAlexandre Courbot { -1, -1, KEPLER_C, &gf100_fermi },
271f008d8c7SAlexandre Courbot { -1, -1, KEPLER_COMPUTE_A },
272f008d8c7SAlexandre Courbot {}
273f008d8c7SAlexandre Courbot }
274f008d8c7SAlexandre Courbot };
275f008d8c7SAlexandre Courbot
276c85ee6caSBen Skeggs int
gk20a_gr_load_net(struct gf100_gr * gr,const char * path,const char * name,int ver,int (* load)(struct nvkm_blob *,struct gf100_gr_pack **),struct gf100_gr_pack ** ppack)277de8be616SBen Skeggs gk20a_gr_load_net(struct gf100_gr *gr, const char *path, const char *name, int ver,
278de8be616SBen Skeggs int (*load)(struct nvkm_blob *, struct gf100_gr_pack **),
279de8be616SBen Skeggs struct gf100_gr_pack **ppack)
280de8be616SBen Skeggs {
281de8be616SBen Skeggs struct nvkm_blob blob;
282de8be616SBen Skeggs int ret;
283de8be616SBen Skeggs
284de8be616SBen Skeggs ret = nvkm_firmware_load_blob(&gr->base.engine.subdev, path, name, ver, &blob);
285de8be616SBen Skeggs if (ret)
286de8be616SBen Skeggs return ret;
287de8be616SBen Skeggs
288de8be616SBen Skeggs ret = load(&blob, ppack);
289de8be616SBen Skeggs nvkm_blob_dtor(&blob);
290de8be616SBen Skeggs return 0;
291de8be616SBen Skeggs }
292de8be616SBen Skeggs
293de8be616SBen Skeggs int
gk20a_gr_load_sw(struct gf100_gr * gr,const char * path,int ver)294a2bfb50eSBen Skeggs gk20a_gr_load_sw(struct gf100_gr *gr, const char *path, int ver)
295a2bfb50eSBen Skeggs {
296de8be616SBen Skeggs if (gk20a_gr_load_net(gr, path, "sw_nonctx", ver, gk20a_gr_av_to_init, &gr->sw_nonctx) ||
297de8be616SBen Skeggs gk20a_gr_load_net(gr, path, "sw_ctx", ver, gk20a_gr_aiv_to_init, &gr->sw_ctx) ||
298de8be616SBen Skeggs gk20a_gr_load_net(gr, path, "sw_bundle_init", ver, gk20a_gr_av_to_init, &gr->bundle) ||
299de8be616SBen Skeggs gk20a_gr_load_net(gr, path, "sw_method_init", ver, gk20a_gr_av_to_method, &gr->method))
300a2bfb50eSBen Skeggs return -ENOENT;
301a2bfb50eSBen Skeggs
302a2bfb50eSBen Skeggs return 0;
303a2bfb50eSBen Skeggs }
304a2bfb50eSBen Skeggs
305fb172f5fSBen Skeggs #if IS_ENABLED(CONFIG_ARCH_TEGRA_124_SOC) || IS_ENABLED(CONFIG_ARCH_TEGRA_132_SOC)
306fb172f5fSBen Skeggs MODULE_FIRMWARE("nvidia/gk20a/fecs_data.bin");
307fb172f5fSBen Skeggs MODULE_FIRMWARE("nvidia/gk20a/fecs_inst.bin");
308fb172f5fSBen Skeggs MODULE_FIRMWARE("nvidia/gk20a/gpccs_data.bin");
309fb172f5fSBen Skeggs MODULE_FIRMWARE("nvidia/gk20a/gpccs_inst.bin");
310fb172f5fSBen Skeggs MODULE_FIRMWARE("nvidia/gk20a/sw_bundle_init.bin");
311fb172f5fSBen Skeggs MODULE_FIRMWARE("nvidia/gk20a/sw_ctx.bin");
312fb172f5fSBen Skeggs MODULE_FIRMWARE("nvidia/gk20a/sw_method_init.bin");
313fb172f5fSBen Skeggs MODULE_FIRMWARE("nvidia/gk20a/sw_nonctx.bin");
314fb172f5fSBen Skeggs #endif
315fb172f5fSBen Skeggs
316ef16dc27SBen Skeggs static int
gk20a_gr_load(struct gf100_gr * gr,int ver,const struct gf100_gr_fwif * fwif)317ef16dc27SBen Skeggs gk20a_gr_load(struct gf100_gr *gr, int ver, const struct gf100_gr_fwif *fwif)
318ef16dc27SBen Skeggs {
319ef16dc27SBen Skeggs struct nvkm_subdev *subdev = &gr->base.engine.subdev;
320ef16dc27SBen Skeggs
321ef16dc27SBen Skeggs if (nvkm_firmware_load_blob(subdev, "", "fecs_inst", ver,
322ef16dc27SBen Skeggs &gr->fecs.inst) ||
323ef16dc27SBen Skeggs nvkm_firmware_load_blob(subdev, "", "fecs_data", ver,
324ef16dc27SBen Skeggs &gr->fecs.data) ||
325ef16dc27SBen Skeggs nvkm_firmware_load_blob(subdev, "", "gpccs_inst", ver,
326ef16dc27SBen Skeggs &gr->gpccs.inst) ||
327ef16dc27SBen Skeggs nvkm_firmware_load_blob(subdev, "", "gpccs_data", ver,
328ef16dc27SBen Skeggs &gr->gpccs.data))
329ef16dc27SBen Skeggs return -ENOENT;
330ef16dc27SBen Skeggs
331ef16dc27SBen Skeggs gr->firmware = true;
332ef16dc27SBen Skeggs
333ef16dc27SBen Skeggs return gk20a_gr_load_sw(gr, "", ver);
334ef16dc27SBen Skeggs }
335ef16dc27SBen Skeggs
336ef16dc27SBen Skeggs static const struct gf100_gr_fwif
337ef16dc27SBen Skeggs gk20a_gr_fwif[] = {
33821454fe6SThierry Reding { 0, gk20a_gr_load, &gk20a_gr },
339ef16dc27SBen Skeggs {}
340ef16dc27SBen Skeggs };
341ef16dc27SBen Skeggs
342a2bfb50eSBen Skeggs int
gk20a_gr_new(struct nvkm_device * device,enum nvkm_subdev_type type,int inst,struct nvkm_gr ** pgr)343864d37c3SBen Skeggs gk20a_gr_new(struct nvkm_device *device, enum nvkm_subdev_type type, int inst, struct nvkm_gr **pgr)
344c85ee6caSBen Skeggs {
345864d37c3SBen Skeggs return gf100_gr_new_(gk20a_gr_fwif, device, type, inst, pgr);
346c85ee6caSBen Skeggs }
347