1e3c71eb2SBen Skeggs /*
2e3c71eb2SBen Skeggs * Copyright 2012 Red Hat Inc.
3e3c71eb2SBen Skeggs *
4e3c71eb2SBen Skeggs * Permission is hereby granted, free of charge, to any person obtaining a
5e3c71eb2SBen Skeggs * copy of this software and associated documentation files (the "Software"),
6e3c71eb2SBen Skeggs * to deal in the Software without restriction, including without limitation
7e3c71eb2SBen Skeggs * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8e3c71eb2SBen Skeggs * and/or sell copies of the Software, and to permit persons to whom the
9e3c71eb2SBen Skeggs * Software is furnished to do so, subject to the following conditions:
10e3c71eb2SBen Skeggs *
11e3c71eb2SBen Skeggs * The above copyright notice and this permission notice shall be included in
12e3c71eb2SBen Skeggs * all copies or substantial portions of the Software.
13e3c71eb2SBen Skeggs *
14e3c71eb2SBen Skeggs * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15e3c71eb2SBen Skeggs * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16e3c71eb2SBen Skeggs * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17e3c71eb2SBen Skeggs * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18e3c71eb2SBen Skeggs * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19e3c71eb2SBen Skeggs * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20e3c71eb2SBen Skeggs * OTHER DEALINGS IN THE SOFTWARE.
21e3c71eb2SBen Skeggs *
22e3c71eb2SBen Skeggs * Authors: Ben Skeggs
23e3c71eb2SBen Skeggs */
24e3c71eb2SBen Skeggs #include "gf100.h"
25e3c71eb2SBen Skeggs #include "ctxgf100.h"
26e3c71eb2SBen Skeggs #include "fuc/os.h"
27e3c71eb2SBen Skeggs
28e3c71eb2SBen Skeggs #include <core/client.h>
2933bcb4c3SAlexandre Courbot #include <core/firmware.h>
3022dcda45SBen Skeggs #include <core/option.h>
3122dcda45SBen Skeggs #include <subdev/acr.h>
32e3c71eb2SBen Skeggs #include <subdev/fb.h>
33e3c71eb2SBen Skeggs #include <subdev/mc.h>
34c85ee6caSBen Skeggs #include <subdev/pmu.h>
35cd9662f8SBen Skeggs #include <subdev/therm.h>
36e3c71eb2SBen Skeggs #include <subdev/timer.h>
37a65955e1SBen Skeggs #include <engine/fifo.h>
38e3c71eb2SBen Skeggs
39e3c71eb2SBen Skeggs #include <nvif/class.h>
4053a6df77SBen Skeggs #include <nvif/cl9097.h>
41019e4d76SBen Skeggs #include <nvif/if900d.h>
42e3c71eb2SBen Skeggs #include <nvif/unpack.h>
43e3c71eb2SBen Skeggs
44e3c71eb2SBen Skeggs /*******************************************************************************
45e3c71eb2SBen Skeggs * Zero Bandwidth Clear
46e3c71eb2SBen Skeggs ******************************************************************************/
47e3c71eb2SBen Skeggs
48e3c71eb2SBen Skeggs static void
gf100_gr_zbc_clear_color(struct gf100_gr * gr,int zbc)49bfee3f3dSBen Skeggs gf100_gr_zbc_clear_color(struct gf100_gr *gr, int zbc)
50e3c71eb2SBen Skeggs {
51276836d4SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
52bfee3f3dSBen Skeggs if (gr->zbc_color[zbc].format) {
53276836d4SBen Skeggs nvkm_wr32(device, 0x405804, gr->zbc_color[zbc].ds[0]);
54276836d4SBen Skeggs nvkm_wr32(device, 0x405808, gr->zbc_color[zbc].ds[1]);
55276836d4SBen Skeggs nvkm_wr32(device, 0x40580c, gr->zbc_color[zbc].ds[2]);
56276836d4SBen Skeggs nvkm_wr32(device, 0x405810, gr->zbc_color[zbc].ds[3]);
57e3c71eb2SBen Skeggs }
58276836d4SBen Skeggs nvkm_wr32(device, 0x405814, gr->zbc_color[zbc].format);
59276836d4SBen Skeggs nvkm_wr32(device, 0x405820, zbc);
60276836d4SBen Skeggs nvkm_wr32(device, 0x405824, 0x00000004); /* TRIGGER | WRITE | COLOR */
61e3c71eb2SBen Skeggs }
62e3c71eb2SBen Skeggs
63e3c71eb2SBen Skeggs static int
gf100_gr_zbc_color_get(struct gf100_gr * gr,int format,const u32 ds[4],const u32 l2[4])64bfee3f3dSBen Skeggs gf100_gr_zbc_color_get(struct gf100_gr *gr, int format,
65e3c71eb2SBen Skeggs const u32 ds[4], const u32 l2[4])
66e3c71eb2SBen Skeggs {
6770bc7182SBen Skeggs struct nvkm_ltc *ltc = gr->base.engine.subdev.device->ltc;
68e3c71eb2SBen Skeggs int zbc = -ENOSPC, i;
69e3c71eb2SBen Skeggs
704500031fSBen Skeggs for (i = ltc->zbc_color_min; i <= ltc->zbc_color_max; i++) {
71bfee3f3dSBen Skeggs if (gr->zbc_color[i].format) {
72bfee3f3dSBen Skeggs if (gr->zbc_color[i].format != format)
73e3c71eb2SBen Skeggs continue;
74bfee3f3dSBen Skeggs if (memcmp(gr->zbc_color[i].ds, ds, sizeof(
75bfee3f3dSBen Skeggs gr->zbc_color[i].ds)))
76e3c71eb2SBen Skeggs continue;
77bfee3f3dSBen Skeggs if (memcmp(gr->zbc_color[i].l2, l2, sizeof(
78bfee3f3dSBen Skeggs gr->zbc_color[i].l2))) {
79e3c71eb2SBen Skeggs WARN_ON(1);
80e3c71eb2SBen Skeggs return -EINVAL;
81e3c71eb2SBen Skeggs }
82e3c71eb2SBen Skeggs return i;
83e3c71eb2SBen Skeggs } else {
84e3c71eb2SBen Skeggs zbc = (zbc < 0) ? i : zbc;
85e3c71eb2SBen Skeggs }
86e3c71eb2SBen Skeggs }
87e3c71eb2SBen Skeggs
88e3c71eb2SBen Skeggs if (zbc < 0)
89e3c71eb2SBen Skeggs return zbc;
90e3c71eb2SBen Skeggs
91bfee3f3dSBen Skeggs memcpy(gr->zbc_color[zbc].ds, ds, sizeof(gr->zbc_color[zbc].ds));
92bfee3f3dSBen Skeggs memcpy(gr->zbc_color[zbc].l2, l2, sizeof(gr->zbc_color[zbc].l2));
93bfee3f3dSBen Skeggs gr->zbc_color[zbc].format = format;
9470bc7182SBen Skeggs nvkm_ltc_zbc_color_get(ltc, zbc, l2);
95e9d03335SBen Skeggs gr->func->zbc->clear_color(gr, zbc);
96e3c71eb2SBen Skeggs return zbc;
97e3c71eb2SBen Skeggs }
98e3c71eb2SBen Skeggs
99e3c71eb2SBen Skeggs static void
gf100_gr_zbc_clear_depth(struct gf100_gr * gr,int zbc)100bfee3f3dSBen Skeggs gf100_gr_zbc_clear_depth(struct gf100_gr *gr, int zbc)
101e3c71eb2SBen Skeggs {
102276836d4SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
103bfee3f3dSBen Skeggs if (gr->zbc_depth[zbc].format)
104276836d4SBen Skeggs nvkm_wr32(device, 0x405818, gr->zbc_depth[zbc].ds);
105276836d4SBen Skeggs nvkm_wr32(device, 0x40581c, gr->zbc_depth[zbc].format);
106276836d4SBen Skeggs nvkm_wr32(device, 0x405820, zbc);
107276836d4SBen Skeggs nvkm_wr32(device, 0x405824, 0x00000005); /* TRIGGER | WRITE | DEPTH */
108e3c71eb2SBen Skeggs }
109e3c71eb2SBen Skeggs
110e3c71eb2SBen Skeggs static int
gf100_gr_zbc_depth_get(struct gf100_gr * gr,int format,const u32 ds,const u32 l2)111bfee3f3dSBen Skeggs gf100_gr_zbc_depth_get(struct gf100_gr *gr, int format,
112e3c71eb2SBen Skeggs const u32 ds, const u32 l2)
113e3c71eb2SBen Skeggs {
11470bc7182SBen Skeggs struct nvkm_ltc *ltc = gr->base.engine.subdev.device->ltc;
115e3c71eb2SBen Skeggs int zbc = -ENOSPC, i;
116e3c71eb2SBen Skeggs
1174500031fSBen Skeggs for (i = ltc->zbc_depth_min; i <= ltc->zbc_depth_max; i++) {
118bfee3f3dSBen Skeggs if (gr->zbc_depth[i].format) {
119bfee3f3dSBen Skeggs if (gr->zbc_depth[i].format != format)
120e3c71eb2SBen Skeggs continue;
121bfee3f3dSBen Skeggs if (gr->zbc_depth[i].ds != ds)
122e3c71eb2SBen Skeggs continue;
123bfee3f3dSBen Skeggs if (gr->zbc_depth[i].l2 != l2) {
124e3c71eb2SBen Skeggs WARN_ON(1);
125e3c71eb2SBen Skeggs return -EINVAL;
126e3c71eb2SBen Skeggs }
127e3c71eb2SBen Skeggs return i;
128e3c71eb2SBen Skeggs } else {
129e3c71eb2SBen Skeggs zbc = (zbc < 0) ? i : zbc;
130e3c71eb2SBen Skeggs }
131e3c71eb2SBen Skeggs }
132e3c71eb2SBen Skeggs
133e3c71eb2SBen Skeggs if (zbc < 0)
134e3c71eb2SBen Skeggs return zbc;
135e3c71eb2SBen Skeggs
136bfee3f3dSBen Skeggs gr->zbc_depth[zbc].format = format;
137bfee3f3dSBen Skeggs gr->zbc_depth[zbc].ds = ds;
138bfee3f3dSBen Skeggs gr->zbc_depth[zbc].l2 = l2;
13970bc7182SBen Skeggs nvkm_ltc_zbc_depth_get(ltc, zbc, l2);
140e9d03335SBen Skeggs gr->func->zbc->clear_depth(gr, zbc);
141e3c71eb2SBen Skeggs return zbc;
142e3c71eb2SBen Skeggs }
143e3c71eb2SBen Skeggs
144e9d03335SBen Skeggs const struct gf100_gr_func_zbc
145e9d03335SBen Skeggs gf100_gr_zbc = {
146e9d03335SBen Skeggs .clear_color = gf100_gr_zbc_clear_color,
147e9d03335SBen Skeggs .clear_depth = gf100_gr_zbc_clear_depth,
148e9d03335SBen Skeggs };
149e9d03335SBen Skeggs
150e3c71eb2SBen Skeggs /*******************************************************************************
151e3c71eb2SBen Skeggs * Graphics object classes
152e3c71eb2SBen Skeggs ******************************************************************************/
1535bf561eeSBen Skeggs #define gf100_gr_object(p) container_of((p), struct gf100_gr_object, object)
1545bf561eeSBen Skeggs
1555bf561eeSBen Skeggs struct gf100_gr_object {
1565bf561eeSBen Skeggs struct nvkm_object object;
1575bf561eeSBen Skeggs struct gf100_gr_chan *chan;
1585bf561eeSBen Skeggs };
159e3c71eb2SBen Skeggs
160e3c71eb2SBen Skeggs static int
gf100_fermi_mthd_zbc_color(struct nvkm_object * object,void * data,u32 size)161e3c71eb2SBen Skeggs gf100_fermi_mthd_zbc_color(struct nvkm_object *object, void *data, u32 size)
162e3c71eb2SBen Skeggs {
1630d7fc246SBen Skeggs struct gf100_gr *gr = gf100_gr(nvkm_gr(object->engine));
164e3c71eb2SBen Skeggs union {
165e3c71eb2SBen Skeggs struct fermi_a_zbc_color_v0 v0;
166e3c71eb2SBen Skeggs } *args = data;
167f01c4e68SBen Skeggs int ret = -ENOSYS;
168e3c71eb2SBen Skeggs
169f01c4e68SBen Skeggs if (!(ret = nvif_unpack(ret, &data, &size, args->v0, 0, 0, false))) {
170e3c71eb2SBen Skeggs switch (args->v0.format) {
171e3c71eb2SBen Skeggs case FERMI_A_ZBC_COLOR_V0_FMT_ZERO:
172e3c71eb2SBen Skeggs case FERMI_A_ZBC_COLOR_V0_FMT_UNORM_ONE:
173e3c71eb2SBen Skeggs case FERMI_A_ZBC_COLOR_V0_FMT_RF32_GF32_BF32_AF32:
174e3c71eb2SBen Skeggs case FERMI_A_ZBC_COLOR_V0_FMT_R16_G16_B16_A16:
175e3c71eb2SBen Skeggs case FERMI_A_ZBC_COLOR_V0_FMT_RN16_GN16_BN16_AN16:
176e3c71eb2SBen Skeggs case FERMI_A_ZBC_COLOR_V0_FMT_RS16_GS16_BS16_AS16:
177e3c71eb2SBen Skeggs case FERMI_A_ZBC_COLOR_V0_FMT_RU16_GU16_BU16_AU16:
178e3c71eb2SBen Skeggs case FERMI_A_ZBC_COLOR_V0_FMT_RF16_GF16_BF16_AF16:
179e3c71eb2SBen Skeggs case FERMI_A_ZBC_COLOR_V0_FMT_A8R8G8B8:
180e3c71eb2SBen Skeggs case FERMI_A_ZBC_COLOR_V0_FMT_A8RL8GL8BL8:
181e3c71eb2SBen Skeggs case FERMI_A_ZBC_COLOR_V0_FMT_A2B10G10R10:
182e3c71eb2SBen Skeggs case FERMI_A_ZBC_COLOR_V0_FMT_AU2BU10GU10RU10:
183e3c71eb2SBen Skeggs case FERMI_A_ZBC_COLOR_V0_FMT_A8B8G8R8:
184e3c71eb2SBen Skeggs case FERMI_A_ZBC_COLOR_V0_FMT_A8BL8GL8RL8:
185e3c71eb2SBen Skeggs case FERMI_A_ZBC_COLOR_V0_FMT_AN8BN8GN8RN8:
186e3c71eb2SBen Skeggs case FERMI_A_ZBC_COLOR_V0_FMT_AS8BS8GS8RS8:
187e3c71eb2SBen Skeggs case FERMI_A_ZBC_COLOR_V0_FMT_AU8BU8GU8RU8:
188e3c71eb2SBen Skeggs case FERMI_A_ZBC_COLOR_V0_FMT_A2R10G10B10:
189e3c71eb2SBen Skeggs case FERMI_A_ZBC_COLOR_V0_FMT_BF10GF11RF11:
190bfee3f3dSBen Skeggs ret = gf100_gr_zbc_color_get(gr, args->v0.format,
191e3c71eb2SBen Skeggs args->v0.ds,
192e3c71eb2SBen Skeggs args->v0.l2);
193e3c71eb2SBen Skeggs if (ret >= 0) {
194e3c71eb2SBen Skeggs args->v0.index = ret;
195e3c71eb2SBen Skeggs return 0;
196e3c71eb2SBen Skeggs }
197e3c71eb2SBen Skeggs break;
198e3c71eb2SBen Skeggs default:
199e3c71eb2SBen Skeggs return -EINVAL;
200e3c71eb2SBen Skeggs }
201e3c71eb2SBen Skeggs }
202e3c71eb2SBen Skeggs
203e3c71eb2SBen Skeggs return ret;
204e3c71eb2SBen Skeggs }
205e3c71eb2SBen Skeggs
206e3c71eb2SBen Skeggs static int
gf100_fermi_mthd_zbc_depth(struct nvkm_object * object,void * data,u32 size)207e3c71eb2SBen Skeggs gf100_fermi_mthd_zbc_depth(struct nvkm_object *object, void *data, u32 size)
208e3c71eb2SBen Skeggs {
2090d7fc246SBen Skeggs struct gf100_gr *gr = gf100_gr(nvkm_gr(object->engine));
210e3c71eb2SBen Skeggs union {
211e3c71eb2SBen Skeggs struct fermi_a_zbc_depth_v0 v0;
212e3c71eb2SBen Skeggs } *args = data;
213f01c4e68SBen Skeggs int ret = -ENOSYS;
214e3c71eb2SBen Skeggs
215f01c4e68SBen Skeggs if (!(ret = nvif_unpack(ret, &data, &size, args->v0, 0, 0, false))) {
216e3c71eb2SBen Skeggs switch (args->v0.format) {
217e3c71eb2SBen Skeggs case FERMI_A_ZBC_DEPTH_V0_FMT_FP32:
218bfee3f3dSBen Skeggs ret = gf100_gr_zbc_depth_get(gr, args->v0.format,
219e3c71eb2SBen Skeggs args->v0.ds,
220e3c71eb2SBen Skeggs args->v0.l2);
221e3c71eb2SBen Skeggs return (ret >= 0) ? 0 : -ENOSPC;
222e3c71eb2SBen Skeggs default:
223e3c71eb2SBen Skeggs return -EINVAL;
224e3c71eb2SBen Skeggs }
225e3c71eb2SBen Skeggs }
226e3c71eb2SBen Skeggs
227e3c71eb2SBen Skeggs return ret;
228e3c71eb2SBen Skeggs }
229e3c71eb2SBen Skeggs
230e3c71eb2SBen Skeggs static int
gf100_fermi_mthd(struct nvkm_object * object,u32 mthd,void * data,u32 size)231e3c71eb2SBen Skeggs gf100_fermi_mthd(struct nvkm_object *object, u32 mthd, void *data, u32 size)
232e3c71eb2SBen Skeggs {
233f01c4e68SBen Skeggs nvif_ioctl(object, "fermi mthd %08x\n", mthd);
234e3c71eb2SBen Skeggs switch (mthd) {
235e3c71eb2SBen Skeggs case FERMI_A_ZBC_COLOR:
236e3c71eb2SBen Skeggs return gf100_fermi_mthd_zbc_color(object, data, size);
237e3c71eb2SBen Skeggs case FERMI_A_ZBC_DEPTH:
238e3c71eb2SBen Skeggs return gf100_fermi_mthd_zbc_depth(object, data, size);
239e3c71eb2SBen Skeggs default:
240e3c71eb2SBen Skeggs break;
241e3c71eb2SBen Skeggs }
242e3c71eb2SBen Skeggs return -EINVAL;
243e3c71eb2SBen Skeggs }
244e3c71eb2SBen Skeggs
24527f3d6cfSBen Skeggs const struct nvkm_object_func
24627f3d6cfSBen Skeggs gf100_fermi = {
247e3c71eb2SBen Skeggs .mthd = gf100_fermi_mthd,
248e3c71eb2SBen Skeggs };
249e3c71eb2SBen Skeggs
250a65955e1SBen Skeggs static void
gf100_gr_mthd_set_shader_exceptions(struct nvkm_device * device,u32 data)251a65955e1SBen Skeggs gf100_gr_mthd_set_shader_exceptions(struct nvkm_device *device, u32 data)
252e3c71eb2SBen Skeggs {
253a65955e1SBen Skeggs nvkm_wr32(device, 0x419e44, data ? 0xffffffff : 0x00000000);
254a65955e1SBen Skeggs nvkm_wr32(device, 0x419e4c, data ? 0xffffffff : 0x00000000);
255e3c71eb2SBen Skeggs }
256e3c71eb2SBen Skeggs
257a65955e1SBen Skeggs static bool
gf100_gr_mthd_sw(struct nvkm_device * device,u16 class,u32 mthd,u32 data)258a65955e1SBen Skeggs gf100_gr_mthd_sw(struct nvkm_device *device, u16 class, u32 mthd, u32 data)
259a65955e1SBen Skeggs {
260a65955e1SBen Skeggs switch (class & 0x00ff) {
261a65955e1SBen Skeggs case 0x97:
262a65955e1SBen Skeggs case 0xc0:
263a65955e1SBen Skeggs switch (mthd) {
264a65955e1SBen Skeggs case 0x1528:
265a65955e1SBen Skeggs gf100_gr_mthd_set_shader_exceptions(device, data);
266a65955e1SBen Skeggs return true;
267a65955e1SBen Skeggs default:
268a65955e1SBen Skeggs break;
269a65955e1SBen Skeggs }
270a65955e1SBen Skeggs break;
271a65955e1SBen Skeggs default:
272a65955e1SBen Skeggs break;
273a65955e1SBen Skeggs }
274a65955e1SBen Skeggs return false;
275a65955e1SBen Skeggs }
276e3c71eb2SBen Skeggs
2775bf561eeSBen Skeggs static const struct nvkm_object_func
2785bf561eeSBen Skeggs gf100_gr_object_func = {
2795bf561eeSBen Skeggs };
2805bf561eeSBen Skeggs
2815bf561eeSBen Skeggs static int
gf100_gr_object_new(const struct nvkm_oclass * oclass,void * data,u32 size,struct nvkm_object ** pobject)2825bf561eeSBen Skeggs gf100_gr_object_new(const struct nvkm_oclass *oclass, void *data, u32 size,
2835bf561eeSBen Skeggs struct nvkm_object **pobject)
2845bf561eeSBen Skeggs {
2855bf561eeSBen Skeggs struct gf100_gr_chan *chan = gf100_gr_chan(oclass->parent);
2865bf561eeSBen Skeggs struct gf100_gr_object *object;
2875bf561eeSBen Skeggs
2885bf561eeSBen Skeggs if (!(object = kzalloc(sizeof(*object), GFP_KERNEL)))
2895bf561eeSBen Skeggs return -ENOMEM;
2905bf561eeSBen Skeggs *pobject = &object->object;
2915bf561eeSBen Skeggs
2925bf561eeSBen Skeggs nvkm_object_ctor(oclass->base.func ? oclass->base.func :
2935bf561eeSBen Skeggs &gf100_gr_object_func, oclass, &object->object);
2945bf561eeSBen Skeggs object->chan = chan;
2955bf561eeSBen Skeggs return 0;
2965bf561eeSBen Skeggs }
2975bf561eeSBen Skeggs
29827f3d6cfSBen Skeggs static int
gf100_gr_object_get(struct nvkm_gr * base,int index,struct nvkm_sclass * sclass)29927f3d6cfSBen Skeggs gf100_gr_object_get(struct nvkm_gr *base, int index, struct nvkm_sclass *sclass)
30027f3d6cfSBen Skeggs {
30127f3d6cfSBen Skeggs struct gf100_gr *gr = gf100_gr(base);
30227f3d6cfSBen Skeggs int c = 0;
30327f3d6cfSBen Skeggs
30427f3d6cfSBen Skeggs while (gr->func->sclass[c].oclass) {
30527f3d6cfSBen Skeggs if (c++ == index) {
30627f3d6cfSBen Skeggs *sclass = gr->func->sclass[index];
3075bf561eeSBen Skeggs sclass->ctor = gf100_gr_object_new;
30827f3d6cfSBen Skeggs return index;
30927f3d6cfSBen Skeggs }
31027f3d6cfSBen Skeggs }
31127f3d6cfSBen Skeggs
31227f3d6cfSBen Skeggs return c;
31327f3d6cfSBen Skeggs }
314e3c71eb2SBen Skeggs
315e3c71eb2SBen Skeggs /*******************************************************************************
316e3c71eb2SBen Skeggs * PGRAPH context
317e3c71eb2SBen Skeggs ******************************************************************************/
318e3c71eb2SBen Skeggs
31927f3d6cfSBen Skeggs static int
gf100_gr_chan_bind(struct nvkm_object * object,struct nvkm_gpuobj * parent,int align,struct nvkm_gpuobj ** pgpuobj)32027f3d6cfSBen Skeggs gf100_gr_chan_bind(struct nvkm_object *object, struct nvkm_gpuobj *parent,
32127f3d6cfSBen Skeggs int align, struct nvkm_gpuobj **pgpuobj)
32227f3d6cfSBen Skeggs {
32327f3d6cfSBen Skeggs struct gf100_gr_chan *chan = gf100_gr_chan(object);
32427f3d6cfSBen Skeggs struct gf100_gr *gr = chan->gr;
32527f3d6cfSBen Skeggs int ret, i;
32627f3d6cfSBen Skeggs
32727f3d6cfSBen Skeggs ret = nvkm_gpuobj_new(gr->base.engine.subdev.device, gr->size,
32827f3d6cfSBen Skeggs align, false, parent, pgpuobj);
32927f3d6cfSBen Skeggs if (ret)
33027f3d6cfSBen Skeggs return ret;
33127f3d6cfSBen Skeggs
33227f3d6cfSBen Skeggs nvkm_kmap(*pgpuobj);
33327f3d6cfSBen Skeggs for (i = 0; i < gr->size; i += 4)
33427f3d6cfSBen Skeggs nvkm_wo32(*pgpuobj, i, gr->data[i / 4]);
33527f3d6cfSBen Skeggs
33627f3d6cfSBen Skeggs if (!gr->firmware) {
33727f3d6cfSBen Skeggs nvkm_wo32(*pgpuobj, 0x00, chan->mmio_nr / 2);
338019e4d76SBen Skeggs nvkm_wo32(*pgpuobj, 0x04, chan->mmio_vma->addr >> 8);
33927f3d6cfSBen Skeggs } else {
34027f3d6cfSBen Skeggs nvkm_wo32(*pgpuobj, 0xf4, 0);
34127f3d6cfSBen Skeggs nvkm_wo32(*pgpuobj, 0xf8, 0);
34227f3d6cfSBen Skeggs nvkm_wo32(*pgpuobj, 0x10, chan->mmio_nr / 2);
343019e4d76SBen Skeggs nvkm_wo32(*pgpuobj, 0x14, lower_32_bits(chan->mmio_vma->addr));
344019e4d76SBen Skeggs nvkm_wo32(*pgpuobj, 0x18, upper_32_bits(chan->mmio_vma->addr));
34527f3d6cfSBen Skeggs nvkm_wo32(*pgpuobj, 0x1c, 1);
34627f3d6cfSBen Skeggs nvkm_wo32(*pgpuobj, 0x20, 0);
34727f3d6cfSBen Skeggs nvkm_wo32(*pgpuobj, 0x28, 0);
34827f3d6cfSBen Skeggs nvkm_wo32(*pgpuobj, 0x2c, 0);
34927f3d6cfSBen Skeggs }
35027f3d6cfSBen Skeggs nvkm_done(*pgpuobj);
35127f3d6cfSBen Skeggs return 0;
35227f3d6cfSBen Skeggs }
35327f3d6cfSBen Skeggs
35427f3d6cfSBen Skeggs static void *
gf100_gr_chan_dtor(struct nvkm_object * object)35527f3d6cfSBen Skeggs gf100_gr_chan_dtor(struct nvkm_object *object)
35627f3d6cfSBen Skeggs {
35727f3d6cfSBen Skeggs struct gf100_gr_chan *chan = gf100_gr_chan(object);
35827f3d6cfSBen Skeggs
359019e4d76SBen Skeggs nvkm_vmm_put(chan->vmm, &chan->mmio_vma);
360997a8900SBen Skeggs nvkm_memory_unref(&chan->mmio);
361d05095b5SBen Skeggs
36278a43c7eSBen Skeggs nvkm_vmm_put(chan->vmm, &chan->attrib_cb);
3635eee9fddSBen Skeggs nvkm_vmm_put(chan->vmm, &chan->unknown);
36495f78acdSBen Skeggs nvkm_vmm_put(chan->vmm, &chan->bundle_cb);
365d05095b5SBen Skeggs nvkm_vmm_put(chan->vmm, &chan->pagepool);
366019e4d76SBen Skeggs nvkm_vmm_unref(&chan->vmm);
36727f3d6cfSBen Skeggs return chan;
36827f3d6cfSBen Skeggs }
36927f3d6cfSBen Skeggs
37027f3d6cfSBen Skeggs static const struct nvkm_object_func
37127f3d6cfSBen Skeggs gf100_gr_chan = {
37227f3d6cfSBen Skeggs .dtor = gf100_gr_chan_dtor,
37327f3d6cfSBen Skeggs .bind = gf100_gr_chan_bind,
37427f3d6cfSBen Skeggs };
37527f3d6cfSBen Skeggs
37627f3d6cfSBen Skeggs static int
gf100_gr_chan_new(struct nvkm_gr * base,struct nvkm_chan * fifoch,const struct nvkm_oclass * oclass,struct nvkm_object ** pobject)377c546656fSBen Skeggs gf100_gr_chan_new(struct nvkm_gr *base, struct nvkm_chan *fifoch,
37827f3d6cfSBen Skeggs const struct nvkm_oclass *oclass,
379e3c71eb2SBen Skeggs struct nvkm_object **pobject)
380e3c71eb2SBen Skeggs {
38127f3d6cfSBen Skeggs struct gf100_gr *gr = gf100_gr(base);
382e3c71eb2SBen Skeggs struct gf100_gr_chan *chan;
383019e4d76SBen Skeggs struct gf100_vmm_map_v0 args = { .priv = 1 };
384227c95d9SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
38578a43c7eSBen Skeggs int ret;
386e3c71eb2SBen Skeggs
38727f3d6cfSBen Skeggs if (!(chan = kzalloc(sizeof(*chan), GFP_KERNEL)))
38827f3d6cfSBen Skeggs return -ENOMEM;
38927f3d6cfSBen Skeggs nvkm_object_ctor(&gf100_gr_chan, oclass, &chan->object);
39027f3d6cfSBen Skeggs chan->gr = gr;
391019e4d76SBen Skeggs chan->vmm = nvkm_vmm_ref(fifoch->vmm);
39227f3d6cfSBen Skeggs *pobject = &chan->object;
393e3c71eb2SBen Skeggs
394d05095b5SBen Skeggs /* Map pagepool. */
395d05095b5SBen Skeggs ret = nvkm_vmm_get(chan->vmm, 12, nvkm_memory_size(gr->pagepool), &chan->pagepool);
396d05095b5SBen Skeggs if (ret)
397d05095b5SBen Skeggs return ret;
398d05095b5SBen Skeggs
399d05095b5SBen Skeggs ret = nvkm_memory_map(gr->pagepool, 0, chan->vmm, chan->pagepool, &args, sizeof(args));
400d05095b5SBen Skeggs if (ret)
401d05095b5SBen Skeggs return ret;
402d05095b5SBen Skeggs
40395f78acdSBen Skeggs /* Map bundle circular buffer. */
40495f78acdSBen Skeggs ret = nvkm_vmm_get(chan->vmm, 12, nvkm_memory_size(gr->bundle_cb), &chan->bundle_cb);
40595f78acdSBen Skeggs if (ret)
40695f78acdSBen Skeggs return ret;
40795f78acdSBen Skeggs
40895f78acdSBen Skeggs ret = nvkm_memory_map(gr->bundle_cb, 0, chan->vmm, chan->bundle_cb, &args, sizeof(args));
40995f78acdSBen Skeggs if (ret)
41095f78acdSBen Skeggs return ret;
41195f78acdSBen Skeggs
41278a43c7eSBen Skeggs /* Map attribute circular buffer. */
41378a43c7eSBen Skeggs ret = nvkm_vmm_get(chan->vmm, 12, nvkm_memory_size(gr->attrib_cb), &chan->attrib_cb);
41478a43c7eSBen Skeggs if (ret)
41578a43c7eSBen Skeggs return ret;
41678a43c7eSBen Skeggs
41778a43c7eSBen Skeggs if (device->card_type < GP100) {
41878a43c7eSBen Skeggs ret = nvkm_memory_map(gr->attrib_cb, 0, chan->vmm, chan->attrib_cb, NULL, 0);
41978a43c7eSBen Skeggs if (ret)
42078a43c7eSBen Skeggs return ret;
42178a43c7eSBen Skeggs } else {
42278a43c7eSBen Skeggs ret = nvkm_memory_map(gr->attrib_cb, 0, chan->vmm, chan->attrib_cb,
42378a43c7eSBen Skeggs &args, sizeof(args));;
42478a43c7eSBen Skeggs if (ret)
42578a43c7eSBen Skeggs return ret;
42678a43c7eSBen Skeggs }
42778a43c7eSBen Skeggs
4285eee9fddSBen Skeggs /* Map some context buffer of unknown purpose. */
4295eee9fddSBen Skeggs if (gr->func->grctx->unknown_size) {
4305eee9fddSBen Skeggs ret = nvkm_vmm_get(chan->vmm, 12, nvkm_memory_size(gr->unknown), &chan->unknown);
4315eee9fddSBen Skeggs if (ret)
4325eee9fddSBen Skeggs return ret;
4335eee9fddSBen Skeggs
4345eee9fddSBen Skeggs ret = nvkm_memory_map(gr->unknown, 0, chan->vmm, chan->unknown,
4355eee9fddSBen Skeggs &args, sizeof(args));
4365eee9fddSBen Skeggs if (ret)
4375eee9fddSBen Skeggs return ret;
4385eee9fddSBen Skeggs }
4395eee9fddSBen Skeggs
440ca081fffSBen Skeggs /* Generate golden context image. */
441ca081fffSBen Skeggs mutex_lock(&gr->fecs.mutex);
442ca081fffSBen Skeggs if (gr->data == NULL) {
443ca081fffSBen Skeggs ret = gf100_grctx_generate(gr, chan, fifoch->inst);
444ca081fffSBen Skeggs if (ret) {
445ca081fffSBen Skeggs nvkm_error(&base->engine.subdev, "failed to construct context\n");
446*237f2dbfSLi Huafei mutex_unlock(&gr->fecs.mutex);
447ca081fffSBen Skeggs return ret;
448ca081fffSBen Skeggs }
449ca081fffSBen Skeggs }
450ca081fffSBen Skeggs mutex_unlock(&gr->fecs.mutex);
451ca081fffSBen Skeggs
452e3c71eb2SBen Skeggs /* allocate memory for a "mmio list" buffer that's used by the HUB
453e3c71eb2SBen Skeggs * fuc to modify some per-context register settings on first load
454e3c71eb2SBen Skeggs * of the context.
455e3c71eb2SBen Skeggs */
456227c95d9SBen Skeggs ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST, 0x1000, 0x100,
457227c95d9SBen Skeggs false, &chan->mmio);
458e3c71eb2SBen Skeggs if (ret)
459e3c71eb2SBen Skeggs return ret;
460e3c71eb2SBen Skeggs
461019e4d76SBen Skeggs ret = nvkm_vmm_get(fifoch->vmm, 12, 0x1000, &chan->mmio_vma);
462e3c71eb2SBen Skeggs if (ret)
463e3c71eb2SBen Skeggs return ret;
464e3c71eb2SBen Skeggs
465f66c57d9SBen Skeggs ret = nvkm_memory_map(chan->mmio, 0, fifoch->vmm,
466019e4d76SBen Skeggs chan->mmio_vma, &args, sizeof(args));
46719a82e49SBen Skeggs if (ret)
46819a82e49SBen Skeggs return ret;
469227c95d9SBen Skeggs
470e3c71eb2SBen Skeggs /* finally, fill in the mmio list and point the context at it */
471142ea05fSBen Skeggs nvkm_kmap(chan->mmio);
472d05095b5SBen Skeggs gr->func->grctx->pagepool(chan, chan->pagepool->addr);
47395f78acdSBen Skeggs gr->func->grctx->bundle(chan, chan->bundle_cb->addr, gr->func->grctx->bundle_size);
47478a43c7eSBen Skeggs gr->func->grctx->attrib_cb(chan, chan->attrib_cb->addr, gr->func->grctx->attrib_cb_size(gr));
47578a43c7eSBen Skeggs gr->func->grctx->attrib(chan);
4765eee9fddSBen Skeggs if (gr->func->grctx->patch_ltc)
4775eee9fddSBen Skeggs gr->func->grctx->patch_ltc(chan);
4785eee9fddSBen Skeggs if (gr->func->grctx->unknown_size)
4795eee9fddSBen Skeggs gr->func->grctx->unknown(chan, chan->unknown->addr, gr->func->grctx->unknown_size);
480142ea05fSBen Skeggs nvkm_done(chan->mmio);
481e3c71eb2SBen Skeggs return 0;
482e3c71eb2SBen Skeggs }
483e3c71eb2SBen Skeggs
484e3c71eb2SBen Skeggs /*******************************************************************************
485e3c71eb2SBen Skeggs * PGRAPH register lists
486e3c71eb2SBen Skeggs ******************************************************************************/
487e3c71eb2SBen Skeggs
488e3c71eb2SBen Skeggs const struct gf100_gr_init
489e3c71eb2SBen Skeggs gf100_gr_init_main_0[] = {
490e3c71eb2SBen Skeggs { 0x400080, 1, 0x04, 0x003083c2 },
491e3c71eb2SBen Skeggs { 0x400088, 1, 0x04, 0x00006fe7 },
492e3c71eb2SBen Skeggs { 0x40008c, 1, 0x04, 0x00000000 },
493e3c71eb2SBen Skeggs { 0x400090, 1, 0x04, 0x00000030 },
494e3c71eb2SBen Skeggs { 0x40013c, 1, 0x04, 0x013901f7 },
495e3c71eb2SBen Skeggs { 0x400140, 1, 0x04, 0x00000100 },
496e3c71eb2SBen Skeggs { 0x400144, 1, 0x04, 0x00000000 },
497e3c71eb2SBen Skeggs { 0x400148, 1, 0x04, 0x00000110 },
498e3c71eb2SBen Skeggs { 0x400138, 1, 0x04, 0x00000000 },
499e3c71eb2SBen Skeggs { 0x400130, 2, 0x04, 0x00000000 },
500e3c71eb2SBen Skeggs { 0x400124, 1, 0x04, 0x00000002 },
501e3c71eb2SBen Skeggs {}
502e3c71eb2SBen Skeggs };
503e3c71eb2SBen Skeggs
504e3c71eb2SBen Skeggs const struct gf100_gr_init
505e3c71eb2SBen Skeggs gf100_gr_init_fe_0[] = {
506e3c71eb2SBen Skeggs { 0x40415c, 1, 0x04, 0x00000000 },
507e3c71eb2SBen Skeggs { 0x404170, 1, 0x04, 0x00000000 },
508e3c71eb2SBen Skeggs {}
509e3c71eb2SBen Skeggs };
510e3c71eb2SBen Skeggs
511e3c71eb2SBen Skeggs const struct gf100_gr_init
512e3c71eb2SBen Skeggs gf100_gr_init_pri_0[] = {
513e3c71eb2SBen Skeggs { 0x404488, 2, 0x04, 0x00000000 },
514e3c71eb2SBen Skeggs {}
515e3c71eb2SBen Skeggs };
516e3c71eb2SBen Skeggs
517e3c71eb2SBen Skeggs const struct gf100_gr_init
518e3c71eb2SBen Skeggs gf100_gr_init_rstr2d_0[] = {
519e3c71eb2SBen Skeggs { 0x407808, 1, 0x04, 0x00000000 },
520e3c71eb2SBen Skeggs {}
521e3c71eb2SBen Skeggs };
522e3c71eb2SBen Skeggs
523e3c71eb2SBen Skeggs const struct gf100_gr_init
524e3c71eb2SBen Skeggs gf100_gr_init_pd_0[] = {
525e3c71eb2SBen Skeggs { 0x406024, 1, 0x04, 0x00000000 },
526e3c71eb2SBen Skeggs {}
527e3c71eb2SBen Skeggs };
528e3c71eb2SBen Skeggs
529e3c71eb2SBen Skeggs const struct gf100_gr_init
530e3c71eb2SBen Skeggs gf100_gr_init_ds_0[] = {
531e3c71eb2SBen Skeggs { 0x405844, 1, 0x04, 0x00ffffff },
532e3c71eb2SBen Skeggs { 0x405850, 1, 0x04, 0x00000000 },
533e3c71eb2SBen Skeggs { 0x405908, 1, 0x04, 0x00000000 },
534e3c71eb2SBen Skeggs {}
535e3c71eb2SBen Skeggs };
536e3c71eb2SBen Skeggs
537e3c71eb2SBen Skeggs const struct gf100_gr_init
538e3c71eb2SBen Skeggs gf100_gr_init_scc_0[] = {
539e3c71eb2SBen Skeggs { 0x40803c, 1, 0x04, 0x00000000 },
540e3c71eb2SBen Skeggs {}
541e3c71eb2SBen Skeggs };
542e3c71eb2SBen Skeggs
543e3c71eb2SBen Skeggs const struct gf100_gr_init
544e3c71eb2SBen Skeggs gf100_gr_init_prop_0[] = {
545e3c71eb2SBen Skeggs { 0x4184a0, 1, 0x04, 0x00000000 },
546e3c71eb2SBen Skeggs {}
547e3c71eb2SBen Skeggs };
548e3c71eb2SBen Skeggs
549e3c71eb2SBen Skeggs const struct gf100_gr_init
550e3c71eb2SBen Skeggs gf100_gr_init_gpc_unk_0[] = {
551e3c71eb2SBen Skeggs { 0x418604, 1, 0x04, 0x00000000 },
552e3c71eb2SBen Skeggs { 0x418680, 1, 0x04, 0x00000000 },
553e3c71eb2SBen Skeggs { 0x418714, 1, 0x04, 0x80000000 },
554e3c71eb2SBen Skeggs { 0x418384, 1, 0x04, 0x00000000 },
555e3c71eb2SBen Skeggs {}
556e3c71eb2SBen Skeggs };
557e3c71eb2SBen Skeggs
558e3c71eb2SBen Skeggs const struct gf100_gr_init
559e3c71eb2SBen Skeggs gf100_gr_init_setup_0[] = {
560e3c71eb2SBen Skeggs { 0x418814, 3, 0x04, 0x00000000 },
561e3c71eb2SBen Skeggs {}
562e3c71eb2SBen Skeggs };
563e3c71eb2SBen Skeggs
564e3c71eb2SBen Skeggs const struct gf100_gr_init
565e3c71eb2SBen Skeggs gf100_gr_init_crstr_0[] = {
566e3c71eb2SBen Skeggs { 0x418b04, 1, 0x04, 0x00000000 },
567e3c71eb2SBen Skeggs {}
568e3c71eb2SBen Skeggs };
569e3c71eb2SBen Skeggs
570e3c71eb2SBen Skeggs const struct gf100_gr_init
571e3c71eb2SBen Skeggs gf100_gr_init_setup_1[] = {
572e3c71eb2SBen Skeggs { 0x4188c8, 1, 0x04, 0x80000000 },
573e3c71eb2SBen Skeggs { 0x4188cc, 1, 0x04, 0x00000000 },
574e3c71eb2SBen Skeggs { 0x4188d0, 1, 0x04, 0x00010000 },
575e3c71eb2SBen Skeggs { 0x4188d4, 1, 0x04, 0x00000001 },
576e3c71eb2SBen Skeggs {}
577e3c71eb2SBen Skeggs };
578e3c71eb2SBen Skeggs
579e3c71eb2SBen Skeggs const struct gf100_gr_init
580e3c71eb2SBen Skeggs gf100_gr_init_zcull_0[] = {
581e3c71eb2SBen Skeggs { 0x418910, 1, 0x04, 0x00010001 },
582e3c71eb2SBen Skeggs { 0x418914, 1, 0x04, 0x00000301 },
583e3c71eb2SBen Skeggs { 0x418918, 1, 0x04, 0x00800000 },
584e3c71eb2SBen Skeggs { 0x418980, 1, 0x04, 0x77777770 },
585e3c71eb2SBen Skeggs { 0x418984, 3, 0x04, 0x77777777 },
586e3c71eb2SBen Skeggs {}
587e3c71eb2SBen Skeggs };
588e3c71eb2SBen Skeggs
589e3c71eb2SBen Skeggs const struct gf100_gr_init
590e3c71eb2SBen Skeggs gf100_gr_init_gpm_0[] = {
591e3c71eb2SBen Skeggs { 0x418c04, 1, 0x04, 0x00000000 },
592e3c71eb2SBen Skeggs { 0x418c88, 1, 0x04, 0x00000000 },
593e3c71eb2SBen Skeggs {}
594e3c71eb2SBen Skeggs };
595e3c71eb2SBen Skeggs
596e3c71eb2SBen Skeggs const struct gf100_gr_init
597e3c71eb2SBen Skeggs gf100_gr_init_gpc_unk_1[] = {
598e3c71eb2SBen Skeggs { 0x418d00, 1, 0x04, 0x00000000 },
599e3c71eb2SBen Skeggs { 0x418f08, 1, 0x04, 0x00000000 },
600e3c71eb2SBen Skeggs { 0x418e00, 1, 0x04, 0x00000050 },
601e3c71eb2SBen Skeggs { 0x418e08, 1, 0x04, 0x00000000 },
602e3c71eb2SBen Skeggs {}
603e3c71eb2SBen Skeggs };
604e3c71eb2SBen Skeggs
605e3c71eb2SBen Skeggs const struct gf100_gr_init
606e3c71eb2SBen Skeggs gf100_gr_init_gcc_0[] = {
607e3c71eb2SBen Skeggs { 0x41900c, 1, 0x04, 0x00000000 },
608e3c71eb2SBen Skeggs { 0x419018, 1, 0x04, 0x00000000 },
609e3c71eb2SBen Skeggs {}
610e3c71eb2SBen Skeggs };
611e3c71eb2SBen Skeggs
612e3c71eb2SBen Skeggs const struct gf100_gr_init
613e3c71eb2SBen Skeggs gf100_gr_init_tpccs_0[] = {
614e3c71eb2SBen Skeggs { 0x419d08, 2, 0x04, 0x00000000 },
615e3c71eb2SBen Skeggs { 0x419d10, 1, 0x04, 0x00000014 },
616e3c71eb2SBen Skeggs {}
617e3c71eb2SBen Skeggs };
618e3c71eb2SBen Skeggs
619e3c71eb2SBen Skeggs const struct gf100_gr_init
620e3c71eb2SBen Skeggs gf100_gr_init_tex_0[] = {
621e3c71eb2SBen Skeggs { 0x419ab0, 1, 0x04, 0x00000000 },
622e3c71eb2SBen Skeggs { 0x419ab8, 1, 0x04, 0x000000e7 },
623e3c71eb2SBen Skeggs { 0x419abc, 2, 0x04, 0x00000000 },
624e3c71eb2SBen Skeggs {}
625e3c71eb2SBen Skeggs };
626e3c71eb2SBen Skeggs
627e3c71eb2SBen Skeggs const struct gf100_gr_init
628e3c71eb2SBen Skeggs gf100_gr_init_pe_0[] = {
629e3c71eb2SBen Skeggs { 0x41980c, 3, 0x04, 0x00000000 },
630e3c71eb2SBen Skeggs { 0x419844, 1, 0x04, 0x00000000 },
631e3c71eb2SBen Skeggs { 0x41984c, 1, 0x04, 0x00005bc5 },
632e3c71eb2SBen Skeggs { 0x419850, 4, 0x04, 0x00000000 },
633e3c71eb2SBen Skeggs {}
634e3c71eb2SBen Skeggs };
635e3c71eb2SBen Skeggs
636e3c71eb2SBen Skeggs const struct gf100_gr_init
637e3c71eb2SBen Skeggs gf100_gr_init_l1c_0[] = {
638e3c71eb2SBen Skeggs { 0x419c98, 1, 0x04, 0x00000000 },
639e3c71eb2SBen Skeggs { 0x419ca8, 1, 0x04, 0x80000000 },
640e3c71eb2SBen Skeggs { 0x419cb4, 1, 0x04, 0x00000000 },
641e3c71eb2SBen Skeggs { 0x419cb8, 1, 0x04, 0x00008bf4 },
642e3c71eb2SBen Skeggs { 0x419cbc, 1, 0x04, 0x28137606 },
643e3c71eb2SBen Skeggs { 0x419cc0, 2, 0x04, 0x00000000 },
644e3c71eb2SBen Skeggs {}
645e3c71eb2SBen Skeggs };
646e3c71eb2SBen Skeggs
647e3c71eb2SBen Skeggs const struct gf100_gr_init
648e3c71eb2SBen Skeggs gf100_gr_init_wwdx_0[] = {
649e3c71eb2SBen Skeggs { 0x419bd4, 1, 0x04, 0x00800000 },
650e3c71eb2SBen Skeggs { 0x419bdc, 1, 0x04, 0x00000000 },
651e3c71eb2SBen Skeggs {}
652e3c71eb2SBen Skeggs };
653e3c71eb2SBen Skeggs
654e3c71eb2SBen Skeggs const struct gf100_gr_init
655e3c71eb2SBen Skeggs gf100_gr_init_tpccs_1[] = {
656e3c71eb2SBen Skeggs { 0x419d2c, 1, 0x04, 0x00000000 },
657e3c71eb2SBen Skeggs {}
658e3c71eb2SBen Skeggs };
659e3c71eb2SBen Skeggs
660e3c71eb2SBen Skeggs const struct gf100_gr_init
661e3c71eb2SBen Skeggs gf100_gr_init_mpc_0[] = {
662e3c71eb2SBen Skeggs { 0x419c0c, 1, 0x04, 0x00000000 },
663e3c71eb2SBen Skeggs {}
664e3c71eb2SBen Skeggs };
665e3c71eb2SBen Skeggs
666e3c71eb2SBen Skeggs static const struct gf100_gr_init
667e3c71eb2SBen Skeggs gf100_gr_init_sm_0[] = {
668e3c71eb2SBen Skeggs { 0x419e00, 1, 0x04, 0x00000000 },
669e3c71eb2SBen Skeggs { 0x419ea0, 1, 0x04, 0x00000000 },
670e3c71eb2SBen Skeggs { 0x419ea4, 1, 0x04, 0x00000100 },
671e3c71eb2SBen Skeggs { 0x419ea8, 1, 0x04, 0x00001100 },
672e3c71eb2SBen Skeggs { 0x419eac, 1, 0x04, 0x11100702 },
673e3c71eb2SBen Skeggs { 0x419eb0, 1, 0x04, 0x00000003 },
674e3c71eb2SBen Skeggs { 0x419eb4, 4, 0x04, 0x00000000 },
675e3c71eb2SBen Skeggs { 0x419ec8, 1, 0x04, 0x06060618 },
676e3c71eb2SBen Skeggs { 0x419ed0, 1, 0x04, 0x0eff0e38 },
677e3c71eb2SBen Skeggs { 0x419ed4, 1, 0x04, 0x011104f1 },
678e3c71eb2SBen Skeggs { 0x419edc, 1, 0x04, 0x00000000 },
679e3c71eb2SBen Skeggs { 0x419f00, 1, 0x04, 0x00000000 },
680e3c71eb2SBen Skeggs { 0x419f2c, 1, 0x04, 0x00000000 },
681e3c71eb2SBen Skeggs {}
682e3c71eb2SBen Skeggs };
683e3c71eb2SBen Skeggs
684e3c71eb2SBen Skeggs const struct gf100_gr_init
685e3c71eb2SBen Skeggs gf100_gr_init_be_0[] = {
686e3c71eb2SBen Skeggs { 0x40880c, 1, 0x04, 0x00000000 },
687e3c71eb2SBen Skeggs { 0x408910, 9, 0x04, 0x00000000 },
688e3c71eb2SBen Skeggs { 0x408950, 1, 0x04, 0x00000000 },
689e3c71eb2SBen Skeggs { 0x408954, 1, 0x04, 0x0000ffff },
690e3c71eb2SBen Skeggs { 0x408984, 1, 0x04, 0x00000000 },
691e3c71eb2SBen Skeggs { 0x408988, 1, 0x04, 0x08040201 },
692e3c71eb2SBen Skeggs { 0x40898c, 1, 0x04, 0x80402010 },
693e3c71eb2SBen Skeggs {}
694e3c71eb2SBen Skeggs };
695e3c71eb2SBen Skeggs
696e3c71eb2SBen Skeggs const struct gf100_gr_init
697e3c71eb2SBen Skeggs gf100_gr_init_fe_1[] = {
698e3c71eb2SBen Skeggs { 0x4040f0, 1, 0x04, 0x00000000 },
699e3c71eb2SBen Skeggs {}
700e3c71eb2SBen Skeggs };
701e3c71eb2SBen Skeggs
702e3c71eb2SBen Skeggs const struct gf100_gr_init
703e3c71eb2SBen Skeggs gf100_gr_init_pe_1[] = {
704e3c71eb2SBen Skeggs { 0x419880, 1, 0x04, 0x00000002 },
705e3c71eb2SBen Skeggs {}
706e3c71eb2SBen Skeggs };
707e3c71eb2SBen Skeggs
708e3c71eb2SBen Skeggs static const struct gf100_gr_pack
709e3c71eb2SBen Skeggs gf100_gr_pack_mmio[] = {
710e3c71eb2SBen Skeggs { gf100_gr_init_main_0 },
711e3c71eb2SBen Skeggs { gf100_gr_init_fe_0 },
712e3c71eb2SBen Skeggs { gf100_gr_init_pri_0 },
713e3c71eb2SBen Skeggs { gf100_gr_init_rstr2d_0 },
714e3c71eb2SBen Skeggs { gf100_gr_init_pd_0 },
715e3c71eb2SBen Skeggs { gf100_gr_init_ds_0 },
716e3c71eb2SBen Skeggs { gf100_gr_init_scc_0 },
717e3c71eb2SBen Skeggs { gf100_gr_init_prop_0 },
718e3c71eb2SBen Skeggs { gf100_gr_init_gpc_unk_0 },
719e3c71eb2SBen Skeggs { gf100_gr_init_setup_0 },
720e3c71eb2SBen Skeggs { gf100_gr_init_crstr_0 },
721e3c71eb2SBen Skeggs { gf100_gr_init_setup_1 },
722e3c71eb2SBen Skeggs { gf100_gr_init_zcull_0 },
723e3c71eb2SBen Skeggs { gf100_gr_init_gpm_0 },
724e3c71eb2SBen Skeggs { gf100_gr_init_gpc_unk_1 },
725e3c71eb2SBen Skeggs { gf100_gr_init_gcc_0 },
726e3c71eb2SBen Skeggs { gf100_gr_init_tpccs_0 },
727e3c71eb2SBen Skeggs { gf100_gr_init_tex_0 },
728e3c71eb2SBen Skeggs { gf100_gr_init_pe_0 },
729e3c71eb2SBen Skeggs { gf100_gr_init_l1c_0 },
730e3c71eb2SBen Skeggs { gf100_gr_init_wwdx_0 },
731e3c71eb2SBen Skeggs { gf100_gr_init_tpccs_1 },
732e3c71eb2SBen Skeggs { gf100_gr_init_mpc_0 },
733e3c71eb2SBen Skeggs { gf100_gr_init_sm_0 },
734e3c71eb2SBen Skeggs { gf100_gr_init_be_0 },
735e3c71eb2SBen Skeggs { gf100_gr_init_fe_1 },
736e3c71eb2SBen Skeggs { gf100_gr_init_pe_1 },
737e3c71eb2SBen Skeggs {}
738e3c71eb2SBen Skeggs };
739e3c71eb2SBen Skeggs
740e3c71eb2SBen Skeggs /*******************************************************************************
741e3c71eb2SBen Skeggs * PGRAPH engine/subdev functions
742e3c71eb2SBen Skeggs ******************************************************************************/
743e3c71eb2SBen Skeggs
744ae5ea7f6SBen Skeggs static u32
gf100_gr_ctxsw_inst(struct nvkm_gr * gr)745ae5ea7f6SBen Skeggs gf100_gr_ctxsw_inst(struct nvkm_gr *gr)
746ae5ea7f6SBen Skeggs {
747ae5ea7f6SBen Skeggs return nvkm_rd32(gr->engine.subdev.device, 0x409b00);
748ae5ea7f6SBen Skeggs }
749ae5ea7f6SBen Skeggs
750169f30b3SBen Skeggs static int
gf100_gr_fecs_ctrl_ctxsw(struct gf100_gr * gr,u32 mthd)751169f30b3SBen Skeggs gf100_gr_fecs_ctrl_ctxsw(struct gf100_gr *gr, u32 mthd)
752169f30b3SBen Skeggs {
753169f30b3SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
754169f30b3SBen Skeggs
755169f30b3SBen Skeggs nvkm_wr32(device, 0x409804, 0xffffffff);
7566c55b594SBen Skeggs nvkm_wr32(device, 0x409800, 0x00000000);
757169f30b3SBen Skeggs nvkm_wr32(device, 0x409500, 0xffffffff);
758169f30b3SBen Skeggs nvkm_wr32(device, 0x409504, mthd);
759169f30b3SBen Skeggs nvkm_msec(device, 2000,
760169f30b3SBen Skeggs u32 stat = nvkm_rd32(device, 0x409804);
761169f30b3SBen Skeggs if (stat == 0x00000002)
762169f30b3SBen Skeggs return -EIO;
763169f30b3SBen Skeggs if (stat == 0x00000001)
764169f30b3SBen Skeggs return 0;
765169f30b3SBen Skeggs );
766169f30b3SBen Skeggs
767169f30b3SBen Skeggs return -ETIMEDOUT;
768169f30b3SBen Skeggs }
769169f30b3SBen Skeggs
770f612b0f6SBen Skeggs static int
gf100_gr_fecs_start_ctxsw(struct nvkm_gr * base)771169f30b3SBen Skeggs gf100_gr_fecs_start_ctxsw(struct nvkm_gr *base)
772169f30b3SBen Skeggs {
773169f30b3SBen Skeggs struct gf100_gr *gr = gf100_gr(base);
774169f30b3SBen Skeggs int ret = 0;
775169f30b3SBen Skeggs
776169f30b3SBen Skeggs mutex_lock(&gr->fecs.mutex);
777169f30b3SBen Skeggs if (!--gr->fecs.disable) {
778169f30b3SBen Skeggs if (WARN_ON(ret = gf100_gr_fecs_ctrl_ctxsw(gr, 0x39)))
779169f30b3SBen Skeggs gr->fecs.disable++;
780169f30b3SBen Skeggs }
781169f30b3SBen Skeggs mutex_unlock(&gr->fecs.mutex);
782169f30b3SBen Skeggs return ret;
783169f30b3SBen Skeggs }
784169f30b3SBen Skeggs
785f612b0f6SBen Skeggs static int
gf100_gr_fecs_stop_ctxsw(struct nvkm_gr * base)786169f30b3SBen Skeggs gf100_gr_fecs_stop_ctxsw(struct nvkm_gr *base)
787169f30b3SBen Skeggs {
788169f30b3SBen Skeggs struct gf100_gr *gr = gf100_gr(base);
789169f30b3SBen Skeggs int ret = 0;
790169f30b3SBen Skeggs
791169f30b3SBen Skeggs mutex_lock(&gr->fecs.mutex);
792169f30b3SBen Skeggs if (!gr->fecs.disable++) {
793169f30b3SBen Skeggs if (WARN_ON(ret = gf100_gr_fecs_ctrl_ctxsw(gr, 0x38)))
794169f30b3SBen Skeggs gr->fecs.disable--;
795169f30b3SBen Skeggs }
796169f30b3SBen Skeggs mutex_unlock(&gr->fecs.mutex);
797169f30b3SBen Skeggs return ret;
798169f30b3SBen Skeggs }
799169f30b3SBen Skeggs
800f1f4d918SBen Skeggs static int
gf100_gr_fecs_halt_pipeline(struct gf100_gr * gr)801f1f4d918SBen Skeggs gf100_gr_fecs_halt_pipeline(struct gf100_gr *gr)
802f1f4d918SBen Skeggs {
803f1f4d918SBen Skeggs int ret = 0;
804f1f4d918SBen Skeggs
805f1f4d918SBen Skeggs if (gr->firmware) {
806f1f4d918SBen Skeggs mutex_lock(&gr->fecs.mutex);
807f1f4d918SBen Skeggs ret = gf100_gr_fecs_ctrl_ctxsw(gr, 0x04);
808f1f4d918SBen Skeggs mutex_unlock(&gr->fecs.mutex);
809f1f4d918SBen Skeggs }
810f1f4d918SBen Skeggs
811f1f4d918SBen Skeggs return ret;
812f1f4d918SBen Skeggs }
813f1f4d918SBen Skeggs
814b7f713b8SBen Skeggs int
gf100_gr_fecs_wfi_golden_save(struct gf100_gr * gr,u32 inst)8156762510bSBen Skeggs gf100_gr_fecs_wfi_golden_save(struct gf100_gr *gr, u32 inst)
8166762510bSBen Skeggs {
8176762510bSBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
8186762510bSBen Skeggs
8196762510bSBen Skeggs nvkm_mask(device, 0x409800, 0x00000003, 0x00000000);
8206762510bSBen Skeggs nvkm_wr32(device, 0x409500, inst);
8216762510bSBen Skeggs nvkm_wr32(device, 0x409504, 0x00000009);
8226762510bSBen Skeggs nvkm_msec(device, 2000,
8236762510bSBen Skeggs u32 stat = nvkm_rd32(device, 0x409800);
8246762510bSBen Skeggs if (stat & 0x00000002)
8256762510bSBen Skeggs return -EIO;
8266762510bSBen Skeggs if (stat & 0x00000001)
8276762510bSBen Skeggs return 0;
8286762510bSBen Skeggs );
8296762510bSBen Skeggs
8306762510bSBen Skeggs return -ETIMEDOUT;
8316762510bSBen Skeggs }
8326762510bSBen Skeggs
8336762510bSBen Skeggs int
gf100_gr_fecs_bind_pointer(struct gf100_gr * gr,u32 inst)834b7f713b8SBen Skeggs gf100_gr_fecs_bind_pointer(struct gf100_gr *gr, u32 inst)
835b7f713b8SBen Skeggs {
836b7f713b8SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
837b7f713b8SBen Skeggs
8386c55b594SBen Skeggs nvkm_mask(device, 0x409800, 0x00000030, 0x00000000);
839b7f713b8SBen Skeggs nvkm_wr32(device, 0x409500, inst);
840b7f713b8SBen Skeggs nvkm_wr32(device, 0x409504, 0x00000003);
841b7f713b8SBen Skeggs nvkm_msec(device, 2000,
842b7f713b8SBen Skeggs u32 stat = nvkm_rd32(device, 0x409800);
843b7f713b8SBen Skeggs if (stat & 0x00000020)
844b7f713b8SBen Skeggs return -EIO;
845b7f713b8SBen Skeggs if (stat & 0x00000010)
846b7f713b8SBen Skeggs return 0;
847b7f713b8SBen Skeggs );
848b7f713b8SBen Skeggs
849b7f713b8SBen Skeggs return -ETIMEDOUT;
850b7f713b8SBen Skeggs }
851b7f713b8SBen Skeggs
8520b89ca0dSBen Skeggs static int
gf100_gr_fecs_set_reglist_virtual_address(struct gf100_gr * gr,u64 addr)8537d51bc85SBen Skeggs gf100_gr_fecs_set_reglist_virtual_address(struct gf100_gr *gr, u64 addr)
8547d51bc85SBen Skeggs {
8557d51bc85SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
8567d51bc85SBen Skeggs
8577d51bc85SBen Skeggs nvkm_wr32(device, 0x409810, addr >> 8);
8587d51bc85SBen Skeggs nvkm_wr32(device, 0x409800, 0x00000000);
8597d51bc85SBen Skeggs nvkm_wr32(device, 0x409500, 0x00000001);
8607d51bc85SBen Skeggs nvkm_wr32(device, 0x409504, 0x00000032);
8617d51bc85SBen Skeggs nvkm_msec(device, 2000,
8627d51bc85SBen Skeggs if (nvkm_rd32(device, 0x409800) == 0x00000001)
8637d51bc85SBen Skeggs return 0;
8647d51bc85SBen Skeggs );
8657d51bc85SBen Skeggs
8667d51bc85SBen Skeggs return -ETIMEDOUT;
8677d51bc85SBen Skeggs }
8687d51bc85SBen Skeggs
8697d51bc85SBen Skeggs static int
gf100_gr_fecs_set_reglist_bind_instance(struct gf100_gr * gr,u32 inst)8707d51bc85SBen Skeggs gf100_gr_fecs_set_reglist_bind_instance(struct gf100_gr *gr, u32 inst)
8717d51bc85SBen Skeggs {
8727d51bc85SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
8737d51bc85SBen Skeggs
8747d51bc85SBen Skeggs nvkm_wr32(device, 0x409810, inst);
8757d51bc85SBen Skeggs nvkm_wr32(device, 0x409800, 0x00000000);
8767d51bc85SBen Skeggs nvkm_wr32(device, 0x409500, 0x00000001);
8777d51bc85SBen Skeggs nvkm_wr32(device, 0x409504, 0x00000031);
8787d51bc85SBen Skeggs nvkm_msec(device, 2000,
8797d51bc85SBen Skeggs if (nvkm_rd32(device, 0x409800) == 0x00000001)
8807d51bc85SBen Skeggs return 0;
8817d51bc85SBen Skeggs );
8827d51bc85SBen Skeggs
8837d51bc85SBen Skeggs return -ETIMEDOUT;
8847d51bc85SBen Skeggs }
8857d51bc85SBen Skeggs
8867d51bc85SBen Skeggs static int
gf100_gr_fecs_discover_reglist_image_size(struct gf100_gr * gr,u32 * psize)8877d51bc85SBen Skeggs gf100_gr_fecs_discover_reglist_image_size(struct gf100_gr *gr, u32 *psize)
8887d51bc85SBen Skeggs {
8897d51bc85SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
8907d51bc85SBen Skeggs
8917d51bc85SBen Skeggs nvkm_wr32(device, 0x409800, 0x00000000);
8927d51bc85SBen Skeggs nvkm_wr32(device, 0x409500, 0x00000001);
8937d51bc85SBen Skeggs nvkm_wr32(device, 0x409504, 0x00000030);
8947d51bc85SBen Skeggs nvkm_msec(device, 2000,
8957d51bc85SBen Skeggs if ((*psize = nvkm_rd32(device, 0x409800)))
8967d51bc85SBen Skeggs return 0;
8977d51bc85SBen Skeggs );
8987d51bc85SBen Skeggs
8997d51bc85SBen Skeggs return -ETIMEDOUT;
9007d51bc85SBen Skeggs }
9017d51bc85SBen Skeggs
9027d51bc85SBen Skeggs static int
gf100_gr_fecs_elpg_bind(struct gf100_gr * gr)9037d51bc85SBen Skeggs gf100_gr_fecs_elpg_bind(struct gf100_gr *gr)
9047d51bc85SBen Skeggs {
9057d51bc85SBen Skeggs u32 size;
9067d51bc85SBen Skeggs int ret;
9077d51bc85SBen Skeggs
9087d51bc85SBen Skeggs ret = gf100_gr_fecs_discover_reglist_image_size(gr, &size);
9097d51bc85SBen Skeggs if (ret)
9107d51bc85SBen Skeggs return ret;
9117d51bc85SBen Skeggs
9127d51bc85SBen Skeggs /*XXX: We need to allocate + map the above into PMU's inst block,
9137d51bc85SBen Skeggs * which which means we probably need a proper PMU before we
9147d51bc85SBen Skeggs * even bother.
9157d51bc85SBen Skeggs */
9167d51bc85SBen Skeggs
9177d51bc85SBen Skeggs ret = gf100_gr_fecs_set_reglist_bind_instance(gr, 0);
9187d51bc85SBen Skeggs if (ret)
9197d51bc85SBen Skeggs return ret;
9207d51bc85SBen Skeggs
9217d51bc85SBen Skeggs return gf100_gr_fecs_set_reglist_virtual_address(gr, 0);
9227d51bc85SBen Skeggs }
9237d51bc85SBen Skeggs
9247d51bc85SBen Skeggs static int
gf100_gr_fecs_discover_pm_image_size(struct gf100_gr * gr,u32 * psize)9258bf2d348SBen Skeggs gf100_gr_fecs_discover_pm_image_size(struct gf100_gr *gr, u32 *psize)
9268bf2d348SBen Skeggs {
9278bf2d348SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
9288bf2d348SBen Skeggs
9296c55b594SBen Skeggs nvkm_wr32(device, 0x409800, 0x00000000);
9308bf2d348SBen Skeggs nvkm_wr32(device, 0x409500, 0x00000000);
9318bf2d348SBen Skeggs nvkm_wr32(device, 0x409504, 0x00000025);
9328bf2d348SBen Skeggs nvkm_msec(device, 2000,
9338bf2d348SBen Skeggs if ((*psize = nvkm_rd32(device, 0x409800)))
9348bf2d348SBen Skeggs return 0;
9358bf2d348SBen Skeggs );
9368bf2d348SBen Skeggs
9378bf2d348SBen Skeggs return -ETIMEDOUT;
9388bf2d348SBen Skeggs }
9398bf2d348SBen Skeggs
9408bf2d348SBen Skeggs static int
gf100_gr_fecs_discover_zcull_image_size(struct gf100_gr * gr,u32 * psize)9417d3f0688SBen Skeggs gf100_gr_fecs_discover_zcull_image_size(struct gf100_gr *gr, u32 *psize)
9427d3f0688SBen Skeggs {
9437d3f0688SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
9447d3f0688SBen Skeggs
9456c55b594SBen Skeggs nvkm_wr32(device, 0x409800, 0x00000000);
9467d3f0688SBen Skeggs nvkm_wr32(device, 0x409500, 0x00000000);
9477d3f0688SBen Skeggs nvkm_wr32(device, 0x409504, 0x00000016);
9487d3f0688SBen Skeggs nvkm_msec(device, 2000,
9497d3f0688SBen Skeggs if ((*psize = nvkm_rd32(device, 0x409800)))
9507d3f0688SBen Skeggs return 0;
9517d3f0688SBen Skeggs );
9527d3f0688SBen Skeggs
9537d3f0688SBen Skeggs return -ETIMEDOUT;
9547d3f0688SBen Skeggs }
9557d3f0688SBen Skeggs
9567d3f0688SBen Skeggs static int
gf100_gr_fecs_discover_image_size(struct gf100_gr * gr,u32 * psize)9570b89ca0dSBen Skeggs gf100_gr_fecs_discover_image_size(struct gf100_gr *gr, u32 *psize)
9580b89ca0dSBen Skeggs {
9590b89ca0dSBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
9600b89ca0dSBen Skeggs
9616c55b594SBen Skeggs nvkm_wr32(device, 0x409800, 0x00000000);
9620b89ca0dSBen Skeggs nvkm_wr32(device, 0x409500, 0x00000000);
9630b89ca0dSBen Skeggs nvkm_wr32(device, 0x409504, 0x00000010);
9640b89ca0dSBen Skeggs nvkm_msec(device, 2000,
9650b89ca0dSBen Skeggs if ((*psize = nvkm_rd32(device, 0x409800)))
9660b89ca0dSBen Skeggs return 0;
9670b89ca0dSBen Skeggs );
9680b89ca0dSBen Skeggs
9690b89ca0dSBen Skeggs return -ETIMEDOUT;
9700b89ca0dSBen Skeggs }
9710b89ca0dSBen Skeggs
972eb383e62SBen Skeggs static void
gf100_gr_fecs_set_watchdog_timeout(struct gf100_gr * gr,u32 timeout)973eb383e62SBen Skeggs gf100_gr_fecs_set_watchdog_timeout(struct gf100_gr *gr, u32 timeout)
974eb383e62SBen Skeggs {
975eb383e62SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
976eb383e62SBen Skeggs
9776c55b594SBen Skeggs nvkm_wr32(device, 0x409800, 0x00000000);
978eb383e62SBen Skeggs nvkm_wr32(device, 0x409500, timeout);
979eb383e62SBen Skeggs nvkm_wr32(device, 0x409504, 0x00000021);
980eb383e62SBen Skeggs }
981eb383e62SBen Skeggs
9826845c313SBen Skeggs static bool
gf100_gr_chsw_load(struct nvkm_gr * base)9836845c313SBen Skeggs gf100_gr_chsw_load(struct nvkm_gr *base)
9846845c313SBen Skeggs {
9856845c313SBen Skeggs struct gf100_gr *gr = gf100_gr(base);
9866845c313SBen Skeggs if (!gr->firmware) {
9876845c313SBen Skeggs u32 trace = nvkm_rd32(gr->base.engine.subdev.device, 0x40981c);
9886845c313SBen Skeggs if (trace & 0x00000040)
9896845c313SBen Skeggs return true;
9906845c313SBen Skeggs } else {
9916845c313SBen Skeggs u32 mthd = nvkm_rd32(gr->base.engine.subdev.device, 0x409808);
9926845c313SBen Skeggs if (mthd & 0x00080000)
9936845c313SBen Skeggs return true;
9946845c313SBen Skeggs }
9956845c313SBen Skeggs return false;
9966845c313SBen Skeggs }
9976845c313SBen Skeggs
99864cb5a31SBen Skeggs int
gf100_gr_rops(struct gf100_gr * gr)99964cb5a31SBen Skeggs gf100_gr_rops(struct gf100_gr *gr)
100064cb5a31SBen Skeggs {
100164cb5a31SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
100264cb5a31SBen Skeggs return (nvkm_rd32(device, 0x409604) & 0x001f0000) >> 16;
100364cb5a31SBen Skeggs }
100464cb5a31SBen Skeggs
1005e3c71eb2SBen Skeggs void
gf100_gr_zbc_init(struct gf100_gr * gr)1006bfee3f3dSBen Skeggs gf100_gr_zbc_init(struct gf100_gr *gr)
1007e3c71eb2SBen Skeggs {
1008e3c71eb2SBen Skeggs const u32 zero[] = { 0x00000000, 0x00000000, 0x00000000, 0x00000000,
1009e3c71eb2SBen Skeggs 0x00000000, 0x00000000, 0x00000000, 0x00000000 };
1010e3c71eb2SBen Skeggs const u32 one[] = { 0x3f800000, 0x3f800000, 0x3f800000, 0x3f800000,
1011e3c71eb2SBen Skeggs 0xffffffff, 0xffffffff, 0xffffffff, 0xffffffff };
1012e3c71eb2SBen Skeggs const u32 f32_0[] = { 0x00000000, 0x00000000, 0x00000000, 0x00000000,
1013e3c71eb2SBen Skeggs 0x00000000, 0x00000000, 0x00000000, 0x00000000 };
1014e3c71eb2SBen Skeggs const u32 f32_1[] = { 0x3f800000, 0x3f800000, 0x3f800000, 0x3f800000,
1015e3c71eb2SBen Skeggs 0x3f800000, 0x3f800000, 0x3f800000, 0x3f800000 };
101670bc7182SBen Skeggs struct nvkm_ltc *ltc = gr->base.engine.subdev.device->ltc;
10174500031fSBen Skeggs int index, c = ltc->zbc_color_min, d = ltc->zbc_depth_min, s = ltc->zbc_depth_min;
1018e3c71eb2SBen Skeggs
1019bfee3f3dSBen Skeggs if (!gr->zbc_color[0].format) {
1020e9d03335SBen Skeggs gf100_gr_zbc_color_get(gr, 1, & zero[0], &zero[4]); c++;
1021e9d03335SBen Skeggs gf100_gr_zbc_color_get(gr, 2, & one[0], &one[4]); c++;
1022e9d03335SBen Skeggs gf100_gr_zbc_color_get(gr, 4, &f32_0[0], &f32_0[4]); c++;
1023e9d03335SBen Skeggs gf100_gr_zbc_color_get(gr, 4, &f32_1[0], &f32_1[4]); c++;
1024e9d03335SBen Skeggs gf100_gr_zbc_depth_get(gr, 1, 0x00000000, 0x00000000); d++;
1025e9d03335SBen Skeggs gf100_gr_zbc_depth_get(gr, 1, 0x3f800000, 0x3f800000); d++;
10264b2c71edSBen Skeggs if (gr->func->zbc->stencil_get) {
10274b2c71edSBen Skeggs gr->func->zbc->stencil_get(gr, 1, 0x00, 0x00); s++;
10284b2c71edSBen Skeggs gr->func->zbc->stencil_get(gr, 1, 0x01, 0x01); s++;
10294b2c71edSBen Skeggs gr->func->zbc->stencil_get(gr, 1, 0xff, 0xff); s++;
10304b2c71edSBen Skeggs }
1031e3c71eb2SBen Skeggs }
1032e3c71eb2SBen Skeggs
10334500031fSBen Skeggs for (index = c; index <= ltc->zbc_color_max; index++)
1034e9d03335SBen Skeggs gr->func->zbc->clear_color(gr, index);
10354500031fSBen Skeggs for (index = d; index <= ltc->zbc_depth_max; index++)
1036e9d03335SBen Skeggs gr->func->zbc->clear_depth(gr, index);
10374b2c71edSBen Skeggs
10384b2c71edSBen Skeggs if (gr->func->zbc->clear_stencil) {
10394500031fSBen Skeggs for (index = s; index <= ltc->zbc_depth_max; index++)
10404b2c71edSBen Skeggs gr->func->zbc->clear_stencil(gr, index);
10414b2c71edSBen Skeggs }
1042e3c71eb2SBen Skeggs }
1043e3c71eb2SBen Skeggs
10444a8cf451SAlexandre Courbot /**
10454a8cf451SAlexandre Courbot * Wait until GR goes idle. GR is considered idle if it is disabled by the
10464a8cf451SAlexandre Courbot * MC (0x200) register, or GR is not busy and a context switch is not in
10474a8cf451SAlexandre Courbot * progress.
10484a8cf451SAlexandre Courbot */
10494a8cf451SAlexandre Courbot int
gf100_gr_wait_idle(struct gf100_gr * gr)1050bfee3f3dSBen Skeggs gf100_gr_wait_idle(struct gf100_gr *gr)
10514a8cf451SAlexandre Courbot {
1052109c2f2fSBen Skeggs struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1053109c2f2fSBen Skeggs struct nvkm_device *device = subdev->device;
10544a8cf451SAlexandre Courbot unsigned long end_jiffies = jiffies + msecs_to_jiffies(2000);
10554a8cf451SAlexandre Courbot bool gr_enabled, ctxsw_active, gr_busy;
10564a8cf451SAlexandre Courbot
10574a8cf451SAlexandre Courbot do {
10584a8cf451SAlexandre Courbot /*
10594a8cf451SAlexandre Courbot * required to make sure FIFO_ENGINE_STATUS (0x2640) is
10604a8cf451SAlexandre Courbot * up-to-date
10614a8cf451SAlexandre Courbot */
1062276836d4SBen Skeggs nvkm_rd32(device, 0x400700);
10634a8cf451SAlexandre Courbot
1064276836d4SBen Skeggs gr_enabled = nvkm_rd32(device, 0x200) & 0x1000;
10650ceceaa9SBen Skeggs ctxsw_active = nvkm_fifo_ctxsw_in_progress(&gr->base.engine);
1066276836d4SBen Skeggs gr_busy = nvkm_rd32(device, 0x40060c) & 0x1;
10674a8cf451SAlexandre Courbot
10684a8cf451SAlexandre Courbot if (!gr_enabled || (!gr_busy && !ctxsw_active))
10694a8cf451SAlexandre Courbot return 0;
10704a8cf451SAlexandre Courbot } while (time_before(jiffies, end_jiffies));
10714a8cf451SAlexandre Courbot
1072109c2f2fSBen Skeggs nvkm_error(subdev,
1073109c2f2fSBen Skeggs "wait for idle timeout (en: %d, ctxsw: %d, busy: %d)\n",
10744a8cf451SAlexandre Courbot gr_enabled, ctxsw_active, gr_busy);
10754a8cf451SAlexandre Courbot return -EAGAIN;
10764a8cf451SAlexandre Courbot }
10774a8cf451SAlexandre Courbot
1078e3c71eb2SBen Skeggs void
gf100_gr_mmio(struct gf100_gr * gr,const struct gf100_gr_pack * p)1079bfee3f3dSBen Skeggs gf100_gr_mmio(struct gf100_gr *gr, const struct gf100_gr_pack *p)
1080e3c71eb2SBen Skeggs {
1081276836d4SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
1082e3c71eb2SBen Skeggs const struct gf100_gr_pack *pack;
1083e3c71eb2SBen Skeggs const struct gf100_gr_init *init;
1084e3c71eb2SBen Skeggs
1085e3c71eb2SBen Skeggs pack_for_each_init(init, pack, p) {
1086e3c71eb2SBen Skeggs u32 next = init->addr + init->count * init->pitch;
1087e3c71eb2SBen Skeggs u32 addr = init->addr;
1088e3c71eb2SBen Skeggs while (addr < next) {
1089276836d4SBen Skeggs nvkm_wr32(device, addr, init->data);
1090e3c71eb2SBen Skeggs addr += init->pitch;
1091e3c71eb2SBen Skeggs }
1092e3c71eb2SBen Skeggs }
1093e3c71eb2SBen Skeggs }
1094e3c71eb2SBen Skeggs
1095e3c71eb2SBen Skeggs void
gf100_gr_icmd(struct gf100_gr * gr,const struct gf100_gr_pack * p)1096bfee3f3dSBen Skeggs gf100_gr_icmd(struct gf100_gr *gr, const struct gf100_gr_pack *p)
1097e3c71eb2SBen Skeggs {
1098276836d4SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
1099e3c71eb2SBen Skeggs const struct gf100_gr_pack *pack;
1100e3c71eb2SBen Skeggs const struct gf100_gr_init *init;
1101c4d66f7dSBen Skeggs u64 data = 0;
1102e3c71eb2SBen Skeggs
1103276836d4SBen Skeggs nvkm_wr32(device, 0x400208, 0x80000000);
1104e3c71eb2SBen Skeggs
1105e3c71eb2SBen Skeggs pack_for_each_init(init, pack, p) {
1106e3c71eb2SBen Skeggs u32 next = init->addr + init->count * init->pitch;
1107e3c71eb2SBen Skeggs u32 addr = init->addr;
1108e3c71eb2SBen Skeggs
1109e3c71eb2SBen Skeggs if ((pack == p && init == p->init) || data != init->data) {
1110276836d4SBen Skeggs nvkm_wr32(device, 0x400204, init->data);
1111c4d66f7dSBen Skeggs if (pack->type == 64)
1112c4d66f7dSBen Skeggs nvkm_wr32(device, 0x40020c, upper_32_bits(init->data));
1113e3c71eb2SBen Skeggs data = init->data;
1114e3c71eb2SBen Skeggs }
1115e3c71eb2SBen Skeggs
1116e3c71eb2SBen Skeggs while (addr < next) {
1117276836d4SBen Skeggs nvkm_wr32(device, 0x400200, addr);
11184a8cf451SAlexandre Courbot /**
11194a8cf451SAlexandre Courbot * Wait for GR to go idle after submitting a
11204a8cf451SAlexandre Courbot * GO_IDLE bundle
11214a8cf451SAlexandre Courbot */
11224a8cf451SAlexandre Courbot if ((addr & 0xffff) == 0xe100)
1123bfee3f3dSBen Skeggs gf100_gr_wait_idle(gr);
1124c4584adcSBen Skeggs nvkm_msec(device, 2000,
1125c4584adcSBen Skeggs if (!(nvkm_rd32(device, 0x400700) & 0x00000004))
1126c4584adcSBen Skeggs break;
1127c4584adcSBen Skeggs );
1128e3c71eb2SBen Skeggs addr += init->pitch;
1129e3c71eb2SBen Skeggs }
1130e3c71eb2SBen Skeggs }
1131e3c71eb2SBen Skeggs
1132276836d4SBen Skeggs nvkm_wr32(device, 0x400208, 0x00000000);
1133e3c71eb2SBen Skeggs }
1134e3c71eb2SBen Skeggs
1135e3c71eb2SBen Skeggs void
gf100_gr_mthd(struct gf100_gr * gr,const struct gf100_gr_pack * p)1136bfee3f3dSBen Skeggs gf100_gr_mthd(struct gf100_gr *gr, const struct gf100_gr_pack *p)
1137e3c71eb2SBen Skeggs {
1138276836d4SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
1139e3c71eb2SBen Skeggs const struct gf100_gr_pack *pack;
1140e3c71eb2SBen Skeggs const struct gf100_gr_init *init;
1141e3c71eb2SBen Skeggs u32 data = 0;
1142e3c71eb2SBen Skeggs
1143e3c71eb2SBen Skeggs pack_for_each_init(init, pack, p) {
1144e3c71eb2SBen Skeggs u32 ctrl = 0x80000000 | pack->type;
1145e3c71eb2SBen Skeggs u32 next = init->addr + init->count * init->pitch;
1146e3c71eb2SBen Skeggs u32 addr = init->addr;
1147e3c71eb2SBen Skeggs
1148e3c71eb2SBen Skeggs if ((pack == p && init == p->init) || data != init->data) {
1149276836d4SBen Skeggs nvkm_wr32(device, 0x40448c, init->data);
1150e3c71eb2SBen Skeggs data = init->data;
1151e3c71eb2SBen Skeggs }
1152e3c71eb2SBen Skeggs
1153e3c71eb2SBen Skeggs while (addr < next) {
1154276836d4SBen Skeggs nvkm_wr32(device, 0x404488, ctrl | (addr << 14));
1155e3c71eb2SBen Skeggs addr += init->pitch;
1156e3c71eb2SBen Skeggs }
1157e3c71eb2SBen Skeggs }
1158e3c71eb2SBen Skeggs }
1159e3c71eb2SBen Skeggs
1160e3c71eb2SBen Skeggs u64
gf100_gr_units(struct nvkm_gr * base)1161c85ee6caSBen Skeggs gf100_gr_units(struct nvkm_gr *base)
1162e3c71eb2SBen Skeggs {
1163c85ee6caSBen Skeggs struct gf100_gr *gr = gf100_gr(base);
1164e3c71eb2SBen Skeggs u64 cfg;
1165e3c71eb2SBen Skeggs
1166bfee3f3dSBen Skeggs cfg = (u32)gr->gpc_nr;
1167bfee3f3dSBen Skeggs cfg |= (u32)gr->tpc_total << 8;
1168bfee3f3dSBen Skeggs cfg |= (u64)gr->rop_nr << 32;
1169e3c71eb2SBen Skeggs
1170e3c71eb2SBen Skeggs return cfg;
1171e3c71eb2SBen Skeggs }
1172e3c71eb2SBen Skeggs
1173caf2be8aSIlia Mirkin static const struct nvkm_bitfield gf100_dispatch_error[] = {
1174caf2be8aSIlia Mirkin { 0x00000001, "INJECTED_BUNDLE_ERROR" },
1175caf2be8aSIlia Mirkin { 0x00000002, "CLASS_SUBCH_MISMATCH" },
1176caf2be8aSIlia Mirkin { 0x00000004, "SUBCHSW_DURING_NOTIFY" },
1177caf2be8aSIlia Mirkin {}
1178caf2be8aSIlia Mirkin };
1179caf2be8aSIlia Mirkin
1180caf2be8aSIlia Mirkin static const struct nvkm_bitfield gf100_m2mf_error[] = {
1181caf2be8aSIlia Mirkin { 0x00000001, "PUSH_TOO_MUCH_DATA" },
1182caf2be8aSIlia Mirkin { 0x00000002, "PUSH_NOT_ENOUGH_DATA" },
1183caf2be8aSIlia Mirkin {}
1184caf2be8aSIlia Mirkin };
1185caf2be8aSIlia Mirkin
1186caf2be8aSIlia Mirkin static const struct nvkm_bitfield gf100_unk6_error[] = {
1187caf2be8aSIlia Mirkin { 0x00000001, "TEMP_TOO_SMALL" },
1188caf2be8aSIlia Mirkin {}
1189caf2be8aSIlia Mirkin };
1190caf2be8aSIlia Mirkin
1191caf2be8aSIlia Mirkin static const struct nvkm_bitfield gf100_ccache_error[] = {
1192caf2be8aSIlia Mirkin { 0x00000001, "INTR" },
1193caf2be8aSIlia Mirkin { 0x00000002, "LDCONST_OOB" },
1194caf2be8aSIlia Mirkin {}
1195caf2be8aSIlia Mirkin };
1196caf2be8aSIlia Mirkin
1197caf2be8aSIlia Mirkin static const struct nvkm_bitfield gf100_macro_error[] = {
1198caf2be8aSIlia Mirkin { 0x00000001, "TOO_FEW_PARAMS" },
1199caf2be8aSIlia Mirkin { 0x00000002, "TOO_MANY_PARAMS" },
1200caf2be8aSIlia Mirkin { 0x00000004, "ILLEGAL_OPCODE" },
1201caf2be8aSIlia Mirkin { 0x00000008, "DOUBLE_BRANCH" },
1202caf2be8aSIlia Mirkin { 0x00000010, "WATCHDOG" },
1203caf2be8aSIlia Mirkin {}
1204caf2be8aSIlia Mirkin };
1205caf2be8aSIlia Mirkin
1206109c2f2fSBen Skeggs static const struct nvkm_bitfield gk104_sked_error[] = {
1207caf2be8aSIlia Mirkin { 0x00000040, "CTA_RESUME" },
1208109c2f2fSBen Skeggs { 0x00000080, "CONSTANT_BUFFER_SIZE" },
1209109c2f2fSBen Skeggs { 0x00000200, "LOCAL_MEMORY_SIZE_POS" },
1210109c2f2fSBen Skeggs { 0x00000400, "LOCAL_MEMORY_SIZE_NEG" },
1211109c2f2fSBen Skeggs { 0x00000800, "WARP_CSTACK_SIZE" },
1212109c2f2fSBen Skeggs { 0x00001000, "TOTAL_TEMP_SIZE" },
1213109c2f2fSBen Skeggs { 0x00002000, "REGISTER_COUNT" },
1214109c2f2fSBen Skeggs { 0x00040000, "TOTAL_THREADS" },
1215109c2f2fSBen Skeggs { 0x00100000, "PROGRAM_OFFSET" },
1216109c2f2fSBen Skeggs { 0x00200000, "SHARED_MEMORY_SIZE" },
1217caf2be8aSIlia Mirkin { 0x00800000, "CTA_THREAD_DIMENSION_ZERO" },
1218caf2be8aSIlia Mirkin { 0x01000000, "MEMORY_WINDOW_OVERLAP" },
1219109c2f2fSBen Skeggs { 0x02000000, "SHARED_CONFIG_TOO_SMALL" },
1220109c2f2fSBen Skeggs { 0x04000000, "TOTAL_REGISTER_COUNT" },
1221e3c71eb2SBen Skeggs {}
1222e3c71eb2SBen Skeggs };
1223e3c71eb2SBen Skeggs
1224109c2f2fSBen Skeggs static const struct nvkm_bitfield gf100_gpc_rop_error[] = {
1225109c2f2fSBen Skeggs { 0x00000002, "RT_PITCH_OVERRUN" },
1226109c2f2fSBen Skeggs { 0x00000010, "RT_WIDTH_OVERRUN" },
1227109c2f2fSBen Skeggs { 0x00000020, "RT_HEIGHT_OVERRUN" },
1228109c2f2fSBen Skeggs { 0x00000080, "ZETA_STORAGE_TYPE_MISMATCH" },
1229109c2f2fSBen Skeggs { 0x00000100, "RT_STORAGE_TYPE_MISMATCH" },
1230109c2f2fSBen Skeggs { 0x00000400, "RT_LINEAR_MISMATCH" },
1231e3c71eb2SBen Skeggs {}
1232e3c71eb2SBen Skeggs };
1233e3c71eb2SBen Skeggs
1234e3c71eb2SBen Skeggs static void
gf100_gr_trap_gpc_rop(struct gf100_gr * gr,int gpc)1235bfee3f3dSBen Skeggs gf100_gr_trap_gpc_rop(struct gf100_gr *gr, int gpc)
1236e3c71eb2SBen Skeggs {
1237109c2f2fSBen Skeggs struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1238109c2f2fSBen Skeggs struct nvkm_device *device = subdev->device;
1239109c2f2fSBen Skeggs char error[128];
1240e3c71eb2SBen Skeggs u32 trap[4];
1241e3c71eb2SBen Skeggs
1242109c2f2fSBen Skeggs trap[0] = nvkm_rd32(device, GPC_UNIT(gpc, 0x0420)) & 0x3fffffff;
1243276836d4SBen Skeggs trap[1] = nvkm_rd32(device, GPC_UNIT(gpc, 0x0434));
1244276836d4SBen Skeggs trap[2] = nvkm_rd32(device, GPC_UNIT(gpc, 0x0438));
1245276836d4SBen Skeggs trap[3] = nvkm_rd32(device, GPC_UNIT(gpc, 0x043c));
1246e3c71eb2SBen Skeggs
1247109c2f2fSBen Skeggs nvkm_snprintbf(error, sizeof(error), gf100_gpc_rop_error, trap[0]);
1248e3c71eb2SBen Skeggs
1249109c2f2fSBen Skeggs nvkm_error(subdev, "GPC%d/PROP trap: %08x [%s] x = %u, y = %u, "
1250109c2f2fSBen Skeggs "format = %x, storage type = %x\n",
1251109c2f2fSBen Skeggs gpc, trap[0], error, trap[1] & 0xffff, trap[1] >> 16,
1252109c2f2fSBen Skeggs (trap[2] >> 8) & 0x3f, trap[3] & 0xff);
1253276836d4SBen Skeggs nvkm_wr32(device, GPC_UNIT(gpc, 0x0420), 0xc0000000);
1254e3c71eb2SBen Skeggs }
1255e3c71eb2SBen Skeggs
1256d521097fSBen Skeggs const struct nvkm_enum gf100_mp_warp_error[] = {
1257383d0a41SBen Skeggs { 0x01, "STACK_ERROR" },
1258383d0a41SBen Skeggs { 0x02, "API_STACK_ERROR" },
1259383d0a41SBen Skeggs { 0x03, "RET_EMPTY_STACK_ERROR" },
1260383d0a41SBen Skeggs { 0x04, "PC_WRAP" },
1261e3c71eb2SBen Skeggs { 0x05, "MISALIGNED_PC" },
1262383d0a41SBen Skeggs { 0x06, "PC_OVERFLOW" },
1263383d0a41SBen Skeggs { 0x07, "MISALIGNED_IMMC_ADDR" },
1264383d0a41SBen Skeggs { 0x08, "MISALIGNED_REG" },
1265383d0a41SBen Skeggs { 0x09, "ILLEGAL_INSTR_ENCODING" },
1266383d0a41SBen Skeggs { 0x0a, "ILLEGAL_SPH_INSTR_COMBO" },
1267383d0a41SBen Skeggs { 0x0b, "ILLEGAL_INSTR_PARAM" },
1268383d0a41SBen Skeggs { 0x0c, "INVALID_CONST_ADDR" },
1269383d0a41SBen Skeggs { 0x0d, "OOR_REG" },
1270383d0a41SBen Skeggs { 0x0e, "OOR_ADDR" },
1271383d0a41SBen Skeggs { 0x0f, "MISALIGNED_ADDR" },
12723988f645SIlia Mirkin { 0x10, "INVALID_ADDR_SPACE" },
1273383d0a41SBen Skeggs { 0x11, "ILLEGAL_INSTR_PARAM2" },
1274383d0a41SBen Skeggs { 0x12, "INVALID_CONST_ADDR_LDC" },
1275383d0a41SBen Skeggs { 0x13, "GEOMETRY_SM_ERROR" },
1276383d0a41SBen Skeggs { 0x14, "DIVERGENT" },
1277383d0a41SBen Skeggs { 0x15, "WARP_EXIT" },
1278e3c71eb2SBen Skeggs {}
1279e3c71eb2SBen Skeggs };
1280e3c71eb2SBen Skeggs
1281d521097fSBen Skeggs const struct nvkm_bitfield gf100_mp_global_error[] = {
1282383d0a41SBen Skeggs { 0x00000001, "SM_TO_SM_FAULT" },
1283383d0a41SBen Skeggs { 0x00000002, "L1_ERROR" },
1284e3c71eb2SBen Skeggs { 0x00000004, "MULTIPLE_WARP_ERRORS" },
1285383d0a41SBen Skeggs { 0x00000008, "PHYSICAL_STACK_OVERFLOW" },
1286383d0a41SBen Skeggs { 0x00000010, "BPT_INT" },
1287383d0a41SBen Skeggs { 0x00000020, "BPT_PAUSE" },
1288383d0a41SBen Skeggs { 0x00000040, "SINGLE_STEP_COMPLETE" },
1289383d0a41SBen Skeggs { 0x20000000, "ECC_SEC_ERROR" },
1290383d0a41SBen Skeggs { 0x40000000, "ECC_DED_ERROR" },
1291383d0a41SBen Skeggs { 0x80000000, "TIMEOUT" },
1292e3c71eb2SBen Skeggs {}
1293e3c71eb2SBen Skeggs };
1294e3c71eb2SBen Skeggs
12955c05a589SBen Skeggs void
gf100_gr_trap_mp(struct gf100_gr * gr,int gpc,int tpc)1296bfee3f3dSBen Skeggs gf100_gr_trap_mp(struct gf100_gr *gr, int gpc, int tpc)
1297e3c71eb2SBen Skeggs {
1298109c2f2fSBen Skeggs struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1299109c2f2fSBen Skeggs struct nvkm_device *device = subdev->device;
1300276836d4SBen Skeggs u32 werr = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x648));
1301276836d4SBen Skeggs u32 gerr = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x650));
1302109c2f2fSBen Skeggs const struct nvkm_enum *warp;
1303109c2f2fSBen Skeggs char glob[128];
1304e3c71eb2SBen Skeggs
1305109c2f2fSBen Skeggs nvkm_snprintbf(glob, sizeof(glob), gf100_mp_global_error, gerr);
1306109c2f2fSBen Skeggs warp = nvkm_enum_find(gf100_mp_warp_error, werr & 0xffff);
1307109c2f2fSBen Skeggs
1308109c2f2fSBen Skeggs nvkm_error(subdev, "GPC%i/TPC%i/MP trap: "
1309109c2f2fSBen Skeggs "global %08x [%s] warp %04x [%s]\n",
1310109c2f2fSBen Skeggs gpc, tpc, gerr, glob, werr, warp ? warp->name : "");
1311e3c71eb2SBen Skeggs
1312276836d4SBen Skeggs nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x648), 0x00000000);
1313276836d4SBen Skeggs nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x650), gerr);
1314e3c71eb2SBen Skeggs }
1315e3c71eb2SBen Skeggs
1316e3c71eb2SBen Skeggs static void
gf100_gr_trap_tpc(struct gf100_gr * gr,int gpc,int tpc)1317bfee3f3dSBen Skeggs gf100_gr_trap_tpc(struct gf100_gr *gr, int gpc, int tpc)
1318e3c71eb2SBen Skeggs {
1319109c2f2fSBen Skeggs struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1320109c2f2fSBen Skeggs struct nvkm_device *device = subdev->device;
1321276836d4SBen Skeggs u32 stat = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x0508));
1322e3c71eb2SBen Skeggs
1323e3c71eb2SBen Skeggs if (stat & 0x00000001) {
1324276836d4SBen Skeggs u32 trap = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x0224));
1325109c2f2fSBen Skeggs nvkm_error(subdev, "GPC%d/TPC%d/TEX: %08x\n", gpc, tpc, trap);
1326276836d4SBen Skeggs nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x0224), 0xc0000000);
1327e3c71eb2SBen Skeggs stat &= ~0x00000001;
1328e3c71eb2SBen Skeggs }
1329e3c71eb2SBen Skeggs
1330e3c71eb2SBen Skeggs if (stat & 0x00000002) {
13315c05a589SBen Skeggs gr->func->trap_mp(gr, gpc, tpc);
1332e3c71eb2SBen Skeggs stat &= ~0x00000002;
1333e3c71eb2SBen Skeggs }
1334e3c71eb2SBen Skeggs
1335e3c71eb2SBen Skeggs if (stat & 0x00000004) {
1336276836d4SBen Skeggs u32 trap = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x0084));
1337109c2f2fSBen Skeggs nvkm_error(subdev, "GPC%d/TPC%d/POLY: %08x\n", gpc, tpc, trap);
1338276836d4SBen Skeggs nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x0084), 0xc0000000);
1339e3c71eb2SBen Skeggs stat &= ~0x00000004;
1340e3c71eb2SBen Skeggs }
1341e3c71eb2SBen Skeggs
1342e3c71eb2SBen Skeggs if (stat & 0x00000008) {
1343276836d4SBen Skeggs u32 trap = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x048c));
1344109c2f2fSBen Skeggs nvkm_error(subdev, "GPC%d/TPC%d/L1C: %08x\n", gpc, tpc, trap);
1345276836d4SBen Skeggs nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x048c), 0xc0000000);
1346e3c71eb2SBen Skeggs stat &= ~0x00000008;
1347e3c71eb2SBen Skeggs }
1348e3c71eb2SBen Skeggs
134964373e4bSBen Skeggs if (stat & 0x00000010) {
135064373e4bSBen Skeggs u32 trap = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x0430));
135164373e4bSBen Skeggs nvkm_error(subdev, "GPC%d/TPC%d/MPC: %08x\n", gpc, tpc, trap);
135264373e4bSBen Skeggs nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x0430), 0xc0000000);
135364373e4bSBen Skeggs stat &= ~0x00000010;
135464373e4bSBen Skeggs }
135564373e4bSBen Skeggs
1356e3c71eb2SBen Skeggs if (stat) {
1357109c2f2fSBen Skeggs nvkm_error(subdev, "GPC%d/TPC%d/%08x: unknown\n", gpc, tpc, stat);
1358e3c71eb2SBen Skeggs }
1359e3c71eb2SBen Skeggs }
1360e3c71eb2SBen Skeggs
1361e3c71eb2SBen Skeggs static void
gf100_gr_trap_gpc(struct gf100_gr * gr,int gpc)1362bfee3f3dSBen Skeggs gf100_gr_trap_gpc(struct gf100_gr *gr, int gpc)
1363e3c71eb2SBen Skeggs {
1364109c2f2fSBen Skeggs struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1365109c2f2fSBen Skeggs struct nvkm_device *device = subdev->device;
1366276836d4SBen Skeggs u32 stat = nvkm_rd32(device, GPC_UNIT(gpc, 0x2c90));
1367e3c71eb2SBen Skeggs int tpc;
1368e3c71eb2SBen Skeggs
1369e3c71eb2SBen Skeggs if (stat & 0x00000001) {
1370bfee3f3dSBen Skeggs gf100_gr_trap_gpc_rop(gr, gpc);
1371e3c71eb2SBen Skeggs stat &= ~0x00000001;
1372e3c71eb2SBen Skeggs }
1373e3c71eb2SBen Skeggs
1374e3c71eb2SBen Skeggs if (stat & 0x00000002) {
1375276836d4SBen Skeggs u32 trap = nvkm_rd32(device, GPC_UNIT(gpc, 0x0900));
1376109c2f2fSBen Skeggs nvkm_error(subdev, "GPC%d/ZCULL: %08x\n", gpc, trap);
1377276836d4SBen Skeggs nvkm_wr32(device, GPC_UNIT(gpc, 0x0900), 0xc0000000);
1378e3c71eb2SBen Skeggs stat &= ~0x00000002;
1379e3c71eb2SBen Skeggs }
1380e3c71eb2SBen Skeggs
1381e3c71eb2SBen Skeggs if (stat & 0x00000004) {
1382276836d4SBen Skeggs u32 trap = nvkm_rd32(device, GPC_UNIT(gpc, 0x1028));
1383109c2f2fSBen Skeggs nvkm_error(subdev, "GPC%d/CCACHE: %08x\n", gpc, trap);
1384276836d4SBen Skeggs nvkm_wr32(device, GPC_UNIT(gpc, 0x1028), 0xc0000000);
1385e3c71eb2SBen Skeggs stat &= ~0x00000004;
1386e3c71eb2SBen Skeggs }
1387e3c71eb2SBen Skeggs
1388e3c71eb2SBen Skeggs if (stat & 0x00000008) {
1389276836d4SBen Skeggs u32 trap = nvkm_rd32(device, GPC_UNIT(gpc, 0x0824));
1390109c2f2fSBen Skeggs nvkm_error(subdev, "GPC%d/ESETUP: %08x\n", gpc, trap);
1391276836d4SBen Skeggs nvkm_wr32(device, GPC_UNIT(gpc, 0x0824), 0xc0000000);
1392e3c71eb2SBen Skeggs stat &= ~0x00000009;
1393e3c71eb2SBen Skeggs }
1394e3c71eb2SBen Skeggs
1395bfee3f3dSBen Skeggs for (tpc = 0; tpc < gr->tpc_nr[gpc]; tpc++) {
1396e3c71eb2SBen Skeggs u32 mask = 0x00010000 << tpc;
1397e3c71eb2SBen Skeggs if (stat & mask) {
1398bfee3f3dSBen Skeggs gf100_gr_trap_tpc(gr, gpc, tpc);
1399276836d4SBen Skeggs nvkm_wr32(device, GPC_UNIT(gpc, 0x2c90), mask);
1400e3c71eb2SBen Skeggs stat &= ~mask;
1401e3c71eb2SBen Skeggs }
1402e3c71eb2SBen Skeggs }
1403e3c71eb2SBen Skeggs
1404e3c71eb2SBen Skeggs if (stat) {
1405109c2f2fSBen Skeggs nvkm_error(subdev, "GPC%d/%08x: unknown\n", gpc, stat);
1406e3c71eb2SBen Skeggs }
1407e3c71eb2SBen Skeggs }
1408e3c71eb2SBen Skeggs
1409e3c71eb2SBen Skeggs static void
gf100_gr_trap_intr(struct gf100_gr * gr)1410bfee3f3dSBen Skeggs gf100_gr_trap_intr(struct gf100_gr *gr)
1411e3c71eb2SBen Skeggs {
1412109c2f2fSBen Skeggs struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1413109c2f2fSBen Skeggs struct nvkm_device *device = subdev->device;
1414caf2be8aSIlia Mirkin char error[128];
1415276836d4SBen Skeggs u32 trap = nvkm_rd32(device, 0x400108);
1416109c2f2fSBen Skeggs int rop, gpc;
1417e3c71eb2SBen Skeggs
1418e3c71eb2SBen Skeggs if (trap & 0x00000001) {
1419276836d4SBen Skeggs u32 stat = nvkm_rd32(device, 0x404000);
1420caf2be8aSIlia Mirkin
1421caf2be8aSIlia Mirkin nvkm_snprintbf(error, sizeof(error), gf100_dispatch_error,
1422caf2be8aSIlia Mirkin stat & 0x3fffffff);
1423caf2be8aSIlia Mirkin nvkm_error(subdev, "DISPATCH %08x [%s]\n", stat, error);
1424276836d4SBen Skeggs nvkm_wr32(device, 0x404000, 0xc0000000);
1425276836d4SBen Skeggs nvkm_wr32(device, 0x400108, 0x00000001);
1426e3c71eb2SBen Skeggs trap &= ~0x00000001;
1427e3c71eb2SBen Skeggs }
1428e3c71eb2SBen Skeggs
1429e3c71eb2SBen Skeggs if (trap & 0x00000002) {
1430276836d4SBen Skeggs u32 stat = nvkm_rd32(device, 0x404600);
1431caf2be8aSIlia Mirkin
1432caf2be8aSIlia Mirkin nvkm_snprintbf(error, sizeof(error), gf100_m2mf_error,
1433caf2be8aSIlia Mirkin stat & 0x3fffffff);
1434caf2be8aSIlia Mirkin nvkm_error(subdev, "M2MF %08x [%s]\n", stat, error);
1435caf2be8aSIlia Mirkin
1436276836d4SBen Skeggs nvkm_wr32(device, 0x404600, 0xc0000000);
1437276836d4SBen Skeggs nvkm_wr32(device, 0x400108, 0x00000002);
1438e3c71eb2SBen Skeggs trap &= ~0x00000002;
1439e3c71eb2SBen Skeggs }
1440e3c71eb2SBen Skeggs
1441e3c71eb2SBen Skeggs if (trap & 0x00000008) {
1442276836d4SBen Skeggs u32 stat = nvkm_rd32(device, 0x408030);
1443caf2be8aSIlia Mirkin
14441894054dSBen Skeggs nvkm_snprintbf(error, sizeof(error), gf100_ccache_error,
1445caf2be8aSIlia Mirkin stat & 0x3fffffff);
1446caf2be8aSIlia Mirkin nvkm_error(subdev, "CCACHE %08x [%s]\n", stat, error);
1447276836d4SBen Skeggs nvkm_wr32(device, 0x408030, 0xc0000000);
1448276836d4SBen Skeggs nvkm_wr32(device, 0x400108, 0x00000008);
1449e3c71eb2SBen Skeggs trap &= ~0x00000008;
1450e3c71eb2SBen Skeggs }
1451e3c71eb2SBen Skeggs
1452e3c71eb2SBen Skeggs if (trap & 0x00000010) {
1453276836d4SBen Skeggs u32 stat = nvkm_rd32(device, 0x405840);
1454caf2be8aSIlia Mirkin nvkm_error(subdev, "SHADER %08x, sph: 0x%06x, stage: 0x%02x\n",
1455caf2be8aSIlia Mirkin stat, stat & 0xffffff, (stat >> 24) & 0x3f);
1456276836d4SBen Skeggs nvkm_wr32(device, 0x405840, 0xc0000000);
1457276836d4SBen Skeggs nvkm_wr32(device, 0x400108, 0x00000010);
1458e3c71eb2SBen Skeggs trap &= ~0x00000010;
1459e3c71eb2SBen Skeggs }
1460e3c71eb2SBen Skeggs
1461e3c71eb2SBen Skeggs if (trap & 0x00000040) {
1462276836d4SBen Skeggs u32 stat = nvkm_rd32(device, 0x40601c);
1463caf2be8aSIlia Mirkin
1464caf2be8aSIlia Mirkin nvkm_snprintbf(error, sizeof(error), gf100_unk6_error,
1465caf2be8aSIlia Mirkin stat & 0x3fffffff);
1466caf2be8aSIlia Mirkin nvkm_error(subdev, "UNK6 %08x [%s]\n", stat, error);
1467caf2be8aSIlia Mirkin
1468276836d4SBen Skeggs nvkm_wr32(device, 0x40601c, 0xc0000000);
1469276836d4SBen Skeggs nvkm_wr32(device, 0x400108, 0x00000040);
1470e3c71eb2SBen Skeggs trap &= ~0x00000040;
1471e3c71eb2SBen Skeggs }
1472e3c71eb2SBen Skeggs
1473e3c71eb2SBen Skeggs if (trap & 0x00000080) {
1474276836d4SBen Skeggs u32 stat = nvkm_rd32(device, 0x404490);
1475caf2be8aSIlia Mirkin u32 pc = nvkm_rd32(device, 0x404494);
1476caf2be8aSIlia Mirkin u32 op = nvkm_rd32(device, 0x40449c);
1477caf2be8aSIlia Mirkin
1478caf2be8aSIlia Mirkin nvkm_snprintbf(error, sizeof(error), gf100_macro_error,
1479caf2be8aSIlia Mirkin stat & 0x1fffffff);
1480caf2be8aSIlia Mirkin nvkm_error(subdev, "MACRO %08x [%s], pc: 0x%03x%s, op: 0x%08x\n",
1481caf2be8aSIlia Mirkin stat, error, pc & 0x7ff,
1482caf2be8aSIlia Mirkin (pc & 0x10000000) ? "" : " (invalid)",
1483caf2be8aSIlia Mirkin op);
1484caf2be8aSIlia Mirkin
1485276836d4SBen Skeggs nvkm_wr32(device, 0x404490, 0xc0000000);
1486276836d4SBen Skeggs nvkm_wr32(device, 0x400108, 0x00000080);
1487e3c71eb2SBen Skeggs trap &= ~0x00000080;
1488e3c71eb2SBen Skeggs }
1489e3c71eb2SBen Skeggs
1490e3c71eb2SBen Skeggs if (trap & 0x00000100) {
1491109c2f2fSBen Skeggs u32 stat = nvkm_rd32(device, 0x407020) & 0x3fffffff;
1492e3c71eb2SBen Skeggs
1493caf2be8aSIlia Mirkin nvkm_snprintbf(error, sizeof(error), gk104_sked_error, stat);
1494caf2be8aSIlia Mirkin nvkm_error(subdev, "SKED: %08x [%s]\n", stat, error);
1495e3c71eb2SBen Skeggs
1496109c2f2fSBen Skeggs if (stat)
1497276836d4SBen Skeggs nvkm_wr32(device, 0x407020, 0x40000000);
1498276836d4SBen Skeggs nvkm_wr32(device, 0x400108, 0x00000100);
1499e3c71eb2SBen Skeggs trap &= ~0x00000100;
1500e3c71eb2SBen Skeggs }
1501e3c71eb2SBen Skeggs
1502e3c71eb2SBen Skeggs if (trap & 0x01000000) {
1503276836d4SBen Skeggs u32 stat = nvkm_rd32(device, 0x400118);
1504bfee3f3dSBen Skeggs for (gpc = 0; stat && gpc < gr->gpc_nr; gpc++) {
1505e3c71eb2SBen Skeggs u32 mask = 0x00000001 << gpc;
1506e3c71eb2SBen Skeggs if (stat & mask) {
1507bfee3f3dSBen Skeggs gf100_gr_trap_gpc(gr, gpc);
1508276836d4SBen Skeggs nvkm_wr32(device, 0x400118, mask);
1509e3c71eb2SBen Skeggs stat &= ~mask;
1510e3c71eb2SBen Skeggs }
1511e3c71eb2SBen Skeggs }
1512276836d4SBen Skeggs nvkm_wr32(device, 0x400108, 0x01000000);
1513e3c71eb2SBen Skeggs trap &= ~0x01000000;
1514e3c71eb2SBen Skeggs }
1515e3c71eb2SBen Skeggs
1516e3c71eb2SBen Skeggs if (trap & 0x02000000) {
1517bfee3f3dSBen Skeggs for (rop = 0; rop < gr->rop_nr; rop++) {
1518276836d4SBen Skeggs u32 statz = nvkm_rd32(device, ROP_UNIT(rop, 0x070));
1519276836d4SBen Skeggs u32 statc = nvkm_rd32(device, ROP_UNIT(rop, 0x144));
1520109c2f2fSBen Skeggs nvkm_error(subdev, "ROP%d %08x %08x\n",
1521e3c71eb2SBen Skeggs rop, statz, statc);
1522276836d4SBen Skeggs nvkm_wr32(device, ROP_UNIT(rop, 0x070), 0xc0000000);
1523276836d4SBen Skeggs nvkm_wr32(device, ROP_UNIT(rop, 0x144), 0xc0000000);
1524e3c71eb2SBen Skeggs }
1525276836d4SBen Skeggs nvkm_wr32(device, 0x400108, 0x02000000);
1526e3c71eb2SBen Skeggs trap &= ~0x02000000;
1527e3c71eb2SBen Skeggs }
1528e3c71eb2SBen Skeggs
1529e3c71eb2SBen Skeggs if (trap) {
1530109c2f2fSBen Skeggs nvkm_error(subdev, "TRAP UNHANDLED %08x\n", trap);
1531276836d4SBen Skeggs nvkm_wr32(device, 0x400108, trap);
1532e3c71eb2SBen Skeggs }
1533e3c71eb2SBen Skeggs }
1534e3c71eb2SBen Skeggs
1535e3c71eb2SBen Skeggs static void
gf100_gr_ctxctl_debug_unit(struct gf100_gr * gr,u32 base)1536bfee3f3dSBen Skeggs gf100_gr_ctxctl_debug_unit(struct gf100_gr *gr, u32 base)
1537e3c71eb2SBen Skeggs {
1538109c2f2fSBen Skeggs struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1539109c2f2fSBen Skeggs struct nvkm_device *device = subdev->device;
1540109c2f2fSBen Skeggs nvkm_error(subdev, "%06x - done %08x\n", base,
1541276836d4SBen Skeggs nvkm_rd32(device, base + 0x400));
1542109c2f2fSBen Skeggs nvkm_error(subdev, "%06x - stat %08x %08x %08x %08x\n", base,
1543109c2f2fSBen Skeggs nvkm_rd32(device, base + 0x800),
1544109c2f2fSBen Skeggs nvkm_rd32(device, base + 0x804),
1545109c2f2fSBen Skeggs nvkm_rd32(device, base + 0x808),
1546109c2f2fSBen Skeggs nvkm_rd32(device, base + 0x80c));
1547109c2f2fSBen Skeggs nvkm_error(subdev, "%06x - stat %08x %08x %08x %08x\n", base,
1548109c2f2fSBen Skeggs nvkm_rd32(device, base + 0x810),
1549109c2f2fSBen Skeggs nvkm_rd32(device, base + 0x814),
1550109c2f2fSBen Skeggs nvkm_rd32(device, base + 0x818),
1551109c2f2fSBen Skeggs nvkm_rd32(device, base + 0x81c));
1552e3c71eb2SBen Skeggs }
1553e3c71eb2SBen Skeggs
1554e3c71eb2SBen Skeggs void
gf100_gr_ctxctl_debug(struct gf100_gr * gr)1555bfee3f3dSBen Skeggs gf100_gr_ctxctl_debug(struct gf100_gr *gr)
1556e3c71eb2SBen Skeggs {
1557276836d4SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
1558276836d4SBen Skeggs u32 gpcnr = nvkm_rd32(device, 0x409604) & 0xffff;
1559e3c71eb2SBen Skeggs u32 gpc;
1560e3c71eb2SBen Skeggs
1561bfee3f3dSBen Skeggs gf100_gr_ctxctl_debug_unit(gr, 0x409000);
1562e3c71eb2SBen Skeggs for (gpc = 0; gpc < gpcnr; gpc++)
1563bfee3f3dSBen Skeggs gf100_gr_ctxctl_debug_unit(gr, 0x502000 + (gpc * 0x8000));
1564e3c71eb2SBen Skeggs }
1565e3c71eb2SBen Skeggs
1566e3c71eb2SBen Skeggs static void
gf100_gr_ctxctl_isr(struct gf100_gr * gr)1567bfee3f3dSBen Skeggs gf100_gr_ctxctl_isr(struct gf100_gr *gr)
1568e3c71eb2SBen Skeggs {
1569109c2f2fSBen Skeggs struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1570109c2f2fSBen Skeggs struct nvkm_device *device = subdev->device;
1571276836d4SBen Skeggs u32 stat = nvkm_rd32(device, 0x409c18);
1572e3c71eb2SBen Skeggs
1573732be807SBen Skeggs if (!gr->firmware && (stat & 0x00000001)) {
1574276836d4SBen Skeggs u32 code = nvkm_rd32(device, 0x409814);
1575e3c71eb2SBen Skeggs if (code == E_BAD_FWMTHD) {
1576276836d4SBen Skeggs u32 class = nvkm_rd32(device, 0x409808);
1577276836d4SBen Skeggs u32 addr = nvkm_rd32(device, 0x40980c);
1578e3c71eb2SBen Skeggs u32 subc = (addr & 0x00070000) >> 16;
1579e3c71eb2SBen Skeggs u32 mthd = (addr & 0x00003ffc);
1580276836d4SBen Skeggs u32 data = nvkm_rd32(device, 0x409810);
1581e3c71eb2SBen Skeggs
1582109c2f2fSBen Skeggs nvkm_error(subdev, "FECS MTHD subc %d class %04x "
1583109c2f2fSBen Skeggs "mthd %04x data %08x\n",
1584e3c71eb2SBen Skeggs subc, class, mthd, data);
1585e3c71eb2SBen Skeggs } else {
1586109c2f2fSBen Skeggs nvkm_error(subdev, "FECS ucode error %d\n", code);
1587e3c71eb2SBen Skeggs }
158848dac935SBen Skeggs nvkm_wr32(device, 0x409c20, 0x00000001);
158948dac935SBen Skeggs stat &= ~0x00000001;
1590e3c71eb2SBen Skeggs }
1591e3c71eb2SBen Skeggs
1592732be807SBen Skeggs if (!gr->firmware && (stat & 0x00080000)) {
1593109c2f2fSBen Skeggs nvkm_error(subdev, "FECS watchdog timeout\n");
1594bfee3f3dSBen Skeggs gf100_gr_ctxctl_debug(gr);
1595276836d4SBen Skeggs nvkm_wr32(device, 0x409c20, 0x00080000);
1596e3c71eb2SBen Skeggs stat &= ~0x00080000;
1597e3c71eb2SBen Skeggs }
1598e3c71eb2SBen Skeggs
1599e3c71eb2SBen Skeggs if (stat) {
1600109c2f2fSBen Skeggs nvkm_error(subdev, "FECS %08x\n", stat);
1601bfee3f3dSBen Skeggs gf100_gr_ctxctl_debug(gr);
1602276836d4SBen Skeggs nvkm_wr32(device, 0x409c20, stat);
1603e3c71eb2SBen Skeggs }
1604e3c71eb2SBen Skeggs }
1605e3c71eb2SBen Skeggs
16069aa3faceSBen Skeggs static irqreturn_t
gf100_gr_intr(struct nvkm_inth * inth)16079aa3faceSBen Skeggs gf100_gr_intr(struct nvkm_inth *inth)
1608e3c71eb2SBen Skeggs {
16099aa3faceSBen Skeggs struct gf100_gr *gr = container_of(inth, typeof(*gr), base.engine.subdev.inth);
1610c85ee6caSBen Skeggs struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1611c85ee6caSBen Skeggs struct nvkm_device *device = subdev->device;
1612c358f538SBen Skeggs struct nvkm_chan *chan;
1613a65955e1SBen Skeggs unsigned long flags;
1614276836d4SBen Skeggs u64 inst = nvkm_rd32(device, 0x409b00) & 0x0fffffff;
1615276836d4SBen Skeggs u32 stat = nvkm_rd32(device, 0x400100);
1616276836d4SBen Skeggs u32 addr = nvkm_rd32(device, 0x400704);
1617e3c71eb2SBen Skeggs u32 mthd = (addr & 0x00003ffc);
1618e3c71eb2SBen Skeggs u32 subc = (addr & 0x00070000) >> 16;
1619276836d4SBen Skeggs u32 data = nvkm_rd32(device, 0x400708);
1620276836d4SBen Skeggs u32 code = nvkm_rd32(device, 0x400110);
162191c772ecSBen Skeggs u32 class;
16228f0649b5SBen Skeggs const char *name = "unknown";
16238f0649b5SBen Skeggs int chid = -1;
1624e3c71eb2SBen Skeggs
1625c358f538SBen Skeggs chan = nvkm_chan_get_inst(&gr->base.engine, (u64)inst << 12, &flags);
16268f0649b5SBen Skeggs if (chan) {
1627c358f538SBen Skeggs name = chan->name;
1628c358f538SBen Skeggs chid = chan->id;
16298f0649b5SBen Skeggs }
1630a65955e1SBen Skeggs
1631c85ee6caSBen Skeggs if (device->card_type < NV_E0 || subc < 4)
1632276836d4SBen Skeggs class = nvkm_rd32(device, 0x404200 + (subc * 4));
163391c772ecSBen Skeggs else
163491c772ecSBen Skeggs class = 0x0000;
163591c772ecSBen Skeggs
1636c6a7b026SLauri Peltonen if (stat & 0x00000001) {
1637c6a7b026SLauri Peltonen /*
1638c6a7b026SLauri Peltonen * notifier interrupt, only needed for cyclestats
1639c6a7b026SLauri Peltonen * can be safely ignored
1640c6a7b026SLauri Peltonen */
1641276836d4SBen Skeggs nvkm_wr32(device, 0x400100, 0x00000001);
1642c6a7b026SLauri Peltonen stat &= ~0x00000001;
1643c6a7b026SLauri Peltonen }
1644c6a7b026SLauri Peltonen
1645e3c71eb2SBen Skeggs if (stat & 0x00000010) {
1646a65955e1SBen Skeggs if (!gf100_gr_mthd_sw(device, class, mthd, data)) {
1647109c2f2fSBen Skeggs nvkm_error(subdev, "ILLEGAL_MTHD ch %d [%010llx %s] "
1648109c2f2fSBen Skeggs "subc %d class %04x mthd %04x data %08x\n",
16498f0649b5SBen Skeggs chid, inst << 12, name, subc,
16508f0649b5SBen Skeggs class, mthd, data);
1651e3c71eb2SBen Skeggs }
1652276836d4SBen Skeggs nvkm_wr32(device, 0x400100, 0x00000010);
1653e3c71eb2SBen Skeggs stat &= ~0x00000010;
1654e3c71eb2SBen Skeggs }
1655e3c71eb2SBen Skeggs
1656e3c71eb2SBen Skeggs if (stat & 0x00000020) {
1657109c2f2fSBen Skeggs nvkm_error(subdev, "ILLEGAL_CLASS ch %d [%010llx %s] "
1658109c2f2fSBen Skeggs "subc %d class %04x mthd %04x data %08x\n",
16598f0649b5SBen Skeggs chid, inst << 12, name, subc, class, mthd, data);
1660276836d4SBen Skeggs nvkm_wr32(device, 0x400100, 0x00000020);
1661e3c71eb2SBen Skeggs stat &= ~0x00000020;
1662e3c71eb2SBen Skeggs }
1663e3c71eb2SBen Skeggs
1664e3c71eb2SBen Skeggs if (stat & 0x00100000) {
1665109c2f2fSBen Skeggs const struct nvkm_enum *en =
1666109c2f2fSBen Skeggs nvkm_enum_find(nv50_data_error_names, code);
1667109c2f2fSBen Skeggs nvkm_error(subdev, "DATA_ERROR %08x [%s] ch %d [%010llx %s] "
1668109c2f2fSBen Skeggs "subc %d class %04x mthd %04x data %08x\n",
1669109c2f2fSBen Skeggs code, en ? en->name : "", chid, inst << 12,
16708f0649b5SBen Skeggs name, subc, class, mthd, data);
1671276836d4SBen Skeggs nvkm_wr32(device, 0x400100, 0x00100000);
1672e3c71eb2SBen Skeggs stat &= ~0x00100000;
1673e3c71eb2SBen Skeggs }
1674e3c71eb2SBen Skeggs
1675e3c71eb2SBen Skeggs if (stat & 0x00200000) {
1676109c2f2fSBen Skeggs nvkm_error(subdev, "TRAP ch %d [%010llx %s]\n",
16778f0649b5SBen Skeggs chid, inst << 12, name);
1678bfee3f3dSBen Skeggs gf100_gr_trap_intr(gr);
1679276836d4SBen Skeggs nvkm_wr32(device, 0x400100, 0x00200000);
1680e3c71eb2SBen Skeggs stat &= ~0x00200000;
1681e3c71eb2SBen Skeggs }
1682e3c71eb2SBen Skeggs
1683e3c71eb2SBen Skeggs if (stat & 0x00080000) {
1684bfee3f3dSBen Skeggs gf100_gr_ctxctl_isr(gr);
1685276836d4SBen Skeggs nvkm_wr32(device, 0x400100, 0x00080000);
1686e3c71eb2SBen Skeggs stat &= ~0x00080000;
1687e3c71eb2SBen Skeggs }
1688e3c71eb2SBen Skeggs
1689e3c71eb2SBen Skeggs if (stat) {
1690109c2f2fSBen Skeggs nvkm_error(subdev, "intr %08x\n", stat);
1691276836d4SBen Skeggs nvkm_wr32(device, 0x400100, stat);
1692e3c71eb2SBen Skeggs }
1693e3c71eb2SBen Skeggs
1694276836d4SBen Skeggs nvkm_wr32(device, 0x400500, 0x00010001);
1695c358f538SBen Skeggs nvkm_chan_put(&chan, flags);
16969aa3faceSBen Skeggs return IRQ_HANDLED;
1697e3c71eb2SBen Skeggs }
1698e3c71eb2SBen Skeggs
1699e08a1d97SBaoyou Xie static void
gf100_gr_init_fw(struct nvkm_falcon * falcon,struct nvkm_blob * code,struct nvkm_blob * data)170089cd6e20SAlexandre Courbot gf100_gr_init_fw(struct nvkm_falcon *falcon,
17016f0add0aSBen Skeggs struct nvkm_blob *code, struct nvkm_blob *data)
1702e3c71eb2SBen Skeggs {
170389cd6e20SAlexandre Courbot nvkm_falcon_load_dmem(falcon, data->data, 0x0, data->size, 0);
170489cd6e20SAlexandre Courbot nvkm_falcon_load_imem(falcon, code->data, 0x0, code->size, 0, 0, false);
1705e3c71eb2SBen Skeggs }
1706e3c71eb2SBen Skeggs
1707e3c71eb2SBen Skeggs static void
gf100_gr_init_csdata(struct gf100_gr * gr,const struct gf100_gr_pack * pack,u32 falcon,u32 starstar,u32 base)1708bfee3f3dSBen Skeggs gf100_gr_init_csdata(struct gf100_gr *gr,
1709e3c71eb2SBen Skeggs const struct gf100_gr_pack *pack,
1710e3c71eb2SBen Skeggs u32 falcon, u32 starstar, u32 base)
1711e3c71eb2SBen Skeggs {
1712276836d4SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
1713e3c71eb2SBen Skeggs const struct gf100_gr_pack *iter;
1714e3c71eb2SBen Skeggs const struct gf100_gr_init *init;
1715e3c71eb2SBen Skeggs u32 addr = ~0, prev = ~0, xfer = 0;
1716e3c71eb2SBen Skeggs u32 star, temp;
1717e3c71eb2SBen Skeggs
1718276836d4SBen Skeggs nvkm_wr32(device, falcon + 0x01c0, 0x02000000 + starstar);
1719276836d4SBen Skeggs star = nvkm_rd32(device, falcon + 0x01c4);
1720276836d4SBen Skeggs temp = nvkm_rd32(device, falcon + 0x01c4);
1721e3c71eb2SBen Skeggs if (temp > star)
1722e3c71eb2SBen Skeggs star = temp;
1723276836d4SBen Skeggs nvkm_wr32(device, falcon + 0x01c0, 0x01000000 + star);
1724e3c71eb2SBen Skeggs
1725e3c71eb2SBen Skeggs pack_for_each_init(init, iter, pack) {
1726e3c71eb2SBen Skeggs u32 head = init->addr - base;
1727e3c71eb2SBen Skeggs u32 tail = head + init->count * init->pitch;
1728e3c71eb2SBen Skeggs while (head < tail) {
1729e3c71eb2SBen Skeggs if (head != prev + 4 || xfer >= 32) {
1730e3c71eb2SBen Skeggs if (xfer) {
1731e3c71eb2SBen Skeggs u32 data = ((--xfer << 26) | addr);
1732276836d4SBen Skeggs nvkm_wr32(device, falcon + 0x01c4, data);
1733e3c71eb2SBen Skeggs star += 4;
1734e3c71eb2SBen Skeggs }
1735e3c71eb2SBen Skeggs addr = head;
1736e3c71eb2SBen Skeggs xfer = 0;
1737e3c71eb2SBen Skeggs }
1738e3c71eb2SBen Skeggs prev = head;
1739e3c71eb2SBen Skeggs xfer = xfer + 1;
1740e3c71eb2SBen Skeggs head = head + init->pitch;
1741e3c71eb2SBen Skeggs }
1742e3c71eb2SBen Skeggs }
1743e3c71eb2SBen Skeggs
1744276836d4SBen Skeggs nvkm_wr32(device, falcon + 0x01c4, (--xfer << 26) | addr);
1745276836d4SBen Skeggs nvkm_wr32(device, falcon + 0x01c0, 0x01000004 + starstar);
1746276836d4SBen Skeggs nvkm_wr32(device, falcon + 0x01c4, star + 4);
1747e3c71eb2SBen Skeggs }
1748e3c71eb2SBen Skeggs
17490296b5d9SAlexandre Courbot /* Initialize context from an external (secure or not) firmware */
17500296b5d9SAlexandre Courbot static int
gf100_gr_init_ctxctl_ext(struct gf100_gr * gr)17510296b5d9SAlexandre Courbot gf100_gr_init_ctxctl_ext(struct gf100_gr *gr)
1752e3c71eb2SBen Skeggs {
1753109c2f2fSBen Skeggs struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1754109c2f2fSBen Skeggs struct nvkm_device *device = subdev->device;
175522dcda45SBen Skeggs u32 lsf_mask = 0;
17560b89ca0dSBen Skeggs int ret;
1757e3c71eb2SBen Skeggs
1758e3c71eb2SBen Skeggs /* load fuc microcode */
1759d3981190SBen Skeggs nvkm_mc_unk260(device, 0);
1760c9469aaeSAlexandre Courbot
1761c9469aaeSAlexandre Courbot /* securely-managed falcons must be reset using secure boot */
176222dcda45SBen Skeggs
176322dcda45SBen Skeggs if (!nvkm_acr_managed_falcon(device, NVKM_ACR_LSF_FECS)) {
17644f556362SBen Skeggs gf100_gr_init_fw(&gr->fecs.falcon, &gr->fecs.inst,
176500e1b5dcSBen Skeggs &gr->fecs.data);
176622dcda45SBen Skeggs } else {
176722dcda45SBen Skeggs lsf_mask |= BIT(NVKM_ACR_LSF_FECS);
176822dcda45SBen Skeggs }
17697fcab839SAlexandre Courbot
177022dcda45SBen Skeggs if (!nvkm_acr_managed_falcon(device, NVKM_ACR_LSF_GPCCS)) {
17714f556362SBen Skeggs gf100_gr_init_fw(&gr->gpccs.falcon, &gr->gpccs.inst,
177200e1b5dcSBen Skeggs &gr->gpccs.data);
177322dcda45SBen Skeggs } else {
177422dcda45SBen Skeggs lsf_mask |= BIT(NVKM_ACR_LSF_GPCCS);
177522dcda45SBen Skeggs }
1776598a8148SAlexandre Courbot
177722dcda45SBen Skeggs if (lsf_mask) {
177822dcda45SBen Skeggs ret = nvkm_acr_bootstrap_falcons(device, lsf_mask);
17797fcab839SAlexandre Courbot if (ret)
17807fcab839SAlexandre Courbot return ret;
1781598a8148SAlexandre Courbot }
1782c9469aaeSAlexandre Courbot
1783d3981190SBen Skeggs nvkm_mc_unk260(device, 1);
1784e3c71eb2SBen Skeggs
1785e3c71eb2SBen Skeggs /* start both of them running */
17866c55b594SBen Skeggs nvkm_wr32(device, 0x409800, 0x00000000);
1787276836d4SBen Skeggs nvkm_wr32(device, 0x41a10c, 0x00000000);
1788276836d4SBen Skeggs nvkm_wr32(device, 0x40910c, 0x00000000);
1789c9469aaeSAlexandre Courbot
17904f556362SBen Skeggs nvkm_falcon_start(&gr->gpccs.falcon);
17914f556362SBen Skeggs nvkm_falcon_start(&gr->fecs.falcon);
179289cd6e20SAlexandre Courbot
1793c4584adcSBen Skeggs if (nvkm_msec(device, 2000,
1794c4584adcSBen Skeggs if (nvkm_rd32(device, 0x409800) & 0x00000001)
1795c4584adcSBen Skeggs break;
1796c4584adcSBen Skeggs ) < 0)
1797c4584adcSBen Skeggs return -EBUSY;
1798e3c71eb2SBen Skeggs
1799eb383e62SBen Skeggs gf100_gr_fecs_set_watchdog_timeout(gr, 0x7fffffff);
1800e3c71eb2SBen Skeggs
18010b89ca0dSBen Skeggs /* Determine how much memory is required to store main context image. */
18020b89ca0dSBen Skeggs ret = gf100_gr_fecs_discover_image_size(gr, &gr->size);
18030b89ca0dSBen Skeggs if (ret)
18040b89ca0dSBen Skeggs return ret;
1805e3c71eb2SBen Skeggs
18067d3f0688SBen Skeggs /* Determine how much memory is required to store ZCULL image. */
18077d3f0688SBen Skeggs ret = gf100_gr_fecs_discover_zcull_image_size(gr, &gr->size_zcull);
18087d3f0688SBen Skeggs if (ret)
18097d3f0688SBen Skeggs return ret;
1810e3c71eb2SBen Skeggs
18118bf2d348SBen Skeggs /* Determine how much memory is required to store PerfMon image. */
18128bf2d348SBen Skeggs ret = gf100_gr_fecs_discover_pm_image_size(gr, &gr->size_pm);
18138bf2d348SBen Skeggs if (ret)
18148bf2d348SBen Skeggs return ret;
1815e3c71eb2SBen Skeggs
18167d51bc85SBen Skeggs /*XXX: We (likely) require PMU support to even bother with this.
18177d51bc85SBen Skeggs *
18187d51bc85SBen Skeggs * Also, it seems like not all GPUs support ELPG. Traces I
18197d51bc85SBen Skeggs * have here show RM enabling it on Kepler/Turing, but none
18207d51bc85SBen Skeggs * of the GPUs between those. NVGPU decides this by PCIID.
18217d51bc85SBen Skeggs */
18227d51bc85SBen Skeggs if (0) {
18237d51bc85SBen Skeggs ret = gf100_gr_fecs_elpg_bind(gr);
18247d51bc85SBen Skeggs if (ret)
18257d51bc85SBen Skeggs return ret;
18267d51bc85SBen Skeggs }
18277d51bc85SBen Skeggs
1828e3c71eb2SBen Skeggs return 0;
18290296b5d9SAlexandre Courbot }
18300296b5d9SAlexandre Courbot
18310296b5d9SAlexandre Courbot static int
gf100_gr_init_ctxctl_int(struct gf100_gr * gr)18320296b5d9SAlexandre Courbot gf100_gr_init_ctxctl_int(struct gf100_gr *gr)
18330296b5d9SAlexandre Courbot {
18340296b5d9SAlexandre Courbot const struct gf100_grctx_func *grctx = gr->func->grctx;
18350296b5d9SAlexandre Courbot struct nvkm_subdev *subdev = &gr->base.engine.subdev;
18360296b5d9SAlexandre Courbot struct nvkm_device *device = subdev->device;
18370296b5d9SAlexandre Courbot
1838c85ee6caSBen Skeggs if (!gr->func->fecs.ucode) {
1839e3c71eb2SBen Skeggs return -ENOSYS;
1840e3c71eb2SBen Skeggs }
1841e3c71eb2SBen Skeggs
1842e3c71eb2SBen Skeggs /* load HUB microcode */
1843d3981190SBen Skeggs nvkm_mc_unk260(device, 0);
18444f556362SBen Skeggs nvkm_falcon_load_dmem(&gr->fecs.falcon,
18458e44b987SBen Skeggs gr->func->fecs.ucode->data.data, 0x0,
184689cd6e20SAlexandre Courbot gr->func->fecs.ucode->data.size, 0);
18474f556362SBen Skeggs nvkm_falcon_load_imem(&gr->fecs.falcon,
18488e44b987SBen Skeggs gr->func->fecs.ucode->code.data, 0x0,
184989cd6e20SAlexandre Courbot gr->func->fecs.ucode->code.size, 0, 0, false);
1850e3c71eb2SBen Skeggs
1851e3c71eb2SBen Skeggs /* load GPC microcode */
18524f556362SBen Skeggs nvkm_falcon_load_dmem(&gr->gpccs.falcon,
18538e44b987SBen Skeggs gr->func->gpccs.ucode->data.data, 0x0,
185489cd6e20SAlexandre Courbot gr->func->gpccs.ucode->data.size, 0);
18554f556362SBen Skeggs nvkm_falcon_load_imem(&gr->gpccs.falcon,
18568e44b987SBen Skeggs gr->func->gpccs.ucode->code.data, 0x0,
185789cd6e20SAlexandre Courbot gr->func->gpccs.ucode->code.size, 0, 0, false);
1858d3981190SBen Skeggs nvkm_mc_unk260(device, 1);
1859e3c71eb2SBen Skeggs
1860e3c71eb2SBen Skeggs /* load register lists */
186127f3d6cfSBen Skeggs gf100_gr_init_csdata(gr, grctx->hub, 0x409000, 0x000, 0x000000);
1862191e3232SBen Skeggs gf100_gr_init_csdata(gr, grctx->gpc_0, 0x41a000, 0x000, 0x418000);
1863191e3232SBen Skeggs gf100_gr_init_csdata(gr, grctx->gpc_1, 0x41a000, 0x000, 0x418000);
186427f3d6cfSBen Skeggs gf100_gr_init_csdata(gr, grctx->tpc, 0x41a000, 0x004, 0x419800);
186527f3d6cfSBen Skeggs gf100_gr_init_csdata(gr, grctx->ppc, 0x41a000, 0x008, 0x41be00);
1866e3c71eb2SBen Skeggs
1867e3c71eb2SBen Skeggs /* start HUB ucode running, it'll init the GPCs */
1868276836d4SBen Skeggs nvkm_wr32(device, 0x40910c, 0x00000000);
1869276836d4SBen Skeggs nvkm_wr32(device, 0x409100, 0x00000002);
1870c4584adcSBen Skeggs if (nvkm_msec(device, 2000,
1871c4584adcSBen Skeggs if (nvkm_rd32(device, 0x409800) & 0x80000000)
1872c4584adcSBen Skeggs break;
1873c4584adcSBen Skeggs ) < 0) {
1874bfee3f3dSBen Skeggs gf100_gr_ctxctl_debug(gr);
1875e3c71eb2SBen Skeggs return -EBUSY;
1876e3c71eb2SBen Skeggs }
1877e3c71eb2SBen Skeggs
1878276836d4SBen Skeggs gr->size = nvkm_rd32(device, 0x409804);
1879e3c71eb2SBen Skeggs return 0;
1880e3c71eb2SBen Skeggs }
1881e3c71eb2SBen Skeggs
18820296b5d9SAlexandre Courbot int
gf100_gr_init_ctxctl(struct gf100_gr * gr)18830296b5d9SAlexandre Courbot gf100_gr_init_ctxctl(struct gf100_gr *gr)
18840296b5d9SAlexandre Courbot {
18850296b5d9SAlexandre Courbot int ret;
18860296b5d9SAlexandre Courbot
18870296b5d9SAlexandre Courbot if (gr->firmware)
18880296b5d9SAlexandre Courbot ret = gf100_gr_init_ctxctl_ext(gr);
18890296b5d9SAlexandre Courbot else
18900296b5d9SAlexandre Courbot ret = gf100_gr_init_ctxctl_int(gr);
18910296b5d9SAlexandre Courbot
18920296b5d9SAlexandre Courbot return ret;
18930296b5d9SAlexandre Courbot }
18940296b5d9SAlexandre Courbot
18953ffa6f32SBen Skeggs int
gf100_gr_oneinit_sm_id(struct gf100_gr * gr)1896068cae74SBen Skeggs gf100_gr_oneinit_sm_id(struct gf100_gr *gr)
1897068cae74SBen Skeggs {
1898068cae74SBen Skeggs int tpc, gpc;
18993ffa6f32SBen Skeggs
1900068cae74SBen Skeggs for (tpc = 0; tpc < gr->tpc_max; tpc++) {
1901068cae74SBen Skeggs for (gpc = 0; gpc < gr->gpc_nr; gpc++) {
1902068cae74SBen Skeggs if (tpc < gr->tpc_nr[gpc]) {
1903068cae74SBen Skeggs gr->sm[gr->sm_nr].gpc = gpc;
1904068cae74SBen Skeggs gr->sm[gr->sm_nr].tpc = tpc;
1905068cae74SBen Skeggs gr->sm_nr++;
1906068cae74SBen Skeggs }
1907068cae74SBen Skeggs }
1908068cae74SBen Skeggs }
19093ffa6f32SBen Skeggs
19103ffa6f32SBen Skeggs return 0;
1911068cae74SBen Skeggs }
1912068cae74SBen Skeggs
1913068cae74SBen Skeggs void
gf100_gr_oneinit_tiles(struct gf100_gr * gr)19145f6474a4SBen Skeggs gf100_gr_oneinit_tiles(struct gf100_gr *gr)
19155f6474a4SBen Skeggs {
19165f6474a4SBen Skeggs static const u8 primes[] = {
19175f6474a4SBen Skeggs 3, 5, 7, 11, 13, 17, 19, 23, 29, 31, 37, 41, 43, 47, 53, 59, 61
19185f6474a4SBen Skeggs };
19195f6474a4SBen Skeggs int init_frac[GPC_MAX], init_err[GPC_MAX], run_err[GPC_MAX], i, j;
19205f6474a4SBen Skeggs u32 mul_factor, comm_denom;
19215f6474a4SBen Skeggs u8 gpc_map[GPC_MAX];
19225f6474a4SBen Skeggs bool sorted;
19235f6474a4SBen Skeggs
19245f6474a4SBen Skeggs switch (gr->tpc_total) {
19255f6474a4SBen Skeggs case 15: gr->screen_tile_row_offset = 0x06; break;
19265f6474a4SBen Skeggs case 14: gr->screen_tile_row_offset = 0x05; break;
19275f6474a4SBen Skeggs case 13: gr->screen_tile_row_offset = 0x02; break;
19285f6474a4SBen Skeggs case 11: gr->screen_tile_row_offset = 0x07; break;
19295f6474a4SBen Skeggs case 10: gr->screen_tile_row_offset = 0x06; break;
19305f6474a4SBen Skeggs case 7:
19315f6474a4SBen Skeggs case 5: gr->screen_tile_row_offset = 0x01; break;
19325f6474a4SBen Skeggs case 3: gr->screen_tile_row_offset = 0x02; break;
19335f6474a4SBen Skeggs case 2:
19345f6474a4SBen Skeggs case 1: gr->screen_tile_row_offset = 0x01; break;
19355f6474a4SBen Skeggs default: gr->screen_tile_row_offset = 0x03;
19365f6474a4SBen Skeggs for (i = 0; i < ARRAY_SIZE(primes); i++) {
19375f6474a4SBen Skeggs if (gr->tpc_total % primes[i]) {
19385f6474a4SBen Skeggs gr->screen_tile_row_offset = primes[i];
19395f6474a4SBen Skeggs break;
19405f6474a4SBen Skeggs }
19415f6474a4SBen Skeggs }
19425f6474a4SBen Skeggs break;
19435f6474a4SBen Skeggs }
19445f6474a4SBen Skeggs
19455f6474a4SBen Skeggs /* Sort GPCs by TPC count, highest-to-lowest. */
19465f6474a4SBen Skeggs for (i = 0; i < gr->gpc_nr; i++)
19475f6474a4SBen Skeggs gpc_map[i] = i;
19485f6474a4SBen Skeggs sorted = false;
19495f6474a4SBen Skeggs
19505f6474a4SBen Skeggs while (!sorted) {
19515f6474a4SBen Skeggs for (sorted = true, i = 0; i < gr->gpc_nr - 1; i++) {
19525f6474a4SBen Skeggs if (gr->tpc_nr[gpc_map[i + 1]] >
19535f6474a4SBen Skeggs gr->tpc_nr[gpc_map[i + 0]]) {
19545f6474a4SBen Skeggs u8 swap = gpc_map[i];
19555f6474a4SBen Skeggs gpc_map[i + 0] = gpc_map[i + 1];
19565f6474a4SBen Skeggs gpc_map[i + 1] = swap;
19575f6474a4SBen Skeggs sorted = false;
19585f6474a4SBen Skeggs }
19595f6474a4SBen Skeggs }
19605f6474a4SBen Skeggs }
19615f6474a4SBen Skeggs
19625f6474a4SBen Skeggs /* Determine tile->GPC mapping */
19635f6474a4SBen Skeggs mul_factor = gr->gpc_nr * gr->tpc_max;
19645f6474a4SBen Skeggs if (mul_factor & 1)
19655f6474a4SBen Skeggs mul_factor = 2;
19665f6474a4SBen Skeggs else
19675f6474a4SBen Skeggs mul_factor = 1;
19685f6474a4SBen Skeggs
19695f6474a4SBen Skeggs comm_denom = gr->gpc_nr * gr->tpc_max * mul_factor;
19705f6474a4SBen Skeggs
19715f6474a4SBen Skeggs for (i = 0; i < gr->gpc_nr; i++) {
19725f6474a4SBen Skeggs init_frac[i] = gr->tpc_nr[gpc_map[i]] * gr->gpc_nr * mul_factor;
19735f6474a4SBen Skeggs init_err[i] = i * gr->tpc_max * mul_factor - comm_denom/2;
19745f6474a4SBen Skeggs run_err[i] = init_frac[i] + init_err[i];
19755f6474a4SBen Skeggs }
19765f6474a4SBen Skeggs
19775f6474a4SBen Skeggs for (i = 0; i < gr->tpc_total;) {
19785f6474a4SBen Skeggs for (j = 0; j < gr->gpc_nr; j++) {
19795f6474a4SBen Skeggs if ((run_err[j] * 2) >= comm_denom) {
19805f6474a4SBen Skeggs gr->tile[i++] = gpc_map[j];
19815f6474a4SBen Skeggs run_err[j] += init_frac[j] - comm_denom;
19825f6474a4SBen Skeggs } else {
19835f6474a4SBen Skeggs run_err[j] += init_frac[j];
19845f6474a4SBen Skeggs }
19855f6474a4SBen Skeggs }
19865f6474a4SBen Skeggs }
19875f6474a4SBen Skeggs }
19885f6474a4SBen Skeggs
1989c85ee6caSBen Skeggs static int
gf100_gr_oneinit(struct nvkm_gr * base)1990c85ee6caSBen Skeggs gf100_gr_oneinit(struct nvkm_gr *base)
1991e3c71eb2SBen Skeggs {
1992c85ee6caSBen Skeggs struct gf100_gr *gr = gf100_gr(base);
19939e439757SAlexandre Courbot struct nvkm_subdev *subdev = &gr->base.engine.subdev;
19949e439757SAlexandre Courbot struct nvkm_device *device = subdev->device;
19959aa3faceSBen Skeggs struct nvkm_intr *intr = &device->mc->intr;
19969aa3faceSBen Skeggs enum nvkm_intr_type intr_type = NVKM_INTR_SUBDEV;
1997d05095b5SBen Skeggs int ret, i, j;
1998c85ee6caSBen Skeggs
1999c4bdac75SBen Skeggs if (gr->func->oneinit_intr)
2000c4bdac75SBen Skeggs intr = gr->func->oneinit_intr(gr, &intr_type);
2001c4bdac75SBen Skeggs
20029aa3faceSBen Skeggs ret = nvkm_inth_add(intr, intr_type, NVKM_INTR_PRIO_NORMAL, &gr->base.engine.subdev,
20039aa3faceSBen Skeggs gf100_gr_intr, &gr->base.engine.subdev.inth);
20049aa3faceSBen Skeggs if (ret)
20059aa3faceSBen Skeggs return ret;
20069aa3faceSBen Skeggs
2007c85ee6caSBen Skeggs nvkm_pmu_pgob(device->pmu, false);
2008c85ee6caSBen Skeggs
200964cb5a31SBen Skeggs gr->rop_nr = gr->func->rops(gr);
2010c85ee6caSBen Skeggs gr->gpc_nr = nvkm_rd32(device, 0x409604) & 0x0000001f;
2011c85ee6caSBen Skeggs for (i = 0; i < gr->gpc_nr; i++) {
2012c85ee6caSBen Skeggs gr->tpc_nr[i] = nvkm_rd32(device, GPC_UNIT(i, 0x2608));
2013fc740f54SBen Skeggs gr->tpc_max = max(gr->tpc_max, gr->tpc_nr[i]);
2014c85ee6caSBen Skeggs gr->tpc_total += gr->tpc_nr[i];
20150c520ad4SBen Skeggs for (j = 0; j < gr->func->ppc_nr; j++) {
201643952c6fSBen Skeggs gr->ppc_tpc_mask[i][j] =
201743952c6fSBen Skeggs nvkm_rd32(device, GPC_UNIT(i, 0x0c30 + (j * 4)));
201843952c6fSBen Skeggs if (gr->ppc_tpc_mask[i][j] == 0)
201943952c6fSBen Skeggs continue;
20200c520ad4SBen Skeggs
20210c520ad4SBen Skeggs gr->ppc_nr[i]++;
20220c520ad4SBen Skeggs
20232fb2b3c6SBen Skeggs gr->ppc_mask[i] |= (1 << j);
202443952c6fSBen Skeggs gr->ppc_tpc_nr[i][j] = hweight8(gr->ppc_tpc_mask[i][j]);
202560770fa2SBen Skeggs if (gr->ppc_tpc_min == 0 ||
202660770fa2SBen Skeggs gr->ppc_tpc_min > gr->ppc_tpc_nr[i][j])
202760770fa2SBen Skeggs gr->ppc_tpc_min = gr->ppc_tpc_nr[i][j];
20287a058a90SBen Skeggs if (gr->ppc_tpc_max < gr->ppc_tpc_nr[i][j])
20297a058a90SBen Skeggs gr->ppc_tpc_max = gr->ppc_tpc_nr[i][j];
2030c85ee6caSBen Skeggs }
20313ffa6f32SBen Skeggs
20323ffa6f32SBen Skeggs gr->ppc_total += gr->ppc_nr[i];
2033c85ee6caSBen Skeggs }
2034c85ee6caSBen Skeggs
2035d05095b5SBen Skeggs /* Allocate global context buffers. */
2036d05095b5SBen Skeggs ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST, gr->func->grctx->pagepool_size,
2037d05095b5SBen Skeggs 0x100, false, &gr->pagepool);
2038d05095b5SBen Skeggs if (ret)
2039d05095b5SBen Skeggs return ret;
2040d05095b5SBen Skeggs
204195f78acdSBen Skeggs ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST, gr->func->grctx->bundle_size,
204295f78acdSBen Skeggs 0x100, false, &gr->bundle_cb);
204395f78acdSBen Skeggs if (ret)
204495f78acdSBen Skeggs return ret;
204595f78acdSBen Skeggs
204678a43c7eSBen Skeggs ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST, gr->func->grctx->attrib_cb_size(gr),
204778a43c7eSBen Skeggs 0x1000, false, &gr->attrib_cb);
204878a43c7eSBen Skeggs if (ret)
204978a43c7eSBen Skeggs return ret;
205078a43c7eSBen Skeggs
20515eee9fddSBen Skeggs if (gr->func->grctx->unknown_size) {
20525eee9fddSBen Skeggs ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST, gr->func->grctx->unknown_size,
20535eee9fddSBen Skeggs 0x100, false, &gr->unknown);
20545eee9fddSBen Skeggs if (ret)
20555eee9fddSBen Skeggs return ret;
20565eee9fddSBen Skeggs }
20575eee9fddSBen Skeggs
20585f6474a4SBen Skeggs memset(gr->tile, 0xff, sizeof(gr->tile));
20595f6474a4SBen Skeggs gr->func->oneinit_tiles(gr);
20603ffa6f32SBen Skeggs
20613ffa6f32SBen Skeggs return gr->func->oneinit_sm_id(gr);
2062c85ee6caSBen Skeggs }
2063c85ee6caSBen Skeggs
2064e08a1d97SBaoyou Xie static int
gf100_gr_init_(struct nvkm_gr * base)2065c85ee6caSBen Skeggs gf100_gr_init_(struct nvkm_gr *base)
2066c85ee6caSBen Skeggs {
2067c85ee6caSBen Skeggs struct gf100_gr *gr = gf100_gr(base);
206889cd6e20SAlexandre Courbot struct nvkm_subdev *subdev = &base->engine.subdev;
2069028a12f5SBen Skeggs struct nvkm_device *device = subdev->device;
2070028a12f5SBen Skeggs bool reset = device->chipset == 0x137 || device->chipset == 0x138;
20719aa3faceSBen Skeggs int ret;
207289cd6e20SAlexandre Courbot
2073028a12f5SBen Skeggs /* On certain GP107/GP108 boards, we trigger a weird issue where
2074028a12f5SBen Skeggs * GR will stop responding to PRI accesses after we've asked the
2075028a12f5SBen Skeggs * SEC2 RTOS to boot the GR falcons. This happens with far more
2076028a12f5SBen Skeggs * frequency when cold-booting a board (ie. returning from D3).
2077028a12f5SBen Skeggs *
2078028a12f5SBen Skeggs * The root cause for this is not known and has proven difficult
2079028a12f5SBen Skeggs * to isolate, with many avenues being dead-ends.
2080028a12f5SBen Skeggs *
2081028a12f5SBen Skeggs * A workaround was discovered by Karol, whereby putting GR into
2082028a12f5SBen Skeggs * reset for an extended period right before initialisation
2083028a12f5SBen Skeggs * prevents the problem from occuring.
2084028a12f5SBen Skeggs *
2085028a12f5SBen Skeggs * XXX: As RM does not require any such workaround, this is more
2086028a12f5SBen Skeggs * of a hack than a true fix.
2087028a12f5SBen Skeggs */
2088028a12f5SBen Skeggs reset = nvkm_boolopt(device->cfgopt, "NvGrResetWar", reset);
2089028a12f5SBen Skeggs if (reset) {
2090028a12f5SBen Skeggs nvkm_mask(device, 0x000200, 0x00001000, 0x00000000);
2091028a12f5SBen Skeggs nvkm_rd32(device, 0x000200);
2092028a12f5SBen Skeggs msleep(50);
2093028a12f5SBen Skeggs nvkm_mask(device, 0x000200, 0x00001000, 0x00001000);
2094028a12f5SBen Skeggs nvkm_rd32(device, 0x000200);
2095028a12f5SBen Skeggs }
2096028a12f5SBen Skeggs
2097c85ee6caSBen Skeggs nvkm_pmu_pgob(gr->base.engine.subdev.device->pmu, false);
209889cd6e20SAlexandre Courbot
20994f556362SBen Skeggs ret = nvkm_falcon_get(&gr->fecs.falcon, subdev);
210089cd6e20SAlexandre Courbot if (ret)
210189cd6e20SAlexandre Courbot return ret;
210289cd6e20SAlexandre Courbot
21034f556362SBen Skeggs ret = nvkm_falcon_get(&gr->gpccs.falcon, subdev);
210489cd6e20SAlexandre Courbot if (ret)
210589cd6e20SAlexandre Courbot return ret;
210689cd6e20SAlexandre Courbot
21079aa3faceSBen Skeggs ret = gr->func->init(gr);
21089aa3faceSBen Skeggs if (ret)
21099aa3faceSBen Skeggs return ret;
21109aa3faceSBen Skeggs
21119aa3faceSBen Skeggs nvkm_inth_allow(&subdev->inth);
21129aa3faceSBen Skeggs return 0;
2113c85ee6caSBen Skeggs }
2114c85ee6caSBen Skeggs
211589cd6e20SAlexandre Courbot static int
gf100_gr_fini(struct nvkm_gr * base,bool suspend)21164f556362SBen Skeggs gf100_gr_fini(struct nvkm_gr *base, bool suspend)
211789cd6e20SAlexandre Courbot {
211889cd6e20SAlexandre Courbot struct gf100_gr *gr = gf100_gr(base);
211989cd6e20SAlexandre Courbot struct nvkm_subdev *subdev = &gr->base.engine.subdev;
21209aa3faceSBen Skeggs
21219aa3faceSBen Skeggs nvkm_inth_block(&subdev->inth);
21229aa3faceSBen Skeggs
21234f556362SBen Skeggs nvkm_falcon_put(&gr->gpccs.falcon, subdev);
21244f556362SBen Skeggs nvkm_falcon_put(&gr->fecs.falcon, subdev);
212589cd6e20SAlexandre Courbot return 0;
212689cd6e20SAlexandre Courbot }
212789cd6e20SAlexandre Courbot
2128f612b0f6SBen Skeggs static void *
gf100_gr_dtor(struct nvkm_gr * base)2129c85ee6caSBen Skeggs gf100_gr_dtor(struct nvkm_gr *base)
2130c85ee6caSBen Skeggs {
2131c85ee6caSBen Skeggs struct gf100_gr *gr = gf100_gr(base);
2132c85ee6caSBen Skeggs
2133c85ee6caSBen Skeggs kfree(gr->data);
2134c85ee6caSBen Skeggs
21355eee9fddSBen Skeggs nvkm_memory_unref(&gr->unknown);
213678a43c7eSBen Skeggs nvkm_memory_unref(&gr->attrib_cb);
213795f78acdSBen Skeggs nvkm_memory_unref(&gr->bundle_cb);
2138d05095b5SBen Skeggs nvkm_memory_unref(&gr->pagepool);
2139d05095b5SBen Skeggs
21404f556362SBen Skeggs nvkm_falcon_dtor(&gr->gpccs.falcon);
21414f556362SBen Skeggs nvkm_falcon_dtor(&gr->fecs.falcon);
214289cd6e20SAlexandre Courbot
214300e1b5dcSBen Skeggs nvkm_blob_dtor(&gr->fecs.inst);
214400e1b5dcSBen Skeggs nvkm_blob_dtor(&gr->fecs.data);
214500e1b5dcSBen Skeggs nvkm_blob_dtor(&gr->gpccs.inst);
214600e1b5dcSBen Skeggs nvkm_blob_dtor(&gr->gpccs.data);
2147c85ee6caSBen Skeggs
2148c4d66f7dSBen Skeggs vfree(gr->bundle64);
21491cd97b54SBen Skeggs vfree(gr->bundle_veid);
21500033f15bSBen Skeggs vfree(gr->bundle);
21510033f15bSBen Skeggs vfree(gr->method);
21520033f15bSBen Skeggs vfree(gr->sw_ctx);
21530033f15bSBen Skeggs vfree(gr->sw_nonctx);
2154c4bdac75SBen Skeggs vfree(gr->sw_nonctx1);
2155c4bdac75SBen Skeggs vfree(gr->sw_nonctx2);
2156c4bdac75SBen Skeggs vfree(gr->sw_nonctx3);
2157c4bdac75SBen Skeggs vfree(gr->sw_nonctx4);
2158336c4652SAlexandre Courbot
2159c85ee6caSBen Skeggs return gr;
2160c85ee6caSBen Skeggs }
2161c85ee6caSBen Skeggs
21624f556362SBen Skeggs static const struct nvkm_falcon_func
21634f556362SBen Skeggs gf100_gr_flcn = {
21644f556362SBen Skeggs .load_imem = nvkm_falcon_v1_load_imem,
21654f556362SBen Skeggs .load_dmem = nvkm_falcon_v1_load_dmem,
21664f556362SBen Skeggs .start = nvkm_falcon_v1_start,
21674f556362SBen Skeggs };
21684f556362SBen Skeggs
2169223eaf4bSBen Skeggs void
gf100_gr_init_num_tpc_per_gpc(struct gf100_gr * gr,bool pd,bool ds)21703c47e381SBen Skeggs gf100_gr_init_num_tpc_per_gpc(struct gf100_gr *gr, bool pd, bool ds)
21713c47e381SBen Skeggs {
21723c47e381SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
21733c47e381SBen Skeggs int gpc, i, j;
21743c47e381SBen Skeggs u32 data;
21753c47e381SBen Skeggs
21763c47e381SBen Skeggs for (gpc = 0, i = 0; i < 4; i++) {
21773c47e381SBen Skeggs for (data = 0, j = 0; j < 8 && gpc < gr->gpc_nr; j++, gpc++)
21783c47e381SBen Skeggs data |= gr->tpc_nr[gpc] << (j * 4);
21793c47e381SBen Skeggs if (pd)
21803c47e381SBen Skeggs nvkm_wr32(device, 0x406028 + (i * 4), data);
21813c47e381SBen Skeggs if (ds)
21823c47e381SBen Skeggs nvkm_wr32(device, 0x405870 + (i * 4), data);
21833c47e381SBen Skeggs }
21843c47e381SBen Skeggs }
21853c47e381SBen Skeggs
21863c47e381SBen Skeggs void
gf100_gr_init_400054(struct gf100_gr * gr)218704547482SBen Skeggs gf100_gr_init_400054(struct gf100_gr *gr)
218804547482SBen Skeggs {
218904547482SBen Skeggs nvkm_wr32(gr->base.engine.subdev.device, 0x400054, 0x34ce3464);
219004547482SBen Skeggs }
219104547482SBen Skeggs
219204547482SBen Skeggs void
gf100_gr_init_exception2(struct gf100_gr * gr)21931a344688SBen Skeggs gf100_gr_init_exception2(struct gf100_gr *gr)
21941a344688SBen Skeggs {
21951a344688SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
21961a344688SBen Skeggs
21971a344688SBen Skeggs nvkm_wr32(device, 0x40011c, 0xffffffff);
21981a344688SBen Skeggs nvkm_wr32(device, 0x400134, 0xffffffff);
21991a344688SBen Skeggs }
22001a344688SBen Skeggs
22011a344688SBen Skeggs void
gf100_gr_init_rop_exceptions(struct gf100_gr * gr)2202b6d93fa7SBen Skeggs gf100_gr_init_rop_exceptions(struct gf100_gr *gr)
2203b6d93fa7SBen Skeggs {
2204b6d93fa7SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
2205b6d93fa7SBen Skeggs int rop;
2206b6d93fa7SBen Skeggs
2207b6d93fa7SBen Skeggs for (rop = 0; rop < gr->rop_nr; rop++) {
2208b6d93fa7SBen Skeggs nvkm_wr32(device, ROP_UNIT(rop, 0x144), 0x40000000);
2209b6d93fa7SBen Skeggs nvkm_wr32(device, ROP_UNIT(rop, 0x070), 0x40000000);
2210b6d93fa7SBen Skeggs nvkm_wr32(device, ROP_UNIT(rop, 0x204), 0xffffffff);
2211b6d93fa7SBen Skeggs nvkm_wr32(device, ROP_UNIT(rop, 0x208), 0xffffffff);
2212b6d93fa7SBen Skeggs }
2213b6d93fa7SBen Skeggs }
2214b6d93fa7SBen Skeggs
2215b6d93fa7SBen Skeggs void
gf100_gr_init_shader_exceptions(struct gf100_gr * gr,int gpc,int tpc)22164615e9b4SBen Skeggs gf100_gr_init_shader_exceptions(struct gf100_gr *gr, int gpc, int tpc)
22174615e9b4SBen Skeggs {
22184615e9b4SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
22194615e9b4SBen Skeggs nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x644), 0x001ffffe);
22204615e9b4SBen Skeggs nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x64c), 0x0000000f);
22214615e9b4SBen Skeggs }
22224615e9b4SBen Skeggs
22234615e9b4SBen Skeggs void
gf100_gr_init_tex_hww_esr(struct gf100_gr * gr,int gpc,int tpc)22244615e9b4SBen Skeggs gf100_gr_init_tex_hww_esr(struct gf100_gr *gr, int gpc, int tpc)
2225f3ef80c0SBen Skeggs {
2226f3ef80c0SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
2227f3ef80c0SBen Skeggs nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x224), 0xc0000000);
2228f3ef80c0SBen Skeggs }
2229f3ef80c0SBen Skeggs
2230f3ef80c0SBen Skeggs void
gf100_gr_init_419eb4(struct gf100_gr * gr)22310a84a513SBen Skeggs gf100_gr_init_419eb4(struct gf100_gr *gr)
22320a84a513SBen Skeggs {
22330a84a513SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
22340a84a513SBen Skeggs nvkm_mask(device, 0x419eb4, 0x00001000, 0x00001000);
22350a84a513SBen Skeggs }
22360a84a513SBen Skeggs
22370a84a513SBen Skeggs void
gf100_gr_init_419cc0(struct gf100_gr * gr)22380feab025SBen Skeggs gf100_gr_init_419cc0(struct gf100_gr *gr)
22390feab025SBen Skeggs {
22400feab025SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
22410feab025SBen Skeggs int gpc, tpc;
22420feab025SBen Skeggs
22430feab025SBen Skeggs nvkm_mask(device, 0x419cc0, 0x00000008, 0x00000008);
22440feab025SBen Skeggs
22450feab025SBen Skeggs for (gpc = 0; gpc < gr->gpc_nr; gpc++) {
22460feab025SBen Skeggs for (tpc = 0; tpc < gr->tpc_nr[gpc]; tpc++)
22470feab025SBen Skeggs nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x48c), 0xc0000000);
22480feab025SBen Skeggs }
22490feab025SBen Skeggs }
22500feab025SBen Skeggs
22510feab025SBen Skeggs void
gf100_gr_init_40601c(struct gf100_gr * gr)22522b297b0dSBen Skeggs gf100_gr_init_40601c(struct gf100_gr *gr)
22532b297b0dSBen Skeggs {
22542b297b0dSBen Skeggs nvkm_wr32(gr->base.engine.subdev.device, 0x40601c, 0xc0000000);
22552b297b0dSBen Skeggs }
22562b297b0dSBen Skeggs
22572b297b0dSBen Skeggs void
gf100_gr_init_fecs_exceptions(struct gf100_gr * gr)22582585a1b1SBen Skeggs gf100_gr_init_fecs_exceptions(struct gf100_gr *gr)
22592585a1b1SBen Skeggs {
22602585a1b1SBen Skeggs const u32 data = gr->firmware ? 0x000e0000 : 0x000e0001;
22612585a1b1SBen Skeggs nvkm_wr32(gr->base.engine.subdev.device, 0x409c24, data);
22622585a1b1SBen Skeggs }
22632585a1b1SBen Skeggs
22642585a1b1SBen Skeggs void
gf100_gr_init_gpc_mmu(struct gf100_gr * gr)2265223eaf4bSBen Skeggs gf100_gr_init_gpc_mmu(struct gf100_gr *gr)
2266223eaf4bSBen Skeggs {
2267223eaf4bSBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
2268223eaf4bSBen Skeggs struct nvkm_fb *fb = device->fb;
2269223eaf4bSBen Skeggs
2270b6838c14SBen Skeggs nvkm_wr32(device, 0x418880, nvkm_rd32(device, 0x100c80) & 0x00000001);
22711246f1dcSBen Skeggs nvkm_wr32(device, 0x4188a4, 0x03000000);
2272223eaf4bSBen Skeggs nvkm_wr32(device, 0x418888, 0x00000000);
2273223eaf4bSBen Skeggs nvkm_wr32(device, 0x41888c, 0x00000000);
2274223eaf4bSBen Skeggs nvkm_wr32(device, 0x418890, 0x00000000);
2275223eaf4bSBen Skeggs nvkm_wr32(device, 0x418894, 0x00000000);
2276223eaf4bSBen Skeggs nvkm_wr32(device, 0x4188b4, nvkm_memory_addr(fb->mmu_wr) >> 8);
2277223eaf4bSBen Skeggs nvkm_wr32(device, 0x4188b8, nvkm_memory_addr(fb->mmu_rd) >> 8);
2278223eaf4bSBen Skeggs }
2279223eaf4bSBen Skeggs
22802fe5ff63SBen Skeggs void
gf100_gr_init_num_active_ltcs(struct gf100_gr * gr)2281bfd27f39SBen Skeggs gf100_gr_init_num_active_ltcs(struct gf100_gr *gr)
2282bfd27f39SBen Skeggs {
2283bfd27f39SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
2284bfd27f39SBen Skeggs nvkm_wr32(device, GPC_BCAST(0x08ac), nvkm_rd32(device, 0x100800));
2285bfd27f39SBen Skeggs }
2286bfd27f39SBen Skeggs
2287bfd27f39SBen Skeggs void
gf100_gr_init_zcull(struct gf100_gr * gr)228802917aa3SBen Skeggs gf100_gr_init_zcull(struct gf100_gr *gr)
228902917aa3SBen Skeggs {
229002917aa3SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
229102917aa3SBen Skeggs const u32 magicgpc918 = DIV_ROUND_UP(0x00800000, gr->tpc_total);
2292d00ffc0cSBen Skeggs const u8 tile_nr = ALIGN(gr->tpc_total, 32);
2293d00ffc0cSBen Skeggs u8 bank[GPC_MAX] = {}, gpc, i, j;
2294d00ffc0cSBen Skeggs u32 data;
229502917aa3SBen Skeggs
2296d00ffc0cSBen Skeggs for (i = 0; i < tile_nr; i += 8) {
2297d00ffc0cSBen Skeggs for (data = 0, j = 0; j < 8 && i + j < gr->tpc_total; j++) {
2298d00ffc0cSBen Skeggs data |= bank[gr->tile[i + j]] << (j * 4);
2299d00ffc0cSBen Skeggs bank[gr->tile[i + j]]++;
2300d00ffc0cSBen Skeggs }
2301d00ffc0cSBen Skeggs nvkm_wr32(device, GPC_BCAST(0x0980 + ((i / 8) * 4)), data);
230202917aa3SBen Skeggs }
230302917aa3SBen Skeggs
2304d00ffc0cSBen Skeggs for (gpc = 0; gpc < gr->gpc_nr; gpc++) {
2305d00ffc0cSBen Skeggs nvkm_wr32(device, GPC_UNIT(gpc, 0x0914),
2306d00ffc0cSBen Skeggs gr->screen_tile_row_offset << 8 | gr->tpc_nr[gpc]);
2307d00ffc0cSBen Skeggs nvkm_wr32(device, GPC_UNIT(gpc, 0x0910), 0x00040000 |
2308d00ffc0cSBen Skeggs gr->tpc_total);
2309d00ffc0cSBen Skeggs nvkm_wr32(device, GPC_UNIT(gpc, 0x0918), magicgpc918);
2310d00ffc0cSBen Skeggs }
231102917aa3SBen Skeggs
231202917aa3SBen Skeggs nvkm_wr32(device, GPC_BCAST(0x1bd4), magicgpc918);
231302917aa3SBen Skeggs }
231402917aa3SBen Skeggs
231502917aa3SBen Skeggs void
gf100_gr_init_vsc_stream_master(struct gf100_gr * gr)23162fe5ff63SBen Skeggs gf100_gr_init_vsc_stream_master(struct gf100_gr *gr)
23172fe5ff63SBen Skeggs {
23182fe5ff63SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
23192fe5ff63SBen Skeggs nvkm_mask(device, TPC_UNIT(0, 0, 0x05c), 0x00000001, 0x00000001);
23202fe5ff63SBen Skeggs }
23212fe5ff63SBen Skeggs
2322f1f4d918SBen Skeggs static int
gf100_gr_reset(struct nvkm_gr * base)2323f1f4d918SBen Skeggs gf100_gr_reset(struct nvkm_gr *base)
2324f1f4d918SBen Skeggs {
2325f1f4d918SBen Skeggs struct nvkm_subdev *subdev = &base->engine.subdev;
2326f1f4d918SBen Skeggs struct nvkm_device *device = subdev->device;
2327f1f4d918SBen Skeggs struct gf100_gr *gr = gf100_gr(base);
2328f1f4d918SBen Skeggs
2329f1f4d918SBen Skeggs nvkm_mask(device, 0x400500, 0x00000001, 0x00000000);
2330f1f4d918SBen Skeggs
2331f1f4d918SBen Skeggs WARN_ON(gf100_gr_fecs_halt_pipeline(gr));
2332f1f4d918SBen Skeggs
2333f1f4d918SBen Skeggs subdev->func->fini(subdev, false);
2334f1f4d918SBen Skeggs nvkm_mc_disable(device, subdev->type, subdev->inst);
2335c4bdac75SBen Skeggs if (gr->func->gpccs.reset)
2336c4bdac75SBen Skeggs gr->func->gpccs.reset(gr);
2337f1f4d918SBen Skeggs
2338f1f4d918SBen Skeggs nvkm_mc_enable(device, subdev->type, subdev->inst);
2339f1f4d918SBen Skeggs return subdev->func->init(subdev);
2340f1f4d918SBen Skeggs }
2341f1f4d918SBen Skeggs
2342c85ee6caSBen Skeggs int
gf100_gr_init(struct gf100_gr * gr)2343c85ee6caSBen Skeggs gf100_gr_init(struct gf100_gr *gr)
2344c85ee6caSBen Skeggs {
2345c85ee6caSBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
2346b6d93fa7SBen Skeggs int gpc, tpc;
2347e3c71eb2SBen Skeggs
23480d755707SBen Skeggs nvkm_mask(device, 0x400500, 0x00010001, 0x00000000);
23490d755707SBen Skeggs
2350223eaf4bSBen Skeggs gr->func->init_gpc_mmu(gr);
2351e3c71eb2SBen Skeggs
2352c4bdac75SBen Skeggs if (gr->sw_nonctx1) {
2353c4bdac75SBen Skeggs gf100_gr_mmio(gr, gr->sw_nonctx1);
2354c4bdac75SBen Skeggs gf100_gr_mmio(gr, gr->sw_nonctx2);
2355c4bdac75SBen Skeggs gf100_gr_mmio(gr, gr->sw_nonctx3);
2356c4bdac75SBen Skeggs gf100_gr_mmio(gr, gr->sw_nonctx4);
2357c4bdac75SBen Skeggs } else
2358c4bdac75SBen Skeggs if (gr->sw_nonctx) {
23590033f15bSBen Skeggs gf100_gr_mmio(gr, gr->sw_nonctx);
2360c4bdac75SBen Skeggs } else {
2361c85ee6caSBen Skeggs gf100_gr_mmio(gr, gr->func->mmio);
2362c4bdac75SBen Skeggs }
2363e3c71eb2SBen Skeggs
23646c46d01fSBen Skeggs gf100_gr_wait_idle(gr);
23656c46d01fSBen Skeggs
23668b058ca5SBen Skeggs if (gr->func->init_r405a14)
23678b058ca5SBen Skeggs gr->func->init_r405a14(gr);
23688b058ca5SBen Skeggs
2369cd9662f8SBen Skeggs if (gr->func->clkgate_pack)
2370cd9662f8SBen Skeggs nvkm_therm_clkgate_init(device->therm, gr->func->clkgate_pack);
2371cd9662f8SBen Skeggs
2372a37279e9SBen Skeggs if (gr->func->init_bios)
2373a37279e9SBen Skeggs gr->func->init_bios(gr);
2374a37279e9SBen Skeggs
23752fe5ff63SBen Skeggs gr->func->init_vsc_stream_master(gr);
237602917aa3SBen Skeggs gr->func->init_zcull(gr);
2377bfd27f39SBen Skeggs gr->func->init_num_active_ltcs(gr);
2378429412e2SBen Skeggs if (gr->func->init_rop_active_fbps)
2379429412e2SBen Skeggs gr->func->init_rop_active_fbps(gr);
23800f78acc8SBen Skeggs if (gr->func->init_bios_2)
23810f78acc8SBen Skeggs gr->func->init_bios_2(gr);
2382dff30dbdSBen Skeggs if (gr->func->init_swdx_pes_mask)
2383dff30dbdSBen Skeggs gr->func->init_swdx_pes_mask(gr);
2384afa3b96bSBen Skeggs if (gr->func->init_fs)
2385afa3b96bSBen Skeggs gr->func->init_fs(gr);
2386e3c71eb2SBen Skeggs
2387276836d4SBen Skeggs nvkm_wr32(device, 0x400500, 0x00010001);
2388e3c71eb2SBen Skeggs
2389276836d4SBen Skeggs nvkm_wr32(device, 0x400100, 0xffffffff);
2390276836d4SBen Skeggs nvkm_wr32(device, 0x40013c, 0xffffffff);
23917c76ebb6SBen Skeggs nvkm_wr32(device, 0x400124, 0x00000002);
2392e3c71eb2SBen Skeggs
23932585a1b1SBen Skeggs gr->func->init_fecs_exceptions(gr);
2394c4bdac75SBen Skeggs
2395c4bdac75SBen Skeggs if (gr->func->init_40a790)
2396c4bdac75SBen Skeggs gr->func->init_40a790(gr);
2397c4bdac75SBen Skeggs
23983ac72e98SBen Skeggs if (gr->func->init_ds_hww_esr_2)
23993ac72e98SBen Skeggs gr->func->init_ds_hww_esr_2(gr);
24002585a1b1SBen Skeggs
2401276836d4SBen Skeggs nvkm_wr32(device, 0x404000, 0xc0000000);
2402276836d4SBen Skeggs nvkm_wr32(device, 0x404600, 0xc0000000);
2403276836d4SBen Skeggs nvkm_wr32(device, 0x408030, 0xc0000000);
24042b297b0dSBen Skeggs
24052b297b0dSBen Skeggs if (gr->func->init_40601c)
24062b297b0dSBen Skeggs gr->func->init_40601c(gr);
24072b297b0dSBen Skeggs
2408276836d4SBen Skeggs nvkm_wr32(device, 0x406018, 0xc0000000);
24093c47e381SBen Skeggs nvkm_wr32(device, 0x404490, 0xc0000000);
24100a5b9730SBen Skeggs
24110a5b9730SBen Skeggs if (gr->func->init_sked_hww_esr)
24120a5b9730SBen Skeggs gr->func->init_sked_hww_esr(gr);
24130a5b9730SBen Skeggs
2414276836d4SBen Skeggs nvkm_wr32(device, 0x405840, 0xc0000000);
2415276836d4SBen Skeggs nvkm_wr32(device, 0x405844, 0x00ffffff);
24160feab025SBen Skeggs
24170feab025SBen Skeggs if (gr->func->init_419cc0)
24180feab025SBen Skeggs gr->func->init_419cc0(gr);
24190a84a513SBen Skeggs if (gr->func->init_419eb4)
24200a84a513SBen Skeggs gr->func->init_419eb4(gr);
2421778f18c6SBen Skeggs if (gr->func->init_419c9c)
2422778f18c6SBen Skeggs gr->func->init_419c9c(gr);
2423e3c71eb2SBen Skeggs
242470d21482SBen Skeggs if (gr->func->init_ppc_exceptions)
242570d21482SBen Skeggs gr->func->init_ppc_exceptions(gr);
242670d21482SBen Skeggs
2427bfee3f3dSBen Skeggs for (gpc = 0; gpc < gr->gpc_nr; gpc++) {
2428276836d4SBen Skeggs nvkm_wr32(device, GPC_UNIT(gpc, 0x0420), 0xc0000000);
2429276836d4SBen Skeggs nvkm_wr32(device, GPC_UNIT(gpc, 0x0900), 0xc0000000);
2430276836d4SBen Skeggs nvkm_wr32(device, GPC_UNIT(gpc, 0x1028), 0xc0000000);
2431276836d4SBen Skeggs nvkm_wr32(device, GPC_UNIT(gpc, 0x0824), 0xc0000000);
2432bfee3f3dSBen Skeggs for (tpc = 0; tpc < gr->tpc_nr[gpc]; tpc++) {
2433276836d4SBen Skeggs nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x508), 0xffffffff);
2434276836d4SBen Skeggs nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x50c), 0xffffffff);
2435f3ef80c0SBen Skeggs if (gr->func->init_tex_hww_esr)
2436f3ef80c0SBen Skeggs gr->func->init_tex_hww_esr(gr, gpc, tpc);
2437276836d4SBen Skeggs nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x084), 0xc0000000);
2438ab4d49a3SBen Skeggs if (gr->func->init_504430)
2439ab4d49a3SBen Skeggs gr->func->init_504430(gr, gpc, tpc);
24404615e9b4SBen Skeggs gr->func->init_shader_exceptions(gr, gpc, tpc);
2441e3c71eb2SBen Skeggs }
2442276836d4SBen Skeggs nvkm_wr32(device, GPC_UNIT(gpc, 0x2c90), 0xffffffff);
2443276836d4SBen Skeggs nvkm_wr32(device, GPC_UNIT(gpc, 0x2c94), 0xffffffff);
2444e3c71eb2SBen Skeggs }
2445e3c71eb2SBen Skeggs
2446b6d93fa7SBen Skeggs gr->func->init_rop_exceptions(gr);
2447e3c71eb2SBen Skeggs
2448276836d4SBen Skeggs nvkm_wr32(device, 0x400108, 0xffffffff);
2449276836d4SBen Skeggs nvkm_wr32(device, 0x400138, 0xffffffff);
2450276836d4SBen Skeggs nvkm_wr32(device, 0x400118, 0xffffffff);
2451276836d4SBen Skeggs nvkm_wr32(device, 0x400130, 0xffffffff);
24521a344688SBen Skeggs if (gr->func->init_exception2)
24531a344688SBen Skeggs gr->func->init_exception2(gr);
2454e3c71eb2SBen Skeggs
245504547482SBen Skeggs if (gr->func->init_400054)
245604547482SBen Skeggs gr->func->init_400054(gr);
2457e3c71eb2SBen Skeggs
2458bfee3f3dSBen Skeggs gf100_gr_zbc_init(gr);
2459e3c71eb2SBen Skeggs
2460d521097fSBen Skeggs if (gr->func->init_4188a4)
2461d521097fSBen Skeggs gr->func->init_4188a4(gr);
2462d521097fSBen Skeggs
2463bfee3f3dSBen Skeggs return gf100_gr_init_ctxctl(gr);
2464e3c71eb2SBen Skeggs }
2465e3c71eb2SBen Skeggs
2466be99d041SBen Skeggs void
gf100_gr_fecs_reset(struct gf100_gr * gr)2467be99d041SBen Skeggs gf100_gr_fecs_reset(struct gf100_gr *gr)
2468be99d041SBen Skeggs {
2469be99d041SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
2470be99d041SBen Skeggs
2471be99d041SBen Skeggs nvkm_wr32(device, 0x409614, 0x00000070);
2472be99d041SBen Skeggs nvkm_usec(device, 10, NVKM_DELAY);
2473be99d041SBen Skeggs nvkm_mask(device, 0x409614, 0x00000700, 0x00000700);
2474be99d041SBen Skeggs nvkm_usec(device, 10, NVKM_DELAY);
2475be99d041SBen Skeggs nvkm_rd32(device, 0x409614);
2476be99d041SBen Skeggs }
2477be99d041SBen Skeggs
2478e3c71eb2SBen Skeggs #include "fuc/hubgf100.fuc3.h"
2479e3c71eb2SBen Skeggs
2480e3c71eb2SBen Skeggs struct gf100_gr_ucode
2481e3c71eb2SBen Skeggs gf100_gr_fecs_ucode = {
2482e3c71eb2SBen Skeggs .code.data = gf100_grhub_code,
2483e3c71eb2SBen Skeggs .code.size = sizeof(gf100_grhub_code),
2484e3c71eb2SBen Skeggs .data.data = gf100_grhub_data,
2485e3c71eb2SBen Skeggs .data.size = sizeof(gf100_grhub_data),
2486e3c71eb2SBen Skeggs };
2487e3c71eb2SBen Skeggs
2488e3c71eb2SBen Skeggs #include "fuc/gpcgf100.fuc3.h"
2489e3c71eb2SBen Skeggs
2490e3c71eb2SBen Skeggs struct gf100_gr_ucode
2491e3c71eb2SBen Skeggs gf100_gr_gpccs_ucode = {
2492e3c71eb2SBen Skeggs .code.data = gf100_grgpc_code,
2493e3c71eb2SBen Skeggs .code.size = sizeof(gf100_grgpc_code),
2494e3c71eb2SBen Skeggs .data.data = gf100_grgpc_data,
2495e3c71eb2SBen Skeggs .data.size = sizeof(gf100_grgpc_data),
2496e3c71eb2SBen Skeggs };
2497e3c71eb2SBen Skeggs
249855e1a599SBen Skeggs static int
gf100_gr_nonstall(struct nvkm_gr * base)249955e1a599SBen Skeggs gf100_gr_nonstall(struct nvkm_gr *base)
250055e1a599SBen Skeggs {
250155e1a599SBen Skeggs struct gf100_gr *gr = gf100_gr(base);
250255e1a599SBen Skeggs
250355e1a599SBen Skeggs if (gr->func->nonstall)
250455e1a599SBen Skeggs return gr->func->nonstall(gr);
250555e1a599SBen Skeggs
250655e1a599SBen Skeggs return -EINVAL;
250755e1a599SBen Skeggs }
250855e1a599SBen Skeggs
250911375021SBen Skeggs static const struct nvkm_gr_func
251011375021SBen Skeggs gf100_gr_ = {
251111375021SBen Skeggs .dtor = gf100_gr_dtor,
251211375021SBen Skeggs .oneinit = gf100_gr_oneinit,
251311375021SBen Skeggs .init = gf100_gr_init_,
251411375021SBen Skeggs .fini = gf100_gr_fini,
251555e1a599SBen Skeggs .nonstall = gf100_gr_nonstall,
2516f1f4d918SBen Skeggs .reset = gf100_gr_reset,
251711375021SBen Skeggs .units = gf100_gr_units,
251811375021SBen Skeggs .chan_new = gf100_gr_chan_new,
251911375021SBen Skeggs .object_get = gf100_gr_object_get,
252011375021SBen Skeggs .chsw_load = gf100_gr_chsw_load,
252111375021SBen Skeggs .ctxsw.pause = gf100_gr_fecs_stop_ctxsw,
252211375021SBen Skeggs .ctxsw.resume = gf100_gr_fecs_start_ctxsw,
252311375021SBen Skeggs .ctxsw.inst = gf100_gr_ctxsw_inst,
252411375021SBen Skeggs };
252511375021SBen Skeggs
252627f3d6cfSBen Skeggs static const struct gf100_gr_func
252727f3d6cfSBen Skeggs gf100_gr = {
25285f6474a4SBen Skeggs .oneinit_tiles = gf100_gr_oneinit_tiles,
2529068cae74SBen Skeggs .oneinit_sm_id = gf100_gr_oneinit_sm_id,
2530c85ee6caSBen Skeggs .init = gf100_gr_init,
2531223eaf4bSBen Skeggs .init_gpc_mmu = gf100_gr_init_gpc_mmu,
25322fe5ff63SBen Skeggs .init_vsc_stream_master = gf100_gr_init_vsc_stream_master,
253302917aa3SBen Skeggs .init_zcull = gf100_gr_init_zcull,
2534bfd27f39SBen Skeggs .init_num_active_ltcs = gf100_gr_init_num_active_ltcs,
25352585a1b1SBen Skeggs .init_fecs_exceptions = gf100_gr_init_fecs_exceptions,
25362b297b0dSBen Skeggs .init_40601c = gf100_gr_init_40601c,
25370feab025SBen Skeggs .init_419cc0 = gf100_gr_init_419cc0,
25380a84a513SBen Skeggs .init_419eb4 = gf100_gr_init_419eb4,
2539f3ef80c0SBen Skeggs .init_tex_hww_esr = gf100_gr_init_tex_hww_esr,
25404615e9b4SBen Skeggs .init_shader_exceptions = gf100_gr_init_shader_exceptions,
2541b6d93fa7SBen Skeggs .init_rop_exceptions = gf100_gr_init_rop_exceptions,
25421a344688SBen Skeggs .init_exception2 = gf100_gr_init_exception2,
254304547482SBen Skeggs .init_400054 = gf100_gr_init_400054,
25445c05a589SBen Skeggs .trap_mp = gf100_gr_trap_mp,
2545c85ee6caSBen Skeggs .mmio = gf100_gr_pack_mmio,
2546c85ee6caSBen Skeggs .fecs.ucode = &gf100_gr_fecs_ucode,
2547be99d041SBen Skeggs .fecs.reset = gf100_gr_fecs_reset,
2548c85ee6caSBen Skeggs .gpccs.ucode = &gf100_gr_gpccs_ucode,
254964cb5a31SBen Skeggs .rops = gf100_gr_rops,
255027f3d6cfSBen Skeggs .grctx = &gf100_grctx,
2551e9d03335SBen Skeggs .zbc = &gf100_gr_zbc,
255227f3d6cfSBen Skeggs .sclass = {
255327f3d6cfSBen Skeggs { -1, -1, FERMI_TWOD_A },
255427f3d6cfSBen Skeggs { -1, -1, FERMI_MEMORY_TO_MEMORY_FORMAT_A },
255527f3d6cfSBen Skeggs { -1, -1, FERMI_A, &gf100_fermi },
255627f3d6cfSBen Skeggs { -1, -1, FERMI_COMPUTE_A },
255727f3d6cfSBen Skeggs {}
255827f3d6cfSBen Skeggs }
255927f3d6cfSBen Skeggs };
256027f3d6cfSBen Skeggs
2561c85ee6caSBen Skeggs int
gf100_gr_nofw(struct gf100_gr * gr,int ver,const struct gf100_gr_fwif * fwif)2562ef16dc27SBen Skeggs gf100_gr_nofw(struct gf100_gr *gr, int ver, const struct gf100_gr_fwif *fwif)
2563ef16dc27SBen Skeggs {
2564ef16dc27SBen Skeggs gr->firmware = false;
2565ef16dc27SBen Skeggs return 0;
2566ef16dc27SBen Skeggs }
2567ef16dc27SBen Skeggs
2568ef16dc27SBen Skeggs static int
gf100_gr_load_fw(struct gf100_gr * gr,const char * name,struct nvkm_blob * blob)2569ef16dc27SBen Skeggs gf100_gr_load_fw(struct gf100_gr *gr, const char *name,
2570ef16dc27SBen Skeggs struct nvkm_blob *blob)
2571ef16dc27SBen Skeggs {
2572ef16dc27SBen Skeggs struct nvkm_subdev *subdev = &gr->base.engine.subdev;
2573ef16dc27SBen Skeggs struct nvkm_device *device = subdev->device;
2574ef16dc27SBen Skeggs const struct firmware *fw;
2575ef16dc27SBen Skeggs char f[32];
2576ef16dc27SBen Skeggs int ret;
2577ef16dc27SBen Skeggs
2578ef16dc27SBen Skeggs snprintf(f, sizeof(f), "nouveau/nv%02x_%s", device->chipset, name);
2579ef16dc27SBen Skeggs ret = request_firmware(&fw, f, device->dev);
2580ef16dc27SBen Skeggs if (ret) {
2581ef16dc27SBen Skeggs snprintf(f, sizeof(f), "nouveau/%s", name);
2582ef16dc27SBen Skeggs ret = request_firmware(&fw, f, device->dev);
2583ef16dc27SBen Skeggs if (ret) {
2584ef16dc27SBen Skeggs nvkm_error(subdev, "failed to load %s\n", name);
2585ef16dc27SBen Skeggs return ret;
2586ef16dc27SBen Skeggs }
2587ef16dc27SBen Skeggs }
2588ef16dc27SBen Skeggs
2589ef16dc27SBen Skeggs blob->size = fw->size;
2590ef16dc27SBen Skeggs blob->data = kmemdup(fw->data, blob->size, GFP_KERNEL);
2591ef16dc27SBen Skeggs release_firmware(fw);
2592ef16dc27SBen Skeggs return (blob->data != NULL) ? 0 : -ENOMEM;
2593ef16dc27SBen Skeggs }
2594ef16dc27SBen Skeggs
2595ef16dc27SBen Skeggs int
gf100_gr_load(struct gf100_gr * gr,int ver,const struct gf100_gr_fwif * fwif)2596ef16dc27SBen Skeggs gf100_gr_load(struct gf100_gr *gr, int ver, const struct gf100_gr_fwif *fwif)
2597ef16dc27SBen Skeggs {
2598ef16dc27SBen Skeggs struct nvkm_device *device = gr->base.engine.subdev.device;
2599ef16dc27SBen Skeggs
2600ef16dc27SBen Skeggs if (!nvkm_boolopt(device->cfgopt, "NvGrUseFW", false))
2601ef16dc27SBen Skeggs return -EINVAL;
2602ef16dc27SBen Skeggs
2603ef16dc27SBen Skeggs if (gf100_gr_load_fw(gr, "fuc409c", &gr->fecs.inst) ||
2604ef16dc27SBen Skeggs gf100_gr_load_fw(gr, "fuc409d", &gr->fecs.data) ||
2605ef16dc27SBen Skeggs gf100_gr_load_fw(gr, "fuc41ac", &gr->gpccs.inst) ||
2606ef16dc27SBen Skeggs gf100_gr_load_fw(gr, "fuc41ad", &gr->gpccs.data))
2607ef16dc27SBen Skeggs return -ENOENT;
2608ef16dc27SBen Skeggs
2609ef16dc27SBen Skeggs gr->firmware = true;
2610ef16dc27SBen Skeggs return 0;
2611ef16dc27SBen Skeggs }
2612ef16dc27SBen Skeggs
2613ef16dc27SBen Skeggs static const struct gf100_gr_fwif
2614ef16dc27SBen Skeggs gf100_gr_fwif[] = {
2615ef16dc27SBen Skeggs { -1, gf100_gr_load, &gf100_gr },
2616ef16dc27SBen Skeggs { -1, gf100_gr_nofw, &gf100_gr },
2617ef16dc27SBen Skeggs {}
2618ef16dc27SBen Skeggs };
2619ef16dc27SBen Skeggs
2620ef16dc27SBen Skeggs int
gf100_gr_new_(const struct gf100_gr_fwif * fwif,struct nvkm_device * device,enum nvkm_subdev_type type,int inst,struct nvkm_gr ** pgr)262111375021SBen Skeggs gf100_gr_new_(const struct gf100_gr_fwif *fwif, struct nvkm_device *device,
262211375021SBen Skeggs enum nvkm_subdev_type type, int inst, struct nvkm_gr **pgr)
262311375021SBen Skeggs {
262411375021SBen Skeggs struct gf100_gr *gr;
262511375021SBen Skeggs int ret;
262611375021SBen Skeggs
262711375021SBen Skeggs if (!(gr = kzalloc(sizeof(*gr), GFP_KERNEL)))
262811375021SBen Skeggs return -ENOMEM;
262911375021SBen Skeggs *pgr = &gr->base;
263011375021SBen Skeggs
263111375021SBen Skeggs ret = nvkm_gr_ctor(&gf100_gr_, device, type, inst, true, &gr->base);
263211375021SBen Skeggs if (ret)
263311375021SBen Skeggs return ret;
263411375021SBen Skeggs
263511375021SBen Skeggs fwif = nvkm_firmware_load(&gr->base.engine.subdev, fwif, "Gr", gr);
263611375021SBen Skeggs if (IS_ERR(fwif))
263711375021SBen Skeggs return PTR_ERR(fwif);
263811375021SBen Skeggs
263911375021SBen Skeggs gr->func = fwif->func;
264011375021SBen Skeggs
264111375021SBen Skeggs ret = nvkm_falcon_ctor(&gf100_gr_flcn, &gr->base.engine.subdev,
264211375021SBen Skeggs "fecs", 0x409000, &gr->fecs.falcon);
264311375021SBen Skeggs if (ret)
264411375021SBen Skeggs return ret;
264511375021SBen Skeggs
264611375021SBen Skeggs mutex_init(&gr->fecs.mutex);
264711375021SBen Skeggs
264811375021SBen Skeggs ret = nvkm_falcon_ctor(&gf100_gr_flcn, &gr->base.engine.subdev,
264911375021SBen Skeggs "gpccs", 0x41a000, &gr->gpccs.falcon);
265011375021SBen Skeggs if (ret)
265111375021SBen Skeggs return ret;
265211375021SBen Skeggs
265311375021SBen Skeggs return 0;
265411375021SBen Skeggs }
265511375021SBen Skeggs
265611375021SBen Skeggs int
gf100_gr_new(struct nvkm_device * device,enum nvkm_subdev_type type,int inst,struct nvkm_gr ** pgr)2657864d37c3SBen Skeggs gf100_gr_new(struct nvkm_device *device, enum nvkm_subdev_type type, int inst, struct nvkm_gr **pgr)
2658c85ee6caSBen Skeggs {
2659864d37c3SBen Skeggs return gf100_gr_new_(gf100_gr_fwif, device, type, inst, pgr);
2660c85ee6caSBen Skeggs }
2661