xref: /openbmc/linux/drivers/gpu/drm/nouveau/nvkm/engine/disp/gt215.c (revision 3fb5a6562adef115d8a8c3e19cc9d5fae32e93c8)
1878da15aSBen Skeggs /*
2878da15aSBen Skeggs  * Copyright 2012 Red Hat Inc.
3878da15aSBen Skeggs  *
4878da15aSBen Skeggs  * Permission is hereby granted, free of charge, to any person obtaining a
5878da15aSBen Skeggs  * copy of this software and associated documentation files (the "Software"),
6878da15aSBen Skeggs  * to deal in the Software without restriction, including without limitation
7878da15aSBen Skeggs  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8878da15aSBen Skeggs  * and/or sell copies of the Software, and to permit persons to whom the
9878da15aSBen Skeggs  * Software is furnished to do so, subject to the following conditions:
10878da15aSBen Skeggs  *
11878da15aSBen Skeggs  * The above copyright notice and this permission notice shall be included in
12878da15aSBen Skeggs  * all copies or substantial portions of the Software.
13878da15aSBen Skeggs  *
14878da15aSBen Skeggs  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15878da15aSBen Skeggs  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16878da15aSBen Skeggs  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17878da15aSBen Skeggs  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18878da15aSBen Skeggs  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19878da15aSBen Skeggs  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20878da15aSBen Skeggs  * OTHER DEALINGS IN THE SOFTWARE.
21878da15aSBen Skeggs  *
22878da15aSBen Skeggs  * Authors: Ben Skeggs
23878da15aSBen Skeggs  */
2492fba5d3SBen Skeggs #include "priv.h"
25acbe9ecfSBen Skeggs #include "chan.h"
26acbe9ecfSBen Skeggs #include "hdmi.h"
27a1c93078SBen Skeggs #include "head.h"
2878f1ad6fSBen Skeggs #include "ior.h"
29acbe9ecfSBen Skeggs 
30acbe9ecfSBen Skeggs #include <subdev/timer.h>
31168c0299SBen Skeggs 
32168c0299SBen Skeggs #include <nvif/class.h>
33878da15aSBen Skeggs 
347bcf89eeSBen Skeggs static void
gt215_sor_hda_eld(struct nvkm_ior * ior,int head,u8 * data,u8 size)35acbe9ecfSBen Skeggs gt215_sor_hda_eld(struct nvkm_ior *ior, int head, u8 *data, u8 size)
36acbe9ecfSBen Skeggs {
37acbe9ecfSBen Skeggs 	struct nvkm_device *device = ior->disp->engine.subdev.device;
38acbe9ecfSBen Skeggs 	const u32 soff = ior->id * 0x800;
39acbe9ecfSBen Skeggs 	int i;
40acbe9ecfSBen Skeggs 
41acbe9ecfSBen Skeggs 	for (i = 0; i < size; i++)
42acbe9ecfSBen Skeggs 		nvkm_wr32(device, 0x61c440 + soff, (i << 8) | data[i]);
43acbe9ecfSBen Skeggs 	for (; i < 0x60; i++)
44acbe9ecfSBen Skeggs 		nvkm_wr32(device, 0x61c440 + soff, (i << 8));
45acbe9ecfSBen Skeggs 	nvkm_mask(device, 0x61c448 + soff, 0x80000002, 0x80000002);
46acbe9ecfSBen Skeggs }
47acbe9ecfSBen Skeggs 
487bcf89eeSBen Skeggs static void
gt215_sor_hda_hpd(struct nvkm_ior * ior,int head,bool present)49acbe9ecfSBen Skeggs gt215_sor_hda_hpd(struct nvkm_ior *ior, int head, bool present)
50acbe9ecfSBen Skeggs {
51acbe9ecfSBen Skeggs 	struct nvkm_device *device = ior->disp->engine.subdev.device;
52acbe9ecfSBen Skeggs 	u32 data = 0x80000000;
53acbe9ecfSBen Skeggs 	u32 mask = 0x80000001;
54acbe9ecfSBen Skeggs 	if (present)
55acbe9ecfSBen Skeggs 		data |= 0x00000001;
56acbe9ecfSBen Skeggs 	else
57acbe9ecfSBen Skeggs 		mask |= 0x00000002;
58acbe9ecfSBen Skeggs 	nvkm_mask(device, 0x61c448 + ior->id * 0x800, mask, data);
59acbe9ecfSBen Skeggs }
60acbe9ecfSBen Skeggs 
617bcf89eeSBen Skeggs const struct nvkm_ior_func_hda
627bcf89eeSBen Skeggs gt215_sor_hda = {
637bcf89eeSBen Skeggs 	.hpd = gt215_sor_hda_hpd,
647bcf89eeSBen Skeggs 	.eld = gt215_sor_hda_eld,
657bcf89eeSBen Skeggs };
667bcf89eeSBen Skeggs 
67acbe9ecfSBen Skeggs void
gt215_sor_dp_audio(struct nvkm_ior * sor,int head,bool enable)68acbe9ecfSBen Skeggs gt215_sor_dp_audio(struct nvkm_ior *sor, int head, bool enable)
69acbe9ecfSBen Skeggs {
70acbe9ecfSBen Skeggs 	struct nvkm_device *device = sor->disp->engine.subdev.device;
71acbe9ecfSBen Skeggs 	const u32 soff = nv50_ior_base(sor);
72acbe9ecfSBen Skeggs 	const u32 data = 0x80000000 | (0x00000001 * enable);
73acbe9ecfSBen Skeggs 	const u32 mask = 0x8000000d;
74acbe9ecfSBen Skeggs 
75acbe9ecfSBen Skeggs 	nvkm_mask(device, 0x61c1e0 + soff, mask, data);
76acbe9ecfSBen Skeggs 	nvkm_msec(device, 2000,
77acbe9ecfSBen Skeggs 		if (!(nvkm_rd32(device, 0x61c1e0 + soff) & 0x80000000))
78acbe9ecfSBen Skeggs 			break;
79acbe9ecfSBen Skeggs 	);
80acbe9ecfSBen Skeggs }
81acbe9ecfSBen Skeggs 
829a4514fbSBen Skeggs static const struct nvkm_ior_func_dp
839a4514fbSBen Skeggs gt215_sor_dp = {
849a4514fbSBen Skeggs 	.lanes = { 2, 1, 0, 3 },
859a4514fbSBen Skeggs 	.links = g94_sor_dp_links,
869a4514fbSBen Skeggs 	.power = g94_sor_dp_power,
879a4514fbSBen Skeggs 	.pattern = g94_sor_dp_pattern,
889a4514fbSBen Skeggs 	.drive = g94_sor_dp_drive,
899a4514fbSBen Skeggs 	.audio = gt215_sor_dp_audio,
909a4514fbSBen Skeggs 	.audio_sym = g94_sor_dp_audio_sym,
919a4514fbSBen Skeggs 	.activesym = g94_sor_dp_activesym,
929a4514fbSBen Skeggs 	.watermark = g94_sor_dp_watermark,
939a4514fbSBen Skeggs };
949a4514fbSBen Skeggs 
95f530bc60SBen Skeggs static void
gt215_sor_hdmi_infoframe_vsi(struct nvkm_ior * ior,int head,void * data,u32 size)96f530bc60SBen Skeggs gt215_sor_hdmi_infoframe_vsi(struct nvkm_ior *ior, int head, void *data, u32 size)
97f530bc60SBen Skeggs {
98f530bc60SBen Skeggs 	struct nvkm_device *device = ior->disp->engine.subdev.device;
99f530bc60SBen Skeggs 	struct packed_hdmi_infoframe vsi;
100f530bc60SBen Skeggs 	const u32 soff = nv50_ior_base(ior);
101f530bc60SBen Skeggs 
102f530bc60SBen Skeggs 	pack_hdmi_infoframe(&vsi, data, size);
103f530bc60SBen Skeggs 
104f530bc60SBen Skeggs 	nvkm_mask(device, 0x61c53c + soff, 0x00010001, 0x00010000);
105f530bc60SBen Skeggs 	if (!size)
106f530bc60SBen Skeggs 		return;
107f530bc60SBen Skeggs 
108f530bc60SBen Skeggs 	nvkm_wr32(device, 0x61c544 + soff, vsi.header);
109f530bc60SBen Skeggs 	nvkm_wr32(device, 0x61c548 + soff, vsi.subpack0_low);
110f530bc60SBen Skeggs 	nvkm_wr32(device, 0x61c54c + soff, vsi.subpack0_high);
111f530bc60SBen Skeggs 	/* Is there a second (or up to fourth?) set of subpack registers here? */
112f530bc60SBen Skeggs 	/* nvkm_wr32(device, 0x61c550 + soff, vsi.subpack1_low); */
113f530bc60SBen Skeggs 	/* nvkm_wr32(device, 0x61c554 + soff, vsi.subpack1_high); */
114f530bc60SBen Skeggs 
115f530bc60SBen Skeggs 	nvkm_mask(device, 0x61c53c + soff, 0x00010001, 0x00010001);
116f530bc60SBen Skeggs }
117f530bc60SBen Skeggs 
118f530bc60SBen Skeggs static void
gt215_sor_hdmi_infoframe_avi(struct nvkm_ior * ior,int head,void * data,u32 size)119f530bc60SBen Skeggs gt215_sor_hdmi_infoframe_avi(struct nvkm_ior *ior, int head, void *data, u32 size)
120f530bc60SBen Skeggs {
121f530bc60SBen Skeggs 	struct nvkm_device *device = ior->disp->engine.subdev.device;
122f530bc60SBen Skeggs 	struct packed_hdmi_infoframe avi;
123f530bc60SBen Skeggs 	const u32 soff = nv50_ior_base(ior);
124f530bc60SBen Skeggs 
125f530bc60SBen Skeggs 	pack_hdmi_infoframe(&avi, data, size);
126f530bc60SBen Skeggs 
127f530bc60SBen Skeggs 	nvkm_mask(device, 0x61c520 + soff, 0x00000001, 0x00000000);
128*d9430369SKarol Herbst 	if (!size)
129f530bc60SBen Skeggs 		return;
130f530bc60SBen Skeggs 
131f530bc60SBen Skeggs 	nvkm_wr32(device, 0x61c528 + soff, avi.header);
132f530bc60SBen Skeggs 	nvkm_wr32(device, 0x61c52c + soff, avi.subpack0_low);
133f530bc60SBen Skeggs 	nvkm_wr32(device, 0x61c530 + soff, avi.subpack0_high);
134f530bc60SBen Skeggs 	nvkm_wr32(device, 0x61c534 + soff, avi.subpack1_low);
135f530bc60SBen Skeggs 	nvkm_wr32(device, 0x61c538 + soff, avi.subpack1_high);
136f530bc60SBen Skeggs 
137f530bc60SBen Skeggs 	nvkm_mask(device, 0x61c520 + soff, 0x00000001, 0x00000001);
138f530bc60SBen Skeggs }
139f530bc60SBen Skeggs 
140f530bc60SBen Skeggs static void
gt215_sor_hdmi_ctrl(struct nvkm_ior * ior,int head,bool enable,u8 max_ac_packet,u8 rekey)141f530bc60SBen Skeggs gt215_sor_hdmi_ctrl(struct nvkm_ior *ior, int head, bool enable, u8 max_ac_packet, u8 rekey)
142acbe9ecfSBen Skeggs {
143acbe9ecfSBen Skeggs 	struct nvkm_device *device = ior->disp->engine.subdev.device;
144acbe9ecfSBen Skeggs 	const u32 ctrl = 0x40000000 * enable |
145acbe9ecfSBen Skeggs 			 0x1f000000 /* ??? */ |
146acbe9ecfSBen Skeggs 			 max_ac_packet << 16 |
147acbe9ecfSBen Skeggs 			 rekey;
148acbe9ecfSBen Skeggs 	const u32 soff = nv50_ior_base(ior);
149acbe9ecfSBen Skeggs 
150acbe9ecfSBen Skeggs 	if (!(ctrl & 0x40000000)) {
151acbe9ecfSBen Skeggs 		nvkm_mask(device, 0x61c5a4 + soff, 0x40000000, 0x00000000);
152acbe9ecfSBen Skeggs 		nvkm_mask(device, 0x61c53c + soff, 0x00000001, 0x00000000);
153acbe9ecfSBen Skeggs 		nvkm_mask(device, 0x61c520 + soff, 0x00000001, 0x00000000);
154acbe9ecfSBen Skeggs 		nvkm_mask(device, 0x61c500 + soff, 0x00000001, 0x00000000);
155acbe9ecfSBen Skeggs 		return;
156acbe9ecfSBen Skeggs 	}
157acbe9ecfSBen Skeggs 
158acbe9ecfSBen Skeggs 	/* Audio InfoFrame */
159acbe9ecfSBen Skeggs 	nvkm_mask(device, 0x61c500 + soff, 0x00000001, 0x00000000);
160acbe9ecfSBen Skeggs 	nvkm_wr32(device, 0x61c508 + soff, 0x000a0184);
161acbe9ecfSBen Skeggs 	nvkm_wr32(device, 0x61c50c + soff, 0x00000071);
162acbe9ecfSBen Skeggs 	nvkm_wr32(device, 0x61c510 + soff, 0x00000000);
163acbe9ecfSBen Skeggs 	nvkm_mask(device, 0x61c500 + soff, 0x00000001, 0x00000001);
164acbe9ecfSBen Skeggs 
165acbe9ecfSBen Skeggs 	nvkm_mask(device, 0x61c5d0 + soff, 0x00070001, 0x00010001); /* SPARE, HW_CTS */
166acbe9ecfSBen Skeggs 	nvkm_mask(device, 0x61c568 + soff, 0x00010101, 0x00000000); /* ACR_CTRL, ?? */
167acbe9ecfSBen Skeggs 	nvkm_mask(device, 0x61c578 + soff, 0x80000000, 0x80000000); /* ACR_0441_ENABLE */
168acbe9ecfSBen Skeggs 
169acbe9ecfSBen Skeggs 	/* ??? */
170acbe9ecfSBen Skeggs 	nvkm_mask(device, 0x61733c, 0x00100000, 0x00100000); /* RESETF */
171acbe9ecfSBen Skeggs 	nvkm_mask(device, 0x61733c, 0x10000000, 0x10000000); /* LOOKUP_EN */
172acbe9ecfSBen Skeggs 	nvkm_mask(device, 0x61733c, 0x00100000, 0x00000000); /* !RESETF */
173acbe9ecfSBen Skeggs 
174acbe9ecfSBen Skeggs 	/* HDMI_CTRL */
175acbe9ecfSBen Skeggs 	nvkm_mask(device, 0x61c5a4 + soff, 0x5f1f007f, ctrl);
176acbe9ecfSBen Skeggs }
177acbe9ecfSBen Skeggs 
178f530bc60SBen Skeggs const struct nvkm_ior_func_hdmi
179f530bc60SBen Skeggs gt215_sor_hdmi = {
180f530bc60SBen Skeggs 	.ctrl = gt215_sor_hdmi_ctrl,
181f530bc60SBen Skeggs 	.infoframe_avi = gt215_sor_hdmi_infoframe_avi,
182f530bc60SBen Skeggs 	.infoframe_vsi = gt215_sor_hdmi_infoframe_vsi,
183f530bc60SBen Skeggs };
184f530bc60SBen Skeggs 
185acbe9ecfSBen Skeggs static const struct nvkm_ior_func
186acbe9ecfSBen Skeggs gt215_sor = {
187acbe9ecfSBen Skeggs 	.state = g94_sor_state,
188acbe9ecfSBen Skeggs 	.power = nv50_sor_power,
189acbe9ecfSBen Skeggs 	.clock = nv50_sor_clock,
190f530bc60SBen Skeggs 	.hdmi = &gt215_sor_hdmi,
1919a4514fbSBen Skeggs 	.dp = &gt215_sor_dp,
1927bcf89eeSBen Skeggs 	.hda = &gt215_sor_hda,
193acbe9ecfSBen Skeggs };
194acbe9ecfSBen Skeggs 
195acbe9ecfSBen Skeggs static int
gt215_sor_new(struct nvkm_disp * disp,int id)196acbe9ecfSBen Skeggs gt215_sor_new(struct nvkm_disp *disp, int id)
197acbe9ecfSBen Skeggs {
19879c453afSBen Skeggs 	return nvkm_ior_new_(&gt215_sor, disp, SOR, id, true);
199acbe9ecfSBen Skeggs }
200acbe9ecfSBen Skeggs 
2010407b33fSBen Skeggs static const struct nvkm_disp_func
20270aa8670SBen Skeggs gt215_disp = {
203acbe9ecfSBen Skeggs 	.oneinit = nv50_disp_oneinit,
20492fba5d3SBen Skeggs 	.init = nv50_disp_init,
20592fba5d3SBen Skeggs 	.fini = nv50_disp_fini,
20692fba5d3SBen Skeggs 	.intr = nv50_disp_intr,
207af85389cSBen Skeggs 	.super = nv50_disp_super,
20892fba5d3SBen Skeggs 	.uevent = &nv50_disp_chan_uevent,
209f7b2ece3SBen Skeggs 	.head = { .cnt = nv50_head_cnt, .new = nv50_head_new },
210bf5d1a6bSBen Skeggs 	.dac = { .cnt = nv50_dac_cnt, .new = nv50_dac_new },
2119fe4e177SBen Skeggs 	.sor = { .cnt = g94_sor_cnt, .new = gt215_sor_new },
212f5e088d6SBen Skeggs 	.pior = { .cnt = nv50_pior_cnt, .new = nv50_pior_new },
213168c0299SBen Skeggs 	.root = { 0,0,GT214_DISP },
214168c0299SBen Skeggs 	.user = {
215889fcbe9SBen Skeggs 		{{0,0,GT214_DISP_CURSOR             }, nvkm_disp_chan_new, & nv50_disp_curs },
216889fcbe9SBen Skeggs 		{{0,0,GT214_DISP_OVERLAY            }, nvkm_disp_chan_new, & nv50_disp_oimm },
217889fcbe9SBen Skeggs 		{{0,0,GT214_DISP_BASE_CHANNEL_DMA   }, nvkm_disp_chan_new, &  g84_disp_base },
218889fcbe9SBen Skeggs 		{{0,0,GT214_DISP_CORE_CHANNEL_DMA   }, nvkm_disp_core_new, &  g94_disp_core },
219889fcbe9SBen Skeggs 		{{0,0,GT214_DISP_OVERLAY_CHANNEL_DMA}, nvkm_disp_chan_new, &  g84_disp_ovly },
220168c0299SBen Skeggs 		{}
221168c0299SBen Skeggs 	},
2220ce41e3cSBen Skeggs };
2230ce41e3cSBen Skeggs 
22470aa8670SBen Skeggs int
gt215_disp_new(struct nvkm_device * device,enum nvkm_subdev_type type,int inst,struct nvkm_disp ** pdisp)225a7f000ecSBen Skeggs gt215_disp_new(struct nvkm_device *device, enum nvkm_subdev_type type, int inst,
226a7f000ecSBen Skeggs 	       struct nvkm_disp **pdisp)
227878da15aSBen Skeggs {
2281c6aab75SBen Skeggs 	return nvkm_disp_new_(&gt215_disp, device, type, inst, pdisp);
229878da15aSBen Skeggs }
230