1db1eb528SBen Skeggs /*
2db1eb528SBen Skeggs * Copyright 2012 Red Hat Inc.
3db1eb528SBen Skeggs *
4db1eb528SBen Skeggs * Permission is hereby granted, free of charge, to any person obtaining a
5db1eb528SBen Skeggs * copy of this software and associated documentation files (the "Software"),
6db1eb528SBen Skeggs * to deal in the Software without restriction, including without limitation
7db1eb528SBen Skeggs * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8db1eb528SBen Skeggs * and/or sell copies of the Software, and to permit persons to whom the
9db1eb528SBen Skeggs * Software is furnished to do so, subject to the following conditions:
10db1eb528SBen Skeggs *
11db1eb528SBen Skeggs * The above copyright notice and this permission notice shall be included in
12db1eb528SBen Skeggs * all copies or substantial portions of the Software.
13db1eb528SBen Skeggs *
14db1eb528SBen Skeggs * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15db1eb528SBen Skeggs * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16db1eb528SBen Skeggs * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17db1eb528SBen Skeggs * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18db1eb528SBen Skeggs * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19db1eb528SBen Skeggs * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20db1eb528SBen Skeggs * OTHER DEALINGS IN THE SOFTWARE.
21db1eb528SBen Skeggs *
22db1eb528SBen Skeggs * Authors: Ben Skeggs
23db1eb528SBen Skeggs */
2492fba5d3SBen Skeggs #include "priv.h"
25acbe9ecfSBen Skeggs #include "chan.h"
26acbe9ecfSBen Skeggs #include "hdmi.h"
27a1c93078SBen Skeggs #include "head.h"
2878f1ad6fSBen Skeggs #include "ior.h"
29acbe9ecfSBen Skeggs #include "outp.h"
30168c0299SBen Skeggs
31168c0299SBen Skeggs #include <nvif/class.h>
32db1eb528SBen Skeggs
33acbe9ecfSBen Skeggs void
gm200_sor_dp_drive(struct nvkm_ior * sor,int ln,int pc,int dc,int pe,int pu)34acbe9ecfSBen Skeggs gm200_sor_dp_drive(struct nvkm_ior *sor, int ln, int pc, int dc, int pe, int pu)
35acbe9ecfSBen Skeggs {
36acbe9ecfSBen Skeggs struct nvkm_device *device = sor->disp->engine.subdev.device;
37acbe9ecfSBen Skeggs const u32 loff = nv50_sor_link(sor);
389a4514fbSBen Skeggs const u32 shift = sor->func->dp->lanes[ln] * 8;
39acbe9ecfSBen Skeggs u32 data[4];
40acbe9ecfSBen Skeggs
41acbe9ecfSBen Skeggs pu &= 0x0f;
42acbe9ecfSBen Skeggs
43acbe9ecfSBen Skeggs data[0] = nvkm_rd32(device, 0x61c118 + loff) & ~(0x000000ff << shift);
44acbe9ecfSBen Skeggs data[1] = nvkm_rd32(device, 0x61c120 + loff) & ~(0x000000ff << shift);
45acbe9ecfSBen Skeggs data[2] = nvkm_rd32(device, 0x61c130 + loff);
46acbe9ecfSBen Skeggs if ((data[2] & 0x00000f00) < (pu << 8) || ln == 0)
47acbe9ecfSBen Skeggs data[2] = (data[2] & ~0x00000f00) | (pu << 8);
48acbe9ecfSBen Skeggs
49acbe9ecfSBen Skeggs nvkm_wr32(device, 0x61c118 + loff, data[0] | (dc << shift));
50acbe9ecfSBen Skeggs nvkm_wr32(device, 0x61c120 + loff, data[1] | (pe << shift));
51acbe9ecfSBen Skeggs nvkm_wr32(device, 0x61c130 + loff, data[2]);
52acbe9ecfSBen Skeggs
53acbe9ecfSBen Skeggs data[3] = nvkm_rd32(device, 0x61c13c + loff) & ~(0x000000ff << shift);
54acbe9ecfSBen Skeggs nvkm_wr32(device, 0x61c13c + loff, data[3] | (pc << shift));
55acbe9ecfSBen Skeggs }
56acbe9ecfSBen Skeggs
579a4514fbSBen Skeggs const struct nvkm_ior_func_dp
589a4514fbSBen Skeggs gm200_sor_dp = {
599a4514fbSBen Skeggs .lanes = { 0, 1, 2, 3 },
609a4514fbSBen Skeggs .links = gf119_sor_dp_links,
619a4514fbSBen Skeggs .power = g94_sor_dp_power,
629a4514fbSBen Skeggs .pattern = gm107_sor_dp_pattern,
639a4514fbSBen Skeggs .drive = gm200_sor_dp_drive,
649a4514fbSBen Skeggs .vcpi = gf119_sor_dp_vcpi,
659a4514fbSBen Skeggs .audio = gf119_sor_dp_audio,
669a4514fbSBen Skeggs .audio_sym = gf119_sor_dp_audio_sym,
679a4514fbSBen Skeggs .watermark = gf119_sor_dp_watermark,
689a4514fbSBen Skeggs };
699a4514fbSBen Skeggs
70acbe9ecfSBen Skeggs void
gm200_sor_hdmi_scdc(struct nvkm_ior * ior,u8 scdc)71acbe9ecfSBen Skeggs gm200_sor_hdmi_scdc(struct nvkm_ior *ior, u8 scdc)
72acbe9ecfSBen Skeggs {
73acbe9ecfSBen Skeggs struct nvkm_device *device = ior->disp->engine.subdev.device;
74acbe9ecfSBen Skeggs const u32 soff = nv50_ior_base(ior);
75acbe9ecfSBen Skeggs const u32 ctrl = scdc & 0x3;
76acbe9ecfSBen Skeggs
77acbe9ecfSBen Skeggs nvkm_mask(device, 0x61c5bc + soff, 0x00000003, ctrl);
78acbe9ecfSBen Skeggs
79acbe9ecfSBen Skeggs ior->tmds.high_speed = !!(scdc & 0x2);
80acbe9ecfSBen Skeggs }
81acbe9ecfSBen Skeggs
82*f530bc60SBen Skeggs const struct nvkm_ior_func_hdmi
83*f530bc60SBen Skeggs gm200_sor_hdmi = {
84*f530bc60SBen Skeggs .ctrl = gk104_sor_hdmi_ctrl,
85*f530bc60SBen Skeggs .scdc = gm200_sor_hdmi_scdc,
86*f530bc60SBen Skeggs .infoframe_avi = gk104_sor_hdmi_infoframe_avi,
87*f530bc60SBen Skeggs .infoframe_vsi = gk104_sor_hdmi_infoframe_vsi,
88*f530bc60SBen Skeggs };
89*f530bc60SBen Skeggs
90acbe9ecfSBen Skeggs void
gm200_sor_route_set(struct nvkm_outp * outp,struct nvkm_ior * ior)91acbe9ecfSBen Skeggs gm200_sor_route_set(struct nvkm_outp *outp, struct nvkm_ior *ior)
92acbe9ecfSBen Skeggs {
93acbe9ecfSBen Skeggs struct nvkm_device *device = outp->disp->engine.subdev.device;
94acbe9ecfSBen Skeggs const u32 moff = __ffs(outp->info.or) * 0x100;
95acbe9ecfSBen Skeggs const u32 sor = ior ? ior->id + 1 : 0;
96acbe9ecfSBen Skeggs u32 link = ior ? (ior->asy.link == 2) : 0;
97acbe9ecfSBen Skeggs
98acbe9ecfSBen Skeggs if (outp->info.sorconf.link & 1) {
99acbe9ecfSBen Skeggs nvkm_mask(device, 0x612308 + moff, 0x0000001f, link << 4 | sor);
100acbe9ecfSBen Skeggs link++;
101acbe9ecfSBen Skeggs }
102acbe9ecfSBen Skeggs
103acbe9ecfSBen Skeggs if (outp->info.sorconf.link & 2)
104acbe9ecfSBen Skeggs nvkm_mask(device, 0x612388 + moff, 0x0000001f, link << 4 | sor);
105acbe9ecfSBen Skeggs }
106acbe9ecfSBen Skeggs
107acbe9ecfSBen Skeggs int
gm200_sor_route_get(struct nvkm_outp * outp,int * link)108acbe9ecfSBen Skeggs gm200_sor_route_get(struct nvkm_outp *outp, int *link)
109acbe9ecfSBen Skeggs {
110acbe9ecfSBen Skeggs struct nvkm_device *device = outp->disp->engine.subdev.device;
111acbe9ecfSBen Skeggs const int sublinks = outp->info.sorconf.link;
112acbe9ecfSBen Skeggs int lnk[2], sor[2], m, s;
113acbe9ecfSBen Skeggs
114acbe9ecfSBen Skeggs for (*link = 0, m = __ffs(outp->info.or) * 2, s = 0; s < 2; m++, s++) {
115acbe9ecfSBen Skeggs if (sublinks & BIT(s)) {
116acbe9ecfSBen Skeggs u32 data = nvkm_rd32(device, 0x612308 + (m * 0x80));
117acbe9ecfSBen Skeggs lnk[s] = (data & 0x00000010) >> 4;
118acbe9ecfSBen Skeggs sor[s] = (data & 0x0000000f);
119acbe9ecfSBen Skeggs if (!sor[s])
120acbe9ecfSBen Skeggs return -1;
121acbe9ecfSBen Skeggs *link |= lnk[s];
122acbe9ecfSBen Skeggs }
123acbe9ecfSBen Skeggs }
124acbe9ecfSBen Skeggs
125acbe9ecfSBen Skeggs if (sublinks == 3) {
126acbe9ecfSBen Skeggs if (sor[0] != sor[1] || WARN_ON(lnk[0] || !lnk[1]))
127acbe9ecfSBen Skeggs return -1;
128acbe9ecfSBen Skeggs }
129acbe9ecfSBen Skeggs
130acbe9ecfSBen Skeggs return ((sublinks & 1) ? sor[0] : sor[1]) - 1;
131acbe9ecfSBen Skeggs }
132acbe9ecfSBen Skeggs
133acbe9ecfSBen Skeggs static const struct nvkm_ior_func
13479c453afSBen Skeggs gm200_sor = {
135acbe9ecfSBen Skeggs .route = {
136acbe9ecfSBen Skeggs .get = gm200_sor_route_get,
137acbe9ecfSBen Skeggs .set = gm200_sor_route_set,
138acbe9ecfSBen Skeggs },
139acbe9ecfSBen Skeggs .state = gf119_sor_state,
140acbe9ecfSBen Skeggs .power = nv50_sor_power,
141acbe9ecfSBen Skeggs .clock = gf119_sor_clock,
142*f530bc60SBen Skeggs .hdmi = &gm200_sor_hdmi,
1439a4514fbSBen Skeggs .dp = &gm200_sor_dp,
1447bcf89eeSBen Skeggs .hda = &gf119_sor_hda,
145acbe9ecfSBen Skeggs };
146acbe9ecfSBen Skeggs
147acbe9ecfSBen Skeggs static int
gm200_sor_new(struct nvkm_disp * disp,int id)148acbe9ecfSBen Skeggs gm200_sor_new(struct nvkm_disp *disp, int id)
149acbe9ecfSBen Skeggs {
150acbe9ecfSBen Skeggs struct nvkm_device *device = disp->engine.subdev.device;
151acbe9ecfSBen Skeggs u32 hda;
152acbe9ecfSBen Skeggs
153acbe9ecfSBen Skeggs if (!((hda = nvkm_rd32(device, 0x08a15c)) & 0x40000000))
154acbe9ecfSBen Skeggs hda = nvkm_rd32(device, 0x101034);
155acbe9ecfSBen Skeggs
15679c453afSBen Skeggs return nvkm_ior_new_(&gm200_sor, disp, SOR, id, hda & BIT(id));
157acbe9ecfSBen Skeggs }
158acbe9ecfSBen Skeggs
1590407b33fSBen Skeggs static const struct nvkm_disp_func
160db1eb528SBen Skeggs gm200_disp = {
161acbe9ecfSBen Skeggs .oneinit = nv50_disp_oneinit,
16292fba5d3SBen Skeggs .init = gf119_disp_init,
16392fba5d3SBen Skeggs .fini = gf119_disp_fini,
16492fba5d3SBen Skeggs .intr = gf119_disp_intr,
165fd47877fSBen Skeggs .intr_error = gf119_disp_intr_error,
166af85389cSBen Skeggs .super = gf119_disp_super,
16792fba5d3SBen Skeggs .uevent = &gf119_disp_chan_uevent,
168f7b2ece3SBen Skeggs .head = { .cnt = gf119_head_cnt, .new = gf119_head_new },
169bf5d1a6bSBen Skeggs .dac = { .cnt = gf119_dac_cnt, .new = gf119_dac_new },
1709fe4e177SBen Skeggs .sor = { .cnt = gf119_sor_cnt, .new = gm200_sor_new },
171168c0299SBen Skeggs .root = { 0,0,GM200_DISP },
172168c0299SBen Skeggs .user = {
173889fcbe9SBen Skeggs {{0,0,GK104_DISP_CURSOR }, nvkm_disp_chan_new, &gf119_disp_curs },
174889fcbe9SBen Skeggs {{0,0,GK104_DISP_OVERLAY }, nvkm_disp_chan_new, &gf119_disp_oimm },
175889fcbe9SBen Skeggs {{0,0,GK110_DISP_BASE_CHANNEL_DMA }, nvkm_disp_chan_new, &gf119_disp_base },
176889fcbe9SBen Skeggs {{0,0,GM200_DISP_CORE_CHANNEL_DMA }, nvkm_disp_core_new, &gk104_disp_core },
177889fcbe9SBen Skeggs {{0,0,GK104_DISP_OVERLAY_CONTROL_DMA}, nvkm_disp_chan_new, &gk104_disp_ovly },
178168c0299SBen Skeggs {}
179168c0299SBen Skeggs },
180db1eb528SBen Skeggs };
181db1eb528SBen Skeggs
182db1eb528SBen Skeggs int
gm200_disp_new(struct nvkm_device * device,enum nvkm_subdev_type type,int inst,struct nvkm_disp ** pdisp)183a7f000ecSBen Skeggs gm200_disp_new(struct nvkm_device *device, enum nvkm_subdev_type type, int inst,
184a7f000ecSBen Skeggs struct nvkm_disp **pdisp)
185db1eb528SBen Skeggs {
1861c6aab75SBen Skeggs return nvkm_disp_new_(&gm200_disp, device, type, inst, pdisp);
187db1eb528SBen Skeggs }
188