1b7019ac5SIlia Mirkin /* SPDX-License-Identifier: MIT */ 2f3e70d29SBen Skeggs #ifndef __NVKM_DISP_DP_H__ 3f3e70d29SBen Skeggs #define __NVKM_DISP_DP_H__ 4af85389cSBen Skeggs #include "outp.h" 5af85389cSBen Skeggs 63c66c87dSBen Skeggs int nvkm_dp_new(struct nvkm_disp *, int index, struct dcb_output *, 73c66c87dSBen Skeggs struct nvkm_outp **); 86eaa1f3cSBen Skeggs void nvkm_dp_disable(struct nvkm_outp *, struct nvkm_ior *); 9*a62b7493SBen Skeggs void nvkm_dp_enable(struct nvkm_outp *, bool auxpwr); 10af85389cSBen Skeggs 11af85389cSBen Skeggs /* DPCD Receiver Capabilities */ 12af85389cSBen Skeggs #define DPCD_RC00_DPCD_REV 0x00000 13af85389cSBen Skeggs #define DPCD_RC01_MAX_LINK_RATE 0x00001 14af85389cSBen Skeggs #define DPCD_RC02 0x00002 15af85389cSBen Skeggs #define DPCD_RC02_ENHANCED_FRAME_CAP 0x80 16af85389cSBen Skeggs #define DPCD_RC02_TPS3_SUPPORTED 0x40 17af85389cSBen Skeggs #define DPCD_RC02_MAX_LANE_COUNT 0x1f 18af85389cSBen Skeggs #define DPCD_RC03 0x00003 193edcd504SBen Skeggs #define DPCD_RC03_TPS4_SUPPORTED 0x80 20af85389cSBen Skeggs #define DPCD_RC03_MAX_DOWNSPREAD 0x01 219543e3c0SBen Skeggs #define DPCD_RC0E 0x0000e 229543e3c0SBen Skeggs #define DPCD_RC0E_AUX_RD_INTERVAL 0x7f 2370704fbfSBen Skeggs #define DPCD_RC10_SUPPORTED_LINK_RATES(i) 0x00010 2470704fbfSBen Skeggs #define DPCD_RC10_SUPPORTED_LINK_RATES__SIZE 16 25af85389cSBen Skeggs 26af85389cSBen Skeggs /* DPCD Link Configuration */ 27af85389cSBen Skeggs #define DPCD_LC00_LINK_BW_SET 0x00100 28af85389cSBen Skeggs #define DPCD_LC01 0x00101 29af85389cSBen Skeggs #define DPCD_LC01_ENHANCED_FRAME_EN 0x80 30af85389cSBen Skeggs #define DPCD_LC01_LANE_COUNT_SET 0x1f 31af85389cSBen Skeggs #define DPCD_LC02 0x00102 323edcd504SBen Skeggs #define DPCD_LC02_TRAINING_PATTERN_SET 0x0f 33be5b6985SBen Skeggs #define DPCD_LC02_SCRAMBLING_DISABLE 0x20 34af85389cSBen Skeggs #define DPCD_LC03(l) ((l) + 0x00103) 35af85389cSBen Skeggs #define DPCD_LC03_MAX_PRE_EMPHASIS_REACHED 0x20 36af85389cSBen Skeggs #define DPCD_LC03_PRE_EMPHASIS_SET 0x18 37af85389cSBen Skeggs #define DPCD_LC03_MAX_SWING_REACHED 0x04 38af85389cSBen Skeggs #define DPCD_LC03_VOLTAGE_SWING_SET 0x03 39af85389cSBen Skeggs #define DPCD_LC0F 0x0010f 40af85389cSBen Skeggs #define DPCD_LC0F_LANE1_MAX_POST_CURSOR2_REACHED 0x40 41af85389cSBen Skeggs #define DPCD_LC0F_LANE1_POST_CURSOR2_SET 0x30 42af85389cSBen Skeggs #define DPCD_LC0F_LANE0_MAX_POST_CURSOR2_REACHED 0x04 43af85389cSBen Skeggs #define DPCD_LC0F_LANE0_POST_CURSOR2_SET 0x03 44af85389cSBen Skeggs #define DPCD_LC10 0x00110 45af85389cSBen Skeggs #define DPCD_LC10_LANE3_MAX_POST_CURSOR2_REACHED 0x40 46af85389cSBen Skeggs #define DPCD_LC10_LANE3_POST_CURSOR2_SET 0x30 47af85389cSBen Skeggs #define DPCD_LC10_LANE2_MAX_POST_CURSOR2_REACHED 0x04 48af85389cSBen Skeggs #define DPCD_LC10_LANE2_POST_CURSOR2_SET 0x03 4970704fbfSBen Skeggs #define DPCD_LC15_LINK_RATE_SET 0x00115 5070704fbfSBen Skeggs #define DPCD_LC15_LINK_RATE_SET_MASK 0x07 51af85389cSBen Skeggs 52af85389cSBen Skeggs /* DPCD Link/Sink Status */ 53af85389cSBen Skeggs #define DPCD_LS02 0x00202 54af85389cSBen Skeggs #define DPCD_LS02_LANE1_SYMBOL_LOCKED 0x40 55af85389cSBen Skeggs #define DPCD_LS02_LANE1_CHANNEL_EQ_DONE 0x20 56af85389cSBen Skeggs #define DPCD_LS02_LANE1_CR_DONE 0x10 57af85389cSBen Skeggs #define DPCD_LS02_LANE0_SYMBOL_LOCKED 0x04 58af85389cSBen Skeggs #define DPCD_LS02_LANE0_CHANNEL_EQ_DONE 0x02 59af85389cSBen Skeggs #define DPCD_LS02_LANE0_CR_DONE 0x01 60af85389cSBen Skeggs #define DPCD_LS03 0x00203 61af85389cSBen Skeggs #define DPCD_LS03_LANE3_SYMBOL_LOCKED 0x40 62af85389cSBen Skeggs #define DPCD_LS03_LANE3_CHANNEL_EQ_DONE 0x20 63af85389cSBen Skeggs #define DPCD_LS03_LANE3_CR_DONE 0x10 64af85389cSBen Skeggs #define DPCD_LS03_LANE2_SYMBOL_LOCKED 0x04 65af85389cSBen Skeggs #define DPCD_LS03_LANE2_CHANNEL_EQ_DONE 0x02 66af85389cSBen Skeggs #define DPCD_LS03_LANE2_CR_DONE 0x01 67af85389cSBen Skeggs #define DPCD_LS04 0x00204 68af85389cSBen Skeggs #define DPCD_LS04_LINK_STATUS_UPDATED 0x80 69af85389cSBen Skeggs #define DPCD_LS04_DOWNSTREAM_PORT_STATUS_CHANGED 0x40 70af85389cSBen Skeggs #define DPCD_LS04_INTERLANE_ALIGN_DONE 0x01 71af85389cSBen Skeggs #define DPCD_LS06 0x00206 72af85389cSBen Skeggs #define DPCD_LS06_LANE1_PRE_EMPHASIS 0xc0 73af85389cSBen Skeggs #define DPCD_LS06_LANE1_VOLTAGE_SWING 0x30 74af85389cSBen Skeggs #define DPCD_LS06_LANE0_PRE_EMPHASIS 0x0c 75af85389cSBen Skeggs #define DPCD_LS06_LANE0_VOLTAGE_SWING 0x03 76af85389cSBen Skeggs #define DPCD_LS07 0x00207 77af85389cSBen Skeggs #define DPCD_LS07_LANE3_PRE_EMPHASIS 0xc0 78af85389cSBen Skeggs #define DPCD_LS07_LANE3_VOLTAGE_SWING 0x30 79af85389cSBen Skeggs #define DPCD_LS07_LANE2_PRE_EMPHASIS 0x0c 80af85389cSBen Skeggs #define DPCD_LS07_LANE2_VOLTAGE_SWING 0x03 81af85389cSBen Skeggs #define DPCD_LS0C 0x0020c 82af85389cSBen Skeggs #define DPCD_LS0C_LANE3_POST_CURSOR2 0xc0 83af85389cSBen Skeggs #define DPCD_LS0C_LANE2_POST_CURSOR2 0x30 84af85389cSBen Skeggs #define DPCD_LS0C_LANE1_POST_CURSOR2 0x0c 85af85389cSBen Skeggs #define DPCD_LS0C_LANE0_POST_CURSOR2 0x03 86af85389cSBen Skeggs 87af85389cSBen Skeggs /* DPCD Sink Control */ 88af85389cSBen Skeggs #define DPCD_SC00 0x00600 89af85389cSBen Skeggs #define DPCD_SC00_SET_POWER 0x03 90af85389cSBen Skeggs #define DPCD_SC00_SET_POWER_D0 0x01 91af85389cSBen Skeggs #define DPCD_SC00_SET_POWER_D3 0x03 92f21e5fa1SBen Skeggs 93f21e5fa1SBen Skeggs #define DPCD_LTTPR_REV 0xf0000 94f21e5fa1SBen Skeggs #define DPCD_LTTPR_MODE 0xf0003 95f21e5fa1SBen Skeggs #define DPCD_LTTPR_MODE_TRANSPARENT 0x55 96f21e5fa1SBen Skeggs #define DPCD_LTTPR_MODE_NON_TRANSPARENT 0xaa 97f21e5fa1SBen Skeggs #define DPCD_LTTPR_PATTERN_SET(i) ((i - 1) * 0x50 + 0xf0010) 98f21e5fa1SBen Skeggs #define DPCD_LTTPR_LANE0_SET(i) ((i - 1) * 0x50 + 0xf0011) 99f21e5fa1SBen Skeggs #define DPCD_LTTPR_AUX_RD_INTERVAL(i) ((i - 1) * 0x50 + 0xf0020) 100f21e5fa1SBen Skeggs #define DPCD_LTTPR_LANE0_1_STATUS(i) ((i - 1) * 0x50 + 0xf0030) 101f21e5fa1SBen Skeggs #define DPCD_LTTPR_LANE0_1_ADJUST(i) ((i - 1) * 0x50 + 0xf0033) 102af85389cSBen Skeggs #endif 103