130ed49b5SBen Skeggs /*
230ed49b5SBen Skeggs * Copyright 2011 Red Hat Inc.
330ed49b5SBen Skeggs *
430ed49b5SBen Skeggs * Permission is hereby granted, free of charge, to any person obtaining a
530ed49b5SBen Skeggs * copy of this software and associated documentation files (the "Software"),
630ed49b5SBen Skeggs * to deal in the Software without restriction, including without limitation
730ed49b5SBen Skeggs * the rights to use, copy, modify, merge, publish, distribute, sublicense,
830ed49b5SBen Skeggs * and/or sell copies of the Software, and to permit persons to whom the
930ed49b5SBen Skeggs * Software is furnished to do so, subject to the following conditions:
1030ed49b5SBen Skeggs *
1130ed49b5SBen Skeggs * The above copyright notice and this permission notice shall be included in
1230ed49b5SBen Skeggs * all copies or substantial portions of the Software.
1330ed49b5SBen Skeggs *
1430ed49b5SBen Skeggs * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1530ed49b5SBen Skeggs * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1630ed49b5SBen Skeggs * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
1730ed49b5SBen Skeggs * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
1830ed49b5SBen Skeggs * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
1930ed49b5SBen Skeggs * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2030ed49b5SBen Skeggs * OTHER DEALINGS IN THE SOFTWARE.
2130ed49b5SBen Skeggs *
2230ed49b5SBen Skeggs * Authors: Ben Skeggs
2330ed49b5SBen Skeggs */
241590700dSBen Skeggs #include "disp.h"
251590700dSBen Skeggs #include "atom.h"
261590700dSBen Skeggs #include "core.h"
271590700dSBen Skeggs #include "head.h"
281590700dSBen Skeggs #include "wndw.h"
290bc8ffe0SLyude Paul #include "handles.h"
3030ed49b5SBen Skeggs
3130ed49b5SBen Skeggs #include <linux/dma-mapping.h>
3230ed49b5SBen Skeggs #include <linux/hdmi.h>
33742db30cSTakashi Iwai #include <linux/component.h>
346eca310eSLyude Paul #include <linux/iopoll.h>
3530ed49b5SBen Skeggs
36da68386dSThomas Zimmermann #include <drm/display/drm_dp_helper.h>
37644edf52SThomas Zimmermann #include <drm/display/drm_scdc_helper.h>
38eca22edbSMaxime Ripard #include <drm/drm_atomic.h>
3930ed49b5SBen Skeggs #include <drm/drm_atomic_helper.h>
40690ae20cSSam Ravnborg #include <drm/drm_edid.h>
4130ed49b5SBen Skeggs #include <drm/drm_fb_helper.h>
42fcd70cd3SDaniel Vetter #include <drm/drm_probe_helper.h>
43690ae20cSSam Ravnborg #include <drm/drm_vblank.h>
4430ed49b5SBen Skeggs
450a960996SBen Skeggs #include <nvif/push507c.h>
460a960996SBen Skeggs
4730ed49b5SBen Skeggs #include <nvif/class.h>
4830ed49b5SBen Skeggs #include <nvif/cl0002.h>
4930ed49b5SBen Skeggs #include <nvif/event.h>
50f530bc60SBen Skeggs #include <nvif/if0012.h>
51889fcbe9SBen Skeggs #include <nvif/if0014.h>
52ed3d1489SBen Skeggs #include <nvif/timer.h>
5330ed49b5SBen Skeggs
540a960996SBen Skeggs #include <nvhw/class/cl507c.h>
55344c2e5aSBen Skeggs #include <nvhw/class/cl507d.h>
56344c2e5aSBen Skeggs #include <nvhw/class/cl837d.h>
57344c2e5aSBen Skeggs #include <nvhw/class/cl887d.h>
58344c2e5aSBen Skeggs #include <nvhw/class/cl907d.h>
59344c2e5aSBen Skeggs #include <nvhw/class/cl917d.h>
600a960996SBen Skeggs
6130ed49b5SBen Skeggs #include "nouveau_drv.h"
6230ed49b5SBen Skeggs #include "nouveau_dma.h"
6330ed49b5SBen Skeggs #include "nouveau_gem.h"
6430ed49b5SBen Skeggs #include "nouveau_connector.h"
6530ed49b5SBen Skeggs #include "nouveau_encoder.h"
6630ed49b5SBen Skeggs #include "nouveau_fence.h"
67504e72edSArnd Bergmann #include "nv50_display.h"
6830ed49b5SBen Skeggs
6934508f9dSBen Skeggs #include <subdev/bios/dp.h>
7034508f9dSBen Skeggs
7130ed49b5SBen Skeggs /******************************************************************************
7230ed49b5SBen Skeggs * EVO channel
7330ed49b5SBen Skeggs *****************************************************************************/
7430ed49b5SBen Skeggs
7530ed49b5SBen Skeggs static int
nv50_chan_create(struct nvif_device * device,struct nvif_object * disp,const s32 * oclass,u8 head,void * data,u32 size,struct nv50_chan * chan)7630ed49b5SBen Skeggs nv50_chan_create(struct nvif_device *device, struct nvif_object *disp,
7730ed49b5SBen Skeggs const s32 *oclass, u8 head, void *data, u32 size,
7830ed49b5SBen Skeggs struct nv50_chan *chan)
7930ed49b5SBen Skeggs {
8030ed49b5SBen Skeggs struct nvif_sclass *sclass;
8130ed49b5SBen Skeggs int ret, i, n;
8230ed49b5SBen Skeggs
8330ed49b5SBen Skeggs chan->device = device;
8430ed49b5SBen Skeggs
8530ed49b5SBen Skeggs ret = n = nvif_object_sclass_get(disp, &sclass);
8630ed49b5SBen Skeggs if (ret < 0)
8730ed49b5SBen Skeggs return ret;
8830ed49b5SBen Skeggs
8930ed49b5SBen Skeggs while (oclass[0]) {
9030ed49b5SBen Skeggs for (i = 0; i < n; i++) {
9130ed49b5SBen Skeggs if (sclass[i].oclass == oclass[0]) {
929ac596a4SBen Skeggs ret = nvif_object_ctor(disp, "kmsChan", 0,
939ac596a4SBen Skeggs oclass[0], data, size,
949ac596a4SBen Skeggs &chan->user);
9530ed49b5SBen Skeggs if (ret == 0)
9630ed49b5SBen Skeggs nvif_object_map(&chan->user, NULL, 0);
9730ed49b5SBen Skeggs nvif_object_sclass_put(&sclass);
9830ed49b5SBen Skeggs return ret;
9930ed49b5SBen Skeggs }
10030ed49b5SBen Skeggs }
10130ed49b5SBen Skeggs oclass++;
10230ed49b5SBen Skeggs }
10330ed49b5SBen Skeggs
10430ed49b5SBen Skeggs nvif_object_sclass_put(&sclass);
10530ed49b5SBen Skeggs return -ENOSYS;
10630ed49b5SBen Skeggs }
10730ed49b5SBen Skeggs
10830ed49b5SBen Skeggs static void
nv50_chan_destroy(struct nv50_chan * chan)10930ed49b5SBen Skeggs nv50_chan_destroy(struct nv50_chan *chan)
11030ed49b5SBen Skeggs {
1119ac596a4SBen Skeggs nvif_object_dtor(&chan->user);
11230ed49b5SBen Skeggs }
11330ed49b5SBen Skeggs
11430ed49b5SBen Skeggs /******************************************************************************
11530ed49b5SBen Skeggs * DMA EVO channel
11630ed49b5SBen Skeggs *****************************************************************************/
11730ed49b5SBen Skeggs
1181590700dSBen Skeggs void
nv50_dmac_destroy(struct nv50_dmac * dmac)11930ed49b5SBen Skeggs nv50_dmac_destroy(struct nv50_dmac *dmac)
12030ed49b5SBen Skeggs {
1219ac596a4SBen Skeggs nvif_object_dtor(&dmac->vram);
1229ac596a4SBen Skeggs nvif_object_dtor(&dmac->sync);
12330ed49b5SBen Skeggs
12430ed49b5SBen Skeggs nv50_chan_destroy(&dmac->base);
12530ed49b5SBen Skeggs
1262853ccf0SBen Skeggs nvif_mem_dtor(&dmac->_push.mem);
1272853ccf0SBen Skeggs }
1282853ccf0SBen Skeggs
1292853ccf0SBen Skeggs static void
nv50_dmac_kick(struct nvif_push * push)1302853ccf0SBen Skeggs nv50_dmac_kick(struct nvif_push *push)
1312853ccf0SBen Skeggs {
1322853ccf0SBen Skeggs struct nv50_dmac *dmac = container_of(push, typeof(*dmac), _push);
1330a960996SBen Skeggs
1349cf06d6eSruanjinjie dmac->cur = push->cur - (u32 __iomem *)dmac->_push.mem.object.map.ptr;
1350a960996SBen Skeggs if (dmac->put != dmac->cur) {
1360a960996SBen Skeggs /* Push buffer fetches are not coherent with BAR1, we need to ensure
1370a960996SBen Skeggs * writes have been flushed right through to VRAM before writing PUT.
1380a960996SBen Skeggs */
1390a960996SBen Skeggs if (dmac->push->mem.type & NVIF_MEM_VRAM) {
1400a960996SBen Skeggs struct nvif_device *device = dmac->base.device;
1410a960996SBen Skeggs nvif_wr32(&device->object, 0x070000, 0x00000001);
1420a960996SBen Skeggs nvif_msec(device, 2000,
1430a960996SBen Skeggs if (!(nvif_rd32(&device->object, 0x070000) & 0x00000002))
1440a960996SBen Skeggs break;
1450a960996SBen Skeggs );
1460a960996SBen Skeggs }
1470a960996SBen Skeggs
1480a960996SBen Skeggs NVIF_WV32(&dmac->base.user, NV507C, PUT, PTR, dmac->cur);
1490a960996SBen Skeggs dmac->put = dmac->cur;
1500a960996SBen Skeggs }
1510a960996SBen Skeggs
1520a960996SBen Skeggs push->bgn = push->cur;
1530a960996SBen Skeggs }
1540a960996SBen Skeggs
1550a960996SBen Skeggs static int
nv50_dmac_free(struct nv50_dmac * dmac)1560a960996SBen Skeggs nv50_dmac_free(struct nv50_dmac *dmac)
1570a960996SBen Skeggs {
1580a960996SBen Skeggs u32 get = NVIF_RV32(&dmac->base.user, NV507C, GET, PTR);
1590a960996SBen Skeggs if (get > dmac->cur) /* NVIDIA stay 5 away from GET, do the same. */
1600a960996SBen Skeggs return get - dmac->cur - 5;
1610a960996SBen Skeggs return dmac->max - dmac->cur;
1620a960996SBen Skeggs }
1630a960996SBen Skeggs
1640a960996SBen Skeggs static int
nv50_dmac_wind(struct nv50_dmac * dmac)1650a960996SBen Skeggs nv50_dmac_wind(struct nv50_dmac *dmac)
1660a960996SBen Skeggs {
1670a960996SBen Skeggs /* Wait for GET to depart from the beginning of the push buffer to
1680a960996SBen Skeggs * prevent writing PUT == GET, which would be ignored by HW.
1690a960996SBen Skeggs */
1700a960996SBen Skeggs u32 get = NVIF_RV32(&dmac->base.user, NV507C, GET, PTR);
1710a960996SBen Skeggs if (get == 0) {
1720a960996SBen Skeggs /* Corner-case, HW idle, but non-committed work pending. */
1730a960996SBen Skeggs if (dmac->put == 0)
1740a960996SBen Skeggs nv50_dmac_kick(dmac->push);
1750a960996SBen Skeggs
1760a960996SBen Skeggs if (nvif_msec(dmac->base.device, 2000,
1770a960996SBen Skeggs if (NVIF_TV32(&dmac->base.user, NV507C, GET, PTR, >, 0))
1780a960996SBen Skeggs break;
1790a960996SBen Skeggs ) < 0)
1800a960996SBen Skeggs return -ETIMEDOUT;
1810a960996SBen Skeggs }
1820a960996SBen Skeggs
1830a960996SBen Skeggs PUSH_RSVD(dmac->push, PUSH_JUMP(dmac->push, 0));
1840a960996SBen Skeggs dmac->cur = 0;
1850a960996SBen Skeggs return 0;
1862853ccf0SBen Skeggs }
1872853ccf0SBen Skeggs
1882853ccf0SBen Skeggs static int
nv50_dmac_wait(struct nvif_push * push,u32 size)1892853ccf0SBen Skeggs nv50_dmac_wait(struct nvif_push *push, u32 size)
1902853ccf0SBen Skeggs {
1912853ccf0SBen Skeggs struct nv50_dmac *dmac = container_of(push, typeof(*dmac), _push);
1920a960996SBen Skeggs int free;
1932853ccf0SBen Skeggs
1940a960996SBen Skeggs if (WARN_ON(size > dmac->max))
1950a960996SBen Skeggs return -EINVAL;
1960a960996SBen Skeggs
1979cf06d6eSruanjinjie dmac->cur = push->cur - (u32 __iomem *)dmac->_push.mem.object.map.ptr;
1980a960996SBen Skeggs if (dmac->cur + size >= dmac->max) {
1990a960996SBen Skeggs int ret = nv50_dmac_wind(dmac);
2000a960996SBen Skeggs if (ret)
2010a960996SBen Skeggs return ret;
2020a960996SBen Skeggs
2030a960996SBen Skeggs push->cur = dmac->_push.mem.object.map.ptr;
2040a960996SBen Skeggs push->cur = push->cur + dmac->cur;
2050a960996SBen Skeggs nv50_dmac_kick(push);
2060a960996SBen Skeggs }
2070a960996SBen Skeggs
2080a960996SBen Skeggs if (nvif_msec(dmac->base.device, 2000,
2090a960996SBen Skeggs if ((free = nv50_dmac_free(dmac)) >= size)
2100a960996SBen Skeggs break;
2110a960996SBen Skeggs ) < 0) {
2120a960996SBen Skeggs WARN_ON(1);
2130a960996SBen Skeggs return -ETIMEDOUT;
2140a960996SBen Skeggs }
2150a960996SBen Skeggs
2160a960996SBen Skeggs push->bgn = dmac->_push.mem.object.map.ptr;
2170a960996SBen Skeggs push->bgn = push->bgn + dmac->cur;
2180a960996SBen Skeggs push->cur = push->bgn;
2190a960996SBen Skeggs push->end = push->cur + free;
2202853ccf0SBen Skeggs return 0;
22130ed49b5SBen Skeggs }
22230ed49b5SBen Skeggs
223a708d8a7SBen Skeggs MODULE_PARM_DESC(kms_vram_pushbuf, "Place EVO/NVD push buffers in VRAM (default: auto)");
224a708d8a7SBen Skeggs static int nv50_dmac_vram_pushbuf = -1;
225a708d8a7SBen Skeggs module_param_named(kms_vram_pushbuf, nv50_dmac_vram_pushbuf, int, 0400);
226a708d8a7SBen Skeggs
2271590700dSBen Skeggs int
nv50_dmac_create(struct nvif_device * device,struct nvif_object * disp,const s32 * oclass,u8 head,void * data,u32 size,s64 syncbuf,struct nv50_dmac * dmac)22830ed49b5SBen Skeggs nv50_dmac_create(struct nvif_device *device, struct nvif_object *disp,
229caeb6ab8SBen Skeggs const s32 *oclass, u8 head, void *data, u32 size, s64 syncbuf,
23030ed49b5SBen Skeggs struct nv50_dmac *dmac)
23130ed49b5SBen Skeggs {
23230ed49b5SBen Skeggs struct nouveau_cli *cli = (void *)device->object.client;
233889fcbe9SBen Skeggs struct nvif_disp_chan_v0 *args = data;
234d00ddd9dSBen Skeggs u8 type = NVIF_MEM_COHERENT;
23530ed49b5SBen Skeggs int ret;
23630ed49b5SBen Skeggs
23730ed49b5SBen Skeggs mutex_init(&dmac->lock);
23830ed49b5SBen Skeggs
239d00ddd9dSBen Skeggs /* Pascal added support for 47-bit physical addresses, but some
240d00ddd9dSBen Skeggs * parts of EVO still only accept 40-bit PAs.
241d00ddd9dSBen Skeggs *
242d00ddd9dSBen Skeggs * To avoid issues on systems with large amounts of RAM, and on
243d00ddd9dSBen Skeggs * systems where an IOMMU maps pages at a high address, we need
244d00ddd9dSBen Skeggs * to allocate push buffers in VRAM instead.
245d00ddd9dSBen Skeggs *
246d00ddd9dSBen Skeggs * This appears to match NVIDIA's behaviour on Pascal.
247d00ddd9dSBen Skeggs */
248a708d8a7SBen Skeggs if ((nv50_dmac_vram_pushbuf > 0) ||
249a708d8a7SBen Skeggs (nv50_dmac_vram_pushbuf < 0 && device->info.family == NV_DEVICE_INFO_V0_PASCAL))
250d00ddd9dSBen Skeggs type |= NVIF_MEM_VRAM;
251d00ddd9dSBen Skeggs
252e79c9a0bSBen Skeggs ret = nvif_mem_ctor_map(&cli->mmu, "kmsChanPush", type, 0x1000,
2532853ccf0SBen Skeggs &dmac->_push.mem);
25430ed49b5SBen Skeggs if (ret)
25530ed49b5SBen Skeggs return ret;
25630ed49b5SBen Skeggs
2572853ccf0SBen Skeggs dmac->ptr = dmac->_push.mem.object.map.ptr;
2582853ccf0SBen Skeggs dmac->_push.wait = nv50_dmac_wait;
2592853ccf0SBen Skeggs dmac->_push.kick = nv50_dmac_kick;
2602853ccf0SBen Skeggs dmac->push = &dmac->_push;
2610a960996SBen Skeggs dmac->push->bgn = dmac->_push.mem.object.map.ptr;
2620a960996SBen Skeggs dmac->push->cur = dmac->push->bgn;
2630a960996SBen Skeggs dmac->push->end = dmac->push->bgn;
2640a960996SBen Skeggs dmac->max = 0x1000/4 - 1;
26530ed49b5SBen Skeggs
266ca386aa7SBen Skeggs /* EVO channels are affected by a HW bug where the last 12 DWORDs
267ca386aa7SBen Skeggs * of the push buffer aren't able to be used safely.
268ca386aa7SBen Skeggs */
269ca386aa7SBen Skeggs if (disp->oclass < GV100_DISP)
270ca386aa7SBen Skeggs dmac->max -= 12;
271ca386aa7SBen Skeggs
2722853ccf0SBen Skeggs args->pushbuf = nvif_handle(&dmac->_push.mem.object);
27330ed49b5SBen Skeggs
27430ed49b5SBen Skeggs ret = nv50_chan_create(device, disp, oclass, head, data, size,
27530ed49b5SBen Skeggs &dmac->base);
27630ed49b5SBen Skeggs if (ret)
27730ed49b5SBen Skeggs return ret;
27830ed49b5SBen Skeggs
279caeb6ab8SBen Skeggs if (syncbuf < 0)
280facaed62SBen Skeggs return 0;
281facaed62SBen Skeggs
2829ac596a4SBen Skeggs ret = nvif_object_ctor(&dmac->base.user, "kmsSyncCtxDma", NV50_DISP_HANDLE_SYNCBUF,
2830bc8ffe0SLyude Paul NV_DMA_IN_MEMORY,
28430ed49b5SBen Skeggs &(struct nv_dma_v0) {
28530ed49b5SBen Skeggs .target = NV_DMA_V0_TARGET_VRAM,
28630ed49b5SBen Skeggs .access = NV_DMA_V0_ACCESS_RDWR,
28730ed49b5SBen Skeggs .start = syncbuf + 0x0000,
28830ed49b5SBen Skeggs .limit = syncbuf + 0x0fff,
28930ed49b5SBen Skeggs }, sizeof(struct nv_dma_v0),
29030ed49b5SBen Skeggs &dmac->sync);
29130ed49b5SBen Skeggs if (ret)
29230ed49b5SBen Skeggs return ret;
29330ed49b5SBen Skeggs
2949ac596a4SBen Skeggs ret = nvif_object_ctor(&dmac->base.user, "kmsVramCtxDma", NV50_DISP_HANDLE_VRAM,
2950bc8ffe0SLyude Paul NV_DMA_IN_MEMORY,
29630ed49b5SBen Skeggs &(struct nv_dma_v0) {
29730ed49b5SBen Skeggs .target = NV_DMA_V0_TARGET_VRAM,
29830ed49b5SBen Skeggs .access = NV_DMA_V0_ACCESS_RDWR,
29930ed49b5SBen Skeggs .start = 0,
30030ed49b5SBen Skeggs .limit = device->info.ram_user - 1,
30130ed49b5SBen Skeggs }, sizeof(struct nv_dma_v0),
30230ed49b5SBen Skeggs &dmac->vram);
30330ed49b5SBen Skeggs if (ret)
30430ed49b5SBen Skeggs return ret;
30530ed49b5SBen Skeggs
30630ed49b5SBen Skeggs return ret;
30730ed49b5SBen Skeggs }
30830ed49b5SBen Skeggs
30930ed49b5SBen Skeggs /******************************************************************************
31030ed49b5SBen Skeggs * Output path helpers
31130ed49b5SBen Skeggs *****************************************************************************/
31230ed49b5SBen Skeggs static void
nv50_outp_dump_caps(struct nouveau_drm * drm,struct nouveau_encoder * outp)31336dc1777SLyude Paul nv50_outp_dump_caps(struct nouveau_drm *drm,
31436dc1777SLyude Paul struct nouveau_encoder *outp)
31536dc1777SLyude Paul {
31636dc1777SLyude Paul NV_DEBUG(drm, "%s caps: dp_interlace=%d\n",
31736dc1777SLyude Paul outp->base.base.name, outp->caps.dp_interlace);
31836dc1777SLyude Paul }
31936dc1777SLyude Paul
32030ed49b5SBen Skeggs static int
nv50_outp_atomic_check_view(struct drm_encoder * encoder,struct drm_crtc_state * crtc_state,struct drm_connector_state * conn_state,struct drm_display_mode * native_mode)32130ed49b5SBen Skeggs nv50_outp_atomic_check_view(struct drm_encoder *encoder,
32230ed49b5SBen Skeggs struct drm_crtc_state *crtc_state,
32330ed49b5SBen Skeggs struct drm_connector_state *conn_state,
32430ed49b5SBen Skeggs struct drm_display_mode *native_mode)
32530ed49b5SBen Skeggs {
32630ed49b5SBen Skeggs struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
32730ed49b5SBen Skeggs struct drm_display_mode *mode = &crtc_state->mode;
32830ed49b5SBen Skeggs struct drm_connector *connector = conn_state->connector;
32930ed49b5SBen Skeggs struct nouveau_conn_atom *asyc = nouveau_conn_atom(conn_state);
33030ed49b5SBen Skeggs struct nouveau_drm *drm = nouveau_drm(encoder->dev);
33130ed49b5SBen Skeggs
33230ed49b5SBen Skeggs NV_ATOMIC(drm, "%s atomic_check\n", encoder->name);
33330ed49b5SBen Skeggs asyc->scaler.full = false;
33430ed49b5SBen Skeggs if (!native_mode)
33530ed49b5SBen Skeggs return 0;
33630ed49b5SBen Skeggs
33730ed49b5SBen Skeggs if (asyc->scaler.mode == DRM_MODE_SCALE_NONE) {
33830ed49b5SBen Skeggs switch (connector->connector_type) {
33930ed49b5SBen Skeggs case DRM_MODE_CONNECTOR_LVDS:
34030ed49b5SBen Skeggs case DRM_MODE_CONNECTOR_eDP:
341f8d6211aSIlia Mirkin /* Don't force scaler for EDID modes with
342f8d6211aSIlia Mirkin * same size as the native one (e.g. different
343f8d6211aSIlia Mirkin * refresh rate)
344f8d6211aSIlia Mirkin */
3453d1890efSBen Skeggs if (mode->hdisplay == native_mode->hdisplay &&
3463d1890efSBen Skeggs mode->vdisplay == native_mode->vdisplay &&
3473d1890efSBen Skeggs mode->type & DRM_MODE_TYPE_DRIVER)
34830ed49b5SBen Skeggs break;
34930ed49b5SBen Skeggs mode = native_mode;
35030ed49b5SBen Skeggs asyc->scaler.full = true;
35130ed49b5SBen Skeggs break;
35230ed49b5SBen Skeggs default:
35330ed49b5SBen Skeggs break;
35430ed49b5SBen Skeggs }
35530ed49b5SBen Skeggs } else {
35630ed49b5SBen Skeggs mode = native_mode;
35730ed49b5SBen Skeggs }
35830ed49b5SBen Skeggs
35930ed49b5SBen Skeggs if (!drm_mode_equal(adjusted_mode, mode)) {
36030ed49b5SBen Skeggs drm_mode_copy(adjusted_mode, mode);
36130ed49b5SBen Skeggs crtc_state->mode_changed = true;
36230ed49b5SBen Skeggs }
36330ed49b5SBen Skeggs
36430ed49b5SBen Skeggs return 0;
36530ed49b5SBen Skeggs }
36630ed49b5SBen Skeggs
3677f67aa09SKarol Herbst static void
nv50_outp_atomic_fix_depth(struct drm_encoder * encoder,struct drm_crtc_state * crtc_state)3687f67aa09SKarol Herbst nv50_outp_atomic_fix_depth(struct drm_encoder *encoder, struct drm_crtc_state *crtc_state)
3697f67aa09SKarol Herbst {
3707f67aa09SKarol Herbst struct nv50_head_atom *asyh = nv50_head_atom(crtc_state);
3717f67aa09SKarol Herbst struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
3727f67aa09SKarol Herbst struct drm_display_mode *mode = &asyh->state.adjusted_mode;
3737f67aa09SKarol Herbst unsigned int max_rate, mode_rate;
3747f67aa09SKarol Herbst
3757f67aa09SKarol Herbst switch (nv_encoder->dcb->type) {
3767f67aa09SKarol Herbst case DCB_OUTPUT_DP:
3777f67aa09SKarol Herbst max_rate = nv_encoder->dp.link_nr * nv_encoder->dp.link_bw;
3787f67aa09SKarol Herbst
3797f67aa09SKarol Herbst /* we don't support more than 10 anyway */
3807f67aa09SKarol Herbst asyh->or.bpc = min_t(u8, asyh->or.bpc, 10);
3817f67aa09SKarol Herbst
3827f67aa09SKarol Herbst /* reduce the bpc until it works out */
3837f67aa09SKarol Herbst while (asyh->or.bpc > 6) {
3847f67aa09SKarol Herbst mode_rate = DIV_ROUND_UP(mode->clock * asyh->or.bpc * 3, 8);
3857f67aa09SKarol Herbst if (mode_rate <= max_rate)
3867f67aa09SKarol Herbst break;
3877f67aa09SKarol Herbst
3887f67aa09SKarol Herbst asyh->or.bpc -= 2;
3897f67aa09SKarol Herbst }
3907f67aa09SKarol Herbst break;
3917f67aa09SKarol Herbst default:
3927f67aa09SKarol Herbst break;
3937f67aa09SKarol Herbst }
3947f67aa09SKarol Herbst }
3957f67aa09SKarol Herbst
39630ed49b5SBen Skeggs static int
nv50_outp_atomic_check(struct drm_encoder * encoder,struct drm_crtc_state * crtc_state,struct drm_connector_state * conn_state)39730ed49b5SBen Skeggs nv50_outp_atomic_check(struct drm_encoder *encoder,
39830ed49b5SBen Skeggs struct drm_crtc_state *crtc_state,
39930ed49b5SBen Skeggs struct drm_connector_state *conn_state)
40030ed49b5SBen Skeggs {
401ac2d9275SLyude Paul struct drm_connector *connector = conn_state->connector;
402ac2d9275SLyude Paul struct nouveau_connector *nv_connector = nouveau_connector(connector);
403ac2d9275SLyude Paul struct nv50_head_atom *asyh = nv50_head_atom(crtc_state);
404ac2d9275SLyude Paul int ret;
405ac2d9275SLyude Paul
406ac2d9275SLyude Paul ret = nv50_outp_atomic_check_view(encoder, crtc_state, conn_state,
40730ed49b5SBen Skeggs nv_connector->native_mode);
408ac2d9275SLyude Paul if (ret)
409ac2d9275SLyude Paul return ret;
410ac2d9275SLyude Paul
411ac2d9275SLyude Paul if (crtc_state->mode_changed || crtc_state->connectors_changed)
412ac2d9275SLyude Paul asyh->or.bpc = connector->display_info.bpc;
413ac2d9275SLyude Paul
4147f67aa09SKarol Herbst /* We might have to reduce the bpc */
4157f67aa09SKarol Herbst nv50_outp_atomic_fix_depth(encoder, crtc_state);
4167f67aa09SKarol Herbst
417ac2d9275SLyude Paul return 0;
41830ed49b5SBen Skeggs }
41930ed49b5SBen Skeggs
42009838c4eSLyude Paul struct nouveau_connector *
nv50_outp_get_new_connector(struct drm_atomic_state * state,struct nouveau_encoder * outp)421cd5609f7SLyude Paul nv50_outp_get_new_connector(struct drm_atomic_state *state, struct nouveau_encoder *outp)
42209838c4eSLyude Paul {
42309838c4eSLyude Paul struct drm_connector *connector;
42409838c4eSLyude Paul struct drm_connector_state *connector_state;
42509838c4eSLyude Paul struct drm_encoder *encoder = to_drm_encoder(outp);
42609838c4eSLyude Paul int i;
42709838c4eSLyude Paul
42809838c4eSLyude Paul for_each_new_connector_in_state(state, connector, connector_state, i) {
42909838c4eSLyude Paul if (connector_state->best_encoder == encoder)
43009838c4eSLyude Paul return nouveau_connector(connector);
43109838c4eSLyude Paul }
43209838c4eSLyude Paul
43309838c4eSLyude Paul return NULL;
43409838c4eSLyude Paul }
43509838c4eSLyude Paul
43609838c4eSLyude Paul struct nouveau_connector *
nv50_outp_get_old_connector(struct drm_atomic_state * state,struct nouveau_encoder * outp)437cd5609f7SLyude Paul nv50_outp_get_old_connector(struct drm_atomic_state *state, struct nouveau_encoder *outp)
43809838c4eSLyude Paul {
43909838c4eSLyude Paul struct drm_connector *connector;
44009838c4eSLyude Paul struct drm_connector_state *connector_state;
44109838c4eSLyude Paul struct drm_encoder *encoder = to_drm_encoder(outp);
44209838c4eSLyude Paul int i;
44309838c4eSLyude Paul
44409838c4eSLyude Paul for_each_old_connector_in_state(state, connector, connector_state, i) {
44509838c4eSLyude Paul if (connector_state->best_encoder == encoder)
44609838c4eSLyude Paul return nouveau_connector(connector);
44709838c4eSLyude Paul }
44809838c4eSLyude Paul
44909838c4eSLyude Paul return NULL;
45009838c4eSLyude Paul }
45109838c4eSLyude Paul
4521b38cf6bSLyude Paul static struct nouveau_crtc *
nv50_outp_get_new_crtc(const struct drm_atomic_state * state,const struct nouveau_encoder * outp)4531b38cf6bSLyude Paul nv50_outp_get_new_crtc(const struct drm_atomic_state *state, const struct nouveau_encoder *outp)
4541b38cf6bSLyude Paul {
4551b38cf6bSLyude Paul struct drm_crtc *crtc;
4561b38cf6bSLyude Paul struct drm_crtc_state *crtc_state;
4571b38cf6bSLyude Paul const u32 mask = drm_encoder_mask(&outp->base.base);
4581b38cf6bSLyude Paul int i;
4591b38cf6bSLyude Paul
4601b38cf6bSLyude Paul for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
4611b38cf6bSLyude Paul if (crtc_state->encoder_mask & mask)
4621b38cf6bSLyude Paul return nouveau_crtc(crtc);
4631b38cf6bSLyude Paul }
4641b38cf6bSLyude Paul
4651b38cf6bSLyude Paul return NULL;
4661b38cf6bSLyude Paul }
4671b38cf6bSLyude Paul
46830ed49b5SBen Skeggs /******************************************************************************
46930ed49b5SBen Skeggs * DAC
47030ed49b5SBen Skeggs *****************************************************************************/
47130ed49b5SBen Skeggs static void
nv50_dac_atomic_disable(struct drm_encoder * encoder,struct drm_atomic_state * state)472fa9f9489SLyude Paul nv50_dac_atomic_disable(struct drm_encoder *encoder, struct drm_atomic_state *state)
47330ed49b5SBen Skeggs {
47430ed49b5SBen Skeggs struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
4750a368771SBen Skeggs struct nv50_core *core = nv50_disp(encoder->dev)->core;
476344c2e5aSBen Skeggs const u32 ctrl = NVDEF(NV507D, DAC_SET_CONTROL, OWNER, NONE);
477f575f2bdSLyude Paul
478ea6143a8SBen Skeggs core->func->dac->ctrl(core, nv_encoder->outp.or.id, ctrl, NULL);
47930ed49b5SBen Skeggs nv_encoder->crtc = NULL;
480ea6143a8SBen Skeggs nvif_outp_release(&nv_encoder->outp);
48130ed49b5SBen Skeggs }
48230ed49b5SBen Skeggs
48330ed49b5SBen Skeggs static void
nv50_dac_atomic_enable(struct drm_encoder * encoder,struct drm_atomic_state * state)484fa9f9489SLyude Paul nv50_dac_atomic_enable(struct drm_encoder *encoder, struct drm_atomic_state *state)
48530ed49b5SBen Skeggs {
48630ed49b5SBen Skeggs struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
4871b38cf6bSLyude Paul struct nouveau_crtc *nv_crtc = nv50_outp_get_new_crtc(state, nv_encoder);
4881b38cf6bSLyude Paul struct nv50_head_atom *asyh =
4891b38cf6bSLyude Paul nv50_head_atom(drm_atomic_get_new_crtc_state(state, &nv_crtc->base));
4900a368771SBen Skeggs struct nv50_core *core = nv50_disp(encoder->dev)->core;
491344c2e5aSBen Skeggs u32 ctrl = 0;
492344c2e5aSBen Skeggs
493344c2e5aSBen Skeggs switch (nv_crtc->index) {
494344c2e5aSBen Skeggs case 0: ctrl |= NVDEF(NV507D, DAC_SET_CONTROL, OWNER, HEAD0); break;
495344c2e5aSBen Skeggs case 1: ctrl |= NVDEF(NV507D, DAC_SET_CONTROL, OWNER, HEAD1); break;
496344c2e5aSBen Skeggs case 2: ctrl |= NVDEF(NV907D, DAC_SET_CONTROL, OWNER_MASK, HEAD2); break;
497344c2e5aSBen Skeggs case 3: ctrl |= NVDEF(NV907D, DAC_SET_CONTROL, OWNER_MASK, HEAD3); break;
498344c2e5aSBen Skeggs default:
499344c2e5aSBen Skeggs WARN_ON(1);
500344c2e5aSBen Skeggs break;
501344c2e5aSBen Skeggs }
502344c2e5aSBen Skeggs
503344c2e5aSBen Skeggs ctrl |= NVDEF(NV507D, DAC_SET_CONTROL, PROTOCOL, RGB_CRT);
50430ed49b5SBen Skeggs
505ea6143a8SBen Skeggs nvif_outp_acquire_rgb_crt(&nv_encoder->outp);
50630ed49b5SBen Skeggs
507ea6143a8SBen Skeggs core->func->dac->ctrl(core, nv_encoder->outp.or.id, ctrl, asyh);
5082ca7fb5cSBen Skeggs asyh->or.depth = 0;
50930ed49b5SBen Skeggs
5101b38cf6bSLyude Paul nv_encoder->crtc = &nv_crtc->base;
51130ed49b5SBen Skeggs }
51230ed49b5SBen Skeggs
51330ed49b5SBen Skeggs static enum drm_connector_status
nv50_dac_detect(struct drm_encoder * encoder,struct drm_connector * connector)51430ed49b5SBen Skeggs nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
51530ed49b5SBen Skeggs {
51630ed49b5SBen Skeggs struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
517dfc4005fSBen Skeggs u32 loadval;
51830ed49b5SBen Skeggs int ret;
51930ed49b5SBen Skeggs
520dfc4005fSBen Skeggs loadval = nouveau_drm(encoder->dev)->vbios.dactestval;
521dfc4005fSBen Skeggs if (loadval == 0)
522dfc4005fSBen Skeggs loadval = 340;
52330ed49b5SBen Skeggs
524dfc4005fSBen Skeggs ret = nvif_outp_load_detect(&nv_encoder->outp, loadval);
525dfc4005fSBen Skeggs if (ret <= 0)
52630ed49b5SBen Skeggs return connector_status_disconnected;
52730ed49b5SBen Skeggs
52830ed49b5SBen Skeggs return connector_status_connected;
52930ed49b5SBen Skeggs }
53030ed49b5SBen Skeggs
53130ed49b5SBen Skeggs static const struct drm_encoder_helper_funcs
53230ed49b5SBen Skeggs nv50_dac_help = {
53330ed49b5SBen Skeggs .atomic_check = nv50_outp_atomic_check,
534fa9f9489SLyude Paul .atomic_enable = nv50_dac_atomic_enable,
535fa9f9489SLyude Paul .atomic_disable = nv50_dac_atomic_disable,
53630ed49b5SBen Skeggs .detect = nv50_dac_detect
53730ed49b5SBen Skeggs };
53830ed49b5SBen Skeggs
53930ed49b5SBen Skeggs static void
nv50_dac_destroy(struct drm_encoder * encoder)54030ed49b5SBen Skeggs nv50_dac_destroy(struct drm_encoder *encoder)
54130ed49b5SBen Skeggs {
5421b255f1cSBen Skeggs struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
5431b255f1cSBen Skeggs
5441b255f1cSBen Skeggs nvif_outp_dtor(&nv_encoder->outp);
5451b255f1cSBen Skeggs
54630ed49b5SBen Skeggs drm_encoder_cleanup(encoder);
54730ed49b5SBen Skeggs kfree(encoder);
54830ed49b5SBen Skeggs }
54930ed49b5SBen Skeggs
55030ed49b5SBen Skeggs static const struct drm_encoder_funcs
55130ed49b5SBen Skeggs nv50_dac_func = {
55230ed49b5SBen Skeggs .destroy = nv50_dac_destroy,
55330ed49b5SBen Skeggs };
55430ed49b5SBen Skeggs
55530ed49b5SBen Skeggs static int
nv50_dac_create(struct drm_connector * connector,struct dcb_output * dcbe)55630ed49b5SBen Skeggs nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
55730ed49b5SBen Skeggs {
55830ed49b5SBen Skeggs struct nouveau_drm *drm = nouveau_drm(connector->dev);
5591b255f1cSBen Skeggs struct nv50_disp *disp = nv50_disp(connector->dev);
56030ed49b5SBen Skeggs struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
56130ed49b5SBen Skeggs struct nvkm_i2c_bus *bus;
56230ed49b5SBen Skeggs struct nouveau_encoder *nv_encoder;
56330ed49b5SBen Skeggs struct drm_encoder *encoder;
56430ed49b5SBen Skeggs int type = DRM_MODE_ENCODER_DAC;
56530ed49b5SBen Skeggs
56630ed49b5SBen Skeggs nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
56730ed49b5SBen Skeggs if (!nv_encoder)
56830ed49b5SBen Skeggs return -ENOMEM;
56930ed49b5SBen Skeggs nv_encoder->dcb = dcbe;
57030ed49b5SBen Skeggs
57130ed49b5SBen Skeggs bus = nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
57230ed49b5SBen Skeggs if (bus)
57330ed49b5SBen Skeggs nv_encoder->i2c = &bus->i2c;
57430ed49b5SBen Skeggs
57530ed49b5SBen Skeggs encoder = to_drm_encoder(nv_encoder);
57630ed49b5SBen Skeggs encoder->possible_crtcs = dcbe->heads;
57730ed49b5SBen Skeggs encoder->possible_clones = 0;
57830ed49b5SBen Skeggs drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type,
57930ed49b5SBen Skeggs "dac-%04x-%04x", dcbe->hasht, dcbe->hashm);
58030ed49b5SBen Skeggs drm_encoder_helper_add(encoder, &nv50_dac_help);
58130ed49b5SBen Skeggs
582cde4c44dSDaniel Vetter drm_connector_attach_encoder(connector, encoder);
5831b255f1cSBen Skeggs return nvif_outp_ctor(disp->disp, nv_encoder->base.base.name, dcbe->id, &nv_encoder->outp);
58430ed49b5SBen Skeggs }
58530ed49b5SBen Skeggs
586742db30cSTakashi Iwai /*
587742db30cSTakashi Iwai * audio component binding for ELD notification
588742db30cSTakashi Iwai */
589742db30cSTakashi Iwai static void
nv50_audio_component_eld_notify(struct drm_audio_component * acomp,int port,int dev_id)59061a41097STakashi Iwai nv50_audio_component_eld_notify(struct drm_audio_component *acomp, int port,
59161a41097STakashi Iwai int dev_id)
592742db30cSTakashi Iwai {
593742db30cSTakashi Iwai if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify)
594742db30cSTakashi Iwai acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr,
59561a41097STakashi Iwai port, dev_id);
596742db30cSTakashi Iwai }
597742db30cSTakashi Iwai
598742db30cSTakashi Iwai static int
nv50_audio_component_get_eld(struct device * kdev,int port,int dev_id,bool * enabled,unsigned char * buf,int max_bytes)59961a41097STakashi Iwai nv50_audio_component_get_eld(struct device *kdev, int port, int dev_id,
600742db30cSTakashi Iwai bool *enabled, unsigned char *buf, int max_bytes)
601742db30cSTakashi Iwai {
602742db30cSTakashi Iwai struct drm_device *drm_dev = dev_get_drvdata(kdev);
603742db30cSTakashi Iwai struct nouveau_drm *drm = nouveau_drm(drm_dev);
604742db30cSTakashi Iwai struct drm_encoder *encoder;
605742db30cSTakashi Iwai struct nouveau_encoder *nv_encoder;
606742db30cSTakashi Iwai struct nouveau_crtc *nv_crtc;
607742db30cSTakashi Iwai int ret = 0;
608742db30cSTakashi Iwai
609742db30cSTakashi Iwai *enabled = false;
61009838c4eSLyude Paul
6119125e242SLyude Paul mutex_lock(&drm->audio.lock);
6129125e242SLyude Paul
613742db30cSTakashi Iwai drm_for_each_encoder(encoder, drm->dev) {
61409838c4eSLyude Paul struct nouveau_connector *nv_connector = NULL;
61509838c4eSLyude Paul
6169125e242SLyude Paul if (encoder->encoder_type == DRM_MODE_ENCODER_DPMST)
6179125e242SLyude Paul continue; /* TODO */
6189125e242SLyude Paul
619742db30cSTakashi Iwai nv_encoder = nouveau_encoder(encoder);
6209125e242SLyude Paul nv_connector = nouveau_connector(nv_encoder->audio.connector);
621b2b40278SLyude Paul nv_crtc = nouveau_crtc(nv_encoder->crtc);
62209838c4eSLyude Paul
623ea6143a8SBen Skeggs if (!nv_crtc || nv_encoder->outp.or.id != port || nv_crtc->index != dev_id)
62409838c4eSLyude Paul continue;
62509838c4eSLyude Paul
6269125e242SLyude Paul *enabled = nv_encoder->audio.enabled;
627742db30cSTakashi Iwai if (*enabled) {
628742db30cSTakashi Iwai ret = drm_eld_size(nv_connector->base.eld);
629742db30cSTakashi Iwai memcpy(buf, nv_connector->base.eld,
630742db30cSTakashi Iwai min(max_bytes, ret));
631742db30cSTakashi Iwai }
632742db30cSTakashi Iwai break;
633742db30cSTakashi Iwai }
63409838c4eSLyude Paul
6359125e242SLyude Paul mutex_unlock(&drm->audio.lock);
6369125e242SLyude Paul
637742db30cSTakashi Iwai return ret;
638742db30cSTakashi Iwai }
639742db30cSTakashi Iwai
640742db30cSTakashi Iwai static const struct drm_audio_component_ops nv50_audio_component_ops = {
641742db30cSTakashi Iwai .get_eld = nv50_audio_component_get_eld,
642742db30cSTakashi Iwai };
643742db30cSTakashi Iwai
644742db30cSTakashi Iwai static int
nv50_audio_component_bind(struct device * kdev,struct device * hda_kdev,void * data)645742db30cSTakashi Iwai nv50_audio_component_bind(struct device *kdev, struct device *hda_kdev,
646742db30cSTakashi Iwai void *data)
647742db30cSTakashi Iwai {
648742db30cSTakashi Iwai struct drm_device *drm_dev = dev_get_drvdata(kdev);
649742db30cSTakashi Iwai struct nouveau_drm *drm = nouveau_drm(drm_dev);
650742db30cSTakashi Iwai struct drm_audio_component *acomp = data;
651742db30cSTakashi Iwai
652742db30cSTakashi Iwai if (WARN_ON(!device_link_add(hda_kdev, kdev, DL_FLAG_STATELESS)))
653742db30cSTakashi Iwai return -ENOMEM;
654742db30cSTakashi Iwai
6557a154d5bSSean Paul drm_modeset_lock_all(drm_dev);
656742db30cSTakashi Iwai acomp->ops = &nv50_audio_component_ops;
657742db30cSTakashi Iwai acomp->dev = kdev;
658742db30cSTakashi Iwai drm->audio.component = acomp;
6597a154d5bSSean Paul drm_modeset_unlock_all(drm_dev);
6607a154d5bSSean Paul return 0;
661742db30cSTakashi Iwai }
662742db30cSTakashi Iwai
663742db30cSTakashi Iwai static void
nv50_audio_component_unbind(struct device * kdev,struct device * hda_kdev,void * data)664742db30cSTakashi Iwai nv50_audio_component_unbind(struct device *kdev, struct device *hda_kdev,
665742db30cSTakashi Iwai void *data)
666742db30cSTakashi Iwai {
667742db30cSTakashi Iwai struct drm_device *drm_dev = dev_get_drvdata(kdev);
668742db30cSTakashi Iwai struct nouveau_drm *drm = nouveau_drm(drm_dev);
669742db30cSTakashi Iwai struct drm_audio_component *acomp = data;
670742db30cSTakashi Iwai
6717a154d5bSSean Paul drm_modeset_lock_all(drm_dev);
672742db30cSTakashi Iwai drm->audio.component = NULL;
673742db30cSTakashi Iwai acomp->ops = NULL;
674742db30cSTakashi Iwai acomp->dev = NULL;
6757a154d5bSSean Paul drm_modeset_unlock_all(drm_dev);
676742db30cSTakashi Iwai }
677742db30cSTakashi Iwai
678742db30cSTakashi Iwai static const struct component_ops nv50_audio_component_bind_ops = {
679742db30cSTakashi Iwai .bind = nv50_audio_component_bind,
680742db30cSTakashi Iwai .unbind = nv50_audio_component_unbind,
681742db30cSTakashi Iwai };
682742db30cSTakashi Iwai
683742db30cSTakashi Iwai static void
nv50_audio_component_init(struct nouveau_drm * drm)684742db30cSTakashi Iwai nv50_audio_component_init(struct nouveau_drm *drm)
685742db30cSTakashi Iwai {
6869125e242SLyude Paul if (component_add(drm->dev->dev, &nv50_audio_component_bind_ops))
6879125e242SLyude Paul return;
6889125e242SLyude Paul
689742db30cSTakashi Iwai drm->audio.component_registered = true;
6909125e242SLyude Paul mutex_init(&drm->audio.lock);
691742db30cSTakashi Iwai }
692742db30cSTakashi Iwai
693742db30cSTakashi Iwai static void
nv50_audio_component_fini(struct nouveau_drm * drm)694742db30cSTakashi Iwai nv50_audio_component_fini(struct nouveau_drm *drm)
695742db30cSTakashi Iwai {
6969125e242SLyude Paul if (!drm->audio.component_registered)
6979125e242SLyude Paul return;
6989125e242SLyude Paul
699742db30cSTakashi Iwai component_del(drm->dev->dev, &nv50_audio_component_bind_ops);
700742db30cSTakashi Iwai drm->audio.component_registered = false;
7019125e242SLyude Paul mutex_destroy(&drm->audio.lock);
702742db30cSTakashi Iwai }
703742db30cSTakashi Iwai
70430ed49b5SBen Skeggs /******************************************************************************
70530ed49b5SBen Skeggs * Audio
70630ed49b5SBen Skeggs *****************************************************************************/
707a9f5d772SBen Skeggs static bool
nv50_audio_supported(struct drm_encoder * encoder)708a9f5d772SBen Skeggs nv50_audio_supported(struct drm_encoder *encoder)
709a9f5d772SBen Skeggs {
710a9f5d772SBen Skeggs struct nv50_disp *disp = nv50_disp(encoder->dev);
711a9f5d772SBen Skeggs
712a9f5d772SBen Skeggs if (disp->disp->object.oclass <= GT200_DISP ||
713a9f5d772SBen Skeggs disp->disp->object.oclass == GT206_DISP)
714a9f5d772SBen Skeggs return false;
715a9f5d772SBen Skeggs
716a9f5d772SBen Skeggs return true;
717a9f5d772SBen Skeggs }
718a9f5d772SBen Skeggs
71930ed49b5SBen Skeggs static void
nv50_audio_disable(struct drm_encoder * encoder,struct nouveau_crtc * nv_crtc)72030ed49b5SBen Skeggs nv50_audio_disable(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
72130ed49b5SBen Skeggs {
722742db30cSTakashi Iwai struct nouveau_drm *drm = nouveau_drm(encoder->dev);
72330ed49b5SBen Skeggs struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
724ea6143a8SBen Skeggs struct nvif_outp *outp = &nv_encoder->outp;
725a9f5d772SBen Skeggs
726a9f5d772SBen Skeggs if (!nv50_audio_supported(encoder))
727a9f5d772SBen Skeggs return;
72830ed49b5SBen Skeggs
7299125e242SLyude Paul mutex_lock(&drm->audio.lock);
7309125e242SLyude Paul if (nv_encoder->audio.enabled) {
7319125e242SLyude Paul nv_encoder->audio.enabled = false;
7329125e242SLyude Paul nv_encoder->audio.connector = NULL;
733a9f5d772SBen Skeggs nvif_outp_hda_eld(&nv_encoder->outp, nv_crtc->index, NULL, 0);
7349125e242SLyude Paul }
7359125e242SLyude Paul mutex_unlock(&drm->audio.lock);
736742db30cSTakashi Iwai
737ea6143a8SBen Skeggs nv50_audio_component_eld_notify(drm->audio.component, outp->or.id, nv_crtc->index);
73830ed49b5SBen Skeggs }
73930ed49b5SBen Skeggs
74030ed49b5SBen Skeggs static void
nv50_audio_enable(struct drm_encoder * encoder,struct nouveau_crtc * nv_crtc,struct nouveau_connector * nv_connector,struct drm_atomic_state * state,struct drm_display_mode * mode)7411b38cf6bSLyude Paul nv50_audio_enable(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc,
7421b38cf6bSLyude Paul struct nouveau_connector *nv_connector, struct drm_atomic_state *state,
74309838c4eSLyude Paul struct drm_display_mode *mode)
74430ed49b5SBen Skeggs {
745742db30cSTakashi Iwai struct nouveau_drm *drm = nouveau_drm(encoder->dev);
74630ed49b5SBen Skeggs struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
747ea6143a8SBen Skeggs struct nvif_outp *outp = &nv_encoder->outp;
74830ed49b5SBen Skeggs
749a9f5d772SBen Skeggs if (!nv50_audio_supported(encoder) || !drm_detect_monitor_audio(nv_connector->edid))
75030ed49b5SBen Skeggs return;
75130ed49b5SBen Skeggs
7529125e242SLyude Paul mutex_lock(&drm->audio.lock);
7539125e242SLyude Paul
754a9f5d772SBen Skeggs nvif_outp_hda_eld(&nv_encoder->outp, nv_crtc->index, nv_connector->base.eld,
755a9f5d772SBen Skeggs drm_eld_size(nv_connector->base.eld));
7569125e242SLyude Paul nv_encoder->audio.enabled = true;
7579125e242SLyude Paul nv_encoder->audio.connector = &nv_connector->base;
7589125e242SLyude Paul
7599125e242SLyude Paul mutex_unlock(&drm->audio.lock);
760742db30cSTakashi Iwai
761ea6143a8SBen Skeggs nv50_audio_component_eld_notify(drm->audio.component, outp->or.id, nv_crtc->index);
76230ed49b5SBen Skeggs }
76330ed49b5SBen Skeggs
76430ed49b5SBen Skeggs /******************************************************************************
76530ed49b5SBen Skeggs * HDMI
76630ed49b5SBen Skeggs *****************************************************************************/
76730ed49b5SBen Skeggs static void
nv50_hdmi_enable(struct drm_encoder * encoder,struct nouveau_crtc * nv_crtc,struct nouveau_connector * nv_connector,struct drm_atomic_state * state,struct drm_display_mode * mode,bool hda)7681b38cf6bSLyude Paul nv50_hdmi_enable(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc,
7691b38cf6bSLyude Paul struct nouveau_connector *nv_connector, struct drm_atomic_state *state,
770f530bc60SBen Skeggs struct drm_display_mode *mode, bool hda)
77130ed49b5SBen Skeggs {
7727a406f8aSIlia Mirkin struct nouveau_drm *drm = nouveau_drm(encoder->dev);
77330ed49b5SBen Skeggs struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
774f530bc60SBen Skeggs struct drm_hdmi_info *hdmi = &nv_connector->base.display_info.hdmi;
775c02f20d3SBen Skeggs union hdmi_infoframe infoframe = { 0 };
776f530bc60SBen Skeggs const u8 rekey = 56; /* binary driver, and tegra, constant */
777c02f20d3SBen Skeggs u8 scdc = 0;
77830ed49b5SBen Skeggs u32 max_ac_packet;
779f530bc60SBen Skeggs struct {
780f530bc60SBen Skeggs struct nvif_outp_infoframe_v0 infoframe;
781f530bc60SBen Skeggs u8 data[17];
782c02f20d3SBen Skeggs } args = { 0 };
783f530bc60SBen Skeggs int ret, size;
78430ed49b5SBen Skeggs
78530ed49b5SBen Skeggs max_ac_packet = mode->htotal - mode->hdisplay;
786f530bc60SBen Skeggs max_ac_packet -= rekey;
78730ed49b5SBen Skeggs max_ac_packet -= 18; /* constant from tegra */
788f530bc60SBen Skeggs max_ac_packet /= 32;
78930ed49b5SBen Skeggs
7907a406f8aSIlia Mirkin if (hdmi->scdc.scrambling.supported) {
791f530bc60SBen Skeggs const bool high_tmds_clock_ratio = mode->clock > 340000;
7927a406f8aSIlia Mirkin
793c02f20d3SBen Skeggs ret = drm_scdc_readb(nv_encoder->i2c, SCDC_TMDS_CONFIG, &scdc);
7947a406f8aSIlia Mirkin if (ret < 0) {
7957a406f8aSIlia Mirkin NV_ERROR(drm, "Failure to read SCDC_TMDS_CONFIG: %d\n", ret);
7967a406f8aSIlia Mirkin return;
7977a406f8aSIlia Mirkin }
798f530bc60SBen Skeggs
799c02f20d3SBen Skeggs scdc &= ~(SCDC_TMDS_BIT_CLOCK_RATIO_BY_40 | SCDC_SCRAMBLING_ENABLE);
800f530bc60SBen Skeggs if (high_tmds_clock_ratio || hdmi->scdc.scrambling.low_rates)
801c02f20d3SBen Skeggs scdc |= SCDC_SCRAMBLING_ENABLE;
802f530bc60SBen Skeggs if (high_tmds_clock_ratio)
803c02f20d3SBen Skeggs scdc |= SCDC_TMDS_BIT_CLOCK_RATIO_BY_40;
804f530bc60SBen Skeggs
805c02f20d3SBen Skeggs ret = drm_scdc_writeb(nv_encoder->i2c, SCDC_TMDS_CONFIG, scdc);
8067a406f8aSIlia Mirkin if (ret < 0)
8077a406f8aSIlia Mirkin NV_ERROR(drm, "Failure to write SCDC_TMDS_CONFIG = 0x%02x: %d\n",
808c02f20d3SBen Skeggs scdc, ret);
809f530bc60SBen Skeggs }
810f530bc60SBen Skeggs
811f530bc60SBen Skeggs ret = nvif_outp_acquire_tmds(&nv_encoder->outp, nv_crtc->index, true,
812f530bc60SBen Skeggs max_ac_packet, rekey, scdc, hda);
813f530bc60SBen Skeggs if (ret)
814f530bc60SBen Skeggs return;
815f530bc60SBen Skeggs
816f530bc60SBen Skeggs /* AVI InfoFrame. */
817f530bc60SBen Skeggs args.infoframe.version = 0;
818f530bc60SBen Skeggs args.infoframe.head = nv_crtc->index;
819f530bc60SBen Skeggs
820f530bc60SBen Skeggs if (!drm_hdmi_avi_infoframe_from_display_mode(&infoframe.avi, &nv_connector->base, mode)) {
821f530bc60SBen Skeggs drm_hdmi_avi_infoframe_quant_range(&infoframe.avi, &nv_connector->base, mode,
822f530bc60SBen Skeggs HDMI_QUANTIZATION_RANGE_FULL);
823f530bc60SBen Skeggs
824c02f20d3SBen Skeggs size = hdmi_infoframe_pack(&infoframe, args.data, ARRAY_SIZE(args.data));
825f530bc60SBen Skeggs } else {
826f530bc60SBen Skeggs size = 0;
827f530bc60SBen Skeggs }
828f530bc60SBen Skeggs
829f530bc60SBen Skeggs nvif_outp_infoframe(&nv_encoder->outp, NVIF_OUTP_INFOFRAME_V0_AVI, &args.infoframe, size);
830f530bc60SBen Skeggs
831f530bc60SBen Skeggs /* Vendor InfoFrame. */
832c02f20d3SBen Skeggs memset(&args.data, 0, sizeof(args.data));
833f530bc60SBen Skeggs if (!drm_hdmi_vendor_infoframe_from_display_mode(&infoframe.vendor.hdmi,
834f530bc60SBen Skeggs &nv_connector->base, mode))
835c02f20d3SBen Skeggs size = hdmi_infoframe_pack(&infoframe, args.data, ARRAY_SIZE(args.data));
836f530bc60SBen Skeggs else
837f530bc60SBen Skeggs size = 0;
838f530bc60SBen Skeggs
839f530bc60SBen Skeggs nvif_outp_infoframe(&nv_encoder->outp, NVIF_OUTP_INFOFRAME_V0_VSI, &args.infoframe, size);
840f530bc60SBen Skeggs
841f530bc60SBen Skeggs nv50_audio_enable(encoder, nv_crtc, nv_connector, state, mode);
84230ed49b5SBen Skeggs }
84330ed49b5SBen Skeggs
84430ed49b5SBen Skeggs /******************************************************************************
84530ed49b5SBen Skeggs * MST
84630ed49b5SBen Skeggs *****************************************************************************/
84730ed49b5SBen Skeggs #define nv50_mstm(p) container_of((p), struct nv50_mstm, mgr)
84830ed49b5SBen Skeggs #define nv50_mstc(p) container_of((p), struct nv50_mstc, connector)
84930ed49b5SBen Skeggs #define nv50_msto(p) container_of((p), struct nv50_msto, encoder)
85030ed49b5SBen Skeggs
85130ed49b5SBen Skeggs struct nv50_mstc {
85230ed49b5SBen Skeggs struct nv50_mstm *mstm;
85330ed49b5SBen Skeggs struct drm_dp_mst_port *port;
85430ed49b5SBen Skeggs struct drm_connector connector;
85530ed49b5SBen Skeggs
85630ed49b5SBen Skeggs struct drm_display_mode *native;
85730ed49b5SBen Skeggs struct edid *edid;
85830ed49b5SBen Skeggs };
85930ed49b5SBen Skeggs
86030ed49b5SBen Skeggs struct nv50_msto {
86130ed49b5SBen Skeggs struct drm_encoder encoder;
86230ed49b5SBen Skeggs
8631b38cf6bSLyude Paul /* head is statically assigned on msto creation */
86430ed49b5SBen Skeggs struct nv50_head *head;
86530ed49b5SBen Skeggs struct nv50_mstc *mstc;
86630ed49b5SBen Skeggs bool disabled;
8674d07b0bcSLyude Paul bool enabled;
86830ed49b5SBen Skeggs };
86930ed49b5SBen Skeggs
nv50_real_outp(struct drm_encoder * encoder)87012885ecbSLyude Paul struct nouveau_encoder *nv50_real_outp(struct drm_encoder *encoder)
87112885ecbSLyude Paul {
87212885ecbSLyude Paul struct nv50_msto *msto;
87312885ecbSLyude Paul
87412885ecbSLyude Paul if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST)
87512885ecbSLyude Paul return nouveau_encoder(encoder);
87612885ecbSLyude Paul
87712885ecbSLyude Paul msto = nv50_msto(encoder);
87812885ecbSLyude Paul if (!msto->mstc)
87912885ecbSLyude Paul return NULL;
88012885ecbSLyude Paul return msto->mstc->mstm->outp;
88112885ecbSLyude Paul }
88212885ecbSLyude Paul
88330ed49b5SBen Skeggs static void
nv50_msto_cleanup(struct drm_atomic_state * state,struct drm_dp_mst_topology_state * mst_state,struct drm_dp_mst_topology_mgr * mgr,struct nv50_msto * msto)8844d07b0bcSLyude Paul nv50_msto_cleanup(struct drm_atomic_state *state,
8854d07b0bcSLyude Paul struct drm_dp_mst_topology_state *mst_state,
8864d07b0bcSLyude Paul struct drm_dp_mst_topology_mgr *mgr,
8874d07b0bcSLyude Paul struct nv50_msto *msto)
88830ed49b5SBen Skeggs {
88930ed49b5SBen Skeggs struct nouveau_drm *drm = nouveau_drm(msto->encoder.dev);
8904d07b0bcSLyude Paul struct drm_dp_mst_atomic_payload *payload =
8914d07b0bcSLyude Paul drm_atomic_get_mst_payload_state(mst_state, msto->mstc->port);
8925e292e76SLyude Paul
89330ed49b5SBen Skeggs NV_ATOMIC(drm, "%s: msto cleanup\n", msto->encoder.name);
8945e292e76SLyude Paul
8954d07b0bcSLyude Paul if (msto->disabled) {
89630ed49b5SBen Skeggs msto->mstc = NULL;
89730ed49b5SBen Skeggs msto->disabled = false;
8984d07b0bcSLyude Paul } else if (msto->enabled) {
8994d07b0bcSLyude Paul drm_dp_add_payload_part2(mgr, state, payload);
9004d07b0bcSLyude Paul msto->enabled = false;
9014d07b0bcSLyude Paul }
90230ed49b5SBen Skeggs }
90330ed49b5SBen Skeggs
90430ed49b5SBen Skeggs static void
nv50_msto_prepare(struct drm_atomic_state * state,struct drm_dp_mst_topology_state * mst_state,struct drm_dp_mst_topology_mgr * mgr,struct nv50_msto * msto)9054d07b0bcSLyude Paul nv50_msto_prepare(struct drm_atomic_state *state,
9064d07b0bcSLyude Paul struct drm_dp_mst_topology_state *mst_state,
9074d07b0bcSLyude Paul struct drm_dp_mst_topology_mgr *mgr,
9084d07b0bcSLyude Paul struct nv50_msto *msto)
90930ed49b5SBen Skeggs {
91030ed49b5SBen Skeggs struct nouveau_drm *drm = nouveau_drm(msto->encoder.dev);
91130ed49b5SBen Skeggs struct nv50_mstc *mstc = msto->mstc;
91230ed49b5SBen Skeggs struct nv50_mstm *mstm = mstc->mstm;
9138fb3e25cSLyude Paul struct drm_dp_mst_topology_state *old_mst_state;
9148fb3e25cSLyude Paul struct drm_dp_mst_atomic_payload *payload, *old_payload;
91530ed49b5SBen Skeggs
91630ed49b5SBen Skeggs NV_ATOMIC(drm, "%s: msto prepare\n", msto->encoder.name);
9174d07b0bcSLyude Paul
9188fb3e25cSLyude Paul old_mst_state = drm_atomic_get_old_mst_topology_state(state, mgr);
9198fb3e25cSLyude Paul
9204d07b0bcSLyude Paul payload = drm_atomic_get_mst_payload_state(mst_state, mstc->port);
9218fb3e25cSLyude Paul old_payload = drm_atomic_get_mst_payload_state(old_mst_state, mstc->port);
9224d07b0bcSLyude Paul
9234d07b0bcSLyude Paul // TODO: Figure out if we want to do a better job of handling VCPI allocation failures here?
9244d07b0bcSLyude Paul if (msto->disabled) {
9258fb3e25cSLyude Paul drm_dp_remove_payload(mgr, mst_state, old_payload, payload);
9268c7d980dSBen Skeggs
9278c7d980dSBen Skeggs nvif_outp_dp_mst_vcpi(&mstm->outp->outp, msto->head->base.index, 0, 0, 0, 0);
9284d07b0bcSLyude Paul } else {
9294d07b0bcSLyude Paul if (msto->enabled)
9304d07b0bcSLyude Paul drm_dp_add_payload_part1(mgr, mst_state, payload);
9314d07b0bcSLyude Paul
9328c7d980dSBen Skeggs nvif_outp_dp_mst_vcpi(&mstm->outp->outp, msto->head->base.index,
9338c7d980dSBen Skeggs payload->vc_start_slot, payload->time_slots,
9348c7d980dSBen Skeggs payload->pbn, payload->time_slots * mst_state->pbn_div);
93530ed49b5SBen Skeggs }
93630ed49b5SBen Skeggs }
93730ed49b5SBen Skeggs
93830ed49b5SBen Skeggs static int
nv50_msto_atomic_check(struct drm_encoder * encoder,struct drm_crtc_state * crtc_state,struct drm_connector_state * conn_state)93930ed49b5SBen Skeggs nv50_msto_atomic_check(struct drm_encoder *encoder,
94030ed49b5SBen Skeggs struct drm_crtc_state *crtc_state,
94130ed49b5SBen Skeggs struct drm_connector_state *conn_state)
94230ed49b5SBen Skeggs {
943232c9eecSLyude Paul struct drm_atomic_state *state = crtc_state->state;
944232c9eecSLyude Paul struct drm_connector *connector = conn_state->connector;
9454d07b0bcSLyude Paul struct drm_dp_mst_topology_state *mst_state;
946232c9eecSLyude Paul struct nv50_mstc *mstc = nv50_mstc(connector);
94730ed49b5SBen Skeggs struct nv50_mstm *mstm = mstc->mstm;
94888ec89adSLyude Paul struct nv50_head_atom *asyh = nv50_head_atom(crtc_state);
94930ed49b5SBen Skeggs int slots;
950310d3577SLyude Paul int ret;
95130ed49b5SBen Skeggs
952310d3577SLyude Paul ret = nv50_outp_atomic_check_view(encoder, crtc_state, conn_state,
953310d3577SLyude Paul mstc->native);
954310d3577SLyude Paul if (ret)
955310d3577SLyude Paul return ret;
956310d3577SLyude Paul
95721167510SLyude Paul if (!drm_atomic_crtc_needs_modeset(crtc_state))
958310d3577SLyude Paul return 0;
959310d3577SLyude Paul
960db1231ddSLyude Paul /*
961310d3577SLyude Paul * When restoring duplicated states, we need to make sure that the bw
962310d3577SLyude Paul * remains the same and avoid recalculating it, as the connector's bpc
963310d3577SLyude Paul * may have changed after the state was duplicated
96488ec89adSLyude Paul */
965db1231ddSLyude Paul if (!state->duplicated) {
966db1231ddSLyude Paul const int clock = crtc_state->adjusted_mode.clock;
96730ed49b5SBen Skeggs
968bbdf6a58SLyude Paul asyh->or.bpc = connector->display_info.bpc;
969*4e042f02SVille Syrjälä asyh->dp.pbn = drm_dp_calc_pbn_mode(clock, asyh->or.bpc * 3 << 4);
970db1231ddSLyude Paul }
971db1231ddSLyude Paul
9724d07b0bcSLyude Paul mst_state = drm_atomic_get_mst_topology_state(state, &mstm->mgr);
9734d07b0bcSLyude Paul if (IS_ERR(mst_state))
9744d07b0bcSLyude Paul return PTR_ERR(mst_state);
9754d07b0bcSLyude Paul
9764d07b0bcSLyude Paul if (!mst_state->pbn_div) {
9774d07b0bcSLyude Paul struct nouveau_encoder *outp = mstc->mstm->outp;
9784d07b0bcSLyude Paul
9794d07b0bcSLyude Paul mst_state->pbn_div = drm_dp_get_vc_payload_bw(&mstm->mgr,
9804d07b0bcSLyude Paul outp->dp.link_bw, outp->dp.link_nr);
9814d07b0bcSLyude Paul }
9824d07b0bcSLyude Paul
9834d07b0bcSLyude Paul slots = drm_dp_atomic_find_time_slots(state, &mstm->mgr, mstc->port, asyh->dp.pbn);
98430ed49b5SBen Skeggs if (slots < 0)
98530ed49b5SBen Skeggs return slots;
98688ec89adSLyude Paul
98788ec89adSLyude Paul asyh->dp.tu = slots;
98830ed49b5SBen Skeggs
989310d3577SLyude Paul return 0;
99030ed49b5SBen Skeggs }
99130ed49b5SBen Skeggs
992ac2d9275SLyude Paul static u8
nv50_dp_bpc_to_depth(unsigned int bpc)993ac2d9275SLyude Paul nv50_dp_bpc_to_depth(unsigned int bpc)
994ac2d9275SLyude Paul {
995ac2d9275SLyude Paul switch (bpc) {
996344c2e5aSBen Skeggs case 6: return NV837D_SOR_SET_CONTROL_PIXEL_DEPTH_BPP_18_444;
997344c2e5aSBen Skeggs case 8: return NV837D_SOR_SET_CONTROL_PIXEL_DEPTH_BPP_24_444;
998f6e7393eSGustavo A. R. Silva case 10:
999344c2e5aSBen Skeggs default: return NV837D_SOR_SET_CONTROL_PIXEL_DEPTH_BPP_30_444;
1000ac2d9275SLyude Paul }
1001ac2d9275SLyude Paul }
1002ac2d9275SLyude Paul
100330ed49b5SBen Skeggs static void
nv50_msto_atomic_enable(struct drm_encoder * encoder,struct drm_atomic_state * state)1004fa9f9489SLyude Paul nv50_msto_atomic_enable(struct drm_encoder *encoder, struct drm_atomic_state *state)
100530ed49b5SBen Skeggs {
100630ed49b5SBen Skeggs struct nv50_msto *msto = nv50_msto(encoder);
10071b38cf6bSLyude Paul struct nv50_head *head = msto->head;
10081b38cf6bSLyude Paul struct nv50_head_atom *asyh =
10091b38cf6bSLyude Paul nv50_head_atom(drm_atomic_get_new_crtc_state(state, &head->base.base));
101030ed49b5SBen Skeggs struct nv50_mstc *mstc = NULL;
101130ed49b5SBen Skeggs struct nv50_mstm *mstm = NULL;
101230ed49b5SBen Skeggs struct drm_connector *connector;
101330ed49b5SBen Skeggs struct drm_connector_list_iter conn_iter;
1014ac2d9275SLyude Paul u8 proto;
101530ed49b5SBen Skeggs
101630ed49b5SBen Skeggs drm_connector_list_iter_begin(encoder->dev, &conn_iter);
101730ed49b5SBen Skeggs drm_for_each_connector_iter(connector, &conn_iter) {
101830ed49b5SBen Skeggs if (connector->state->best_encoder == &msto->encoder) {
101930ed49b5SBen Skeggs mstc = nv50_mstc(connector);
102030ed49b5SBen Skeggs mstm = mstc->mstm;
102130ed49b5SBen Skeggs break;
102230ed49b5SBen Skeggs }
102330ed49b5SBen Skeggs }
102430ed49b5SBen Skeggs drm_connector_list_iter_end(&conn_iter);
102530ed49b5SBen Skeggs
102630ed49b5SBen Skeggs if (WARN_ON(!mstc))
102730ed49b5SBen Skeggs return;
102830ed49b5SBen Skeggs
1029ea6143a8SBen Skeggs if (!mstm->links++) {
1030ea6143a8SBen Skeggs /*XXX: MST audio. */
103181344372SBen Skeggs nvif_outp_acquire_dp(&mstm->outp->outp, mstm->outp->dp.dpcd, 0, 0, false, true);
1032ea6143a8SBen Skeggs }
103330ed49b5SBen Skeggs
1034ea6143a8SBen Skeggs if (mstm->outp->outp.or.link & 1)
1035344c2e5aSBen Skeggs proto = NV917D_SOR_SET_CONTROL_PROTOCOL_DP_A;
103630ed49b5SBen Skeggs else
1037344c2e5aSBen Skeggs proto = NV917D_SOR_SET_CONTROL_PROTOCOL_DP_B;
103830ed49b5SBen Skeggs
1039f60f8705SLyude Paul mstm->outp->update(mstm->outp, head->base.index, asyh, proto,
1040f60f8705SLyude Paul nv50_dp_bpc_to_depth(asyh->or.bpc));
104130ed49b5SBen Skeggs
104230ed49b5SBen Skeggs msto->mstc = mstc;
10434d07b0bcSLyude Paul msto->enabled = true;
104430ed49b5SBen Skeggs mstm->modified = true;
104530ed49b5SBen Skeggs }
104630ed49b5SBen Skeggs
104730ed49b5SBen Skeggs static void
nv50_msto_atomic_disable(struct drm_encoder * encoder,struct drm_atomic_state * state)1048fa9f9489SLyude Paul nv50_msto_atomic_disable(struct drm_encoder *encoder, struct drm_atomic_state *state)
104930ed49b5SBen Skeggs {
105030ed49b5SBen Skeggs struct nv50_msto *msto = nv50_msto(encoder);
105130ed49b5SBen Skeggs struct nv50_mstc *mstc = msto->mstc;
105230ed49b5SBen Skeggs struct nv50_mstm *mstm = mstc->mstm;
105330ed49b5SBen Skeggs
105430ed49b5SBen Skeggs mstm->outp->update(mstm->outp, msto->head->base.index, NULL, 0, 0);
105530ed49b5SBen Skeggs mstm->modified = true;
105630ed49b5SBen Skeggs if (!--mstm->links)
105730ed49b5SBen Skeggs mstm->disabled = true;
105830ed49b5SBen Skeggs msto->disabled = true;
105930ed49b5SBen Skeggs }
106030ed49b5SBen Skeggs
106130ed49b5SBen Skeggs static const struct drm_encoder_helper_funcs
106230ed49b5SBen Skeggs nv50_msto_help = {
1063fa9f9489SLyude Paul .atomic_disable = nv50_msto_atomic_disable,
1064fa9f9489SLyude Paul .atomic_enable = nv50_msto_atomic_enable,
106530ed49b5SBen Skeggs .atomic_check = nv50_msto_atomic_check,
106630ed49b5SBen Skeggs };
106730ed49b5SBen Skeggs
106830ed49b5SBen Skeggs static void
nv50_msto_destroy(struct drm_encoder * encoder)106930ed49b5SBen Skeggs nv50_msto_destroy(struct drm_encoder *encoder)
107030ed49b5SBen Skeggs {
107130ed49b5SBen Skeggs struct nv50_msto *msto = nv50_msto(encoder);
107230ed49b5SBen Skeggs drm_encoder_cleanup(&msto->encoder);
107330ed49b5SBen Skeggs kfree(msto);
107430ed49b5SBen Skeggs }
107530ed49b5SBen Skeggs
107630ed49b5SBen Skeggs static const struct drm_encoder_funcs
107730ed49b5SBen Skeggs nv50_msto = {
107830ed49b5SBen Skeggs .destroy = nv50_msto_destroy,
107930ed49b5SBen Skeggs };
108030ed49b5SBen Skeggs
10815ff0cb1cSLyude Paul static struct nv50_msto *
nv50_msto_new(struct drm_device * dev,struct nv50_head * head,int id)10825ff0cb1cSLyude Paul nv50_msto_new(struct drm_device *dev, struct nv50_head *head, int id)
108330ed49b5SBen Skeggs {
108430ed49b5SBen Skeggs struct nv50_msto *msto;
108530ed49b5SBen Skeggs int ret;
108630ed49b5SBen Skeggs
10875ff0cb1cSLyude Paul msto = kzalloc(sizeof(*msto), GFP_KERNEL);
10885ff0cb1cSLyude Paul if (!msto)
10895ff0cb1cSLyude Paul return ERR_PTR(-ENOMEM);
109030ed49b5SBen Skeggs
109130ed49b5SBen Skeggs ret = drm_encoder_init(dev, &msto->encoder, &nv50_msto,
10925ff0cb1cSLyude Paul DRM_MODE_ENCODER_DPMST, "mst-%d", id);
109330ed49b5SBen Skeggs if (ret) {
10945ff0cb1cSLyude Paul kfree(msto);
10955ff0cb1cSLyude Paul return ERR_PTR(ret);
109630ed49b5SBen Skeggs }
109730ed49b5SBen Skeggs
109830ed49b5SBen Skeggs drm_encoder_helper_add(&msto->encoder, &nv50_msto_help);
10995ff0cb1cSLyude Paul msto->encoder.possible_crtcs = drm_crtc_mask(&head->base.base);
11005ff0cb1cSLyude Paul msto->head = head;
11015ff0cb1cSLyude Paul return msto;
110230ed49b5SBen Skeggs }
110330ed49b5SBen Skeggs
110430ed49b5SBen Skeggs static struct drm_encoder *
nv50_mstc_atomic_best_encoder(struct drm_connector * connector,struct drm_atomic_state * state)110530ed49b5SBen Skeggs nv50_mstc_atomic_best_encoder(struct drm_connector *connector,
1106eca22edbSMaxime Ripard struct drm_atomic_state *state)
110730ed49b5SBen Skeggs {
1108eca22edbSMaxime Ripard struct drm_connector_state *connector_state = drm_atomic_get_new_connector_state(state,
1109eca22edbSMaxime Ripard connector);
111030ed49b5SBen Skeggs struct nv50_mstc *mstc = nv50_mstc(connector);
11115ff0cb1cSLyude Paul struct drm_crtc *crtc = connector_state->crtc;
11127b0f61e9SLyude Paul
11135ff0cb1cSLyude Paul if (!(mstc->mstm->outp->dcb->heads & drm_crtc_mask(crtc)))
11145ff0cb1cSLyude Paul return NULL;
11155ff0cb1cSLyude Paul
11165ff0cb1cSLyude Paul return &nv50_head(crtc)->msto->encoder;
111730ed49b5SBen Skeggs }
111830ed49b5SBen Skeggs
111930ed49b5SBen Skeggs static enum drm_mode_status
nv50_mstc_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)112030ed49b5SBen Skeggs nv50_mstc_mode_valid(struct drm_connector *connector,
112130ed49b5SBen Skeggs struct drm_display_mode *mode)
112230ed49b5SBen Skeggs {
1123d6a9efecSLyude Paul struct nv50_mstc *mstc = nv50_mstc(connector);
1124d6a9efecSLyude Paul struct nouveau_encoder *outp = mstc->mstm->outp;
1125d6a9efecSLyude Paul
1126d6a9efecSLyude Paul /* TODO: calculate the PBN from the dotclock and validate against the
1127d6a9efecSLyude Paul * MSTB's max possible PBN
1128d6a9efecSLyude Paul */
1129d6a9efecSLyude Paul
1130949ab38aSKarol Herbst return nv50_dp_mode_valid(outp, mode, NULL);
113130ed49b5SBen Skeggs }
113230ed49b5SBen Skeggs
113330ed49b5SBen Skeggs static int
nv50_mstc_get_modes(struct drm_connector * connector)113430ed49b5SBen Skeggs nv50_mstc_get_modes(struct drm_connector *connector)
113530ed49b5SBen Skeggs {
113630ed49b5SBen Skeggs struct nv50_mstc *mstc = nv50_mstc(connector);
113730ed49b5SBen Skeggs int ret = 0;
113830ed49b5SBen Skeggs
113930ed49b5SBen Skeggs mstc->edid = drm_dp_mst_get_edid(&mstc->connector, mstc->port->mgr, mstc->port);
1140c555f023SDaniel Vetter drm_connector_update_edid_property(&mstc->connector, mstc->edid);
114130ed49b5SBen Skeggs if (mstc->edid)
114230ed49b5SBen Skeggs ret = drm_add_edid_modes(&mstc->connector, mstc->edid);
114330ed49b5SBen Skeggs
1144bbdf6a58SLyude Paul /*
1145bbdf6a58SLyude Paul * XXX: Since we don't use HDR in userspace quite yet, limit the bpc
1146bbdf6a58SLyude Paul * to 8 to save bandwidth on the topology. In the future, we'll want
1147bbdf6a58SLyude Paul * to properly fix this by dynamically selecting the highest possible
1148bbdf6a58SLyude Paul * bpc that would fit in the topology
1149bbdf6a58SLyude Paul */
1150bbdf6a58SLyude Paul if (connector->display_info.bpc)
1151bbdf6a58SLyude Paul connector->display_info.bpc =
1152bbdf6a58SLyude Paul clamp(connector->display_info.bpc, 6U, 8U);
1153bbdf6a58SLyude Paul else
1154bbdf6a58SLyude Paul connector->display_info.bpc = 8;
115530ed49b5SBen Skeggs
115630ed49b5SBen Skeggs if (mstc->native)
115730ed49b5SBen Skeggs drm_mode_destroy(mstc->connector.dev, mstc->native);
115830ed49b5SBen Skeggs mstc->native = nouveau_conn_native_mode(&mstc->connector);
115930ed49b5SBen Skeggs return ret;
116030ed49b5SBen Skeggs }
116130ed49b5SBen Skeggs
1162232c9eecSLyude Paul static int
nv50_mstc_atomic_check(struct drm_connector * connector,struct drm_atomic_state * state)1163232c9eecSLyude Paul nv50_mstc_atomic_check(struct drm_connector *connector,
11646f3b6278SSean Paul struct drm_atomic_state *state)
1165232c9eecSLyude Paul {
1166232c9eecSLyude Paul struct nv50_mstc *mstc = nv50_mstc(connector);
1167232c9eecSLyude Paul struct drm_dp_mst_topology_mgr *mgr = &mstc->mstm->mgr;
1168232c9eecSLyude Paul
1169df78f7f6SLyude Paul return drm_dp_atomic_release_time_slots(state, mgr, mstc->port);
1170232c9eecSLyude Paul }
1171232c9eecSLyude Paul
11723f9b3f02SLyude Paul static int
nv50_mstc_detect(struct drm_connector * connector,struct drm_modeset_acquire_ctx * ctx,bool force)11733f9b3f02SLyude Paul nv50_mstc_detect(struct drm_connector *connector,
11743f9b3f02SLyude Paul struct drm_modeset_acquire_ctx *ctx, bool force)
117530ed49b5SBen Skeggs {
117630ed49b5SBen Skeggs struct nv50_mstc *mstc = nv50_mstc(connector);
1177e46368cfSLyude Paul int ret;
1178e46368cfSLyude Paul
1179d79a3c52SLyude Paul if (drm_connector_is_unregistered(connector))
118030ed49b5SBen Skeggs return connector_status_disconnected;
1181e46368cfSLyude Paul
1182e46368cfSLyude Paul ret = pm_runtime_get_sync(connector->dev->dev);
1183dc455f4cSDinghao Liu if (ret < 0 && ret != -EACCES) {
1184dc455f4cSDinghao Liu pm_runtime_put_autosuspend(connector->dev->dev);
1185e46368cfSLyude Paul return connector_status_disconnected;
1186dc455f4cSDinghao Liu }
1187e46368cfSLyude Paul
11883f9b3f02SLyude Paul ret = drm_dp_mst_detect_port(connector, ctx, mstc->port->mgr,
1189e46368cfSLyude Paul mstc->port);
1190409d3813SLyude Paul if (ret != connector_status_connected)
1191409d3813SLyude Paul goto out;
1192e46368cfSLyude Paul
1193409d3813SLyude Paul out:
1194e46368cfSLyude Paul pm_runtime_mark_last_busy(connector->dev->dev);
1195e46368cfSLyude Paul pm_runtime_put_autosuspend(connector->dev->dev);
11963f9b3f02SLyude Paul return ret;
119730ed49b5SBen Skeggs }
119830ed49b5SBen Skeggs
11993f9b3f02SLyude Paul static const struct drm_connector_helper_funcs
12003f9b3f02SLyude Paul nv50_mstc_help = {
12013f9b3f02SLyude Paul .get_modes = nv50_mstc_get_modes,
12023f9b3f02SLyude Paul .mode_valid = nv50_mstc_mode_valid,
12033f9b3f02SLyude Paul .atomic_best_encoder = nv50_mstc_atomic_best_encoder,
12043f9b3f02SLyude Paul .atomic_check = nv50_mstc_atomic_check,
12053f9b3f02SLyude Paul .detect_ctx = nv50_mstc_detect,
12063f9b3f02SLyude Paul };
12073f9b3f02SLyude Paul
120830ed49b5SBen Skeggs static void
nv50_mstc_destroy(struct drm_connector * connector)120930ed49b5SBen Skeggs nv50_mstc_destroy(struct drm_connector *connector)
121030ed49b5SBen Skeggs {
121130ed49b5SBen Skeggs struct nv50_mstc *mstc = nv50_mstc(connector);
121281640f01SLyude Paul
121330ed49b5SBen Skeggs drm_connector_cleanup(&mstc->connector);
121481640f01SLyude Paul drm_dp_mst_put_port_malloc(mstc->port);
121581640f01SLyude Paul
121630ed49b5SBen Skeggs kfree(mstc);
121730ed49b5SBen Skeggs }
121830ed49b5SBen Skeggs
121930ed49b5SBen Skeggs static const struct drm_connector_funcs
122030ed49b5SBen Skeggs nv50_mstc = {
122130ed49b5SBen Skeggs .reset = nouveau_conn_reset,
122230ed49b5SBen Skeggs .fill_modes = drm_helper_probe_single_connector_modes,
122330ed49b5SBen Skeggs .destroy = nv50_mstc_destroy,
122430ed49b5SBen Skeggs .atomic_duplicate_state = nouveau_conn_atomic_duplicate_state,
122530ed49b5SBen Skeggs .atomic_destroy_state = nouveau_conn_atomic_destroy_state,
122630ed49b5SBen Skeggs .atomic_set_property = nouveau_conn_atomic_set_property,
122730ed49b5SBen Skeggs .atomic_get_property = nouveau_conn_atomic_get_property,
122830ed49b5SBen Skeggs };
122930ed49b5SBen Skeggs
123030ed49b5SBen Skeggs static int
nv50_mstc_new(struct nv50_mstm * mstm,struct drm_dp_mst_port * port,const char * path,struct nv50_mstc ** pmstc)123130ed49b5SBen Skeggs nv50_mstc_new(struct nv50_mstm *mstm, struct drm_dp_mst_port *port,
123230ed49b5SBen Skeggs const char *path, struct nv50_mstc **pmstc)
123330ed49b5SBen Skeggs {
123430ed49b5SBen Skeggs struct drm_device *dev = mstm->outp->base.base.dev;
12355ff0cb1cSLyude Paul struct drm_crtc *crtc;
123630ed49b5SBen Skeggs struct nv50_mstc *mstc;
12375ff0cb1cSLyude Paul int ret;
123830ed49b5SBen Skeggs
123930ed49b5SBen Skeggs if (!(mstc = *pmstc = kzalloc(sizeof(*mstc), GFP_KERNEL)))
124030ed49b5SBen Skeggs return -ENOMEM;
124130ed49b5SBen Skeggs mstc->mstm = mstm;
124230ed49b5SBen Skeggs mstc->port = port;
124330ed49b5SBen Skeggs
124430ed49b5SBen Skeggs ret = drm_connector_init(dev, &mstc->connector, &nv50_mstc,
124530ed49b5SBen Skeggs DRM_MODE_CONNECTOR_DisplayPort);
124630ed49b5SBen Skeggs if (ret) {
124730ed49b5SBen Skeggs kfree(*pmstc);
124830ed49b5SBen Skeggs *pmstc = NULL;
124930ed49b5SBen Skeggs return ret;
125030ed49b5SBen Skeggs }
125130ed49b5SBen Skeggs
125230ed49b5SBen Skeggs drm_connector_helper_add(&mstc->connector, &nv50_mstc_help);
125330ed49b5SBen Skeggs
125430ed49b5SBen Skeggs mstc->connector.funcs->reset(&mstc->connector);
125530ed49b5SBen Skeggs nouveau_conn_attach_properties(&mstc->connector);
125630ed49b5SBen Skeggs
12575ff0cb1cSLyude Paul drm_for_each_crtc(crtc, dev) {
12585ff0cb1cSLyude Paul if (!(mstm->outp->dcb->heads & drm_crtc_mask(crtc)))
12595ff0cb1cSLyude Paul continue;
12605ff0cb1cSLyude Paul
12615ff0cb1cSLyude Paul drm_connector_attach_encoder(&mstc->connector,
12625ff0cb1cSLyude Paul &nv50_head(crtc)->msto->encoder);
12635ff0cb1cSLyude Paul }
126430ed49b5SBen Skeggs
126530ed49b5SBen Skeggs drm_object_attach_property(&mstc->connector.base, dev->mode_config.path_property, 0);
126630ed49b5SBen Skeggs drm_object_attach_property(&mstc->connector.base, dev->mode_config.tile_property, 0);
126797e14fbeSDaniel Vetter drm_connector_set_path_property(&mstc->connector, path);
126881640f01SLyude Paul drm_dp_mst_get_port_malloc(port);
126930ed49b5SBen Skeggs return 0;
127030ed49b5SBen Skeggs }
127130ed49b5SBen Skeggs
127230ed49b5SBen Skeggs static void
nv50_mstm_cleanup(struct drm_atomic_state * state,struct drm_dp_mst_topology_state * mst_state,struct nv50_mstm * mstm)12734d07b0bcSLyude Paul nv50_mstm_cleanup(struct drm_atomic_state *state,
12744d07b0bcSLyude Paul struct drm_dp_mst_topology_state *mst_state,
12754d07b0bcSLyude Paul struct nv50_mstm *mstm)
127630ed49b5SBen Skeggs {
127730ed49b5SBen Skeggs struct nouveau_drm *drm = nouveau_drm(mstm->outp->base.base.dev);
127830ed49b5SBen Skeggs struct drm_encoder *encoder;
127930ed49b5SBen Skeggs
128030ed49b5SBen Skeggs NV_ATOMIC(drm, "%s: mstm cleanup\n", mstm->outp->base.base.name);
1281606be062SLuo Jiaxing drm_dp_check_act_status(&mstm->mgr);
128230ed49b5SBen Skeggs
128330ed49b5SBen Skeggs drm_for_each_encoder(encoder, mstm->outp->base.base.dev) {
128430ed49b5SBen Skeggs if (encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
128530ed49b5SBen Skeggs struct nv50_msto *msto = nv50_msto(encoder);
128630ed49b5SBen Skeggs struct nv50_mstc *mstc = msto->mstc;
128730ed49b5SBen Skeggs if (mstc && mstc->mstm == mstm)
12884d07b0bcSLyude Paul nv50_msto_cleanup(state, mst_state, &mstm->mgr, msto);
128930ed49b5SBen Skeggs }
129030ed49b5SBen Skeggs }
129130ed49b5SBen Skeggs
129230ed49b5SBen Skeggs mstm->modified = false;
129330ed49b5SBen Skeggs }
129430ed49b5SBen Skeggs
129530ed49b5SBen Skeggs static void
nv50_mstm_prepare(struct drm_atomic_state * state,struct drm_dp_mst_topology_state * mst_state,struct nv50_mstm * mstm)12964d07b0bcSLyude Paul nv50_mstm_prepare(struct drm_atomic_state *state,
12974d07b0bcSLyude Paul struct drm_dp_mst_topology_state *mst_state,
12984d07b0bcSLyude Paul struct nv50_mstm *mstm)
129930ed49b5SBen Skeggs {
130030ed49b5SBen Skeggs struct nouveau_drm *drm = nouveau_drm(mstm->outp->base.base.dev);
130130ed49b5SBen Skeggs struct drm_encoder *encoder;
130230ed49b5SBen Skeggs
130330ed49b5SBen Skeggs NV_ATOMIC(drm, "%s: mstm prepare\n", mstm->outp->base.base.name);
130430ed49b5SBen Skeggs
13054d07b0bcSLyude Paul /* Disable payloads first */
130630ed49b5SBen Skeggs drm_for_each_encoder(encoder, mstm->outp->base.base.dev) {
130730ed49b5SBen Skeggs if (encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
130830ed49b5SBen Skeggs struct nv50_msto *msto = nv50_msto(encoder);
130930ed49b5SBen Skeggs struct nv50_mstc *mstc = msto->mstc;
13104d07b0bcSLyude Paul if (mstc && mstc->mstm == mstm && msto->disabled)
13114d07b0bcSLyude Paul nv50_msto_prepare(state, mst_state, &mstm->mgr, msto);
13124d07b0bcSLyude Paul }
13134d07b0bcSLyude Paul }
13144d07b0bcSLyude Paul
13154d07b0bcSLyude Paul /* Add payloads for new heads, while also updating the start slots of any unmodified (but
13164d07b0bcSLyude Paul * active) heads that may have had their VC slots shifted left after the previous step
13174d07b0bcSLyude Paul */
13184d07b0bcSLyude Paul drm_for_each_encoder(encoder, mstm->outp->base.base.dev) {
13194d07b0bcSLyude Paul if (encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
13204d07b0bcSLyude Paul struct nv50_msto *msto = nv50_msto(encoder);
13214d07b0bcSLyude Paul struct nv50_mstc *mstc = msto->mstc;
13224d07b0bcSLyude Paul if (mstc && mstc->mstm == mstm && !msto->disabled)
13234d07b0bcSLyude Paul nv50_msto_prepare(state, mst_state, &mstm->mgr, msto);
132430ed49b5SBen Skeggs }
132530ed49b5SBen Skeggs }
132630ed49b5SBen Skeggs
132730ed49b5SBen Skeggs if (mstm->disabled) {
132830ed49b5SBen Skeggs if (!mstm->links)
1329ea6143a8SBen Skeggs nvif_outp_release(&mstm->outp->outp);
133030ed49b5SBen Skeggs mstm->disabled = false;
133130ed49b5SBen Skeggs }
133230ed49b5SBen Skeggs }
133330ed49b5SBen Skeggs
133430ed49b5SBen Skeggs static struct drm_connector *
nv50_mstm_add_connector(struct drm_dp_mst_topology_mgr * mgr,struct drm_dp_mst_port * port,const char * path)133530ed49b5SBen Skeggs nv50_mstm_add_connector(struct drm_dp_mst_topology_mgr *mgr,
133630ed49b5SBen Skeggs struct drm_dp_mst_port *port, const char *path)
133730ed49b5SBen Skeggs {
133830ed49b5SBen Skeggs struct nv50_mstm *mstm = nv50_mstm(mgr);
133930ed49b5SBen Skeggs struct nv50_mstc *mstc;
134030ed49b5SBen Skeggs int ret;
134130ed49b5SBen Skeggs
134230ed49b5SBen Skeggs ret = nv50_mstc_new(mstm, port, path, &mstc);
134301324093SLyude Paul if (ret)
134430ed49b5SBen Skeggs return NULL;
134530ed49b5SBen Skeggs
134630ed49b5SBen Skeggs return &mstc->connector;
134730ed49b5SBen Skeggs }
134830ed49b5SBen Skeggs
134930ed49b5SBen Skeggs static const struct drm_dp_mst_topology_cbs
135030ed49b5SBen Skeggs nv50_mstm = {
135130ed49b5SBen Skeggs .add_connector = nv50_mstm_add_connector,
135230ed49b5SBen Skeggs };
135330ed49b5SBen Skeggs
1354a0922278SLyude Paul bool
nv50_mstm_service(struct nouveau_drm * drm,struct nouveau_connector * nv_connector,struct nv50_mstm * mstm)1355a0922278SLyude Paul nv50_mstm_service(struct nouveau_drm *drm,
1356a0922278SLyude Paul struct nouveau_connector *nv_connector,
1357a0922278SLyude Paul struct nv50_mstm *mstm)
135830ed49b5SBen Skeggs {
1359a0922278SLyude Paul struct drm_dp_aux *aux = &nv_connector->aux;
1360a0922278SLyude Paul bool handled = true, ret = true;
1361a0922278SLyude Paul int rc;
136230ed49b5SBen Skeggs u8 esi[8] = {};
136330ed49b5SBen Skeggs
136430ed49b5SBen Skeggs while (handled) {
136572f1de49SWayne Lin u8 ack[8] = {};
136672f1de49SWayne Lin
1367a0922278SLyude Paul rc = drm_dp_dpcd_read(aux, DP_SINK_COUNT_ESI, esi, 8);
1368a0922278SLyude Paul if (rc != 8) {
1369a0922278SLyude Paul ret = false;
1370a0922278SLyude Paul break;
137130ed49b5SBen Skeggs }
137230ed49b5SBen Skeggs
137372f1de49SWayne Lin drm_dp_mst_hpd_irq_handle_event(&mstm->mgr, esi, ack, &handled);
137430ed49b5SBen Skeggs if (!handled)
137530ed49b5SBen Skeggs break;
137630ed49b5SBen Skeggs
137772f1de49SWayne Lin rc = drm_dp_dpcd_writeb(aux, DP_SINK_COUNT_ESI + 1, ack[1]);
137872f1de49SWayne Lin
137972f1de49SWayne Lin if (rc != 1) {
1380a0922278SLyude Paul ret = false;
1381a0922278SLyude Paul break;
138230ed49b5SBen Skeggs }
138372f1de49SWayne Lin
138472f1de49SWayne Lin drm_dp_mst_hpd_irq_send_new_request(&mstm->mgr);
138530ed49b5SBen Skeggs }
138630ed49b5SBen Skeggs
1387a0922278SLyude Paul if (!ret)
1388a0922278SLyude Paul NV_DEBUG(drm, "Failed to handle ESI on %s: %d\n",
1389a0922278SLyude Paul nv_connector->base.name, rc);
1390a0922278SLyude Paul
1391a0922278SLyude Paul return ret;
1392a0922278SLyude Paul }
1393a0922278SLyude Paul
139430ed49b5SBen Skeggs void
nv50_mstm_remove(struct nv50_mstm * mstm)139530ed49b5SBen Skeggs nv50_mstm_remove(struct nv50_mstm *mstm)
139630ed49b5SBen Skeggs {
1397a0922278SLyude Paul mstm->is_mst = false;
139830ed49b5SBen Skeggs drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, false);
139930ed49b5SBen Skeggs }
140030ed49b5SBen Skeggs
140130ed49b5SBen Skeggs int
nv50_mstm_detect(struct nouveau_encoder * outp)1402a0922278SLyude Paul nv50_mstm_detect(struct nouveau_encoder *outp)
140330ed49b5SBen Skeggs {
1404a0922278SLyude Paul struct nv50_mstm *mstm = outp->dp.mstm;
1405b26b4590SLyude Paul struct drm_dp_aux *aux;
1406b26b4590SLyude Paul int ret;
140730ed49b5SBen Skeggs
1408a0922278SLyude Paul if (!mstm || !mstm->can_mst)
140930ed49b5SBen Skeggs return 0;
141030ed49b5SBen Skeggs
1411b26b4590SLyude Paul aux = mstm->mgr.aux;
1412b26b4590SLyude Paul
1413a0922278SLyude Paul /* Clear any leftover MST state we didn't set ourselves by first
1414a0922278SLyude Paul * disabling MST if it was already enabled
1415a0922278SLyude Paul */
1416a0922278SLyude Paul ret = drm_dp_dpcd_writeb(aux, DP_MSTM_CTRL, 0);
141730ed49b5SBen Skeggs if (ret < 0)
1418a0922278SLyude Paul return ret;
141930ed49b5SBen Skeggs
1420a0922278SLyude Paul /* And start enabling */
142181344372SBen Skeggs ret = drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, true);
1422b26b4590SLyude Paul if (ret)
1423a0922278SLyude Paul return ret;
1424b26b4590SLyude Paul
1425a0922278SLyude Paul mstm->is_mst = true;
1426a0922278SLyude Paul return 1;
1427a0922278SLyude Paul }
1428a0922278SLyude Paul
142930ed49b5SBen Skeggs static void
nv50_mstm_fini(struct nouveau_encoder * outp)1430a0922278SLyude Paul nv50_mstm_fini(struct nouveau_encoder *outp)
143130ed49b5SBen Skeggs {
1432a0922278SLyude Paul struct nv50_mstm *mstm = outp->dp.mstm;
1433a0922278SLyude Paul
1434a0922278SLyude Paul if (!mstm)
1435a0922278SLyude Paul return;
1436a0922278SLyude Paul
1437a0922278SLyude Paul /* Don't change the MST state of this connector until we've finished
1438a0922278SLyude Paul * resuming, since we can't safely grab hpd_irq_lock in our resume
1439a0922278SLyude Paul * path to protect mstm->is_mst without potentially deadlocking
1440a0922278SLyude Paul */
1441a0922278SLyude Paul mutex_lock(&outp->dp.hpd_irq_lock);
1442a0922278SLyude Paul mstm->suspended = true;
1443a0922278SLyude Paul mutex_unlock(&outp->dp.hpd_irq_lock);
1444a0922278SLyude Paul
1445a0922278SLyude Paul if (mstm->is_mst)
144630ed49b5SBen Skeggs drm_dp_mst_topology_mgr_suspend(&mstm->mgr);
144730ed49b5SBen Skeggs }
144830ed49b5SBen Skeggs
144930ed49b5SBen Skeggs static void
nv50_mstm_init(struct nouveau_encoder * outp,bool runtime)1450a0922278SLyude Paul nv50_mstm_init(struct nouveau_encoder *outp, bool runtime)
145130ed49b5SBen Skeggs {
1452a0922278SLyude Paul struct nv50_mstm *mstm = outp->dp.mstm;
1453a0922278SLyude Paul int ret = 0;
1454b89fdf7aSLyude Paul
1455a0922278SLyude Paul if (!mstm)
1456b89fdf7aSLyude Paul return;
1457b89fdf7aSLyude Paul
1458a0922278SLyude Paul if (mstm->is_mst) {
14596f85f738SLyude Paul ret = drm_dp_mst_topology_mgr_resume(&mstm->mgr, !runtime);
1460a0922278SLyude Paul if (ret == -1)
1461a0922278SLyude Paul nv50_mstm_remove(mstm);
1462b89fdf7aSLyude Paul }
1463a0922278SLyude Paul
1464a0922278SLyude Paul mutex_lock(&outp->dp.hpd_irq_lock);
1465a0922278SLyude Paul mstm->suspended = false;
1466a0922278SLyude Paul mutex_unlock(&outp->dp.hpd_irq_lock);
1467a0922278SLyude Paul
1468a0922278SLyude Paul if (ret == -1)
1469a0922278SLyude Paul drm_kms_helper_hotplug_event(mstm->mgr.dev);
147030ed49b5SBen Skeggs }
147130ed49b5SBen Skeggs
147230ed49b5SBen Skeggs static void
nv50_mstm_del(struct nv50_mstm ** pmstm)147330ed49b5SBen Skeggs nv50_mstm_del(struct nv50_mstm **pmstm)
147430ed49b5SBen Skeggs {
147530ed49b5SBen Skeggs struct nv50_mstm *mstm = *pmstm;
147630ed49b5SBen Skeggs if (mstm) {
147724199c54SLyude Paul drm_dp_mst_topology_mgr_destroy(&mstm->mgr);
147830ed49b5SBen Skeggs kfree(*pmstm);
147930ed49b5SBen Skeggs *pmstm = NULL;
148030ed49b5SBen Skeggs }
148130ed49b5SBen Skeggs }
148230ed49b5SBen Skeggs
148330ed49b5SBen Skeggs static int
nv50_mstm_new(struct nouveau_encoder * outp,struct drm_dp_aux * aux,int aux_max,int conn_base_id,struct nv50_mstm ** pmstm)148430ed49b5SBen Skeggs nv50_mstm_new(struct nouveau_encoder *outp, struct drm_dp_aux *aux, int aux_max,
148530ed49b5SBen Skeggs int conn_base_id, struct nv50_mstm **pmstm)
148630ed49b5SBen Skeggs {
148730ed49b5SBen Skeggs const int max_payloads = hweight8(outp->dcb->heads);
148830ed49b5SBen Skeggs struct drm_device *dev = outp->base.base.dev;
148930ed49b5SBen Skeggs struct nv50_mstm *mstm;
14905ff0cb1cSLyude Paul int ret;
149130ed49b5SBen Skeggs
149230ed49b5SBen Skeggs if (!(mstm = *pmstm = kzalloc(sizeof(*mstm), GFP_KERNEL)))
149330ed49b5SBen Skeggs return -ENOMEM;
149430ed49b5SBen Skeggs mstm->outp = outp;
149530ed49b5SBen Skeggs mstm->mgr.cbs = &nv50_mstm;
149630ed49b5SBen Skeggs
149730ed49b5SBen Skeggs ret = drm_dp_mst_topology_mgr_init(&mstm->mgr, dev, aux, aux_max,
14984d07b0bcSLyude Paul max_payloads, conn_base_id);
149930ed49b5SBen Skeggs if (ret)
150030ed49b5SBen Skeggs return ret;
150130ed49b5SBen Skeggs
150230ed49b5SBen Skeggs return 0;
150330ed49b5SBen Skeggs }
150430ed49b5SBen Skeggs
150530ed49b5SBen Skeggs /******************************************************************************
150630ed49b5SBen Skeggs * SOR
150730ed49b5SBen Skeggs *****************************************************************************/
150830ed49b5SBen Skeggs static void
nv50_sor_update(struct nouveau_encoder * nv_encoder,u8 head,struct nv50_head_atom * asyh,u8 proto,u8 depth)150930ed49b5SBen Skeggs nv50_sor_update(struct nouveau_encoder *nv_encoder, u8 head,
15102ca7fb5cSBen Skeggs struct nv50_head_atom *asyh, u8 proto, u8 depth)
151130ed49b5SBen Skeggs {
15129ca6f1ebSBen Skeggs struct nv50_disp *disp = nv50_disp(nv_encoder->base.base.dev);
15130a368771SBen Skeggs struct nv50_core *core = disp->core;
151430ed49b5SBen Skeggs
15152ca7fb5cSBen Skeggs if (!asyh) {
151630ed49b5SBen Skeggs nv_encoder->ctrl &= ~BIT(head);
1517344c2e5aSBen Skeggs if (NVDEF_TEST(nv_encoder->ctrl, NV507D, SOR_SET_CONTROL, OWNER, ==, NONE))
151830ed49b5SBen Skeggs nv_encoder->ctrl = 0;
151930ed49b5SBen Skeggs } else {
1520344c2e5aSBen Skeggs nv_encoder->ctrl |= NVVAL(NV507D, SOR_SET_CONTROL, PROTOCOL, proto);
152130ed49b5SBen Skeggs nv_encoder->ctrl |= BIT(head);
15222ca7fb5cSBen Skeggs asyh->or.depth = depth;
152330ed49b5SBen Skeggs }
152430ed49b5SBen Skeggs
1525ea6143a8SBen Skeggs core->func->sor->ctrl(core, nv_encoder->outp.or.id, nv_encoder->ctrl, asyh);
152630ed49b5SBen Skeggs }
152730ed49b5SBen Skeggs
15286eca310eSLyude Paul /* TODO: Should we extend this to PWM-only backlights?
15296eca310eSLyude Paul * As well, should we add a DRM helper for waiting for the backlight to acknowledge
15306eca310eSLyude Paul * the panel backlight has been shut off? Intel doesn't seem to do this, and uses a
15316eca310eSLyude Paul * fixed time delay from the vbios…
15326eca310eSLyude Paul */
153330ed49b5SBen Skeggs static void
nv50_sor_atomic_disable(struct drm_encoder * encoder,struct drm_atomic_state * state)1534fa9f9489SLyude Paul nv50_sor_atomic_disable(struct drm_encoder *encoder, struct drm_atomic_state *state)
153530ed49b5SBen Skeggs {
153630ed49b5SBen Skeggs struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
153730ed49b5SBen Skeggs struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
1538cd5609f7SLyude Paul struct nouveau_connector *nv_connector = nv50_outp_get_old_connector(state, nv_encoder);
153998c9644fSRandy Dunlap #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
154098c9644fSRandy Dunlap struct nouveau_drm *drm = nouveau_drm(nv_encoder->base.base.dev);
15416eca310eSLyude Paul struct nouveau_backlight *backlight = nv_connector->backlight;
154298c9644fSRandy Dunlap #endif
15434944245cSLyude Paul struct drm_dp_aux *aux = &nv_connector->aux;
15446eca310eSLyude Paul int ret;
154530ed49b5SBen Skeggs u8 pwr;
154630ed49b5SBen Skeggs
154798c9644fSRandy Dunlap #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
15486eca310eSLyude Paul if (backlight && backlight->uses_dpcd) {
15496eca310eSLyude Paul ret = drm_edp_backlight_disable(aux, &backlight->edp_info);
15506eca310eSLyude Paul if (ret < 0)
15516eca310eSLyude Paul NV_ERROR(drm, "Failed to disable backlight on [CONNECTOR:%d:%s]: %d\n",
15526eca310eSLyude Paul nv_connector->base.base.id, nv_connector->base.name, ret);
15536eca310eSLyude Paul }
155498c9644fSRandy Dunlap #endif
15556eca310eSLyude Paul
15564944245cSLyude Paul if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
155798c9644fSRandy Dunlap ret = drm_dp_dpcd_readb(aux, DP_SET_POWER, &pwr);
15584944245cSLyude Paul
155930ed49b5SBen Skeggs if (ret == 0) {
156030ed49b5SBen Skeggs pwr &= ~DP_SET_POWER_MASK;
156130ed49b5SBen Skeggs pwr |= DP_SET_POWER_D3;
15624944245cSLyude Paul drm_dp_dpcd_writeb(aux, DP_SET_POWER, pwr);
156330ed49b5SBen Skeggs }
156430ed49b5SBen Skeggs }
156530ed49b5SBen Skeggs
156630ed49b5SBen Skeggs nv_encoder->update(nv_encoder, nv_crtc->index, NULL, 0, 0);
156730ed49b5SBen Skeggs nv50_audio_disable(encoder, nv_crtc);
1568ea6143a8SBen Skeggs nvif_outp_release(&nv_encoder->outp);
15699125e242SLyude Paul nv_encoder->crtc = NULL;
157030ed49b5SBen Skeggs }
157130ed49b5SBen Skeggs
157230ed49b5SBen Skeggs static void
nv50_sor_atomic_enable(struct drm_encoder * encoder,struct drm_atomic_state * state)1573fa9f9489SLyude Paul nv50_sor_atomic_enable(struct drm_encoder *encoder, struct drm_atomic_state *state)
157430ed49b5SBen Skeggs {
157530ed49b5SBen Skeggs struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
15761b38cf6bSLyude Paul struct nouveau_crtc *nv_crtc = nv50_outp_get_new_crtc(state, nv_encoder);
15771b38cf6bSLyude Paul struct nv50_head_atom *asyh =
15781b38cf6bSLyude Paul nv50_head_atom(drm_atomic_get_new_crtc_state(state, &nv_crtc->base));
15792ca7fb5cSBen Skeggs struct drm_display_mode *mode = &asyh->state.adjusted_mode;
158030ed49b5SBen Skeggs struct nv50_disp *disp = nv50_disp(encoder->dev);
1581f530bc60SBen Skeggs struct nvif_outp *outp = &nv_encoder->outp;
158230ed49b5SBen Skeggs struct drm_device *dev = encoder->dev;
158330ed49b5SBen Skeggs struct nouveau_drm *drm = nouveau_drm(dev);
158430ed49b5SBen Skeggs struct nouveau_connector *nv_connector;
15856eca310eSLyude Paul #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
15866eca310eSLyude Paul struct nouveau_backlight *backlight;
15876eca310eSLyude Paul #endif
158830ed49b5SBen Skeggs struct nvbios *bios = &drm->vbios;
15899793083fSBen Skeggs bool lvds_dual = false, lvds_8bpc = false, hda = false;
1590344c2e5aSBen Skeggs u8 proto = NV507D_SOR_SET_CONTROL_PROTOCOL_CUSTOM;
1591344c2e5aSBen Skeggs u8 depth = NV837D_SOR_SET_CONTROL_PIXEL_DEPTH_DEFAULT;
159230ed49b5SBen Skeggs
1593cd5609f7SLyude Paul nv_connector = nv50_outp_get_new_connector(state, nv_encoder);
15941b38cf6bSLyude Paul nv_encoder->crtc = &nv_crtc->base;
15956f8dbcf1SBen Skeggs
15966f8dbcf1SBen Skeggs if ((disp->disp->object.oclass == GT214_DISP ||
15976f8dbcf1SBen Skeggs disp->disp->object.oclass >= GF110_DISP) &&
15986f8dbcf1SBen Skeggs drm_detect_monitor_audio(nv_connector->edid))
15996f8dbcf1SBen Skeggs hda = true;
160030ed49b5SBen Skeggs
160130ed49b5SBen Skeggs switch (nv_encoder->dcb->type) {
160230ed49b5SBen Skeggs case DCB_OUTPUT_TMDS:
1603f530bc60SBen Skeggs if (disp->disp->object.oclass == NV50_DISP ||
1604f530bc60SBen Skeggs !drm_detect_hdmi_monitor(nv_connector->edid))
1605f530bc60SBen Skeggs nvif_outp_acquire_tmds(outp, nv_crtc->index, false, 0, 0, 0, false);
1606f530bc60SBen Skeggs else
1607f530bc60SBen Skeggs nv50_hdmi_enable(encoder, nv_crtc, nv_connector, state, mode, hda);
1608f530bc60SBen Skeggs
1609ea6143a8SBen Skeggs if (nv_encoder->outp.or.link & 1) {
1610344c2e5aSBen Skeggs proto = NV507D_SOR_SET_CONTROL_PROTOCOL_SINGLE_TMDS_A;
161130ed49b5SBen Skeggs /* Only enable dual-link if:
161230ed49b5SBen Skeggs * - Need to (i.e. rate > 165MHz)
161330ed49b5SBen Skeggs * - DCB says we can
161430ed49b5SBen Skeggs * - Not an HDMI monitor, since there's no dual-link
161530ed49b5SBen Skeggs * on HDMI.
161630ed49b5SBen Skeggs */
161730ed49b5SBen Skeggs if (mode->clock >= 165000 &&
161830ed49b5SBen Skeggs nv_encoder->dcb->duallink_possible &&
161930ed49b5SBen Skeggs !drm_detect_hdmi_monitor(nv_connector->edid))
1620344c2e5aSBen Skeggs proto = NV507D_SOR_SET_CONTROL_PROTOCOL_DUAL_TMDS;
162130ed49b5SBen Skeggs } else {
1622344c2e5aSBen Skeggs proto = NV507D_SOR_SET_CONTROL_PROTOCOL_SINGLE_TMDS_B;
162330ed49b5SBen Skeggs }
162430ed49b5SBen Skeggs break;
162530ed49b5SBen Skeggs case DCB_OUTPUT_LVDS:
1626344c2e5aSBen Skeggs proto = NV507D_SOR_SET_CONTROL_PROTOCOL_LVDS_CUSTOM;
162730ed49b5SBen Skeggs
162830ed49b5SBen Skeggs if (bios->fp_no_ddc) {
16299793083fSBen Skeggs lvds_dual = bios->fp.dual_link;
16309793083fSBen Skeggs lvds_8bpc = bios->fp.if_is_24bit;
163130ed49b5SBen Skeggs } else {
163230ed49b5SBen Skeggs if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
163330ed49b5SBen Skeggs if (((u8 *)nv_connector->edid)[121] == 2)
16349793083fSBen Skeggs lvds_dual = true;
163530ed49b5SBen Skeggs } else
163630ed49b5SBen Skeggs if (mode->clock >= bios->fp.duallink_transition_clk) {
16379793083fSBen Skeggs lvds_dual = true;
163830ed49b5SBen Skeggs }
163930ed49b5SBen Skeggs
16409793083fSBen Skeggs if (lvds_dual) {
164130ed49b5SBen Skeggs if (bios->fp.strapless_is_24bit & 2)
16429793083fSBen Skeggs lvds_8bpc = true;
164330ed49b5SBen Skeggs } else {
164430ed49b5SBen Skeggs if (bios->fp.strapless_is_24bit & 1)
16459793083fSBen Skeggs lvds_8bpc = true;
164630ed49b5SBen Skeggs }
164730ed49b5SBen Skeggs
1648ac2d9275SLyude Paul if (asyh->or.bpc == 8)
16499793083fSBen Skeggs lvds_8bpc = true;
165030ed49b5SBen Skeggs }
165130ed49b5SBen Skeggs
16529793083fSBen Skeggs nvif_outp_acquire_lvds(&nv_encoder->outp, lvds_dual, lvds_8bpc);
165330ed49b5SBen Skeggs break;
165430ed49b5SBen Skeggs case DCB_OUTPUT_DP:
165581344372SBen Skeggs nvif_outp_acquire_dp(&nv_encoder->outp, nv_encoder->dp.dpcd, 0, 0, hda, false);
1656ac2d9275SLyude Paul depth = nv50_dp_bpc_to_depth(asyh->or.bpc);
165730ed49b5SBen Skeggs
1658ea6143a8SBen Skeggs if (nv_encoder->outp.or.link & 1)
1659344c2e5aSBen Skeggs proto = NV887D_SOR_SET_CONTROL_PROTOCOL_DP_A;
166030ed49b5SBen Skeggs else
1661344c2e5aSBen Skeggs proto = NV887D_SOR_SET_CONTROL_PROTOCOL_DP_B;
166230ed49b5SBen Skeggs
16631b38cf6bSLyude Paul nv50_audio_enable(encoder, nv_crtc, nv_connector, state, mode);
16646eca310eSLyude Paul
16656eca310eSLyude Paul #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
16666eca310eSLyude Paul backlight = nv_connector->backlight;
16676eca310eSLyude Paul if (backlight && backlight->uses_dpcd)
16686eca310eSLyude Paul drm_edp_backlight_enable(&nv_connector->aux, &backlight->edp_info,
16696eca310eSLyude Paul (u16)backlight->dev->props.brightness);
16706eca310eSLyude Paul #endif
16716eca310eSLyude Paul
167230ed49b5SBen Skeggs break;
167330ed49b5SBen Skeggs default:
167430ed49b5SBen Skeggs BUG();
167530ed49b5SBen Skeggs break;
167630ed49b5SBen Skeggs }
167730ed49b5SBen Skeggs
16782ca7fb5cSBen Skeggs nv_encoder->update(nv_encoder, nv_crtc->index, asyh, proto, depth);
167930ed49b5SBen Skeggs }
168030ed49b5SBen Skeggs
168130ed49b5SBen Skeggs static const struct drm_encoder_helper_funcs
168230ed49b5SBen Skeggs nv50_sor_help = {
168330ed49b5SBen Skeggs .atomic_check = nv50_outp_atomic_check,
1684fa9f9489SLyude Paul .atomic_enable = nv50_sor_atomic_enable,
1685fa9f9489SLyude Paul .atomic_disable = nv50_sor_atomic_disable,
168630ed49b5SBen Skeggs };
168730ed49b5SBen Skeggs
168830ed49b5SBen Skeggs static void
nv50_sor_destroy(struct drm_encoder * encoder)168930ed49b5SBen Skeggs nv50_sor_destroy(struct drm_encoder *encoder)
169030ed49b5SBen Skeggs {
169130ed49b5SBen Skeggs struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
16921b255f1cSBen Skeggs
16931b255f1cSBen Skeggs nvif_outp_dtor(&nv_encoder->outp);
16941b255f1cSBen Skeggs
169530ed49b5SBen Skeggs nv50_mstm_del(&nv_encoder->dp.mstm);
169630ed49b5SBen Skeggs drm_encoder_cleanup(encoder);
1697a0922278SLyude Paul
1698a0922278SLyude Paul if (nv_encoder->dcb->type == DCB_OUTPUT_DP)
1699a0922278SLyude Paul mutex_destroy(&nv_encoder->dp.hpd_irq_lock);
1700a0922278SLyude Paul
170130ed49b5SBen Skeggs kfree(encoder);
170230ed49b5SBen Skeggs }
170330ed49b5SBen Skeggs
170430ed49b5SBen Skeggs static const struct drm_encoder_funcs
170530ed49b5SBen Skeggs nv50_sor_func = {
170630ed49b5SBen Skeggs .destroy = nv50_sor_destroy,
170730ed49b5SBen Skeggs };
170830ed49b5SBen Skeggs
nv50_has_mst(struct nouveau_drm * drm)1709a76eb429SLyude Paul bool nv50_has_mst(struct nouveau_drm *drm)
17105ff0cb1cSLyude Paul {
17115ff0cb1cSLyude Paul struct nvkm_bios *bios = nvxx_bios(&drm->client.device);
17125ff0cb1cSLyude Paul u32 data;
17135ff0cb1cSLyude Paul u8 ver, hdr, cnt, len;
17145ff0cb1cSLyude Paul
17155ff0cb1cSLyude Paul data = nvbios_dp_table(bios, &ver, &hdr, &cnt, &len);
17165ff0cb1cSLyude Paul return data && ver >= 0x40 && (nvbios_rd08(bios, data + 0x08) & 0x04);
17175ff0cb1cSLyude Paul }
17185ff0cb1cSLyude Paul
171930ed49b5SBen Skeggs static int
nv50_sor_create(struct drm_connector * connector,struct dcb_output * dcbe)172030ed49b5SBen Skeggs nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
172130ed49b5SBen Skeggs {
172230ed49b5SBen Skeggs struct nouveau_connector *nv_connector = nouveau_connector(connector);
172330ed49b5SBen Skeggs struct nouveau_drm *drm = nouveau_drm(connector->dev);
172430ed49b5SBen Skeggs struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
172530ed49b5SBen Skeggs struct nouveau_encoder *nv_encoder;
172630ed49b5SBen Skeggs struct drm_encoder *encoder;
17274a2cb418SLyude Paul struct nv50_disp *disp = nv50_disp(connector->dev);
172830ed49b5SBen Skeggs int type, ret;
172930ed49b5SBen Skeggs
173030ed49b5SBen Skeggs switch (dcbe->type) {
173130ed49b5SBen Skeggs case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
173230ed49b5SBen Skeggs case DCB_OUTPUT_TMDS:
173330ed49b5SBen Skeggs case DCB_OUTPUT_DP:
173430ed49b5SBen Skeggs default:
173530ed49b5SBen Skeggs type = DRM_MODE_ENCODER_TMDS;
173630ed49b5SBen Skeggs break;
173730ed49b5SBen Skeggs }
173830ed49b5SBen Skeggs
173930ed49b5SBen Skeggs nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
174030ed49b5SBen Skeggs if (!nv_encoder)
174130ed49b5SBen Skeggs return -ENOMEM;
174230ed49b5SBen Skeggs nv_encoder->dcb = dcbe;
174330ed49b5SBen Skeggs nv_encoder->update = nv50_sor_update;
174430ed49b5SBen Skeggs
174530ed49b5SBen Skeggs encoder = to_drm_encoder(nv_encoder);
174630ed49b5SBen Skeggs encoder->possible_crtcs = dcbe->heads;
174730ed49b5SBen Skeggs encoder->possible_clones = 0;
174830ed49b5SBen Skeggs drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type,
174930ed49b5SBen Skeggs "sor-%04x-%04x", dcbe->hasht, dcbe->hashm);
175030ed49b5SBen Skeggs drm_encoder_helper_add(encoder, &nv50_sor_help);
175130ed49b5SBen Skeggs
1752cde4c44dSDaniel Vetter drm_connector_attach_encoder(connector, encoder);
175330ed49b5SBen Skeggs
17544a2cb418SLyude Paul disp->core->func->sor->get_caps(disp, nv_encoder, ffs(dcbe->or) - 1);
175536dc1777SLyude Paul nv50_outp_dump_caps(drm, nv_encoder);
17564a2cb418SLyude Paul
175730ed49b5SBen Skeggs if (dcbe->type == DCB_OUTPUT_DP) {
175830ed49b5SBen Skeggs struct nvkm_i2c_aux *aux =
175930ed49b5SBen Skeggs nvkm_i2c_aux_find(i2c, dcbe->i2c_index);
17604a2cb418SLyude Paul
1761a0922278SLyude Paul mutex_init(&nv_encoder->dp.hpd_irq_lock);
1762a0922278SLyude Paul
176330ed49b5SBen Skeggs if (aux) {
176430ed49b5SBen Skeggs if (disp->disp->object.oclass < GF110_DISP) {
176530ed49b5SBen Skeggs /* HW has no support for address-only
176630ed49b5SBen Skeggs * transactions, so we're required to
176730ed49b5SBen Skeggs * use custom I2C-over-AUX code.
176830ed49b5SBen Skeggs */
176930ed49b5SBen Skeggs nv_encoder->i2c = &aux->i2c;
177030ed49b5SBen Skeggs } else {
177130ed49b5SBen Skeggs nv_encoder->i2c = &nv_connector->aux.ddc;
177230ed49b5SBen Skeggs }
177330ed49b5SBen Skeggs nv_encoder->aux = aux;
177430ed49b5SBen Skeggs }
177530ed49b5SBen Skeggs
1776698c1aa9SLyude Paul if (nv_connector->type != DCB_CONNECTOR_eDP &&
17775ff0cb1cSLyude Paul nv50_has_mst(drm)) {
17785ff0cb1cSLyude Paul ret = nv50_mstm_new(nv_encoder, &nv_connector->aux,
17795ff0cb1cSLyude Paul 16, nv_connector->base.base.id,
178030ed49b5SBen Skeggs &nv_encoder->dp.mstm);
178130ed49b5SBen Skeggs if (ret)
178230ed49b5SBen Skeggs return ret;
178330ed49b5SBen Skeggs }
178430ed49b5SBen Skeggs } else {
178530ed49b5SBen Skeggs struct nvkm_i2c_bus *bus =
178630ed49b5SBen Skeggs nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
178730ed49b5SBen Skeggs if (bus)
178830ed49b5SBen Skeggs nv_encoder->i2c = &bus->i2c;
178930ed49b5SBen Skeggs }
179030ed49b5SBen Skeggs
17911b255f1cSBen Skeggs return nvif_outp_ctor(disp->disp, nv_encoder->base.base.name, dcbe->id, &nv_encoder->outp);
179230ed49b5SBen Skeggs }
179330ed49b5SBen Skeggs
179430ed49b5SBen Skeggs /******************************************************************************
179530ed49b5SBen Skeggs * PIOR
179630ed49b5SBen Skeggs *****************************************************************************/
179730ed49b5SBen Skeggs static int
nv50_pior_atomic_check(struct drm_encoder * encoder,struct drm_crtc_state * crtc_state,struct drm_connector_state * conn_state)179830ed49b5SBen Skeggs nv50_pior_atomic_check(struct drm_encoder *encoder,
179930ed49b5SBen Skeggs struct drm_crtc_state *crtc_state,
180030ed49b5SBen Skeggs struct drm_connector_state *conn_state)
180130ed49b5SBen Skeggs {
180230ed49b5SBen Skeggs int ret = nv50_outp_atomic_check(encoder, crtc_state, conn_state);
180330ed49b5SBen Skeggs if (ret)
180430ed49b5SBen Skeggs return ret;
180530ed49b5SBen Skeggs crtc_state->adjusted_mode.clock *= 2;
180630ed49b5SBen Skeggs return 0;
180730ed49b5SBen Skeggs }
180830ed49b5SBen Skeggs
180930ed49b5SBen Skeggs static void
nv50_pior_atomic_disable(struct drm_encoder * encoder,struct drm_atomic_state * state)1810fa9f9489SLyude Paul nv50_pior_atomic_disable(struct drm_encoder *encoder, struct drm_atomic_state *state)
181130ed49b5SBen Skeggs {
181230ed49b5SBen Skeggs struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
18130a368771SBen Skeggs struct nv50_core *core = nv50_disp(encoder->dev)->core;
1814344c2e5aSBen Skeggs const u32 ctrl = NVDEF(NV507D, PIOR_SET_CONTROL, OWNER, NONE);
1815f575f2bdSLyude Paul
1816ea6143a8SBen Skeggs core->func->pior->ctrl(core, nv_encoder->outp.or.id, ctrl, NULL);
181730ed49b5SBen Skeggs nv_encoder->crtc = NULL;
1818ea6143a8SBen Skeggs nvif_outp_release(&nv_encoder->outp);
181930ed49b5SBen Skeggs }
182030ed49b5SBen Skeggs
182130ed49b5SBen Skeggs static void
nv50_pior_atomic_enable(struct drm_encoder * encoder,struct drm_atomic_state * state)1822fa9f9489SLyude Paul nv50_pior_atomic_enable(struct drm_encoder *encoder, struct drm_atomic_state *state)
182330ed49b5SBen Skeggs {
182430ed49b5SBen Skeggs struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
18251b38cf6bSLyude Paul struct nouveau_crtc *nv_crtc = nv50_outp_get_new_crtc(state, nv_encoder);
18261b38cf6bSLyude Paul struct nv50_head_atom *asyh =
18271b38cf6bSLyude Paul nv50_head_atom(drm_atomic_get_new_crtc_state(state, &nv_crtc->base));
18280a368771SBen Skeggs struct nv50_core *core = nv50_disp(encoder->dev)->core;
1829344c2e5aSBen Skeggs u32 ctrl = 0;
1830344c2e5aSBen Skeggs
1831344c2e5aSBen Skeggs switch (nv_crtc->index) {
1832344c2e5aSBen Skeggs case 0: ctrl |= NVDEF(NV507D, PIOR_SET_CONTROL, OWNER, HEAD0); break;
1833344c2e5aSBen Skeggs case 1: ctrl |= NVDEF(NV507D, PIOR_SET_CONTROL, OWNER, HEAD1); break;
1834344c2e5aSBen Skeggs default:
1835344c2e5aSBen Skeggs WARN_ON(1);
1836344c2e5aSBen Skeggs break;
1837344c2e5aSBen Skeggs }
183830ed49b5SBen Skeggs
1839ac2d9275SLyude Paul switch (asyh->or.bpc) {
1840344c2e5aSBen Skeggs case 10: asyh->or.depth = NV837D_PIOR_SET_CONTROL_PIXEL_DEPTH_BPP_30_444; break;
1841344c2e5aSBen Skeggs case 8: asyh->or.depth = NV837D_PIOR_SET_CONTROL_PIXEL_DEPTH_BPP_24_444; break;
1842344c2e5aSBen Skeggs case 6: asyh->or.depth = NV837D_PIOR_SET_CONTROL_PIXEL_DEPTH_BPP_18_444; break;
1843344c2e5aSBen Skeggs default: asyh->or.depth = NV837D_PIOR_SET_CONTROL_PIXEL_DEPTH_DEFAULT; break;
184430ed49b5SBen Skeggs }
184530ed49b5SBen Skeggs
184630ed49b5SBen Skeggs switch (nv_encoder->dcb->type) {
184730ed49b5SBen Skeggs case DCB_OUTPUT_TMDS:
1848ea6143a8SBen Skeggs ctrl |= NVDEF(NV507D, PIOR_SET_CONTROL, PROTOCOL, EXT_TMDS_ENC);
1849f530bc60SBen Skeggs nvif_outp_acquire_tmds(&nv_encoder->outp, false, false, 0, 0, 0, false);
1850ea6143a8SBen Skeggs break;
185130ed49b5SBen Skeggs case DCB_OUTPUT_DP:
1852344c2e5aSBen Skeggs ctrl |= NVDEF(NV507D, PIOR_SET_CONTROL, PROTOCOL, EXT_TMDS_ENC);
185381344372SBen Skeggs nvif_outp_acquire_dp(&nv_encoder->outp, nv_encoder->dp.dpcd, 0, 0, false, false);
185430ed49b5SBen Skeggs break;
185530ed49b5SBen Skeggs default:
185630ed49b5SBen Skeggs BUG();
185730ed49b5SBen Skeggs break;
185830ed49b5SBen Skeggs }
185930ed49b5SBen Skeggs
1860ea6143a8SBen Skeggs core->func->pior->ctrl(core, nv_encoder->outp.or.id, ctrl, asyh);
18615c6fb4b2SLyude Paul nv_encoder->crtc = &nv_crtc->base;
186230ed49b5SBen Skeggs }
186330ed49b5SBen Skeggs
186430ed49b5SBen Skeggs static const struct drm_encoder_helper_funcs
186530ed49b5SBen Skeggs nv50_pior_help = {
186630ed49b5SBen Skeggs .atomic_check = nv50_pior_atomic_check,
1867fa9f9489SLyude Paul .atomic_enable = nv50_pior_atomic_enable,
1868fa9f9489SLyude Paul .atomic_disable = nv50_pior_atomic_disable,
186930ed49b5SBen Skeggs };
187030ed49b5SBen Skeggs
187130ed49b5SBen Skeggs static void
nv50_pior_destroy(struct drm_encoder * encoder)187230ed49b5SBen Skeggs nv50_pior_destroy(struct drm_encoder *encoder)
187330ed49b5SBen Skeggs {
18741b255f1cSBen Skeggs struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
18751b255f1cSBen Skeggs
18761b255f1cSBen Skeggs nvif_outp_dtor(&nv_encoder->outp);
18771b255f1cSBen Skeggs
187830ed49b5SBen Skeggs drm_encoder_cleanup(encoder);
1879ea293f82SBen Skeggs
1880ea293f82SBen Skeggs mutex_destroy(&nv_encoder->dp.hpd_irq_lock);
188130ed49b5SBen Skeggs kfree(encoder);
188230ed49b5SBen Skeggs }
188330ed49b5SBen Skeggs
188430ed49b5SBen Skeggs static const struct drm_encoder_funcs
188530ed49b5SBen Skeggs nv50_pior_func = {
188630ed49b5SBen Skeggs .destroy = nv50_pior_destroy,
188730ed49b5SBen Skeggs };
188830ed49b5SBen Skeggs
188930ed49b5SBen Skeggs static int
nv50_pior_create(struct drm_connector * connector,struct dcb_output * dcbe)189030ed49b5SBen Skeggs nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
189130ed49b5SBen Skeggs {
18924a2cb418SLyude Paul struct drm_device *dev = connector->dev;
18934a2cb418SLyude Paul struct nouveau_drm *drm = nouveau_drm(dev);
18944a2cb418SLyude Paul struct nv50_disp *disp = nv50_disp(dev);
189530ed49b5SBen Skeggs struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
189630ed49b5SBen Skeggs struct nvkm_i2c_bus *bus = NULL;
189730ed49b5SBen Skeggs struct nvkm_i2c_aux *aux = NULL;
189830ed49b5SBen Skeggs struct i2c_adapter *ddc;
189930ed49b5SBen Skeggs struct nouveau_encoder *nv_encoder;
190030ed49b5SBen Skeggs struct drm_encoder *encoder;
190130ed49b5SBen Skeggs int type;
190230ed49b5SBen Skeggs
190330ed49b5SBen Skeggs switch (dcbe->type) {
190430ed49b5SBen Skeggs case DCB_OUTPUT_TMDS:
190530ed49b5SBen Skeggs bus = nvkm_i2c_bus_find(i2c, NVKM_I2C_BUS_EXT(dcbe->extdev));
190630ed49b5SBen Skeggs ddc = bus ? &bus->i2c : NULL;
190730ed49b5SBen Skeggs type = DRM_MODE_ENCODER_TMDS;
190830ed49b5SBen Skeggs break;
190930ed49b5SBen Skeggs case DCB_OUTPUT_DP:
191030ed49b5SBen Skeggs aux = nvkm_i2c_aux_find(i2c, NVKM_I2C_AUX_EXT(dcbe->extdev));
191162b290fcSBen Skeggs ddc = aux ? &aux->i2c : NULL;
191230ed49b5SBen Skeggs type = DRM_MODE_ENCODER_TMDS;
191330ed49b5SBen Skeggs break;
191430ed49b5SBen Skeggs default:
191530ed49b5SBen Skeggs return -ENODEV;
191630ed49b5SBen Skeggs }
191730ed49b5SBen Skeggs
191830ed49b5SBen Skeggs nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
191930ed49b5SBen Skeggs if (!nv_encoder)
192030ed49b5SBen Skeggs return -ENOMEM;
192130ed49b5SBen Skeggs nv_encoder->dcb = dcbe;
192230ed49b5SBen Skeggs nv_encoder->i2c = ddc;
192330ed49b5SBen Skeggs nv_encoder->aux = aux;
192430ed49b5SBen Skeggs
1925ea293f82SBen Skeggs mutex_init(&nv_encoder->dp.hpd_irq_lock);
1926ea293f82SBen Skeggs
192730ed49b5SBen Skeggs encoder = to_drm_encoder(nv_encoder);
192830ed49b5SBen Skeggs encoder->possible_crtcs = dcbe->heads;
192930ed49b5SBen Skeggs encoder->possible_clones = 0;
193030ed49b5SBen Skeggs drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type,
193130ed49b5SBen Skeggs "pior-%04x-%04x", dcbe->hasht, dcbe->hashm);
193230ed49b5SBen Skeggs drm_encoder_helper_add(encoder, &nv50_pior_help);
193330ed49b5SBen Skeggs
1934cde4c44dSDaniel Vetter drm_connector_attach_encoder(connector, encoder);
19354a2cb418SLyude Paul
19364a2cb418SLyude Paul disp->core->func->pior->get_caps(disp, nv_encoder, ffs(dcbe->or) - 1);
193736dc1777SLyude Paul nv50_outp_dump_caps(drm, nv_encoder);
19384a2cb418SLyude Paul
19391b255f1cSBen Skeggs return nvif_outp_ctor(disp->disp, nv_encoder->base.base.name, dcbe->id, &nv_encoder->outp);
194030ed49b5SBen Skeggs }
194130ed49b5SBen Skeggs
194230ed49b5SBen Skeggs /******************************************************************************
194330ed49b5SBen Skeggs * Atomic
194430ed49b5SBen Skeggs *****************************************************************************/
194530ed49b5SBen Skeggs
194630ed49b5SBen Skeggs static void
nv50_disp_atomic_commit_core(struct drm_atomic_state * state,u32 * interlock)1947df0c97e2SBen Skeggs nv50_disp_atomic_commit_core(struct drm_atomic_state *state, u32 *interlock)
194830ed49b5SBen Skeggs {
19494d07b0bcSLyude Paul struct drm_dp_mst_topology_mgr *mgr;
19504d07b0bcSLyude Paul struct drm_dp_mst_topology_state *mst_state;
1951df0c97e2SBen Skeggs struct nouveau_drm *drm = nouveau_drm(state->dev);
195230ed49b5SBen Skeggs struct nv50_disp *disp = nv50_disp(drm->dev);
195309e1b78aSBen Skeggs struct nv50_core *core = disp->core;
195430ed49b5SBen Skeggs struct nv50_mstm *mstm;
19554d07b0bcSLyude Paul int i;
195630ed49b5SBen Skeggs
195753e0a3e7SBen Skeggs NV_ATOMIC(drm, "commit core %08x\n", interlock[NV50_DISP_INTERLOCK_BASE]);
195830ed49b5SBen Skeggs
19594d07b0bcSLyude Paul for_each_new_mst_mgr_in_state(state, mgr, mst_state, i) {
19604d07b0bcSLyude Paul mstm = nv50_mstm(mgr);
19614d07b0bcSLyude Paul if (mstm->modified)
19624d07b0bcSLyude Paul nv50_mstm_prepare(state, mst_state, mstm);
196330ed49b5SBen Skeggs }
196430ed49b5SBen Skeggs
196509e1b78aSBen Skeggs core->func->ntfy_init(disp->sync, NV50_DISP_CORE_NTFY);
196609e1b78aSBen Skeggs core->func->update(core, interlock, true);
196709e1b78aSBen Skeggs if (core->func->ntfy_wait_done(disp->sync, NV50_DISP_CORE_NTFY,
196809e1b78aSBen Skeggs disp->core->chan.base.device))
196909e1b78aSBen Skeggs NV_ERROR(drm, "core notifier timeout\n");
197030ed49b5SBen Skeggs
19714d07b0bcSLyude Paul for_each_new_mst_mgr_in_state(state, mgr, mst_state, i) {
19724d07b0bcSLyude Paul mstm = nv50_mstm(mgr);
19734d07b0bcSLyude Paul if (mstm->modified)
19744d07b0bcSLyude Paul nv50_mstm_cleanup(state, mst_state, mstm);
197530ed49b5SBen Skeggs }
197630ed49b5SBen Skeggs }
197730ed49b5SBen Skeggs
197830ed49b5SBen Skeggs static void
nv50_disp_atomic_commit_wndw(struct drm_atomic_state * state,u32 * interlock)1979df0c97e2SBen Skeggs nv50_disp_atomic_commit_wndw(struct drm_atomic_state *state, u32 *interlock)
1980df0c97e2SBen Skeggs {
1981df0c97e2SBen Skeggs struct drm_plane_state *new_plane_state;
1982df0c97e2SBen Skeggs struct drm_plane *plane;
1983df0c97e2SBen Skeggs int i;
1984df0c97e2SBen Skeggs
1985df0c97e2SBen Skeggs for_each_new_plane_in_state(state, plane, new_plane_state, i) {
1986df0c97e2SBen Skeggs struct nv50_wndw *wndw = nv50_wndw(plane);
1987df0c97e2SBen Skeggs if (interlock[wndw->interlock.type] & wndw->interlock.data) {
1988df0c97e2SBen Skeggs if (wndw->func->update)
1989df0c97e2SBen Skeggs wndw->func->update(wndw, interlock);
1990df0c97e2SBen Skeggs }
1991df0c97e2SBen Skeggs }
1992df0c97e2SBen Skeggs }
1993df0c97e2SBen Skeggs
1994df0c97e2SBen Skeggs static void
nv50_disp_atomic_commit_tail(struct drm_atomic_state * state)199530ed49b5SBen Skeggs nv50_disp_atomic_commit_tail(struct drm_atomic_state *state)
199630ed49b5SBen Skeggs {
199730ed49b5SBen Skeggs struct drm_device *dev = state->dev;
199830ed49b5SBen Skeggs struct drm_crtc_state *new_crtc_state, *old_crtc_state;
199930ed49b5SBen Skeggs struct drm_crtc *crtc;
200030ed49b5SBen Skeggs struct drm_plane_state *new_plane_state;
200130ed49b5SBen Skeggs struct drm_plane *plane;
200230ed49b5SBen Skeggs struct nouveau_drm *drm = nouveau_drm(dev);
200330ed49b5SBen Skeggs struct nv50_disp *disp = nv50_disp(dev);
200430ed49b5SBen Skeggs struct nv50_atom *atom = nv50_atom(state);
20055bb88d07SBen Skeggs struct nv50_core *core = disp->core;
200630ed49b5SBen Skeggs struct nv50_outp_atom *outp, *outt;
200753e0a3e7SBen Skeggs u32 interlock[NV50_DISP_INTERLOCK__SIZE] = {};
200830ed49b5SBen Skeggs int i;
20092d786508SLyude Paul bool flushed = false;
201030ed49b5SBen Skeggs
201130ed49b5SBen Skeggs NV_ATOMIC(drm, "commit %d %d\n", atom->lock_core, atom->flush_disable);
201212885ecbSLyude Paul nv50_crc_atomic_stop_reporting(state);
201330ed49b5SBen Skeggs drm_atomic_helper_wait_for_fences(dev, state, false);
201430ed49b5SBen Skeggs drm_atomic_helper_wait_for_dependencies(state);
2015a5c2c0d1SLyude Paul drm_dp_mst_atomic_wait_for_dependencies(state);
201630ed49b5SBen Skeggs drm_atomic_helper_update_legacy_modeset_state(dev, state);
2017441959ebSVille Syrjälä drm_atomic_helper_calc_timestamping_constants(state);
201830ed49b5SBen Skeggs
201930ed49b5SBen Skeggs if (atom->lock_core)
202030ed49b5SBen Skeggs mutex_lock(&disp->mutex);
202130ed49b5SBen Skeggs
202230ed49b5SBen Skeggs /* Disable head(s). */
202330ed49b5SBen Skeggs for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
202430ed49b5SBen Skeggs struct nv50_head_atom *asyh = nv50_head_atom(new_crtc_state);
202530ed49b5SBen Skeggs struct nv50_head *head = nv50_head(crtc);
202630ed49b5SBen Skeggs
202730ed49b5SBen Skeggs NV_ATOMIC(drm, "%s: clr %04x (set %04x)\n", crtc->name,
202830ed49b5SBen Skeggs asyh->clr.mask, asyh->set.mask);
2029ed22eb56SLyude Paul
2030ed22eb56SLyude Paul if (old_crtc_state->active && !new_crtc_state->active) {
2031ed22eb56SLyude Paul pm_runtime_put_noidle(dev->dev);
203230ed49b5SBen Skeggs drm_crtc_vblank_off(crtc);
2033ed22eb56SLyude Paul }
203430ed49b5SBen Skeggs
203530ed49b5SBen Skeggs if (asyh->clr.mask) {
203630ed49b5SBen Skeggs nv50_head_flush_clr(head, asyh, atom->flush_disable);
203753e0a3e7SBen Skeggs interlock[NV50_DISP_INTERLOCK_CORE] |= 1;
203830ed49b5SBen Skeggs }
203930ed49b5SBen Skeggs }
204030ed49b5SBen Skeggs
204130ed49b5SBen Skeggs /* Disable plane(s). */
204230ed49b5SBen Skeggs for_each_new_plane_in_state(state, plane, new_plane_state, i) {
204330ed49b5SBen Skeggs struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
204430ed49b5SBen Skeggs struct nv50_wndw *wndw = nv50_wndw(plane);
204530ed49b5SBen Skeggs
204630ed49b5SBen Skeggs NV_ATOMIC(drm, "%s: clr %02x (set %02x)\n", plane->name,
204730ed49b5SBen Skeggs asyw->clr.mask, asyw->set.mask);
204830ed49b5SBen Skeggs if (!asyw->clr.mask)
204930ed49b5SBen Skeggs continue;
205030ed49b5SBen Skeggs
205153e0a3e7SBen Skeggs nv50_wndw_flush_clr(wndw, interlock, atom->flush_disable, asyw);
205230ed49b5SBen Skeggs }
205330ed49b5SBen Skeggs
205430ed49b5SBen Skeggs /* Disable output path(s). */
205530ed49b5SBen Skeggs list_for_each_entry(outp, &atom->outp, head) {
205630ed49b5SBen Skeggs const struct drm_encoder_helper_funcs *help;
205730ed49b5SBen Skeggs struct drm_encoder *encoder;
205830ed49b5SBen Skeggs
205930ed49b5SBen Skeggs encoder = outp->encoder;
206030ed49b5SBen Skeggs help = encoder->helper_private;
206130ed49b5SBen Skeggs
206230ed49b5SBen Skeggs NV_ATOMIC(drm, "%s: clr %02x (set %02x)\n", encoder->name,
206330ed49b5SBen Skeggs outp->clr.mask, outp->set.mask);
206430ed49b5SBen Skeggs
206530ed49b5SBen Skeggs if (outp->clr.mask) {
206609838c4eSLyude Paul help->atomic_disable(encoder, state);
206753e0a3e7SBen Skeggs interlock[NV50_DISP_INTERLOCK_CORE] |= 1;
206830ed49b5SBen Skeggs if (outp->flush_disable) {
2069df0c97e2SBen Skeggs nv50_disp_atomic_commit_wndw(state, interlock);
2070df0c97e2SBen Skeggs nv50_disp_atomic_commit_core(state, interlock);
207153e0a3e7SBen Skeggs memset(interlock, 0x00, sizeof(interlock));
20722d786508SLyude Paul
20732d786508SLyude Paul flushed = true;
207430ed49b5SBen Skeggs }
207530ed49b5SBen Skeggs }
207630ed49b5SBen Skeggs }
207730ed49b5SBen Skeggs
207830ed49b5SBen Skeggs /* Flush disable. */
207953e0a3e7SBen Skeggs if (interlock[NV50_DISP_INTERLOCK_CORE]) {
208030ed49b5SBen Skeggs if (atom->flush_disable) {
2081df0c97e2SBen Skeggs nv50_disp_atomic_commit_wndw(state, interlock);
2082df0c97e2SBen Skeggs nv50_disp_atomic_commit_core(state, interlock);
208353e0a3e7SBen Skeggs memset(interlock, 0x00, sizeof(interlock));
20842d786508SLyude Paul
20852d786508SLyude Paul flushed = true;
208630ed49b5SBen Skeggs }
208730ed49b5SBen Skeggs }
208830ed49b5SBen Skeggs
20892d786508SLyude Paul if (flushed)
20902d786508SLyude Paul nv50_crc_atomic_release_notifier_contexts(state);
20912d786508SLyude Paul nv50_crc_atomic_init_notifier_contexts(state);
209212885ecbSLyude Paul
209330ed49b5SBen Skeggs /* Update output path(s). */
209430ed49b5SBen Skeggs list_for_each_entry_safe(outp, outt, &atom->outp, head) {
209530ed49b5SBen Skeggs const struct drm_encoder_helper_funcs *help;
209630ed49b5SBen Skeggs struct drm_encoder *encoder;
209730ed49b5SBen Skeggs
209830ed49b5SBen Skeggs encoder = outp->encoder;
209930ed49b5SBen Skeggs help = encoder->helper_private;
210030ed49b5SBen Skeggs
210130ed49b5SBen Skeggs NV_ATOMIC(drm, "%s: set %02x (clr %02x)\n", encoder->name,
210230ed49b5SBen Skeggs outp->set.mask, outp->clr.mask);
210330ed49b5SBen Skeggs
210430ed49b5SBen Skeggs if (outp->set.mask) {
210509838c4eSLyude Paul help->atomic_enable(encoder, state);
210653e0a3e7SBen Skeggs interlock[NV50_DISP_INTERLOCK_CORE] = 1;
210730ed49b5SBen Skeggs }
210830ed49b5SBen Skeggs
210930ed49b5SBen Skeggs list_del(&outp->head);
211030ed49b5SBen Skeggs kfree(outp);
211130ed49b5SBen Skeggs }
211230ed49b5SBen Skeggs
211330ed49b5SBen Skeggs /* Update head(s). */
211430ed49b5SBen Skeggs for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
211530ed49b5SBen Skeggs struct nv50_head_atom *asyh = nv50_head_atom(new_crtc_state);
211630ed49b5SBen Skeggs struct nv50_head *head = nv50_head(crtc);
211730ed49b5SBen Skeggs
211830ed49b5SBen Skeggs NV_ATOMIC(drm, "%s: set %04x (clr %04x)\n", crtc->name,
211930ed49b5SBen Skeggs asyh->set.mask, asyh->clr.mask);
212030ed49b5SBen Skeggs
212130ed49b5SBen Skeggs if (asyh->set.mask) {
212230ed49b5SBen Skeggs nv50_head_flush_set(head, asyh);
212353e0a3e7SBen Skeggs interlock[NV50_DISP_INTERLOCK_CORE] = 1;
212430ed49b5SBen Skeggs }
212530ed49b5SBen Skeggs
212630ed49b5SBen Skeggs if (new_crtc_state->active) {
2127ed22eb56SLyude Paul if (!old_crtc_state->active) {
212830ed49b5SBen Skeggs drm_crtc_vblank_on(crtc);
2129ed22eb56SLyude Paul pm_runtime_get_noresume(dev->dev);
2130ed22eb56SLyude Paul }
213130ed49b5SBen Skeggs if (new_crtc_state->event)
213230ed49b5SBen Skeggs drm_crtc_vblank_get(crtc);
213330ed49b5SBen Skeggs }
213430ed49b5SBen Skeggs }
213530ed49b5SBen Skeggs
21365bb88d07SBen Skeggs /* Update window->head assignment.
21375bb88d07SBen Skeggs *
21385bb88d07SBen Skeggs * This has to happen in an update that's not interlocked with
21395bb88d07SBen Skeggs * any window channels to avoid hitting HW error checks.
21405bb88d07SBen Skeggs *
21415bb88d07SBen Skeggs *TODO: Proper handling of window ownership (Turing apparently
21425bb88d07SBen Skeggs * supports non-fixed mappings).
21435bb88d07SBen Skeggs */
21445bb88d07SBen Skeggs if (core->assign_windows) {
21455bb88d07SBen Skeggs core->func->wndw.owner(core);
2146705d9d02SBen Skeggs nv50_disp_atomic_commit_core(state, interlock);
21475bb88d07SBen Skeggs core->assign_windows = false;
21485bb88d07SBen Skeggs interlock[NV50_DISP_INTERLOCK_CORE] = 0;
21495bb88d07SBen Skeggs }
21505bb88d07SBen Skeggs
2151e78b1b54SBen Skeggs /* Finish updating head(s)...
2152e78b1b54SBen Skeggs *
2153e78b1b54SBen Skeggs * NVD is rather picky about both where window assignments can change,
2154e78b1b54SBen Skeggs * *and* about certain core and window channel states matching.
2155e78b1b54SBen Skeggs *
2156e78b1b54SBen Skeggs * The EFI GOP driver on newer GPUs configures window channels with a
2157e78b1b54SBen Skeggs * different output format to what we do, and the core channel update
2158e78b1b54SBen Skeggs * in the assign_windows case above would result in a state mismatch.
2159e78b1b54SBen Skeggs *
2160e78b1b54SBen Skeggs * Delay some of the head update until after that point to workaround
2161e78b1b54SBen Skeggs * the issue. This only affects the initial modeset.
2162e78b1b54SBen Skeggs *
2163e78b1b54SBen Skeggs * TODO: handle this better when adding flexible window mapping
2164e78b1b54SBen Skeggs */
2165e78b1b54SBen Skeggs for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
2166e78b1b54SBen Skeggs struct nv50_head_atom *asyh = nv50_head_atom(new_crtc_state);
2167e78b1b54SBen Skeggs struct nv50_head *head = nv50_head(crtc);
2168e78b1b54SBen Skeggs
2169e78b1b54SBen Skeggs NV_ATOMIC(drm, "%s: set %04x (clr %04x)\n", crtc->name,
2170e78b1b54SBen Skeggs asyh->set.mask, asyh->clr.mask);
2171e78b1b54SBen Skeggs
2172e78b1b54SBen Skeggs if (asyh->set.mask) {
2173e78b1b54SBen Skeggs nv50_head_flush_set_wndw(head, asyh);
2174e78b1b54SBen Skeggs interlock[NV50_DISP_INTERLOCK_CORE] = 1;
2175e78b1b54SBen Skeggs }
2176e78b1b54SBen Skeggs }
2177e78b1b54SBen Skeggs
217830ed49b5SBen Skeggs /* Update plane(s). */
217930ed49b5SBen Skeggs for_each_new_plane_in_state(state, plane, new_plane_state, i) {
218030ed49b5SBen Skeggs struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
218130ed49b5SBen Skeggs struct nv50_wndw *wndw = nv50_wndw(plane);
218230ed49b5SBen Skeggs
218330ed49b5SBen Skeggs NV_ATOMIC(drm, "%s: set %02x (clr %02x)\n", plane->name,
218430ed49b5SBen Skeggs asyw->set.mask, asyw->clr.mask);
218530ed49b5SBen Skeggs if ( !asyw->set.mask &&
218630ed49b5SBen Skeggs (!asyw->clr.mask || atom->flush_disable))
218730ed49b5SBen Skeggs continue;
218830ed49b5SBen Skeggs
218953e0a3e7SBen Skeggs nv50_wndw_flush_set(wndw, interlock, asyw);
219030ed49b5SBen Skeggs }
219130ed49b5SBen Skeggs
219230ed49b5SBen Skeggs /* Flush update. */
2193df0c97e2SBen Skeggs nv50_disp_atomic_commit_wndw(state, interlock);
219404fc14beSBen Skeggs
219553e0a3e7SBen Skeggs if (interlock[NV50_DISP_INTERLOCK_CORE]) {
219653e0a3e7SBen Skeggs if (interlock[NV50_DISP_INTERLOCK_BASE] ||
2197df0c97e2SBen Skeggs interlock[NV50_DISP_INTERLOCK_OVLY] ||
2198df0c97e2SBen Skeggs interlock[NV50_DISP_INTERLOCK_WNDW] ||
219953e0a3e7SBen Skeggs !atom->state.legacy_cursor_update)
2200df0c97e2SBen Skeggs nv50_disp_atomic_commit_core(state, interlock);
220109e1b78aSBen Skeggs else
220253e0a3e7SBen Skeggs disp->core->func->update(disp->core, interlock, false);
220330ed49b5SBen Skeggs }
220430ed49b5SBen Skeggs
220530ed49b5SBen Skeggs if (atom->lock_core)
220630ed49b5SBen Skeggs mutex_unlock(&disp->mutex);
220730ed49b5SBen Skeggs
220830ed49b5SBen Skeggs /* Wait for HW to signal completion. */
220930ed49b5SBen Skeggs for_each_new_plane_in_state(state, plane, new_plane_state, i) {
221030ed49b5SBen Skeggs struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
221130ed49b5SBen Skeggs struct nv50_wndw *wndw = nv50_wndw(plane);
221230ed49b5SBen Skeggs int ret = nv50_wndw_wait_armed(wndw, asyw);
221330ed49b5SBen Skeggs if (ret)
221430ed49b5SBen Skeggs NV_ERROR(drm, "%s: timeout\n", plane->name);
221530ed49b5SBen Skeggs }
221630ed49b5SBen Skeggs
221730ed49b5SBen Skeggs for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
221830ed49b5SBen Skeggs if (new_crtc_state->event) {
221930ed49b5SBen Skeggs unsigned long flags;
222030ed49b5SBen Skeggs /* Get correct count/ts if racing with vblank irq */
222130ed49b5SBen Skeggs if (new_crtc_state->active)
222230ed49b5SBen Skeggs drm_crtc_accurate_vblank_count(crtc);
222330ed49b5SBen Skeggs spin_lock_irqsave(&crtc->dev->event_lock, flags);
222430ed49b5SBen Skeggs drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
222530ed49b5SBen Skeggs spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
222630ed49b5SBen Skeggs
222730ed49b5SBen Skeggs new_crtc_state->event = NULL;
222830ed49b5SBen Skeggs if (new_crtc_state->active)
222930ed49b5SBen Skeggs drm_crtc_vblank_put(crtc);
223030ed49b5SBen Skeggs }
223130ed49b5SBen Skeggs }
223230ed49b5SBen Skeggs
223312885ecbSLyude Paul nv50_crc_atomic_start_reporting(state);
22342d786508SLyude Paul if (!flushed)
22352d786508SLyude Paul nv50_crc_atomic_release_notifier_contexts(state);
22366eca310eSLyude Paul
223730ed49b5SBen Skeggs drm_atomic_helper_commit_hw_done(state);
223830ed49b5SBen Skeggs drm_atomic_helper_cleanup_planes(dev, state);
223930ed49b5SBen Skeggs drm_atomic_helper_commit_cleanup_done(state);
224030ed49b5SBen Skeggs drm_atomic_state_put(state);
2241ed22eb56SLyude Paul
2242ed22eb56SLyude Paul /* Drop the RPM ref we got from nv50_disp_atomic_commit() */
2243ed22eb56SLyude Paul pm_runtime_mark_last_busy(dev->dev);
2244ed22eb56SLyude Paul pm_runtime_put_autosuspend(dev->dev);
224530ed49b5SBen Skeggs }
224630ed49b5SBen Skeggs
224730ed49b5SBen Skeggs static void
nv50_disp_atomic_commit_work(struct work_struct * work)224830ed49b5SBen Skeggs nv50_disp_atomic_commit_work(struct work_struct *work)
224930ed49b5SBen Skeggs {
225030ed49b5SBen Skeggs struct drm_atomic_state *state =
225130ed49b5SBen Skeggs container_of(work, typeof(*state), commit_work);
225230ed49b5SBen Skeggs nv50_disp_atomic_commit_tail(state);
225330ed49b5SBen Skeggs }
225430ed49b5SBen Skeggs
225530ed49b5SBen Skeggs static int
nv50_disp_atomic_commit(struct drm_device * dev,struct drm_atomic_state * state,bool nonblock)225630ed49b5SBen Skeggs nv50_disp_atomic_commit(struct drm_device *dev,
225730ed49b5SBen Skeggs struct drm_atomic_state *state, bool nonblock)
225830ed49b5SBen Skeggs {
225930ed49b5SBen Skeggs struct drm_plane_state *new_plane_state;
226030ed49b5SBen Skeggs struct drm_plane *plane;
226130ed49b5SBen Skeggs int ret, i;
226230ed49b5SBen Skeggs
226330ed49b5SBen Skeggs ret = pm_runtime_get_sync(dev->dev);
2264a2cdf395SAditya Pakki if (ret < 0 && ret != -EACCES) {
2265a2cdf395SAditya Pakki pm_runtime_put_autosuspend(dev->dev);
226630ed49b5SBen Skeggs return ret;
2267a2cdf395SAditya Pakki }
226830ed49b5SBen Skeggs
226930ed49b5SBen Skeggs ret = drm_atomic_helper_setup_commit(state, nonblock);
227030ed49b5SBen Skeggs if (ret)
227130ed49b5SBen Skeggs goto done;
227230ed49b5SBen Skeggs
227330ed49b5SBen Skeggs INIT_WORK(&state->commit_work, nv50_disp_atomic_commit_work);
227430ed49b5SBen Skeggs
227530ed49b5SBen Skeggs ret = drm_atomic_helper_prepare_planes(dev, state);
227630ed49b5SBen Skeggs if (ret)
227730ed49b5SBen Skeggs goto done;
227830ed49b5SBen Skeggs
227930ed49b5SBen Skeggs if (!nonblock) {
228030ed49b5SBen Skeggs ret = drm_atomic_helper_wait_for_fences(dev, state, true);
228130ed49b5SBen Skeggs if (ret)
228230ed49b5SBen Skeggs goto err_cleanup;
228330ed49b5SBen Skeggs }
228430ed49b5SBen Skeggs
228530ed49b5SBen Skeggs ret = drm_atomic_helper_swap_state(state, true);
228630ed49b5SBen Skeggs if (ret)
228730ed49b5SBen Skeggs goto err_cleanup;
228830ed49b5SBen Skeggs
228930ed49b5SBen Skeggs for_each_new_plane_in_state(state, plane, new_plane_state, i) {
229030ed49b5SBen Skeggs struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
229130ed49b5SBen Skeggs struct nv50_wndw *wndw = nv50_wndw(plane);
229230ed49b5SBen Skeggs
2293ccd27db8SBen Skeggs if (asyw->set.image)
2294ccd27db8SBen Skeggs nv50_wndw_ntfy_enable(wndw, asyw);
229530ed49b5SBen Skeggs }
229630ed49b5SBen Skeggs
229730ed49b5SBen Skeggs drm_atomic_state_get(state);
229830ed49b5SBen Skeggs
2299ed22eb56SLyude Paul /*
2300ed22eb56SLyude Paul * Grab another RPM ref for the commit tail, which will release the
2301ed22eb56SLyude Paul * ref when it's finished
2302ed22eb56SLyude Paul */
2303ed22eb56SLyude Paul pm_runtime_get_noresume(dev->dev);
2304ed22eb56SLyude Paul
230530ed49b5SBen Skeggs if (nonblock)
230630ed49b5SBen Skeggs queue_work(system_unbound_wq, &state->commit_work);
230730ed49b5SBen Skeggs else
230830ed49b5SBen Skeggs nv50_disp_atomic_commit_tail(state);
230930ed49b5SBen Skeggs
231030ed49b5SBen Skeggs err_cleanup:
231130ed49b5SBen Skeggs if (ret)
231202650b3bSThomas Zimmermann drm_atomic_helper_unprepare_planes(dev, state);
231330ed49b5SBen Skeggs done:
231430ed49b5SBen Skeggs pm_runtime_put_autosuspend(dev->dev);
231530ed49b5SBen Skeggs return ret;
231630ed49b5SBen Skeggs }
231730ed49b5SBen Skeggs
231830ed49b5SBen Skeggs static struct nv50_outp_atom *
nv50_disp_outp_atomic_add(struct nv50_atom * atom,struct drm_encoder * encoder)231930ed49b5SBen Skeggs nv50_disp_outp_atomic_add(struct nv50_atom *atom, struct drm_encoder *encoder)
232030ed49b5SBen Skeggs {
232130ed49b5SBen Skeggs struct nv50_outp_atom *outp;
232230ed49b5SBen Skeggs
232330ed49b5SBen Skeggs list_for_each_entry(outp, &atom->outp, head) {
232430ed49b5SBen Skeggs if (outp->encoder == encoder)
232530ed49b5SBen Skeggs return outp;
232630ed49b5SBen Skeggs }
232730ed49b5SBen Skeggs
232830ed49b5SBen Skeggs outp = kzalloc(sizeof(*outp), GFP_KERNEL);
232930ed49b5SBen Skeggs if (!outp)
233030ed49b5SBen Skeggs return ERR_PTR(-ENOMEM);
233130ed49b5SBen Skeggs
233230ed49b5SBen Skeggs list_add(&outp->head, &atom->outp);
233330ed49b5SBen Skeggs outp->encoder = encoder;
233430ed49b5SBen Skeggs return outp;
233530ed49b5SBen Skeggs }
233630ed49b5SBen Skeggs
233730ed49b5SBen Skeggs static int
nv50_disp_outp_atomic_check_clr(struct nv50_atom * atom,struct drm_connector_state * old_connector_state)233830ed49b5SBen Skeggs nv50_disp_outp_atomic_check_clr(struct nv50_atom *atom,
233930ed49b5SBen Skeggs struct drm_connector_state *old_connector_state)
234030ed49b5SBen Skeggs {
234130ed49b5SBen Skeggs struct drm_encoder *encoder = old_connector_state->best_encoder;
234230ed49b5SBen Skeggs struct drm_crtc_state *old_crtc_state, *new_crtc_state;
234330ed49b5SBen Skeggs struct drm_crtc *crtc;
234430ed49b5SBen Skeggs struct nv50_outp_atom *outp;
234530ed49b5SBen Skeggs
234630ed49b5SBen Skeggs if (!(crtc = old_connector_state->crtc))
234730ed49b5SBen Skeggs return 0;
234830ed49b5SBen Skeggs
234930ed49b5SBen Skeggs old_crtc_state = drm_atomic_get_old_crtc_state(&atom->state, crtc);
235030ed49b5SBen Skeggs new_crtc_state = drm_atomic_get_new_crtc_state(&atom->state, crtc);
235130ed49b5SBen Skeggs if (old_crtc_state->active && drm_atomic_crtc_needs_modeset(new_crtc_state)) {
235230ed49b5SBen Skeggs outp = nv50_disp_outp_atomic_add(atom, encoder);
235330ed49b5SBen Skeggs if (IS_ERR(outp))
235430ed49b5SBen Skeggs return PTR_ERR(outp);
235530ed49b5SBen Skeggs
235630ed49b5SBen Skeggs if (outp->encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
235730ed49b5SBen Skeggs outp->flush_disable = true;
235830ed49b5SBen Skeggs atom->flush_disable = true;
235930ed49b5SBen Skeggs }
236030ed49b5SBen Skeggs outp->clr.ctrl = true;
236130ed49b5SBen Skeggs atom->lock_core = true;
236230ed49b5SBen Skeggs }
236330ed49b5SBen Skeggs
236430ed49b5SBen Skeggs return 0;
236530ed49b5SBen Skeggs }
236630ed49b5SBen Skeggs
236730ed49b5SBen Skeggs static int
nv50_disp_outp_atomic_check_set(struct nv50_atom * atom,struct drm_connector_state * connector_state)236830ed49b5SBen Skeggs nv50_disp_outp_atomic_check_set(struct nv50_atom *atom,
236930ed49b5SBen Skeggs struct drm_connector_state *connector_state)
237030ed49b5SBen Skeggs {
237130ed49b5SBen Skeggs struct drm_encoder *encoder = connector_state->best_encoder;
237230ed49b5SBen Skeggs struct drm_crtc_state *new_crtc_state;
237330ed49b5SBen Skeggs struct drm_crtc *crtc;
237430ed49b5SBen Skeggs struct nv50_outp_atom *outp;
237530ed49b5SBen Skeggs
237630ed49b5SBen Skeggs if (!(crtc = connector_state->crtc))
237730ed49b5SBen Skeggs return 0;
237830ed49b5SBen Skeggs
237930ed49b5SBen Skeggs new_crtc_state = drm_atomic_get_new_crtc_state(&atom->state, crtc);
238030ed49b5SBen Skeggs if (new_crtc_state->active && drm_atomic_crtc_needs_modeset(new_crtc_state)) {
238130ed49b5SBen Skeggs outp = nv50_disp_outp_atomic_add(atom, encoder);
238230ed49b5SBen Skeggs if (IS_ERR(outp))
238330ed49b5SBen Skeggs return PTR_ERR(outp);
238430ed49b5SBen Skeggs
238530ed49b5SBen Skeggs outp->set.ctrl = true;
238630ed49b5SBen Skeggs atom->lock_core = true;
238730ed49b5SBen Skeggs }
238830ed49b5SBen Skeggs
238930ed49b5SBen Skeggs return 0;
239030ed49b5SBen Skeggs }
239130ed49b5SBen Skeggs
239230ed49b5SBen Skeggs static int
nv50_disp_atomic_check(struct drm_device * dev,struct drm_atomic_state * state)239330ed49b5SBen Skeggs nv50_disp_atomic_check(struct drm_device *dev, struct drm_atomic_state *state)
239430ed49b5SBen Skeggs {
239530ed49b5SBen Skeggs struct nv50_atom *atom = nv50_atom(state);
2396dbdaf719SLyude Paul struct nv50_core *core = nv50_disp(dev)->core;
239730ed49b5SBen Skeggs struct drm_connector_state *old_connector_state, *new_connector_state;
239830ed49b5SBen Skeggs struct drm_connector *connector;
2399119608a7SBen Skeggs struct drm_crtc_state *new_crtc_state;
2400119608a7SBen Skeggs struct drm_crtc *crtc;
2401dbdaf719SLyude Paul struct nv50_head *head;
2402dbdaf719SLyude Paul struct nv50_head_atom *asyh;
240330ed49b5SBen Skeggs int ret, i;
240430ed49b5SBen Skeggs
2405dbdaf719SLyude Paul if (core->assign_windows && core->func->head->static_wndw_map) {
2406dbdaf719SLyude Paul drm_for_each_crtc(crtc, dev) {
2407dbdaf719SLyude Paul new_crtc_state = drm_atomic_get_crtc_state(state,
2408dbdaf719SLyude Paul crtc);
2409dbdaf719SLyude Paul if (IS_ERR(new_crtc_state))
2410dbdaf719SLyude Paul return PTR_ERR(new_crtc_state);
2411dbdaf719SLyude Paul
2412dbdaf719SLyude Paul head = nv50_head(crtc);
2413dbdaf719SLyude Paul asyh = nv50_head_atom(new_crtc_state);
2414dbdaf719SLyude Paul core->func->head->static_wndw_map(head, asyh);
2415dbdaf719SLyude Paul }
2416dbdaf719SLyude Paul }
2417dbdaf719SLyude Paul
2418119608a7SBen Skeggs /* We need to handle colour management on a per-plane basis. */
2419119608a7SBen Skeggs for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
2420119608a7SBen Skeggs if (new_crtc_state->color_mgmt_changed) {
2421119608a7SBen Skeggs ret = drm_atomic_add_affected_planes(state, crtc);
2422119608a7SBen Skeggs if (ret)
2423119608a7SBen Skeggs return ret;
2424119608a7SBen Skeggs }
2425119608a7SBen Skeggs }
2426119608a7SBen Skeggs
242730ed49b5SBen Skeggs ret = drm_atomic_helper_check(dev, state);
242830ed49b5SBen Skeggs if (ret)
242930ed49b5SBen Skeggs return ret;
243030ed49b5SBen Skeggs
243130ed49b5SBen Skeggs for_each_oldnew_connector_in_state(state, connector, old_connector_state, new_connector_state, i) {
243230ed49b5SBen Skeggs ret = nv50_disp_outp_atomic_check_clr(atom, old_connector_state);
243330ed49b5SBen Skeggs if (ret)
243430ed49b5SBen Skeggs return ret;
243530ed49b5SBen Skeggs
243630ed49b5SBen Skeggs ret = nv50_disp_outp_atomic_check_set(atom, new_connector_state);
243730ed49b5SBen Skeggs if (ret)
243830ed49b5SBen Skeggs return ret;
243930ed49b5SBen Skeggs }
244030ed49b5SBen Skeggs
2441232c9eecSLyude Paul ret = drm_dp_mst_atomic_check(state);
2442232c9eecSLyude Paul if (ret)
2443232c9eecSLyude Paul return ret;
2444232c9eecSLyude Paul
24452d786508SLyude Paul nv50_crc_atomic_check_outp(atom);
24462d786508SLyude Paul
244730ed49b5SBen Skeggs return 0;
244830ed49b5SBen Skeggs }
244930ed49b5SBen Skeggs
245030ed49b5SBen Skeggs static void
nv50_disp_atomic_state_clear(struct drm_atomic_state * state)245130ed49b5SBen Skeggs nv50_disp_atomic_state_clear(struct drm_atomic_state *state)
245230ed49b5SBen Skeggs {
245330ed49b5SBen Skeggs struct nv50_atom *atom = nv50_atom(state);
245430ed49b5SBen Skeggs struct nv50_outp_atom *outp, *outt;
245530ed49b5SBen Skeggs
245630ed49b5SBen Skeggs list_for_each_entry_safe(outp, outt, &atom->outp, head) {
245730ed49b5SBen Skeggs list_del(&outp->head);
245830ed49b5SBen Skeggs kfree(outp);
245930ed49b5SBen Skeggs }
246030ed49b5SBen Skeggs
246130ed49b5SBen Skeggs drm_atomic_state_default_clear(state);
246230ed49b5SBen Skeggs }
246330ed49b5SBen Skeggs
246430ed49b5SBen Skeggs static void
nv50_disp_atomic_state_free(struct drm_atomic_state * state)246530ed49b5SBen Skeggs nv50_disp_atomic_state_free(struct drm_atomic_state *state)
246630ed49b5SBen Skeggs {
246730ed49b5SBen Skeggs struct nv50_atom *atom = nv50_atom(state);
246830ed49b5SBen Skeggs drm_atomic_state_default_release(&atom->state);
246930ed49b5SBen Skeggs kfree(atom);
247030ed49b5SBen Skeggs }
247130ed49b5SBen Skeggs
247230ed49b5SBen Skeggs static struct drm_atomic_state *
nv50_disp_atomic_state_alloc(struct drm_device * dev)247330ed49b5SBen Skeggs nv50_disp_atomic_state_alloc(struct drm_device *dev)
247430ed49b5SBen Skeggs {
247530ed49b5SBen Skeggs struct nv50_atom *atom;
247630ed49b5SBen Skeggs if (!(atom = kzalloc(sizeof(*atom), GFP_KERNEL)) ||
247730ed49b5SBen Skeggs drm_atomic_state_init(dev, &atom->state) < 0) {
247830ed49b5SBen Skeggs kfree(atom);
247930ed49b5SBen Skeggs return NULL;
248030ed49b5SBen Skeggs }
248130ed49b5SBen Skeggs INIT_LIST_HEAD(&atom->outp);
248230ed49b5SBen Skeggs return &atom->state;
248330ed49b5SBen Skeggs }
248430ed49b5SBen Skeggs
248530ed49b5SBen Skeggs static const struct drm_mode_config_funcs
248630ed49b5SBen Skeggs nv50_disp_func = {
248730ed49b5SBen Skeggs .fb_create = nouveau_user_framebuffer_create,
24884a16dd9dSBen Skeggs .output_poll_changed = drm_fb_helper_output_poll_changed,
248930ed49b5SBen Skeggs .atomic_check = nv50_disp_atomic_check,
249030ed49b5SBen Skeggs .atomic_commit = nv50_disp_atomic_commit,
249130ed49b5SBen Skeggs .atomic_state_alloc = nv50_disp_atomic_state_alloc,
249230ed49b5SBen Skeggs .atomic_state_clear = nv50_disp_atomic_state_clear,
249330ed49b5SBen Skeggs .atomic_state_free = nv50_disp_atomic_state_free,
249430ed49b5SBen Skeggs };
249530ed49b5SBen Skeggs
2496a5c2c0d1SLyude Paul static const struct drm_mode_config_helper_funcs
2497a5c2c0d1SLyude Paul nv50_disp_helper_func = {
2498a5c2c0d1SLyude Paul .atomic_commit_setup = drm_dp_mst_atomic_setup_commit,
2499a5c2c0d1SLyude Paul };
2500a5c2c0d1SLyude Paul
250130ed49b5SBen Skeggs /******************************************************************************
250230ed49b5SBen Skeggs * Init
250330ed49b5SBen Skeggs *****************************************************************************/
250430ed49b5SBen Skeggs
2505ba801ef0SBen Skeggs static void
nv50_display_fini(struct drm_device * dev,bool runtime,bool suspend)2506a0922278SLyude Paul nv50_display_fini(struct drm_device *dev, bool runtime, bool suspend)
250730ed49b5SBen Skeggs {
2508a0922278SLyude Paul struct nouveau_drm *drm = nouveau_drm(dev);
250930ed49b5SBen Skeggs struct drm_encoder *encoder;
251030ed49b5SBen Skeggs
251130ed49b5SBen Skeggs list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2512a0922278SLyude Paul if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST)
2513a0922278SLyude Paul nv50_mstm_fini(nouveau_encoder(encoder));
251430ed49b5SBen Skeggs }
2515a0922278SLyude Paul
2516a0922278SLyude Paul if (!runtime)
2517a0922278SLyude Paul cancel_work_sync(&drm->hpd_work);
251830ed49b5SBen Skeggs }
251930ed49b5SBen Skeggs
2520ba801ef0SBen Skeggs static int
nv50_display_init(struct drm_device * dev,bool resume,bool runtime)25210f9976ddSBen Skeggs nv50_display_init(struct drm_device *dev, bool resume, bool runtime)
252230ed49b5SBen Skeggs {
252309e1b78aSBen Skeggs struct nv50_core *core = nv50_disp(dev)->core;
252430ed49b5SBen Skeggs struct drm_encoder *encoder;
252530ed49b5SBen Skeggs
2526fa1232eaSLyude Paul if (resume || runtime)
252709e1b78aSBen Skeggs core->func->init(core);
252830ed49b5SBen Skeggs
252930ed49b5SBen Skeggs list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
253030ed49b5SBen Skeggs if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
253130ed49b5SBen Skeggs struct nouveau_encoder *nv_encoder =
253230ed49b5SBen Skeggs nouveau_encoder(encoder);
2533a0922278SLyude Paul nv50_mstm_init(nv_encoder, runtime);
253430ed49b5SBen Skeggs }
253530ed49b5SBen Skeggs }
253630ed49b5SBen Skeggs
253730ed49b5SBen Skeggs return 0;
253830ed49b5SBen Skeggs }
253930ed49b5SBen Skeggs
2540ba801ef0SBen Skeggs static void
nv50_display_destroy(struct drm_device * dev)254130ed49b5SBen Skeggs nv50_display_destroy(struct drm_device *dev)
254230ed49b5SBen Skeggs {
254330ed49b5SBen Skeggs struct nv50_disp *disp = nv50_disp(dev);
254430ed49b5SBen Skeggs
2545742db30cSTakashi Iwai nv50_audio_component_fini(nouveau_drm(dev));
2546742db30cSTakashi Iwai
25474a2cb418SLyude Paul nvif_object_unmap(&disp->caps);
25489ac596a4SBen Skeggs nvif_object_dtor(&disp->caps);
25499ca6f1ebSBen Skeggs nv50_core_del(&disp->core);
255030ed49b5SBen Skeggs
255130ed49b5SBen Skeggs nouveau_bo_unmap(disp->sync);
255230ed49b5SBen Skeggs if (disp->sync)
255330ed49b5SBen Skeggs nouveau_bo_unpin(disp->sync);
255430ed49b5SBen Skeggs nouveau_bo_ref(NULL, &disp->sync);
255530ed49b5SBen Skeggs
255630ed49b5SBen Skeggs nouveau_display(dev)->priv = NULL;
255730ed49b5SBen Skeggs kfree(disp);
255830ed49b5SBen Skeggs }
255930ed49b5SBen Skeggs
256030ed49b5SBen Skeggs int
nv50_display_create(struct drm_device * dev)256130ed49b5SBen Skeggs nv50_display_create(struct drm_device *dev)
256230ed49b5SBen Skeggs {
256330ed49b5SBen Skeggs struct nvif_device *device = &nouveau_drm(dev)->client.device;
256430ed49b5SBen Skeggs struct nouveau_drm *drm = nouveau_drm(dev);
256530ed49b5SBen Skeggs struct dcb_table *dcb = &drm->vbios.dcb;
256630ed49b5SBen Skeggs struct drm_connector *connector, *tmp;
256730ed49b5SBen Skeggs struct nv50_disp *disp;
256830ed49b5SBen Skeggs struct dcb_output *dcbe;
256930ed49b5SBen Skeggs int crtcs, ret, i;
25705ff0cb1cSLyude Paul bool has_mst = nv50_has_mst(drm);
257130ed49b5SBen Skeggs
257230ed49b5SBen Skeggs disp = kzalloc(sizeof(*disp), GFP_KERNEL);
257330ed49b5SBen Skeggs if (!disp)
257430ed49b5SBen Skeggs return -ENOMEM;
257530ed49b5SBen Skeggs
257630ed49b5SBen Skeggs mutex_init(&disp->mutex);
257730ed49b5SBen Skeggs
257830ed49b5SBen Skeggs nouveau_display(dev)->priv = disp;
257930ed49b5SBen Skeggs nouveau_display(dev)->dtor = nv50_display_destroy;
258030ed49b5SBen Skeggs nouveau_display(dev)->init = nv50_display_init;
258130ed49b5SBen Skeggs nouveau_display(dev)->fini = nv50_display_fini;
258230ed49b5SBen Skeggs disp->disp = &nouveau_display(dev)->disp;
258330ed49b5SBen Skeggs dev->mode_config.funcs = &nv50_disp_func;
2584a5c2c0d1SLyude Paul dev->mode_config.helper_private = &nv50_disp_helper_func;
25850e94043eSGerd Hoffmann dev->mode_config.quirk_addfb_prefer_xbgr_30bpp = true;
25867a962f2bSBen Skeggs dev->mode_config.normalize_zpos = true;
258730ed49b5SBen Skeggs
258830ed49b5SBen Skeggs /* small shared memory area we use for notifiers and semaphores */
258981b61579SChristian König ret = nouveau_bo_new(&drm->client, 4096, 0x1000,
259081b61579SChristian König NOUVEAU_GEM_DOMAIN_VRAM,
259130ed49b5SBen Skeggs 0, 0x0000, NULL, NULL, &disp->sync);
259230ed49b5SBen Skeggs if (!ret) {
259381b61579SChristian König ret = nouveau_bo_pin(disp->sync, NOUVEAU_GEM_DOMAIN_VRAM, true);
259430ed49b5SBen Skeggs if (!ret) {
259530ed49b5SBen Skeggs ret = nouveau_bo_map(disp->sync);
259630ed49b5SBen Skeggs if (ret)
259730ed49b5SBen Skeggs nouveau_bo_unpin(disp->sync);
259830ed49b5SBen Skeggs }
259930ed49b5SBen Skeggs if (ret)
260030ed49b5SBen Skeggs nouveau_bo_ref(NULL, &disp->sync);
260130ed49b5SBen Skeggs }
260230ed49b5SBen Skeggs
260330ed49b5SBen Skeggs if (ret)
260430ed49b5SBen Skeggs goto out;
260530ed49b5SBen Skeggs
260630ed49b5SBen Skeggs /* allocate master evo channel */
26079ca6f1ebSBen Skeggs ret = nv50_core_new(drm, &disp->core);
260830ed49b5SBen Skeggs if (ret)
260930ed49b5SBen Skeggs goto out;
261030ed49b5SBen Skeggs
2611fa1232eaSLyude Paul disp->core->func->init(disp->core);
26124a2cb418SLyude Paul if (disp->core->func->caps_init) {
26134a2cb418SLyude Paul ret = disp->core->func->caps_init(drm, disp);
26144a2cb418SLyude Paul if (ret)
26154a2cb418SLyude Paul goto out;
26164a2cb418SLyude Paul }
2617fa1232eaSLyude Paul
2618c586f30bSJames Jones /* Assign the correct format modifiers */
2619c586f30bSJames Jones if (disp->disp->object.oclass >= TU102_DISP)
2620c586f30bSJames Jones nouveau_display(dev)->format_modifiers = wndwc57e_modifiers;
2621c586f30bSJames Jones else
262205088314SBen Skeggs if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_FERMI)
2623c586f30bSJames Jones nouveau_display(dev)->format_modifiers = disp90xx_modifiers;
2624c586f30bSJames Jones else
2625c586f30bSJames Jones nouveau_display(dev)->format_modifiers = disp50xx_modifiers;
2626c586f30bSJames Jones
2627d3999c1fSLyude Paul /* FIXME: 256x256 cursors are supported on Kepler, however unlike Maxwell and later
2628d3999c1fSLyude Paul * generations Kepler requires that we use small pages (4K) for cursor scanout surfaces. The
2629d3999c1fSLyude Paul * proper fix for this is to teach nouveau to migrate fbs being used for the cursor plane to
2630d3999c1fSLyude Paul * small page allocations in prepare_fb(). When this is implemented, we should also force
2631d3999c1fSLyude Paul * large pages (128K) for ovly fbs in order to fix Kepler ovlys.
2632d3999c1fSLyude Paul * But until then, just limit cursors to 128x128 - which is small enough to avoid ever using
2633d3999c1fSLyude Paul * large pages.
2634d3999c1fSLyude Paul */
2635d3999c1fSLyude Paul if (disp->disp->object.oclass >= GM107_DISP) {
2636d3b2f0f7SLyude Paul dev->mode_config.cursor_width = 256;
2637d3b2f0f7SLyude Paul dev->mode_config.cursor_height = 256;
2638d3999c1fSLyude Paul } else if (disp->disp->object.oclass >= GK104_DISP) {
2639d3999c1fSLyude Paul dev->mode_config.cursor_width = 128;
2640d3999c1fSLyude Paul dev->mode_config.cursor_height = 128;
2641d3b2f0f7SLyude Paul } else {
2642d3b2f0f7SLyude Paul dev->mode_config.cursor_width = 64;
2643d3b2f0f7SLyude Paul dev->mode_config.cursor_height = 64;
2644d3b2f0f7SLyude Paul }
2645d3b2f0f7SLyude Paul
264630ed49b5SBen Skeggs /* create crtc objects to represent the hw heads */
2647facaed62SBen Skeggs if (disp->disp->object.oclass >= GV100_DISP)
2648facaed62SBen Skeggs crtcs = nvif_rd32(&device->object, 0x610060) & 0xff;
2649facaed62SBen Skeggs else
265030ed49b5SBen Skeggs if (disp->disp->object.oclass >= GF110_DISP)
265130ed49b5SBen Skeggs crtcs = nvif_rd32(&device->object, 0x612004) & 0xf;
265230ed49b5SBen Skeggs else
265330ed49b5SBen Skeggs crtcs = 0x3;
265430ed49b5SBen Skeggs
265530ed49b5SBen Skeggs for (i = 0; i < fls(crtcs); i++) {
26565ff0cb1cSLyude Paul struct nv50_head *head;
26575ff0cb1cSLyude Paul
265830ed49b5SBen Skeggs if (!(crtcs & (1 << i)))
265930ed49b5SBen Skeggs continue;
26605ff0cb1cSLyude Paul
26615ff0cb1cSLyude Paul head = nv50_head_create(dev, i);
26625ff0cb1cSLyude Paul if (IS_ERR(head)) {
26635ff0cb1cSLyude Paul ret = PTR_ERR(head);
266430ed49b5SBen Skeggs goto out;
266530ed49b5SBen Skeggs }
266630ed49b5SBen Skeggs
26675ff0cb1cSLyude Paul if (has_mst) {
26685ff0cb1cSLyude Paul head->msto = nv50_msto_new(dev, head, i);
26695ff0cb1cSLyude Paul if (IS_ERR(head->msto)) {
26705ff0cb1cSLyude Paul ret = PTR_ERR(head->msto);
26715ff0cb1cSLyude Paul head->msto = NULL;
26725ff0cb1cSLyude Paul goto out;
26735ff0cb1cSLyude Paul }
267448140495SLyude Paul
267548140495SLyude Paul /*
267648140495SLyude Paul * FIXME: This is a hack to workaround the following
267748140495SLyude Paul * issues:
267848140495SLyude Paul *
267948140495SLyude Paul * https://gitlab.gnome.org/GNOME/mutter/issues/759
268048140495SLyude Paul * https://gitlab.freedesktop.org/xorg/xserver/merge_requests/277
268148140495SLyude Paul *
268248140495SLyude Paul * Once these issues are closed, this should be
268348140495SLyude Paul * removed
268448140495SLyude Paul */
268548140495SLyude Paul head->msto->encoder.possible_crtcs = crtcs;
26865ff0cb1cSLyude Paul }
26875ff0cb1cSLyude Paul }
26885ff0cb1cSLyude Paul
268930ed49b5SBen Skeggs /* create encoder/connector objects based on VBIOS DCB table */
269030ed49b5SBen Skeggs for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
26913c7fc252SLyude Paul connector = nouveau_connector_create(dev, dcbe);
269230ed49b5SBen Skeggs if (IS_ERR(connector))
269330ed49b5SBen Skeggs continue;
269430ed49b5SBen Skeggs
269530ed49b5SBen Skeggs if (dcbe->location == DCB_LOC_ON_CHIP) {
269630ed49b5SBen Skeggs switch (dcbe->type) {
269730ed49b5SBen Skeggs case DCB_OUTPUT_TMDS:
269830ed49b5SBen Skeggs case DCB_OUTPUT_LVDS:
269930ed49b5SBen Skeggs case DCB_OUTPUT_DP:
270030ed49b5SBen Skeggs ret = nv50_sor_create(connector, dcbe);
270130ed49b5SBen Skeggs break;
270230ed49b5SBen Skeggs case DCB_OUTPUT_ANALOG:
270330ed49b5SBen Skeggs ret = nv50_dac_create(connector, dcbe);
270430ed49b5SBen Skeggs break;
270530ed49b5SBen Skeggs default:
270630ed49b5SBen Skeggs ret = -ENODEV;
270730ed49b5SBen Skeggs break;
270830ed49b5SBen Skeggs }
270930ed49b5SBen Skeggs } else {
271030ed49b5SBen Skeggs ret = nv50_pior_create(connector, dcbe);
271130ed49b5SBen Skeggs }
271230ed49b5SBen Skeggs
271330ed49b5SBen Skeggs if (ret) {
271430ed49b5SBen Skeggs NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
271530ed49b5SBen Skeggs dcbe->location, dcbe->type,
271630ed49b5SBen Skeggs ffs(dcbe->or) - 1, ret);
271730ed49b5SBen Skeggs ret = 0;
271830ed49b5SBen Skeggs }
271930ed49b5SBen Skeggs }
272030ed49b5SBen Skeggs
272130ed49b5SBen Skeggs /* cull any connectors we created that don't have an encoder */
272230ed49b5SBen Skeggs list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
272362afb4adSJosé Roberto de Souza if (connector->possible_encoders)
272430ed49b5SBen Skeggs continue;
272530ed49b5SBen Skeggs
272630ed49b5SBen Skeggs NV_WARN(drm, "%s has no encoders, removing\n",
272730ed49b5SBen Skeggs connector->name);
272830ed49b5SBen Skeggs connector->funcs->destroy(connector);
272930ed49b5SBen Skeggs }
273030ed49b5SBen Skeggs
27312ae4c5f6SMario Kleiner /* Disable vblank irqs aggressively for power-saving, safe on nv50+ */
27322ae4c5f6SMario Kleiner dev->vblank_disable_immediate = true;
27332ae4c5f6SMario Kleiner
2734742db30cSTakashi Iwai nv50_audio_component_init(drm);
2735742db30cSTakashi Iwai
273630ed49b5SBen Skeggs out:
273730ed49b5SBen Skeggs if (ret)
273830ed49b5SBen Skeggs nv50_display_destroy(dev);
273930ed49b5SBen Skeggs return ret;
274030ed49b5SBen Skeggs }
2741c586f30bSJames Jones
2742c586f30bSJames Jones /******************************************************************************
2743c586f30bSJames Jones * Format modifiers
2744c586f30bSJames Jones *****************************************************************************/
2745c586f30bSJames Jones
2746c586f30bSJames Jones /****************************************************************
2747c586f30bSJames Jones * Log2(block height) ----------------------------+ *
2748c586f30bSJames Jones * Page Kind ----------------------------------+ | *
2749c586f30bSJames Jones * Gob Height/Page Kind Generation ------+ | | *
2750c586f30bSJames Jones * Sector layout -------+ | | | *
2751c586f30bSJames Jones * Compression ------+ | | | | */
2752c586f30bSJames Jones const u64 disp50xx_modifiers[] = { /* | | | | | */
2753c586f30bSJames Jones DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x7a, 0),
2754c586f30bSJames Jones DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x7a, 1),
2755c586f30bSJames Jones DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x7a, 2),
2756c586f30bSJames Jones DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x7a, 3),
2757c586f30bSJames Jones DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x7a, 4),
2758c586f30bSJames Jones DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x7a, 5),
2759c586f30bSJames Jones DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x78, 0),
2760c586f30bSJames Jones DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x78, 1),
2761c586f30bSJames Jones DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x78, 2),
2762c586f30bSJames Jones DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x78, 3),
2763c586f30bSJames Jones DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x78, 4),
2764c586f30bSJames Jones DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x78, 5),
2765c586f30bSJames Jones DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x70, 0),
2766c586f30bSJames Jones DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x70, 1),
2767c586f30bSJames Jones DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x70, 2),
2768c586f30bSJames Jones DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x70, 3),
2769c586f30bSJames Jones DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x70, 4),
2770c586f30bSJames Jones DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x70, 5),
2771c586f30bSJames Jones DRM_FORMAT_MOD_LINEAR,
2772c586f30bSJames Jones DRM_FORMAT_MOD_INVALID
2773c586f30bSJames Jones };
2774c586f30bSJames Jones
2775c586f30bSJames Jones /****************************************************************
2776c586f30bSJames Jones * Log2(block height) ----------------------------+ *
2777c586f30bSJames Jones * Page Kind ----------------------------------+ | *
2778c586f30bSJames Jones * Gob Height/Page Kind Generation ------+ | | *
2779c586f30bSJames Jones * Sector layout -------+ | | | *
2780c586f30bSJames Jones * Compression ------+ | | | | */
2781c586f30bSJames Jones const u64 disp90xx_modifiers[] = { /* | | | | | */
2782c586f30bSJames Jones DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 0, 0xfe, 0),
2783c586f30bSJames Jones DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 0, 0xfe, 1),
2784c586f30bSJames Jones DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 0, 0xfe, 2),
2785c586f30bSJames Jones DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 0, 0xfe, 3),
2786c586f30bSJames Jones DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 0, 0xfe, 4),
2787c586f30bSJames Jones DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 0, 0xfe, 5),
2788c586f30bSJames Jones DRM_FORMAT_MOD_LINEAR,
2789c586f30bSJames Jones DRM_FORMAT_MOD_INVALID
2790c586f30bSJames Jones };
2791