xref: /openbmc/linux/drivers/gpu/drm/msm/msm_iommu.c (revision b145c6e65eb05e123097d726aa9d4f5b8f11c401)
1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2871d812aSRob Clark /*
3871d812aSRob Clark  * Copyright (C) 2013 Red Hat
4871d812aSRob Clark  * Author: Rob Clark <robdclark@gmail.com>
5871d812aSRob Clark  */
6871d812aSRob Clark 
7*b145c6e6SJordan Crouse #include <linux/adreno-smmu-priv.h>
8*b145c6e6SJordan Crouse #include <linux/io-pgtable.h>
9871d812aSRob Clark #include "msm_drv.h"
10871d812aSRob Clark #include "msm_mmu.h"
11871d812aSRob Clark 
12871d812aSRob Clark struct msm_iommu {
13871d812aSRob Clark 	struct msm_mmu base;
14871d812aSRob Clark 	struct iommu_domain *domain;
15*b145c6e6SJordan Crouse 	atomic_t pagetables;
16871d812aSRob Clark };
17*b145c6e6SJordan Crouse 
18871d812aSRob Clark #define to_msm_iommu(x) container_of(x, struct msm_iommu, base)
19871d812aSRob Clark 
20*b145c6e6SJordan Crouse struct msm_iommu_pagetable {
21*b145c6e6SJordan Crouse 	struct msm_mmu base;
22*b145c6e6SJordan Crouse 	struct msm_mmu *parent;
23*b145c6e6SJordan Crouse 	struct io_pgtable_ops *pgtbl_ops;
24*b145c6e6SJordan Crouse 	phys_addr_t ttbr;
25*b145c6e6SJordan Crouse 	u32 asid;
26*b145c6e6SJordan Crouse };
27*b145c6e6SJordan Crouse static struct msm_iommu_pagetable *to_pagetable(struct msm_mmu *mmu)
28*b145c6e6SJordan Crouse {
29*b145c6e6SJordan Crouse 	return container_of(mmu, struct msm_iommu_pagetable, base);
30*b145c6e6SJordan Crouse }
31*b145c6e6SJordan Crouse 
32*b145c6e6SJordan Crouse static int msm_iommu_pagetable_unmap(struct msm_mmu *mmu, u64 iova,
33*b145c6e6SJordan Crouse 		size_t size)
34*b145c6e6SJordan Crouse {
35*b145c6e6SJordan Crouse 	struct msm_iommu_pagetable *pagetable = to_pagetable(mmu);
36*b145c6e6SJordan Crouse 	struct io_pgtable_ops *ops = pagetable->pgtbl_ops;
37*b145c6e6SJordan Crouse 	size_t unmapped = 0;
38*b145c6e6SJordan Crouse 
39*b145c6e6SJordan Crouse 	/* Unmap the block one page at a time */
40*b145c6e6SJordan Crouse 	while (size) {
41*b145c6e6SJordan Crouse 		unmapped += ops->unmap(ops, iova, 4096, NULL);
42*b145c6e6SJordan Crouse 		iova += 4096;
43*b145c6e6SJordan Crouse 		size -= 4096;
44*b145c6e6SJordan Crouse 	}
45*b145c6e6SJordan Crouse 
46*b145c6e6SJordan Crouse 	iommu_flush_tlb_all(to_msm_iommu(pagetable->parent)->domain);
47*b145c6e6SJordan Crouse 
48*b145c6e6SJordan Crouse 	return (unmapped == size) ? 0 : -EINVAL;
49*b145c6e6SJordan Crouse }
50*b145c6e6SJordan Crouse 
51*b145c6e6SJordan Crouse static int msm_iommu_pagetable_map(struct msm_mmu *mmu, u64 iova,
52*b145c6e6SJordan Crouse 		struct sg_table *sgt, size_t len, int prot)
53*b145c6e6SJordan Crouse {
54*b145c6e6SJordan Crouse 	struct msm_iommu_pagetable *pagetable = to_pagetable(mmu);
55*b145c6e6SJordan Crouse 	struct io_pgtable_ops *ops = pagetable->pgtbl_ops;
56*b145c6e6SJordan Crouse 	struct scatterlist *sg;
57*b145c6e6SJordan Crouse 	size_t mapped = 0;
58*b145c6e6SJordan Crouse 	u64 addr = iova;
59*b145c6e6SJordan Crouse 	unsigned int i;
60*b145c6e6SJordan Crouse 
61*b145c6e6SJordan Crouse 	for_each_sg(sgt->sgl, sg, sgt->nents, i) {
62*b145c6e6SJordan Crouse 		size_t size = sg->length;
63*b145c6e6SJordan Crouse 		phys_addr_t phys = sg_phys(sg);
64*b145c6e6SJordan Crouse 
65*b145c6e6SJordan Crouse 		/* Map the block one page at a time */
66*b145c6e6SJordan Crouse 		while (size) {
67*b145c6e6SJordan Crouse 			if (ops->map(ops, addr, phys, 4096, prot, GFP_KERNEL)) {
68*b145c6e6SJordan Crouse 				msm_iommu_pagetable_unmap(mmu, iova, mapped);
69*b145c6e6SJordan Crouse 				return -EINVAL;
70*b145c6e6SJordan Crouse 			}
71*b145c6e6SJordan Crouse 
72*b145c6e6SJordan Crouse 			phys += 4096;
73*b145c6e6SJordan Crouse 			addr += 4096;
74*b145c6e6SJordan Crouse 			size -= 4096;
75*b145c6e6SJordan Crouse 			mapped += 4096;
76*b145c6e6SJordan Crouse 		}
77*b145c6e6SJordan Crouse 	}
78*b145c6e6SJordan Crouse 
79*b145c6e6SJordan Crouse 	return 0;
80*b145c6e6SJordan Crouse }
81*b145c6e6SJordan Crouse 
82*b145c6e6SJordan Crouse static void msm_iommu_pagetable_destroy(struct msm_mmu *mmu)
83*b145c6e6SJordan Crouse {
84*b145c6e6SJordan Crouse 	struct msm_iommu_pagetable *pagetable = to_pagetable(mmu);
85*b145c6e6SJordan Crouse 	struct msm_iommu *iommu = to_msm_iommu(pagetable->parent);
86*b145c6e6SJordan Crouse 	struct adreno_smmu_priv *adreno_smmu =
87*b145c6e6SJordan Crouse 		dev_get_drvdata(pagetable->parent->dev);
88*b145c6e6SJordan Crouse 
89*b145c6e6SJordan Crouse 	/*
90*b145c6e6SJordan Crouse 	 * If this is the last attached pagetable for the parent,
91*b145c6e6SJordan Crouse 	 * disable TTBR0 in the arm-smmu driver
92*b145c6e6SJordan Crouse 	 */
93*b145c6e6SJordan Crouse 	if (atomic_dec_return(&iommu->pagetables) == 0)
94*b145c6e6SJordan Crouse 		adreno_smmu->set_ttbr0_cfg(adreno_smmu->cookie, NULL);
95*b145c6e6SJordan Crouse 
96*b145c6e6SJordan Crouse 	free_io_pgtable_ops(pagetable->pgtbl_ops);
97*b145c6e6SJordan Crouse 	kfree(pagetable);
98*b145c6e6SJordan Crouse }
99*b145c6e6SJordan Crouse 
100*b145c6e6SJordan Crouse int msm_iommu_pagetable_params(struct msm_mmu *mmu,
101*b145c6e6SJordan Crouse 		phys_addr_t *ttbr, int *asid)
102*b145c6e6SJordan Crouse {
103*b145c6e6SJordan Crouse 	struct msm_iommu_pagetable *pagetable;
104*b145c6e6SJordan Crouse 
105*b145c6e6SJordan Crouse 	if (mmu->type != MSM_MMU_IOMMU_PAGETABLE)
106*b145c6e6SJordan Crouse 		return -EINVAL;
107*b145c6e6SJordan Crouse 
108*b145c6e6SJordan Crouse 	pagetable = to_pagetable(mmu);
109*b145c6e6SJordan Crouse 
110*b145c6e6SJordan Crouse 	if (ttbr)
111*b145c6e6SJordan Crouse 		*ttbr = pagetable->ttbr;
112*b145c6e6SJordan Crouse 
113*b145c6e6SJordan Crouse 	if (asid)
114*b145c6e6SJordan Crouse 		*asid = pagetable->asid;
115*b145c6e6SJordan Crouse 
116*b145c6e6SJordan Crouse 	return 0;
117*b145c6e6SJordan Crouse }
118*b145c6e6SJordan Crouse 
119*b145c6e6SJordan Crouse static const struct msm_mmu_funcs pagetable_funcs = {
120*b145c6e6SJordan Crouse 		.map = msm_iommu_pagetable_map,
121*b145c6e6SJordan Crouse 		.unmap = msm_iommu_pagetable_unmap,
122*b145c6e6SJordan Crouse 		.destroy = msm_iommu_pagetable_destroy,
123*b145c6e6SJordan Crouse };
124*b145c6e6SJordan Crouse 
125*b145c6e6SJordan Crouse static void msm_iommu_tlb_flush_all(void *cookie)
126*b145c6e6SJordan Crouse {
127*b145c6e6SJordan Crouse }
128*b145c6e6SJordan Crouse 
129*b145c6e6SJordan Crouse static void msm_iommu_tlb_flush_walk(unsigned long iova, size_t size,
130*b145c6e6SJordan Crouse 		size_t granule, void *cookie)
131*b145c6e6SJordan Crouse {
132*b145c6e6SJordan Crouse }
133*b145c6e6SJordan Crouse 
134*b145c6e6SJordan Crouse static void msm_iommu_tlb_add_page(struct iommu_iotlb_gather *gather,
135*b145c6e6SJordan Crouse 		unsigned long iova, size_t granule, void *cookie)
136*b145c6e6SJordan Crouse {
137*b145c6e6SJordan Crouse }
138*b145c6e6SJordan Crouse 
139*b145c6e6SJordan Crouse static const struct iommu_flush_ops null_tlb_ops = {
140*b145c6e6SJordan Crouse 	.tlb_flush_all = msm_iommu_tlb_flush_all,
141*b145c6e6SJordan Crouse 	.tlb_flush_walk = msm_iommu_tlb_flush_walk,
142*b145c6e6SJordan Crouse 	.tlb_flush_leaf = msm_iommu_tlb_flush_walk,
143*b145c6e6SJordan Crouse 	.tlb_add_page = msm_iommu_tlb_add_page,
144*b145c6e6SJordan Crouse };
145*b145c6e6SJordan Crouse 
146*b145c6e6SJordan Crouse struct msm_mmu *msm_iommu_pagetable_create(struct msm_mmu *parent)
147*b145c6e6SJordan Crouse {
148*b145c6e6SJordan Crouse 	struct adreno_smmu_priv *adreno_smmu = dev_get_drvdata(parent->dev);
149*b145c6e6SJordan Crouse 	struct msm_iommu *iommu = to_msm_iommu(parent);
150*b145c6e6SJordan Crouse 	struct msm_iommu_pagetable *pagetable;
151*b145c6e6SJordan Crouse 	const struct io_pgtable_cfg *ttbr1_cfg = NULL;
152*b145c6e6SJordan Crouse 	struct io_pgtable_cfg ttbr0_cfg;
153*b145c6e6SJordan Crouse 	int ret;
154*b145c6e6SJordan Crouse 
155*b145c6e6SJordan Crouse 	/* Get the pagetable configuration from the domain */
156*b145c6e6SJordan Crouse 	if (adreno_smmu->cookie)
157*b145c6e6SJordan Crouse 		ttbr1_cfg = adreno_smmu->get_ttbr1_cfg(adreno_smmu->cookie);
158*b145c6e6SJordan Crouse 	if (!ttbr1_cfg)
159*b145c6e6SJordan Crouse 		return ERR_PTR(-ENODEV);
160*b145c6e6SJordan Crouse 
161*b145c6e6SJordan Crouse 	pagetable = kzalloc(sizeof(*pagetable), GFP_KERNEL);
162*b145c6e6SJordan Crouse 	if (!pagetable)
163*b145c6e6SJordan Crouse 		return ERR_PTR(-ENOMEM);
164*b145c6e6SJordan Crouse 
165*b145c6e6SJordan Crouse 	msm_mmu_init(&pagetable->base, parent->dev, &pagetable_funcs,
166*b145c6e6SJordan Crouse 		MSM_MMU_IOMMU_PAGETABLE);
167*b145c6e6SJordan Crouse 
168*b145c6e6SJordan Crouse 	/* Clone the TTBR1 cfg as starting point for TTBR0 cfg: */
169*b145c6e6SJordan Crouse 	ttbr0_cfg = *ttbr1_cfg;
170*b145c6e6SJordan Crouse 
171*b145c6e6SJordan Crouse 	/* The incoming cfg will have the TTBR1 quirk enabled */
172*b145c6e6SJordan Crouse 	ttbr0_cfg.quirks &= ~IO_PGTABLE_QUIRK_ARM_TTBR1;
173*b145c6e6SJordan Crouse 	ttbr0_cfg.tlb = &null_tlb_ops;
174*b145c6e6SJordan Crouse 
175*b145c6e6SJordan Crouse 	pagetable->pgtbl_ops = alloc_io_pgtable_ops(ARM_64_LPAE_S1,
176*b145c6e6SJordan Crouse 		&ttbr0_cfg, iommu->domain);
177*b145c6e6SJordan Crouse 
178*b145c6e6SJordan Crouse 	if (!pagetable->pgtbl_ops) {
179*b145c6e6SJordan Crouse 		kfree(pagetable);
180*b145c6e6SJordan Crouse 		return ERR_PTR(-ENOMEM);
181*b145c6e6SJordan Crouse 	}
182*b145c6e6SJordan Crouse 
183*b145c6e6SJordan Crouse 	/*
184*b145c6e6SJordan Crouse 	 * If this is the first pagetable that we've allocated, send it back to
185*b145c6e6SJordan Crouse 	 * the arm-smmu driver as a trigger to set up TTBR0
186*b145c6e6SJordan Crouse 	 */
187*b145c6e6SJordan Crouse 	if (atomic_inc_return(&iommu->pagetables) == 1) {
188*b145c6e6SJordan Crouse 		ret = adreno_smmu->set_ttbr0_cfg(adreno_smmu->cookie, &ttbr0_cfg);
189*b145c6e6SJordan Crouse 		if (ret) {
190*b145c6e6SJordan Crouse 			free_io_pgtable_ops(pagetable->pgtbl_ops);
191*b145c6e6SJordan Crouse 			kfree(pagetable);
192*b145c6e6SJordan Crouse 			return ERR_PTR(ret);
193*b145c6e6SJordan Crouse 		}
194*b145c6e6SJordan Crouse 	}
195*b145c6e6SJordan Crouse 
196*b145c6e6SJordan Crouse 	/* Needed later for TLB flush */
197*b145c6e6SJordan Crouse 	pagetable->parent = parent;
198*b145c6e6SJordan Crouse 	pagetable->ttbr = ttbr0_cfg.arm_lpae_s1_cfg.ttbr;
199*b145c6e6SJordan Crouse 
200*b145c6e6SJordan Crouse 	/*
201*b145c6e6SJordan Crouse 	 * TODO we would like each set of page tables to have a unique ASID
202*b145c6e6SJordan Crouse 	 * to optimize TLB invalidation.  But iommu_flush_tlb_all() will
203*b145c6e6SJordan Crouse 	 * end up flushing the ASID used for TTBR1 pagetables, which is not
204*b145c6e6SJordan Crouse 	 * what we want.  So for now just use the same ASID as TTBR1.
205*b145c6e6SJordan Crouse 	 */
206*b145c6e6SJordan Crouse 	pagetable->asid = 0;
207*b145c6e6SJordan Crouse 
208*b145c6e6SJordan Crouse 	return &pagetable->base;
209*b145c6e6SJordan Crouse }
210*b145c6e6SJordan Crouse 
2117f8036b7SRob Clark static int msm_fault_handler(struct iommu_domain *domain, struct device *dev,
212871d812aSRob Clark 		unsigned long iova, int flags, void *arg)
213871d812aSRob Clark {
2147f8036b7SRob Clark 	struct msm_iommu *iommu = arg;
2157f8036b7SRob Clark 	if (iommu->base.handler)
2167f8036b7SRob Clark 		return iommu->base.handler(iommu->base.arg, iova, flags);
217bdad5c53SJordan Crouse 	pr_warn_ratelimited("*** fault: iova=%16lx, flags=%d\n", iova, flags);
2186814dbf9SRob Clark 	return 0;
219871d812aSRob Clark }
220871d812aSRob Clark 
22153bf7f7aSDrew Davenport static void msm_iommu_detach(struct msm_mmu *mmu)
22287e956e9SStephane Viau {
22387e956e9SStephane Viau 	struct msm_iommu *iommu = to_msm_iommu(mmu);
224cc692726SRob Clark 
225944fc36cSRob Clark 	iommu_detach_device(iommu->domain, mmu->dev);
22687e956e9SStephane Viau }
22787e956e9SStephane Viau 
22878babc16SRob Clark static int msm_iommu_map(struct msm_mmu *mmu, uint64_t iova,
229fb212ad6SJordan Crouse 		struct sg_table *sgt, size_t len, int prot)
230871d812aSRob Clark {
231871d812aSRob Clark 	struct msm_iommu *iommu = to_msm_iommu(mmu);
232f9000049SRob Clark 	size_t ret;
233871d812aSRob Clark 
234e3c64c72SJordan Crouse 	/* The arm-smmu driver expects the addresses to be sign extended */
235e3c64c72SJordan Crouse 	if (iova & BIT_ULL(48))
236e3c64c72SJordan Crouse 		iova |= GENMASK_ULL(63, 49);
237e3c64c72SJordan Crouse 
238f9000049SRob Clark 	ret = iommu_map_sg(iommu->domain, iova, sgt->sgl, sgt->nents, prot);
239098336deSWen Yang 	WARN_ON(!ret);
240871d812aSRob Clark 
241f9000049SRob Clark 	return (ret == len) ? 0 : -EINVAL;
242871d812aSRob Clark }
243871d812aSRob Clark 
244fb212ad6SJordan Crouse static int msm_iommu_unmap(struct msm_mmu *mmu, uint64_t iova, size_t len)
245871d812aSRob Clark {
246871d812aSRob Clark 	struct msm_iommu *iommu = to_msm_iommu(mmu);
247871d812aSRob Clark 
248e3c64c72SJordan Crouse 	if (iova & BIT_ULL(48))
249e3c64c72SJordan Crouse 		iova |= GENMASK_ULL(63, 49);
250e3c64c72SJordan Crouse 
251f9000049SRob Clark 	iommu_unmap(iommu->domain, iova, len);
252871d812aSRob Clark 
253871d812aSRob Clark 	return 0;
254871d812aSRob Clark }
255871d812aSRob Clark 
256871d812aSRob Clark static void msm_iommu_destroy(struct msm_mmu *mmu)
257871d812aSRob Clark {
258871d812aSRob Clark 	struct msm_iommu *iommu = to_msm_iommu(mmu);
259871d812aSRob Clark 	iommu_domain_free(iommu->domain);
260871d812aSRob Clark 	kfree(iommu);
261871d812aSRob Clark }
262871d812aSRob Clark 
263871d812aSRob Clark static const struct msm_mmu_funcs funcs = {
26487e956e9SStephane Viau 		.detach = msm_iommu_detach,
265871d812aSRob Clark 		.map = msm_iommu_map,
266871d812aSRob Clark 		.unmap = msm_iommu_unmap,
267871d812aSRob Clark 		.destroy = msm_iommu_destroy,
268871d812aSRob Clark };
269871d812aSRob Clark 
270944fc36cSRob Clark struct msm_mmu *msm_iommu_new(struct device *dev, struct iommu_domain *domain)
271871d812aSRob Clark {
272871d812aSRob Clark 	struct msm_iommu *iommu;
27352da6d51SJordan Crouse 	int ret;
274871d812aSRob Clark 
275ccac7ce3SJordan Crouse 	if (!domain)
276ccac7ce3SJordan Crouse 		return ERR_PTR(-ENODEV);
277ccac7ce3SJordan Crouse 
278871d812aSRob Clark 	iommu = kzalloc(sizeof(*iommu), GFP_KERNEL);
279871d812aSRob Clark 	if (!iommu)
280871d812aSRob Clark 		return ERR_PTR(-ENOMEM);
281871d812aSRob Clark 
282871d812aSRob Clark 	iommu->domain = domain;
283*b145c6e6SJordan Crouse 	msm_mmu_init(&iommu->base, dev, &funcs, MSM_MMU_IOMMU);
2847f8036b7SRob Clark 	iommu_set_fault_handler(domain, msm_fault_handler, iommu);
285871d812aSRob Clark 
286*b145c6e6SJordan Crouse 	atomic_set(&iommu->pagetables, 0);
287*b145c6e6SJordan Crouse 
28852da6d51SJordan Crouse 	ret = iommu_attach_device(iommu->domain, dev);
28952da6d51SJordan Crouse 	if (ret) {
29052da6d51SJordan Crouse 		kfree(iommu);
29152da6d51SJordan Crouse 		return ERR_PTR(ret);
29252da6d51SJordan Crouse 	}
29352da6d51SJordan Crouse 
294871d812aSRob Clark 	return &iommu->base;
295871d812aSRob Clark }
296