1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2871d812aSRob Clark /* 3871d812aSRob Clark * Copyright (C) 2013 Red Hat 4871d812aSRob Clark * Author: Rob Clark <robdclark@gmail.com> 5871d812aSRob Clark */ 6871d812aSRob Clark 7b145c6e6SJordan Crouse #include <linux/adreno-smmu-priv.h> 8b145c6e6SJordan Crouse #include <linux/io-pgtable.h> 9871d812aSRob Clark #include "msm_drv.h" 10871d812aSRob Clark #include "msm_mmu.h" 11871d812aSRob Clark 12871d812aSRob Clark struct msm_iommu { 13871d812aSRob Clark struct msm_mmu base; 14871d812aSRob Clark struct iommu_domain *domain; 15b145c6e6SJordan Crouse atomic_t pagetables; 16871d812aSRob Clark }; 17b145c6e6SJordan Crouse 18871d812aSRob Clark #define to_msm_iommu(x) container_of(x, struct msm_iommu, base) 19871d812aSRob Clark 20b145c6e6SJordan Crouse struct msm_iommu_pagetable { 21b145c6e6SJordan Crouse struct msm_mmu base; 22b145c6e6SJordan Crouse struct msm_mmu *parent; 23b145c6e6SJordan Crouse struct io_pgtable_ops *pgtbl_ops; 2470bccecfSRob Clark unsigned long pgsize_bitmap; /* Bitmap of page sizes in use */ 25b145c6e6SJordan Crouse phys_addr_t ttbr; 26b145c6e6SJordan Crouse u32 asid; 27b145c6e6SJordan Crouse }; 28b145c6e6SJordan Crouse static struct msm_iommu_pagetable *to_pagetable(struct msm_mmu *mmu) 29b145c6e6SJordan Crouse { 30b145c6e6SJordan Crouse return container_of(mmu, struct msm_iommu_pagetable, base); 31b145c6e6SJordan Crouse } 32b145c6e6SJordan Crouse 3370bccecfSRob Clark /* based on iommu_pgsize() in iommu.c: */ 3470bccecfSRob Clark static size_t calc_pgsize(struct msm_iommu_pagetable *pagetable, 3570bccecfSRob Clark unsigned long iova, phys_addr_t paddr, 3670bccecfSRob Clark size_t size, size_t *count) 3770bccecfSRob Clark { 3870bccecfSRob Clark unsigned int pgsize_idx, pgsize_idx_next; 3970bccecfSRob Clark unsigned long pgsizes; 4070bccecfSRob Clark size_t offset, pgsize, pgsize_next; 4170bccecfSRob Clark unsigned long addr_merge = paddr | iova; 4270bccecfSRob Clark 4370bccecfSRob Clark /* Page sizes supported by the hardware and small enough for @size */ 4470bccecfSRob Clark pgsizes = pagetable->pgsize_bitmap & GENMASK(__fls(size), 0); 4570bccecfSRob Clark 4670bccecfSRob Clark /* Constrain the page sizes further based on the maximum alignment */ 4770bccecfSRob Clark if (likely(addr_merge)) 4870bccecfSRob Clark pgsizes &= GENMASK(__ffs(addr_merge), 0); 4970bccecfSRob Clark 5070bccecfSRob Clark /* Make sure we have at least one suitable page size */ 5170bccecfSRob Clark BUG_ON(!pgsizes); 5270bccecfSRob Clark 5370bccecfSRob Clark /* Pick the biggest page size remaining */ 5470bccecfSRob Clark pgsize_idx = __fls(pgsizes); 5570bccecfSRob Clark pgsize = BIT(pgsize_idx); 5670bccecfSRob Clark if (!count) 5770bccecfSRob Clark return pgsize; 5870bccecfSRob Clark 5970bccecfSRob Clark /* Find the next biggest support page size, if it exists */ 6070bccecfSRob Clark pgsizes = pagetable->pgsize_bitmap & ~GENMASK(pgsize_idx, 0); 6170bccecfSRob Clark if (!pgsizes) 6270bccecfSRob Clark goto out_set_count; 6370bccecfSRob Clark 6470bccecfSRob Clark pgsize_idx_next = __ffs(pgsizes); 6570bccecfSRob Clark pgsize_next = BIT(pgsize_idx_next); 6670bccecfSRob Clark 6770bccecfSRob Clark /* 6870bccecfSRob Clark * There's no point trying a bigger page size unless the virtual 6970bccecfSRob Clark * and physical addresses are similarly offset within the larger page. 7070bccecfSRob Clark */ 7170bccecfSRob Clark if ((iova ^ paddr) & (pgsize_next - 1)) 7270bccecfSRob Clark goto out_set_count; 7370bccecfSRob Clark 7470bccecfSRob Clark /* Calculate the offset to the next page size alignment boundary */ 7570bccecfSRob Clark offset = pgsize_next - (addr_merge & (pgsize_next - 1)); 7670bccecfSRob Clark 7770bccecfSRob Clark /* 7870bccecfSRob Clark * If size is big enough to accommodate the larger page, reduce 7970bccecfSRob Clark * the number of smaller pages. 8070bccecfSRob Clark */ 8170bccecfSRob Clark if (offset + pgsize_next <= size) 8270bccecfSRob Clark size = offset; 8370bccecfSRob Clark 8470bccecfSRob Clark out_set_count: 8570bccecfSRob Clark *count = size >> pgsize_idx; 8670bccecfSRob Clark return pgsize; 8770bccecfSRob Clark } 8870bccecfSRob Clark 89b145c6e6SJordan Crouse static int msm_iommu_pagetable_unmap(struct msm_mmu *mmu, u64 iova, 90b145c6e6SJordan Crouse size_t size) 91b145c6e6SJordan Crouse { 92b145c6e6SJordan Crouse struct msm_iommu_pagetable *pagetable = to_pagetable(mmu); 93b145c6e6SJordan Crouse struct io_pgtable_ops *ops = pagetable->pgtbl_ops; 94b145c6e6SJordan Crouse 95b145c6e6SJordan Crouse while (size) { 9670bccecfSRob Clark size_t unmapped, pgsize, count; 9770bccecfSRob Clark 9870bccecfSRob Clark pgsize = calc_pgsize(pagetable, iova, iova, size, &count); 9970bccecfSRob Clark 10070bccecfSRob Clark unmapped = ops->unmap_pages(ops, iova, pgsize, count, NULL); 10170bccecfSRob Clark if (!unmapped) 10270bccecfSRob Clark break; 10370bccecfSRob Clark 10470bccecfSRob Clark iova += unmapped; 10570bccecfSRob Clark size -= unmapped; 106b145c6e6SJordan Crouse } 107b145c6e6SJordan Crouse 10893b694d0SLinus Torvalds iommu_flush_iotlb_all(to_msm_iommu(pagetable->parent)->domain); 109b145c6e6SJordan Crouse 11070bccecfSRob Clark return (size == 0) ? 0 : -EINVAL; 111b145c6e6SJordan Crouse } 112b145c6e6SJordan Crouse 113b145c6e6SJordan Crouse static int msm_iommu_pagetable_map(struct msm_mmu *mmu, u64 iova, 114b145c6e6SJordan Crouse struct sg_table *sgt, size_t len, int prot) 115b145c6e6SJordan Crouse { 116b145c6e6SJordan Crouse struct msm_iommu_pagetable *pagetable = to_pagetable(mmu); 117b145c6e6SJordan Crouse struct io_pgtable_ops *ops = pagetable->pgtbl_ops; 118b145c6e6SJordan Crouse struct scatterlist *sg; 119b145c6e6SJordan Crouse u64 addr = iova; 120b145c6e6SJordan Crouse unsigned int i; 121b145c6e6SJordan Crouse 12262b5e322SJonathan Marek for_each_sgtable_sg(sgt, sg, i) { 123b145c6e6SJordan Crouse size_t size = sg->length; 124b145c6e6SJordan Crouse phys_addr_t phys = sg_phys(sg); 125b145c6e6SJordan Crouse 126b145c6e6SJordan Crouse while (size) { 12770bccecfSRob Clark size_t pgsize, count, mapped = 0; 12870bccecfSRob Clark int ret; 12970bccecfSRob Clark 13070bccecfSRob Clark pgsize = calc_pgsize(pagetable, addr, phys, size, &count); 13170bccecfSRob Clark 13270bccecfSRob Clark ret = ops->map_pages(ops, addr, phys, pgsize, count, 13370bccecfSRob Clark prot, GFP_KERNEL, &mapped); 13470bccecfSRob Clark 13570bccecfSRob Clark /* map_pages could fail after mapping some of the pages, 13670bccecfSRob Clark * so update the counters before error handling. 13770bccecfSRob Clark */ 13870bccecfSRob Clark phys += mapped; 13970bccecfSRob Clark addr += mapped; 14070bccecfSRob Clark size -= mapped; 14170bccecfSRob Clark 14270bccecfSRob Clark if (ret) { 14370bccecfSRob Clark msm_iommu_pagetable_unmap(mmu, iova, addr - iova); 144b145c6e6SJordan Crouse return -EINVAL; 145b145c6e6SJordan Crouse } 146b145c6e6SJordan Crouse } 147b145c6e6SJordan Crouse } 148b145c6e6SJordan Crouse 149b145c6e6SJordan Crouse return 0; 150b145c6e6SJordan Crouse } 151b145c6e6SJordan Crouse 152b145c6e6SJordan Crouse static void msm_iommu_pagetable_destroy(struct msm_mmu *mmu) 153b145c6e6SJordan Crouse { 154b145c6e6SJordan Crouse struct msm_iommu_pagetable *pagetable = to_pagetable(mmu); 155b145c6e6SJordan Crouse struct msm_iommu *iommu = to_msm_iommu(pagetable->parent); 156b145c6e6SJordan Crouse struct adreno_smmu_priv *adreno_smmu = 157b145c6e6SJordan Crouse dev_get_drvdata(pagetable->parent->dev); 158b145c6e6SJordan Crouse 159b145c6e6SJordan Crouse /* 160b145c6e6SJordan Crouse * If this is the last attached pagetable for the parent, 161b145c6e6SJordan Crouse * disable TTBR0 in the arm-smmu driver 162b145c6e6SJordan Crouse */ 163b145c6e6SJordan Crouse if (atomic_dec_return(&iommu->pagetables) == 0) 164b145c6e6SJordan Crouse adreno_smmu->set_ttbr0_cfg(adreno_smmu->cookie, NULL); 165b145c6e6SJordan Crouse 166b145c6e6SJordan Crouse free_io_pgtable_ops(pagetable->pgtbl_ops); 167b145c6e6SJordan Crouse kfree(pagetable); 168b145c6e6SJordan Crouse } 169b145c6e6SJordan Crouse 170b145c6e6SJordan Crouse int msm_iommu_pagetable_params(struct msm_mmu *mmu, 171b145c6e6SJordan Crouse phys_addr_t *ttbr, int *asid) 172b145c6e6SJordan Crouse { 173b145c6e6SJordan Crouse struct msm_iommu_pagetable *pagetable; 174b145c6e6SJordan Crouse 175b145c6e6SJordan Crouse if (mmu->type != MSM_MMU_IOMMU_PAGETABLE) 176b145c6e6SJordan Crouse return -EINVAL; 177b145c6e6SJordan Crouse 178b145c6e6SJordan Crouse pagetable = to_pagetable(mmu); 179b145c6e6SJordan Crouse 180b145c6e6SJordan Crouse if (ttbr) 181b145c6e6SJordan Crouse *ttbr = pagetable->ttbr; 182b145c6e6SJordan Crouse 183b145c6e6SJordan Crouse if (asid) 184b145c6e6SJordan Crouse *asid = pagetable->asid; 185b145c6e6SJordan Crouse 186b145c6e6SJordan Crouse return 0; 187b145c6e6SJordan Crouse } 188b145c6e6SJordan Crouse 189*3236130bSDmitry Baryshkov struct iommu_domain_geometry *msm_iommu_get_geometry(struct msm_mmu *mmu) 190*3236130bSDmitry Baryshkov { 191*3236130bSDmitry Baryshkov struct msm_iommu *iommu = to_msm_iommu(mmu); 192*3236130bSDmitry Baryshkov 193*3236130bSDmitry Baryshkov return &iommu->domain->geometry; 194*3236130bSDmitry Baryshkov } 195*3236130bSDmitry Baryshkov 196b145c6e6SJordan Crouse static const struct msm_mmu_funcs pagetable_funcs = { 197b145c6e6SJordan Crouse .map = msm_iommu_pagetable_map, 198b145c6e6SJordan Crouse .unmap = msm_iommu_pagetable_unmap, 199b145c6e6SJordan Crouse .destroy = msm_iommu_pagetable_destroy, 200b145c6e6SJordan Crouse }; 201b145c6e6SJordan Crouse 202b145c6e6SJordan Crouse static void msm_iommu_tlb_flush_all(void *cookie) 203b145c6e6SJordan Crouse { 204b145c6e6SJordan Crouse } 205b145c6e6SJordan Crouse 206b145c6e6SJordan Crouse static void msm_iommu_tlb_flush_walk(unsigned long iova, size_t size, 207b145c6e6SJordan Crouse size_t granule, void *cookie) 208b145c6e6SJordan Crouse { 209b145c6e6SJordan Crouse } 210b145c6e6SJordan Crouse 211b145c6e6SJordan Crouse static void msm_iommu_tlb_add_page(struct iommu_iotlb_gather *gather, 212b145c6e6SJordan Crouse unsigned long iova, size_t granule, void *cookie) 213b145c6e6SJordan Crouse { 214b145c6e6SJordan Crouse } 215b145c6e6SJordan Crouse 216b145c6e6SJordan Crouse static const struct iommu_flush_ops null_tlb_ops = { 217b145c6e6SJordan Crouse .tlb_flush_all = msm_iommu_tlb_flush_all, 218b145c6e6SJordan Crouse .tlb_flush_walk = msm_iommu_tlb_flush_walk, 219b145c6e6SJordan Crouse .tlb_add_page = msm_iommu_tlb_add_page, 220b145c6e6SJordan Crouse }; 221b145c6e6SJordan Crouse 222bceddc2cSRob Clark static int msm_fault_handler(struct iommu_domain *domain, struct device *dev, 223bceddc2cSRob Clark unsigned long iova, int flags, void *arg); 224bceddc2cSRob Clark 225b145c6e6SJordan Crouse struct msm_mmu *msm_iommu_pagetable_create(struct msm_mmu *parent) 226b145c6e6SJordan Crouse { 227b145c6e6SJordan Crouse struct adreno_smmu_priv *adreno_smmu = dev_get_drvdata(parent->dev); 228b145c6e6SJordan Crouse struct msm_iommu *iommu = to_msm_iommu(parent); 229b145c6e6SJordan Crouse struct msm_iommu_pagetable *pagetable; 230b145c6e6SJordan Crouse const struct io_pgtable_cfg *ttbr1_cfg = NULL; 231b145c6e6SJordan Crouse struct io_pgtable_cfg ttbr0_cfg; 232b145c6e6SJordan Crouse int ret; 233b145c6e6SJordan Crouse 234b145c6e6SJordan Crouse /* Get the pagetable configuration from the domain */ 235b145c6e6SJordan Crouse if (adreno_smmu->cookie) 236b145c6e6SJordan Crouse ttbr1_cfg = adreno_smmu->get_ttbr1_cfg(adreno_smmu->cookie); 237b145c6e6SJordan Crouse if (!ttbr1_cfg) 238b145c6e6SJordan Crouse return ERR_PTR(-ENODEV); 239b145c6e6SJordan Crouse 240bceddc2cSRob Clark /* 241bceddc2cSRob Clark * Defer setting the fault handler until we have a valid adreno_smmu 242bceddc2cSRob Clark * to avoid accidentially installing a GPU specific fault handler for 243bceddc2cSRob Clark * the display's iommu 244bceddc2cSRob Clark */ 245bceddc2cSRob Clark iommu_set_fault_handler(iommu->domain, msm_fault_handler, iommu); 246bceddc2cSRob Clark 247b145c6e6SJordan Crouse pagetable = kzalloc(sizeof(*pagetable), GFP_KERNEL); 248b145c6e6SJordan Crouse if (!pagetable) 249b145c6e6SJordan Crouse return ERR_PTR(-ENOMEM); 250b145c6e6SJordan Crouse 251b145c6e6SJordan Crouse msm_mmu_init(&pagetable->base, parent->dev, &pagetable_funcs, 252b145c6e6SJordan Crouse MSM_MMU_IOMMU_PAGETABLE); 253b145c6e6SJordan Crouse 254b145c6e6SJordan Crouse /* Clone the TTBR1 cfg as starting point for TTBR0 cfg: */ 255b145c6e6SJordan Crouse ttbr0_cfg = *ttbr1_cfg; 256b145c6e6SJordan Crouse 257b145c6e6SJordan Crouse /* The incoming cfg will have the TTBR1 quirk enabled */ 258b145c6e6SJordan Crouse ttbr0_cfg.quirks &= ~IO_PGTABLE_QUIRK_ARM_TTBR1; 259b145c6e6SJordan Crouse ttbr0_cfg.tlb = &null_tlb_ops; 260b145c6e6SJordan Crouse 261b145c6e6SJordan Crouse pagetable->pgtbl_ops = alloc_io_pgtable_ops(ARM_64_LPAE_S1, 262b145c6e6SJordan Crouse &ttbr0_cfg, iommu->domain); 263b145c6e6SJordan Crouse 264b145c6e6SJordan Crouse if (!pagetable->pgtbl_ops) { 265b145c6e6SJordan Crouse kfree(pagetable); 266b145c6e6SJordan Crouse return ERR_PTR(-ENOMEM); 267b145c6e6SJordan Crouse } 268b145c6e6SJordan Crouse 269b145c6e6SJordan Crouse /* 270b145c6e6SJordan Crouse * If this is the first pagetable that we've allocated, send it back to 271b145c6e6SJordan Crouse * the arm-smmu driver as a trigger to set up TTBR0 272b145c6e6SJordan Crouse */ 273b145c6e6SJordan Crouse if (atomic_inc_return(&iommu->pagetables) == 1) { 274e25e92e0SRob Clark /* Enable stall on iommu fault: */ 275e25e92e0SRob Clark adreno_smmu->set_stall(adreno_smmu->cookie, true); 276e25e92e0SRob Clark 277b145c6e6SJordan Crouse ret = adreno_smmu->set_ttbr0_cfg(adreno_smmu->cookie, &ttbr0_cfg); 278b145c6e6SJordan Crouse if (ret) { 279b145c6e6SJordan Crouse free_io_pgtable_ops(pagetable->pgtbl_ops); 280b145c6e6SJordan Crouse kfree(pagetable); 281b145c6e6SJordan Crouse return ERR_PTR(ret); 282b145c6e6SJordan Crouse } 283b145c6e6SJordan Crouse } 284b145c6e6SJordan Crouse 285b145c6e6SJordan Crouse /* Needed later for TLB flush */ 286b145c6e6SJordan Crouse pagetable->parent = parent; 28770bccecfSRob Clark pagetable->pgsize_bitmap = ttbr0_cfg.pgsize_bitmap; 288b145c6e6SJordan Crouse pagetable->ttbr = ttbr0_cfg.arm_lpae_s1_cfg.ttbr; 289b145c6e6SJordan Crouse 290b145c6e6SJordan Crouse /* 291b145c6e6SJordan Crouse * TODO we would like each set of page tables to have a unique ASID 29293b694d0SLinus Torvalds * to optimize TLB invalidation. But iommu_flush_iotlb_all() will 293b145c6e6SJordan Crouse * end up flushing the ASID used for TTBR1 pagetables, which is not 294b145c6e6SJordan Crouse * what we want. So for now just use the same ASID as TTBR1. 295b145c6e6SJordan Crouse */ 296b145c6e6SJordan Crouse pagetable->asid = 0; 297b145c6e6SJordan Crouse 298b145c6e6SJordan Crouse return &pagetable->base; 299b145c6e6SJordan Crouse } 300b145c6e6SJordan Crouse 3017f8036b7SRob Clark static int msm_fault_handler(struct iommu_domain *domain, struct device *dev, 302871d812aSRob Clark unsigned long iova, int flags, void *arg) 303871d812aSRob Clark { 3047f8036b7SRob Clark struct msm_iommu *iommu = arg; 3052a574cc0SJordan Crouse struct adreno_smmu_priv *adreno_smmu = dev_get_drvdata(iommu->base.dev); 3062a574cc0SJordan Crouse struct adreno_smmu_fault_info info, *ptr = NULL; 3072a574cc0SJordan Crouse 3082a574cc0SJordan Crouse if (adreno_smmu->get_fault_info) { 3092a574cc0SJordan Crouse adreno_smmu->get_fault_info(adreno_smmu->cookie, &info); 3102a574cc0SJordan Crouse ptr = &info; 3112a574cc0SJordan Crouse } 3122a574cc0SJordan Crouse 3137f8036b7SRob Clark if (iommu->base.handler) 3142a574cc0SJordan Crouse return iommu->base.handler(iommu->base.arg, iova, flags, ptr); 3152a574cc0SJordan Crouse 316bdad5c53SJordan Crouse pr_warn_ratelimited("*** fault: iova=%16lx, flags=%d\n", iova, flags); 3176814dbf9SRob Clark return 0; 318871d812aSRob Clark } 319871d812aSRob Clark 320e25e92e0SRob Clark static void msm_iommu_resume_translation(struct msm_mmu *mmu) 321e25e92e0SRob Clark { 322e25e92e0SRob Clark struct adreno_smmu_priv *adreno_smmu = dev_get_drvdata(mmu->dev); 323e25e92e0SRob Clark 324e25e92e0SRob Clark adreno_smmu->resume_translation(adreno_smmu->cookie, true); 325e25e92e0SRob Clark } 326e25e92e0SRob Clark 32753bf7f7aSDrew Davenport static void msm_iommu_detach(struct msm_mmu *mmu) 32887e956e9SStephane Viau { 32987e956e9SStephane Viau struct msm_iommu *iommu = to_msm_iommu(mmu); 330cc692726SRob Clark 331944fc36cSRob Clark iommu_detach_device(iommu->domain, mmu->dev); 33287e956e9SStephane Viau } 33387e956e9SStephane Viau 33478babc16SRob Clark static int msm_iommu_map(struct msm_mmu *mmu, uint64_t iova, 335fb212ad6SJordan Crouse struct sg_table *sgt, size_t len, int prot) 336871d812aSRob Clark { 337871d812aSRob Clark struct msm_iommu *iommu = to_msm_iommu(mmu); 338f9000049SRob Clark size_t ret; 339871d812aSRob Clark 340e3c64c72SJordan Crouse /* The arm-smmu driver expects the addresses to be sign extended */ 341e3c64c72SJordan Crouse if (iova & BIT_ULL(48)) 342e3c64c72SJordan Crouse iova |= GENMASK_ULL(63, 49); 343e3c64c72SJordan Crouse 3447690a33fSMarek Szyprowski ret = iommu_map_sgtable(iommu->domain, iova, sgt, prot); 345098336deSWen Yang WARN_ON(!ret); 346871d812aSRob Clark 347f9000049SRob Clark return (ret == len) ? 0 : -EINVAL; 348871d812aSRob Clark } 349871d812aSRob Clark 350fb212ad6SJordan Crouse static int msm_iommu_unmap(struct msm_mmu *mmu, uint64_t iova, size_t len) 351871d812aSRob Clark { 352871d812aSRob Clark struct msm_iommu *iommu = to_msm_iommu(mmu); 353871d812aSRob Clark 354e3c64c72SJordan Crouse if (iova & BIT_ULL(48)) 355e3c64c72SJordan Crouse iova |= GENMASK_ULL(63, 49); 356e3c64c72SJordan Crouse 357f9000049SRob Clark iommu_unmap(iommu->domain, iova, len); 358871d812aSRob Clark 359871d812aSRob Clark return 0; 360871d812aSRob Clark } 361871d812aSRob Clark 362871d812aSRob Clark static void msm_iommu_destroy(struct msm_mmu *mmu) 363871d812aSRob Clark { 364871d812aSRob Clark struct msm_iommu *iommu = to_msm_iommu(mmu); 365871d812aSRob Clark iommu_domain_free(iommu->domain); 366871d812aSRob Clark kfree(iommu); 367871d812aSRob Clark } 368871d812aSRob Clark 369871d812aSRob Clark static const struct msm_mmu_funcs funcs = { 37087e956e9SStephane Viau .detach = msm_iommu_detach, 371871d812aSRob Clark .map = msm_iommu_map, 372871d812aSRob Clark .unmap = msm_iommu_unmap, 373871d812aSRob Clark .destroy = msm_iommu_destroy, 374e25e92e0SRob Clark .resume_translation = msm_iommu_resume_translation, 375871d812aSRob Clark }; 376871d812aSRob Clark 377*3236130bSDmitry Baryshkov struct msm_mmu *msm_iommu_new(struct device *dev, unsigned long quirks) 378871d812aSRob Clark { 379*3236130bSDmitry Baryshkov struct iommu_domain *domain; 380871d812aSRob Clark struct msm_iommu *iommu; 38152da6d51SJordan Crouse int ret; 382871d812aSRob Clark 383*3236130bSDmitry Baryshkov domain = iommu_domain_alloc(dev->bus); 384ccac7ce3SJordan Crouse if (!domain) 385*3236130bSDmitry Baryshkov return NULL; 386*3236130bSDmitry Baryshkov 387*3236130bSDmitry Baryshkov iommu_set_pgtable_quirks(domain, quirks); 388ccac7ce3SJordan Crouse 389871d812aSRob Clark iommu = kzalloc(sizeof(*iommu), GFP_KERNEL); 390*3236130bSDmitry Baryshkov if (!iommu) { 391*3236130bSDmitry Baryshkov iommu_domain_free(domain); 392871d812aSRob Clark return ERR_PTR(-ENOMEM); 393*3236130bSDmitry Baryshkov } 394871d812aSRob Clark 395871d812aSRob Clark iommu->domain = domain; 396b145c6e6SJordan Crouse msm_mmu_init(&iommu->base, dev, &funcs, MSM_MMU_IOMMU); 397871d812aSRob Clark 398b145c6e6SJordan Crouse atomic_set(&iommu->pagetables, 0); 399b145c6e6SJordan Crouse 40052da6d51SJordan Crouse ret = iommu_attach_device(iommu->domain, dev); 40152da6d51SJordan Crouse if (ret) { 402*3236130bSDmitry Baryshkov iommu_domain_free(domain); 40352da6d51SJordan Crouse kfree(iommu); 40452da6d51SJordan Crouse return ERR_PTR(ret); 40552da6d51SJordan Crouse } 40652da6d51SJordan Crouse 407871d812aSRob Clark return &iommu->base; 408871d812aSRob Clark } 409