1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2c8afe684SRob Clark /*
398659487SAbhinav Kumar * Copyright (c) 2016-2018, 2020-2021 The Linux Foundation. All rights reserved.
4c8afe684SRob Clark * Copyright (C) 2013 Red Hat
5c8afe684SRob Clark * Author: Rob Clark <robdclark@gmail.com>
6c8afe684SRob Clark */
7c8afe684SRob Clark
8feea39a8SSam Ravnborg #include <linux/dma-mapping.h>
96d29709dSRob Clark #include <linux/fault-inject.h>
1025fdd593SJeykumar Sankaran #include <linux/kthread.h>
11648cb683SJohan Hovold #include <linux/of_address.h>
12d984457bSRob Clark #include <linux/sched/mm.h>
13feea39a8SSam Ravnborg #include <linux/uaccess.h>
1425fdd593SJeykumar Sankaran #include <uapi/linux/sched/types.h>
15feea39a8SSam Ravnborg
163aa4e828SThomas Zimmermann #include <drm/drm_aperture.h>
178123fe83SDmitry Baryshkov #include <drm/drm_bridge.h>
18feea39a8SSam Ravnborg #include <drm/drm_drv.h>
19feea39a8SSam Ravnborg #include <drm/drm_file.h>
20feea39a8SSam Ravnborg #include <drm/drm_ioctl.h>
21feea39a8SSam Ravnborg #include <drm/drm_prime.h>
2297ac0e47SRussell King #include <drm/drm_of.h>
23feea39a8SSam Ravnborg #include <drm/drm_vblank.h>
2497ac0e47SRussell King
2598659487SAbhinav Kumar #include "disp/msm_disp_snapshot.h"
26c8afe684SRob Clark #include "msm_drv.h"
27edcd60ceSRob Clark #include "msm_debugfs.h"
28fde5de6cSRob Clark #include "msm_fence.h"
29f05c83e7SRob Clark #include "msm_gem.h"
307198e6b0SRob Clark #include "msm_gpu.h"
31dd2da6e3SRob Clark #include "msm_kms.h"
3240ae54edSDmitry Baryshkov #include "msm_mmu.h"
33c2052a4eSJonathan Marek #include "adreno/adreno_gpu.h"
34c8afe684SRob Clark
35a8d854c1SRob Clark /*
36a8d854c1SRob Clark * MSM driver version:
37a8d854c1SRob Clark * - 1.0.0 - initial interface
38a8d854c1SRob Clark * - 1.1.0 - adds madvise, and support for submits with > 4 cmd buffers
397a3bcc0aSRob Clark * - 1.2.0 - adds explicit fence support for submit ioctl
40f7de1545SJordan Crouse * - 1.3.0 - adds GMEM_BASE + NR_RINGS params, SUBMITQUEUE_NEW +
41f7de1545SJordan Crouse * SUBMITQUEUE_CLOSE ioctls, and MSM_INFO_IOVA flag for
42f7de1545SJordan Crouse * MSM_GEM_INFO ioctl.
431fed8df3SRob Clark * - 1.4.0 - softpin, MSM_RELOC_BO_DUMP, and GEM_INFO support to set/get
441fed8df3SRob Clark * GEM object's debug name
45b0fb6604SJordan Crouse * - 1.5.0 - Add SUBMITQUERY_QUERY ioctl
46ab723b7aSBas Nieuwenhuizen * - 1.6.0 - Syncobj support
473ab1c5ccSRob Clark * - 1.7.0 - Add MSM_PARAM_SUSPENDS to access suspend count
48d12e3390SJonathan Marek * - 1.8.0 - Add MSM_BO_CACHED_COHERENT for supported GPUs (a6xx)
4917154addSRob Clark * - 1.9.0 - Add MSM_SUBMIT_FENCE_SN_IN
50b1bf64f8SRob Clark * - 1.10.0 - Add MSM_SUBMIT_BO_NO_IMPLICIT
51b5a24e13SRob Clark * - 1.11.0 - Add wait boost (MSM_WAIT_FENCE_BOOST, MSM_PREP_BOOST)
52a8d854c1SRob Clark */
53a8d854c1SRob Clark #define MSM_VERSION_MAJOR 1
54b1bf64f8SRob Clark #define MSM_VERSION_MINOR 10
55a8d854c1SRob Clark #define MSM_VERSION_PATCHLEVEL 0
56a8d854c1SRob Clark
5760d476afSJohan Hovold static void msm_deinit_vram(struct drm_device *ddev);
5860d476afSJohan Hovold
59c8afe684SRob Clark static const struct drm_mode_config_funcs mode_config_funcs = {
60c8afe684SRob Clark .fb_create = msm_framebuffer_create,
6182836692SKalyan Thota .atomic_check = msm_atomic_check,
62d14659f5SSean Paul .atomic_commit = drm_atomic_helper_commit,
63d14659f5SSean Paul };
64d14659f5SSean Paul
65d14659f5SSean Paul static const struct drm_mode_config_helper_funcs mode_config_helper_funcs = {
66d14659f5SSean Paul .atomic_commit_tail = msm_atomic_commit_tail,
67c8afe684SRob Clark };
68c8afe684SRob Clark
693a10ba8cSRob Clark static char *vram = "16m";
704313c744SRob Clark MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU)");
71871d812aSRob Clark module_param(vram, charp, 0);
72871d812aSRob Clark
735369f3c5Szhaoxiao bool dumpstate;
7406d9f56fSRob Clark MODULE_PARM_DESC(dumpstate, "Dump KMS state on errors");
7506d9f56fSRob Clark module_param(dumpstate, bool, 0600);
7606d9f56fSRob Clark
77ba4dd718SRob Clark static bool modeset = true;
78ba4dd718SRob Clark MODULE_PARM_DESC(modeset, "Use kernel modesetting [KMS] (1=on (default), 0=disable)");
79ba4dd718SRob Clark module_param(modeset, bool, 0600);
80ba4dd718SRob Clark
816d29709dSRob Clark #ifdef CONFIG_FAULT_INJECTION
826d29709dSRob Clark DECLARE_FAULT_ATTR(fail_gem_alloc);
836d29709dSRob Clark DECLARE_FAULT_ATTR(fail_gem_iova);
846d29709dSRob Clark #endif
856d29709dSRob Clark
msm_irq(int irq,void * arg)86f026e431SThomas Zimmermann static irqreturn_t msm_irq(int irq, void *arg)
87f026e431SThomas Zimmermann {
88f026e431SThomas Zimmermann struct drm_device *dev = arg;
89f026e431SThomas Zimmermann struct msm_drm_private *priv = dev->dev_private;
90f026e431SThomas Zimmermann struct msm_kms *kms = priv->kms;
91f026e431SThomas Zimmermann
92f026e431SThomas Zimmermann BUG_ON(!kms);
93f026e431SThomas Zimmermann
94f026e431SThomas Zimmermann return kms->funcs->irq(kms);
95f026e431SThomas Zimmermann }
96f026e431SThomas Zimmermann
msm_irq_preinstall(struct drm_device * dev)97f026e431SThomas Zimmermann static void msm_irq_preinstall(struct drm_device *dev)
98f026e431SThomas Zimmermann {
99f026e431SThomas Zimmermann struct msm_drm_private *priv = dev->dev_private;
100f026e431SThomas Zimmermann struct msm_kms *kms = priv->kms;
101f026e431SThomas Zimmermann
102f026e431SThomas Zimmermann BUG_ON(!kms);
103f026e431SThomas Zimmermann
104f026e431SThomas Zimmermann kms->funcs->irq_preinstall(kms);
105f026e431SThomas Zimmermann }
106f026e431SThomas Zimmermann
msm_irq_postinstall(struct drm_device * dev)107f026e431SThomas Zimmermann static int msm_irq_postinstall(struct drm_device *dev)
108f026e431SThomas Zimmermann {
109f026e431SThomas Zimmermann struct msm_drm_private *priv = dev->dev_private;
110f026e431SThomas Zimmermann struct msm_kms *kms = priv->kms;
111f026e431SThomas Zimmermann
112f026e431SThomas Zimmermann BUG_ON(!kms);
113f026e431SThomas Zimmermann
114f026e431SThomas Zimmermann if (kms->funcs->irq_postinstall)
115f026e431SThomas Zimmermann return kms->funcs->irq_postinstall(kms);
116f026e431SThomas Zimmermann
117f026e431SThomas Zimmermann return 0;
118f026e431SThomas Zimmermann }
119f026e431SThomas Zimmermann
msm_irq_install(struct drm_device * dev,unsigned int irq)120f026e431SThomas Zimmermann static int msm_irq_install(struct drm_device *dev, unsigned int irq)
121f026e431SThomas Zimmermann {
122577e2a9dSDmitry Baryshkov struct msm_drm_private *priv = dev->dev_private;
123577e2a9dSDmitry Baryshkov struct msm_kms *kms = priv->kms;
124f026e431SThomas Zimmermann int ret;
125f026e431SThomas Zimmermann
126f026e431SThomas Zimmermann if (irq == IRQ_NOTCONNECTED)
127f026e431SThomas Zimmermann return -ENOTCONN;
128f026e431SThomas Zimmermann
129f026e431SThomas Zimmermann msm_irq_preinstall(dev);
130f026e431SThomas Zimmermann
131f026e431SThomas Zimmermann ret = request_irq(irq, msm_irq, 0, dev->driver->name, dev);
132f026e431SThomas Zimmermann if (ret)
133f026e431SThomas Zimmermann return ret;
134f026e431SThomas Zimmermann
135577e2a9dSDmitry Baryshkov kms->irq_requested = true;
136577e2a9dSDmitry Baryshkov
137f026e431SThomas Zimmermann ret = msm_irq_postinstall(dev);
138f026e431SThomas Zimmermann if (ret) {
139f026e431SThomas Zimmermann free_irq(irq, dev);
140f026e431SThomas Zimmermann return ret;
141f026e431SThomas Zimmermann }
142f026e431SThomas Zimmermann
143f026e431SThomas Zimmermann return 0;
144f026e431SThomas Zimmermann }
145f026e431SThomas Zimmermann
msm_irq_uninstall(struct drm_device * dev)146f026e431SThomas Zimmermann static void msm_irq_uninstall(struct drm_device *dev)
147f026e431SThomas Zimmermann {
148f026e431SThomas Zimmermann struct msm_drm_private *priv = dev->dev_private;
149f026e431SThomas Zimmermann struct msm_kms *kms = priv->kms;
150f026e431SThomas Zimmermann
151f026e431SThomas Zimmermann kms->funcs->irq_uninstall(kms);
152577e2a9dSDmitry Baryshkov if (kms->irq_requested)
153f026e431SThomas Zimmermann free_irq(kms->irq, dev);
154f026e431SThomas Zimmermann }
155f026e431SThomas Zimmermann
15648d1d28eSJeykumar Sankaran struct msm_vblank_work {
15748d1d28eSJeykumar Sankaran struct work_struct work;
158*274f1614SDmitry Baryshkov struct drm_crtc *crtc;
15978b1d470SHai Li bool enable;
16048d1d28eSJeykumar Sankaran struct msm_drm_private *priv;
16178b1d470SHai Li };
16278b1d470SHai Li
vblank_ctrl_worker(struct work_struct * work)1635aeb6656SJeykumar Sankaran static void vblank_ctrl_worker(struct work_struct *work)
16478b1d470SHai Li {
16548d1d28eSJeykumar Sankaran struct msm_vblank_work *vbl_work = container_of(work,
16648d1d28eSJeykumar Sankaran struct msm_vblank_work, work);
16748d1d28eSJeykumar Sankaran struct msm_drm_private *priv = vbl_work->priv;
16878b1d470SHai Li struct msm_kms *kms = priv->kms;
16978b1d470SHai Li
17048d1d28eSJeykumar Sankaran if (vbl_work->enable)
171*274f1614SDmitry Baryshkov kms->funcs->enable_vblank(kms, vbl_work->crtc);
17278b1d470SHai Li else
173*274f1614SDmitry Baryshkov kms->funcs->disable_vblank(kms, vbl_work->crtc);
17478b1d470SHai Li
17548d1d28eSJeykumar Sankaran kfree(vbl_work);
17678b1d470SHai Li }
17778b1d470SHai Li
vblank_ctrl_queue_work(struct msm_drm_private * priv,struct drm_crtc * crtc,bool enable)17878b1d470SHai Li static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
179*274f1614SDmitry Baryshkov struct drm_crtc *crtc, bool enable)
18078b1d470SHai Li {
18148d1d28eSJeykumar Sankaran struct msm_vblank_work *vbl_work;
18278b1d470SHai Li
18348d1d28eSJeykumar Sankaran vbl_work = kzalloc(sizeof(*vbl_work), GFP_ATOMIC);
18448d1d28eSJeykumar Sankaran if (!vbl_work)
18578b1d470SHai Li return -ENOMEM;
18678b1d470SHai Li
18748d1d28eSJeykumar Sankaran INIT_WORK(&vbl_work->work, vblank_ctrl_worker);
18878b1d470SHai Li
189*274f1614SDmitry Baryshkov vbl_work->crtc = crtc;
19048d1d28eSJeykumar Sankaran vbl_work->enable = enable;
19148d1d28eSJeykumar Sankaran vbl_work->priv = priv;
19278b1d470SHai Li
19348d1d28eSJeykumar Sankaran queue_work(priv->wq, &vbl_work->work);
19478b1d470SHai Li
19578b1d470SHai Li return 0;
19678b1d470SHai Li }
19778b1d470SHai Li
msm_drm_uninit(struct device * dev)1982b669875SArchit Taneja static int msm_drm_uninit(struct device *dev)
199c8afe684SRob Clark {
2002b669875SArchit Taneja struct platform_device *pdev = to_platform_device(dev);
201ec919e6eSAngeloGioacchino Del Regno struct msm_drm_private *priv = platform_get_drvdata(pdev);
202ec919e6eSAngeloGioacchino Del Regno struct drm_device *ddev = priv->dev;
203c8afe684SRob Clark struct msm_kms *kms = priv->kms;
20425fdd593SJeykumar Sankaran int i;
20578b1d470SHai Li
2062aa31767SSean Paul /*
2072aa31767SSean Paul * Shutdown the hw if we're far enough along where things might be on.
2082aa31767SSean Paul * If we run this too early, we'll end up panicking in any variety of
2092aa31767SSean Paul * places. Since we don't register the drm device until late in
2102aa31767SSean Paul * msm_drm_init, drm_dev->registered is used as an indicator that the
2112aa31767SSean Paul * shutdown will be successful.
2122aa31767SSean Paul */
2132aa31767SSean Paul if (ddev->registered) {
2142aa31767SSean Paul drm_dev_unregister(ddev);
2152aa31767SSean Paul drm_atomic_helper_shutdown(ddev);
2162aa31767SSean Paul }
2172aa31767SSean Paul
21878b1d470SHai Li /* We must cancel and cleanup any pending vblank enable/disable
219f026e431SThomas Zimmermann * work before msm_irq_uninstall() to avoid work re-enabling an
22078b1d470SHai Li * irq after uninstall has disabled it.
22178b1d470SHai Li */
222c8afe684SRob Clark
22348d1d28eSJeykumar Sankaran flush_workqueue(priv->wq);
224c8afe684SRob Clark
225d9db30ceSJeykumar Sankaran /* clean up event worker threads */
22625fdd593SJeykumar Sankaran for (i = 0; i < priv->num_crtcs; i++) {
2271041dee2SBernard if (priv->event_thread[i].worker)
2281041dee2SBernard kthread_destroy_worker(priv->event_thread[i].worker);
22925fdd593SJeykumar Sankaran }
23025fdd593SJeykumar Sankaran
23168209390SRob Clark msm_gem_shrinker_cleanup(ddev);
23268209390SRob Clark
2332b669875SArchit Taneja drm_kms_helper_poll_fini(ddev);
2341aaa57f5SArchit Taneja
23585eac470SNoralf Trønnes msm_perf_debugfs_cleanup(priv);
23685eac470SNoralf Trønnes msm_rd_debugfs_cleanup(priv);
23785eac470SNoralf Trønnes
238a465353bSJohan Hovold if (kms)
23998659487SAbhinav Kumar msm_disp_snapshot_destroy(ddev);
24098659487SAbhinav Kumar
2412b669875SArchit Taneja drm_mode_config_cleanup(ddev);
242c8afe684SRob Clark
243d28ea556SDmitry Baryshkov for (i = 0; i < priv->num_bridges; i++)
244d28ea556SDmitry Baryshkov drm_bridge_remove(priv->bridges[i]);
2456808abdbSJohan Hovold priv->num_bridges = 0;
246d28ea556SDmitry Baryshkov
247cd459c00SJohan Hovold if (kms) {
2482b669875SArchit Taneja pm_runtime_get_sync(dev);
249f026e431SThomas Zimmermann msm_irq_uninstall(ddev);
2502b669875SArchit Taneja pm_runtime_put_sync(dev);
251cd459c00SJohan Hovold }
252c8afe684SRob Clark
25316976085SArchit Taneja if (kms && kms->funcs)
254c8afe684SRob Clark kms->funcs->destroy(kms);
255c8afe684SRob Clark
25660d476afSJohan Hovold msm_deinit_vram(ddev);
257871d812aSRob Clark
2582b669875SArchit Taneja component_unbind_all(dev, ddev);
259060530f1SRob Clark
2602b669875SArchit Taneja ddev->dev_private = NULL;
261652eadfdSJohan Hovold drm_dev_put(ddev);
262652eadfdSJohan Hovold
2632aa31767SSean Paul destroy_workqueue(priv->wq);
264c8afe684SRob Clark
265c8afe684SRob Clark return 0;
266c8afe684SRob Clark }
267c8afe684SRob Clark
msm_kms_init_aspace(struct drm_device * dev)26840ae54edSDmitry Baryshkov struct msm_gem_address_space *msm_kms_init_aspace(struct drm_device *dev)
26940ae54edSDmitry Baryshkov {
27040ae54edSDmitry Baryshkov struct msm_gem_address_space *aspace;
27140ae54edSDmitry Baryshkov struct msm_mmu *mmu;
27240ae54edSDmitry Baryshkov struct device *mdp_dev = dev->dev;
27340ae54edSDmitry Baryshkov struct device *mdss_dev = mdp_dev->parent;
27440ae54edSDmitry Baryshkov struct device *iommu_dev;
27540ae54edSDmitry Baryshkov
27640ae54edSDmitry Baryshkov /*
27740ae54edSDmitry Baryshkov * IOMMUs can be a part of MDSS device tree binding, or the
27840ae54edSDmitry Baryshkov * MDP/DPU device.
27940ae54edSDmitry Baryshkov */
280b571cb52SDmitry Baryshkov if (device_iommu_mapped(mdp_dev))
28140ae54edSDmitry Baryshkov iommu_dev = mdp_dev;
28240ae54edSDmitry Baryshkov else
28340ae54edSDmitry Baryshkov iommu_dev = mdss_dev;
28440ae54edSDmitry Baryshkov
2853236130bSDmitry Baryshkov mmu = msm_iommu_new(iommu_dev, 0);
2863236130bSDmitry Baryshkov if (IS_ERR(mmu))
2873236130bSDmitry Baryshkov return ERR_CAST(mmu);
2883236130bSDmitry Baryshkov
2893236130bSDmitry Baryshkov if (!mmu) {
290b571cb52SDmitry Baryshkov drm_info(dev, "no IOMMU, fallback to phys contig buffers for scanout\n");
291b571cb52SDmitry Baryshkov return NULL;
292b571cb52SDmitry Baryshkov }
293b571cb52SDmitry Baryshkov
29440ae54edSDmitry Baryshkov aspace = msm_gem_address_space_create(mmu, "mdp_kms",
29540ae54edSDmitry Baryshkov 0x1000, 0x100000000 - 0x1000);
2963236130bSDmitry Baryshkov if (IS_ERR(aspace)) {
2973236130bSDmitry Baryshkov dev_err(mdp_dev, "aspace create, error %pe\n", aspace);
29840ae54edSDmitry Baryshkov mmu->funcs->destroy(mmu);
2993236130bSDmitry Baryshkov }
30040ae54edSDmitry Baryshkov
30140ae54edSDmitry Baryshkov return aspace;
30240ae54edSDmitry Baryshkov }
30340ae54edSDmitry Baryshkov
msm_use_mmu(struct drm_device * dev)304c2052a4eSJonathan Marek bool msm_use_mmu(struct drm_device *dev)
305c2052a4eSJonathan Marek {
306c2052a4eSJonathan Marek struct msm_drm_private *priv = dev->dev_private;
307c2052a4eSJonathan Marek
3088cb72adbSDmitry Baryshkov /*
3098cb72adbSDmitry Baryshkov * a2xx comes with its own MMU
3108cb72adbSDmitry Baryshkov * On other platforms IOMMU can be declared specified either for the
3118cb72adbSDmitry Baryshkov * MDP/DPU device or for its parent, MDSS device.
3128cb72adbSDmitry Baryshkov */
3138cb72adbSDmitry Baryshkov return priv->is_a2xx ||
3148cb72adbSDmitry Baryshkov device_iommu_mapped(dev->dev) ||
3158cb72adbSDmitry Baryshkov device_iommu_mapped(dev->dev->parent);
316c2052a4eSJonathan Marek }
317c2052a4eSJonathan Marek
msm_init_vram(struct drm_device * dev)3185bf9c0b6SRob Clark static int msm_init_vram(struct drm_device *dev)
319c8afe684SRob Clark {
3205bf9c0b6SRob Clark struct msm_drm_private *priv = dev->dev_private;
321e9fbdaf2SArchit Taneja struct device_node *node;
322072f1f91SRob Clark unsigned long size = 0;
323072f1f91SRob Clark int ret = 0;
324072f1f91SRob Clark
325072f1f91SRob Clark /* In the device-tree world, we could have a 'memory-region'
326072f1f91SRob Clark * phandle, which gives us a link to our "vram". Allocating
327072f1f91SRob Clark * is all nicely abstracted behind the dma api, but we need
328072f1f91SRob Clark * to know the entire size to allocate it all in one go. There
329072f1f91SRob Clark * are two cases:
330072f1f91SRob Clark * 1) device with no IOMMU, in which case we need exclusive
331072f1f91SRob Clark * access to a VRAM carveout big enough for all gpu
332072f1f91SRob Clark * buffers
333072f1f91SRob Clark * 2) device with IOMMU, but where the bootloader puts up
334072f1f91SRob Clark * a splash screen. In this case, the VRAM carveout
335072f1f91SRob Clark * need only be large enough for fbdev fb. But we need
336072f1f91SRob Clark * exclusive access to the buffer to avoid the kernel
337072f1f91SRob Clark * using those pages for other purposes (which appears
338072f1f91SRob Clark * as corruption on screen before we have a chance to
339072f1f91SRob Clark * load and do initial modeset)
340072f1f91SRob Clark */
341072f1f91SRob Clark
342072f1f91SRob Clark node = of_parse_phandle(dev->dev->of_node, "memory-region", 0);
343072f1f91SRob Clark if (node) {
344072f1f91SRob Clark struct resource r;
345072f1f91SRob Clark ret = of_address_to_resource(node, 0, &r);
3462ca41c17SPeter Chen of_node_put(node);
347072f1f91SRob Clark if (ret)
348072f1f91SRob Clark return ret;
3490a727b45SXianting Tian size = r.end - r.start + 1;
350fc99f97aSThierry Reding DRM_INFO("using VRAM carveout: %lx@%pa\n", size, &r.start);
351c8afe684SRob Clark
352871d812aSRob Clark /* if we have no IOMMU, then we need to use carveout allocator.
3534a83c26aSDanilo Krummrich * Grab the entire DMA chunk carved out in early startup in
354871d812aSRob Clark * mach-msm:
355871d812aSRob Clark */
356c2052a4eSJonathan Marek } else if (!msm_use_mmu(dev)) {
357072f1f91SRob Clark DRM_INFO("using %s VRAM carveout\n", vram);
358072f1f91SRob Clark size = memparse(vram, NULL);
359072f1f91SRob Clark }
360072f1f91SRob Clark
361072f1f91SRob Clark if (size) {
36200085f1eSKrzysztof Kozlowski unsigned long attrs = 0;
363871d812aSRob Clark void *p;
364871d812aSRob Clark
365871d812aSRob Clark priv->vram.size = size;
366871d812aSRob Clark
367871d812aSRob Clark drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1);
3680e08270aSSushmita Susheelendra spin_lock_init(&priv->vram.lock);
369871d812aSRob Clark
37000085f1eSKrzysztof Kozlowski attrs |= DMA_ATTR_NO_KERNEL_MAPPING;
37100085f1eSKrzysztof Kozlowski attrs |= DMA_ATTR_WRITE_COMBINE;
372871d812aSRob Clark
373871d812aSRob Clark /* note that for no-kernel-mapping, the vaddr returned
374871d812aSRob Clark * is bogus, but non-null if allocation succeeded:
375871d812aSRob Clark */
376871d812aSRob Clark p = dma_alloc_attrs(dev->dev, size,
37700085f1eSKrzysztof Kozlowski &priv->vram.paddr, GFP_KERNEL, attrs);
378871d812aSRob Clark if (!p) {
3796a41da17SMamta Shukla DRM_DEV_ERROR(dev->dev, "failed to allocate VRAM\n");
380871d812aSRob Clark priv->vram.paddr = 0;
3815bf9c0b6SRob Clark return -ENOMEM;
382871d812aSRob Clark }
383871d812aSRob Clark
3846a41da17SMamta Shukla DRM_DEV_INFO(dev->dev, "VRAM: %08x->%08x\n",
385871d812aSRob Clark (uint32_t)priv->vram.paddr,
386871d812aSRob Clark (uint32_t)(priv->vram.paddr + size));
387871d812aSRob Clark }
388871d812aSRob Clark
389072f1f91SRob Clark return ret;
3905bf9c0b6SRob Clark }
3915bf9c0b6SRob Clark
msm_deinit_vram(struct drm_device * ddev)39260d476afSJohan Hovold static void msm_deinit_vram(struct drm_device *ddev)
39360d476afSJohan Hovold {
39460d476afSJohan Hovold struct msm_drm_private *priv = ddev->dev_private;
39560d476afSJohan Hovold unsigned long attrs = DMA_ATTR_NO_KERNEL_MAPPING;
39660d476afSJohan Hovold
39760d476afSJohan Hovold if (!priv->vram.paddr)
39860d476afSJohan Hovold return;
39960d476afSJohan Hovold
40060d476afSJohan Hovold drm_mm_takedown(&priv->vram.mm);
40160d476afSJohan Hovold dma_free_attrs(ddev->dev, priv->vram.size, NULL, priv->vram.paddr,
40260d476afSJohan Hovold attrs);
40360d476afSJohan Hovold }
40460d476afSJohan Hovold
msm_drm_init(struct device * dev,const struct drm_driver * drv)40570a59dd8SDaniel Vetter static int msm_drm_init(struct device *dev, const struct drm_driver *drv)
4065bf9c0b6SRob Clark {
407ec919e6eSAngeloGioacchino Del Regno struct msm_drm_private *priv = dev_get_drvdata(dev);
4082b669875SArchit Taneja struct drm_device *ddev;
4095bf9c0b6SRob Clark struct msm_kms *kms;
410*274f1614SDmitry Baryshkov struct drm_crtc *crtc;
411*274f1614SDmitry Baryshkov int ret;
4125bf9c0b6SRob Clark
4135d40a4b8SJavier Martinez Canillas if (drm_firmware_drivers_only())
4145d40a4b8SJavier Martinez Canillas return -ENODEV;
4155d40a4b8SJavier Martinez Canillas
4162b669875SArchit Taneja ddev = drm_dev_alloc(drv, dev);
4170f288605STom Gundersen if (IS_ERR(ddev)) {
4186a41da17SMamta Shukla DRM_DEV_ERROR(dev, "failed to allocate drm_device\n");
4190f288605STom Gundersen return PTR_ERR(ddev);
4205bf9c0b6SRob Clark }
4212b669875SArchit Taneja ddev->dev_private = priv;
42268209390SRob Clark priv->dev = ddev;
4235bf9c0b6SRob Clark
4245bf9c0b6SRob Clark priv->wq = alloc_ordered_workqueue("msm", 0);
425ca090c83SJohan Hovold if (!priv->wq) {
426ca090c83SJohan Hovold ret = -ENOMEM;
427ca090c83SJohan Hovold goto err_put_dev;
428ca090c83SJohan Hovold }
4295bf9c0b6SRob Clark
4306ed0897cSRob Clark INIT_LIST_HEAD(&priv->objects);
4316ed0897cSRob Clark mutex_init(&priv->obj_lock);
4326ed0897cSRob Clark
433b352ba54SRob Clark /*
434b352ba54SRob Clark * Initialize the LRUs:
435b352ba54SRob Clark */
436b352ba54SRob Clark mutex_init(&priv->lru.lock);
437b352ba54SRob Clark drm_gem_lru_init(&priv->lru.unbacked, &priv->lru.lock);
438b352ba54SRob Clark drm_gem_lru_init(&priv->lru.pinned, &priv->lru.lock);
439b352ba54SRob Clark drm_gem_lru_init(&priv->lru.willneed, &priv->lru.lock);
440b352ba54SRob Clark drm_gem_lru_init(&priv->lru.dontneed, &priv->lru.lock);
44148e7f183SKristian H. Kristensen
442d984457bSRob Clark /* Teach lockdep about lock ordering wrt. shrinker: */
443d984457bSRob Clark fs_reclaim_acquire(GFP_KERNEL);
444b352ba54SRob Clark might_lock(&priv->lru.lock);
445d984457bSRob Clark fs_reclaim_release(GFP_KERNEL);
4465bf9c0b6SRob Clark
4472b669875SArchit Taneja drm_mode_config_init(ddev);
448060530f1SRob Clark
449d863f0c7SCraig Tatlor ret = msm_init_vram(ddev);
450d863f0c7SCraig Tatlor if (ret)
451a75b49dbSJohan Hovold goto err_cleanup_mode_config;
452d863f0c7SCraig Tatlor
453173d4272SRob Clark dma_set_max_seg_size(dev, UINT_MAX);
454173d4272SRob Clark
455060530f1SRob Clark /* Bind all our sub-components: */
4562b669875SArchit Taneja ret = component_bind_all(dev, ddev);
45777050c3fSJeykumar Sankaran if (ret)
45860d476afSJohan Hovold goto err_deinit_vram;
459060530f1SRob Clark
4603aa4e828SThomas Zimmermann /* the fw fb could be anywhere in memory */
4617f6f26d7SThomas Zimmermann ret = drm_aperture_remove_framebuffers(drv);
4623aa4e828SThomas Zimmermann if (ret)
4633aa4e828SThomas Zimmermann goto err_msm_uninit;
464c8afe684SRob Clark
46568209390SRob Clark msm_gem_shrinker_init(ddev);
46668209390SRob Clark
4675d44531bSDmitry Baryshkov if (priv->kms_init) {
4685d44531bSDmitry Baryshkov ret = priv->kms_init(ddev);
4695d44531bSDmitry Baryshkov if (ret) {
4705d44531bSDmitry Baryshkov DRM_DEV_ERROR(dev, "failed to load kms\n");
4715d44531bSDmitry Baryshkov priv->kms = NULL;
4725d44531bSDmitry Baryshkov goto err_msm_uninit;
4735d44531bSDmitry Baryshkov }
4745d44531bSDmitry Baryshkov kms = priv->kms;
4755d44531bSDmitry Baryshkov } else {
476e6f6d63eSJonathan Marek /* valid only for the dummy headless case, where of_node=NULL */
477e6f6d63eSJonathan Marek WARN_ON(dev->of_node);
478e6f6d63eSJonathan Marek kms = NULL;
479c8afe684SRob Clark }
480c8afe684SRob Clark
481bb676df1SJeykumar Sankaran /* Enable normalization of plane zpos */
482bb676df1SJeykumar Sankaran ddev->mode_config.normalize_zpos = true;
483bb676df1SJeykumar Sankaran
484c8afe684SRob Clark if (kms) {
4852d99ced7SRob Clark kms->dev = ddev;
486c8afe684SRob Clark ret = kms->funcs->hw_init(kms);
487c8afe684SRob Clark if (ret) {
4886a41da17SMamta Shukla DRM_DEV_ERROR(dev, "kms hw init failed: %d\n", ret);
48977050c3fSJeykumar Sankaran goto err_msm_uninit;
490c8afe684SRob Clark }
491c8afe684SRob Clark }
492c8afe684SRob Clark
493c51720a6SKuogee Hsieh drm_helper_move_panel_connectors_to_head(ddev);
494c51720a6SKuogee Hsieh
4952b669875SArchit Taneja ddev->mode_config.funcs = &mode_config_funcs;
496d14659f5SSean Paul ddev->mode_config.helper_private = &mode_config_helper_funcs;
497c8afe684SRob Clark
498*274f1614SDmitry Baryshkov drm_for_each_crtc(crtc, ddev) {
499*274f1614SDmitry Baryshkov struct msm_drm_thread *ev_thread;
500*274f1614SDmitry Baryshkov
50125fdd593SJeykumar Sankaran /* initialize event thread */
502*274f1614SDmitry Baryshkov ev_thread = &priv->event_thread[drm_crtc_index(crtc)];
503*274f1614SDmitry Baryshkov ev_thread->dev = ddev;
504*274f1614SDmitry Baryshkov ev_thread->worker = kthread_create_worker(0, "crtc_event:%d", crtc->base.id);
505*274f1614SDmitry Baryshkov if (IS_ERR(ev_thread->worker)) {
506*274f1614SDmitry Baryshkov ret = PTR_ERR(ev_thread->worker);
5074971f090SLinus Torvalds DRM_DEV_ERROR(dev, "failed to create crtc_event kthread\n");
508*274f1614SDmitry Baryshkov ev_thread->worker = NULL;
5097f9743abSJeykumar Sankaran goto err_msm_uninit;
5107f9743abSJeykumar Sankaran }
5117f9743abSJeykumar Sankaran
512*274f1614SDmitry Baryshkov sched_set_fifo(ev_thread->worker->task);
51325fdd593SJeykumar Sankaran }
51425fdd593SJeykumar Sankaran
5152b669875SArchit Taneja ret = drm_vblank_init(ddev, priv->num_crtcs);
516c8afe684SRob Clark if (ret < 0) {
5176a41da17SMamta Shukla DRM_DEV_ERROR(dev, "failed to initialize vblank\n");
51877050c3fSJeykumar Sankaran goto err_msm_uninit;
519c8afe684SRob Clark }
520c8afe684SRob Clark
521a2b3a557SArchit Taneja if (kms) {
5222b669875SArchit Taneja pm_runtime_get_sync(dev);
523f026e431SThomas Zimmermann ret = msm_irq_install(ddev, kms->irq);
5242b669875SArchit Taneja pm_runtime_put_sync(dev);
525c8afe684SRob Clark if (ret < 0) {
5266a41da17SMamta Shukla DRM_DEV_ERROR(dev, "failed to install IRQ handler\n");
52777050c3fSJeykumar Sankaran goto err_msm_uninit;
528c8afe684SRob Clark }
529a2b3a557SArchit Taneja }
530c8afe684SRob Clark
5312b669875SArchit Taneja ret = drm_dev_register(ddev, 0);
532a7d3c950SRob Clark if (ret)
53377050c3fSJeykumar Sankaran goto err_msm_uninit;
534a7d3c950SRob Clark
5356a7e0b0eSFabio Estevam if (kms) {
53698659487SAbhinav Kumar ret = msm_disp_snapshot_init(ddev);
53798659487SAbhinav Kumar if (ret)
53898659487SAbhinav Kumar DRM_DEV_ERROR(dev, "msm_disp_snapshot_init failed ret = %d\n", ret);
5396a7e0b0eSFabio Estevam }
5402b669875SArchit Taneja drm_mode_config_reset(ddev);
5412b669875SArchit Taneja
5422b669875SArchit Taneja ret = msm_debugfs_late_init(ddev);
5432b669875SArchit Taneja if (ret)
54477050c3fSJeykumar Sankaran goto err_msm_uninit;
5452b669875SArchit Taneja
5462b669875SArchit Taneja drm_kms_helper_poll_init(ddev);
547c8afe684SRob Clark
548940b869cSThomas Zimmermann if (kms)
549940b869cSThomas Zimmermann msm_fbdev_setup(ddev);
550940b869cSThomas Zimmermann
551c8afe684SRob Clark return 0;
552c8afe684SRob Clark
55377050c3fSJeykumar Sankaran err_msm_uninit:
5542b669875SArchit Taneja msm_drm_uninit(dev);
555214b09dbSJohan Hovold
556214b09dbSJohan Hovold return ret;
557214b09dbSJohan Hovold
55860d476afSJohan Hovold err_deinit_vram:
55960d476afSJohan Hovold msm_deinit_vram(ddev);
560a75b49dbSJohan Hovold err_cleanup_mode_config:
561a75b49dbSJohan Hovold drm_mode_config_cleanup(ddev);
562a75b49dbSJohan Hovold destroy_workqueue(priv->wq);
563214b09dbSJohan Hovold err_put_dev:
56486365003SAkhil P Oommen drm_dev_put(ddev);
565214b09dbSJohan Hovold
566c8afe684SRob Clark return ret;
567c8afe684SRob Clark }
568c8afe684SRob Clark
5692b669875SArchit Taneja /*
5702b669875SArchit Taneja * DRM operations:
5712b669875SArchit Taneja */
5722b669875SArchit Taneja
load_gpu(struct drm_device * dev)5737198e6b0SRob Clark static void load_gpu(struct drm_device *dev)
5747198e6b0SRob Clark {
575a1ad3523SRob Clark static DEFINE_MUTEX(init_lock);
5767198e6b0SRob Clark struct msm_drm_private *priv = dev->dev_private;
5777198e6b0SRob Clark
578a1ad3523SRob Clark mutex_lock(&init_lock);
5797198e6b0SRob Clark
580e2550b7aSRob Clark if (!priv->gpu)
581e2550b7aSRob Clark priv->gpu = adreno_load_gpu(dev);
582a1ad3523SRob Clark
583a1ad3523SRob Clark mutex_unlock(&init_lock);
5847198e6b0SRob Clark }
5857198e6b0SRob Clark
context_init(struct drm_device * dev,struct drm_file * file)586f97decacSJordan Crouse static int context_init(struct drm_device *dev, struct drm_file *file)
5877198e6b0SRob Clark {
58814eb0cb4SRob Clark static atomic_t ident = ATOMIC_INIT(0);
589295b22aeSJordan Crouse struct msm_drm_private *priv = dev->dev_private;
5907198e6b0SRob Clark struct msm_file_private *ctx;
5917198e6b0SRob Clark
5927198e6b0SRob Clark ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
5937198e6b0SRob Clark if (!ctx)
5947198e6b0SRob Clark return -ENOMEM;
5957198e6b0SRob Clark
596654e9c18SRob Clark INIT_LIST_HEAD(&ctx->submitqueues);
597654e9c18SRob Clark rwlock_init(&ctx->queuelock);
598654e9c18SRob Clark
599cf655d61SJordan Crouse kref_init(&ctx->ref);
600f97decacSJordan Crouse msm_submitqueue_init(dev, ctx);
601f7de1545SJordan Crouse
60225faf2f2SRob Clark ctx->aspace = msm_gpu_create_private_address_space(priv->gpu, current);
6037198e6b0SRob Clark file->driver_priv = ctx;
6047198e6b0SRob Clark
60514eb0cb4SRob Clark ctx->seqno = atomic_inc_return(&ident);
60614eb0cb4SRob Clark
6077198e6b0SRob Clark return 0;
6087198e6b0SRob Clark }
6097198e6b0SRob Clark
msm_open(struct drm_device * dev,struct drm_file * file)610f7de1545SJordan Crouse static int msm_open(struct drm_device *dev, struct drm_file *file)
611f7de1545SJordan Crouse {
612f7de1545SJordan Crouse /* For now, load gpu on open.. to avoid the requirement of having
613f7de1545SJordan Crouse * firmware in the initrd.
614f7de1545SJordan Crouse */
615f7de1545SJordan Crouse load_gpu(dev);
616f7de1545SJordan Crouse
617f97decacSJordan Crouse return context_init(dev, file);
618f7de1545SJordan Crouse }
619f7de1545SJordan Crouse
context_close(struct msm_file_private * ctx)620f7de1545SJordan Crouse static void context_close(struct msm_file_private *ctx)
621f7de1545SJordan Crouse {
622f7de1545SJordan Crouse msm_submitqueue_close(ctx);
623cf655d61SJordan Crouse msm_file_private_put(ctx);
624f7de1545SJordan Crouse }
625f7de1545SJordan Crouse
msm_postclose(struct drm_device * dev,struct drm_file * file)62694df145cSDaniel Vetter static void msm_postclose(struct drm_device *dev, struct drm_file *file)
627c8afe684SRob Clark {
62890f45c42SRob Clark struct msm_drm_private *priv = dev->dev_private;
6297198e6b0SRob Clark struct msm_file_private *ctx = file->driver_priv;
6307198e6b0SRob Clark
63190f45c42SRob Clark /*
63290f45c42SRob Clark * It is not possible to set sysprof param to non-zero if gpu
63390f45c42SRob Clark * is not initialized:
63490f45c42SRob Clark */
63590f45c42SRob Clark if (priv->gpu)
63690f45c42SRob Clark msm_file_private_set_sysprof(ctx, priv->gpu, 0);
63790f45c42SRob Clark
638f7de1545SJordan Crouse context_close(ctx);
639c8afe684SRob Clark }
640c8afe684SRob Clark
msm_crtc_enable_vblank(struct drm_crtc * crtc)64176e8cfd8SThomas Zimmermann int msm_crtc_enable_vblank(struct drm_crtc *crtc)
642c8afe684SRob Clark {
64376e8cfd8SThomas Zimmermann struct drm_device *dev = crtc->dev;
644c8afe684SRob Clark struct msm_drm_private *priv = dev->dev_private;
645c8afe684SRob Clark struct msm_kms *kms = priv->kms;
646c8afe684SRob Clark if (!kms)
647c8afe684SRob Clark return -ENXIO;
648*274f1614SDmitry Baryshkov drm_dbg_vbl(dev, "crtc=%u", crtc->base.id);
649*274f1614SDmitry Baryshkov return vblank_ctrl_queue_work(priv, crtc, true);
650c8afe684SRob Clark }
651c8afe684SRob Clark
msm_crtc_disable_vblank(struct drm_crtc * crtc)65276e8cfd8SThomas Zimmermann void msm_crtc_disable_vblank(struct drm_crtc *crtc)
653c8afe684SRob Clark {
65476e8cfd8SThomas Zimmermann struct drm_device *dev = crtc->dev;
655c8afe684SRob Clark struct msm_drm_private *priv = dev->dev_private;
656c8afe684SRob Clark struct msm_kms *kms = priv->kms;
657c8afe684SRob Clark if (!kms)
658c8afe684SRob Clark return;
659*274f1614SDmitry Baryshkov drm_dbg_vbl(dev, "crtc=%u", crtc->base.id);
660*274f1614SDmitry Baryshkov vblank_ctrl_queue_work(priv, crtc, false);
661c8afe684SRob Clark }
662c8afe684SRob Clark
663c8afe684SRob Clark /*
6647198e6b0SRob Clark * DRM ioctls:
6657198e6b0SRob Clark */
6667198e6b0SRob Clark
msm_ioctl_get_param(struct drm_device * dev,void * data,struct drm_file * file)6677198e6b0SRob Clark static int msm_ioctl_get_param(struct drm_device *dev, void *data,
6687198e6b0SRob Clark struct drm_file *file)
6697198e6b0SRob Clark {
6707198e6b0SRob Clark struct msm_drm_private *priv = dev->dev_private;
6717198e6b0SRob Clark struct drm_msm_param *args = data;
6727198e6b0SRob Clark struct msm_gpu *gpu;
6737198e6b0SRob Clark
6747198e6b0SRob Clark /* for now, we just have 3d pipe.. eventually this would need to
6757198e6b0SRob Clark * be more clever to dispatch to appropriate gpu module:
6767198e6b0SRob Clark */
6774bfba716SRob Clark if ((args->pipe != MSM_PIPE_3D0) || (args->pad != 0))
6787198e6b0SRob Clark return -EINVAL;
6797198e6b0SRob Clark
6807198e6b0SRob Clark gpu = priv->gpu;
6817198e6b0SRob Clark
6827198e6b0SRob Clark if (!gpu)
6837198e6b0SRob Clark return -ENXIO;
6847198e6b0SRob Clark
685f98f915bSRob Clark return gpu->funcs->get_param(gpu, file->driver_priv,
6864bfba716SRob Clark args->param, &args->value, &args->len);
6877198e6b0SRob Clark }
6887198e6b0SRob Clark
msm_ioctl_set_param(struct drm_device * dev,void * data,struct drm_file * file)689f7ddbf55SRob Clark static int msm_ioctl_set_param(struct drm_device *dev, void *data,
690f7ddbf55SRob Clark struct drm_file *file)
691f7ddbf55SRob Clark {
692f7ddbf55SRob Clark struct msm_drm_private *priv = dev->dev_private;
693f7ddbf55SRob Clark struct drm_msm_param *args = data;
694f7ddbf55SRob Clark struct msm_gpu *gpu;
695f7ddbf55SRob Clark
6964bfba716SRob Clark if ((args->pipe != MSM_PIPE_3D0) || (args->pad != 0))
697f7ddbf55SRob Clark return -EINVAL;
698f7ddbf55SRob Clark
699f7ddbf55SRob Clark gpu = priv->gpu;
700f7ddbf55SRob Clark
701f7ddbf55SRob Clark if (!gpu)
702f7ddbf55SRob Clark return -ENXIO;
703f7ddbf55SRob Clark
704f7ddbf55SRob Clark return gpu->funcs->set_param(gpu, file->driver_priv,
7054bfba716SRob Clark args->param, args->value, args->len);
706f7ddbf55SRob Clark }
707f7ddbf55SRob Clark
msm_ioctl_gem_new(struct drm_device * dev,void * data,struct drm_file * file)7087198e6b0SRob Clark static int msm_ioctl_gem_new(struct drm_device *dev, void *data,
7097198e6b0SRob Clark struct drm_file *file)
7107198e6b0SRob Clark {
7117198e6b0SRob Clark struct drm_msm_gem_new *args = data;
7128b5de735SRob Clark uint32_t flags = args->flags;
71393ddb0d3SRob Clark
71493ddb0d3SRob Clark if (args->flags & ~MSM_BO_FLAGS) {
71593ddb0d3SRob Clark DRM_ERROR("invalid flags: %08x\n", args->flags);
71693ddb0d3SRob Clark return -EINVAL;
71793ddb0d3SRob Clark }
71893ddb0d3SRob Clark
7198b5de735SRob Clark /*
7208b5de735SRob Clark * Uncached CPU mappings are deprecated, as of:
7218b5de735SRob Clark *
7228b5de735SRob Clark * 9ef364432db4 ("drm/msm: deprecate MSM_BO_UNCACHED (map as writecombine instead)")
7238b5de735SRob Clark *
7248b5de735SRob Clark * So promote them to WC.
7258b5de735SRob Clark */
7268b5de735SRob Clark if (flags & MSM_BO_UNCACHED) {
7278b5de735SRob Clark flags &= ~MSM_BO_CACHED;
7288b5de735SRob Clark flags |= MSM_BO_WC;
7298b5de735SRob Clark }
7308b5de735SRob Clark
7316d29709dSRob Clark if (should_fail(&fail_gem_alloc, args->size))
7326d29709dSRob Clark return -ENOMEM;
7336d29709dSRob Clark
7347198e6b0SRob Clark return msm_gem_new_handle(dev, file, args->size,
7350815d774SJordan Crouse args->flags, &args->handle, NULL);
7367198e6b0SRob Clark }
7377198e6b0SRob Clark
to_ktime(struct drm_msm_timespec timeout)73856c2da83SRob Clark static inline ktime_t to_ktime(struct drm_msm_timespec timeout)
73956c2da83SRob Clark {
74056c2da83SRob Clark return ktime_set(timeout.tv_sec, timeout.tv_nsec);
74156c2da83SRob Clark }
7427198e6b0SRob Clark
msm_ioctl_gem_cpu_prep(struct drm_device * dev,void * data,struct drm_file * file)7437198e6b0SRob Clark static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
7447198e6b0SRob Clark struct drm_file *file)
7457198e6b0SRob Clark {
7467198e6b0SRob Clark struct drm_msm_gem_cpu_prep *args = data;
7477198e6b0SRob Clark struct drm_gem_object *obj;
74856c2da83SRob Clark ktime_t timeout = to_ktime(args->timeout);
7497198e6b0SRob Clark int ret;
7507198e6b0SRob Clark
75193ddb0d3SRob Clark if (args->op & ~MSM_PREP_FLAGS) {
75293ddb0d3SRob Clark DRM_ERROR("invalid op: %08x\n", args->op);
75393ddb0d3SRob Clark return -EINVAL;
75493ddb0d3SRob Clark }
75593ddb0d3SRob Clark
756a8ad0bd8SChris Wilson obj = drm_gem_object_lookup(file, args->handle);
7577198e6b0SRob Clark if (!obj)
7587198e6b0SRob Clark return -ENOENT;
7597198e6b0SRob Clark
76056c2da83SRob Clark ret = msm_gem_cpu_prep(obj, args->op, &timeout);
7617198e6b0SRob Clark
762f7d33950SEmil Velikov drm_gem_object_put(obj);
7637198e6b0SRob Clark
7647198e6b0SRob Clark return ret;
7657198e6b0SRob Clark }
7667198e6b0SRob Clark
msm_ioctl_gem_cpu_fini(struct drm_device * dev,void * data,struct drm_file * file)7677198e6b0SRob Clark static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
7687198e6b0SRob Clark struct drm_file *file)
7697198e6b0SRob Clark {
7707198e6b0SRob Clark struct drm_msm_gem_cpu_fini *args = data;
7717198e6b0SRob Clark struct drm_gem_object *obj;
7727198e6b0SRob Clark int ret;
7737198e6b0SRob Clark
774a8ad0bd8SChris Wilson obj = drm_gem_object_lookup(file, args->handle);
7757198e6b0SRob Clark if (!obj)
7767198e6b0SRob Clark return -ENOENT;
7777198e6b0SRob Clark
7787198e6b0SRob Clark ret = msm_gem_cpu_fini(obj);
7797198e6b0SRob Clark
780f7d33950SEmil Velikov drm_gem_object_put(obj);
7817198e6b0SRob Clark
7827198e6b0SRob Clark return ret;
7837198e6b0SRob Clark }
7847198e6b0SRob Clark
msm_ioctl_gem_info_iova(struct drm_device * dev,struct drm_file * file,struct drm_gem_object * obj,uint64_t * iova)78549fd08baSJordan Crouse static int msm_ioctl_gem_info_iova(struct drm_device *dev,
786933415e2SJordan Crouse struct drm_file *file, struct drm_gem_object *obj,
787933415e2SJordan Crouse uint64_t *iova)
78849fd08baSJordan Crouse {
7896cefa31eSIskren Chernev struct msm_drm_private *priv = dev->dev_private;
790933415e2SJordan Crouse struct msm_file_private *ctx = file->driver_priv;
79149fd08baSJordan Crouse
7926cefa31eSIskren Chernev if (!priv->gpu)
79349fd08baSJordan Crouse return -EINVAL;
79449fd08baSJordan Crouse
7956d29709dSRob Clark if (should_fail(&fail_gem_iova, obj->size))
7966d29709dSRob Clark return -ENOMEM;
7976d29709dSRob Clark
7989fe041f6SJordan Crouse /*
7999fe041f6SJordan Crouse * Don't pin the memory here - just get an address so that userspace can
8009fe041f6SJordan Crouse * be productive
8019fe041f6SJordan Crouse */
802933415e2SJordan Crouse return msm_gem_get_iova(obj, ctx->aspace, iova);
80349fd08baSJordan Crouse }
80449fd08baSJordan Crouse
msm_ioctl_gem_info_set_iova(struct drm_device * dev,struct drm_file * file,struct drm_gem_object * obj,uint64_t iova)805a636a0ffSRob Clark static int msm_ioctl_gem_info_set_iova(struct drm_device *dev,
806a636a0ffSRob Clark struct drm_file *file, struct drm_gem_object *obj,
807a636a0ffSRob Clark uint64_t iova)
808a636a0ffSRob Clark {
809a636a0ffSRob Clark struct msm_drm_private *priv = dev->dev_private;
810a636a0ffSRob Clark struct msm_file_private *ctx = file->driver_priv;
811a636a0ffSRob Clark
812a636a0ffSRob Clark if (!priv->gpu)
813a636a0ffSRob Clark return -EINVAL;
814a636a0ffSRob Clark
815a636a0ffSRob Clark /* Only supported if per-process address space is supported: */
816a636a0ffSRob Clark if (priv->gpu->aspace == ctx->aspace)
817a636a0ffSRob Clark return -EOPNOTSUPP;
818a636a0ffSRob Clark
8196d29709dSRob Clark if (should_fail(&fail_gem_iova, obj->size))
8206d29709dSRob Clark return -ENOMEM;
8216d29709dSRob Clark
822a636a0ffSRob Clark return msm_gem_set_iova(obj, ctx->aspace, iova);
823a636a0ffSRob Clark }
824a636a0ffSRob Clark
msm_ioctl_gem_info(struct drm_device * dev,void * data,struct drm_file * file)8257198e6b0SRob Clark static int msm_ioctl_gem_info(struct drm_device *dev, void *data,
8267198e6b0SRob Clark struct drm_file *file)
8277198e6b0SRob Clark {
8287198e6b0SRob Clark struct drm_msm_gem_info *args = data;
8297198e6b0SRob Clark struct drm_gem_object *obj;
830f05c83e7SRob Clark struct msm_gem_object *msm_obj;
831f05c83e7SRob Clark int i, ret = 0;
8327198e6b0SRob Clark
833789d2e5aSRob Clark if (args->pad)
8347198e6b0SRob Clark return -EINVAL;
8357198e6b0SRob Clark
836789d2e5aSRob Clark switch (args->info) {
837789d2e5aSRob Clark case MSM_INFO_GET_OFFSET:
838789d2e5aSRob Clark case MSM_INFO_GET_IOVA:
839a636a0ffSRob Clark case MSM_INFO_SET_IOVA:
84090d2c87fSRob Clark case MSM_INFO_GET_FLAGS:
841789d2e5aSRob Clark /* value returned as immediate, not pointer, so len==0: */
842789d2e5aSRob Clark if (args->len)
843789d2e5aSRob Clark return -EINVAL;
844789d2e5aSRob Clark break;
845f05c83e7SRob Clark case MSM_INFO_SET_NAME:
846f05c83e7SRob Clark case MSM_INFO_GET_NAME:
847f05c83e7SRob Clark break;
848789d2e5aSRob Clark default:
849789d2e5aSRob Clark return -EINVAL;
850789d2e5aSRob Clark }
851789d2e5aSRob Clark
852a8ad0bd8SChris Wilson obj = drm_gem_object_lookup(file, args->handle);
8537198e6b0SRob Clark if (!obj)
8547198e6b0SRob Clark return -ENOENT;
8557198e6b0SRob Clark
856f05c83e7SRob Clark msm_obj = to_msm_bo(obj);
85749fd08baSJordan Crouse
858789d2e5aSRob Clark switch (args->info) {
859789d2e5aSRob Clark case MSM_INFO_GET_OFFSET:
860789d2e5aSRob Clark args->value = msm_gem_mmap_offset(obj);
861789d2e5aSRob Clark break;
862789d2e5aSRob Clark case MSM_INFO_GET_IOVA:
863933415e2SJordan Crouse ret = msm_ioctl_gem_info_iova(dev, file, obj, &args->value);
864789d2e5aSRob Clark break;
865a636a0ffSRob Clark case MSM_INFO_SET_IOVA:
866a636a0ffSRob Clark ret = msm_ioctl_gem_info_set_iova(dev, file, obj, args->value);
867a636a0ffSRob Clark break;
86890d2c87fSRob Clark case MSM_INFO_GET_FLAGS:
86990d2c87fSRob Clark if (obj->import_attach) {
87090d2c87fSRob Clark ret = -EINVAL;
87190d2c87fSRob Clark break;
87290d2c87fSRob Clark }
87390d2c87fSRob Clark /* Hide internal kernel-only flags: */
87490d2c87fSRob Clark args->value = to_msm_bo(obj)->flags & MSM_BO_FLAGS;
87590d2c87fSRob Clark ret = 0;
87690d2c87fSRob Clark break;
877f05c83e7SRob Clark case MSM_INFO_SET_NAME:
878f05c83e7SRob Clark /* length check should leave room for terminating null: */
879f05c83e7SRob Clark if (args->len >= sizeof(msm_obj->name)) {
880f05c83e7SRob Clark ret = -EINVAL;
881f05c83e7SRob Clark break;
882f05c83e7SRob Clark }
8837cce8e4eSDan Carpenter if (copy_from_user(msm_obj->name, u64_to_user_ptr(args->value),
884860433edSJordan Crouse args->len)) {
885860433edSJordan Crouse msm_obj->name[0] = '\0';
8867cce8e4eSDan Carpenter ret = -EFAULT;
887860433edSJordan Crouse break;
888860433edSJordan Crouse }
889f05c83e7SRob Clark msm_obj->name[args->len] = '\0';
890f05c83e7SRob Clark for (i = 0; i < args->len; i++) {
891f05c83e7SRob Clark if (!isprint(msm_obj->name[i])) {
892f05c83e7SRob Clark msm_obj->name[i] = '\0';
893f05c83e7SRob Clark break;
894f05c83e7SRob Clark }
895f05c83e7SRob Clark }
896f05c83e7SRob Clark break;
897f05c83e7SRob Clark case MSM_INFO_GET_NAME:
898f05c83e7SRob Clark if (args->value && (args->len < strlen(msm_obj->name))) {
899f05c83e7SRob Clark ret = -EINVAL;
900f05c83e7SRob Clark break;
901f05c83e7SRob Clark }
902f05c83e7SRob Clark args->len = strlen(msm_obj->name);
903f05c83e7SRob Clark if (args->value) {
9047cce8e4eSDan Carpenter if (copy_to_user(u64_to_user_ptr(args->value),
9057cce8e4eSDan Carpenter msm_obj->name, args->len))
9067cce8e4eSDan Carpenter ret = -EFAULT;
907f05c83e7SRob Clark }
908f05c83e7SRob Clark break;
90949fd08baSJordan Crouse }
9107198e6b0SRob Clark
911f7d33950SEmil Velikov drm_gem_object_put(obj);
9127198e6b0SRob Clark
9137198e6b0SRob Clark return ret;
9147198e6b0SRob Clark }
9157198e6b0SRob Clark
wait_fence(struct msm_gpu_submitqueue * queue,uint32_t fence_id,ktime_t timeout,uint32_t flags)916ea0006d3SRob Clark static int wait_fence(struct msm_gpu_submitqueue *queue, uint32_t fence_id,
917b5a24e13SRob Clark ktime_t timeout, uint32_t flags)
9187198e6b0SRob Clark {
919a61acbbeSRob Clark struct dma_fence *fence;
920f97decacSJordan Crouse int ret;
92193ddb0d3SRob Clark
9225f3aee4cSRob Clark if (fence_after(fence_id, queue->last_fence)) {
923067ecab9SRob Clark DRM_ERROR_RATELIMITED("waiting on invalid fence: %u (of %u)\n",
924067ecab9SRob Clark fence_id, queue->last_fence);
925067ecab9SRob Clark return -EINVAL;
926067ecab9SRob Clark }
927067ecab9SRob Clark
928a61acbbeSRob Clark /*
929a61acbbeSRob Clark * Map submitqueue scoped "seqno" (which is actually an idr key)
930a61acbbeSRob Clark * back to underlying dma-fence
931a61acbbeSRob Clark *
932a61acbbeSRob Clark * The fence is removed from the fence_idr when the submit is
933a61acbbeSRob Clark * retired, so if the fence is not found it means there is nothing
934a61acbbeSRob Clark * to wait for
935a61acbbeSRob Clark */
936e4f020c6SRob Clark spin_lock(&queue->idr_lock);
937ea0006d3SRob Clark fence = idr_find(&queue->fence_idr, fence_id);
938a61acbbeSRob Clark if (fence)
939a61acbbeSRob Clark fence = dma_fence_get_rcu(fence);
940e4f020c6SRob Clark spin_unlock(&queue->idr_lock);
941f97decacSJordan Crouse
942a61acbbeSRob Clark if (!fence)
943a61acbbeSRob Clark return 0;
944a61acbbeSRob Clark
945b5a24e13SRob Clark if (flags & MSM_WAIT_FENCE_BOOST)
946b5a24e13SRob Clark dma_fence_set_deadline(fence, ktime_get());
947b5a24e13SRob Clark
948a61acbbeSRob Clark ret = dma_fence_wait_timeout(fence, true, timeout_to_jiffies(&timeout));
949a61acbbeSRob Clark if (ret == 0) {
950a61acbbeSRob Clark ret = -ETIMEDOUT;
951a61acbbeSRob Clark } else if (ret != -ERESTARTSYS) {
952a61acbbeSRob Clark ret = 0;
953a61acbbeSRob Clark }
954a61acbbeSRob Clark
955a61acbbeSRob Clark dma_fence_put(fence);
956ea0006d3SRob Clark
957ea0006d3SRob Clark return ret;
958ea0006d3SRob Clark }
959ea0006d3SRob Clark
msm_ioctl_wait_fence(struct drm_device * dev,void * data,struct drm_file * file)960ea0006d3SRob Clark static int msm_ioctl_wait_fence(struct drm_device *dev, void *data,
961ea0006d3SRob Clark struct drm_file *file)
962ea0006d3SRob Clark {
963ea0006d3SRob Clark struct msm_drm_private *priv = dev->dev_private;
964ea0006d3SRob Clark struct drm_msm_wait_fence *args = data;
965ea0006d3SRob Clark struct msm_gpu_submitqueue *queue;
966ea0006d3SRob Clark int ret;
967ea0006d3SRob Clark
968b5a24e13SRob Clark if (args->flags & ~MSM_WAIT_FENCE_FLAGS) {
969b5a24e13SRob Clark DRM_ERROR("invalid flags: %08x\n", args->flags);
970ea0006d3SRob Clark return -EINVAL;
971ea0006d3SRob Clark }
972ea0006d3SRob Clark
973ea0006d3SRob Clark if (!priv->gpu)
974ea0006d3SRob Clark return 0;
975ea0006d3SRob Clark
976ea0006d3SRob Clark queue = msm_submitqueue_get(file->driver_priv, args->queueid);
977ea0006d3SRob Clark if (!queue)
978ea0006d3SRob Clark return -ENOENT;
979ea0006d3SRob Clark
980b5a24e13SRob Clark ret = wait_fence(queue, args->fence, to_ktime(args->timeout), args->flags);
981ea0006d3SRob Clark
982f97decacSJordan Crouse msm_submitqueue_put(queue);
983a61acbbeSRob Clark
984f97decacSJordan Crouse return ret;
9857198e6b0SRob Clark }
9867198e6b0SRob Clark
msm_ioctl_gem_madvise(struct drm_device * dev,void * data,struct drm_file * file)9874cd33c48SRob Clark static int msm_ioctl_gem_madvise(struct drm_device *dev, void *data,
9884cd33c48SRob Clark struct drm_file *file)
9894cd33c48SRob Clark {
9904cd33c48SRob Clark struct drm_msm_gem_madvise *args = data;
9914cd33c48SRob Clark struct drm_gem_object *obj;
9924cd33c48SRob Clark int ret;
9934cd33c48SRob Clark
9944cd33c48SRob Clark switch (args->madv) {
9954cd33c48SRob Clark case MSM_MADV_DONTNEED:
9964cd33c48SRob Clark case MSM_MADV_WILLNEED:
9974cd33c48SRob Clark break;
9984cd33c48SRob Clark default:
9994cd33c48SRob Clark return -EINVAL;
10004cd33c48SRob Clark }
10014cd33c48SRob Clark
10024cd33c48SRob Clark obj = drm_gem_object_lookup(file, args->handle);
10034cd33c48SRob Clark if (!obj) {
1004f92f026aSRob Clark return -ENOENT;
10054cd33c48SRob Clark }
10064cd33c48SRob Clark
10074cd33c48SRob Clark ret = msm_gem_madvise(obj, args->madv);
10084cd33c48SRob Clark if (ret >= 0) {
10094cd33c48SRob Clark args->retained = ret;
10104cd33c48SRob Clark ret = 0;
10114cd33c48SRob Clark }
10124cd33c48SRob Clark
1013f92f026aSRob Clark drm_gem_object_put(obj);
10144cd33c48SRob Clark
10154cd33c48SRob Clark return ret;
10164cd33c48SRob Clark }
10174cd33c48SRob Clark
1018f7de1545SJordan Crouse
msm_ioctl_submitqueue_new(struct drm_device * dev,void * data,struct drm_file * file)1019f7de1545SJordan Crouse static int msm_ioctl_submitqueue_new(struct drm_device *dev, void *data,
1020f7de1545SJordan Crouse struct drm_file *file)
1021f7de1545SJordan Crouse {
1022f7de1545SJordan Crouse struct drm_msm_submitqueue *args = data;
1023f7de1545SJordan Crouse
1024f7de1545SJordan Crouse if (args->flags & ~MSM_SUBMITQUEUE_FLAGS)
1025f7de1545SJordan Crouse return -EINVAL;
1026f7de1545SJordan Crouse
1027f97decacSJordan Crouse return msm_submitqueue_create(dev, file->driver_priv, args->prio,
1028f7de1545SJordan Crouse args->flags, &args->id);
1029f7de1545SJordan Crouse }
1030f7de1545SJordan Crouse
msm_ioctl_submitqueue_query(struct drm_device * dev,void * data,struct drm_file * file)1031b0fb6604SJordan Crouse static int msm_ioctl_submitqueue_query(struct drm_device *dev, void *data,
1032b0fb6604SJordan Crouse struct drm_file *file)
1033b0fb6604SJordan Crouse {
1034b0fb6604SJordan Crouse return msm_submitqueue_query(dev, file->driver_priv, data);
1035b0fb6604SJordan Crouse }
1036f7de1545SJordan Crouse
msm_ioctl_submitqueue_close(struct drm_device * dev,void * data,struct drm_file * file)1037f7de1545SJordan Crouse static int msm_ioctl_submitqueue_close(struct drm_device *dev, void *data,
1038f7de1545SJordan Crouse struct drm_file *file)
1039f7de1545SJordan Crouse {
1040f7de1545SJordan Crouse u32 id = *(u32 *) data;
1041f7de1545SJordan Crouse
1042f7de1545SJordan Crouse return msm_submitqueue_remove(file->driver_priv, id);
1043f7de1545SJordan Crouse }
1044f7de1545SJordan Crouse
10457198e6b0SRob Clark static const struct drm_ioctl_desc msm_ioctls[] = {
104634127c7aSEmil Velikov DRM_IOCTL_DEF_DRV(MSM_GET_PARAM, msm_ioctl_get_param, DRM_RENDER_ALLOW),
1047f7ddbf55SRob Clark DRM_IOCTL_DEF_DRV(MSM_SET_PARAM, msm_ioctl_set_param, DRM_RENDER_ALLOW),
104834127c7aSEmil Velikov DRM_IOCTL_DEF_DRV(MSM_GEM_NEW, msm_ioctl_gem_new, DRM_RENDER_ALLOW),
104934127c7aSEmil Velikov DRM_IOCTL_DEF_DRV(MSM_GEM_INFO, msm_ioctl_gem_info, DRM_RENDER_ALLOW),
105034127c7aSEmil Velikov DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_RENDER_ALLOW),
105134127c7aSEmil Velikov DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_RENDER_ALLOW),
105234127c7aSEmil Velikov DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT, msm_ioctl_gem_submit, DRM_RENDER_ALLOW),
105334127c7aSEmil Velikov DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE, msm_ioctl_wait_fence, DRM_RENDER_ALLOW),
105434127c7aSEmil Velikov DRM_IOCTL_DEF_DRV(MSM_GEM_MADVISE, msm_ioctl_gem_madvise, DRM_RENDER_ALLOW),
105534127c7aSEmil Velikov DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_NEW, msm_ioctl_submitqueue_new, DRM_RENDER_ALLOW),
105634127c7aSEmil Velikov DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_CLOSE, msm_ioctl_submitqueue_close, DRM_RENDER_ALLOW),
105734127c7aSEmil Velikov DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_QUERY, msm_ioctl_submitqueue_query, DRM_RENDER_ALLOW),
10587198e6b0SRob Clark };
10597198e6b0SRob Clark
msm_show_fdinfo(struct drm_printer * p,struct drm_file * file)106051d86ee5SRob Clark static void msm_show_fdinfo(struct drm_printer *p, struct drm_file *file)
1061cfebe3fdSRob Clark {
1062cfebe3fdSRob Clark struct drm_device *dev = file->minor->dev;
1063cfebe3fdSRob Clark struct msm_drm_private *priv = dev->dev_private;
1064cfebe3fdSRob Clark
1065cfebe3fdSRob Clark if (!priv->gpu)
1066cfebe3fdSRob Clark return;
1067cfebe3fdSRob Clark
106851d86ee5SRob Clark msm_gpu_show_fdinfo(priv->gpu, file->driver_priv, p);
10693e9757f5SRob Clark
10703e9757f5SRob Clark drm_show_memory_stats(p, file);
1071cfebe3fdSRob Clark }
1072cfebe3fdSRob Clark
1073cfebe3fdSRob Clark static const struct file_operations fops = {
1074cfebe3fdSRob Clark .owner = THIS_MODULE,
1075cfebe3fdSRob Clark DRM_GEM_FOPS,
107651d86ee5SRob Clark .show_fdinfo = drm_show_fdinfo,
1077cfebe3fdSRob Clark };
1078c8afe684SRob Clark
107970a59dd8SDaniel Vetter static const struct drm_driver msm_driver = {
10805b38e747SDaniel Vetter .driver_features = DRIVER_GEM |
1081b4b15c86SRob Clark DRIVER_RENDER |
1082a5436e1dSRob Clark DRIVER_ATOMIC |
1083ab723b7aSBas Nieuwenhuizen DRIVER_MODESET |
1084ab723b7aSBas Nieuwenhuizen DRIVER_SYNCOBJ,
10857198e6b0SRob Clark .open = msm_open,
108694df145cSDaniel Vetter .postclose = msm_postclose,
1087c8afe684SRob Clark .dumb_create = msm_gem_dumb_create,
1088c8afe684SRob Clark .dumb_map_offset = msm_gem_dumb_map_offset,
108905b84911SRob Clark .gem_prime_import_sg_table = msm_gem_prime_import_sg_table,
1090c8afe684SRob Clark #ifdef CONFIG_DEBUG_FS
1091c8afe684SRob Clark .debugfs_init = msm_debugfs_init,
1092c8afe684SRob Clark #endif
109351d86ee5SRob Clark .show_fdinfo = msm_show_fdinfo,
10947198e6b0SRob Clark .ioctls = msm_ioctls,
1095167b606aSJordan Crouse .num_ioctls = ARRAY_SIZE(msm_ioctls),
1096c8afe684SRob Clark .fops = &fops,
1097c8afe684SRob Clark .name = "msm",
1098c8afe684SRob Clark .desc = "MSM Snapdragon DRM",
1099c8afe684SRob Clark .date = "20130625",
1100a8d854c1SRob Clark .major = MSM_VERSION_MAJOR,
1101a8d854c1SRob Clark .minor = MSM_VERSION_MINOR,
1102a8d854c1SRob Clark .patchlevel = MSM_VERSION_PATCHLEVEL,
1103c8afe684SRob Clark };
1104c8afe684SRob Clark
msm_pm_prepare(struct device * dev)1105ecb23f2eSDmitry Baryshkov int msm_pm_prepare(struct device *dev)
1106ca8199f1SKalyan Thota {
1107ec919e6eSAngeloGioacchino Del Regno struct msm_drm_private *priv = dev_get_drvdata(dev);
1108ec919e6eSAngeloGioacchino Del Regno struct drm_device *ddev = priv ? priv->dev : NULL;
1109a9748134SFabio Estevam
1110a9748134SFabio Estevam if (!priv || !priv->kms)
1111a9748134SFabio Estevam return 0;
1112ca8199f1SKalyan Thota
1113ca8199f1SKalyan Thota return drm_mode_config_helper_suspend(ddev);
1114ca8199f1SKalyan Thota }
1115ca8199f1SKalyan Thota
msm_pm_complete(struct device * dev)1116ecb23f2eSDmitry Baryshkov void msm_pm_complete(struct device *dev)
1117ca8199f1SKalyan Thota {
1118ec919e6eSAngeloGioacchino Del Regno struct msm_drm_private *priv = dev_get_drvdata(dev);
1119ec919e6eSAngeloGioacchino Del Regno struct drm_device *ddev = priv ? priv->dev : NULL;
1120a9748134SFabio Estevam
1121a9748134SFabio Estevam if (!priv || !priv->kms)
1122a9748134SFabio Estevam return;
1123ca8199f1SKalyan Thota
1124ca8199f1SKalyan Thota drm_mode_config_helper_resume(ddev);
1125ca8199f1SKalyan Thota }
1126774e39eeSArchit Taneja
1127c8afe684SRob Clark static const struct dev_pm_ops msm_pm_ops = {
1128ca8199f1SKalyan Thota .prepare = msm_pm_prepare,
1129ca8199f1SKalyan Thota .complete = msm_pm_complete,
1130c8afe684SRob Clark };
1131c8afe684SRob Clark
1132c8afe684SRob Clark /*
1133060530f1SRob Clark * Componentized driver support:
1134060530f1SRob Clark */
1135060530f1SRob Clark
1136e9fbdaf2SArchit Taneja /*
1137812070ebSArchit Taneja * Identify what components need to be added by parsing what remote-endpoints
1138812070ebSArchit Taneja * our MDP output ports are connected to. In the case of LVDS on MDP4, there
1139812070ebSArchit Taneja * is no external component that we need to add since LVDS is within MDP4
1140812070ebSArchit Taneja * itself.
1141812070ebSArchit Taneja */
add_components_mdp(struct device * master_dev,struct component_match ** matchptr)11426874f48bSDmitry Baryshkov static int add_components_mdp(struct device *master_dev,
1143812070ebSArchit Taneja struct component_match **matchptr)
1144812070ebSArchit Taneja {
11456874f48bSDmitry Baryshkov struct device_node *np = master_dev->of_node;
1146812070ebSArchit Taneja struct device_node *ep_node;
1147812070ebSArchit Taneja
1148812070ebSArchit Taneja for_each_endpoint_of_node(np, ep_node) {
1149812070ebSArchit Taneja struct device_node *intf;
1150812070ebSArchit Taneja struct of_endpoint ep;
1151812070ebSArchit Taneja int ret;
1152812070ebSArchit Taneja
1153812070ebSArchit Taneja ret = of_graph_parse_endpoint(ep_node, &ep);
1154812070ebSArchit Taneja if (ret) {
11556874f48bSDmitry Baryshkov DRM_DEV_ERROR(master_dev, "unable to parse port endpoint\n");
1156812070ebSArchit Taneja of_node_put(ep_node);
1157812070ebSArchit Taneja return ret;
1158812070ebSArchit Taneja }
1159812070ebSArchit Taneja
1160812070ebSArchit Taneja /*
1161812070ebSArchit Taneja * The LCDC/LVDS port on MDP4 is a speacial case where the
1162812070ebSArchit Taneja * remote-endpoint isn't a component that we need to add
1163812070ebSArchit Taneja */
1164812070ebSArchit Taneja if (of_device_is_compatible(np, "qcom,mdp4") &&
1165d8dd8052SArchit Taneja ep.port == 0)
1166812070ebSArchit Taneja continue;
1167812070ebSArchit Taneja
1168812070ebSArchit Taneja /*
1169812070ebSArchit Taneja * It's okay if some of the ports don't have a remote endpoint
1170812070ebSArchit Taneja * specified. It just means that the port isn't connected to
1171812070ebSArchit Taneja * any external interface.
1172812070ebSArchit Taneja */
1173812070ebSArchit Taneja intf = of_graph_get_remote_port_parent(ep_node);
1174d8dd8052SArchit Taneja if (!intf)
1175812070ebSArchit Taneja continue;
1176812070ebSArchit Taneja
1177d1d9d0e1SDouglas Anderson if (of_device_is_available(intf))
1178d1d9d0e1SDouglas Anderson drm_of_component_match_add(master_dev, matchptr,
11790a82e0a9SYong Wu component_compare_of, intf);
1180d1d9d0e1SDouglas Anderson
1181812070ebSArchit Taneja of_node_put(intf);
1182812070ebSArchit Taneja }
1183812070ebSArchit Taneja
1184812070ebSArchit Taneja return 0;
1185812070ebSArchit Taneja }
1186812070ebSArchit Taneja
1187dc3ea265SArchit Taneja /*
1188dc3ea265SArchit Taneja * We don't know what's the best binding to link the gpu with the drm device.
1189dc3ea265SArchit Taneja * Fow now, we just hunt for all the possible gpus that we support, and add them
1190dc3ea265SArchit Taneja * as components.
1191dc3ea265SArchit Taneja */
1192dc3ea265SArchit Taneja static const struct of_device_id msm_gpu_match[] = {
11931db7afa4SRob Clark { .compatible = "qcom,adreno" },
1194dc3ea265SArchit Taneja { .compatible = "qcom,adreno-3xx" },
1195e6f6d63eSJonathan Marek { .compatible = "amd,imageon" },
1196dc3ea265SArchit Taneja { .compatible = "qcom,kgsl-3d0" },
1197dc3ea265SArchit Taneja { },
1198dc3ea265SArchit Taneja };
1199dc3ea265SArchit Taneja
add_gpu_components(struct device * dev,struct component_match ** matchptr)12007d526fcfSArchit Taneja static int add_gpu_components(struct device *dev,
12017d526fcfSArchit Taneja struct component_match **matchptr)
12027d526fcfSArchit Taneja {
1203dc3ea265SArchit Taneja struct device_node *np;
1204dc3ea265SArchit Taneja
1205dc3ea265SArchit Taneja np = of_find_matching_node(NULL, msm_gpu_match);
1206dc3ea265SArchit Taneja if (!np)
1207dc3ea265SArchit Taneja return 0;
1208dc3ea265SArchit Taneja
12099ca7ad6cSJeffrey Hugo if (of_device_is_available(np))
12100a82e0a9SYong Wu drm_of_component_match_add(dev, matchptr, component_compare_of, np);
1211dc3ea265SArchit Taneja
1212dc3ea265SArchit Taneja of_node_put(np);
1213dc3ea265SArchit Taneja
1214dc3ea265SArchit Taneja return 0;
12157d526fcfSArchit Taneja }
12167d526fcfSArchit Taneja
msm_drm_bind(struct device * dev)121784448288SRussell King static int msm_drm_bind(struct device *dev)
121884448288SRussell King {
12192b669875SArchit Taneja return msm_drm_init(dev, &msm_driver);
122084448288SRussell King }
122184448288SRussell King
msm_drm_unbind(struct device * dev)122284448288SRussell King static void msm_drm_unbind(struct device *dev)
122384448288SRussell King {
12242b669875SArchit Taneja msm_drm_uninit(dev);
122584448288SRussell King }
122684448288SRussell King
1227ecb23f2eSDmitry Baryshkov const struct component_master_ops msm_drm_ops = {
122884448288SRussell King .bind = msm_drm_bind,
122984448288SRussell King .unbind = msm_drm_unbind,
123084448288SRussell King };
123184448288SRussell King
msm_drv_probe(struct device * master_dev,int (* kms_init)(struct drm_device * dev))12326874f48bSDmitry Baryshkov int msm_drv_probe(struct device *master_dev,
12336874f48bSDmitry Baryshkov int (*kms_init)(struct drm_device *dev))
1234ecb23f2eSDmitry Baryshkov {
12356874f48bSDmitry Baryshkov struct msm_drm_private *priv;
1236ecb23f2eSDmitry Baryshkov struct component_match *match = NULL;
1237ecb23f2eSDmitry Baryshkov int ret;
1238ecb23f2eSDmitry Baryshkov
12396874f48bSDmitry Baryshkov priv = devm_kzalloc(master_dev, sizeof(*priv), GFP_KERNEL);
12406874f48bSDmitry Baryshkov if (!priv)
12416874f48bSDmitry Baryshkov return -ENOMEM;
1242ecb23f2eSDmitry Baryshkov
12436874f48bSDmitry Baryshkov priv->kms_init = kms_init;
12446874f48bSDmitry Baryshkov dev_set_drvdata(master_dev, priv);
12456874f48bSDmitry Baryshkov
12466874f48bSDmitry Baryshkov /* Add mdp components if we have KMS. */
12476874f48bSDmitry Baryshkov if (kms_init) {
12486874f48bSDmitry Baryshkov ret = add_components_mdp(master_dev, &match);
1249ecb23f2eSDmitry Baryshkov if (ret)
1250ecb23f2eSDmitry Baryshkov return ret;
1251ecb23f2eSDmitry Baryshkov }
1252ecb23f2eSDmitry Baryshkov
1253ecb23f2eSDmitry Baryshkov ret = add_gpu_components(master_dev, &match);
1254ecb23f2eSDmitry Baryshkov if (ret)
1255ecb23f2eSDmitry Baryshkov return ret;
1256ecb23f2eSDmitry Baryshkov
1257ecb23f2eSDmitry Baryshkov /* on all devices that I am aware of, iommu's which can map
1258ecb23f2eSDmitry Baryshkov * any address the cpu can see are used:
1259ecb23f2eSDmitry Baryshkov */
1260ecb23f2eSDmitry Baryshkov ret = dma_set_mask_and_coherent(master_dev, ~0);
1261ecb23f2eSDmitry Baryshkov if (ret)
1262ecb23f2eSDmitry Baryshkov return ret;
1263ecb23f2eSDmitry Baryshkov
1264ecb23f2eSDmitry Baryshkov ret = component_master_add_with_match(master_dev, &msm_drm_ops, match);
1265ecb23f2eSDmitry Baryshkov if (ret)
1266ecb23f2eSDmitry Baryshkov return ret;
1267ecb23f2eSDmitry Baryshkov
1268ecb23f2eSDmitry Baryshkov return 0;
1269ecb23f2eSDmitry Baryshkov }
1270ecb23f2eSDmitry Baryshkov
127184448288SRussell King /*
127284448288SRussell King * Platform driver:
1273ecb23f2eSDmitry Baryshkov * Used only for headlesss GPU instances
127484448288SRussell King */
127584448288SRussell King
msm_pdev_probe(struct platform_device * pdev)127684448288SRussell King static int msm_pdev_probe(struct platform_device *pdev)
127784448288SRussell King {
1278ecb23f2eSDmitry Baryshkov return msm_drv_probe(&pdev->dev, NULL);
1279c8afe684SRob Clark }
1280c8afe684SRob Clark
msm_pdev_remove(struct platform_device * pdev)1281c8afe684SRob Clark static int msm_pdev_remove(struct platform_device *pdev)
1282c8afe684SRob Clark {
1283060530f1SRob Clark component_master_del(&pdev->dev, &msm_drm_ops);
12842027e5b3SDmitry Baryshkov
1285c8afe684SRob Clark return 0;
1286c8afe684SRob Clark }
1287c8afe684SRob Clark
msm_drv_shutdown(struct platform_device * pdev)1288ecb23f2eSDmitry Baryshkov void msm_drv_shutdown(struct platform_device *pdev)
12899d5cbf5fSKrishna Manikandan {
1290ec919e6eSAngeloGioacchino Del Regno struct msm_drm_private *priv = platform_get_drvdata(pdev);
1291ec919e6eSAngeloGioacchino Del Regno struct drm_device *drm = priv ? priv->dev : NULL;
1292623f279cSDmitry Baryshkov
12930a58d2aeSJavier Martinez Canillas /*
12940a58d2aeSJavier Martinez Canillas * Shutdown the hw if we're far enough along where things might be on.
12950a58d2aeSJavier Martinez Canillas * If we run this too early, we'll end up panicking in any variety of
12960a58d2aeSJavier Martinez Canillas * places. Since we don't register the drm device until late in
12970a58d2aeSJavier Martinez Canillas * msm_drm_init, drm_dev->registered is used as an indicator that the
12980a58d2aeSJavier Martinez Canillas * shutdown will be successful.
12990a58d2aeSJavier Martinez Canillas */
130000dd060aSDmitry Baryshkov if (drm && drm->registered && priv->kms)
13019d5cbf5fSKrishna Manikandan drm_atomic_helper_shutdown(drm);
13029d5cbf5fSKrishna Manikandan }
13039d5cbf5fSKrishna Manikandan
1304c8afe684SRob Clark static struct platform_driver msm_platform_driver = {
1305c8afe684SRob Clark .probe = msm_pdev_probe,
1306c8afe684SRob Clark .remove = msm_pdev_remove,
1307ecb23f2eSDmitry Baryshkov .shutdown = msm_drv_shutdown,
1308c8afe684SRob Clark .driver = {
1309c8afe684SRob Clark .name = "msm",
1310c8afe684SRob Clark .pm = &msm_pm_ops,
1311c8afe684SRob Clark },
1312c8afe684SRob Clark };
1313c8afe684SRob Clark
msm_drm_register(void)1314c8afe684SRob Clark static int __init msm_drm_register(void)
1315c8afe684SRob Clark {
1316ba4dd718SRob Clark if (!modeset)
1317ba4dd718SRob Clark return -EINVAL;
1318ba4dd718SRob Clark
1319c8afe684SRob Clark DBG("init");
13201dd0a0b1SArchit Taneja msm_mdp_register();
132125fdd593SJeykumar Sankaran msm_dpu_register();
1322d5af49c9SHai Li msm_dsi_register();
1323fcda50c8SArnd Bergmann msm_hdmi_register();
1324c943b494SChandan Uddaraju msm_dp_register();
1325bfd28b13SRob Clark adreno_register();
1326ecb23f2eSDmitry Baryshkov msm_mdp4_register();
1327ecb23f2eSDmitry Baryshkov msm_mdss_register();
1328c8afe684SRob Clark return platform_driver_register(&msm_platform_driver);
1329c8afe684SRob Clark }
1330c8afe684SRob Clark
msm_drm_unregister(void)1331c8afe684SRob Clark static void __exit msm_drm_unregister(void)
1332c8afe684SRob Clark {
1333c8afe684SRob Clark DBG("fini");
1334c8afe684SRob Clark platform_driver_unregister(&msm_platform_driver);
1335ecb23f2eSDmitry Baryshkov msm_mdss_unregister();
1336ecb23f2eSDmitry Baryshkov msm_mdp4_unregister();
1337c943b494SChandan Uddaraju msm_dp_unregister();
1338fcda50c8SArnd Bergmann msm_hdmi_unregister();
1339bfd28b13SRob Clark adreno_unregister();
1340d5af49c9SHai Li msm_dsi_unregister();
13411dd0a0b1SArchit Taneja msm_mdp_unregister();
134225fdd593SJeykumar Sankaran msm_dpu_unregister();
1343c8afe684SRob Clark }
1344c8afe684SRob Clark
1345c8afe684SRob Clark module_init(msm_drm_register);
1346c8afe684SRob Clark module_exit(msm_drm_unregister);
1347c8afe684SRob Clark
1348c8afe684SRob Clark MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
1349c8afe684SRob Clark MODULE_DESCRIPTION("MSM DRM Driver");
1350c8afe684SRob Clark MODULE_LICENSE("GPL");
1351