1 #ifndef HDMI_XML 2 #define HDMI_XML 3 4 /* Autogenerated file, DO NOT EDIT manually! 5 6 This file was generated by the rules-ng-ng headergen tool in this git repository: 7 http://github.com/freedreno/envytools/ 8 git clone https://github.com/freedreno/envytools.git 9 10 The rules-ng-ng source files this header was generated from are: 11 - /local/mnt/workspace/source_trees/envytools/rnndb/../rnndb/hdmi/hdmi.xml ( 41472 bytes, from 2016-01-08 08:20:42) 12 - /local/mnt/workspace/source_trees/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2015-02-09 03:18:10) 13 14 Copyright (C) 2013-2016 by the following authors: 15 - Rob Clark <robdclark@gmail.com> (robclark) 16 17 Permission is hereby granted, free of charge, to any person obtaining 18 a copy of this software and associated documentation files (the 19 "Software"), to deal in the Software without restriction, including 20 without limitation the rights to use, copy, modify, merge, publish, 21 distribute, sublicense, and/or sell copies of the Software, and to 22 permit persons to whom the Software is furnished to do so, subject to 23 the following conditions: 24 25 The above copyright notice and this permission notice (including the 26 next paragraph) shall be included in all copies or substantial 27 portions of the Software. 28 29 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 30 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 31 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. 32 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE 33 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION 34 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION 35 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 36 */ 37 38 39 enum hdmi_hdcp_key_state { 40 HDCP_KEYS_STATE_NO_KEYS = 0, 41 HDCP_KEYS_STATE_NOT_CHECKED = 1, 42 HDCP_KEYS_STATE_CHECKING = 2, 43 HDCP_KEYS_STATE_VALID = 3, 44 HDCP_KEYS_STATE_AKSV_NOT_VALID = 4, 45 HDCP_KEYS_STATE_CHKSUM_MISMATCH = 5, 46 HDCP_KEYS_STATE_PROD_AKSV = 6, 47 HDCP_KEYS_STATE_RESERVED = 7, 48 }; 49 50 enum hdmi_ddc_read_write { 51 DDC_WRITE = 0, 52 DDC_READ = 1, 53 }; 54 55 enum hdmi_acr_cts { 56 ACR_NONE = 0, 57 ACR_32 = 1, 58 ACR_44 = 2, 59 ACR_48 = 3, 60 }; 61 62 #define REG_HDMI_CTRL 0x00000000 63 #define HDMI_CTRL_ENABLE 0x00000001 64 #define HDMI_CTRL_HDMI 0x00000002 65 #define HDMI_CTRL_ENCRYPTED 0x00000004 66 67 #define REG_HDMI_AUDIO_PKT_CTRL1 0x00000020 68 #define HDMI_AUDIO_PKT_CTRL1_AUDIO_SAMPLE_SEND 0x00000001 69 70 #define REG_HDMI_ACR_PKT_CTRL 0x00000024 71 #define HDMI_ACR_PKT_CTRL_CONT 0x00000001 72 #define HDMI_ACR_PKT_CTRL_SEND 0x00000002 73 #define HDMI_ACR_PKT_CTRL_SELECT__MASK 0x00000030 74 #define HDMI_ACR_PKT_CTRL_SELECT__SHIFT 4 75 static inline uint32_t HDMI_ACR_PKT_CTRL_SELECT(enum hdmi_acr_cts val) 76 { 77 return ((val) << HDMI_ACR_PKT_CTRL_SELECT__SHIFT) & HDMI_ACR_PKT_CTRL_SELECT__MASK; 78 } 79 #define HDMI_ACR_PKT_CTRL_SOURCE 0x00000100 80 #define HDMI_ACR_PKT_CTRL_N_MULTIPLIER__MASK 0x00070000 81 #define HDMI_ACR_PKT_CTRL_N_MULTIPLIER__SHIFT 16 82 static inline uint32_t HDMI_ACR_PKT_CTRL_N_MULTIPLIER(uint32_t val) 83 { 84 return ((val) << HDMI_ACR_PKT_CTRL_N_MULTIPLIER__SHIFT) & HDMI_ACR_PKT_CTRL_N_MULTIPLIER__MASK; 85 } 86 #define HDMI_ACR_PKT_CTRL_AUDIO_PRIORITY 0x80000000 87 88 #define REG_HDMI_VBI_PKT_CTRL 0x00000028 89 #define HDMI_VBI_PKT_CTRL_GC_ENABLE 0x00000010 90 #define HDMI_VBI_PKT_CTRL_GC_EVERY_FRAME 0x00000020 91 #define HDMI_VBI_PKT_CTRL_ISRC_SEND 0x00000100 92 #define HDMI_VBI_PKT_CTRL_ISRC_CONTINUOUS 0x00000200 93 #define HDMI_VBI_PKT_CTRL_ACP_SEND 0x00001000 94 #define HDMI_VBI_PKT_CTRL_ACP_SRC_SW 0x00002000 95 96 #define REG_HDMI_INFOFRAME_CTRL0 0x0000002c 97 #define HDMI_INFOFRAME_CTRL0_AVI_SEND 0x00000001 98 #define HDMI_INFOFRAME_CTRL0_AVI_CONT 0x00000002 99 #define HDMI_INFOFRAME_CTRL0_AUDIO_INFO_SEND 0x00000010 100 #define HDMI_INFOFRAME_CTRL0_AUDIO_INFO_CONT 0x00000020 101 #define HDMI_INFOFRAME_CTRL0_AUDIO_INFO_SOURCE 0x00000040 102 #define HDMI_INFOFRAME_CTRL0_AUDIO_INFO_UPDATE 0x00000080 103 104 #define REG_HDMI_GEN_PKT_CTRL 0x00000034 105 #define HDMI_GEN_PKT_CTRL_GENERIC0_SEND 0x00000001 106 #define HDMI_GEN_PKT_CTRL_GENERIC0_CONT 0x00000002 107 #define HDMI_GEN_PKT_CTRL_GENERIC0_UPDATE__MASK 0x0000000c 108 #define HDMI_GEN_PKT_CTRL_GENERIC0_UPDATE__SHIFT 2 109 static inline uint32_t HDMI_GEN_PKT_CTRL_GENERIC0_UPDATE(uint32_t val) 110 { 111 return ((val) << HDMI_GEN_PKT_CTRL_GENERIC0_UPDATE__SHIFT) & HDMI_GEN_PKT_CTRL_GENERIC0_UPDATE__MASK; 112 } 113 #define HDMI_GEN_PKT_CTRL_GENERIC1_SEND 0x00000010 114 #define HDMI_GEN_PKT_CTRL_GENERIC1_CONT 0x00000020 115 #define HDMI_GEN_PKT_CTRL_GENERIC0_LINE__MASK 0x003f0000 116 #define HDMI_GEN_PKT_CTRL_GENERIC0_LINE__SHIFT 16 117 static inline uint32_t HDMI_GEN_PKT_CTRL_GENERIC0_LINE(uint32_t val) 118 { 119 return ((val) << HDMI_GEN_PKT_CTRL_GENERIC0_LINE__SHIFT) & HDMI_GEN_PKT_CTRL_GENERIC0_LINE__MASK; 120 } 121 #define HDMI_GEN_PKT_CTRL_GENERIC1_LINE__MASK 0x3f000000 122 #define HDMI_GEN_PKT_CTRL_GENERIC1_LINE__SHIFT 24 123 static inline uint32_t HDMI_GEN_PKT_CTRL_GENERIC1_LINE(uint32_t val) 124 { 125 return ((val) << HDMI_GEN_PKT_CTRL_GENERIC1_LINE__SHIFT) & HDMI_GEN_PKT_CTRL_GENERIC1_LINE__MASK; 126 } 127 128 #define REG_HDMI_GC 0x00000040 129 #define HDMI_GC_MUTE 0x00000001 130 131 #define REG_HDMI_AUDIO_PKT_CTRL2 0x00000044 132 #define HDMI_AUDIO_PKT_CTRL2_OVERRIDE 0x00000001 133 #define HDMI_AUDIO_PKT_CTRL2_LAYOUT 0x00000002 134 135 static inline uint32_t REG_HDMI_AVI_INFO(uint32_t i0) { return 0x0000006c + 0x4*i0; } 136 137 #define REG_HDMI_GENERIC0_HDR 0x00000084 138 139 static inline uint32_t REG_HDMI_GENERIC0(uint32_t i0) { return 0x00000088 + 0x4*i0; } 140 141 #define REG_HDMI_GENERIC1_HDR 0x000000a4 142 143 static inline uint32_t REG_HDMI_GENERIC1(uint32_t i0) { return 0x000000a8 + 0x4*i0; } 144 145 static inline uint32_t REG_HDMI_ACR(enum hdmi_acr_cts i0) { return 0x000000c4 + 0x8*i0; } 146 147 static inline uint32_t REG_HDMI_ACR_0(enum hdmi_acr_cts i0) { return 0x000000c4 + 0x8*i0; } 148 #define HDMI_ACR_0_CTS__MASK 0xfffff000 149 #define HDMI_ACR_0_CTS__SHIFT 12 150 static inline uint32_t HDMI_ACR_0_CTS(uint32_t val) 151 { 152 return ((val) << HDMI_ACR_0_CTS__SHIFT) & HDMI_ACR_0_CTS__MASK; 153 } 154 155 static inline uint32_t REG_HDMI_ACR_1(enum hdmi_acr_cts i0) { return 0x000000c8 + 0x8*i0; } 156 #define HDMI_ACR_1_N__MASK 0xffffffff 157 #define HDMI_ACR_1_N__SHIFT 0 158 static inline uint32_t HDMI_ACR_1_N(uint32_t val) 159 { 160 return ((val) << HDMI_ACR_1_N__SHIFT) & HDMI_ACR_1_N__MASK; 161 } 162 163 #define REG_HDMI_AUDIO_INFO0 0x000000e4 164 #define HDMI_AUDIO_INFO0_CHECKSUM__MASK 0x000000ff 165 #define HDMI_AUDIO_INFO0_CHECKSUM__SHIFT 0 166 static inline uint32_t HDMI_AUDIO_INFO0_CHECKSUM(uint32_t val) 167 { 168 return ((val) << HDMI_AUDIO_INFO0_CHECKSUM__SHIFT) & HDMI_AUDIO_INFO0_CHECKSUM__MASK; 169 } 170 #define HDMI_AUDIO_INFO0_CC__MASK 0x00000700 171 #define HDMI_AUDIO_INFO0_CC__SHIFT 8 172 static inline uint32_t HDMI_AUDIO_INFO0_CC(uint32_t val) 173 { 174 return ((val) << HDMI_AUDIO_INFO0_CC__SHIFT) & HDMI_AUDIO_INFO0_CC__MASK; 175 } 176 177 #define REG_HDMI_AUDIO_INFO1 0x000000e8 178 #define HDMI_AUDIO_INFO1_CA__MASK 0x000000ff 179 #define HDMI_AUDIO_INFO1_CA__SHIFT 0 180 static inline uint32_t HDMI_AUDIO_INFO1_CA(uint32_t val) 181 { 182 return ((val) << HDMI_AUDIO_INFO1_CA__SHIFT) & HDMI_AUDIO_INFO1_CA__MASK; 183 } 184 #define HDMI_AUDIO_INFO1_LSV__MASK 0x00007800 185 #define HDMI_AUDIO_INFO1_LSV__SHIFT 11 186 static inline uint32_t HDMI_AUDIO_INFO1_LSV(uint32_t val) 187 { 188 return ((val) << HDMI_AUDIO_INFO1_LSV__SHIFT) & HDMI_AUDIO_INFO1_LSV__MASK; 189 } 190 #define HDMI_AUDIO_INFO1_DM_INH 0x00008000 191 192 #define REG_HDMI_HDCP_CTRL 0x00000110 193 #define HDMI_HDCP_CTRL_ENABLE 0x00000001 194 #define HDMI_HDCP_CTRL_ENCRYPTION_ENABLE 0x00000100 195 196 #define REG_HDMI_HDCP_DEBUG_CTRL 0x00000114 197 #define HDMI_HDCP_DEBUG_CTRL_RNG_CIPHER 0x00000004 198 199 #define REG_HDMI_HDCP_INT_CTRL 0x00000118 200 #define HDMI_HDCP_INT_CTRL_AUTH_SUCCESS_INT 0x00000001 201 #define HDMI_HDCP_INT_CTRL_AUTH_SUCCESS_ACK 0x00000002 202 #define HDMI_HDCP_INT_CTRL_AUTH_SUCCESS_MASK 0x00000004 203 #define HDMI_HDCP_INT_CTRL_AUTH_FAIL_INT 0x00000010 204 #define HDMI_HDCP_INT_CTRL_AUTH_FAIL_ACK 0x00000020 205 #define HDMI_HDCP_INT_CTRL_AUTH_FAIL_MASK 0x00000040 206 #define HDMI_HDCP_INT_CTRL_AUTH_FAIL_INFO_ACK 0x00000080 207 #define HDMI_HDCP_INT_CTRL_AUTH_XFER_REQ_INT 0x00000100 208 #define HDMI_HDCP_INT_CTRL_AUTH_XFER_REQ_ACK 0x00000200 209 #define HDMI_HDCP_INT_CTRL_AUTH_XFER_REQ_MASK 0x00000400 210 #define HDMI_HDCP_INT_CTRL_AUTH_XFER_DONE_INT 0x00001000 211 #define HDMI_HDCP_INT_CTRL_AUTH_XFER_DONE_ACK 0x00002000 212 #define HDMI_HDCP_INT_CTRL_AUTH_XFER_DONE_MASK 0x00004000 213 214 #define REG_HDMI_HDCP_LINK0_STATUS 0x0000011c 215 #define HDMI_HDCP_LINK0_STATUS_AN_0_READY 0x00000100 216 #define HDMI_HDCP_LINK0_STATUS_AN_1_READY 0x00000200 217 #define HDMI_HDCP_LINK0_STATUS_RI_MATCHES 0x00001000 218 #define HDMI_HDCP_LINK0_STATUS_V_MATCHES 0x00100000 219 #define HDMI_HDCP_LINK0_STATUS_KEY_STATE__MASK 0x70000000 220 #define HDMI_HDCP_LINK0_STATUS_KEY_STATE__SHIFT 28 221 static inline uint32_t HDMI_HDCP_LINK0_STATUS_KEY_STATE(enum hdmi_hdcp_key_state val) 222 { 223 return ((val) << HDMI_HDCP_LINK0_STATUS_KEY_STATE__SHIFT) & HDMI_HDCP_LINK0_STATUS_KEY_STATE__MASK; 224 } 225 226 #define REG_HDMI_HDCP_DDC_CTRL_0 0x00000120 227 #define HDMI_HDCP_DDC_CTRL_0_DISABLE 0x00000001 228 229 #define REG_HDMI_HDCP_DDC_CTRL_1 0x00000124 230 #define HDMI_HDCP_DDC_CTRL_1_FAILED_ACK 0x00000001 231 232 #define REG_HDMI_HDCP_DDC_STATUS 0x00000128 233 #define HDMI_HDCP_DDC_STATUS_XFER_REQ 0x00000010 234 #define HDMI_HDCP_DDC_STATUS_XFER_DONE 0x00000400 235 #define HDMI_HDCP_DDC_STATUS_ABORTED 0x00001000 236 #define HDMI_HDCP_DDC_STATUS_TIMEOUT 0x00002000 237 #define HDMI_HDCP_DDC_STATUS_NACK0 0x00004000 238 #define HDMI_HDCP_DDC_STATUS_NACK1 0x00008000 239 #define HDMI_HDCP_DDC_STATUS_FAILED 0x00010000 240 241 #define REG_HDMI_HDCP_ENTROPY_CTRL0 0x0000012c 242 243 #define REG_HDMI_HDCP_ENTROPY_CTRL1 0x0000025c 244 245 #define REG_HDMI_HDCP_RESET 0x00000130 246 #define HDMI_HDCP_RESET_LINK0_DEAUTHENTICATE 0x00000001 247 248 #define REG_HDMI_HDCP_RCVPORT_DATA0 0x00000134 249 250 #define REG_HDMI_HDCP_RCVPORT_DATA1 0x00000138 251 252 #define REG_HDMI_HDCP_RCVPORT_DATA2_0 0x0000013c 253 254 #define REG_HDMI_HDCP_RCVPORT_DATA2_1 0x00000140 255 256 #define REG_HDMI_HDCP_RCVPORT_DATA3 0x00000144 257 258 #define REG_HDMI_HDCP_RCVPORT_DATA4 0x00000148 259 260 #define REG_HDMI_HDCP_RCVPORT_DATA5 0x0000014c 261 262 #define REG_HDMI_HDCP_RCVPORT_DATA6 0x00000150 263 264 #define REG_HDMI_HDCP_RCVPORT_DATA7 0x00000154 265 266 #define REG_HDMI_HDCP_RCVPORT_DATA8 0x00000158 267 268 #define REG_HDMI_HDCP_RCVPORT_DATA9 0x0000015c 269 270 #define REG_HDMI_HDCP_RCVPORT_DATA10 0x00000160 271 272 #define REG_HDMI_HDCP_RCVPORT_DATA11 0x00000164 273 274 #define REG_HDMI_HDCP_RCVPORT_DATA12 0x00000168 275 276 #define REG_HDMI_VENSPEC_INFO0 0x0000016c 277 278 #define REG_HDMI_VENSPEC_INFO1 0x00000170 279 280 #define REG_HDMI_VENSPEC_INFO2 0x00000174 281 282 #define REG_HDMI_VENSPEC_INFO3 0x00000178 283 284 #define REG_HDMI_VENSPEC_INFO4 0x0000017c 285 286 #define REG_HDMI_VENSPEC_INFO5 0x00000180 287 288 #define REG_HDMI_VENSPEC_INFO6 0x00000184 289 290 #define REG_HDMI_AUDIO_CFG 0x000001d0 291 #define HDMI_AUDIO_CFG_ENGINE_ENABLE 0x00000001 292 #define HDMI_AUDIO_CFG_FIFO_WATERMARK__MASK 0x000000f0 293 #define HDMI_AUDIO_CFG_FIFO_WATERMARK__SHIFT 4 294 static inline uint32_t HDMI_AUDIO_CFG_FIFO_WATERMARK(uint32_t val) 295 { 296 return ((val) << HDMI_AUDIO_CFG_FIFO_WATERMARK__SHIFT) & HDMI_AUDIO_CFG_FIFO_WATERMARK__MASK; 297 } 298 299 #define REG_HDMI_USEC_REFTIMER 0x00000208 300 301 #define REG_HDMI_DDC_CTRL 0x0000020c 302 #define HDMI_DDC_CTRL_GO 0x00000001 303 #define HDMI_DDC_CTRL_SOFT_RESET 0x00000002 304 #define HDMI_DDC_CTRL_SEND_RESET 0x00000004 305 #define HDMI_DDC_CTRL_SW_STATUS_RESET 0x00000008 306 #define HDMI_DDC_CTRL_TRANSACTION_CNT__MASK 0x00300000 307 #define HDMI_DDC_CTRL_TRANSACTION_CNT__SHIFT 20 308 static inline uint32_t HDMI_DDC_CTRL_TRANSACTION_CNT(uint32_t val) 309 { 310 return ((val) << HDMI_DDC_CTRL_TRANSACTION_CNT__SHIFT) & HDMI_DDC_CTRL_TRANSACTION_CNT__MASK; 311 } 312 313 #define REG_HDMI_DDC_ARBITRATION 0x00000210 314 #define HDMI_DDC_ARBITRATION_HW_ARBITRATION 0x00000010 315 316 #define REG_HDMI_DDC_INT_CTRL 0x00000214 317 #define HDMI_DDC_INT_CTRL_SW_DONE_INT 0x00000001 318 #define HDMI_DDC_INT_CTRL_SW_DONE_ACK 0x00000002 319 #define HDMI_DDC_INT_CTRL_SW_DONE_MASK 0x00000004 320 321 #define REG_HDMI_DDC_SW_STATUS 0x00000218 322 #define HDMI_DDC_SW_STATUS_NACK0 0x00001000 323 #define HDMI_DDC_SW_STATUS_NACK1 0x00002000 324 #define HDMI_DDC_SW_STATUS_NACK2 0x00004000 325 #define HDMI_DDC_SW_STATUS_NACK3 0x00008000 326 327 #define REG_HDMI_DDC_HW_STATUS 0x0000021c 328 #define HDMI_DDC_HW_STATUS_DONE 0x00000008 329 330 #define REG_HDMI_DDC_SPEED 0x00000220 331 #define HDMI_DDC_SPEED_THRESHOLD__MASK 0x00000003 332 #define HDMI_DDC_SPEED_THRESHOLD__SHIFT 0 333 static inline uint32_t HDMI_DDC_SPEED_THRESHOLD(uint32_t val) 334 { 335 return ((val) << HDMI_DDC_SPEED_THRESHOLD__SHIFT) & HDMI_DDC_SPEED_THRESHOLD__MASK; 336 } 337 #define HDMI_DDC_SPEED_PRESCALE__MASK 0xffff0000 338 #define HDMI_DDC_SPEED_PRESCALE__SHIFT 16 339 static inline uint32_t HDMI_DDC_SPEED_PRESCALE(uint32_t val) 340 { 341 return ((val) << HDMI_DDC_SPEED_PRESCALE__SHIFT) & HDMI_DDC_SPEED_PRESCALE__MASK; 342 } 343 344 #define REG_HDMI_DDC_SETUP 0x00000224 345 #define HDMI_DDC_SETUP_TIMEOUT__MASK 0xff000000 346 #define HDMI_DDC_SETUP_TIMEOUT__SHIFT 24 347 static inline uint32_t HDMI_DDC_SETUP_TIMEOUT(uint32_t val) 348 { 349 return ((val) << HDMI_DDC_SETUP_TIMEOUT__SHIFT) & HDMI_DDC_SETUP_TIMEOUT__MASK; 350 } 351 352 static inline uint32_t REG_HDMI_I2C_TRANSACTION(uint32_t i0) { return 0x00000228 + 0x4*i0; } 353 354 static inline uint32_t REG_HDMI_I2C_TRANSACTION_REG(uint32_t i0) { return 0x00000228 + 0x4*i0; } 355 #define HDMI_I2C_TRANSACTION_REG_RW__MASK 0x00000001 356 #define HDMI_I2C_TRANSACTION_REG_RW__SHIFT 0 357 static inline uint32_t HDMI_I2C_TRANSACTION_REG_RW(enum hdmi_ddc_read_write val) 358 { 359 return ((val) << HDMI_I2C_TRANSACTION_REG_RW__SHIFT) & HDMI_I2C_TRANSACTION_REG_RW__MASK; 360 } 361 #define HDMI_I2C_TRANSACTION_REG_STOP_ON_NACK 0x00000100 362 #define HDMI_I2C_TRANSACTION_REG_START 0x00001000 363 #define HDMI_I2C_TRANSACTION_REG_STOP 0x00002000 364 #define HDMI_I2C_TRANSACTION_REG_CNT__MASK 0x00ff0000 365 #define HDMI_I2C_TRANSACTION_REG_CNT__SHIFT 16 366 static inline uint32_t HDMI_I2C_TRANSACTION_REG_CNT(uint32_t val) 367 { 368 return ((val) << HDMI_I2C_TRANSACTION_REG_CNT__SHIFT) & HDMI_I2C_TRANSACTION_REG_CNT__MASK; 369 } 370 371 #define REG_HDMI_DDC_DATA 0x00000238 372 #define HDMI_DDC_DATA_DATA_RW__MASK 0x00000001 373 #define HDMI_DDC_DATA_DATA_RW__SHIFT 0 374 static inline uint32_t HDMI_DDC_DATA_DATA_RW(enum hdmi_ddc_read_write val) 375 { 376 return ((val) << HDMI_DDC_DATA_DATA_RW__SHIFT) & HDMI_DDC_DATA_DATA_RW__MASK; 377 } 378 #define HDMI_DDC_DATA_DATA__MASK 0x0000ff00 379 #define HDMI_DDC_DATA_DATA__SHIFT 8 380 static inline uint32_t HDMI_DDC_DATA_DATA(uint32_t val) 381 { 382 return ((val) << HDMI_DDC_DATA_DATA__SHIFT) & HDMI_DDC_DATA_DATA__MASK; 383 } 384 #define HDMI_DDC_DATA_INDEX__MASK 0x00ff0000 385 #define HDMI_DDC_DATA_INDEX__SHIFT 16 386 static inline uint32_t HDMI_DDC_DATA_INDEX(uint32_t val) 387 { 388 return ((val) << HDMI_DDC_DATA_INDEX__SHIFT) & HDMI_DDC_DATA_INDEX__MASK; 389 } 390 #define HDMI_DDC_DATA_INDEX_WRITE 0x80000000 391 392 #define REG_HDMI_HDCP_SHA_CTRL 0x0000023c 393 394 #define REG_HDMI_HDCP_SHA_STATUS 0x00000240 395 #define HDMI_HDCP_SHA_STATUS_BLOCK_DONE 0x00000001 396 #define HDMI_HDCP_SHA_STATUS_COMP_DONE 0x00000010 397 398 #define REG_HDMI_HDCP_SHA_DATA 0x00000244 399 #define HDMI_HDCP_SHA_DATA_DONE 0x00000001 400 401 #define REG_HDMI_HPD_INT_STATUS 0x00000250 402 #define HDMI_HPD_INT_STATUS_INT 0x00000001 403 #define HDMI_HPD_INT_STATUS_CABLE_DETECTED 0x00000002 404 405 #define REG_HDMI_HPD_INT_CTRL 0x00000254 406 #define HDMI_HPD_INT_CTRL_INT_ACK 0x00000001 407 #define HDMI_HPD_INT_CTRL_INT_CONNECT 0x00000002 408 #define HDMI_HPD_INT_CTRL_INT_EN 0x00000004 409 #define HDMI_HPD_INT_CTRL_RX_INT_ACK 0x00000010 410 #define HDMI_HPD_INT_CTRL_RX_INT_EN 0x00000020 411 #define HDMI_HPD_INT_CTRL_RCV_PLUGIN_DET_MASK 0x00000200 412 413 #define REG_HDMI_HPD_CTRL 0x00000258 414 #define HDMI_HPD_CTRL_TIMEOUT__MASK 0x00001fff 415 #define HDMI_HPD_CTRL_TIMEOUT__SHIFT 0 416 static inline uint32_t HDMI_HPD_CTRL_TIMEOUT(uint32_t val) 417 { 418 return ((val) << HDMI_HPD_CTRL_TIMEOUT__SHIFT) & HDMI_HPD_CTRL_TIMEOUT__MASK; 419 } 420 #define HDMI_HPD_CTRL_ENABLE 0x10000000 421 422 #define REG_HDMI_DDC_REF 0x0000027c 423 #define HDMI_DDC_REF_REFTIMER_ENABLE 0x00010000 424 #define HDMI_DDC_REF_REFTIMER__MASK 0x0000ffff 425 #define HDMI_DDC_REF_REFTIMER__SHIFT 0 426 static inline uint32_t HDMI_DDC_REF_REFTIMER(uint32_t val) 427 { 428 return ((val) << HDMI_DDC_REF_REFTIMER__SHIFT) & HDMI_DDC_REF_REFTIMER__MASK; 429 } 430 431 #define REG_HDMI_HDCP_SW_UPPER_AKSV 0x00000284 432 433 #define REG_HDMI_HDCP_SW_LOWER_AKSV 0x00000288 434 435 #define REG_HDMI_CEC_CTRL 0x0000028c 436 437 #define REG_HDMI_CEC_WR_DATA 0x00000290 438 439 #define REG_HDMI_CEC_CEC_RETRANSMIT 0x00000294 440 441 #define REG_HDMI_CEC_STATUS 0x00000298 442 443 #define REG_HDMI_CEC_INT 0x0000029c 444 445 #define REG_HDMI_CEC_ADDR 0x000002a0 446 447 #define REG_HDMI_CEC_TIME 0x000002a4 448 449 #define REG_HDMI_CEC_REFTIMER 0x000002a8 450 451 #define REG_HDMI_CEC_RD_DATA 0x000002ac 452 453 #define REG_HDMI_CEC_RD_FILTER 0x000002b0 454 455 #define REG_HDMI_ACTIVE_HSYNC 0x000002b4 456 #define HDMI_ACTIVE_HSYNC_START__MASK 0x00000fff 457 #define HDMI_ACTIVE_HSYNC_START__SHIFT 0 458 static inline uint32_t HDMI_ACTIVE_HSYNC_START(uint32_t val) 459 { 460 return ((val) << HDMI_ACTIVE_HSYNC_START__SHIFT) & HDMI_ACTIVE_HSYNC_START__MASK; 461 } 462 #define HDMI_ACTIVE_HSYNC_END__MASK 0x0fff0000 463 #define HDMI_ACTIVE_HSYNC_END__SHIFT 16 464 static inline uint32_t HDMI_ACTIVE_HSYNC_END(uint32_t val) 465 { 466 return ((val) << HDMI_ACTIVE_HSYNC_END__SHIFT) & HDMI_ACTIVE_HSYNC_END__MASK; 467 } 468 469 #define REG_HDMI_ACTIVE_VSYNC 0x000002b8 470 #define HDMI_ACTIVE_VSYNC_START__MASK 0x00000fff 471 #define HDMI_ACTIVE_VSYNC_START__SHIFT 0 472 static inline uint32_t HDMI_ACTIVE_VSYNC_START(uint32_t val) 473 { 474 return ((val) << HDMI_ACTIVE_VSYNC_START__SHIFT) & HDMI_ACTIVE_VSYNC_START__MASK; 475 } 476 #define HDMI_ACTIVE_VSYNC_END__MASK 0x0fff0000 477 #define HDMI_ACTIVE_VSYNC_END__SHIFT 16 478 static inline uint32_t HDMI_ACTIVE_VSYNC_END(uint32_t val) 479 { 480 return ((val) << HDMI_ACTIVE_VSYNC_END__SHIFT) & HDMI_ACTIVE_VSYNC_END__MASK; 481 } 482 483 #define REG_HDMI_VSYNC_ACTIVE_F2 0x000002bc 484 #define HDMI_VSYNC_ACTIVE_F2_START__MASK 0x00000fff 485 #define HDMI_VSYNC_ACTIVE_F2_START__SHIFT 0 486 static inline uint32_t HDMI_VSYNC_ACTIVE_F2_START(uint32_t val) 487 { 488 return ((val) << HDMI_VSYNC_ACTIVE_F2_START__SHIFT) & HDMI_VSYNC_ACTIVE_F2_START__MASK; 489 } 490 #define HDMI_VSYNC_ACTIVE_F2_END__MASK 0x0fff0000 491 #define HDMI_VSYNC_ACTIVE_F2_END__SHIFT 16 492 static inline uint32_t HDMI_VSYNC_ACTIVE_F2_END(uint32_t val) 493 { 494 return ((val) << HDMI_VSYNC_ACTIVE_F2_END__SHIFT) & HDMI_VSYNC_ACTIVE_F2_END__MASK; 495 } 496 497 #define REG_HDMI_TOTAL 0x000002c0 498 #define HDMI_TOTAL_H_TOTAL__MASK 0x00000fff 499 #define HDMI_TOTAL_H_TOTAL__SHIFT 0 500 static inline uint32_t HDMI_TOTAL_H_TOTAL(uint32_t val) 501 { 502 return ((val) << HDMI_TOTAL_H_TOTAL__SHIFT) & HDMI_TOTAL_H_TOTAL__MASK; 503 } 504 #define HDMI_TOTAL_V_TOTAL__MASK 0x0fff0000 505 #define HDMI_TOTAL_V_TOTAL__SHIFT 16 506 static inline uint32_t HDMI_TOTAL_V_TOTAL(uint32_t val) 507 { 508 return ((val) << HDMI_TOTAL_V_TOTAL__SHIFT) & HDMI_TOTAL_V_TOTAL__MASK; 509 } 510 511 #define REG_HDMI_VSYNC_TOTAL_F2 0x000002c4 512 #define HDMI_VSYNC_TOTAL_F2_V_TOTAL__MASK 0x00000fff 513 #define HDMI_VSYNC_TOTAL_F2_V_TOTAL__SHIFT 0 514 static inline uint32_t HDMI_VSYNC_TOTAL_F2_V_TOTAL(uint32_t val) 515 { 516 return ((val) << HDMI_VSYNC_TOTAL_F2_V_TOTAL__SHIFT) & HDMI_VSYNC_TOTAL_F2_V_TOTAL__MASK; 517 } 518 519 #define REG_HDMI_FRAME_CTRL 0x000002c8 520 #define HDMI_FRAME_CTRL_RGB_MUX_SEL_BGR 0x00001000 521 #define HDMI_FRAME_CTRL_VSYNC_LOW 0x10000000 522 #define HDMI_FRAME_CTRL_HSYNC_LOW 0x20000000 523 #define HDMI_FRAME_CTRL_INTERLACED_EN 0x80000000 524 525 #define REG_HDMI_AUD_INT 0x000002cc 526 #define HDMI_AUD_INT_AUD_FIFO_URUN_INT 0x00000001 527 #define HDMI_AUD_INT_AUD_FIFO_URAN_MASK 0x00000002 528 #define HDMI_AUD_INT_AUD_SAM_DROP_INT 0x00000004 529 #define HDMI_AUD_INT_AUD_SAM_DROP_MASK 0x00000008 530 531 #define REG_HDMI_PHY_CTRL 0x000002d4 532 #define HDMI_PHY_CTRL_SW_RESET_PLL 0x00000001 533 #define HDMI_PHY_CTRL_SW_RESET_PLL_LOW 0x00000002 534 #define HDMI_PHY_CTRL_SW_RESET 0x00000004 535 #define HDMI_PHY_CTRL_SW_RESET_LOW 0x00000008 536 537 #define REG_HDMI_CEC_WR_RANGE 0x000002dc 538 539 #define REG_HDMI_CEC_RD_RANGE 0x000002e0 540 541 #define REG_HDMI_VERSION 0x000002e4 542 543 #define REG_HDMI_CEC_COMPL_CTL 0x00000360 544 545 #define REG_HDMI_CEC_RD_START_RANGE 0x00000364 546 547 #define REG_HDMI_CEC_RD_TOTAL_RANGE 0x00000368 548 549 #define REG_HDMI_CEC_RD_ERR_RESP_LO 0x0000036c 550 551 #define REG_HDMI_CEC_WR_CHECK_CONFIG 0x00000370 552 553 #define REG_HDMI_8x60_PHY_REG0 0x00000000 554 #define HDMI_8x60_PHY_REG0_DESER_DEL_CTRL__MASK 0x0000001c 555 #define HDMI_8x60_PHY_REG0_DESER_DEL_CTRL__SHIFT 2 556 static inline uint32_t HDMI_8x60_PHY_REG0_DESER_DEL_CTRL(uint32_t val) 557 { 558 return ((val) << HDMI_8x60_PHY_REG0_DESER_DEL_CTRL__SHIFT) & HDMI_8x60_PHY_REG0_DESER_DEL_CTRL__MASK; 559 } 560 561 #define REG_HDMI_8x60_PHY_REG1 0x00000004 562 #define HDMI_8x60_PHY_REG1_DTEST_MUX_SEL__MASK 0x000000f0 563 #define HDMI_8x60_PHY_REG1_DTEST_MUX_SEL__SHIFT 4 564 static inline uint32_t HDMI_8x60_PHY_REG1_DTEST_MUX_SEL(uint32_t val) 565 { 566 return ((val) << HDMI_8x60_PHY_REG1_DTEST_MUX_SEL__SHIFT) & HDMI_8x60_PHY_REG1_DTEST_MUX_SEL__MASK; 567 } 568 #define HDMI_8x60_PHY_REG1_OUTVOL_SWING_CTRL__MASK 0x0000000f 569 #define HDMI_8x60_PHY_REG1_OUTVOL_SWING_CTRL__SHIFT 0 570 static inline uint32_t HDMI_8x60_PHY_REG1_OUTVOL_SWING_CTRL(uint32_t val) 571 { 572 return ((val) << HDMI_8x60_PHY_REG1_OUTVOL_SWING_CTRL__SHIFT) & HDMI_8x60_PHY_REG1_OUTVOL_SWING_CTRL__MASK; 573 } 574 575 #define REG_HDMI_8x60_PHY_REG2 0x00000008 576 #define HDMI_8x60_PHY_REG2_PD_DESER 0x00000001 577 #define HDMI_8x60_PHY_REG2_PD_DRIVE_1 0x00000002 578 #define HDMI_8x60_PHY_REG2_PD_DRIVE_2 0x00000004 579 #define HDMI_8x60_PHY_REG2_PD_DRIVE_3 0x00000008 580 #define HDMI_8x60_PHY_REG2_PD_DRIVE_4 0x00000010 581 #define HDMI_8x60_PHY_REG2_PD_PLL 0x00000020 582 #define HDMI_8x60_PHY_REG2_PD_PWRGEN 0x00000040 583 #define HDMI_8x60_PHY_REG2_RCV_SENSE_EN 0x00000080 584 585 #define REG_HDMI_8x60_PHY_REG3 0x0000000c 586 #define HDMI_8x60_PHY_REG3_PLL_ENABLE 0x00000001 587 588 #define REG_HDMI_8x60_PHY_REG4 0x00000010 589 590 #define REG_HDMI_8x60_PHY_REG5 0x00000014 591 592 #define REG_HDMI_8x60_PHY_REG6 0x00000018 593 594 #define REG_HDMI_8x60_PHY_REG7 0x0000001c 595 596 #define REG_HDMI_8x60_PHY_REG8 0x00000020 597 598 #define REG_HDMI_8x60_PHY_REG9 0x00000024 599 600 #define REG_HDMI_8x60_PHY_REG10 0x00000028 601 602 #define REG_HDMI_8x60_PHY_REG11 0x0000002c 603 604 #define REG_HDMI_8x60_PHY_REG12 0x00000030 605 #define HDMI_8x60_PHY_REG12_RETIMING_EN 0x00000001 606 #define HDMI_8x60_PHY_REG12_PLL_LOCK_DETECT_EN 0x00000002 607 #define HDMI_8x60_PHY_REG12_FORCE_LOCK 0x00000010 608 609 #define REG_HDMI_8960_PHY_REG0 0x00000000 610 611 #define REG_HDMI_8960_PHY_REG1 0x00000004 612 613 #define REG_HDMI_8960_PHY_REG2 0x00000008 614 615 #define REG_HDMI_8960_PHY_REG3 0x0000000c 616 617 #define REG_HDMI_8960_PHY_REG4 0x00000010 618 619 #define REG_HDMI_8960_PHY_REG5 0x00000014 620 621 #define REG_HDMI_8960_PHY_REG6 0x00000018 622 623 #define REG_HDMI_8960_PHY_REG7 0x0000001c 624 625 #define REG_HDMI_8960_PHY_REG8 0x00000020 626 627 #define REG_HDMI_8960_PHY_REG9 0x00000024 628 629 #define REG_HDMI_8960_PHY_REG10 0x00000028 630 631 #define REG_HDMI_8960_PHY_REG11 0x0000002c 632 633 #define REG_HDMI_8960_PHY_REG12 0x00000030 634 #define HDMI_8960_PHY_REG12_SW_RESET 0x00000020 635 #define HDMI_8960_PHY_REG12_PWRDN_B 0x00000080 636 637 #define REG_HDMI_8960_PHY_REG_BIST_CFG 0x00000034 638 639 #define REG_HDMI_8960_PHY_DEBUG_BUS_SEL 0x00000038 640 641 #define REG_HDMI_8960_PHY_REG_MISC0 0x0000003c 642 643 #define REG_HDMI_8960_PHY_REG13 0x00000040 644 645 #define REG_HDMI_8960_PHY_REG14 0x00000044 646 647 #define REG_HDMI_8960_PHY_REG15 0x00000048 648 649 #define REG_HDMI_8960_PHY_PLL_REFCLK_CFG 0x00000000 650 651 #define REG_HDMI_8960_PHY_PLL_CHRG_PUMP_CFG 0x00000004 652 653 #define REG_HDMI_8960_PHY_PLL_LOOP_FLT_CFG0 0x00000008 654 655 #define REG_HDMI_8960_PHY_PLL_LOOP_FLT_CFG1 0x0000000c 656 657 #define REG_HDMI_8960_PHY_PLL_IDAC_ADJ_CFG 0x00000010 658 659 #define REG_HDMI_8960_PHY_PLL_I_VI_KVCO_CFG 0x00000014 660 661 #define REG_HDMI_8960_PHY_PLL_PWRDN_B 0x00000018 662 #define HDMI_8960_PHY_PLL_PWRDN_B_PD_PLL 0x00000002 663 #define HDMI_8960_PHY_PLL_PWRDN_B_PLL_PWRDN_B 0x00000008 664 665 #define REG_HDMI_8960_PHY_PLL_SDM_CFG0 0x0000001c 666 667 #define REG_HDMI_8960_PHY_PLL_SDM_CFG1 0x00000020 668 669 #define REG_HDMI_8960_PHY_PLL_SDM_CFG2 0x00000024 670 671 #define REG_HDMI_8960_PHY_PLL_SDM_CFG3 0x00000028 672 673 #define REG_HDMI_8960_PHY_PLL_SDM_CFG4 0x0000002c 674 675 #define REG_HDMI_8960_PHY_PLL_SSC_CFG0 0x00000030 676 677 #define REG_HDMI_8960_PHY_PLL_SSC_CFG1 0x00000034 678 679 #define REG_HDMI_8960_PHY_PLL_SSC_CFG2 0x00000038 680 681 #define REG_HDMI_8960_PHY_PLL_SSC_CFG3 0x0000003c 682 683 #define REG_HDMI_8960_PHY_PLL_LOCKDET_CFG0 0x00000040 684 685 #define REG_HDMI_8960_PHY_PLL_LOCKDET_CFG1 0x00000044 686 687 #define REG_HDMI_8960_PHY_PLL_LOCKDET_CFG2 0x00000048 688 689 #define REG_HDMI_8960_PHY_PLL_VCOCAL_CFG0 0x0000004c 690 691 #define REG_HDMI_8960_PHY_PLL_VCOCAL_CFG1 0x00000050 692 693 #define REG_HDMI_8960_PHY_PLL_VCOCAL_CFG2 0x00000054 694 695 #define REG_HDMI_8960_PHY_PLL_VCOCAL_CFG3 0x00000058 696 697 #define REG_HDMI_8960_PHY_PLL_VCOCAL_CFG4 0x0000005c 698 699 #define REG_HDMI_8960_PHY_PLL_VCOCAL_CFG5 0x00000060 700 701 #define REG_HDMI_8960_PHY_PLL_VCOCAL_CFG6 0x00000064 702 703 #define REG_HDMI_8960_PHY_PLL_VCOCAL_CFG7 0x00000068 704 705 #define REG_HDMI_8960_PHY_PLL_DEBUG_SEL 0x0000006c 706 707 #define REG_HDMI_8960_PHY_PLL_MISC0 0x00000070 708 709 #define REG_HDMI_8960_PHY_PLL_MISC1 0x00000074 710 711 #define REG_HDMI_8960_PHY_PLL_MISC2 0x00000078 712 713 #define REG_HDMI_8960_PHY_PLL_MISC3 0x0000007c 714 715 #define REG_HDMI_8960_PHY_PLL_MISC4 0x00000080 716 717 #define REG_HDMI_8960_PHY_PLL_MISC5 0x00000084 718 719 #define REG_HDMI_8960_PHY_PLL_MISC6 0x00000088 720 721 #define REG_HDMI_8960_PHY_PLL_DEBUG_BUS0 0x0000008c 722 723 #define REG_HDMI_8960_PHY_PLL_DEBUG_BUS1 0x00000090 724 725 #define REG_HDMI_8960_PHY_PLL_DEBUG_BUS2 0x00000094 726 727 #define REG_HDMI_8960_PHY_PLL_STATUS0 0x00000098 728 #define HDMI_8960_PHY_PLL_STATUS0_PLL_LOCK 0x00000001 729 730 #define REG_HDMI_8960_PHY_PLL_STATUS1 0x0000009c 731 732 #define REG_HDMI_8x74_ANA_CFG0 0x00000000 733 734 #define REG_HDMI_8x74_ANA_CFG1 0x00000004 735 736 #define REG_HDMI_8x74_PD_CTRL0 0x00000010 737 738 #define REG_HDMI_8x74_PD_CTRL1 0x00000014 739 740 #define REG_HDMI_8x74_BIST_CFG0 0x00000034 741 742 #define REG_HDMI_8x74_BIST_PATN0 0x0000003c 743 744 #define REG_HDMI_8x74_BIST_PATN1 0x00000040 745 746 #define REG_HDMI_8x74_BIST_PATN2 0x00000044 747 748 #define REG_HDMI_8x74_BIST_PATN3 0x00000048 749 750 #define REG_HDMI_28nm_PHY_PLL_REFCLK_CFG 0x00000000 751 752 #define REG_HDMI_28nm_PHY_PLL_POSTDIV1_CFG 0x00000004 753 754 #define REG_HDMI_28nm_PHY_PLL_CHGPUMP_CFG 0x00000008 755 756 #define REG_HDMI_28nm_PHY_PLL_VCOLPF_CFG 0x0000000c 757 758 #define REG_HDMI_28nm_PHY_PLL_VREG_CFG 0x00000010 759 760 #define REG_HDMI_28nm_PHY_PLL_PWRGEN_CFG 0x00000014 761 762 #define REG_HDMI_28nm_PHY_PLL_DMUX_CFG 0x00000018 763 764 #define REG_HDMI_28nm_PHY_PLL_AMUX_CFG 0x0000001c 765 766 #define REG_HDMI_28nm_PHY_PLL_GLB_CFG 0x00000020 767 #define HDMI_28nm_PHY_PLL_GLB_CFG_PLL_PWRDN_B 0x00000001 768 #define HDMI_28nm_PHY_PLL_GLB_CFG_PLL_LDO_PWRDN_B 0x00000002 769 #define HDMI_28nm_PHY_PLL_GLB_CFG_PLL_PWRGEN_PWRDN_B 0x00000004 770 #define HDMI_28nm_PHY_PLL_GLB_CFG_PLL_ENABLE 0x00000008 771 772 #define REG_HDMI_28nm_PHY_PLL_POSTDIV2_CFG 0x00000024 773 774 #define REG_HDMI_28nm_PHY_PLL_POSTDIV3_CFG 0x00000028 775 776 #define REG_HDMI_28nm_PHY_PLL_LPFR_CFG 0x0000002c 777 778 #define REG_HDMI_28nm_PHY_PLL_LPFC1_CFG 0x00000030 779 780 #define REG_HDMI_28nm_PHY_PLL_LPFC2_CFG 0x00000034 781 782 #define REG_HDMI_28nm_PHY_PLL_SDM_CFG0 0x00000038 783 784 #define REG_HDMI_28nm_PHY_PLL_SDM_CFG1 0x0000003c 785 786 #define REG_HDMI_28nm_PHY_PLL_SDM_CFG2 0x00000040 787 788 #define REG_HDMI_28nm_PHY_PLL_SDM_CFG3 0x00000044 789 790 #define REG_HDMI_28nm_PHY_PLL_SDM_CFG4 0x00000048 791 792 #define REG_HDMI_28nm_PHY_PLL_SSC_CFG0 0x0000004c 793 794 #define REG_HDMI_28nm_PHY_PLL_SSC_CFG1 0x00000050 795 796 #define REG_HDMI_28nm_PHY_PLL_SSC_CFG2 0x00000054 797 798 #define REG_HDMI_28nm_PHY_PLL_SSC_CFG3 0x00000058 799 800 #define REG_HDMI_28nm_PHY_PLL_LKDET_CFG0 0x0000005c 801 802 #define REG_HDMI_28nm_PHY_PLL_LKDET_CFG1 0x00000060 803 804 #define REG_HDMI_28nm_PHY_PLL_LKDET_CFG2 0x00000064 805 806 #define REG_HDMI_28nm_PHY_PLL_TEST_CFG 0x00000068 807 #define HDMI_28nm_PHY_PLL_TEST_CFG_PLL_SW_RESET 0x00000001 808 809 #define REG_HDMI_28nm_PHY_PLL_CAL_CFG0 0x0000006c 810 811 #define REG_HDMI_28nm_PHY_PLL_CAL_CFG1 0x00000070 812 813 #define REG_HDMI_28nm_PHY_PLL_CAL_CFG2 0x00000074 814 815 #define REG_HDMI_28nm_PHY_PLL_CAL_CFG3 0x00000078 816 817 #define REG_HDMI_28nm_PHY_PLL_CAL_CFG4 0x0000007c 818 819 #define REG_HDMI_28nm_PHY_PLL_CAL_CFG5 0x00000080 820 821 #define REG_HDMI_28nm_PHY_PLL_CAL_CFG6 0x00000084 822 823 #define REG_HDMI_28nm_PHY_PLL_CAL_CFG7 0x00000088 824 825 #define REG_HDMI_28nm_PHY_PLL_CAL_CFG8 0x0000008c 826 827 #define REG_HDMI_28nm_PHY_PLL_CAL_CFG9 0x00000090 828 829 #define REG_HDMI_28nm_PHY_PLL_CAL_CFG10 0x00000094 830 831 #define REG_HDMI_28nm_PHY_PLL_CAL_CFG11 0x00000098 832 833 #define REG_HDMI_28nm_PHY_PLL_EFUSE_CFG 0x0000009c 834 835 #define REG_HDMI_28nm_PHY_PLL_DEBUG_BUS_SEL 0x000000a0 836 837 #define REG_HDMI_8996_PHY_CFG 0x00000000 838 839 #define REG_HDMI_8996_PHY_PD_CTL 0x00000004 840 841 #define REG_HDMI_8996_PHY_MODE 0x00000008 842 843 #define REG_HDMI_8996_PHY_MISR_CLEAR 0x0000000c 844 845 #define REG_HDMI_8996_PHY_TX0_TX1_BIST_CFG0 0x00000010 846 847 #define REG_HDMI_8996_PHY_TX0_TX1_BIST_CFG1 0x00000014 848 849 #define REG_HDMI_8996_PHY_TX0_TX1_PRBS_SEED_BYTE0 0x00000018 850 851 #define REG_HDMI_8996_PHY_TX0_TX1_PRBS_SEED_BYTE1 0x0000001c 852 853 #define REG_HDMI_8996_PHY_TX0_TX1_BIST_PATTERN0 0x00000020 854 855 #define REG_HDMI_8996_PHY_TX0_TX1_BIST_PATTERN1 0x00000024 856 857 #define REG_HDMI_8996_PHY_TX2_TX3_BIST_CFG0 0x00000028 858 859 #define REG_HDMI_8996_PHY_TX2_TX3_BIST_CFG1 0x0000002c 860 861 #define REG_HDMI_8996_PHY_TX2_TX3_PRBS_SEED_BYTE0 0x00000030 862 863 #define REG_HDMI_8996_PHY_TX2_TX3_PRBS_SEED_BYTE1 0x00000034 864 865 #define REG_HDMI_8996_PHY_TX2_TX3_BIST_PATTERN0 0x00000038 866 867 #define REG_HDMI_8996_PHY_TX2_TX3_BIST_PATTERN1 0x0000003c 868 869 #define REG_HDMI_8996_PHY_DEBUG_BUS_SEL 0x00000040 870 871 #define REG_HDMI_8996_PHY_TXCAL_CFG0 0x00000044 872 873 #define REG_HDMI_8996_PHY_TXCAL_CFG1 0x00000048 874 875 #define REG_HDMI_8996_PHY_TX0_TX1_LANE_CTL 0x0000004c 876 877 #define REG_HDMI_8996_PHY_TX2_TX3_LANE_CTL 0x00000050 878 879 #define REG_HDMI_8996_PHY_LANE_BIST_CONFIG 0x00000054 880 881 #define REG_HDMI_8996_PHY_CLOCK 0x00000058 882 883 #define REG_HDMI_8996_PHY_MISC1 0x0000005c 884 885 #define REG_HDMI_8996_PHY_MISC2 0x00000060 886 887 #define REG_HDMI_8996_PHY_TX0_TX1_BIST_STATUS0 0x00000064 888 889 #define REG_HDMI_8996_PHY_TX0_TX1_BIST_STATUS1 0x00000068 890 891 #define REG_HDMI_8996_PHY_TX0_TX1_BIST_STATUS2 0x0000006c 892 893 #define REG_HDMI_8996_PHY_TX2_TX3_BIST_STATUS0 0x00000070 894 895 #define REG_HDMI_8996_PHY_TX2_TX3_BIST_STATUS1 0x00000074 896 897 #define REG_HDMI_8996_PHY_TX2_TX3_BIST_STATUS2 0x00000078 898 899 #define REG_HDMI_8996_PHY_PRE_MISR_STATUS0 0x0000007c 900 901 #define REG_HDMI_8996_PHY_PRE_MISR_STATUS1 0x00000080 902 903 #define REG_HDMI_8996_PHY_PRE_MISR_STATUS2 0x00000084 904 905 #define REG_HDMI_8996_PHY_PRE_MISR_STATUS3 0x00000088 906 907 #define REG_HDMI_8996_PHY_POST_MISR_STATUS0 0x0000008c 908 909 #define REG_HDMI_8996_PHY_POST_MISR_STATUS1 0x00000090 910 911 #define REG_HDMI_8996_PHY_POST_MISR_STATUS2 0x00000094 912 913 #define REG_HDMI_8996_PHY_POST_MISR_STATUS3 0x00000098 914 915 #define REG_HDMI_8996_PHY_STATUS 0x0000009c 916 917 #define REG_HDMI_8996_PHY_MISC3_STATUS 0x000000a0 918 919 #define REG_HDMI_8996_PHY_MISC4_STATUS 0x000000a4 920 921 #define REG_HDMI_8996_PHY_DEBUG_BUS0 0x000000a8 922 923 #define REG_HDMI_8996_PHY_DEBUG_BUS1 0x000000ac 924 925 #define REG_HDMI_8996_PHY_DEBUG_BUS2 0x000000b0 926 927 #define REG_HDMI_8996_PHY_DEBUG_BUS3 0x000000b4 928 929 #define REG_HDMI_8996_PHY_PHY_REVISION_ID0 0x000000b8 930 931 #define REG_HDMI_8996_PHY_PHY_REVISION_ID1 0x000000bc 932 933 #define REG_HDMI_8996_PHY_PHY_REVISION_ID2 0x000000c0 934 935 #define REG_HDMI_8996_PHY_PHY_REVISION_ID3 0x000000c4 936 937 #define REG_HDMI_PHY_QSERDES_COM_ATB_SEL1 0x00000000 938 939 #define REG_HDMI_PHY_QSERDES_COM_ATB_SEL2 0x00000004 940 941 #define REG_HDMI_PHY_QSERDES_COM_FREQ_UPDATE 0x00000008 942 943 #define REG_HDMI_PHY_QSERDES_COM_BG_TIMER 0x0000000c 944 945 #define REG_HDMI_PHY_QSERDES_COM_SSC_EN_CENTER 0x00000010 946 947 #define REG_HDMI_PHY_QSERDES_COM_SSC_ADJ_PER1 0x00000014 948 949 #define REG_HDMI_PHY_QSERDES_COM_SSC_ADJ_PER2 0x00000018 950 951 #define REG_HDMI_PHY_QSERDES_COM_SSC_PER1 0x0000001c 952 953 #define REG_HDMI_PHY_QSERDES_COM_SSC_PER2 0x00000020 954 955 #define REG_HDMI_PHY_QSERDES_COM_SSC_STEP_SIZE1 0x00000024 956 957 #define REG_HDMI_PHY_QSERDES_COM_SSC_STEP_SIZE2 0x00000028 958 959 #define REG_HDMI_PHY_QSERDES_COM_POST_DIV 0x0000002c 960 961 #define REG_HDMI_PHY_QSERDES_COM_POST_DIV_MUX 0x00000030 962 963 #define REG_HDMI_PHY_QSERDES_COM_BIAS_EN_CLKBUFLR_EN 0x00000034 964 965 #define REG_HDMI_PHY_QSERDES_COM_CLK_ENABLE1 0x00000038 966 967 #define REG_HDMI_PHY_QSERDES_COM_SYS_CLK_CTRL 0x0000003c 968 969 #define REG_HDMI_PHY_QSERDES_COM_SYSCLK_BUF_ENABLE 0x00000040 970 971 #define REG_HDMI_PHY_QSERDES_COM_PLL_EN 0x00000044 972 973 #define REG_HDMI_PHY_QSERDES_COM_PLL_IVCO 0x00000048 974 975 #define REG_HDMI_PHY_QSERDES_COM_LOCK_CMP1_MODE0 0x0000004c 976 977 #define REG_HDMI_PHY_QSERDES_COM_LOCK_CMP2_MODE0 0x00000050 978 979 #define REG_HDMI_PHY_QSERDES_COM_LOCK_CMP3_MODE0 0x00000054 980 981 #define REG_HDMI_PHY_QSERDES_COM_LOCK_CMP1_MODE1 0x00000058 982 983 #define REG_HDMI_PHY_QSERDES_COM_LOCK_CMP2_MODE1 0x0000005c 984 985 #define REG_HDMI_PHY_QSERDES_COM_LOCK_CMP3_MODE1 0x00000060 986 987 #define REG_HDMI_PHY_QSERDES_COM_LOCK_CMP1_MODE2 0x00000064 988 989 #define REG_HDMI_PHY_QSERDES_COM_CMN_RSVD0 0x00000064 990 991 #define REG_HDMI_PHY_QSERDES_COM_LOCK_CMP2_MODE2 0x00000068 992 993 #define REG_HDMI_PHY_QSERDES_COM_EP_CLOCK_DETECT_CTRL 0x00000068 994 995 #define REG_HDMI_PHY_QSERDES_COM_LOCK_CMP3_MODE2 0x0000006c 996 997 #define REG_HDMI_PHY_QSERDES_COM_SYSCLK_DET_COMP_STATUS 0x0000006c 998 999 #define REG_HDMI_PHY_QSERDES_COM_BG_TRIM 0x00000070 1000 1001 #define REG_HDMI_PHY_QSERDES_COM_CLK_EP_DIV 0x00000074 1002 1003 #define REG_HDMI_PHY_QSERDES_COM_CP_CTRL_MODE0 0x00000078 1004 1005 #define REG_HDMI_PHY_QSERDES_COM_CP_CTRL_MODE1 0x0000007c 1006 1007 #define REG_HDMI_PHY_QSERDES_COM_CP_CTRL_MODE2 0x00000080 1008 1009 #define REG_HDMI_PHY_QSERDES_COM_CMN_RSVD1 0x00000080 1010 1011 #define REG_HDMI_PHY_QSERDES_COM_PLL_RCTRL_MODE0 0x00000084 1012 1013 #define REG_HDMI_PHY_QSERDES_COM_PLL_RCTRL_MODE1 0x00000088 1014 1015 #define REG_HDMI_PHY_QSERDES_COM_PLL_RCTRL_MODE2 0x0000008c 1016 1017 #define REG_HDMI_PHY_QSERDES_COM_CMN_RSVD2 0x0000008c 1018 1019 #define REG_HDMI_PHY_QSERDES_COM_PLL_CCTRL_MODE0 0x00000090 1020 1021 #define REG_HDMI_PHY_QSERDES_COM_PLL_CCTRL_MODE1 0x00000094 1022 1023 #define REG_HDMI_PHY_QSERDES_COM_PLL_CCTRL_MODE2 0x00000098 1024 1025 #define REG_HDMI_PHY_QSERDES_COM_CMN_RSVD3 0x00000098 1026 1027 #define REG_HDMI_PHY_QSERDES_COM_PLL_CNTRL 0x0000009c 1028 1029 #define REG_HDMI_PHY_QSERDES_COM_PHASE_SEL_CTRL 0x000000a0 1030 1031 #define REG_HDMI_PHY_QSERDES_COM_PHASE_SEL_DC 0x000000a4 1032 1033 #define REG_HDMI_PHY_QSERDES_COM_CORE_CLK_IN_SYNC_SEL 0x000000a8 1034 1035 #define REG_HDMI_PHY_QSERDES_COM_BIAS_EN_CTRL_BY_PSM 0x000000a8 1036 1037 #define REG_HDMI_PHY_QSERDES_COM_SYSCLK_EN_SEL 0x000000ac 1038 1039 #define REG_HDMI_PHY_QSERDES_COM_CML_SYSCLK_SEL 0x000000b0 1040 1041 #define REG_HDMI_PHY_QSERDES_COM_RESETSM_CNTRL 0x000000b4 1042 1043 #define REG_HDMI_PHY_QSERDES_COM_RESETSM_CNTRL2 0x000000b8 1044 1045 #define REG_HDMI_PHY_QSERDES_COM_RESTRIM_CTRL 0x000000bc 1046 1047 #define REG_HDMI_PHY_QSERDES_COM_RESTRIM_CTRL2 0x000000c0 1048 1049 #define REG_HDMI_PHY_QSERDES_COM_RESCODE_DIV_NUM 0x000000c4 1050 1051 #define REG_HDMI_PHY_QSERDES_COM_LOCK_CMP_EN 0x000000c8 1052 1053 #define REG_HDMI_PHY_QSERDES_COM_LOCK_CMP_CFG 0x000000cc 1054 1055 #define REG_HDMI_PHY_QSERDES_COM_DEC_START_MODE0 0x000000d0 1056 1057 #define REG_HDMI_PHY_QSERDES_COM_DEC_START_MODE1 0x000000d4 1058 1059 #define REG_HDMI_PHY_QSERDES_COM_DEC_START_MODE2 0x000000d8 1060 1061 #define REG_HDMI_PHY_QSERDES_COM_VCOCAL_DEADMAN_CTRL 0x000000d8 1062 1063 #define REG_HDMI_PHY_QSERDES_COM_DIV_FRAC_START1_MODE0 0x000000dc 1064 1065 #define REG_HDMI_PHY_QSERDES_COM_DIV_FRAC_START2_MODE0 0x000000e0 1066 1067 #define REG_HDMI_PHY_QSERDES_COM_DIV_FRAC_START3_MODE0 0x000000e4 1068 1069 #define REG_HDMI_PHY_QSERDES_COM_DIV_FRAC_START1_MODE1 0x000000e8 1070 1071 #define REG_HDMI_PHY_QSERDES_COM_DIV_FRAC_START2_MODE1 0x000000ec 1072 1073 #define REG_HDMI_PHY_QSERDES_COM_DIV_FRAC_START3_MODE1 0x000000f0 1074 1075 #define REG_HDMI_PHY_QSERDES_COM_DIV_FRAC_START1_MODE2 0x000000f4 1076 1077 #define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE_MINVAL1 0x000000f4 1078 1079 #define REG_HDMI_PHY_QSERDES_COM_DIV_FRAC_START2_MODE2 0x000000f8 1080 1081 #define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE_MINVAL2 0x000000f8 1082 1083 #define REG_HDMI_PHY_QSERDES_COM_DIV_FRAC_START3_MODE2 0x000000fc 1084 1085 #define REG_HDMI_PHY_QSERDES_COM_CMN_RSVD4 0x000000fc 1086 1087 #define REG_HDMI_PHY_QSERDES_COM_INTEGLOOP_INITVAL 0x00000100 1088 1089 #define REG_HDMI_PHY_QSERDES_COM_INTEGLOOP_EN 0x00000104 1090 1091 #define REG_HDMI_PHY_QSERDES_COM_INTEGLOOP_GAIN0_MODE0 0x00000108 1092 1093 #define REG_HDMI_PHY_QSERDES_COM_INTEGLOOP_GAIN1_MODE0 0x0000010c 1094 1095 #define REG_HDMI_PHY_QSERDES_COM_INTEGLOOP_GAIN0_MODE1 0x00000110 1096 1097 #define REG_HDMI_PHY_QSERDES_COM_INTEGLOOP_GAIN1_MODE1 0x00000114 1098 1099 #define REG_HDMI_PHY_QSERDES_COM_INTEGLOOP_GAIN0_MODE2 0x00000118 1100 1101 #define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE_MAXVAL1 0x00000118 1102 1103 #define REG_HDMI_PHY_QSERDES_COM_INTEGLOOP_GAIN1_MODE2 0x0000011c 1104 1105 #define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE_MAXVAL2 0x0000011c 1106 1107 #define REG_HDMI_PHY_QSERDES_COM_RES_TRIM_CONTROL2 0x00000120 1108 1109 #define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE_CTRL 0x00000124 1110 1111 #define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE_MAP 0x00000128 1112 1113 #define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE1_MODE0 0x0000012c 1114 1115 #define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE2_MODE0 0x00000130 1116 1117 #define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE1_MODE1 0x00000134 1118 1119 #define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE2_MODE1 0x00000138 1120 1121 #define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE1_MODE2 0x0000013c 1122 1123 #define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE_INITVAL1 0x0000013c 1124 1125 #define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE2_MODE2 0x00000140 1126 1127 #define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE_INITVAL2 0x00000140 1128 1129 #define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE_TIMER1 0x00000144 1130 1131 #define REG_HDMI_PHY_QSERDES_COM_VCO_TUNE_TIMER2 0x00000148 1132 1133 #define REG_HDMI_PHY_QSERDES_COM_SAR 0x0000014c 1134 1135 #define REG_HDMI_PHY_QSERDES_COM_SAR_CLK 0x00000150 1136 1137 #define REG_HDMI_PHY_QSERDES_COM_SAR_CODE_OUT_STATUS 0x00000154 1138 1139 #define REG_HDMI_PHY_QSERDES_COM_SAR_CODE_READY_STATUS 0x00000158 1140 1141 #define REG_HDMI_PHY_QSERDES_COM_CMN_STATUS 0x0000015c 1142 1143 #define REG_HDMI_PHY_QSERDES_COM_RESET_SM_STATUS 0x00000160 1144 1145 #define REG_HDMI_PHY_QSERDES_COM_RESTRIM_CODE_STATUS 0x00000164 1146 1147 #define REG_HDMI_PHY_QSERDES_COM_PLLCAL_CODE1_STATUS 0x00000168 1148 1149 #define REG_HDMI_PHY_QSERDES_COM_PLLCAL_CODE2_STATUS 0x0000016c 1150 1151 #define REG_HDMI_PHY_QSERDES_COM_BG_CTRL 0x00000170 1152 1153 #define REG_HDMI_PHY_QSERDES_COM_CLK_SELECT 0x00000174 1154 1155 #define REG_HDMI_PHY_QSERDES_COM_HSCLK_SEL 0x00000178 1156 1157 #define REG_HDMI_PHY_QSERDES_COM_INTEGLOOP_BINCODE_STATUS 0x0000017c 1158 1159 #define REG_HDMI_PHY_QSERDES_COM_PLL_ANALOG 0x00000180 1160 1161 #define REG_HDMI_PHY_QSERDES_COM_CORECLK_DIV 0x00000184 1162 1163 #define REG_HDMI_PHY_QSERDES_COM_SW_RESET 0x00000188 1164 1165 #define REG_HDMI_PHY_QSERDES_COM_CORE_CLK_EN 0x0000018c 1166 1167 #define REG_HDMI_PHY_QSERDES_COM_C_READY_STATUS 0x00000190 1168 1169 #define REG_HDMI_PHY_QSERDES_COM_CMN_CONFIG 0x00000194 1170 1171 #define REG_HDMI_PHY_QSERDES_COM_CMN_RATE_OVERRIDE 0x00000198 1172 1173 #define REG_HDMI_PHY_QSERDES_COM_SVS_MODE_CLK_SEL 0x0000019c 1174 1175 #define REG_HDMI_PHY_QSERDES_COM_DEBUG_BUS0 0x000001a0 1176 1177 #define REG_HDMI_PHY_QSERDES_COM_DEBUG_BUS1 0x000001a4 1178 1179 #define REG_HDMI_PHY_QSERDES_COM_DEBUG_BUS2 0x000001a8 1180 1181 #define REG_HDMI_PHY_QSERDES_COM_DEBUG_BUS3 0x000001ac 1182 1183 #define REG_HDMI_PHY_QSERDES_COM_DEBUG_BUS_SEL 0x000001b0 1184 1185 #define REG_HDMI_PHY_QSERDES_COM_CMN_MISC1 0x000001b4 1186 1187 #define REG_HDMI_PHY_QSERDES_COM_CMN_MISC2 0x000001b8 1188 1189 #define REG_HDMI_PHY_QSERDES_COM_CORECLK_DIV_MODE1 0x000001bc 1190 1191 #define REG_HDMI_PHY_QSERDES_COM_CORECLK_DIV_MODE2 0x000001c0 1192 1193 #define REG_HDMI_PHY_QSERDES_COM_CMN_RSVD5 0x000001c4 1194 1195 #define REG_HDMI_PHY_QSERDES_TX_LX_BIST_MODE_LANENO 0x00000000 1196 1197 #define REG_HDMI_PHY_QSERDES_TX_LX_BIST_INVERT 0x00000004 1198 1199 #define REG_HDMI_PHY_QSERDES_TX_LX_CLKBUF_ENABLE 0x00000008 1200 1201 #define REG_HDMI_PHY_QSERDES_TX_LX_CMN_CONTROL_ONE 0x0000000c 1202 1203 #define REG_HDMI_PHY_QSERDES_TX_LX_CMN_CONTROL_TWO 0x00000010 1204 1205 #define REG_HDMI_PHY_QSERDES_TX_LX_CMN_CONTROL_THREE 0x00000014 1206 1207 #define REG_HDMI_PHY_QSERDES_TX_LX_TX_EMP_POST1_LVL 0x00000018 1208 1209 #define REG_HDMI_PHY_QSERDES_TX_LX_TX_POST2_EMPH 0x0000001c 1210 1211 #define REG_HDMI_PHY_QSERDES_TX_LX_TX_BOOST_LVL_UP_DN 0x00000020 1212 1213 #define REG_HDMI_PHY_QSERDES_TX_LX_HP_PD_ENABLES 0x00000024 1214 1215 #define REG_HDMI_PHY_QSERDES_TX_LX_TX_IDLE_LVL_LARGE_AMP 0x00000028 1216 1217 #define REG_HDMI_PHY_QSERDES_TX_LX_TX_DRV_LVL 0x0000002c 1218 1219 #define REG_HDMI_PHY_QSERDES_TX_LX_TX_DRV_LVL_OFFSET 0x00000030 1220 1221 #define REG_HDMI_PHY_QSERDES_TX_LX_RESET_TSYNC_EN 0x00000034 1222 1223 #define REG_HDMI_PHY_QSERDES_TX_LX_PRE_STALL_LDO_BOOST_EN 0x00000038 1224 1225 #define REG_HDMI_PHY_QSERDES_TX_LX_TX_BAND 0x0000003c 1226 1227 #define REG_HDMI_PHY_QSERDES_TX_LX_SLEW_CNTL 0x00000040 1228 1229 #define REG_HDMI_PHY_QSERDES_TX_LX_INTERFACE_SELECT 0x00000044 1230 1231 #define REG_HDMI_PHY_QSERDES_TX_LX_LPB_EN 0x00000048 1232 1233 #define REG_HDMI_PHY_QSERDES_TX_LX_RES_CODE_LANE_TX 0x0000004c 1234 1235 #define REG_HDMI_PHY_QSERDES_TX_LX_RES_CODE_LANE_RX 0x00000050 1236 1237 #define REG_HDMI_PHY_QSERDES_TX_LX_RES_CODE_LANE_OFFSET 0x00000054 1238 1239 #define REG_HDMI_PHY_QSERDES_TX_LX_PERL_LENGTH1 0x00000058 1240 1241 #define REG_HDMI_PHY_QSERDES_TX_LX_PERL_LENGTH2 0x0000005c 1242 1243 #define REG_HDMI_PHY_QSERDES_TX_LX_SERDES_BYP_EN_OUT 0x00000060 1244 1245 #define REG_HDMI_PHY_QSERDES_TX_LX_DEBUG_BUS_SEL 0x00000064 1246 1247 #define REG_HDMI_PHY_QSERDES_TX_LX_HIGHZ_TRANSCEIVEREN_BIAS_DRVR_EN 0x00000068 1248 1249 #define REG_HDMI_PHY_QSERDES_TX_LX_TX_POL_INV 0x0000006c 1250 1251 #define REG_HDMI_PHY_QSERDES_TX_LX_PARRATE_REC_DETECT_IDLE_EN 0x00000070 1252 1253 #define REG_HDMI_PHY_QSERDES_TX_LX_BIST_PATTERN1 0x00000074 1254 1255 #define REG_HDMI_PHY_QSERDES_TX_LX_BIST_PATTERN2 0x00000078 1256 1257 #define REG_HDMI_PHY_QSERDES_TX_LX_BIST_PATTERN3 0x0000007c 1258 1259 #define REG_HDMI_PHY_QSERDES_TX_LX_BIST_PATTERN4 0x00000080 1260 1261 #define REG_HDMI_PHY_QSERDES_TX_LX_BIST_PATTERN5 0x00000084 1262 1263 #define REG_HDMI_PHY_QSERDES_TX_LX_BIST_PATTERN6 0x00000088 1264 1265 #define REG_HDMI_PHY_QSERDES_TX_LX_BIST_PATTERN7 0x0000008c 1266 1267 #define REG_HDMI_PHY_QSERDES_TX_LX_BIST_PATTERN8 0x00000090 1268 1269 #define REG_HDMI_PHY_QSERDES_TX_LX_LANE_MODE 0x00000094 1270 1271 #define REG_HDMI_PHY_QSERDES_TX_LX_IDAC_CAL_LANE_MODE 0x00000098 1272 1273 #define REG_HDMI_PHY_QSERDES_TX_LX_IDAC_CAL_LANE_MODE_CONFIGURATION 0x0000009c 1274 1275 #define REG_HDMI_PHY_QSERDES_TX_LX_ATB_SEL1 0x000000a0 1276 1277 #define REG_HDMI_PHY_QSERDES_TX_LX_ATB_SEL2 0x000000a4 1278 1279 #define REG_HDMI_PHY_QSERDES_TX_LX_RCV_DETECT_LVL 0x000000a8 1280 1281 #define REG_HDMI_PHY_QSERDES_TX_LX_RCV_DETECT_LVL_2 0x000000ac 1282 1283 #define REG_HDMI_PHY_QSERDES_TX_LX_PRBS_SEED1 0x000000b0 1284 1285 #define REG_HDMI_PHY_QSERDES_TX_LX_PRBS_SEED2 0x000000b4 1286 1287 #define REG_HDMI_PHY_QSERDES_TX_LX_PRBS_SEED3 0x000000b8 1288 1289 #define REG_HDMI_PHY_QSERDES_TX_LX_PRBS_SEED4 0x000000bc 1290 1291 #define REG_HDMI_PHY_QSERDES_TX_LX_RESET_GEN 0x000000c0 1292 1293 #define REG_HDMI_PHY_QSERDES_TX_LX_RESET_GEN_MUXES 0x000000c4 1294 1295 #define REG_HDMI_PHY_QSERDES_TX_LX_TRAN_DRVR_EMP_EN 0x000000c8 1296 1297 #define REG_HDMI_PHY_QSERDES_TX_LX_TX_INTERFACE_MODE 0x000000cc 1298 1299 #define REG_HDMI_PHY_QSERDES_TX_LX_PWM_CTRL 0x000000d0 1300 1301 #define REG_HDMI_PHY_QSERDES_TX_LX_PWM_ENCODED_OR_DATA 0x000000d4 1302 1303 #define REG_HDMI_PHY_QSERDES_TX_LX_PWM_GEAR_1_DIVIDER_BAND2 0x000000d8 1304 1305 #define REG_HDMI_PHY_QSERDES_TX_LX_PWM_GEAR_2_DIVIDER_BAND2 0x000000dc 1306 1307 #define REG_HDMI_PHY_QSERDES_TX_LX_PWM_GEAR_3_DIVIDER_BAND2 0x000000e0 1308 1309 #define REG_HDMI_PHY_QSERDES_TX_LX_PWM_GEAR_4_DIVIDER_BAND2 0x000000e4 1310 1311 #define REG_HDMI_PHY_QSERDES_TX_LX_PWM_GEAR_1_DIVIDER_BAND0_1 0x000000e8 1312 1313 #define REG_HDMI_PHY_QSERDES_TX_LX_PWM_GEAR_2_DIVIDER_BAND0_1 0x000000ec 1314 1315 #define REG_HDMI_PHY_QSERDES_TX_LX_PWM_GEAR_3_DIVIDER_BAND0_1 0x000000f0 1316 1317 #define REG_HDMI_PHY_QSERDES_TX_LX_PWM_GEAR_4_DIVIDER_BAND0_1 0x000000f4 1318 1319 #define REG_HDMI_PHY_QSERDES_TX_LX_VMODE_CTRL1 0x000000f8 1320 1321 #define REG_HDMI_PHY_QSERDES_TX_LX_VMODE_CTRL2 0x000000fc 1322 1323 #define REG_HDMI_PHY_QSERDES_TX_LX_TX_ALOG_INTF_OBSV_CNTL 0x00000100 1324 1325 #define REG_HDMI_PHY_QSERDES_TX_LX_BIST_STATUS 0x00000104 1326 1327 #define REG_HDMI_PHY_QSERDES_TX_LX_BIST_ERROR_COUNT1 0x00000108 1328 1329 #define REG_HDMI_PHY_QSERDES_TX_LX_BIST_ERROR_COUNT2 0x0000010c 1330 1331 #define REG_HDMI_PHY_QSERDES_TX_LX_TX_ALOG_INTF_OBSV 0x00000110 1332 1333 1334 #endif /* HDMI_XML */ 1335