1a26ae754SRob Clark #ifndef A5XX_XML 2a26ae754SRob Clark #define A5XX_XML 3a26ae754SRob Clark 4a26ae754SRob Clark /* Autogenerated file, DO NOT EDIT manually! 5a26ae754SRob Clark 6a26ae754SRob Clark This file was generated by the rules-ng-ng headergen tool in this git repository: 7a26ae754SRob Clark http://github.com/freedreno/envytools/ 8a26ae754SRob Clark git clone https://github.com/freedreno/envytools.git 9a26ae754SRob Clark 10a26ae754SRob Clark The rules-ng-ng source files this header was generated from are: 11*2d756322SRob Clark - /home/robclark/src/envytools/rnndb/adreno.xml ( 501 bytes, from 2018-07-03 19:37:13) 12*2d756322SRob Clark - /home/robclark/src/envytools/rnndb/freedreno_copyright.xml ( 1572 bytes, from 2018-07-03 19:37:13) 13*2d756322SRob Clark - /home/robclark/src/envytools/rnndb/adreno/a2xx.xml ( 36805 bytes, from 2018-07-03 19:37:13) 14*2d756322SRob Clark - /home/robclark/src/envytools/rnndb/adreno/adreno_common.xml ( 13634 bytes, from 2018-07-03 19:37:13) 15*2d756322SRob Clark - /home/robclark/src/envytools/rnndb/adreno/adreno_pm4.xml ( 42393 bytes, from 2018-08-06 18:45:45) 16*2d756322SRob Clark - /home/robclark/src/envytools/rnndb/adreno/a3xx.xml ( 83840 bytes, from 2018-07-03 19:37:13) 17*2d756322SRob Clark - /home/robclark/src/envytools/rnndb/adreno/a4xx.xml ( 112086 bytes, from 2018-07-03 19:37:13) 18*2d756322SRob Clark - /home/robclark/src/envytools/rnndb/adreno/a5xx.xml ( 147240 bytes, from 2018-08-06 18:45:45) 19*2d756322SRob Clark - /home/robclark/src/envytools/rnndb/adreno/a6xx.xml ( 101627 bytes, from 2018-08-06 18:45:45) 20*2d756322SRob Clark - /home/robclark/src/envytools/rnndb/adreno/a6xx_gmu.xml ( 10431 bytes, from 2018-07-03 19:37:13) 21*2d756322SRob Clark - /home/robclark/src/envytools/rnndb/adreno/ocmem.xml ( 1773 bytes, from 2018-07-03 19:37:13) 22a26ae754SRob Clark 23*2d756322SRob Clark Copyright (C) 2013-2018 by the following authors: 24a26ae754SRob Clark - Rob Clark <robdclark@gmail.com> (robclark) 25a26ae754SRob Clark - Ilia Mirkin <imirkin@alum.mit.edu> (imirkin) 26a26ae754SRob Clark 27a26ae754SRob Clark Permission is hereby granted, free of charge, to any person obtaining 28a26ae754SRob Clark a copy of this software and associated documentation files (the 29a26ae754SRob Clark "Software"), to deal in the Software without restriction, including 30a26ae754SRob Clark without limitation the rights to use, copy, modify, merge, publish, 31a26ae754SRob Clark distribute, sublicense, and/or sell copies of the Software, and to 32a26ae754SRob Clark permit persons to whom the Software is furnished to do so, subject to 33a26ae754SRob Clark the following conditions: 34a26ae754SRob Clark 35a26ae754SRob Clark The above copyright notice and this permission notice (including the 36a26ae754SRob Clark next paragraph) shall be included in all copies or substantial 37a26ae754SRob Clark portions of the Software. 38a26ae754SRob Clark 39a26ae754SRob Clark THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 40a26ae754SRob Clark EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 41a26ae754SRob Clark MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. 42a26ae754SRob Clark IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE 43a26ae754SRob Clark LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION 44a26ae754SRob Clark OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION 45a26ae754SRob Clark WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 46a26ae754SRob Clark */ 47a26ae754SRob Clark 48a26ae754SRob Clark 49a26ae754SRob Clark enum a5xx_color_fmt { 5052260ae4SRob Clark RB5_A8_UNORM = 2, 51a26ae754SRob Clark RB5_R8_UNORM = 3, 5252260ae4SRob Clark RB5_R8_SNORM = 4, 5352260ae4SRob Clark RB5_R8_UINT = 5, 5452260ae4SRob Clark RB5_R8_SINT = 6, 55a26ae754SRob Clark RB5_R4G4B4A4_UNORM = 8, 56a26ae754SRob Clark RB5_R5G5B5A1_UNORM = 10, 57a26ae754SRob Clark RB5_R5G6B5_UNORM = 14, 5852260ae4SRob Clark RB5_R8G8_UNORM = 15, 5952260ae4SRob Clark RB5_R8G8_SNORM = 16, 6052260ae4SRob Clark RB5_R8G8_UINT = 17, 6152260ae4SRob Clark RB5_R8G8_SINT = 18, 6252260ae4SRob Clark RB5_R16_UNORM = 21, 6352260ae4SRob Clark RB5_R16_SNORM = 22, 64a26ae754SRob Clark RB5_R16_FLOAT = 23, 6552260ae4SRob Clark RB5_R16_UINT = 24, 6652260ae4SRob Clark RB5_R16_SINT = 25, 67a26ae754SRob Clark RB5_R8G8B8A8_UNORM = 48, 68a26ae754SRob Clark RB5_R8G8B8_UNORM = 49, 6952260ae4SRob Clark RB5_R8G8B8A8_SNORM = 50, 70a26ae754SRob Clark RB5_R8G8B8A8_UINT = 51, 7152260ae4SRob Clark RB5_R8G8B8A8_SINT = 52, 7252260ae4SRob Clark RB5_R10G10B10A2_UNORM = 55, 73a26ae754SRob Clark RB5_R10G10B10A2_UINT = 58, 7452260ae4SRob Clark RB5_R11G11B10_FLOAT = 66, 7552260ae4SRob Clark RB5_R16G16_UNORM = 67, 7652260ae4SRob Clark RB5_R16G16_SNORM = 68, 77a26ae754SRob Clark RB5_R16G16_FLOAT = 69, 7852260ae4SRob Clark RB5_R16G16_UINT = 70, 7952260ae4SRob Clark RB5_R16G16_SINT = 71, 80a26ae754SRob Clark RB5_R32_FLOAT = 74, 8152260ae4SRob Clark RB5_R32_UINT = 75, 8252260ae4SRob Clark RB5_R32_SINT = 76, 8352260ae4SRob Clark RB5_R16G16B16A16_UNORM = 96, 8452260ae4SRob Clark RB5_R16G16B16A16_SNORM = 97, 85a26ae754SRob Clark RB5_R16G16B16A16_FLOAT = 98, 8652260ae4SRob Clark RB5_R16G16B16A16_UINT = 99, 8752260ae4SRob Clark RB5_R16G16B16A16_SINT = 100, 88a26ae754SRob Clark RB5_R32G32_FLOAT = 103, 8952260ae4SRob Clark RB5_R32G32_UINT = 104, 9052260ae4SRob Clark RB5_R32G32_SINT = 105, 91a26ae754SRob Clark RB5_R32G32B32A32_FLOAT = 130, 9252260ae4SRob Clark RB5_R32G32B32A32_UINT = 131, 9352260ae4SRob Clark RB5_R32G32B32A32_SINT = 132, 94a26ae754SRob Clark }; 95a26ae754SRob Clark 96a26ae754SRob Clark enum a5xx_tile_mode { 97a26ae754SRob Clark TILE5_LINEAR = 0, 98a26ae754SRob Clark TILE5_2 = 2, 99a26ae754SRob Clark TILE5_3 = 3, 100a26ae754SRob Clark }; 101a26ae754SRob Clark 102a26ae754SRob Clark enum a5xx_vtx_fmt { 103a26ae754SRob Clark VFMT5_8_UNORM = 3, 104a26ae754SRob Clark VFMT5_8_SNORM = 4, 105a26ae754SRob Clark VFMT5_8_UINT = 5, 106a26ae754SRob Clark VFMT5_8_SINT = 6, 107a26ae754SRob Clark VFMT5_8_8_UNORM = 15, 108a26ae754SRob Clark VFMT5_8_8_SNORM = 16, 109a26ae754SRob Clark VFMT5_8_8_UINT = 17, 110a26ae754SRob Clark VFMT5_8_8_SINT = 18, 111a26ae754SRob Clark VFMT5_16_UNORM = 21, 112a26ae754SRob Clark VFMT5_16_SNORM = 22, 113a26ae754SRob Clark VFMT5_16_FLOAT = 23, 114a26ae754SRob Clark VFMT5_16_UINT = 24, 115a26ae754SRob Clark VFMT5_16_SINT = 25, 116a26ae754SRob Clark VFMT5_8_8_8_UNORM = 33, 117a26ae754SRob Clark VFMT5_8_8_8_SNORM = 34, 118a26ae754SRob Clark VFMT5_8_8_8_UINT = 35, 119a26ae754SRob Clark VFMT5_8_8_8_SINT = 36, 120a26ae754SRob Clark VFMT5_8_8_8_8_UNORM = 48, 121a26ae754SRob Clark VFMT5_8_8_8_8_SNORM = 50, 122a26ae754SRob Clark VFMT5_8_8_8_8_UINT = 51, 123a26ae754SRob Clark VFMT5_8_8_8_8_SINT = 52, 124*2d756322SRob Clark VFMT5_10_10_10_2_UNORM = 54, 125*2d756322SRob Clark VFMT5_10_10_10_2_SNORM = 57, 126*2d756322SRob Clark VFMT5_10_10_10_2_UINT = 58, 127*2d756322SRob Clark VFMT5_10_10_10_2_SINT = 59, 128*2d756322SRob Clark VFMT5_11_11_10_FLOAT = 66, 129a26ae754SRob Clark VFMT5_16_16_UNORM = 67, 130a26ae754SRob Clark VFMT5_16_16_SNORM = 68, 131a26ae754SRob Clark VFMT5_16_16_FLOAT = 69, 132a26ae754SRob Clark VFMT5_16_16_UINT = 70, 133a26ae754SRob Clark VFMT5_16_16_SINT = 71, 134a26ae754SRob Clark VFMT5_32_UNORM = 72, 135a26ae754SRob Clark VFMT5_32_SNORM = 73, 136a26ae754SRob Clark VFMT5_32_FLOAT = 74, 137a26ae754SRob Clark VFMT5_32_UINT = 75, 138a26ae754SRob Clark VFMT5_32_SINT = 76, 139a26ae754SRob Clark VFMT5_32_FIXED = 77, 140a26ae754SRob Clark VFMT5_16_16_16_UNORM = 88, 141a26ae754SRob Clark VFMT5_16_16_16_SNORM = 89, 142a26ae754SRob Clark VFMT5_16_16_16_FLOAT = 90, 143a26ae754SRob Clark VFMT5_16_16_16_UINT = 91, 144a26ae754SRob Clark VFMT5_16_16_16_SINT = 92, 145a26ae754SRob Clark VFMT5_16_16_16_16_UNORM = 96, 146a26ae754SRob Clark VFMT5_16_16_16_16_SNORM = 97, 147a26ae754SRob Clark VFMT5_16_16_16_16_FLOAT = 98, 148a26ae754SRob Clark VFMT5_16_16_16_16_UINT = 99, 149a26ae754SRob Clark VFMT5_16_16_16_16_SINT = 100, 150a26ae754SRob Clark VFMT5_32_32_UNORM = 101, 151a26ae754SRob Clark VFMT5_32_32_SNORM = 102, 152a26ae754SRob Clark VFMT5_32_32_FLOAT = 103, 153a26ae754SRob Clark VFMT5_32_32_UINT = 104, 154a26ae754SRob Clark VFMT5_32_32_SINT = 105, 155a26ae754SRob Clark VFMT5_32_32_FIXED = 106, 156a26ae754SRob Clark VFMT5_32_32_32_UNORM = 112, 157a26ae754SRob Clark VFMT5_32_32_32_SNORM = 113, 158a26ae754SRob Clark VFMT5_32_32_32_UINT = 114, 159a26ae754SRob Clark VFMT5_32_32_32_SINT = 115, 160a26ae754SRob Clark VFMT5_32_32_32_FLOAT = 116, 161a26ae754SRob Clark VFMT5_32_32_32_FIXED = 117, 162a26ae754SRob Clark VFMT5_32_32_32_32_UNORM = 128, 163a26ae754SRob Clark VFMT5_32_32_32_32_SNORM = 129, 164a26ae754SRob Clark VFMT5_32_32_32_32_FLOAT = 130, 165a26ae754SRob Clark VFMT5_32_32_32_32_UINT = 131, 166a26ae754SRob Clark VFMT5_32_32_32_32_SINT = 132, 167a26ae754SRob Clark VFMT5_32_32_32_32_FIXED = 133, 168a26ae754SRob Clark }; 169a26ae754SRob Clark 170a26ae754SRob Clark enum a5xx_tex_fmt { 171a26ae754SRob Clark TFMT5_A8_UNORM = 2, 172a26ae754SRob Clark TFMT5_8_UNORM = 3, 17352260ae4SRob Clark TFMT5_8_SNORM = 4, 17452260ae4SRob Clark TFMT5_8_UINT = 5, 17552260ae4SRob Clark TFMT5_8_SINT = 6, 176a26ae754SRob Clark TFMT5_4_4_4_4_UNORM = 8, 177a26ae754SRob Clark TFMT5_5_5_5_1_UNORM = 10, 178a26ae754SRob Clark TFMT5_5_6_5_UNORM = 14, 179a26ae754SRob Clark TFMT5_8_8_UNORM = 15, 180a26ae754SRob Clark TFMT5_8_8_SNORM = 16, 18152260ae4SRob Clark TFMT5_8_8_UINT = 17, 18252260ae4SRob Clark TFMT5_8_8_SINT = 18, 183a26ae754SRob Clark TFMT5_L8_A8_UNORM = 19, 18452260ae4SRob Clark TFMT5_16_UNORM = 21, 18552260ae4SRob Clark TFMT5_16_SNORM = 22, 186a26ae754SRob Clark TFMT5_16_FLOAT = 23, 18752260ae4SRob Clark TFMT5_16_UINT = 24, 18852260ae4SRob Clark TFMT5_16_SINT = 25, 189a26ae754SRob Clark TFMT5_8_8_8_8_UNORM = 48, 190a26ae754SRob Clark TFMT5_8_8_8_UNORM = 49, 19152260ae4SRob Clark TFMT5_8_8_8_8_SNORM = 50, 19252260ae4SRob Clark TFMT5_8_8_8_8_UINT = 51, 19352260ae4SRob Clark TFMT5_8_8_8_8_SINT = 52, 194a26ae754SRob Clark TFMT5_9_9_9_E5_FLOAT = 53, 195a26ae754SRob Clark TFMT5_10_10_10_2_UNORM = 54, 19652260ae4SRob Clark TFMT5_10_10_10_2_UINT = 58, 197a26ae754SRob Clark TFMT5_11_11_10_FLOAT = 66, 19852260ae4SRob Clark TFMT5_16_16_UNORM = 67, 19952260ae4SRob Clark TFMT5_16_16_SNORM = 68, 200a26ae754SRob Clark TFMT5_16_16_FLOAT = 69, 20152260ae4SRob Clark TFMT5_16_16_UINT = 70, 20252260ae4SRob Clark TFMT5_16_16_SINT = 71, 203a26ae754SRob Clark TFMT5_32_FLOAT = 74, 20452260ae4SRob Clark TFMT5_32_UINT = 75, 20552260ae4SRob Clark TFMT5_32_SINT = 76, 20652260ae4SRob Clark TFMT5_16_16_16_16_UNORM = 96, 20752260ae4SRob Clark TFMT5_16_16_16_16_SNORM = 97, 208a26ae754SRob Clark TFMT5_16_16_16_16_FLOAT = 98, 20952260ae4SRob Clark TFMT5_16_16_16_16_UINT = 99, 21052260ae4SRob Clark TFMT5_16_16_16_16_SINT = 100, 211a26ae754SRob Clark TFMT5_32_32_FLOAT = 103, 21252260ae4SRob Clark TFMT5_32_32_UINT = 104, 21352260ae4SRob Clark TFMT5_32_32_SINT = 105, 214*2d756322SRob Clark TFMT5_32_32_32_UINT = 114, 215*2d756322SRob Clark TFMT5_32_32_32_SINT = 115, 216*2d756322SRob Clark TFMT5_32_32_32_FLOAT = 116, 217a26ae754SRob Clark TFMT5_32_32_32_32_FLOAT = 130, 21852260ae4SRob Clark TFMT5_32_32_32_32_UINT = 131, 21952260ae4SRob Clark TFMT5_32_32_32_32_SINT = 132, 220a26ae754SRob Clark TFMT5_X8Z24_UNORM = 160, 221*2d756322SRob Clark TFMT5_ETC2_RG11_UNORM = 171, 222*2d756322SRob Clark TFMT5_ETC2_RG11_SNORM = 172, 223*2d756322SRob Clark TFMT5_ETC2_R11_UNORM = 173, 224*2d756322SRob Clark TFMT5_ETC2_R11_SNORM = 174, 225*2d756322SRob Clark TFMT5_ETC1 = 175, 226*2d756322SRob Clark TFMT5_ETC2_RGB8 = 176, 227*2d756322SRob Clark TFMT5_ETC2_RGBA8 = 177, 228*2d756322SRob Clark TFMT5_ETC2_RGB8A1 = 178, 229*2d756322SRob Clark TFMT5_DXT1 = 179, 230*2d756322SRob Clark TFMT5_DXT3 = 180, 231*2d756322SRob Clark TFMT5_DXT5 = 181, 23252260ae4SRob Clark TFMT5_RGTC1_UNORM = 183, 23352260ae4SRob Clark TFMT5_RGTC1_SNORM = 184, 23452260ae4SRob Clark TFMT5_RGTC2_UNORM = 187, 23552260ae4SRob Clark TFMT5_RGTC2_SNORM = 188, 236*2d756322SRob Clark TFMT5_BPTC_UFLOAT = 190, 237*2d756322SRob Clark TFMT5_BPTC_FLOAT = 191, 238*2d756322SRob Clark TFMT5_BPTC = 192, 239*2d756322SRob Clark TFMT5_ASTC_4x4 = 193, 240*2d756322SRob Clark TFMT5_ASTC_5x4 = 194, 241*2d756322SRob Clark TFMT5_ASTC_5x5 = 195, 242*2d756322SRob Clark TFMT5_ASTC_6x5 = 196, 243*2d756322SRob Clark TFMT5_ASTC_6x6 = 197, 244*2d756322SRob Clark TFMT5_ASTC_8x5 = 198, 245*2d756322SRob Clark TFMT5_ASTC_8x6 = 199, 246*2d756322SRob Clark TFMT5_ASTC_8x8 = 200, 247*2d756322SRob Clark TFMT5_ASTC_10x5 = 201, 248*2d756322SRob Clark TFMT5_ASTC_10x6 = 202, 249*2d756322SRob Clark TFMT5_ASTC_10x8 = 203, 250*2d756322SRob Clark TFMT5_ASTC_10x10 = 204, 251*2d756322SRob Clark TFMT5_ASTC_12x10 = 205, 252*2d756322SRob Clark TFMT5_ASTC_12x12 = 206, 253a26ae754SRob Clark }; 254a26ae754SRob Clark 255a26ae754SRob Clark enum a5xx_tex_fetchsize { 256a26ae754SRob Clark TFETCH5_1_BYTE = 0, 257a26ae754SRob Clark TFETCH5_2_BYTE = 1, 258a26ae754SRob Clark TFETCH5_4_BYTE = 2, 259a26ae754SRob Clark TFETCH5_8_BYTE = 3, 260a26ae754SRob Clark TFETCH5_16_BYTE = 4, 261a26ae754SRob Clark }; 262a26ae754SRob Clark 263a26ae754SRob Clark enum a5xx_depth_format { 264a26ae754SRob Clark DEPTH5_NONE = 0, 265a26ae754SRob Clark DEPTH5_16 = 1, 266a26ae754SRob Clark DEPTH5_24_8 = 2, 267a26ae754SRob Clark DEPTH5_32 = 4, 268a26ae754SRob Clark }; 269a26ae754SRob Clark 270a26ae754SRob Clark enum a5xx_blit_buf { 271a26ae754SRob Clark BLIT_MRT0 = 0, 272a26ae754SRob Clark BLIT_MRT1 = 1, 273a26ae754SRob Clark BLIT_MRT2 = 2, 274a26ae754SRob Clark BLIT_MRT3 = 3, 275a26ae754SRob Clark BLIT_MRT4 = 4, 276a26ae754SRob Clark BLIT_MRT5 = 5, 277a26ae754SRob Clark BLIT_MRT6 = 6, 278a26ae754SRob Clark BLIT_MRT7 = 7, 279a26ae754SRob Clark BLIT_ZS = 8, 280*2d756322SRob Clark BLIT_S = 9, 281a26ae754SRob Clark }; 282a26ae754SRob Clark 28352260ae4SRob Clark enum a5xx_cp_perfcounter_select { 28452260ae4SRob Clark PERF_CP_ALWAYS_COUNT = 0, 28552260ae4SRob Clark PERF_CP_BUSY_GFX_CORE_IDLE = 1, 28652260ae4SRob Clark PERF_CP_BUSY_CYCLES = 2, 28752260ae4SRob Clark PERF_CP_PFP_IDLE = 3, 28852260ae4SRob Clark PERF_CP_PFP_BUSY_WORKING = 4, 28952260ae4SRob Clark PERF_CP_PFP_STALL_CYCLES_ANY = 5, 29052260ae4SRob Clark PERF_CP_PFP_STARVE_CYCLES_ANY = 6, 29152260ae4SRob Clark PERF_CP_PFP_ICACHE_MISS = 7, 29252260ae4SRob Clark PERF_CP_PFP_ICACHE_HIT = 8, 29352260ae4SRob Clark PERF_CP_PFP_MATCH_PM4_PKT_PROFILE = 9, 29452260ae4SRob Clark PERF_CP_ME_BUSY_WORKING = 10, 29552260ae4SRob Clark PERF_CP_ME_IDLE = 11, 29652260ae4SRob Clark PERF_CP_ME_STARVE_CYCLES_ANY = 12, 29752260ae4SRob Clark PERF_CP_ME_FIFO_EMPTY_PFP_IDLE = 13, 29852260ae4SRob Clark PERF_CP_ME_FIFO_EMPTY_PFP_BUSY = 14, 29952260ae4SRob Clark PERF_CP_ME_FIFO_FULL_ME_BUSY = 15, 30052260ae4SRob Clark PERF_CP_ME_FIFO_FULL_ME_NON_WORKING = 16, 30152260ae4SRob Clark PERF_CP_ME_STALL_CYCLES_ANY = 17, 30252260ae4SRob Clark PERF_CP_ME_ICACHE_MISS = 18, 30352260ae4SRob Clark PERF_CP_ME_ICACHE_HIT = 19, 30452260ae4SRob Clark PERF_CP_NUM_PREEMPTIONS = 20, 30552260ae4SRob Clark PERF_CP_PREEMPTION_REACTION_DELAY = 21, 30652260ae4SRob Clark PERF_CP_PREEMPTION_SWITCH_OUT_TIME = 22, 30752260ae4SRob Clark PERF_CP_PREEMPTION_SWITCH_IN_TIME = 23, 30852260ae4SRob Clark PERF_CP_DEAD_DRAWS_IN_BIN_RENDER = 24, 30952260ae4SRob Clark PERF_CP_PREDICATED_DRAWS_KILLED = 25, 31052260ae4SRob Clark PERF_CP_MODE_SWITCH = 26, 31152260ae4SRob Clark PERF_CP_ZPASS_DONE = 27, 31252260ae4SRob Clark PERF_CP_CONTEXT_DONE = 28, 31352260ae4SRob Clark PERF_CP_CACHE_FLUSH = 29, 31452260ae4SRob Clark PERF_CP_LONG_PREEMPTIONS = 30, 31552260ae4SRob Clark }; 31652260ae4SRob Clark 31752260ae4SRob Clark enum a5xx_rbbm_perfcounter_select { 31852260ae4SRob Clark PERF_RBBM_ALWAYS_COUNT = 0, 31952260ae4SRob Clark PERF_RBBM_ALWAYS_ON = 1, 32052260ae4SRob Clark PERF_RBBM_TSE_BUSY = 2, 32152260ae4SRob Clark PERF_RBBM_RAS_BUSY = 3, 32252260ae4SRob Clark PERF_RBBM_PC_DCALL_BUSY = 4, 32352260ae4SRob Clark PERF_RBBM_PC_VSD_BUSY = 5, 32452260ae4SRob Clark PERF_RBBM_STATUS_MASKED = 6, 32552260ae4SRob Clark PERF_RBBM_COM_BUSY = 7, 32652260ae4SRob Clark PERF_RBBM_DCOM_BUSY = 8, 32752260ae4SRob Clark PERF_RBBM_VBIF_BUSY = 9, 32852260ae4SRob Clark PERF_RBBM_VSC_BUSY = 10, 32952260ae4SRob Clark PERF_RBBM_TESS_BUSY = 11, 33052260ae4SRob Clark PERF_RBBM_UCHE_BUSY = 12, 33152260ae4SRob Clark PERF_RBBM_HLSQ_BUSY = 13, 33252260ae4SRob Clark }; 33352260ae4SRob Clark 33452260ae4SRob Clark enum a5xx_pc_perfcounter_select { 33552260ae4SRob Clark PERF_PC_BUSY_CYCLES = 0, 33652260ae4SRob Clark PERF_PC_WORKING_CYCLES = 1, 33752260ae4SRob Clark PERF_PC_STALL_CYCLES_VFD = 2, 33852260ae4SRob Clark PERF_PC_STALL_CYCLES_TSE = 3, 33952260ae4SRob Clark PERF_PC_STALL_CYCLES_VPC = 4, 34052260ae4SRob Clark PERF_PC_STALL_CYCLES_UCHE = 5, 34152260ae4SRob Clark PERF_PC_STALL_CYCLES_TESS = 6, 34252260ae4SRob Clark PERF_PC_STALL_CYCLES_TSE_ONLY = 7, 34352260ae4SRob Clark PERF_PC_STALL_CYCLES_VPC_ONLY = 8, 34452260ae4SRob Clark PERF_PC_PASS1_TF_STALL_CYCLES = 9, 34552260ae4SRob Clark PERF_PC_STARVE_CYCLES_FOR_INDEX = 10, 34652260ae4SRob Clark PERF_PC_STARVE_CYCLES_FOR_TESS_FACTOR = 11, 34752260ae4SRob Clark PERF_PC_STARVE_CYCLES_FOR_VIZ_STREAM = 12, 34852260ae4SRob Clark PERF_PC_STARVE_CYCLES_FOR_POSITION = 13, 34952260ae4SRob Clark PERF_PC_STARVE_CYCLES_DI = 14, 35052260ae4SRob Clark PERF_PC_VIS_STREAMS_LOADED = 15, 35152260ae4SRob Clark PERF_PC_INSTANCES = 16, 35252260ae4SRob Clark PERF_PC_VPC_PRIMITIVES = 17, 35352260ae4SRob Clark PERF_PC_DEAD_PRIM = 18, 35452260ae4SRob Clark PERF_PC_LIVE_PRIM = 19, 35552260ae4SRob Clark PERF_PC_VERTEX_HITS = 20, 35652260ae4SRob Clark PERF_PC_IA_VERTICES = 21, 35752260ae4SRob Clark PERF_PC_IA_PRIMITIVES = 22, 35852260ae4SRob Clark PERF_PC_GS_PRIMITIVES = 23, 35952260ae4SRob Clark PERF_PC_HS_INVOCATIONS = 24, 36052260ae4SRob Clark PERF_PC_DS_INVOCATIONS = 25, 36152260ae4SRob Clark PERF_PC_VS_INVOCATIONS = 26, 36252260ae4SRob Clark PERF_PC_GS_INVOCATIONS = 27, 36352260ae4SRob Clark PERF_PC_DS_PRIMITIVES = 28, 36452260ae4SRob Clark PERF_PC_VPC_POS_DATA_TRANSACTION = 29, 36552260ae4SRob Clark PERF_PC_3D_DRAWCALLS = 30, 36652260ae4SRob Clark PERF_PC_2D_DRAWCALLS = 31, 36752260ae4SRob Clark PERF_PC_NON_DRAWCALL_GLOBAL_EVENTS = 32, 36852260ae4SRob Clark PERF_TESS_BUSY_CYCLES = 33, 36952260ae4SRob Clark PERF_TESS_WORKING_CYCLES = 34, 37052260ae4SRob Clark PERF_TESS_STALL_CYCLES_PC = 35, 37152260ae4SRob Clark PERF_TESS_STARVE_CYCLES_PC = 36, 37252260ae4SRob Clark }; 37352260ae4SRob Clark 37452260ae4SRob Clark enum a5xx_vfd_perfcounter_select { 37552260ae4SRob Clark PERF_VFD_BUSY_CYCLES = 0, 37652260ae4SRob Clark PERF_VFD_STALL_CYCLES_UCHE = 1, 37752260ae4SRob Clark PERF_VFD_STALL_CYCLES_VPC_ALLOC = 2, 37852260ae4SRob Clark PERF_VFD_STALL_CYCLES_MISS_VB = 3, 37952260ae4SRob Clark PERF_VFD_STALL_CYCLES_MISS_Q = 4, 38052260ae4SRob Clark PERF_VFD_STALL_CYCLES_SP_INFO = 5, 38152260ae4SRob Clark PERF_VFD_STALL_CYCLES_SP_ATTR = 6, 38252260ae4SRob Clark PERF_VFD_STALL_CYCLES_VFDP_VB = 7, 38352260ae4SRob Clark PERF_VFD_STALL_CYCLES_VFDP_Q = 8, 38452260ae4SRob Clark PERF_VFD_DECODER_PACKER_STALL = 9, 38552260ae4SRob Clark PERF_VFD_STARVE_CYCLES_UCHE = 10, 38652260ae4SRob Clark PERF_VFD_RBUFFER_FULL = 11, 38752260ae4SRob Clark PERF_VFD_ATTR_INFO_FIFO_FULL = 12, 38852260ae4SRob Clark PERF_VFD_DECODED_ATTRIBUTE_BYTES = 13, 38952260ae4SRob Clark PERF_VFD_NUM_ATTRIBUTES = 14, 39052260ae4SRob Clark PERF_VFD_INSTRUCTIONS = 15, 39152260ae4SRob Clark PERF_VFD_UPPER_SHADER_FIBERS = 16, 39252260ae4SRob Clark PERF_VFD_LOWER_SHADER_FIBERS = 17, 39352260ae4SRob Clark PERF_VFD_MODE_0_FIBERS = 18, 39452260ae4SRob Clark PERF_VFD_MODE_1_FIBERS = 19, 39552260ae4SRob Clark PERF_VFD_MODE_2_FIBERS = 20, 39652260ae4SRob Clark PERF_VFD_MODE_3_FIBERS = 21, 39752260ae4SRob Clark PERF_VFD_MODE_4_FIBERS = 22, 39852260ae4SRob Clark PERF_VFD_TOTAL_VERTICES = 23, 39952260ae4SRob Clark PERF_VFD_NUM_ATTR_MISS = 24, 40052260ae4SRob Clark PERF_VFD_1_BURST_REQ = 25, 40152260ae4SRob Clark PERF_VFDP_STALL_CYCLES_VFD = 26, 40252260ae4SRob Clark PERF_VFDP_STALL_CYCLES_VFD_INDEX = 27, 40352260ae4SRob Clark PERF_VFDP_STALL_CYCLES_VFD_PROG = 28, 40452260ae4SRob Clark PERF_VFDP_STARVE_CYCLES_PC = 29, 40552260ae4SRob Clark PERF_VFDP_VS_STAGE_32_WAVES = 30, 40652260ae4SRob Clark }; 40752260ae4SRob Clark 40852260ae4SRob Clark enum a5xx_hlsq_perfcounter_select { 40952260ae4SRob Clark PERF_HLSQ_BUSY_CYCLES = 0, 41052260ae4SRob Clark PERF_HLSQ_STALL_CYCLES_UCHE = 1, 41152260ae4SRob Clark PERF_HLSQ_STALL_CYCLES_SP_STATE = 2, 41252260ae4SRob Clark PERF_HLSQ_STALL_CYCLES_SP_FS_STAGE = 3, 41352260ae4SRob Clark PERF_HLSQ_UCHE_LATENCY_CYCLES = 4, 41452260ae4SRob Clark PERF_HLSQ_UCHE_LATENCY_COUNT = 5, 41552260ae4SRob Clark PERF_HLSQ_FS_STAGE_32_WAVES = 6, 41652260ae4SRob Clark PERF_HLSQ_FS_STAGE_64_WAVES = 7, 41752260ae4SRob Clark PERF_HLSQ_QUADS = 8, 41852260ae4SRob Clark PERF_HLSQ_SP_STATE_COPY_TRANS_FS_STAGE = 9, 41952260ae4SRob Clark PERF_HLSQ_SP_STATE_COPY_TRANS_VS_STAGE = 10, 42052260ae4SRob Clark PERF_HLSQ_TP_STATE_COPY_TRANS_FS_STAGE = 11, 42152260ae4SRob Clark PERF_HLSQ_TP_STATE_COPY_TRANS_VS_STAGE = 12, 42252260ae4SRob Clark PERF_HLSQ_CS_INVOCATIONS = 13, 42352260ae4SRob Clark PERF_HLSQ_COMPUTE_DRAWCALLS = 14, 42452260ae4SRob Clark }; 42552260ae4SRob Clark 42652260ae4SRob Clark enum a5xx_vpc_perfcounter_select { 42752260ae4SRob Clark PERF_VPC_BUSY_CYCLES = 0, 42852260ae4SRob Clark PERF_VPC_WORKING_CYCLES = 1, 42952260ae4SRob Clark PERF_VPC_STALL_CYCLES_UCHE = 2, 43052260ae4SRob Clark PERF_VPC_STALL_CYCLES_VFD_WACK = 3, 43152260ae4SRob Clark PERF_VPC_STALL_CYCLES_HLSQ_PRIM_ALLOC = 4, 43252260ae4SRob Clark PERF_VPC_STALL_CYCLES_PC = 5, 43352260ae4SRob Clark PERF_VPC_STALL_CYCLES_SP_LM = 6, 43452260ae4SRob Clark PERF_VPC_POS_EXPORT_STALL_CYCLES = 7, 43552260ae4SRob Clark PERF_VPC_STARVE_CYCLES_SP = 8, 43652260ae4SRob Clark PERF_VPC_STARVE_CYCLES_LRZ = 9, 43752260ae4SRob Clark PERF_VPC_PC_PRIMITIVES = 10, 43852260ae4SRob Clark PERF_VPC_SP_COMPONENTS = 11, 43952260ae4SRob Clark PERF_VPC_SP_LM_PRIMITIVES = 12, 44052260ae4SRob Clark PERF_VPC_SP_LM_COMPONENTS = 13, 44152260ae4SRob Clark PERF_VPC_SP_LM_DWORDS = 14, 44252260ae4SRob Clark PERF_VPC_STREAMOUT_COMPONENTS = 15, 44352260ae4SRob Clark PERF_VPC_GRANT_PHASES = 16, 44452260ae4SRob Clark }; 44552260ae4SRob Clark 44652260ae4SRob Clark enum a5xx_tse_perfcounter_select { 44752260ae4SRob Clark PERF_TSE_BUSY_CYCLES = 0, 44852260ae4SRob Clark PERF_TSE_CLIPPING_CYCLES = 1, 44952260ae4SRob Clark PERF_TSE_STALL_CYCLES_RAS = 2, 45052260ae4SRob Clark PERF_TSE_STALL_CYCLES_LRZ_BARYPLANE = 3, 45152260ae4SRob Clark PERF_TSE_STALL_CYCLES_LRZ_ZPLANE = 4, 45252260ae4SRob Clark PERF_TSE_STARVE_CYCLES_PC = 5, 45352260ae4SRob Clark PERF_TSE_INPUT_PRIM = 6, 45452260ae4SRob Clark PERF_TSE_INPUT_NULL_PRIM = 7, 45552260ae4SRob Clark PERF_TSE_TRIVAL_REJ_PRIM = 8, 45652260ae4SRob Clark PERF_TSE_CLIPPED_PRIM = 9, 45752260ae4SRob Clark PERF_TSE_ZERO_AREA_PRIM = 10, 45852260ae4SRob Clark PERF_TSE_FACENESS_CULLED_PRIM = 11, 45952260ae4SRob Clark PERF_TSE_ZERO_PIXEL_PRIM = 12, 46052260ae4SRob Clark PERF_TSE_OUTPUT_NULL_PRIM = 13, 46152260ae4SRob Clark PERF_TSE_OUTPUT_VISIBLE_PRIM = 14, 46252260ae4SRob Clark PERF_TSE_CINVOCATION = 15, 46352260ae4SRob Clark PERF_TSE_CPRIMITIVES = 16, 46452260ae4SRob Clark PERF_TSE_2D_INPUT_PRIM = 17, 46552260ae4SRob Clark PERF_TSE_2D_ALIVE_CLCLES = 18, 46652260ae4SRob Clark }; 46752260ae4SRob Clark 46852260ae4SRob Clark enum a5xx_ras_perfcounter_select { 46952260ae4SRob Clark PERF_RAS_BUSY_CYCLES = 0, 47052260ae4SRob Clark PERF_RAS_SUPERTILE_ACTIVE_CYCLES = 1, 47152260ae4SRob Clark PERF_RAS_STALL_CYCLES_LRZ = 2, 47252260ae4SRob Clark PERF_RAS_STARVE_CYCLES_TSE = 3, 47352260ae4SRob Clark PERF_RAS_SUPER_TILES = 4, 47452260ae4SRob Clark PERF_RAS_8X4_TILES = 5, 47552260ae4SRob Clark PERF_RAS_MASKGEN_ACTIVE = 6, 47652260ae4SRob Clark PERF_RAS_FULLY_COVERED_SUPER_TILES = 7, 47752260ae4SRob Clark PERF_RAS_FULLY_COVERED_8X4_TILES = 8, 47852260ae4SRob Clark PERF_RAS_PRIM_KILLED_INVISILBE = 9, 47952260ae4SRob Clark }; 48052260ae4SRob Clark 48152260ae4SRob Clark enum a5xx_lrz_perfcounter_select { 48252260ae4SRob Clark PERF_LRZ_BUSY_CYCLES = 0, 48352260ae4SRob Clark PERF_LRZ_STARVE_CYCLES_RAS = 1, 48452260ae4SRob Clark PERF_LRZ_STALL_CYCLES_RB = 2, 48552260ae4SRob Clark PERF_LRZ_STALL_CYCLES_VSC = 3, 48652260ae4SRob Clark PERF_LRZ_STALL_CYCLES_VPC = 4, 48752260ae4SRob Clark PERF_LRZ_STALL_CYCLES_FLAG_PREFETCH = 5, 48852260ae4SRob Clark PERF_LRZ_STALL_CYCLES_UCHE = 6, 48952260ae4SRob Clark PERF_LRZ_LRZ_READ = 7, 49052260ae4SRob Clark PERF_LRZ_LRZ_WRITE = 8, 49152260ae4SRob Clark PERF_LRZ_READ_LATENCY = 9, 49252260ae4SRob Clark PERF_LRZ_MERGE_CACHE_UPDATING = 10, 49352260ae4SRob Clark PERF_LRZ_PRIM_KILLED_BY_MASKGEN = 11, 49452260ae4SRob Clark PERF_LRZ_PRIM_KILLED_BY_LRZ = 12, 49552260ae4SRob Clark PERF_LRZ_VISIBLE_PRIM_AFTER_LRZ = 13, 49652260ae4SRob Clark PERF_LRZ_FULL_8X8_TILES = 14, 49752260ae4SRob Clark PERF_LRZ_PARTIAL_8X8_TILES = 15, 49852260ae4SRob Clark PERF_LRZ_TILE_KILLED = 16, 49952260ae4SRob Clark PERF_LRZ_TOTAL_PIXEL = 17, 50052260ae4SRob Clark PERF_LRZ_VISIBLE_PIXEL_AFTER_LRZ = 18, 50152260ae4SRob Clark }; 50252260ae4SRob Clark 50352260ae4SRob Clark enum a5xx_uche_perfcounter_select { 50452260ae4SRob Clark PERF_UCHE_BUSY_CYCLES = 0, 50552260ae4SRob Clark PERF_UCHE_STALL_CYCLES_VBIF = 1, 50652260ae4SRob Clark PERF_UCHE_VBIF_LATENCY_CYCLES = 2, 50752260ae4SRob Clark PERF_UCHE_VBIF_LATENCY_SAMPLES = 3, 50852260ae4SRob Clark PERF_UCHE_VBIF_READ_BEATS_TP = 4, 50952260ae4SRob Clark PERF_UCHE_VBIF_READ_BEATS_VFD = 5, 51052260ae4SRob Clark PERF_UCHE_VBIF_READ_BEATS_HLSQ = 6, 51152260ae4SRob Clark PERF_UCHE_VBIF_READ_BEATS_LRZ = 7, 51252260ae4SRob Clark PERF_UCHE_VBIF_READ_BEATS_SP = 8, 51352260ae4SRob Clark PERF_UCHE_READ_REQUESTS_TP = 9, 51452260ae4SRob Clark PERF_UCHE_READ_REQUESTS_VFD = 10, 51552260ae4SRob Clark PERF_UCHE_READ_REQUESTS_HLSQ = 11, 51652260ae4SRob Clark PERF_UCHE_READ_REQUESTS_LRZ = 12, 51752260ae4SRob Clark PERF_UCHE_READ_REQUESTS_SP = 13, 51852260ae4SRob Clark PERF_UCHE_WRITE_REQUESTS_LRZ = 14, 51952260ae4SRob Clark PERF_UCHE_WRITE_REQUESTS_SP = 15, 52052260ae4SRob Clark PERF_UCHE_WRITE_REQUESTS_VPC = 16, 52152260ae4SRob Clark PERF_UCHE_WRITE_REQUESTS_VSC = 17, 52252260ae4SRob Clark PERF_UCHE_EVICTS = 18, 52352260ae4SRob Clark PERF_UCHE_BANK_REQ0 = 19, 52452260ae4SRob Clark PERF_UCHE_BANK_REQ1 = 20, 52552260ae4SRob Clark PERF_UCHE_BANK_REQ2 = 21, 52652260ae4SRob Clark PERF_UCHE_BANK_REQ3 = 22, 52752260ae4SRob Clark PERF_UCHE_BANK_REQ4 = 23, 52852260ae4SRob Clark PERF_UCHE_BANK_REQ5 = 24, 52952260ae4SRob Clark PERF_UCHE_BANK_REQ6 = 25, 53052260ae4SRob Clark PERF_UCHE_BANK_REQ7 = 26, 53152260ae4SRob Clark PERF_UCHE_VBIF_READ_BEATS_CH0 = 27, 53252260ae4SRob Clark PERF_UCHE_VBIF_READ_BEATS_CH1 = 28, 53352260ae4SRob Clark PERF_UCHE_GMEM_READ_BEATS = 29, 53452260ae4SRob Clark PERF_UCHE_FLAG_COUNT = 30, 53552260ae4SRob Clark }; 53652260ae4SRob Clark 53752260ae4SRob Clark enum a5xx_tp_perfcounter_select { 53852260ae4SRob Clark PERF_TP_BUSY_CYCLES = 0, 53952260ae4SRob Clark PERF_TP_STALL_CYCLES_UCHE = 1, 54052260ae4SRob Clark PERF_TP_LATENCY_CYCLES = 2, 54152260ae4SRob Clark PERF_TP_LATENCY_TRANS = 3, 54252260ae4SRob Clark PERF_TP_FLAG_CACHE_REQUEST_SAMPLES = 4, 54352260ae4SRob Clark PERF_TP_FLAG_CACHE_REQUEST_LATENCY = 5, 54452260ae4SRob Clark PERF_TP_L1_CACHELINE_REQUESTS = 6, 54552260ae4SRob Clark PERF_TP_L1_CACHELINE_MISSES = 7, 54652260ae4SRob Clark PERF_TP_SP_TP_TRANS = 8, 54752260ae4SRob Clark PERF_TP_TP_SP_TRANS = 9, 54852260ae4SRob Clark PERF_TP_OUTPUT_PIXELS = 10, 54952260ae4SRob Clark PERF_TP_FILTER_WORKLOAD_16BIT = 11, 55052260ae4SRob Clark PERF_TP_FILTER_WORKLOAD_32BIT = 12, 55152260ae4SRob Clark PERF_TP_QUADS_RECEIVED = 13, 55252260ae4SRob Clark PERF_TP_QUADS_OFFSET = 14, 55352260ae4SRob Clark PERF_TP_QUADS_SHADOW = 15, 55452260ae4SRob Clark PERF_TP_QUADS_ARRAY = 16, 55552260ae4SRob Clark PERF_TP_QUADS_GRADIENT = 17, 55652260ae4SRob Clark PERF_TP_QUADS_1D = 18, 55752260ae4SRob Clark PERF_TP_QUADS_2D = 19, 55852260ae4SRob Clark PERF_TP_QUADS_BUFFER = 20, 55952260ae4SRob Clark PERF_TP_QUADS_3D = 21, 56052260ae4SRob Clark PERF_TP_QUADS_CUBE = 22, 56152260ae4SRob Clark PERF_TP_STATE_CACHE_REQUESTS = 23, 56252260ae4SRob Clark PERF_TP_STATE_CACHE_MISSES = 24, 56352260ae4SRob Clark PERF_TP_DIVERGENT_QUADS_RECEIVED = 25, 56452260ae4SRob Clark PERF_TP_BINDLESS_STATE_CACHE_REQUESTS = 26, 56552260ae4SRob Clark PERF_TP_BINDLESS_STATE_CACHE_MISSES = 27, 56652260ae4SRob Clark PERF_TP_PRT_NON_RESIDENT_EVENTS = 28, 56752260ae4SRob Clark PERF_TP_OUTPUT_PIXELS_POINT = 29, 56852260ae4SRob Clark PERF_TP_OUTPUT_PIXELS_BILINEAR = 30, 56952260ae4SRob Clark PERF_TP_OUTPUT_PIXELS_MIP = 31, 57052260ae4SRob Clark PERF_TP_OUTPUT_PIXELS_ANISO = 32, 57152260ae4SRob Clark PERF_TP_OUTPUT_PIXELS_ZERO_LOD = 33, 57252260ae4SRob Clark PERF_TP_FLAG_CACHE_REQUESTS = 34, 57352260ae4SRob Clark PERF_TP_FLAG_CACHE_MISSES = 35, 57452260ae4SRob Clark PERF_TP_L1_5_L2_REQUESTS = 36, 57552260ae4SRob Clark PERF_TP_2D_OUTPUT_PIXELS = 37, 57652260ae4SRob Clark PERF_TP_2D_OUTPUT_PIXELS_POINT = 38, 57752260ae4SRob Clark PERF_TP_2D_OUTPUT_PIXELS_BILINEAR = 39, 57852260ae4SRob Clark PERF_TP_2D_FILTER_WORKLOAD_16BIT = 40, 57952260ae4SRob Clark PERF_TP_2D_FILTER_WORKLOAD_32BIT = 41, 58052260ae4SRob Clark }; 58152260ae4SRob Clark 58252260ae4SRob Clark enum a5xx_sp_perfcounter_select { 58352260ae4SRob Clark PERF_SP_BUSY_CYCLES = 0, 58452260ae4SRob Clark PERF_SP_ALU_WORKING_CYCLES = 1, 58552260ae4SRob Clark PERF_SP_EFU_WORKING_CYCLES = 2, 58652260ae4SRob Clark PERF_SP_STALL_CYCLES_VPC = 3, 58752260ae4SRob Clark PERF_SP_STALL_CYCLES_TP = 4, 58852260ae4SRob Clark PERF_SP_STALL_CYCLES_UCHE = 5, 58952260ae4SRob Clark PERF_SP_STALL_CYCLES_RB = 6, 59052260ae4SRob Clark PERF_SP_SCHEDULER_NON_WORKING = 7, 59152260ae4SRob Clark PERF_SP_WAVE_CONTEXTS = 8, 59252260ae4SRob Clark PERF_SP_WAVE_CONTEXT_CYCLES = 9, 59352260ae4SRob Clark PERF_SP_FS_STAGE_WAVE_CYCLES = 10, 59452260ae4SRob Clark PERF_SP_FS_STAGE_WAVE_SAMPLES = 11, 59552260ae4SRob Clark PERF_SP_VS_STAGE_WAVE_CYCLES = 12, 59652260ae4SRob Clark PERF_SP_VS_STAGE_WAVE_SAMPLES = 13, 59752260ae4SRob Clark PERF_SP_FS_STAGE_DURATION_CYCLES = 14, 59852260ae4SRob Clark PERF_SP_VS_STAGE_DURATION_CYCLES = 15, 59952260ae4SRob Clark PERF_SP_WAVE_CTRL_CYCLES = 16, 60052260ae4SRob Clark PERF_SP_WAVE_LOAD_CYCLES = 17, 60152260ae4SRob Clark PERF_SP_WAVE_EMIT_CYCLES = 18, 60252260ae4SRob Clark PERF_SP_WAVE_NOP_CYCLES = 19, 60352260ae4SRob Clark PERF_SP_WAVE_WAIT_CYCLES = 20, 60452260ae4SRob Clark PERF_SP_WAVE_FETCH_CYCLES = 21, 60552260ae4SRob Clark PERF_SP_WAVE_IDLE_CYCLES = 22, 60652260ae4SRob Clark PERF_SP_WAVE_END_CYCLES = 23, 60752260ae4SRob Clark PERF_SP_WAVE_LONG_SYNC_CYCLES = 24, 60852260ae4SRob Clark PERF_SP_WAVE_SHORT_SYNC_CYCLES = 25, 60952260ae4SRob Clark PERF_SP_WAVE_JOIN_CYCLES = 26, 61052260ae4SRob Clark PERF_SP_LM_LOAD_INSTRUCTIONS = 27, 61152260ae4SRob Clark PERF_SP_LM_STORE_INSTRUCTIONS = 28, 61252260ae4SRob Clark PERF_SP_LM_ATOMICS = 29, 61352260ae4SRob Clark PERF_SP_GM_LOAD_INSTRUCTIONS = 30, 61452260ae4SRob Clark PERF_SP_GM_STORE_INSTRUCTIONS = 31, 61552260ae4SRob Clark PERF_SP_GM_ATOMICS = 32, 61652260ae4SRob Clark PERF_SP_VS_STAGE_TEX_INSTRUCTIONS = 33, 61752260ae4SRob Clark PERF_SP_VS_STAGE_CFLOW_INSTRUCTIONS = 34, 61852260ae4SRob Clark PERF_SP_VS_STAGE_EFU_INSTRUCTIONS = 35, 61952260ae4SRob Clark PERF_SP_VS_STAGE_FULL_ALU_INSTRUCTIONS = 36, 62052260ae4SRob Clark PERF_SP_VS_STAGE_HALF_ALU_INSTRUCTIONS = 37, 62152260ae4SRob Clark PERF_SP_FS_STAGE_TEX_INSTRUCTIONS = 38, 62252260ae4SRob Clark PERF_SP_FS_STAGE_CFLOW_INSTRUCTIONS = 39, 62352260ae4SRob Clark PERF_SP_FS_STAGE_EFU_INSTRUCTIONS = 40, 62452260ae4SRob Clark PERF_SP_FS_STAGE_FULL_ALU_INSTRUCTIONS = 41, 62552260ae4SRob Clark PERF_SP_FS_STAGE_HALF_ALU_INSTRUCTIONS = 42, 62652260ae4SRob Clark PERF_SP_FS_STAGE_BARY_INSTRUCTIONS = 43, 62752260ae4SRob Clark PERF_SP_VS_INSTRUCTIONS = 44, 62852260ae4SRob Clark PERF_SP_FS_INSTRUCTIONS = 45, 62952260ae4SRob Clark PERF_SP_ADDR_LOCK_COUNT = 46, 63052260ae4SRob Clark PERF_SP_UCHE_READ_TRANS = 47, 63152260ae4SRob Clark PERF_SP_UCHE_WRITE_TRANS = 48, 63252260ae4SRob Clark PERF_SP_EXPORT_VPC_TRANS = 49, 63352260ae4SRob Clark PERF_SP_EXPORT_RB_TRANS = 50, 63452260ae4SRob Clark PERF_SP_PIXELS_KILLED = 51, 63552260ae4SRob Clark PERF_SP_ICL1_REQUESTS = 52, 63652260ae4SRob Clark PERF_SP_ICL1_MISSES = 53, 63752260ae4SRob Clark PERF_SP_ICL0_REQUESTS = 54, 63852260ae4SRob Clark PERF_SP_ICL0_MISSES = 55, 63952260ae4SRob Clark PERF_SP_HS_INSTRUCTIONS = 56, 64052260ae4SRob Clark PERF_SP_DS_INSTRUCTIONS = 57, 64152260ae4SRob Clark PERF_SP_GS_INSTRUCTIONS = 58, 64252260ae4SRob Clark PERF_SP_CS_INSTRUCTIONS = 59, 64352260ae4SRob Clark PERF_SP_GPR_READ = 60, 64452260ae4SRob Clark PERF_SP_GPR_WRITE = 61, 64552260ae4SRob Clark PERF_SP_LM_CH0_REQUESTS = 62, 64652260ae4SRob Clark PERF_SP_LM_CH1_REQUESTS = 63, 64752260ae4SRob Clark PERF_SP_LM_BANK_CONFLICTS = 64, 64852260ae4SRob Clark }; 64952260ae4SRob Clark 65052260ae4SRob Clark enum a5xx_rb_perfcounter_select { 65152260ae4SRob Clark PERF_RB_BUSY_CYCLES = 0, 65252260ae4SRob Clark PERF_RB_STALL_CYCLES_CCU = 1, 65352260ae4SRob Clark PERF_RB_STALL_CYCLES_HLSQ = 2, 65452260ae4SRob Clark PERF_RB_STALL_CYCLES_FIFO0_FULL = 3, 65552260ae4SRob Clark PERF_RB_STALL_CYCLES_FIFO1_FULL = 4, 65652260ae4SRob Clark PERF_RB_STALL_CYCLES_FIFO2_FULL = 5, 65752260ae4SRob Clark PERF_RB_STARVE_CYCLES_SP = 6, 65852260ae4SRob Clark PERF_RB_STARVE_CYCLES_LRZ_TILE = 7, 65952260ae4SRob Clark PERF_RB_STARVE_CYCLES_CCU = 8, 66052260ae4SRob Clark PERF_RB_STARVE_CYCLES_Z_PLANE = 9, 66152260ae4SRob Clark PERF_RB_STARVE_CYCLES_BARY_PLANE = 10, 66252260ae4SRob Clark PERF_RB_Z_WORKLOAD = 11, 66352260ae4SRob Clark PERF_RB_HLSQ_ACTIVE = 12, 66452260ae4SRob Clark PERF_RB_Z_READ = 13, 66552260ae4SRob Clark PERF_RB_Z_WRITE = 14, 66652260ae4SRob Clark PERF_RB_C_READ = 15, 66752260ae4SRob Clark PERF_RB_C_WRITE = 16, 66852260ae4SRob Clark PERF_RB_TOTAL_PASS = 17, 66952260ae4SRob Clark PERF_RB_Z_PASS = 18, 67052260ae4SRob Clark PERF_RB_Z_FAIL = 19, 67152260ae4SRob Clark PERF_RB_S_FAIL = 20, 67252260ae4SRob Clark PERF_RB_BLENDED_FXP_COMPONENTS = 21, 67352260ae4SRob Clark PERF_RB_BLENDED_FP16_COMPONENTS = 22, 67452260ae4SRob Clark RB_RESERVED = 23, 67552260ae4SRob Clark PERF_RB_2D_ALIVE_CYCLES = 24, 67652260ae4SRob Clark PERF_RB_2D_STALL_CYCLES_A2D = 25, 67752260ae4SRob Clark PERF_RB_2D_STARVE_CYCLES_SRC = 26, 67852260ae4SRob Clark PERF_RB_2D_STARVE_CYCLES_SP = 27, 67952260ae4SRob Clark PERF_RB_2D_STARVE_CYCLES_DST = 28, 68052260ae4SRob Clark PERF_RB_2D_VALID_PIXELS = 29, 68152260ae4SRob Clark }; 68252260ae4SRob Clark 68352260ae4SRob Clark enum a5xx_rb_samples_perfcounter_select { 68452260ae4SRob Clark TOTAL_SAMPLES = 0, 68552260ae4SRob Clark ZPASS_SAMPLES = 1, 68652260ae4SRob Clark ZFAIL_SAMPLES = 2, 68752260ae4SRob Clark SFAIL_SAMPLES = 3, 68852260ae4SRob Clark }; 68952260ae4SRob Clark 69052260ae4SRob Clark enum a5xx_vsc_perfcounter_select { 69152260ae4SRob Clark PERF_VSC_BUSY_CYCLES = 0, 69252260ae4SRob Clark PERF_VSC_WORKING_CYCLES = 1, 69352260ae4SRob Clark PERF_VSC_STALL_CYCLES_UCHE = 2, 69452260ae4SRob Clark PERF_VSC_EOT_NUM = 3, 69552260ae4SRob Clark }; 69652260ae4SRob Clark 69752260ae4SRob Clark enum a5xx_ccu_perfcounter_select { 69852260ae4SRob Clark PERF_CCU_BUSY_CYCLES = 0, 69952260ae4SRob Clark PERF_CCU_STALL_CYCLES_RB_DEPTH_RETURN = 1, 70052260ae4SRob Clark PERF_CCU_STALL_CYCLES_RB_COLOR_RETURN = 2, 70152260ae4SRob Clark PERF_CCU_STARVE_CYCLES_FLAG_RETURN = 3, 70252260ae4SRob Clark PERF_CCU_DEPTH_BLOCKS = 4, 70352260ae4SRob Clark PERF_CCU_COLOR_BLOCKS = 5, 70452260ae4SRob Clark PERF_CCU_DEPTH_BLOCK_HIT = 6, 70552260ae4SRob Clark PERF_CCU_COLOR_BLOCK_HIT = 7, 70652260ae4SRob Clark PERF_CCU_PARTIAL_BLOCK_READ = 8, 70752260ae4SRob Clark PERF_CCU_GMEM_READ = 9, 70852260ae4SRob Clark PERF_CCU_GMEM_WRITE = 10, 70952260ae4SRob Clark PERF_CCU_DEPTH_READ_FLAG0_COUNT = 11, 71052260ae4SRob Clark PERF_CCU_DEPTH_READ_FLAG1_COUNT = 12, 71152260ae4SRob Clark PERF_CCU_DEPTH_READ_FLAG2_COUNT = 13, 71252260ae4SRob Clark PERF_CCU_DEPTH_READ_FLAG3_COUNT = 14, 71352260ae4SRob Clark PERF_CCU_DEPTH_READ_FLAG4_COUNT = 15, 71452260ae4SRob Clark PERF_CCU_COLOR_READ_FLAG0_COUNT = 16, 71552260ae4SRob Clark PERF_CCU_COLOR_READ_FLAG1_COUNT = 17, 71652260ae4SRob Clark PERF_CCU_COLOR_READ_FLAG2_COUNT = 18, 71752260ae4SRob Clark PERF_CCU_COLOR_READ_FLAG3_COUNT = 19, 71852260ae4SRob Clark PERF_CCU_COLOR_READ_FLAG4_COUNT = 20, 71952260ae4SRob Clark PERF_CCU_2D_BUSY_CYCLES = 21, 72052260ae4SRob Clark PERF_CCU_2D_RD_REQ = 22, 72152260ae4SRob Clark PERF_CCU_2D_WR_REQ = 23, 72252260ae4SRob Clark PERF_CCU_2D_REORDER_STARVE_CYCLES = 24, 72352260ae4SRob Clark PERF_CCU_2D_PIXELS = 25, 72452260ae4SRob Clark }; 72552260ae4SRob Clark 72652260ae4SRob Clark enum a5xx_cmp_perfcounter_select { 72752260ae4SRob Clark PERF_CMPDECMP_STALL_CYCLES_VBIF = 0, 72852260ae4SRob Clark PERF_CMPDECMP_VBIF_LATENCY_CYCLES = 1, 72952260ae4SRob Clark PERF_CMPDECMP_VBIF_LATENCY_SAMPLES = 2, 73052260ae4SRob Clark PERF_CMPDECMP_VBIF_READ_DATA_CCU = 3, 73152260ae4SRob Clark PERF_CMPDECMP_VBIF_WRITE_DATA_CCU = 4, 73252260ae4SRob Clark PERF_CMPDECMP_VBIF_READ_REQUEST = 5, 73352260ae4SRob Clark PERF_CMPDECMP_VBIF_WRITE_REQUEST = 6, 73452260ae4SRob Clark PERF_CMPDECMP_VBIF_READ_DATA = 7, 73552260ae4SRob Clark PERF_CMPDECMP_VBIF_WRITE_DATA = 8, 73652260ae4SRob Clark PERF_CMPDECMP_FLAG_FETCH_CYCLES = 9, 73752260ae4SRob Clark PERF_CMPDECMP_FLAG_FETCH_SAMPLES = 10, 73852260ae4SRob Clark PERF_CMPDECMP_DEPTH_WRITE_FLAG1_COUNT = 11, 73952260ae4SRob Clark PERF_CMPDECMP_DEPTH_WRITE_FLAG2_COUNT = 12, 74052260ae4SRob Clark PERF_CMPDECMP_DEPTH_WRITE_FLAG3_COUNT = 13, 74152260ae4SRob Clark PERF_CMPDECMP_DEPTH_WRITE_FLAG4_COUNT = 14, 74252260ae4SRob Clark PERF_CMPDECMP_COLOR_WRITE_FLAG1_COUNT = 15, 74352260ae4SRob Clark PERF_CMPDECMP_COLOR_WRITE_FLAG2_COUNT = 16, 74452260ae4SRob Clark PERF_CMPDECMP_COLOR_WRITE_FLAG3_COUNT = 17, 74552260ae4SRob Clark PERF_CMPDECMP_COLOR_WRITE_FLAG4_COUNT = 18, 74652260ae4SRob Clark PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_REQ = 19, 74752260ae4SRob Clark PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_WR = 20, 74852260ae4SRob Clark PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_RETURN = 21, 74952260ae4SRob Clark PERF_CMPDECMP_2D_RD_DATA = 22, 75052260ae4SRob Clark PERF_CMPDECMP_2D_WR_DATA = 23, 75152260ae4SRob Clark }; 75252260ae4SRob Clark 75352260ae4SRob Clark enum a5xx_vbif_perfcounter_select { 75452260ae4SRob Clark AXI_READ_REQUESTS_ID_0 = 0, 75552260ae4SRob Clark AXI_READ_REQUESTS_ID_1 = 1, 75652260ae4SRob Clark AXI_READ_REQUESTS_ID_2 = 2, 75752260ae4SRob Clark AXI_READ_REQUESTS_ID_3 = 3, 75852260ae4SRob Clark AXI_READ_REQUESTS_ID_4 = 4, 75952260ae4SRob Clark AXI_READ_REQUESTS_ID_5 = 5, 76052260ae4SRob Clark AXI_READ_REQUESTS_ID_6 = 6, 76152260ae4SRob Clark AXI_READ_REQUESTS_ID_7 = 7, 76252260ae4SRob Clark AXI_READ_REQUESTS_ID_8 = 8, 76352260ae4SRob Clark AXI_READ_REQUESTS_ID_9 = 9, 76452260ae4SRob Clark AXI_READ_REQUESTS_ID_10 = 10, 76552260ae4SRob Clark AXI_READ_REQUESTS_ID_11 = 11, 76652260ae4SRob Clark AXI_READ_REQUESTS_ID_12 = 12, 76752260ae4SRob Clark AXI_READ_REQUESTS_ID_13 = 13, 76852260ae4SRob Clark AXI_READ_REQUESTS_ID_14 = 14, 76952260ae4SRob Clark AXI_READ_REQUESTS_ID_15 = 15, 77052260ae4SRob Clark AXI0_READ_REQUESTS_TOTAL = 16, 77152260ae4SRob Clark AXI1_READ_REQUESTS_TOTAL = 17, 77252260ae4SRob Clark AXI2_READ_REQUESTS_TOTAL = 18, 77352260ae4SRob Clark AXI3_READ_REQUESTS_TOTAL = 19, 77452260ae4SRob Clark AXI_READ_REQUESTS_TOTAL = 20, 77552260ae4SRob Clark AXI_WRITE_REQUESTS_ID_0 = 21, 77652260ae4SRob Clark AXI_WRITE_REQUESTS_ID_1 = 22, 77752260ae4SRob Clark AXI_WRITE_REQUESTS_ID_2 = 23, 77852260ae4SRob Clark AXI_WRITE_REQUESTS_ID_3 = 24, 77952260ae4SRob Clark AXI_WRITE_REQUESTS_ID_4 = 25, 78052260ae4SRob Clark AXI_WRITE_REQUESTS_ID_5 = 26, 78152260ae4SRob Clark AXI_WRITE_REQUESTS_ID_6 = 27, 78252260ae4SRob Clark AXI_WRITE_REQUESTS_ID_7 = 28, 78352260ae4SRob Clark AXI_WRITE_REQUESTS_ID_8 = 29, 78452260ae4SRob Clark AXI_WRITE_REQUESTS_ID_9 = 30, 78552260ae4SRob Clark AXI_WRITE_REQUESTS_ID_10 = 31, 78652260ae4SRob Clark AXI_WRITE_REQUESTS_ID_11 = 32, 78752260ae4SRob Clark AXI_WRITE_REQUESTS_ID_12 = 33, 78852260ae4SRob Clark AXI_WRITE_REQUESTS_ID_13 = 34, 78952260ae4SRob Clark AXI_WRITE_REQUESTS_ID_14 = 35, 79052260ae4SRob Clark AXI_WRITE_REQUESTS_ID_15 = 36, 79152260ae4SRob Clark AXI0_WRITE_REQUESTS_TOTAL = 37, 79252260ae4SRob Clark AXI1_WRITE_REQUESTS_TOTAL = 38, 79352260ae4SRob Clark AXI2_WRITE_REQUESTS_TOTAL = 39, 79452260ae4SRob Clark AXI3_WRITE_REQUESTS_TOTAL = 40, 79552260ae4SRob Clark AXI_WRITE_REQUESTS_TOTAL = 41, 79652260ae4SRob Clark AXI_TOTAL_REQUESTS = 42, 79752260ae4SRob Clark AXI_READ_DATA_BEATS_ID_0 = 43, 79852260ae4SRob Clark AXI_READ_DATA_BEATS_ID_1 = 44, 79952260ae4SRob Clark AXI_READ_DATA_BEATS_ID_2 = 45, 80052260ae4SRob Clark AXI_READ_DATA_BEATS_ID_3 = 46, 80152260ae4SRob Clark AXI_READ_DATA_BEATS_ID_4 = 47, 80252260ae4SRob Clark AXI_READ_DATA_BEATS_ID_5 = 48, 80352260ae4SRob Clark AXI_READ_DATA_BEATS_ID_6 = 49, 80452260ae4SRob Clark AXI_READ_DATA_BEATS_ID_7 = 50, 80552260ae4SRob Clark AXI_READ_DATA_BEATS_ID_8 = 51, 80652260ae4SRob Clark AXI_READ_DATA_BEATS_ID_9 = 52, 80752260ae4SRob Clark AXI_READ_DATA_BEATS_ID_10 = 53, 80852260ae4SRob Clark AXI_READ_DATA_BEATS_ID_11 = 54, 80952260ae4SRob Clark AXI_READ_DATA_BEATS_ID_12 = 55, 81052260ae4SRob Clark AXI_READ_DATA_BEATS_ID_13 = 56, 81152260ae4SRob Clark AXI_READ_DATA_BEATS_ID_14 = 57, 81252260ae4SRob Clark AXI_READ_DATA_BEATS_ID_15 = 58, 81352260ae4SRob Clark AXI0_READ_DATA_BEATS_TOTAL = 59, 81452260ae4SRob Clark AXI1_READ_DATA_BEATS_TOTAL = 60, 81552260ae4SRob Clark AXI2_READ_DATA_BEATS_TOTAL = 61, 81652260ae4SRob Clark AXI3_READ_DATA_BEATS_TOTAL = 62, 81752260ae4SRob Clark AXI_READ_DATA_BEATS_TOTAL = 63, 81852260ae4SRob Clark AXI_WRITE_DATA_BEATS_ID_0 = 64, 81952260ae4SRob Clark AXI_WRITE_DATA_BEATS_ID_1 = 65, 82052260ae4SRob Clark AXI_WRITE_DATA_BEATS_ID_2 = 66, 82152260ae4SRob Clark AXI_WRITE_DATA_BEATS_ID_3 = 67, 82252260ae4SRob Clark AXI_WRITE_DATA_BEATS_ID_4 = 68, 82352260ae4SRob Clark AXI_WRITE_DATA_BEATS_ID_5 = 69, 82452260ae4SRob Clark AXI_WRITE_DATA_BEATS_ID_6 = 70, 82552260ae4SRob Clark AXI_WRITE_DATA_BEATS_ID_7 = 71, 82652260ae4SRob Clark AXI_WRITE_DATA_BEATS_ID_8 = 72, 82752260ae4SRob Clark AXI_WRITE_DATA_BEATS_ID_9 = 73, 82852260ae4SRob Clark AXI_WRITE_DATA_BEATS_ID_10 = 74, 82952260ae4SRob Clark AXI_WRITE_DATA_BEATS_ID_11 = 75, 83052260ae4SRob Clark AXI_WRITE_DATA_BEATS_ID_12 = 76, 83152260ae4SRob Clark AXI_WRITE_DATA_BEATS_ID_13 = 77, 83252260ae4SRob Clark AXI_WRITE_DATA_BEATS_ID_14 = 78, 83352260ae4SRob Clark AXI_WRITE_DATA_BEATS_ID_15 = 79, 83452260ae4SRob Clark AXI0_WRITE_DATA_BEATS_TOTAL = 80, 83552260ae4SRob Clark AXI1_WRITE_DATA_BEATS_TOTAL = 81, 83652260ae4SRob Clark AXI2_WRITE_DATA_BEATS_TOTAL = 82, 83752260ae4SRob Clark AXI3_WRITE_DATA_BEATS_TOTAL = 83, 83852260ae4SRob Clark AXI_WRITE_DATA_BEATS_TOTAL = 84, 83952260ae4SRob Clark AXI_DATA_BEATS_TOTAL = 85, 84052260ae4SRob Clark }; 84152260ae4SRob Clark 842a26ae754SRob Clark enum a5xx_tex_filter { 843a26ae754SRob Clark A5XX_TEX_NEAREST = 0, 844a26ae754SRob Clark A5XX_TEX_LINEAR = 1, 845a26ae754SRob Clark A5XX_TEX_ANISO = 2, 846a26ae754SRob Clark }; 847a26ae754SRob Clark 848a26ae754SRob Clark enum a5xx_tex_clamp { 849a26ae754SRob Clark A5XX_TEX_REPEAT = 0, 850a26ae754SRob Clark A5XX_TEX_CLAMP_TO_EDGE = 1, 851a26ae754SRob Clark A5XX_TEX_MIRROR_REPEAT = 2, 852a26ae754SRob Clark A5XX_TEX_CLAMP_TO_BORDER = 3, 853a26ae754SRob Clark A5XX_TEX_MIRROR_CLAMP = 4, 854a26ae754SRob Clark }; 855a26ae754SRob Clark 856a26ae754SRob Clark enum a5xx_tex_aniso { 857a26ae754SRob Clark A5XX_TEX_ANISO_1 = 0, 858a26ae754SRob Clark A5XX_TEX_ANISO_2 = 1, 859a26ae754SRob Clark A5XX_TEX_ANISO_4 = 2, 860a26ae754SRob Clark A5XX_TEX_ANISO_8 = 3, 861a26ae754SRob Clark A5XX_TEX_ANISO_16 = 4, 862a26ae754SRob Clark }; 863a26ae754SRob Clark 864a26ae754SRob Clark enum a5xx_tex_swiz { 865a26ae754SRob Clark A5XX_TEX_X = 0, 866a26ae754SRob Clark A5XX_TEX_Y = 1, 867a26ae754SRob Clark A5XX_TEX_Z = 2, 868a26ae754SRob Clark A5XX_TEX_W = 3, 869a26ae754SRob Clark A5XX_TEX_ZERO = 4, 870a26ae754SRob Clark A5XX_TEX_ONE = 5, 871a26ae754SRob Clark }; 872a26ae754SRob Clark 873a26ae754SRob Clark enum a5xx_tex_type { 874a26ae754SRob Clark A5XX_TEX_1D = 0, 875a26ae754SRob Clark A5XX_TEX_2D = 1, 876a26ae754SRob Clark A5XX_TEX_CUBE = 2, 877a26ae754SRob Clark A5XX_TEX_3D = 3, 878a26ae754SRob Clark }; 879a26ae754SRob Clark 880a26ae754SRob Clark #define A5XX_INT0_RBBM_GPU_IDLE 0x00000001 881a26ae754SRob Clark #define A5XX_INT0_RBBM_AHB_ERROR 0x00000002 882a26ae754SRob Clark #define A5XX_INT0_RBBM_TRANSFER_TIMEOUT 0x00000004 883a26ae754SRob Clark #define A5XX_INT0_RBBM_ME_MS_TIMEOUT 0x00000008 884a26ae754SRob Clark #define A5XX_INT0_RBBM_PFP_MS_TIMEOUT 0x00000010 885a26ae754SRob Clark #define A5XX_INT0_RBBM_ETS_MS_TIMEOUT 0x00000020 886a26ae754SRob Clark #define A5XX_INT0_RBBM_ATB_ASYNC_OVERFLOW 0x00000040 887a26ae754SRob Clark #define A5XX_INT0_RBBM_GPC_ERROR 0x00000080 888a26ae754SRob Clark #define A5XX_INT0_CP_SW 0x00000100 889a26ae754SRob Clark #define A5XX_INT0_CP_HW_ERROR 0x00000200 890a26ae754SRob Clark #define A5XX_INT0_CP_CCU_FLUSH_DEPTH_TS 0x00000400 891a26ae754SRob Clark #define A5XX_INT0_CP_CCU_FLUSH_COLOR_TS 0x00000800 892a26ae754SRob Clark #define A5XX_INT0_CP_CCU_RESOLVE_TS 0x00001000 893a26ae754SRob Clark #define A5XX_INT0_CP_IB2 0x00002000 894a26ae754SRob Clark #define A5XX_INT0_CP_IB1 0x00004000 895a26ae754SRob Clark #define A5XX_INT0_CP_RB 0x00008000 896a26ae754SRob Clark #define A5XX_INT0_CP_UNUSED_1 0x00010000 897a26ae754SRob Clark #define A5XX_INT0_CP_RB_DONE_TS 0x00020000 898a26ae754SRob Clark #define A5XX_INT0_CP_WT_DONE_TS 0x00040000 899a26ae754SRob Clark #define A5XX_INT0_UNKNOWN_1 0x00080000 900a26ae754SRob Clark #define A5XX_INT0_CP_CACHE_FLUSH_TS 0x00100000 901a26ae754SRob Clark #define A5XX_INT0_UNUSED_2 0x00200000 902a26ae754SRob Clark #define A5XX_INT0_RBBM_ATB_BUS_OVERFLOW 0x00400000 903a26ae754SRob Clark #define A5XX_INT0_MISC_HANG_DETECT 0x00800000 904a26ae754SRob Clark #define A5XX_INT0_UCHE_OOB_ACCESS 0x01000000 905a26ae754SRob Clark #define A5XX_INT0_UCHE_TRAP_INTR 0x02000000 906a26ae754SRob Clark #define A5XX_INT0_DEBBUS_INTR_0 0x04000000 907a26ae754SRob Clark #define A5XX_INT0_DEBBUS_INTR_1 0x08000000 908a26ae754SRob Clark #define A5XX_INT0_GPMU_VOLTAGE_DROOP 0x10000000 909a26ae754SRob Clark #define A5XX_INT0_GPMU_FIRMWARE 0x20000000 910a26ae754SRob Clark #define A5XX_INT0_ISDB_CPU_IRQ 0x40000000 911a26ae754SRob Clark #define A5XX_INT0_ISDB_UNDER_DEBUG 0x80000000 912a26ae754SRob Clark #define A5XX_CP_INT_CP_OPCODE_ERROR 0x00000001 913a26ae754SRob Clark #define A5XX_CP_INT_CP_RESERVED_BIT_ERROR 0x00000002 914a26ae754SRob Clark #define A5XX_CP_INT_CP_HW_FAULT_ERROR 0x00000004 915a26ae754SRob Clark #define A5XX_CP_INT_CP_DMA_ERROR 0x00000008 916a26ae754SRob Clark #define A5XX_CP_INT_CP_REGISTER_PROTECTION_ERROR 0x00000010 917a26ae754SRob Clark #define A5XX_CP_INT_CP_AHB_ERROR 0x00000020 918a26ae754SRob Clark #define REG_A5XX_CP_RB_BASE 0x00000800 919a26ae754SRob Clark 920a26ae754SRob Clark #define REG_A5XX_CP_RB_BASE_HI 0x00000801 921a26ae754SRob Clark 922a26ae754SRob Clark #define REG_A5XX_CP_RB_CNTL 0x00000802 923a26ae754SRob Clark 924a26ae754SRob Clark #define REG_A5XX_CP_RB_RPTR_ADDR 0x00000804 925a26ae754SRob Clark 926a26ae754SRob Clark #define REG_A5XX_CP_RB_RPTR_ADDR_HI 0x00000805 927a26ae754SRob Clark 928a26ae754SRob Clark #define REG_A5XX_CP_RB_RPTR 0x00000806 929a26ae754SRob Clark 930a26ae754SRob Clark #define REG_A5XX_CP_RB_WPTR 0x00000807 931a26ae754SRob Clark 932a26ae754SRob Clark #define REG_A5XX_CP_PFP_STAT_ADDR 0x00000808 933a26ae754SRob Clark 934a26ae754SRob Clark #define REG_A5XX_CP_PFP_STAT_DATA 0x00000809 935a26ae754SRob Clark 936a26ae754SRob Clark #define REG_A5XX_CP_DRAW_STATE_ADDR 0x0000080b 937a26ae754SRob Clark 938a26ae754SRob Clark #define REG_A5XX_CP_DRAW_STATE_DATA 0x0000080c 939a26ae754SRob Clark 940*2d756322SRob Clark #define REG_A5XX_CP_ME_NRT_ADDR_LO 0x0000080d 941*2d756322SRob Clark 942*2d756322SRob Clark #define REG_A5XX_CP_ME_NRT_ADDR_HI 0x0000080e 943*2d756322SRob Clark 944*2d756322SRob Clark #define REG_A5XX_CP_ME_NRT_DATA 0x00000810 945*2d756322SRob Clark 946a26ae754SRob Clark #define REG_A5XX_CP_CRASH_SCRIPT_BASE_LO 0x00000817 947a26ae754SRob Clark 948a26ae754SRob Clark #define REG_A5XX_CP_CRASH_SCRIPT_BASE_HI 0x00000818 949a26ae754SRob Clark 950a26ae754SRob Clark #define REG_A5XX_CP_CRASH_DUMP_CNTL 0x00000819 951a26ae754SRob Clark 952a26ae754SRob Clark #define REG_A5XX_CP_ME_STAT_ADDR 0x0000081a 953a26ae754SRob Clark 954a26ae754SRob Clark #define REG_A5XX_CP_ROQ_THRESHOLDS_1 0x0000081f 955a26ae754SRob Clark 956a26ae754SRob Clark #define REG_A5XX_CP_ROQ_THRESHOLDS_2 0x00000820 957a26ae754SRob Clark 958a26ae754SRob Clark #define REG_A5XX_CP_ROQ_DBG_ADDR 0x00000821 959a26ae754SRob Clark 960a26ae754SRob Clark #define REG_A5XX_CP_ROQ_DBG_DATA 0x00000822 961a26ae754SRob Clark 962a26ae754SRob Clark #define REG_A5XX_CP_MEQ_DBG_ADDR 0x00000823 963a26ae754SRob Clark 964a26ae754SRob Clark #define REG_A5XX_CP_MEQ_DBG_DATA 0x00000824 965a26ae754SRob Clark 966a26ae754SRob Clark #define REG_A5XX_CP_MEQ_THRESHOLDS 0x00000825 967a26ae754SRob Clark 968a26ae754SRob Clark #define REG_A5XX_CP_MERCIU_SIZE 0x00000826 969a26ae754SRob Clark 970a26ae754SRob Clark #define REG_A5XX_CP_MERCIU_DBG_ADDR 0x00000827 971a26ae754SRob Clark 972a26ae754SRob Clark #define REG_A5XX_CP_MERCIU_DBG_DATA_1 0x00000828 973a26ae754SRob Clark 974a26ae754SRob Clark #define REG_A5XX_CP_MERCIU_DBG_DATA_2 0x00000829 975a26ae754SRob Clark 976a26ae754SRob Clark #define REG_A5XX_CP_PFP_UCODE_DBG_ADDR 0x0000082a 977a26ae754SRob Clark 978a26ae754SRob Clark #define REG_A5XX_CP_PFP_UCODE_DBG_DATA 0x0000082b 979a26ae754SRob Clark 980a26ae754SRob Clark #define REG_A5XX_CP_ME_UCODE_DBG_ADDR 0x0000082f 981a26ae754SRob Clark 982a26ae754SRob Clark #define REG_A5XX_CP_ME_UCODE_DBG_DATA 0x00000830 983a26ae754SRob Clark 984a26ae754SRob Clark #define REG_A5XX_CP_CNTL 0x00000831 985a26ae754SRob Clark 986a26ae754SRob Clark #define REG_A5XX_CP_PFP_ME_CNTL 0x00000832 987a26ae754SRob Clark 988a26ae754SRob Clark #define REG_A5XX_CP_CHICKEN_DBG 0x00000833 989a26ae754SRob Clark 990a26ae754SRob Clark #define REG_A5XX_CP_PFP_INSTR_BASE_LO 0x00000835 991a26ae754SRob Clark 992a26ae754SRob Clark #define REG_A5XX_CP_PFP_INSTR_BASE_HI 0x00000836 993a26ae754SRob Clark 994a26ae754SRob Clark #define REG_A5XX_CP_ME_INSTR_BASE_LO 0x00000838 995a26ae754SRob Clark 996a26ae754SRob Clark #define REG_A5XX_CP_ME_INSTR_BASE_HI 0x00000839 997a26ae754SRob Clark 998a26ae754SRob Clark #define REG_A5XX_CP_CONTEXT_SWITCH_CNTL 0x0000083b 999a26ae754SRob Clark 1000a26ae754SRob Clark #define REG_A5XX_CP_CONTEXT_SWITCH_RESTORE_ADDR_LO 0x0000083c 1001a26ae754SRob Clark 1002a26ae754SRob Clark #define REG_A5XX_CP_CONTEXT_SWITCH_RESTORE_ADDR_HI 0x0000083d 1003a26ae754SRob Clark 1004a26ae754SRob Clark #define REG_A5XX_CP_CONTEXT_SWITCH_SAVE_ADDR_LO 0x0000083e 1005a26ae754SRob Clark 1006a26ae754SRob Clark #define REG_A5XX_CP_CONTEXT_SWITCH_SAVE_ADDR_HI 0x0000083f 1007a26ae754SRob Clark 1008a26ae754SRob Clark #define REG_A5XX_CP_CONTEXT_SWITCH_SMMU_INFO_LO 0x00000840 1009a26ae754SRob Clark 1010a26ae754SRob Clark #define REG_A5XX_CP_CONTEXT_SWITCH_SMMU_INFO_HI 0x00000841 1011a26ae754SRob Clark 1012a26ae754SRob Clark #define REG_A5XX_CP_ADDR_MODE_CNTL 0x00000860 1013a26ae754SRob Clark 1014a26ae754SRob Clark #define REG_A5XX_CP_ME_STAT_DATA 0x00000b14 1015a26ae754SRob Clark 1016a26ae754SRob Clark #define REG_A5XX_CP_WFI_PEND_CTR 0x00000b15 1017a26ae754SRob Clark 1018a26ae754SRob Clark #define REG_A5XX_CP_INTERRUPT_STATUS 0x00000b18 1019a26ae754SRob Clark 1020a26ae754SRob Clark #define REG_A5XX_CP_HW_FAULT 0x00000b1a 1021a26ae754SRob Clark 1022a26ae754SRob Clark #define REG_A5XX_CP_PROTECT_STATUS 0x00000b1c 1023a26ae754SRob Clark 1024a26ae754SRob Clark #define REG_A5XX_CP_IB1_BASE 0x00000b1f 1025a26ae754SRob Clark 1026a26ae754SRob Clark #define REG_A5XX_CP_IB1_BASE_HI 0x00000b20 1027a26ae754SRob Clark 1028a26ae754SRob Clark #define REG_A5XX_CP_IB1_BUFSZ 0x00000b21 1029a26ae754SRob Clark 1030a26ae754SRob Clark #define REG_A5XX_CP_IB2_BASE 0x00000b22 1031a26ae754SRob Clark 1032a26ae754SRob Clark #define REG_A5XX_CP_IB2_BASE_HI 0x00000b23 1033a26ae754SRob Clark 1034a26ae754SRob Clark #define REG_A5XX_CP_IB2_BUFSZ 0x00000b24 1035a26ae754SRob Clark 1036a26ae754SRob Clark static inline uint32_t REG_A5XX_CP_SCRATCH(uint32_t i0) { return 0x00000b78 + 0x1*i0; } 1037a26ae754SRob Clark 1038a26ae754SRob Clark static inline uint32_t REG_A5XX_CP_SCRATCH_REG(uint32_t i0) { return 0x00000b78 + 0x1*i0; } 1039a26ae754SRob Clark 1040a26ae754SRob Clark static inline uint32_t REG_A5XX_CP_PROTECT(uint32_t i0) { return 0x00000880 + 0x1*i0; } 1041a26ae754SRob Clark 1042a26ae754SRob Clark static inline uint32_t REG_A5XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000880 + 0x1*i0; } 1043a26ae754SRob Clark #define A5XX_CP_PROTECT_REG_BASE_ADDR__MASK 0x0001ffff 1044a26ae754SRob Clark #define A5XX_CP_PROTECT_REG_BASE_ADDR__SHIFT 0 1045a26ae754SRob Clark static inline uint32_t A5XX_CP_PROTECT_REG_BASE_ADDR(uint32_t val) 1046a26ae754SRob Clark { 1047a26ae754SRob Clark return ((val) << A5XX_CP_PROTECT_REG_BASE_ADDR__SHIFT) & A5XX_CP_PROTECT_REG_BASE_ADDR__MASK; 1048a26ae754SRob Clark } 1049a26ae754SRob Clark #define A5XX_CP_PROTECT_REG_MASK_LEN__MASK 0x1f000000 1050a26ae754SRob Clark #define A5XX_CP_PROTECT_REG_MASK_LEN__SHIFT 24 1051a26ae754SRob Clark static inline uint32_t A5XX_CP_PROTECT_REG_MASK_LEN(uint32_t val) 1052a26ae754SRob Clark { 1053a26ae754SRob Clark return ((val) << A5XX_CP_PROTECT_REG_MASK_LEN__SHIFT) & A5XX_CP_PROTECT_REG_MASK_LEN__MASK; 1054a26ae754SRob Clark } 1055a26ae754SRob Clark #define A5XX_CP_PROTECT_REG_TRAP_WRITE 0x20000000 1056a26ae754SRob Clark #define A5XX_CP_PROTECT_REG_TRAP_READ 0x40000000 1057a26ae754SRob Clark 1058a26ae754SRob Clark #define REG_A5XX_CP_PROTECT_CNTL 0x000008a0 1059a26ae754SRob Clark 1060a26ae754SRob Clark #define REG_A5XX_CP_AHB_FAULT 0x00000b1b 1061a26ae754SRob Clark 1062a26ae754SRob Clark #define REG_A5XX_CP_PERFCTR_CP_SEL_0 0x00000bb0 1063a26ae754SRob Clark 1064a26ae754SRob Clark #define REG_A5XX_CP_PERFCTR_CP_SEL_1 0x00000bb1 1065a26ae754SRob Clark 1066a26ae754SRob Clark #define REG_A5XX_CP_PERFCTR_CP_SEL_2 0x00000bb2 1067a26ae754SRob Clark 1068a26ae754SRob Clark #define REG_A5XX_CP_PERFCTR_CP_SEL_3 0x00000bb3 1069a26ae754SRob Clark 1070a26ae754SRob Clark #define REG_A5XX_CP_PERFCTR_CP_SEL_4 0x00000bb4 1071a26ae754SRob Clark 1072a26ae754SRob Clark #define REG_A5XX_CP_PERFCTR_CP_SEL_5 0x00000bb5 1073a26ae754SRob Clark 1074a26ae754SRob Clark #define REG_A5XX_CP_PERFCTR_CP_SEL_6 0x00000bb6 1075a26ae754SRob Clark 1076a26ae754SRob Clark #define REG_A5XX_CP_PERFCTR_CP_SEL_7 0x00000bb7 1077a26ae754SRob Clark 1078a26ae754SRob Clark #define REG_A5XX_VSC_ADDR_MODE_CNTL 0x00000bc1 1079a26ae754SRob Clark 1080a26ae754SRob Clark #define REG_A5XX_CP_POWERCTR_CP_SEL_0 0x00000bba 1081a26ae754SRob Clark 1082a26ae754SRob Clark #define REG_A5XX_CP_POWERCTR_CP_SEL_1 0x00000bbb 1083a26ae754SRob Clark 1084a26ae754SRob Clark #define REG_A5XX_CP_POWERCTR_CP_SEL_2 0x00000bbc 1085a26ae754SRob Clark 1086a26ae754SRob Clark #define REG_A5XX_CP_POWERCTR_CP_SEL_3 0x00000bbd 1087a26ae754SRob Clark 1088a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_SEL_A 0x00000004 1089a26ae754SRob Clark 1090a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_SEL_B 0x00000005 1091a26ae754SRob Clark 1092a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_SEL_C 0x00000006 1093a26ae754SRob Clark 1094a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_SEL_D 0x00000007 1095a26ae754SRob Clark 1096a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_CNTLT 0x00000008 1097a26ae754SRob Clark 1098a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_CNTLM 0x00000009 1099a26ae754SRob Clark 1100a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DEBBUS_CTLTM_ENABLE_SHIFT 0x00000018 1101a26ae754SRob Clark 1102a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_OPL 0x0000000a 1103a26ae754SRob Clark 1104a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_OPE 0x0000000b 1105a26ae754SRob Clark 1106a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_0 0x0000000c 1107a26ae754SRob Clark 1108a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_1 0x0000000d 1109a26ae754SRob Clark 1110a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_2 0x0000000e 1111a26ae754SRob Clark 1112a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_3 0x0000000f 1113a26ae754SRob Clark 1114a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_0 0x00000010 1115a26ae754SRob Clark 1116a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_1 0x00000011 1117a26ae754SRob Clark 1118a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_2 0x00000012 1119a26ae754SRob Clark 1120a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_3 0x00000013 1121a26ae754SRob Clark 1122a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_BYTEL_0 0x00000014 1123a26ae754SRob Clark 1124a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_BYTEL_1 0x00000015 1125a26ae754SRob Clark 1126a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_0 0x00000016 1127a26ae754SRob Clark 1128a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_1 0x00000017 1129a26ae754SRob Clark 1130a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_2 0x00000018 1131a26ae754SRob Clark 1132a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_3 0x00000019 1133a26ae754SRob Clark 1134a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_0 0x0000001a 1135a26ae754SRob Clark 1136a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_1 0x0000001b 1137a26ae754SRob Clark 1138a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_2 0x0000001c 1139a26ae754SRob Clark 1140a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_3 0x0000001d 1141a26ae754SRob Clark 1142a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_NIBBLEE 0x0000001e 1143a26ae754SRob Clark 1144a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_PTRC0 0x0000001f 1145a26ae754SRob Clark 1146a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_PTRC1 0x00000020 1147a26ae754SRob Clark 1148a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_LOADREG 0x00000021 1149a26ae754SRob Clark 1150a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_IDX 0x00000022 1151a26ae754SRob Clark 1152a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_CLRC 0x00000023 1153a26ae754SRob Clark 1154a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_LOADIVT 0x00000024 1155a26ae754SRob Clark 1156a26ae754SRob Clark #define REG_A5XX_RBBM_INTERFACE_HANG_INT_CNTL 0x0000002f 1157a26ae754SRob Clark 1158a26ae754SRob Clark #define REG_A5XX_RBBM_INT_CLEAR_CMD 0x00000037 1159a26ae754SRob Clark 1160a26ae754SRob Clark #define REG_A5XX_RBBM_INT_0_MASK 0x00000038 1161a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_RBBM_GPU_IDLE 0x00000001 1162a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_RBBM_AHB_ERROR 0x00000002 1163a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_RBBM_TRANSFER_TIMEOUT 0x00000004 1164a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_RBBM_ME_MS_TIMEOUT 0x00000008 1165a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_RBBM_PFP_MS_TIMEOUT 0x00000010 1166a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_RBBM_ETS_MS_TIMEOUT 0x00000020 1167a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_RBBM_ATB_ASYNC_OVERFLOW 0x00000040 1168a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_RBBM_GPC_ERROR 0x00000080 1169a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_CP_SW 0x00000100 1170a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_CP_HW_ERROR 0x00000200 1171a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_DEPTH_TS 0x00000400 1172a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_COLOR_TS 0x00000800 1173a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_CP_CCU_RESOLVE_TS 0x00001000 1174a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_CP_IB2 0x00002000 1175a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_CP_IB1 0x00004000 1176a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_CP_RB 0x00008000 1177a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_CP_RB_DONE_TS 0x00020000 1178a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_CP_WT_DONE_TS 0x00040000 1179a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_CP_CACHE_FLUSH_TS 0x00100000 1180a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_RBBM_ATB_BUS_OVERFLOW 0x00400000 1181a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_MISC_HANG_DETECT 0x00800000 1182a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_UCHE_OOB_ACCESS 0x01000000 1183a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_UCHE_TRAP_INTR 0x02000000 1184a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_DEBBUS_INTR_0 0x04000000 1185a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_DEBBUS_INTR_1 0x08000000 1186a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_GPMU_VOLTAGE_DROOP 0x10000000 1187a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_GPMU_FIRMWARE 0x20000000 1188a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_ISDB_CPU_IRQ 0x40000000 1189a26ae754SRob Clark #define A5XX_RBBM_INT_0_MASK_ISDB_UNDER_DEBUG 0x80000000 1190a26ae754SRob Clark 1191a26ae754SRob Clark #define REG_A5XX_RBBM_AHB_DBG_CNTL 0x0000003f 1192a26ae754SRob Clark 1193a26ae754SRob Clark #define REG_A5XX_RBBM_EXT_VBIF_DBG_CNTL 0x00000041 1194a26ae754SRob Clark 1195a26ae754SRob Clark #define REG_A5XX_RBBM_SW_RESET_CMD 0x00000043 1196a26ae754SRob Clark 1197a26ae754SRob Clark #define REG_A5XX_RBBM_BLOCK_SW_RESET_CMD 0x00000045 1198a26ae754SRob Clark 1199a26ae754SRob Clark #define REG_A5XX_RBBM_BLOCK_SW_RESET_CMD2 0x00000046 1200a26ae754SRob Clark 1201a26ae754SRob Clark #define REG_A5XX_RBBM_DBG_LO_HI_GPIO 0x00000048 1202a26ae754SRob Clark 1203a26ae754SRob Clark #define REG_A5XX_RBBM_EXT_TRACE_BUS_CNTL 0x00000049 1204a26ae754SRob Clark 1205a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL_TP0 0x0000004a 1206a26ae754SRob Clark 1207a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL_TP1 0x0000004b 1208a26ae754SRob Clark 1209a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL_TP2 0x0000004c 1210a26ae754SRob Clark 1211a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL_TP3 0x0000004d 1212a26ae754SRob Clark 1213a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL2_TP0 0x0000004e 1214a26ae754SRob Clark 1215a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL2_TP1 0x0000004f 1216a26ae754SRob Clark 1217a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL2_TP2 0x00000050 1218a26ae754SRob Clark 1219a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL2_TP3 0x00000051 1220a26ae754SRob Clark 1221a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL3_TP0 0x00000052 1222a26ae754SRob Clark 1223a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL3_TP1 0x00000053 1224a26ae754SRob Clark 1225a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL3_TP2 0x00000054 1226a26ae754SRob Clark 1227a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL3_TP3 0x00000055 1228a26ae754SRob Clark 1229a26ae754SRob Clark #define REG_A5XX_RBBM_READ_AHB_THROUGH_DBG 0x00000059 1230a26ae754SRob Clark 1231a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL_UCHE 0x0000005a 1232a26ae754SRob Clark 1233a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL2_UCHE 0x0000005b 1234a26ae754SRob Clark 1235a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL3_UCHE 0x0000005c 1236a26ae754SRob Clark 1237a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL4_UCHE 0x0000005d 1238a26ae754SRob Clark 1239a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_HYST_UCHE 0x0000005e 1240a26ae754SRob Clark 1241a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY_UCHE 0x0000005f 1242a26ae754SRob Clark 1243a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_MODE_GPC 0x00000060 1244a26ae754SRob Clark 1245a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY_GPC 0x00000061 1246a26ae754SRob Clark 1247a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_HYST_GPC 0x00000062 1248a26ae754SRob Clark 1249a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM 0x00000063 1250a26ae754SRob Clark 1251a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM 0x00000064 1252a26ae754SRob Clark 1253a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM 0x00000065 1254a26ae754SRob Clark 1255a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY_HLSQ 0x00000066 1256a26ae754SRob Clark 1257a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL 0x00000067 1258a26ae754SRob Clark 1259a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL_SP0 0x00000068 1260a26ae754SRob Clark 1261a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL_SP1 0x00000069 1262a26ae754SRob Clark 1263a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL_SP2 0x0000006a 1264a26ae754SRob Clark 1265a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL_SP3 0x0000006b 1266a26ae754SRob Clark 1267a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL2_SP0 0x0000006c 1268a26ae754SRob Clark 1269a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL2_SP1 0x0000006d 1270a26ae754SRob Clark 1271a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL2_SP2 0x0000006e 1272a26ae754SRob Clark 1273a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL2_SP3 0x0000006f 1274a26ae754SRob Clark 1275a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_HYST_SP0 0x00000070 1276a26ae754SRob Clark 1277a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_HYST_SP1 0x00000071 1278a26ae754SRob Clark 1279a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_HYST_SP2 0x00000072 1280a26ae754SRob Clark 1281a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_HYST_SP3 0x00000073 1282a26ae754SRob Clark 1283a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY_SP0 0x00000074 1284a26ae754SRob Clark 1285a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY_SP1 0x00000075 1286a26ae754SRob Clark 1287a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY_SP2 0x00000076 1288a26ae754SRob Clark 1289a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY_SP3 0x00000077 1290a26ae754SRob Clark 1291a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL_RB0 0x00000078 1292a26ae754SRob Clark 1293a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL_RB1 0x00000079 1294a26ae754SRob Clark 1295a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL_RB2 0x0000007a 1296a26ae754SRob Clark 1297a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL_RB3 0x0000007b 1298a26ae754SRob Clark 1299a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL2_RB0 0x0000007c 1300a26ae754SRob Clark 1301a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL2_RB1 0x0000007d 1302a26ae754SRob Clark 1303a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL2_RB2 0x0000007e 1304a26ae754SRob Clark 1305a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL2_RB3 0x0000007f 1306a26ae754SRob Clark 1307a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_HYST_RAC 0x00000080 1308a26ae754SRob Clark 1309a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY_RAC 0x00000081 1310a26ae754SRob Clark 1311a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL_CCU0 0x00000082 1312a26ae754SRob Clark 1313a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL_CCU1 0x00000083 1314a26ae754SRob Clark 1315a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL_CCU2 0x00000084 1316a26ae754SRob Clark 1317a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL_CCU3 0x00000085 1318a26ae754SRob Clark 1319a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU0 0x00000086 1320a26ae754SRob Clark 1321a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU1 0x00000087 1322a26ae754SRob Clark 1323a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU2 0x00000088 1324a26ae754SRob Clark 1325a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU3 0x00000089 1326a26ae754SRob Clark 1327a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL_RAC 0x0000008a 1328a26ae754SRob Clark 1329a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL2_RAC 0x0000008b 1330a26ae754SRob Clark 1331a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_0 0x0000008c 1332a26ae754SRob Clark 1333a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_1 0x0000008d 1334a26ae754SRob Clark 1335a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_2 0x0000008e 1336a26ae754SRob Clark 1337a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_3 0x0000008f 1338a26ae754SRob Clark 1339a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_HYST_VFD 0x00000090 1340a26ae754SRob Clark 1341a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_MODE_VFD 0x00000091 1342a26ae754SRob Clark 1343a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY_VFD 0x00000092 1344a26ae754SRob Clark 1345a26ae754SRob Clark #define REG_A5XX_RBBM_AHB_CNTL0 0x00000093 1346a26ae754SRob Clark 1347a26ae754SRob Clark #define REG_A5XX_RBBM_AHB_CNTL1 0x00000094 1348a26ae754SRob Clark 1349a26ae754SRob Clark #define REG_A5XX_RBBM_AHB_CNTL2 0x00000095 1350a26ae754SRob Clark 1351a26ae754SRob Clark #define REG_A5XX_RBBM_AHB_CMD 0x00000096 1352a26ae754SRob Clark 1353a26ae754SRob Clark #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL11 0x0000009c 1354a26ae754SRob Clark 1355a26ae754SRob Clark #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL12 0x0000009d 1356a26ae754SRob Clark 1357a26ae754SRob Clark #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL13 0x0000009e 1358a26ae754SRob Clark 1359a26ae754SRob Clark #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL14 0x0000009f 1360a26ae754SRob Clark 1361a26ae754SRob Clark #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL15 0x000000a0 1362a26ae754SRob Clark 1363a26ae754SRob Clark #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL16 0x000000a1 1364a26ae754SRob Clark 1365a26ae754SRob Clark #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL17 0x000000a2 1366a26ae754SRob Clark 1367a26ae754SRob Clark #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL18 0x000000a3 1368a26ae754SRob Clark 1369a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY_TP0 0x000000a4 1370a26ae754SRob Clark 1371a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY_TP1 0x000000a5 1372a26ae754SRob Clark 1373a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY_TP2 0x000000a6 1374a26ae754SRob Clark 1375a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY_TP3 0x000000a7 1376a26ae754SRob Clark 1377a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY2_TP0 0x000000a8 1378a26ae754SRob Clark 1379a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY2_TP1 0x000000a9 1380a26ae754SRob Clark 1381a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY2_TP2 0x000000aa 1382a26ae754SRob Clark 1383a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY2_TP3 0x000000ab 1384a26ae754SRob Clark 1385a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY3_TP0 0x000000ac 1386a26ae754SRob Clark 1387a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY3_TP1 0x000000ad 1388a26ae754SRob Clark 1389a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY3_TP2 0x000000ae 1390a26ae754SRob Clark 1391a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY3_TP3 0x000000af 1392a26ae754SRob Clark 1393a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_HYST_TP0 0x000000b0 1394a26ae754SRob Clark 1395a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_HYST_TP1 0x000000b1 1396a26ae754SRob Clark 1397a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_HYST_TP2 0x000000b2 1398a26ae754SRob Clark 1399a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_HYST_TP3 0x000000b3 1400a26ae754SRob Clark 1401a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_HYST2_TP0 0x000000b4 1402a26ae754SRob Clark 1403a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_HYST2_TP1 0x000000b5 1404a26ae754SRob Clark 1405a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_HYST2_TP2 0x000000b6 1406a26ae754SRob Clark 1407a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_HYST2_TP3 0x000000b7 1408a26ae754SRob Clark 1409a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_HYST3_TP0 0x000000b8 1410a26ae754SRob Clark 1411a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_HYST3_TP1 0x000000b9 1412a26ae754SRob Clark 1413a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_HYST3_TP2 0x000000ba 1414a26ae754SRob Clark 1415a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_HYST3_TP3 0x000000bb 1416a26ae754SRob Clark 1417a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_CNTL_GPMU 0x000000c8 1418a26ae754SRob Clark 1419a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_DELAY_GPMU 0x000000c9 1420a26ae754SRob Clark 1421a26ae754SRob Clark #define REG_A5XX_RBBM_CLOCK_HYST_GPMU 0x000000ca 1422a26ae754SRob Clark 1423a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CP_0_LO 0x000003a0 1424a26ae754SRob Clark 1425a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CP_0_HI 0x000003a1 1426a26ae754SRob Clark 1427a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CP_1_LO 0x000003a2 1428a26ae754SRob Clark 1429a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CP_1_HI 0x000003a3 1430a26ae754SRob Clark 1431a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CP_2_LO 0x000003a4 1432a26ae754SRob Clark 1433a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CP_2_HI 0x000003a5 1434a26ae754SRob Clark 1435a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CP_3_LO 0x000003a6 1436a26ae754SRob Clark 1437a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CP_3_HI 0x000003a7 1438a26ae754SRob Clark 1439a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CP_4_LO 0x000003a8 1440a26ae754SRob Clark 1441a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CP_4_HI 0x000003a9 1442a26ae754SRob Clark 1443a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CP_5_LO 0x000003aa 1444a26ae754SRob Clark 1445a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CP_5_HI 0x000003ab 1446a26ae754SRob Clark 1447a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CP_6_LO 0x000003ac 1448a26ae754SRob Clark 1449a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CP_6_HI 0x000003ad 1450a26ae754SRob Clark 1451a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CP_7_LO 0x000003ae 1452a26ae754SRob Clark 1453a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CP_7_HI 0x000003af 1454a26ae754SRob Clark 1455a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RBBM_0_LO 0x000003b0 1456a26ae754SRob Clark 1457a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RBBM_0_HI 0x000003b1 1458a26ae754SRob Clark 1459a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RBBM_1_LO 0x000003b2 1460a26ae754SRob Clark 1461a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RBBM_1_HI 0x000003b3 1462a26ae754SRob Clark 1463a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RBBM_2_LO 0x000003b4 1464a26ae754SRob Clark 1465a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RBBM_2_HI 0x000003b5 1466a26ae754SRob Clark 1467a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RBBM_3_LO 0x000003b6 1468a26ae754SRob Clark 1469a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RBBM_3_HI 0x000003b7 1470a26ae754SRob Clark 1471a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_PC_0_LO 0x000003b8 1472a26ae754SRob Clark 1473a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_PC_0_HI 0x000003b9 1474a26ae754SRob Clark 1475a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_PC_1_LO 0x000003ba 1476a26ae754SRob Clark 1477a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_PC_1_HI 0x000003bb 1478a26ae754SRob Clark 1479a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_PC_2_LO 0x000003bc 1480a26ae754SRob Clark 1481a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_PC_2_HI 0x000003bd 1482a26ae754SRob Clark 1483a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_PC_3_LO 0x000003be 1484a26ae754SRob Clark 1485a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_PC_3_HI 0x000003bf 1486a26ae754SRob Clark 1487a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_PC_4_LO 0x000003c0 1488a26ae754SRob Clark 1489a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_PC_4_HI 0x000003c1 1490a26ae754SRob Clark 1491a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_PC_5_LO 0x000003c2 1492a26ae754SRob Clark 1493a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_PC_5_HI 0x000003c3 1494a26ae754SRob Clark 1495a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_PC_6_LO 0x000003c4 1496a26ae754SRob Clark 1497a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_PC_6_HI 0x000003c5 1498a26ae754SRob Clark 1499a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_PC_7_LO 0x000003c6 1500a26ae754SRob Clark 1501a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_PC_7_HI 0x000003c7 1502a26ae754SRob Clark 1503a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VFD_0_LO 0x000003c8 1504a26ae754SRob Clark 1505a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VFD_0_HI 0x000003c9 1506a26ae754SRob Clark 1507a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VFD_1_LO 0x000003ca 1508a26ae754SRob Clark 1509a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VFD_1_HI 0x000003cb 1510a26ae754SRob Clark 1511a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VFD_2_LO 0x000003cc 1512a26ae754SRob Clark 1513a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VFD_2_HI 0x000003cd 1514a26ae754SRob Clark 1515a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VFD_3_LO 0x000003ce 1516a26ae754SRob Clark 1517a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VFD_3_HI 0x000003cf 1518a26ae754SRob Clark 1519a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VFD_4_LO 0x000003d0 1520a26ae754SRob Clark 1521a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VFD_4_HI 0x000003d1 1522a26ae754SRob Clark 1523a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VFD_5_LO 0x000003d2 1524a26ae754SRob Clark 1525a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VFD_5_HI 0x000003d3 1526a26ae754SRob Clark 1527a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VFD_6_LO 0x000003d4 1528a26ae754SRob Clark 1529a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VFD_6_HI 0x000003d5 1530a26ae754SRob Clark 1531a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VFD_7_LO 0x000003d6 1532a26ae754SRob Clark 1533a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VFD_7_HI 0x000003d7 1534a26ae754SRob Clark 1535a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_HLSQ_0_LO 0x000003d8 1536a26ae754SRob Clark 1537a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_HLSQ_0_HI 0x000003d9 1538a26ae754SRob Clark 1539a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_HLSQ_1_LO 0x000003da 1540a26ae754SRob Clark 1541a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_HLSQ_1_HI 0x000003db 1542a26ae754SRob Clark 1543a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_HLSQ_2_LO 0x000003dc 1544a26ae754SRob Clark 1545a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_HLSQ_2_HI 0x000003dd 1546a26ae754SRob Clark 1547a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_HLSQ_3_LO 0x000003de 1548a26ae754SRob Clark 1549a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_HLSQ_3_HI 0x000003df 1550a26ae754SRob Clark 1551a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_HLSQ_4_LO 0x000003e0 1552a26ae754SRob Clark 1553a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_HLSQ_4_HI 0x000003e1 1554a26ae754SRob Clark 1555a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_HLSQ_5_LO 0x000003e2 1556a26ae754SRob Clark 1557a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_HLSQ_5_HI 0x000003e3 1558a26ae754SRob Clark 1559a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_HLSQ_6_LO 0x000003e4 1560a26ae754SRob Clark 1561a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_HLSQ_6_HI 0x000003e5 1562a26ae754SRob Clark 1563a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_HLSQ_7_LO 0x000003e6 1564a26ae754SRob Clark 1565a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_HLSQ_7_HI 0x000003e7 1566a26ae754SRob Clark 1567a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VPC_0_LO 0x000003e8 1568a26ae754SRob Clark 1569a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VPC_0_HI 0x000003e9 1570a26ae754SRob Clark 1571a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VPC_1_LO 0x000003ea 1572a26ae754SRob Clark 1573a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VPC_1_HI 0x000003eb 1574a26ae754SRob Clark 1575a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VPC_2_LO 0x000003ec 1576a26ae754SRob Clark 1577a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VPC_2_HI 0x000003ed 1578a26ae754SRob Clark 1579a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VPC_3_LO 0x000003ee 1580a26ae754SRob Clark 1581a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VPC_3_HI 0x000003ef 1582a26ae754SRob Clark 1583a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CCU_0_LO 0x000003f0 1584a26ae754SRob Clark 1585a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CCU_0_HI 0x000003f1 1586a26ae754SRob Clark 1587a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CCU_1_LO 0x000003f2 1588a26ae754SRob Clark 1589a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CCU_1_HI 0x000003f3 1590a26ae754SRob Clark 1591a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CCU_2_LO 0x000003f4 1592a26ae754SRob Clark 1593a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CCU_2_HI 0x000003f5 1594a26ae754SRob Clark 1595a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CCU_3_LO 0x000003f6 1596a26ae754SRob Clark 1597a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CCU_3_HI 0x000003f7 1598a26ae754SRob Clark 1599a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_TSE_0_LO 0x000003f8 1600a26ae754SRob Clark 1601a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_TSE_0_HI 0x000003f9 1602a26ae754SRob Clark 1603a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_TSE_1_LO 0x000003fa 1604a26ae754SRob Clark 1605a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_TSE_1_HI 0x000003fb 1606a26ae754SRob Clark 1607a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_TSE_2_LO 0x000003fc 1608a26ae754SRob Clark 1609a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_TSE_2_HI 0x000003fd 1610a26ae754SRob Clark 1611a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_TSE_3_LO 0x000003fe 1612a26ae754SRob Clark 1613a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_TSE_3_HI 0x000003ff 1614a26ae754SRob Clark 1615a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RAS_0_LO 0x00000400 1616a26ae754SRob Clark 1617a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RAS_0_HI 0x00000401 1618a26ae754SRob Clark 1619a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RAS_1_LO 0x00000402 1620a26ae754SRob Clark 1621a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RAS_1_HI 0x00000403 1622a26ae754SRob Clark 1623a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RAS_2_LO 0x00000404 1624a26ae754SRob Clark 1625a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RAS_2_HI 0x00000405 1626a26ae754SRob Clark 1627a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RAS_3_LO 0x00000406 1628a26ae754SRob Clark 1629a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RAS_3_HI 0x00000407 1630a26ae754SRob Clark 1631a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_UCHE_0_LO 0x00000408 1632a26ae754SRob Clark 1633a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_UCHE_0_HI 0x00000409 1634a26ae754SRob Clark 1635a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_UCHE_1_LO 0x0000040a 1636a26ae754SRob Clark 1637a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_UCHE_1_HI 0x0000040b 1638a26ae754SRob Clark 1639a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_UCHE_2_LO 0x0000040c 1640a26ae754SRob Clark 1641a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_UCHE_2_HI 0x0000040d 1642a26ae754SRob Clark 1643a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_UCHE_3_LO 0x0000040e 1644a26ae754SRob Clark 1645a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_UCHE_3_HI 0x0000040f 1646a26ae754SRob Clark 1647a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_UCHE_4_LO 0x00000410 1648a26ae754SRob Clark 1649a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_UCHE_4_HI 0x00000411 1650a26ae754SRob Clark 1651a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_UCHE_5_LO 0x00000412 1652a26ae754SRob Clark 1653a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_UCHE_5_HI 0x00000413 1654a26ae754SRob Clark 1655a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_UCHE_6_LO 0x00000414 1656a26ae754SRob Clark 1657a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_UCHE_6_HI 0x00000415 1658a26ae754SRob Clark 1659a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_UCHE_7_LO 0x00000416 1660a26ae754SRob Clark 1661a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_UCHE_7_HI 0x00000417 1662a26ae754SRob Clark 1663a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_TP_0_LO 0x00000418 1664a26ae754SRob Clark 1665a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_TP_0_HI 0x00000419 1666a26ae754SRob Clark 1667a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_TP_1_LO 0x0000041a 1668a26ae754SRob Clark 1669a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_TP_1_HI 0x0000041b 1670a26ae754SRob Clark 1671a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_TP_2_LO 0x0000041c 1672a26ae754SRob Clark 1673a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_TP_2_HI 0x0000041d 1674a26ae754SRob Clark 1675a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_TP_3_LO 0x0000041e 1676a26ae754SRob Clark 1677a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_TP_3_HI 0x0000041f 1678a26ae754SRob Clark 1679a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_TP_4_LO 0x00000420 1680a26ae754SRob Clark 1681a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_TP_4_HI 0x00000421 1682a26ae754SRob Clark 1683a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_TP_5_LO 0x00000422 1684a26ae754SRob Clark 1685a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_TP_5_HI 0x00000423 1686a26ae754SRob Clark 1687a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_TP_6_LO 0x00000424 1688a26ae754SRob Clark 1689a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_TP_6_HI 0x00000425 1690a26ae754SRob Clark 1691a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_TP_7_LO 0x00000426 1692a26ae754SRob Clark 1693a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_TP_7_HI 0x00000427 1694a26ae754SRob Clark 1695a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_SP_0_LO 0x00000428 1696a26ae754SRob Clark 1697a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_SP_0_HI 0x00000429 1698a26ae754SRob Clark 1699a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_SP_1_LO 0x0000042a 1700a26ae754SRob Clark 1701a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_SP_1_HI 0x0000042b 1702a26ae754SRob Clark 1703a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_SP_2_LO 0x0000042c 1704a26ae754SRob Clark 1705a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_SP_2_HI 0x0000042d 1706a26ae754SRob Clark 1707a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_SP_3_LO 0x0000042e 1708a26ae754SRob Clark 1709a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_SP_3_HI 0x0000042f 1710a26ae754SRob Clark 1711a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_SP_4_LO 0x00000430 1712a26ae754SRob Clark 1713a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_SP_4_HI 0x00000431 1714a26ae754SRob Clark 1715a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_SP_5_LO 0x00000432 1716a26ae754SRob Clark 1717a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_SP_5_HI 0x00000433 1718a26ae754SRob Clark 1719a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_SP_6_LO 0x00000434 1720a26ae754SRob Clark 1721a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_SP_6_HI 0x00000435 1722a26ae754SRob Clark 1723a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_SP_7_LO 0x00000436 1724a26ae754SRob Clark 1725a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_SP_7_HI 0x00000437 1726a26ae754SRob Clark 1727a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_SP_8_LO 0x00000438 1728a26ae754SRob Clark 1729a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_SP_8_HI 0x00000439 1730a26ae754SRob Clark 1731a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_SP_9_LO 0x0000043a 1732a26ae754SRob Clark 1733a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_SP_9_HI 0x0000043b 1734a26ae754SRob Clark 1735a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_SP_10_LO 0x0000043c 1736a26ae754SRob Clark 1737a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_SP_10_HI 0x0000043d 1738a26ae754SRob Clark 1739a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_SP_11_LO 0x0000043e 1740a26ae754SRob Clark 1741a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_SP_11_HI 0x0000043f 1742a26ae754SRob Clark 1743a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RB_0_LO 0x00000440 1744a26ae754SRob Clark 1745a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RB_0_HI 0x00000441 1746a26ae754SRob Clark 1747a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RB_1_LO 0x00000442 1748a26ae754SRob Clark 1749a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RB_1_HI 0x00000443 1750a26ae754SRob Clark 1751a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RB_2_LO 0x00000444 1752a26ae754SRob Clark 1753a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RB_2_HI 0x00000445 1754a26ae754SRob Clark 1755a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RB_3_LO 0x00000446 1756a26ae754SRob Clark 1757a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RB_3_HI 0x00000447 1758a26ae754SRob Clark 1759a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RB_4_LO 0x00000448 1760a26ae754SRob Clark 1761a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RB_4_HI 0x00000449 1762a26ae754SRob Clark 1763a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RB_5_LO 0x0000044a 1764a26ae754SRob Clark 1765a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RB_5_HI 0x0000044b 1766a26ae754SRob Clark 1767a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RB_6_LO 0x0000044c 1768a26ae754SRob Clark 1769a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RB_6_HI 0x0000044d 1770a26ae754SRob Clark 1771a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RB_7_LO 0x0000044e 1772a26ae754SRob Clark 1773a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RB_7_HI 0x0000044f 1774a26ae754SRob Clark 1775a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VSC_0_LO 0x00000450 1776a26ae754SRob Clark 1777a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VSC_0_HI 0x00000451 1778a26ae754SRob Clark 1779a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VSC_1_LO 0x00000452 1780a26ae754SRob Clark 1781a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_VSC_1_HI 0x00000453 1782a26ae754SRob Clark 1783a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_LRZ_0_LO 0x00000454 1784a26ae754SRob Clark 1785a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_LRZ_0_HI 0x00000455 1786a26ae754SRob Clark 1787a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_LRZ_1_LO 0x00000456 1788a26ae754SRob Clark 1789a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_LRZ_1_HI 0x00000457 1790a26ae754SRob Clark 1791a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_LRZ_2_LO 0x00000458 1792a26ae754SRob Clark 1793a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_LRZ_2_HI 0x00000459 1794a26ae754SRob Clark 1795a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_LRZ_3_LO 0x0000045a 1796a26ae754SRob Clark 1797a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_LRZ_3_HI 0x0000045b 1798a26ae754SRob Clark 1799a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CMP_0_LO 0x0000045c 1800a26ae754SRob Clark 1801a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CMP_0_HI 0x0000045d 1802a26ae754SRob Clark 1803a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CMP_1_LO 0x0000045e 1804a26ae754SRob Clark 1805a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CMP_1_HI 0x0000045f 1806a26ae754SRob Clark 1807a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CMP_2_LO 0x00000460 1808a26ae754SRob Clark 1809a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CMP_2_HI 0x00000461 1810a26ae754SRob Clark 1811a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CMP_3_LO 0x00000462 1812a26ae754SRob Clark 1813a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CMP_3_HI 0x00000463 1814a26ae754SRob Clark 1815a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_0 0x0000046b 1816a26ae754SRob Clark 1817a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_1 0x0000046c 1818a26ae754SRob Clark 1819a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_2 0x0000046d 1820a26ae754SRob Clark 1821a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_3 0x0000046e 1822a26ae754SRob Clark 1823a26ae754SRob Clark #define REG_A5XX_RBBM_ALWAYSON_COUNTER_LO 0x000004d2 1824a26ae754SRob Clark 1825a26ae754SRob Clark #define REG_A5XX_RBBM_ALWAYSON_COUNTER_HI 0x000004d3 1826a26ae754SRob Clark 1827a26ae754SRob Clark #define REG_A5XX_RBBM_STATUS 0x000004f5 1828a26ae754SRob Clark #define A5XX_RBBM_STATUS_GPU_BUSY_IGN_AHB 0x80000000 1829a26ae754SRob Clark #define A5XX_RBBM_STATUS_GPU_BUSY_IGN_AHB_CP 0x40000000 1830a26ae754SRob Clark #define A5XX_RBBM_STATUS_HLSQ_BUSY 0x20000000 1831a26ae754SRob Clark #define A5XX_RBBM_STATUS_VSC_BUSY 0x10000000 1832a26ae754SRob Clark #define A5XX_RBBM_STATUS_TPL1_BUSY 0x08000000 1833a26ae754SRob Clark #define A5XX_RBBM_STATUS_SP_BUSY 0x04000000 1834a26ae754SRob Clark #define A5XX_RBBM_STATUS_UCHE_BUSY 0x02000000 1835a26ae754SRob Clark #define A5XX_RBBM_STATUS_VPC_BUSY 0x01000000 1836a26ae754SRob Clark #define A5XX_RBBM_STATUS_VFDP_BUSY 0x00800000 1837a26ae754SRob Clark #define A5XX_RBBM_STATUS_VFD_BUSY 0x00400000 1838a26ae754SRob Clark #define A5XX_RBBM_STATUS_TESS_BUSY 0x00200000 1839a26ae754SRob Clark #define A5XX_RBBM_STATUS_PC_VSD_BUSY 0x00100000 1840a26ae754SRob Clark #define A5XX_RBBM_STATUS_PC_DCALL_BUSY 0x00080000 1841a26ae754SRob Clark #define A5XX_RBBM_STATUS_GPMU_SLAVE_BUSY 0x00040000 1842a26ae754SRob Clark #define A5XX_RBBM_STATUS_DCOM_BUSY 0x00020000 1843a26ae754SRob Clark #define A5XX_RBBM_STATUS_COM_BUSY 0x00010000 1844a26ae754SRob Clark #define A5XX_RBBM_STATUS_LRZ_BUZY 0x00008000 1845a26ae754SRob Clark #define A5XX_RBBM_STATUS_A2D_DSP_BUSY 0x00004000 1846a26ae754SRob Clark #define A5XX_RBBM_STATUS_CCUFCHE_BUSY 0x00002000 1847a26ae754SRob Clark #define A5XX_RBBM_STATUS_RB_BUSY 0x00001000 1848a26ae754SRob Clark #define A5XX_RBBM_STATUS_RAS_BUSY 0x00000800 1849a26ae754SRob Clark #define A5XX_RBBM_STATUS_TSE_BUSY 0x00000400 1850a26ae754SRob Clark #define A5XX_RBBM_STATUS_VBIF_BUSY 0x00000200 1851a26ae754SRob Clark #define A5XX_RBBM_STATUS_GPU_BUSY_IGN_AHB_HYST 0x00000100 1852a26ae754SRob Clark #define A5XX_RBBM_STATUS_CP_BUSY_IGN_HYST 0x00000080 1853a26ae754SRob Clark #define A5XX_RBBM_STATUS_CP_BUSY 0x00000040 1854a26ae754SRob Clark #define A5XX_RBBM_STATUS_GPMU_MASTER_BUSY 0x00000020 1855a26ae754SRob Clark #define A5XX_RBBM_STATUS_CP_CRASH_BUSY 0x00000010 1856a26ae754SRob Clark #define A5XX_RBBM_STATUS_CP_ETS_BUSY 0x00000008 1857a26ae754SRob Clark #define A5XX_RBBM_STATUS_CP_PFP_BUSY 0x00000004 1858a26ae754SRob Clark #define A5XX_RBBM_STATUS_CP_ME_BUSY 0x00000002 1859a26ae754SRob Clark #define A5XX_RBBM_STATUS_HI_BUSY 0x00000001 1860a26ae754SRob Clark 1861a26ae754SRob Clark #define REG_A5XX_RBBM_STATUS3 0x00000530 1862a26ae754SRob Clark 1863a26ae754SRob Clark #define REG_A5XX_RBBM_INT_0_STATUS 0x000004e1 1864a26ae754SRob Clark 1865a26ae754SRob Clark #define REG_A5XX_RBBM_AHB_ME_SPLIT_STATUS 0x000004f0 1866a26ae754SRob Clark 1867a26ae754SRob Clark #define REG_A5XX_RBBM_AHB_PFP_SPLIT_STATUS 0x000004f1 1868a26ae754SRob Clark 1869a26ae754SRob Clark #define REG_A5XX_RBBM_AHB_ETS_SPLIT_STATUS 0x000004f3 1870a26ae754SRob Clark 1871a26ae754SRob Clark #define REG_A5XX_RBBM_AHB_ERROR_STATUS 0x000004f4 1872a26ae754SRob Clark 1873a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_CNTL 0x00000464 1874a26ae754SRob Clark 1875a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_LOAD_CMD0 0x00000465 1876a26ae754SRob Clark 1877a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_LOAD_CMD1 0x00000466 1878a26ae754SRob Clark 1879a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_LOAD_CMD2 0x00000467 1880a26ae754SRob Clark 1881a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_LOAD_CMD3 0x00000468 1882a26ae754SRob Clark 1883a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000469 1884a26ae754SRob Clark 1885a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x0000046a 1886a26ae754SRob Clark 1887a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_0 0x0000046b 1888a26ae754SRob Clark 1889a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_1 0x0000046c 1890a26ae754SRob Clark 1891a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_2 0x0000046d 1892a26ae754SRob Clark 1893a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_3 0x0000046e 1894a26ae754SRob Clark 1895a26ae754SRob Clark #define REG_A5XX_RBBM_PERFCTR_GPU_BUSY_MASKED 0x0000046f 1896a26ae754SRob Clark 1897a26ae754SRob Clark #define REG_A5XX_RBBM_AHB_ERROR 0x000004ed 1898a26ae754SRob Clark 1899a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_EVENT_LOGIC 0x00000504 1900a26ae754SRob Clark 1901a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_OVER 0x00000505 1902a26ae754SRob Clark 1903a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT0 0x00000506 1904a26ae754SRob Clark 1905a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT1 0x00000507 1906a26ae754SRob Clark 1907a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT2 0x00000508 1908a26ae754SRob Clark 1909a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT3 0x00000509 1910a26ae754SRob Clark 1911a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT4 0x0000050a 1912a26ae754SRob Clark 1913a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT5 0x0000050b 1914a26ae754SRob Clark 1915a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_ADDR 0x0000050c 1916a26ae754SRob Clark 1917a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF0 0x0000050d 1918a26ae754SRob Clark 1919a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF1 0x0000050e 1920a26ae754SRob Clark 1921a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF2 0x0000050f 1922a26ae754SRob Clark 1923a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF3 0x00000510 1924a26ae754SRob Clark 1925a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF4 0x00000511 1926a26ae754SRob Clark 1927a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_MISR0 0x00000512 1928a26ae754SRob Clark 1929a26ae754SRob Clark #define REG_A5XX_RBBM_CFG_DBGBUS_MISR1 0x00000513 1930a26ae754SRob Clark 1931a26ae754SRob Clark #define REG_A5XX_RBBM_ISDB_CNT 0x00000533 1932a26ae754SRob Clark 1933a26ae754SRob Clark #define REG_A5XX_RBBM_SECVID_TRUST_CONFIG 0x0000f000 1934a26ae754SRob Clark 1935a26ae754SRob Clark #define REG_A5XX_RBBM_SECVID_TRUST_CNTL 0x0000f400 1936a26ae754SRob Clark 1937a26ae754SRob Clark #define REG_A5XX_RBBM_SECVID_TSB_TRUSTED_BASE_LO 0x0000f800 1938a26ae754SRob Clark 1939a26ae754SRob Clark #define REG_A5XX_RBBM_SECVID_TSB_TRUSTED_BASE_HI 0x0000f801 1940a26ae754SRob Clark 1941a26ae754SRob Clark #define REG_A5XX_RBBM_SECVID_TSB_TRUSTED_SIZE 0x0000f802 1942a26ae754SRob Clark 1943a26ae754SRob Clark #define REG_A5XX_RBBM_SECVID_TSB_CNTL 0x0000f803 1944a26ae754SRob Clark 1945a26ae754SRob Clark #define REG_A5XX_RBBM_SECVID_TSB_COMP_STATUS_LO 0x0000f804 1946a26ae754SRob Clark 1947a26ae754SRob Clark #define REG_A5XX_RBBM_SECVID_TSB_COMP_STATUS_HI 0x0000f805 1948a26ae754SRob Clark 1949a26ae754SRob Clark #define REG_A5XX_RBBM_SECVID_TSB_UCHE_STATUS_LO 0x0000f806 1950a26ae754SRob Clark 1951a26ae754SRob Clark #define REG_A5XX_RBBM_SECVID_TSB_UCHE_STATUS_HI 0x0000f807 1952a26ae754SRob Clark 1953a26ae754SRob Clark #define REG_A5XX_RBBM_SECVID_TSB_ADDR_MODE_CNTL 0x0000f810 1954a26ae754SRob Clark 195552260ae4SRob Clark #define REG_A5XX_VSC_BIN_SIZE 0x00000bc2 195652260ae4SRob Clark #define A5XX_VSC_BIN_SIZE_WIDTH__MASK 0x000000ff 195752260ae4SRob Clark #define A5XX_VSC_BIN_SIZE_WIDTH__SHIFT 0 195852260ae4SRob Clark static inline uint32_t A5XX_VSC_BIN_SIZE_WIDTH(uint32_t val) 195952260ae4SRob Clark { 196052260ae4SRob Clark return ((val >> 5) << A5XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A5XX_VSC_BIN_SIZE_WIDTH__MASK; 196152260ae4SRob Clark } 196252260ae4SRob Clark #define A5XX_VSC_BIN_SIZE_HEIGHT__MASK 0x0001fe00 196352260ae4SRob Clark #define A5XX_VSC_BIN_SIZE_HEIGHT__SHIFT 9 196452260ae4SRob Clark static inline uint32_t A5XX_VSC_BIN_SIZE_HEIGHT(uint32_t val) 196552260ae4SRob Clark { 196652260ae4SRob Clark return ((val >> 5) << A5XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A5XX_VSC_BIN_SIZE_HEIGHT__MASK; 196752260ae4SRob Clark } 196852260ae4SRob Clark 196952260ae4SRob Clark #define REG_A5XX_VSC_SIZE_ADDRESS_LO 0x00000bc3 197052260ae4SRob Clark 197152260ae4SRob Clark #define REG_A5XX_VSC_SIZE_ADDRESS_HI 0x00000bc4 197252260ae4SRob Clark 197352260ae4SRob Clark #define REG_A5XX_UNKNOWN_0BC5 0x00000bc5 197452260ae4SRob Clark 197552260ae4SRob Clark #define REG_A5XX_UNKNOWN_0BC6 0x00000bc6 197652260ae4SRob Clark 197752260ae4SRob Clark static inline uint32_t REG_A5XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000bd0 + 0x1*i0; } 197852260ae4SRob Clark 197952260ae4SRob Clark static inline uint32_t REG_A5XX_VSC_PIPE_CONFIG_REG(uint32_t i0) { return 0x00000bd0 + 0x1*i0; } 198052260ae4SRob Clark #define A5XX_VSC_PIPE_CONFIG_REG_X__MASK 0x000003ff 198152260ae4SRob Clark #define A5XX_VSC_PIPE_CONFIG_REG_X__SHIFT 0 198252260ae4SRob Clark static inline uint32_t A5XX_VSC_PIPE_CONFIG_REG_X(uint32_t val) 198352260ae4SRob Clark { 198452260ae4SRob Clark return ((val) << A5XX_VSC_PIPE_CONFIG_REG_X__SHIFT) & A5XX_VSC_PIPE_CONFIG_REG_X__MASK; 198552260ae4SRob Clark } 198652260ae4SRob Clark #define A5XX_VSC_PIPE_CONFIG_REG_Y__MASK 0x000ffc00 198752260ae4SRob Clark #define A5XX_VSC_PIPE_CONFIG_REG_Y__SHIFT 10 198852260ae4SRob Clark static inline uint32_t A5XX_VSC_PIPE_CONFIG_REG_Y(uint32_t val) 198952260ae4SRob Clark { 199052260ae4SRob Clark return ((val) << A5XX_VSC_PIPE_CONFIG_REG_Y__SHIFT) & A5XX_VSC_PIPE_CONFIG_REG_Y__MASK; 199152260ae4SRob Clark } 199252260ae4SRob Clark #define A5XX_VSC_PIPE_CONFIG_REG_W__MASK 0x00f00000 199352260ae4SRob Clark #define A5XX_VSC_PIPE_CONFIG_REG_W__SHIFT 20 199452260ae4SRob Clark static inline uint32_t A5XX_VSC_PIPE_CONFIG_REG_W(uint32_t val) 199552260ae4SRob Clark { 199652260ae4SRob Clark return ((val) << A5XX_VSC_PIPE_CONFIG_REG_W__SHIFT) & A5XX_VSC_PIPE_CONFIG_REG_W__MASK; 199752260ae4SRob Clark } 199852260ae4SRob Clark #define A5XX_VSC_PIPE_CONFIG_REG_H__MASK 0x0f000000 199952260ae4SRob Clark #define A5XX_VSC_PIPE_CONFIG_REG_H__SHIFT 24 200052260ae4SRob Clark static inline uint32_t A5XX_VSC_PIPE_CONFIG_REG_H(uint32_t val) 200152260ae4SRob Clark { 200252260ae4SRob Clark return ((val) << A5XX_VSC_PIPE_CONFIG_REG_H__SHIFT) & A5XX_VSC_PIPE_CONFIG_REG_H__MASK; 200352260ae4SRob Clark } 200452260ae4SRob Clark 200552260ae4SRob Clark static inline uint32_t REG_A5XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000be0 + 0x2*i0; } 200652260ae4SRob Clark 200752260ae4SRob Clark static inline uint32_t REG_A5XX_VSC_PIPE_DATA_ADDRESS_LO(uint32_t i0) { return 0x00000be0 + 0x2*i0; } 200852260ae4SRob Clark 200952260ae4SRob Clark static inline uint32_t REG_A5XX_VSC_PIPE_DATA_ADDRESS_HI(uint32_t i0) { return 0x00000be1 + 0x2*i0; } 201052260ae4SRob Clark 201152260ae4SRob Clark static inline uint32_t REG_A5XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c00 + 0x1*i0; } 201252260ae4SRob Clark 201352260ae4SRob Clark static inline uint32_t REG_A5XX_VSC_PIPE_DATA_LENGTH_REG(uint32_t i0) { return 0x00000c00 + 0x1*i0; } 2014a26ae754SRob Clark 2015a26ae754SRob Clark #define REG_A5XX_VSC_PERFCTR_VSC_SEL_0 0x00000c60 2016a26ae754SRob Clark 2017a26ae754SRob Clark #define REG_A5XX_VSC_PERFCTR_VSC_SEL_1 0x00000c61 2018a26ae754SRob Clark 201952260ae4SRob Clark #define REG_A5XX_VSC_RESOLVE_CNTL 0x00000cdd 202052260ae4SRob Clark #define A5XX_VSC_RESOLVE_CNTL_WINDOW_OFFSET_DISABLE 0x80000000 202152260ae4SRob Clark #define A5XX_VSC_RESOLVE_CNTL_X__MASK 0x00007fff 202252260ae4SRob Clark #define A5XX_VSC_RESOLVE_CNTL_X__SHIFT 0 202352260ae4SRob Clark static inline uint32_t A5XX_VSC_RESOLVE_CNTL_X(uint32_t val) 2024a26ae754SRob Clark { 202552260ae4SRob Clark return ((val) << A5XX_VSC_RESOLVE_CNTL_X__SHIFT) & A5XX_VSC_RESOLVE_CNTL_X__MASK; 2026a26ae754SRob Clark } 202752260ae4SRob Clark #define A5XX_VSC_RESOLVE_CNTL_Y__MASK 0x7fff0000 202852260ae4SRob Clark #define A5XX_VSC_RESOLVE_CNTL_Y__SHIFT 16 202952260ae4SRob Clark static inline uint32_t A5XX_VSC_RESOLVE_CNTL_Y(uint32_t val) 2030a26ae754SRob Clark { 203152260ae4SRob Clark return ((val) << A5XX_VSC_RESOLVE_CNTL_Y__SHIFT) & A5XX_VSC_RESOLVE_CNTL_Y__MASK; 2032a26ae754SRob Clark } 2033a26ae754SRob Clark 2034a26ae754SRob Clark #define REG_A5XX_GRAS_ADDR_MODE_CNTL 0x00000c81 2035a26ae754SRob Clark 2036a26ae754SRob Clark #define REG_A5XX_GRAS_PERFCTR_TSE_SEL_0 0x00000c90 2037a26ae754SRob Clark 2038a26ae754SRob Clark #define REG_A5XX_GRAS_PERFCTR_TSE_SEL_1 0x00000c91 2039a26ae754SRob Clark 2040a26ae754SRob Clark #define REG_A5XX_GRAS_PERFCTR_TSE_SEL_2 0x00000c92 2041a26ae754SRob Clark 2042a26ae754SRob Clark #define REG_A5XX_GRAS_PERFCTR_TSE_SEL_3 0x00000c93 2043a26ae754SRob Clark 2044a26ae754SRob Clark #define REG_A5XX_GRAS_PERFCTR_RAS_SEL_0 0x00000c94 2045a26ae754SRob Clark 2046a26ae754SRob Clark #define REG_A5XX_GRAS_PERFCTR_RAS_SEL_1 0x00000c95 2047a26ae754SRob Clark 2048a26ae754SRob Clark #define REG_A5XX_GRAS_PERFCTR_RAS_SEL_2 0x00000c96 2049a26ae754SRob Clark 2050a26ae754SRob Clark #define REG_A5XX_GRAS_PERFCTR_RAS_SEL_3 0x00000c97 2051a26ae754SRob Clark 2052a26ae754SRob Clark #define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_0 0x00000c98 2053a26ae754SRob Clark 2054a26ae754SRob Clark #define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_1 0x00000c99 2055a26ae754SRob Clark 2056a26ae754SRob Clark #define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_2 0x00000c9a 2057a26ae754SRob Clark 2058a26ae754SRob Clark #define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_3 0x00000c9b 2059a26ae754SRob Clark 2060a26ae754SRob Clark #define REG_A5XX_RB_DBG_ECO_CNTL 0x00000cc4 2061a26ae754SRob Clark 2062a26ae754SRob Clark #define REG_A5XX_RB_ADDR_MODE_CNTL 0x00000cc5 2063a26ae754SRob Clark 2064a26ae754SRob Clark #define REG_A5XX_RB_MODE_CNTL 0x00000cc6 2065a26ae754SRob Clark 2066a26ae754SRob Clark #define REG_A5XX_RB_CCU_CNTL 0x00000cc7 2067a26ae754SRob Clark 2068a26ae754SRob Clark #define REG_A5XX_RB_PERFCTR_RB_SEL_0 0x00000cd0 2069a26ae754SRob Clark 2070a26ae754SRob Clark #define REG_A5XX_RB_PERFCTR_RB_SEL_1 0x00000cd1 2071a26ae754SRob Clark 2072a26ae754SRob Clark #define REG_A5XX_RB_PERFCTR_RB_SEL_2 0x00000cd2 2073a26ae754SRob Clark 2074a26ae754SRob Clark #define REG_A5XX_RB_PERFCTR_RB_SEL_3 0x00000cd3 2075a26ae754SRob Clark 2076a26ae754SRob Clark #define REG_A5XX_RB_PERFCTR_RB_SEL_4 0x00000cd4 2077a26ae754SRob Clark 2078a26ae754SRob Clark #define REG_A5XX_RB_PERFCTR_RB_SEL_5 0x00000cd5 2079a26ae754SRob Clark 2080a26ae754SRob Clark #define REG_A5XX_RB_PERFCTR_RB_SEL_6 0x00000cd6 2081a26ae754SRob Clark 2082a26ae754SRob Clark #define REG_A5XX_RB_PERFCTR_RB_SEL_7 0x00000cd7 2083a26ae754SRob Clark 2084a26ae754SRob Clark #define REG_A5XX_RB_PERFCTR_CCU_SEL_0 0x00000cd8 2085a26ae754SRob Clark 2086a26ae754SRob Clark #define REG_A5XX_RB_PERFCTR_CCU_SEL_1 0x00000cd9 2087a26ae754SRob Clark 2088a26ae754SRob Clark #define REG_A5XX_RB_PERFCTR_CCU_SEL_2 0x00000cda 2089a26ae754SRob Clark 2090a26ae754SRob Clark #define REG_A5XX_RB_PERFCTR_CCU_SEL_3 0x00000cdb 2091a26ae754SRob Clark 2092a26ae754SRob Clark #define REG_A5XX_RB_POWERCTR_RB_SEL_0 0x00000ce0 2093a26ae754SRob Clark 2094a26ae754SRob Clark #define REG_A5XX_RB_POWERCTR_RB_SEL_1 0x00000ce1 2095a26ae754SRob Clark 2096a26ae754SRob Clark #define REG_A5XX_RB_POWERCTR_RB_SEL_2 0x00000ce2 2097a26ae754SRob Clark 2098a26ae754SRob Clark #define REG_A5XX_RB_POWERCTR_RB_SEL_3 0x00000ce3 2099a26ae754SRob Clark 2100a26ae754SRob Clark #define REG_A5XX_RB_POWERCTR_CCU_SEL_0 0x00000ce4 2101a26ae754SRob Clark 2102a26ae754SRob Clark #define REG_A5XX_RB_POWERCTR_CCU_SEL_1 0x00000ce5 2103a26ae754SRob Clark 2104a26ae754SRob Clark #define REG_A5XX_RB_PERFCTR_CMP_SEL_0 0x00000cec 2105a26ae754SRob Clark 2106a26ae754SRob Clark #define REG_A5XX_RB_PERFCTR_CMP_SEL_1 0x00000ced 2107a26ae754SRob Clark 2108a26ae754SRob Clark #define REG_A5XX_RB_PERFCTR_CMP_SEL_2 0x00000cee 2109a26ae754SRob Clark 2110a26ae754SRob Clark #define REG_A5XX_RB_PERFCTR_CMP_SEL_3 0x00000cef 2111a26ae754SRob Clark 2112a26ae754SRob Clark #define REG_A5XX_PC_DBG_ECO_CNTL 0x00000d00 2113a26ae754SRob Clark #define A5XX_PC_DBG_ECO_CNTL_TWOPASSUSEWFI 0x00000100 2114a26ae754SRob Clark 2115a26ae754SRob Clark #define REG_A5XX_PC_ADDR_MODE_CNTL 0x00000d01 2116a26ae754SRob Clark 2117a26ae754SRob Clark #define REG_A5XX_PC_MODE_CNTL 0x00000d02 2118a26ae754SRob Clark 2119*2d756322SRob Clark #define REG_A5XX_PC_INDEX_BUF_LO 0x00000d04 2120a26ae754SRob Clark 2121*2d756322SRob Clark #define REG_A5XX_PC_INDEX_BUF_HI 0x00000d05 2122*2d756322SRob Clark 2123*2d756322SRob Clark #define REG_A5XX_PC_START_INDEX 0x00000d06 2124*2d756322SRob Clark 2125*2d756322SRob Clark #define REG_A5XX_PC_MAX_INDEX 0x00000d07 2126*2d756322SRob Clark 2127*2d756322SRob Clark #define REG_A5XX_PC_TESSFACTOR_ADDR_LO 0x00000d08 2128*2d756322SRob Clark 2129*2d756322SRob Clark #define REG_A5XX_PC_TESSFACTOR_ADDR_HI 0x00000d09 2130a26ae754SRob Clark 2131a26ae754SRob Clark #define REG_A5XX_PC_PERFCTR_PC_SEL_0 0x00000d10 2132a26ae754SRob Clark 2133a26ae754SRob Clark #define REG_A5XX_PC_PERFCTR_PC_SEL_1 0x00000d11 2134a26ae754SRob Clark 2135a26ae754SRob Clark #define REG_A5XX_PC_PERFCTR_PC_SEL_2 0x00000d12 2136a26ae754SRob Clark 2137a26ae754SRob Clark #define REG_A5XX_PC_PERFCTR_PC_SEL_3 0x00000d13 2138a26ae754SRob Clark 2139a26ae754SRob Clark #define REG_A5XX_PC_PERFCTR_PC_SEL_4 0x00000d14 2140a26ae754SRob Clark 2141a26ae754SRob Clark #define REG_A5XX_PC_PERFCTR_PC_SEL_5 0x00000d15 2142a26ae754SRob Clark 2143a26ae754SRob Clark #define REG_A5XX_PC_PERFCTR_PC_SEL_6 0x00000d16 2144a26ae754SRob Clark 2145a26ae754SRob Clark #define REG_A5XX_PC_PERFCTR_PC_SEL_7 0x00000d17 2146a26ae754SRob Clark 2147a26ae754SRob Clark #define REG_A5XX_HLSQ_TIMEOUT_THRESHOLD_0 0x00000e00 2148a26ae754SRob Clark 2149a26ae754SRob Clark #define REG_A5XX_HLSQ_TIMEOUT_THRESHOLD_1 0x00000e01 2150a26ae754SRob Clark 2151a26ae754SRob Clark #define REG_A5XX_HLSQ_ADDR_MODE_CNTL 0x00000e05 2152a26ae754SRob Clark 2153a26ae754SRob Clark #define REG_A5XX_HLSQ_MODE_CNTL 0x00000e06 2154a26ae754SRob Clark 2155a26ae754SRob Clark #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_0 0x00000e10 2156a26ae754SRob Clark 2157a26ae754SRob Clark #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_1 0x00000e11 2158a26ae754SRob Clark 2159a26ae754SRob Clark #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_2 0x00000e12 2160a26ae754SRob Clark 2161a26ae754SRob Clark #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_3 0x00000e13 2162a26ae754SRob Clark 2163a26ae754SRob Clark #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_4 0x00000e14 2164a26ae754SRob Clark 2165a26ae754SRob Clark #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_5 0x00000e15 2166a26ae754SRob Clark 2167a26ae754SRob Clark #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_6 0x00000e16 2168a26ae754SRob Clark 2169a26ae754SRob Clark #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_7 0x00000e17 2170a26ae754SRob Clark 2171a26ae754SRob Clark #define REG_A5XX_HLSQ_SPTP_RDSEL 0x00000f08 2172a26ae754SRob Clark 2173a26ae754SRob Clark #define REG_A5XX_HLSQ_DBG_READ_SEL 0x0000bc00 2174a26ae754SRob Clark 2175a26ae754SRob Clark #define REG_A5XX_HLSQ_DBG_AHB_READ_APERTURE 0x0000a000 2176a26ae754SRob Clark 2177a26ae754SRob Clark #define REG_A5XX_VFD_ADDR_MODE_CNTL 0x00000e41 2178a26ae754SRob Clark 2179a26ae754SRob Clark #define REG_A5XX_VFD_MODE_CNTL 0x00000e42 2180a26ae754SRob Clark 2181a26ae754SRob Clark #define REG_A5XX_VFD_PERFCTR_VFD_SEL_0 0x00000e50 2182a26ae754SRob Clark 2183a26ae754SRob Clark #define REG_A5XX_VFD_PERFCTR_VFD_SEL_1 0x00000e51 2184a26ae754SRob Clark 2185a26ae754SRob Clark #define REG_A5XX_VFD_PERFCTR_VFD_SEL_2 0x00000e52 2186a26ae754SRob Clark 2187a26ae754SRob Clark #define REG_A5XX_VFD_PERFCTR_VFD_SEL_3 0x00000e53 2188a26ae754SRob Clark 2189a26ae754SRob Clark #define REG_A5XX_VFD_PERFCTR_VFD_SEL_4 0x00000e54 2190a26ae754SRob Clark 2191a26ae754SRob Clark #define REG_A5XX_VFD_PERFCTR_VFD_SEL_5 0x00000e55 2192a26ae754SRob Clark 2193a26ae754SRob Clark #define REG_A5XX_VFD_PERFCTR_VFD_SEL_6 0x00000e56 2194a26ae754SRob Clark 2195a26ae754SRob Clark #define REG_A5XX_VFD_PERFCTR_VFD_SEL_7 0x00000e57 2196a26ae754SRob Clark 2197a26ae754SRob Clark #define REG_A5XX_VPC_DBG_ECO_CNTL 0x00000e60 2198a26ae754SRob Clark 2199a26ae754SRob Clark #define REG_A5XX_VPC_ADDR_MODE_CNTL 0x00000e61 2200a26ae754SRob Clark 2201a26ae754SRob Clark #define REG_A5XX_VPC_MODE_CNTL 0x00000e62 220252260ae4SRob Clark #define A5XX_VPC_MODE_CNTL_BINNING_PASS 0x00000001 2203a26ae754SRob Clark 2204a26ae754SRob Clark #define REG_A5XX_VPC_PERFCTR_VPC_SEL_0 0x00000e64 2205a26ae754SRob Clark 2206a26ae754SRob Clark #define REG_A5XX_VPC_PERFCTR_VPC_SEL_1 0x00000e65 2207a26ae754SRob Clark 2208a26ae754SRob Clark #define REG_A5XX_VPC_PERFCTR_VPC_SEL_2 0x00000e66 2209a26ae754SRob Clark 2210a26ae754SRob Clark #define REG_A5XX_VPC_PERFCTR_VPC_SEL_3 0x00000e67 2211a26ae754SRob Clark 2212a26ae754SRob Clark #define REG_A5XX_UCHE_ADDR_MODE_CNTL 0x00000e80 2213a26ae754SRob Clark 2214a26ae754SRob Clark #define REG_A5XX_UCHE_SVM_CNTL 0x00000e82 2215a26ae754SRob Clark 2216a26ae754SRob Clark #define REG_A5XX_UCHE_WRITE_THRU_BASE_LO 0x00000e87 2217a26ae754SRob Clark 2218a26ae754SRob Clark #define REG_A5XX_UCHE_WRITE_THRU_BASE_HI 0x00000e88 2219a26ae754SRob Clark 2220a26ae754SRob Clark #define REG_A5XX_UCHE_TRAP_BASE_LO 0x00000e89 2221a26ae754SRob Clark 2222a26ae754SRob Clark #define REG_A5XX_UCHE_TRAP_BASE_HI 0x00000e8a 2223a26ae754SRob Clark 2224a26ae754SRob Clark #define REG_A5XX_UCHE_GMEM_RANGE_MIN_LO 0x00000e8b 2225a26ae754SRob Clark 2226a26ae754SRob Clark #define REG_A5XX_UCHE_GMEM_RANGE_MIN_HI 0x00000e8c 2227a26ae754SRob Clark 2228a26ae754SRob Clark #define REG_A5XX_UCHE_GMEM_RANGE_MAX_LO 0x00000e8d 2229a26ae754SRob Clark 2230a26ae754SRob Clark #define REG_A5XX_UCHE_GMEM_RANGE_MAX_HI 0x00000e8e 2231a26ae754SRob Clark 2232a26ae754SRob Clark #define REG_A5XX_UCHE_DBG_ECO_CNTL_2 0x00000e8f 2233a26ae754SRob Clark 2234a26ae754SRob Clark #define REG_A5XX_UCHE_DBG_ECO_CNTL 0x00000e90 2235a26ae754SRob Clark 2236a26ae754SRob Clark #define REG_A5XX_UCHE_CACHE_INVALIDATE_MIN_LO 0x00000e91 2237a26ae754SRob Clark 2238a26ae754SRob Clark #define REG_A5XX_UCHE_CACHE_INVALIDATE_MIN_HI 0x00000e92 2239a26ae754SRob Clark 2240a26ae754SRob Clark #define REG_A5XX_UCHE_CACHE_INVALIDATE_MAX_LO 0x00000e93 2241a26ae754SRob Clark 2242a26ae754SRob Clark #define REG_A5XX_UCHE_CACHE_INVALIDATE_MAX_HI 0x00000e94 2243a26ae754SRob Clark 2244a26ae754SRob Clark #define REG_A5XX_UCHE_CACHE_INVALIDATE 0x00000e95 2245a26ae754SRob Clark 2246a26ae754SRob Clark #define REG_A5XX_UCHE_CACHE_WAYS 0x00000e96 2247a26ae754SRob Clark 2248a26ae754SRob Clark #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_0 0x00000ea0 2249a26ae754SRob Clark 2250a26ae754SRob Clark #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_1 0x00000ea1 2251a26ae754SRob Clark 2252a26ae754SRob Clark #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_2 0x00000ea2 2253a26ae754SRob Clark 2254a26ae754SRob Clark #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_3 0x00000ea3 2255a26ae754SRob Clark 2256a26ae754SRob Clark #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_4 0x00000ea4 2257a26ae754SRob Clark 2258a26ae754SRob Clark #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_5 0x00000ea5 2259a26ae754SRob Clark 2260a26ae754SRob Clark #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_6 0x00000ea6 2261a26ae754SRob Clark 2262a26ae754SRob Clark #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_7 0x00000ea7 2263a26ae754SRob Clark 2264a26ae754SRob Clark #define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_0 0x00000ea8 2265a26ae754SRob Clark 2266a26ae754SRob Clark #define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_1 0x00000ea9 2267a26ae754SRob Clark 2268a26ae754SRob Clark #define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_2 0x00000eaa 2269a26ae754SRob Clark 2270a26ae754SRob Clark #define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_3 0x00000eab 2271a26ae754SRob Clark 2272a26ae754SRob Clark #define REG_A5XX_UCHE_TRAP_LOG_LO 0x00000eb1 2273a26ae754SRob Clark 2274a26ae754SRob Clark #define REG_A5XX_UCHE_TRAP_LOG_HI 0x00000eb2 2275a26ae754SRob Clark 2276a26ae754SRob Clark #define REG_A5XX_SP_DBG_ECO_CNTL 0x00000ec0 2277a26ae754SRob Clark 2278a26ae754SRob Clark #define REG_A5XX_SP_ADDR_MODE_CNTL 0x00000ec1 2279a26ae754SRob Clark 2280a26ae754SRob Clark #define REG_A5XX_SP_MODE_CNTL 0x00000ec2 2281a26ae754SRob Clark 2282a26ae754SRob Clark #define REG_A5XX_SP_PERFCTR_SP_SEL_0 0x00000ed0 2283a26ae754SRob Clark 2284a26ae754SRob Clark #define REG_A5XX_SP_PERFCTR_SP_SEL_1 0x00000ed1 2285a26ae754SRob Clark 2286a26ae754SRob Clark #define REG_A5XX_SP_PERFCTR_SP_SEL_2 0x00000ed2 2287a26ae754SRob Clark 2288a26ae754SRob Clark #define REG_A5XX_SP_PERFCTR_SP_SEL_3 0x00000ed3 2289a26ae754SRob Clark 2290a26ae754SRob Clark #define REG_A5XX_SP_PERFCTR_SP_SEL_4 0x00000ed4 2291a26ae754SRob Clark 2292a26ae754SRob Clark #define REG_A5XX_SP_PERFCTR_SP_SEL_5 0x00000ed5 2293a26ae754SRob Clark 2294a26ae754SRob Clark #define REG_A5XX_SP_PERFCTR_SP_SEL_6 0x00000ed6 2295a26ae754SRob Clark 2296a26ae754SRob Clark #define REG_A5XX_SP_PERFCTR_SP_SEL_7 0x00000ed7 2297a26ae754SRob Clark 2298a26ae754SRob Clark #define REG_A5XX_SP_PERFCTR_SP_SEL_8 0x00000ed8 2299a26ae754SRob Clark 2300a26ae754SRob Clark #define REG_A5XX_SP_PERFCTR_SP_SEL_9 0x00000ed9 2301a26ae754SRob Clark 2302a26ae754SRob Clark #define REG_A5XX_SP_PERFCTR_SP_SEL_10 0x00000eda 2303a26ae754SRob Clark 2304a26ae754SRob Clark #define REG_A5XX_SP_PERFCTR_SP_SEL_11 0x00000edb 2305a26ae754SRob Clark 2306a26ae754SRob Clark #define REG_A5XX_SP_POWERCTR_SP_SEL_0 0x00000edc 2307a26ae754SRob Clark 2308a26ae754SRob Clark #define REG_A5XX_SP_POWERCTR_SP_SEL_1 0x00000edd 2309a26ae754SRob Clark 2310a26ae754SRob Clark #define REG_A5XX_SP_POWERCTR_SP_SEL_2 0x00000ede 2311a26ae754SRob Clark 2312a26ae754SRob Clark #define REG_A5XX_SP_POWERCTR_SP_SEL_3 0x00000edf 2313a26ae754SRob Clark 2314a26ae754SRob Clark #define REG_A5XX_TPL1_ADDR_MODE_CNTL 0x00000f01 2315a26ae754SRob Clark 2316a26ae754SRob Clark #define REG_A5XX_TPL1_MODE_CNTL 0x00000f02 2317a26ae754SRob Clark 2318a26ae754SRob Clark #define REG_A5XX_TPL1_PERFCTR_TP_SEL_0 0x00000f10 2319a26ae754SRob Clark 2320a26ae754SRob Clark #define REG_A5XX_TPL1_PERFCTR_TP_SEL_1 0x00000f11 2321a26ae754SRob Clark 2322a26ae754SRob Clark #define REG_A5XX_TPL1_PERFCTR_TP_SEL_2 0x00000f12 2323a26ae754SRob Clark 2324a26ae754SRob Clark #define REG_A5XX_TPL1_PERFCTR_TP_SEL_3 0x00000f13 2325a26ae754SRob Clark 2326a26ae754SRob Clark #define REG_A5XX_TPL1_PERFCTR_TP_SEL_4 0x00000f14 2327a26ae754SRob Clark 2328a26ae754SRob Clark #define REG_A5XX_TPL1_PERFCTR_TP_SEL_5 0x00000f15 2329a26ae754SRob Clark 2330a26ae754SRob Clark #define REG_A5XX_TPL1_PERFCTR_TP_SEL_6 0x00000f16 2331a26ae754SRob Clark 2332a26ae754SRob Clark #define REG_A5XX_TPL1_PERFCTR_TP_SEL_7 0x00000f17 2333a26ae754SRob Clark 2334a26ae754SRob Clark #define REG_A5XX_TPL1_POWERCTR_TP_SEL_0 0x00000f18 2335a26ae754SRob Clark 2336a26ae754SRob Clark #define REG_A5XX_TPL1_POWERCTR_TP_SEL_1 0x00000f19 2337a26ae754SRob Clark 2338a26ae754SRob Clark #define REG_A5XX_TPL1_POWERCTR_TP_SEL_2 0x00000f1a 2339a26ae754SRob Clark 2340a26ae754SRob Clark #define REG_A5XX_TPL1_POWERCTR_TP_SEL_3 0x00000f1b 2341a26ae754SRob Clark 2342a26ae754SRob Clark #define REG_A5XX_VBIF_VERSION 0x00003000 2343a26ae754SRob Clark 2344a26ae754SRob Clark #define REG_A5XX_VBIF_CLKON 0x00003001 2345a26ae754SRob Clark 2346a26ae754SRob Clark #define REG_A5XX_VBIF_ABIT_SORT 0x00003028 2347a26ae754SRob Clark 2348a26ae754SRob Clark #define REG_A5XX_VBIF_ABIT_SORT_CONF 0x00003029 2349a26ae754SRob Clark 2350a26ae754SRob Clark #define REG_A5XX_VBIF_ROUND_ROBIN_QOS_ARB 0x00003049 2351a26ae754SRob Clark 2352a26ae754SRob Clark #define REG_A5XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a 2353a26ae754SRob Clark 2354a26ae754SRob Clark #define REG_A5XX_VBIF_IN_RD_LIM_CONF0 0x0000302c 2355a26ae754SRob Clark 2356a26ae754SRob Clark #define REG_A5XX_VBIF_IN_RD_LIM_CONF1 0x0000302d 2357a26ae754SRob Clark 2358a26ae754SRob Clark #define REG_A5XX_VBIF_XIN_HALT_CTRL0 0x00003080 2359a26ae754SRob Clark 2360a26ae754SRob Clark #define REG_A5XX_VBIF_XIN_HALT_CTRL1 0x00003081 2361a26ae754SRob Clark 2362a26ae754SRob Clark #define REG_A5XX_VBIF_TEST_BUS_OUT_CTRL 0x00003084 2363a26ae754SRob Clark 2364a26ae754SRob Clark #define REG_A5XX_VBIF_TEST_BUS1_CTRL0 0x00003085 2365a26ae754SRob Clark 2366a26ae754SRob Clark #define REG_A5XX_VBIF_TEST_BUS1_CTRL1 0x00003086 2367a26ae754SRob Clark 2368a26ae754SRob Clark #define REG_A5XX_VBIF_TEST_BUS2_CTRL0 0x00003087 2369a26ae754SRob Clark 2370a26ae754SRob Clark #define REG_A5XX_VBIF_TEST_BUS2_CTRL1 0x00003088 2371a26ae754SRob Clark 2372a26ae754SRob Clark #define REG_A5XX_VBIF_TEST_BUS_OUT 0x0000308c 2373a26ae754SRob Clark 237452260ae4SRob Clark #define REG_A5XX_VBIF_PERF_CNT_EN0 0x000030c0 237552260ae4SRob Clark 237652260ae4SRob Clark #define REG_A5XX_VBIF_PERF_CNT_EN1 0x000030c1 237752260ae4SRob Clark 237852260ae4SRob Clark #define REG_A5XX_VBIF_PERF_CNT_EN2 0x000030c2 237952260ae4SRob Clark 238052260ae4SRob Clark #define REG_A5XX_VBIF_PERF_CNT_EN3 0x000030c3 238152260ae4SRob Clark 2382*2d756322SRob Clark #define REG_A5XX_VBIF_PERF_CNT_CLR0 0x000030c8 2383*2d756322SRob Clark 2384*2d756322SRob Clark #define REG_A5XX_VBIF_PERF_CNT_CLR1 0x000030c9 2385*2d756322SRob Clark 2386*2d756322SRob Clark #define REG_A5XX_VBIF_PERF_CNT_CLR2 0x000030ca 2387*2d756322SRob Clark 2388*2d756322SRob Clark #define REG_A5XX_VBIF_PERF_CNT_CLR3 0x000030cb 2389*2d756322SRob Clark 2390a26ae754SRob Clark #define REG_A5XX_VBIF_PERF_CNT_SEL0 0x000030d0 2391a26ae754SRob Clark 2392a26ae754SRob Clark #define REG_A5XX_VBIF_PERF_CNT_SEL1 0x000030d1 2393a26ae754SRob Clark 2394a26ae754SRob Clark #define REG_A5XX_VBIF_PERF_CNT_SEL2 0x000030d2 2395a26ae754SRob Clark 2396a26ae754SRob Clark #define REG_A5XX_VBIF_PERF_CNT_SEL3 0x000030d3 2397a26ae754SRob Clark 2398a26ae754SRob Clark #define REG_A5XX_VBIF_PERF_CNT_LOW0 0x000030d8 2399a26ae754SRob Clark 2400a26ae754SRob Clark #define REG_A5XX_VBIF_PERF_CNT_LOW1 0x000030d9 2401a26ae754SRob Clark 2402a26ae754SRob Clark #define REG_A5XX_VBIF_PERF_CNT_LOW2 0x000030da 2403a26ae754SRob Clark 2404a26ae754SRob Clark #define REG_A5XX_VBIF_PERF_CNT_LOW3 0x000030db 2405a26ae754SRob Clark 2406a26ae754SRob Clark #define REG_A5XX_VBIF_PERF_CNT_HIGH0 0x000030e0 2407a26ae754SRob Clark 2408a26ae754SRob Clark #define REG_A5XX_VBIF_PERF_CNT_HIGH1 0x000030e1 2409a26ae754SRob Clark 2410a26ae754SRob Clark #define REG_A5XX_VBIF_PERF_CNT_HIGH2 0x000030e2 2411a26ae754SRob Clark 2412a26ae754SRob Clark #define REG_A5XX_VBIF_PERF_CNT_HIGH3 0x000030e3 2413a26ae754SRob Clark 2414a26ae754SRob Clark #define REG_A5XX_VBIF_PERF_PWR_CNT_EN0 0x00003100 2415a26ae754SRob Clark 2416a26ae754SRob Clark #define REG_A5XX_VBIF_PERF_PWR_CNT_EN1 0x00003101 2417a26ae754SRob Clark 2418a26ae754SRob Clark #define REG_A5XX_VBIF_PERF_PWR_CNT_EN2 0x00003102 2419a26ae754SRob Clark 2420a26ae754SRob Clark #define REG_A5XX_VBIF_PERF_PWR_CNT_LOW0 0x00003110 2421a26ae754SRob Clark 2422a26ae754SRob Clark #define REG_A5XX_VBIF_PERF_PWR_CNT_LOW1 0x00003111 2423a26ae754SRob Clark 2424a26ae754SRob Clark #define REG_A5XX_VBIF_PERF_PWR_CNT_LOW2 0x00003112 2425a26ae754SRob Clark 2426a26ae754SRob Clark #define REG_A5XX_VBIF_PERF_PWR_CNT_HIGH0 0x00003118 2427a26ae754SRob Clark 2428a26ae754SRob Clark #define REG_A5XX_VBIF_PERF_PWR_CNT_HIGH1 0x00003119 2429a26ae754SRob Clark 2430a26ae754SRob Clark #define REG_A5XX_VBIF_PERF_PWR_CNT_HIGH2 0x0000311a 2431a26ae754SRob Clark 2432a26ae754SRob Clark #define REG_A5XX_GPMU_INST_RAM_BASE 0x00008800 2433a26ae754SRob Clark 2434a26ae754SRob Clark #define REG_A5XX_GPMU_DATA_RAM_BASE 0x00009800 2435a26ae754SRob Clark 2436a26ae754SRob Clark #define REG_A5XX_GPMU_SP_POWER_CNTL 0x0000a881 2437a26ae754SRob Clark 2438a26ae754SRob Clark #define REG_A5XX_GPMU_RBCCU_CLOCK_CNTL 0x0000a886 2439a26ae754SRob Clark 2440a26ae754SRob Clark #define REG_A5XX_GPMU_RBCCU_POWER_CNTL 0x0000a887 2441a26ae754SRob Clark 2442a26ae754SRob Clark #define REG_A5XX_GPMU_SP_PWR_CLK_STATUS 0x0000a88b 2443a26ae754SRob Clark #define A5XX_GPMU_SP_PWR_CLK_STATUS_PWR_ON 0x00100000 2444a26ae754SRob Clark 2445a26ae754SRob Clark #define REG_A5XX_GPMU_RBCCU_PWR_CLK_STATUS 0x0000a88d 2446a26ae754SRob Clark #define A5XX_GPMU_RBCCU_PWR_CLK_STATUS_PWR_ON 0x00100000 2447a26ae754SRob Clark 2448a26ae754SRob Clark #define REG_A5XX_GPMU_PWR_COL_STAGGER_DELAY 0x0000a891 2449a26ae754SRob Clark 2450a26ae754SRob Clark #define REG_A5XX_GPMU_PWR_COL_INTER_FRAME_CTRL 0x0000a892 2451a26ae754SRob Clark 2452a26ae754SRob Clark #define REG_A5XX_GPMU_PWR_COL_INTER_FRAME_HYST 0x0000a893 2453a26ae754SRob Clark 2454a26ae754SRob Clark #define REG_A5XX_GPMU_PWR_COL_BINNING_CTRL 0x0000a894 2455a26ae754SRob Clark 2456a26ae754SRob Clark #define REG_A5XX_GPMU_CLOCK_THROTTLE_CTRL 0x0000a8a3 2457a26ae754SRob Clark 2458a26ae754SRob Clark #define REG_A5XX_GPMU_WFI_CONFIG 0x0000a8c1 2459a26ae754SRob Clark 2460a26ae754SRob Clark #define REG_A5XX_GPMU_RBBM_INTR_INFO 0x0000a8d6 2461a26ae754SRob Clark 2462a26ae754SRob Clark #define REG_A5XX_GPMU_CM3_SYSRESET 0x0000a8d8 2463a26ae754SRob Clark 2464a26ae754SRob Clark #define REG_A5XX_GPMU_GENERAL_0 0x0000a8e0 2465a26ae754SRob Clark 2466a26ae754SRob Clark #define REG_A5XX_GPMU_GENERAL_1 0x0000a8e1 2467a26ae754SRob Clark 2468a26ae754SRob Clark #define REG_A5XX_SP_POWER_COUNTER_0_LO 0x0000a840 2469a26ae754SRob Clark 2470a26ae754SRob Clark #define REG_A5XX_SP_POWER_COUNTER_0_HI 0x0000a841 2471a26ae754SRob Clark 2472a26ae754SRob Clark #define REG_A5XX_SP_POWER_COUNTER_1_LO 0x0000a842 2473a26ae754SRob Clark 2474a26ae754SRob Clark #define REG_A5XX_SP_POWER_COUNTER_1_HI 0x0000a843 2475a26ae754SRob Clark 2476a26ae754SRob Clark #define REG_A5XX_SP_POWER_COUNTER_2_LO 0x0000a844 2477a26ae754SRob Clark 2478a26ae754SRob Clark #define REG_A5XX_SP_POWER_COUNTER_2_HI 0x0000a845 2479a26ae754SRob Clark 2480a26ae754SRob Clark #define REG_A5XX_SP_POWER_COUNTER_3_LO 0x0000a846 2481a26ae754SRob Clark 2482a26ae754SRob Clark #define REG_A5XX_SP_POWER_COUNTER_3_HI 0x0000a847 2483a26ae754SRob Clark 2484a26ae754SRob Clark #define REG_A5XX_TP_POWER_COUNTER_0_LO 0x0000a848 2485a26ae754SRob Clark 2486a26ae754SRob Clark #define REG_A5XX_TP_POWER_COUNTER_0_HI 0x0000a849 2487a26ae754SRob Clark 2488a26ae754SRob Clark #define REG_A5XX_TP_POWER_COUNTER_1_LO 0x0000a84a 2489a26ae754SRob Clark 2490a26ae754SRob Clark #define REG_A5XX_TP_POWER_COUNTER_1_HI 0x0000a84b 2491a26ae754SRob Clark 2492a26ae754SRob Clark #define REG_A5XX_TP_POWER_COUNTER_2_LO 0x0000a84c 2493a26ae754SRob Clark 2494a26ae754SRob Clark #define REG_A5XX_TP_POWER_COUNTER_2_HI 0x0000a84d 2495a26ae754SRob Clark 2496a26ae754SRob Clark #define REG_A5XX_TP_POWER_COUNTER_3_LO 0x0000a84e 2497a26ae754SRob Clark 2498a26ae754SRob Clark #define REG_A5XX_TP_POWER_COUNTER_3_HI 0x0000a84f 2499a26ae754SRob Clark 2500a26ae754SRob Clark #define REG_A5XX_RB_POWER_COUNTER_0_LO 0x0000a850 2501a26ae754SRob Clark 2502a26ae754SRob Clark #define REG_A5XX_RB_POWER_COUNTER_0_HI 0x0000a851 2503a26ae754SRob Clark 2504a26ae754SRob Clark #define REG_A5XX_RB_POWER_COUNTER_1_LO 0x0000a852 2505a26ae754SRob Clark 2506a26ae754SRob Clark #define REG_A5XX_RB_POWER_COUNTER_1_HI 0x0000a853 2507a26ae754SRob Clark 2508a26ae754SRob Clark #define REG_A5XX_RB_POWER_COUNTER_2_LO 0x0000a854 2509a26ae754SRob Clark 2510a26ae754SRob Clark #define REG_A5XX_RB_POWER_COUNTER_2_HI 0x0000a855 2511a26ae754SRob Clark 2512a26ae754SRob Clark #define REG_A5XX_RB_POWER_COUNTER_3_LO 0x0000a856 2513a26ae754SRob Clark 2514a26ae754SRob Clark #define REG_A5XX_RB_POWER_COUNTER_3_HI 0x0000a857 2515a26ae754SRob Clark 2516a26ae754SRob Clark #define REG_A5XX_CCU_POWER_COUNTER_0_LO 0x0000a858 2517a26ae754SRob Clark 2518a26ae754SRob Clark #define REG_A5XX_CCU_POWER_COUNTER_0_HI 0x0000a859 2519a26ae754SRob Clark 2520a26ae754SRob Clark #define REG_A5XX_CCU_POWER_COUNTER_1_LO 0x0000a85a 2521a26ae754SRob Clark 2522a26ae754SRob Clark #define REG_A5XX_CCU_POWER_COUNTER_1_HI 0x0000a85b 2523a26ae754SRob Clark 2524a26ae754SRob Clark #define REG_A5XX_UCHE_POWER_COUNTER_0_LO 0x0000a85c 2525a26ae754SRob Clark 2526a26ae754SRob Clark #define REG_A5XX_UCHE_POWER_COUNTER_0_HI 0x0000a85d 2527a26ae754SRob Clark 2528a26ae754SRob Clark #define REG_A5XX_UCHE_POWER_COUNTER_1_LO 0x0000a85e 2529a26ae754SRob Clark 2530a26ae754SRob Clark #define REG_A5XX_UCHE_POWER_COUNTER_1_HI 0x0000a85f 2531a26ae754SRob Clark 2532a26ae754SRob Clark #define REG_A5XX_UCHE_POWER_COUNTER_2_LO 0x0000a860 2533a26ae754SRob Clark 2534a26ae754SRob Clark #define REG_A5XX_UCHE_POWER_COUNTER_2_HI 0x0000a861 2535a26ae754SRob Clark 2536a26ae754SRob Clark #define REG_A5XX_UCHE_POWER_COUNTER_3_LO 0x0000a862 2537a26ae754SRob Clark 2538a26ae754SRob Clark #define REG_A5XX_UCHE_POWER_COUNTER_3_HI 0x0000a863 2539a26ae754SRob Clark 2540a26ae754SRob Clark #define REG_A5XX_CP_POWER_COUNTER_0_LO 0x0000a864 2541a26ae754SRob Clark 2542a26ae754SRob Clark #define REG_A5XX_CP_POWER_COUNTER_0_HI 0x0000a865 2543a26ae754SRob Clark 2544a26ae754SRob Clark #define REG_A5XX_CP_POWER_COUNTER_1_LO 0x0000a866 2545a26ae754SRob Clark 2546a26ae754SRob Clark #define REG_A5XX_CP_POWER_COUNTER_1_HI 0x0000a867 2547a26ae754SRob Clark 2548a26ae754SRob Clark #define REG_A5XX_CP_POWER_COUNTER_2_LO 0x0000a868 2549a26ae754SRob Clark 2550a26ae754SRob Clark #define REG_A5XX_CP_POWER_COUNTER_2_HI 0x0000a869 2551a26ae754SRob Clark 2552a26ae754SRob Clark #define REG_A5XX_CP_POWER_COUNTER_3_LO 0x0000a86a 2553a26ae754SRob Clark 2554a26ae754SRob Clark #define REG_A5XX_CP_POWER_COUNTER_3_HI 0x0000a86b 2555a26ae754SRob Clark 2556a26ae754SRob Clark #define REG_A5XX_GPMU_POWER_COUNTER_0_LO 0x0000a86c 2557a26ae754SRob Clark 2558a26ae754SRob Clark #define REG_A5XX_GPMU_POWER_COUNTER_0_HI 0x0000a86d 2559a26ae754SRob Clark 2560a26ae754SRob Clark #define REG_A5XX_GPMU_POWER_COUNTER_1_LO 0x0000a86e 2561a26ae754SRob Clark 2562a26ae754SRob Clark #define REG_A5XX_GPMU_POWER_COUNTER_1_HI 0x0000a86f 2563a26ae754SRob Clark 2564a26ae754SRob Clark #define REG_A5XX_GPMU_POWER_COUNTER_2_LO 0x0000a870 2565a26ae754SRob Clark 2566a26ae754SRob Clark #define REG_A5XX_GPMU_POWER_COUNTER_2_HI 0x0000a871 2567a26ae754SRob Clark 2568a26ae754SRob Clark #define REG_A5XX_GPMU_POWER_COUNTER_3_LO 0x0000a872 2569a26ae754SRob Clark 2570a26ae754SRob Clark #define REG_A5XX_GPMU_POWER_COUNTER_3_HI 0x0000a873 2571a26ae754SRob Clark 2572a26ae754SRob Clark #define REG_A5XX_GPMU_POWER_COUNTER_4_LO 0x0000a874 2573a26ae754SRob Clark 2574a26ae754SRob Clark #define REG_A5XX_GPMU_POWER_COUNTER_4_HI 0x0000a875 2575a26ae754SRob Clark 2576a26ae754SRob Clark #define REG_A5XX_GPMU_POWER_COUNTER_5_LO 0x0000a876 2577a26ae754SRob Clark 2578a26ae754SRob Clark #define REG_A5XX_GPMU_POWER_COUNTER_5_HI 0x0000a877 2579a26ae754SRob Clark 2580a26ae754SRob Clark #define REG_A5XX_GPMU_POWER_COUNTER_ENABLE 0x0000a878 2581a26ae754SRob Clark 2582a26ae754SRob Clark #define REG_A5XX_GPMU_ALWAYS_ON_COUNTER_LO 0x0000a879 2583a26ae754SRob Clark 2584a26ae754SRob Clark #define REG_A5XX_GPMU_ALWAYS_ON_COUNTER_HI 0x0000a87a 2585a26ae754SRob Clark 2586a26ae754SRob Clark #define REG_A5XX_GPMU_ALWAYS_ON_COUNTER_RESET 0x0000a87b 2587a26ae754SRob Clark 2588a26ae754SRob Clark #define REG_A5XX_GPMU_POWER_COUNTER_SELECT_0 0x0000a87c 2589a26ae754SRob Clark 2590a26ae754SRob Clark #define REG_A5XX_GPMU_POWER_COUNTER_SELECT_1 0x0000a87d 2591a26ae754SRob Clark 2592a26ae754SRob Clark #define REG_A5XX_GPMU_CLOCK_THROTTLE_CTRL 0x0000a8a3 2593a26ae754SRob Clark 2594a26ae754SRob Clark #define REG_A5XX_GPMU_THROTTLE_UNMASK_FORCE_CTRL 0x0000a8a8 2595a26ae754SRob Clark 2596a26ae754SRob Clark #define REG_A5XX_GPMU_TEMP_SENSOR_ID 0x0000ac00 2597a26ae754SRob Clark 2598a26ae754SRob Clark #define REG_A5XX_GPMU_TEMP_SENSOR_CONFIG 0x0000ac01 2599a26ae754SRob Clark 2600a26ae754SRob Clark #define REG_A5XX_GPMU_TEMP_VAL 0x0000ac02 2601a26ae754SRob Clark 2602a26ae754SRob Clark #define REG_A5XX_GPMU_DELTA_TEMP_THRESHOLD 0x0000ac03 2603a26ae754SRob Clark 2604a26ae754SRob Clark #define REG_A5XX_GPMU_TEMP_THRESHOLD_INTR_STATUS 0x0000ac05 2605a26ae754SRob Clark 2606a26ae754SRob Clark #define REG_A5XX_GPMU_TEMP_THRESHOLD_INTR_EN_MASK 0x0000ac06 2607a26ae754SRob Clark 2608a26ae754SRob Clark #define REG_A5XX_GPMU_LEAKAGE_TEMP_COEFF_0_1 0x0000ac40 2609a26ae754SRob Clark 2610a26ae754SRob Clark #define REG_A5XX_GPMU_LEAKAGE_TEMP_COEFF_2_3 0x0000ac41 2611a26ae754SRob Clark 2612a26ae754SRob Clark #define REG_A5XX_GPMU_LEAKAGE_VTG_COEFF_0_1 0x0000ac42 2613a26ae754SRob Clark 2614a26ae754SRob Clark #define REG_A5XX_GPMU_LEAKAGE_VTG_COEFF_2_3 0x0000ac43 2615a26ae754SRob Clark 2616a26ae754SRob Clark #define REG_A5XX_GPMU_BASE_LEAKAGE 0x0000ac46 2617a26ae754SRob Clark 2618a26ae754SRob Clark #define REG_A5XX_GPMU_GPMU_VOLTAGE 0x0000ac60 2619a26ae754SRob Clark 2620a26ae754SRob Clark #define REG_A5XX_GPMU_GPMU_VOLTAGE_INTR_STATUS 0x0000ac61 2621a26ae754SRob Clark 2622a26ae754SRob Clark #define REG_A5XX_GPMU_GPMU_VOLTAGE_INTR_EN_MASK 0x0000ac62 2623a26ae754SRob Clark 2624a26ae754SRob Clark #define REG_A5XX_GPMU_GPMU_PWR_THRESHOLD 0x0000ac80 2625a26ae754SRob Clark 2626a26ae754SRob Clark #define REG_A5XX_GPMU_GPMU_LLM_GLM_SLEEP_CTRL 0x0000acc4 2627a26ae754SRob Clark 2628a26ae754SRob Clark #define REG_A5XX_GPMU_GPMU_LLM_GLM_SLEEP_STATUS 0x0000acc5 2629a26ae754SRob Clark 2630a26ae754SRob Clark #define REG_A5XX_GDPM_CONFIG1 0x0000b80c 2631a26ae754SRob Clark 2632a26ae754SRob Clark #define REG_A5XX_GDPM_CONFIG2 0x0000b80d 2633a26ae754SRob Clark 2634a26ae754SRob Clark #define REG_A5XX_GDPM_INT_EN 0x0000b80f 2635a26ae754SRob Clark 2636a26ae754SRob Clark #define REG_A5XX_GDPM_INT_MASK 0x0000b811 2637a26ae754SRob Clark 2638a26ae754SRob Clark #define REG_A5XX_GPMU_BEC_ENABLE 0x0000b9a0 2639a26ae754SRob Clark 2640a26ae754SRob Clark #define REG_A5XX_GPU_CS_SENSOR_GENERAL_STATUS 0x0000c41a 2641a26ae754SRob Clark 2642a26ae754SRob Clark #define REG_A5XX_GPU_CS_AMP_CALIBRATION_STATUS1_0 0x0000c41d 2643a26ae754SRob Clark 2644a26ae754SRob Clark #define REG_A5XX_GPU_CS_AMP_CALIBRATION_STATUS1_2 0x0000c41f 2645a26ae754SRob Clark 2646a26ae754SRob Clark #define REG_A5XX_GPU_CS_AMP_CALIBRATION_STATUS1_4 0x0000c421 2647a26ae754SRob Clark 2648a26ae754SRob Clark #define REG_A5XX_GPU_CS_ENABLE_REG 0x0000c520 2649a26ae754SRob Clark 2650a26ae754SRob Clark #define REG_A5XX_GPU_CS_AMP_CALIBRATION_CONTROL1 0x0000c557 2651a26ae754SRob Clark 2652a26ae754SRob Clark #define REG_A5XX_GRAS_CL_CNTL 0x0000e000 2653*2d756322SRob Clark #define A5XX_GRAS_CL_CNTL_ZERO_GB_SCALE_Z 0x00000040 2654a26ae754SRob Clark 2655a26ae754SRob Clark #define REG_A5XX_UNKNOWN_E001 0x0000e001 2656a26ae754SRob Clark 2657a26ae754SRob Clark #define REG_A5XX_UNKNOWN_E004 0x0000e004 2658a26ae754SRob Clark 2659a26ae754SRob Clark #define REG_A5XX_GRAS_CNTL 0x0000e005 2660a26ae754SRob Clark #define A5XX_GRAS_CNTL_VARYING 0x00000001 266152260ae4SRob Clark #define A5XX_GRAS_CNTL_UNK3 0x00000008 266252260ae4SRob Clark #define A5XX_GRAS_CNTL_XCOORD 0x00000040 266352260ae4SRob Clark #define A5XX_GRAS_CNTL_YCOORD 0x00000080 266452260ae4SRob Clark #define A5XX_GRAS_CNTL_ZCOORD 0x00000100 266552260ae4SRob Clark #define A5XX_GRAS_CNTL_WCOORD 0x00000200 2666a26ae754SRob Clark 2667a26ae754SRob Clark #define REG_A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ 0x0000e006 2668a26ae754SRob Clark #define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK 0x000003ff 2669a26ae754SRob Clark #define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT 0 2670a26ae754SRob Clark static inline uint32_t A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ(uint32_t val) 2671a26ae754SRob Clark { 2672a26ae754SRob Clark return ((val) << A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT) & A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK; 2673a26ae754SRob Clark } 2674a26ae754SRob Clark #define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK 0x000ffc00 2675a26ae754SRob Clark #define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT 10 2676a26ae754SRob Clark static inline uint32_t A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT(uint32_t val) 2677a26ae754SRob Clark { 2678a26ae754SRob Clark return ((val) << A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT) & A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK; 2679a26ae754SRob Clark } 2680a26ae754SRob Clark 2681a26ae754SRob Clark #define REG_A5XX_GRAS_CL_VPORT_XOFFSET_0 0x0000e010 2682a26ae754SRob Clark #define A5XX_GRAS_CL_VPORT_XOFFSET_0__MASK 0xffffffff 2683a26ae754SRob Clark #define A5XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT 0 2684a26ae754SRob Clark static inline uint32_t A5XX_GRAS_CL_VPORT_XOFFSET_0(float val) 2685a26ae754SRob Clark { 2686a26ae754SRob Clark return ((fui(val)) << A5XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT) & A5XX_GRAS_CL_VPORT_XOFFSET_0__MASK; 2687a26ae754SRob Clark } 2688a26ae754SRob Clark 2689a26ae754SRob Clark #define REG_A5XX_GRAS_CL_VPORT_XSCALE_0 0x0000e011 2690a26ae754SRob Clark #define A5XX_GRAS_CL_VPORT_XSCALE_0__MASK 0xffffffff 2691a26ae754SRob Clark #define A5XX_GRAS_CL_VPORT_XSCALE_0__SHIFT 0 2692a26ae754SRob Clark static inline uint32_t A5XX_GRAS_CL_VPORT_XSCALE_0(float val) 2693a26ae754SRob Clark { 2694a26ae754SRob Clark return ((fui(val)) << A5XX_GRAS_CL_VPORT_XSCALE_0__SHIFT) & A5XX_GRAS_CL_VPORT_XSCALE_0__MASK; 2695a26ae754SRob Clark } 2696a26ae754SRob Clark 2697a26ae754SRob Clark #define REG_A5XX_GRAS_CL_VPORT_YOFFSET_0 0x0000e012 2698a26ae754SRob Clark #define A5XX_GRAS_CL_VPORT_YOFFSET_0__MASK 0xffffffff 2699a26ae754SRob Clark #define A5XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT 0 2700a26ae754SRob Clark static inline uint32_t A5XX_GRAS_CL_VPORT_YOFFSET_0(float val) 2701a26ae754SRob Clark { 2702a26ae754SRob Clark return ((fui(val)) << A5XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT) & A5XX_GRAS_CL_VPORT_YOFFSET_0__MASK; 2703a26ae754SRob Clark } 2704a26ae754SRob Clark 2705a26ae754SRob Clark #define REG_A5XX_GRAS_CL_VPORT_YSCALE_0 0x0000e013 2706a26ae754SRob Clark #define A5XX_GRAS_CL_VPORT_YSCALE_0__MASK 0xffffffff 2707a26ae754SRob Clark #define A5XX_GRAS_CL_VPORT_YSCALE_0__SHIFT 0 2708a26ae754SRob Clark static inline uint32_t A5XX_GRAS_CL_VPORT_YSCALE_0(float val) 2709a26ae754SRob Clark { 2710a26ae754SRob Clark return ((fui(val)) << A5XX_GRAS_CL_VPORT_YSCALE_0__SHIFT) & A5XX_GRAS_CL_VPORT_YSCALE_0__MASK; 2711a26ae754SRob Clark } 2712a26ae754SRob Clark 2713a26ae754SRob Clark #define REG_A5XX_GRAS_CL_VPORT_ZOFFSET_0 0x0000e014 2714a26ae754SRob Clark #define A5XX_GRAS_CL_VPORT_ZOFFSET_0__MASK 0xffffffff 2715a26ae754SRob Clark #define A5XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT 0 2716a26ae754SRob Clark static inline uint32_t A5XX_GRAS_CL_VPORT_ZOFFSET_0(float val) 2717a26ae754SRob Clark { 2718a26ae754SRob Clark return ((fui(val)) << A5XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT) & A5XX_GRAS_CL_VPORT_ZOFFSET_0__MASK; 2719a26ae754SRob Clark } 2720a26ae754SRob Clark 2721a26ae754SRob Clark #define REG_A5XX_GRAS_CL_VPORT_ZSCALE_0 0x0000e015 2722a26ae754SRob Clark #define A5XX_GRAS_CL_VPORT_ZSCALE_0__MASK 0xffffffff 2723a26ae754SRob Clark #define A5XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT 0 2724a26ae754SRob Clark static inline uint32_t A5XX_GRAS_CL_VPORT_ZSCALE_0(float val) 2725a26ae754SRob Clark { 2726a26ae754SRob Clark return ((fui(val)) << A5XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT) & A5XX_GRAS_CL_VPORT_ZSCALE_0__MASK; 2727a26ae754SRob Clark } 2728a26ae754SRob Clark 2729a26ae754SRob Clark #define REG_A5XX_GRAS_SU_CNTL 0x0000e090 273052260ae4SRob Clark #define A5XX_GRAS_SU_CNTL_CULL_FRONT 0x00000001 273152260ae4SRob Clark #define A5XX_GRAS_SU_CNTL_CULL_BACK 0x00000002 2732a26ae754SRob Clark #define A5XX_GRAS_SU_CNTL_FRONT_CW 0x00000004 2733a26ae754SRob Clark #define A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK 0x000007f8 2734a26ae754SRob Clark #define A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT 3 2735a26ae754SRob Clark static inline uint32_t A5XX_GRAS_SU_CNTL_LINEHALFWIDTH(float val) 2736a26ae754SRob Clark { 2737a26ae754SRob Clark return ((((int32_t)(val * 4.0))) << A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT) & A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK; 2738a26ae754SRob Clark } 2739a26ae754SRob Clark #define A5XX_GRAS_SU_CNTL_POLY_OFFSET 0x00000800 2740a26ae754SRob Clark #define A5XX_GRAS_SU_CNTL_MSAA_ENABLE 0x00002000 2741a26ae754SRob Clark 2742a26ae754SRob Clark #define REG_A5XX_GRAS_SU_POINT_MINMAX 0x0000e091 2743a26ae754SRob Clark #define A5XX_GRAS_SU_POINT_MINMAX_MIN__MASK 0x0000ffff 2744a26ae754SRob Clark #define A5XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT 0 2745a26ae754SRob Clark static inline uint32_t A5XX_GRAS_SU_POINT_MINMAX_MIN(float val) 2746a26ae754SRob Clark { 2747a26ae754SRob Clark return ((((uint32_t)(val * 16.0))) << A5XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A5XX_GRAS_SU_POINT_MINMAX_MIN__MASK; 2748a26ae754SRob Clark } 2749a26ae754SRob Clark #define A5XX_GRAS_SU_POINT_MINMAX_MAX__MASK 0xffff0000 2750a26ae754SRob Clark #define A5XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT 16 2751a26ae754SRob Clark static inline uint32_t A5XX_GRAS_SU_POINT_MINMAX_MAX(float val) 2752a26ae754SRob Clark { 2753a26ae754SRob Clark return ((((uint32_t)(val * 16.0))) << A5XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A5XX_GRAS_SU_POINT_MINMAX_MAX__MASK; 2754a26ae754SRob Clark } 2755a26ae754SRob Clark 2756a26ae754SRob Clark #define REG_A5XX_GRAS_SU_POINT_SIZE 0x0000e092 2757a26ae754SRob Clark #define A5XX_GRAS_SU_POINT_SIZE__MASK 0xffffffff 2758a26ae754SRob Clark #define A5XX_GRAS_SU_POINT_SIZE__SHIFT 0 2759a26ae754SRob Clark static inline uint32_t A5XX_GRAS_SU_POINT_SIZE(float val) 2760a26ae754SRob Clark { 2761a26ae754SRob Clark return ((((int32_t)(val * 16.0))) << A5XX_GRAS_SU_POINT_SIZE__SHIFT) & A5XX_GRAS_SU_POINT_SIZE__MASK; 2762a26ae754SRob Clark } 2763a26ae754SRob Clark 2764*2d756322SRob Clark #define REG_A5XX_GRAS_SU_LAYERED 0x0000e093 2765a26ae754SRob Clark 2766a26ae754SRob Clark #define REG_A5XX_GRAS_SU_DEPTH_PLANE_CNTL 0x0000e094 276752260ae4SRob Clark #define A5XX_GRAS_SU_DEPTH_PLANE_CNTL_FRAG_WRITES_Z 0x00000001 276852260ae4SRob Clark #define A5XX_GRAS_SU_DEPTH_PLANE_CNTL_UNK1 0x00000002 2769a26ae754SRob Clark 2770a26ae754SRob Clark #define REG_A5XX_GRAS_SU_POLY_OFFSET_SCALE 0x0000e095 2771a26ae754SRob Clark #define A5XX_GRAS_SU_POLY_OFFSET_SCALE__MASK 0xffffffff 2772a26ae754SRob Clark #define A5XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT 0 2773a26ae754SRob Clark static inline uint32_t A5XX_GRAS_SU_POLY_OFFSET_SCALE(float val) 2774a26ae754SRob Clark { 2775a26ae754SRob Clark return ((fui(val)) << A5XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT) & A5XX_GRAS_SU_POLY_OFFSET_SCALE__MASK; 2776a26ae754SRob Clark } 2777a26ae754SRob Clark 2778a26ae754SRob Clark #define REG_A5XX_GRAS_SU_POLY_OFFSET_OFFSET 0x0000e096 2779a26ae754SRob Clark #define A5XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff 2780a26ae754SRob Clark #define A5XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0 2781a26ae754SRob Clark static inline uint32_t A5XX_GRAS_SU_POLY_OFFSET_OFFSET(float val) 2782a26ae754SRob Clark { 2783a26ae754SRob Clark return ((fui(val)) << A5XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A5XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK; 2784a26ae754SRob Clark } 2785a26ae754SRob Clark 2786a26ae754SRob Clark #define REG_A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP 0x0000e097 2787a26ae754SRob Clark #define A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK 0xffffffff 2788a26ae754SRob Clark #define A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT 0 2789a26ae754SRob Clark static inline uint32_t A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP(float val) 2790a26ae754SRob Clark { 2791a26ae754SRob Clark return ((fui(val)) << A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT) & A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK; 2792a26ae754SRob Clark } 2793a26ae754SRob Clark 2794a26ae754SRob Clark #define REG_A5XX_GRAS_SU_DEPTH_BUFFER_INFO 0x0000e098 2795a26ae754SRob Clark #define A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK 0x00000007 2796a26ae754SRob Clark #define A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT 0 2797a26ae754SRob Clark static inline uint32_t A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a5xx_depth_format val) 2798a26ae754SRob Clark { 2799a26ae754SRob Clark return ((val) << A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK; 2800a26ae754SRob Clark } 2801a26ae754SRob Clark 2802a26ae754SRob Clark #define REG_A5XX_GRAS_SU_CONSERVATIVE_RAS_CNTL 0x0000e099 2803a26ae754SRob Clark 2804a26ae754SRob Clark #define REG_A5XX_GRAS_SC_CNTL 0x0000e0a0 280552260ae4SRob Clark #define A5XX_GRAS_SC_CNTL_BINNING_PASS 0x00000001 2806a26ae754SRob Clark #define A5XX_GRAS_SC_CNTL_SAMPLES_PASSED 0x00008000 2807a26ae754SRob Clark 2808a26ae754SRob Clark #define REG_A5XX_GRAS_SC_BIN_CNTL 0x0000e0a1 2809a26ae754SRob Clark 2810a26ae754SRob Clark #define REG_A5XX_GRAS_SC_RAS_MSAA_CNTL 0x0000e0a2 2811a26ae754SRob Clark #define A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003 2812a26ae754SRob Clark #define A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__SHIFT 0 2813a26ae754SRob Clark static inline uint32_t A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val) 2814a26ae754SRob Clark { 2815a26ae754SRob Clark return ((val) << A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__MASK; 2816a26ae754SRob Clark } 2817a26ae754SRob Clark 2818a26ae754SRob Clark #define REG_A5XX_GRAS_SC_DEST_MSAA_CNTL 0x0000e0a3 2819a26ae754SRob Clark #define A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003 2820a26ae754SRob Clark #define A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__SHIFT 0 2821a26ae754SRob Clark static inline uint32_t A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val) 2822a26ae754SRob Clark { 2823a26ae754SRob Clark return ((val) << A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__MASK; 2824a26ae754SRob Clark } 2825a26ae754SRob Clark #define A5XX_GRAS_SC_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004 2826a26ae754SRob Clark 2827a26ae754SRob Clark #define REG_A5XX_GRAS_SC_SCREEN_SCISSOR_CNTL 0x0000e0a4 2828a26ae754SRob Clark 2829a26ae754SRob Clark #define REG_A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0 0x0000e0aa 2830a26ae754SRob Clark #define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_WINDOW_OFFSET_DISABLE 0x80000000 2831a26ae754SRob Clark #define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__MASK 0x00007fff 2832a26ae754SRob Clark #define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__SHIFT 0 2833a26ae754SRob Clark static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X(uint32_t val) 2834a26ae754SRob Clark { 2835a26ae754SRob Clark return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__MASK; 2836a26ae754SRob Clark } 2837a26ae754SRob Clark #define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__MASK 0x7fff0000 2838a26ae754SRob Clark #define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__SHIFT 16 2839a26ae754SRob Clark static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y(uint32_t val) 2840a26ae754SRob Clark { 2841a26ae754SRob Clark return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__MASK; 2842a26ae754SRob Clark } 2843a26ae754SRob Clark 2844a26ae754SRob Clark #define REG_A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0 0x0000e0ab 2845a26ae754SRob Clark #define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_WINDOW_OFFSET_DISABLE 0x80000000 2846a26ae754SRob Clark #define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__MASK 0x00007fff 2847a26ae754SRob Clark #define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__SHIFT 0 2848a26ae754SRob Clark static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X(uint32_t val) 2849a26ae754SRob Clark { 2850a26ae754SRob Clark return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__MASK; 2851a26ae754SRob Clark } 2852a26ae754SRob Clark #define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__MASK 0x7fff0000 2853a26ae754SRob Clark #define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__SHIFT 16 2854a26ae754SRob Clark static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y(uint32_t val) 2855a26ae754SRob Clark { 2856a26ae754SRob Clark return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__MASK; 2857a26ae754SRob Clark } 2858a26ae754SRob Clark 2859a26ae754SRob Clark #define REG_A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0 0x0000e0ca 2860a26ae754SRob Clark #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_WINDOW_OFFSET_DISABLE 0x80000000 2861a26ae754SRob Clark #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__MASK 0x00007fff 2862a26ae754SRob Clark #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__SHIFT 0 2863a26ae754SRob Clark static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X(uint32_t val) 2864a26ae754SRob Clark { 2865a26ae754SRob Clark return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__MASK; 2866a26ae754SRob Clark } 2867a26ae754SRob Clark #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__MASK 0x7fff0000 2868a26ae754SRob Clark #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__SHIFT 16 2869a26ae754SRob Clark static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y(uint32_t val) 2870a26ae754SRob Clark { 2871a26ae754SRob Clark return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__MASK; 2872a26ae754SRob Clark } 2873a26ae754SRob Clark 2874a26ae754SRob Clark #define REG_A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0 0x0000e0cb 2875a26ae754SRob Clark #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_WINDOW_OFFSET_DISABLE 0x80000000 2876a26ae754SRob Clark #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__MASK 0x00007fff 2877a26ae754SRob Clark #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__SHIFT 0 2878a26ae754SRob Clark static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X(uint32_t val) 2879a26ae754SRob Clark { 2880a26ae754SRob Clark return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__MASK; 2881a26ae754SRob Clark } 2882a26ae754SRob Clark #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__MASK 0x7fff0000 2883a26ae754SRob Clark #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__SHIFT 16 2884a26ae754SRob Clark static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y(uint32_t val) 2885a26ae754SRob Clark { 2886a26ae754SRob Clark return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__MASK; 2887a26ae754SRob Clark } 2888a26ae754SRob Clark 2889a26ae754SRob Clark #define REG_A5XX_GRAS_SC_WINDOW_SCISSOR_TL 0x0000e0ea 2890a26ae754SRob Clark #define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000 2891a26ae754SRob Clark #define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff 2892a26ae754SRob Clark #define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0 2893a26ae754SRob Clark static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val) 2894a26ae754SRob Clark { 2895a26ae754SRob Clark return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK; 2896a26ae754SRob Clark } 2897a26ae754SRob Clark #define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000 2898a26ae754SRob Clark #define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16 2899a26ae754SRob Clark static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val) 2900a26ae754SRob Clark { 2901a26ae754SRob Clark return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK; 2902a26ae754SRob Clark } 2903a26ae754SRob Clark 2904a26ae754SRob Clark #define REG_A5XX_GRAS_SC_WINDOW_SCISSOR_BR 0x0000e0eb 2905a26ae754SRob Clark #define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000 2906a26ae754SRob Clark #define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff 2907a26ae754SRob Clark #define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0 2908a26ae754SRob Clark static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val) 2909a26ae754SRob Clark { 2910a26ae754SRob Clark return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK; 2911a26ae754SRob Clark } 2912a26ae754SRob Clark #define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000 2913a26ae754SRob Clark #define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16 2914a26ae754SRob Clark static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val) 2915a26ae754SRob Clark { 2916a26ae754SRob Clark return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK; 2917a26ae754SRob Clark } 2918a26ae754SRob Clark 2919a26ae754SRob Clark #define REG_A5XX_GRAS_LRZ_CNTL 0x0000e100 292052260ae4SRob Clark #define A5XX_GRAS_LRZ_CNTL_ENABLE 0x00000001 292152260ae4SRob Clark #define A5XX_GRAS_LRZ_CNTL_LRZ_WRITE 0x00000002 292252260ae4SRob Clark #define A5XX_GRAS_LRZ_CNTL_GREATER 0x00000004 2923a26ae754SRob Clark 2924a26ae754SRob Clark #define REG_A5XX_GRAS_LRZ_BUFFER_BASE_LO 0x0000e101 2925a26ae754SRob Clark 2926a26ae754SRob Clark #define REG_A5XX_GRAS_LRZ_BUFFER_BASE_HI 0x0000e102 2927a26ae754SRob Clark 2928a26ae754SRob Clark #define REG_A5XX_GRAS_LRZ_BUFFER_PITCH 0x0000e103 292952260ae4SRob Clark #define A5XX_GRAS_LRZ_BUFFER_PITCH__MASK 0xffffffff 293052260ae4SRob Clark #define A5XX_GRAS_LRZ_BUFFER_PITCH__SHIFT 0 293152260ae4SRob Clark static inline uint32_t A5XX_GRAS_LRZ_BUFFER_PITCH(uint32_t val) 293252260ae4SRob Clark { 293352260ae4SRob Clark return ((val >> 5) << A5XX_GRAS_LRZ_BUFFER_PITCH__SHIFT) & A5XX_GRAS_LRZ_BUFFER_PITCH__MASK; 293452260ae4SRob Clark } 2935a26ae754SRob Clark 2936a26ae754SRob Clark #define REG_A5XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE_LO 0x0000e104 2937a26ae754SRob Clark 2938a26ae754SRob Clark #define REG_A5XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE_HI 0x0000e105 2939a26ae754SRob Clark 2940a26ae754SRob Clark #define REG_A5XX_RB_CNTL 0x0000e140 2941a26ae754SRob Clark #define A5XX_RB_CNTL_WIDTH__MASK 0x000000ff 2942a26ae754SRob Clark #define A5XX_RB_CNTL_WIDTH__SHIFT 0 2943a26ae754SRob Clark static inline uint32_t A5XX_RB_CNTL_WIDTH(uint32_t val) 2944a26ae754SRob Clark { 2945a26ae754SRob Clark return ((val >> 5) << A5XX_RB_CNTL_WIDTH__SHIFT) & A5XX_RB_CNTL_WIDTH__MASK; 2946a26ae754SRob Clark } 2947a26ae754SRob Clark #define A5XX_RB_CNTL_HEIGHT__MASK 0x0001fe00 2948a26ae754SRob Clark #define A5XX_RB_CNTL_HEIGHT__SHIFT 9 2949a26ae754SRob Clark static inline uint32_t A5XX_RB_CNTL_HEIGHT(uint32_t val) 2950a26ae754SRob Clark { 2951a26ae754SRob Clark return ((val >> 5) << A5XX_RB_CNTL_HEIGHT__SHIFT) & A5XX_RB_CNTL_HEIGHT__MASK; 2952a26ae754SRob Clark } 2953a26ae754SRob Clark #define A5XX_RB_CNTL_BYPASS 0x00020000 2954a26ae754SRob Clark 2955a26ae754SRob Clark #define REG_A5XX_RB_RENDER_CNTL 0x0000e141 295652260ae4SRob Clark #define A5XX_RB_RENDER_CNTL_BINNING_PASS 0x00000001 2957a26ae754SRob Clark #define A5XX_RB_RENDER_CNTL_SAMPLES_PASSED 0x00000040 295852260ae4SRob Clark #define A5XX_RB_RENDER_CNTL_DISABLE_COLOR_PIPE 0x00000080 2959a26ae754SRob Clark #define A5XX_RB_RENDER_CNTL_FLAG_DEPTH 0x00004000 2960a26ae754SRob Clark #define A5XX_RB_RENDER_CNTL_FLAG_DEPTH2 0x00008000 2961a26ae754SRob Clark #define A5XX_RB_RENDER_CNTL_FLAG_MRTS__MASK 0x00ff0000 2962a26ae754SRob Clark #define A5XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT 16 2963a26ae754SRob Clark static inline uint32_t A5XX_RB_RENDER_CNTL_FLAG_MRTS(uint32_t val) 2964a26ae754SRob Clark { 2965a26ae754SRob Clark return ((val) << A5XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT) & A5XX_RB_RENDER_CNTL_FLAG_MRTS__MASK; 2966a26ae754SRob Clark } 2967a26ae754SRob Clark #define A5XX_RB_RENDER_CNTL_FLAG_MRTS2__MASK 0xff000000 2968a26ae754SRob Clark #define A5XX_RB_RENDER_CNTL_FLAG_MRTS2__SHIFT 24 2969a26ae754SRob Clark static inline uint32_t A5XX_RB_RENDER_CNTL_FLAG_MRTS2(uint32_t val) 2970a26ae754SRob Clark { 2971a26ae754SRob Clark return ((val) << A5XX_RB_RENDER_CNTL_FLAG_MRTS2__SHIFT) & A5XX_RB_RENDER_CNTL_FLAG_MRTS2__MASK; 2972a26ae754SRob Clark } 2973a26ae754SRob Clark 2974a26ae754SRob Clark #define REG_A5XX_RB_RAS_MSAA_CNTL 0x0000e142 2975a26ae754SRob Clark #define A5XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003 2976a26ae754SRob Clark #define A5XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT 0 2977a26ae754SRob Clark static inline uint32_t A5XX_RB_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val) 2978a26ae754SRob Clark { 2979a26ae754SRob Clark return ((val) << A5XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK; 2980a26ae754SRob Clark } 2981a26ae754SRob Clark 2982a26ae754SRob Clark #define REG_A5XX_RB_DEST_MSAA_CNTL 0x0000e143 2983a26ae754SRob Clark #define A5XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003 2984a26ae754SRob Clark #define A5XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT 0 2985a26ae754SRob Clark static inline uint32_t A5XX_RB_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val) 2986a26ae754SRob Clark { 2987a26ae754SRob Clark return ((val) << A5XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK; 2988a26ae754SRob Clark } 2989a26ae754SRob Clark #define A5XX_RB_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004 2990a26ae754SRob Clark 2991a26ae754SRob Clark #define REG_A5XX_RB_RENDER_CONTROL0 0x0000e144 2992a26ae754SRob Clark #define A5XX_RB_RENDER_CONTROL0_VARYING 0x00000001 299352260ae4SRob Clark #define A5XX_RB_RENDER_CONTROL0_UNK3 0x00000008 2994a26ae754SRob Clark #define A5XX_RB_RENDER_CONTROL0_XCOORD 0x00000040 2995a26ae754SRob Clark #define A5XX_RB_RENDER_CONTROL0_YCOORD 0x00000080 2996a26ae754SRob Clark #define A5XX_RB_RENDER_CONTROL0_ZCOORD 0x00000100 2997a26ae754SRob Clark #define A5XX_RB_RENDER_CONTROL0_WCOORD 0x00000200 2998a26ae754SRob Clark 2999a26ae754SRob Clark #define REG_A5XX_RB_RENDER_CONTROL1 0x0000e145 3000*2d756322SRob Clark #define A5XX_RB_RENDER_CONTROL1_SAMPLEMASK 0x00000001 3001a26ae754SRob Clark #define A5XX_RB_RENDER_CONTROL1_FACENESS 0x00000002 3002*2d756322SRob Clark #define A5XX_RB_RENDER_CONTROL1_SAMPLEID 0x00000004 3003a26ae754SRob Clark 3004a26ae754SRob Clark #define REG_A5XX_RB_FS_OUTPUT_CNTL 0x0000e146 3005a26ae754SRob Clark #define A5XX_RB_FS_OUTPUT_CNTL_MRT__MASK 0x0000000f 3006a26ae754SRob Clark #define A5XX_RB_FS_OUTPUT_CNTL_MRT__SHIFT 0 3007a26ae754SRob Clark static inline uint32_t A5XX_RB_FS_OUTPUT_CNTL_MRT(uint32_t val) 3008a26ae754SRob Clark { 3009a26ae754SRob Clark return ((val) << A5XX_RB_FS_OUTPUT_CNTL_MRT__SHIFT) & A5XX_RB_FS_OUTPUT_CNTL_MRT__MASK; 3010a26ae754SRob Clark } 3011a26ae754SRob Clark #define A5XX_RB_FS_OUTPUT_CNTL_FRAG_WRITES_Z 0x00000020 3012a26ae754SRob Clark 3013a26ae754SRob Clark #define REG_A5XX_RB_RENDER_COMPONENTS 0x0000e147 3014a26ae754SRob Clark #define A5XX_RB_RENDER_COMPONENTS_RT0__MASK 0x0000000f 3015a26ae754SRob Clark #define A5XX_RB_RENDER_COMPONENTS_RT0__SHIFT 0 3016a26ae754SRob Clark static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT0(uint32_t val) 3017a26ae754SRob Clark { 3018a26ae754SRob Clark return ((val) << A5XX_RB_RENDER_COMPONENTS_RT0__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT0__MASK; 3019a26ae754SRob Clark } 3020a26ae754SRob Clark #define A5XX_RB_RENDER_COMPONENTS_RT1__MASK 0x000000f0 3021a26ae754SRob Clark #define A5XX_RB_RENDER_COMPONENTS_RT1__SHIFT 4 3022a26ae754SRob Clark static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT1(uint32_t val) 3023a26ae754SRob Clark { 3024a26ae754SRob Clark return ((val) << A5XX_RB_RENDER_COMPONENTS_RT1__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT1__MASK; 3025a26ae754SRob Clark } 3026a26ae754SRob Clark #define A5XX_RB_RENDER_COMPONENTS_RT2__MASK 0x00000f00 3027a26ae754SRob Clark #define A5XX_RB_RENDER_COMPONENTS_RT2__SHIFT 8 3028a26ae754SRob Clark static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT2(uint32_t val) 3029a26ae754SRob Clark { 3030a26ae754SRob Clark return ((val) << A5XX_RB_RENDER_COMPONENTS_RT2__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT2__MASK; 3031a26ae754SRob Clark } 3032a26ae754SRob Clark #define A5XX_RB_RENDER_COMPONENTS_RT3__MASK 0x0000f000 3033a26ae754SRob Clark #define A5XX_RB_RENDER_COMPONENTS_RT3__SHIFT 12 3034a26ae754SRob Clark static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT3(uint32_t val) 3035a26ae754SRob Clark { 3036a26ae754SRob Clark return ((val) << A5XX_RB_RENDER_COMPONENTS_RT3__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT3__MASK; 3037a26ae754SRob Clark } 3038a26ae754SRob Clark #define A5XX_RB_RENDER_COMPONENTS_RT4__MASK 0x000f0000 3039a26ae754SRob Clark #define A5XX_RB_RENDER_COMPONENTS_RT4__SHIFT 16 3040a26ae754SRob Clark static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT4(uint32_t val) 3041a26ae754SRob Clark { 3042a26ae754SRob Clark return ((val) << A5XX_RB_RENDER_COMPONENTS_RT4__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT4__MASK; 3043a26ae754SRob Clark } 3044a26ae754SRob Clark #define A5XX_RB_RENDER_COMPONENTS_RT5__MASK 0x00f00000 3045a26ae754SRob Clark #define A5XX_RB_RENDER_COMPONENTS_RT5__SHIFT 20 3046a26ae754SRob Clark static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT5(uint32_t val) 3047a26ae754SRob Clark { 3048a26ae754SRob Clark return ((val) << A5XX_RB_RENDER_COMPONENTS_RT5__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT5__MASK; 3049a26ae754SRob Clark } 3050a26ae754SRob Clark #define A5XX_RB_RENDER_COMPONENTS_RT6__MASK 0x0f000000 3051a26ae754SRob Clark #define A5XX_RB_RENDER_COMPONENTS_RT6__SHIFT 24 3052a26ae754SRob Clark static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT6(uint32_t val) 3053a26ae754SRob Clark { 3054a26ae754SRob Clark return ((val) << A5XX_RB_RENDER_COMPONENTS_RT6__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT6__MASK; 3055a26ae754SRob Clark } 3056a26ae754SRob Clark #define A5XX_RB_RENDER_COMPONENTS_RT7__MASK 0xf0000000 3057a26ae754SRob Clark #define A5XX_RB_RENDER_COMPONENTS_RT7__SHIFT 28 3058a26ae754SRob Clark static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT7(uint32_t val) 3059a26ae754SRob Clark { 3060a26ae754SRob Clark return ((val) << A5XX_RB_RENDER_COMPONENTS_RT7__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT7__MASK; 3061a26ae754SRob Clark } 3062a26ae754SRob Clark 3063a26ae754SRob Clark static inline uint32_t REG_A5XX_RB_MRT(uint32_t i0) { return 0x0000e150 + 0x7*i0; } 3064a26ae754SRob Clark 3065a26ae754SRob Clark static inline uint32_t REG_A5XX_RB_MRT_CONTROL(uint32_t i0) { return 0x0000e150 + 0x7*i0; } 3066a26ae754SRob Clark #define A5XX_RB_MRT_CONTROL_BLEND 0x00000001 3067a26ae754SRob Clark #define A5XX_RB_MRT_CONTROL_BLEND2 0x00000002 3068*2d756322SRob Clark #define A5XX_RB_MRT_CONTROL_ROP_ENABLE 0x00000004 3069*2d756322SRob Clark #define A5XX_RB_MRT_CONTROL_ROP_CODE__MASK 0x00000078 3070*2d756322SRob Clark #define A5XX_RB_MRT_CONTROL_ROP_CODE__SHIFT 3 3071*2d756322SRob Clark static inline uint32_t A5XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val) 3072*2d756322SRob Clark { 3073*2d756322SRob Clark return ((val) << A5XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A5XX_RB_MRT_CONTROL_ROP_CODE__MASK; 3074*2d756322SRob Clark } 3075a26ae754SRob Clark #define A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x00000780 3076a26ae754SRob Clark #define A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 7 3077a26ae754SRob Clark static inline uint32_t A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val) 3078a26ae754SRob Clark { 3079a26ae754SRob Clark return ((val) << A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK; 3080a26ae754SRob Clark } 3081a26ae754SRob Clark 3082a26ae754SRob Clark static inline uint32_t REG_A5XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x0000e151 + 0x7*i0; } 3083a26ae754SRob Clark #define A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f 3084a26ae754SRob Clark #define A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0 3085a26ae754SRob Clark static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val) 3086a26ae754SRob Clark { 3087a26ae754SRob Clark return ((val) << A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK; 3088a26ae754SRob Clark } 3089a26ae754SRob Clark #define A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0 3090a26ae754SRob Clark #define A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5 3091a26ae754SRob Clark static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val) 3092a26ae754SRob Clark { 3093a26ae754SRob Clark return ((val) << A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK; 3094a26ae754SRob Clark } 3095a26ae754SRob Clark #define A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00 3096a26ae754SRob Clark #define A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8 3097a26ae754SRob Clark static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val) 3098a26ae754SRob Clark { 3099a26ae754SRob Clark return ((val) << A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK; 3100a26ae754SRob Clark } 3101a26ae754SRob Clark #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000 3102a26ae754SRob Clark #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16 3103a26ae754SRob Clark static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val) 3104a26ae754SRob Clark { 3105a26ae754SRob Clark return ((val) << A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK; 3106a26ae754SRob Clark } 3107a26ae754SRob Clark #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000 3108a26ae754SRob Clark #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21 3109a26ae754SRob Clark static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val) 3110a26ae754SRob Clark { 3111a26ae754SRob Clark return ((val) << A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK; 3112a26ae754SRob Clark } 3113a26ae754SRob Clark #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000 3114a26ae754SRob Clark #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24 3115a26ae754SRob Clark static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val) 3116a26ae754SRob Clark { 3117a26ae754SRob Clark return ((val) << A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK; 3118a26ae754SRob Clark } 3119a26ae754SRob Clark 3120a26ae754SRob Clark static inline uint32_t REG_A5XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x0000e152 + 0x7*i0; } 3121a26ae754SRob Clark #define A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x000000ff 3122a26ae754SRob Clark #define A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0 3123a26ae754SRob Clark static inline uint32_t A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a5xx_color_fmt val) 3124a26ae754SRob Clark { 3125a26ae754SRob Clark return ((val) << A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK; 3126a26ae754SRob Clark } 3127a26ae754SRob Clark #define A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK 0x00000300 3128a26ae754SRob Clark #define A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT 8 3129a26ae754SRob Clark static inline uint32_t A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a5xx_tile_mode val) 3130a26ae754SRob Clark { 3131a26ae754SRob Clark return ((val) << A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK; 3132a26ae754SRob Clark } 3133*2d756322SRob Clark #define A5XX_RB_MRT_BUF_INFO_DITHER_MODE__MASK 0x00001800 3134*2d756322SRob Clark #define A5XX_RB_MRT_BUF_INFO_DITHER_MODE__SHIFT 11 3135*2d756322SRob Clark static inline uint32_t A5XX_RB_MRT_BUF_INFO_DITHER_MODE(enum adreno_rb_dither_mode val) 3136*2d756322SRob Clark { 3137*2d756322SRob Clark return ((val) << A5XX_RB_MRT_BUF_INFO_DITHER_MODE__SHIFT) & A5XX_RB_MRT_BUF_INFO_DITHER_MODE__MASK; 3138*2d756322SRob Clark } 3139a26ae754SRob Clark #define A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00006000 3140a26ae754SRob Clark #define A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 13 3141a26ae754SRob Clark static inline uint32_t A5XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val) 3142a26ae754SRob Clark { 3143a26ae754SRob Clark return ((val) << A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK; 3144a26ae754SRob Clark } 3145a26ae754SRob Clark #define A5XX_RB_MRT_BUF_INFO_COLOR_SRGB 0x00008000 3146a26ae754SRob Clark 3147a26ae754SRob Clark static inline uint32_t REG_A5XX_RB_MRT_PITCH(uint32_t i0) { return 0x0000e153 + 0x7*i0; } 3148a26ae754SRob Clark #define A5XX_RB_MRT_PITCH__MASK 0xffffffff 3149a26ae754SRob Clark #define A5XX_RB_MRT_PITCH__SHIFT 0 3150a26ae754SRob Clark static inline uint32_t A5XX_RB_MRT_PITCH(uint32_t val) 3151a26ae754SRob Clark { 3152a26ae754SRob Clark return ((val >> 6) << A5XX_RB_MRT_PITCH__SHIFT) & A5XX_RB_MRT_PITCH__MASK; 3153a26ae754SRob Clark } 3154a26ae754SRob Clark 3155a26ae754SRob Clark static inline uint32_t REG_A5XX_RB_MRT_ARRAY_PITCH(uint32_t i0) { return 0x0000e154 + 0x7*i0; } 3156a26ae754SRob Clark #define A5XX_RB_MRT_ARRAY_PITCH__MASK 0xffffffff 3157a26ae754SRob Clark #define A5XX_RB_MRT_ARRAY_PITCH__SHIFT 0 3158a26ae754SRob Clark static inline uint32_t A5XX_RB_MRT_ARRAY_PITCH(uint32_t val) 3159a26ae754SRob Clark { 3160a26ae754SRob Clark return ((val >> 6) << A5XX_RB_MRT_ARRAY_PITCH__SHIFT) & A5XX_RB_MRT_ARRAY_PITCH__MASK; 3161a26ae754SRob Clark } 3162a26ae754SRob Clark 3163a26ae754SRob Clark static inline uint32_t REG_A5XX_RB_MRT_BASE_LO(uint32_t i0) { return 0x0000e155 + 0x7*i0; } 3164a26ae754SRob Clark 3165a26ae754SRob Clark static inline uint32_t REG_A5XX_RB_MRT_BASE_HI(uint32_t i0) { return 0x0000e156 + 0x7*i0; } 3166a26ae754SRob Clark 3167a26ae754SRob Clark #define REG_A5XX_RB_BLEND_RED 0x0000e1a0 3168a26ae754SRob Clark #define A5XX_RB_BLEND_RED_UINT__MASK 0x000000ff 3169a26ae754SRob Clark #define A5XX_RB_BLEND_RED_UINT__SHIFT 0 3170a26ae754SRob Clark static inline uint32_t A5XX_RB_BLEND_RED_UINT(uint32_t val) 3171a26ae754SRob Clark { 3172a26ae754SRob Clark return ((val) << A5XX_RB_BLEND_RED_UINT__SHIFT) & A5XX_RB_BLEND_RED_UINT__MASK; 3173a26ae754SRob Clark } 3174a26ae754SRob Clark #define A5XX_RB_BLEND_RED_SINT__MASK 0x0000ff00 3175a26ae754SRob Clark #define A5XX_RB_BLEND_RED_SINT__SHIFT 8 3176a26ae754SRob Clark static inline uint32_t A5XX_RB_BLEND_RED_SINT(uint32_t val) 3177a26ae754SRob Clark { 3178a26ae754SRob Clark return ((val) << A5XX_RB_BLEND_RED_SINT__SHIFT) & A5XX_RB_BLEND_RED_SINT__MASK; 3179a26ae754SRob Clark } 3180a26ae754SRob Clark #define A5XX_RB_BLEND_RED_FLOAT__MASK 0xffff0000 3181a26ae754SRob Clark #define A5XX_RB_BLEND_RED_FLOAT__SHIFT 16 3182a26ae754SRob Clark static inline uint32_t A5XX_RB_BLEND_RED_FLOAT(float val) 3183a26ae754SRob Clark { 3184a26ae754SRob Clark return ((util_float_to_half(val)) << A5XX_RB_BLEND_RED_FLOAT__SHIFT) & A5XX_RB_BLEND_RED_FLOAT__MASK; 3185a26ae754SRob Clark } 3186a26ae754SRob Clark 3187a26ae754SRob Clark #define REG_A5XX_RB_BLEND_RED_F32 0x0000e1a1 3188a26ae754SRob Clark #define A5XX_RB_BLEND_RED_F32__MASK 0xffffffff 3189a26ae754SRob Clark #define A5XX_RB_BLEND_RED_F32__SHIFT 0 3190a26ae754SRob Clark static inline uint32_t A5XX_RB_BLEND_RED_F32(float val) 3191a26ae754SRob Clark { 3192a26ae754SRob Clark return ((fui(val)) << A5XX_RB_BLEND_RED_F32__SHIFT) & A5XX_RB_BLEND_RED_F32__MASK; 3193a26ae754SRob Clark } 3194a26ae754SRob Clark 3195a26ae754SRob Clark #define REG_A5XX_RB_BLEND_GREEN 0x0000e1a2 3196a26ae754SRob Clark #define A5XX_RB_BLEND_GREEN_UINT__MASK 0x000000ff 3197a26ae754SRob Clark #define A5XX_RB_BLEND_GREEN_UINT__SHIFT 0 3198a26ae754SRob Clark static inline uint32_t A5XX_RB_BLEND_GREEN_UINT(uint32_t val) 3199a26ae754SRob Clark { 3200a26ae754SRob Clark return ((val) << A5XX_RB_BLEND_GREEN_UINT__SHIFT) & A5XX_RB_BLEND_GREEN_UINT__MASK; 3201a26ae754SRob Clark } 3202a26ae754SRob Clark #define A5XX_RB_BLEND_GREEN_SINT__MASK 0x0000ff00 3203a26ae754SRob Clark #define A5XX_RB_BLEND_GREEN_SINT__SHIFT 8 3204a26ae754SRob Clark static inline uint32_t A5XX_RB_BLEND_GREEN_SINT(uint32_t val) 3205a26ae754SRob Clark { 3206a26ae754SRob Clark return ((val) << A5XX_RB_BLEND_GREEN_SINT__SHIFT) & A5XX_RB_BLEND_GREEN_SINT__MASK; 3207a26ae754SRob Clark } 3208a26ae754SRob Clark #define A5XX_RB_BLEND_GREEN_FLOAT__MASK 0xffff0000 3209a26ae754SRob Clark #define A5XX_RB_BLEND_GREEN_FLOAT__SHIFT 16 3210a26ae754SRob Clark static inline uint32_t A5XX_RB_BLEND_GREEN_FLOAT(float val) 3211a26ae754SRob Clark { 3212a26ae754SRob Clark return ((util_float_to_half(val)) << A5XX_RB_BLEND_GREEN_FLOAT__SHIFT) & A5XX_RB_BLEND_GREEN_FLOAT__MASK; 3213a26ae754SRob Clark } 3214a26ae754SRob Clark 3215a26ae754SRob Clark #define REG_A5XX_RB_BLEND_GREEN_F32 0x0000e1a3 3216a26ae754SRob Clark #define A5XX_RB_BLEND_GREEN_F32__MASK 0xffffffff 3217a26ae754SRob Clark #define A5XX_RB_BLEND_GREEN_F32__SHIFT 0 3218a26ae754SRob Clark static inline uint32_t A5XX_RB_BLEND_GREEN_F32(float val) 3219a26ae754SRob Clark { 3220a26ae754SRob Clark return ((fui(val)) << A5XX_RB_BLEND_GREEN_F32__SHIFT) & A5XX_RB_BLEND_GREEN_F32__MASK; 3221a26ae754SRob Clark } 3222a26ae754SRob Clark 3223a26ae754SRob Clark #define REG_A5XX_RB_BLEND_BLUE 0x0000e1a4 3224a26ae754SRob Clark #define A5XX_RB_BLEND_BLUE_UINT__MASK 0x000000ff 3225a26ae754SRob Clark #define A5XX_RB_BLEND_BLUE_UINT__SHIFT 0 3226a26ae754SRob Clark static inline uint32_t A5XX_RB_BLEND_BLUE_UINT(uint32_t val) 3227a26ae754SRob Clark { 3228a26ae754SRob Clark return ((val) << A5XX_RB_BLEND_BLUE_UINT__SHIFT) & A5XX_RB_BLEND_BLUE_UINT__MASK; 3229a26ae754SRob Clark } 3230a26ae754SRob Clark #define A5XX_RB_BLEND_BLUE_SINT__MASK 0x0000ff00 3231a26ae754SRob Clark #define A5XX_RB_BLEND_BLUE_SINT__SHIFT 8 3232a26ae754SRob Clark static inline uint32_t A5XX_RB_BLEND_BLUE_SINT(uint32_t val) 3233a26ae754SRob Clark { 3234a26ae754SRob Clark return ((val) << A5XX_RB_BLEND_BLUE_SINT__SHIFT) & A5XX_RB_BLEND_BLUE_SINT__MASK; 3235a26ae754SRob Clark } 3236a26ae754SRob Clark #define A5XX_RB_BLEND_BLUE_FLOAT__MASK 0xffff0000 3237a26ae754SRob Clark #define A5XX_RB_BLEND_BLUE_FLOAT__SHIFT 16 3238a26ae754SRob Clark static inline uint32_t A5XX_RB_BLEND_BLUE_FLOAT(float val) 3239a26ae754SRob Clark { 3240a26ae754SRob Clark return ((util_float_to_half(val)) << A5XX_RB_BLEND_BLUE_FLOAT__SHIFT) & A5XX_RB_BLEND_BLUE_FLOAT__MASK; 3241a26ae754SRob Clark } 3242a26ae754SRob Clark 3243a26ae754SRob Clark #define REG_A5XX_RB_BLEND_BLUE_F32 0x0000e1a5 3244a26ae754SRob Clark #define A5XX_RB_BLEND_BLUE_F32__MASK 0xffffffff 3245a26ae754SRob Clark #define A5XX_RB_BLEND_BLUE_F32__SHIFT 0 3246a26ae754SRob Clark static inline uint32_t A5XX_RB_BLEND_BLUE_F32(float val) 3247a26ae754SRob Clark { 3248a26ae754SRob Clark return ((fui(val)) << A5XX_RB_BLEND_BLUE_F32__SHIFT) & A5XX_RB_BLEND_BLUE_F32__MASK; 3249a26ae754SRob Clark } 3250a26ae754SRob Clark 3251a26ae754SRob Clark #define REG_A5XX_RB_BLEND_ALPHA 0x0000e1a6 3252a26ae754SRob Clark #define A5XX_RB_BLEND_ALPHA_UINT__MASK 0x000000ff 3253a26ae754SRob Clark #define A5XX_RB_BLEND_ALPHA_UINT__SHIFT 0 3254a26ae754SRob Clark static inline uint32_t A5XX_RB_BLEND_ALPHA_UINT(uint32_t val) 3255a26ae754SRob Clark { 3256a26ae754SRob Clark return ((val) << A5XX_RB_BLEND_ALPHA_UINT__SHIFT) & A5XX_RB_BLEND_ALPHA_UINT__MASK; 3257a26ae754SRob Clark } 3258a26ae754SRob Clark #define A5XX_RB_BLEND_ALPHA_SINT__MASK 0x0000ff00 3259a26ae754SRob Clark #define A5XX_RB_BLEND_ALPHA_SINT__SHIFT 8 3260a26ae754SRob Clark static inline uint32_t A5XX_RB_BLEND_ALPHA_SINT(uint32_t val) 3261a26ae754SRob Clark { 3262a26ae754SRob Clark return ((val) << A5XX_RB_BLEND_ALPHA_SINT__SHIFT) & A5XX_RB_BLEND_ALPHA_SINT__MASK; 3263a26ae754SRob Clark } 3264a26ae754SRob Clark #define A5XX_RB_BLEND_ALPHA_FLOAT__MASK 0xffff0000 3265a26ae754SRob Clark #define A5XX_RB_BLEND_ALPHA_FLOAT__SHIFT 16 3266a26ae754SRob Clark static inline uint32_t A5XX_RB_BLEND_ALPHA_FLOAT(float val) 3267a26ae754SRob Clark { 3268a26ae754SRob Clark return ((util_float_to_half(val)) << A5XX_RB_BLEND_ALPHA_FLOAT__SHIFT) & A5XX_RB_BLEND_ALPHA_FLOAT__MASK; 3269a26ae754SRob Clark } 3270a26ae754SRob Clark 3271a26ae754SRob Clark #define REG_A5XX_RB_BLEND_ALPHA_F32 0x0000e1a7 3272a26ae754SRob Clark #define A5XX_RB_BLEND_ALPHA_F32__MASK 0xffffffff 3273a26ae754SRob Clark #define A5XX_RB_BLEND_ALPHA_F32__SHIFT 0 3274a26ae754SRob Clark static inline uint32_t A5XX_RB_BLEND_ALPHA_F32(float val) 3275a26ae754SRob Clark { 3276a26ae754SRob Clark return ((fui(val)) << A5XX_RB_BLEND_ALPHA_F32__SHIFT) & A5XX_RB_BLEND_ALPHA_F32__MASK; 3277a26ae754SRob Clark } 3278a26ae754SRob Clark 3279a26ae754SRob Clark #define REG_A5XX_RB_ALPHA_CONTROL 0x0000e1a8 3280a26ae754SRob Clark #define A5XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK 0x000000ff 3281a26ae754SRob Clark #define A5XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT 0 3282a26ae754SRob Clark static inline uint32_t A5XX_RB_ALPHA_CONTROL_ALPHA_REF(uint32_t val) 3283a26ae754SRob Clark { 3284a26ae754SRob Clark return ((val) << A5XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT) & A5XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK; 3285a26ae754SRob Clark } 3286a26ae754SRob Clark #define A5XX_RB_ALPHA_CONTROL_ALPHA_TEST 0x00000100 3287a26ae754SRob Clark #define A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK 0x00000e00 3288a26ae754SRob Clark #define A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT 9 3289a26ae754SRob Clark static inline uint32_t A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val) 3290a26ae754SRob Clark { 3291a26ae754SRob Clark return ((val) << A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK; 3292a26ae754SRob Clark } 3293a26ae754SRob Clark 3294a26ae754SRob Clark #define REG_A5XX_RB_BLEND_CNTL 0x0000e1a9 3295a26ae754SRob Clark #define A5XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK 0x000000ff 3296a26ae754SRob Clark #define A5XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT 0 3297a26ae754SRob Clark static inline uint32_t A5XX_RB_BLEND_CNTL_ENABLE_BLEND(uint32_t val) 3298a26ae754SRob Clark { 3299a26ae754SRob Clark return ((val) << A5XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT) & A5XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK; 3300a26ae754SRob Clark } 3301a26ae754SRob Clark #define A5XX_RB_BLEND_CNTL_INDEPENDENT_BLEND 0x00000100 3302*2d756322SRob Clark #define A5XX_RB_BLEND_CNTL_ALPHA_TO_COVERAGE 0x00000400 3303a26ae754SRob Clark #define A5XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK 0xffff0000 3304a26ae754SRob Clark #define A5XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT 16 3305a26ae754SRob Clark static inline uint32_t A5XX_RB_BLEND_CNTL_SAMPLE_MASK(uint32_t val) 3306a26ae754SRob Clark { 3307a26ae754SRob Clark return ((val) << A5XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT) & A5XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK; 3308a26ae754SRob Clark } 3309a26ae754SRob Clark 3310a26ae754SRob Clark #define REG_A5XX_RB_DEPTH_PLANE_CNTL 0x0000e1b0 3311a26ae754SRob Clark #define A5XX_RB_DEPTH_PLANE_CNTL_FRAG_WRITES_Z 0x00000001 331252260ae4SRob Clark #define A5XX_RB_DEPTH_PLANE_CNTL_UNK1 0x00000002 3313a26ae754SRob Clark 3314a26ae754SRob Clark #define REG_A5XX_RB_DEPTH_CNTL 0x0000e1b1 3315a26ae754SRob Clark #define A5XX_RB_DEPTH_CNTL_Z_ENABLE 0x00000001 3316a26ae754SRob Clark #define A5XX_RB_DEPTH_CNTL_Z_WRITE_ENABLE 0x00000002 3317a26ae754SRob Clark #define A5XX_RB_DEPTH_CNTL_ZFUNC__MASK 0x0000001c 3318a26ae754SRob Clark #define A5XX_RB_DEPTH_CNTL_ZFUNC__SHIFT 2 3319a26ae754SRob Clark static inline uint32_t A5XX_RB_DEPTH_CNTL_ZFUNC(enum adreno_compare_func val) 3320a26ae754SRob Clark { 3321a26ae754SRob Clark return ((val) << A5XX_RB_DEPTH_CNTL_ZFUNC__SHIFT) & A5XX_RB_DEPTH_CNTL_ZFUNC__MASK; 3322a26ae754SRob Clark } 3323a26ae754SRob Clark #define A5XX_RB_DEPTH_CNTL_Z_TEST_ENABLE 0x00000040 3324a26ae754SRob Clark 3325a26ae754SRob Clark #define REG_A5XX_RB_DEPTH_BUFFER_INFO 0x0000e1b2 3326a26ae754SRob Clark #define A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK 0x00000007 3327a26ae754SRob Clark #define A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT 0 3328a26ae754SRob Clark static inline uint32_t A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a5xx_depth_format val) 3329a26ae754SRob Clark { 3330a26ae754SRob Clark return ((val) << A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK; 3331a26ae754SRob Clark } 3332a26ae754SRob Clark 3333a26ae754SRob Clark #define REG_A5XX_RB_DEPTH_BUFFER_BASE_LO 0x0000e1b3 3334a26ae754SRob Clark 3335a26ae754SRob Clark #define REG_A5XX_RB_DEPTH_BUFFER_BASE_HI 0x0000e1b4 3336a26ae754SRob Clark 3337a26ae754SRob Clark #define REG_A5XX_RB_DEPTH_BUFFER_PITCH 0x0000e1b5 3338a26ae754SRob Clark #define A5XX_RB_DEPTH_BUFFER_PITCH__MASK 0xffffffff 3339a26ae754SRob Clark #define A5XX_RB_DEPTH_BUFFER_PITCH__SHIFT 0 3340a26ae754SRob Clark static inline uint32_t A5XX_RB_DEPTH_BUFFER_PITCH(uint32_t val) 3341a26ae754SRob Clark { 334252260ae4SRob Clark return ((val >> 6) << A5XX_RB_DEPTH_BUFFER_PITCH__SHIFT) & A5XX_RB_DEPTH_BUFFER_PITCH__MASK; 3343a26ae754SRob Clark } 3344a26ae754SRob Clark 3345a26ae754SRob Clark #define REG_A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH 0x0000e1b6 3346a26ae754SRob Clark #define A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK 0xffffffff 3347a26ae754SRob Clark #define A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT 0 3348a26ae754SRob Clark static inline uint32_t A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH(uint32_t val) 3349a26ae754SRob Clark { 335052260ae4SRob Clark return ((val >> 6) << A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT) & A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK; 3351a26ae754SRob Clark } 3352a26ae754SRob Clark 3353a26ae754SRob Clark #define REG_A5XX_RB_STENCIL_CONTROL 0x0000e1c0 3354a26ae754SRob Clark #define A5XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001 3355a26ae754SRob Clark #define A5XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000002 3356a26ae754SRob Clark #define A5XX_RB_STENCIL_CONTROL_STENCIL_READ 0x00000004 3357a26ae754SRob Clark #define A5XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700 3358a26ae754SRob Clark #define A5XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8 3359a26ae754SRob Clark static inline uint32_t A5XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val) 3360a26ae754SRob Clark { 3361a26ae754SRob Clark return ((val) << A5XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A5XX_RB_STENCIL_CONTROL_FUNC__MASK; 3362a26ae754SRob Clark } 3363a26ae754SRob Clark #define A5XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800 3364a26ae754SRob Clark #define A5XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11 3365a26ae754SRob Clark static inline uint32_t A5XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val) 3366a26ae754SRob Clark { 3367a26ae754SRob Clark return ((val) << A5XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A5XX_RB_STENCIL_CONTROL_FAIL__MASK; 3368a26ae754SRob Clark } 3369a26ae754SRob Clark #define A5XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000 3370a26ae754SRob Clark #define A5XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14 3371a26ae754SRob Clark static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val) 3372a26ae754SRob Clark { 3373a26ae754SRob Clark return ((val) << A5XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZPASS__MASK; 3374a26ae754SRob Clark } 3375a26ae754SRob Clark #define A5XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000 3376a26ae754SRob Clark #define A5XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17 3377a26ae754SRob Clark static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val) 3378a26ae754SRob Clark { 3379a26ae754SRob Clark return ((val) << A5XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZFAIL__MASK; 3380a26ae754SRob Clark } 3381a26ae754SRob Clark #define A5XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000 3382a26ae754SRob Clark #define A5XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20 3383a26ae754SRob Clark static inline uint32_t A5XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val) 3384a26ae754SRob Clark { 3385a26ae754SRob Clark return ((val) << A5XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_FUNC_BF__MASK; 3386a26ae754SRob Clark } 3387a26ae754SRob Clark #define A5XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000 3388a26ae754SRob Clark #define A5XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23 3389a26ae754SRob Clark static inline uint32_t A5XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val) 3390a26ae754SRob Clark { 3391a26ae754SRob Clark return ((val) << A5XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_FAIL_BF__MASK; 3392a26ae754SRob Clark } 3393a26ae754SRob Clark #define A5XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000 3394a26ae754SRob Clark #define A5XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26 3395a26ae754SRob Clark static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val) 3396a26ae754SRob Clark { 3397a26ae754SRob Clark return ((val) << A5XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK; 3398a26ae754SRob Clark } 3399a26ae754SRob Clark #define A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000 3400a26ae754SRob Clark #define A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29 3401a26ae754SRob Clark static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val) 3402a26ae754SRob Clark { 3403a26ae754SRob Clark return ((val) << A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK; 3404a26ae754SRob Clark } 3405a26ae754SRob Clark 3406a26ae754SRob Clark #define REG_A5XX_RB_STENCIL_INFO 0x0000e1c1 3407a26ae754SRob Clark #define A5XX_RB_STENCIL_INFO_SEPARATE_STENCIL 0x00000001 3408a26ae754SRob Clark 3409a26ae754SRob Clark #define REG_A5XX_RB_STENCIL_BASE_LO 0x0000e1c2 3410a26ae754SRob Clark 3411a26ae754SRob Clark #define REG_A5XX_RB_STENCIL_BASE_HI 0x0000e1c3 3412a26ae754SRob Clark 3413a26ae754SRob Clark #define REG_A5XX_RB_STENCIL_PITCH 0x0000e1c4 3414a26ae754SRob Clark #define A5XX_RB_STENCIL_PITCH__MASK 0xffffffff 3415a26ae754SRob Clark #define A5XX_RB_STENCIL_PITCH__SHIFT 0 3416a26ae754SRob Clark static inline uint32_t A5XX_RB_STENCIL_PITCH(uint32_t val) 3417a26ae754SRob Clark { 3418a26ae754SRob Clark return ((val >> 6) << A5XX_RB_STENCIL_PITCH__SHIFT) & A5XX_RB_STENCIL_PITCH__MASK; 3419a26ae754SRob Clark } 3420a26ae754SRob Clark 3421a26ae754SRob Clark #define REG_A5XX_RB_STENCIL_ARRAY_PITCH 0x0000e1c5 3422a26ae754SRob Clark #define A5XX_RB_STENCIL_ARRAY_PITCH__MASK 0xffffffff 3423a26ae754SRob Clark #define A5XX_RB_STENCIL_ARRAY_PITCH__SHIFT 0 3424a26ae754SRob Clark static inline uint32_t A5XX_RB_STENCIL_ARRAY_PITCH(uint32_t val) 3425a26ae754SRob Clark { 3426a26ae754SRob Clark return ((val >> 6) << A5XX_RB_STENCIL_ARRAY_PITCH__SHIFT) & A5XX_RB_STENCIL_ARRAY_PITCH__MASK; 3427a26ae754SRob Clark } 3428a26ae754SRob Clark 3429a26ae754SRob Clark #define REG_A5XX_RB_STENCILREFMASK 0x0000e1c6 3430a26ae754SRob Clark #define A5XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff 3431a26ae754SRob Clark #define A5XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0 3432a26ae754SRob Clark static inline uint32_t A5XX_RB_STENCILREFMASK_STENCILREF(uint32_t val) 3433a26ae754SRob Clark { 3434a26ae754SRob Clark return ((val) << A5XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A5XX_RB_STENCILREFMASK_STENCILREF__MASK; 3435a26ae754SRob Clark } 3436a26ae754SRob Clark #define A5XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00 3437a26ae754SRob Clark #define A5XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8 3438a26ae754SRob Clark static inline uint32_t A5XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val) 3439a26ae754SRob Clark { 3440a26ae754SRob Clark return ((val) << A5XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A5XX_RB_STENCILREFMASK_STENCILMASK__MASK; 3441a26ae754SRob Clark } 3442a26ae754SRob Clark #define A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000 3443a26ae754SRob Clark #define A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16 3444a26ae754SRob Clark static inline uint32_t A5XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val) 3445a26ae754SRob Clark { 3446a26ae754SRob Clark return ((val) << A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK; 3447a26ae754SRob Clark } 3448a26ae754SRob Clark 3449*2d756322SRob Clark #define REG_A5XX_RB_STENCILREFMASK_BF 0x0000e1c7 3450*2d756322SRob Clark #define A5XX_RB_STENCILREFMASK_BF_STENCILREF__MASK 0x000000ff 3451*2d756322SRob Clark #define A5XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT 0 3452*2d756322SRob Clark static inline uint32_t A5XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val) 3453*2d756322SRob Clark { 3454*2d756322SRob Clark return ((val) << A5XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A5XX_RB_STENCILREFMASK_BF_STENCILREF__MASK; 3455*2d756322SRob Clark } 3456*2d756322SRob Clark #define A5XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK 0x0000ff00 3457*2d756322SRob Clark #define A5XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT 8 3458*2d756322SRob Clark static inline uint32_t A5XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val) 3459*2d756322SRob Clark { 3460*2d756322SRob Clark return ((val) << A5XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A5XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK; 3461*2d756322SRob Clark } 3462*2d756322SRob Clark #define A5XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK 0x00ff0000 3463*2d756322SRob Clark #define A5XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT 16 3464*2d756322SRob Clark static inline uint32_t A5XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val) 3465*2d756322SRob Clark { 3466*2d756322SRob Clark return ((val) << A5XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A5XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK; 3467*2d756322SRob Clark } 3468a26ae754SRob Clark 3469a26ae754SRob Clark #define REG_A5XX_RB_WINDOW_OFFSET 0x0000e1d0 3470a26ae754SRob Clark #define A5XX_RB_WINDOW_OFFSET_WINDOW_OFFSET_DISABLE 0x80000000 3471a26ae754SRob Clark #define A5XX_RB_WINDOW_OFFSET_X__MASK 0x00007fff 3472a26ae754SRob Clark #define A5XX_RB_WINDOW_OFFSET_X__SHIFT 0 3473a26ae754SRob Clark static inline uint32_t A5XX_RB_WINDOW_OFFSET_X(uint32_t val) 3474a26ae754SRob Clark { 3475a26ae754SRob Clark return ((val) << A5XX_RB_WINDOW_OFFSET_X__SHIFT) & A5XX_RB_WINDOW_OFFSET_X__MASK; 3476a26ae754SRob Clark } 3477a26ae754SRob Clark #define A5XX_RB_WINDOW_OFFSET_Y__MASK 0x7fff0000 3478a26ae754SRob Clark #define A5XX_RB_WINDOW_OFFSET_Y__SHIFT 16 3479a26ae754SRob Clark static inline uint32_t A5XX_RB_WINDOW_OFFSET_Y(uint32_t val) 3480a26ae754SRob Clark { 3481a26ae754SRob Clark return ((val) << A5XX_RB_WINDOW_OFFSET_Y__SHIFT) & A5XX_RB_WINDOW_OFFSET_Y__MASK; 3482a26ae754SRob Clark } 3483a26ae754SRob Clark 348452260ae4SRob Clark #define REG_A5XX_RB_SAMPLE_COUNT_CONTROL 0x0000e1d1 348552260ae4SRob Clark #define A5XX_RB_SAMPLE_COUNT_CONTROL_COPY 0x00000002 348652260ae4SRob Clark 3487a26ae754SRob Clark #define REG_A5XX_RB_BLIT_CNTL 0x0000e210 348852260ae4SRob Clark #define A5XX_RB_BLIT_CNTL_BUF__MASK 0x0000000f 3489a26ae754SRob Clark #define A5XX_RB_BLIT_CNTL_BUF__SHIFT 0 3490a26ae754SRob Clark static inline uint32_t A5XX_RB_BLIT_CNTL_BUF(enum a5xx_blit_buf val) 3491a26ae754SRob Clark { 3492a26ae754SRob Clark return ((val) << A5XX_RB_BLIT_CNTL_BUF__SHIFT) & A5XX_RB_BLIT_CNTL_BUF__MASK; 3493a26ae754SRob Clark } 3494a26ae754SRob Clark 3495a26ae754SRob Clark #define REG_A5XX_RB_RESOLVE_CNTL_1 0x0000e211 3496a26ae754SRob Clark #define A5XX_RB_RESOLVE_CNTL_1_WINDOW_OFFSET_DISABLE 0x80000000 3497a26ae754SRob Clark #define A5XX_RB_RESOLVE_CNTL_1_X__MASK 0x00007fff 3498a26ae754SRob Clark #define A5XX_RB_RESOLVE_CNTL_1_X__SHIFT 0 3499a26ae754SRob Clark static inline uint32_t A5XX_RB_RESOLVE_CNTL_1_X(uint32_t val) 3500a26ae754SRob Clark { 3501a26ae754SRob Clark return ((val) << A5XX_RB_RESOLVE_CNTL_1_X__SHIFT) & A5XX_RB_RESOLVE_CNTL_1_X__MASK; 3502a26ae754SRob Clark } 3503a26ae754SRob Clark #define A5XX_RB_RESOLVE_CNTL_1_Y__MASK 0x7fff0000 3504a26ae754SRob Clark #define A5XX_RB_RESOLVE_CNTL_1_Y__SHIFT 16 3505a26ae754SRob Clark static inline uint32_t A5XX_RB_RESOLVE_CNTL_1_Y(uint32_t val) 3506a26ae754SRob Clark { 3507a26ae754SRob Clark return ((val) << A5XX_RB_RESOLVE_CNTL_1_Y__SHIFT) & A5XX_RB_RESOLVE_CNTL_1_Y__MASK; 3508a26ae754SRob Clark } 3509a26ae754SRob Clark 3510a26ae754SRob Clark #define REG_A5XX_RB_RESOLVE_CNTL_2 0x0000e212 3511a26ae754SRob Clark #define A5XX_RB_RESOLVE_CNTL_2_WINDOW_OFFSET_DISABLE 0x80000000 3512a26ae754SRob Clark #define A5XX_RB_RESOLVE_CNTL_2_X__MASK 0x00007fff 3513a26ae754SRob Clark #define A5XX_RB_RESOLVE_CNTL_2_X__SHIFT 0 3514a26ae754SRob Clark static inline uint32_t A5XX_RB_RESOLVE_CNTL_2_X(uint32_t val) 3515a26ae754SRob Clark { 3516a26ae754SRob Clark return ((val) << A5XX_RB_RESOLVE_CNTL_2_X__SHIFT) & A5XX_RB_RESOLVE_CNTL_2_X__MASK; 3517a26ae754SRob Clark } 3518a26ae754SRob Clark #define A5XX_RB_RESOLVE_CNTL_2_Y__MASK 0x7fff0000 3519a26ae754SRob Clark #define A5XX_RB_RESOLVE_CNTL_2_Y__SHIFT 16 3520a26ae754SRob Clark static inline uint32_t A5XX_RB_RESOLVE_CNTL_2_Y(uint32_t val) 3521a26ae754SRob Clark { 3522a26ae754SRob Clark return ((val) << A5XX_RB_RESOLVE_CNTL_2_Y__SHIFT) & A5XX_RB_RESOLVE_CNTL_2_Y__MASK; 3523a26ae754SRob Clark } 3524a26ae754SRob Clark 3525a26ae754SRob Clark #define REG_A5XX_RB_RESOLVE_CNTL_3 0x0000e213 3526*2d756322SRob Clark #define A5XX_RB_RESOLVE_CNTL_3_TILED 0x00000001 3527a26ae754SRob Clark 3528a26ae754SRob Clark #define REG_A5XX_RB_BLIT_DST_LO 0x0000e214 3529a26ae754SRob Clark 3530a26ae754SRob Clark #define REG_A5XX_RB_BLIT_DST_HI 0x0000e215 3531a26ae754SRob Clark 3532a26ae754SRob Clark #define REG_A5XX_RB_BLIT_DST_PITCH 0x0000e216 3533a26ae754SRob Clark #define A5XX_RB_BLIT_DST_PITCH__MASK 0xffffffff 3534a26ae754SRob Clark #define A5XX_RB_BLIT_DST_PITCH__SHIFT 0 3535a26ae754SRob Clark static inline uint32_t A5XX_RB_BLIT_DST_PITCH(uint32_t val) 3536a26ae754SRob Clark { 3537a26ae754SRob Clark return ((val >> 6) << A5XX_RB_BLIT_DST_PITCH__SHIFT) & A5XX_RB_BLIT_DST_PITCH__MASK; 3538a26ae754SRob Clark } 3539a26ae754SRob Clark 3540a26ae754SRob Clark #define REG_A5XX_RB_BLIT_DST_ARRAY_PITCH 0x0000e217 3541a26ae754SRob Clark #define A5XX_RB_BLIT_DST_ARRAY_PITCH__MASK 0xffffffff 3542a26ae754SRob Clark #define A5XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT 0 3543a26ae754SRob Clark static inline uint32_t A5XX_RB_BLIT_DST_ARRAY_PITCH(uint32_t val) 3544a26ae754SRob Clark { 3545a26ae754SRob Clark return ((val >> 6) << A5XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT) & A5XX_RB_BLIT_DST_ARRAY_PITCH__MASK; 3546a26ae754SRob Clark } 3547a26ae754SRob Clark 3548a26ae754SRob Clark #define REG_A5XX_RB_CLEAR_COLOR_DW0 0x0000e218 3549a26ae754SRob Clark 3550a26ae754SRob Clark #define REG_A5XX_RB_CLEAR_COLOR_DW1 0x0000e219 3551a26ae754SRob Clark 3552a26ae754SRob Clark #define REG_A5XX_RB_CLEAR_COLOR_DW2 0x0000e21a 3553a26ae754SRob Clark 3554a26ae754SRob Clark #define REG_A5XX_RB_CLEAR_COLOR_DW3 0x0000e21b 3555a26ae754SRob Clark 3556a26ae754SRob Clark #define REG_A5XX_RB_CLEAR_CNTL 0x0000e21c 3557a26ae754SRob Clark #define A5XX_RB_CLEAR_CNTL_FAST_CLEAR 0x00000002 3558*2d756322SRob Clark #define A5XX_RB_CLEAR_CNTL_MSAA_RESOLVE 0x00000004 3559a26ae754SRob Clark #define A5XX_RB_CLEAR_CNTL_MASK__MASK 0x000000f0 3560a26ae754SRob Clark #define A5XX_RB_CLEAR_CNTL_MASK__SHIFT 4 3561a26ae754SRob Clark static inline uint32_t A5XX_RB_CLEAR_CNTL_MASK(uint32_t val) 3562a26ae754SRob Clark { 3563a26ae754SRob Clark return ((val) << A5XX_RB_CLEAR_CNTL_MASK__SHIFT) & A5XX_RB_CLEAR_CNTL_MASK__MASK; 3564a26ae754SRob Clark } 3565a26ae754SRob Clark 3566a26ae754SRob Clark #define REG_A5XX_RB_DEPTH_FLAG_BUFFER_BASE_LO 0x0000e240 3567a26ae754SRob Clark 3568a26ae754SRob Clark #define REG_A5XX_RB_DEPTH_FLAG_BUFFER_BASE_HI 0x0000e241 3569a26ae754SRob Clark 3570a26ae754SRob Clark #define REG_A5XX_RB_DEPTH_FLAG_BUFFER_PITCH 0x0000e242 3571a26ae754SRob Clark 3572a26ae754SRob Clark static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER(uint32_t i0) { return 0x0000e243 + 0x4*i0; } 3573a26ae754SRob Clark 3574a26ae754SRob Clark static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_ADDR_LO(uint32_t i0) { return 0x0000e243 + 0x4*i0; } 3575a26ae754SRob Clark 3576a26ae754SRob Clark static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_ADDR_HI(uint32_t i0) { return 0x0000e244 + 0x4*i0; } 3577a26ae754SRob Clark 3578a26ae754SRob Clark static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_PITCH(uint32_t i0) { return 0x0000e245 + 0x4*i0; } 3579a26ae754SRob Clark #define A5XX_RB_MRT_FLAG_BUFFER_PITCH__MASK 0xffffffff 3580a26ae754SRob Clark #define A5XX_RB_MRT_FLAG_BUFFER_PITCH__SHIFT 0 3581a26ae754SRob Clark static inline uint32_t A5XX_RB_MRT_FLAG_BUFFER_PITCH(uint32_t val) 3582a26ae754SRob Clark { 3583a26ae754SRob Clark return ((val >> 6) << A5XX_RB_MRT_FLAG_BUFFER_PITCH__SHIFT) & A5XX_RB_MRT_FLAG_BUFFER_PITCH__MASK; 3584a26ae754SRob Clark } 3585a26ae754SRob Clark 3586a26ae754SRob Clark static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH(uint32_t i0) { return 0x0000e246 + 0x4*i0; } 3587a26ae754SRob Clark #define A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__MASK 0xffffffff 3588a26ae754SRob Clark #define A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__SHIFT 0 3589a26ae754SRob Clark static inline uint32_t A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH(uint32_t val) 3590a26ae754SRob Clark { 3591a26ae754SRob Clark return ((val >> 6) << A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__SHIFT) & A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__MASK; 3592a26ae754SRob Clark } 3593a26ae754SRob Clark 3594a26ae754SRob Clark #define REG_A5XX_RB_BLIT_FLAG_DST_LO 0x0000e263 3595a26ae754SRob Clark 3596a26ae754SRob Clark #define REG_A5XX_RB_BLIT_FLAG_DST_HI 0x0000e264 3597a26ae754SRob Clark 3598a26ae754SRob Clark #define REG_A5XX_RB_BLIT_FLAG_DST_PITCH 0x0000e265 3599a26ae754SRob Clark #define A5XX_RB_BLIT_FLAG_DST_PITCH__MASK 0xffffffff 3600a26ae754SRob Clark #define A5XX_RB_BLIT_FLAG_DST_PITCH__SHIFT 0 3601a26ae754SRob Clark static inline uint32_t A5XX_RB_BLIT_FLAG_DST_PITCH(uint32_t val) 3602a26ae754SRob Clark { 3603a26ae754SRob Clark return ((val >> 6) << A5XX_RB_BLIT_FLAG_DST_PITCH__SHIFT) & A5XX_RB_BLIT_FLAG_DST_PITCH__MASK; 3604a26ae754SRob Clark } 3605a26ae754SRob Clark 3606a26ae754SRob Clark #define REG_A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH 0x0000e266 3607a26ae754SRob Clark #define A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__MASK 0xffffffff 3608a26ae754SRob Clark #define A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__SHIFT 0 3609a26ae754SRob Clark static inline uint32_t A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH(uint32_t val) 3610a26ae754SRob Clark { 3611a26ae754SRob Clark return ((val >> 6) << A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__SHIFT) & A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__MASK; 3612a26ae754SRob Clark } 3613a26ae754SRob Clark 361452260ae4SRob Clark #define REG_A5XX_RB_SAMPLE_COUNT_ADDR_LO 0x0000e267 361552260ae4SRob Clark 361652260ae4SRob Clark #define REG_A5XX_RB_SAMPLE_COUNT_ADDR_HI 0x0000e268 361752260ae4SRob Clark 3618a26ae754SRob Clark #define REG_A5XX_VPC_CNTL_0 0x0000e280 3619a26ae754SRob Clark #define A5XX_VPC_CNTL_0_STRIDE_IN_VPC__MASK 0x0000007f 3620a26ae754SRob Clark #define A5XX_VPC_CNTL_0_STRIDE_IN_VPC__SHIFT 0 3621a26ae754SRob Clark static inline uint32_t A5XX_VPC_CNTL_0_STRIDE_IN_VPC(uint32_t val) 3622a26ae754SRob Clark { 3623a26ae754SRob Clark return ((val) << A5XX_VPC_CNTL_0_STRIDE_IN_VPC__SHIFT) & A5XX_VPC_CNTL_0_STRIDE_IN_VPC__MASK; 3624a26ae754SRob Clark } 3625a26ae754SRob Clark #define A5XX_VPC_CNTL_0_VARYING 0x00000800 3626a26ae754SRob Clark 3627a26ae754SRob Clark static inline uint32_t REG_A5XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x0000e282 + 0x1*i0; } 3628a26ae754SRob Clark 3629a26ae754SRob Clark static inline uint32_t REG_A5XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x0000e282 + 0x1*i0; } 3630a26ae754SRob Clark 3631a26ae754SRob Clark static inline uint32_t REG_A5XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x0000e28a + 0x1*i0; } 3632a26ae754SRob Clark 3633a26ae754SRob Clark static inline uint32_t REG_A5XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x0000e28a + 0x1*i0; } 3634a26ae754SRob Clark 3635a26ae754SRob Clark #define REG_A5XX_UNKNOWN_E292 0x0000e292 3636a26ae754SRob Clark 3637a26ae754SRob Clark #define REG_A5XX_UNKNOWN_E293 0x0000e293 3638a26ae754SRob Clark 3639a26ae754SRob Clark static inline uint32_t REG_A5XX_VPC_VAR(uint32_t i0) { return 0x0000e294 + 0x1*i0; } 3640a26ae754SRob Clark 3641a26ae754SRob Clark static inline uint32_t REG_A5XX_VPC_VAR_DISABLE(uint32_t i0) { return 0x0000e294 + 0x1*i0; } 3642a26ae754SRob Clark 3643a26ae754SRob Clark #define REG_A5XX_VPC_GS_SIV_CNTL 0x0000e298 3644a26ae754SRob Clark 3645a26ae754SRob Clark #define REG_A5XX_UNKNOWN_E29A 0x0000e29a 3646a26ae754SRob Clark 3647a26ae754SRob Clark #define REG_A5XX_VPC_PACK 0x0000e29d 3648a26ae754SRob Clark #define A5XX_VPC_PACK_NUMNONPOSVAR__MASK 0x000000ff 3649a26ae754SRob Clark #define A5XX_VPC_PACK_NUMNONPOSVAR__SHIFT 0 3650a26ae754SRob Clark static inline uint32_t A5XX_VPC_PACK_NUMNONPOSVAR(uint32_t val) 3651a26ae754SRob Clark { 3652a26ae754SRob Clark return ((val) << A5XX_VPC_PACK_NUMNONPOSVAR__SHIFT) & A5XX_VPC_PACK_NUMNONPOSVAR__MASK; 3653a26ae754SRob Clark } 365452260ae4SRob Clark #define A5XX_VPC_PACK_PSIZELOC__MASK 0x0000ff00 365552260ae4SRob Clark #define A5XX_VPC_PACK_PSIZELOC__SHIFT 8 365652260ae4SRob Clark static inline uint32_t A5XX_VPC_PACK_PSIZELOC(uint32_t val) 365752260ae4SRob Clark { 365852260ae4SRob Clark return ((val) << A5XX_VPC_PACK_PSIZELOC__SHIFT) & A5XX_VPC_PACK_PSIZELOC__MASK; 365952260ae4SRob Clark } 3660a26ae754SRob Clark 3661a26ae754SRob Clark #define REG_A5XX_VPC_FS_PRIMITIVEID_CNTL 0x0000e2a0 3662a26ae754SRob Clark 366352260ae4SRob Clark #define REG_A5XX_VPC_SO_BUF_CNTL 0x0000e2a1 366452260ae4SRob Clark #define A5XX_VPC_SO_BUF_CNTL_BUF0 0x00000001 366552260ae4SRob Clark #define A5XX_VPC_SO_BUF_CNTL_BUF1 0x00000008 366652260ae4SRob Clark #define A5XX_VPC_SO_BUF_CNTL_BUF2 0x00000040 366752260ae4SRob Clark #define A5XX_VPC_SO_BUF_CNTL_BUF3 0x00000200 366852260ae4SRob Clark #define A5XX_VPC_SO_BUF_CNTL_ENABLE 0x00008000 3669a26ae754SRob Clark 3670a26ae754SRob Clark #define REG_A5XX_VPC_SO_OVERRIDE 0x0000e2a2 367152260ae4SRob Clark #define A5XX_VPC_SO_OVERRIDE_SO_DISABLE 0x00000001 3672a26ae754SRob Clark 367352260ae4SRob Clark #define REG_A5XX_VPC_SO_CNTL 0x0000e2a3 367452260ae4SRob Clark #define A5XX_VPC_SO_CNTL_ENABLE 0x00010000 3675a26ae754SRob Clark 367652260ae4SRob Clark #define REG_A5XX_VPC_SO_PROG 0x0000e2a4 367752260ae4SRob Clark #define A5XX_VPC_SO_PROG_A_BUF__MASK 0x00000003 367852260ae4SRob Clark #define A5XX_VPC_SO_PROG_A_BUF__SHIFT 0 367952260ae4SRob Clark static inline uint32_t A5XX_VPC_SO_PROG_A_BUF(uint32_t val) 368052260ae4SRob Clark { 368152260ae4SRob Clark return ((val) << A5XX_VPC_SO_PROG_A_BUF__SHIFT) & A5XX_VPC_SO_PROG_A_BUF__MASK; 368252260ae4SRob Clark } 368352260ae4SRob Clark #define A5XX_VPC_SO_PROG_A_OFF__MASK 0x000007fc 368452260ae4SRob Clark #define A5XX_VPC_SO_PROG_A_OFF__SHIFT 2 368552260ae4SRob Clark static inline uint32_t A5XX_VPC_SO_PROG_A_OFF(uint32_t val) 368652260ae4SRob Clark { 368752260ae4SRob Clark return ((val >> 2) << A5XX_VPC_SO_PROG_A_OFF__SHIFT) & A5XX_VPC_SO_PROG_A_OFF__MASK; 368852260ae4SRob Clark } 368952260ae4SRob Clark #define A5XX_VPC_SO_PROG_A_EN 0x00000800 369052260ae4SRob Clark #define A5XX_VPC_SO_PROG_B_BUF__MASK 0x00003000 369152260ae4SRob Clark #define A5XX_VPC_SO_PROG_B_BUF__SHIFT 12 369252260ae4SRob Clark static inline uint32_t A5XX_VPC_SO_PROG_B_BUF(uint32_t val) 369352260ae4SRob Clark { 369452260ae4SRob Clark return ((val) << A5XX_VPC_SO_PROG_B_BUF__SHIFT) & A5XX_VPC_SO_PROG_B_BUF__MASK; 369552260ae4SRob Clark } 369652260ae4SRob Clark #define A5XX_VPC_SO_PROG_B_OFF__MASK 0x007fc000 369752260ae4SRob Clark #define A5XX_VPC_SO_PROG_B_OFF__SHIFT 14 369852260ae4SRob Clark static inline uint32_t A5XX_VPC_SO_PROG_B_OFF(uint32_t val) 369952260ae4SRob Clark { 370052260ae4SRob Clark return ((val >> 2) << A5XX_VPC_SO_PROG_B_OFF__SHIFT) & A5XX_VPC_SO_PROG_B_OFF__MASK; 370152260ae4SRob Clark } 370252260ae4SRob Clark #define A5XX_VPC_SO_PROG_B_EN 0x00800000 3703a26ae754SRob Clark 370452260ae4SRob Clark static inline uint32_t REG_A5XX_VPC_SO(uint32_t i0) { return 0x0000e2a7 + 0x7*i0; } 3705a26ae754SRob Clark 370652260ae4SRob Clark static inline uint32_t REG_A5XX_VPC_SO_BUFFER_BASE_LO(uint32_t i0) { return 0x0000e2a7 + 0x7*i0; } 3707a26ae754SRob Clark 370852260ae4SRob Clark static inline uint32_t REG_A5XX_VPC_SO_BUFFER_BASE_HI(uint32_t i0) { return 0x0000e2a8 + 0x7*i0; } 3709a26ae754SRob Clark 371052260ae4SRob Clark static inline uint32_t REG_A5XX_VPC_SO_BUFFER_SIZE(uint32_t i0) { return 0x0000e2a9 + 0x7*i0; } 3711a26ae754SRob Clark 371252260ae4SRob Clark static inline uint32_t REG_A5XX_VPC_SO_NCOMP(uint32_t i0) { return 0x0000e2aa + 0x7*i0; } 3713a26ae754SRob Clark 371452260ae4SRob Clark static inline uint32_t REG_A5XX_VPC_SO_BUFFER_OFFSET(uint32_t i0) { return 0x0000e2ab + 0x7*i0; } 3715a26ae754SRob Clark 371652260ae4SRob Clark static inline uint32_t REG_A5XX_VPC_SO_FLUSH_BASE_LO(uint32_t i0) { return 0x0000e2ac + 0x7*i0; } 3717a26ae754SRob Clark 371852260ae4SRob Clark static inline uint32_t REG_A5XX_VPC_SO_FLUSH_BASE_HI(uint32_t i0) { return 0x0000e2ad + 0x7*i0; } 3719a26ae754SRob Clark 3720a26ae754SRob Clark #define REG_A5XX_PC_PRIMITIVE_CNTL 0x0000e384 3721a26ae754SRob Clark #define A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__MASK 0x0000007f 3722a26ae754SRob Clark #define A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__SHIFT 0 3723a26ae754SRob Clark static inline uint32_t A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC(uint32_t val) 3724a26ae754SRob Clark { 3725a26ae754SRob Clark return ((val) << A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__SHIFT) & A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__MASK; 3726a26ae754SRob Clark } 3727*2d756322SRob Clark #define A5XX_PC_PRIMITIVE_CNTL_PRIMITIVE_RESTART 0x00000100 3728*2d756322SRob Clark #define A5XX_PC_PRIMITIVE_CNTL_COUNT_PRIMITIVES 0x00000200 372952260ae4SRob Clark #define A5XX_PC_PRIMITIVE_CNTL_PROVOKING_VTX_LAST 0x00000400 3730a26ae754SRob Clark 3731a26ae754SRob Clark #define REG_A5XX_PC_PRIM_VTX_CNTL 0x0000e385 3732a26ae754SRob Clark #define A5XX_PC_PRIM_VTX_CNTL_PSIZE 0x00000800 3733a26ae754SRob Clark 3734a26ae754SRob Clark #define REG_A5XX_PC_RASTER_CNTL 0x0000e388 3735*2d756322SRob Clark #define A5XX_PC_RASTER_CNTL_POLYMODE_FRONT_PTYPE__MASK 0x00000007 3736*2d756322SRob Clark #define A5XX_PC_RASTER_CNTL_POLYMODE_FRONT_PTYPE__SHIFT 0 3737*2d756322SRob Clark static inline uint32_t A5XX_PC_RASTER_CNTL_POLYMODE_FRONT_PTYPE(enum adreno_pa_su_sc_draw val) 3738*2d756322SRob Clark { 3739*2d756322SRob Clark return ((val) << A5XX_PC_RASTER_CNTL_POLYMODE_FRONT_PTYPE__SHIFT) & A5XX_PC_RASTER_CNTL_POLYMODE_FRONT_PTYPE__MASK; 3740*2d756322SRob Clark } 3741*2d756322SRob Clark #define A5XX_PC_RASTER_CNTL_POLYMODE_BACK_PTYPE__MASK 0x00000038 3742*2d756322SRob Clark #define A5XX_PC_RASTER_CNTL_POLYMODE_BACK_PTYPE__SHIFT 3 3743*2d756322SRob Clark static inline uint32_t A5XX_PC_RASTER_CNTL_POLYMODE_BACK_PTYPE(enum adreno_pa_su_sc_draw val) 3744*2d756322SRob Clark { 3745*2d756322SRob Clark return ((val) << A5XX_PC_RASTER_CNTL_POLYMODE_BACK_PTYPE__SHIFT) & A5XX_PC_RASTER_CNTL_POLYMODE_BACK_PTYPE__MASK; 3746*2d756322SRob Clark } 3747*2d756322SRob Clark #define A5XX_PC_RASTER_CNTL_POLYMODE_ENABLE 0x00000040 3748a26ae754SRob Clark 3749a26ae754SRob Clark #define REG_A5XX_UNKNOWN_E389 0x0000e389 3750a26ae754SRob Clark 3751a26ae754SRob Clark #define REG_A5XX_PC_RESTART_INDEX 0x0000e38c 3752a26ae754SRob Clark 3753*2d756322SRob Clark #define REG_A5XX_PC_GS_LAYERED 0x0000e38d 3754a26ae754SRob Clark 3755a26ae754SRob Clark #define REG_A5XX_PC_GS_PARAM 0x0000e38e 3756*2d756322SRob Clark #define A5XX_PC_GS_PARAM_MAX_VERTICES__MASK 0x000003ff 3757*2d756322SRob Clark #define A5XX_PC_GS_PARAM_MAX_VERTICES__SHIFT 0 3758*2d756322SRob Clark static inline uint32_t A5XX_PC_GS_PARAM_MAX_VERTICES(uint32_t val) 3759*2d756322SRob Clark { 3760*2d756322SRob Clark return ((val) << A5XX_PC_GS_PARAM_MAX_VERTICES__SHIFT) & A5XX_PC_GS_PARAM_MAX_VERTICES__MASK; 3761*2d756322SRob Clark } 3762*2d756322SRob Clark #define A5XX_PC_GS_PARAM_INVOCATIONS__MASK 0x0000f800 3763*2d756322SRob Clark #define A5XX_PC_GS_PARAM_INVOCATIONS__SHIFT 11 3764*2d756322SRob Clark static inline uint32_t A5XX_PC_GS_PARAM_INVOCATIONS(uint32_t val) 3765*2d756322SRob Clark { 3766*2d756322SRob Clark return ((val) << A5XX_PC_GS_PARAM_INVOCATIONS__SHIFT) & A5XX_PC_GS_PARAM_INVOCATIONS__MASK; 3767*2d756322SRob Clark } 3768*2d756322SRob Clark #define A5XX_PC_GS_PARAM_PRIMTYPE__MASK 0x01800000 3769*2d756322SRob Clark #define A5XX_PC_GS_PARAM_PRIMTYPE__SHIFT 23 3770*2d756322SRob Clark static inline uint32_t A5XX_PC_GS_PARAM_PRIMTYPE(enum adreno_pa_su_sc_draw val) 3771*2d756322SRob Clark { 3772*2d756322SRob Clark return ((val) << A5XX_PC_GS_PARAM_PRIMTYPE__SHIFT) & A5XX_PC_GS_PARAM_PRIMTYPE__MASK; 3773*2d756322SRob Clark } 3774a26ae754SRob Clark 3775a26ae754SRob Clark #define REG_A5XX_PC_HS_PARAM 0x0000e38f 3776*2d756322SRob Clark #define A5XX_PC_HS_PARAM_VERTICES_OUT__MASK 0x0000003f 3777*2d756322SRob Clark #define A5XX_PC_HS_PARAM_VERTICES_OUT__SHIFT 0 3778*2d756322SRob Clark static inline uint32_t A5XX_PC_HS_PARAM_VERTICES_OUT(uint32_t val) 3779*2d756322SRob Clark { 3780*2d756322SRob Clark return ((val) << A5XX_PC_HS_PARAM_VERTICES_OUT__SHIFT) & A5XX_PC_HS_PARAM_VERTICES_OUT__MASK; 3781*2d756322SRob Clark } 3782*2d756322SRob Clark #define A5XX_PC_HS_PARAM_SPACING__MASK 0x00600000 3783*2d756322SRob Clark #define A5XX_PC_HS_PARAM_SPACING__SHIFT 21 3784*2d756322SRob Clark static inline uint32_t A5XX_PC_HS_PARAM_SPACING(enum a4xx_tess_spacing val) 3785*2d756322SRob Clark { 3786*2d756322SRob Clark return ((val) << A5XX_PC_HS_PARAM_SPACING__SHIFT) & A5XX_PC_HS_PARAM_SPACING__MASK; 3787*2d756322SRob Clark } 3788*2d756322SRob Clark #define A5XX_PC_HS_PARAM_CW 0x00800000 3789*2d756322SRob Clark #define A5XX_PC_HS_PARAM_CONNECTED 0x01000000 3790a26ae754SRob Clark 3791a26ae754SRob Clark #define REG_A5XX_PC_POWER_CNTL 0x0000e3b0 3792a26ae754SRob Clark 3793a26ae754SRob Clark #define REG_A5XX_VFD_CONTROL_0 0x0000e400 3794a26ae754SRob Clark #define A5XX_VFD_CONTROL_0_VTXCNT__MASK 0x0000003f 3795a26ae754SRob Clark #define A5XX_VFD_CONTROL_0_VTXCNT__SHIFT 0 3796a26ae754SRob Clark static inline uint32_t A5XX_VFD_CONTROL_0_VTXCNT(uint32_t val) 3797a26ae754SRob Clark { 3798a26ae754SRob Clark return ((val) << A5XX_VFD_CONTROL_0_VTXCNT__SHIFT) & A5XX_VFD_CONTROL_0_VTXCNT__MASK; 3799a26ae754SRob Clark } 3800a26ae754SRob Clark 3801a26ae754SRob Clark #define REG_A5XX_VFD_CONTROL_1 0x0000e401 380252260ae4SRob Clark #define A5XX_VFD_CONTROL_1_REGID4VTX__MASK 0x000000ff 380352260ae4SRob Clark #define A5XX_VFD_CONTROL_1_REGID4VTX__SHIFT 0 380452260ae4SRob Clark static inline uint32_t A5XX_VFD_CONTROL_1_REGID4VTX(uint32_t val) 380552260ae4SRob Clark { 380652260ae4SRob Clark return ((val) << A5XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A5XX_VFD_CONTROL_1_REGID4VTX__MASK; 380752260ae4SRob Clark } 3808a26ae754SRob Clark #define A5XX_VFD_CONTROL_1_REGID4INST__MASK 0x0000ff00 3809a26ae754SRob Clark #define A5XX_VFD_CONTROL_1_REGID4INST__SHIFT 8 3810a26ae754SRob Clark static inline uint32_t A5XX_VFD_CONTROL_1_REGID4INST(uint32_t val) 3811a26ae754SRob Clark { 3812a26ae754SRob Clark return ((val) << A5XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A5XX_VFD_CONTROL_1_REGID4INST__MASK; 3813a26ae754SRob Clark } 3814*2d756322SRob Clark #define A5XX_VFD_CONTROL_1_REGID4PRIMID__MASK 0x00ff0000 3815*2d756322SRob Clark #define A5XX_VFD_CONTROL_1_REGID4PRIMID__SHIFT 16 3816*2d756322SRob Clark static inline uint32_t A5XX_VFD_CONTROL_1_REGID4PRIMID(uint32_t val) 3817*2d756322SRob Clark { 3818*2d756322SRob Clark return ((val) << A5XX_VFD_CONTROL_1_REGID4PRIMID__SHIFT) & A5XX_VFD_CONTROL_1_REGID4PRIMID__MASK; 3819*2d756322SRob Clark } 3820a26ae754SRob Clark 3821a26ae754SRob Clark #define REG_A5XX_VFD_CONTROL_2 0x0000e402 3822*2d756322SRob Clark #define A5XX_VFD_CONTROL_2_REGID_PATCHID__MASK 0x000000ff 3823*2d756322SRob Clark #define A5XX_VFD_CONTROL_2_REGID_PATCHID__SHIFT 0 3824*2d756322SRob Clark static inline uint32_t A5XX_VFD_CONTROL_2_REGID_PATCHID(uint32_t val) 3825*2d756322SRob Clark { 3826*2d756322SRob Clark return ((val) << A5XX_VFD_CONTROL_2_REGID_PATCHID__SHIFT) & A5XX_VFD_CONTROL_2_REGID_PATCHID__MASK; 3827*2d756322SRob Clark } 3828a26ae754SRob Clark 3829a26ae754SRob Clark #define REG_A5XX_VFD_CONTROL_3 0x0000e403 3830*2d756322SRob Clark #define A5XX_VFD_CONTROL_3_REGID_PATCHID__MASK 0x0000ff00 3831*2d756322SRob Clark #define A5XX_VFD_CONTROL_3_REGID_PATCHID__SHIFT 8 3832*2d756322SRob Clark static inline uint32_t A5XX_VFD_CONTROL_3_REGID_PATCHID(uint32_t val) 3833*2d756322SRob Clark { 3834*2d756322SRob Clark return ((val) << A5XX_VFD_CONTROL_3_REGID_PATCHID__SHIFT) & A5XX_VFD_CONTROL_3_REGID_PATCHID__MASK; 3835*2d756322SRob Clark } 3836*2d756322SRob Clark #define A5XX_VFD_CONTROL_3_REGID_TESSX__MASK 0x00ff0000 3837*2d756322SRob Clark #define A5XX_VFD_CONTROL_3_REGID_TESSX__SHIFT 16 3838*2d756322SRob Clark static inline uint32_t A5XX_VFD_CONTROL_3_REGID_TESSX(uint32_t val) 3839*2d756322SRob Clark { 3840*2d756322SRob Clark return ((val) << A5XX_VFD_CONTROL_3_REGID_TESSX__SHIFT) & A5XX_VFD_CONTROL_3_REGID_TESSX__MASK; 3841*2d756322SRob Clark } 3842*2d756322SRob Clark #define A5XX_VFD_CONTROL_3_REGID_TESSY__MASK 0xff000000 3843*2d756322SRob Clark #define A5XX_VFD_CONTROL_3_REGID_TESSY__SHIFT 24 3844*2d756322SRob Clark static inline uint32_t A5XX_VFD_CONTROL_3_REGID_TESSY(uint32_t val) 3845*2d756322SRob Clark { 3846*2d756322SRob Clark return ((val) << A5XX_VFD_CONTROL_3_REGID_TESSY__SHIFT) & A5XX_VFD_CONTROL_3_REGID_TESSY__MASK; 3847*2d756322SRob Clark } 3848a26ae754SRob Clark 3849a26ae754SRob Clark #define REG_A5XX_VFD_CONTROL_4 0x0000e404 3850a26ae754SRob Clark 3851a26ae754SRob Clark #define REG_A5XX_VFD_CONTROL_5 0x0000e405 3852a26ae754SRob Clark 3853a26ae754SRob Clark #define REG_A5XX_VFD_INDEX_OFFSET 0x0000e408 3854a26ae754SRob Clark 3855a26ae754SRob Clark #define REG_A5XX_VFD_INSTANCE_START_OFFSET 0x0000e409 3856a26ae754SRob Clark 3857a26ae754SRob Clark static inline uint32_t REG_A5XX_VFD_FETCH(uint32_t i0) { return 0x0000e40a + 0x4*i0; } 3858a26ae754SRob Clark 3859a26ae754SRob Clark static inline uint32_t REG_A5XX_VFD_FETCH_BASE_LO(uint32_t i0) { return 0x0000e40a + 0x4*i0; } 3860a26ae754SRob Clark 3861a26ae754SRob Clark static inline uint32_t REG_A5XX_VFD_FETCH_BASE_HI(uint32_t i0) { return 0x0000e40b + 0x4*i0; } 3862a26ae754SRob Clark 3863a26ae754SRob Clark static inline uint32_t REG_A5XX_VFD_FETCH_SIZE(uint32_t i0) { return 0x0000e40c + 0x4*i0; } 3864a26ae754SRob Clark 3865a26ae754SRob Clark static inline uint32_t REG_A5XX_VFD_FETCH_STRIDE(uint32_t i0) { return 0x0000e40d + 0x4*i0; } 3866a26ae754SRob Clark 3867a26ae754SRob Clark static inline uint32_t REG_A5XX_VFD_DECODE(uint32_t i0) { return 0x0000e48a + 0x2*i0; } 3868a26ae754SRob Clark 3869a26ae754SRob Clark static inline uint32_t REG_A5XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x0000e48a + 0x2*i0; } 3870a26ae754SRob Clark #define A5XX_VFD_DECODE_INSTR_IDX__MASK 0x0000001f 3871a26ae754SRob Clark #define A5XX_VFD_DECODE_INSTR_IDX__SHIFT 0 3872a26ae754SRob Clark static inline uint32_t A5XX_VFD_DECODE_INSTR_IDX(uint32_t val) 3873a26ae754SRob Clark { 3874a26ae754SRob Clark return ((val) << A5XX_VFD_DECODE_INSTR_IDX__SHIFT) & A5XX_VFD_DECODE_INSTR_IDX__MASK; 3875a26ae754SRob Clark } 387652260ae4SRob Clark #define A5XX_VFD_DECODE_INSTR_INSTANCED 0x00020000 3877*2d756322SRob Clark #define A5XX_VFD_DECODE_INSTR_FORMAT__MASK 0x0ff00000 3878a26ae754SRob Clark #define A5XX_VFD_DECODE_INSTR_FORMAT__SHIFT 20 3879a26ae754SRob Clark static inline uint32_t A5XX_VFD_DECODE_INSTR_FORMAT(enum a5xx_vtx_fmt val) 3880a26ae754SRob Clark { 3881a26ae754SRob Clark return ((val) << A5XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A5XX_VFD_DECODE_INSTR_FORMAT__MASK; 3882a26ae754SRob Clark } 3883*2d756322SRob Clark #define A5XX_VFD_DECODE_INSTR_SWAP__MASK 0x30000000 3884*2d756322SRob Clark #define A5XX_VFD_DECODE_INSTR_SWAP__SHIFT 28 3885*2d756322SRob Clark static inline uint32_t A5XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val) 3886*2d756322SRob Clark { 3887*2d756322SRob Clark return ((val) << A5XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A5XX_VFD_DECODE_INSTR_SWAP__MASK; 3888*2d756322SRob Clark } 388952260ae4SRob Clark #define A5XX_VFD_DECODE_INSTR_UNK30 0x40000000 389052260ae4SRob Clark #define A5XX_VFD_DECODE_INSTR_FLOAT 0x80000000 3891a26ae754SRob Clark 3892a26ae754SRob Clark static inline uint32_t REG_A5XX_VFD_DECODE_STEP_RATE(uint32_t i0) { return 0x0000e48b + 0x2*i0; } 3893a26ae754SRob Clark 3894a26ae754SRob Clark static inline uint32_t REG_A5XX_VFD_DEST_CNTL(uint32_t i0) { return 0x0000e4ca + 0x1*i0; } 3895a26ae754SRob Clark 3896a26ae754SRob Clark static inline uint32_t REG_A5XX_VFD_DEST_CNTL_INSTR(uint32_t i0) { return 0x0000e4ca + 0x1*i0; } 3897a26ae754SRob Clark #define A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK 0x0000000f 3898a26ae754SRob Clark #define A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT 0 3899a26ae754SRob Clark static inline uint32_t A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK(uint32_t val) 3900a26ae754SRob Clark { 3901a26ae754SRob Clark return ((val) << A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT) & A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK; 3902a26ae754SRob Clark } 3903a26ae754SRob Clark #define A5XX_VFD_DEST_CNTL_INSTR_REGID__MASK 0x00000ff0 3904a26ae754SRob Clark #define A5XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT 4 3905a26ae754SRob Clark static inline uint32_t A5XX_VFD_DEST_CNTL_INSTR_REGID(uint32_t val) 3906a26ae754SRob Clark { 3907a26ae754SRob Clark return ((val) << A5XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT) & A5XX_VFD_DEST_CNTL_INSTR_REGID__MASK; 3908a26ae754SRob Clark } 3909a26ae754SRob Clark 3910a26ae754SRob Clark #define REG_A5XX_VFD_POWER_CNTL 0x0000e4f0 3911a26ae754SRob Clark 3912a26ae754SRob Clark #define REG_A5XX_SP_SP_CNTL 0x0000e580 3913a26ae754SRob Clark 391452260ae4SRob Clark #define REG_A5XX_SP_VS_CONFIG 0x0000e584 391552260ae4SRob Clark #define A5XX_SP_VS_CONFIG_ENABLED 0x00000001 391652260ae4SRob Clark #define A5XX_SP_VS_CONFIG_CONSTOBJECTOFFSET__MASK 0x000000fe 391752260ae4SRob Clark #define A5XX_SP_VS_CONFIG_CONSTOBJECTOFFSET__SHIFT 1 391852260ae4SRob Clark static inline uint32_t A5XX_SP_VS_CONFIG_CONSTOBJECTOFFSET(uint32_t val) 3919a26ae754SRob Clark { 392052260ae4SRob Clark return ((val) << A5XX_SP_VS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_VS_CONFIG_CONSTOBJECTOFFSET__MASK; 3921a26ae754SRob Clark } 392252260ae4SRob Clark #define A5XX_SP_VS_CONFIG_SHADEROBJOFFSET__MASK 0x00007f00 392352260ae4SRob Clark #define A5XX_SP_VS_CONFIG_SHADEROBJOFFSET__SHIFT 8 392452260ae4SRob Clark static inline uint32_t A5XX_SP_VS_CONFIG_SHADEROBJOFFSET(uint32_t val) 3925a26ae754SRob Clark { 392652260ae4SRob Clark return ((val) << A5XX_SP_VS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_VS_CONFIG_SHADEROBJOFFSET__MASK; 3927a26ae754SRob Clark } 3928a26ae754SRob Clark 392952260ae4SRob Clark #define REG_A5XX_SP_FS_CONFIG 0x0000e585 393052260ae4SRob Clark #define A5XX_SP_FS_CONFIG_ENABLED 0x00000001 393152260ae4SRob Clark #define A5XX_SP_FS_CONFIG_CONSTOBJECTOFFSET__MASK 0x000000fe 393252260ae4SRob Clark #define A5XX_SP_FS_CONFIG_CONSTOBJECTOFFSET__SHIFT 1 393352260ae4SRob Clark static inline uint32_t A5XX_SP_FS_CONFIG_CONSTOBJECTOFFSET(uint32_t val) 3934a26ae754SRob Clark { 393552260ae4SRob Clark return ((val) << A5XX_SP_FS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_FS_CONFIG_CONSTOBJECTOFFSET__MASK; 3936a26ae754SRob Clark } 393752260ae4SRob Clark #define A5XX_SP_FS_CONFIG_SHADEROBJOFFSET__MASK 0x00007f00 393852260ae4SRob Clark #define A5XX_SP_FS_CONFIG_SHADEROBJOFFSET__SHIFT 8 393952260ae4SRob Clark static inline uint32_t A5XX_SP_FS_CONFIG_SHADEROBJOFFSET(uint32_t val) 3940a26ae754SRob Clark { 394152260ae4SRob Clark return ((val) << A5XX_SP_FS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_FS_CONFIG_SHADEROBJOFFSET__MASK; 3942a26ae754SRob Clark } 3943a26ae754SRob Clark 394452260ae4SRob Clark #define REG_A5XX_SP_HS_CONFIG 0x0000e586 394552260ae4SRob Clark #define A5XX_SP_HS_CONFIG_ENABLED 0x00000001 394652260ae4SRob Clark #define A5XX_SP_HS_CONFIG_CONSTOBJECTOFFSET__MASK 0x000000fe 394752260ae4SRob Clark #define A5XX_SP_HS_CONFIG_CONSTOBJECTOFFSET__SHIFT 1 394852260ae4SRob Clark static inline uint32_t A5XX_SP_HS_CONFIG_CONSTOBJECTOFFSET(uint32_t val) 3949a26ae754SRob Clark { 395052260ae4SRob Clark return ((val) << A5XX_SP_HS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_HS_CONFIG_CONSTOBJECTOFFSET__MASK; 3951a26ae754SRob Clark } 395252260ae4SRob Clark #define A5XX_SP_HS_CONFIG_SHADEROBJOFFSET__MASK 0x00007f00 395352260ae4SRob Clark #define A5XX_SP_HS_CONFIG_SHADEROBJOFFSET__SHIFT 8 395452260ae4SRob Clark static inline uint32_t A5XX_SP_HS_CONFIG_SHADEROBJOFFSET(uint32_t val) 3955a26ae754SRob Clark { 395652260ae4SRob Clark return ((val) << A5XX_SP_HS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_HS_CONFIG_SHADEROBJOFFSET__MASK; 3957a26ae754SRob Clark } 3958a26ae754SRob Clark 395952260ae4SRob Clark #define REG_A5XX_SP_DS_CONFIG 0x0000e587 396052260ae4SRob Clark #define A5XX_SP_DS_CONFIG_ENABLED 0x00000001 396152260ae4SRob Clark #define A5XX_SP_DS_CONFIG_CONSTOBJECTOFFSET__MASK 0x000000fe 396252260ae4SRob Clark #define A5XX_SP_DS_CONFIG_CONSTOBJECTOFFSET__SHIFT 1 396352260ae4SRob Clark static inline uint32_t A5XX_SP_DS_CONFIG_CONSTOBJECTOFFSET(uint32_t val) 3964a26ae754SRob Clark { 396552260ae4SRob Clark return ((val) << A5XX_SP_DS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_DS_CONFIG_CONSTOBJECTOFFSET__MASK; 3966a26ae754SRob Clark } 396752260ae4SRob Clark #define A5XX_SP_DS_CONFIG_SHADEROBJOFFSET__MASK 0x00007f00 396852260ae4SRob Clark #define A5XX_SP_DS_CONFIG_SHADEROBJOFFSET__SHIFT 8 396952260ae4SRob Clark static inline uint32_t A5XX_SP_DS_CONFIG_SHADEROBJOFFSET(uint32_t val) 3970a26ae754SRob Clark { 397152260ae4SRob Clark return ((val) << A5XX_SP_DS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_DS_CONFIG_SHADEROBJOFFSET__MASK; 3972a26ae754SRob Clark } 3973a26ae754SRob Clark 397452260ae4SRob Clark #define REG_A5XX_SP_GS_CONFIG 0x0000e588 397552260ae4SRob Clark #define A5XX_SP_GS_CONFIG_ENABLED 0x00000001 397652260ae4SRob Clark #define A5XX_SP_GS_CONFIG_CONSTOBJECTOFFSET__MASK 0x000000fe 397752260ae4SRob Clark #define A5XX_SP_GS_CONFIG_CONSTOBJECTOFFSET__SHIFT 1 397852260ae4SRob Clark static inline uint32_t A5XX_SP_GS_CONFIG_CONSTOBJECTOFFSET(uint32_t val) 3979a26ae754SRob Clark { 398052260ae4SRob Clark return ((val) << A5XX_SP_GS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_GS_CONFIG_CONSTOBJECTOFFSET__MASK; 3981a26ae754SRob Clark } 398252260ae4SRob Clark #define A5XX_SP_GS_CONFIG_SHADEROBJOFFSET__MASK 0x00007f00 398352260ae4SRob Clark #define A5XX_SP_GS_CONFIG_SHADEROBJOFFSET__SHIFT 8 398452260ae4SRob Clark static inline uint32_t A5XX_SP_GS_CONFIG_SHADEROBJOFFSET(uint32_t val) 3985a26ae754SRob Clark { 398652260ae4SRob Clark return ((val) << A5XX_SP_GS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_GS_CONFIG_SHADEROBJOFFSET__MASK; 3987a26ae754SRob Clark } 3988a26ae754SRob Clark 3989a26ae754SRob Clark #define REG_A5XX_SP_CS_CONFIG 0x0000e589 399052260ae4SRob Clark #define A5XX_SP_CS_CONFIG_ENABLED 0x00000001 399152260ae4SRob Clark #define A5XX_SP_CS_CONFIG_CONSTOBJECTOFFSET__MASK 0x000000fe 399252260ae4SRob Clark #define A5XX_SP_CS_CONFIG_CONSTOBJECTOFFSET__SHIFT 1 399352260ae4SRob Clark static inline uint32_t A5XX_SP_CS_CONFIG_CONSTOBJECTOFFSET(uint32_t val) 399452260ae4SRob Clark { 399552260ae4SRob Clark return ((val) << A5XX_SP_CS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_CS_CONFIG_CONSTOBJECTOFFSET__MASK; 399652260ae4SRob Clark } 399752260ae4SRob Clark #define A5XX_SP_CS_CONFIG_SHADEROBJOFFSET__MASK 0x00007f00 399852260ae4SRob Clark #define A5XX_SP_CS_CONFIG_SHADEROBJOFFSET__SHIFT 8 399952260ae4SRob Clark static inline uint32_t A5XX_SP_CS_CONFIG_SHADEROBJOFFSET(uint32_t val) 400052260ae4SRob Clark { 400152260ae4SRob Clark return ((val) << A5XX_SP_CS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_CS_CONFIG_SHADEROBJOFFSET__MASK; 400252260ae4SRob Clark } 4003a26ae754SRob Clark 4004a26ae754SRob Clark #define REG_A5XX_SP_VS_CONFIG_MAX_CONST 0x0000e58a 4005a26ae754SRob Clark 4006a26ae754SRob Clark #define REG_A5XX_SP_FS_CONFIG_MAX_CONST 0x0000e58b 4007a26ae754SRob Clark 4008a26ae754SRob Clark #define REG_A5XX_SP_VS_CTRL_REG0 0x0000e590 400952260ae4SRob Clark #define A5XX_SP_VS_CTRL_REG0_THREADSIZE__MASK 0x00000008 401052260ae4SRob Clark #define A5XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT 3 401152260ae4SRob Clark static inline uint32_t A5XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val) 401252260ae4SRob Clark { 401352260ae4SRob Clark return ((val) << A5XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_VS_CTRL_REG0_THREADSIZE__MASK; 401452260ae4SRob Clark } 4015a26ae754SRob Clark #define A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0 4016a26ae754SRob Clark #define A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4 4017a26ae754SRob Clark static inline uint32_t A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val) 4018a26ae754SRob Clark { 4019a26ae754SRob Clark return ((val) << A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK; 4020a26ae754SRob Clark } 4021a26ae754SRob Clark #define A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0000fc00 4022a26ae754SRob Clark #define A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10 4023a26ae754SRob Clark static inline uint32_t A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val) 4024a26ae754SRob Clark { 4025a26ae754SRob Clark return ((val) << A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK; 4026a26ae754SRob Clark } 4027a26ae754SRob Clark #define A5XX_SP_VS_CTRL_REG0_VARYING 0x00010000 4028a26ae754SRob Clark #define A5XX_SP_VS_CTRL_REG0_PIXLODENABLE 0x00100000 402952260ae4SRob Clark #define A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK 0xfe000000 403052260ae4SRob Clark #define A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT 25 403152260ae4SRob Clark static inline uint32_t A5XX_SP_VS_CTRL_REG0_BRANCHSTACK(uint32_t val) 403252260ae4SRob Clark { 403352260ae4SRob Clark return ((val) << A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK; 403452260ae4SRob Clark } 4035a26ae754SRob Clark 4036a26ae754SRob Clark #define REG_A5XX_SP_PRIMITIVE_CNTL 0x0000e592 403752260ae4SRob Clark #define A5XX_SP_PRIMITIVE_CNTL_VSOUT__MASK 0x0000001f 403852260ae4SRob Clark #define A5XX_SP_PRIMITIVE_CNTL_VSOUT__SHIFT 0 403952260ae4SRob Clark static inline uint32_t A5XX_SP_PRIMITIVE_CNTL_VSOUT(uint32_t val) 4040a26ae754SRob Clark { 404152260ae4SRob Clark return ((val) << A5XX_SP_PRIMITIVE_CNTL_VSOUT__SHIFT) & A5XX_SP_PRIMITIVE_CNTL_VSOUT__MASK; 4042a26ae754SRob Clark } 4043a26ae754SRob Clark 4044a26ae754SRob Clark static inline uint32_t REG_A5XX_SP_VS_OUT(uint32_t i0) { return 0x0000e593 + 0x1*i0; } 4045a26ae754SRob Clark 4046a26ae754SRob Clark static inline uint32_t REG_A5XX_SP_VS_OUT_REG(uint32_t i0) { return 0x0000e593 + 0x1*i0; } 4047a26ae754SRob Clark #define A5XX_SP_VS_OUT_REG_A_REGID__MASK 0x000000ff 4048a26ae754SRob Clark #define A5XX_SP_VS_OUT_REG_A_REGID__SHIFT 0 4049a26ae754SRob Clark static inline uint32_t A5XX_SP_VS_OUT_REG_A_REGID(uint32_t val) 4050a26ae754SRob Clark { 4051a26ae754SRob Clark return ((val) << A5XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A5XX_SP_VS_OUT_REG_A_REGID__MASK; 4052a26ae754SRob Clark } 4053a26ae754SRob Clark #define A5XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00000f00 4054a26ae754SRob Clark #define A5XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 8 4055a26ae754SRob Clark static inline uint32_t A5XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val) 4056a26ae754SRob Clark { 4057a26ae754SRob Clark return ((val) << A5XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A5XX_SP_VS_OUT_REG_A_COMPMASK__MASK; 4058a26ae754SRob Clark } 4059a26ae754SRob Clark #define A5XX_SP_VS_OUT_REG_B_REGID__MASK 0x00ff0000 4060a26ae754SRob Clark #define A5XX_SP_VS_OUT_REG_B_REGID__SHIFT 16 4061a26ae754SRob Clark static inline uint32_t A5XX_SP_VS_OUT_REG_B_REGID(uint32_t val) 4062a26ae754SRob Clark { 4063a26ae754SRob Clark return ((val) << A5XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A5XX_SP_VS_OUT_REG_B_REGID__MASK; 4064a26ae754SRob Clark } 4065a26ae754SRob Clark #define A5XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x0f000000 4066a26ae754SRob Clark #define A5XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 24 4067a26ae754SRob Clark static inline uint32_t A5XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val) 4068a26ae754SRob Clark { 4069a26ae754SRob Clark return ((val) << A5XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A5XX_SP_VS_OUT_REG_B_COMPMASK__MASK; 4070a26ae754SRob Clark } 4071a26ae754SRob Clark 4072a26ae754SRob Clark static inline uint32_t REG_A5XX_SP_VS_VPC_DST(uint32_t i0) { return 0x0000e5a3 + 0x1*i0; } 4073a26ae754SRob Clark 4074a26ae754SRob Clark static inline uint32_t REG_A5XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x0000e5a3 + 0x1*i0; } 4075a26ae754SRob Clark #define A5XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff 4076a26ae754SRob Clark #define A5XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0 4077a26ae754SRob Clark static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val) 4078a26ae754SRob Clark { 4079a26ae754SRob Clark return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK; 4080a26ae754SRob Clark } 4081a26ae754SRob Clark #define A5XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00 4082a26ae754SRob Clark #define A5XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8 4083a26ae754SRob Clark static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val) 4084a26ae754SRob Clark { 4085a26ae754SRob Clark return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK; 4086a26ae754SRob Clark } 4087a26ae754SRob Clark #define A5XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000 4088a26ae754SRob Clark #define A5XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16 4089a26ae754SRob Clark static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val) 4090a26ae754SRob Clark { 4091a26ae754SRob Clark return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK; 4092a26ae754SRob Clark } 4093a26ae754SRob Clark #define A5XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000 4094a26ae754SRob Clark #define A5XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24 4095a26ae754SRob Clark static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val) 4096a26ae754SRob Clark { 4097a26ae754SRob Clark return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK; 4098a26ae754SRob Clark } 4099a26ae754SRob Clark 4100a26ae754SRob Clark #define REG_A5XX_UNKNOWN_E5AB 0x0000e5ab 4101a26ae754SRob Clark 4102a26ae754SRob Clark #define REG_A5XX_SP_VS_OBJ_START_LO 0x0000e5ac 4103a26ae754SRob Clark 4104a26ae754SRob Clark #define REG_A5XX_SP_VS_OBJ_START_HI 0x0000e5ad 4105a26ae754SRob Clark 4106a26ae754SRob Clark #define REG_A5XX_SP_FS_CTRL_REG0 0x0000e5c0 410752260ae4SRob Clark #define A5XX_SP_FS_CTRL_REG0_THREADSIZE__MASK 0x00000008 410852260ae4SRob Clark #define A5XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT 3 410952260ae4SRob Clark static inline uint32_t A5XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val) 411052260ae4SRob Clark { 411152260ae4SRob Clark return ((val) << A5XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_FS_CTRL_REG0_THREADSIZE__MASK; 411252260ae4SRob Clark } 4113a26ae754SRob Clark #define A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0 4114a26ae754SRob Clark #define A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4 4115a26ae754SRob Clark static inline uint32_t A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val) 4116a26ae754SRob Clark { 4117a26ae754SRob Clark return ((val) << A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK; 4118a26ae754SRob Clark } 4119a26ae754SRob Clark #define A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0000fc00 4120a26ae754SRob Clark #define A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10 4121a26ae754SRob Clark static inline uint32_t A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val) 4122a26ae754SRob Clark { 4123a26ae754SRob Clark return ((val) << A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK; 4124a26ae754SRob Clark } 4125a26ae754SRob Clark #define A5XX_SP_FS_CTRL_REG0_VARYING 0x00010000 4126a26ae754SRob Clark #define A5XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x00100000 412752260ae4SRob Clark #define A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK 0xfe000000 412852260ae4SRob Clark #define A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT 25 412952260ae4SRob Clark static inline uint32_t A5XX_SP_FS_CTRL_REG0_BRANCHSTACK(uint32_t val) 413052260ae4SRob Clark { 413152260ae4SRob Clark return ((val) << A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK; 413252260ae4SRob Clark } 4133a26ae754SRob Clark 4134a26ae754SRob Clark #define REG_A5XX_UNKNOWN_E5C2 0x0000e5c2 4135a26ae754SRob Clark 4136a26ae754SRob Clark #define REG_A5XX_SP_FS_OBJ_START_LO 0x0000e5c3 4137a26ae754SRob Clark 4138a26ae754SRob Clark #define REG_A5XX_SP_FS_OBJ_START_HI 0x0000e5c4 4139a26ae754SRob Clark 4140a26ae754SRob Clark #define REG_A5XX_SP_BLEND_CNTL 0x0000e5c9 414152260ae4SRob Clark #define A5XX_SP_BLEND_CNTL_ENABLED 0x00000001 414252260ae4SRob Clark #define A5XX_SP_BLEND_CNTL_UNK8 0x00000100 4143*2d756322SRob Clark #define A5XX_SP_BLEND_CNTL_ALPHA_TO_COVERAGE 0x00000400 4144a26ae754SRob Clark 4145a26ae754SRob Clark #define REG_A5XX_SP_FS_OUTPUT_CNTL 0x0000e5ca 4146a26ae754SRob Clark #define A5XX_SP_FS_OUTPUT_CNTL_MRT__MASK 0x0000000f 4147a26ae754SRob Clark #define A5XX_SP_FS_OUTPUT_CNTL_MRT__SHIFT 0 4148a26ae754SRob Clark static inline uint32_t A5XX_SP_FS_OUTPUT_CNTL_MRT(uint32_t val) 4149a26ae754SRob Clark { 4150a26ae754SRob Clark return ((val) << A5XX_SP_FS_OUTPUT_CNTL_MRT__SHIFT) & A5XX_SP_FS_OUTPUT_CNTL_MRT__MASK; 4151a26ae754SRob Clark } 4152a26ae754SRob Clark #define A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__MASK 0x00001fe0 4153a26ae754SRob Clark #define A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__SHIFT 5 4154a26ae754SRob Clark static inline uint32_t A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID(uint32_t val) 4155a26ae754SRob Clark { 4156a26ae754SRob Clark return ((val) << A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__SHIFT) & A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__MASK; 4157a26ae754SRob Clark } 4158a26ae754SRob Clark #define A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__MASK 0x001fe000 4159a26ae754SRob Clark #define A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__SHIFT 13 4160a26ae754SRob Clark static inline uint32_t A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID(uint32_t val) 4161a26ae754SRob Clark { 4162a26ae754SRob Clark return ((val) << A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__SHIFT) & A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__MASK; 4163a26ae754SRob Clark } 4164a26ae754SRob Clark 4165a26ae754SRob Clark static inline uint32_t REG_A5XX_SP_FS_OUTPUT(uint32_t i0) { return 0x0000e5cb + 0x1*i0; } 4166a26ae754SRob Clark 4167a26ae754SRob Clark static inline uint32_t REG_A5XX_SP_FS_OUTPUT_REG(uint32_t i0) { return 0x0000e5cb + 0x1*i0; } 4168a26ae754SRob Clark #define A5XX_SP_FS_OUTPUT_REG_REGID__MASK 0x000000ff 4169a26ae754SRob Clark #define A5XX_SP_FS_OUTPUT_REG_REGID__SHIFT 0 4170a26ae754SRob Clark static inline uint32_t A5XX_SP_FS_OUTPUT_REG_REGID(uint32_t val) 4171a26ae754SRob Clark { 4172a26ae754SRob Clark return ((val) << A5XX_SP_FS_OUTPUT_REG_REGID__SHIFT) & A5XX_SP_FS_OUTPUT_REG_REGID__MASK; 4173a26ae754SRob Clark } 4174a26ae754SRob Clark #define A5XX_SP_FS_OUTPUT_REG_HALF_PRECISION 0x00000100 4175a26ae754SRob Clark 4176a26ae754SRob Clark static inline uint32_t REG_A5XX_SP_FS_MRT(uint32_t i0) { return 0x0000e5d3 + 0x1*i0; } 4177a26ae754SRob Clark 4178a26ae754SRob Clark static inline uint32_t REG_A5XX_SP_FS_MRT_REG(uint32_t i0) { return 0x0000e5d3 + 0x1*i0; } 4179a26ae754SRob Clark #define A5XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK 0x000000ff 4180a26ae754SRob Clark #define A5XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT 0 4181a26ae754SRob Clark static inline uint32_t A5XX_SP_FS_MRT_REG_COLOR_FORMAT(enum a5xx_color_fmt val) 4182a26ae754SRob Clark { 4183a26ae754SRob Clark return ((val) << A5XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT) & A5XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK; 4184a26ae754SRob Clark } 4185*2d756322SRob Clark #define A5XX_SP_FS_MRT_REG_COLOR_SINT 0x00000100 4186*2d756322SRob Clark #define A5XX_SP_FS_MRT_REG_COLOR_UINT 0x00000200 418752260ae4SRob Clark #define A5XX_SP_FS_MRT_REG_COLOR_SRGB 0x00000400 4188a26ae754SRob Clark 4189a26ae754SRob Clark #define REG_A5XX_UNKNOWN_E5DB 0x0000e5db 4190a26ae754SRob Clark 419152260ae4SRob Clark #define REG_A5XX_SP_CS_CTRL_REG0 0x0000e5f0 419252260ae4SRob Clark #define A5XX_SP_CS_CTRL_REG0_THREADSIZE__MASK 0x00000008 419352260ae4SRob Clark #define A5XX_SP_CS_CTRL_REG0_THREADSIZE__SHIFT 3 419452260ae4SRob Clark static inline uint32_t A5XX_SP_CS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val) 419552260ae4SRob Clark { 419652260ae4SRob Clark return ((val) << A5XX_SP_CS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_CS_CTRL_REG0_THREADSIZE__MASK; 419752260ae4SRob Clark } 419852260ae4SRob Clark #define A5XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0 419952260ae4SRob Clark #define A5XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4 420052260ae4SRob Clark static inline uint32_t A5XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val) 420152260ae4SRob Clark { 420252260ae4SRob Clark return ((val) << A5XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__MASK; 420352260ae4SRob Clark } 420452260ae4SRob Clark #define A5XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0000fc00 420552260ae4SRob Clark #define A5XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10 420652260ae4SRob Clark static inline uint32_t A5XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val) 420752260ae4SRob Clark { 420852260ae4SRob Clark return ((val) << A5XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__MASK; 420952260ae4SRob Clark } 421052260ae4SRob Clark #define A5XX_SP_CS_CTRL_REG0_VARYING 0x00010000 421152260ae4SRob Clark #define A5XX_SP_CS_CTRL_REG0_PIXLODENABLE 0x00100000 421252260ae4SRob Clark #define A5XX_SP_CS_CTRL_REG0_BRANCHSTACK__MASK 0xfe000000 421352260ae4SRob Clark #define A5XX_SP_CS_CTRL_REG0_BRANCHSTACK__SHIFT 25 421452260ae4SRob Clark static inline uint32_t A5XX_SP_CS_CTRL_REG0_BRANCHSTACK(uint32_t val) 421552260ae4SRob Clark { 421652260ae4SRob Clark return ((val) << A5XX_SP_CS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_CS_CTRL_REG0_BRANCHSTACK__MASK; 421752260ae4SRob Clark } 4218a26ae754SRob Clark 4219*2d756322SRob Clark #define REG_A5XX_UNKNOWN_E5F2 0x0000e5f2 4220*2d756322SRob Clark 4221*2d756322SRob Clark #define REG_A5XX_SP_CS_OBJ_START_LO 0x0000e5f3 4222*2d756322SRob Clark 4223*2d756322SRob Clark #define REG_A5XX_SP_CS_OBJ_START_HI 0x0000e5f4 4224*2d756322SRob Clark 4225*2d756322SRob Clark #define REG_A5XX_SP_HS_CTRL_REG0 0x0000e600 4226*2d756322SRob Clark #define A5XX_SP_HS_CTRL_REG0_THREADSIZE__MASK 0x00000008 4227*2d756322SRob Clark #define A5XX_SP_HS_CTRL_REG0_THREADSIZE__SHIFT 3 4228*2d756322SRob Clark static inline uint32_t A5XX_SP_HS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val) 4229*2d756322SRob Clark { 4230*2d756322SRob Clark return ((val) << A5XX_SP_HS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_HS_CTRL_REG0_THREADSIZE__MASK; 4231*2d756322SRob Clark } 4232*2d756322SRob Clark #define A5XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0 4233*2d756322SRob Clark #define A5XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4 4234*2d756322SRob Clark static inline uint32_t A5XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val) 4235*2d756322SRob Clark { 4236*2d756322SRob Clark return ((val) << A5XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__MASK; 4237*2d756322SRob Clark } 4238*2d756322SRob Clark #define A5XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0000fc00 4239*2d756322SRob Clark #define A5XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10 4240*2d756322SRob Clark static inline uint32_t A5XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val) 4241*2d756322SRob Clark { 4242*2d756322SRob Clark return ((val) << A5XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__MASK; 4243*2d756322SRob Clark } 4244*2d756322SRob Clark #define A5XX_SP_HS_CTRL_REG0_VARYING 0x00010000 4245*2d756322SRob Clark #define A5XX_SP_HS_CTRL_REG0_PIXLODENABLE 0x00100000 4246*2d756322SRob Clark #define A5XX_SP_HS_CTRL_REG0_BRANCHSTACK__MASK 0xfe000000 4247*2d756322SRob Clark #define A5XX_SP_HS_CTRL_REG0_BRANCHSTACK__SHIFT 25 4248*2d756322SRob Clark static inline uint32_t A5XX_SP_HS_CTRL_REG0_BRANCHSTACK(uint32_t val) 4249*2d756322SRob Clark { 4250*2d756322SRob Clark return ((val) << A5XX_SP_HS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_HS_CTRL_REG0_BRANCHSTACK__MASK; 4251*2d756322SRob Clark } 4252a26ae754SRob Clark 425352260ae4SRob Clark #define REG_A5XX_UNKNOWN_E602 0x0000e602 425452260ae4SRob Clark 425552260ae4SRob Clark #define REG_A5XX_SP_HS_OBJ_START_LO 0x0000e603 425652260ae4SRob Clark 425752260ae4SRob Clark #define REG_A5XX_SP_HS_OBJ_START_HI 0x0000e604 425852260ae4SRob Clark 4259*2d756322SRob Clark #define REG_A5XX_SP_DS_CTRL_REG0 0x0000e610 4260*2d756322SRob Clark #define A5XX_SP_DS_CTRL_REG0_THREADSIZE__MASK 0x00000008 4261*2d756322SRob Clark #define A5XX_SP_DS_CTRL_REG0_THREADSIZE__SHIFT 3 4262*2d756322SRob Clark static inline uint32_t A5XX_SP_DS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val) 4263*2d756322SRob Clark { 4264*2d756322SRob Clark return ((val) << A5XX_SP_DS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_DS_CTRL_REG0_THREADSIZE__MASK; 4265*2d756322SRob Clark } 4266*2d756322SRob Clark #define A5XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0 4267*2d756322SRob Clark #define A5XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4 4268*2d756322SRob Clark static inline uint32_t A5XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val) 4269*2d756322SRob Clark { 4270*2d756322SRob Clark return ((val) << A5XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__MASK; 4271*2d756322SRob Clark } 4272*2d756322SRob Clark #define A5XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0000fc00 4273*2d756322SRob Clark #define A5XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10 4274*2d756322SRob Clark static inline uint32_t A5XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val) 4275*2d756322SRob Clark { 4276*2d756322SRob Clark return ((val) << A5XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__MASK; 4277*2d756322SRob Clark } 4278*2d756322SRob Clark #define A5XX_SP_DS_CTRL_REG0_VARYING 0x00010000 4279*2d756322SRob Clark #define A5XX_SP_DS_CTRL_REG0_PIXLODENABLE 0x00100000 4280*2d756322SRob Clark #define A5XX_SP_DS_CTRL_REG0_BRANCHSTACK__MASK 0xfe000000 4281*2d756322SRob Clark #define A5XX_SP_DS_CTRL_REG0_BRANCHSTACK__SHIFT 25 4282*2d756322SRob Clark static inline uint32_t A5XX_SP_DS_CTRL_REG0_BRANCHSTACK(uint32_t val) 4283*2d756322SRob Clark { 4284*2d756322SRob Clark return ((val) << A5XX_SP_DS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_DS_CTRL_REG0_BRANCHSTACK__MASK; 4285*2d756322SRob Clark } 4286*2d756322SRob Clark 428752260ae4SRob Clark #define REG_A5XX_UNKNOWN_E62B 0x0000e62b 428852260ae4SRob Clark 428952260ae4SRob Clark #define REG_A5XX_SP_DS_OBJ_START_LO 0x0000e62c 429052260ae4SRob Clark 429152260ae4SRob Clark #define REG_A5XX_SP_DS_OBJ_START_HI 0x0000e62d 429252260ae4SRob Clark 4293*2d756322SRob Clark #define REG_A5XX_SP_GS_CTRL_REG0 0x0000e640 4294*2d756322SRob Clark #define A5XX_SP_GS_CTRL_REG0_THREADSIZE__MASK 0x00000008 4295*2d756322SRob Clark #define A5XX_SP_GS_CTRL_REG0_THREADSIZE__SHIFT 3 4296*2d756322SRob Clark static inline uint32_t A5XX_SP_GS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val) 4297*2d756322SRob Clark { 4298*2d756322SRob Clark return ((val) << A5XX_SP_GS_CTRL_REG0_THREADSIZE__SHIFT) & A5XX_SP_GS_CTRL_REG0_THREADSIZE__MASK; 4299*2d756322SRob Clark } 4300*2d756322SRob Clark #define A5XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0 4301*2d756322SRob Clark #define A5XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4 4302*2d756322SRob Clark static inline uint32_t A5XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val) 4303*2d756322SRob Clark { 4304*2d756322SRob Clark return ((val) << A5XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__MASK; 4305*2d756322SRob Clark } 4306*2d756322SRob Clark #define A5XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0000fc00 4307*2d756322SRob Clark #define A5XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10 4308*2d756322SRob Clark static inline uint32_t A5XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val) 4309*2d756322SRob Clark { 4310*2d756322SRob Clark return ((val) << A5XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__MASK; 4311*2d756322SRob Clark } 4312*2d756322SRob Clark #define A5XX_SP_GS_CTRL_REG0_VARYING 0x00010000 4313*2d756322SRob Clark #define A5XX_SP_GS_CTRL_REG0_PIXLODENABLE 0x00100000 4314*2d756322SRob Clark #define A5XX_SP_GS_CTRL_REG0_BRANCHSTACK__MASK 0xfe000000 4315*2d756322SRob Clark #define A5XX_SP_GS_CTRL_REG0_BRANCHSTACK__SHIFT 25 4316*2d756322SRob Clark static inline uint32_t A5XX_SP_GS_CTRL_REG0_BRANCHSTACK(uint32_t val) 4317*2d756322SRob Clark { 4318*2d756322SRob Clark return ((val) << A5XX_SP_GS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_GS_CTRL_REG0_BRANCHSTACK__MASK; 4319*2d756322SRob Clark } 4320a26ae754SRob Clark 432152260ae4SRob Clark #define REG_A5XX_UNKNOWN_E65B 0x0000e65b 432252260ae4SRob Clark 432352260ae4SRob Clark #define REG_A5XX_SP_GS_OBJ_START_LO 0x0000e65c 432452260ae4SRob Clark 432552260ae4SRob Clark #define REG_A5XX_SP_GS_OBJ_START_HI 0x0000e65d 432652260ae4SRob Clark 4327a26ae754SRob Clark #define REG_A5XX_TPL1_TP_RAS_MSAA_CNTL 0x0000e704 4328a26ae754SRob Clark #define A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003 4329a26ae754SRob Clark #define A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT 0 4330a26ae754SRob Clark static inline uint32_t A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val) 4331a26ae754SRob Clark { 4332a26ae754SRob Clark return ((val) << A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__MASK; 4333a26ae754SRob Clark } 4334a26ae754SRob Clark 4335a26ae754SRob Clark #define REG_A5XX_TPL1_TP_DEST_MSAA_CNTL 0x0000e705 4336a26ae754SRob Clark #define A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003 4337a26ae754SRob Clark #define A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT 0 4338a26ae754SRob Clark static inline uint32_t A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val) 4339a26ae754SRob Clark { 4340a26ae754SRob Clark return ((val) << A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__MASK; 4341a26ae754SRob Clark } 4342a26ae754SRob Clark #define A5XX_TPL1_TP_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004 4343a26ae754SRob Clark 434452260ae4SRob Clark #define REG_A5XX_TPL1_TP_BORDER_COLOR_BASE_ADDR_LO 0x0000e706 434552260ae4SRob Clark 434652260ae4SRob Clark #define REG_A5XX_TPL1_TP_BORDER_COLOR_BASE_ADDR_HI 0x0000e707 434752260ae4SRob Clark 4348a26ae754SRob Clark #define REG_A5XX_TPL1_VS_TEX_COUNT 0x0000e700 4349a26ae754SRob Clark 435052260ae4SRob Clark #define REG_A5XX_TPL1_HS_TEX_COUNT 0x0000e701 435152260ae4SRob Clark 435252260ae4SRob Clark #define REG_A5XX_TPL1_DS_TEX_COUNT 0x0000e702 435352260ae4SRob Clark 435452260ae4SRob Clark #define REG_A5XX_TPL1_GS_TEX_COUNT 0x0000e703 435552260ae4SRob Clark 4356a26ae754SRob Clark #define REG_A5XX_TPL1_VS_TEX_SAMP_LO 0x0000e722 4357a26ae754SRob Clark 4358a26ae754SRob Clark #define REG_A5XX_TPL1_VS_TEX_SAMP_HI 0x0000e723 4359a26ae754SRob Clark 436052260ae4SRob Clark #define REG_A5XX_TPL1_HS_TEX_SAMP_LO 0x0000e724 436152260ae4SRob Clark 436252260ae4SRob Clark #define REG_A5XX_TPL1_HS_TEX_SAMP_HI 0x0000e725 436352260ae4SRob Clark 436452260ae4SRob Clark #define REG_A5XX_TPL1_DS_TEX_SAMP_LO 0x0000e726 436552260ae4SRob Clark 436652260ae4SRob Clark #define REG_A5XX_TPL1_DS_TEX_SAMP_HI 0x0000e727 436752260ae4SRob Clark 436852260ae4SRob Clark #define REG_A5XX_TPL1_GS_TEX_SAMP_LO 0x0000e728 436952260ae4SRob Clark 437052260ae4SRob Clark #define REG_A5XX_TPL1_GS_TEX_SAMP_HI 0x0000e729 437152260ae4SRob Clark 4372a26ae754SRob Clark #define REG_A5XX_TPL1_VS_TEX_CONST_LO 0x0000e72a 4373a26ae754SRob Clark 4374a26ae754SRob Clark #define REG_A5XX_TPL1_VS_TEX_CONST_HI 0x0000e72b 4375a26ae754SRob Clark 437652260ae4SRob Clark #define REG_A5XX_TPL1_HS_TEX_CONST_LO 0x0000e72c 437752260ae4SRob Clark 437852260ae4SRob Clark #define REG_A5XX_TPL1_HS_TEX_CONST_HI 0x0000e72d 437952260ae4SRob Clark 438052260ae4SRob Clark #define REG_A5XX_TPL1_DS_TEX_CONST_LO 0x0000e72e 438152260ae4SRob Clark 438252260ae4SRob Clark #define REG_A5XX_TPL1_DS_TEX_CONST_HI 0x0000e72f 438352260ae4SRob Clark 438452260ae4SRob Clark #define REG_A5XX_TPL1_GS_TEX_CONST_LO 0x0000e730 438552260ae4SRob Clark 438652260ae4SRob Clark #define REG_A5XX_TPL1_GS_TEX_CONST_HI 0x0000e731 438752260ae4SRob Clark 4388a26ae754SRob Clark #define REG_A5XX_TPL1_FS_TEX_COUNT 0x0000e750 4389a26ae754SRob Clark 439052260ae4SRob Clark #define REG_A5XX_TPL1_CS_TEX_COUNT 0x0000e751 439152260ae4SRob Clark 4392a26ae754SRob Clark #define REG_A5XX_TPL1_FS_TEX_SAMP_LO 0x0000e75a 4393a26ae754SRob Clark 4394a26ae754SRob Clark #define REG_A5XX_TPL1_FS_TEX_SAMP_HI 0x0000e75b 4395a26ae754SRob Clark 439652260ae4SRob Clark #define REG_A5XX_TPL1_CS_TEX_SAMP_LO 0x0000e75c 439752260ae4SRob Clark 439852260ae4SRob Clark #define REG_A5XX_TPL1_CS_TEX_SAMP_HI 0x0000e75d 439952260ae4SRob Clark 4400a26ae754SRob Clark #define REG_A5XX_TPL1_FS_TEX_CONST_LO 0x0000e75e 4401a26ae754SRob Clark 4402a26ae754SRob Clark #define REG_A5XX_TPL1_FS_TEX_CONST_HI 0x0000e75f 4403a26ae754SRob Clark 440452260ae4SRob Clark #define REG_A5XX_TPL1_CS_TEX_CONST_LO 0x0000e760 440552260ae4SRob Clark 440652260ae4SRob Clark #define REG_A5XX_TPL1_CS_TEX_CONST_HI 0x0000e761 440752260ae4SRob Clark 4408a26ae754SRob Clark #define REG_A5XX_TPL1_TP_FS_ROTATION_CNTL 0x0000e764 4409a26ae754SRob Clark 4410a26ae754SRob Clark #define REG_A5XX_HLSQ_CONTROL_0_REG 0x0000e784 441152260ae4SRob Clark #define A5XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK 0x00000001 441252260ae4SRob Clark #define A5XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT 0 441352260ae4SRob Clark static inline uint32_t A5XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val) 441452260ae4SRob Clark { 441552260ae4SRob Clark return ((val) << A5XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT) & A5XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK; 441652260ae4SRob Clark } 441752260ae4SRob Clark #define A5XX_HLSQ_CONTROL_0_REG_CSTHREADSIZE__MASK 0x00000004 441852260ae4SRob Clark #define A5XX_HLSQ_CONTROL_0_REG_CSTHREADSIZE__SHIFT 2 441952260ae4SRob Clark static inline uint32_t A5XX_HLSQ_CONTROL_0_REG_CSTHREADSIZE(enum a3xx_threadsize val) 442052260ae4SRob Clark { 442152260ae4SRob Clark return ((val) << A5XX_HLSQ_CONTROL_0_REG_CSTHREADSIZE__SHIFT) & A5XX_HLSQ_CONTROL_0_REG_CSTHREADSIZE__MASK; 442252260ae4SRob Clark } 4423a26ae754SRob Clark 4424a26ae754SRob Clark #define REG_A5XX_HLSQ_CONTROL_1_REG 0x0000e785 4425a26ae754SRob Clark #define A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__MASK 0x0000003f 4426a26ae754SRob Clark #define A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__SHIFT 0 4427a26ae754SRob Clark static inline uint32_t A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD(uint32_t val) 4428a26ae754SRob Clark { 4429a26ae754SRob Clark return ((val) << A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__SHIFT) & A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__MASK; 4430a26ae754SRob Clark } 4431a26ae754SRob Clark 4432a26ae754SRob Clark #define REG_A5XX_HLSQ_CONTROL_2_REG 0x0000e786 4433a26ae754SRob Clark #define A5XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK 0x000000ff 4434a26ae754SRob Clark #define A5XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT 0 4435a26ae754SRob Clark static inline uint32_t A5XX_HLSQ_CONTROL_2_REG_FACEREGID(uint32_t val) 4436a26ae754SRob Clark { 4437a26ae754SRob Clark return ((val) << A5XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT) & A5XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK; 4438a26ae754SRob Clark } 4439*2d756322SRob Clark #define A5XX_HLSQ_CONTROL_2_REG_SAMPLEID__MASK 0x0000ff00 4440*2d756322SRob Clark #define A5XX_HLSQ_CONTROL_2_REG_SAMPLEID__SHIFT 8 4441*2d756322SRob Clark static inline uint32_t A5XX_HLSQ_CONTROL_2_REG_SAMPLEID(uint32_t val) 4442*2d756322SRob Clark { 4443*2d756322SRob Clark return ((val) << A5XX_HLSQ_CONTROL_2_REG_SAMPLEID__SHIFT) & A5XX_HLSQ_CONTROL_2_REG_SAMPLEID__MASK; 4444*2d756322SRob Clark } 4445*2d756322SRob Clark #define A5XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__MASK 0x00ff0000 4446*2d756322SRob Clark #define A5XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__SHIFT 16 4447*2d756322SRob Clark static inline uint32_t A5XX_HLSQ_CONTROL_2_REG_SAMPLEMASK(uint32_t val) 4448*2d756322SRob Clark { 4449*2d756322SRob Clark return ((val) << A5XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__SHIFT) & A5XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__MASK; 4450*2d756322SRob Clark } 4451a26ae754SRob Clark 4452a26ae754SRob Clark #define REG_A5XX_HLSQ_CONTROL_3_REG 0x0000e787 4453a26ae754SRob Clark #define A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__MASK 0x000000ff 4454a26ae754SRob Clark #define A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__SHIFT 0 4455a26ae754SRob Clark static inline uint32_t A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID(uint32_t val) 4456a26ae754SRob Clark { 4457a26ae754SRob Clark return ((val) << A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__SHIFT) & A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__MASK; 4458a26ae754SRob Clark } 4459a26ae754SRob Clark 4460a26ae754SRob Clark #define REG_A5XX_HLSQ_CONTROL_4_REG 0x0000e788 4461a26ae754SRob Clark #define A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK 0x00ff0000 4462a26ae754SRob Clark #define A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT 16 4463a26ae754SRob Clark static inline uint32_t A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID(uint32_t val) 4464a26ae754SRob Clark { 4465a26ae754SRob Clark return ((val) << A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT) & A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK; 4466a26ae754SRob Clark } 4467a26ae754SRob Clark #define A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK 0xff000000 4468a26ae754SRob Clark #define A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT 24 4469a26ae754SRob Clark static inline uint32_t A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID(uint32_t val) 4470a26ae754SRob Clark { 4471a26ae754SRob Clark return ((val) << A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT) & A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK; 4472a26ae754SRob Clark } 4473a26ae754SRob Clark 4474a26ae754SRob Clark #define REG_A5XX_HLSQ_UPDATE_CNTL 0x0000e78a 4475a26ae754SRob Clark 447652260ae4SRob Clark #define REG_A5XX_HLSQ_VS_CONFIG 0x0000e78b 447752260ae4SRob Clark #define A5XX_HLSQ_VS_CONFIG_ENABLED 0x00000001 447852260ae4SRob Clark #define A5XX_HLSQ_VS_CONFIG_CONSTOBJECTOFFSET__MASK 0x000000fe 447952260ae4SRob Clark #define A5XX_HLSQ_VS_CONFIG_CONSTOBJECTOFFSET__SHIFT 1 448052260ae4SRob Clark static inline uint32_t A5XX_HLSQ_VS_CONFIG_CONSTOBJECTOFFSET(uint32_t val) 4481a26ae754SRob Clark { 448252260ae4SRob Clark return ((val) << A5XX_HLSQ_VS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_VS_CONFIG_CONSTOBJECTOFFSET__MASK; 4483a26ae754SRob Clark } 448452260ae4SRob Clark #define A5XX_HLSQ_VS_CONFIG_SHADEROBJOFFSET__MASK 0x00007f00 448552260ae4SRob Clark #define A5XX_HLSQ_VS_CONFIG_SHADEROBJOFFSET__SHIFT 8 448652260ae4SRob Clark static inline uint32_t A5XX_HLSQ_VS_CONFIG_SHADEROBJOFFSET(uint32_t val) 4487a26ae754SRob Clark { 448852260ae4SRob Clark return ((val) << A5XX_HLSQ_VS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_VS_CONFIG_SHADEROBJOFFSET__MASK; 4489a26ae754SRob Clark } 4490a26ae754SRob Clark 449152260ae4SRob Clark #define REG_A5XX_HLSQ_FS_CONFIG 0x0000e78c 449252260ae4SRob Clark #define A5XX_HLSQ_FS_CONFIG_ENABLED 0x00000001 449352260ae4SRob Clark #define A5XX_HLSQ_FS_CONFIG_CONSTOBJECTOFFSET__MASK 0x000000fe 449452260ae4SRob Clark #define A5XX_HLSQ_FS_CONFIG_CONSTOBJECTOFFSET__SHIFT 1 449552260ae4SRob Clark static inline uint32_t A5XX_HLSQ_FS_CONFIG_CONSTOBJECTOFFSET(uint32_t val) 4496a26ae754SRob Clark { 449752260ae4SRob Clark return ((val) << A5XX_HLSQ_FS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_FS_CONFIG_CONSTOBJECTOFFSET__MASK; 4498a26ae754SRob Clark } 449952260ae4SRob Clark #define A5XX_HLSQ_FS_CONFIG_SHADEROBJOFFSET__MASK 0x00007f00 450052260ae4SRob Clark #define A5XX_HLSQ_FS_CONFIG_SHADEROBJOFFSET__SHIFT 8 450152260ae4SRob Clark static inline uint32_t A5XX_HLSQ_FS_CONFIG_SHADEROBJOFFSET(uint32_t val) 4502a26ae754SRob Clark { 450352260ae4SRob Clark return ((val) << A5XX_HLSQ_FS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_FS_CONFIG_SHADEROBJOFFSET__MASK; 4504a26ae754SRob Clark } 4505a26ae754SRob Clark 450652260ae4SRob Clark #define REG_A5XX_HLSQ_HS_CONFIG 0x0000e78d 450752260ae4SRob Clark #define A5XX_HLSQ_HS_CONFIG_ENABLED 0x00000001 450852260ae4SRob Clark #define A5XX_HLSQ_HS_CONFIG_CONSTOBJECTOFFSET__MASK 0x000000fe 450952260ae4SRob Clark #define A5XX_HLSQ_HS_CONFIG_CONSTOBJECTOFFSET__SHIFT 1 451052260ae4SRob Clark static inline uint32_t A5XX_HLSQ_HS_CONFIG_CONSTOBJECTOFFSET(uint32_t val) 4511a26ae754SRob Clark { 451252260ae4SRob Clark return ((val) << A5XX_HLSQ_HS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_HS_CONFIG_CONSTOBJECTOFFSET__MASK; 4513a26ae754SRob Clark } 451452260ae4SRob Clark #define A5XX_HLSQ_HS_CONFIG_SHADEROBJOFFSET__MASK 0x00007f00 451552260ae4SRob Clark #define A5XX_HLSQ_HS_CONFIG_SHADEROBJOFFSET__SHIFT 8 451652260ae4SRob Clark static inline uint32_t A5XX_HLSQ_HS_CONFIG_SHADEROBJOFFSET(uint32_t val) 4517a26ae754SRob Clark { 451852260ae4SRob Clark return ((val) << A5XX_HLSQ_HS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_HS_CONFIG_SHADEROBJOFFSET__MASK; 4519a26ae754SRob Clark } 4520a26ae754SRob Clark 452152260ae4SRob Clark #define REG_A5XX_HLSQ_DS_CONFIG 0x0000e78e 452252260ae4SRob Clark #define A5XX_HLSQ_DS_CONFIG_ENABLED 0x00000001 452352260ae4SRob Clark #define A5XX_HLSQ_DS_CONFIG_CONSTOBJECTOFFSET__MASK 0x000000fe 452452260ae4SRob Clark #define A5XX_HLSQ_DS_CONFIG_CONSTOBJECTOFFSET__SHIFT 1 452552260ae4SRob Clark static inline uint32_t A5XX_HLSQ_DS_CONFIG_CONSTOBJECTOFFSET(uint32_t val) 4526a26ae754SRob Clark { 452752260ae4SRob Clark return ((val) << A5XX_HLSQ_DS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_DS_CONFIG_CONSTOBJECTOFFSET__MASK; 4528a26ae754SRob Clark } 452952260ae4SRob Clark #define A5XX_HLSQ_DS_CONFIG_SHADEROBJOFFSET__MASK 0x00007f00 453052260ae4SRob Clark #define A5XX_HLSQ_DS_CONFIG_SHADEROBJOFFSET__SHIFT 8 453152260ae4SRob Clark static inline uint32_t A5XX_HLSQ_DS_CONFIG_SHADEROBJOFFSET(uint32_t val) 4532a26ae754SRob Clark { 453352260ae4SRob Clark return ((val) << A5XX_HLSQ_DS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_DS_CONFIG_SHADEROBJOFFSET__MASK; 4534a26ae754SRob Clark } 4535a26ae754SRob Clark 453652260ae4SRob Clark #define REG_A5XX_HLSQ_GS_CONFIG 0x0000e78f 453752260ae4SRob Clark #define A5XX_HLSQ_GS_CONFIG_ENABLED 0x00000001 453852260ae4SRob Clark #define A5XX_HLSQ_GS_CONFIG_CONSTOBJECTOFFSET__MASK 0x000000fe 453952260ae4SRob Clark #define A5XX_HLSQ_GS_CONFIG_CONSTOBJECTOFFSET__SHIFT 1 454052260ae4SRob Clark static inline uint32_t A5XX_HLSQ_GS_CONFIG_CONSTOBJECTOFFSET(uint32_t val) 4541a26ae754SRob Clark { 454252260ae4SRob Clark return ((val) << A5XX_HLSQ_GS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_GS_CONFIG_CONSTOBJECTOFFSET__MASK; 4543a26ae754SRob Clark } 454452260ae4SRob Clark #define A5XX_HLSQ_GS_CONFIG_SHADEROBJOFFSET__MASK 0x00007f00 454552260ae4SRob Clark #define A5XX_HLSQ_GS_CONFIG_SHADEROBJOFFSET__SHIFT 8 454652260ae4SRob Clark static inline uint32_t A5XX_HLSQ_GS_CONFIG_SHADEROBJOFFSET(uint32_t val) 4547a26ae754SRob Clark { 454852260ae4SRob Clark return ((val) << A5XX_HLSQ_GS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_GS_CONFIG_SHADEROBJOFFSET__MASK; 4549a26ae754SRob Clark } 4550a26ae754SRob Clark 4551a26ae754SRob Clark #define REG_A5XX_HLSQ_CS_CONFIG 0x0000e790 455252260ae4SRob Clark #define A5XX_HLSQ_CS_CONFIG_ENABLED 0x00000001 455352260ae4SRob Clark #define A5XX_HLSQ_CS_CONFIG_CONSTOBJECTOFFSET__MASK 0x000000fe 455452260ae4SRob Clark #define A5XX_HLSQ_CS_CONFIG_CONSTOBJECTOFFSET__SHIFT 1 455552260ae4SRob Clark static inline uint32_t A5XX_HLSQ_CS_CONFIG_CONSTOBJECTOFFSET(uint32_t val) 455652260ae4SRob Clark { 455752260ae4SRob Clark return ((val) << A5XX_HLSQ_CS_CONFIG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_CS_CONFIG_CONSTOBJECTOFFSET__MASK; 455852260ae4SRob Clark } 455952260ae4SRob Clark #define A5XX_HLSQ_CS_CONFIG_SHADEROBJOFFSET__MASK 0x00007f00 456052260ae4SRob Clark #define A5XX_HLSQ_CS_CONFIG_SHADEROBJOFFSET__SHIFT 8 456152260ae4SRob Clark static inline uint32_t A5XX_HLSQ_CS_CONFIG_SHADEROBJOFFSET(uint32_t val) 456252260ae4SRob Clark { 456352260ae4SRob Clark return ((val) << A5XX_HLSQ_CS_CONFIG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_CS_CONFIG_SHADEROBJOFFSET__MASK; 456452260ae4SRob Clark } 4565a26ae754SRob Clark 4566a26ae754SRob Clark #define REG_A5XX_HLSQ_VS_CNTL 0x0000e791 456752260ae4SRob Clark #define A5XX_HLSQ_VS_CNTL_SSBO_ENABLE 0x00000001 4568a26ae754SRob Clark #define A5XX_HLSQ_VS_CNTL_INSTRLEN__MASK 0xfffffffe 4569a26ae754SRob Clark #define A5XX_HLSQ_VS_CNTL_INSTRLEN__SHIFT 1 4570a26ae754SRob Clark static inline uint32_t A5XX_HLSQ_VS_CNTL_INSTRLEN(uint32_t val) 4571a26ae754SRob Clark { 4572a26ae754SRob Clark return ((val) << A5XX_HLSQ_VS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_VS_CNTL_INSTRLEN__MASK; 4573a26ae754SRob Clark } 4574a26ae754SRob Clark 4575a26ae754SRob Clark #define REG_A5XX_HLSQ_FS_CNTL 0x0000e792 457652260ae4SRob Clark #define A5XX_HLSQ_FS_CNTL_SSBO_ENABLE 0x00000001 4577a26ae754SRob Clark #define A5XX_HLSQ_FS_CNTL_INSTRLEN__MASK 0xfffffffe 4578a26ae754SRob Clark #define A5XX_HLSQ_FS_CNTL_INSTRLEN__SHIFT 1 4579a26ae754SRob Clark static inline uint32_t A5XX_HLSQ_FS_CNTL_INSTRLEN(uint32_t val) 4580a26ae754SRob Clark { 4581a26ae754SRob Clark return ((val) << A5XX_HLSQ_FS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_FS_CNTL_INSTRLEN__MASK; 4582a26ae754SRob Clark } 4583a26ae754SRob Clark 4584a26ae754SRob Clark #define REG_A5XX_HLSQ_HS_CNTL 0x0000e793 458552260ae4SRob Clark #define A5XX_HLSQ_HS_CNTL_SSBO_ENABLE 0x00000001 4586a26ae754SRob Clark #define A5XX_HLSQ_HS_CNTL_INSTRLEN__MASK 0xfffffffe 4587a26ae754SRob Clark #define A5XX_HLSQ_HS_CNTL_INSTRLEN__SHIFT 1 4588a26ae754SRob Clark static inline uint32_t A5XX_HLSQ_HS_CNTL_INSTRLEN(uint32_t val) 4589a26ae754SRob Clark { 4590a26ae754SRob Clark return ((val) << A5XX_HLSQ_HS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_HS_CNTL_INSTRLEN__MASK; 4591a26ae754SRob Clark } 4592a26ae754SRob Clark 4593a26ae754SRob Clark #define REG_A5XX_HLSQ_DS_CNTL 0x0000e794 459452260ae4SRob Clark #define A5XX_HLSQ_DS_CNTL_SSBO_ENABLE 0x00000001 4595a26ae754SRob Clark #define A5XX_HLSQ_DS_CNTL_INSTRLEN__MASK 0xfffffffe 4596a26ae754SRob Clark #define A5XX_HLSQ_DS_CNTL_INSTRLEN__SHIFT 1 4597a26ae754SRob Clark static inline uint32_t A5XX_HLSQ_DS_CNTL_INSTRLEN(uint32_t val) 4598a26ae754SRob Clark { 4599a26ae754SRob Clark return ((val) << A5XX_HLSQ_DS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_DS_CNTL_INSTRLEN__MASK; 4600a26ae754SRob Clark } 4601a26ae754SRob Clark 4602a26ae754SRob Clark #define REG_A5XX_HLSQ_GS_CNTL 0x0000e795 460352260ae4SRob Clark #define A5XX_HLSQ_GS_CNTL_SSBO_ENABLE 0x00000001 4604a26ae754SRob Clark #define A5XX_HLSQ_GS_CNTL_INSTRLEN__MASK 0xfffffffe 4605a26ae754SRob Clark #define A5XX_HLSQ_GS_CNTL_INSTRLEN__SHIFT 1 4606a26ae754SRob Clark static inline uint32_t A5XX_HLSQ_GS_CNTL_INSTRLEN(uint32_t val) 4607a26ae754SRob Clark { 4608a26ae754SRob Clark return ((val) << A5XX_HLSQ_GS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_GS_CNTL_INSTRLEN__MASK; 4609a26ae754SRob Clark } 4610a26ae754SRob Clark 4611a26ae754SRob Clark #define REG_A5XX_HLSQ_CS_CNTL 0x0000e796 461252260ae4SRob Clark #define A5XX_HLSQ_CS_CNTL_SSBO_ENABLE 0x00000001 4613a26ae754SRob Clark #define A5XX_HLSQ_CS_CNTL_INSTRLEN__MASK 0xfffffffe 4614a26ae754SRob Clark #define A5XX_HLSQ_CS_CNTL_INSTRLEN__SHIFT 1 4615a26ae754SRob Clark static inline uint32_t A5XX_HLSQ_CS_CNTL_INSTRLEN(uint32_t val) 4616a26ae754SRob Clark { 4617a26ae754SRob Clark return ((val) << A5XX_HLSQ_CS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_CS_CNTL_INSTRLEN__MASK; 4618a26ae754SRob Clark } 4619a26ae754SRob Clark 4620a26ae754SRob Clark #define REG_A5XX_HLSQ_CS_KERNEL_GROUP_X 0x0000e7b9 4621a26ae754SRob Clark 4622a26ae754SRob Clark #define REG_A5XX_HLSQ_CS_KERNEL_GROUP_Y 0x0000e7ba 4623a26ae754SRob Clark 4624a26ae754SRob Clark #define REG_A5XX_HLSQ_CS_KERNEL_GROUP_Z 0x0000e7bb 4625a26ae754SRob Clark 4626a26ae754SRob Clark #define REG_A5XX_HLSQ_CS_NDRANGE_0 0x0000e7b0 462752260ae4SRob Clark #define A5XX_HLSQ_CS_NDRANGE_0_KERNELDIM__MASK 0x00000003 462852260ae4SRob Clark #define A5XX_HLSQ_CS_NDRANGE_0_KERNELDIM__SHIFT 0 462952260ae4SRob Clark static inline uint32_t A5XX_HLSQ_CS_NDRANGE_0_KERNELDIM(uint32_t val) 463052260ae4SRob Clark { 463152260ae4SRob Clark return ((val) << A5XX_HLSQ_CS_NDRANGE_0_KERNELDIM__SHIFT) & A5XX_HLSQ_CS_NDRANGE_0_KERNELDIM__MASK; 463252260ae4SRob Clark } 463352260ae4SRob Clark #define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__MASK 0x00000ffc 463452260ae4SRob Clark #define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__SHIFT 2 463552260ae4SRob Clark static inline uint32_t A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX(uint32_t val) 463652260ae4SRob Clark { 463752260ae4SRob Clark return ((val) << A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__SHIFT) & A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__MASK; 463852260ae4SRob Clark } 463952260ae4SRob Clark #define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__MASK 0x003ff000 464052260ae4SRob Clark #define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__SHIFT 12 464152260ae4SRob Clark static inline uint32_t A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY(uint32_t val) 464252260ae4SRob Clark { 464352260ae4SRob Clark return ((val) << A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__SHIFT) & A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__MASK; 464452260ae4SRob Clark } 464552260ae4SRob Clark #define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__MASK 0xffc00000 464652260ae4SRob Clark #define A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__SHIFT 22 464752260ae4SRob Clark static inline uint32_t A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ(uint32_t val) 464852260ae4SRob Clark { 464952260ae4SRob Clark return ((val) << A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__SHIFT) & A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__MASK; 465052260ae4SRob Clark } 4651a26ae754SRob Clark 4652a26ae754SRob Clark #define REG_A5XX_HLSQ_CS_NDRANGE_1 0x0000e7b1 4653*2d756322SRob Clark #define A5XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__MASK 0xffffffff 4654*2d756322SRob Clark #define A5XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__SHIFT 0 4655*2d756322SRob Clark static inline uint32_t A5XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X(uint32_t val) 465652260ae4SRob Clark { 4657*2d756322SRob Clark return ((val) << A5XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__SHIFT) & A5XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__MASK; 465852260ae4SRob Clark } 4659a26ae754SRob Clark 4660a26ae754SRob Clark #define REG_A5XX_HLSQ_CS_NDRANGE_2 0x0000e7b2 4661*2d756322SRob Clark #define A5XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__MASK 0xffffffff 4662*2d756322SRob Clark #define A5XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__SHIFT 0 4663*2d756322SRob Clark static inline uint32_t A5XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X(uint32_t val) 4664*2d756322SRob Clark { 4665*2d756322SRob Clark return ((val) << A5XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__SHIFT) & A5XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__MASK; 4666*2d756322SRob Clark } 4667a26ae754SRob Clark 4668a26ae754SRob Clark #define REG_A5XX_HLSQ_CS_NDRANGE_3 0x0000e7b3 4669*2d756322SRob Clark #define A5XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__MASK 0xffffffff 4670*2d756322SRob Clark #define A5XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__SHIFT 0 4671*2d756322SRob Clark static inline uint32_t A5XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y(uint32_t val) 467252260ae4SRob Clark { 4673*2d756322SRob Clark return ((val) << A5XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__SHIFT) & A5XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__MASK; 467452260ae4SRob Clark } 4675a26ae754SRob Clark 4676a26ae754SRob Clark #define REG_A5XX_HLSQ_CS_NDRANGE_4 0x0000e7b4 4677*2d756322SRob Clark #define A5XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__MASK 0xffffffff 4678*2d756322SRob Clark #define A5XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__SHIFT 0 4679*2d756322SRob Clark static inline uint32_t A5XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y(uint32_t val) 4680*2d756322SRob Clark { 4681*2d756322SRob Clark return ((val) << A5XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__SHIFT) & A5XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__MASK; 4682*2d756322SRob Clark } 4683a26ae754SRob Clark 4684a26ae754SRob Clark #define REG_A5XX_HLSQ_CS_NDRANGE_5 0x0000e7b5 4685*2d756322SRob Clark #define A5XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__MASK 0xffffffff 4686*2d756322SRob Clark #define A5XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__SHIFT 0 4687*2d756322SRob Clark static inline uint32_t A5XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z(uint32_t val) 468852260ae4SRob Clark { 4689*2d756322SRob Clark return ((val) << A5XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__SHIFT) & A5XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__MASK; 469052260ae4SRob Clark } 4691a26ae754SRob Clark 4692a26ae754SRob Clark #define REG_A5XX_HLSQ_CS_NDRANGE_6 0x0000e7b6 4693*2d756322SRob Clark #define A5XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__MASK 0xffffffff 4694*2d756322SRob Clark #define A5XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__SHIFT 0 4695*2d756322SRob Clark static inline uint32_t A5XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z(uint32_t val) 4696*2d756322SRob Clark { 4697*2d756322SRob Clark return ((val) << A5XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__SHIFT) & A5XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__MASK; 4698*2d756322SRob Clark } 4699a26ae754SRob Clark 4700a26ae754SRob Clark #define REG_A5XX_HLSQ_CS_CNTL_0 0x0000e7b7 470152260ae4SRob Clark #define A5XX_HLSQ_CS_CNTL_0_WGIDCONSTID__MASK 0x000000ff 470252260ae4SRob Clark #define A5XX_HLSQ_CS_CNTL_0_WGIDCONSTID__SHIFT 0 470352260ae4SRob Clark static inline uint32_t A5XX_HLSQ_CS_CNTL_0_WGIDCONSTID(uint32_t val) 470452260ae4SRob Clark { 470552260ae4SRob Clark return ((val) << A5XX_HLSQ_CS_CNTL_0_WGIDCONSTID__SHIFT) & A5XX_HLSQ_CS_CNTL_0_WGIDCONSTID__MASK; 470652260ae4SRob Clark } 470752260ae4SRob Clark #define A5XX_HLSQ_CS_CNTL_0_UNK0__MASK 0x0000ff00 470852260ae4SRob Clark #define A5XX_HLSQ_CS_CNTL_0_UNK0__SHIFT 8 470952260ae4SRob Clark static inline uint32_t A5XX_HLSQ_CS_CNTL_0_UNK0(uint32_t val) 471052260ae4SRob Clark { 471152260ae4SRob Clark return ((val) << A5XX_HLSQ_CS_CNTL_0_UNK0__SHIFT) & A5XX_HLSQ_CS_CNTL_0_UNK0__MASK; 471252260ae4SRob Clark } 471352260ae4SRob Clark #define A5XX_HLSQ_CS_CNTL_0_UNK1__MASK 0x00ff0000 471452260ae4SRob Clark #define A5XX_HLSQ_CS_CNTL_0_UNK1__SHIFT 16 471552260ae4SRob Clark static inline uint32_t A5XX_HLSQ_CS_CNTL_0_UNK1(uint32_t val) 471652260ae4SRob Clark { 471752260ae4SRob Clark return ((val) << A5XX_HLSQ_CS_CNTL_0_UNK1__SHIFT) & A5XX_HLSQ_CS_CNTL_0_UNK1__MASK; 471852260ae4SRob Clark } 471952260ae4SRob Clark #define A5XX_HLSQ_CS_CNTL_0_LOCALIDREGID__MASK 0xff000000 472052260ae4SRob Clark #define A5XX_HLSQ_CS_CNTL_0_LOCALIDREGID__SHIFT 24 472152260ae4SRob Clark static inline uint32_t A5XX_HLSQ_CS_CNTL_0_LOCALIDREGID(uint32_t val) 472252260ae4SRob Clark { 472352260ae4SRob Clark return ((val) << A5XX_HLSQ_CS_CNTL_0_LOCALIDREGID__SHIFT) & A5XX_HLSQ_CS_CNTL_0_LOCALIDREGID__MASK; 472452260ae4SRob Clark } 4725a26ae754SRob Clark 4726a26ae754SRob Clark #define REG_A5XX_HLSQ_CS_CNTL_1 0x0000e7b8 4727a26ae754SRob Clark 4728a26ae754SRob Clark #define REG_A5XX_UNKNOWN_E7C0 0x0000e7c0 4729a26ae754SRob Clark 4730a26ae754SRob Clark #define REG_A5XX_HLSQ_VS_CONSTLEN 0x0000e7c3 4731a26ae754SRob Clark 4732a26ae754SRob Clark #define REG_A5XX_HLSQ_VS_INSTRLEN 0x0000e7c4 4733a26ae754SRob Clark 4734a26ae754SRob Clark #define REG_A5XX_UNKNOWN_E7C5 0x0000e7c5 4735a26ae754SRob Clark 4736a26ae754SRob Clark #define REG_A5XX_HLSQ_HS_CONSTLEN 0x0000e7c8 4737a26ae754SRob Clark 4738a26ae754SRob Clark #define REG_A5XX_HLSQ_HS_INSTRLEN 0x0000e7c9 4739a26ae754SRob Clark 474052260ae4SRob Clark #define REG_A5XX_UNKNOWN_E7CA 0x0000e7ca 474152260ae4SRob Clark 4742a26ae754SRob Clark #define REG_A5XX_HLSQ_DS_CONSTLEN 0x0000e7cd 4743a26ae754SRob Clark 4744a26ae754SRob Clark #define REG_A5XX_HLSQ_DS_INSTRLEN 0x0000e7ce 4745a26ae754SRob Clark 4746a26ae754SRob Clark #define REG_A5XX_UNKNOWN_E7CF 0x0000e7cf 4747a26ae754SRob Clark 4748a26ae754SRob Clark #define REG_A5XX_HLSQ_GS_CONSTLEN 0x0000e7d2 4749a26ae754SRob Clark 4750a26ae754SRob Clark #define REG_A5XX_HLSQ_GS_INSTRLEN 0x0000e7d3 4751a26ae754SRob Clark 4752a26ae754SRob Clark #define REG_A5XX_UNKNOWN_E7D4 0x0000e7d4 4753a26ae754SRob Clark 475452260ae4SRob Clark #define REG_A5XX_HLSQ_FS_CONSTLEN 0x0000e7d7 475552260ae4SRob Clark 475652260ae4SRob Clark #define REG_A5XX_HLSQ_FS_INSTRLEN 0x0000e7d8 475752260ae4SRob Clark 4758a26ae754SRob Clark #define REG_A5XX_UNKNOWN_E7D9 0x0000e7d9 4759a26ae754SRob Clark 476052260ae4SRob Clark #define REG_A5XX_HLSQ_CS_CONSTLEN 0x0000e7dc 4761a26ae754SRob Clark 476252260ae4SRob Clark #define REG_A5XX_HLSQ_CS_INSTRLEN 0x0000e7dd 4763a26ae754SRob Clark 4764*2d756322SRob Clark #define REG_A5XX_RB_2D_BLIT_CNTL 0x00002100 4765*2d756322SRob Clark 476652260ae4SRob Clark #define REG_A5XX_RB_2D_SRC_SOLID_DW0 0x00002101 476752260ae4SRob Clark 476852260ae4SRob Clark #define REG_A5XX_RB_2D_SRC_SOLID_DW1 0x00002102 476952260ae4SRob Clark 477052260ae4SRob Clark #define REG_A5XX_RB_2D_SRC_SOLID_DW2 0x00002103 477152260ae4SRob Clark 477252260ae4SRob Clark #define REG_A5XX_RB_2D_SRC_SOLID_DW3 0x00002104 4773a26ae754SRob Clark 4774a26ae754SRob Clark #define REG_A5XX_RB_2D_SRC_INFO 0x00002107 4775a26ae754SRob Clark #define A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__MASK 0x000000ff 4776a26ae754SRob Clark #define A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__SHIFT 0 4777a26ae754SRob Clark static inline uint32_t A5XX_RB_2D_SRC_INFO_COLOR_FORMAT(enum a5xx_color_fmt val) 4778a26ae754SRob Clark { 4779a26ae754SRob Clark return ((val) << A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__SHIFT) & A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__MASK; 4780a26ae754SRob Clark } 4781*2d756322SRob Clark #define A5XX_RB_2D_SRC_INFO_TILE_MODE__MASK 0x00000300 4782*2d756322SRob Clark #define A5XX_RB_2D_SRC_INFO_TILE_MODE__SHIFT 8 4783*2d756322SRob Clark static inline uint32_t A5XX_RB_2D_SRC_INFO_TILE_MODE(enum a5xx_tile_mode val) 4784*2d756322SRob Clark { 4785*2d756322SRob Clark return ((val) << A5XX_RB_2D_SRC_INFO_TILE_MODE__SHIFT) & A5XX_RB_2D_SRC_INFO_TILE_MODE__MASK; 4786*2d756322SRob Clark } 4787a26ae754SRob Clark #define A5XX_RB_2D_SRC_INFO_COLOR_SWAP__MASK 0x00000c00 4788a26ae754SRob Clark #define A5XX_RB_2D_SRC_INFO_COLOR_SWAP__SHIFT 10 4789a26ae754SRob Clark static inline uint32_t A5XX_RB_2D_SRC_INFO_COLOR_SWAP(enum a3xx_color_swap val) 4790a26ae754SRob Clark { 4791a26ae754SRob Clark return ((val) << A5XX_RB_2D_SRC_INFO_COLOR_SWAP__SHIFT) & A5XX_RB_2D_SRC_INFO_COLOR_SWAP__MASK; 4792a26ae754SRob Clark } 4793*2d756322SRob Clark #define A5XX_RB_2D_SRC_INFO_FLAGS 0x00001000 4794a26ae754SRob Clark 4795a26ae754SRob Clark #define REG_A5XX_RB_2D_SRC_LO 0x00002108 4796a26ae754SRob Clark 4797a26ae754SRob Clark #define REG_A5XX_RB_2D_SRC_HI 0x00002109 4798a26ae754SRob Clark 479952260ae4SRob Clark #define REG_A5XX_RB_2D_SRC_SIZE 0x0000210a 480052260ae4SRob Clark #define A5XX_RB_2D_SRC_SIZE_PITCH__MASK 0x0000ffff 480152260ae4SRob Clark #define A5XX_RB_2D_SRC_SIZE_PITCH__SHIFT 0 480252260ae4SRob Clark static inline uint32_t A5XX_RB_2D_SRC_SIZE_PITCH(uint32_t val) 480352260ae4SRob Clark { 480452260ae4SRob Clark return ((val >> 6) << A5XX_RB_2D_SRC_SIZE_PITCH__SHIFT) & A5XX_RB_2D_SRC_SIZE_PITCH__MASK; 480552260ae4SRob Clark } 480652260ae4SRob Clark #define A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__MASK 0xffff0000 480752260ae4SRob Clark #define A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__SHIFT 16 480852260ae4SRob Clark static inline uint32_t A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH(uint32_t val) 480952260ae4SRob Clark { 481052260ae4SRob Clark return ((val >> 6) << A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__SHIFT) & A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__MASK; 481152260ae4SRob Clark } 481252260ae4SRob Clark 4813a26ae754SRob Clark #define REG_A5XX_RB_2D_DST_INFO 0x00002110 4814a26ae754SRob Clark #define A5XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK 0x000000ff 4815a26ae754SRob Clark #define A5XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT 0 4816a26ae754SRob Clark static inline uint32_t A5XX_RB_2D_DST_INFO_COLOR_FORMAT(enum a5xx_color_fmt val) 4817a26ae754SRob Clark { 4818a26ae754SRob Clark return ((val) << A5XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT) & A5XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK; 4819a26ae754SRob Clark } 4820*2d756322SRob Clark #define A5XX_RB_2D_DST_INFO_TILE_MODE__MASK 0x00000300 4821*2d756322SRob Clark #define A5XX_RB_2D_DST_INFO_TILE_MODE__SHIFT 8 4822*2d756322SRob Clark static inline uint32_t A5XX_RB_2D_DST_INFO_TILE_MODE(enum a5xx_tile_mode val) 4823*2d756322SRob Clark { 4824*2d756322SRob Clark return ((val) << A5XX_RB_2D_DST_INFO_TILE_MODE__SHIFT) & A5XX_RB_2D_DST_INFO_TILE_MODE__MASK; 4825*2d756322SRob Clark } 4826a26ae754SRob Clark #define A5XX_RB_2D_DST_INFO_COLOR_SWAP__MASK 0x00000c00 4827a26ae754SRob Clark #define A5XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT 10 4828a26ae754SRob Clark static inline uint32_t A5XX_RB_2D_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val) 4829a26ae754SRob Clark { 4830a26ae754SRob Clark return ((val) << A5XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT) & A5XX_RB_2D_DST_INFO_COLOR_SWAP__MASK; 4831a26ae754SRob Clark } 4832*2d756322SRob Clark #define A5XX_RB_2D_DST_INFO_FLAGS 0x00001000 4833a26ae754SRob Clark 4834a26ae754SRob Clark #define REG_A5XX_RB_2D_DST_LO 0x00002111 4835a26ae754SRob Clark 4836a26ae754SRob Clark #define REG_A5XX_RB_2D_DST_HI 0x00002112 4837a26ae754SRob Clark 483852260ae4SRob Clark #define REG_A5XX_RB_2D_DST_SIZE 0x00002113 483952260ae4SRob Clark #define A5XX_RB_2D_DST_SIZE_PITCH__MASK 0x0000ffff 484052260ae4SRob Clark #define A5XX_RB_2D_DST_SIZE_PITCH__SHIFT 0 484152260ae4SRob Clark static inline uint32_t A5XX_RB_2D_DST_SIZE_PITCH(uint32_t val) 484252260ae4SRob Clark { 484352260ae4SRob Clark return ((val >> 6) << A5XX_RB_2D_DST_SIZE_PITCH__SHIFT) & A5XX_RB_2D_DST_SIZE_PITCH__MASK; 484452260ae4SRob Clark } 484552260ae4SRob Clark #define A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__MASK 0xffff0000 484652260ae4SRob Clark #define A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__SHIFT 16 484752260ae4SRob Clark static inline uint32_t A5XX_RB_2D_DST_SIZE_ARRAY_PITCH(uint32_t val) 484852260ae4SRob Clark { 484952260ae4SRob Clark return ((val >> 6) << A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__SHIFT) & A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__MASK; 485052260ae4SRob Clark } 485152260ae4SRob Clark 485252260ae4SRob Clark #define REG_A5XX_RB_2D_SRC_FLAGS_LO 0x00002140 485352260ae4SRob Clark 485452260ae4SRob Clark #define REG_A5XX_RB_2D_SRC_FLAGS_HI 0x00002141 485552260ae4SRob Clark 4856a26ae754SRob Clark #define REG_A5XX_RB_2D_DST_FLAGS_LO 0x00002143 4857a26ae754SRob Clark 4858a26ae754SRob Clark #define REG_A5XX_RB_2D_DST_FLAGS_HI 0x00002144 4859a26ae754SRob Clark 4860*2d756322SRob Clark #define REG_A5XX_GRAS_2D_BLIT_CNTL 0x00002180 4861*2d756322SRob Clark 4862a26ae754SRob Clark #define REG_A5XX_GRAS_2D_SRC_INFO 0x00002181 4863a26ae754SRob Clark #define A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__MASK 0x000000ff 4864a26ae754SRob Clark #define A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__SHIFT 0 4865a26ae754SRob Clark static inline uint32_t A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT(enum a5xx_color_fmt val) 4866a26ae754SRob Clark { 4867a26ae754SRob Clark return ((val) << A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__SHIFT) & A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__MASK; 4868a26ae754SRob Clark } 4869*2d756322SRob Clark #define A5XX_GRAS_2D_SRC_INFO_TILE_MODE__MASK 0x00000300 4870*2d756322SRob Clark #define A5XX_GRAS_2D_SRC_INFO_TILE_MODE__SHIFT 8 4871*2d756322SRob Clark static inline uint32_t A5XX_GRAS_2D_SRC_INFO_TILE_MODE(enum a5xx_tile_mode val) 4872*2d756322SRob Clark { 4873*2d756322SRob Clark return ((val) << A5XX_GRAS_2D_SRC_INFO_TILE_MODE__SHIFT) & A5XX_GRAS_2D_SRC_INFO_TILE_MODE__MASK; 4874*2d756322SRob Clark } 4875a26ae754SRob Clark #define A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__MASK 0x00000c00 4876a26ae754SRob Clark #define A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__SHIFT 10 4877a26ae754SRob Clark static inline uint32_t A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP(enum a3xx_color_swap val) 4878a26ae754SRob Clark { 4879a26ae754SRob Clark return ((val) << A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__SHIFT) & A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__MASK; 4880a26ae754SRob Clark } 4881*2d756322SRob Clark #define A5XX_GRAS_2D_SRC_INFO_FLAGS 0x00001000 4882a26ae754SRob Clark 4883a26ae754SRob Clark #define REG_A5XX_GRAS_2D_DST_INFO 0x00002182 4884a26ae754SRob Clark #define A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__MASK 0x000000ff 4885a26ae754SRob Clark #define A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__SHIFT 0 4886a26ae754SRob Clark static inline uint32_t A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT(enum a5xx_color_fmt val) 4887a26ae754SRob Clark { 4888a26ae754SRob Clark return ((val) << A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__SHIFT) & A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__MASK; 4889a26ae754SRob Clark } 4890*2d756322SRob Clark #define A5XX_GRAS_2D_DST_INFO_TILE_MODE__MASK 0x00000300 4891*2d756322SRob Clark #define A5XX_GRAS_2D_DST_INFO_TILE_MODE__SHIFT 8 4892*2d756322SRob Clark static inline uint32_t A5XX_GRAS_2D_DST_INFO_TILE_MODE(enum a5xx_tile_mode val) 4893*2d756322SRob Clark { 4894*2d756322SRob Clark return ((val) << A5XX_GRAS_2D_DST_INFO_TILE_MODE__SHIFT) & A5XX_GRAS_2D_DST_INFO_TILE_MODE__MASK; 4895*2d756322SRob Clark } 4896a26ae754SRob Clark #define A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__MASK 0x00000c00 4897a26ae754SRob Clark #define A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__SHIFT 10 4898a26ae754SRob Clark static inline uint32_t A5XX_GRAS_2D_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val) 4899a26ae754SRob Clark { 4900a26ae754SRob Clark return ((val) << A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__SHIFT) & A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__MASK; 4901a26ae754SRob Clark } 4902*2d756322SRob Clark #define A5XX_GRAS_2D_DST_INFO_FLAGS 0x00001000 4903a26ae754SRob Clark 490452260ae4SRob Clark #define REG_A5XX_UNKNOWN_2100 0x00002100 490552260ae4SRob Clark 490652260ae4SRob Clark #define REG_A5XX_UNKNOWN_2180 0x00002180 490752260ae4SRob Clark 490852260ae4SRob Clark #define REG_A5XX_UNKNOWN_2184 0x00002184 490952260ae4SRob Clark 4910a26ae754SRob Clark #define REG_A5XX_TEX_SAMP_0 0x00000000 4911a26ae754SRob Clark #define A5XX_TEX_SAMP_0_MIPFILTER_LINEAR_NEAR 0x00000001 4912a26ae754SRob Clark #define A5XX_TEX_SAMP_0_XY_MAG__MASK 0x00000006 4913a26ae754SRob Clark #define A5XX_TEX_SAMP_0_XY_MAG__SHIFT 1 4914a26ae754SRob Clark static inline uint32_t A5XX_TEX_SAMP_0_XY_MAG(enum a5xx_tex_filter val) 4915a26ae754SRob Clark { 4916a26ae754SRob Clark return ((val) << A5XX_TEX_SAMP_0_XY_MAG__SHIFT) & A5XX_TEX_SAMP_0_XY_MAG__MASK; 4917a26ae754SRob Clark } 4918a26ae754SRob Clark #define A5XX_TEX_SAMP_0_XY_MIN__MASK 0x00000018 4919a26ae754SRob Clark #define A5XX_TEX_SAMP_0_XY_MIN__SHIFT 3 4920a26ae754SRob Clark static inline uint32_t A5XX_TEX_SAMP_0_XY_MIN(enum a5xx_tex_filter val) 4921a26ae754SRob Clark { 4922a26ae754SRob Clark return ((val) << A5XX_TEX_SAMP_0_XY_MIN__SHIFT) & A5XX_TEX_SAMP_0_XY_MIN__MASK; 4923a26ae754SRob Clark } 4924a26ae754SRob Clark #define A5XX_TEX_SAMP_0_WRAP_S__MASK 0x000000e0 4925a26ae754SRob Clark #define A5XX_TEX_SAMP_0_WRAP_S__SHIFT 5 4926a26ae754SRob Clark static inline uint32_t A5XX_TEX_SAMP_0_WRAP_S(enum a5xx_tex_clamp val) 4927a26ae754SRob Clark { 4928a26ae754SRob Clark return ((val) << A5XX_TEX_SAMP_0_WRAP_S__SHIFT) & A5XX_TEX_SAMP_0_WRAP_S__MASK; 4929a26ae754SRob Clark } 4930a26ae754SRob Clark #define A5XX_TEX_SAMP_0_WRAP_T__MASK 0x00000700 4931a26ae754SRob Clark #define A5XX_TEX_SAMP_0_WRAP_T__SHIFT 8 4932a26ae754SRob Clark static inline uint32_t A5XX_TEX_SAMP_0_WRAP_T(enum a5xx_tex_clamp val) 4933a26ae754SRob Clark { 4934a26ae754SRob Clark return ((val) << A5XX_TEX_SAMP_0_WRAP_T__SHIFT) & A5XX_TEX_SAMP_0_WRAP_T__MASK; 4935a26ae754SRob Clark } 4936a26ae754SRob Clark #define A5XX_TEX_SAMP_0_WRAP_R__MASK 0x00003800 4937a26ae754SRob Clark #define A5XX_TEX_SAMP_0_WRAP_R__SHIFT 11 4938a26ae754SRob Clark static inline uint32_t A5XX_TEX_SAMP_0_WRAP_R(enum a5xx_tex_clamp val) 4939a26ae754SRob Clark { 4940a26ae754SRob Clark return ((val) << A5XX_TEX_SAMP_0_WRAP_R__SHIFT) & A5XX_TEX_SAMP_0_WRAP_R__MASK; 4941a26ae754SRob Clark } 4942a26ae754SRob Clark #define A5XX_TEX_SAMP_0_ANISO__MASK 0x0001c000 4943a26ae754SRob Clark #define A5XX_TEX_SAMP_0_ANISO__SHIFT 14 4944a26ae754SRob Clark static inline uint32_t A5XX_TEX_SAMP_0_ANISO(enum a5xx_tex_aniso val) 4945a26ae754SRob Clark { 4946a26ae754SRob Clark return ((val) << A5XX_TEX_SAMP_0_ANISO__SHIFT) & A5XX_TEX_SAMP_0_ANISO__MASK; 4947a26ae754SRob Clark } 4948a26ae754SRob Clark #define A5XX_TEX_SAMP_0_LOD_BIAS__MASK 0xfff80000 4949a26ae754SRob Clark #define A5XX_TEX_SAMP_0_LOD_BIAS__SHIFT 19 4950a26ae754SRob Clark static inline uint32_t A5XX_TEX_SAMP_0_LOD_BIAS(float val) 4951a26ae754SRob Clark { 4952a26ae754SRob Clark return ((((int32_t)(val * 256.0))) << A5XX_TEX_SAMP_0_LOD_BIAS__SHIFT) & A5XX_TEX_SAMP_0_LOD_BIAS__MASK; 4953a26ae754SRob Clark } 4954a26ae754SRob Clark 4955a26ae754SRob Clark #define REG_A5XX_TEX_SAMP_1 0x00000001 4956a26ae754SRob Clark #define A5XX_TEX_SAMP_1_COMPARE_FUNC__MASK 0x0000000e 4957a26ae754SRob Clark #define A5XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT 1 4958a26ae754SRob Clark static inline uint32_t A5XX_TEX_SAMP_1_COMPARE_FUNC(enum adreno_compare_func val) 4959a26ae754SRob Clark { 4960a26ae754SRob Clark return ((val) << A5XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT) & A5XX_TEX_SAMP_1_COMPARE_FUNC__MASK; 4961a26ae754SRob Clark } 4962a26ae754SRob Clark #define A5XX_TEX_SAMP_1_CUBEMAPSEAMLESSFILTOFF 0x00000010 4963a26ae754SRob Clark #define A5XX_TEX_SAMP_1_UNNORM_COORDS 0x00000020 4964a26ae754SRob Clark #define A5XX_TEX_SAMP_1_MIPFILTER_LINEAR_FAR 0x00000040 4965a26ae754SRob Clark #define A5XX_TEX_SAMP_1_MAX_LOD__MASK 0x000fff00 4966a26ae754SRob Clark #define A5XX_TEX_SAMP_1_MAX_LOD__SHIFT 8 4967a26ae754SRob Clark static inline uint32_t A5XX_TEX_SAMP_1_MAX_LOD(float val) 4968a26ae754SRob Clark { 4969a26ae754SRob Clark return ((((uint32_t)(val * 256.0))) << A5XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A5XX_TEX_SAMP_1_MAX_LOD__MASK; 4970a26ae754SRob Clark } 4971a26ae754SRob Clark #define A5XX_TEX_SAMP_1_MIN_LOD__MASK 0xfff00000 4972a26ae754SRob Clark #define A5XX_TEX_SAMP_1_MIN_LOD__SHIFT 20 4973a26ae754SRob Clark static inline uint32_t A5XX_TEX_SAMP_1_MIN_LOD(float val) 4974a26ae754SRob Clark { 4975a26ae754SRob Clark return ((((uint32_t)(val * 256.0))) << A5XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A5XX_TEX_SAMP_1_MIN_LOD__MASK; 4976a26ae754SRob Clark } 4977a26ae754SRob Clark 4978a26ae754SRob Clark #define REG_A5XX_TEX_SAMP_2 0x00000002 497952260ae4SRob Clark #define A5XX_TEX_SAMP_2_BCOLOR_OFFSET__MASK 0xfffffff0 498052260ae4SRob Clark #define A5XX_TEX_SAMP_2_BCOLOR_OFFSET__SHIFT 4 498152260ae4SRob Clark static inline uint32_t A5XX_TEX_SAMP_2_BCOLOR_OFFSET(uint32_t val) 498252260ae4SRob Clark { 498352260ae4SRob Clark return ((val) << A5XX_TEX_SAMP_2_BCOLOR_OFFSET__SHIFT) & A5XX_TEX_SAMP_2_BCOLOR_OFFSET__MASK; 498452260ae4SRob Clark } 4985a26ae754SRob Clark 4986a26ae754SRob Clark #define REG_A5XX_TEX_SAMP_3 0x00000003 4987a26ae754SRob Clark 4988a26ae754SRob Clark #define REG_A5XX_TEX_CONST_0 0x00000000 4989a26ae754SRob Clark #define A5XX_TEX_CONST_0_TILE_MODE__MASK 0x00000003 4990a26ae754SRob Clark #define A5XX_TEX_CONST_0_TILE_MODE__SHIFT 0 4991a26ae754SRob Clark static inline uint32_t A5XX_TEX_CONST_0_TILE_MODE(enum a5xx_tile_mode val) 4992a26ae754SRob Clark { 4993a26ae754SRob Clark return ((val) << A5XX_TEX_CONST_0_TILE_MODE__SHIFT) & A5XX_TEX_CONST_0_TILE_MODE__MASK; 4994a26ae754SRob Clark } 4995a26ae754SRob Clark #define A5XX_TEX_CONST_0_SRGB 0x00000004 4996a26ae754SRob Clark #define A5XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070 4997a26ae754SRob Clark #define A5XX_TEX_CONST_0_SWIZ_X__SHIFT 4 4998a26ae754SRob Clark static inline uint32_t A5XX_TEX_CONST_0_SWIZ_X(enum a5xx_tex_swiz val) 4999a26ae754SRob Clark { 5000a26ae754SRob Clark return ((val) << A5XX_TEX_CONST_0_SWIZ_X__SHIFT) & A5XX_TEX_CONST_0_SWIZ_X__MASK; 5001a26ae754SRob Clark } 5002a26ae754SRob Clark #define A5XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380 5003a26ae754SRob Clark #define A5XX_TEX_CONST_0_SWIZ_Y__SHIFT 7 5004a26ae754SRob Clark static inline uint32_t A5XX_TEX_CONST_0_SWIZ_Y(enum a5xx_tex_swiz val) 5005a26ae754SRob Clark { 5006a26ae754SRob Clark return ((val) << A5XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A5XX_TEX_CONST_0_SWIZ_Y__MASK; 5007a26ae754SRob Clark } 5008a26ae754SRob Clark #define A5XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00 5009a26ae754SRob Clark #define A5XX_TEX_CONST_0_SWIZ_Z__SHIFT 10 5010a26ae754SRob Clark static inline uint32_t A5XX_TEX_CONST_0_SWIZ_Z(enum a5xx_tex_swiz val) 5011a26ae754SRob Clark { 5012a26ae754SRob Clark return ((val) << A5XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A5XX_TEX_CONST_0_SWIZ_Z__MASK; 5013a26ae754SRob Clark } 5014a26ae754SRob Clark #define A5XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000 5015a26ae754SRob Clark #define A5XX_TEX_CONST_0_SWIZ_W__SHIFT 13 5016a26ae754SRob Clark static inline uint32_t A5XX_TEX_CONST_0_SWIZ_W(enum a5xx_tex_swiz val) 5017a26ae754SRob Clark { 5018a26ae754SRob Clark return ((val) << A5XX_TEX_CONST_0_SWIZ_W__SHIFT) & A5XX_TEX_CONST_0_SWIZ_W__MASK; 5019a26ae754SRob Clark } 502052260ae4SRob Clark #define A5XX_TEX_CONST_0_MIPLVLS__MASK 0x000f0000 502152260ae4SRob Clark #define A5XX_TEX_CONST_0_MIPLVLS__SHIFT 16 502252260ae4SRob Clark static inline uint32_t A5XX_TEX_CONST_0_MIPLVLS(uint32_t val) 502352260ae4SRob Clark { 502452260ae4SRob Clark return ((val) << A5XX_TEX_CONST_0_MIPLVLS__SHIFT) & A5XX_TEX_CONST_0_MIPLVLS__MASK; 502552260ae4SRob Clark } 5026*2d756322SRob Clark #define A5XX_TEX_CONST_0_SAMPLES__MASK 0x00300000 5027*2d756322SRob Clark #define A5XX_TEX_CONST_0_SAMPLES__SHIFT 20 5028*2d756322SRob Clark static inline uint32_t A5XX_TEX_CONST_0_SAMPLES(enum a3xx_msaa_samples val) 5029*2d756322SRob Clark { 5030*2d756322SRob Clark return ((val) << A5XX_TEX_CONST_0_SAMPLES__SHIFT) & A5XX_TEX_CONST_0_SAMPLES__MASK; 5031*2d756322SRob Clark } 5032a26ae754SRob Clark #define A5XX_TEX_CONST_0_FMT__MASK 0x3fc00000 5033a26ae754SRob Clark #define A5XX_TEX_CONST_0_FMT__SHIFT 22 5034a26ae754SRob Clark static inline uint32_t A5XX_TEX_CONST_0_FMT(enum a5xx_tex_fmt val) 5035a26ae754SRob Clark { 5036a26ae754SRob Clark return ((val) << A5XX_TEX_CONST_0_FMT__SHIFT) & A5XX_TEX_CONST_0_FMT__MASK; 5037a26ae754SRob Clark } 5038a26ae754SRob Clark #define A5XX_TEX_CONST_0_SWAP__MASK 0xc0000000 5039a26ae754SRob Clark #define A5XX_TEX_CONST_0_SWAP__SHIFT 30 5040a26ae754SRob Clark static inline uint32_t A5XX_TEX_CONST_0_SWAP(enum a3xx_color_swap val) 5041a26ae754SRob Clark { 5042a26ae754SRob Clark return ((val) << A5XX_TEX_CONST_0_SWAP__SHIFT) & A5XX_TEX_CONST_0_SWAP__MASK; 5043a26ae754SRob Clark } 5044a26ae754SRob Clark 5045a26ae754SRob Clark #define REG_A5XX_TEX_CONST_1 0x00000001 5046a26ae754SRob Clark #define A5XX_TEX_CONST_1_WIDTH__MASK 0x00007fff 5047a26ae754SRob Clark #define A5XX_TEX_CONST_1_WIDTH__SHIFT 0 5048a26ae754SRob Clark static inline uint32_t A5XX_TEX_CONST_1_WIDTH(uint32_t val) 5049a26ae754SRob Clark { 5050a26ae754SRob Clark return ((val) << A5XX_TEX_CONST_1_WIDTH__SHIFT) & A5XX_TEX_CONST_1_WIDTH__MASK; 5051a26ae754SRob Clark } 5052a26ae754SRob Clark #define A5XX_TEX_CONST_1_HEIGHT__MASK 0x3fff8000 5053a26ae754SRob Clark #define A5XX_TEX_CONST_1_HEIGHT__SHIFT 15 5054a26ae754SRob Clark static inline uint32_t A5XX_TEX_CONST_1_HEIGHT(uint32_t val) 5055a26ae754SRob Clark { 5056a26ae754SRob Clark return ((val) << A5XX_TEX_CONST_1_HEIGHT__SHIFT) & A5XX_TEX_CONST_1_HEIGHT__MASK; 5057a26ae754SRob Clark } 5058a26ae754SRob Clark 5059a26ae754SRob Clark #define REG_A5XX_TEX_CONST_2 0x00000002 5060a26ae754SRob Clark #define A5XX_TEX_CONST_2_FETCHSIZE__MASK 0x0000000f 5061a26ae754SRob Clark #define A5XX_TEX_CONST_2_FETCHSIZE__SHIFT 0 5062a26ae754SRob Clark static inline uint32_t A5XX_TEX_CONST_2_FETCHSIZE(enum a5xx_tex_fetchsize val) 5063a26ae754SRob Clark { 5064a26ae754SRob Clark return ((val) << A5XX_TEX_CONST_2_FETCHSIZE__SHIFT) & A5XX_TEX_CONST_2_FETCHSIZE__MASK; 5065a26ae754SRob Clark } 5066a26ae754SRob Clark #define A5XX_TEX_CONST_2_PITCH__MASK 0x1fffff80 5067a26ae754SRob Clark #define A5XX_TEX_CONST_2_PITCH__SHIFT 7 5068a26ae754SRob Clark static inline uint32_t A5XX_TEX_CONST_2_PITCH(uint32_t val) 5069a26ae754SRob Clark { 5070a26ae754SRob Clark return ((val) << A5XX_TEX_CONST_2_PITCH__SHIFT) & A5XX_TEX_CONST_2_PITCH__MASK; 5071a26ae754SRob Clark } 5072a26ae754SRob Clark #define A5XX_TEX_CONST_2_TYPE__MASK 0x60000000 5073a26ae754SRob Clark #define A5XX_TEX_CONST_2_TYPE__SHIFT 29 5074a26ae754SRob Clark static inline uint32_t A5XX_TEX_CONST_2_TYPE(enum a5xx_tex_type val) 5075a26ae754SRob Clark { 5076a26ae754SRob Clark return ((val) << A5XX_TEX_CONST_2_TYPE__SHIFT) & A5XX_TEX_CONST_2_TYPE__MASK; 5077a26ae754SRob Clark } 5078a26ae754SRob Clark 5079a26ae754SRob Clark #define REG_A5XX_TEX_CONST_3 0x00000003 5080a26ae754SRob Clark #define A5XX_TEX_CONST_3_ARRAY_PITCH__MASK 0x00003fff 5081a26ae754SRob Clark #define A5XX_TEX_CONST_3_ARRAY_PITCH__SHIFT 0 5082a26ae754SRob Clark static inline uint32_t A5XX_TEX_CONST_3_ARRAY_PITCH(uint32_t val) 5083a26ae754SRob Clark { 5084a26ae754SRob Clark return ((val >> 12) << A5XX_TEX_CONST_3_ARRAY_PITCH__SHIFT) & A5XX_TEX_CONST_3_ARRAY_PITCH__MASK; 5085a26ae754SRob Clark } 5086a26ae754SRob Clark #define A5XX_TEX_CONST_3_FLAG 0x10000000 5087a26ae754SRob Clark 5088a26ae754SRob Clark #define REG_A5XX_TEX_CONST_4 0x00000004 5089a26ae754SRob Clark #define A5XX_TEX_CONST_4_BASE_LO__MASK 0xffffffe0 5090a26ae754SRob Clark #define A5XX_TEX_CONST_4_BASE_LO__SHIFT 5 5091a26ae754SRob Clark static inline uint32_t A5XX_TEX_CONST_4_BASE_LO(uint32_t val) 5092a26ae754SRob Clark { 5093a26ae754SRob Clark return ((val >> 5) << A5XX_TEX_CONST_4_BASE_LO__SHIFT) & A5XX_TEX_CONST_4_BASE_LO__MASK; 5094a26ae754SRob Clark } 5095a26ae754SRob Clark 5096a26ae754SRob Clark #define REG_A5XX_TEX_CONST_5 0x00000005 5097a26ae754SRob Clark #define A5XX_TEX_CONST_5_BASE_HI__MASK 0x0001ffff 5098a26ae754SRob Clark #define A5XX_TEX_CONST_5_BASE_HI__SHIFT 0 5099a26ae754SRob Clark static inline uint32_t A5XX_TEX_CONST_5_BASE_HI(uint32_t val) 5100a26ae754SRob Clark { 5101a26ae754SRob Clark return ((val) << A5XX_TEX_CONST_5_BASE_HI__SHIFT) & A5XX_TEX_CONST_5_BASE_HI__MASK; 5102a26ae754SRob Clark } 5103a26ae754SRob Clark #define A5XX_TEX_CONST_5_DEPTH__MASK 0x3ffe0000 5104a26ae754SRob Clark #define A5XX_TEX_CONST_5_DEPTH__SHIFT 17 5105a26ae754SRob Clark static inline uint32_t A5XX_TEX_CONST_5_DEPTH(uint32_t val) 5106a26ae754SRob Clark { 5107a26ae754SRob Clark return ((val) << A5XX_TEX_CONST_5_DEPTH__SHIFT) & A5XX_TEX_CONST_5_DEPTH__MASK; 5108a26ae754SRob Clark } 5109a26ae754SRob Clark 5110a26ae754SRob Clark #define REG_A5XX_TEX_CONST_6 0x00000006 5111a26ae754SRob Clark 5112a26ae754SRob Clark #define REG_A5XX_TEX_CONST_7 0x00000007 5113a26ae754SRob Clark 5114a26ae754SRob Clark #define REG_A5XX_TEX_CONST_8 0x00000008 5115a26ae754SRob Clark 5116a26ae754SRob Clark #define REG_A5XX_TEX_CONST_9 0x00000009 5117a26ae754SRob Clark 5118a26ae754SRob Clark #define REG_A5XX_TEX_CONST_10 0x0000000a 5119a26ae754SRob Clark 5120a26ae754SRob Clark #define REG_A5XX_TEX_CONST_11 0x0000000b 5121a26ae754SRob Clark 5122*2d756322SRob Clark #define REG_A5XX_SSBO_0_0 0x00000000 5123*2d756322SRob Clark #define A5XX_SSBO_0_0_BASE_LO__MASK 0xffffffe0 5124*2d756322SRob Clark #define A5XX_SSBO_0_0_BASE_LO__SHIFT 5 5125*2d756322SRob Clark static inline uint32_t A5XX_SSBO_0_0_BASE_LO(uint32_t val) 5126*2d756322SRob Clark { 5127*2d756322SRob Clark return ((val >> 5) << A5XX_SSBO_0_0_BASE_LO__SHIFT) & A5XX_SSBO_0_0_BASE_LO__MASK; 5128*2d756322SRob Clark } 5129*2d756322SRob Clark 5130*2d756322SRob Clark #define REG_A5XX_SSBO_0_1 0x00000001 5131*2d756322SRob Clark #define A5XX_SSBO_0_1_PITCH__MASK 0x003fffff 5132*2d756322SRob Clark #define A5XX_SSBO_0_1_PITCH__SHIFT 0 5133*2d756322SRob Clark static inline uint32_t A5XX_SSBO_0_1_PITCH(uint32_t val) 5134*2d756322SRob Clark { 5135*2d756322SRob Clark return ((val) << A5XX_SSBO_0_1_PITCH__SHIFT) & A5XX_SSBO_0_1_PITCH__MASK; 5136*2d756322SRob Clark } 5137*2d756322SRob Clark 5138*2d756322SRob Clark #define REG_A5XX_SSBO_0_2 0x00000002 5139*2d756322SRob Clark #define A5XX_SSBO_0_2_ARRAY_PITCH__MASK 0x03fff000 5140*2d756322SRob Clark #define A5XX_SSBO_0_2_ARRAY_PITCH__SHIFT 12 5141*2d756322SRob Clark static inline uint32_t A5XX_SSBO_0_2_ARRAY_PITCH(uint32_t val) 5142*2d756322SRob Clark { 5143*2d756322SRob Clark return ((val >> 12) << A5XX_SSBO_0_2_ARRAY_PITCH__SHIFT) & A5XX_SSBO_0_2_ARRAY_PITCH__MASK; 5144*2d756322SRob Clark } 5145*2d756322SRob Clark 5146*2d756322SRob Clark #define REG_A5XX_SSBO_0_3 0x00000003 5147*2d756322SRob Clark #define A5XX_SSBO_0_3_CPP__MASK 0x0000003f 5148*2d756322SRob Clark #define A5XX_SSBO_0_3_CPP__SHIFT 0 5149*2d756322SRob Clark static inline uint32_t A5XX_SSBO_0_3_CPP(uint32_t val) 5150*2d756322SRob Clark { 5151*2d756322SRob Clark return ((val) << A5XX_SSBO_0_3_CPP__SHIFT) & A5XX_SSBO_0_3_CPP__MASK; 5152*2d756322SRob Clark } 5153*2d756322SRob Clark 5154*2d756322SRob Clark #define REG_A5XX_SSBO_1_0 0x00000000 5155*2d756322SRob Clark #define A5XX_SSBO_1_0_FMT__MASK 0x0000ff00 5156*2d756322SRob Clark #define A5XX_SSBO_1_0_FMT__SHIFT 8 5157*2d756322SRob Clark static inline uint32_t A5XX_SSBO_1_0_FMT(enum a5xx_tex_fmt val) 5158*2d756322SRob Clark { 5159*2d756322SRob Clark return ((val) << A5XX_SSBO_1_0_FMT__SHIFT) & A5XX_SSBO_1_0_FMT__MASK; 5160*2d756322SRob Clark } 5161*2d756322SRob Clark #define A5XX_SSBO_1_0_WIDTH__MASK 0xffff0000 5162*2d756322SRob Clark #define A5XX_SSBO_1_0_WIDTH__SHIFT 16 5163*2d756322SRob Clark static inline uint32_t A5XX_SSBO_1_0_WIDTH(uint32_t val) 5164*2d756322SRob Clark { 5165*2d756322SRob Clark return ((val) << A5XX_SSBO_1_0_WIDTH__SHIFT) & A5XX_SSBO_1_0_WIDTH__MASK; 5166*2d756322SRob Clark } 5167*2d756322SRob Clark 5168*2d756322SRob Clark #define REG_A5XX_SSBO_1_1 0x00000001 5169*2d756322SRob Clark #define A5XX_SSBO_1_1_HEIGHT__MASK 0x0000ffff 5170*2d756322SRob Clark #define A5XX_SSBO_1_1_HEIGHT__SHIFT 0 5171*2d756322SRob Clark static inline uint32_t A5XX_SSBO_1_1_HEIGHT(uint32_t val) 5172*2d756322SRob Clark { 5173*2d756322SRob Clark return ((val) << A5XX_SSBO_1_1_HEIGHT__SHIFT) & A5XX_SSBO_1_1_HEIGHT__MASK; 5174*2d756322SRob Clark } 5175*2d756322SRob Clark #define A5XX_SSBO_1_1_DEPTH__MASK 0xffff0000 5176*2d756322SRob Clark #define A5XX_SSBO_1_1_DEPTH__SHIFT 16 5177*2d756322SRob Clark static inline uint32_t A5XX_SSBO_1_1_DEPTH(uint32_t val) 5178*2d756322SRob Clark { 5179*2d756322SRob Clark return ((val) << A5XX_SSBO_1_1_DEPTH__SHIFT) & A5XX_SSBO_1_1_DEPTH__MASK; 5180*2d756322SRob Clark } 5181*2d756322SRob Clark 5182*2d756322SRob Clark #define REG_A5XX_SSBO_2_0 0x00000000 5183*2d756322SRob Clark #define A5XX_SSBO_2_0_BASE_LO__MASK 0xffffffff 5184*2d756322SRob Clark #define A5XX_SSBO_2_0_BASE_LO__SHIFT 0 5185*2d756322SRob Clark static inline uint32_t A5XX_SSBO_2_0_BASE_LO(uint32_t val) 5186*2d756322SRob Clark { 5187*2d756322SRob Clark return ((val) << A5XX_SSBO_2_0_BASE_LO__SHIFT) & A5XX_SSBO_2_0_BASE_LO__MASK; 5188*2d756322SRob Clark } 5189*2d756322SRob Clark 5190*2d756322SRob Clark #define REG_A5XX_SSBO_2_1 0x00000001 5191*2d756322SRob Clark #define A5XX_SSBO_2_1_BASE_HI__MASK 0xffffffff 5192*2d756322SRob Clark #define A5XX_SSBO_2_1_BASE_HI__SHIFT 0 5193*2d756322SRob Clark static inline uint32_t A5XX_SSBO_2_1_BASE_HI(uint32_t val) 5194*2d756322SRob Clark { 5195*2d756322SRob Clark return ((val) << A5XX_SSBO_2_1_BASE_HI__SHIFT) & A5XX_SSBO_2_1_BASE_HI__MASK; 5196*2d756322SRob Clark } 5197*2d756322SRob Clark 5198a26ae754SRob Clark 5199a26ae754SRob Clark #endif /* A5XX_XML */ 5200