xref: /openbmc/linux/drivers/gpu/drm/imx/dcss/dcss-dpr.c (revision cbecf716ca618fd44feda6bd9a64a8179d031fc5)
1*9021c317SLaurentiu Palcu // SPDX-License-Identifier: GPL-2.0
2*9021c317SLaurentiu Palcu /*
3*9021c317SLaurentiu Palcu  * Copyright 2019 NXP.
4*9021c317SLaurentiu Palcu  */
5*9021c317SLaurentiu Palcu 
6*9021c317SLaurentiu Palcu #include <linux/device.h>
7*9021c317SLaurentiu Palcu #include <linux/slab.h>
8*9021c317SLaurentiu Palcu 
9*9021c317SLaurentiu Palcu #include "dcss-dev.h"
10*9021c317SLaurentiu Palcu 
11*9021c317SLaurentiu Palcu #define DCSS_DPR_SYSTEM_CTRL0			0x000
12*9021c317SLaurentiu Palcu #define   RUN_EN				BIT(0)
13*9021c317SLaurentiu Palcu #define   SOFT_RESET				BIT(1)
14*9021c317SLaurentiu Palcu #define   REPEAT_EN				BIT(2)
15*9021c317SLaurentiu Palcu #define   SHADOW_LOAD_EN			BIT(3)
16*9021c317SLaurentiu Palcu #define   SW_SHADOW_LOAD_SEL			BIT(4)
17*9021c317SLaurentiu Palcu #define   BCMD2AXI_MSTR_ID_CTRL			BIT(16)
18*9021c317SLaurentiu Palcu #define DCSS_DPR_IRQ_MASK			0x020
19*9021c317SLaurentiu Palcu #define DCSS_DPR_IRQ_MASK_STATUS		0x030
20*9021c317SLaurentiu Palcu #define DCSS_DPR_IRQ_NONMASK_STATUS		0x040
21*9021c317SLaurentiu Palcu #define   IRQ_DPR_CTRL_DONE			BIT(0)
22*9021c317SLaurentiu Palcu #define   IRQ_DPR_RUN				BIT(1)
23*9021c317SLaurentiu Palcu #define   IRQ_DPR_SHADOW_LOADED			BIT(2)
24*9021c317SLaurentiu Palcu #define   IRQ_AXI_READ_ERR			BIT(3)
25*9021c317SLaurentiu Palcu #define   DPR2RTR_YRGB_FIFO_OVFL		BIT(4)
26*9021c317SLaurentiu Palcu #define   DPR2RTR_UV_FIFO_OVFL			BIT(5)
27*9021c317SLaurentiu Palcu #define   DPR2RTR_FIFO_LD_BUF_RDY_YRGB_ERR	BIT(6)
28*9021c317SLaurentiu Palcu #define   DPR2RTR_FIFO_LD_BUF_RDY_UV_ERR	BIT(7)
29*9021c317SLaurentiu Palcu #define DCSS_DPR_MODE_CTRL0			0x050
30*9021c317SLaurentiu Palcu #define   RTR_3BUF_EN				BIT(0)
31*9021c317SLaurentiu Palcu #define   RTR_4LINE_BUF_EN			BIT(1)
32*9021c317SLaurentiu Palcu #define   TILE_TYPE_POS				2
33*9021c317SLaurentiu Palcu #define   TILE_TYPE_MASK			GENMASK(4, 2)
34*9021c317SLaurentiu Palcu #define   YUV_EN				BIT(6)
35*9021c317SLaurentiu Palcu #define   COMP_2PLANE_EN			BIT(7)
36*9021c317SLaurentiu Palcu #define   PIX_SIZE_POS				8
37*9021c317SLaurentiu Palcu #define   PIX_SIZE_MASK				GENMASK(9, 8)
38*9021c317SLaurentiu Palcu #define   PIX_LUMA_UV_SWAP			BIT(10)
39*9021c317SLaurentiu Palcu #define   PIX_UV_SWAP				BIT(11)
40*9021c317SLaurentiu Palcu #define   B_COMP_SEL_POS			12
41*9021c317SLaurentiu Palcu #define   B_COMP_SEL_MASK			GENMASK(13, 12)
42*9021c317SLaurentiu Palcu #define   G_COMP_SEL_POS			14
43*9021c317SLaurentiu Palcu #define   G_COMP_SEL_MASK			GENMASK(15, 14)
44*9021c317SLaurentiu Palcu #define   R_COMP_SEL_POS			16
45*9021c317SLaurentiu Palcu #define   R_COMP_SEL_MASK			GENMASK(17, 16)
46*9021c317SLaurentiu Palcu #define   A_COMP_SEL_POS			18
47*9021c317SLaurentiu Palcu #define   A_COMP_SEL_MASK			GENMASK(19, 18)
48*9021c317SLaurentiu Palcu #define DCSS_DPR_FRAME_CTRL0			0x070
49*9021c317SLaurentiu Palcu #define   HFLIP_EN				BIT(0)
50*9021c317SLaurentiu Palcu #define   VFLIP_EN				BIT(1)
51*9021c317SLaurentiu Palcu #define   ROT_ENC_POS				2
52*9021c317SLaurentiu Palcu #define   ROT_ENC_MASK				GENMASK(3, 2)
53*9021c317SLaurentiu Palcu #define   ROT_FLIP_ORDER_EN			BIT(4)
54*9021c317SLaurentiu Palcu #define   PITCH_POS				16
55*9021c317SLaurentiu Palcu #define   PITCH_MASK				GENMASK(31, 16)
56*9021c317SLaurentiu Palcu #define DCSS_DPR_FRAME_1P_CTRL0			0x090
57*9021c317SLaurentiu Palcu #define DCSS_DPR_FRAME_1P_PIX_X_CTRL		0x0A0
58*9021c317SLaurentiu Palcu #define DCSS_DPR_FRAME_1P_PIX_Y_CTRL		0x0B0
59*9021c317SLaurentiu Palcu #define DCSS_DPR_FRAME_1P_BASE_ADDR		0x0C0
60*9021c317SLaurentiu Palcu #define DCSS_DPR_FRAME_2P_CTRL0			0x0E0
61*9021c317SLaurentiu Palcu #define DCSS_DPR_FRAME_2P_PIX_X_CTRL		0x0F0
62*9021c317SLaurentiu Palcu #define DCSS_DPR_FRAME_2P_PIX_Y_CTRL		0x100
63*9021c317SLaurentiu Palcu #define DCSS_DPR_FRAME_2P_BASE_ADDR		0x110
64*9021c317SLaurentiu Palcu #define DCSS_DPR_STATUS_CTRL0			0x130
65*9021c317SLaurentiu Palcu #define   STATUS_MUX_SEL_MASK			GENMASK(2, 0)
66*9021c317SLaurentiu Palcu #define   STATUS_SRC_SEL_POS			16
67*9021c317SLaurentiu Palcu #define   STATUS_SRC_SEL_MASK			GENMASK(18, 16)
68*9021c317SLaurentiu Palcu #define DCSS_DPR_STATUS_CTRL1			0x140
69*9021c317SLaurentiu Palcu #define DCSS_DPR_RTRAM_CTRL0			0x200
70*9021c317SLaurentiu Palcu #define   NUM_ROWS_ACTIVE			BIT(0)
71*9021c317SLaurentiu Palcu #define   THRES_HIGH_POS			1
72*9021c317SLaurentiu Palcu #define   THRES_HIGH_MASK			GENMASK(3, 1)
73*9021c317SLaurentiu Palcu #define   THRES_LOW_POS				4
74*9021c317SLaurentiu Palcu #define   THRES_LOW_MASK			GENMASK(6, 4)
75*9021c317SLaurentiu Palcu #define   ABORT_SEL				BIT(7)
76*9021c317SLaurentiu Palcu 
77*9021c317SLaurentiu Palcu enum dcss_tile_type {
78*9021c317SLaurentiu Palcu 	TILE_LINEAR = 0,
79*9021c317SLaurentiu Palcu 	TILE_GPU_STANDARD,
80*9021c317SLaurentiu Palcu 	TILE_GPU_SUPER,
81*9021c317SLaurentiu Palcu 	TILE_VPU_YUV420,
82*9021c317SLaurentiu Palcu 	TILE_VPU_VP9,
83*9021c317SLaurentiu Palcu };
84*9021c317SLaurentiu Palcu 
85*9021c317SLaurentiu Palcu enum dcss_pix_size {
86*9021c317SLaurentiu Palcu 	PIX_SIZE_8,
87*9021c317SLaurentiu Palcu 	PIX_SIZE_16,
88*9021c317SLaurentiu Palcu 	PIX_SIZE_32,
89*9021c317SLaurentiu Palcu };
90*9021c317SLaurentiu Palcu 
91*9021c317SLaurentiu Palcu struct dcss_dpr_ch {
92*9021c317SLaurentiu Palcu 	struct dcss_dpr *dpr;
93*9021c317SLaurentiu Palcu 	void __iomem *base_reg;
94*9021c317SLaurentiu Palcu 	u32 base_ofs;
95*9021c317SLaurentiu Palcu 
96*9021c317SLaurentiu Palcu 	struct drm_format_info format;
97*9021c317SLaurentiu Palcu 	enum dcss_pix_size pix_size;
98*9021c317SLaurentiu Palcu 	enum dcss_tile_type tile;
99*9021c317SLaurentiu Palcu 	bool rtram_4line_en;
100*9021c317SLaurentiu Palcu 	bool rtram_3buf_en;
101*9021c317SLaurentiu Palcu 
102*9021c317SLaurentiu Palcu 	u32 frame_ctrl;
103*9021c317SLaurentiu Palcu 	u32 mode_ctrl;
104*9021c317SLaurentiu Palcu 	u32 sys_ctrl;
105*9021c317SLaurentiu Palcu 	u32 rtram_ctrl;
106*9021c317SLaurentiu Palcu 
107*9021c317SLaurentiu Palcu 	bool sys_ctrl_chgd;
108*9021c317SLaurentiu Palcu 
109*9021c317SLaurentiu Palcu 	int ch_num;
110*9021c317SLaurentiu Palcu 	int irq;
111*9021c317SLaurentiu Palcu };
112*9021c317SLaurentiu Palcu 
113*9021c317SLaurentiu Palcu struct dcss_dpr {
114*9021c317SLaurentiu Palcu 	struct device *dev;
115*9021c317SLaurentiu Palcu 	struct dcss_ctxld *ctxld;
116*9021c317SLaurentiu Palcu 	u32  ctx_id;
117*9021c317SLaurentiu Palcu 
118*9021c317SLaurentiu Palcu 	struct dcss_dpr_ch ch[3];
119*9021c317SLaurentiu Palcu };
120*9021c317SLaurentiu Palcu 
dcss_dpr_write(struct dcss_dpr_ch * ch,u32 val,u32 ofs)121*9021c317SLaurentiu Palcu static void dcss_dpr_write(struct dcss_dpr_ch *ch, u32 val, u32 ofs)
122*9021c317SLaurentiu Palcu {
123*9021c317SLaurentiu Palcu 	struct dcss_dpr *dpr = ch->dpr;
124*9021c317SLaurentiu Palcu 
125*9021c317SLaurentiu Palcu 	dcss_ctxld_write(dpr->ctxld, dpr->ctx_id, val, ch->base_ofs + ofs);
126*9021c317SLaurentiu Palcu }
127*9021c317SLaurentiu Palcu 
dcss_dpr_ch_init_all(struct dcss_dpr * dpr,unsigned long dpr_base)128*9021c317SLaurentiu Palcu static int dcss_dpr_ch_init_all(struct dcss_dpr *dpr, unsigned long dpr_base)
129*9021c317SLaurentiu Palcu {
130*9021c317SLaurentiu Palcu 	struct dcss_dpr_ch *ch;
131*9021c317SLaurentiu Palcu 	int i;
132*9021c317SLaurentiu Palcu 
133*9021c317SLaurentiu Palcu 	for (i = 0; i < 3; i++) {
134*9021c317SLaurentiu Palcu 		ch = &dpr->ch[i];
135*9021c317SLaurentiu Palcu 
136*9021c317SLaurentiu Palcu 		ch->base_ofs = dpr_base + i * 0x1000;
137*9021c317SLaurentiu Palcu 
138*9021c317SLaurentiu Palcu 		ch->base_reg = ioremap(ch->base_ofs, SZ_4K);
139*9021c317SLaurentiu Palcu 		if (!ch->base_reg) {
140*9021c317SLaurentiu Palcu 			dev_err(dpr->dev, "dpr: unable to remap ch %d base\n",
141*9021c317SLaurentiu Palcu 				i);
142*9021c317SLaurentiu Palcu 			return -ENOMEM;
143*9021c317SLaurentiu Palcu 		}
144*9021c317SLaurentiu Palcu 
145*9021c317SLaurentiu Palcu 		ch->dpr = dpr;
146*9021c317SLaurentiu Palcu 		ch->ch_num = i;
147*9021c317SLaurentiu Palcu 
148*9021c317SLaurentiu Palcu 		dcss_writel(0xff, ch->base_reg + DCSS_DPR_IRQ_MASK);
149*9021c317SLaurentiu Palcu 	}
150*9021c317SLaurentiu Palcu 
151*9021c317SLaurentiu Palcu 	return 0;
152*9021c317SLaurentiu Palcu }
153*9021c317SLaurentiu Palcu 
dcss_dpr_init(struct dcss_dev * dcss,unsigned long dpr_base)154*9021c317SLaurentiu Palcu int dcss_dpr_init(struct dcss_dev *dcss, unsigned long dpr_base)
155*9021c317SLaurentiu Palcu {
156*9021c317SLaurentiu Palcu 	struct dcss_dpr *dpr;
157*9021c317SLaurentiu Palcu 
158*9021c317SLaurentiu Palcu 	dpr = kzalloc(sizeof(*dpr), GFP_KERNEL);
159*9021c317SLaurentiu Palcu 	if (!dpr)
160*9021c317SLaurentiu Palcu 		return -ENOMEM;
161*9021c317SLaurentiu Palcu 
162*9021c317SLaurentiu Palcu 	dcss->dpr = dpr;
163*9021c317SLaurentiu Palcu 	dpr->dev = dcss->dev;
164*9021c317SLaurentiu Palcu 	dpr->ctxld = dcss->ctxld;
165*9021c317SLaurentiu Palcu 	dpr->ctx_id = CTX_SB_HP;
166*9021c317SLaurentiu Palcu 
167*9021c317SLaurentiu Palcu 	if (dcss_dpr_ch_init_all(dpr, dpr_base)) {
168*9021c317SLaurentiu Palcu 		int i;
169*9021c317SLaurentiu Palcu 
170*9021c317SLaurentiu Palcu 		for (i = 0; i < 3; i++) {
171*9021c317SLaurentiu Palcu 			if (dpr->ch[i].base_reg)
172*9021c317SLaurentiu Palcu 				iounmap(dpr->ch[i].base_reg);
173*9021c317SLaurentiu Palcu 		}
174*9021c317SLaurentiu Palcu 
175*9021c317SLaurentiu Palcu 		kfree(dpr);
176*9021c317SLaurentiu Palcu 
177*9021c317SLaurentiu Palcu 		return -ENOMEM;
178*9021c317SLaurentiu Palcu 	}
179*9021c317SLaurentiu Palcu 
180*9021c317SLaurentiu Palcu 	return 0;
181*9021c317SLaurentiu Palcu }
182*9021c317SLaurentiu Palcu 
dcss_dpr_exit(struct dcss_dpr * dpr)183*9021c317SLaurentiu Palcu void dcss_dpr_exit(struct dcss_dpr *dpr)
184*9021c317SLaurentiu Palcu {
185*9021c317SLaurentiu Palcu 	int ch_no;
186*9021c317SLaurentiu Palcu 
187*9021c317SLaurentiu Palcu 	/* stop DPR on all channels */
188*9021c317SLaurentiu Palcu 	for (ch_no = 0; ch_no < 3; ch_no++) {
189*9021c317SLaurentiu Palcu 		struct dcss_dpr_ch *ch = &dpr->ch[ch_no];
190*9021c317SLaurentiu Palcu 
191*9021c317SLaurentiu Palcu 		dcss_writel(0, ch->base_reg + DCSS_DPR_SYSTEM_CTRL0);
192*9021c317SLaurentiu Palcu 
193*9021c317SLaurentiu Palcu 		if (ch->base_reg)
194*9021c317SLaurentiu Palcu 			iounmap(ch->base_reg);
195*9021c317SLaurentiu Palcu 	}
196*9021c317SLaurentiu Palcu 
197*9021c317SLaurentiu Palcu 	kfree(dpr);
198*9021c317SLaurentiu Palcu }
199*9021c317SLaurentiu Palcu 
dcss_dpr_x_pix_wide_adjust(struct dcss_dpr_ch * ch,u32 pix_wide,u32 pix_format)200*9021c317SLaurentiu Palcu static u32 dcss_dpr_x_pix_wide_adjust(struct dcss_dpr_ch *ch, u32 pix_wide,
201*9021c317SLaurentiu Palcu 				      u32 pix_format)
202*9021c317SLaurentiu Palcu {
203*9021c317SLaurentiu Palcu 	u8 pix_in_64byte_map[3][5] = {
204*9021c317SLaurentiu Palcu 		/* LIN, GPU_STD, GPU_SUP, VPU_YUV420, VPU_VP9 */
205*9021c317SLaurentiu Palcu 		{   64,       8,       8,          8,     16}, /* PIX_SIZE_8  */
206*9021c317SLaurentiu Palcu 		{   32,       8,       8,          8,      8}, /* PIX_SIZE_16 */
207*9021c317SLaurentiu Palcu 		{   16,       4,       4,          8,      8}, /* PIX_SIZE_32 */
208*9021c317SLaurentiu Palcu 	};
209*9021c317SLaurentiu Palcu 	u32 offset;
210*9021c317SLaurentiu Palcu 	u32 div_64byte_mod, pix_in_64byte;
211*9021c317SLaurentiu Palcu 
212*9021c317SLaurentiu Palcu 	pix_in_64byte = pix_in_64byte_map[ch->pix_size][ch->tile];
213*9021c317SLaurentiu Palcu 
214*9021c317SLaurentiu Palcu 	div_64byte_mod = pix_wide % pix_in_64byte;
215*9021c317SLaurentiu Palcu 	offset = (div_64byte_mod == 0) ? 0 : (pix_in_64byte - div_64byte_mod);
216*9021c317SLaurentiu Palcu 
217*9021c317SLaurentiu Palcu 	return pix_wide + offset;
218*9021c317SLaurentiu Palcu }
219*9021c317SLaurentiu Palcu 
dcss_dpr_y_pix_high_adjust(struct dcss_dpr_ch * ch,u32 pix_high,u32 pix_format)220*9021c317SLaurentiu Palcu static u32 dcss_dpr_y_pix_high_adjust(struct dcss_dpr_ch *ch, u32 pix_high,
221*9021c317SLaurentiu Palcu 				      u32 pix_format)
222*9021c317SLaurentiu Palcu {
223*9021c317SLaurentiu Palcu 	u8 num_rows_buf = ch->rtram_4line_en ? 4 : 8;
224*9021c317SLaurentiu Palcu 	u32 offset, pix_y_mod;
225*9021c317SLaurentiu Palcu 
226*9021c317SLaurentiu Palcu 	pix_y_mod = pix_high % num_rows_buf;
227*9021c317SLaurentiu Palcu 	offset = pix_y_mod ? (num_rows_buf - pix_y_mod) : 0;
228*9021c317SLaurentiu Palcu 
229*9021c317SLaurentiu Palcu 	return pix_high + offset;
230*9021c317SLaurentiu Palcu }
231*9021c317SLaurentiu Palcu 
dcss_dpr_set_res(struct dcss_dpr * dpr,int ch_num,u32 xres,u32 yres)232*9021c317SLaurentiu Palcu void dcss_dpr_set_res(struct dcss_dpr *dpr, int ch_num, u32 xres, u32 yres)
233*9021c317SLaurentiu Palcu {
234*9021c317SLaurentiu Palcu 	struct dcss_dpr_ch *ch = &dpr->ch[ch_num];
235*9021c317SLaurentiu Palcu 	u32 pix_format = ch->format.format;
236*9021c317SLaurentiu Palcu 	u32 gap = DCSS_DPR_FRAME_2P_BASE_ADDR - DCSS_DPR_FRAME_1P_BASE_ADDR;
237*9021c317SLaurentiu Palcu 	int plane, max_planes = 1;
238*9021c317SLaurentiu Palcu 	u32 pix_x_wide, pix_y_high;
239*9021c317SLaurentiu Palcu 
240*9021c317SLaurentiu Palcu 	if (pix_format == DRM_FORMAT_NV12 ||
241*9021c317SLaurentiu Palcu 	    pix_format == DRM_FORMAT_NV21)
242*9021c317SLaurentiu Palcu 		max_planes = 2;
243*9021c317SLaurentiu Palcu 
244*9021c317SLaurentiu Palcu 	for (plane = 0; plane < max_planes; plane++) {
245*9021c317SLaurentiu Palcu 		yres = plane == 1 ? yres >> 1 : yres;
246*9021c317SLaurentiu Palcu 
247*9021c317SLaurentiu Palcu 		pix_x_wide = dcss_dpr_x_pix_wide_adjust(ch, xres, pix_format);
248*9021c317SLaurentiu Palcu 		pix_y_high = dcss_dpr_y_pix_high_adjust(ch, yres, pix_format);
249*9021c317SLaurentiu Palcu 
250*9021c317SLaurentiu Palcu 		dcss_dpr_write(ch, pix_x_wide,
251*9021c317SLaurentiu Palcu 			       DCSS_DPR_FRAME_1P_PIX_X_CTRL + plane * gap);
252*9021c317SLaurentiu Palcu 		dcss_dpr_write(ch, pix_y_high,
253*9021c317SLaurentiu Palcu 			       DCSS_DPR_FRAME_1P_PIX_Y_CTRL + plane * gap);
254*9021c317SLaurentiu Palcu 
255*9021c317SLaurentiu Palcu 		dcss_dpr_write(ch, 2, DCSS_DPR_FRAME_1P_CTRL0 + plane * gap);
256*9021c317SLaurentiu Palcu 	}
257*9021c317SLaurentiu Palcu }
258*9021c317SLaurentiu Palcu 
dcss_dpr_addr_set(struct dcss_dpr * dpr,int ch_num,u32 luma_base_addr,u32 chroma_base_addr,u16 pitch)259*9021c317SLaurentiu Palcu void dcss_dpr_addr_set(struct dcss_dpr *dpr, int ch_num, u32 luma_base_addr,
260*9021c317SLaurentiu Palcu 		       u32 chroma_base_addr, u16 pitch)
261*9021c317SLaurentiu Palcu {
262*9021c317SLaurentiu Palcu 	struct dcss_dpr_ch *ch = &dpr->ch[ch_num];
263*9021c317SLaurentiu Palcu 
264*9021c317SLaurentiu Palcu 	dcss_dpr_write(ch, luma_base_addr, DCSS_DPR_FRAME_1P_BASE_ADDR);
265*9021c317SLaurentiu Palcu 
266*9021c317SLaurentiu Palcu 	dcss_dpr_write(ch, chroma_base_addr, DCSS_DPR_FRAME_2P_BASE_ADDR);
267*9021c317SLaurentiu Palcu 
268*9021c317SLaurentiu Palcu 	ch->frame_ctrl &= ~PITCH_MASK;
269*9021c317SLaurentiu Palcu 	ch->frame_ctrl |= (((u32)pitch << PITCH_POS) & PITCH_MASK);
270*9021c317SLaurentiu Palcu }
271*9021c317SLaurentiu Palcu 
dcss_dpr_argb_comp_sel(struct dcss_dpr_ch * ch,int a_sel,int r_sel,int g_sel,int b_sel)272*9021c317SLaurentiu Palcu static void dcss_dpr_argb_comp_sel(struct dcss_dpr_ch *ch, int a_sel, int r_sel,
273*9021c317SLaurentiu Palcu 				   int g_sel, int b_sel)
274*9021c317SLaurentiu Palcu {
275*9021c317SLaurentiu Palcu 	u32 sel;
276*9021c317SLaurentiu Palcu 
277*9021c317SLaurentiu Palcu 	sel = ((a_sel << A_COMP_SEL_POS) & A_COMP_SEL_MASK) |
278*9021c317SLaurentiu Palcu 	      ((r_sel << R_COMP_SEL_POS) & R_COMP_SEL_MASK) |
279*9021c317SLaurentiu Palcu 	      ((g_sel << G_COMP_SEL_POS) & G_COMP_SEL_MASK) |
280*9021c317SLaurentiu Palcu 	      ((b_sel << B_COMP_SEL_POS) & B_COMP_SEL_MASK);
281*9021c317SLaurentiu Palcu 
282*9021c317SLaurentiu Palcu 	ch->mode_ctrl &= ~(A_COMP_SEL_MASK | R_COMP_SEL_MASK |
283*9021c317SLaurentiu Palcu 			   G_COMP_SEL_MASK | B_COMP_SEL_MASK);
284*9021c317SLaurentiu Palcu 	ch->mode_ctrl |= sel;
285*9021c317SLaurentiu Palcu }
286*9021c317SLaurentiu Palcu 
dcss_dpr_pix_size_set(struct dcss_dpr_ch * ch,const struct drm_format_info * format)287*9021c317SLaurentiu Palcu static void dcss_dpr_pix_size_set(struct dcss_dpr_ch *ch,
288*9021c317SLaurentiu Palcu 				  const struct drm_format_info *format)
289*9021c317SLaurentiu Palcu {
290*9021c317SLaurentiu Palcu 	u32 val;
291*9021c317SLaurentiu Palcu 
292*9021c317SLaurentiu Palcu 	switch (format->format) {
293*9021c317SLaurentiu Palcu 	case DRM_FORMAT_NV12:
294*9021c317SLaurentiu Palcu 	case DRM_FORMAT_NV21:
295*9021c317SLaurentiu Palcu 		val = PIX_SIZE_8;
296*9021c317SLaurentiu Palcu 		break;
297*9021c317SLaurentiu Palcu 
298*9021c317SLaurentiu Palcu 	case DRM_FORMAT_UYVY:
299*9021c317SLaurentiu Palcu 	case DRM_FORMAT_VYUY:
300*9021c317SLaurentiu Palcu 	case DRM_FORMAT_YUYV:
301*9021c317SLaurentiu Palcu 	case DRM_FORMAT_YVYU:
302*9021c317SLaurentiu Palcu 		val = PIX_SIZE_16;
303*9021c317SLaurentiu Palcu 		break;
304*9021c317SLaurentiu Palcu 
305*9021c317SLaurentiu Palcu 	default:
306*9021c317SLaurentiu Palcu 		val = PIX_SIZE_32;
307*9021c317SLaurentiu Palcu 		break;
308*9021c317SLaurentiu Palcu 	}
309*9021c317SLaurentiu Palcu 
310*9021c317SLaurentiu Palcu 	ch->pix_size = val;
311*9021c317SLaurentiu Palcu 
312*9021c317SLaurentiu Palcu 	ch->mode_ctrl &= ~PIX_SIZE_MASK;
313*9021c317SLaurentiu Palcu 	ch->mode_ctrl |= ((val << PIX_SIZE_POS) & PIX_SIZE_MASK);
314*9021c317SLaurentiu Palcu }
315*9021c317SLaurentiu Palcu 
dcss_dpr_uv_swap(struct dcss_dpr_ch * ch,bool swap)316*9021c317SLaurentiu Palcu static void dcss_dpr_uv_swap(struct dcss_dpr_ch *ch, bool swap)
317*9021c317SLaurentiu Palcu {
318*9021c317SLaurentiu Palcu 	ch->mode_ctrl &= ~PIX_UV_SWAP;
319*9021c317SLaurentiu Palcu 	ch->mode_ctrl |= (swap ? PIX_UV_SWAP : 0);
320*9021c317SLaurentiu Palcu }
321*9021c317SLaurentiu Palcu 
dcss_dpr_y_uv_swap(struct dcss_dpr_ch * ch,bool swap)322*9021c317SLaurentiu Palcu static void dcss_dpr_y_uv_swap(struct dcss_dpr_ch *ch, bool swap)
323*9021c317SLaurentiu Palcu {
324*9021c317SLaurentiu Palcu 	ch->mode_ctrl &= ~PIX_LUMA_UV_SWAP;
325*9021c317SLaurentiu Palcu 	ch->mode_ctrl |= (swap ? PIX_LUMA_UV_SWAP : 0);
326*9021c317SLaurentiu Palcu }
327*9021c317SLaurentiu Palcu 
dcss_dpr_2plane_en(struct dcss_dpr_ch * ch,bool en)328*9021c317SLaurentiu Palcu static void dcss_dpr_2plane_en(struct dcss_dpr_ch *ch, bool en)
329*9021c317SLaurentiu Palcu {
330*9021c317SLaurentiu Palcu 	ch->mode_ctrl &= ~COMP_2PLANE_EN;
331*9021c317SLaurentiu Palcu 	ch->mode_ctrl |= (en ? COMP_2PLANE_EN : 0);
332*9021c317SLaurentiu Palcu }
333*9021c317SLaurentiu Palcu 
dcss_dpr_yuv_en(struct dcss_dpr_ch * ch,bool en)334*9021c317SLaurentiu Palcu static void dcss_dpr_yuv_en(struct dcss_dpr_ch *ch, bool en)
335*9021c317SLaurentiu Palcu {
336*9021c317SLaurentiu Palcu 	ch->mode_ctrl &= ~YUV_EN;
337*9021c317SLaurentiu Palcu 	ch->mode_ctrl |= (en ? YUV_EN : 0);
338*9021c317SLaurentiu Palcu }
339*9021c317SLaurentiu Palcu 
dcss_dpr_enable(struct dcss_dpr * dpr,int ch_num,bool en)340*9021c317SLaurentiu Palcu void dcss_dpr_enable(struct dcss_dpr *dpr, int ch_num, bool en)
341*9021c317SLaurentiu Palcu {
342*9021c317SLaurentiu Palcu 	struct dcss_dpr_ch *ch = &dpr->ch[ch_num];
343*9021c317SLaurentiu Palcu 	u32 sys_ctrl;
344*9021c317SLaurentiu Palcu 
345*9021c317SLaurentiu Palcu 	sys_ctrl = (en ? REPEAT_EN | RUN_EN : 0);
346*9021c317SLaurentiu Palcu 
347*9021c317SLaurentiu Palcu 	if (en) {
348*9021c317SLaurentiu Palcu 		dcss_dpr_write(ch, ch->mode_ctrl, DCSS_DPR_MODE_CTRL0);
349*9021c317SLaurentiu Palcu 		dcss_dpr_write(ch, ch->frame_ctrl, DCSS_DPR_FRAME_CTRL0);
350*9021c317SLaurentiu Palcu 		dcss_dpr_write(ch, ch->rtram_ctrl, DCSS_DPR_RTRAM_CTRL0);
351*9021c317SLaurentiu Palcu 	}
352*9021c317SLaurentiu Palcu 
353*9021c317SLaurentiu Palcu 	if (ch->sys_ctrl != sys_ctrl)
354*9021c317SLaurentiu Palcu 		ch->sys_ctrl_chgd = true;
355*9021c317SLaurentiu Palcu 
356*9021c317SLaurentiu Palcu 	ch->sys_ctrl = sys_ctrl;
357*9021c317SLaurentiu Palcu }
358*9021c317SLaurentiu Palcu 
359*9021c317SLaurentiu Palcu struct rgb_comp_sel {
360*9021c317SLaurentiu Palcu 	u32 drm_format;
361*9021c317SLaurentiu Palcu 	int a_sel;
362*9021c317SLaurentiu Palcu 	int r_sel;
363*9021c317SLaurentiu Palcu 	int g_sel;
364*9021c317SLaurentiu Palcu 	int b_sel;
365*9021c317SLaurentiu Palcu };
366*9021c317SLaurentiu Palcu 
367*9021c317SLaurentiu Palcu static struct rgb_comp_sel comp_sel_map[] = {
368*9021c317SLaurentiu Palcu 	{DRM_FORMAT_ARGB8888, 3, 2, 1, 0},
369*9021c317SLaurentiu Palcu 	{DRM_FORMAT_XRGB8888, 3, 2, 1, 0},
370*9021c317SLaurentiu Palcu 	{DRM_FORMAT_ABGR8888, 3, 0, 1, 2},
371*9021c317SLaurentiu Palcu 	{DRM_FORMAT_XBGR8888, 3, 0, 1, 2},
372*9021c317SLaurentiu Palcu 	{DRM_FORMAT_RGBA8888, 0, 3, 2, 1},
373*9021c317SLaurentiu Palcu 	{DRM_FORMAT_RGBX8888, 0, 3, 2, 1},
374*9021c317SLaurentiu Palcu 	{DRM_FORMAT_BGRA8888, 0, 1, 2, 3},
375*9021c317SLaurentiu Palcu 	{DRM_FORMAT_BGRX8888, 0, 1, 2, 3},
376*9021c317SLaurentiu Palcu };
377*9021c317SLaurentiu Palcu 
to_comp_sel(u32 pix_fmt,int * a_sel,int * r_sel,int * g_sel,int * b_sel)378*9021c317SLaurentiu Palcu static int to_comp_sel(u32 pix_fmt, int *a_sel, int *r_sel, int *g_sel,
379*9021c317SLaurentiu Palcu 		       int *b_sel)
380*9021c317SLaurentiu Palcu {
381*9021c317SLaurentiu Palcu 	int i;
382*9021c317SLaurentiu Palcu 
383*9021c317SLaurentiu Palcu 	for (i = 0; i < ARRAY_SIZE(comp_sel_map); i++) {
384*9021c317SLaurentiu Palcu 		if (comp_sel_map[i].drm_format == pix_fmt) {
385*9021c317SLaurentiu Palcu 			*a_sel = comp_sel_map[i].a_sel;
386*9021c317SLaurentiu Palcu 			*r_sel = comp_sel_map[i].r_sel;
387*9021c317SLaurentiu Palcu 			*g_sel = comp_sel_map[i].g_sel;
388*9021c317SLaurentiu Palcu 			*b_sel = comp_sel_map[i].b_sel;
389*9021c317SLaurentiu Palcu 
390*9021c317SLaurentiu Palcu 			return 0;
391*9021c317SLaurentiu Palcu 		}
392*9021c317SLaurentiu Palcu 	}
393*9021c317SLaurentiu Palcu 
394*9021c317SLaurentiu Palcu 	return -1;
395*9021c317SLaurentiu Palcu }
396*9021c317SLaurentiu Palcu 
dcss_dpr_rtram_set(struct dcss_dpr_ch * ch,u32 pix_format)397*9021c317SLaurentiu Palcu static void dcss_dpr_rtram_set(struct dcss_dpr_ch *ch, u32 pix_format)
398*9021c317SLaurentiu Palcu {
399*9021c317SLaurentiu Palcu 	u32 val, mask;
400*9021c317SLaurentiu Palcu 
401*9021c317SLaurentiu Palcu 	switch (pix_format) {
402*9021c317SLaurentiu Palcu 	case DRM_FORMAT_NV21:
403*9021c317SLaurentiu Palcu 	case DRM_FORMAT_NV12:
404*9021c317SLaurentiu Palcu 		ch->rtram_3buf_en = true;
405*9021c317SLaurentiu Palcu 		ch->rtram_4line_en = false;
406*9021c317SLaurentiu Palcu 		break;
407*9021c317SLaurentiu Palcu 
408*9021c317SLaurentiu Palcu 	default:
409*9021c317SLaurentiu Palcu 		ch->rtram_3buf_en = true;
410*9021c317SLaurentiu Palcu 		ch->rtram_4line_en = true;
411*9021c317SLaurentiu Palcu 		break;
412*9021c317SLaurentiu Palcu 	}
413*9021c317SLaurentiu Palcu 
414*9021c317SLaurentiu Palcu 	val = (ch->rtram_4line_en ? RTR_4LINE_BUF_EN : 0);
415*9021c317SLaurentiu Palcu 	val |= (ch->rtram_3buf_en ? RTR_3BUF_EN : 0);
416*9021c317SLaurentiu Palcu 	mask = RTR_4LINE_BUF_EN | RTR_3BUF_EN;
417*9021c317SLaurentiu Palcu 
418*9021c317SLaurentiu Palcu 	ch->mode_ctrl &= ~mask;
419*9021c317SLaurentiu Palcu 	ch->mode_ctrl |= (val & mask);
420*9021c317SLaurentiu Palcu 
421*9021c317SLaurentiu Palcu 	val = (ch->rtram_4line_en ? 0 : NUM_ROWS_ACTIVE);
422*9021c317SLaurentiu Palcu 	val |= (3 << THRES_LOW_POS) & THRES_LOW_MASK;
423*9021c317SLaurentiu Palcu 	val |= (4 << THRES_HIGH_POS) & THRES_HIGH_MASK;
424*9021c317SLaurentiu Palcu 	mask = THRES_LOW_MASK | THRES_HIGH_MASK | NUM_ROWS_ACTIVE;
425*9021c317SLaurentiu Palcu 
426*9021c317SLaurentiu Palcu 	ch->rtram_ctrl &= ~mask;
427*9021c317SLaurentiu Palcu 	ch->rtram_ctrl |= (val & mask);
428*9021c317SLaurentiu Palcu }
429*9021c317SLaurentiu Palcu 
dcss_dpr_setup_components(struct dcss_dpr_ch * ch,const struct drm_format_info * format)430*9021c317SLaurentiu Palcu static void dcss_dpr_setup_components(struct dcss_dpr_ch *ch,
431*9021c317SLaurentiu Palcu 				      const struct drm_format_info *format)
432*9021c317SLaurentiu Palcu {
433*9021c317SLaurentiu Palcu 	int a_sel, r_sel, g_sel, b_sel;
434*9021c317SLaurentiu Palcu 	bool uv_swap, y_uv_swap;
435*9021c317SLaurentiu Palcu 
436*9021c317SLaurentiu Palcu 	switch (format->format) {
437*9021c317SLaurentiu Palcu 	case DRM_FORMAT_YVYU:
438*9021c317SLaurentiu Palcu 		uv_swap = true;
439*9021c317SLaurentiu Palcu 		y_uv_swap = true;
440*9021c317SLaurentiu Palcu 		break;
441*9021c317SLaurentiu Palcu 
442*9021c317SLaurentiu Palcu 	case DRM_FORMAT_VYUY:
443*9021c317SLaurentiu Palcu 	case DRM_FORMAT_NV21:
444*9021c317SLaurentiu Palcu 		uv_swap = true;
445*9021c317SLaurentiu Palcu 		y_uv_swap = false;
446*9021c317SLaurentiu Palcu 		break;
447*9021c317SLaurentiu Palcu 
448*9021c317SLaurentiu Palcu 	case DRM_FORMAT_YUYV:
449*9021c317SLaurentiu Palcu 		uv_swap = false;
450*9021c317SLaurentiu Palcu 		y_uv_swap = true;
451*9021c317SLaurentiu Palcu 		break;
452*9021c317SLaurentiu Palcu 
453*9021c317SLaurentiu Palcu 	default:
454*9021c317SLaurentiu Palcu 		uv_swap = false;
455*9021c317SLaurentiu Palcu 		y_uv_swap = false;
456*9021c317SLaurentiu Palcu 		break;
457*9021c317SLaurentiu Palcu 	}
458*9021c317SLaurentiu Palcu 
459*9021c317SLaurentiu Palcu 	dcss_dpr_uv_swap(ch, uv_swap);
460*9021c317SLaurentiu Palcu 
461*9021c317SLaurentiu Palcu 	dcss_dpr_y_uv_swap(ch, y_uv_swap);
462*9021c317SLaurentiu Palcu 
463*9021c317SLaurentiu Palcu 	if (!format->is_yuv) {
464*9021c317SLaurentiu Palcu 		if (!to_comp_sel(format->format, &a_sel, &r_sel,
465*9021c317SLaurentiu Palcu 				 &g_sel, &b_sel)) {
466*9021c317SLaurentiu Palcu 			dcss_dpr_argb_comp_sel(ch, a_sel, r_sel, g_sel, b_sel);
467*9021c317SLaurentiu Palcu 		} else {
468*9021c317SLaurentiu Palcu 			dcss_dpr_argb_comp_sel(ch, 3, 2, 1, 0);
469*9021c317SLaurentiu Palcu 		}
470*9021c317SLaurentiu Palcu 	} else {
471*9021c317SLaurentiu Palcu 		dcss_dpr_argb_comp_sel(ch, 0, 0, 0, 0);
472*9021c317SLaurentiu Palcu 	}
473*9021c317SLaurentiu Palcu }
474*9021c317SLaurentiu Palcu 
dcss_dpr_tile_set(struct dcss_dpr_ch * ch,uint64_t modifier)475*9021c317SLaurentiu Palcu static void dcss_dpr_tile_set(struct dcss_dpr_ch *ch, uint64_t modifier)
476*9021c317SLaurentiu Palcu {
477*9021c317SLaurentiu Palcu 	switch (ch->ch_num) {
478*9021c317SLaurentiu Palcu 	case 0:
479*9021c317SLaurentiu Palcu 		switch (modifier) {
480*9021c317SLaurentiu Palcu 		case DRM_FORMAT_MOD_LINEAR:
481*9021c317SLaurentiu Palcu 			ch->tile = TILE_LINEAR;
482*9021c317SLaurentiu Palcu 			break;
483*9021c317SLaurentiu Palcu 		case DRM_FORMAT_MOD_VIVANTE_TILED:
484*9021c317SLaurentiu Palcu 			ch->tile = TILE_GPU_STANDARD;
485*9021c317SLaurentiu Palcu 			break;
486*9021c317SLaurentiu Palcu 		case DRM_FORMAT_MOD_VIVANTE_SUPER_TILED:
487*9021c317SLaurentiu Palcu 			ch->tile = TILE_GPU_SUPER;
488*9021c317SLaurentiu Palcu 			break;
489*9021c317SLaurentiu Palcu 		default:
490*9021c317SLaurentiu Palcu 			WARN_ON(1);
491*9021c317SLaurentiu Palcu 			break;
492*9021c317SLaurentiu Palcu 		}
493*9021c317SLaurentiu Palcu 		break;
494*9021c317SLaurentiu Palcu 	case 1:
495*9021c317SLaurentiu Palcu 	case 2:
496*9021c317SLaurentiu Palcu 		ch->tile = TILE_LINEAR;
497*9021c317SLaurentiu Palcu 		break;
498*9021c317SLaurentiu Palcu 	default:
499*9021c317SLaurentiu Palcu 		WARN_ON(1);
500*9021c317SLaurentiu Palcu 		return;
501*9021c317SLaurentiu Palcu 	}
502*9021c317SLaurentiu Palcu 
503*9021c317SLaurentiu Palcu 	ch->mode_ctrl &= ~TILE_TYPE_MASK;
504*9021c317SLaurentiu Palcu 	ch->mode_ctrl |= ((ch->tile << TILE_TYPE_POS) & TILE_TYPE_MASK);
505*9021c317SLaurentiu Palcu }
506*9021c317SLaurentiu Palcu 
dcss_dpr_format_set(struct dcss_dpr * dpr,int ch_num,const struct drm_format_info * format,u64 modifier)507*9021c317SLaurentiu Palcu void dcss_dpr_format_set(struct dcss_dpr *dpr, int ch_num,
508*9021c317SLaurentiu Palcu 			 const struct drm_format_info *format, u64 modifier)
509*9021c317SLaurentiu Palcu {
510*9021c317SLaurentiu Palcu 	struct dcss_dpr_ch *ch = &dpr->ch[ch_num];
511*9021c317SLaurentiu Palcu 
512*9021c317SLaurentiu Palcu 	ch->format = *format;
513*9021c317SLaurentiu Palcu 
514*9021c317SLaurentiu Palcu 	dcss_dpr_yuv_en(ch, format->is_yuv);
515*9021c317SLaurentiu Palcu 
516*9021c317SLaurentiu Palcu 	dcss_dpr_pix_size_set(ch, format);
517*9021c317SLaurentiu Palcu 
518*9021c317SLaurentiu Palcu 	dcss_dpr_setup_components(ch, format);
519*9021c317SLaurentiu Palcu 
520*9021c317SLaurentiu Palcu 	dcss_dpr_2plane_en(ch, format->num_planes == 2);
521*9021c317SLaurentiu Palcu 
522*9021c317SLaurentiu Palcu 	dcss_dpr_rtram_set(ch, format->format);
523*9021c317SLaurentiu Palcu 
524*9021c317SLaurentiu Palcu 	dcss_dpr_tile_set(ch, modifier);
525*9021c317SLaurentiu Palcu }
526*9021c317SLaurentiu Palcu 
527*9021c317SLaurentiu Palcu /* This function will be called from interrupt context. */
dcss_dpr_write_sysctrl(struct dcss_dpr * dpr)528*9021c317SLaurentiu Palcu void dcss_dpr_write_sysctrl(struct dcss_dpr *dpr)
529*9021c317SLaurentiu Palcu {
530*9021c317SLaurentiu Palcu 	int chnum;
531*9021c317SLaurentiu Palcu 
532*9021c317SLaurentiu Palcu 	dcss_ctxld_assert_locked(dpr->ctxld);
533*9021c317SLaurentiu Palcu 
534*9021c317SLaurentiu Palcu 	for (chnum = 0; chnum < 3; chnum++) {
535*9021c317SLaurentiu Palcu 		struct dcss_dpr_ch *ch = &dpr->ch[chnum];
536*9021c317SLaurentiu Palcu 
537*9021c317SLaurentiu Palcu 		if (ch->sys_ctrl_chgd) {
538*9021c317SLaurentiu Palcu 			dcss_ctxld_write_irqsafe(dpr->ctxld, dpr->ctx_id,
539*9021c317SLaurentiu Palcu 						 ch->sys_ctrl,
540*9021c317SLaurentiu Palcu 						 ch->base_ofs +
541*9021c317SLaurentiu Palcu 						 DCSS_DPR_SYSTEM_CTRL0);
542*9021c317SLaurentiu Palcu 			ch->sys_ctrl_chgd = false;
543*9021c317SLaurentiu Palcu 		}
544*9021c317SLaurentiu Palcu 	}
545*9021c317SLaurentiu Palcu }
546*9021c317SLaurentiu Palcu 
dcss_dpr_set_rotation(struct dcss_dpr * dpr,int ch_num,u32 rotation)547*9021c317SLaurentiu Palcu void dcss_dpr_set_rotation(struct dcss_dpr *dpr, int ch_num, u32 rotation)
548*9021c317SLaurentiu Palcu {
549*9021c317SLaurentiu Palcu 	struct dcss_dpr_ch *ch = &dpr->ch[ch_num];
550*9021c317SLaurentiu Palcu 
551*9021c317SLaurentiu Palcu 	ch->frame_ctrl &= ~(HFLIP_EN | VFLIP_EN | ROT_ENC_MASK);
552*9021c317SLaurentiu Palcu 
553*9021c317SLaurentiu Palcu 	ch->frame_ctrl |= rotation & DRM_MODE_REFLECT_X ? HFLIP_EN : 0;
554*9021c317SLaurentiu Palcu 	ch->frame_ctrl |= rotation & DRM_MODE_REFLECT_Y ? VFLIP_EN : 0;
555*9021c317SLaurentiu Palcu 
556*9021c317SLaurentiu Palcu 	if (rotation & DRM_MODE_ROTATE_90)
557*9021c317SLaurentiu Palcu 		ch->frame_ctrl |= 1 << ROT_ENC_POS;
558*9021c317SLaurentiu Palcu 	else if (rotation & DRM_MODE_ROTATE_180)
559*9021c317SLaurentiu Palcu 		ch->frame_ctrl |= 2 << ROT_ENC_POS;
560*9021c317SLaurentiu Palcu 	else if (rotation & DRM_MODE_ROTATE_270)
561*9021c317SLaurentiu Palcu 		ch->frame_ctrl |= 3 << ROT_ENC_POS;
562*9021c317SLaurentiu Palcu }
563