10136db58SBen Widawsky /* 20136db58SBen Widawsky * Copyright © 2012 Intel Corporation 30136db58SBen Widawsky * 40136db58SBen Widawsky * Permission is hereby granted, free of charge, to any person obtaining a 50136db58SBen Widawsky * copy of this software and associated documentation files (the "Software"), 60136db58SBen Widawsky * to deal in the Software without restriction, including without limitation 70136db58SBen Widawsky * the rights to use, copy, modify, merge, publish, distribute, sublicense, 80136db58SBen Widawsky * and/or sell copies of the Software, and to permit persons to whom the 90136db58SBen Widawsky * Software is furnished to do so, subject to the following conditions: 100136db58SBen Widawsky * 110136db58SBen Widawsky * The above copyright notice and this permission notice (including the next 120136db58SBen Widawsky * paragraph) shall be included in all copies or substantial portions of the 130136db58SBen Widawsky * Software. 140136db58SBen Widawsky * 150136db58SBen Widawsky * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 160136db58SBen Widawsky * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 170136db58SBen Widawsky * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 180136db58SBen Widawsky * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 190136db58SBen Widawsky * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 200136db58SBen Widawsky * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS 210136db58SBen Widawsky * IN THE SOFTWARE. 220136db58SBen Widawsky * 230136db58SBen Widawsky * Authors: 240136db58SBen Widawsky * Ben Widawsky <ben@bwidawsk.net> 250136db58SBen Widawsky * 260136db58SBen Widawsky */ 270136db58SBen Widawsky 280136db58SBen Widawsky #include <linux/device.h> 290136db58SBen Widawsky #include <linux/module.h> 300136db58SBen Widawsky #include <linux/stat.h> 310136db58SBen Widawsky #include <linux/sysfs.h> 3256c5098fSChris Wilson 33c1132367SAndi Shyti #include "gt/intel_rc6.h" 34c1132367SAndi Shyti 350136db58SBen Widawsky #include "i915_drv.h" 36be68261dSJani Nikula #include "i915_sysfs.h" 37ecbb5fb7SJani Nikula #include "intel_pm.h" 38ecbb5fb7SJani Nikula #include "intel_sideband.h" 390136db58SBen Widawsky 40694c2828SDavid Weinehall static inline struct drm_i915_private *kdev_minor_to_i915(struct device *kdev) 41c49d13eeSDavid Weinehall { 42694c2828SDavid Weinehall struct drm_minor *minor = dev_get_drvdata(kdev); 43694c2828SDavid Weinehall return to_i915(minor->dev); 44c49d13eeSDavid Weinehall } 4514c8d110SDave Airlie 465ab3633dSHunt Xu #ifdef CONFIG_PM 47694c2828SDavid Weinehall static u32 calc_residency(struct drm_i915_private *dev_priv, 48f0f59a00SVille Syrjälä i915_reg_t reg) 490136db58SBen Widawsky { 5048d1c812SChris Wilson intel_wakeref_t wakeref; 51d4225a53SChris Wilson u64 res = 0; 5236cc8b96STvrtko Ursulin 53c447ff7dSDaniele Ceraolo Spurio with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref) 54c1132367SAndi Shyti res = intel_rc6_residency_us(&dev_priv->gt.rc6, reg); 5536cc8b96STvrtko Ursulin 5636cc8b96STvrtko Ursulin return DIV_ROUND_CLOSEST_ULL(res, 1000); 570136db58SBen Widawsky } 580136db58SBen Widawsky 590136db58SBen Widawsky static ssize_t 60dbdfd8e9SBen Widawsky show_rc6_mask(struct device *kdev, struct device_attribute *attr, char *buf) 610136db58SBen Widawsky { 62fb6db0f5SChris Wilson struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 63fb6db0f5SChris Wilson unsigned int mask; 64fb6db0f5SChris Wilson 65fb6db0f5SChris Wilson mask = 0; 66fb6db0f5SChris Wilson if (HAS_RC6(dev_priv)) 67fb6db0f5SChris Wilson mask |= BIT(0); 68fb6db0f5SChris Wilson if (HAS_RC6p(dev_priv)) 69fb6db0f5SChris Wilson mask |= BIT(1); 70fb6db0f5SChris Wilson if (HAS_RC6pp(dev_priv)) 71fb6db0f5SChris Wilson mask |= BIT(2); 72fb6db0f5SChris Wilson 73fb6db0f5SChris Wilson return snprintf(buf, PAGE_SIZE, "%x\n", mask); 740136db58SBen Widawsky } 750136db58SBen Widawsky 760136db58SBen Widawsky static ssize_t 77dbdfd8e9SBen Widawsky show_rc6_ms(struct device *kdev, struct device_attribute *attr, char *buf) 780136db58SBen Widawsky { 79694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 80694c2828SDavid Weinehall u32 rc6_residency = calc_residency(dev_priv, GEN6_GT_GFX_RC6); 813e2a1556SJani Nikula return snprintf(buf, PAGE_SIZE, "%u\n", rc6_residency); 820136db58SBen Widawsky } 830136db58SBen Widawsky 840136db58SBen Widawsky static ssize_t 85dbdfd8e9SBen Widawsky show_rc6p_ms(struct device *kdev, struct device_attribute *attr, char *buf) 860136db58SBen Widawsky { 87694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 88694c2828SDavid Weinehall u32 rc6p_residency = calc_residency(dev_priv, GEN6_GT_GFX_RC6p); 893e2a1556SJani Nikula return snprintf(buf, PAGE_SIZE, "%u\n", rc6p_residency); 900136db58SBen Widawsky } 910136db58SBen Widawsky 920136db58SBen Widawsky static ssize_t 93dbdfd8e9SBen Widawsky show_rc6pp_ms(struct device *kdev, struct device_attribute *attr, char *buf) 940136db58SBen Widawsky { 95694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 96694c2828SDavid Weinehall u32 rc6pp_residency = calc_residency(dev_priv, GEN6_GT_GFX_RC6pp); 973e2a1556SJani Nikula return snprintf(buf, PAGE_SIZE, "%u\n", rc6pp_residency); 980136db58SBen Widawsky } 990136db58SBen Widawsky 100626ad6f3SVille Syrjälä static ssize_t 101626ad6f3SVille Syrjälä show_media_rc6_ms(struct device *kdev, struct device_attribute *attr, char *buf) 102626ad6f3SVille Syrjälä { 103694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 104694c2828SDavid Weinehall u32 rc6_residency = calc_residency(dev_priv, VLV_GT_MEDIA_RC6); 105626ad6f3SVille Syrjälä return snprintf(buf, PAGE_SIZE, "%u\n", rc6_residency); 106626ad6f3SVille Syrjälä } 107626ad6f3SVille Syrjälä 1080136db58SBen Widawsky static DEVICE_ATTR(rc6_enable, S_IRUGO, show_rc6_mask, NULL); 1090136db58SBen Widawsky static DEVICE_ATTR(rc6_residency_ms, S_IRUGO, show_rc6_ms, NULL); 1100136db58SBen Widawsky static DEVICE_ATTR(rc6p_residency_ms, S_IRUGO, show_rc6p_ms, NULL); 1110136db58SBen Widawsky static DEVICE_ATTR(rc6pp_residency_ms, S_IRUGO, show_rc6pp_ms, NULL); 112626ad6f3SVille Syrjälä static DEVICE_ATTR(media_rc6_residency_ms, S_IRUGO, show_media_rc6_ms, NULL); 1130136db58SBen Widawsky 1140136db58SBen Widawsky static struct attribute *rc6_attrs[] = { 1150136db58SBen Widawsky &dev_attr_rc6_enable.attr, 1160136db58SBen Widawsky &dev_attr_rc6_residency_ms.attr, 1170136db58SBen Widawsky NULL 1180136db58SBen Widawsky }; 1190136db58SBen Widawsky 1200a7a0986SArvind Yadav static const struct attribute_group rc6_attr_group = { 1210136db58SBen Widawsky .name = power_group_name, 1220136db58SBen Widawsky .attrs = rc6_attrs 1230136db58SBen Widawsky }; 12458abf1daSRodrigo Vivi 12558abf1daSRodrigo Vivi static struct attribute *rc6p_attrs[] = { 12658abf1daSRodrigo Vivi &dev_attr_rc6p_residency_ms.attr, 12758abf1daSRodrigo Vivi &dev_attr_rc6pp_residency_ms.attr, 12858abf1daSRodrigo Vivi NULL 12958abf1daSRodrigo Vivi }; 13058abf1daSRodrigo Vivi 1310a7a0986SArvind Yadav static const struct attribute_group rc6p_attr_group = { 13258abf1daSRodrigo Vivi .name = power_group_name, 13358abf1daSRodrigo Vivi .attrs = rc6p_attrs 13458abf1daSRodrigo Vivi }; 135626ad6f3SVille Syrjälä 136626ad6f3SVille Syrjälä static struct attribute *media_rc6_attrs[] = { 137626ad6f3SVille Syrjälä &dev_attr_media_rc6_residency_ms.attr, 138626ad6f3SVille Syrjälä NULL 139626ad6f3SVille Syrjälä }; 140626ad6f3SVille Syrjälä 1410a7a0986SArvind Yadav static const struct attribute_group media_rc6_attr_group = { 142626ad6f3SVille Syrjälä .name = power_group_name, 143626ad6f3SVille Syrjälä .attrs = media_rc6_attrs 144626ad6f3SVille Syrjälä }; 1458c3f929bSBen Widawsky #endif 1460136db58SBen Widawsky 147261ea7e2SChris Wilson static int l3_access_valid(struct drm_i915_private *i915, loff_t offset) 14884bc7581SBen Widawsky { 149261ea7e2SChris Wilson if (!HAS_L3_DPF(i915)) 15084bc7581SBen Widawsky return -EPERM; 15184bc7581SBen Widawsky 152261ea7e2SChris Wilson if (!IS_ALIGNED(offset, sizeof(u32))) 15384bc7581SBen Widawsky return -EINVAL; 15484bc7581SBen Widawsky 15584bc7581SBen Widawsky if (offset >= GEN7_L3LOG_SIZE) 15684bc7581SBen Widawsky return -ENXIO; 15784bc7581SBen Widawsky 15884bc7581SBen Widawsky return 0; 15984bc7581SBen Widawsky } 16084bc7581SBen Widawsky 16184bc7581SBen Widawsky static ssize_t 16284bc7581SBen Widawsky i915_l3_read(struct file *filp, struct kobject *kobj, 16384bc7581SBen Widawsky struct bin_attribute *attr, char *buf, 16484bc7581SBen Widawsky loff_t offset, size_t count) 16584bc7581SBen Widawsky { 166c49d13eeSDavid Weinehall struct device *kdev = kobj_to_dev(kobj); 167261ea7e2SChris Wilson struct drm_i915_private *i915 = kdev_minor_to_i915(kdev); 16835a85ac6SBen Widawsky int slice = (int)(uintptr_t)attr->private; 1693ccfd19dSBen Widawsky int ret; 17084bc7581SBen Widawsky 171261ea7e2SChris Wilson ret = l3_access_valid(i915, offset); 17284bc7581SBen Widawsky if (ret) 17384bc7581SBen Widawsky return ret; 17484bc7581SBen Widawsky 175261ea7e2SChris Wilson count = round_down(count, sizeof(u32)); 176e5ad4026SDan Carpenter count = min_t(size_t, GEN7_L3LOG_SIZE - offset, count); 1771c966dd2SBen Widawsky memset(buf, 0, count); 1781c966dd2SBen Widawsky 179*a4e7ccdaSChris Wilson spin_lock(&i915->gem.contexts.lock); 180261ea7e2SChris Wilson if (i915->l3_parity.remap_info[slice]) 181261ea7e2SChris Wilson memcpy(buf, 182261ea7e2SChris Wilson i915->l3_parity.remap_info[slice] + offset / sizeof(u32), 183261ea7e2SChris Wilson count); 184*a4e7ccdaSChris Wilson spin_unlock(&i915->gem.contexts.lock); 18584bc7581SBen Widawsky 1861c966dd2SBen Widawsky return count; 18784bc7581SBen Widawsky } 18884bc7581SBen Widawsky 18984bc7581SBen Widawsky static ssize_t 19084bc7581SBen Widawsky i915_l3_write(struct file *filp, struct kobject *kobj, 19184bc7581SBen Widawsky struct bin_attribute *attr, char *buf, 19284bc7581SBen Widawsky loff_t offset, size_t count) 19384bc7581SBen Widawsky { 194c49d13eeSDavid Weinehall struct device *kdev = kobj_to_dev(kobj); 195261ea7e2SChris Wilson struct drm_i915_private *i915 = kdev_minor_to_i915(kdev); 19635a85ac6SBen Widawsky int slice = (int)(uintptr_t)attr->private; 197*a4e7ccdaSChris Wilson u32 *remap_info, *freeme = NULL; 198261ea7e2SChris Wilson struct i915_gem_context *ctx; 19984bc7581SBen Widawsky int ret; 20084bc7581SBen Widawsky 201261ea7e2SChris Wilson ret = l3_access_valid(i915, offset); 20284bc7581SBen Widawsky if (ret) 20384bc7581SBen Widawsky return ret; 20484bc7581SBen Widawsky 205261ea7e2SChris Wilson if (count < sizeof(u32)) 206261ea7e2SChris Wilson return -EINVAL; 207261ea7e2SChris Wilson 208*a4e7ccdaSChris Wilson remap_info = kzalloc(GEN7_L3LOG_SIZE, GFP_KERNEL); 209*a4e7ccdaSChris Wilson if (!remap_info) 210*a4e7ccdaSChris Wilson return -ENOMEM; 21184bc7581SBen Widawsky 212*a4e7ccdaSChris Wilson spin_lock(&i915->gem.contexts.lock); 213*a4e7ccdaSChris Wilson 214*a4e7ccdaSChris Wilson if (i915->l3_parity.remap_info[slice]) { 215*a4e7ccdaSChris Wilson freeme = remap_info; 216*a4e7ccdaSChris Wilson remap_info = i915->l3_parity.remap_info[slice]; 217*a4e7ccdaSChris Wilson } else { 218*a4e7ccdaSChris Wilson i915->l3_parity.remap_info[slice] = remap_info; 21984bc7581SBen Widawsky } 22084bc7581SBen Widawsky 221261ea7e2SChris Wilson count = round_down(count, sizeof(u32)); 222*a4e7ccdaSChris Wilson memcpy(remap_info + offset / sizeof(u32), buf, count); 223261ea7e2SChris Wilson 224261ea7e2SChris Wilson /* NB: We defer the remapping until we switch to the context */ 225*a4e7ccdaSChris Wilson list_for_each_entry(ctx, &i915->gem.contexts.list, link) 226261ea7e2SChris Wilson ctx->remap_slice |= BIT(slice); 227261ea7e2SChris Wilson 228*a4e7ccdaSChris Wilson spin_unlock(&i915->gem.contexts.lock); 229*a4e7ccdaSChris Wilson kfree(freeme); 230*a4e7ccdaSChris Wilson 231261ea7e2SChris Wilson /* 232261ea7e2SChris Wilson * TODO: Ideally we really want a GPU reset here to make sure errors 23384bc7581SBen Widawsky * aren't propagated. Since I cannot find a stable way to reset the GPU 23484bc7581SBen Widawsky * at this point it is left as a TODO. 23584bc7581SBen Widawsky */ 23684bc7581SBen Widawsky 237*a4e7ccdaSChris Wilson return count; 23884bc7581SBen Widawsky } 23984bc7581SBen Widawsky 24059f3da1eSBhumika Goyal static const struct bin_attribute dpf_attrs = { 24184bc7581SBen Widawsky .attr = {.name = "l3_parity", .mode = (S_IRUSR | S_IWUSR)}, 24284bc7581SBen Widawsky .size = GEN7_L3LOG_SIZE, 24384bc7581SBen Widawsky .read = i915_l3_read, 24484bc7581SBen Widawsky .write = i915_l3_write, 24535a85ac6SBen Widawsky .mmap = NULL, 24635a85ac6SBen Widawsky .private = (void *)0 24735a85ac6SBen Widawsky }; 24835a85ac6SBen Widawsky 24959f3da1eSBhumika Goyal static const struct bin_attribute dpf_attrs_1 = { 25035a85ac6SBen Widawsky .attr = {.name = "l3_parity_slice_1", .mode = (S_IRUSR | S_IWUSR)}, 25135a85ac6SBen Widawsky .size = GEN7_L3LOG_SIZE, 25235a85ac6SBen Widawsky .read = i915_l3_read, 25335a85ac6SBen Widawsky .write = i915_l3_write, 25435a85ac6SBen Widawsky .mmap = NULL, 25535a85ac6SBen Widawsky .private = (void *)1 25684bc7581SBen Widawsky }; 25784bc7581SBen Widawsky 258c8c972ebSVille Syrjälä static ssize_t gt_act_freq_mhz_show(struct device *kdev, 259df6eedc8SBen Widawsky struct device_attribute *attr, char *buf) 260df6eedc8SBen Widawsky { 261694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 26248d1c812SChris Wilson intel_wakeref_t wakeref; 263337fa6e0SChris Wilson u32 freq; 264df6eedc8SBen Widawsky 265d858d569SDaniele Ceraolo Spurio wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm); 266d46c0517SImre Deak 267666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { 268337fa6e0SChris Wilson vlv_punit_get(dev_priv); 26964936258SJani Nikula freq = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS); 270337fa6e0SChris Wilson vlv_punit_put(dev_priv); 271337fa6e0SChris Wilson 272337fa6e0SChris Wilson freq = (freq >> 8) & 0xff; 273177006a1SJesse Barnes } else { 274337fa6e0SChris Wilson freq = intel_get_cagf(dev_priv, I915_READ(GEN6_RPSTAT1)); 275c8c972ebSVille Syrjälä } 276c8c972ebSVille Syrjälä 277d858d569SDaniele Ceraolo Spurio intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref); 278c8c972ebSVille Syrjälä 279337fa6e0SChris Wilson return snprintf(buf, PAGE_SIZE, "%d\n", intel_gpu_freq(dev_priv, freq)); 280c8c972ebSVille Syrjälä } 281c8c972ebSVille Syrjälä 282c8c972ebSVille Syrjälä static ssize_t gt_cur_freq_mhz_show(struct device *kdev, 283c8c972ebSVille Syrjälä struct device_attribute *attr, char *buf) 284c8c972ebSVille Syrjälä { 285694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 286c8c972ebSVille Syrjälä 28762e1baa1SChris Wilson return snprintf(buf, PAGE_SIZE, "%d\n", 28862e1baa1SChris Wilson intel_gpu_freq(dev_priv, 289562d9baeSSagar Arun Kamble dev_priv->gt_pm.rps.cur_freq)); 290df6eedc8SBen Widawsky } 291df6eedc8SBen Widawsky 29229ecd78dSChris Wilson static ssize_t gt_boost_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf) 29329ecd78dSChris Wilson { 294694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 29529ecd78dSChris Wilson 29629ecd78dSChris Wilson return snprintf(buf, PAGE_SIZE, "%d\n", 29762e1baa1SChris Wilson intel_gpu_freq(dev_priv, 298562d9baeSSagar Arun Kamble dev_priv->gt_pm.rps.boost_freq)); 29929ecd78dSChris Wilson } 30029ecd78dSChris Wilson 30129ecd78dSChris Wilson static ssize_t gt_boost_freq_mhz_store(struct device *kdev, 30229ecd78dSChris Wilson struct device_attribute *attr, 30329ecd78dSChris Wilson const char *buf, size_t count) 30429ecd78dSChris Wilson { 305694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 306562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 30759cd31f1SChris Wilson bool boost = false; 30829ecd78dSChris Wilson ssize_t ret; 30959cd31f1SChris Wilson u32 val; 31029ecd78dSChris Wilson 31129ecd78dSChris Wilson ret = kstrtou32(buf, 0, &val); 31229ecd78dSChris Wilson if (ret) 31329ecd78dSChris Wilson return ret; 31429ecd78dSChris Wilson 31529ecd78dSChris Wilson /* Validate against (static) hardware limits */ 31629ecd78dSChris Wilson val = intel_freq_opcode(dev_priv, val); 317562d9baeSSagar Arun Kamble if (val < rps->min_freq || val > rps->max_freq) 31829ecd78dSChris Wilson return -EINVAL; 31929ecd78dSChris Wilson 320ebb5eb7dSChris Wilson mutex_lock(&rps->lock); 32159cd31f1SChris Wilson if (val != rps->boost_freq) { 322562d9baeSSagar Arun Kamble rps->boost_freq = val; 32359cd31f1SChris Wilson boost = atomic_read(&rps->num_waiters); 32459cd31f1SChris Wilson } 325ebb5eb7dSChris Wilson mutex_unlock(&rps->lock); 32659cd31f1SChris Wilson if (boost) 32759cd31f1SChris Wilson schedule_work(&rps->work); 32829ecd78dSChris Wilson 32929ecd78dSChris Wilson return count; 33029ecd78dSChris Wilson } 33129ecd78dSChris Wilson 33297e4eed7SChris Wilson static ssize_t vlv_rpe_freq_mhz_show(struct device *kdev, 33397e4eed7SChris Wilson struct device_attribute *attr, char *buf) 33497e4eed7SChris Wilson { 335694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 33697e4eed7SChris Wilson 33762e1baa1SChris Wilson return snprintf(buf, PAGE_SIZE, "%d\n", 33862e1baa1SChris Wilson intel_gpu_freq(dev_priv, 339562d9baeSSagar Arun Kamble dev_priv->gt_pm.rps.efficient_freq)); 34097e4eed7SChris Wilson } 34197e4eed7SChris Wilson 342df6eedc8SBen Widawsky static ssize_t gt_max_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf) 343df6eedc8SBen Widawsky { 344694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 345df6eedc8SBen Widawsky 34662e1baa1SChris Wilson return snprintf(buf, PAGE_SIZE, "%d\n", 34762e1baa1SChris Wilson intel_gpu_freq(dev_priv, 348562d9baeSSagar Arun Kamble dev_priv->gt_pm.rps.max_freq_softlimit)); 349df6eedc8SBen Widawsky } 350df6eedc8SBen Widawsky 35146ddf194SBen Widawsky static ssize_t gt_max_freq_mhz_store(struct device *kdev, 35246ddf194SBen Widawsky struct device_attribute *attr, 35346ddf194SBen Widawsky const char *buf, size_t count) 35446ddf194SBen Widawsky { 355694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 356562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 35748d1c812SChris Wilson intel_wakeref_t wakeref; 3582a5913a8SBen Widawsky u32 val; 35946ddf194SBen Widawsky ssize_t ret; 36046ddf194SBen Widawsky 36146ddf194SBen Widawsky ret = kstrtou32(buf, 0, &val); 36246ddf194SBen Widawsky if (ret) 36346ddf194SBen Widawsky return ret; 36446ddf194SBen Widawsky 365d858d569SDaniele Ceraolo Spurio wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm); 366ebb5eb7dSChris Wilson mutex_lock(&rps->lock); 36746ddf194SBen Widawsky 3687c59a9c1SVille Syrjälä val = intel_freq_opcode(dev_priv, val); 369562d9baeSSagar Arun Kamble if (val < rps->min_freq || 370562d9baeSSagar Arun Kamble val > rps->max_freq || 371562d9baeSSagar Arun Kamble val < rps->min_freq_softlimit) { 372ebb5eb7dSChris Wilson ret = -EINVAL; 373ebb5eb7dSChris Wilson goto unlock; 37446ddf194SBen Widawsky } 37546ddf194SBen Widawsky 376562d9baeSSagar Arun Kamble if (val > rps->rp0_freq) 37731c77388SBen Widawsky DRM_DEBUG("User requested overclocking to %d\n", 3787c59a9c1SVille Syrjälä intel_gpu_freq(dev_priv, val)); 37931c77388SBen Widawsky 380562d9baeSSagar Arun Kamble rps->max_freq_softlimit = val; 38146ddf194SBen Widawsky 382562d9baeSSagar Arun Kamble val = clamp_t(int, rps->cur_freq, 383562d9baeSSagar Arun Kamble rps->min_freq_softlimit, 384562d9baeSSagar Arun Kamble rps->max_freq_softlimit); 385f745a80eSVille Syrjälä 386f745a80eSVille Syrjälä /* We still need *_set_rps to process the new max_delay and 387f745a80eSVille Syrjälä * update the interrupt limits and PMINTRMSK even though 388f745a80eSVille Syrjälä * frequency request may be unchanged. */ 3899fcee2f7SChris Wilson ret = intel_set_rps(dev_priv, val); 3906917c7b9SChris Wilson 391ebb5eb7dSChris Wilson unlock: 392ebb5eb7dSChris Wilson mutex_unlock(&rps->lock); 393d858d569SDaniele Ceraolo Spurio intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref); 394933bfb44SSagar Arun Kamble 3959fcee2f7SChris Wilson return ret ?: count; 39646ddf194SBen Widawsky } 39746ddf194SBen Widawsky 398df6eedc8SBen Widawsky static ssize_t gt_min_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf) 399df6eedc8SBen Widawsky { 400694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 401df6eedc8SBen Widawsky 40262e1baa1SChris Wilson return snprintf(buf, PAGE_SIZE, "%d\n", 40362e1baa1SChris Wilson intel_gpu_freq(dev_priv, 404562d9baeSSagar Arun Kamble dev_priv->gt_pm.rps.min_freq_softlimit)); 405df6eedc8SBen Widawsky } 406df6eedc8SBen Widawsky 40746ddf194SBen Widawsky static ssize_t gt_min_freq_mhz_store(struct device *kdev, 40846ddf194SBen Widawsky struct device_attribute *attr, 40946ddf194SBen Widawsky const char *buf, size_t count) 41046ddf194SBen Widawsky { 411694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 412562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 41348d1c812SChris Wilson intel_wakeref_t wakeref; 4142a5913a8SBen Widawsky u32 val; 41546ddf194SBen Widawsky ssize_t ret; 41646ddf194SBen Widawsky 41746ddf194SBen Widawsky ret = kstrtou32(buf, 0, &val); 41846ddf194SBen Widawsky if (ret) 41946ddf194SBen Widawsky return ret; 42046ddf194SBen Widawsky 421d858d569SDaniele Ceraolo Spurio wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm); 422ebb5eb7dSChris Wilson mutex_lock(&rps->lock); 42346ddf194SBen Widawsky 4247c59a9c1SVille Syrjälä val = intel_freq_opcode(dev_priv, val); 425562d9baeSSagar Arun Kamble if (val < rps->min_freq || 426562d9baeSSagar Arun Kamble val > rps->max_freq || 427562d9baeSSagar Arun Kamble val > rps->max_freq_softlimit) { 428ebb5eb7dSChris Wilson ret = -EINVAL; 429ebb5eb7dSChris Wilson goto unlock; 43046ddf194SBen Widawsky } 43146ddf194SBen Widawsky 432562d9baeSSagar Arun Kamble rps->min_freq_softlimit = val; 4336917c7b9SChris Wilson 434562d9baeSSagar Arun Kamble val = clamp_t(int, rps->cur_freq, 435562d9baeSSagar Arun Kamble rps->min_freq_softlimit, 436562d9baeSSagar Arun Kamble rps->max_freq_softlimit); 437f745a80eSVille Syrjälä 438f745a80eSVille Syrjälä /* We still need *_set_rps to process the new min_delay and 439f745a80eSVille Syrjälä * update the interrupt limits and PMINTRMSK even though 440f745a80eSVille Syrjälä * frequency request may be unchanged. */ 4419fcee2f7SChris Wilson ret = intel_set_rps(dev_priv, val); 44246ddf194SBen Widawsky 443ebb5eb7dSChris Wilson unlock: 444ebb5eb7dSChris Wilson mutex_unlock(&rps->lock); 445d858d569SDaniele Ceraolo Spurio intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref); 446933bfb44SSagar Arun Kamble 4479fcee2f7SChris Wilson return ret ?: count; 44846ddf194SBen Widawsky } 44946ddf194SBen Widawsky 450c828a892SJoe Perches static DEVICE_ATTR_RO(gt_act_freq_mhz); 451c828a892SJoe Perches static DEVICE_ATTR_RO(gt_cur_freq_mhz); 452b6b996b6SJoe Perches static DEVICE_ATTR_RW(gt_boost_freq_mhz); 453b6b996b6SJoe Perches static DEVICE_ATTR_RW(gt_max_freq_mhz); 454b6b996b6SJoe Perches static DEVICE_ATTR_RW(gt_min_freq_mhz); 455df6eedc8SBen Widawsky 456c828a892SJoe Perches static DEVICE_ATTR_RO(vlv_rpe_freq_mhz); 457ac6ae347SBen Widawsky 458ac6ae347SBen Widawsky static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf); 459ac6ae347SBen Widawsky static DEVICE_ATTR(gt_RP0_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL); 460ac6ae347SBen Widawsky static DEVICE_ATTR(gt_RP1_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL); 461ac6ae347SBen Widawsky static DEVICE_ATTR(gt_RPn_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL); 462ac6ae347SBen Widawsky 463ac6ae347SBen Widawsky /* For now we have a static number of RP states */ 464ac6ae347SBen Widawsky static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf) 465ac6ae347SBen Widawsky { 466694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 467562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 468bc4d91f6SAkash Goel u32 val; 469ac6ae347SBen Widawsky 470bc4d91f6SAkash Goel if (attr == &dev_attr_gt_RP0_freq_mhz) 471562d9baeSSagar Arun Kamble val = intel_gpu_freq(dev_priv, rps->rp0_freq); 472bc4d91f6SAkash Goel else if (attr == &dev_attr_gt_RP1_freq_mhz) 473562d9baeSSagar Arun Kamble val = intel_gpu_freq(dev_priv, rps->rp1_freq); 474bc4d91f6SAkash Goel else if (attr == &dev_attr_gt_RPn_freq_mhz) 475562d9baeSSagar Arun Kamble val = intel_gpu_freq(dev_priv, rps->min_freq); 47674c4f62bSDeepak S else 477ac6ae347SBen Widawsky BUG(); 478bc4d91f6SAkash Goel 4793e2a1556SJani Nikula return snprintf(buf, PAGE_SIZE, "%d\n", val); 480ac6ae347SBen Widawsky } 481ac6ae347SBen Widawsky 482e1215de8SJani Nikula static const struct attribute * const gen6_attrs[] = { 483c8c972ebSVille Syrjälä &dev_attr_gt_act_freq_mhz.attr, 484df6eedc8SBen Widawsky &dev_attr_gt_cur_freq_mhz.attr, 48529ecd78dSChris Wilson &dev_attr_gt_boost_freq_mhz.attr, 486df6eedc8SBen Widawsky &dev_attr_gt_max_freq_mhz.attr, 487df6eedc8SBen Widawsky &dev_attr_gt_min_freq_mhz.attr, 488ac6ae347SBen Widawsky &dev_attr_gt_RP0_freq_mhz.attr, 489ac6ae347SBen Widawsky &dev_attr_gt_RP1_freq_mhz.attr, 490ac6ae347SBen Widawsky &dev_attr_gt_RPn_freq_mhz.attr, 491df6eedc8SBen Widawsky NULL, 492df6eedc8SBen Widawsky }; 493df6eedc8SBen Widawsky 494e1215de8SJani Nikula static const struct attribute * const vlv_attrs[] = { 495c8c972ebSVille Syrjälä &dev_attr_gt_act_freq_mhz.attr, 49697e4eed7SChris Wilson &dev_attr_gt_cur_freq_mhz.attr, 49729ecd78dSChris Wilson &dev_attr_gt_boost_freq_mhz.attr, 49897e4eed7SChris Wilson &dev_attr_gt_max_freq_mhz.attr, 49997e4eed7SChris Wilson &dev_attr_gt_min_freq_mhz.attr, 50074c4f62bSDeepak S &dev_attr_gt_RP0_freq_mhz.attr, 50174c4f62bSDeepak S &dev_attr_gt_RP1_freq_mhz.attr, 50274c4f62bSDeepak S &dev_attr_gt_RPn_freq_mhz.attr, 50397e4eed7SChris Wilson &dev_attr_vlv_rpe_freq_mhz.attr, 50497e4eed7SChris Wilson NULL, 50597e4eed7SChris Wilson }; 50697e4eed7SChris Wilson 50798a2f411SChris Wilson #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR) 50898a2f411SChris Wilson 509ef86ddceSMika Kuoppala static ssize_t error_state_read(struct file *filp, struct kobject *kobj, 510ef86ddceSMika Kuoppala struct bin_attribute *attr, char *buf, 511ef86ddceSMika Kuoppala loff_t off, size_t count) 512ef86ddceSMika Kuoppala { 513ef86ddceSMika Kuoppala 514657fb5fbSGeliang Tang struct device *kdev = kobj_to_dev(kobj); 5150e39037bSChris Wilson struct drm_i915_private *i915 = kdev_minor_to_i915(kdev); 5165a4c6f1bSChris Wilson struct i915_gpu_state *gpu; 5175a4c6f1bSChris Wilson ssize_t ret; 518ef86ddceSMika Kuoppala 5190e39037bSChris Wilson gpu = i915_first_error_state(i915); 520e6154e4cSChris Wilson if (IS_ERR(gpu)) { 521e6154e4cSChris Wilson ret = PTR_ERR(gpu); 522e6154e4cSChris Wilson } else if (gpu) { 5230e39037bSChris Wilson ret = i915_gpu_state_copy_to_buffer(gpu, buf, off, count); 5245a4c6f1bSChris Wilson i915_gpu_state_put(gpu); 5250e39037bSChris Wilson } else { 5260e39037bSChris Wilson const char *str = "No error state collected\n"; 5270e39037bSChris Wilson size_t len = strlen(str); 5280e39037bSChris Wilson 5290e39037bSChris Wilson ret = min_t(size_t, count, len - off); 5300e39037bSChris Wilson memcpy(buf, str + off, ret); 5310e39037bSChris Wilson } 532ef86ddceSMika Kuoppala 5335a4c6f1bSChris Wilson return ret; 534ef86ddceSMika Kuoppala } 535ef86ddceSMika Kuoppala 536ef86ddceSMika Kuoppala static ssize_t error_state_write(struct file *file, struct kobject *kobj, 537ef86ddceSMika Kuoppala struct bin_attribute *attr, char *buf, 538ef86ddceSMika Kuoppala loff_t off, size_t count) 539ef86ddceSMika Kuoppala { 540657fb5fbSGeliang Tang struct device *kdev = kobj_to_dev(kobj); 541694c2828SDavid Weinehall struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev); 542ef86ddceSMika Kuoppala 543ef86ddceSMika Kuoppala DRM_DEBUG_DRIVER("Resetting error state\n"); 5445a4c6f1bSChris Wilson i915_reset_error_state(dev_priv); 545ef86ddceSMika Kuoppala 546ef86ddceSMika Kuoppala return count; 547ef86ddceSMika Kuoppala } 548ef86ddceSMika Kuoppala 54959f3da1eSBhumika Goyal static const struct bin_attribute error_state_attr = { 550ef86ddceSMika Kuoppala .attr.name = "error", 551ef86ddceSMika Kuoppala .attr.mode = S_IRUSR | S_IWUSR, 552ef86ddceSMika Kuoppala .size = 0, 553ef86ddceSMika Kuoppala .read = error_state_read, 554ef86ddceSMika Kuoppala .write = error_state_write, 555ef86ddceSMika Kuoppala }; 556ef86ddceSMika Kuoppala 55798a2f411SChris Wilson static void i915_setup_error_capture(struct device *kdev) 55898a2f411SChris Wilson { 55998a2f411SChris Wilson if (sysfs_create_bin_file(&kdev->kobj, &error_state_attr)) 56098a2f411SChris Wilson DRM_ERROR("error_state sysfs setup failed\n"); 56198a2f411SChris Wilson } 56298a2f411SChris Wilson 56398a2f411SChris Wilson static void i915_teardown_error_capture(struct device *kdev) 56498a2f411SChris Wilson { 56598a2f411SChris Wilson sysfs_remove_bin_file(&kdev->kobj, &error_state_attr); 56698a2f411SChris Wilson } 56798a2f411SChris Wilson #else 56898a2f411SChris Wilson static void i915_setup_error_capture(struct device *kdev) {} 56998a2f411SChris Wilson static void i915_teardown_error_capture(struct device *kdev) {} 57098a2f411SChris Wilson #endif 57198a2f411SChris Wilson 572694c2828SDavid Weinehall void i915_setup_sysfs(struct drm_i915_private *dev_priv) 5730136db58SBen Widawsky { 574694c2828SDavid Weinehall struct device *kdev = dev_priv->drm.primary->kdev; 5750136db58SBen Widawsky int ret; 5760136db58SBen Widawsky 5778c3f929bSBen Widawsky #ifdef CONFIG_PM 578694c2828SDavid Weinehall if (HAS_RC6(dev_priv)) { 579694c2828SDavid Weinehall ret = sysfs_merge_group(&kdev->kobj, 580112abd29SDaniel Vetter &rc6_attr_group); 5810136db58SBen Widawsky if (ret) 58284bc7581SBen Widawsky DRM_ERROR("RC6 residency sysfs setup failed\n"); 583112abd29SDaniel Vetter } 584694c2828SDavid Weinehall if (HAS_RC6p(dev_priv)) { 585694c2828SDavid Weinehall ret = sysfs_merge_group(&kdev->kobj, 58658abf1daSRodrigo Vivi &rc6p_attr_group); 58758abf1daSRodrigo Vivi if (ret) 58858abf1daSRodrigo Vivi DRM_ERROR("RC6p residency sysfs setup failed\n"); 58958abf1daSRodrigo Vivi } 590694c2828SDavid Weinehall if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { 591694c2828SDavid Weinehall ret = sysfs_merge_group(&kdev->kobj, 592626ad6f3SVille Syrjälä &media_rc6_attr_group); 593626ad6f3SVille Syrjälä if (ret) 594626ad6f3SVille Syrjälä DRM_ERROR("Media RC6 residency sysfs setup failed\n"); 595626ad6f3SVille Syrjälä } 5968c3f929bSBen Widawsky #endif 597694c2828SDavid Weinehall if (HAS_L3_DPF(dev_priv)) { 598694c2828SDavid Weinehall ret = device_create_bin_file(kdev, &dpf_attrs); 59984bc7581SBen Widawsky if (ret) 60084bc7581SBen Widawsky DRM_ERROR("l3 parity sysfs setup failed\n"); 60135a85ac6SBen Widawsky 602694c2828SDavid Weinehall if (NUM_L3_SLICES(dev_priv) > 1) { 603694c2828SDavid Weinehall ret = device_create_bin_file(kdev, 60435a85ac6SBen Widawsky &dpf_attrs_1); 60535a85ac6SBen Widawsky if (ret) 60635a85ac6SBen Widawsky DRM_ERROR("l3 parity slice 1 setup failed\n"); 60735a85ac6SBen Widawsky } 6080136db58SBen Widawsky } 609df6eedc8SBen Widawsky 61097e4eed7SChris Wilson ret = 0; 611694c2828SDavid Weinehall if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 612694c2828SDavid Weinehall ret = sysfs_create_files(&kdev->kobj, vlv_attrs); 613694c2828SDavid Weinehall else if (INTEL_GEN(dev_priv) >= 6) 614694c2828SDavid Weinehall ret = sysfs_create_files(&kdev->kobj, gen6_attrs); 615df6eedc8SBen Widawsky if (ret) 61697e4eed7SChris Wilson DRM_ERROR("RPS sysfs setup failed\n"); 617ef86ddceSMika Kuoppala 61898a2f411SChris Wilson i915_setup_error_capture(kdev); 619112abd29SDaniel Vetter } 6200136db58SBen Widawsky 621694c2828SDavid Weinehall void i915_teardown_sysfs(struct drm_i915_private *dev_priv) 6220136db58SBen Widawsky { 623694c2828SDavid Weinehall struct device *kdev = dev_priv->drm.primary->kdev; 624694c2828SDavid Weinehall 62598a2f411SChris Wilson i915_teardown_error_capture(kdev); 62698a2f411SChris Wilson 627694c2828SDavid Weinehall if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 628694c2828SDavid Weinehall sysfs_remove_files(&kdev->kobj, vlv_attrs); 62997e4eed7SChris Wilson else 630694c2828SDavid Weinehall sysfs_remove_files(&kdev->kobj, gen6_attrs); 631694c2828SDavid Weinehall device_remove_bin_file(kdev, &dpf_attrs_1); 632694c2828SDavid Weinehall device_remove_bin_file(kdev, &dpf_attrs); 633853c70e8SBen Widawsky #ifdef CONFIG_PM 634694c2828SDavid Weinehall sysfs_unmerge_group(&kdev->kobj, &rc6_attr_group); 635694c2828SDavid Weinehall sysfs_unmerge_group(&kdev->kobj, &rc6p_attr_group); 636853c70e8SBen Widawsky #endif 6370136db58SBen Widawsky } 638