xref: /openbmc/linux/drivers/gpu/drm/i915/i915_sysfs.c (revision 742379c0c4001fd2a6e02005c1ffa1ff611b28fa)
10136db58SBen Widawsky /*
20136db58SBen Widawsky  * Copyright © 2012 Intel Corporation
30136db58SBen Widawsky  *
40136db58SBen Widawsky  * Permission is hereby granted, free of charge, to any person obtaining a
50136db58SBen Widawsky  * copy of this software and associated documentation files (the "Software"),
60136db58SBen Widawsky  * to deal in the Software without restriction, including without limitation
70136db58SBen Widawsky  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
80136db58SBen Widawsky  * and/or sell copies of the Software, and to permit persons to whom the
90136db58SBen Widawsky  * Software is furnished to do so, subject to the following conditions:
100136db58SBen Widawsky  *
110136db58SBen Widawsky  * The above copyright notice and this permission notice (including the next
120136db58SBen Widawsky  * paragraph) shall be included in all copies or substantial portions of the
130136db58SBen Widawsky  * Software.
140136db58SBen Widawsky  *
150136db58SBen Widawsky  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
160136db58SBen Widawsky  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
170136db58SBen Widawsky  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
180136db58SBen Widawsky  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
190136db58SBen Widawsky  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
200136db58SBen Widawsky  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
210136db58SBen Widawsky  * IN THE SOFTWARE.
220136db58SBen Widawsky  *
230136db58SBen Widawsky  * Authors:
240136db58SBen Widawsky  *    Ben Widawsky <ben@bwidawsk.net>
250136db58SBen Widawsky  *
260136db58SBen Widawsky  */
270136db58SBen Widawsky 
280136db58SBen Widawsky #include <linux/device.h>
290136db58SBen Widawsky #include <linux/module.h>
300136db58SBen Widawsky #include <linux/stat.h>
310136db58SBen Widawsky #include <linux/sysfs.h>
3256c5098fSChris Wilson 
33c1132367SAndi Shyti #include "gt/intel_rc6.h"
343e7abf81SAndi Shyti #include "gt/intel_rps.h"
35c1132367SAndi Shyti 
360136db58SBen Widawsky #include "i915_drv.h"
37be68261dSJani Nikula #include "i915_sysfs.h"
38ecbb5fb7SJani Nikula #include "intel_pm.h"
39ecbb5fb7SJani Nikula #include "intel_sideband.h"
400136db58SBen Widawsky 
41694c2828SDavid Weinehall static inline struct drm_i915_private *kdev_minor_to_i915(struct device *kdev)
42c49d13eeSDavid Weinehall {
43694c2828SDavid Weinehall 	struct drm_minor *minor = dev_get_drvdata(kdev);
44694c2828SDavid Weinehall 	return to_i915(minor->dev);
45c49d13eeSDavid Weinehall }
4614c8d110SDave Airlie 
475ab3633dSHunt Xu #ifdef CONFIG_PM
48694c2828SDavid Weinehall static u32 calc_residency(struct drm_i915_private *dev_priv,
49f0f59a00SVille Syrjälä 			  i915_reg_t reg)
500136db58SBen Widawsky {
5148d1c812SChris Wilson 	intel_wakeref_t wakeref;
52d4225a53SChris Wilson 	u64 res = 0;
5336cc8b96STvrtko Ursulin 
54c447ff7dSDaniele Ceraolo Spurio 	with_intel_runtime_pm(&dev_priv->runtime_pm, wakeref)
55c1132367SAndi Shyti 		res = intel_rc6_residency_us(&dev_priv->gt.rc6, reg);
5636cc8b96STvrtko Ursulin 
5736cc8b96STvrtko Ursulin 	return DIV_ROUND_CLOSEST_ULL(res, 1000);
580136db58SBen Widawsky }
590136db58SBen Widawsky 
600136db58SBen Widawsky static ssize_t
61dbdfd8e9SBen Widawsky show_rc6_mask(struct device *kdev, struct device_attribute *attr, char *buf)
620136db58SBen Widawsky {
63fb6db0f5SChris Wilson 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
64fb6db0f5SChris Wilson 	unsigned int mask;
65fb6db0f5SChris Wilson 
66fb6db0f5SChris Wilson 	mask = 0;
67fb6db0f5SChris Wilson 	if (HAS_RC6(dev_priv))
68fb6db0f5SChris Wilson 		mask |= BIT(0);
69fb6db0f5SChris Wilson 	if (HAS_RC6p(dev_priv))
70fb6db0f5SChris Wilson 		mask |= BIT(1);
71fb6db0f5SChris Wilson 	if (HAS_RC6pp(dev_priv))
72fb6db0f5SChris Wilson 		mask |= BIT(2);
73fb6db0f5SChris Wilson 
74fb6db0f5SChris Wilson 	return snprintf(buf, PAGE_SIZE, "%x\n", mask);
750136db58SBen Widawsky }
760136db58SBen Widawsky 
770136db58SBen Widawsky static ssize_t
78dbdfd8e9SBen Widawsky show_rc6_ms(struct device *kdev, struct device_attribute *attr, char *buf)
790136db58SBen Widawsky {
80694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
81694c2828SDavid Weinehall 	u32 rc6_residency = calc_residency(dev_priv, GEN6_GT_GFX_RC6);
823e2a1556SJani Nikula 	return snprintf(buf, PAGE_SIZE, "%u\n", rc6_residency);
830136db58SBen Widawsky }
840136db58SBen Widawsky 
850136db58SBen Widawsky static ssize_t
86dbdfd8e9SBen Widawsky show_rc6p_ms(struct device *kdev, struct device_attribute *attr, char *buf)
870136db58SBen Widawsky {
88694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
89694c2828SDavid Weinehall 	u32 rc6p_residency = calc_residency(dev_priv, GEN6_GT_GFX_RC6p);
903e2a1556SJani Nikula 	return snprintf(buf, PAGE_SIZE, "%u\n", rc6p_residency);
910136db58SBen Widawsky }
920136db58SBen Widawsky 
930136db58SBen Widawsky static ssize_t
94dbdfd8e9SBen Widawsky show_rc6pp_ms(struct device *kdev, struct device_attribute *attr, char *buf)
950136db58SBen Widawsky {
96694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
97694c2828SDavid Weinehall 	u32 rc6pp_residency = calc_residency(dev_priv, GEN6_GT_GFX_RC6pp);
983e2a1556SJani Nikula 	return snprintf(buf, PAGE_SIZE, "%u\n", rc6pp_residency);
990136db58SBen Widawsky }
1000136db58SBen Widawsky 
101626ad6f3SVille Syrjälä static ssize_t
102626ad6f3SVille Syrjälä show_media_rc6_ms(struct device *kdev, struct device_attribute *attr, char *buf)
103626ad6f3SVille Syrjälä {
104694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
105694c2828SDavid Weinehall 	u32 rc6_residency = calc_residency(dev_priv, VLV_GT_MEDIA_RC6);
106626ad6f3SVille Syrjälä 	return snprintf(buf, PAGE_SIZE, "%u\n", rc6_residency);
107626ad6f3SVille Syrjälä }
108626ad6f3SVille Syrjälä 
1090136db58SBen Widawsky static DEVICE_ATTR(rc6_enable, S_IRUGO, show_rc6_mask, NULL);
1100136db58SBen Widawsky static DEVICE_ATTR(rc6_residency_ms, S_IRUGO, show_rc6_ms, NULL);
1110136db58SBen Widawsky static DEVICE_ATTR(rc6p_residency_ms, S_IRUGO, show_rc6p_ms, NULL);
1120136db58SBen Widawsky static DEVICE_ATTR(rc6pp_residency_ms, S_IRUGO, show_rc6pp_ms, NULL);
113626ad6f3SVille Syrjälä static DEVICE_ATTR(media_rc6_residency_ms, S_IRUGO, show_media_rc6_ms, NULL);
1140136db58SBen Widawsky 
1150136db58SBen Widawsky static struct attribute *rc6_attrs[] = {
1160136db58SBen Widawsky 	&dev_attr_rc6_enable.attr,
1170136db58SBen Widawsky 	&dev_attr_rc6_residency_ms.attr,
1180136db58SBen Widawsky 	NULL
1190136db58SBen Widawsky };
1200136db58SBen Widawsky 
1210a7a0986SArvind Yadav static const struct attribute_group rc6_attr_group = {
1220136db58SBen Widawsky 	.name = power_group_name,
1230136db58SBen Widawsky 	.attrs =  rc6_attrs
1240136db58SBen Widawsky };
12558abf1daSRodrigo Vivi 
12658abf1daSRodrigo Vivi static struct attribute *rc6p_attrs[] = {
12758abf1daSRodrigo Vivi 	&dev_attr_rc6p_residency_ms.attr,
12858abf1daSRodrigo Vivi 	&dev_attr_rc6pp_residency_ms.attr,
12958abf1daSRodrigo Vivi 	NULL
13058abf1daSRodrigo Vivi };
13158abf1daSRodrigo Vivi 
1320a7a0986SArvind Yadav static const struct attribute_group rc6p_attr_group = {
13358abf1daSRodrigo Vivi 	.name = power_group_name,
13458abf1daSRodrigo Vivi 	.attrs =  rc6p_attrs
13558abf1daSRodrigo Vivi };
136626ad6f3SVille Syrjälä 
137626ad6f3SVille Syrjälä static struct attribute *media_rc6_attrs[] = {
138626ad6f3SVille Syrjälä 	&dev_attr_media_rc6_residency_ms.attr,
139626ad6f3SVille Syrjälä 	NULL
140626ad6f3SVille Syrjälä };
141626ad6f3SVille Syrjälä 
1420a7a0986SArvind Yadav static const struct attribute_group media_rc6_attr_group = {
143626ad6f3SVille Syrjälä 	.name = power_group_name,
144626ad6f3SVille Syrjälä 	.attrs =  media_rc6_attrs
145626ad6f3SVille Syrjälä };
1468c3f929bSBen Widawsky #endif
1470136db58SBen Widawsky 
148261ea7e2SChris Wilson static int l3_access_valid(struct drm_i915_private *i915, loff_t offset)
14984bc7581SBen Widawsky {
150261ea7e2SChris Wilson 	if (!HAS_L3_DPF(i915))
15184bc7581SBen Widawsky 		return -EPERM;
15284bc7581SBen Widawsky 
153261ea7e2SChris Wilson 	if (!IS_ALIGNED(offset, sizeof(u32)))
15484bc7581SBen Widawsky 		return -EINVAL;
15584bc7581SBen Widawsky 
15684bc7581SBen Widawsky 	if (offset >= GEN7_L3LOG_SIZE)
15784bc7581SBen Widawsky 		return -ENXIO;
15884bc7581SBen Widawsky 
15984bc7581SBen Widawsky 	return 0;
16084bc7581SBen Widawsky }
16184bc7581SBen Widawsky 
16284bc7581SBen Widawsky static ssize_t
16384bc7581SBen Widawsky i915_l3_read(struct file *filp, struct kobject *kobj,
16484bc7581SBen Widawsky 	     struct bin_attribute *attr, char *buf,
16584bc7581SBen Widawsky 	     loff_t offset, size_t count)
16684bc7581SBen Widawsky {
167c49d13eeSDavid Weinehall 	struct device *kdev = kobj_to_dev(kobj);
168261ea7e2SChris Wilson 	struct drm_i915_private *i915 = kdev_minor_to_i915(kdev);
16935a85ac6SBen Widawsky 	int slice = (int)(uintptr_t)attr->private;
1703ccfd19dSBen Widawsky 	int ret;
17184bc7581SBen Widawsky 
172261ea7e2SChris Wilson 	ret = l3_access_valid(i915, offset);
17384bc7581SBen Widawsky 	if (ret)
17484bc7581SBen Widawsky 		return ret;
17584bc7581SBen Widawsky 
176261ea7e2SChris Wilson 	count = round_down(count, sizeof(u32));
177e5ad4026SDan Carpenter 	count = min_t(size_t, GEN7_L3LOG_SIZE - offset, count);
1781c966dd2SBen Widawsky 	memset(buf, 0, count);
1791c966dd2SBen Widawsky 
180a4e7ccdaSChris Wilson 	spin_lock(&i915->gem.contexts.lock);
181261ea7e2SChris Wilson 	if (i915->l3_parity.remap_info[slice])
182261ea7e2SChris Wilson 		memcpy(buf,
183261ea7e2SChris Wilson 		       i915->l3_parity.remap_info[slice] + offset / sizeof(u32),
184261ea7e2SChris Wilson 		       count);
185a4e7ccdaSChris Wilson 	spin_unlock(&i915->gem.contexts.lock);
18684bc7581SBen Widawsky 
1871c966dd2SBen Widawsky 	return count;
18884bc7581SBen Widawsky }
18984bc7581SBen Widawsky 
19084bc7581SBen Widawsky static ssize_t
19184bc7581SBen Widawsky i915_l3_write(struct file *filp, struct kobject *kobj,
19284bc7581SBen Widawsky 	      struct bin_attribute *attr, char *buf,
19384bc7581SBen Widawsky 	      loff_t offset, size_t count)
19484bc7581SBen Widawsky {
195c49d13eeSDavid Weinehall 	struct device *kdev = kobj_to_dev(kobj);
196261ea7e2SChris Wilson 	struct drm_i915_private *i915 = kdev_minor_to_i915(kdev);
19735a85ac6SBen Widawsky 	int slice = (int)(uintptr_t)attr->private;
198a4e7ccdaSChris Wilson 	u32 *remap_info, *freeme = NULL;
199261ea7e2SChris Wilson 	struct i915_gem_context *ctx;
20084bc7581SBen Widawsky 	int ret;
20184bc7581SBen Widawsky 
202261ea7e2SChris Wilson 	ret = l3_access_valid(i915, offset);
20384bc7581SBen Widawsky 	if (ret)
20484bc7581SBen Widawsky 		return ret;
20584bc7581SBen Widawsky 
206261ea7e2SChris Wilson 	if (count < sizeof(u32))
207261ea7e2SChris Wilson 		return -EINVAL;
208261ea7e2SChris Wilson 
209a4e7ccdaSChris Wilson 	remap_info = kzalloc(GEN7_L3LOG_SIZE, GFP_KERNEL);
210a4e7ccdaSChris Wilson 	if (!remap_info)
211a4e7ccdaSChris Wilson 		return -ENOMEM;
21284bc7581SBen Widawsky 
213a4e7ccdaSChris Wilson 	spin_lock(&i915->gem.contexts.lock);
214a4e7ccdaSChris Wilson 
215a4e7ccdaSChris Wilson 	if (i915->l3_parity.remap_info[slice]) {
216a4e7ccdaSChris Wilson 		freeme = remap_info;
217a4e7ccdaSChris Wilson 		remap_info = i915->l3_parity.remap_info[slice];
218a4e7ccdaSChris Wilson 	} else {
219a4e7ccdaSChris Wilson 		i915->l3_parity.remap_info[slice] = remap_info;
22084bc7581SBen Widawsky 	}
22184bc7581SBen Widawsky 
222261ea7e2SChris Wilson 	count = round_down(count, sizeof(u32));
223a4e7ccdaSChris Wilson 	memcpy(remap_info + offset / sizeof(u32), buf, count);
224261ea7e2SChris Wilson 
225261ea7e2SChris Wilson 	/* NB: We defer the remapping until we switch to the context */
226a4e7ccdaSChris Wilson 	list_for_each_entry(ctx, &i915->gem.contexts.list, link)
227261ea7e2SChris Wilson 		ctx->remap_slice |= BIT(slice);
228261ea7e2SChris Wilson 
229a4e7ccdaSChris Wilson 	spin_unlock(&i915->gem.contexts.lock);
230a4e7ccdaSChris Wilson 	kfree(freeme);
231a4e7ccdaSChris Wilson 
232261ea7e2SChris Wilson 	/*
233261ea7e2SChris Wilson 	 * TODO: Ideally we really want a GPU reset here to make sure errors
23484bc7581SBen Widawsky 	 * aren't propagated. Since I cannot find a stable way to reset the GPU
23584bc7581SBen Widawsky 	 * at this point it is left as a TODO.
23684bc7581SBen Widawsky 	*/
23784bc7581SBen Widawsky 
238a4e7ccdaSChris Wilson 	return count;
23984bc7581SBen Widawsky }
24084bc7581SBen Widawsky 
24159f3da1eSBhumika Goyal static const struct bin_attribute dpf_attrs = {
24284bc7581SBen Widawsky 	.attr = {.name = "l3_parity", .mode = (S_IRUSR | S_IWUSR)},
24384bc7581SBen Widawsky 	.size = GEN7_L3LOG_SIZE,
24484bc7581SBen Widawsky 	.read = i915_l3_read,
24584bc7581SBen Widawsky 	.write = i915_l3_write,
24635a85ac6SBen Widawsky 	.mmap = NULL,
24735a85ac6SBen Widawsky 	.private = (void *)0
24835a85ac6SBen Widawsky };
24935a85ac6SBen Widawsky 
25059f3da1eSBhumika Goyal static const struct bin_attribute dpf_attrs_1 = {
25135a85ac6SBen Widawsky 	.attr = {.name = "l3_parity_slice_1", .mode = (S_IRUSR | S_IWUSR)},
25235a85ac6SBen Widawsky 	.size = GEN7_L3LOG_SIZE,
25335a85ac6SBen Widawsky 	.read = i915_l3_read,
25435a85ac6SBen Widawsky 	.write = i915_l3_write,
25535a85ac6SBen Widawsky 	.mmap = NULL,
25635a85ac6SBen Widawsky 	.private = (void *)1
25784bc7581SBen Widawsky };
25884bc7581SBen Widawsky 
259c8c972ebSVille Syrjälä static ssize_t gt_act_freq_mhz_show(struct device *kdev,
260df6eedc8SBen Widawsky 				    struct device_attribute *attr, char *buf)
261df6eedc8SBen Widawsky {
262e03512edSAndi Shyti 	struct drm_i915_private *i915 = kdev_minor_to_i915(kdev);
263e03512edSAndi Shyti 	struct intel_rps *rps = &i915->gt.rps;
264df6eedc8SBen Widawsky 
265e03512edSAndi Shyti 	return snprintf(buf, PAGE_SIZE, "%d\n",
266e03512edSAndi Shyti 			intel_rps_read_actual_frequency(rps));
267c8c972ebSVille Syrjälä }
268c8c972ebSVille Syrjälä 
269c8c972ebSVille Syrjälä static ssize_t gt_cur_freq_mhz_show(struct device *kdev,
270c8c972ebSVille Syrjälä 				    struct device_attribute *attr, char *buf)
271c8c972ebSVille Syrjälä {
272e03512edSAndi Shyti 	struct drm_i915_private *i915 = kdev_minor_to_i915(kdev);
273e03512edSAndi Shyti 	struct intel_rps *rps = &i915->gt.rps;
274c8c972ebSVille Syrjälä 
27562e1baa1SChris Wilson 	return snprintf(buf, PAGE_SIZE, "%d\n",
2763e7abf81SAndi Shyti 			intel_gpu_freq(rps, rps->cur_freq));
277df6eedc8SBen Widawsky }
278df6eedc8SBen Widawsky 
27929ecd78dSChris Wilson static ssize_t gt_boost_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
28029ecd78dSChris Wilson {
281e03512edSAndi Shyti 	struct drm_i915_private *i915 = kdev_minor_to_i915(kdev);
282e03512edSAndi Shyti 	struct intel_rps *rps = &i915->gt.rps;
28329ecd78dSChris Wilson 
28429ecd78dSChris Wilson 	return snprintf(buf, PAGE_SIZE, "%d\n",
2853e7abf81SAndi Shyti 			intel_gpu_freq(rps, rps->boost_freq));
28629ecd78dSChris Wilson }
28729ecd78dSChris Wilson 
28829ecd78dSChris Wilson static ssize_t gt_boost_freq_mhz_store(struct device *kdev,
28929ecd78dSChris Wilson 				       struct device_attribute *attr,
29029ecd78dSChris Wilson 				       const char *buf, size_t count)
29129ecd78dSChris Wilson {
292694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
2933e7abf81SAndi Shyti 	struct intel_rps *rps = &dev_priv->gt.rps;
29459cd31f1SChris Wilson 	bool boost = false;
29529ecd78dSChris Wilson 	ssize_t ret;
29659cd31f1SChris Wilson 	u32 val;
29729ecd78dSChris Wilson 
29829ecd78dSChris Wilson 	ret = kstrtou32(buf, 0, &val);
29929ecd78dSChris Wilson 	if (ret)
30029ecd78dSChris Wilson 		return ret;
30129ecd78dSChris Wilson 
30229ecd78dSChris Wilson 	/* Validate against (static) hardware limits */
3033e7abf81SAndi Shyti 	val = intel_freq_opcode(rps, val);
304562d9baeSSagar Arun Kamble 	if (val < rps->min_freq || val > rps->max_freq)
30529ecd78dSChris Wilson 		return -EINVAL;
30629ecd78dSChris Wilson 
307ebb5eb7dSChris Wilson 	mutex_lock(&rps->lock);
30859cd31f1SChris Wilson 	if (val != rps->boost_freq) {
309562d9baeSSagar Arun Kamble 		rps->boost_freq = val;
31059cd31f1SChris Wilson 		boost = atomic_read(&rps->num_waiters);
31159cd31f1SChris Wilson 	}
312ebb5eb7dSChris Wilson 	mutex_unlock(&rps->lock);
31359cd31f1SChris Wilson 	if (boost)
31459cd31f1SChris Wilson 		schedule_work(&rps->work);
31529ecd78dSChris Wilson 
31629ecd78dSChris Wilson 	return count;
31729ecd78dSChris Wilson }
31829ecd78dSChris Wilson 
31997e4eed7SChris Wilson static ssize_t vlv_rpe_freq_mhz_show(struct device *kdev,
32097e4eed7SChris Wilson 				     struct device_attribute *attr, char *buf)
32197e4eed7SChris Wilson {
322694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
3233e7abf81SAndi Shyti 	struct intel_rps *rps = &dev_priv->gt.rps;
32497e4eed7SChris Wilson 
32562e1baa1SChris Wilson 	return snprintf(buf, PAGE_SIZE, "%d\n",
3263e7abf81SAndi Shyti 			intel_gpu_freq(rps, rps->efficient_freq));
32797e4eed7SChris Wilson }
32897e4eed7SChris Wilson 
329df6eedc8SBen Widawsky static ssize_t gt_max_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
330df6eedc8SBen Widawsky {
331694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
3323e7abf81SAndi Shyti 	struct intel_rps *rps = &dev_priv->gt.rps;
333df6eedc8SBen Widawsky 
33462e1baa1SChris Wilson 	return snprintf(buf, PAGE_SIZE, "%d\n",
3353e7abf81SAndi Shyti 			intel_gpu_freq(rps, rps->max_freq_softlimit));
336df6eedc8SBen Widawsky }
337df6eedc8SBen Widawsky 
33846ddf194SBen Widawsky static ssize_t gt_max_freq_mhz_store(struct device *kdev,
33946ddf194SBen Widawsky 				     struct device_attribute *attr,
34046ddf194SBen Widawsky 				     const char *buf, size_t count)
34146ddf194SBen Widawsky {
342694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
3433e7abf81SAndi Shyti 	struct intel_rps *rps = &dev_priv->gt.rps;
34446ddf194SBen Widawsky 	ssize_t ret;
3453e7abf81SAndi Shyti 	u32 val;
34646ddf194SBen Widawsky 
34746ddf194SBen Widawsky 	ret = kstrtou32(buf, 0, &val);
34846ddf194SBen Widawsky 	if (ret)
34946ddf194SBen Widawsky 		return ret;
35046ddf194SBen Widawsky 
351ebb5eb7dSChris Wilson 	mutex_lock(&rps->lock);
35246ddf194SBen Widawsky 
3533e7abf81SAndi Shyti 	val = intel_freq_opcode(rps, val);
354562d9baeSSagar Arun Kamble 	if (val < rps->min_freq ||
355562d9baeSSagar Arun Kamble 	    val > rps->max_freq ||
356562d9baeSSagar Arun Kamble 	    val < rps->min_freq_softlimit) {
357ebb5eb7dSChris Wilson 		ret = -EINVAL;
358ebb5eb7dSChris Wilson 		goto unlock;
35946ddf194SBen Widawsky 	}
36046ddf194SBen Widawsky 
361562d9baeSSagar Arun Kamble 	if (val > rps->rp0_freq)
36231c77388SBen Widawsky 		DRM_DEBUG("User requested overclocking to %d\n",
3633e7abf81SAndi Shyti 			  intel_gpu_freq(rps, val));
36431c77388SBen Widawsky 
365562d9baeSSagar Arun Kamble 	rps->max_freq_softlimit = val;
36646ddf194SBen Widawsky 
367562d9baeSSagar Arun Kamble 	val = clamp_t(int, rps->cur_freq,
368562d9baeSSagar Arun Kamble 		      rps->min_freq_softlimit,
369562d9baeSSagar Arun Kamble 		      rps->max_freq_softlimit);
370f745a80eSVille Syrjälä 
3713e7abf81SAndi Shyti 	/*
3723e7abf81SAndi Shyti 	 * We still need *_set_rps to process the new max_delay and
373f745a80eSVille Syrjälä 	 * update the interrupt limits and PMINTRMSK even though
3743e7abf81SAndi Shyti 	 * frequency request may be unchanged.
3753e7abf81SAndi Shyti 	 */
3763e7abf81SAndi Shyti 	intel_rps_set(rps, val);
3776917c7b9SChris Wilson 
378ebb5eb7dSChris Wilson unlock:
379ebb5eb7dSChris Wilson 	mutex_unlock(&rps->lock);
380933bfb44SSagar Arun Kamble 
3819fcee2f7SChris Wilson 	return ret ?: count;
38246ddf194SBen Widawsky }
38346ddf194SBen Widawsky 
384df6eedc8SBen Widawsky static ssize_t gt_min_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
385df6eedc8SBen Widawsky {
386694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
3873e7abf81SAndi Shyti 	struct intel_rps *rps = &dev_priv->gt.rps;
388df6eedc8SBen Widawsky 
38962e1baa1SChris Wilson 	return snprintf(buf, PAGE_SIZE, "%d\n",
3903e7abf81SAndi Shyti 			intel_gpu_freq(rps, rps->min_freq_softlimit));
391df6eedc8SBen Widawsky }
392df6eedc8SBen Widawsky 
39346ddf194SBen Widawsky static ssize_t gt_min_freq_mhz_store(struct device *kdev,
39446ddf194SBen Widawsky 				     struct device_attribute *attr,
39546ddf194SBen Widawsky 				     const char *buf, size_t count)
39646ddf194SBen Widawsky {
397694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
3983e7abf81SAndi Shyti 	struct intel_rps *rps = &dev_priv->gt.rps;
39946ddf194SBen Widawsky 	ssize_t ret;
4003e7abf81SAndi Shyti 	u32 val;
40146ddf194SBen Widawsky 
40246ddf194SBen Widawsky 	ret = kstrtou32(buf, 0, &val);
40346ddf194SBen Widawsky 	if (ret)
40446ddf194SBen Widawsky 		return ret;
40546ddf194SBen Widawsky 
406ebb5eb7dSChris Wilson 	mutex_lock(&rps->lock);
40746ddf194SBen Widawsky 
4083e7abf81SAndi Shyti 	val = intel_freq_opcode(rps, val);
409562d9baeSSagar Arun Kamble 	if (val < rps->min_freq ||
410562d9baeSSagar Arun Kamble 	    val > rps->max_freq ||
411562d9baeSSagar Arun Kamble 	    val > rps->max_freq_softlimit) {
412ebb5eb7dSChris Wilson 		ret = -EINVAL;
413ebb5eb7dSChris Wilson 		goto unlock;
41446ddf194SBen Widawsky 	}
41546ddf194SBen Widawsky 
416562d9baeSSagar Arun Kamble 	rps->min_freq_softlimit = val;
4176917c7b9SChris Wilson 
418562d9baeSSagar Arun Kamble 	val = clamp_t(int, rps->cur_freq,
419562d9baeSSagar Arun Kamble 		      rps->min_freq_softlimit,
420562d9baeSSagar Arun Kamble 		      rps->max_freq_softlimit);
421f745a80eSVille Syrjälä 
4223e7abf81SAndi Shyti 	/*
4233e7abf81SAndi Shyti 	 * We still need *_set_rps to process the new min_delay and
424f745a80eSVille Syrjälä 	 * update the interrupt limits and PMINTRMSK even though
4253e7abf81SAndi Shyti 	 * frequency request may be unchanged.
4263e7abf81SAndi Shyti 	 */
4273e7abf81SAndi Shyti 	intel_rps_set(rps, val);
42846ddf194SBen Widawsky 
429ebb5eb7dSChris Wilson unlock:
430ebb5eb7dSChris Wilson 	mutex_unlock(&rps->lock);
431933bfb44SSagar Arun Kamble 
4329fcee2f7SChris Wilson 	return ret ?: count;
43346ddf194SBen Widawsky }
43446ddf194SBen Widawsky 
435c828a892SJoe Perches static DEVICE_ATTR_RO(gt_act_freq_mhz);
436c828a892SJoe Perches static DEVICE_ATTR_RO(gt_cur_freq_mhz);
437b6b996b6SJoe Perches static DEVICE_ATTR_RW(gt_boost_freq_mhz);
438b6b996b6SJoe Perches static DEVICE_ATTR_RW(gt_max_freq_mhz);
439b6b996b6SJoe Perches static DEVICE_ATTR_RW(gt_min_freq_mhz);
440df6eedc8SBen Widawsky 
441c828a892SJoe Perches static DEVICE_ATTR_RO(vlv_rpe_freq_mhz);
442ac6ae347SBen Widawsky 
443ac6ae347SBen Widawsky static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf);
444ac6ae347SBen Widawsky static DEVICE_ATTR(gt_RP0_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
445ac6ae347SBen Widawsky static DEVICE_ATTR(gt_RP1_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
446ac6ae347SBen Widawsky static DEVICE_ATTR(gt_RPn_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
447ac6ae347SBen Widawsky 
448ac6ae347SBen Widawsky /* For now we have a static number of RP states */
449ac6ae347SBen Widawsky static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
450ac6ae347SBen Widawsky {
451694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
4523e7abf81SAndi Shyti 	struct intel_rps *rps = &dev_priv->gt.rps;
453bc4d91f6SAkash Goel 	u32 val;
454ac6ae347SBen Widawsky 
455bc4d91f6SAkash Goel 	if (attr == &dev_attr_gt_RP0_freq_mhz)
4563e7abf81SAndi Shyti 		val = intel_gpu_freq(rps, rps->rp0_freq);
457bc4d91f6SAkash Goel 	else if (attr == &dev_attr_gt_RP1_freq_mhz)
4583e7abf81SAndi Shyti 		val = intel_gpu_freq(rps, rps->rp1_freq);
459bc4d91f6SAkash Goel 	else if (attr == &dev_attr_gt_RPn_freq_mhz)
4603e7abf81SAndi Shyti 		val = intel_gpu_freq(rps, rps->min_freq);
46174c4f62bSDeepak S 	else
462ac6ae347SBen Widawsky 		BUG();
463bc4d91f6SAkash Goel 
4643e2a1556SJani Nikula 	return snprintf(buf, PAGE_SIZE, "%d\n", val);
465ac6ae347SBen Widawsky }
466ac6ae347SBen Widawsky 
467e1215de8SJani Nikula static const struct attribute * const gen6_attrs[] = {
468c8c972ebSVille Syrjälä 	&dev_attr_gt_act_freq_mhz.attr,
469df6eedc8SBen Widawsky 	&dev_attr_gt_cur_freq_mhz.attr,
47029ecd78dSChris Wilson 	&dev_attr_gt_boost_freq_mhz.attr,
471df6eedc8SBen Widawsky 	&dev_attr_gt_max_freq_mhz.attr,
472df6eedc8SBen Widawsky 	&dev_attr_gt_min_freq_mhz.attr,
473ac6ae347SBen Widawsky 	&dev_attr_gt_RP0_freq_mhz.attr,
474ac6ae347SBen Widawsky 	&dev_attr_gt_RP1_freq_mhz.attr,
475ac6ae347SBen Widawsky 	&dev_attr_gt_RPn_freq_mhz.attr,
476df6eedc8SBen Widawsky 	NULL,
477df6eedc8SBen Widawsky };
478df6eedc8SBen Widawsky 
479e1215de8SJani Nikula static const struct attribute * const vlv_attrs[] = {
480c8c972ebSVille Syrjälä 	&dev_attr_gt_act_freq_mhz.attr,
48197e4eed7SChris Wilson 	&dev_attr_gt_cur_freq_mhz.attr,
48229ecd78dSChris Wilson 	&dev_attr_gt_boost_freq_mhz.attr,
48397e4eed7SChris Wilson 	&dev_attr_gt_max_freq_mhz.attr,
48497e4eed7SChris Wilson 	&dev_attr_gt_min_freq_mhz.attr,
48574c4f62bSDeepak S 	&dev_attr_gt_RP0_freq_mhz.attr,
48674c4f62bSDeepak S 	&dev_attr_gt_RP1_freq_mhz.attr,
48774c4f62bSDeepak S 	&dev_attr_gt_RPn_freq_mhz.attr,
48897e4eed7SChris Wilson 	&dev_attr_vlv_rpe_freq_mhz.attr,
48997e4eed7SChris Wilson 	NULL,
49097e4eed7SChris Wilson };
49197e4eed7SChris Wilson 
49298a2f411SChris Wilson #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
49398a2f411SChris Wilson 
494ef86ddceSMika Kuoppala static ssize_t error_state_read(struct file *filp, struct kobject *kobj,
495ef86ddceSMika Kuoppala 				struct bin_attribute *attr, char *buf,
496ef86ddceSMika Kuoppala 				loff_t off, size_t count)
497ef86ddceSMika Kuoppala {
498ef86ddceSMika Kuoppala 
499657fb5fbSGeliang Tang 	struct device *kdev = kobj_to_dev(kobj);
5000e39037bSChris Wilson 	struct drm_i915_private *i915 = kdev_minor_to_i915(kdev);
501*742379c0SChris Wilson 	struct i915_gpu_coredump *gpu;
5025a4c6f1bSChris Wilson 	ssize_t ret;
503ef86ddceSMika Kuoppala 
5040e39037bSChris Wilson 	gpu = i915_first_error_state(i915);
505e6154e4cSChris Wilson 	if (IS_ERR(gpu)) {
506e6154e4cSChris Wilson 		ret = PTR_ERR(gpu);
507e6154e4cSChris Wilson 	} else if (gpu) {
508*742379c0SChris Wilson 		ret = i915_gpu_coredump_copy_to_buffer(gpu, buf, off, count);
509*742379c0SChris Wilson 		i915_gpu_coredump_put(gpu);
5100e39037bSChris Wilson 	} else {
5110e39037bSChris Wilson 		const char *str = "No error state collected\n";
5120e39037bSChris Wilson 		size_t len = strlen(str);
5130e39037bSChris Wilson 
5140e39037bSChris Wilson 		ret = min_t(size_t, count, len - off);
5150e39037bSChris Wilson 		memcpy(buf, str + off, ret);
5160e39037bSChris Wilson 	}
517ef86ddceSMika Kuoppala 
5185a4c6f1bSChris Wilson 	return ret;
519ef86ddceSMika Kuoppala }
520ef86ddceSMika Kuoppala 
521ef86ddceSMika Kuoppala static ssize_t error_state_write(struct file *file, struct kobject *kobj,
522ef86ddceSMika Kuoppala 				 struct bin_attribute *attr, char *buf,
523ef86ddceSMika Kuoppala 				 loff_t off, size_t count)
524ef86ddceSMika Kuoppala {
525657fb5fbSGeliang Tang 	struct device *kdev = kobj_to_dev(kobj);
526694c2828SDavid Weinehall 	struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
527ef86ddceSMika Kuoppala 
528ef86ddceSMika Kuoppala 	DRM_DEBUG_DRIVER("Resetting error state\n");
5295a4c6f1bSChris Wilson 	i915_reset_error_state(dev_priv);
530ef86ddceSMika Kuoppala 
531ef86ddceSMika Kuoppala 	return count;
532ef86ddceSMika Kuoppala }
533ef86ddceSMika Kuoppala 
53459f3da1eSBhumika Goyal static const struct bin_attribute error_state_attr = {
535ef86ddceSMika Kuoppala 	.attr.name = "error",
536ef86ddceSMika Kuoppala 	.attr.mode = S_IRUSR | S_IWUSR,
537ef86ddceSMika Kuoppala 	.size = 0,
538ef86ddceSMika Kuoppala 	.read = error_state_read,
539ef86ddceSMika Kuoppala 	.write = error_state_write,
540ef86ddceSMika Kuoppala };
541ef86ddceSMika Kuoppala 
54298a2f411SChris Wilson static void i915_setup_error_capture(struct device *kdev)
54398a2f411SChris Wilson {
54498a2f411SChris Wilson 	if (sysfs_create_bin_file(&kdev->kobj, &error_state_attr))
54598a2f411SChris Wilson 		DRM_ERROR("error_state sysfs setup failed\n");
54698a2f411SChris Wilson }
54798a2f411SChris Wilson 
54898a2f411SChris Wilson static void i915_teardown_error_capture(struct device *kdev)
54998a2f411SChris Wilson {
55098a2f411SChris Wilson 	sysfs_remove_bin_file(&kdev->kobj, &error_state_attr);
55198a2f411SChris Wilson }
55298a2f411SChris Wilson #else
55398a2f411SChris Wilson static void i915_setup_error_capture(struct device *kdev) {}
55498a2f411SChris Wilson static void i915_teardown_error_capture(struct device *kdev) {}
55598a2f411SChris Wilson #endif
55698a2f411SChris Wilson 
557694c2828SDavid Weinehall void i915_setup_sysfs(struct drm_i915_private *dev_priv)
5580136db58SBen Widawsky {
559694c2828SDavid Weinehall 	struct device *kdev = dev_priv->drm.primary->kdev;
5600136db58SBen Widawsky 	int ret;
5610136db58SBen Widawsky 
5628c3f929bSBen Widawsky #ifdef CONFIG_PM
563694c2828SDavid Weinehall 	if (HAS_RC6(dev_priv)) {
564694c2828SDavid Weinehall 		ret = sysfs_merge_group(&kdev->kobj,
565112abd29SDaniel Vetter 					&rc6_attr_group);
5660136db58SBen Widawsky 		if (ret)
56784bc7581SBen Widawsky 			DRM_ERROR("RC6 residency sysfs setup failed\n");
568112abd29SDaniel Vetter 	}
569694c2828SDavid Weinehall 	if (HAS_RC6p(dev_priv)) {
570694c2828SDavid Weinehall 		ret = sysfs_merge_group(&kdev->kobj,
57158abf1daSRodrigo Vivi 					&rc6p_attr_group);
57258abf1daSRodrigo Vivi 		if (ret)
57358abf1daSRodrigo Vivi 			DRM_ERROR("RC6p residency sysfs setup failed\n");
57458abf1daSRodrigo Vivi 	}
575694c2828SDavid Weinehall 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
576694c2828SDavid Weinehall 		ret = sysfs_merge_group(&kdev->kobj,
577626ad6f3SVille Syrjälä 					&media_rc6_attr_group);
578626ad6f3SVille Syrjälä 		if (ret)
579626ad6f3SVille Syrjälä 			DRM_ERROR("Media RC6 residency sysfs setup failed\n");
580626ad6f3SVille Syrjälä 	}
5818c3f929bSBen Widawsky #endif
582694c2828SDavid Weinehall 	if (HAS_L3_DPF(dev_priv)) {
583694c2828SDavid Weinehall 		ret = device_create_bin_file(kdev, &dpf_attrs);
58484bc7581SBen Widawsky 		if (ret)
58584bc7581SBen Widawsky 			DRM_ERROR("l3 parity sysfs setup failed\n");
58635a85ac6SBen Widawsky 
587694c2828SDavid Weinehall 		if (NUM_L3_SLICES(dev_priv) > 1) {
588694c2828SDavid Weinehall 			ret = device_create_bin_file(kdev,
58935a85ac6SBen Widawsky 						     &dpf_attrs_1);
59035a85ac6SBen Widawsky 			if (ret)
59135a85ac6SBen Widawsky 				DRM_ERROR("l3 parity slice 1 setup failed\n");
59235a85ac6SBen Widawsky 		}
5930136db58SBen Widawsky 	}
594df6eedc8SBen Widawsky 
59597e4eed7SChris Wilson 	ret = 0;
596694c2828SDavid Weinehall 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
597694c2828SDavid Weinehall 		ret = sysfs_create_files(&kdev->kobj, vlv_attrs);
598694c2828SDavid Weinehall 	else if (INTEL_GEN(dev_priv) >= 6)
599694c2828SDavid Weinehall 		ret = sysfs_create_files(&kdev->kobj, gen6_attrs);
600df6eedc8SBen Widawsky 	if (ret)
60197e4eed7SChris Wilson 		DRM_ERROR("RPS sysfs setup failed\n");
602ef86ddceSMika Kuoppala 
60398a2f411SChris Wilson 	i915_setup_error_capture(kdev);
604112abd29SDaniel Vetter }
6050136db58SBen Widawsky 
606694c2828SDavid Weinehall void i915_teardown_sysfs(struct drm_i915_private *dev_priv)
6070136db58SBen Widawsky {
608694c2828SDavid Weinehall 	struct device *kdev = dev_priv->drm.primary->kdev;
609694c2828SDavid Weinehall 
61098a2f411SChris Wilson 	i915_teardown_error_capture(kdev);
61198a2f411SChris Wilson 
612694c2828SDavid Weinehall 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
613694c2828SDavid Weinehall 		sysfs_remove_files(&kdev->kobj, vlv_attrs);
61497e4eed7SChris Wilson 	else
615694c2828SDavid Weinehall 		sysfs_remove_files(&kdev->kobj, gen6_attrs);
616694c2828SDavid Weinehall 	device_remove_bin_file(kdev,  &dpf_attrs_1);
617694c2828SDavid Weinehall 	device_remove_bin_file(kdev,  &dpf_attrs);
618853c70e8SBen Widawsky #ifdef CONFIG_PM
619694c2828SDavid Weinehall 	sysfs_unmerge_group(&kdev->kobj, &rc6_attr_group);
620694c2828SDavid Weinehall 	sysfs_unmerge_group(&kdev->kobj, &rc6p_attr_group);
621853c70e8SBen Widawsky #endif
6220136db58SBen Widawsky }
623